commit | 4034fb207e302cc0b1f304084d379640c1fb1436 | [log] [tgz] |
---|---|---|
author | Kan Liang <kan.liang@linux.intel.com> | Thu Aug 26 08:32:43 2021 -0700 |
committer | Peter Zijlstra <peterz@infradead.org> | Tue Aug 31 13:59:37 2021 +0200 |
tree | 5cdc7438263a5e1ccd1a7945414421999a12f8bb | |
parent | f01d7d558e1855d4aa8e927b86111846536dd476 [diff] |
perf/x86/intel/uncore: Fix Intel SPR M3UPI event constraints SPR M3UPI have the exact same event constraints as ICX, so add the constraints. Fixes: 2a8e51eae7c8 ("perf/x86/intel/uncore: Add Sapphire Rapids server M3UPI support") Signed-off-by: Kan Liang <kan.liang@linux.intel.com> Signed-off-by: Peter Zijlstra (Intel) <peterz@infradead.org> Link: https://lkml.kernel.org/r/1629991963-102621-8-git-send-email-kan.liang@linux.intel.com