| /* |
| * From Linux kernel arch/arm64/include/asm/esr.h |
| * |
| * Copyright (C) 2017, Red Hat Inc, Andrew Jones <drjones@redhat.com> |
| * |
| * This work is licensed under the terms of the GNU GPL, version 2. |
| */ |
| #ifndef _ASMARM64_ESR_H_ |
| #define _ASMARM64_ESR_H_ |
| |
| #define ESR_EL1_WRITE (1 << 6) |
| #define ESR_EL1_CM (1 << 8) |
| #define ESR_EL1_IL (1 << 25) |
| |
| #define ESR_EL1_EC_SHIFT (26) |
| #define ESR_EL1_EC_UNKNOWN (0x00) |
| #define ESR_EL1_EC_WFI (0x01) |
| #define ESR_EL1_EC_CP15_32 (0x03) |
| #define ESR_EL1_EC_CP15_64 (0x04) |
| #define ESR_EL1_EC_CP14_MR (0x05) |
| #define ESR_EL1_EC_CP14_LS (0x06) |
| #define ESR_EL1_EC_FP_ASIMD (0x07) |
| #define ESR_EL1_EC_CP10_ID (0x08) |
| #define ESR_EL1_EC_CP14_64 (0x0C) |
| #define ESR_EL1_EC_ILL_ISS (0x0E) |
| #define ESR_EL1_EC_SVC32 (0x11) |
| #define ESR_EL1_EC_SVC64 (0x15) |
| #define ESR_EL1_EC_SYS64 (0x18) |
| #define ESR_EL1_EC_IABT_EL0 (0x20) |
| #define ESR_EL1_EC_IABT_EL1 (0x21) |
| #define ESR_EL1_EC_PC_ALIGN (0x22) |
| #define ESR_EL1_EC_DABT_EL0 (0x24) |
| #define ESR_EL1_EC_DABT_EL1 (0x25) |
| #define ESR_EL1_EC_SP_ALIGN (0x26) |
| #define ESR_EL1_EC_FP_EXC32 (0x28) |
| #define ESR_EL1_EC_FP_EXC64 (0x2C) |
| #define ESR_EL1_EC_SERROR (0x2F) |
| #define ESR_EL1_EC_BREAKPT_EL0 (0x30) |
| #define ESR_EL1_EC_BREAKPT_EL1 (0x31) |
| #define ESR_EL1_EC_SOFTSTP_EL0 (0x32) |
| #define ESR_EL1_EC_SOFTSTP_EL1 (0x33) |
| #define ESR_EL1_EC_WATCHPT_EL0 (0x34) |
| #define ESR_EL1_EC_WATCHPT_EL1 (0x35) |
| #define ESR_EL1_EC_BKPT32 (0x38) |
| #define ESR_EL1_EC_BRK64 (0x3C) |
| |
| #define ESR_EL1_FSC_MASK (0x3F) |
| #define ESR_EL1_FSC_EXTABT (0x10) |
| |
| #endif /* _ASMARM64_ESR_H_ */ |