| /* SPDX-License-Identifier: GPL-2.0-or-later */ |
| /* |
| * Zoran ZR36060 basic configuration functions - header file |
| * |
| * Copyright (C) 2002 Laurent Pinchart <laurent.pinchart@skynet.be> |
| */ |
| |
| #ifndef ZR36060_H |
| #define ZR36060_H |
| |
| #include "videocodec.h" |
| |
| /* data stored for each zoran jpeg codec chip */ |
| struct zr36060 { |
| char name[32]; |
| int num; |
| /* io datastructure */ |
| struct videocodec *codec; |
| // last coder status |
| __u8 status; |
| // actual coder setup |
| int mode; |
| |
| __u16 width; |
| __u16 height; |
| |
| __u16 bitrate_ctrl; |
| |
| __u32 total_code_vol; |
| __u32 real_code_vol; |
| __u16 max_block_vol; |
| |
| __u8 h_samp_ratio[8]; |
| __u8 v_samp_ratio[8]; |
| __u16 scalefact; |
| __u16 dri; |
| |
| /* app/com marker data */ |
| struct jpeg_app_marker app; |
| struct jpeg_com_marker com; |
| }; |
| |
| /* ZR36060 register addresses */ |
| #define ZR060_LOAD 0x000 |
| #define ZR060_CFSR 0x001 |
| #define ZR060_CIR 0x002 |
| #define ZR060_CMR 0x003 |
| #define ZR060_MBZ 0x004 |
| #define ZR060_MBCVR 0x005 |
| #define ZR060_MER 0x006 |
| #define ZR060_IMR 0x007 |
| #define ZR060_ISR 0x008 |
| #define ZR060_TCV_NET_HI 0x009 |
| #define ZR060_TCV_NET_MH 0x00a |
| #define ZR060_TCV_NET_ML 0x00b |
| #define ZR060_TCV_NET_LO 0x00c |
| #define ZR060_TCV_DATA_HI 0x00d |
| #define ZR060_TCV_DATA_MH 0x00e |
| #define ZR060_TCV_DATA_ML 0x00f |
| #define ZR060_TCV_DATA_LO 0x010 |
| #define ZR060_SF_HI 0x011 |
| #define ZR060_SF_LO 0x012 |
| #define ZR060_AF_HI 0x013 |
| #define ZR060_AF_M 0x014 |
| #define ZR060_AF_LO 0x015 |
| #define ZR060_ACV_HI 0x016 |
| #define ZR060_ACV_MH 0x017 |
| #define ZR060_ACV_ML 0x018 |
| #define ZR060_ACV_LO 0x019 |
| #define ZR060_ACT_HI 0x01a |
| #define ZR060_ACT_MH 0x01b |
| #define ZR060_ACT_ML 0x01c |
| #define ZR060_ACT_LO 0x01d |
| #define ZR060_ACV_TURN_HI 0x01e |
| #define ZR060_ACV_TURN_MH 0x01f |
| #define ZR060_ACV_TURN_ML 0x020 |
| #define ZR060_ACV_TURN_LO 0x021 |
| #define ZR060_IDR_DEV 0x022 |
| #define ZR060_IDR_REV 0x023 |
| #define ZR060_TCR_HI 0x024 |
| #define ZR060_TCR_LO 0x025 |
| #define ZR060_VCR 0x030 |
| #define ZR060_VPR 0x031 |
| #define ZR060_SR 0x032 |
| #define ZR060_BCR_Y 0x033 |
| #define ZR060_BCR_U 0x034 |
| #define ZR060_BCR_V 0x035 |
| #define ZR060_SGR_VTOTAL_HI 0x036 |
| #define ZR060_SGR_VTOTAL_LO 0x037 |
| #define ZR060_SGR_HTOTAL_HI 0x038 |
| #define ZR060_SGR_HTOTAL_LO 0x039 |
| #define ZR060_SGR_VSYNC 0x03a |
| #define ZR060_SGR_HSYNC 0x03b |
| #define ZR060_SGR_BVSTART 0x03c |
| #define ZR060_SGR_BHSTART 0x03d |
| #define ZR060_SGR_BVEND_HI 0x03e |
| #define ZR060_SGR_BVEND_LO 0x03f |
| #define ZR060_SGR_BHEND_HI 0x040 |
| #define ZR060_SGR_BHEND_LO 0x041 |
| #define ZR060_AAR_VSTART_HI 0x042 |
| #define ZR060_AAR_VSTART_LO 0x043 |
| #define ZR060_AAR_VEND_HI 0x044 |
| #define ZR060_AAR_VEND_LO 0x045 |
| #define ZR060_AAR_HSTART_HI 0x046 |
| #define ZR060_AAR_HSTART_LO 0x047 |
| #define ZR060_AAR_HEND_HI 0x048 |
| #define ZR060_AAR_HEND_LO 0x049 |
| #define ZR060_SWR_VSTART_HI 0x04a |
| #define ZR060_SWR_VSTART_LO 0x04b |
| #define ZR060_SWR_VEND_HI 0x04c |
| #define ZR060_SWR_VEND_LO 0x04d |
| #define ZR060_SWR_HSTART_HI 0x04e |
| #define ZR060_SWR_HSTART_LO 0x04f |
| #define ZR060_SWR_HEND_HI 0x050 |
| #define ZR060_SWR_HEND_LO 0x051 |
| |
| #define ZR060_SOF_IDX 0x060 |
| #define ZR060_SOS_IDX 0x07a |
| #define ZR060_DRI_IDX 0x0c0 |
| #define ZR060_DQT_IDX 0x0cc |
| #define ZR060_DHT_IDX 0x1d4 |
| #define ZR060_APP_IDX 0x380 |
| #define ZR060_COM_IDX 0x3c0 |
| |
| /* ZR36060 LOAD register bits */ |
| |
| #define ZR060_LOAD_LOAD BIT(7) |
| #define ZR060_LOAD_SYNC_RST BIT(0) |
| |
| /* ZR36060 Code FIFO Status register bits */ |
| |
| #define ZR060_CFSR_BUSY BIT(7) |
| #define ZR060_CFSR_C_BUSY BIT(2) |
| #define ZR060_CFSR_CFIFO (3 << 0) |
| |
| /* ZR36060 Code Interface register */ |
| |
| #define ZR060_CIR_CODE16 BIT(7) |
| #define ZR060_CIR_ENDIAN BIT(6) |
| #define ZR060_CIR_CFIS BIT(2) |
| #define ZR060_CIR_CODE_MSTR BIT(0) |
| |
| /* ZR36060 Codec Mode register */ |
| |
| #define ZR060_CMR_COMP BIT(7) |
| #define ZR060_CMR_ATP BIT(6) |
| #define ZR060_CMR_PASS2 BIT(5) |
| #define ZR060_CMR_TLM BIT(4) |
| #define ZR060_CMR_BRB BIT(2) |
| #define ZR060_CMR_FSF BIT(1) |
| |
| /* ZR36060 Markers Enable register */ |
| |
| #define ZR060_MER_APP BIT(7) |
| #define ZR060_MER_COM BIT(6) |
| #define ZR060_MER_DRI BIT(5) |
| #define ZR060_MER_DQT BIT(4) |
| #define ZR060_MER_DHT BIT(3) |
| |
| /* ZR36060 Interrupt Mask register */ |
| |
| #define ZR060_IMR_EOAV BIT(3) |
| #define ZR060_IMR_EOI BIT(2) |
| #define ZR060_IMR_END BIT(1) |
| #define ZR060_IMR_DATA_ERR BIT(0) |
| |
| /* ZR36060 Interrupt Status register */ |
| |
| #define ZR060_ISR_PRO_CNT (3 << 6) |
| #define ZR060_ISR_EOAV BIT(3) |
| #define ZR060_ISR_EOI BIT(2) |
| #define ZR060_ISR_END BIT(1) |
| #define ZR060_ISR_DATA_ERR BIT(0) |
| |
| /* ZR36060 Video Control register */ |
| |
| #define ZR060_VCR_VIDEO8 BIT(7) |
| #define ZR060_VCR_RANGE BIT(6) |
| #define ZR060_VCR_FI_DET BIT(3) |
| #define ZR060_VCR_FI_VEDGE BIT(2) |
| #define ZR060_VCR_FI_EXT BIT(1) |
| #define ZR060_VCR_SYNC_MSTR BIT(0) |
| |
| /* ZR36060 Video Polarity register */ |
| |
| #define ZR060_VPR_VCLK_POL BIT(7) |
| #define ZR060_VPR_P_VAL_POL BIT(6) |
| #define ZR060_VPR_POE_POL BIT(5) |
| #define ZR060_VPR_S_IMG_POL BIT(4) |
| #define ZR060_VPR_BL_POL BIT(3) |
| #define ZR060_VPR_FI_POL BIT(2) |
| #define ZR060_VPR_HS_POL BIT(1) |
| #define ZR060_VPR_VS_POL BIT(0) |
| |
| /* ZR36060 Scaling register */ |
| |
| #define ZR060_SR_V_SCALE BIT(2) |
| #define ZR060_SR_H_SCALE2 BIT(0) |
| #define ZR060_SR_H_SCALE4 (2 << 0) |
| |
| int zr36060_init_module(void); |
| void zr36060_cleanup_module(void); |
| #endif /*fndef ZR36060_H */ |