| /* SPDX-License-Identifier: GPL-2.0 |
| * |
| * Copyright 2016-2020 HabanaLabs, Ltd. |
| * All Rights Reserved. |
| * |
| */ |
| |
| /************************************ |
| ** This is an auto-generated file ** |
| ** DO NOT EDIT BELOW ** |
| ************************************/ |
| |
| #ifndef ASIC_REG_ARC_FARM_ARC0_AUX_REGS_H_ |
| #define ASIC_REG_ARC_FARM_ARC0_AUX_REGS_H_ |
| |
| /* |
| ***************************************** |
| * ARC_FARM_ARC0_AUX |
| * (Prototype: QMAN_ARC_AUX) |
| ***************************************** |
| */ |
| |
| #define mmARC_FARM_ARC0_AUX_RUN_HALT_REQ 0x4E88100 |
| |
| #define mmARC_FARM_ARC0_AUX_RUN_HALT_ACK 0x4E88104 |
| |
| #define mmARC_FARM_ARC0_AUX_RST_VEC_ADDR 0x4E88108 |
| |
| #define mmARC_FARM_ARC0_AUX_DBG_MODE 0x4E8810C |
| |
| #define mmARC_FARM_ARC0_AUX_CLUSTER_NUM 0x4E88110 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_NUM 0x4E88114 |
| |
| #define mmARC_FARM_ARC0_AUX_WAKE_UP_EVENT 0x4E88118 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_SYS_ADDR_BASE 0x4E8811C |
| |
| #define mmARC_FARM_ARC0_AUX_CTI_AP_STS 0x4E88120 |
| |
| #define mmARC_FARM_ARC0_AUX_CTI_CFG_MUX_SEL 0x4E88124 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_RST 0x4E88128 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_RST_REQ 0x4E8812C |
| |
| #define mmARC_FARM_ARC0_AUX_SRAM_LSB_ADDR 0x4E88130 |
| |
| #define mmARC_FARM_ARC0_AUX_SRAM_MSB_ADDR 0x4E88134 |
| |
| #define mmARC_FARM_ARC0_AUX_PCIE_LSB_ADDR 0x4E88138 |
| |
| #define mmARC_FARM_ARC0_AUX_PCIE_MSB_ADDR 0x4E8813C |
| |
| #define mmARC_FARM_ARC0_AUX_CFG_LSB_ADDR 0x4E88140 |
| |
| #define mmARC_FARM_ARC0_AUX_CFG_MSB_ADDR 0x4E88144 |
| |
| #define mmARC_FARM_ARC0_AUX_HBM0_LSB_ADDR 0x4E88150 |
| |
| #define mmARC_FARM_ARC0_AUX_HBM0_MSB_ADDR 0x4E88154 |
| |
| #define mmARC_FARM_ARC0_AUX_HBM1_LSB_ADDR 0x4E88158 |
| |
| #define mmARC_FARM_ARC0_AUX_HBM1_MSB_ADDR 0x4E8815C |
| |
| #define mmARC_FARM_ARC0_AUX_HBM2_LSB_ADDR 0x4E88160 |
| |
| #define mmARC_FARM_ARC0_AUX_HBM2_MSB_ADDR 0x4E88164 |
| |
| #define mmARC_FARM_ARC0_AUX_HBM3_LSB_ADDR 0x4E88168 |
| |
| #define mmARC_FARM_ARC0_AUX_HBM3_MSB_ADDR 0x4E8816C |
| |
| #define mmARC_FARM_ARC0_AUX_HBM0_OFFSET 0x4E88170 |
| |
| #define mmARC_FARM_ARC0_AUX_HBM1_OFFSET 0x4E88174 |
| |
| #define mmARC_FARM_ARC0_AUX_HBM2_OFFSET 0x4E88178 |
| |
| #define mmARC_FARM_ARC0_AUX_HBM3_OFFSET 0x4E8817C |
| |
| #define mmARC_FARM_ARC0_AUX_GENERAL_PURPOSE_LSB_ADDR_0 0x4E88180 |
| |
| #define mmARC_FARM_ARC0_AUX_GENERAL_PURPOSE_LSB_ADDR_1 0x4E88184 |
| |
| #define mmARC_FARM_ARC0_AUX_GENERAL_PURPOSE_LSB_ADDR_2 0x4E88188 |
| |
| #define mmARC_FARM_ARC0_AUX_GENERAL_PURPOSE_LSB_ADDR_3 0x4E8818C |
| |
| #define mmARC_FARM_ARC0_AUX_GENERAL_PURPOSE_LSB_ADDR_4 0x4E88190 |
| |
| #define mmARC_FARM_ARC0_AUX_GENERAL_PURPOSE_LSB_ADDR_5 0x4E88194 |
| |
| #define mmARC_FARM_ARC0_AUX_GENERAL_PURPOSE_LSB_ADDR_6 0x4E88198 |
| |
| #define mmARC_FARM_ARC0_AUX_GENERAL_PURPOSE_MSB_ADDR_0 0x4E8819C |
| |
| #define mmARC_FARM_ARC0_AUX_GENERAL_PURPOSE_MSB_ADDR_1 0x4E881A0 |
| |
| #define mmARC_FARM_ARC0_AUX_GENERAL_PURPOSE_MSB_ADDR_2 0x4E881A4 |
| |
| #define mmARC_FARM_ARC0_AUX_GENERAL_PURPOSE_MSB_ADDR_3 0x4E881A8 |
| |
| #define mmARC_FARM_ARC0_AUX_GENERAL_PURPOSE_MSB_ADDR_4 0x4E881AC |
| |
| #define mmARC_FARM_ARC0_AUX_GENERAL_PURPOSE_MSB_ADDR_5 0x4E881B0 |
| |
| #define mmARC_FARM_ARC0_AUX_GENERAL_PURPOSE_MSB_ADDR_6 0x4E881B4 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_CBU_AWCACHE_OVR 0x4E881B8 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_LBU_AWCACHE_OVR 0x4E881BC |
| |
| #define mmARC_FARM_ARC0_AUX_CONTEXT_ID_0 0x4E881C0 |
| |
| #define mmARC_FARM_ARC0_AUX_CONTEXT_ID_1 0x4E881C4 |
| |
| #define mmARC_FARM_ARC0_AUX_CONTEXT_ID_2 0x4E881C8 |
| |
| #define mmARC_FARM_ARC0_AUX_CONTEXT_ID_3 0x4E881CC |
| |
| #define mmARC_FARM_ARC0_AUX_CONTEXT_ID_4 0x4E881D0 |
| |
| #define mmARC_FARM_ARC0_AUX_CONTEXT_ID_5 0x4E881D4 |
| |
| #define mmARC_FARM_ARC0_AUX_CONTEXT_ID_6 0x4E881D8 |
| |
| #define mmARC_FARM_ARC0_AUX_CONTEXT_ID_7 0x4E881DC |
| |
| #define mmARC_FARM_ARC0_AUX_CID_OFFSET_0 0x4E881E0 |
| |
| #define mmARC_FARM_ARC0_AUX_CID_OFFSET_1 0x4E881E4 |
| |
| #define mmARC_FARM_ARC0_AUX_CID_OFFSET_2 0x4E881E8 |
| |
| #define mmARC_FARM_ARC0_AUX_CID_OFFSET_3 0x4E881EC |
| |
| #define mmARC_FARM_ARC0_AUX_CID_OFFSET_4 0x4E881F0 |
| |
| #define mmARC_FARM_ARC0_AUX_CID_OFFSET_5 0x4E881F4 |
| |
| #define mmARC_FARM_ARC0_AUX_CID_OFFSET_6 0x4E881F8 |
| |
| #define mmARC_FARM_ARC0_AUX_CID_OFFSET_7 0x4E881FC |
| |
| #define mmARC_FARM_ARC0_AUX_SW_INTR_0 0x4E88200 |
| |
| #define mmARC_FARM_ARC0_AUX_SW_INTR_1 0x4E88204 |
| |
| #define mmARC_FARM_ARC0_AUX_SW_INTR_2 0x4E88208 |
| |
| #define mmARC_FARM_ARC0_AUX_SW_INTR_3 0x4E8820C |
| |
| #define mmARC_FARM_ARC0_AUX_SW_INTR_4 0x4E88210 |
| |
| #define mmARC_FARM_ARC0_AUX_SW_INTR_5 0x4E88214 |
| |
| #define mmARC_FARM_ARC0_AUX_SW_INTR_6 0x4E88218 |
| |
| #define mmARC_FARM_ARC0_AUX_SW_INTR_7 0x4E8821C |
| |
| #define mmARC_FARM_ARC0_AUX_SW_INTR_8 0x4E88220 |
| |
| #define mmARC_FARM_ARC0_AUX_SW_INTR_9 0x4E88224 |
| |
| #define mmARC_FARM_ARC0_AUX_SW_INTR_10 0x4E88228 |
| |
| #define mmARC_FARM_ARC0_AUX_SW_INTR_11 0x4E8822C |
| |
| #define mmARC_FARM_ARC0_AUX_SW_INTR_12 0x4E88230 |
| |
| #define mmARC_FARM_ARC0_AUX_SW_INTR_13 0x4E88234 |
| |
| #define mmARC_FARM_ARC0_AUX_SW_INTR_14 0x4E88238 |
| |
| #define mmARC_FARM_ARC0_AUX_SW_INTR_15 0x4E8823C |
| |
| #define mmARC_FARM_ARC0_AUX_IRQ_INTR_MASK_0 0x4E88280 |
| |
| #define mmARC_FARM_ARC0_AUX_IRQ_INTR_MASK_1 0x4E88284 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_SEI_INTR_STS 0x4E88290 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_SEI_INTR_CLR 0x4E88294 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_SEI_INTR_MASK 0x4E88298 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_EXCPTN_CAUSE 0x4E8829C |
| |
| #define mmARC_FARM_ARC0_AUX_SEI_INTR_HALT_EN 0x4E882A0 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_SEI_INTR_HALT_MASK 0x4E882A4 |
| |
| #define mmARC_FARM_ARC0_AUX_QMAN_SEI_INTR_HALT_MASK 0x4E882A8 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_REI_INTR_STS 0x4E882B0 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_REI_INTR_CLR 0x4E882B4 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_REI_INTR_MASK 0x4E882B8 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_ECC_ERR_ADDR 0x4E882BC |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_ECC_SYNDROME 0x4E882C0 |
| |
| #define mmARC_FARM_ARC0_AUX_I_CACHE_ECC_ERR_ADDR 0x4E882C4 |
| |
| #define mmARC_FARM_ARC0_AUX_I_CACHE_ECC_SYNDROME 0x4E882C8 |
| |
| #define mmARC_FARM_ARC0_AUX_D_CACHE_ECC_ERR_ADDR 0x4E882CC |
| |
| #define mmARC_FARM_ARC0_AUX_D_CACHE_ECC_SYNDROME 0x4E882D0 |
| |
| #define mmARC_FARM_ARC0_AUX_LBW_TRMINATE_AWADDR_ERR 0x4E882E0 |
| |
| #define mmARC_FARM_ARC0_AUX_LBW_TRMINATE_ARADDR_ERR 0x4E882E4 |
| |
| #define mmARC_FARM_ARC0_AUX_CFG_LBW_TERMINATE_BRESP 0x4E882E8 |
| |
| #define mmARC_FARM_ARC0_AUX_CFG_LBW_TERMINATE_RRESP 0x4E882EC |
| |
| #define mmARC_FARM_ARC0_AUX_CFG_LBW_TERMINATE_AXLEN 0x4E882F0 |
| |
| #define mmARC_FARM_ARC0_AUX_CFG_LBW_TERMINATE_AXSIZE 0x4E882F4 |
| |
| #define mmARC_FARM_ARC0_AUX_SCRATCHPAD_0 0x4E88300 |
| |
| #define mmARC_FARM_ARC0_AUX_SCRATCHPAD_1 0x4E88304 |
| |
| #define mmARC_FARM_ARC0_AUX_SCRATCHPAD_2 0x4E88308 |
| |
| #define mmARC_FARM_ARC0_AUX_SCRATCHPAD_3 0x4E8830C |
| |
| #define mmARC_FARM_ARC0_AUX_SCRATCHPAD_4 0x4E88310 |
| |
| #define mmARC_FARM_ARC0_AUX_SCRATCHPAD_5 0x4E88314 |
| |
| #define mmARC_FARM_ARC0_AUX_SCRATCHPAD_6 0x4E88318 |
| |
| #define mmARC_FARM_ARC0_AUX_SCRATCHPAD_7 0x4E8831C |
| |
| #define mmARC_FARM_ARC0_AUX_TOTAL_CBU_WR_CNT 0x4E88320 |
| |
| #define mmARC_FARM_ARC0_AUX_INFLIGHT_CBU_WR_CNT 0x4E88324 |
| |
| #define mmARC_FARM_ARC0_AUX_TOTAL_CBU_RD_CNT 0x4E88328 |
| |
| #define mmARC_FARM_ARC0_AUX_INFLIGHT_CBU_RD_CNT 0x4E8832C |
| |
| #define mmARC_FARM_ARC0_AUX_TOTAL_LBU_WR_CNT 0x4E88330 |
| |
| #define mmARC_FARM_ARC0_AUX_INFLIGHT_LBU_WR_CNT 0x4E88334 |
| |
| #define mmARC_FARM_ARC0_AUX_TOTAL_LBU_RD_CNT 0x4E88338 |
| |
| #define mmARC_FARM_ARC0_AUX_INFLIGHT_LBU_RD_CNT 0x4E8833C |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_ARUSER_OVR 0x4E88350 |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_ARUSER_OVR_EN 0x4E88354 |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_AWUSER_OVR 0x4E88358 |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_AWUSER_OVR_EN 0x4E8835C |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_ARUSER_MSB_OVR 0x4E88360 |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_ARUSER_MSB_OVR_EN 0x4E88364 |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_AWUSER_MSB_OVR 0x4E88368 |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_AWUSER_MSB_OVR_EN 0x4E8836C |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_AXCACHE_OVR 0x4E88370 |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_LOCK_OVR 0x4E88374 |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_PROT_OVR 0x4E88378 |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_MAX_OUTSTANDING 0x4E8837C |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_EARLY_BRESP_EN 0x4E88380 |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_FORCE_RSP_OK 0x4E88384 |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_NO_WR_INFLIGHT 0x4E8838C |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_SEI_INTR_ID 0x4E88390 |
| |
| #define mmARC_FARM_ARC0_AUX_LBU_ARUSER_OVR 0x4E88400 |
| |
| #define mmARC_FARM_ARC0_AUX_LBU_ARUSER_OVR_EN 0x4E88404 |
| |
| #define mmARC_FARM_ARC0_AUX_LBU_AWUSER_OVR 0x4E88408 |
| |
| #define mmARC_FARM_ARC0_AUX_LBU_AWUSER_OVR_EN 0x4E8840C |
| |
| #define mmARC_FARM_ARC0_AUX_LBU_AXCACHE_OVR 0x4E88420 |
| |
| #define mmARC_FARM_ARC0_AUX_LBU_LOCK_OVR 0x4E88424 |
| |
| #define mmARC_FARM_ARC0_AUX_LBU_PROT_OVR 0x4E88428 |
| |
| #define mmARC_FARM_ARC0_AUX_LBU_MAX_OUTSTANDING 0x4E8842C |
| |
| #define mmARC_FARM_ARC0_AUX_LBU_EARLY_BRESP_EN 0x4E88430 |
| |
| #define mmARC_FARM_ARC0_AUX_LBU_FORCE_RSP_OK 0x4E88434 |
| |
| #define mmARC_FARM_ARC0_AUX_LBU_NO_WR_INFLIGHT 0x4E8843C |
| |
| #define mmARC_FARM_ARC0_AUX_LBU_SEI_INTR_ID 0x4E88440 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_BASE_ADDR_0 0x4E88500 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_BASE_ADDR_1 0x4E88504 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_BASE_ADDR_2 0x4E88508 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_BASE_ADDR_3 0x4E8850C |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_BASE_ADDR_4 0x4E88510 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_BASE_ADDR_5 0x4E88514 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_BASE_ADDR_6 0x4E88518 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_BASE_ADDR_7 0x4E8851C |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_SIZE_0 0x4E88520 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_SIZE_1 0x4E88524 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_SIZE_2 0x4E88528 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_SIZE_3 0x4E8852C |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_SIZE_4 0x4E88530 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_SIZE_5 0x4E88534 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_SIZE_6 0x4E88538 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_SIZE_7 0x4E8853C |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_PI_0 0x4E88540 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_PI_1 0x4E88544 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_PI_2 0x4E88548 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_PI_3 0x4E8854C |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_PI_4 0x4E88550 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_PI_5 0x4E88554 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_PI_6 0x4E88558 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_PI_7 0x4E8855C |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_CI_0 0x4E88560 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_CI_1 0x4E88564 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_CI_2 0x4E88568 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_CI_3 0x4E8856C |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_CI_4 0x4E88570 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_CI_5 0x4E88574 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_CI_6 0x4E88578 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_CI_7 0x4E8857C |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_PUSH_REG_0 0x4E88580 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_PUSH_REG_1 0x4E88584 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_PUSH_REG_2 0x4E88588 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_PUSH_REG_3 0x4E8858C |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_PUSH_REG_4 0x4E88590 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_PUSH_REG_5 0x4E88594 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_PUSH_REG_6 0x4E88598 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_PUSH_REG_7 0x4E8859C |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_MAX_OCCUPANCY_0 0x4E885A0 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_MAX_OCCUPANCY_1 0x4E885A4 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_MAX_OCCUPANCY_2 0x4E885A8 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_MAX_OCCUPANCY_3 0x4E885AC |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_MAX_OCCUPANCY_4 0x4E885B0 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_MAX_OCCUPANCY_5 0x4E885B4 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_MAX_OCCUPANCY_6 0x4E885B8 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_MAX_OCCUPANCY_7 0x4E885BC |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_VALID_ENTRIES_0 0x4E885C0 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_VALID_ENTRIES_1 0x4E885C4 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_VALID_ENTRIES_2 0x4E885C8 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_VALID_ENTRIES_3 0x4E885CC |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_VALID_ENTRIES_4 0x4E885D0 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_VALID_ENTRIES_5 0x4E885D4 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_VALID_ENTRIES_6 0x4E885D8 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_VALID_ENTRIES_7 0x4E885DC |
| |
| #define mmARC_FARM_ARC0_AUX_GENERAL_Q_VLD_ENTRY_MASK 0x4E885E0 |
| |
| #define mmARC_FARM_ARC0_AUX_NIC_Q_VLD_ENTRY_MASK 0x4E885E4 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_DROP_EN 0x4E88620 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_WARN_MSG 0x4E88624 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_QUEUE_ALERT_MSG 0x4E88628 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_GEN_AXI_AWPROT 0x4E88630 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_GEN_AXI_AWUSER 0x4E88634 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_GEN_AXI_AWBURST 0x4E88638 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_GEN_AXI_AWLOCK 0x4E8863C |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_GEN_AXI_AWCACHE 0x4E88640 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_WRR_ARB_WEIGHT 0x4E88644 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_Q_PUSH_FIFO_FULL_CFG 0x4E88648 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_Q_PUSH_FIFO_CNT 0x4E8864C |
| |
| #define mmARC_FARM_ARC0_AUX_QMAN_CQ_IFIFO_SHADOW_CI 0x4E88650 |
| |
| #define mmARC_FARM_ARC0_AUX_QMAN_ARC_CQ_IFIFO_SHADOW_CI 0x4E88654 |
| |
| #define mmARC_FARM_ARC0_AUX_QMAN_CQ_SHADOW_CI 0x4E88658 |
| |
| #define mmARC_FARM_ARC0_AUX_QMAN_ARC_CQ_SHADOW_CI 0x4E8865C |
| |
| #define mmARC_FARM_ARC0_AUX_AUX2APB_PROT 0x4E88700 |
| |
| #define mmARC_FARM_ARC0_AUX_LBW_FORK_WIN_EN 0x4E88704 |
| |
| #define mmARC_FARM_ARC0_AUX_QMAN_LBW_FORK_BASE_ADDR0 0x4E88708 |
| |
| #define mmARC_FARM_ARC0_AUX_QMAN_LBW_FORK_ADDR_MASK0 0x4E8870C |
| |
| #define mmARC_FARM_ARC0_AUX_QMAN_LBW_FORK_BASE_ADDR1 0x4E88710 |
| |
| #define mmARC_FARM_ARC0_AUX_QMAN_LBW_FORK_ADDR_MASK1 0x4E88714 |
| |
| #define mmARC_FARM_ARC0_AUX_FARM_LBW_FORK_BASE_ADDR0 0x4E88718 |
| |
| #define mmARC_FARM_ARC0_AUX_FARM_LBW_FORK_ADDR_MASK0 0x4E8871C |
| |
| #define mmARC_FARM_ARC0_AUX_FARM_LBW_FORK_BASE_ADDR1 0x4E88720 |
| |
| #define mmARC_FARM_ARC0_AUX_FARM_LBW_FORK_ADDR_MASK1 0x4E88724 |
| |
| #define mmARC_FARM_ARC0_AUX_LBW_APB_FORK_MAX_ADDR0 0x4E88728 |
| |
| #define mmARC_FARM_ARC0_AUX_LBW_APB_FORK_MAX_ADDR1 0x4E8872C |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_ACC_ENGS_LBW_FORK_MASK 0x4E88730 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_DUP_ENG_LBW_FORK_ADDR 0x4E88734 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_ACP_ENG_LBW_FORK_ADDR 0x4E88738 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_ACC_ENGS_VIRTUAL_ADDR 0x4E8873C |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_FORK_WIN_EN 0x4E88740 |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_FORK_BASE_ADDR0_LSB 0x4E88750 |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_FORK_BASE_ADDR0_MSB 0x4E88754 |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_FORK_ADDR_MASK0_LSB 0x4E88758 |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_FORK_ADDR_MASK0_MSB 0x4E8875C |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_FORK_BASE_ADDR1_LSB 0x4E88760 |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_FORK_BASE_ADDR1_MSB 0x4E88764 |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_FORK_ADDR_MASK1_LSB 0x4E88768 |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_FORK_ADDR_MASK1_MSB 0x4E8876C |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_FORK_BASE_ADDR2_LSB 0x4E88770 |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_FORK_BASE_ADDR2_MSB 0x4E88774 |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_FORK_ADDR_MASK2_LSB 0x4E88778 |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_FORK_ADDR_MASK2_MSB 0x4E8877C |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_FORK_BASE_ADDR3_LSB 0x4E88780 |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_FORK_BASE_ADDR3_MSB 0x4E88784 |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_FORK_ADDR_MASK3_LSB 0x4E88788 |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_FORK_ADDR_MASK3_MSB 0x4E8878C |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_TRMINATE_ARADDR_LSB 0x4E88790 |
| |
| #define mmARC_FARM_ARC0_AUX_CBU_TRMINATE_ARADDR_MSB 0x4E88794 |
| |
| #define mmARC_FARM_ARC0_AUX_CFG_CBU_TERMINATE_BRESP 0x4E88798 |
| |
| #define mmARC_FARM_ARC0_AUX_CFG_CBU_TERMINATE_RRESP 0x4E8879C |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_REGION_CFG_0 0x4E88800 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_REGION_CFG_1 0x4E88804 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_REGION_CFG_2 0x4E88808 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_REGION_CFG_3 0x4E8880C |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_REGION_CFG_4 0x4E88810 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_REGION_CFG_5 0x4E88814 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_REGION_CFG_6 0x4E88818 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_REGION_CFG_7 0x4E8881C |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_REGION_CFG_8 0x4E88820 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_REGION_CFG_9 0x4E88824 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_REGION_CFG_10 0x4E88828 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_REGION_CFG_11 0x4E8882C |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_REGION_CFG_12 0x4E88830 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_REGION_CFG_13 0x4E88834 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_REGION_CFG_14 0x4E88838 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_REGION_CFG_15 0x4E8883C |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_TRMINATE_AWADDR_ERR 0x4E88840 |
| |
| #define mmARC_FARM_ARC0_AUX_DCCM_TRMINATE_ARADDR_ERR 0x4E88844 |
| |
| #define mmARC_FARM_ARC0_AUX_CFG_DCCM_TERMINATE_BRESP 0x4E88848 |
| |
| #define mmARC_FARM_ARC0_AUX_CFG_DCCM_TERMINATE_RRESP 0x4E8884C |
| |
| #define mmARC_FARM_ARC0_AUX_CFG_DCCM_TERMINATE_EN 0x4E88850 |
| |
| #define mmARC_FARM_ARC0_AUX_CFG_DCCM_SECURE_REGION 0x4E88854 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_AXI_ORDERING_WR_IF_CNT 0x4E88900 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_AXI_ORDERING_CTL 0x4E88904 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_AXI_ORDERING_ADDR_MSK 0x4E88908 |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_AXI_ORDERING_ADDR 0x4E8890C |
| |
| #define mmARC_FARM_ARC0_AUX_ARC_ACC_ENGS_BUSER 0x4E88910 |
| |
| #define mmARC_FARM_ARC0_AUX_MME_ARC_UPPER_DCCM_EN 0x4E88920 |
| |
| #endif /* ASIC_REG_ARC_FARM_ARC0_AUX_REGS_H_ */ |