| /* SPDX-License-Identifier: GPL-2.0 |
| * |
| * Copyright 2016-2018 HabanaLabs, Ltd. |
| * All Rights Reserved. |
| * |
| */ |
| |
| /************************************ |
| ** This is an auto-generated file ** |
| ** DO NOT EDIT BELOW ** |
| ************************************/ |
| |
| #ifndef ASIC_REG_TPC1_CFG_REGS_H_ |
| #define ASIC_REG_TPC1_CFG_REGS_H_ |
| |
| /* |
| ***************************************** |
| * TPC1_CFG (Prototype: TPC) |
| ***************************************** |
| */ |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_0_BASE_ADDR_LOW 0xE46400 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_0_BASE_ADDR_HIGH 0xE46404 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_0_PADDING_VALUE 0xE46408 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_0_TENSOR_CONFIG 0xE4640C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_0_DIM_0_SIZE 0xE46410 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_0_DIM_0_STRIDE 0xE46414 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_0_DIM_1_SIZE 0xE46418 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_0_DIM_1_STRIDE 0xE4641C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_0_DIM_2_SIZE 0xE46420 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_0_DIM_2_STRIDE 0xE46424 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_0_DIM_3_SIZE 0xE46428 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_0_DIM_3_STRIDE 0xE4642C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_0_DIM_4_SIZE 0xE46430 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_0_DIM_4_STRIDE 0xE46434 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_1_BASE_ADDR_LOW 0xE46438 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_1_BASE_ADDR_HIGH 0xE4643C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_1_PADDING_VALUE 0xE46440 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_1_TENSOR_CONFIG 0xE46444 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_1_DIM_0_SIZE 0xE46448 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_1_DIM_0_STRIDE 0xE4644C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_1_DIM_1_SIZE 0xE46450 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_1_DIM_1_STRIDE 0xE46454 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_1_DIM_2_SIZE 0xE46458 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_1_DIM_2_STRIDE 0xE4645C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_1_DIM_3_SIZE 0xE46460 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_1_DIM_3_STRIDE 0xE46464 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_1_DIM_4_SIZE 0xE46468 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_1_DIM_4_STRIDE 0xE4646C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_2_BASE_ADDR_LOW 0xE46470 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_2_BASE_ADDR_HIGH 0xE46474 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_2_PADDING_VALUE 0xE46478 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_2_TENSOR_CONFIG 0xE4647C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_2_DIM_0_SIZE 0xE46480 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_2_DIM_0_STRIDE 0xE46484 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_2_DIM_1_SIZE 0xE46488 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_2_DIM_1_STRIDE 0xE4648C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_2_DIM_2_SIZE 0xE46490 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_2_DIM_2_STRIDE 0xE46494 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_2_DIM_3_SIZE 0xE46498 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_2_DIM_3_STRIDE 0xE4649C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_2_DIM_4_SIZE 0xE464A0 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_2_DIM_4_STRIDE 0xE464A4 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_3_BASE_ADDR_LOW 0xE464A8 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_3_BASE_ADDR_HIGH 0xE464AC |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_3_PADDING_VALUE 0xE464B0 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_3_TENSOR_CONFIG 0xE464B4 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_3_DIM_0_SIZE 0xE464B8 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_3_DIM_0_STRIDE 0xE464BC |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_3_DIM_1_SIZE 0xE464C0 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_3_DIM_1_STRIDE 0xE464C4 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_3_DIM_2_SIZE 0xE464C8 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_3_DIM_2_STRIDE 0xE464CC |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_3_DIM_3_SIZE 0xE464D0 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_3_DIM_3_STRIDE 0xE464D4 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_3_DIM_4_SIZE 0xE464D8 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_3_DIM_4_STRIDE 0xE464DC |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_4_BASE_ADDR_LOW 0xE464E0 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_4_BASE_ADDR_HIGH 0xE464E4 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_4_PADDING_VALUE 0xE464E8 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_4_TENSOR_CONFIG 0xE464EC |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_4_DIM_0_SIZE 0xE464F0 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_4_DIM_0_STRIDE 0xE464F4 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_4_DIM_1_SIZE 0xE464F8 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_4_DIM_1_STRIDE 0xE464FC |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_4_DIM_2_SIZE 0xE46500 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_4_DIM_2_STRIDE 0xE46504 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_4_DIM_3_SIZE 0xE46508 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_4_DIM_3_STRIDE 0xE4650C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_4_DIM_4_SIZE 0xE46510 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_4_DIM_4_STRIDE 0xE46514 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_5_BASE_ADDR_LOW 0xE46518 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_5_BASE_ADDR_HIGH 0xE4651C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_5_PADDING_VALUE 0xE46520 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_5_TENSOR_CONFIG 0xE46524 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_5_DIM_0_SIZE 0xE46528 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_5_DIM_0_STRIDE 0xE4652C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_5_DIM_1_SIZE 0xE46530 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_5_DIM_1_STRIDE 0xE46534 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_5_DIM_2_SIZE 0xE46538 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_5_DIM_2_STRIDE 0xE4653C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_5_DIM_3_SIZE 0xE46540 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_5_DIM_3_STRIDE 0xE46544 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_5_DIM_4_SIZE 0xE46548 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_5_DIM_4_STRIDE 0xE4654C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_6_BASE_ADDR_LOW 0xE46550 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_6_BASE_ADDR_HIGH 0xE46554 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_6_PADDING_VALUE 0xE46558 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_6_TENSOR_CONFIG 0xE4655C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_6_DIM_0_SIZE 0xE46560 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_6_DIM_0_STRIDE 0xE46564 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_6_DIM_1_SIZE 0xE46568 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_6_DIM_1_STRIDE 0xE4656C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_6_DIM_2_SIZE 0xE46570 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_6_DIM_2_STRIDE 0xE46574 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_6_DIM_3_SIZE 0xE46578 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_6_DIM_3_STRIDE 0xE4657C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_6_DIM_4_SIZE 0xE46580 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_6_DIM_4_STRIDE 0xE46584 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_7_BASE_ADDR_LOW 0xE46588 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_7_BASE_ADDR_HIGH 0xE4658C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_7_PADDING_VALUE 0xE46590 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_7_TENSOR_CONFIG 0xE46594 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_7_DIM_0_SIZE 0xE46598 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_7_DIM_0_STRIDE 0xE4659C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_7_DIM_1_SIZE 0xE465A0 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_7_DIM_1_STRIDE 0xE465A4 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_7_DIM_2_SIZE 0xE465A8 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_7_DIM_2_STRIDE 0xE465AC |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_7_DIM_3_SIZE 0xE465B0 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_7_DIM_3_STRIDE 0xE465B4 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_7_DIM_4_SIZE 0xE465B8 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_7_DIM_4_STRIDE 0xE465BC |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_8_BASE_ADDR_LOW 0xE465C0 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_8_BASE_ADDR_HIGH 0xE465C4 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_8_PADDING_VALUE 0xE465C8 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_8_TENSOR_CONFIG 0xE465CC |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_8_DIM_0_SIZE 0xE465D0 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_8_DIM_0_STRIDE 0xE465D4 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_8_DIM_1_SIZE 0xE465D8 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_8_DIM_1_STRIDE 0xE465DC |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_8_DIM_2_SIZE 0xE465E0 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_8_DIM_2_STRIDE 0xE465E4 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_8_DIM_3_SIZE 0xE465E8 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_8_DIM_3_STRIDE 0xE465EC |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_8_DIM_4_SIZE 0xE465F0 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_8_DIM_4_STRIDE 0xE465F4 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_9_BASE_ADDR_LOW 0xE465F8 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_9_BASE_ADDR_HIGH 0xE465FC |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_9_PADDING_VALUE 0xE46600 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_9_TENSOR_CONFIG 0xE46604 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_9_DIM_0_SIZE 0xE46608 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_9_DIM_0_STRIDE 0xE4660C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_9_DIM_1_SIZE 0xE46610 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_9_DIM_1_STRIDE 0xE46614 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_9_DIM_2_SIZE 0xE46618 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_9_DIM_2_STRIDE 0xE4661C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_9_DIM_3_SIZE 0xE46620 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_9_DIM_3_STRIDE 0xE46624 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_9_DIM_4_SIZE 0xE46628 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_9_DIM_4_STRIDE 0xE4662C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_10_BASE_ADDR_LOW 0xE46630 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_10_BASE_ADDR_HIGH 0xE46634 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_10_PADDING_VALUE 0xE46638 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_10_TENSOR_CONFIG 0xE4663C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_10_DIM_0_SIZE 0xE46640 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_10_DIM_0_STRIDE 0xE46644 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_10_DIM_1_SIZE 0xE46648 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_10_DIM_1_STRIDE 0xE4664C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_10_DIM_2_SIZE 0xE46650 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_10_DIM_2_STRIDE 0xE46654 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_10_DIM_3_SIZE 0xE46658 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_10_DIM_3_STRIDE 0xE4665C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_10_DIM_4_SIZE 0xE46660 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_10_DIM_4_STRIDE 0xE46664 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_11_BASE_ADDR_LOW 0xE46668 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_11_BASE_ADDR_HIGH 0xE4666C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_11_PADDING_VALUE 0xE46670 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_11_TENSOR_CONFIG 0xE46674 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_11_DIM_0_SIZE 0xE46678 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_11_DIM_0_STRIDE 0xE4667C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_11_DIM_1_SIZE 0xE46680 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_11_DIM_1_STRIDE 0xE46684 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_11_DIM_2_SIZE 0xE46688 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_11_DIM_2_STRIDE 0xE4668C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_11_DIM_3_SIZE 0xE46690 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_11_DIM_3_STRIDE 0xE46694 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_11_DIM_4_SIZE 0xE46698 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_11_DIM_4_STRIDE 0xE4669C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_12_BASE_ADDR_LOW 0xE466A0 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_12_BASE_ADDR_HIGH 0xE466A4 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_12_PADDING_VALUE 0xE466A8 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_12_TENSOR_CONFIG 0xE466AC |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_12_DIM_0_SIZE 0xE466B0 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_12_DIM_0_STRIDE 0xE466B4 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_12_DIM_1_SIZE 0xE466B8 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_12_DIM_1_STRIDE 0xE466BC |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_12_DIM_2_SIZE 0xE466C0 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_12_DIM_2_STRIDE 0xE466C4 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_12_DIM_3_SIZE 0xE466C8 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_12_DIM_3_STRIDE 0xE466CC |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_12_DIM_4_SIZE 0xE466D0 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_12_DIM_4_STRIDE 0xE466D4 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_13_BASE_ADDR_LOW 0xE466D8 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_13_BASE_ADDR_HIGH 0xE466DC |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_13_PADDING_VALUE 0xE466E0 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_13_TENSOR_CONFIG 0xE466E4 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_13_DIM_0_SIZE 0xE466E8 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_13_DIM_0_STRIDE 0xE466EC |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_13_DIM_1_SIZE 0xE466F0 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_13_DIM_1_STRIDE 0xE466F4 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_13_DIM_2_SIZE 0xE466F8 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_13_DIM_2_STRIDE 0xE466FC |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_13_DIM_3_SIZE 0xE46700 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_13_DIM_3_STRIDE 0xE46704 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_13_DIM_4_SIZE 0xE46708 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_13_DIM_4_STRIDE 0xE4670C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_14_BASE_ADDR_LOW 0xE46710 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_14_BASE_ADDR_HIGH 0xE46714 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_14_PADDING_VALUE 0xE46718 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_14_TENSOR_CONFIG 0xE4671C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_14_DIM_0_SIZE 0xE46720 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_14_DIM_0_STRIDE 0xE46724 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_14_DIM_1_SIZE 0xE46728 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_14_DIM_1_STRIDE 0xE4672C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_14_DIM_2_SIZE 0xE46730 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_14_DIM_2_STRIDE 0xE46734 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_14_DIM_3_SIZE 0xE46738 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_14_DIM_3_STRIDE 0xE4673C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_14_DIM_4_SIZE 0xE46740 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_14_DIM_4_STRIDE 0xE46744 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_15_BASE_ADDR_LOW 0xE46748 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_15_BASE_ADDR_HIGH 0xE4674C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_15_PADDING_VALUE 0xE46750 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_15_TENSOR_CONFIG 0xE46754 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_15_DIM_0_SIZE 0xE46758 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_15_DIM_0_STRIDE 0xE4675C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_15_DIM_1_SIZE 0xE46760 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_15_DIM_1_STRIDE 0xE46764 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_15_DIM_2_SIZE 0xE46768 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_15_DIM_2_STRIDE 0xE4676C |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_15_DIM_3_SIZE 0xE46770 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_15_DIM_3_STRIDE 0xE46774 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_15_DIM_4_SIZE 0xE46778 |
| |
| #define mmTPC1_CFG_KERNEL_TENSOR_15_DIM_4_STRIDE 0xE4677C |
| |
| #define mmTPC1_CFG_KERNEL_SYNC_OBJECT_MESSAGE 0xE46780 |
| |
| #define mmTPC1_CFG_KERNEL_SYNC_OBJECT_ADDR 0xE46784 |
| |
| #define mmTPC1_CFG_KERNEL_KERNEL_BASE_ADDRESS_LOW 0xE46788 |
| |
| #define mmTPC1_CFG_KERNEL_KERNEL_BASE_ADDRESS_HIGH 0xE4678C |
| |
| #define mmTPC1_CFG_KERNEL_TID_BASE_DIM_0 0xE46790 |
| |
| #define mmTPC1_CFG_KERNEL_TID_SIZE_DIM_0 0xE46794 |
| |
| #define mmTPC1_CFG_KERNEL_TID_BASE_DIM_1 0xE46798 |
| |
| #define mmTPC1_CFG_KERNEL_TID_SIZE_DIM_1 0xE4679C |
| |
| #define mmTPC1_CFG_KERNEL_TID_BASE_DIM_2 0xE467A0 |
| |
| #define mmTPC1_CFG_KERNEL_TID_SIZE_DIM_2 0xE467A4 |
| |
| #define mmTPC1_CFG_KERNEL_TID_BASE_DIM_3 0xE467A8 |
| |
| #define mmTPC1_CFG_KERNEL_TID_SIZE_DIM_3 0xE467AC |
| |
| #define mmTPC1_CFG_KERNEL_TID_BASE_DIM_4 0xE467B0 |
| |
| #define mmTPC1_CFG_KERNEL_TID_SIZE_DIM_4 0xE467B4 |
| |
| #define mmTPC1_CFG_KERNEL_KERNEL_CONFIG 0xE467B8 |
| |
| #define mmTPC1_CFG_KERNEL_KERNEL_ID 0xE467BC |
| |
| #define mmTPC1_CFG_KERNEL_SRF_0 0xE467C0 |
| |
| #define mmTPC1_CFG_KERNEL_SRF_1 0xE467C4 |
| |
| #define mmTPC1_CFG_KERNEL_SRF_2 0xE467C8 |
| |
| #define mmTPC1_CFG_KERNEL_SRF_3 0xE467CC |
| |
| #define mmTPC1_CFG_KERNEL_SRF_4 0xE467D0 |
| |
| #define mmTPC1_CFG_KERNEL_SRF_5 0xE467D4 |
| |
| #define mmTPC1_CFG_KERNEL_SRF_6 0xE467D8 |
| |
| #define mmTPC1_CFG_KERNEL_SRF_7 0xE467DC |
| |
| #define mmTPC1_CFG_KERNEL_SRF_8 0xE467E0 |
| |
| #define mmTPC1_CFG_KERNEL_SRF_9 0xE467E4 |
| |
| #define mmTPC1_CFG_KERNEL_SRF_10 0xE467E8 |
| |
| #define mmTPC1_CFG_KERNEL_SRF_11 0xE467EC |
| |
| #define mmTPC1_CFG_KERNEL_SRF_12 0xE467F0 |
| |
| #define mmTPC1_CFG_KERNEL_SRF_13 0xE467F4 |
| |
| #define mmTPC1_CFG_KERNEL_SRF_14 0xE467F8 |
| |
| #define mmTPC1_CFG_KERNEL_SRF_15 0xE467FC |
| |
| #define mmTPC1_CFG_KERNEL_SRF_16 0xE46800 |
| |
| #define mmTPC1_CFG_KERNEL_SRF_17 0xE46804 |
| |
| #define mmTPC1_CFG_KERNEL_SRF_18 0xE46808 |
| |
| #define mmTPC1_CFG_KERNEL_SRF_19 0xE4680C |
| |
| #define mmTPC1_CFG_KERNEL_SRF_20 0xE46810 |
| |
| #define mmTPC1_CFG_KERNEL_SRF_21 0xE46814 |
| |
| #define mmTPC1_CFG_KERNEL_SRF_22 0xE46818 |
| |
| #define mmTPC1_CFG_KERNEL_SRF_23 0xE4681C |
| |
| #define mmTPC1_CFG_KERNEL_SRF_24 0xE46820 |
| |
| #define mmTPC1_CFG_KERNEL_SRF_25 0xE46824 |
| |
| #define mmTPC1_CFG_KERNEL_SRF_26 0xE46828 |
| |
| #define mmTPC1_CFG_KERNEL_SRF_27 0xE4682C |
| |
| #define mmTPC1_CFG_KERNEL_SRF_28 0xE46830 |
| |
| #define mmTPC1_CFG_KERNEL_SRF_29 0xE46834 |
| |
| #define mmTPC1_CFG_KERNEL_SRF_30 0xE46838 |
| |
| #define mmTPC1_CFG_KERNEL_SRF_31 0xE4683C |
| |
| #define mmTPC1_CFG_ROUND_CSR 0xE468FC |
| |
| #define mmTPC1_CFG_PROT 0xE46900 |
| |
| #define mmTPC1_CFG_SEMAPHORE 0xE46908 |
| |
| #define mmTPC1_CFG_VFLAGS 0xE4690C |
| |
| #define mmTPC1_CFG_SFLAGS 0xE46910 |
| |
| #define mmTPC1_CFG_LFSR_POLYNOM 0xE46918 |
| |
| #define mmTPC1_CFG_STATUS 0xE4691C |
| |
| #define mmTPC1_CFG_CFG_BASE_ADDRESS_HIGH 0xE46920 |
| |
| #define mmTPC1_CFG_CFG_SUBTRACT_VALUE 0xE46924 |
| |
| #define mmTPC1_CFG_SM_BASE_ADDRESS_HIGH 0xE4692C |
| |
| #define mmTPC1_CFG_TPC_CMD 0xE46930 |
| |
| #define mmTPC1_CFG_TPC_EXECUTE 0xE46938 |
| |
| #define mmTPC1_CFG_TPC_STALL 0xE4693C |
| |
| #define mmTPC1_CFG_ICACHE_BASE_ADDERESS_LOW 0xE46940 |
| |
| #define mmTPC1_CFG_ICACHE_BASE_ADDERESS_HIGH 0xE46944 |
| |
| #define mmTPC1_CFG_RD_RATE_LIMIT 0xE46948 |
| |
| #define mmTPC1_CFG_WR_RATE_LIMIT 0xE46950 |
| |
| #define mmTPC1_CFG_MSS_CONFIG 0xE46954 |
| |
| #define mmTPC1_CFG_TPC_INTR_CAUSE 0xE46958 |
| |
| #define mmTPC1_CFG_TPC_INTR_MASK 0xE4695C |
| |
| #define mmTPC1_CFG_WQ_CREDITS 0xE46960 |
| |
| #define mmTPC1_CFG_ARUSER_LO 0xE46964 |
| |
| #define mmTPC1_CFG_ARUSER_HI 0xE46968 |
| |
| #define mmTPC1_CFG_AWUSER_LO 0xE4696C |
| |
| #define mmTPC1_CFG_AWUSER_HI 0xE46970 |
| |
| #define mmTPC1_CFG_OPCODE_EXEC 0xE46974 |
| |
| #define mmTPC1_CFG_LUT_FUNC32_BASE_ADDR_LO 0xE46978 |
| |
| #define mmTPC1_CFG_LUT_FUNC32_BASE_ADDR_HI 0xE4697C |
| |
| #define mmTPC1_CFG_LUT_FUNC64_BASE_ADDR_LO 0xE46980 |
| |
| #define mmTPC1_CFG_LUT_FUNC64_BASE_ADDR_HI 0xE46984 |
| |
| #define mmTPC1_CFG_LUT_FUNC128_BASE_ADDR_LO 0xE46988 |
| |
| #define mmTPC1_CFG_LUT_FUNC128_BASE_ADDR_HI 0xE4698C |
| |
| #define mmTPC1_CFG_LUT_FUNC256_BASE_ADDR_LO 0xE46990 |
| |
| #define mmTPC1_CFG_LUT_FUNC256_BASE_ADDR_HI 0xE46994 |
| |
| #define mmTPC1_CFG_TSB_CFG_MAX_SIZE 0xE46998 |
| |
| #define mmTPC1_CFG_TSB_CFG 0xE4699C |
| |
| #define mmTPC1_CFG_DBGMEM_ADD 0xE469A0 |
| |
| #define mmTPC1_CFG_DBGMEM_DATA_WR 0xE469A4 |
| |
| #define mmTPC1_CFG_DBGMEM_DATA_RD 0xE469A8 |
| |
| #define mmTPC1_CFG_DBGMEM_CTRL 0xE469AC |
| |
| #define mmTPC1_CFG_DBGMEM_RC 0xE469B0 |
| |
| #define mmTPC1_CFG_TSB_INFLIGHT_CNTR 0xE469B4 |
| |
| #define mmTPC1_CFG_WQ_INFLIGHT_CNTR 0xE469B8 |
| |
| #define mmTPC1_CFG_WQ_LBW_TOTAL_CNTR 0xE469BC |
| |
| #define mmTPC1_CFG_WQ_HBW_TOTAL_CNTR 0xE469C0 |
| |
| #define mmTPC1_CFG_IRQ_OCCOUPY_CNTR 0xE469C4 |
| |
| #define mmTPC1_CFG_FUNC_MBIST_CNTRL 0xE469D0 |
| |
| #define mmTPC1_CFG_FUNC_MBIST_PAT 0xE469D4 |
| |
| #define mmTPC1_CFG_FUNC_MBIST_MEM_0 0xE469D8 |
| |
| #define mmTPC1_CFG_FUNC_MBIST_MEM_1 0xE469DC |
| |
| #define mmTPC1_CFG_FUNC_MBIST_MEM_2 0xE469E0 |
| |
| #define mmTPC1_CFG_FUNC_MBIST_MEM_3 0xE469E4 |
| |
| #define mmTPC1_CFG_FUNC_MBIST_MEM_4 0xE469E8 |
| |
| #define mmTPC1_CFG_FUNC_MBIST_MEM_5 0xE469EC |
| |
| #define mmTPC1_CFG_FUNC_MBIST_MEM_6 0xE469F0 |
| |
| #define mmTPC1_CFG_FUNC_MBIST_MEM_7 0xE469F4 |
| |
| #define mmTPC1_CFG_FUNC_MBIST_MEM_8 0xE469F8 |
| |
| #define mmTPC1_CFG_FUNC_MBIST_MEM_9 0xE469FC |
| |
| #define mmTPC1_CFG_QM_TENSOR_0_BASE_ADDR_LOW 0xE46A00 |
| |
| #define mmTPC1_CFG_QM_TENSOR_0_BASE_ADDR_HIGH 0xE46A04 |
| |
| #define mmTPC1_CFG_QM_TENSOR_0_PADDING_VALUE 0xE46A08 |
| |
| #define mmTPC1_CFG_QM_TENSOR_0_TENSOR_CONFIG 0xE46A0C |
| |
| #define mmTPC1_CFG_QM_TENSOR_0_DIM_0_SIZE 0xE46A10 |
| |
| #define mmTPC1_CFG_QM_TENSOR_0_DIM_0_STRIDE 0xE46A14 |
| |
| #define mmTPC1_CFG_QM_TENSOR_0_DIM_1_SIZE 0xE46A18 |
| |
| #define mmTPC1_CFG_QM_TENSOR_0_DIM_1_STRIDE 0xE46A1C |
| |
| #define mmTPC1_CFG_QM_TENSOR_0_DIM_2_SIZE 0xE46A20 |
| |
| #define mmTPC1_CFG_QM_TENSOR_0_DIM_2_STRIDE 0xE46A24 |
| |
| #define mmTPC1_CFG_QM_TENSOR_0_DIM_3_SIZE 0xE46A28 |
| |
| #define mmTPC1_CFG_QM_TENSOR_0_DIM_3_STRIDE 0xE46A2C |
| |
| #define mmTPC1_CFG_QM_TENSOR_0_DIM_4_SIZE 0xE46A30 |
| |
| #define mmTPC1_CFG_QM_TENSOR_0_DIM_4_STRIDE 0xE46A34 |
| |
| #define mmTPC1_CFG_QM_TENSOR_1_BASE_ADDR_LOW 0xE46A38 |
| |
| #define mmTPC1_CFG_QM_TENSOR_1_BASE_ADDR_HIGH 0xE46A3C |
| |
| #define mmTPC1_CFG_QM_TENSOR_1_PADDING_VALUE 0xE46A40 |
| |
| #define mmTPC1_CFG_QM_TENSOR_1_TENSOR_CONFIG 0xE46A44 |
| |
| #define mmTPC1_CFG_QM_TENSOR_1_DIM_0_SIZE 0xE46A48 |
| |
| #define mmTPC1_CFG_QM_TENSOR_1_DIM_0_STRIDE 0xE46A4C |
| |
| #define mmTPC1_CFG_QM_TENSOR_1_DIM_1_SIZE 0xE46A50 |
| |
| #define mmTPC1_CFG_QM_TENSOR_1_DIM_1_STRIDE 0xE46A54 |
| |
| #define mmTPC1_CFG_QM_TENSOR_1_DIM_2_SIZE 0xE46A58 |
| |
| #define mmTPC1_CFG_QM_TENSOR_1_DIM_2_STRIDE 0xE46A5C |
| |
| #define mmTPC1_CFG_QM_TENSOR_1_DIM_3_SIZE 0xE46A60 |
| |
| #define mmTPC1_CFG_QM_TENSOR_1_DIM_3_STRIDE 0xE46A64 |
| |
| #define mmTPC1_CFG_QM_TENSOR_1_DIM_4_SIZE 0xE46A68 |
| |
| #define mmTPC1_CFG_QM_TENSOR_1_DIM_4_STRIDE 0xE46A6C |
| |
| #define mmTPC1_CFG_QM_TENSOR_2_BASE_ADDR_LOW 0xE46A70 |
| |
| #define mmTPC1_CFG_QM_TENSOR_2_BASE_ADDR_HIGH 0xE46A74 |
| |
| #define mmTPC1_CFG_QM_TENSOR_2_PADDING_VALUE 0xE46A78 |
| |
| #define mmTPC1_CFG_QM_TENSOR_2_TENSOR_CONFIG 0xE46A7C |
| |
| #define mmTPC1_CFG_QM_TENSOR_2_DIM_0_SIZE 0xE46A80 |
| |
| #define mmTPC1_CFG_QM_TENSOR_2_DIM_0_STRIDE 0xE46A84 |
| |
| #define mmTPC1_CFG_QM_TENSOR_2_DIM_1_SIZE 0xE46A88 |
| |
| #define mmTPC1_CFG_QM_TENSOR_2_DIM_1_STRIDE 0xE46A8C |
| |
| #define mmTPC1_CFG_QM_TENSOR_2_DIM_2_SIZE 0xE46A90 |
| |
| #define mmTPC1_CFG_QM_TENSOR_2_DIM_2_STRIDE 0xE46A94 |
| |
| #define mmTPC1_CFG_QM_TENSOR_2_DIM_3_SIZE 0xE46A98 |
| |
| #define mmTPC1_CFG_QM_TENSOR_2_DIM_3_STRIDE 0xE46A9C |
| |
| #define mmTPC1_CFG_QM_TENSOR_2_DIM_4_SIZE 0xE46AA0 |
| |
| #define mmTPC1_CFG_QM_TENSOR_2_DIM_4_STRIDE 0xE46AA4 |
| |
| #define mmTPC1_CFG_QM_TENSOR_3_BASE_ADDR_LOW 0xE46AA8 |
| |
| #define mmTPC1_CFG_QM_TENSOR_3_BASE_ADDR_HIGH 0xE46AAC |
| |
| #define mmTPC1_CFG_QM_TENSOR_3_PADDING_VALUE 0xE46AB0 |
| |
| #define mmTPC1_CFG_QM_TENSOR_3_TENSOR_CONFIG 0xE46AB4 |
| |
| #define mmTPC1_CFG_QM_TENSOR_3_DIM_0_SIZE 0xE46AB8 |
| |
| #define mmTPC1_CFG_QM_TENSOR_3_DIM_0_STRIDE 0xE46ABC |
| |
| #define mmTPC1_CFG_QM_TENSOR_3_DIM_1_SIZE 0xE46AC0 |
| |
| #define mmTPC1_CFG_QM_TENSOR_3_DIM_1_STRIDE 0xE46AC4 |
| |
| #define mmTPC1_CFG_QM_TENSOR_3_DIM_2_SIZE 0xE46AC8 |
| |
| #define mmTPC1_CFG_QM_TENSOR_3_DIM_2_STRIDE 0xE46ACC |
| |
| #define mmTPC1_CFG_QM_TENSOR_3_DIM_3_SIZE 0xE46AD0 |
| |
| #define mmTPC1_CFG_QM_TENSOR_3_DIM_3_STRIDE 0xE46AD4 |
| |
| #define mmTPC1_CFG_QM_TENSOR_3_DIM_4_SIZE 0xE46AD8 |
| |
| #define mmTPC1_CFG_QM_TENSOR_3_DIM_4_STRIDE 0xE46ADC |
| |
| #define mmTPC1_CFG_QM_TENSOR_4_BASE_ADDR_LOW 0xE46AE0 |
| |
| #define mmTPC1_CFG_QM_TENSOR_4_BASE_ADDR_HIGH 0xE46AE4 |
| |
| #define mmTPC1_CFG_QM_TENSOR_4_PADDING_VALUE 0xE46AE8 |
| |
| #define mmTPC1_CFG_QM_TENSOR_4_TENSOR_CONFIG 0xE46AEC |
| |
| #define mmTPC1_CFG_QM_TENSOR_4_DIM_0_SIZE 0xE46AF0 |
| |
| #define mmTPC1_CFG_QM_TENSOR_4_DIM_0_STRIDE 0xE46AF4 |
| |
| #define mmTPC1_CFG_QM_TENSOR_4_DIM_1_SIZE 0xE46AF8 |
| |
| #define mmTPC1_CFG_QM_TENSOR_4_DIM_1_STRIDE 0xE46AFC |
| |
| #define mmTPC1_CFG_QM_TENSOR_4_DIM_2_SIZE 0xE46B00 |
| |
| #define mmTPC1_CFG_QM_TENSOR_4_DIM_2_STRIDE 0xE46B04 |
| |
| #define mmTPC1_CFG_QM_TENSOR_4_DIM_3_SIZE 0xE46B08 |
| |
| #define mmTPC1_CFG_QM_TENSOR_4_DIM_3_STRIDE 0xE46B0C |
| |
| #define mmTPC1_CFG_QM_TENSOR_4_DIM_4_SIZE 0xE46B10 |
| |
| #define mmTPC1_CFG_QM_TENSOR_4_DIM_4_STRIDE 0xE46B14 |
| |
| #define mmTPC1_CFG_QM_TENSOR_5_BASE_ADDR_LOW 0xE46B18 |
| |
| #define mmTPC1_CFG_QM_TENSOR_5_BASE_ADDR_HIGH 0xE46B1C |
| |
| #define mmTPC1_CFG_QM_TENSOR_5_PADDING_VALUE 0xE46B20 |
| |
| #define mmTPC1_CFG_QM_TENSOR_5_TENSOR_CONFIG 0xE46B24 |
| |
| #define mmTPC1_CFG_QM_TENSOR_5_DIM_0_SIZE 0xE46B28 |
| |
| #define mmTPC1_CFG_QM_TENSOR_5_DIM_0_STRIDE 0xE46B2C |
| |
| #define mmTPC1_CFG_QM_TENSOR_5_DIM_1_SIZE 0xE46B30 |
| |
| #define mmTPC1_CFG_QM_TENSOR_5_DIM_1_STRIDE 0xE46B34 |
| |
| #define mmTPC1_CFG_QM_TENSOR_5_DIM_2_SIZE 0xE46B38 |
| |
| #define mmTPC1_CFG_QM_TENSOR_5_DIM_2_STRIDE 0xE46B3C |
| |
| #define mmTPC1_CFG_QM_TENSOR_5_DIM_3_SIZE 0xE46B40 |
| |
| #define mmTPC1_CFG_QM_TENSOR_5_DIM_3_STRIDE 0xE46B44 |
| |
| #define mmTPC1_CFG_QM_TENSOR_5_DIM_4_SIZE 0xE46B48 |
| |
| #define mmTPC1_CFG_QM_TENSOR_5_DIM_4_STRIDE 0xE46B4C |
| |
| #define mmTPC1_CFG_QM_TENSOR_6_BASE_ADDR_LOW 0xE46B50 |
| |
| #define mmTPC1_CFG_QM_TENSOR_6_BASE_ADDR_HIGH 0xE46B54 |
| |
| #define mmTPC1_CFG_QM_TENSOR_6_PADDING_VALUE 0xE46B58 |
| |
| #define mmTPC1_CFG_QM_TENSOR_6_TENSOR_CONFIG 0xE46B5C |
| |
| #define mmTPC1_CFG_QM_TENSOR_6_DIM_0_SIZE 0xE46B60 |
| |
| #define mmTPC1_CFG_QM_TENSOR_6_DIM_0_STRIDE 0xE46B64 |
| |
| #define mmTPC1_CFG_QM_TENSOR_6_DIM_1_SIZE 0xE46B68 |
| |
| #define mmTPC1_CFG_QM_TENSOR_6_DIM_1_STRIDE 0xE46B6C |
| |
| #define mmTPC1_CFG_QM_TENSOR_6_DIM_2_SIZE 0xE46B70 |
| |
| #define mmTPC1_CFG_QM_TENSOR_6_DIM_2_STRIDE 0xE46B74 |
| |
| #define mmTPC1_CFG_QM_TENSOR_6_DIM_3_SIZE 0xE46B78 |
| |
| #define mmTPC1_CFG_QM_TENSOR_6_DIM_3_STRIDE 0xE46B7C |
| |
| #define mmTPC1_CFG_QM_TENSOR_6_DIM_4_SIZE 0xE46B80 |
| |
| #define mmTPC1_CFG_QM_TENSOR_6_DIM_4_STRIDE 0xE46B84 |
| |
| #define mmTPC1_CFG_QM_TENSOR_7_BASE_ADDR_LOW 0xE46B88 |
| |
| #define mmTPC1_CFG_QM_TENSOR_7_BASE_ADDR_HIGH 0xE46B8C |
| |
| #define mmTPC1_CFG_QM_TENSOR_7_PADDING_VALUE 0xE46B90 |
| |
| #define mmTPC1_CFG_QM_TENSOR_7_TENSOR_CONFIG 0xE46B94 |
| |
| #define mmTPC1_CFG_QM_TENSOR_7_DIM_0_SIZE 0xE46B98 |
| |
| #define mmTPC1_CFG_QM_TENSOR_7_DIM_0_STRIDE 0xE46B9C |
| |
| #define mmTPC1_CFG_QM_TENSOR_7_DIM_1_SIZE 0xE46BA0 |
| |
| #define mmTPC1_CFG_QM_TENSOR_7_DIM_1_STRIDE 0xE46BA4 |
| |
| #define mmTPC1_CFG_QM_TENSOR_7_DIM_2_SIZE 0xE46BA8 |
| |
| #define mmTPC1_CFG_QM_TENSOR_7_DIM_2_STRIDE 0xE46BAC |
| |
| #define mmTPC1_CFG_QM_TENSOR_7_DIM_3_SIZE 0xE46BB0 |
| |
| #define mmTPC1_CFG_QM_TENSOR_7_DIM_3_STRIDE 0xE46BB4 |
| |
| #define mmTPC1_CFG_QM_TENSOR_7_DIM_4_SIZE 0xE46BB8 |
| |
| #define mmTPC1_CFG_QM_TENSOR_7_DIM_4_STRIDE 0xE46BBC |
| |
| #define mmTPC1_CFG_QM_TENSOR_8_BASE_ADDR_LOW 0xE46BC0 |
| |
| #define mmTPC1_CFG_QM_TENSOR_8_BASE_ADDR_HIGH 0xE46BC4 |
| |
| #define mmTPC1_CFG_QM_TENSOR_8_PADDING_VALUE 0xE46BC8 |
| |
| #define mmTPC1_CFG_QM_TENSOR_8_TENSOR_CONFIG 0xE46BCC |
| |
| #define mmTPC1_CFG_QM_TENSOR_8_DIM_0_SIZE 0xE46BD0 |
| |
| #define mmTPC1_CFG_QM_TENSOR_8_DIM_0_STRIDE 0xE46BD4 |
| |
| #define mmTPC1_CFG_QM_TENSOR_8_DIM_1_SIZE 0xE46BD8 |
| |
| #define mmTPC1_CFG_QM_TENSOR_8_DIM_1_STRIDE 0xE46BDC |
| |
| #define mmTPC1_CFG_QM_TENSOR_8_DIM_2_SIZE 0xE46BE0 |
| |
| #define mmTPC1_CFG_QM_TENSOR_8_DIM_2_STRIDE 0xE46BE4 |
| |
| #define mmTPC1_CFG_QM_TENSOR_8_DIM_3_SIZE 0xE46BE8 |
| |
| #define mmTPC1_CFG_QM_TENSOR_8_DIM_3_STRIDE 0xE46BEC |
| |
| #define mmTPC1_CFG_QM_TENSOR_8_DIM_4_SIZE 0xE46BF0 |
| |
| #define mmTPC1_CFG_QM_TENSOR_8_DIM_4_STRIDE 0xE46BF4 |
| |
| #define mmTPC1_CFG_QM_TENSOR_9_BASE_ADDR_LOW 0xE46BF8 |
| |
| #define mmTPC1_CFG_QM_TENSOR_9_BASE_ADDR_HIGH 0xE46BFC |
| |
| #define mmTPC1_CFG_QM_TENSOR_9_PADDING_VALUE 0xE46C00 |
| |
| #define mmTPC1_CFG_QM_TENSOR_9_TENSOR_CONFIG 0xE46C04 |
| |
| #define mmTPC1_CFG_QM_TENSOR_9_DIM_0_SIZE 0xE46C08 |
| |
| #define mmTPC1_CFG_QM_TENSOR_9_DIM_0_STRIDE 0xE46C0C |
| |
| #define mmTPC1_CFG_QM_TENSOR_9_DIM_1_SIZE 0xE46C10 |
| |
| #define mmTPC1_CFG_QM_TENSOR_9_DIM_1_STRIDE 0xE46C14 |
| |
| #define mmTPC1_CFG_QM_TENSOR_9_DIM_2_SIZE 0xE46C18 |
| |
| #define mmTPC1_CFG_QM_TENSOR_9_DIM_2_STRIDE 0xE46C1C |
| |
| #define mmTPC1_CFG_QM_TENSOR_9_DIM_3_SIZE 0xE46C20 |
| |
| #define mmTPC1_CFG_QM_TENSOR_9_DIM_3_STRIDE 0xE46C24 |
| |
| #define mmTPC1_CFG_QM_TENSOR_9_DIM_4_SIZE 0xE46C28 |
| |
| #define mmTPC1_CFG_QM_TENSOR_9_DIM_4_STRIDE 0xE46C2C |
| |
| #define mmTPC1_CFG_QM_TENSOR_10_BASE_ADDR_LOW 0xE46C30 |
| |
| #define mmTPC1_CFG_QM_TENSOR_10_BASE_ADDR_HIGH 0xE46C34 |
| |
| #define mmTPC1_CFG_QM_TENSOR_10_PADDING_VALUE 0xE46C38 |
| |
| #define mmTPC1_CFG_QM_TENSOR_10_TENSOR_CONFIG 0xE46C3C |
| |
| #define mmTPC1_CFG_QM_TENSOR_10_DIM_0_SIZE 0xE46C40 |
| |
| #define mmTPC1_CFG_QM_TENSOR_10_DIM_0_STRIDE 0xE46C44 |
| |
| #define mmTPC1_CFG_QM_TENSOR_10_DIM_1_SIZE 0xE46C48 |
| |
| #define mmTPC1_CFG_QM_TENSOR_10_DIM_1_STRIDE 0xE46C4C |
| |
| #define mmTPC1_CFG_QM_TENSOR_10_DIM_2_SIZE 0xE46C50 |
| |
| #define mmTPC1_CFG_QM_TENSOR_10_DIM_2_STRIDE 0xE46C54 |
| |
| #define mmTPC1_CFG_QM_TENSOR_10_DIM_3_SIZE 0xE46C58 |
| |
| #define mmTPC1_CFG_QM_TENSOR_10_DIM_3_STRIDE 0xE46C5C |
| |
| #define mmTPC1_CFG_QM_TENSOR_10_DIM_4_SIZE 0xE46C60 |
| |
| #define mmTPC1_CFG_QM_TENSOR_10_DIM_4_STRIDE 0xE46C64 |
| |
| #define mmTPC1_CFG_QM_TENSOR_11_BASE_ADDR_LOW 0xE46C68 |
| |
| #define mmTPC1_CFG_QM_TENSOR_11_BASE_ADDR_HIGH 0xE46C6C |
| |
| #define mmTPC1_CFG_QM_TENSOR_11_PADDING_VALUE 0xE46C70 |
| |
| #define mmTPC1_CFG_QM_TENSOR_11_TENSOR_CONFIG 0xE46C74 |
| |
| #define mmTPC1_CFG_QM_TENSOR_11_DIM_0_SIZE 0xE46C78 |
| |
| #define mmTPC1_CFG_QM_TENSOR_11_DIM_0_STRIDE 0xE46C7C |
| |
| #define mmTPC1_CFG_QM_TENSOR_11_DIM_1_SIZE 0xE46C80 |
| |
| #define mmTPC1_CFG_QM_TENSOR_11_DIM_1_STRIDE 0xE46C84 |
| |
| #define mmTPC1_CFG_QM_TENSOR_11_DIM_2_SIZE 0xE46C88 |
| |
| #define mmTPC1_CFG_QM_TENSOR_11_DIM_2_STRIDE 0xE46C8C |
| |
| #define mmTPC1_CFG_QM_TENSOR_11_DIM_3_SIZE 0xE46C90 |
| |
| #define mmTPC1_CFG_QM_TENSOR_11_DIM_3_STRIDE 0xE46C94 |
| |
| #define mmTPC1_CFG_QM_TENSOR_11_DIM_4_SIZE 0xE46C98 |
| |
| #define mmTPC1_CFG_QM_TENSOR_11_DIM_4_STRIDE 0xE46C9C |
| |
| #define mmTPC1_CFG_QM_TENSOR_12_BASE_ADDR_LOW 0xE46CA0 |
| |
| #define mmTPC1_CFG_QM_TENSOR_12_BASE_ADDR_HIGH 0xE46CA4 |
| |
| #define mmTPC1_CFG_QM_TENSOR_12_PADDING_VALUE 0xE46CA8 |
| |
| #define mmTPC1_CFG_QM_TENSOR_12_TENSOR_CONFIG 0xE46CAC |
| |
| #define mmTPC1_CFG_QM_TENSOR_12_DIM_0_SIZE 0xE46CB0 |
| |
| #define mmTPC1_CFG_QM_TENSOR_12_DIM_0_STRIDE 0xE46CB4 |
| |
| #define mmTPC1_CFG_QM_TENSOR_12_DIM_1_SIZE 0xE46CB8 |
| |
| #define mmTPC1_CFG_QM_TENSOR_12_DIM_1_STRIDE 0xE46CBC |
| |
| #define mmTPC1_CFG_QM_TENSOR_12_DIM_2_SIZE 0xE46CC0 |
| |
| #define mmTPC1_CFG_QM_TENSOR_12_DIM_2_STRIDE 0xE46CC4 |
| |
| #define mmTPC1_CFG_QM_TENSOR_12_DIM_3_SIZE 0xE46CC8 |
| |
| #define mmTPC1_CFG_QM_TENSOR_12_DIM_3_STRIDE 0xE46CCC |
| |
| #define mmTPC1_CFG_QM_TENSOR_12_DIM_4_SIZE 0xE46CD0 |
| |
| #define mmTPC1_CFG_QM_TENSOR_12_DIM_4_STRIDE 0xE46CD4 |
| |
| #define mmTPC1_CFG_QM_TENSOR_13_BASE_ADDR_LOW 0xE46CD8 |
| |
| #define mmTPC1_CFG_QM_TENSOR_13_BASE_ADDR_HIGH 0xE46CDC |
| |
| #define mmTPC1_CFG_QM_TENSOR_13_PADDING_VALUE 0xE46CE0 |
| |
| #define mmTPC1_CFG_QM_TENSOR_13_TENSOR_CONFIG 0xE46CE4 |
| |
| #define mmTPC1_CFG_QM_TENSOR_13_DIM_0_SIZE 0xE46CE8 |
| |
| #define mmTPC1_CFG_QM_TENSOR_13_DIM_0_STRIDE 0xE46CEC |
| |
| #define mmTPC1_CFG_QM_TENSOR_13_DIM_1_SIZE 0xE46CF0 |
| |
| #define mmTPC1_CFG_QM_TENSOR_13_DIM_1_STRIDE 0xE46CF4 |
| |
| #define mmTPC1_CFG_QM_TENSOR_13_DIM_2_SIZE 0xE46CF8 |
| |
| #define mmTPC1_CFG_QM_TENSOR_13_DIM_2_STRIDE 0xE46CFC |
| |
| #define mmTPC1_CFG_QM_TENSOR_13_DIM_3_SIZE 0xE46D00 |
| |
| #define mmTPC1_CFG_QM_TENSOR_13_DIM_3_STRIDE 0xE46D04 |
| |
| #define mmTPC1_CFG_QM_TENSOR_13_DIM_4_SIZE 0xE46D08 |
| |
| #define mmTPC1_CFG_QM_TENSOR_13_DIM_4_STRIDE 0xE46D0C |
| |
| #define mmTPC1_CFG_QM_TENSOR_14_BASE_ADDR_LOW 0xE46D10 |
| |
| #define mmTPC1_CFG_QM_TENSOR_14_BASE_ADDR_HIGH 0xE46D14 |
| |
| #define mmTPC1_CFG_QM_TENSOR_14_PADDING_VALUE 0xE46D18 |
| |
| #define mmTPC1_CFG_QM_TENSOR_14_TENSOR_CONFIG 0xE46D1C |
| |
| #define mmTPC1_CFG_QM_TENSOR_14_DIM_0_SIZE 0xE46D20 |
| |
| #define mmTPC1_CFG_QM_TENSOR_14_DIM_0_STRIDE 0xE46D24 |
| |
| #define mmTPC1_CFG_QM_TENSOR_14_DIM_1_SIZE 0xE46D28 |
| |
| #define mmTPC1_CFG_QM_TENSOR_14_DIM_1_STRIDE 0xE46D2C |
| |
| #define mmTPC1_CFG_QM_TENSOR_14_DIM_2_SIZE 0xE46D30 |
| |
| #define mmTPC1_CFG_QM_TENSOR_14_DIM_2_STRIDE 0xE46D34 |
| |
| #define mmTPC1_CFG_QM_TENSOR_14_DIM_3_SIZE 0xE46D38 |
| |
| #define mmTPC1_CFG_QM_TENSOR_14_DIM_3_STRIDE 0xE46D3C |
| |
| #define mmTPC1_CFG_QM_TENSOR_14_DIM_4_SIZE 0xE46D40 |
| |
| #define mmTPC1_CFG_QM_TENSOR_14_DIM_4_STRIDE 0xE46D44 |
| |
| #define mmTPC1_CFG_QM_TENSOR_15_BASE_ADDR_LOW 0xE46D48 |
| |
| #define mmTPC1_CFG_QM_TENSOR_15_BASE_ADDR_HIGH 0xE46D4C |
| |
| #define mmTPC1_CFG_QM_TENSOR_15_PADDING_VALUE 0xE46D50 |
| |
| #define mmTPC1_CFG_QM_TENSOR_15_TENSOR_CONFIG 0xE46D54 |
| |
| #define mmTPC1_CFG_QM_TENSOR_15_DIM_0_SIZE 0xE46D58 |
| |
| #define mmTPC1_CFG_QM_TENSOR_15_DIM_0_STRIDE 0xE46D5C |
| |
| #define mmTPC1_CFG_QM_TENSOR_15_DIM_1_SIZE 0xE46D60 |
| |
| #define mmTPC1_CFG_QM_TENSOR_15_DIM_1_STRIDE 0xE46D64 |
| |
| #define mmTPC1_CFG_QM_TENSOR_15_DIM_2_SIZE 0xE46D68 |
| |
| #define mmTPC1_CFG_QM_TENSOR_15_DIM_2_STRIDE 0xE46D6C |
| |
| #define mmTPC1_CFG_QM_TENSOR_15_DIM_3_SIZE 0xE46D70 |
| |
| #define mmTPC1_CFG_QM_TENSOR_15_DIM_3_STRIDE 0xE46D74 |
| |
| #define mmTPC1_CFG_QM_TENSOR_15_DIM_4_SIZE 0xE46D78 |
| |
| #define mmTPC1_CFG_QM_TENSOR_15_DIM_4_STRIDE 0xE46D7C |
| |
| #define mmTPC1_CFG_QM_SYNC_OBJECT_MESSAGE 0xE46D80 |
| |
| #define mmTPC1_CFG_QM_SYNC_OBJECT_ADDR 0xE46D84 |
| |
| #define mmTPC1_CFG_QM_KERNEL_BASE_ADDRESS_LOW 0xE46D88 |
| |
| #define mmTPC1_CFG_QM_KERNEL_BASE_ADDRESS_HIGH 0xE46D8C |
| |
| #define mmTPC1_CFG_QM_TID_BASE_DIM_0 0xE46D90 |
| |
| #define mmTPC1_CFG_QM_TID_SIZE_DIM_0 0xE46D94 |
| |
| #define mmTPC1_CFG_QM_TID_BASE_DIM_1 0xE46D98 |
| |
| #define mmTPC1_CFG_QM_TID_SIZE_DIM_1 0xE46D9C |
| |
| #define mmTPC1_CFG_QM_TID_BASE_DIM_2 0xE46DA0 |
| |
| #define mmTPC1_CFG_QM_TID_SIZE_DIM_2 0xE46DA4 |
| |
| #define mmTPC1_CFG_QM_TID_BASE_DIM_3 0xE46DA8 |
| |
| #define mmTPC1_CFG_QM_TID_SIZE_DIM_3 0xE46DAC |
| |
| #define mmTPC1_CFG_QM_TID_BASE_DIM_4 0xE46DB0 |
| |
| #define mmTPC1_CFG_QM_TID_SIZE_DIM_4 0xE46DB4 |
| |
| #define mmTPC1_CFG_QM_KERNEL_CONFIG 0xE46DB8 |
| |
| #define mmTPC1_CFG_QM_KERNEL_ID 0xE46DBC |
| |
| #define mmTPC1_CFG_QM_SRF_0 0xE46DC0 |
| |
| #define mmTPC1_CFG_QM_SRF_1 0xE46DC4 |
| |
| #define mmTPC1_CFG_QM_SRF_2 0xE46DC8 |
| |
| #define mmTPC1_CFG_QM_SRF_3 0xE46DCC |
| |
| #define mmTPC1_CFG_QM_SRF_4 0xE46DD0 |
| |
| #define mmTPC1_CFG_QM_SRF_5 0xE46DD4 |
| |
| #define mmTPC1_CFG_QM_SRF_6 0xE46DD8 |
| |
| #define mmTPC1_CFG_QM_SRF_7 0xE46DDC |
| |
| #define mmTPC1_CFG_QM_SRF_8 0xE46DE0 |
| |
| #define mmTPC1_CFG_QM_SRF_9 0xE46DE4 |
| |
| #define mmTPC1_CFG_QM_SRF_10 0xE46DE8 |
| |
| #define mmTPC1_CFG_QM_SRF_11 0xE46DEC |
| |
| #define mmTPC1_CFG_QM_SRF_12 0xE46DF0 |
| |
| #define mmTPC1_CFG_QM_SRF_13 0xE46DF4 |
| |
| #define mmTPC1_CFG_QM_SRF_14 0xE46DF8 |
| |
| #define mmTPC1_CFG_QM_SRF_15 0xE46DFC |
| |
| #define mmTPC1_CFG_QM_SRF_16 0xE46E00 |
| |
| #define mmTPC1_CFG_QM_SRF_17 0xE46E04 |
| |
| #define mmTPC1_CFG_QM_SRF_18 0xE46E08 |
| |
| #define mmTPC1_CFG_QM_SRF_19 0xE46E0C |
| |
| #define mmTPC1_CFG_QM_SRF_20 0xE46E10 |
| |
| #define mmTPC1_CFG_QM_SRF_21 0xE46E14 |
| |
| #define mmTPC1_CFG_QM_SRF_22 0xE46E18 |
| |
| #define mmTPC1_CFG_QM_SRF_23 0xE46E1C |
| |
| #define mmTPC1_CFG_QM_SRF_24 0xE46E20 |
| |
| #define mmTPC1_CFG_QM_SRF_25 0xE46E24 |
| |
| #define mmTPC1_CFG_QM_SRF_26 0xE46E28 |
| |
| #define mmTPC1_CFG_QM_SRF_27 0xE46E2C |
| |
| #define mmTPC1_CFG_QM_SRF_28 0xE46E30 |
| |
| #define mmTPC1_CFG_QM_SRF_29 0xE46E34 |
| |
| #define mmTPC1_CFG_QM_SRF_30 0xE46E38 |
| |
| #define mmTPC1_CFG_QM_SRF_31 0xE46E3C |
| |
| #endif /* ASIC_REG_TPC1_CFG_REGS_H_ */ |