| /* |
| * Copyright 2012-17 Advanced Micro Devices, Inc. |
| * |
| * Permission is hereby granted, free of charge, to any person obtaining a |
| * copy of this software and associated documentation files (the "Software"), |
| * to deal in the Software without restriction, including without limitation |
| * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| * and/or sell copies of the Software, and to permit persons to whom the |
| * Software is furnished to do so, subject to the following conditions: |
| * |
| * The above copyright notice and this permission notice shall be included in |
| * all copies or substantial portions of the Software. |
| * |
| * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| * OTHER DEALINGS IN THE SOFTWARE. |
| * |
| * Authors: AMD |
| * |
| */ |
| |
| #ifndef __DC_MEM_INPUT_DCN20_H__ |
| #define __DC_MEM_INPUT_DCN20_H__ |
| |
| #include "../dcn10/dcn10_hubp.h" |
| |
| #define TO_DCN20_HUBP(hubp)\ |
| container_of(hubp, struct dcn20_hubp, base) |
| |
| #define HUBP_REG_LIST_DCN2_COMMON(id)\ |
| HUBP_REG_LIST_DCN(id),\ |
| HUBP_REG_LIST_DCN_VM(id),\ |
| SRI(PREFETCH_SETTINGS, HUBPREQ, id),\ |
| SRI(PREFETCH_SETTINGS_C, HUBPREQ, id),\ |
| SRI(DCN_VM_SYSTEM_APERTURE_LOW_ADDR, HUBPREQ, id),\ |
| SRI(DCN_VM_SYSTEM_APERTURE_HIGH_ADDR, HUBPREQ, id),\ |
| SRI(CURSOR_SETTINGS, HUBPREQ, id), \ |
| SRI(CURSOR_SURFACE_ADDRESS_HIGH, CURSOR0_, id), \ |
| SRI(CURSOR_SURFACE_ADDRESS, CURSOR0_, id), \ |
| SRI(CURSOR_SIZE, CURSOR0_, id), \ |
| SRI(CURSOR_CONTROL, CURSOR0_, id), \ |
| SRI(CURSOR_POSITION, CURSOR0_, id), \ |
| SRI(CURSOR_HOT_SPOT, CURSOR0_, id), \ |
| SRI(CURSOR_DST_OFFSET, CURSOR0_, id), \ |
| SRI(DMDATA_ADDRESS_HIGH, CURSOR0_, id), \ |
| SRI(DMDATA_ADDRESS_LOW, CURSOR0_, id), \ |
| SRI(DMDATA_CNTL, CURSOR0_, id), \ |
| SRI(DMDATA_SW_CNTL, CURSOR0_, id), \ |
| SRI(DMDATA_QOS_CNTL, CURSOR0_, id), \ |
| SRI(DMDATA_SW_DATA, CURSOR0_, id), \ |
| SRI(DMDATA_STATUS, CURSOR0_, id),\ |
| SRI(FLIP_PARAMETERS_0, HUBPREQ, id),\ |
| SRI(FLIP_PARAMETERS_1, HUBPREQ, id),\ |
| SRI(FLIP_PARAMETERS_2, HUBPREQ, id),\ |
| SRI(DCN_CUR1_TTU_CNTL0, HUBPREQ, id),\ |
| SRI(DCN_CUR1_TTU_CNTL1, HUBPREQ, id),\ |
| SRI(DCSURF_FLIP_CONTROL2, HUBPREQ, id), \ |
| SRI(VMID_SETTINGS_0, HUBPREQ, id) |
| |
| #define HUBP_REG_LIST_DCN20(id)\ |
| HUBP_REG_LIST_DCN2_COMMON(id),\ |
| SR(DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB),\ |
| SR(DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB) |
| |
| #define HUBP_MASK_SH_LIST_DCN2_SHARE_COMMON(mask_sh)\ |
| HUBP_MASK_SH_LIST_DCN_SHARE_COMMON(mask_sh),\ |
| HUBP_MASK_SH_LIST_DCN_VM(mask_sh),\ |
| HUBP_SF(HUBP0_DCSURF_SURFACE_CONFIG, ROTATION_ANGLE, mask_sh),\ |
| HUBP_SF(HUBP0_DCSURF_SURFACE_CONFIG, H_MIRROR_EN, mask_sh),\ |
| HUBP_SF(HUBPREQ0_PREFETCH_SETTINGS, DST_Y_PREFETCH, mask_sh),\ |
| HUBP_SF(HUBPREQ0_PREFETCH_SETTINGS, VRATIO_PREFETCH, mask_sh),\ |
| HUBP_SF(HUBPREQ0_PREFETCH_SETTINGS_C, VRATIO_PREFETCH_C, mask_sh),\ |
| HUBP_SF(HUBPREQ0_DCN_VM_SYSTEM_APERTURE_LOW_ADDR, MC_VM_SYSTEM_APERTURE_LOW_ADDR, mask_sh),\ |
| HUBP_SF(HUBPREQ0_DCN_VM_SYSTEM_APERTURE_HIGH_ADDR, MC_VM_SYSTEM_APERTURE_HIGH_ADDR, mask_sh),\ |
| HUBP_SF(HUBPREQ0_CURSOR_SETTINGS, CURSOR0_DST_Y_OFFSET, mask_sh), \ |
| HUBP_SF(HUBPREQ0_CURSOR_SETTINGS, CURSOR0_CHUNK_HDL_ADJUST, mask_sh), \ |
| HUBP_SF(CURSOR0_0_CURSOR_SURFACE_ADDRESS_HIGH, CURSOR_SURFACE_ADDRESS_HIGH, mask_sh), \ |
| HUBP_SF(CURSOR0_0_CURSOR_SURFACE_ADDRESS, CURSOR_SURFACE_ADDRESS, mask_sh), \ |
| HUBP_SF(CURSOR0_0_CURSOR_SIZE, CURSOR_WIDTH, mask_sh), \ |
| HUBP_SF(CURSOR0_0_CURSOR_SIZE, CURSOR_HEIGHT, mask_sh), \ |
| HUBP_SF(CURSOR0_0_CURSOR_CONTROL, CURSOR_MODE, mask_sh), \ |
| HUBP_SF(CURSOR0_0_CURSOR_CONTROL, CURSOR_2X_MAGNIFY, mask_sh), \ |
| HUBP_SF(CURSOR0_0_CURSOR_CONTROL, CURSOR_PITCH, mask_sh), \ |
| HUBP_SF(CURSOR0_0_CURSOR_CONTROL, CURSOR_LINES_PER_CHUNK, mask_sh), \ |
| HUBP_SF(CURSOR0_0_CURSOR_CONTROL, CURSOR_ENABLE, mask_sh), \ |
| HUBP_SF(CURSOR0_0_CURSOR_POSITION, CURSOR_X_POSITION, mask_sh), \ |
| HUBP_SF(CURSOR0_0_CURSOR_POSITION, CURSOR_Y_POSITION, mask_sh), \ |
| HUBP_SF(CURSOR0_0_CURSOR_HOT_SPOT, CURSOR_HOT_SPOT_X, mask_sh), \ |
| HUBP_SF(CURSOR0_0_CURSOR_HOT_SPOT, CURSOR_HOT_SPOT_Y, mask_sh), \ |
| HUBP_SF(CURSOR0_0_CURSOR_DST_OFFSET, CURSOR_DST_X_OFFSET, mask_sh), \ |
| HUBP_SF(CURSOR0_0_DMDATA_ADDRESS_HIGH, DMDATA_ADDRESS_HIGH, mask_sh), \ |
| HUBP_SF(CURSOR0_0_DMDATA_CNTL, DMDATA_MODE, mask_sh), \ |
| HUBP_SF(CURSOR0_0_DMDATA_CNTL, DMDATA_UPDATED, mask_sh), \ |
| HUBP_SF(CURSOR0_0_DMDATA_CNTL, DMDATA_REPEAT, mask_sh), \ |
| HUBP_SF(CURSOR0_0_DMDATA_CNTL, DMDATA_SIZE, mask_sh), \ |
| HUBP_SF(CURSOR0_0_DMDATA_SW_CNTL, DMDATA_SW_UPDATED, mask_sh), \ |
| HUBP_SF(CURSOR0_0_DMDATA_SW_CNTL, DMDATA_SW_REPEAT, mask_sh), \ |
| HUBP_SF(CURSOR0_0_DMDATA_SW_CNTL, DMDATA_SW_SIZE, mask_sh), \ |
| HUBP_SF(CURSOR0_0_DMDATA_QOS_CNTL, DMDATA_QOS_MODE, mask_sh), \ |
| HUBP_SF(CURSOR0_0_DMDATA_QOS_CNTL, DMDATA_QOS_LEVEL, mask_sh), \ |
| HUBP_SF(CURSOR0_0_DMDATA_QOS_CNTL, DMDATA_DL_DELTA, mask_sh), \ |
| HUBP_SF(CURSOR0_0_DMDATA_STATUS, DMDATA_DONE, mask_sh),\ |
| HUBP_SF(HUBPREQ0_FLIP_PARAMETERS_0, DST_Y_PER_VM_FLIP, mask_sh),\ |
| HUBP_SF(HUBPREQ0_FLIP_PARAMETERS_0, DST_Y_PER_ROW_FLIP, mask_sh),\ |
| HUBP_SF(HUBPREQ0_FLIP_PARAMETERS_1, REFCYC_PER_PTE_GROUP_FLIP_L, mask_sh),\ |
| HUBP_SF(HUBPREQ0_FLIP_PARAMETERS_2, REFCYC_PER_META_CHUNK_FLIP_L, mask_sh),\ |
| HUBP_SF(HUBP0_DCHUBP_CNTL, HUBP_VREADY_AT_OR_AFTER_VSYNC, mask_sh),\ |
| HUBP_SF(HUBP0_DCHUBP_CNTL, HUBP_DISABLE_STOP_DATA_DURING_VM, mask_sh),\ |
| HUBP_SF(HUBPREQ0_DCSURF_FLIP_CONTROL, HUBPREQ_MASTER_UPDATE_LOCK_STATUS, mask_sh),\ |
| HUBP_SF(HUBPREQ0_DCSURF_FLIP_CONTROL2, SURFACE_GSL_ENABLE, mask_sh),\ |
| HUBP_SF(HUBPREQ0_DCSURF_FLIP_CONTROL2, SURFACE_TRIPLE_BUFFER_ENABLE, mask_sh),\ |
| HUBP_SF(HUBPREQ0_VMID_SETTINGS_0, VMID, mask_sh) |
| |
| /*DCN2.x and DCN1.x*/ |
| #define HUBP_MASK_SH_LIST_DCN2_COMMON(mask_sh)\ |
| HUBP_MASK_SH_LIST_DCN2_SHARE_COMMON(mask_sh),\ |
| HUBP_SF(HUBP0_DCSURF_TILING_CONFIG, RB_ALIGNED, mask_sh),\ |
| HUBP_SF(HUBP0_DCHUBP_REQ_SIZE_CONFIG, MPTE_GROUP_SIZE, mask_sh),\ |
| HUBP_SF(HUBP0_DCHUBP_REQ_SIZE_CONFIG_C, MPTE_GROUP_SIZE_C, mask_sh) |
| |
| /*DCN2.0 specific*/ |
| #define HUBP_MASK_SH_LIST_DCN20(mask_sh)\ |
| HUBP_MASK_SH_LIST_DCN2_COMMON(mask_sh),\ |
| HUBP_SF(DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB, DCN_VM_SYSTEM_APERTURE_DEFAULT_SYSTEM, mask_sh),\ |
| HUBP_SF(DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB, DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB, mask_sh),\ |
| HUBP_SF(DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB, DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB, mask_sh) |
| |
| /*DCN2.x */ |
| #define DCN2_HUBP_REG_COMMON_VARIABLE_LIST \ |
| HUBP_COMMON_REG_VARIABLE_LIST; \ |
| uint32_t DMDATA_ADDRESS_HIGH; \ |
| uint32_t DMDATA_ADDRESS_LOW; \ |
| uint32_t DMDATA_CNTL; \ |
| uint32_t DMDATA_SW_CNTL; \ |
| uint32_t DMDATA_QOS_CNTL; \ |
| uint32_t DMDATA_SW_DATA; \ |
| uint32_t DMDATA_STATUS;\ |
| uint32_t DCSURF_FLIP_CONTROL2;\ |
| uint32_t FLIP_PARAMETERS_0;\ |
| uint32_t FLIP_PARAMETERS_1;\ |
| uint32_t FLIP_PARAMETERS_2;\ |
| uint32_t DCN_CUR1_TTU_CNTL0;\ |
| uint32_t DCN_CUR1_TTU_CNTL1;\ |
| uint32_t VMID_SETTINGS_0 |
| |
| /*shared with dcn3.x*/ |
| #define DCN21_HUBP_REG_COMMON_VARIABLE_LIST \ |
| DCN2_HUBP_REG_COMMON_VARIABLE_LIST; \ |
| uint32_t FLIP_PARAMETERS_3;\ |
| uint32_t FLIP_PARAMETERS_4;\ |
| uint32_t FLIP_PARAMETERS_5;\ |
| uint32_t FLIP_PARAMETERS_6;\ |
| uint32_t VBLANK_PARAMETERS_5;\ |
| uint32_t VBLANK_PARAMETERS_6 |
| |
| #define DCN30_HUBP_REG_COMMON_VARIABLE_LIST \ |
| DCN21_HUBP_REG_COMMON_VARIABLE_LIST;\ |
| uint32_t DCN_DMDATA_VM_CNTL |
| |
| #define DCN32_HUBP_REG_COMMON_VARIABLE_LIST \ |
| DCN30_HUBP_REG_COMMON_VARIABLE_LIST;\ |
| uint32_t DCHUBP_MALL_CONFIG;\ |
| uint32_t DCHUBP_VMPG_CONFIG;\ |
| uint32_t UCLK_PSTATE_FORCE |
| |
| #define DCN401_HUBP_REG_COMMON_VARIABLE_LIST \ |
| DCN32_HUBP_REG_COMMON_VARIABLE_LIST;\ |
| uint32_t _3DLUT_FL_BIAS_SCALE;\ |
| uint32_t _3DLUT_FL_CONFIG;\ |
| uint32_t HUBP_3DLUT_ADDRESS_HIGH;\ |
| uint32_t HUBP_3DLUT_ADDRESS_LOW;\ |
| uint32_t HUBP_3DLUT_CONTROL;\ |
| uint32_t HUBP_3DLUT_DLG_PARAM;\ |
| uint32_t DCSURF_VIEWPORT_MCACHE_SPLIT_COORDINATE;\ |
| uint32_t DCHUBP_MCACHEID_CONFIG |
| |
| #define DCN2_HUBP_REG_FIELD_VARIABLE_LIST(type) \ |
| DCN_HUBP_REG_FIELD_BASE_LIST(type); \ |
| type DMDATA_ADDRESS_HIGH;\ |
| type DMDATA_MODE;\ |
| type DMDATA_UPDATED;\ |
| type DMDATA_REPEAT;\ |
| type DMDATA_SIZE;\ |
| type DMDATA_SW_UPDATED;\ |
| type DMDATA_SW_REPEAT;\ |
| type DMDATA_SW_SIZE;\ |
| type DMDATA_QOS_MODE;\ |
| type DMDATA_QOS_LEVEL;\ |
| type DMDATA_DL_DELTA;\ |
| type DMDATA_DONE;\ |
| type DST_Y_PER_VM_FLIP;\ |
| type DST_Y_PER_ROW_FLIP;\ |
| type REFCYC_PER_PTE_GROUP_FLIP_L;\ |
| type REFCYC_PER_META_CHUNK_FLIP_L;\ |
| type HUBP_VREADY_AT_OR_AFTER_VSYNC;\ |
| type HUBP_DISABLE_STOP_DATA_DURING_VM;\ |
| type HUBPREQ_MASTER_UPDATE_LOCK_STATUS;\ |
| type SURFACE_GSL_ENABLE;\ |
| type SURFACE_TRIPLE_BUFFER_ENABLE;\ |
| type VMID |
| |
| #define DCN21_HUBP_REG_FIELD_VARIABLE_LIST(type) \ |
| DCN2_HUBP_REG_FIELD_VARIABLE_LIST(type);\ |
| type REFCYC_PER_VM_GROUP_FLIP;\ |
| type REFCYC_PER_VM_REQ_FLIP;\ |
| type REFCYC_PER_VM_GROUP_VBLANK;\ |
| type REFCYC_PER_VM_REQ_VBLANK;\ |
| type REFCYC_PER_PTE_GROUP_FLIP_C; \ |
| type REFCYC_PER_META_CHUNK_FLIP_C; \ |
| type VM_GROUP_SIZE |
| |
| #define DCN30_HUBP_REG_FIELD_VARIABLE_LIST(type) \ |
| DCN21_HUBP_REG_FIELD_VARIABLE_LIST(type);\ |
| type PRIMARY_SURFACE_DCC_IND_BLK;\ |
| type SECONDARY_SURFACE_DCC_IND_BLK;\ |
| type PRIMARY_SURFACE_DCC_IND_BLK_C;\ |
| type SECONDARY_SURFACE_DCC_IND_BLK_C;\ |
| type ALPHA_PLANE_EN;\ |
| type REFCYC_PER_VM_DMDATA;\ |
| type DMDATA_VM_FAULT_STATUS;\ |
| type DMDATA_VM_FAULT_STATUS_CLEAR; \ |
| type DMDATA_VM_UNDERFLOW_STATUS;\ |
| type DMDATA_VM_LATE_STATUS;\ |
| type DMDATA_VM_UNDERFLOW_STATUS_CLEAR; \ |
| type DMDATA_VM_DONE; \ |
| type CROSSBAR_SRC_Y_G; \ |
| type CROSSBAR_SRC_ALPHA; \ |
| type PACK_3TO2_ELEMENT_DISABLE; \ |
| type ROW_TTU_MODE; \ |
| type NUM_PKRS |
| |
| #define DCN31_HUBP_REG_FIELD_VARIABLE_LIST(type) \ |
| DCN30_HUBP_REG_FIELD_VARIABLE_LIST(type);\ |
| type HUBP_UNBOUNDED_REQ_MODE;\ |
| type CURSOR_REQ_MODE;\ |
| type HUBP_SOFT_RESET |
| |
| #define DCN32_HUBP_REG_FIELD_VARIABLE_LIST(type) \ |
| DCN31_HUBP_REG_FIELD_VARIABLE_LIST(type);\ |
| type USE_MALL_SEL; \ |
| type USE_MALL_FOR_CURSOR;\ |
| type VMPG_SIZE; \ |
| type PTE_BUFFER_MODE; \ |
| type BIGK_FRAGMENT_SIZE; \ |
| type FORCE_ONE_ROW_FOR_FRAME; \ |
| type DATA_UCLK_PSTATE_FORCE_EN; \ |
| type DATA_UCLK_PSTATE_FORCE_VALUE; \ |
| type CURSOR_UCLK_PSTATE_FORCE_EN; \ |
| type CURSOR_UCLK_PSTATE_FORCE_VALUE |
| |
| #define DCN401_HUBP_REG_FIELD_VARIABLE_LIST(type) \ |
| DCN32_HUBP_REG_FIELD_VARIABLE_LIST(type);\ |
| type MALL_PREF_CMD_TYPE; \ |
| type MALL_PREF_MODE; \ |
| type HUBP0_3DLUT_FL_MODE; \ |
| type HUBP0_3DLUT_FL_FORMAT; \ |
| type HUBP0_3DLUT_FL_SCALE; \ |
| type HUBP0_3DLUT_FL_BIAS; \ |
| type HUBP_3DLUT_ENABLE;\ |
| type HUBP_3DLUT_DONE;\ |
| type HUBP_3DLUT_ADDRESSING_MODE;\ |
| type HUBP_3DLUT_WIDTH;\ |
| type HUBP_3DLUT_TMZ;\ |
| type HUBP_3DLUT_CROSSBAR_SELECT_Y_G;\ |
| type HUBP_3DLUT_CROSSBAR_SELECT_CB_B;\ |
| type HUBP_3DLUT_CROSSBAR_SELECT_CR_R;\ |
| type HUBP_3DLUT_ADDRESS_HIGH;\ |
| type HUBP_3DLUT_ADDRESS_LOW;\ |
| type REFCYC_PER_3DLUT_GROUP;\ |
| type VIEWPORT_MCACHE_SPLIT_COORDINATE;\ |
| type VIEWPORT_MCACHE_SPLIT_COORDINATE_C;\ |
| type MCACHEID_REG_READ_1H_P0;\ |
| type MCACHEID_REG_READ_2H_P0;\ |
| type MCACHEID_REG_READ_1H_P1;\ |
| type MCACHEID_REG_READ_2H_P1;\ |
| type MCACHEID_MALL_PREF_1H_P0;\ |
| type MCACHEID_MALL_PREF_2H_P0;\ |
| type MCACHEID_MALL_PREF_1H_P1;\ |
| type MCACHEID_MALL_PREF_2H_P1 |
| |
| |
| |
| struct dcn_hubp2_registers { |
| DCN401_HUBP_REG_COMMON_VARIABLE_LIST; |
| }; |
| |
| struct dcn_hubp2_shift { |
| DCN401_HUBP_REG_FIELD_VARIABLE_LIST(uint8_t); |
| }; |
| |
| struct dcn_hubp2_mask { |
| DCN401_HUBP_REG_FIELD_VARIABLE_LIST(uint32_t); |
| }; |
| |
| struct dcn20_hubp { |
| struct hubp base; |
| struct dcn_hubp_state state; |
| const struct dcn_hubp2_registers *hubp_regs; |
| const struct dcn_hubp2_shift *hubp_shift; |
| const struct dcn_hubp2_mask *hubp_mask; |
| }; |
| |
| bool hubp2_construct( |
| struct dcn20_hubp *hubp2, |
| struct dc_context *ctx, |
| uint32_t inst, |
| const struct dcn_hubp2_registers *hubp_regs, |
| const struct dcn_hubp2_shift *hubp_shift, |
| const struct dcn_hubp2_mask *hubp_mask); |
| |
| void hubp2_setup_interdependent( |
| struct hubp *hubp, |
| struct _vcs_dpi_display_dlg_regs_st *dlg_attr, |
| struct _vcs_dpi_display_ttu_regs_st *ttu_attr); |
| |
| void hubp2_vready_at_or_After_vsync(struct hubp *hubp, |
| struct _vcs_dpi_display_pipe_dest_params_st *pipe_dest); |
| |
| void hubp2_cursor_set_attributes( |
| struct hubp *hubp, |
| const struct dc_cursor_attributes *attr); |
| |
| void hubp2_set_vm_system_aperture_settings(struct hubp *hubp, |
| struct vm_system_aperture_param *apt); |
| |
| enum cursor_lines_per_chunk hubp2_get_lines_per_chunk( |
| unsigned int cursor_width, |
| enum dc_cursor_color_format cursor_mode); |
| |
| void hubp2_dmdata_set_attributes( |
| struct hubp *hubp, |
| const struct dc_dmdata_attributes *attr); |
| |
| void hubp2_dmdata_load( |
| struct hubp *hubp, |
| uint32_t dmdata_sw_size, |
| const uint32_t *dmdata_sw_data); |
| |
| bool hubp2_dmdata_status_done(struct hubp *hubp); |
| |
| void hubp2_enable_triplebuffer( |
| struct hubp *hubp, |
| bool enable); |
| |
| bool hubp2_is_triplebuffer_enabled( |
| struct hubp *hubp); |
| |
| void hubp2_set_flip_control_surface_gsl(struct hubp *hubp, bool enable); |
| |
| void hubp2_program_deadline( |
| struct hubp *hubp, |
| struct _vcs_dpi_display_dlg_regs_st *dlg_attr, |
| struct _vcs_dpi_display_ttu_regs_st *ttu_attr); |
| |
| bool hubp2_program_surface_flip_and_addr( |
| struct hubp *hubp, |
| const struct dc_plane_address *address, |
| bool flip_immediate); |
| |
| void hubp2_dcc_control(struct hubp *hubp, bool enable, |
| enum hubp_ind_block_size independent_64b_blks); |
| |
| void hubp2_program_size( |
| struct hubp *hubp, |
| enum surface_pixel_format format, |
| const struct plane_size *plane_size, |
| struct dc_plane_dcc_param *dcc); |
| |
| void hubp2_program_rotation( |
| struct hubp *hubp, |
| enum dc_rotation_angle rotation, |
| bool horizontal_mirror); |
| |
| void hubp2_program_pixel_format( |
| struct hubp *hubp, |
| enum surface_pixel_format format); |
| |
| void hubp2_program_surface_config( |
| struct hubp *hubp, |
| enum surface_pixel_format format, |
| union dc_tiling_info *tiling_info, |
| struct plane_size *plane_size, |
| enum dc_rotation_angle rotation, |
| struct dc_plane_dcc_param *dcc, |
| bool horizontal_mirror, |
| unsigned int compat_level); |
| |
| bool hubp2_is_flip_pending(struct hubp *hubp); |
| |
| void hubp2_set_blank(struct hubp *hubp, bool blank); |
| void hubp2_set_blank_regs(struct hubp *hubp, bool blank); |
| |
| void hubp2_cursor_set_position( |
| struct hubp *hubp, |
| const struct dc_cursor_position *pos, |
| const struct dc_cursor_mi_param *param); |
| |
| void hubp2_clk_cntl(struct hubp *hubp, bool enable); |
| |
| void hubp2_vtg_sel(struct hubp *hubp, uint32_t otg_inst); |
| |
| void hubp2_clear_underflow(struct hubp *hubp); |
| |
| void hubp2_read_state_common(struct hubp *hubp); |
| |
| void hubp2_read_state(struct hubp *hubp); |
| |
| #endif /* __DC_MEM_INPUT_DCN20_H__ */ |
| |
| |