| [ |
| { |
| "BriefDescription": "ASSISTS.PAGE_FAULT", |
| "Counter": "0,1,2,3,4,5,6,7", |
| "EventCode": "0xc1", |
| "EventName": "ASSISTS.PAGE_FAULT", |
| "SampleAfterValue": "1000003", |
| "UMask": "0x8" |
| }, |
| { |
| "BriefDescription": "Counts the cycles where the AMX (Advance Matrix Extension) unit is busy performing an operation.", |
| "Counter": "0,1,2,3,4,5,6,7", |
| "EventCode": "0xb7", |
| "EventName": "EXE.AMX_BUSY", |
| "SampleAfterValue": "2000003", |
| "UMask": "0x2" |
| }, |
| { |
| "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that have any type of response.", |
| "Counter": "0,1,2,3", |
| "EventCode": "0x2A,0x2B", |
| "EventName": "OCR.DEMAND_CODE_RD.ANY_RESPONSE", |
| "MSRIndex": "0x1a6,0x1a7", |
| "MSRValue": "0x10004", |
| "SampleAfterValue": "100003", |
| "UMask": "0x1" |
| }, |
| { |
| "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that were supplied by DRAM.", |
| "Counter": "0,1,2,3", |
| "EventCode": "0x2A,0x2B", |
| "EventName": "OCR.DEMAND_CODE_RD.DRAM", |
| "MSRIndex": "0x1a6,0x1a7", |
| "MSRValue": "0x73C000004", |
| "SampleAfterValue": "100003", |
| "UMask": "0x1" |
| }, |
| { |
| "BriefDescription": "Counts demand instruction fetches and L1 instruction cache prefetches that were supplied by DRAM attached to this socket, unless in Sub NUMA Cluster(SNC) Mode. In SNC Mode counts only those DRAM accesses that are controlled by the close SNC Cluster.", |
| "Counter": "0,1,2,3", |
| "EventCode": "0x2A,0x2B", |
| "EventName": "OCR.DEMAND_CODE_RD.LOCAL_DRAM", |
| "MSRIndex": "0x1a6,0x1a7", |
| "MSRValue": "0x104000004", |
| "SampleAfterValue": "100003", |
| "UMask": "0x1" |
| }, |
| { |
| "BriefDescription": "Counts demand data reads that have any type of response.", |
| "Counter": "0,1,2,3", |
| "EventCode": "0x2A,0x2B", |
| "EventName": "OCR.DEMAND_DATA_RD.ANY_RESPONSE", |
| "MSRIndex": "0x1a6,0x1a7", |
| "MSRValue": "0x10001", |
| "SampleAfterValue": "100003", |
| "UMask": "0x1" |
| }, |
| { |
| "BriefDescription": "Counts demand data reads that were supplied by DRAM.", |
| "Counter": "0,1,2,3", |
| "EventCode": "0x2A,0x2B", |
| "EventName": "OCR.DEMAND_DATA_RD.DRAM", |
| "MSRIndex": "0x1a6,0x1a7", |
| "MSRValue": "0x73C000001", |
| "SampleAfterValue": "100003", |
| "UMask": "0x1" |
| }, |
| { |
| "BriefDescription": "Counts demand reads for ownership (RFO) requests and software prefetches for exclusive ownership (PREFETCHW) that were supplied by DRAM.", |
| "Counter": "0,1,2,3", |
| "EventCode": "0x2A,0x2B", |
| "EventName": "OCR.DEMAND_RFO.DRAM", |
| "MSRIndex": "0x1a6,0x1a7", |
| "MSRValue": "0x73C000002", |
| "SampleAfterValue": "100003", |
| "UMask": "0x1" |
| }, |
| { |
| "BriefDescription": "Counts demand reads for ownership (RFO) requests and software prefetches for exclusive ownership (PREFETCHW) that were supplied by DRAM attached to this socket, unless in Sub NUMA Cluster(SNC) Mode. In SNC Mode counts only those DRAM accesses that are controlled by the close SNC Cluster.", |
| "Counter": "0,1,2,3", |
| "EventCode": "0x2A,0x2B", |
| "EventName": "OCR.DEMAND_RFO.LOCAL_DRAM", |
| "MSRIndex": "0x1a6,0x1a7", |
| "MSRValue": "0x104000002", |
| "SampleAfterValue": "100003", |
| "UMask": "0x1" |
| }, |
| { |
| "BriefDescription": "Counts writebacks of modified cachelines and streaming stores that have any type of response.", |
| "Counter": "0,1,2,3", |
| "EventCode": "0x2A,0x2B", |
| "EventName": "OCR.MODIFIED_WRITE.ANY_RESPONSE", |
| "MSRIndex": "0x1a6,0x1a7", |
| "MSRValue": "0x10808", |
| "SampleAfterValue": "100003", |
| "UMask": "0x1" |
| }, |
| { |
| "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that have any type of response.", |
| "Counter": "0,1,2,3", |
| "EventCode": "0x2A,0x2B", |
| "EventName": "OCR.READS_TO_CORE.ANY_RESPONSE", |
| "MSRIndex": "0x1a6,0x1a7", |
| "MSRValue": "0x3F3FFC4477", |
| "SampleAfterValue": "100003", |
| "UMask": "0x1" |
| }, |
| { |
| "BriefDescription": "Counts all (cacheable) data read, code read and RFO requests including demands and prefetches to the core caches (L1 or L2) that were supplied by DRAM.", |
| "Counter": "0,1,2,3", |
| "EventCode": "0x2A,0x2B", |
| "EventName": "OCR.READS_TO_CORE.DRAM", |
| "MSRIndex": "0x1a6,0x1a7", |
| "MSRValue": "0x73C004477", |
| "SampleAfterValue": "100003", |
| "UMask": "0x1" |
| }, |
| { |
| "BriefDescription": "Counts streaming stores that have any type of response.", |
| "Counter": "0,1,2,3", |
| "EventCode": "0x2A,0x2B", |
| "EventName": "OCR.STREAMING_WR.ANY_RESPONSE", |
| "MSRIndex": "0x1a6,0x1a7", |
| "MSRValue": "0x10800", |
| "SampleAfterValue": "100003", |
| "UMask": "0x1" |
| }, |
| { |
| "BriefDescription": "Cycles when Reservation Station (RS) is empty for the thread.", |
| "Counter": "0,1,2,3,4,5,6,7", |
| "EventCode": "0xa5", |
| "EventName": "RS.EMPTY", |
| "PublicDescription": "Counts cycles during which the reservation station (RS) is empty for this logical processor. This is usually caused when the front-end pipeline runs into starvation periods (e.g. branch mispredictions or i-cache misses)", |
| "SampleAfterValue": "1000003", |
| "UMask": "0x7" |
| }, |
| { |
| "BriefDescription": "Counts end of periods where the Reservation Station (RS) was empty.", |
| "Counter": "0,1,2,3,4,5,6,7", |
| "CounterMask": "1", |
| "EdgeDetect": "1", |
| "EventCode": "0xa5", |
| "EventName": "RS.EMPTY_COUNT", |
| "Invert": "1", |
| "PublicDescription": "Counts end of periods where the Reservation Station (RS) was empty. Could be useful to closely sample on front-end latency issues (see the FRONTEND_RETIRED event of designated precise events)", |
| "SampleAfterValue": "100003", |
| "UMask": "0x7" |
| }, |
| { |
| "BriefDescription": "Cycles when RS was empty and a resource allocation stall is asserted", |
| "Counter": "0,1,2,3,4,5,6,7", |
| "EventCode": "0xa5", |
| "EventName": "RS.EMPTY_RESOURCE", |
| "SampleAfterValue": "1000003", |
| "UMask": "0x1" |
| }, |
| { |
| "BriefDescription": "Cycles the uncore cannot take further requests", |
| "Counter": "0,1,2,3", |
| "CounterMask": "1", |
| "EventCode": "0x2d", |
| "EventName": "XQ.FULL_CYCLES", |
| "PublicDescription": "number of cycles when the thread is active and the uncore cannot take any further requests (for example prefetches, loads or stores initiated by the Core that miss the L2 cache).", |
| "SampleAfterValue": "1000003", |
| "UMask": "0x1" |
| } |
| ] |