| /* SPDX-License-Identifier: GPL-2.0-only */ |
| /**************************************************************************** |
| * Driver for Solarflare network controllers and boards |
| * Copyright 2009-2018 Solarflare Communications Inc. |
| * Copyright 2019-2020 Xilinx Inc. |
| */ |
| |
| |
| #ifndef MCDI_PCOL_H |
| #define MCDI_PCOL_H |
| |
| /* Values to be written into FMCR_CZ_RESET_STATE_REG to control boot. */ |
| /* Power-on reset state */ |
| #define MC_FW_STATE_POR (1) |
| /* If this is set in MC_RESET_STATE_REG then it should be |
| * possible to jump into IMEM without loading code from flash. */ |
| #define MC_FW_WARM_BOOT_OK (2) |
| /* The MC main image has started to boot. */ |
| #define MC_FW_STATE_BOOTING (4) |
| /* The Scheduler has started. */ |
| #define MC_FW_STATE_SCHED (8) |
| /* If this is set in MC_RESET_STATE_REG then it should be |
| * possible to jump into IMEM without loading code from flash. |
| * Unlike a warm boot, assume DMEM has been reloaded, so that |
| * the MC persistent data must be reinitialised. */ |
| #define MC_FW_TEPID_BOOT_OK (16) |
| /* We have entered the main firmware via recovery mode. This |
| * means that MC persistent data must be reinitialised, but that |
| * we shouldn't touch PCIe config. */ |
| #define MC_FW_RECOVERY_MODE_PCIE_INIT_OK (32) |
| /* BIST state has been initialized */ |
| #define MC_FW_BIST_INIT_OK (128) |
| |
| /* Siena MC shared memmory offsets */ |
| /* The 'doorbell' addresses are hard-wired to alert the MC when written */ |
| #define MC_SMEM_P0_DOORBELL_OFST 0x000 |
| #define MC_SMEM_P1_DOORBELL_OFST 0x004 |
| /* The rest of these are firmware-defined */ |
| #define MC_SMEM_P0_PDU_OFST 0x008 |
| #define MC_SMEM_P1_PDU_OFST 0x108 |
| #define MC_SMEM_PDU_LEN 0x100 |
| #define MC_SMEM_P0_PTP_TIME_OFST 0x7f0 |
| #define MC_SMEM_P0_STATUS_OFST 0x7f8 |
| #define MC_SMEM_P1_STATUS_OFST 0x7fc |
| |
| /* Values to be written to the per-port status dword in shared |
| * memory on reboot and assert */ |
| #define MC_STATUS_DWORD_REBOOT (0xb007b007) |
| #define MC_STATUS_DWORD_ASSERT (0xdeaddead) |
| |
| /* Check whether an mcfw version (in host order) belongs to a bootloader */ |
| #define MC_FW_VERSION_IS_BOOTLOADER(_v) (((_v) >> 16) == 0xb007) |
| |
| /* The current version of the MCDI protocol. |
| * |
| * Note that the ROM burnt into the card only talks V0, so at the very |
| * least every driver must support version 0 and MCDI_PCOL_VERSION |
| */ |
| #define MCDI_PCOL_VERSION 2 |
| |
| /* Unused commands: 0x23, 0x27, 0x30, 0x31 */ |
| |
| /* MCDI version 1 |
| * |
| * Each MCDI request starts with an MCDI_HEADER, which is a 32bit |
| * structure, filled in by the client. |
| * |
| * 0 7 8 16 20 22 23 24 31 |
| * | CODE | R | LEN | SEQ | Rsvd | E | R | XFLAGS | |
| * | | | |
| * | | \--- Response |
| * | \------- Error |
| * \------------------------------ Resync (always set) |
| * |
| * The client writes it's request into MC shared memory, and rings the |
| * doorbell. Each request is completed by either by the MC writing |
| * back into shared memory, or by writing out an event. |
| * |
| * All MCDI commands support completion by shared memory response. Each |
| * request may also contain additional data (accounted for by HEADER.LEN), |
| * and some response's may also contain additional data (again, accounted |
| * for by HEADER.LEN). |
| * |
| * Some MCDI commands support completion by event, in which any associated |
| * response data is included in the event. |
| * |
| * The protocol requires one response to be delivered for every request, a |
| * request should not be sent unless the response for the previous request |
| * has been received (either by polling shared memory, or by receiving |
| * an event). |
| */ |
| |
| /** Request/Response structure */ |
| #define MCDI_HEADER_OFST 0 |
| #define MCDI_HEADER_CODE_LBN 0 |
| #define MCDI_HEADER_CODE_WIDTH 7 |
| #define MCDI_HEADER_RESYNC_LBN 7 |
| #define MCDI_HEADER_RESYNC_WIDTH 1 |
| #define MCDI_HEADER_DATALEN_LBN 8 |
| #define MCDI_HEADER_DATALEN_WIDTH 8 |
| #define MCDI_HEADER_SEQ_LBN 16 |
| #define MCDI_HEADER_SEQ_WIDTH 4 |
| #define MCDI_HEADER_RSVD_LBN 20 |
| #define MCDI_HEADER_RSVD_WIDTH 1 |
| #define MCDI_HEADER_NOT_EPOCH_LBN 21 |
| #define MCDI_HEADER_NOT_EPOCH_WIDTH 1 |
| #define MCDI_HEADER_ERROR_LBN 22 |
| #define MCDI_HEADER_ERROR_WIDTH 1 |
| #define MCDI_HEADER_RESPONSE_LBN 23 |
| #define MCDI_HEADER_RESPONSE_WIDTH 1 |
| #define MCDI_HEADER_XFLAGS_LBN 24 |
| #define MCDI_HEADER_XFLAGS_WIDTH 8 |
| /* Request response using event */ |
| #define MCDI_HEADER_XFLAGS_EVREQ 0x01 |
| /* Request (and signal) early doorbell return */ |
| #define MCDI_HEADER_XFLAGS_DBRET 0x02 |
| |
| /* Maximum number of payload bytes */ |
| #define MCDI_CTL_SDU_LEN_MAX_V1 0xfc |
| #define MCDI_CTL_SDU_LEN_MAX_V2 0x400 |
| |
| #define MCDI_CTL_SDU_LEN_MAX MCDI_CTL_SDU_LEN_MAX_V2 |
| |
| |
| /* The MC can generate events for two reasons: |
| * - To advance a shared memory request if XFLAGS_EVREQ was set |
| * - As a notification (link state, i2c event), controlled |
| * via MC_CMD_LOG_CTRL |
| * |
| * Both events share a common structure: |
| * |
| * 0 32 33 36 44 52 60 |
| * | Data | Cont | Level | Src | Code | Rsvd | |
| * | |
| * \ There is another event pending in this notification |
| * |
| * If Code==CMDDONE, then the fields are further interpreted as: |
| * |
| * - LEVEL==INFO Command succeeded |
| * - LEVEL==ERR Command failed |
| * |
| * 0 8 16 24 32 |
| * | Seq | Datalen | Errno | Rsvd | |
| * |
| * These fields are taken directly out of the standard MCDI header, i.e., |
| * LEVEL==ERR, Datalen == 0 => Reboot |
| * |
| * Events can be squirted out of the UART (using LOG_CTRL) without a |
| * MCDI header. An event can be distinguished from a MCDI response by |
| * examining the first byte which is 0xc0. This corresponds to the |
| * non-existent MCDI command MC_CMD_DEBUG_LOG. |
| * |
| * 0 7 8 |
| * | command | Resync | = 0xc0 |
| * |
| * Since the event is written in big-endian byte order, this works |
| * providing bits 56-63 of the event are 0xc0. |
| * |
| * 56 60 63 |
| * | Rsvd | Code | = 0xc0 |
| * |
| * Which means for convenience the event code is 0xc for all MC |
| * generated events. |
| */ |
| #define FSE_AZ_EV_CODE_MCDI_EVRESPONSE 0xc |
| |
| |
| #define MC_CMD_ERR_CODE_OFST 0 |
| #define MC_CMD_ERR_PROXY_PENDING_HANDLE_OFST 4 |
| |
| /* We define 8 "escape" commands to allow |
| for command number space extension */ |
| |
| #define MC_CMD_CMD_SPACE_ESCAPE_0 0x78 |
| #define MC_CMD_CMD_SPACE_ESCAPE_1 0x79 |
| #define MC_CMD_CMD_SPACE_ESCAPE_2 0x7A |
| #define MC_CMD_CMD_SPACE_ESCAPE_3 0x7B |
| #define MC_CMD_CMD_SPACE_ESCAPE_4 0x7C |
| #define MC_CMD_CMD_SPACE_ESCAPE_5 0x7D |
| #define MC_CMD_CMD_SPACE_ESCAPE_6 0x7E |
| #define MC_CMD_CMD_SPACE_ESCAPE_7 0x7F |
| |
| /* Vectors in the boot ROM */ |
| /* Point to the copycode entry point. */ |
| #define SIENA_MC_BOOTROM_COPYCODE_VEC (0x800 - 3 * 0x4) |
| #define HUNT_MC_BOOTROM_COPYCODE_VEC (0x8000 - 3 * 0x4) |
| #define MEDFORD_MC_BOOTROM_COPYCODE_VEC (0x10000 - 3 * 0x4) |
| /* Points to the recovery mode entry point. Misnamed but kept for compatibility. */ |
| #define SIENA_MC_BOOTROM_NOFLASH_VEC (0x800 - 2 * 0x4) |
| #define HUNT_MC_BOOTROM_NOFLASH_VEC (0x8000 - 2 * 0x4) |
| #define MEDFORD_MC_BOOTROM_NOFLASH_VEC (0x10000 - 2 * 0x4) |
| /* Points to the recovery mode entry point. Same as above, but the right name. */ |
| #define SIENA_MC_BOOTROM_RECOVERY_VEC (0x800 - 2 * 0x4) |
| #define HUNT_MC_BOOTROM_RECOVERY_VEC (0x8000 - 2 * 0x4) |
| #define MEDFORD_MC_BOOTROM_RECOVERY_VEC (0x10000 - 2 * 0x4) |
| |
| /* Points to noflash mode entry point. */ |
| #define MEDFORD_MC_BOOTROM_REAL_NOFLASH_VEC (0x10000 - 4 * 0x4) |
| |
| /* The command set exported by the boot ROM (MCDI v0) */ |
| #define MC_CMD_GET_VERSION_V0_SUPPORTED_FUNCS { \ |
| (1 << MC_CMD_READ32) | \ |
| (1 << MC_CMD_WRITE32) | \ |
| (1 << MC_CMD_COPYCODE) | \ |
| (1 << MC_CMD_GET_VERSION), \ |
| 0, 0, 0 } |
| |
| #define MC_CMD_SENSOR_INFO_OUT_OFFSET_OFST(_x) \ |
| (MC_CMD_SENSOR_ENTRY_OFST + (_x)) |
| |
| #define MC_CMD_DBI_WRITE_IN_ADDRESS_OFST(n) \ |
| (MC_CMD_DBI_WRITE_IN_DBIWROP_OFST + \ |
| MC_CMD_DBIWROP_TYPEDEF_ADDRESS_OFST + \ |
| (n) * MC_CMD_DBIWROP_TYPEDEF_LEN) |
| |
| #define MC_CMD_DBI_WRITE_IN_BYTE_MASK_OFST(n) \ |
| (MC_CMD_DBI_WRITE_IN_DBIWROP_OFST + \ |
| MC_CMD_DBIWROP_TYPEDEF_BYTE_MASK_OFST + \ |
| (n) * MC_CMD_DBIWROP_TYPEDEF_LEN) |
| |
| #define MC_CMD_DBI_WRITE_IN_VALUE_OFST(n) \ |
| (MC_CMD_DBI_WRITE_IN_DBIWROP_OFST + \ |
| MC_CMD_DBIWROP_TYPEDEF_VALUE_OFST + \ |
| (n) * MC_CMD_DBIWROP_TYPEDEF_LEN) |
| |
| /* This may be ORed with an EVB_PORT_ID_xxx constant to pass a non-default |
| * stack ID (which must be in the range 1-255) along with an EVB port ID. |
| */ |
| #define EVB_STACK_ID(n) (((n) & 0xff) << 16) |
| |
| |
| /* Version 2 adds an optional argument to error returns: the errno value |
| * may be followed by the (0-based) number of the first argument that |
| * could not be processed. |
| */ |
| #define MC_CMD_ERR_ARG_OFST 4 |
| |
| /* MC_CMD_ERR enum: Public MCDI error codes. Error codes that correspond to |
| * POSIX errnos should use the same numeric values that linux does. Error codes |
| * specific to Solarflare firmware should use values in the range 0x1000 - |
| * 0x10ff. The range 0x2000 - 0x20ff is reserved for private error codes (see |
| * MC_CMD_ERR_PRIV below). |
| */ |
| /* enum: Operation not permitted. */ |
| #define MC_CMD_ERR_EPERM 0x1 |
| /* enum: Non-existent command target */ |
| #define MC_CMD_ERR_ENOENT 0x2 |
| /* enum: assert() has killed the MC */ |
| #define MC_CMD_ERR_EINTR 0x4 |
| /* enum: I/O failure */ |
| #define MC_CMD_ERR_EIO 0x5 |
| /* enum: Already exists */ |
| #define MC_CMD_ERR_EEXIST 0x6 |
| /* enum: Try again */ |
| #define MC_CMD_ERR_EAGAIN 0xb |
| /* enum: Out of memory */ |
| #define MC_CMD_ERR_ENOMEM 0xc |
| /* enum: Caller does not hold required locks */ |
| #define MC_CMD_ERR_EACCES 0xd |
| /* enum: Resource is currently unavailable (e.g. lock contention) */ |
| #define MC_CMD_ERR_EBUSY 0x10 |
| /* enum: No such device */ |
| #define MC_CMD_ERR_ENODEV 0x13 |
| /* enum: Invalid argument to target */ |
| #define MC_CMD_ERR_EINVAL 0x16 |
| /* enum: No space */ |
| #define MC_CMD_ERR_ENOSPC 0x1c |
| /* enum: Read-only */ |
| #define MC_CMD_ERR_EROFS 0x1e |
| /* enum: Broken pipe */ |
| #define MC_CMD_ERR_EPIPE 0x20 |
| /* enum: Out of range */ |
| #define MC_CMD_ERR_ERANGE 0x22 |
| /* enum: Non-recursive resource is already acquired */ |
| #define MC_CMD_ERR_EDEADLK 0x23 |
| /* enum: Operation not implemented */ |
| #define MC_CMD_ERR_ENOSYS 0x26 |
| /* enum: Operation timed out */ |
| #define MC_CMD_ERR_ETIME 0x3e |
| /* enum: Link has been severed */ |
| #define MC_CMD_ERR_ENOLINK 0x43 |
| /* enum: Protocol error */ |
| #define MC_CMD_ERR_EPROTO 0x47 |
| /* enum: Bad message */ |
| #define MC_CMD_ERR_EBADMSG 0x4a |
| /* enum: Operation not supported */ |
| #define MC_CMD_ERR_ENOTSUP 0x5f |
| /* enum: Address not available */ |
| #define MC_CMD_ERR_EADDRNOTAVAIL 0x63 |
| /* enum: Not connected */ |
| #define MC_CMD_ERR_ENOTCONN 0x6b |
| /* enum: Operation already in progress */ |
| #define MC_CMD_ERR_EALREADY 0x72 |
| /* enum: Stale handle. The handle references a resource that no longer exists. |
| */ |
| #define MC_CMD_ERR_ESTALE 0x74 |
| /* enum: Resource allocation failed. */ |
| #define MC_CMD_ERR_ALLOC_FAIL 0x1000 |
| /* enum: V-adaptor not found. */ |
| #define MC_CMD_ERR_NO_VADAPTOR 0x1001 |
| /* enum: EVB port not found. */ |
| #define MC_CMD_ERR_NO_EVB_PORT 0x1002 |
| /* enum: V-switch not found. */ |
| #define MC_CMD_ERR_NO_VSWITCH 0x1003 |
| /* enum: Too many VLAN tags. */ |
| #define MC_CMD_ERR_VLAN_LIMIT 0x1004 |
| /* enum: Bad PCI function number. */ |
| #define MC_CMD_ERR_BAD_PCI_FUNC 0x1005 |
| /* enum: Invalid VLAN mode. */ |
| #define MC_CMD_ERR_BAD_VLAN_MODE 0x1006 |
| /* enum: Invalid v-switch type. */ |
| #define MC_CMD_ERR_BAD_VSWITCH_TYPE 0x1007 |
| /* enum: Invalid v-port type. */ |
| #define MC_CMD_ERR_BAD_VPORT_TYPE 0x1008 |
| /* enum: MAC address exists. */ |
| #define MC_CMD_ERR_MAC_EXIST 0x1009 |
| /* enum: Slave core not present */ |
| #define MC_CMD_ERR_SLAVE_NOT_PRESENT 0x100a |
| /* enum: The datapath is disabled. */ |
| #define MC_CMD_ERR_DATAPATH_DISABLED 0x100b |
| /* enum: The requesting client is not a function */ |
| #define MC_CMD_ERR_CLIENT_NOT_FN 0x100c |
| /* enum: The requested operation might require the command to be passed between |
| * MCs, and thetransport doesn't support that. Should only ever been seen over |
| * the UART. |
| */ |
| #define MC_CMD_ERR_TRANSPORT_NOPROXY 0x100d |
| /* enum: VLAN tag(s) exists */ |
| #define MC_CMD_ERR_VLAN_EXIST 0x100e |
| /* enum: No MAC address assigned to an EVB port */ |
| #define MC_CMD_ERR_NO_MAC_ADDR 0x100f |
| /* enum: Notifies the driver that the request has been relayed to an admin |
| * function for authorization. The driver should wait for a PROXY_RESPONSE |
| * event and then resend its request. This error code is followed by a 32-bit |
| * handle that helps matching it with the respective PROXY_RESPONSE event. |
| */ |
| #define MC_CMD_ERR_PROXY_PENDING 0x1010 |
| /* enum: The request cannot be passed for authorization because another request |
| * from the same function is currently being authorized. The drvier should try |
| * again later. |
| */ |
| #define MC_CMD_ERR_PROXY_INPROGRESS 0x1011 |
| /* enum: Returned by MC_CMD_PROXY_COMPLETE if the caller is not the function |
| * that has enabled proxying or BLOCK_INDEX points to a function that doesn't |
| * await an authorization. |
| */ |
| #define MC_CMD_ERR_PROXY_UNEXPECTED 0x1012 |
| /* enum: This code is currently only used internally in FW. Its meaning is that |
| * an operation failed due to lack of SR-IOV privilege. Normally it is |
| * translated to EPERM by send_cmd_err(), but it may also be used to trigger |
| * some special mechanism for handling such case, e.g. to relay the failed |
| * request to a designated admin function for authorization. |
| */ |
| #define MC_CMD_ERR_NO_PRIVILEGE 0x1013 |
| /* enum: Workaround 26807 could not be turned on/off because some functions |
| * have already installed filters. See the comment at |
| * MC_CMD_WORKAROUND_BUG26807. May also returned for other operations such as |
| * sub-variant switching. |
| */ |
| #define MC_CMD_ERR_FILTERS_PRESENT 0x1014 |
| /* enum: The clock whose frequency you've attempted to set set doesn't exist on |
| * this NIC |
| */ |
| #define MC_CMD_ERR_NO_CLOCK 0x1015 |
| /* enum: Returned by MC_CMD_TESTASSERT if the action that should have caused an |
| * assertion failed to do so. |
| */ |
| #define MC_CMD_ERR_UNREACHABLE 0x1016 |
| /* enum: This command needs to be processed in the background but there were no |
| * resources to do so. Send it again after a command has completed. |
| */ |
| #define MC_CMD_ERR_QUEUE_FULL 0x1017 |
| /* enum: The operation could not be completed because the PCIe link has gone |
| * away. This error code is never expected to be returned over the TLP |
| * transport. |
| */ |
| #define MC_CMD_ERR_NO_PCIE 0x1018 |
| /* enum: The operation could not be completed because the datapath has gone |
| * away. This is distinct from MC_CMD_ERR_DATAPATH_DISABLED in that the |
| * datapath absence may be temporary |
| */ |
| #define MC_CMD_ERR_NO_DATAPATH 0x1019 |
| /* enum: The operation could not complete because some VIs are allocated */ |
| #define MC_CMD_ERR_VIS_PRESENT 0x101a |
| /* enum: The operation could not complete because some PIO buffers are |
| * allocated |
| */ |
| #define MC_CMD_ERR_PIOBUFS_PRESENT 0x101b |
| |
| /* MC_CMD_RESOURCE_SPECIFIER enum */ |
| /* enum: Any */ |
| #define MC_CMD_RESOURCE_INSTANCE_ANY 0xffffffff |
| #define MC_CMD_RESOURCE_INSTANCE_NONE 0xfffffffe /* enum */ |
| |
| /* MC_CMD_FPGA_FLASH_INDEX enum */ |
| #define MC_CMD_FPGA_FLASH_PRIMARY 0x0 /* enum */ |
| #define MC_CMD_FPGA_FLASH_SECONDARY 0x1 /* enum */ |
| |
| /* MC_CMD_EXTERNAL_MAE_LINK_MODE enum */ |
| /* enum: Legacy mode as described in XN-200039-TC. */ |
| #define MC_CMD_EXTERNAL_MAE_LINK_MODE_LEGACY 0x0 |
| /* enum: Switchdev mode as described in XN-200039-TC. */ |
| #define MC_CMD_EXTERNAL_MAE_LINK_MODE_SWITCHDEV 0x1 |
| /* enum: Bootstrap mode as described in XN-200039-TC. */ |
| #define MC_CMD_EXTERNAL_MAE_LINK_MODE_BOOTSTRAP 0x2 |
| /* enum: Link-mode change is in-progress as described in XN-200039-TC. */ |
| #define MC_CMD_EXTERNAL_MAE_LINK_MODE_PENDING 0xf |
| |
| /* PCIE_INTERFACE enum: From EF100 onwards, SFC products can have multiple PCIe |
| * interfaces. There is a need to refer to interfaces explicitly from drivers |
| * (for example, a management driver on one interface administering a function |
| * on another interface). This enumeration provides stable identifiers to all |
| * interfaces present on a product. Product documentation will specify which |
| * interfaces exist and their associated identifier. In general, drivers, |
| * should not assign special meanings to specific values. Instead, behaviour |
| * should be determined by NIC configuration, which will identify interfaces |
| * where appropriate. |
| */ |
| /* enum: Primary host interfaces. Typically (i.e. for all known SFC products) |
| * the interface exposed on the edge connector (or form factor equivalent). |
| */ |
| #define PCIE_INTERFACE_HOST_PRIMARY 0x0 |
| /* enum: Riverhead and keystone products have a second PCIe interface to which |
| * an on-NIC ARM module is expected to be connected. |
| */ |
| #define PCIE_INTERFACE_NIC_EMBEDDED 0x1 |
| /* enum: For MCDI commands issued over a PCIe interface, this value is |
| * translated into the interface over which the command was issued. Not |
| * meaningful for other MCDI transports. |
| */ |
| #define PCIE_INTERFACE_CALLER 0xffffffff |
| |
| /* MC_CLIENT_ID_SPECIFIER enum */ |
| /* enum: Equivalent to the caller's client ID */ |
| #define MC_CMD_CLIENT_ID_SELF 0xffffffff |
| |
| /* MAE_FIELD_SUPPORT_STATUS enum */ |
| /* enum: The NIC does not support this field. The driver must ensure that any |
| * mask associated with this field in a match rule is zeroed. The NIC may |
| * either reject requests with an invalid mask for such a field, or may assume |
| * that the mask is zero. (This category only exists to describe behaviour for |
| * fields that a newer driver might know about but that older firmware does |
| * not. It is recommended that firmware report MAE_FIELD_FIELD_MATCH_NEVER for |
| * all match fields defined at the time of its compilation. If a driver see a |
| * field support status value that it does not recognise, it must treat that |
| * field as thought the field was reported as MAE_FIELD_SUPPORTED_MATCH_NEVER, |
| * and must never set a non-zero mask value for this field. |
| */ |
| #define MAE_FIELD_UNSUPPORTED 0x0 |
| /* enum: The NIC supports this field, but cannot use it in a match rule. The |
| * driver must ensure that any mask for such a field in a match rule is zeroed. |
| * The NIC will reject requests with an invalid mask for such a field. |
| */ |
| #define MAE_FIELD_SUPPORTED_MATCH_NEVER 0x1 |
| /* enum: The NIC supports this field, and must use it in all match rules. The |
| * driver must ensure that any mask for such a field is all ones. The NIC will |
| * reject requests with an invalid mask for such a field. |
| */ |
| #define MAE_FIELD_SUPPORTED_MATCH_ALWAYS 0x2 |
| /* enum: The NIC supports this field, and may optionally use it in match rules. |
| * The driver must ensure that any mask for such a field is either all zeroes |
| * or all ones. The NIC will reject requests with an invalid mask for such a |
| * field. |
| */ |
| #define MAE_FIELD_SUPPORTED_MATCH_OPTIONAL 0x3 |
| /* enum: The NIC supports this field, and may optionally use it in match rules. |
| * The driver must ensure that any mask for such a field is either all zeroes |
| * or a consecutive set of ones following by all zeroes (starting from MSB). |
| * The NIC will reject requests with an invalid mask for such a field. |
| */ |
| #define MAE_FIELD_SUPPORTED_MATCH_PREFIX 0x4 |
| /* enum: The NIC supports this field, and may optionally use it in match rules. |
| * The driver may provide an arbitrary mask for such a field. |
| */ |
| #define MAE_FIELD_SUPPORTED_MATCH_MASK 0x5 |
| |
| /* MAE_CT_VNI_MODE enum: Controls the layout of the VNI input to the conntrack |
| * lookup. (Values are not arbitrary - constrained by table access ABI.) |
| */ |
| /* enum: The VNI input to the conntrack lookup will be zero. */ |
| #define MAE_CT_VNI_MODE_ZERO 0x0 |
| /* enum: The VNI input to the conntrack lookup will be the VNI (VXLAN/Geneve) |
| * or VSID (NVGRE) field from the packet. |
| */ |
| #define MAE_CT_VNI_MODE_VNI 0x1 |
| /* enum: The VNI input to the conntrack lookup will be the VLAN ID from the |
| * outermost VLAN tag (in bottom 12 bits; top 12 bits zero). |
| */ |
| #define MAE_CT_VNI_MODE_1VLAN 0x2 |
| /* enum: The VNI input to the conntrack lookup will be the VLAN IDs from both |
| * VLAN tags (outermost in bottom 12 bits, innermost in top 12 bits). |
| */ |
| #define MAE_CT_VNI_MODE_2VLAN 0x3 |
| |
| /* MAE_FIELD enum: NB: this enum shares namespace with the support status enum. |
| */ |
| /* enum: Source mport upon entering the MAE. */ |
| #define MAE_FIELD_INGRESS_PORT 0x0 |
| #define MAE_FIELD_MARK 0x1 /* enum */ |
| /* enum: Table ID used in action rule. Initially zero, can be changed in action |
| * rule response. |
| */ |
| #define MAE_FIELD_RECIRC_ID 0x2 |
| #define MAE_FIELD_IS_IP_FRAG 0x3 /* enum */ |
| #define MAE_FIELD_DO_CT 0x4 /* enum */ |
| #define MAE_FIELD_CT_HIT 0x5 /* enum */ |
| /* enum: Undefined unless CT_HIT=1. */ |
| #define MAE_FIELD_CT_MARK 0x6 |
| /* enum: Undefined unless DO_CT=1. */ |
| #define MAE_FIELD_CT_DOMAIN 0x7 |
| /* enum: Undefined unless CT_HIT=1. */ |
| #define MAE_FIELD_CT_PRIVATE_FLAGS 0x8 |
| /* enum: 1 if the packet ingressed the NIC from one of the MACs, else 0. */ |
| #define MAE_FIELD_IS_FROM_NETWORK 0x9 |
| /* enum: 1 if the packet has 1 or more VLAN tags, else 0. */ |
| #define MAE_FIELD_HAS_OVLAN 0xa |
| /* enum: 1 if the packet has 2 or more VLAN tags, else 0. */ |
| #define MAE_FIELD_HAS_IVLAN 0xb |
| /* enum: 1 if the outer packet has 1 or more VLAN tags, else 0; only present |
| * when encap |
| */ |
| #define MAE_FIELD_ENC_HAS_OVLAN 0xc |
| /* enum: 1 if the outer packet has 2 or more VLAN tags, else 0; only present |
| * when encap |
| */ |
| #define MAE_FIELD_ENC_HAS_IVLAN 0xd |
| /* enum: Packet is IP fragment */ |
| #define MAE_FIELD_ENC_IP_FRAG 0xe |
| #define MAE_FIELD_ETHER_TYPE 0x21 /* enum */ |
| #define MAE_FIELD_VLAN0_TCI 0x22 /* enum */ |
| #define MAE_FIELD_VLAN0_PROTO 0x23 /* enum */ |
| #define MAE_FIELD_VLAN1_TCI 0x24 /* enum */ |
| #define MAE_FIELD_VLAN1_PROTO 0x25 /* enum */ |
| /* enum: Inner when encap */ |
| #define MAE_FIELD_ETH_SADDR 0x28 |
| /* enum: Inner when encap */ |
| #define MAE_FIELD_ETH_DADDR 0x29 |
| /* enum: Inner when encap. NB: IPv4 and IPv6 fields are mutually exclusive. */ |
| #define MAE_FIELD_SRC_IP4 0x2a |
| /* enum: Inner when encap */ |
| #define MAE_FIELD_SRC_IP6 0x2b |
| /* enum: Inner when encap */ |
| #define MAE_FIELD_DST_IP4 0x2c |
| /* enum: Inner when encap */ |
| #define MAE_FIELD_DST_IP6 0x2d |
| /* enum: Inner when encap */ |
| #define MAE_FIELD_IP_PROTO 0x2e |
| /* enum: Inner when encap */ |
| #define MAE_FIELD_IP_TOS 0x2f |
| /* enum: Inner when encap */ |
| #define MAE_FIELD_IP_TTL 0x30 |
| /* enum: Inner when encap TODO: how this is defined? The raw flags + |
| * frag_offset from the packet, or some derived value more amenable to ternary |
| * matching? TODO: there was a proposal for driver-allocation fields. The |
| * driver would provide some instruction for how to extract given field values, |
| * and would be given a field id in return. It could then use that field id in |
| * its matches. This feels like it would be extremely hard to implement in |
| * hardware, but I mention it for completeness. |
| */ |
| #define MAE_FIELD_IP_FLAGS 0x31 |
| /* enum: Ports (UDP, TCP) Inner when encap */ |
| #define MAE_FIELD_L4_SPORT 0x32 |
| /* enum: Ports (UDP, TCP) Inner when encap */ |
| #define MAE_FIELD_L4_DPORT 0x33 |
| /* enum: Inner when encap */ |
| #define MAE_FIELD_TCP_FLAGS 0x34 |
| /* enum: TCP packet with any of SYN, FIN or RST flag set */ |
| #define MAE_FIELD_TCP_SYN_FIN_RST 0x35 |
| /* enum: Packet is IP fragment with fragment offset 0 */ |
| #define MAE_FIELD_IP_FIRST_FRAG 0x36 |
| /* enum: The type of encapsulated used for this packet. Value as per |
| * ENCAP_TYPE_*. |
| */ |
| #define MAE_FIELD_ENCAP_TYPE 0x3f |
| /* enum: The ID of the outer rule that marked this packet as encapsulated. |
| * Useful for implicitly matching on outer fields. |
| */ |
| #define MAE_FIELD_OUTER_RULE_ID 0x40 |
| /* enum: Outer; only present when encap */ |
| #define MAE_FIELD_ENC_ETHER_TYPE 0x41 |
| /* enum: Outer; only present when encap */ |
| #define MAE_FIELD_ENC_VLAN0_TCI 0x42 |
| /* enum: Outer; only present when encap */ |
| #define MAE_FIELD_ENC_VLAN0_PROTO 0x43 |
| /* enum: Outer; only present when encap */ |
| #define MAE_FIELD_ENC_VLAN1_TCI 0x44 |
| /* enum: Outer; only present when encap */ |
| #define MAE_FIELD_ENC_VLAN1_PROTO 0x45 |
| /* enum: Outer; only present when encap */ |
| #define MAE_FIELD_ENC_ETH_SADDR 0x48 |
| /* enum: Outer; only present when encap */ |
| #define MAE_FIELD_ENC_ETH_DADDR 0x49 |
| /* enum: Outer; only present when encap */ |
| #define MAE_FIELD_ENC_SRC_IP4 0x4a |
| /* enum: Outer; only present when encap */ |
| #define MAE_FIELD_ENC_SRC_IP6 0x4b |
| /* enum: Outer; only present when encap */ |
| #define MAE_FIELD_ENC_DST_IP4 0x4c |
| /* enum: Outer; only present when encap */ |
| #define MAE_FIELD_ENC_DST_IP6 0x4d |
| /* enum: Outer; only present when encap */ |
| #define MAE_FIELD_ENC_IP_PROTO 0x4e |
| /* enum: Outer; only present when encap */ |
| #define MAE_FIELD_ENC_IP_TOS 0x4f |
| /* enum: Outer; only present when encap */ |
| #define MAE_FIELD_ENC_IP_TTL 0x50 |
| /* enum: Outer; only present when encap */ |
| #define MAE_FIELD_ENC_IP_FLAGS 0x51 |
| /* enum: Outer; only present when encap */ |
| #define MAE_FIELD_ENC_L4_SPORT 0x52 |
| /* enum: Outer; only present when encap */ |
| #define MAE_FIELD_ENC_L4_DPORT 0x53 |
| /* enum: VNI (when VXLAN or GENEVE) VSID (when NVGRE) Bottom 24 bits of Key |
| * (when L2GRE) Outer; only present when encap |
| */ |
| #define MAE_FIELD_ENC_VNET_ID 0x54 |
| |
| /* MAE_MCDI_ENCAP_TYPE enum: Encapsulation type. Defines how the payload will |
| * be parsed to an inner frame. Other values are reserved. Unknown values |
| * should be treated same as NONE. (Values are not arbitrary - constrained by |
| * table access ABI.) |
| */ |
| #define MAE_MCDI_ENCAP_TYPE_NONE 0x0 /* enum */ |
| /* enum: Don't assume enum aligns with support bitmask... */ |
| #define MAE_MCDI_ENCAP_TYPE_VXLAN 0x1 |
| #define MAE_MCDI_ENCAP_TYPE_NVGRE 0x2 /* enum */ |
| #define MAE_MCDI_ENCAP_TYPE_GENEVE 0x3 /* enum */ |
| #define MAE_MCDI_ENCAP_TYPE_L2GRE 0x4 /* enum */ |
| |
| /* MAE_MPORT_END enum: Selects which end of the logical link identified by an |
| * MPORT_SELECTOR is targeted by an operation. |
| */ |
| /* enum: Selects the port on the MAE virtual switch */ |
| #define MAE_MPORT_END_MAE 0x1 |
| /* enum: Selects the virtual NIC plugged into the MAE switch */ |
| #define MAE_MPORT_END_VNIC 0x2 |
| |
| /* MAE_COUNTER_TYPE enum: The datapath maintains several sets of counters, each |
| * being associated with a different table. Note that the same counter ID may |
| * be allocated by different counter blocks, so e.g. AR counter 42 is different |
| * from CT counter 42. Generation counts are also type-specific. This value is |
| * also present in the header of streaming counter packets, in the IDENTIFIER |
| * field (see packetiser packet format definitions). |
| */ |
| /* enum: Action Rule counters - can be referenced in AR response. */ |
| #define MAE_COUNTER_TYPE_AR 0x0 |
| /* enum: Conntrack counters - can be referenced in CT response. */ |
| #define MAE_COUNTER_TYPE_CT 0x1 |
| /* enum: Outer Rule counters - can be referenced in OR response. */ |
| #define MAE_COUNTER_TYPE_OR 0x2 |
| |
| /* TABLE_ID enum: Unique IDs for tables. The 32-bit ID values have been |
| * structured with bits [31:24] reserved (0), [23:16] indicating which major |
| * block the tables belongs to (0=VNIC TX, none currently; 1=MAE; 2=VNIC RX), |
| * [15:8] a unique ID within the block, and [7:0] reserved for future |
| * variations of the same table. (All of the tables currently defined within |
| * the streaming engines are listed here, but this does not imply that they are |
| * all supported - MC_CMD_TABLE_LIST returns the list of actually supported |
| * tables.) |
| */ |
| /* enum: Outer_Rule_Table in the MAE - refer to SF-123102-TC. */ |
| #define TABLE_ID_OUTER_RULE_TABLE 0x10000 |
| /* enum: Outer_Rule_No_CT_Table in the MAE - refer to SF-123102-TC. */ |
| #define TABLE_ID_OUTER_RULE_NO_CT_TABLE 0x10100 |
| /* enum: Mgmt_Filter_Table in the MAE - refer to SF-123102-TC. */ |
| #define TABLE_ID_MGMT_FILTER_TABLE 0x10200 |
| /* enum: Conntrack_Table in the MAE - refer to SF-123102-TC. */ |
| #define TABLE_ID_CONNTRACK_TABLE 0x10300 |
| /* enum: Action_Rule_Table in the MAE - refer to SF-123102-TC. */ |
| #define TABLE_ID_ACTION_RULE_TABLE 0x10400 |
| /* enum: Mgroup_Default_Action_Set_Table in the MAE - refer to SF-123102-TC. */ |
| #define TABLE_ID_MGROUP_DEFAULT_ACTION_SET_TABLE 0x10500 |
| /* enum: Encap_Hdr_Part1_Table in the MAE - refer to SF-123102-TC. */ |
| #define TABLE_ID_ENCAP_HDR_PART1_TABLE 0x10600 |
| /* enum: Encap_Hdr_Part2_Table in the MAE - refer to SF-123102-TC. */ |
| #define TABLE_ID_ENCAP_HDR_PART2_TABLE 0x10700 |
| /* enum: Replace_Src_MAC_Table in the MAE - refer to SF-123102-TC. */ |
| #define TABLE_ID_REPLACE_SRC_MAC_TABLE 0x10800 |
| /* enum: Replace_Dst_MAC_Table in the MAE - refer to SF-123102-TC. */ |
| #define TABLE_ID_REPLACE_DST_MAC_TABLE 0x10900 |
| /* enum: Dst_Mport_VC_Table in the MAE - refer to SF-123102-TC. */ |
| #define TABLE_ID_DST_MPORT_VC_TABLE 0x10a00 |
| /* enum: LACP_LAG_Config_Table in the MAE - refer to SF-123102-TC. */ |
| #define TABLE_ID_LACP_LAG_CONFIG_TABLE 0x10b00 |
| /* enum: LACP_Balance_Table in the MAE - refer to SF-123102-TC. */ |
| #define TABLE_ID_LACP_BALANCE_TABLE 0x10c00 |
| /* enum: Dst_Mport_Host_Chan_Table in the MAE - refer to SF-123102-TC. */ |
| #define TABLE_ID_DST_MPORT_HOST_CHAN_TABLE 0x10d00 |
| /* enum: VNIC_Rx_Encap_Table in VNIC Rx - refer to SF-123102-TC. */ |
| #define TABLE_ID_VNIC_RX_ENCAP_TABLE 0x20000 |
| /* enum: Steering_Table in VNIC Rx - refer to SF-123102-TC. */ |
| #define TABLE_ID_STEERING_TABLE 0x20100 |
| /* enum: RSS_Context_Table in VNIC Rx - refer to SF-123102-TC. */ |
| #define TABLE_ID_RSS_CONTEXT_TABLE 0x20200 |
| /* enum: Indirection_Table in VNIC Rx - refer to SF-123102-TC. */ |
| #define TABLE_ID_INDIRECTION_TABLE 0x20300 |
| |
| /* TABLE_COMPRESSED_VLAN enum: Compressed VLAN TPID as used by some field |
| * types; can be calculated by (((ether_type_msb >> 2) & 0x4) ^ 0x4) | |
| * (ether_type_msb & 0x3); |
| */ |
| #define TABLE_COMPRESSED_VLAN_TPID_8100 0x5 /* enum */ |
| #define TABLE_COMPRESSED_VLAN_TPID_88A8 0x4 /* enum */ |
| #define TABLE_COMPRESSED_VLAN_TPID_9100 0x1 /* enum */ |
| #define TABLE_COMPRESSED_VLAN_TPID_9200 0x2 /* enum */ |
| #define TABLE_COMPRESSED_VLAN_TPID_9300 0x3 /* enum */ |
| |
| /* TABLE_NAT_DIR enum: NAT direction. */ |
| #define TABLE_NAT_DIR_SOURCE 0x0 /* enum */ |
| #define TABLE_NAT_DIR_DEST 0x1 /* enum */ |
| |
| /* TABLE_RSS_KEY_MODE enum: Defines how the value for Toeplitz hashing for RSS |
| * is constructed as a concatenation (indicated here by "++") of packet header |
| * fields. |
| */ |
| /* enum: IP src addr ++ IP dst addr */ |
| #define TABLE_RSS_KEY_MODE_SA_DA 0x0 |
| /* enum: IP src addr ++ IP dst addr ++ TCP/UDP src port ++ TCP/UDP dst port */ |
| #define TABLE_RSS_KEY_MODE_SA_DA_SP_DP 0x1 |
| /* enum: IP src addr */ |
| #define TABLE_RSS_KEY_MODE_SA 0x2 |
| /* enum: IP dst addr */ |
| #define TABLE_RSS_KEY_MODE_DA 0x3 |
| /* enum: IP src addr ++ TCP/UDP src port */ |
| #define TABLE_RSS_KEY_MODE_SA_SP 0x4 |
| /* enum: IP dest addr ++ TCP dest port */ |
| #define TABLE_RSS_KEY_MODE_DA_DP 0x5 |
| /* enum: Nothing (produces input of 0, resulting in output hash of 0) */ |
| #define TABLE_RSS_KEY_MODE_NONE 0x7 |
| |
| /* TABLE_RSS_SPREAD_MODE enum: RSS spreading mode. */ |
| /* enum: RSS uses Indirection_Table lookup. */ |
| #define TABLE_RSS_SPREAD_MODE_INDIRECTION 0x0 |
| /* enum: RSS uses even spreading calculation. */ |
| #define TABLE_RSS_SPREAD_MODE_EVEN 0x1 |
| |
| /* TABLE_FIELD_ID enum: Unique IDs for fields. Related concepts have been |
| * loosely grouped together into blocks with gaps for expansion, but the values |
| * are arbitrary. Field IDs are not specific to particular tables, and in some |
| * cases this sharing means that they are not used with the exact names of the |
| * corresponding table definitions in SF-123102-TC; however, the mapping should |
| * still be clear. The intent is that a list of fields, with their associated |
| * bit widths and semantics version code, unambiguously defines the semantics |
| * of the fields in a key or response. (Again, this list includes all of the |
| * fields currently defined within the streaming engines, but only a subset may |
| * actually be used by the supported list of tables.) |
| */ |
| /* enum: May appear multiple times within a key or response, and indicates that |
| * the field is unused and should be set to 0 (or masked out if permitted by |
| * the MASK_VALUE for this field). |
| */ |
| #define TABLE_FIELD_ID_UNUSED 0x0 |
| /* enum: Source m-port (a full m-port label). */ |
| #define TABLE_FIELD_ID_SRC_MPORT 0x1 |
| /* enum: Destination m-port (a full m-port label). */ |
| #define TABLE_FIELD_ID_DST_MPORT 0x2 |
| /* enum: Source m-group ID. */ |
| #define TABLE_FIELD_ID_SRC_MGROUP_ID 0x3 |
| /* enum: Physical network port ID (or m-port ID; same thing, for physical |
| * network ports). |
| */ |
| #define TABLE_FIELD_ID_NETWORK_PORT_ID 0x4 |
| /* enum: True if packet arrived via network port, false if it arrived via host. |
| */ |
| #define TABLE_FIELD_ID_IS_FROM_NETWORK 0x5 |
| /* enum: Full virtual channel from capsule header. */ |
| #define TABLE_FIELD_ID_CH_VC 0x6 |
| /* enum: Low bits of virtual channel from capsule header. */ |
| #define TABLE_FIELD_ID_CH_VC_LOW 0x7 |
| /* enum: User mark value in metadata and packet prefix. */ |
| #define TABLE_FIELD_ID_USER_MARK 0x8 |
| /* enum: User flag value in metadata and packet prefix. */ |
| #define TABLE_FIELD_ID_USER_FLAG 0x9 |
| /* enum: Counter ID associated with a response. All-bits-1 is a null value to |
| * suppress counting. |
| */ |
| #define TABLE_FIELD_ID_COUNTER_ID 0xa |
| /* enum: Discriminator which may be set by plugins in some lookup keys; this |
| * allows plugins to make a reinterpretation of packet fields in these keys |
| * without clashing with the normal interpretation. |
| */ |
| #define TABLE_FIELD_ID_DISCRIM 0xb |
| /* enum: Destination MAC address. The mapping from bytes in a frame to the |
| * 48-bit value for this field is in network order, i.e. a MAC address of |
| * AA:BB:CC:DD:EE:FF becomes a 48-bit value of 0xAABBCCDDEEFF. |
| */ |
| #define TABLE_FIELD_ID_DST_MAC 0x14 |
| /* enum: Source MAC address (see notes for DST_MAC). */ |
| #define TABLE_FIELD_ID_SRC_MAC 0x15 |
| /* enum: Outer VLAN tag TPID, compressed to an enumeration. */ |
| #define TABLE_FIELD_ID_OVLAN_TPID_COMPRESSED 0x16 |
| /* enum: Full outer VLAN tag TCI (16 bits). */ |
| #define TABLE_FIELD_ID_OVLAN 0x17 |
| /* enum: Outer VLAN ID (least significant 12 bits of full 16-bit TCI) only. */ |
| #define TABLE_FIELD_ID_OVLAN_VID 0x18 |
| /* enum: Inner VLAN tag TPID, compressed to an enumeration. */ |
| #define TABLE_FIELD_ID_IVLAN_TPID_COMPRESSED 0x19 |
| /* enum: Full inner VLAN tag TCI (16 bits). */ |
| #define TABLE_FIELD_ID_IVLAN 0x1a |
| /* enum: Inner VLAN ID (least significant 12 bits of full 16-bit TCI) only. */ |
| #define TABLE_FIELD_ID_IVLAN_VID 0x1b |
| /* enum: Ethertype. */ |
| #define TABLE_FIELD_ID_ETHER_TYPE 0x1c |
| /* enum: Source IP address, either IPv4 or IPv6. The mapping from bytes in a |
| * frame to the 128-bit value for this field is in network order, with IPv4 |
| * addresses assumed to have 12 bytes of trailing zeroes. i.e. the IPv6 address |
| * [2345::6789:ABCD] is 0x2345000000000000000000006789ABCD; the IPv4 address |
| * 192.168.1.2 is 0xC0A80102000000000000000000000000. |
| */ |
| #define TABLE_FIELD_ID_SRC_IP 0x1d |
| /* enum: Destination IP address (see notes for SRC_IP). */ |
| #define TABLE_FIELD_ID_DST_IP 0x1e |
| /* enum: IPv4 Type-of-Service or IPv6 Traffic Class field. */ |
| #define TABLE_FIELD_ID_IP_TOS 0x1f |
| /* enum: IP Protocol. */ |
| #define TABLE_FIELD_ID_IP_PROTO 0x20 |
| /* enum: Layer 4 source port. */ |
| #define TABLE_FIELD_ID_SRC_PORT 0x21 |
| /* enum: Layer 4 destination port. */ |
| #define TABLE_FIELD_ID_DST_PORT 0x22 |
| /* enum: TCP flags. */ |
| #define TABLE_FIELD_ID_TCP_FLAGS 0x23 |
| /* enum: Virtual Network Identifier (VXLAN) or Virtual Session ID (NVGRE). */ |
| #define TABLE_FIELD_ID_VNI 0x24 |
| /* enum: True if packet has any tunnel encapsulation header. */ |
| #define TABLE_FIELD_ID_HAS_ENCAP 0x32 |
| /* enum: True if encap header has an outer VLAN tag. */ |
| #define TABLE_FIELD_ID_HAS_ENC_OVLAN 0x33 |
| /* enum: True if encap header has an inner VLAN tag. */ |
| #define TABLE_FIELD_ID_HAS_ENC_IVLAN 0x34 |
| /* enum: True if encap header is some sort of IP. */ |
| #define TABLE_FIELD_ID_HAS_ENC_IP 0x35 |
| /* enum: True if encap header is specifically IPv4. */ |
| #define TABLE_FIELD_ID_HAS_ENC_IP4 0x36 |
| /* enum: True if encap header is UDP. */ |
| #define TABLE_FIELD_ID_HAS_ENC_UDP 0x37 |
| /* enum: True if only/inner frame has an outer VLAN tag. */ |
| #define TABLE_FIELD_ID_HAS_OVLAN 0x38 |
| /* enum: True if only/inner frame has an inner VLAN tag. */ |
| #define TABLE_FIELD_ID_HAS_IVLAN 0x39 |
| /* enum: True if only/inner frame is some sort of IP. */ |
| #define TABLE_FIELD_ID_HAS_IP 0x3a |
| /* enum: True if only/inner frame has a recognised L4 IP protocol (TCP or UDP). |
| */ |
| #define TABLE_FIELD_ID_HAS_L4 0x3b |
| /* enum: True if only/inner frame is an IP fragment. */ |
| #define TABLE_FIELD_ID_IP_FRAG 0x3c |
| /* enum: True if only/inner frame is the first IP fragment (fragment offset 0). |
| */ |
| #define TABLE_FIELD_ID_IP_FIRST_FRAG 0x3d |
| /* enum: True if only/inner frame has an IP Time-To-Live of <= 1. (Note: the |
| * implementation calls this "ip_ttl_is_one" but does in fact match packets |
| * with TTL=0 - which we shouldn't be seeing! - as well.) |
| */ |
| #define TABLE_FIELD_ID_IP_TTL_LE_ONE 0x3e |
| /* enum: True if only/inner frame has any of TCP SYN, FIN or RST flags set. */ |
| #define TABLE_FIELD_ID_TCP_INTERESTING_FLAGS 0x3f |
| /* enum: Plugin channel selection. */ |
| #define TABLE_FIELD_ID_RDP_PL_CHAN 0x50 |
| /* enum: Enable update of CH_ROUTE_RDP_C_PL route bit. */ |
| #define TABLE_FIELD_ID_RDP_C_PL_EN 0x51 |
| /* enum: New value of CH_ROUTE_RDP_C_PL route bit. */ |
| #define TABLE_FIELD_ID_RDP_C_PL 0x52 |
| /* enum: Enable update of CH_ROUTE_RDP_D_PL route bit. */ |
| #define TABLE_FIELD_ID_RDP_D_PL_EN 0x53 |
| /* enum: New value of CH_ROUTE_RDP_D_PL route bit. */ |
| #define TABLE_FIELD_ID_RDP_D_PL 0x54 |
| /* enum: Enable update of CH_ROUTE_RDP_OUT_HOST_CHAN route bit. */ |
| #define TABLE_FIELD_ID_RDP_OUT_HOST_CHAN_EN 0x55 |
| /* enum: New value of CH_ROUTE_RDP_OUT_HOST_CHAN route bit. */ |
| #define TABLE_FIELD_ID_RDP_OUT_HOST_CHAN 0x56 |
| /* enum: Recirculation ID for lookup sequences with two action rule lookups. */ |
| #define TABLE_FIELD_ID_RECIRC_ID 0x64 |
| /* enum: Domain ID passed to conntrack and action rule lookups. */ |
| #define TABLE_FIELD_ID_DOMAIN 0x65 |
| /* enum: Construction mode for encap_tunnel_id - see MAE_CT_VNI_MODE enum. */ |
| #define TABLE_FIELD_ID_CT_VNI_MODE 0x66 |
| /* enum: True to inhibit conntrack lookup if TCP SYN, FIN or RST flag is set. |
| */ |
| #define TABLE_FIELD_ID_CT_TCP_FLAGS_INHIBIT 0x67 |
| /* enum: True to do conntrack lookups for IPv4 TCP packets. */ |
| #define TABLE_FIELD_ID_DO_CT_IP4_TCP 0x68 |
| /* enum: True to do conntrack lookups for IPv4 UDP packets. */ |
| #define TABLE_FIELD_ID_DO_CT_IP4_UDP 0x69 |
| /* enum: True to do conntrack lookups for IPv6 TCP packets. */ |
| #define TABLE_FIELD_ID_DO_CT_IP6_TCP 0x6a |
| /* enum: True to do conntrack lookups for IPv6 UDP packets. */ |
| #define TABLE_FIELD_ID_DO_CT_IP6_UDP 0x6b |
| /* enum: Outer rule identifier. */ |
| #define TABLE_FIELD_ID_OUTER_RULE_ID 0x6c |
| /* enum: Encapsulation type - see MAE_MCDI_ENCAP_TYPE enum. */ |
| #define TABLE_FIELD_ID_ENCAP_TYPE 0x6d |
| /* enum: Encap tunnel ID for conntrack lookups from VNI, VLAN tag(s), or 0, |
| * depending on CT_VNI_MODE. |
| */ |
| #define TABLE_FIELD_ID_ENCAP_TUNNEL_ID 0x78 |
| /* enum: A conntrack entry identifier, passed to plugins. */ |
| #define TABLE_FIELD_ID_CT_ENTRY_ID 0x79 |
| /* enum: Either source or destination NAT replacement port. */ |
| #define TABLE_FIELD_ID_NAT_PORT 0x7a |
| /* enum: Either source or destination NAT replacement IPv4 address. Note that |
| * this is specifically an IPv4 address (IPv6 is not supported for NAT), with |
| * byte mapped to a 32-bit value in network order, i.e. the IPv4 address |
| * 192.168.1.2 is the value 0xC0A80102. |
| */ |
| #define TABLE_FIELD_ID_NAT_IP 0x7b |
| /* enum: NAT direction: 0=>source, 1=>destination. */ |
| #define TABLE_FIELD_ID_NAT_DIR 0x7c |
| /* enum: Conntrack mark value, passed to action rule lookup. Note that this is |
| * not related to the "user mark" in the metadata / packet prefix. |
| */ |
| #define TABLE_FIELD_ID_CT_MARK 0x7d |
| /* enum: Private flags for conntrack, passed to action rule lookup. */ |
| #define TABLE_FIELD_ID_CT_PRIV_FLAGS 0x7e |
| /* enum: True if the conntrack lookup resulted in a hit. */ |
| #define TABLE_FIELD_ID_CT_HIT 0x7f |
| /* enum: True to suppress delivery when source and destination m-ports match. |
| */ |
| #define TABLE_FIELD_ID_SUPPRESS_SELF_DELIVERY 0x8c |
| /* enum: True to perform tunnel decapsulation. */ |
| #define TABLE_FIELD_ID_DO_DECAP 0x8d |
| /* enum: True to copy outer frame DSCP to inner on decap. */ |
| #define TABLE_FIELD_ID_DECAP_DSCP_COPY 0x8e |
| /* enum: True to map outer frame ECN to inner on decap, by RFC 6040 rules. */ |
| #define TABLE_FIELD_ID_DECAP_ECN_RFC6040 0x8f |
| /* enum: True to replace DSCP field. */ |
| #define TABLE_FIELD_ID_DO_REPLACE_DSCP 0x90 |
| /* enum: True to replace ECN field. */ |
| #define TABLE_FIELD_ID_DO_REPLACE_ECN 0x91 |
| /* enum: True to decrement IP Time-To-Live. */ |
| #define TABLE_FIELD_ID_DO_DECR_IP_TTL 0x92 |
| /* enum: True to replace source MAC address. */ |
| #define TABLE_FIELD_ID_DO_SRC_MAC 0x93 |
| /* enum: True to replace destination MAC address. */ |
| #define TABLE_FIELD_ID_DO_DST_MAC 0x94 |
| /* enum: Number of VLAN tags to pop. Valid values are 0, 1, or 2. */ |
| #define TABLE_FIELD_ID_DO_VLAN_POP 0x95 |
| /* enum: Number of VLANs tags to push. Valid values are 0, 1, or 2. */ |
| #define TABLE_FIELD_ID_DO_VLAN_PUSH 0x96 |
| /* enum: True to count this packet. */ |
| #define TABLE_FIELD_ID_DO_COUNT 0x97 |
| /* enum: True to perform tunnel encapsulation. */ |
| #define TABLE_FIELD_ID_DO_ENCAP 0x98 |
| /* enum: True to copy inner frame DSCP to outer on encap. */ |
| #define TABLE_FIELD_ID_ENCAP_DSCP_COPY 0x99 |
| /* enum: True to copy inner frame ECN to outer on encap. */ |
| #define TABLE_FIELD_ID_ENCAP_ECN_COPY 0x9a |
| /* enum: True to deliver the packet (otherwise it is dropped). */ |
| #define TABLE_FIELD_ID_DO_DELIVER 0x9b |
| /* enum: True to set the user flag in the metadata. */ |
| #define TABLE_FIELD_ID_DO_FLAG 0x9c |
| /* enum: True to update the user mark in the metadata. */ |
| #define TABLE_FIELD_ID_DO_MARK 0x9d |
| /* enum: True to override the capsule virtual channel for network deliveries. |
| */ |
| #define TABLE_FIELD_ID_DO_SET_NET_CHAN 0x9e |
| /* enum: True to override the reported source m-port for host deliveries. */ |
| #define TABLE_FIELD_ID_DO_SET_SRC_MPORT 0x9f |
| /* enum: Encap header ID for DO_ENCAP, indexing Encap_Hdr_Part1/2_Table. */ |
| #define TABLE_FIELD_ID_ENCAP_HDR_ID 0xaa |
| /* enum: New DSCP value for DO_REPLACE_DSCP. */ |
| #define TABLE_FIELD_ID_DSCP_VALUE 0xab |
| /* enum: If DO_REPLACE_ECN is set, the new value for the ECN field. If |
| * DO_REPLACE_ECN is not set, ECN_CONTROL[0] and ECN_CONTROL[1] are set to |
| * request remapping of ECT0 and ECT1 ECN codepoints respectively to CE. |
| */ |
| #define TABLE_FIELD_ID_ECN_CONTROL 0xac |
| /* enum: Source MAC ID for DO_SRC_MAC, indexing Replace_Src_MAC_Table. */ |
| #define TABLE_FIELD_ID_SRC_MAC_ID 0xad |
| /* enum: Destination MAC ID for DO_DST_MAC, indexing Replace_Dst_MAC_Table. */ |
| #define TABLE_FIELD_ID_DST_MAC_ID 0xae |
| /* enum: Parameter for either DO_SET_NET_CHAN (only bottom 6 bits used in this |
| * case) or DO_SET_SRC_MPORT. |
| */ |
| #define TABLE_FIELD_ID_REPORTED_SRC_MPORT_OR_NET_CHAN 0xaf |
| /* enum: 64-byte chunk of added encapsulation header. */ |
| #define TABLE_FIELD_ID_CHUNK64 0xb4 |
| /* enum: 32-byte chunk of added encapsulation header. */ |
| #define TABLE_FIELD_ID_CHUNK32 0xb5 |
| /* enum: 16-byte chunk of added encapsulation header. */ |
| #define TABLE_FIELD_ID_CHUNK16 0xb6 |
| /* enum: 8-byte chunk of added encapsulation header. */ |
| #define TABLE_FIELD_ID_CHUNK8 0xb7 |
| /* enum: 4-byte chunk of added encapsulation header. */ |
| #define TABLE_FIELD_ID_CHUNK4 0xb8 |
| /* enum: 2-byte chunk of added encapsulation header. */ |
| #define TABLE_FIELD_ID_CHUNK2 0xb9 |
| /* enum: Added encapsulation header length in words. */ |
| #define TABLE_FIELD_ID_HDR_LEN_W 0xba |
| /* enum: Static value for layer 2/3 LACP hash of the encapsulation header. */ |
| #define TABLE_FIELD_ID_ENC_LACP_HASH_L23 0xbb |
| /* enum: Static value for layer 4 LACP hash of the encapsulation header. */ |
| #define TABLE_FIELD_ID_ENC_LACP_HASH_L4 0xbc |
| /* enum: True to use the static ENC_LACP_HASH values for the encap header |
| * instead of the calculated values for the inner frame when delivering a newly |
| * encapsulated packet to a LAG m-port. |
| */ |
| #define TABLE_FIELD_ID_USE_ENC_LACP_HASHES 0xbd |
| /* enum: True to trigger conntrack from first action rule lookup (AR=>CT=>AR |
| * sequence). |
| */ |
| #define TABLE_FIELD_ID_DO_CT 0xc8 |
| /* enum: True to perform NAT using parameters from conntrack lookup response. |
| */ |
| #define TABLE_FIELD_ID_DO_NAT 0xc9 |
| /* enum: True to trigger recirculated action rule lookup (AR=>AR sequence). */ |
| #define TABLE_FIELD_ID_DO_RECIRC 0xca |
| /* enum: Next action set payload ID for replay. The null value is all-1-bits. |
| */ |
| #define TABLE_FIELD_ID_NEXT_ACTION_SET_PAYLOAD 0xcb |
| /* enum: Next action set row ID for replay. The null value is all-1-bits. */ |
| #define TABLE_FIELD_ID_NEXT_ACTION_SET_ROW 0xcc |
| /* enum: Action set payload ID for additional delivery to management CPU. The |
| * null value is all-1-bits. |
| */ |
| #define TABLE_FIELD_ID_MC_ACTION_SET_PAYLOAD 0xcd |
| /* enum: Action set row ID for additional delivery to management CPU. The null |
| * value is all-1-bits. |
| */ |
| #define TABLE_FIELD_ID_MC_ACTION_SET_ROW 0xce |
| /* enum: True to include layer 4 in LACP hash on delivery to a LAG m-port. */ |
| #define TABLE_FIELD_ID_LACP_INC_L4 0xdc |
| /* enum: True to request that LACP is performed by a plugin. */ |
| #define TABLE_FIELD_ID_LACP_PLUGIN 0xdd |
| /* enum: LACP_Balance_Table base address divided by 64. */ |
| #define TABLE_FIELD_ID_BAL_TBL_BASE_DIV64 0xde |
| /* enum: Length of balance table region: 0=>64, 1=>128, 2=>256. */ |
| #define TABLE_FIELD_ID_BAL_TBL_LEN_ID 0xdf |
| /* enum: UDP port to match for UDP-based encapsulations; required to be 0 for |
| * other encapsulation types. |
| */ |
| #define TABLE_FIELD_ID_UDP_PORT 0xe6 |
| /* enum: True to perform RSS based on outer fields rather than inner fields. */ |
| #define TABLE_FIELD_ID_RSS_ON_OUTER 0xe7 |
| /* enum: True to perform steering table lookup on outer fields rather than |
| * inner fields. |
| */ |
| #define TABLE_FIELD_ID_STEER_ON_OUTER 0xe8 |
| /* enum: Destination queue ID for host delivery. */ |
| #define TABLE_FIELD_ID_DST_QID 0xf0 |
| /* enum: True to drop this packet. */ |
| #define TABLE_FIELD_ID_DROP 0xf1 |
| /* enum: True to strip outer VLAN tag from this packet. */ |
| #define TABLE_FIELD_ID_VLAN_STRIP 0xf2 |
| /* enum: True to override the user mark field with the supplied USER_MARK, or |
| * false to bitwise-OR the USER_MARK into it. |
| */ |
| #define TABLE_FIELD_ID_MARK_OVERRIDE 0xf3 |
| /* enum: True to override the user flag field with the supplied USER_FLAG, or |
| * false to bitwise-OR the USER_FLAG into it. |
| */ |
| #define TABLE_FIELD_ID_FLAG_OVERRIDE 0xf4 |
| /* enum: RSS context ID, indexing the RSS_Context_Table. */ |
| #define TABLE_FIELD_ID_RSS_CTX_ID 0xfa |
| /* enum: True to enable RSS. */ |
| #define TABLE_FIELD_ID_RSS_EN 0xfb |
| /* enum: Toeplitz hash key. */ |
| #define TABLE_FIELD_ID_KEY 0xfc |
| /* enum: Key mode for IPv4 TCP packets - see TABLE_RSS_KEY_MODE enum. */ |
| #define TABLE_FIELD_ID_TCP_V4_KEY_MODE 0xfd |
| /* enum: Key mode for IPv6 TCP packets - see TABLE_RSS_KEY_MODE enum. */ |
| #define TABLE_FIELD_ID_TCP_V6_KEY_MODE 0xfe |
| /* enum: Key mode for IPv4 UDP packets - see TABLE_RSS_KEY_MODE enum. */ |
| #define TABLE_FIELD_ID_UDP_V4_KEY_MODE 0xff |
| /* enum: Key mode for IPv6 UDP packets - see TABLE_RSS_KEY_MODE enum. */ |
| #define TABLE_FIELD_ID_UDP_V6_KEY_MODE 0x100 |
| /* enum: Key mode for other IPv4 packets - see TABLE_RSS_KEY_MODE enum. */ |
| #define TABLE_FIELD_ID_OTHER_V4_KEY_MODE 0x101 |
| /* enum: Key mode for other IPv6 packets - see TABLE_RSS_KEY_MODE enum. */ |
| #define TABLE_FIELD_ID_OTHER_V6_KEY_MODE 0x102 |
| /* enum: Spreading mode - 0=>indirection; 1=>even. */ |
| #define TABLE_FIELD_ID_SPREAD_MODE 0x103 |
| /* enum: For indirection spreading mode, the base address of a region within |
| * the Indirection_Table. For even spreading mode, the number of queues to |
| * spread across (only values 1-255 are valid for this mode). |
| */ |
| #define TABLE_FIELD_ID_INDIR_TBL_BASE 0x104 |
| /* enum: For indirection spreading mode, identifies the length of a region |
| * within the Indirection_Table, where length = 32 << len_id. Must be set to 0 |
| * for even spreading mode. |
| */ |
| #define TABLE_FIELD_ID_INDIR_TBL_LEN_ID 0x105 |
| /* enum: An offset to be applied to the base destination queue ID. */ |
| #define TABLE_FIELD_ID_INDIR_OFFSET 0x106 |
| |
| /* MCDI_EVENT structuredef: The structure of an MCDI_EVENT on Siena/EF10/EF100 |
| * platforms |
| */ |
| #define MCDI_EVENT_LEN 8 |
| #define MCDI_EVENT_CONT_LBN 32 |
| #define MCDI_EVENT_CONT_WIDTH 1 |
| #define MCDI_EVENT_LEVEL_LBN 33 |
| #define MCDI_EVENT_LEVEL_WIDTH 3 |
| /* enum: Info. */ |
| #define MCDI_EVENT_LEVEL_INFO 0x0 |
| /* enum: Warning. */ |
| #define MCDI_EVENT_LEVEL_WARN 0x1 |
| /* enum: Error. */ |
| #define MCDI_EVENT_LEVEL_ERR 0x2 |
| /* enum: Fatal. */ |
| #define MCDI_EVENT_LEVEL_FATAL 0x3 |
| #define MCDI_EVENT_DATA_OFST 0 |
| #define MCDI_EVENT_DATA_LEN 4 |
| #define MCDI_EVENT_CMDDONE_SEQ_OFST 0 |
| #define MCDI_EVENT_CMDDONE_SEQ_LBN 0 |
| #define MCDI_EVENT_CMDDONE_SEQ_WIDTH 8 |
| #define MCDI_EVENT_CMDDONE_DATALEN_OFST 0 |
| #define MCDI_EVENT_CMDDONE_DATALEN_LBN 8 |
| #define MCDI_EVENT_CMDDONE_DATALEN_WIDTH 8 |
| #define MCDI_EVENT_CMDDONE_ERRNO_OFST 0 |
| #define MCDI_EVENT_CMDDONE_ERRNO_LBN 16 |
| #define MCDI_EVENT_CMDDONE_ERRNO_WIDTH 8 |
| #define MCDI_EVENT_LINKCHANGE_LP_CAP_OFST 0 |
| #define MCDI_EVENT_LINKCHANGE_LP_CAP_LBN 0 |
| #define MCDI_EVENT_LINKCHANGE_LP_CAP_WIDTH 16 |
| #define MCDI_EVENT_LINKCHANGE_SPEED_OFST 0 |
| #define MCDI_EVENT_LINKCHANGE_SPEED_LBN 16 |
| #define MCDI_EVENT_LINKCHANGE_SPEED_WIDTH 4 |
| /* enum: Link is down or link speed could not be determined */ |
| #define MCDI_EVENT_LINKCHANGE_SPEED_UNKNOWN 0x0 |
| /* enum: 100Mbs */ |
| #define MCDI_EVENT_LINKCHANGE_SPEED_100M 0x1 |
| /* enum: 1Gbs */ |
| #define MCDI_EVENT_LINKCHANGE_SPEED_1G 0x2 |
| /* enum: 10Gbs */ |
| #define MCDI_EVENT_LINKCHANGE_SPEED_10G 0x3 |
| /* enum: 40Gbs */ |
| #define MCDI_EVENT_LINKCHANGE_SPEED_40G 0x4 |
| /* enum: 25Gbs */ |
| #define MCDI_EVENT_LINKCHANGE_SPEED_25G 0x5 |
| /* enum: 50Gbs */ |
| #define MCDI_EVENT_LINKCHANGE_SPEED_50G 0x6 |
| /* enum: 100Gbs */ |
| #define MCDI_EVENT_LINKCHANGE_SPEED_100G 0x7 |
| #define MCDI_EVENT_LINKCHANGE_FCNTL_OFST 0 |
| #define MCDI_EVENT_LINKCHANGE_FCNTL_LBN 20 |
| #define MCDI_EVENT_LINKCHANGE_FCNTL_WIDTH 4 |
| #define MCDI_EVENT_LINKCHANGE_LINK_FLAGS_OFST 0 |
| #define MCDI_EVENT_LINKCHANGE_LINK_FLAGS_LBN 24 |
| #define MCDI_EVENT_LINKCHANGE_LINK_FLAGS_WIDTH 8 |
| #define MCDI_EVENT_SENSOREVT_MONITOR_OFST 0 |
| #define MCDI_EVENT_SENSOREVT_MONITOR_LBN 0 |
| #define MCDI_EVENT_SENSOREVT_MONITOR_WIDTH 8 |
| #define MCDI_EVENT_SENSOREVT_STATE_OFST 0 |
| #define MCDI_EVENT_SENSOREVT_STATE_LBN 8 |
| #define MCDI_EVENT_SENSOREVT_STATE_WIDTH 8 |
| #define MCDI_EVENT_SENSOREVT_VALUE_OFST 0 |
| #define MCDI_EVENT_SENSOREVT_VALUE_LBN 16 |
| #define MCDI_EVENT_SENSOREVT_VALUE_WIDTH 16 |
| #define MCDI_EVENT_FWALERT_DATA_OFST 0 |
| #define MCDI_EVENT_FWALERT_DATA_LBN 8 |
| #define MCDI_EVENT_FWALERT_DATA_WIDTH 24 |
| #define MCDI_EVENT_FWALERT_REASON_OFST 0 |
| #define MCDI_EVENT_FWALERT_REASON_LBN 0 |
| #define MCDI_EVENT_FWALERT_REASON_WIDTH 8 |
| /* enum: SRAM Access. */ |
| #define MCDI_EVENT_FWALERT_REASON_SRAM_ACCESS 0x1 |
| #define MCDI_EVENT_FLR_VF_OFST 0 |
| #define MCDI_EVENT_FLR_VF_LBN 0 |
| #define MCDI_EVENT_FLR_VF_WIDTH 8 |
| #define MCDI_EVENT_TX_ERR_TXQ_OFST 0 |
| #define MCDI_EVENT_TX_ERR_TXQ_LBN 0 |
| #define MCDI_EVENT_TX_ERR_TXQ_WIDTH 12 |
| #define MCDI_EVENT_TX_ERR_TYPE_OFST 0 |
| #define MCDI_EVENT_TX_ERR_TYPE_LBN 12 |
| #define MCDI_EVENT_TX_ERR_TYPE_WIDTH 4 |
| /* enum: Descriptor loader reported failure. Specific to EF10-family NICs. */ |
| #define MCDI_EVENT_TX_ERR_DL_FAIL 0x1 |
| /* enum: Descriptor ring empty and no EOP seen for packet. Specific to |
| * EF10-family NICs |
| */ |
| #define MCDI_EVENT_TX_ERR_NO_EOP 0x2 |
| /* enum: Overlength packet. Specific to EF10-family NICs. */ |
| #define MCDI_EVENT_TX_ERR_2BIG 0x3 |
| /* enum: Malformed option descriptor. Specific to EF10-family NICs. */ |
| #define MCDI_EVENT_TX_BAD_OPTDESC 0x5 |
| /* enum: Option descriptor part way through a packet. Specific to EF10-family |
| * NICs. |
| */ |
| #define MCDI_EVENT_TX_OPT_IN_PKT 0x8 |
| /* enum: DMA or PIO data access error. Specific to EF10-family NICs */ |
| #define MCDI_EVENT_TX_ERR_BAD_DMA_OR_PIO 0x9 |
| #define MCDI_EVENT_TX_ERR_INFO_OFST 0 |
| #define MCDI_EVENT_TX_ERR_INFO_LBN 16 |
| #define MCDI_EVENT_TX_ERR_INFO_WIDTH 16 |
| #define MCDI_EVENT_TX_FLUSH_TO_DRIVER_OFST 0 |
| #define MCDI_EVENT_TX_FLUSH_TO_DRIVER_LBN 12 |
| #define MCDI_EVENT_TX_FLUSH_TO_DRIVER_WIDTH 1 |
| #define MCDI_EVENT_TX_FLUSH_TXQ_OFST 0 |
| #define MCDI_EVENT_TX_FLUSH_TXQ_LBN 0 |
| #define MCDI_EVENT_TX_FLUSH_TXQ_WIDTH 12 |
| #define MCDI_EVENT_PTP_ERR_TYPE_OFST 0 |
| #define MCDI_EVENT_PTP_ERR_TYPE_LBN 0 |
| #define MCDI_EVENT_PTP_ERR_TYPE_WIDTH 8 |
| /* enum: PLL lost lock */ |
| #define MCDI_EVENT_PTP_ERR_PLL_LOST 0x1 |
| /* enum: Filter overflow (PDMA) */ |
| #define MCDI_EVENT_PTP_ERR_FILTER 0x2 |
| /* enum: FIFO overflow (FPGA) */ |
| #define MCDI_EVENT_PTP_ERR_FIFO 0x3 |
| /* enum: Merge queue overflow */ |
| #define MCDI_EVENT_PTP_ERR_QUEUE 0x4 |
| #define MCDI_EVENT_AOE_ERR_TYPE_OFST 0 |
| #define MCDI_EVENT_AOE_ERR_TYPE_LBN 0 |
| #define MCDI_EVENT_AOE_ERR_TYPE_WIDTH 8 |
| /* enum: AOE failed to load - no valid image? */ |
| #define MCDI_EVENT_AOE_NO_LOAD 0x1 |
| /* enum: AOE FC reported an exception */ |
| #define MCDI_EVENT_AOE_FC_ASSERT 0x2 |
| /* enum: AOE FC watchdogged */ |
| #define MCDI_EVENT_AOE_FC_WATCHDOG 0x3 |
| /* enum: AOE FC failed to start */ |
| #define MCDI_EVENT_AOE_FC_NO_START 0x4 |
| /* enum: Generic AOE fault - likely to have been reported via other means too |
| * but intended for use by aoex driver. |
| */ |
| #define MCDI_EVENT_AOE_FAULT 0x5 |
| /* enum: Results of reprogramming the CPLD (status in AOE_ERR_DATA) */ |
| #define MCDI_EVENT_AOE_CPLD_REPROGRAMMED 0x6 |
| /* enum: AOE loaded successfully */ |
| #define MCDI_EVENT_AOE_LOAD 0x7 |
| /* enum: AOE DMA operation completed (LSB of HOST_HANDLE in AOE_ERR_DATA) */ |
| #define MCDI_EVENT_AOE_DMA 0x8 |
| /* enum: AOE byteblaster connected/disconnected (Connection status in |
| * AOE_ERR_DATA) |
| */ |
| #define MCDI_EVENT_AOE_BYTEBLASTER 0x9 |
| /* enum: DDR ECC status update */ |
| #define MCDI_EVENT_AOE_DDR_ECC_STATUS 0xa |
| /* enum: PTP status update */ |
| #define MCDI_EVENT_AOE_PTP_STATUS 0xb |
| /* enum: FPGA header incorrect */ |
| #define MCDI_EVENT_AOE_FPGA_LOAD_HEADER_ERR 0xc |
| /* enum: FPGA Powered Off due to error in powering up FPGA */ |
| #define MCDI_EVENT_AOE_FPGA_POWER_OFF 0xd |
| /* enum: AOE FPGA load failed due to MC to MUM communication failure */ |
| #define MCDI_EVENT_AOE_FPGA_LOAD_FAILED 0xe |
| /* enum: Notify that invalid flash type detected */ |
| #define MCDI_EVENT_AOE_INVALID_FPGA_FLASH_TYPE 0xf |
| /* enum: Notify that the attempt to run FPGA Controller firmware timedout */ |
| #define MCDI_EVENT_AOE_FC_RUN_TIMEDOUT 0x10 |
| /* enum: Failure to probe one or more FPGA boot flash chips */ |
| #define MCDI_EVENT_AOE_FPGA_BOOT_FLASH_INVALID 0x11 |
| /* enum: FPGA boot-flash contains an invalid image header */ |
| #define MCDI_EVENT_AOE_FPGA_BOOT_FLASH_HDR_INVALID 0x12 |
| /* enum: Failed to program clocks required by the FPGA */ |
| #define MCDI_EVENT_AOE_FPGA_CLOCKS_PROGRAM_FAILED 0x13 |
| /* enum: Notify that FPGA Controller is alive to serve MCDI requests */ |
| #define MCDI_EVENT_AOE_FC_RUNNING 0x14 |
| #define MCDI_EVENT_AOE_ERR_DATA_OFST 0 |
| #define MCDI_EVENT_AOE_ERR_DATA_LBN 8 |
| #define MCDI_EVENT_AOE_ERR_DATA_WIDTH 8 |
| #define MCDI_EVENT_AOE_ERR_FC_ASSERT_INFO_OFST 0 |
| #define MCDI_EVENT_AOE_ERR_FC_ASSERT_INFO_LBN 8 |
| #define MCDI_EVENT_AOE_ERR_FC_ASSERT_INFO_WIDTH 8 |
| /* enum: FC Assert happened, but the register information is not available */ |
| #define MCDI_EVENT_AOE_ERR_FC_ASSERT_SEEN 0x0 |
| /* enum: The register information for FC Assert is ready for readinng by driver |
| */ |
| #define MCDI_EVENT_AOE_ERR_FC_ASSERT_DATA_READY 0x1 |
| #define MCDI_EVENT_AOE_ERR_CODE_FPGA_HEADER_VERIFY_FAILED_OFST 0 |
| #define MCDI_EVENT_AOE_ERR_CODE_FPGA_HEADER_VERIFY_FAILED_LBN 8 |
| #define MCDI_EVENT_AOE_ERR_CODE_FPGA_HEADER_VERIFY_FAILED_WIDTH 8 |
| /* enum: Reading from NV failed */ |
| #define MCDI_EVENT_AOE_ERR_FPGA_HEADER_NV_READ_FAIL 0x0 |
| /* enum: Invalid Magic Number if FPGA header */ |
| #define MCDI_EVENT_AOE_ERR_FPGA_HEADER_MAGIC_FAIL 0x1 |
| /* enum: Invalid Silicon type detected in header */ |
| #define MCDI_EVENT_AOE_ERR_FPGA_HEADER_SILICON_TYPE 0x2 |
| /* enum: Unsupported VRatio */ |
| #define MCDI_EVENT_AOE_ERR_FPGA_HEADER_VRATIO 0x3 |
| /* enum: Unsupported DDR Type */ |
| #define MCDI_EVENT_AOE_ERR_FPGA_HEADER_DDR_TYPE 0x4 |
| /* enum: DDR Voltage out of supported range */ |
| #define MCDI_EVENT_AOE_ERR_FPGA_HEADER_DDR_VOLTAGE 0x5 |
| /* enum: Unsupported DDR speed */ |
| #define MCDI_EVENT_AOE_ERR_FPGA_HEADER_DDR_SPEED 0x6 |
| /* enum: Unsupported DDR size */ |
| #define MCDI_EVENT_AOE_ERR_FPGA_HEADER_DDR_SIZE 0x7 |
| /* enum: Unsupported DDR rank */ |
| #define MCDI_EVENT_AOE_ERR_FPGA_HEADER_DDR_RANK 0x8 |
| #define MCDI_EVENT_AOE_ERR_CODE_INVALID_FPGA_FLASH_TYPE_INFO_OFST 0 |
| #define MCDI_EVENT_AOE_ERR_CODE_INVALID_FPGA_FLASH_TYPE_INFO_LBN 8 |
| #define MCDI_EVENT_AOE_ERR_CODE_INVALID_FPGA_FLASH_TYPE_INFO_WIDTH 8 |
| /* enum: Primary boot flash */ |
| #define MCDI_EVENT_AOE_FLASH_TYPE_BOOT_PRIMARY 0x0 |
| /* enum: Secondary boot flash */ |
| #define MCDI_EVENT_AOE_FLASH_TYPE_BOOT_SECONDARY 0x1 |
| #define MCDI_EVENT_AOE_ERR_CODE_FPGA_POWER_OFF_OFST 0 |
| #define MCDI_EVENT_AOE_ERR_CODE_FPGA_POWER_OFF_LBN 8 |
| #define MCDI_EVENT_AOE_ERR_CODE_FPGA_POWER_OFF_WIDTH 8 |
| #define MCDI_EVENT_AOE_ERR_CODE_FPGA_LOAD_FAILED_OFST 0 |
| #define MCDI_EVENT_AOE_ERR_CODE_FPGA_LOAD_FAILED_LBN 8 |
| #define MCDI_EVENT_AOE_ERR_CODE_FPGA_LOAD_FAILED_WIDTH 8 |
| #define MCDI_EVENT_RX_ERR_RXQ_OFST 0 |
| #define MCDI_EVENT_RX_ERR_RXQ_LBN 0 |
| #define MCDI_EVENT_RX_ERR_RXQ_WIDTH 12 |
| #define MCDI_EVENT_RX_ERR_TYPE_OFST 0 |
| #define MCDI_EVENT_RX_ERR_TYPE_LBN 12 |
| #define MCDI_EVENT_RX_ERR_TYPE_WIDTH 4 |
| #define MCDI_EVENT_RX_ERR_INFO_OFST 0 |
| #define MCDI_EVENT_RX_ERR_INFO_LBN 16 |
| #define MCDI_EVENT_RX_ERR_INFO_WIDTH 16 |
| #define MCDI_EVENT_RX_FLUSH_TO_DRIVER_OFST 0 |
| #define MCDI_EVENT_RX_FLUSH_TO_DRIVER_LBN 12 |
| #define MCDI_EVENT_RX_FLUSH_TO_DRIVER_WIDTH 1 |
| #define MCDI_EVENT_RX_FLUSH_RXQ_OFST 0 |
| #define MCDI_EVENT_RX_FLUSH_RXQ_LBN 0 |
| #define MCDI_EVENT_RX_FLUSH_RXQ_WIDTH 12 |
| #define MCDI_EVENT_MC_REBOOT_COUNT_OFST 0 |
| #define MCDI_EVENT_MC_REBOOT_COUNT_LBN 0 |
| #define MCDI_EVENT_MC_REBOOT_COUNT_WIDTH 16 |
| #define MCDI_EVENT_MUM_ERR_TYPE_OFST 0 |
| #define MCDI_EVENT_MUM_ERR_TYPE_LBN 0 |
| #define MCDI_EVENT_MUM_ERR_TYPE_WIDTH 8 |
| /* enum: MUM failed to load - no valid image? */ |
| #define MCDI_EVENT_MUM_NO_LOAD 0x1 |
| /* enum: MUM f/w reported an exception */ |
| #define MCDI_EVENT_MUM_ASSERT 0x2 |
| /* enum: MUM not kicking watchdog */ |
| #define MCDI_EVENT_MUM_WATCHDOG 0x3 |
| #define MCDI_EVENT_MUM_ERR_DATA_OFST 0 |
| #define MCDI_EVENT_MUM_ERR_DATA_LBN 8 |
| #define MCDI_EVENT_MUM_ERR_DATA_WIDTH 8 |
| #define MCDI_EVENT_DBRET_SEQ_OFST 0 |
| #define MCDI_EVENT_DBRET_SEQ_LBN 0 |
| #define MCDI_EVENT_DBRET_SEQ_WIDTH 8 |
| #define MCDI_EVENT_SUC_ERR_TYPE_OFST 0 |
| #define MCDI_EVENT_SUC_ERR_TYPE_LBN 0 |
| #define MCDI_EVENT_SUC_ERR_TYPE_WIDTH 8 |
| /* enum: Corrupted or bad SUC application. */ |
| #define MCDI_EVENT_SUC_BAD_APP 0x1 |
| /* enum: SUC application reported an assert. */ |
| #define MCDI_EVENT_SUC_ASSERT 0x2 |
| /* enum: SUC application reported an exception. */ |
| #define MCDI_EVENT_SUC_EXCEPTION 0x3 |
| /* enum: SUC watchdog timer expired. */ |
| #define MCDI_EVENT_SUC_WATCHDOG 0x4 |
| #define MCDI_EVENT_SUC_ERR_ADDRESS_OFST 0 |
| #define MCDI_EVENT_SUC_ERR_ADDRESS_LBN 8 |
| #define MCDI_EVENT_SUC_ERR_ADDRESS_WIDTH 24 |
| #define MCDI_EVENT_SUC_ERR_DATA_OFST 0 |
| #define MCDI_EVENT_SUC_ERR_DATA_LBN 8 |
| #define MCDI_EVENT_SUC_ERR_DATA_WIDTH 24 |
| #define MCDI_EVENT_LINKCHANGE_V2_LP_CAP_OFST 0 |
| #define MCDI_EVENT_LINKCHANGE_V2_LP_CAP_LBN 0 |
| #define MCDI_EVENT_LINKCHANGE_V2_LP_CAP_WIDTH 24 |
| #define MCDI_EVENT_LINKCHANGE_V2_SPEED_OFST 0 |
| #define MCDI_EVENT_LINKCHANGE_V2_SPEED_LBN 24 |
| #define MCDI_EVENT_LINKCHANGE_V2_SPEED_WIDTH 4 |
| /* Enum values, see field(s): */ |
| /* MCDI_EVENT/LINKCHANGE_SPEED */ |
| #define MCDI_EVENT_LINKCHANGE_V2_FLAGS_LINK_UP_OFST 0 |
| #define MCDI_EVENT_LINKCHANGE_V2_FLAGS_LINK_UP_LBN 28 |
| #define MCDI_EVENT_LINKCHANGE_V2_FLAGS_LINK_UP_WIDTH 1 |
| #define MCDI_EVENT_LINKCHANGE_V2_FCNTL_OFST 0 |
| #define MCDI_EVENT_LINKCHANGE_V2_FCNTL_LBN 29 |
| #define MCDI_EVENT_LINKCHANGE_V2_FCNTL_WIDTH 3 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_SET_MAC/MC_CMD_SET_MAC_IN/FCNTL */ |
| #define MCDI_EVENT_MODULECHANGE_LD_CAP_OFST 0 |
| #define MCDI_EVENT_MODULECHANGE_LD_CAP_LBN 0 |
| #define MCDI_EVENT_MODULECHANGE_LD_CAP_WIDTH 30 |
| #define MCDI_EVENT_MODULECHANGE_SEQ_OFST 0 |
| #define MCDI_EVENT_MODULECHANGE_SEQ_LBN 30 |
| #define MCDI_EVENT_MODULECHANGE_SEQ_WIDTH 2 |
| #define MCDI_EVENT_DATA_LBN 0 |
| #define MCDI_EVENT_DATA_WIDTH 32 |
| /* Alias for PTP_DATA. */ |
| #define MCDI_EVENT_SRC_LBN 36 |
| #define MCDI_EVENT_SRC_WIDTH 8 |
| /* Data associated with PTP events which doesn't fit into the main DATA field |
| */ |
| #define MCDI_EVENT_PTP_DATA_LBN 36 |
| #define MCDI_EVENT_PTP_DATA_WIDTH 8 |
| /* EF100 specific. Defined by QDMA. The phase bit, changes each time round the |
| * event ring |
| */ |
| #define MCDI_EVENT_EV_EVQ_PHASE_LBN 59 |
| #define MCDI_EVENT_EV_EVQ_PHASE_WIDTH 1 |
| #define MCDI_EVENT_EV_CODE_LBN 60 |
| #define MCDI_EVENT_EV_CODE_WIDTH 4 |
| #define MCDI_EVENT_CODE_LBN 44 |
| #define MCDI_EVENT_CODE_WIDTH 8 |
| /* enum: Event generated by host software */ |
| #define MCDI_EVENT_SW_EVENT 0x0 |
| /* enum: Bad assert. */ |
| #define MCDI_EVENT_CODE_BADSSERT 0x1 |
| /* enum: PM Notice. */ |
| #define MCDI_EVENT_CODE_PMNOTICE 0x2 |
| /* enum: Command done. */ |
| #define MCDI_EVENT_CODE_CMDDONE 0x3 |
| /* enum: Link change. */ |
| #define MCDI_EVENT_CODE_LINKCHANGE 0x4 |
| /* enum: Sensor Event. */ |
| #define MCDI_EVENT_CODE_SENSOREVT 0x5 |
| /* enum: Schedule error. */ |
| #define MCDI_EVENT_CODE_SCHEDERR 0x6 |
| /* enum: Reboot. */ |
| #define MCDI_EVENT_CODE_REBOOT 0x7 |
| /* enum: Mac stats DMA. */ |
| #define MCDI_EVENT_CODE_MAC_STATS_DMA 0x8 |
| /* enum: Firmware alert. */ |
| #define MCDI_EVENT_CODE_FWALERT 0x9 |
| /* enum: Function level reset. */ |
| #define MCDI_EVENT_CODE_FLR 0xa |
| /* enum: Transmit error */ |
| #define MCDI_EVENT_CODE_TX_ERR 0xb |
| /* enum: Tx flush has completed */ |
| #define MCDI_EVENT_CODE_TX_FLUSH 0xc |
| /* enum: PTP packet received timestamp */ |
| #define MCDI_EVENT_CODE_PTP_RX 0xd |
| /* enum: PTP NIC failure */ |
| #define MCDI_EVENT_CODE_PTP_FAULT 0xe |
| /* enum: PTP PPS event */ |
| #define MCDI_EVENT_CODE_PTP_PPS 0xf |
| /* enum: Rx flush has completed */ |
| #define MCDI_EVENT_CODE_RX_FLUSH 0x10 |
| /* enum: Receive error */ |
| #define MCDI_EVENT_CODE_RX_ERR 0x11 |
| /* enum: AOE fault */ |
| #define MCDI_EVENT_CODE_AOE 0x12 |
| /* enum: Network port calibration failed (VCAL). */ |
| #define MCDI_EVENT_CODE_VCAL_FAIL 0x13 |
| /* enum: HW PPS event */ |
| #define MCDI_EVENT_CODE_HW_PPS 0x14 |
| /* enum: The MC has rebooted (huntington and later, siena uses CODE_REBOOT and |
| * a different format) |
| */ |
| #define MCDI_EVENT_CODE_MC_REBOOT 0x15 |
| /* enum: the MC has detected a parity error */ |
| #define MCDI_EVENT_CODE_PAR_ERR 0x16 |
| /* enum: the MC has detected a correctable error */ |
| #define MCDI_EVENT_CODE_ECC_CORR_ERR 0x17 |
| /* enum: the MC has detected an uncorrectable error */ |
| #define MCDI_EVENT_CODE_ECC_FATAL_ERR 0x18 |
| /* enum: The MC has entered offline BIST mode */ |
| #define MCDI_EVENT_CODE_MC_BIST 0x19 |
| /* enum: PTP tick event providing current NIC time */ |
| #define MCDI_EVENT_CODE_PTP_TIME 0x1a |
| /* enum: MUM fault */ |
| #define MCDI_EVENT_CODE_MUM 0x1b |
| /* enum: notify the designated PF of a new authorization request */ |
| #define MCDI_EVENT_CODE_PROXY_REQUEST 0x1c |
| /* enum: notify a function that awaits an authorization that its request has |
| * been processed and it may now resend the command |
| */ |
| #define MCDI_EVENT_CODE_PROXY_RESPONSE 0x1d |
| /* enum: MCDI command accepted. New commands can be issued but this command is |
| * not done yet. |
| */ |
| #define MCDI_EVENT_CODE_DBRET 0x1e |
| /* enum: The MC has detected a fault on the SUC */ |
| #define MCDI_EVENT_CODE_SUC 0x1f |
| /* enum: Link change. This event is sent instead of LINKCHANGE if |
| * WANT_V2_LINKCHANGES was set on driver attach. |
| */ |
| #define MCDI_EVENT_CODE_LINKCHANGE_V2 0x20 |
| /* enum: This event is sent if WANT_V2_LINKCHANGES was set on driver attach |
| * when the local device capabilities changes. This will usually correspond to |
| * a module change. |
| */ |
| #define MCDI_EVENT_CODE_MODULECHANGE 0x21 |
| /* enum: Notification that the sensors have been added and/or removed from the |
| * sensor table. This event includes the new sensor table generation count, if |
| * this does not match the driver's local copy it is expected to call |
| * DYNAMIC_SENSORS_LIST to refresh it. |
| */ |
| #define MCDI_EVENT_CODE_DYNAMIC_SENSORS_CHANGE 0x22 |
| /* enum: Notification that a sensor has changed state as a result of a reading |
| * crossing a threshold. This is sent as two events, the first event contains |
| * the handle and the sensor's state (in the SRC field), and the second |
| * contains the value. |
| */ |
| #define MCDI_EVENT_CODE_DYNAMIC_SENSORS_STATE_CHANGE 0x23 |
| /* enum: Notification that a descriptor proxy function configuration has been |
| * pushed to "live" status (visible to host). SRC field contains the handle of |
| * the affected descriptor proxy function. DATA field contains the generation |
| * count of configuration set applied. See MC_CMD_DESC_PROXY_FUNC_CONFIG_SET / |
| * MC_CMD_DESC_PROXY_FUNC_CONFIG_COMMIT and SF-122927-TC for details. |
| */ |
| #define MCDI_EVENT_CODE_DESC_PROXY_FUNC_CONFIG_COMMITTED 0x24 |
| /* enum: Notification that a descriptor proxy function has been reset. SRC |
| * field contains the handle of the affected descriptor proxy function. See |
| * SF-122927-TC for details. |
| */ |
| #define MCDI_EVENT_CODE_DESC_PROXY_FUNC_RESET 0x25 |
| /* enum: Notification that a driver attached to a descriptor proxy function. |
| * SRC field contains the handle of the affected descriptor proxy function. For |
| * Virtio proxy functions this message consists of two MCDI events, where the |
| * first event's (CONT=1) DATA field carries negotiated virtio feature bits 0 |
| * to 31 and the second (CONT=0) carries bits 32 to 63. For EF100 proxy |
| * functions event length and meaning of DATA field is not yet defined. See |
| * SF-122927-TC for details. |
| */ |
| #define MCDI_EVENT_CODE_DESC_PROXY_FUNC_DRIVER_ATTACH 0x26 |
| /* enum: Notification that the mport journal has changed since it was last read |
| * and updates can be read using the MC_CMD_MAE_MPORT_READ_JOURNAL command. The |
| * firmware may moderate the events so that an event is not sent for every |
| * change to the journal. |
| */ |
| #define MCDI_EVENT_CODE_MPORT_JOURNAL_CHANGE 0x27 |
| /* enum: Artificial event generated by host and posted via MC for test |
| * purposes. |
| */ |
| #define MCDI_EVENT_CODE_TESTGEN 0xfa |
| #define MCDI_EVENT_CMDDONE_DATA_OFST 0 |
| #define MCDI_EVENT_CMDDONE_DATA_LEN 4 |
| #define MCDI_EVENT_CMDDONE_DATA_LBN 0 |
| #define MCDI_EVENT_CMDDONE_DATA_WIDTH 32 |
| #define MCDI_EVENT_LINKCHANGE_DATA_OFST 0 |
| #define MCDI_EVENT_LINKCHANGE_DATA_LEN 4 |
| #define MCDI_EVENT_LINKCHANGE_DATA_LBN 0 |
| #define MCDI_EVENT_LINKCHANGE_DATA_WIDTH 32 |
| #define MCDI_EVENT_SENSOREVT_DATA_OFST 0 |
| #define MCDI_EVENT_SENSOREVT_DATA_LEN 4 |
| #define MCDI_EVENT_SENSOREVT_DATA_LBN 0 |
| #define MCDI_EVENT_SENSOREVT_DATA_WIDTH 32 |
| #define MCDI_EVENT_MAC_STATS_DMA_GENERATION_OFST 0 |
| #define MCDI_EVENT_MAC_STATS_DMA_GENERATION_LEN 4 |
| #define MCDI_EVENT_MAC_STATS_DMA_GENERATION_LBN 0 |
| #define MCDI_EVENT_MAC_STATS_DMA_GENERATION_WIDTH 32 |
| #define MCDI_EVENT_TX_ERR_DATA_OFST 0 |
| #define MCDI_EVENT_TX_ERR_DATA_LEN 4 |
| #define MCDI_EVENT_TX_ERR_DATA_LBN 0 |
| #define MCDI_EVENT_TX_ERR_DATA_WIDTH 32 |
| /* For CODE_PTP_RX, CODE_PTP_PPS and CODE_HW_PPS events the seconds field of |
| * timestamp |
| */ |
| #define MCDI_EVENT_PTP_SECONDS_OFST 0 |
| #define MCDI_EVENT_PTP_SECONDS_LEN 4 |
| #define MCDI_EVENT_PTP_SECONDS_LBN 0 |
| #define MCDI_EVENT_PTP_SECONDS_WIDTH 32 |
| /* For CODE_PTP_RX, CODE_PTP_PPS and CODE_HW_PPS events the major field of |
| * timestamp |
| */ |
| #define MCDI_EVENT_PTP_MAJOR_OFST 0 |
| #define MCDI_EVENT_PTP_MAJOR_LEN 4 |
| #define MCDI_EVENT_PTP_MAJOR_LBN 0 |
| #define MCDI_EVENT_PTP_MAJOR_WIDTH 32 |
| /* For CODE_PTP_RX, CODE_PTP_PPS and CODE_HW_PPS events the nanoseconds field |
| * of timestamp |
| */ |
| #define MCDI_EVENT_PTP_NANOSECONDS_OFST 0 |
| #define MCDI_EVENT_PTP_NANOSECONDS_LEN 4 |
| #define MCDI_EVENT_PTP_NANOSECONDS_LBN 0 |
| #define MCDI_EVENT_PTP_NANOSECONDS_WIDTH 32 |
| /* For CODE_PTP_RX, CODE_PTP_PPS and CODE_HW_PPS events the minor field of |
| * timestamp |
| */ |
| #define MCDI_EVENT_PTP_MINOR_OFST 0 |
| #define MCDI_EVENT_PTP_MINOR_LEN 4 |
| #define MCDI_EVENT_PTP_MINOR_LBN 0 |
| #define MCDI_EVENT_PTP_MINOR_WIDTH 32 |
| /* For CODE_PTP_RX events, the lowest four bytes of sourceUUID from PTP packet |
| */ |
| #define MCDI_EVENT_PTP_UUID_OFST 0 |
| #define MCDI_EVENT_PTP_UUID_LEN 4 |
| #define MCDI_EVENT_PTP_UUID_LBN 0 |
| #define MCDI_EVENT_PTP_UUID_WIDTH 32 |
| #define MCDI_EVENT_RX_ERR_DATA_OFST 0 |
| #define MCDI_EVENT_RX_ERR_DATA_LEN 4 |
| #define MCDI_EVENT_RX_ERR_DATA_LBN 0 |
| #define MCDI_EVENT_RX_ERR_DATA_WIDTH 32 |
| #define MCDI_EVENT_PAR_ERR_DATA_OFST 0 |
| #define MCDI_EVENT_PAR_ERR_DATA_LEN 4 |
| #define MCDI_EVENT_PAR_ERR_DATA_LBN 0 |
| #define MCDI_EVENT_PAR_ERR_DATA_WIDTH 32 |
| #define MCDI_EVENT_ECC_CORR_ERR_DATA_OFST 0 |
| #define MCDI_EVENT_ECC_CORR_ERR_DATA_LEN 4 |
| #define MCDI_EVENT_ECC_CORR_ERR_DATA_LBN 0 |
| #define MCDI_EVENT_ECC_CORR_ERR_DATA_WIDTH 32 |
| #define MCDI_EVENT_ECC_FATAL_ERR_DATA_OFST 0 |
| #define MCDI_EVENT_ECC_FATAL_ERR_DATA_LEN 4 |
| #define MCDI_EVENT_ECC_FATAL_ERR_DATA_LBN 0 |
| #define MCDI_EVENT_ECC_FATAL_ERR_DATA_WIDTH 32 |
| /* For CODE_PTP_TIME events, the major value of the PTP clock */ |
| #define MCDI_EVENT_PTP_TIME_MAJOR_OFST 0 |
| #define MCDI_EVENT_PTP_TIME_MAJOR_LEN 4 |
| #define MCDI_EVENT_PTP_TIME_MAJOR_LBN 0 |
| #define MCDI_EVENT_PTP_TIME_MAJOR_WIDTH 32 |
| /* For CODE_PTP_TIME events, bits 19-26 of the minor value of the PTP clock */ |
| #define MCDI_EVENT_PTP_TIME_MINOR_26_19_LBN 36 |
| #define MCDI_EVENT_PTP_TIME_MINOR_26_19_WIDTH 8 |
| /* For CODE_PTP_TIME events, most significant bits of the minor value of the |
| * PTP clock. This is a more generic equivalent of PTP_TIME_MINOR_26_19. |
| */ |
| #define MCDI_EVENT_PTP_TIME_MINOR_MS_8BITS_LBN 36 |
| #define MCDI_EVENT_PTP_TIME_MINOR_MS_8BITS_WIDTH 8 |
| /* For CODE_PTP_TIME events where report sync status is enabled, indicates |
| * whether the NIC clock has ever been set |
| */ |
| #define MCDI_EVENT_PTP_TIME_NIC_CLOCK_VALID_LBN 36 |
| #define MCDI_EVENT_PTP_TIME_NIC_CLOCK_VALID_WIDTH 1 |
| /* For CODE_PTP_TIME events where report sync status is enabled, indicates |
| * whether the NIC and System clocks are in sync |
| */ |
| #define MCDI_EVENT_PTP_TIME_HOST_NIC_IN_SYNC_LBN 37 |
| #define MCDI_EVENT_PTP_TIME_HOST_NIC_IN_SYNC_WIDTH 1 |
| /* For CODE_PTP_TIME events where report sync status is enabled, bits 21-26 of |
| * the minor value of the PTP clock |
| */ |
| #define MCDI_EVENT_PTP_TIME_MINOR_26_21_LBN 38 |
| #define MCDI_EVENT_PTP_TIME_MINOR_26_21_WIDTH 6 |
| /* For CODE_PTP_TIME events, most significant bits of the minor value of the |
| * PTP clock. This is a more generic equivalent of PTP_TIME_MINOR_26_21. |
| */ |
| #define MCDI_EVENT_PTP_TIME_MINOR_MS_6BITS_LBN 38 |
| #define MCDI_EVENT_PTP_TIME_MINOR_MS_6BITS_WIDTH 6 |
| #define MCDI_EVENT_PROXY_REQUEST_BUFF_INDEX_OFST 0 |
| #define MCDI_EVENT_PROXY_REQUEST_BUFF_INDEX_LEN 4 |
| #define MCDI_EVENT_PROXY_REQUEST_BUFF_INDEX_LBN 0 |
| #define MCDI_EVENT_PROXY_REQUEST_BUFF_INDEX_WIDTH 32 |
| #define MCDI_EVENT_PROXY_RESPONSE_HANDLE_OFST 0 |
| #define MCDI_EVENT_PROXY_RESPONSE_HANDLE_LEN 4 |
| #define MCDI_EVENT_PROXY_RESPONSE_HANDLE_LBN 0 |
| #define MCDI_EVENT_PROXY_RESPONSE_HANDLE_WIDTH 32 |
| /* Zero means that the request has been completed or authorized, and the driver |
| * should resend it. A non-zero value means that the authorization has been |
| * denied, and gives the reason. Typically it will be EPERM. |
| */ |
| #define MCDI_EVENT_PROXY_RESPONSE_RC_LBN 36 |
| #define MCDI_EVENT_PROXY_RESPONSE_RC_WIDTH 8 |
| #define MCDI_EVENT_DBRET_DATA_OFST 0 |
| #define MCDI_EVENT_DBRET_DATA_LEN 4 |
| #define MCDI_EVENT_DBRET_DATA_LBN 0 |
| #define MCDI_EVENT_DBRET_DATA_WIDTH 32 |
| #define MCDI_EVENT_LINKCHANGE_V2_DATA_OFST 0 |
| #define MCDI_EVENT_LINKCHANGE_V2_DATA_LEN 4 |
| #define MCDI_EVENT_LINKCHANGE_V2_DATA_LBN 0 |
| #define MCDI_EVENT_LINKCHANGE_V2_DATA_WIDTH 32 |
| #define MCDI_EVENT_MODULECHANGE_DATA_OFST 0 |
| #define MCDI_EVENT_MODULECHANGE_DATA_LEN 4 |
| #define MCDI_EVENT_MODULECHANGE_DATA_LBN 0 |
| #define MCDI_EVENT_MODULECHANGE_DATA_WIDTH 32 |
| /* The new generation count after a sensor has been added or deleted. */ |
| #define MCDI_EVENT_DYNAMIC_SENSORS_GENERATION_OFST 0 |
| #define MCDI_EVENT_DYNAMIC_SENSORS_GENERATION_LEN 4 |
| #define MCDI_EVENT_DYNAMIC_SENSORS_GENERATION_LBN 0 |
| #define MCDI_EVENT_DYNAMIC_SENSORS_GENERATION_WIDTH 32 |
| /* The handle of a dynamic sensor. */ |
| #define MCDI_EVENT_DYNAMIC_SENSORS_HANDLE_OFST 0 |
| #define MCDI_EVENT_DYNAMIC_SENSORS_HANDLE_LEN 4 |
| #define MCDI_EVENT_DYNAMIC_SENSORS_HANDLE_LBN 0 |
| #define MCDI_EVENT_DYNAMIC_SENSORS_HANDLE_WIDTH 32 |
| /* The current values of a sensor. */ |
| #define MCDI_EVENT_DYNAMIC_SENSORS_VALUE_OFST 0 |
| #define MCDI_EVENT_DYNAMIC_SENSORS_VALUE_LEN 4 |
| #define MCDI_EVENT_DYNAMIC_SENSORS_VALUE_LBN 0 |
| #define MCDI_EVENT_DYNAMIC_SENSORS_VALUE_WIDTH 32 |
| /* The current state of a sensor. */ |
| #define MCDI_EVENT_DYNAMIC_SENSORS_STATE_LBN 36 |
| #define MCDI_EVENT_DYNAMIC_SENSORS_STATE_WIDTH 8 |
| #define MCDI_EVENT_DESC_PROXY_DATA_OFST 0 |
| #define MCDI_EVENT_DESC_PROXY_DATA_LEN 4 |
| #define MCDI_EVENT_DESC_PROXY_DATA_LBN 0 |
| #define MCDI_EVENT_DESC_PROXY_DATA_WIDTH 32 |
| /* Generation count of applied configuration set */ |
| #define MCDI_EVENT_DESC_PROXY_GENERATION_OFST 0 |
| #define MCDI_EVENT_DESC_PROXY_GENERATION_LEN 4 |
| #define MCDI_EVENT_DESC_PROXY_GENERATION_LBN 0 |
| #define MCDI_EVENT_DESC_PROXY_GENERATION_WIDTH 32 |
| /* Virtio features negotiated with the host driver. First event (CONT=1) |
| * carries bits 0 to 31. Second event (CONT=0) carries bits 32 to 63. |
| */ |
| #define MCDI_EVENT_DESC_PROXY_VIRTIO_FEATURES_OFST 0 |
| #define MCDI_EVENT_DESC_PROXY_VIRTIO_FEATURES_LEN 4 |
| #define MCDI_EVENT_DESC_PROXY_VIRTIO_FEATURES_LBN 0 |
| #define MCDI_EVENT_DESC_PROXY_VIRTIO_FEATURES_WIDTH 32 |
| |
| /* FCDI_EVENT structuredef */ |
| #define FCDI_EVENT_LEN 8 |
| #define FCDI_EVENT_CONT_LBN 32 |
| #define FCDI_EVENT_CONT_WIDTH 1 |
| #define FCDI_EVENT_LEVEL_LBN 33 |
| #define FCDI_EVENT_LEVEL_WIDTH 3 |
| /* enum: Info. */ |
| #define FCDI_EVENT_LEVEL_INFO 0x0 |
| /* enum: Warning. */ |
| #define FCDI_EVENT_LEVEL_WARN 0x1 |
| /* enum: Error. */ |
| #define FCDI_EVENT_LEVEL_ERR 0x2 |
| /* enum: Fatal. */ |
| #define FCDI_EVENT_LEVEL_FATAL 0x3 |
| #define FCDI_EVENT_DATA_OFST 0 |
| #define FCDI_EVENT_DATA_LEN 4 |
| #define FCDI_EVENT_LINK_STATE_STATUS_OFST 0 |
| #define FCDI_EVENT_LINK_STATE_STATUS_LBN 0 |
| #define FCDI_EVENT_LINK_STATE_STATUS_WIDTH 1 |
| #define FCDI_EVENT_LINK_DOWN 0x0 /* enum */ |
| #define FCDI_EVENT_LINK_UP 0x1 /* enum */ |
| #define FCDI_EVENT_DATA_LBN 0 |
| #define FCDI_EVENT_DATA_WIDTH 32 |
| #define FCDI_EVENT_SRC_LBN 36 |
| #define FCDI_EVENT_SRC_WIDTH 8 |
| #define FCDI_EVENT_EV_CODE_LBN 60 |
| #define FCDI_EVENT_EV_CODE_WIDTH 4 |
| #define FCDI_EVENT_CODE_LBN 44 |
| #define FCDI_EVENT_CODE_WIDTH 8 |
| /* enum: The FC was rebooted. */ |
| #define FCDI_EVENT_CODE_REBOOT 0x1 |
| /* enum: Bad assert. */ |
| #define FCDI_EVENT_CODE_ASSERT 0x2 |
| /* enum: DDR3 test result. */ |
| #define FCDI_EVENT_CODE_DDR_TEST_RESULT 0x3 |
| /* enum: Link status. */ |
| #define FCDI_EVENT_CODE_LINK_STATE 0x4 |
| /* enum: A timed read is ready to be serviced. */ |
| #define FCDI_EVENT_CODE_TIMED_READ 0x5 |
| /* enum: One or more PPS IN events */ |
| #define FCDI_EVENT_CODE_PPS_IN 0x6 |
| /* enum: Tick event from PTP clock */ |
| #define FCDI_EVENT_CODE_PTP_TICK 0x7 |
| /* enum: ECC error counters */ |
| #define FCDI_EVENT_CODE_DDR_ECC_STATUS 0x8 |
| /* enum: Current status of PTP */ |
| #define FCDI_EVENT_CODE_PTP_STATUS 0x9 |
| /* enum: Port id config to map MC-FC port idx */ |
| #define FCDI_EVENT_CODE_PORT_CONFIG 0xa |
| /* enum: Boot result or error code */ |
| #define FCDI_EVENT_CODE_BOOT_RESULT 0xb |
| #define FCDI_EVENT_REBOOT_SRC_LBN 36 |
| #define FCDI_EVENT_REBOOT_SRC_WIDTH 8 |
| #define FCDI_EVENT_REBOOT_FC_FW 0x0 /* enum */ |
| #define FCDI_EVENT_REBOOT_FC_BOOTLOADER 0x1 /* enum */ |
| #define FCDI_EVENT_ASSERT_INSTR_ADDRESS_OFST 0 |
| #define FCDI_EVENT_ASSERT_INSTR_ADDRESS_LEN 4 |
| #define FCDI_EVENT_ASSERT_INSTR_ADDRESS_LBN 0 |
| #define FCDI_EVENT_ASSERT_INSTR_ADDRESS_WIDTH 32 |
| #define FCDI_EVENT_ASSERT_TYPE_LBN 36 |
| #define FCDI_EVENT_ASSERT_TYPE_WIDTH 8 |
| #define FCDI_EVENT_DDR_TEST_RESULT_STATUS_CODE_LBN 36 |
| #define FCDI_EVENT_DDR_TEST_RESULT_STATUS_CODE_WIDTH 8 |
| #define FCDI_EVENT_DDR_TEST_RESULT_RESULT_OFST 0 |
| #define FCDI_EVENT_DDR_TEST_RESULT_RESULT_LEN 4 |
| #define FCDI_EVENT_DDR_TEST_RESULT_RESULT_LBN 0 |
| #define FCDI_EVENT_DDR_TEST_RESULT_RESULT_WIDTH 32 |
| #define FCDI_EVENT_LINK_STATE_DATA_OFST 0 |
| #define FCDI_EVENT_LINK_STATE_DATA_LEN 4 |
| #define FCDI_EVENT_LINK_STATE_DATA_LBN 0 |
| #define FCDI_EVENT_LINK_STATE_DATA_WIDTH 32 |
| #define FCDI_EVENT_PTP_STATE_OFST 0 |
| #define FCDI_EVENT_PTP_STATE_LEN 4 |
| #define FCDI_EVENT_PTP_UNDEFINED 0x0 /* enum */ |
| #define FCDI_EVENT_PTP_SETUP_FAILED 0x1 /* enum */ |
| #define FCDI_EVENT_PTP_OPERATIONAL 0x2 /* enum */ |
| #define FCDI_EVENT_PTP_STATE_LBN 0 |
| #define FCDI_EVENT_PTP_STATE_WIDTH 32 |
| #define FCDI_EVENT_DDR_ECC_STATUS_BANK_ID_LBN 36 |
| #define FCDI_EVENT_DDR_ECC_STATUS_BANK_ID_WIDTH 8 |
| #define FCDI_EVENT_DDR_ECC_STATUS_STATUS_OFST 0 |
| #define FCDI_EVENT_DDR_ECC_STATUS_STATUS_LEN 4 |
| #define FCDI_EVENT_DDR_ECC_STATUS_STATUS_LBN 0 |
| #define FCDI_EVENT_DDR_ECC_STATUS_STATUS_WIDTH 32 |
| /* Index of MC port being referred to */ |
| #define FCDI_EVENT_PORT_CONFIG_SRC_LBN 36 |
| #define FCDI_EVENT_PORT_CONFIG_SRC_WIDTH 8 |
| /* FC Port index that matches the MC port index in SRC */ |
| #define FCDI_EVENT_PORT_CONFIG_DATA_OFST 0 |
| #define FCDI_EVENT_PORT_CONFIG_DATA_LEN 4 |
| #define FCDI_EVENT_PORT_CONFIG_DATA_LBN 0 |
| #define FCDI_EVENT_PORT_CONFIG_DATA_WIDTH 32 |
| #define FCDI_EVENT_BOOT_RESULT_OFST 0 |
| #define FCDI_EVENT_BOOT_RESULT_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_AOE/MC_CMD_AOE_OUT_INFO/FC_BOOT_RESULT */ |
| #define FCDI_EVENT_BOOT_RESULT_LBN 0 |
| #define FCDI_EVENT_BOOT_RESULT_WIDTH 32 |
| |
| /* FCDI_EXTENDED_EVENT_PPS structuredef: Extended FCDI event to send PPS events |
| * to the MC. Note that this structure | is overlayed over a normal FCDI event |
| * such that bits 32-63 containing | event code, level, source etc remain the |
| * same. In this case the data | field of the header is defined to be the |
| * number of timestamps |
| */ |
| #define FCDI_EXTENDED_EVENT_PPS_LENMIN 16 |
| #define FCDI_EXTENDED_EVENT_PPS_LENMAX 248 |
| #define FCDI_EXTENDED_EVENT_PPS_LENMAX_MCDI2 1016 |
| #define FCDI_EXTENDED_EVENT_PPS_LEN(num) (8+8*(num)) |
| #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_NUM(len) (((len)-8)/8) |
| /* Number of timestamps following */ |
| #define FCDI_EXTENDED_EVENT_PPS_COUNT_OFST 0 |
| #define FCDI_EXTENDED_EVENT_PPS_COUNT_LEN 4 |
| #define FCDI_EXTENDED_EVENT_PPS_COUNT_LBN 0 |
| #define FCDI_EXTENDED_EVENT_PPS_COUNT_WIDTH 32 |
| /* Seconds field of a timestamp record */ |
| #define FCDI_EXTENDED_EVENT_PPS_SECONDS_OFST 8 |
| #define FCDI_EXTENDED_EVENT_PPS_SECONDS_LEN 4 |
| #define FCDI_EXTENDED_EVENT_PPS_SECONDS_LBN 64 |
| #define FCDI_EXTENDED_EVENT_PPS_SECONDS_WIDTH 32 |
| /* Nanoseconds field of a timestamp record */ |
| #define FCDI_EXTENDED_EVENT_PPS_NANOSECONDS_OFST 12 |
| #define FCDI_EXTENDED_EVENT_PPS_NANOSECONDS_LEN 4 |
| #define FCDI_EXTENDED_EVENT_PPS_NANOSECONDS_LBN 96 |
| #define FCDI_EXTENDED_EVENT_PPS_NANOSECONDS_WIDTH 32 |
| /* Timestamp records comprising the event */ |
| #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_OFST 8 |
| #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_LEN 8 |
| #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_LO_OFST 8 |
| #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_LO_LEN 4 |
| #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_LO_LBN 64 |
| #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_LO_WIDTH 32 |
| #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_HI_OFST 12 |
| #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_HI_LEN 4 |
| #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_HI_LBN 96 |
| #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_HI_WIDTH 32 |
| #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_MINNUM 1 |
| #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_MAXNUM 30 |
| #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_MAXNUM_MCDI2 126 |
| #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_LBN 64 |
| #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_WIDTH 64 |
| |
| /* MUM_EVENT structuredef */ |
| #define MUM_EVENT_LEN 8 |
| #define MUM_EVENT_CONT_LBN 32 |
| #define MUM_EVENT_CONT_WIDTH 1 |
| #define MUM_EVENT_LEVEL_LBN 33 |
| #define MUM_EVENT_LEVEL_WIDTH 3 |
| /* enum: Info. */ |
| #define MUM_EVENT_LEVEL_INFO 0x0 |
| /* enum: Warning. */ |
| #define MUM_EVENT_LEVEL_WARN 0x1 |
| /* enum: Error. */ |
| #define MUM_EVENT_LEVEL_ERR 0x2 |
| /* enum: Fatal. */ |
| #define MUM_EVENT_LEVEL_FATAL 0x3 |
| #define MUM_EVENT_DATA_OFST 0 |
| #define MUM_EVENT_DATA_LEN 4 |
| #define MUM_EVENT_SENSOR_ID_OFST 0 |
| #define MUM_EVENT_SENSOR_ID_LBN 0 |
| #define MUM_EVENT_SENSOR_ID_WIDTH 8 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_SENSOR_INFO/MC_CMD_SENSOR_INFO_OUT/MASK */ |
| #define MUM_EVENT_SENSOR_STATE_OFST 0 |
| #define MUM_EVENT_SENSOR_STATE_LBN 8 |
| #define MUM_EVENT_SENSOR_STATE_WIDTH 8 |
| #define MUM_EVENT_PORT_PHY_READY_OFST 0 |
| #define MUM_EVENT_PORT_PHY_READY_LBN 0 |
| #define MUM_EVENT_PORT_PHY_READY_WIDTH 1 |
| #define MUM_EVENT_PORT_PHY_LINK_UP_OFST 0 |
| #define MUM_EVENT_PORT_PHY_LINK_UP_LBN 1 |
| #define MUM_EVENT_PORT_PHY_LINK_UP_WIDTH 1 |
| #define MUM_EVENT_PORT_PHY_TX_LOL_OFST 0 |
| #define MUM_EVENT_PORT_PHY_TX_LOL_LBN 2 |
| #define MUM_EVENT_PORT_PHY_TX_LOL_WIDTH 1 |
| #define MUM_EVENT_PORT_PHY_RX_LOL_OFST 0 |
| #define MUM_EVENT_PORT_PHY_RX_LOL_LBN 3 |
| #define MUM_EVENT_PORT_PHY_RX_LOL_WIDTH 1 |
| #define MUM_EVENT_PORT_PHY_TX_LOS_OFST 0 |
| #define MUM_EVENT_PORT_PHY_TX_LOS_LBN 4 |
| #define MUM_EVENT_PORT_PHY_TX_LOS_WIDTH 1 |
| #define MUM_EVENT_PORT_PHY_RX_LOS_OFST 0 |
| #define MUM_EVENT_PORT_PHY_RX_LOS_LBN 5 |
| #define MUM_EVENT_PORT_PHY_RX_LOS_WIDTH 1 |
| #define MUM_EVENT_PORT_PHY_TX_FAULT_OFST 0 |
| #define MUM_EVENT_PORT_PHY_TX_FAULT_LBN 6 |
| #define MUM_EVENT_PORT_PHY_TX_FAULT_WIDTH 1 |
| #define MUM_EVENT_DATA_LBN 0 |
| #define MUM_EVENT_DATA_WIDTH 32 |
| #define MUM_EVENT_SRC_LBN 36 |
| #define MUM_EVENT_SRC_WIDTH 8 |
| #define MUM_EVENT_EV_CODE_LBN 60 |
| #define MUM_EVENT_EV_CODE_WIDTH 4 |
| #define MUM_EVENT_CODE_LBN 44 |
| #define MUM_EVENT_CODE_WIDTH 8 |
| /* enum: The MUM was rebooted. */ |
| #define MUM_EVENT_CODE_REBOOT 0x1 |
| /* enum: Bad assert. */ |
| #define MUM_EVENT_CODE_ASSERT 0x2 |
| /* enum: Sensor failure. */ |
| #define MUM_EVENT_CODE_SENSOR 0x3 |
| /* enum: Link fault has been asserted, or has cleared. */ |
| #define MUM_EVENT_CODE_QSFP_LASI_INTERRUPT 0x4 |
| #define MUM_EVENT_SENSOR_DATA_OFST 0 |
| #define MUM_EVENT_SENSOR_DATA_LEN 4 |
| #define MUM_EVENT_SENSOR_DATA_LBN 0 |
| #define MUM_EVENT_SENSOR_DATA_WIDTH 32 |
| #define MUM_EVENT_PORT_PHY_FLAGS_OFST 0 |
| #define MUM_EVENT_PORT_PHY_FLAGS_LEN 4 |
| #define MUM_EVENT_PORT_PHY_FLAGS_LBN 0 |
| #define MUM_EVENT_PORT_PHY_FLAGS_WIDTH 32 |
| #define MUM_EVENT_PORT_PHY_COPPER_LEN_OFST 0 |
| #define MUM_EVENT_PORT_PHY_COPPER_LEN_LEN 4 |
| #define MUM_EVENT_PORT_PHY_COPPER_LEN_LBN 0 |
| #define MUM_EVENT_PORT_PHY_COPPER_LEN_WIDTH 32 |
| #define MUM_EVENT_PORT_PHY_CAPS_OFST 0 |
| #define MUM_EVENT_PORT_PHY_CAPS_LEN 4 |
| #define MUM_EVENT_PORT_PHY_CAPS_LBN 0 |
| #define MUM_EVENT_PORT_PHY_CAPS_WIDTH 32 |
| #define MUM_EVENT_PORT_PHY_TECH_OFST 0 |
| #define MUM_EVENT_PORT_PHY_TECH_LEN 4 |
| #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_UNKNOWN 0x0 /* enum */ |
| #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_OPTICAL 0x1 /* enum */ |
| #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_COPPER_PASSIVE 0x2 /* enum */ |
| #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_COPPER_PASSIVE_EQUALIZED 0x3 /* enum */ |
| #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_COPPER_ACTIVE_LIMITING 0x4 /* enum */ |
| #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_COPPER_ACTIVE_LINEAR 0x5 /* enum */ |
| #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_BASE_T 0x6 /* enum */ |
| #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_LOOPBACK_PASSIVE 0x7 /* enum */ |
| #define MUM_EVENT_PORT_PHY_TECH_LBN 0 |
| #define MUM_EVENT_PORT_PHY_TECH_WIDTH 32 |
| #define MUM_EVENT_PORT_PHY_SRC_DATA_ID_LBN 36 |
| #define MUM_EVENT_PORT_PHY_SRC_DATA_ID_WIDTH 4 |
| #define MUM_EVENT_PORT_PHY_SRC_DATA_ID_FLAGS 0x0 /* enum */ |
| #define MUM_EVENT_PORT_PHY_SRC_DATA_ID_COPPER_LEN 0x1 /* enum */ |
| #define MUM_EVENT_PORT_PHY_SRC_DATA_ID_CAPS 0x2 /* enum */ |
| #define MUM_EVENT_PORT_PHY_SRC_DATA_ID_TECH 0x3 /* enum */ |
| #define MUM_EVENT_PORT_PHY_SRC_DATA_ID_MAX 0x4 /* enum */ |
| #define MUM_EVENT_PORT_PHY_SRC_PORT_NO_LBN 40 |
| #define MUM_EVENT_PORT_PHY_SRC_PORT_NO_WIDTH 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_READ32 |
| * Read multiple 32byte words from MC memory. Note - this command really |
| * belongs to INSECURE category but is required by shmboot. The command handler |
| * has additional checks to reject insecure calls. |
| */ |
| #define MC_CMD_READ32 0x1 |
| #undef MC_CMD_0x1_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_READ32_IN msgrequest */ |
| #define MC_CMD_READ32_IN_LEN 8 |
| #define MC_CMD_READ32_IN_ADDR_OFST 0 |
| #define MC_CMD_READ32_IN_ADDR_LEN 4 |
| #define MC_CMD_READ32_IN_NUMWORDS_OFST 4 |
| #define MC_CMD_READ32_IN_NUMWORDS_LEN 4 |
| |
| /* MC_CMD_READ32_OUT msgresponse */ |
| #define MC_CMD_READ32_OUT_LENMIN 4 |
| #define MC_CMD_READ32_OUT_LENMAX 252 |
| #define MC_CMD_READ32_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_READ32_OUT_LEN(num) (0+4*(num)) |
| #define MC_CMD_READ32_OUT_BUFFER_NUM(len) (((len)-0)/4) |
| #define MC_CMD_READ32_OUT_BUFFER_OFST 0 |
| #define MC_CMD_READ32_OUT_BUFFER_LEN 4 |
| #define MC_CMD_READ32_OUT_BUFFER_MINNUM 1 |
| #define MC_CMD_READ32_OUT_BUFFER_MAXNUM 63 |
| #define MC_CMD_READ32_OUT_BUFFER_MAXNUM_MCDI2 255 |
| |
| |
| /***********************************/ |
| /* MC_CMD_WRITE32 |
| * Write multiple 32byte words to MC memory. |
| */ |
| #define MC_CMD_WRITE32 0x2 |
| #undef MC_CMD_0x2_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x2_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_WRITE32_IN msgrequest */ |
| #define MC_CMD_WRITE32_IN_LENMIN 8 |
| #define MC_CMD_WRITE32_IN_LENMAX 252 |
| #define MC_CMD_WRITE32_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_WRITE32_IN_LEN(num) (4+4*(num)) |
| #define MC_CMD_WRITE32_IN_BUFFER_NUM(len) (((len)-4)/4) |
| #define MC_CMD_WRITE32_IN_ADDR_OFST 0 |
| #define MC_CMD_WRITE32_IN_ADDR_LEN 4 |
| #define MC_CMD_WRITE32_IN_BUFFER_OFST 4 |
| #define MC_CMD_WRITE32_IN_BUFFER_LEN 4 |
| #define MC_CMD_WRITE32_IN_BUFFER_MINNUM 1 |
| #define MC_CMD_WRITE32_IN_BUFFER_MAXNUM 62 |
| #define MC_CMD_WRITE32_IN_BUFFER_MAXNUM_MCDI2 254 |
| |
| /* MC_CMD_WRITE32_OUT msgresponse */ |
| #define MC_CMD_WRITE32_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_COPYCODE |
| * Copy MC code between two locations and jump. Note - this command really |
| * belongs to INSECURE category but is required by shmboot. The command handler |
| * has additional checks to reject insecure calls. |
| */ |
| #define MC_CMD_COPYCODE 0x3 |
| #undef MC_CMD_0x3_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x3_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_COPYCODE_IN msgrequest */ |
| #define MC_CMD_COPYCODE_IN_LEN 16 |
| /* Source address |
| * |
| * The main image should be entered via a copy of a single word from and to a |
| * magic address, which controls various aspects of the boot. The magic address |
| * is a bitfield, with each bit as documented below. |
| */ |
| #define MC_CMD_COPYCODE_IN_SRC_ADDR_OFST 0 |
| #define MC_CMD_COPYCODE_IN_SRC_ADDR_LEN 4 |
| /* enum: Deprecated; equivalent to setting BOOT_MAGIC_PRESENT (see below) */ |
| #define MC_CMD_COPYCODE_HUNT_NO_MAGIC_ADDR 0x10000 |
| /* enum: Deprecated; equivalent to setting BOOT_MAGIC_PRESENT and |
| * BOOT_MAGIC_SATELLITE_CPUS_NOT_LOADED (see below) |
| */ |
| #define MC_CMD_COPYCODE_HUNT_NO_DATAPATH_MAGIC_ADDR 0x1d0d0 |
| /* enum: Deprecated; equivalent to setting BOOT_MAGIC_PRESENT, |
| * BOOT_MAGIC_SATELLITE_CPUS_NOT_LOADED and BOOT_MAGIC_IGNORE_CONFIG (see |
| * below) |
| */ |
| #define MC_CMD_COPYCODE_HUNT_IGNORE_CONFIG_MAGIC_ADDR 0x1badc |
| #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_PRESENT_OFST 0 |
| #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_PRESENT_LBN 17 |
| #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_PRESENT_WIDTH 1 |
| #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_SATELLITE_CPUS_NOT_LOADED_OFST 0 |
| #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_SATELLITE_CPUS_NOT_LOADED_LBN 2 |
| #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_SATELLITE_CPUS_NOT_LOADED_WIDTH 1 |
| #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_IGNORE_CONFIG_OFST 0 |
| #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_IGNORE_CONFIG_LBN 3 |
| #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_IGNORE_CONFIG_WIDTH 1 |
| #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_SKIP_BOOT_ICORE_SYNC_OFST 0 |
| #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_SKIP_BOOT_ICORE_SYNC_LBN 4 |
| #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_SKIP_BOOT_ICORE_SYNC_WIDTH 1 |
| #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_FORCE_STANDALONE_OFST 0 |
| #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_FORCE_STANDALONE_LBN 5 |
| #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_FORCE_STANDALONE_WIDTH 1 |
| #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_DISABLE_XIP_OFST 0 |
| #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_DISABLE_XIP_LBN 6 |
| #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_DISABLE_XIP_WIDTH 1 |
| /* Destination address */ |
| #define MC_CMD_COPYCODE_IN_DEST_ADDR_OFST 4 |
| #define MC_CMD_COPYCODE_IN_DEST_ADDR_LEN 4 |
| #define MC_CMD_COPYCODE_IN_NUMWORDS_OFST 8 |
| #define MC_CMD_COPYCODE_IN_NUMWORDS_LEN 4 |
| /* Address of where to jump after copy. */ |
| #define MC_CMD_COPYCODE_IN_JUMP_OFST 12 |
| #define MC_CMD_COPYCODE_IN_JUMP_LEN 4 |
| /* enum: Control should return to the caller rather than jumping */ |
| #define MC_CMD_COPYCODE_JUMP_NONE 0x1 |
| |
| /* MC_CMD_COPYCODE_OUT msgresponse */ |
| #define MC_CMD_COPYCODE_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SET_FUNC |
| * Select function for function-specific commands. |
| */ |
| #define MC_CMD_SET_FUNC 0x4 |
| #undef MC_CMD_0x4_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x4_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_SET_FUNC_IN msgrequest */ |
| #define MC_CMD_SET_FUNC_IN_LEN 4 |
| /* Set function */ |
| #define MC_CMD_SET_FUNC_IN_FUNC_OFST 0 |
| #define MC_CMD_SET_FUNC_IN_FUNC_LEN 4 |
| |
| /* MC_CMD_SET_FUNC_OUT msgresponse */ |
| #define MC_CMD_SET_FUNC_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_BOOT_STATUS |
| * Get the instruction address from which the MC booted. |
| */ |
| #define MC_CMD_GET_BOOT_STATUS 0x5 |
| #undef MC_CMD_0x5_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x5_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_BOOT_STATUS_IN msgrequest */ |
| #define MC_CMD_GET_BOOT_STATUS_IN_LEN 0 |
| |
| /* MC_CMD_GET_BOOT_STATUS_OUT msgresponse */ |
| #define MC_CMD_GET_BOOT_STATUS_OUT_LEN 8 |
| /* ?? */ |
| #define MC_CMD_GET_BOOT_STATUS_OUT_BOOT_OFFSET_OFST 0 |
| #define MC_CMD_GET_BOOT_STATUS_OUT_BOOT_OFFSET_LEN 4 |
| /* enum: indicates that the MC wasn't flash booted */ |
| #define MC_CMD_GET_BOOT_STATUS_OUT_BOOT_OFFSET_NULL 0xdeadbeef |
| #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_OFST 4 |
| #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_LEN 4 |
| #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_WATCHDOG_OFST 4 |
| #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_WATCHDOG_LBN 0 |
| #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_WATCHDOG_WIDTH 1 |
| #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_PRIMARY_OFST 4 |
| #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_PRIMARY_LBN 1 |
| #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_PRIMARY_WIDTH 1 |
| #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_BACKUP_OFST 4 |
| #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_BACKUP_LBN 2 |
| #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_BACKUP_WIDTH 1 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_ASSERTS |
| * Get (and optionally clear) the current assertion status. Only |
| * OUT.GLOBAL_FLAGS is guaranteed to exist in the completion payload. The other |
| * fields will only be present if OUT.GLOBAL_FLAGS != NO_FAILS |
| */ |
| #define MC_CMD_GET_ASSERTS 0x6 |
| #undef MC_CMD_0x6_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x6_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_GET_ASSERTS_IN msgrequest */ |
| #define MC_CMD_GET_ASSERTS_IN_LEN 4 |
| /* Set to clear assertion */ |
| #define MC_CMD_GET_ASSERTS_IN_CLEAR_OFST 0 |
| #define MC_CMD_GET_ASSERTS_IN_CLEAR_LEN 4 |
| |
| /* MC_CMD_GET_ASSERTS_OUT msgresponse */ |
| #define MC_CMD_GET_ASSERTS_OUT_LEN 140 |
| /* Assertion status flag. */ |
| #define MC_CMD_GET_ASSERTS_OUT_GLOBAL_FLAGS_OFST 0 |
| #define MC_CMD_GET_ASSERTS_OUT_GLOBAL_FLAGS_LEN 4 |
| /* enum: No assertions have failed. */ |
| #define MC_CMD_GET_ASSERTS_FLAGS_NO_FAILS 0x1 |
| /* enum: A system-level assertion has failed. */ |
| #define MC_CMD_GET_ASSERTS_FLAGS_SYS_FAIL 0x2 |
| /* enum: A thread-level assertion has failed. */ |
| #define MC_CMD_GET_ASSERTS_FLAGS_THR_FAIL 0x3 |
| /* enum: The system was reset by the watchdog. */ |
| #define MC_CMD_GET_ASSERTS_FLAGS_WDOG_FIRED 0x4 |
| /* enum: An illegal address trap stopped the system (huntington and later) */ |
| #define MC_CMD_GET_ASSERTS_FLAGS_ADDR_TRAP 0x5 |
| /* Failing PC value */ |
| #define MC_CMD_GET_ASSERTS_OUT_SAVED_PC_OFFS_OFST 4 |
| #define MC_CMD_GET_ASSERTS_OUT_SAVED_PC_OFFS_LEN 4 |
| /* Saved GP regs */ |
| #define MC_CMD_GET_ASSERTS_OUT_GP_REGS_OFFS_OFST 8 |
| #define MC_CMD_GET_ASSERTS_OUT_GP_REGS_OFFS_LEN 4 |
| #define MC_CMD_GET_ASSERTS_OUT_GP_REGS_OFFS_NUM 31 |
| /* enum: A magic value hinting that the value in this register at the time of |
| * the failure has likely been lost. |
| */ |
| #define MC_CMD_GET_ASSERTS_REG_NO_DATA 0xda7a1057 |
| /* Failing thread address */ |
| #define MC_CMD_GET_ASSERTS_OUT_THREAD_OFFS_OFST 132 |
| #define MC_CMD_GET_ASSERTS_OUT_THREAD_OFFS_LEN 4 |
| #define MC_CMD_GET_ASSERTS_OUT_RESERVED_OFST 136 |
| #define MC_CMD_GET_ASSERTS_OUT_RESERVED_LEN 4 |
| |
| /* MC_CMD_GET_ASSERTS_OUT_V2 msgresponse: Extended response for MicroBlaze CPUs |
| * found on Riverhead designs |
| */ |
| #define MC_CMD_GET_ASSERTS_OUT_V2_LEN 240 |
| /* Assertion status flag. */ |
| #define MC_CMD_GET_ASSERTS_OUT_V2_GLOBAL_FLAGS_OFST 0 |
| #define MC_CMD_GET_ASSERTS_OUT_V2_GLOBAL_FLAGS_LEN 4 |
| /* enum: No assertions have failed. */ |
| /* MC_CMD_GET_ASSERTS_FLAGS_NO_FAILS 0x1 */ |
| /* enum: A system-level assertion has failed. */ |
| /* MC_CMD_GET_ASSERTS_FLAGS_SYS_FAIL 0x2 */ |
| /* enum: A thread-level assertion has failed. */ |
| /* MC_CMD_GET_ASSERTS_FLAGS_THR_FAIL 0x3 */ |
| /* enum: The system was reset by the watchdog. */ |
| /* MC_CMD_GET_ASSERTS_FLAGS_WDOG_FIRED 0x4 */ |
| /* enum: An illegal address trap stopped the system (huntington and later) */ |
| /* MC_CMD_GET_ASSERTS_FLAGS_ADDR_TRAP 0x5 */ |
| /* Failing PC value */ |
| #define MC_CMD_GET_ASSERTS_OUT_V2_SAVED_PC_OFFS_OFST 4 |
| #define MC_CMD_GET_ASSERTS_OUT_V2_SAVED_PC_OFFS_LEN 4 |
| /* Saved GP regs */ |
| #define MC_CMD_GET_ASSERTS_OUT_V2_GP_REGS_OFFS_OFST 8 |
| #define MC_CMD_GET_ASSERTS_OUT_V2_GP_REGS_OFFS_LEN 4 |
| #define MC_CMD_GET_ASSERTS_OUT_V2_GP_REGS_OFFS_NUM 31 |
| /* enum: A magic value hinting that the value in this register at the time of |
| * the failure has likely been lost. |
| */ |
| /* MC_CMD_GET_ASSERTS_REG_NO_DATA 0xda7a1057 */ |
| /* Failing thread address */ |
| #define MC_CMD_GET_ASSERTS_OUT_V2_THREAD_OFFS_OFST 132 |
| #define MC_CMD_GET_ASSERTS_OUT_V2_THREAD_OFFS_LEN 4 |
| #define MC_CMD_GET_ASSERTS_OUT_V2_RESERVED_OFST 136 |
| #define MC_CMD_GET_ASSERTS_OUT_V2_RESERVED_LEN 4 |
| /* Saved Special Function Registers */ |
| #define MC_CMD_GET_ASSERTS_OUT_V2_SF_REGS_OFFS_OFST 136 |
| #define MC_CMD_GET_ASSERTS_OUT_V2_SF_REGS_OFFS_LEN 4 |
| #define MC_CMD_GET_ASSERTS_OUT_V2_SF_REGS_OFFS_NUM 26 |
| |
| /* MC_CMD_GET_ASSERTS_OUT_V3 msgresponse: Extended response with asserted |
| * firmware version information |
| */ |
| #define MC_CMD_GET_ASSERTS_OUT_V3_LEN 360 |
| /* Assertion status flag. */ |
| #define MC_CMD_GET_ASSERTS_OUT_V3_GLOBAL_FLAGS_OFST 0 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_GLOBAL_FLAGS_LEN 4 |
| /* enum: No assertions have failed. */ |
| /* MC_CMD_GET_ASSERTS_FLAGS_NO_FAILS 0x1 */ |
| /* enum: A system-level assertion has failed. */ |
| /* MC_CMD_GET_ASSERTS_FLAGS_SYS_FAIL 0x2 */ |
| /* enum: A thread-level assertion has failed. */ |
| /* MC_CMD_GET_ASSERTS_FLAGS_THR_FAIL 0x3 */ |
| /* enum: The system was reset by the watchdog. */ |
| /* MC_CMD_GET_ASSERTS_FLAGS_WDOG_FIRED 0x4 */ |
| /* enum: An illegal address trap stopped the system (huntington and later) */ |
| /* MC_CMD_GET_ASSERTS_FLAGS_ADDR_TRAP 0x5 */ |
| /* Failing PC value */ |
| #define MC_CMD_GET_ASSERTS_OUT_V3_SAVED_PC_OFFS_OFST 4 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_SAVED_PC_OFFS_LEN 4 |
| /* Saved GP regs */ |
| #define MC_CMD_GET_ASSERTS_OUT_V3_GP_REGS_OFFS_OFST 8 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_GP_REGS_OFFS_LEN 4 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_GP_REGS_OFFS_NUM 31 |
| /* enum: A magic value hinting that the value in this register at the time of |
| * the failure has likely been lost. |
| */ |
| /* MC_CMD_GET_ASSERTS_REG_NO_DATA 0xda7a1057 */ |
| /* Failing thread address */ |
| #define MC_CMD_GET_ASSERTS_OUT_V3_THREAD_OFFS_OFST 132 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_THREAD_OFFS_LEN 4 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_RESERVED_OFST 136 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_RESERVED_LEN 4 |
| /* Saved Special Function Registers */ |
| #define MC_CMD_GET_ASSERTS_OUT_V3_SF_REGS_OFFS_OFST 136 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_SF_REGS_OFFS_LEN 4 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_SF_REGS_OFFS_NUM 26 |
| /* MC firmware unique build ID (as binary SHA-1 value) */ |
| #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_BUILD_ID_OFST 240 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_BUILD_ID_LEN 20 |
| /* MC firmware build date (as Unix timestamp) */ |
| #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_BUILD_TIMESTAMP_OFST 260 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_BUILD_TIMESTAMP_LEN 8 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_BUILD_TIMESTAMP_LO_OFST 260 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_BUILD_TIMESTAMP_LO_LEN 4 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_BUILD_TIMESTAMP_LO_LBN 2080 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_BUILD_TIMESTAMP_LO_WIDTH 32 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_BUILD_TIMESTAMP_HI_OFST 264 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_BUILD_TIMESTAMP_HI_LEN 4 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_BUILD_TIMESTAMP_HI_LBN 2112 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_BUILD_TIMESTAMP_HI_WIDTH 32 |
| /* MC firmware version number */ |
| #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_VERSION_OFST 268 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_VERSION_LEN 8 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_VERSION_LO_OFST 268 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_VERSION_LO_LEN 4 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_VERSION_LO_LBN 2144 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_VERSION_LO_WIDTH 32 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_VERSION_HI_OFST 272 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_VERSION_HI_LEN 4 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_VERSION_HI_LBN 2176 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_VERSION_HI_WIDTH 32 |
| /* MC firmware security level */ |
| #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_SECURITY_LEVEL_OFST 276 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_SECURITY_LEVEL_LEN 4 |
| /* MC firmware extra version info (as null-terminated US-ASCII string) */ |
| #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_EXTRA_INFO_OFST 280 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_EXTRA_INFO_LEN 16 |
| /* MC firmware build name (as null-terminated US-ASCII string) */ |
| #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_BUILD_NAME_OFST 296 |
| #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_BUILD_NAME_LEN 64 |
| |
| |
| /***********************************/ |
| /* MC_CMD_LOG_CTRL |
| * Configure the output stream for log events such as link state changes, |
| * sensor notifications and MCDI completions |
| */ |
| #define MC_CMD_LOG_CTRL 0x7 |
| #undef MC_CMD_0x7_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x7_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_LOG_CTRL_IN msgrequest */ |
| #define MC_CMD_LOG_CTRL_IN_LEN 8 |
| /* Log destination */ |
| #define MC_CMD_LOG_CTRL_IN_LOG_DEST_OFST 0 |
| #define MC_CMD_LOG_CTRL_IN_LOG_DEST_LEN 4 |
| /* enum: UART. */ |
| #define MC_CMD_LOG_CTRL_IN_LOG_DEST_UART 0x1 |
| /* enum: Event queue. */ |
| #define MC_CMD_LOG_CTRL_IN_LOG_DEST_EVQ 0x2 |
| /* Legacy argument. Must be zero. */ |
| #define MC_CMD_LOG_CTRL_IN_LOG_DEST_EVQ_OFST 4 |
| #define MC_CMD_LOG_CTRL_IN_LOG_DEST_EVQ_LEN 4 |
| |
| /* MC_CMD_LOG_CTRL_OUT msgresponse */ |
| #define MC_CMD_LOG_CTRL_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_VERSION |
| * Get version information about adapter components. |
| */ |
| #define MC_CMD_GET_VERSION 0x8 |
| #undef MC_CMD_0x8_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x8_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_VERSION_IN msgrequest */ |
| #define MC_CMD_GET_VERSION_IN_LEN 0 |
| |
| /* MC_CMD_GET_VERSION_EXT_IN msgrequest: Asks for the extended version */ |
| #define MC_CMD_GET_VERSION_EXT_IN_LEN 4 |
| /* placeholder, set to 0 */ |
| #define MC_CMD_GET_VERSION_EXT_IN_EXT_FLAGS_OFST 0 |
| #define MC_CMD_GET_VERSION_EXT_IN_EXT_FLAGS_LEN 4 |
| |
| /* MC_CMD_GET_VERSION_V0_OUT msgresponse: deprecated version format */ |
| #define MC_CMD_GET_VERSION_V0_OUT_LEN 4 |
| #define MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0 |
| #define MC_CMD_GET_VERSION_OUT_FIRMWARE_LEN 4 |
| /* enum: Reserved version number to indicate "any" version. */ |
| #define MC_CMD_GET_VERSION_OUT_FIRMWARE_ANY 0xffffffff |
| /* enum: Bootrom version value for Siena. */ |
| #define MC_CMD_GET_VERSION_OUT_FIRMWARE_SIENA_BOOTROM 0xb0070000 |
| /* enum: Bootrom version value for Huntington. */ |
| #define MC_CMD_GET_VERSION_OUT_FIRMWARE_HUNT_BOOTROM 0xb0070001 |
| /* enum: Bootrom version value for Medford2. */ |
| #define MC_CMD_GET_VERSION_OUT_FIRMWARE_MEDFORD2_BOOTROM 0xb0070002 |
| |
| /* MC_CMD_GET_VERSION_OUT msgresponse */ |
| #define MC_CMD_GET_VERSION_OUT_LEN 32 |
| /* MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0 */ |
| /* MC_CMD_GET_VERSION_OUT_FIRMWARE_LEN 4 */ |
| /* Enum values, see field(s): */ |
| /* MC_CMD_GET_VERSION_V0_OUT/MC_CMD_GET_VERSION_OUT_FIRMWARE */ |
| #define MC_CMD_GET_VERSION_OUT_PCOL_OFST 4 |
| #define MC_CMD_GET_VERSION_OUT_PCOL_LEN 4 |
| /* 128bit mask of functions supported by the current firmware */ |
| #define MC_CMD_GET_VERSION_OUT_SUPPORTED_FUNCS_OFST 8 |
| #define MC_CMD_GET_VERSION_OUT_SUPPORTED_FUNCS_LEN 16 |
| #define MC_CMD_GET_VERSION_OUT_VERSION_OFST 24 |
| #define MC_CMD_GET_VERSION_OUT_VERSION_LEN 8 |
| #define MC_CMD_GET_VERSION_OUT_VERSION_LO_OFST 24 |
| #define MC_CMD_GET_VERSION_OUT_VERSION_LO_LEN 4 |
| #define MC_CMD_GET_VERSION_OUT_VERSION_LO_LBN 192 |
| #define MC_CMD_GET_VERSION_OUT_VERSION_LO_WIDTH 32 |
| #define MC_CMD_GET_VERSION_OUT_VERSION_HI_OFST 28 |
| #define MC_CMD_GET_VERSION_OUT_VERSION_HI_LEN 4 |
| #define MC_CMD_GET_VERSION_OUT_VERSION_HI_LBN 224 |
| #define MC_CMD_GET_VERSION_OUT_VERSION_HI_WIDTH 32 |
| |
| /* MC_CMD_GET_VERSION_EXT_OUT msgresponse */ |
| #define MC_CMD_GET_VERSION_EXT_OUT_LEN 48 |
| /* MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0 */ |
| /* MC_CMD_GET_VERSION_OUT_FIRMWARE_LEN 4 */ |
| /* Enum values, see field(s): */ |
| /* MC_CMD_GET_VERSION_V0_OUT/MC_CMD_GET_VERSION_OUT_FIRMWARE */ |
| #define MC_CMD_GET_VERSION_EXT_OUT_PCOL_OFST 4 |
| #define MC_CMD_GET_VERSION_EXT_OUT_PCOL_LEN 4 |
| /* 128bit mask of functions supported by the current firmware */ |
| #define MC_CMD_GET_VERSION_EXT_OUT_SUPPORTED_FUNCS_OFST 8 |
| #define MC_CMD_GET_VERSION_EXT_OUT_SUPPORTED_FUNCS_LEN 16 |
| #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_OFST 24 |
| #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_LEN 8 |
| #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_LO_OFST 24 |
| #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_LO_LEN 4 |
| #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_LO_LBN 192 |
| #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_LO_WIDTH 32 |
| #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_HI_OFST 28 |
| #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_HI_LEN 4 |
| #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_HI_LBN 224 |
| #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_HI_WIDTH 32 |
| /* extra info */ |
| #define MC_CMD_GET_VERSION_EXT_OUT_EXTRA_OFST 32 |
| #define MC_CMD_GET_VERSION_EXT_OUT_EXTRA_LEN 16 |
| |
| /* MC_CMD_GET_VERSION_V2_OUT msgresponse: Extended response providing version |
| * information for all adapter components. For Riverhead based designs, base MC |
| * firmware version fields refer to NMC firmware, while CMC firmware data is in |
| * dedicated CMC fields. Flags indicate which data is present in the response |
| * (depending on which components exist on a particular adapter) |
| */ |
| #define MC_CMD_GET_VERSION_V2_OUT_LEN 304 |
| /* MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0 */ |
| /* MC_CMD_GET_VERSION_OUT_FIRMWARE_LEN 4 */ |
| /* Enum values, see field(s): */ |
| /* MC_CMD_GET_VERSION_V0_OUT/MC_CMD_GET_VERSION_OUT_FIRMWARE */ |
| #define MC_CMD_GET_VERSION_V2_OUT_PCOL_OFST 4 |
| #define MC_CMD_GET_VERSION_V2_OUT_PCOL_LEN 4 |
| /* 128bit mask of functions supported by the current firmware */ |
| #define MC_CMD_GET_VERSION_V2_OUT_SUPPORTED_FUNCS_OFST 8 |
| #define MC_CMD_GET_VERSION_V2_OUT_SUPPORTED_FUNCS_LEN 16 |
| #define MC_CMD_GET_VERSION_V2_OUT_VERSION_OFST 24 |
| #define MC_CMD_GET_VERSION_V2_OUT_VERSION_LEN 8 |
| #define MC_CMD_GET_VERSION_V2_OUT_VERSION_LO_OFST 24 |
| #define MC_CMD_GET_VERSION_V2_OUT_VERSION_LO_LEN 4 |
| #define MC_CMD_GET_VERSION_V2_OUT_VERSION_LO_LBN 192 |
| #define MC_CMD_GET_VERSION_V2_OUT_VERSION_LO_WIDTH 32 |
| #define MC_CMD_GET_VERSION_V2_OUT_VERSION_HI_OFST 28 |
| #define MC_CMD_GET_VERSION_V2_OUT_VERSION_HI_LEN 4 |
| #define MC_CMD_GET_VERSION_V2_OUT_VERSION_HI_LBN 224 |
| #define MC_CMD_GET_VERSION_V2_OUT_VERSION_HI_WIDTH 32 |
| /* extra info */ |
| #define MC_CMD_GET_VERSION_V2_OUT_EXTRA_OFST 32 |
| #define MC_CMD_GET_VERSION_V2_OUT_EXTRA_LEN 16 |
| /* Flags indicating which extended fields are valid */ |
| #define MC_CMD_GET_VERSION_V2_OUT_FLAGS_OFST 48 |
| #define MC_CMD_GET_VERSION_V2_OUT_FLAGS_LEN 4 |
| #define MC_CMD_GET_VERSION_V2_OUT_MCFW_EXT_INFO_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V2_OUT_MCFW_EXT_INFO_PRESENT_LBN 0 |
| #define MC_CMD_GET_VERSION_V2_OUT_MCFW_EXT_INFO_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_EXT_INFO_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_EXT_INFO_PRESENT_LBN 1 |
| #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_EXT_INFO_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V2_OUT_CMC_EXT_INFO_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V2_OUT_CMC_EXT_INFO_PRESENT_LBN 2 |
| #define MC_CMD_GET_VERSION_V2_OUT_CMC_EXT_INFO_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V2_OUT_FPGA_EXT_INFO_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V2_OUT_FPGA_EXT_INFO_PRESENT_LBN 3 |
| #define MC_CMD_GET_VERSION_V2_OUT_FPGA_EXT_INFO_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V2_OUT_BOARD_EXT_INFO_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V2_OUT_BOARD_EXT_INFO_PRESENT_LBN 4 |
| #define MC_CMD_GET_VERSION_V2_OUT_BOARD_EXT_INFO_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V2_OUT_DATAPATH_HW_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V2_OUT_DATAPATH_HW_VERSION_PRESENT_LBN 5 |
| #define MC_CMD_GET_VERSION_V2_OUT_DATAPATH_HW_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V2_OUT_DATAPATH_FW_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V2_OUT_DATAPATH_FW_VERSION_PRESENT_LBN 6 |
| #define MC_CMD_GET_VERSION_V2_OUT_DATAPATH_FW_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V2_OUT_SOC_BOOT_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V2_OUT_SOC_BOOT_VERSION_PRESENT_LBN 7 |
| #define MC_CMD_GET_VERSION_V2_OUT_SOC_BOOT_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V2_OUT_SOC_UBOOT_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V2_OUT_SOC_UBOOT_VERSION_PRESENT_LBN 8 |
| #define MC_CMD_GET_VERSION_V2_OUT_SOC_UBOOT_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V2_OUT_SOC_MAIN_ROOTFS_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V2_OUT_SOC_MAIN_ROOTFS_VERSION_PRESENT_LBN 9 |
| #define MC_CMD_GET_VERSION_V2_OUT_SOC_MAIN_ROOTFS_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V2_OUT_SOC_RECOVERY_BUILDROOT_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V2_OUT_SOC_RECOVERY_BUILDROOT_VERSION_PRESENT_LBN 10 |
| #define MC_CMD_GET_VERSION_V2_OUT_SOC_RECOVERY_BUILDROOT_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_VERSION_PRESENT_LBN 11 |
| #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V2_OUT_BOARD_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V2_OUT_BOARD_VERSION_PRESENT_LBN 12 |
| #define MC_CMD_GET_VERSION_V2_OUT_BOARD_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V2_OUT_BUNDLE_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V2_OUT_BUNDLE_VERSION_PRESENT_LBN 13 |
| #define MC_CMD_GET_VERSION_V2_OUT_BUNDLE_VERSION_PRESENT_WIDTH 1 |
| /* MC firmware unique build ID (as binary SHA-1 value) */ |
| #define MC_CMD_GET_VERSION_V2_OUT_MCFW_BUILD_ID_OFST 52 |
| #define MC_CMD_GET_VERSION_V2_OUT_MCFW_BUILD_ID_LEN 20 |
| /* MC firmware security level */ |
| #define MC_CMD_GET_VERSION_V2_OUT_MCFW_SECURITY_LEVEL_OFST 72 |
| #define MC_CMD_GET_VERSION_V2_OUT_MCFW_SECURITY_LEVEL_LEN 4 |
| /* MC firmware build name (as null-terminated US-ASCII string) */ |
| #define MC_CMD_GET_VERSION_V2_OUT_MCFW_BUILD_NAME_OFST 76 |
| #define MC_CMD_GET_VERSION_V2_OUT_MCFW_BUILD_NAME_LEN 64 |
| /* The SUC firmware version as four numbers - a.b.c.d */ |
| #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_VERSION_OFST 140 |
| #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_VERSION_LEN 4 |
| #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_VERSION_NUM 4 |
| /* SUC firmware build date (as 64-bit Unix timestamp) */ |
| #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_BUILD_DATE_OFST 156 |
| #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_BUILD_DATE_LEN 8 |
| #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_BUILD_DATE_LO_OFST 156 |
| #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_BUILD_DATE_LO_LEN 4 |
| #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_BUILD_DATE_LO_LBN 1248 |
| #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_BUILD_DATE_LO_WIDTH 32 |
| #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_BUILD_DATE_HI_OFST 160 |
| #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_BUILD_DATE_HI_LEN 4 |
| #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_BUILD_DATE_HI_LBN 1280 |
| #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_BUILD_DATE_HI_WIDTH 32 |
| /* The ID of the SUC chip. This is specific to the platform but typically |
| * indicates family, memory sizes etc. See SF-116728-SW for further details. |
| */ |
| #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_CHIP_ID_OFST 164 |
| #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_CHIP_ID_LEN 4 |
| /* The CMC firmware version as four numbers - a.b.c.d */ |
| #define MC_CMD_GET_VERSION_V2_OUT_CMCFW_VERSION_OFST 168 |
| #define MC_CMD_GET_VERSION_V2_OUT_CMCFW_VERSION_LEN 4 |
| #define MC_CMD_GET_VERSION_V2_OUT_CMCFW_VERSION_NUM 4 |
| /* CMC firmware build date (as 64-bit Unix timestamp) */ |
| #define MC_CMD_GET_VERSION_V2_OUT_CMCFW_BUILD_DATE_OFST 184 |
| #define MC_CMD_GET_VERSION_V2_OUT_CMCFW_BUILD_DATE_LEN 8 |
| #define MC_CMD_GET_VERSION_V2_OUT_CMCFW_BUILD_DATE_LO_OFST 184 |
| #define MC_CMD_GET_VERSION_V2_OUT_CMCFW_BUILD_DATE_LO_LEN 4 |
| #define MC_CMD_GET_VERSION_V2_OUT_CMCFW_BUILD_DATE_LO_LBN 1472 |
| #define MC_CMD_GET_VERSION_V2_OUT_CMCFW_BUILD_DATE_LO_WIDTH 32 |
| #define MC_CMD_GET_VERSION_V2_OUT_CMCFW_BUILD_DATE_HI_OFST 188 |
| #define MC_CMD_GET_VERSION_V2_OUT_CMCFW_BUILD_DATE_HI_LEN 4 |
| #define MC_CMD_GET_VERSION_V2_OUT_CMCFW_BUILD_DATE_HI_LBN 1504 |
| #define MC_CMD_GET_VERSION_V2_OUT_CMCFW_BUILD_DATE_HI_WIDTH 32 |
| /* FPGA version as three numbers. On Riverhead based systems this field uses |
| * the same encoding as hardware version ID registers (MC_FPGA_BUILD_HWRD_REG): |
| * FPGA_VERSION[0]: x => Image H{x} FPGA_VERSION[1]: Revision letter (0 => A, 1 |
| * => B, ...) FPGA_VERSION[2]: Sub-revision number |
| */ |
| #define MC_CMD_GET_VERSION_V2_OUT_FPGA_VERSION_OFST 192 |
| #define MC_CMD_GET_VERSION_V2_OUT_FPGA_VERSION_LEN 4 |
| #define MC_CMD_GET_VERSION_V2_OUT_FPGA_VERSION_NUM 3 |
| /* Extra FPGA revision information (as null-terminated US-ASCII string) */ |
| #define MC_CMD_GET_VERSION_V2_OUT_FPGA_EXTRA_OFST 204 |
| #define MC_CMD_GET_VERSION_V2_OUT_FPGA_EXTRA_LEN 16 |
| /* Board name / adapter model (as null-terminated US-ASCII string) */ |
| #define MC_CMD_GET_VERSION_V2_OUT_BOARD_NAME_OFST 220 |
| #define MC_CMD_GET_VERSION_V2_OUT_BOARD_NAME_LEN 16 |
| /* Board revision number */ |
| #define MC_CMD_GET_VERSION_V2_OUT_BOARD_REVISION_OFST 236 |
| #define MC_CMD_GET_VERSION_V2_OUT_BOARD_REVISION_LEN 4 |
| /* Board serial number (as null-terminated US-ASCII string) */ |
| #define MC_CMD_GET_VERSION_V2_OUT_BOARD_SERIAL_OFST 240 |
| #define MC_CMD_GET_VERSION_V2_OUT_BOARD_SERIAL_LEN 64 |
| |
| /* MC_CMD_GET_VERSION_V3_OUT msgresponse: Extended response providing version |
| * information for all adapter components. For Riverhead based designs, base MC |
| * firmware version fields refer to NMC firmware, while CMC firmware data is in |
| * dedicated CMC fields. Flags indicate which data is present in the response |
| * (depending on which components exist on a particular adapter) |
| */ |
| #define MC_CMD_GET_VERSION_V3_OUT_LEN 328 |
| /* MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0 */ |
| /* MC_CMD_GET_VERSION_OUT_FIRMWARE_LEN 4 */ |
| /* Enum values, see field(s): */ |
| /* MC_CMD_GET_VERSION_V0_OUT/MC_CMD_GET_VERSION_OUT_FIRMWARE */ |
| #define MC_CMD_GET_VERSION_V3_OUT_PCOL_OFST 4 |
| #define MC_CMD_GET_VERSION_V3_OUT_PCOL_LEN 4 |
| /* 128bit mask of functions supported by the current firmware */ |
| #define MC_CMD_GET_VERSION_V3_OUT_SUPPORTED_FUNCS_OFST 8 |
| #define MC_CMD_GET_VERSION_V3_OUT_SUPPORTED_FUNCS_LEN 16 |
| #define MC_CMD_GET_VERSION_V3_OUT_VERSION_OFST 24 |
| #define MC_CMD_GET_VERSION_V3_OUT_VERSION_LEN 8 |
| #define MC_CMD_GET_VERSION_V3_OUT_VERSION_LO_OFST 24 |
| #define MC_CMD_GET_VERSION_V3_OUT_VERSION_LO_LEN 4 |
| #define MC_CMD_GET_VERSION_V3_OUT_VERSION_LO_LBN 192 |
| #define MC_CMD_GET_VERSION_V3_OUT_VERSION_LO_WIDTH 32 |
| #define MC_CMD_GET_VERSION_V3_OUT_VERSION_HI_OFST 28 |
| #define MC_CMD_GET_VERSION_V3_OUT_VERSION_HI_LEN 4 |
| #define MC_CMD_GET_VERSION_V3_OUT_VERSION_HI_LBN 224 |
| #define MC_CMD_GET_VERSION_V3_OUT_VERSION_HI_WIDTH 32 |
| /* extra info */ |
| #define MC_CMD_GET_VERSION_V3_OUT_EXTRA_OFST 32 |
| #define MC_CMD_GET_VERSION_V3_OUT_EXTRA_LEN 16 |
| /* Flags indicating which extended fields are valid */ |
| #define MC_CMD_GET_VERSION_V3_OUT_FLAGS_OFST 48 |
| #define MC_CMD_GET_VERSION_V3_OUT_FLAGS_LEN 4 |
| #define MC_CMD_GET_VERSION_V3_OUT_MCFW_EXT_INFO_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V3_OUT_MCFW_EXT_INFO_PRESENT_LBN 0 |
| #define MC_CMD_GET_VERSION_V3_OUT_MCFW_EXT_INFO_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_EXT_INFO_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_EXT_INFO_PRESENT_LBN 1 |
| #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_EXT_INFO_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V3_OUT_CMC_EXT_INFO_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V3_OUT_CMC_EXT_INFO_PRESENT_LBN 2 |
| #define MC_CMD_GET_VERSION_V3_OUT_CMC_EXT_INFO_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V3_OUT_FPGA_EXT_INFO_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V3_OUT_FPGA_EXT_INFO_PRESENT_LBN 3 |
| #define MC_CMD_GET_VERSION_V3_OUT_FPGA_EXT_INFO_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V3_OUT_BOARD_EXT_INFO_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V3_OUT_BOARD_EXT_INFO_PRESENT_LBN 4 |
| #define MC_CMD_GET_VERSION_V3_OUT_BOARD_EXT_INFO_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V3_OUT_DATAPATH_HW_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V3_OUT_DATAPATH_HW_VERSION_PRESENT_LBN 5 |
| #define MC_CMD_GET_VERSION_V3_OUT_DATAPATH_HW_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V3_OUT_DATAPATH_FW_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V3_OUT_DATAPATH_FW_VERSION_PRESENT_LBN 6 |
| #define MC_CMD_GET_VERSION_V3_OUT_DATAPATH_FW_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V3_OUT_SOC_BOOT_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V3_OUT_SOC_BOOT_VERSION_PRESENT_LBN 7 |
| #define MC_CMD_GET_VERSION_V3_OUT_SOC_BOOT_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V3_OUT_SOC_UBOOT_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V3_OUT_SOC_UBOOT_VERSION_PRESENT_LBN 8 |
| #define MC_CMD_GET_VERSION_V3_OUT_SOC_UBOOT_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V3_OUT_SOC_MAIN_ROOTFS_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V3_OUT_SOC_MAIN_ROOTFS_VERSION_PRESENT_LBN 9 |
| #define MC_CMD_GET_VERSION_V3_OUT_SOC_MAIN_ROOTFS_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V3_OUT_SOC_RECOVERY_BUILDROOT_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V3_OUT_SOC_RECOVERY_BUILDROOT_VERSION_PRESENT_LBN 10 |
| #define MC_CMD_GET_VERSION_V3_OUT_SOC_RECOVERY_BUILDROOT_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_VERSION_PRESENT_LBN 11 |
| #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V3_OUT_BOARD_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V3_OUT_BOARD_VERSION_PRESENT_LBN 12 |
| #define MC_CMD_GET_VERSION_V3_OUT_BOARD_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V3_OUT_BUNDLE_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V3_OUT_BUNDLE_VERSION_PRESENT_LBN 13 |
| #define MC_CMD_GET_VERSION_V3_OUT_BUNDLE_VERSION_PRESENT_WIDTH 1 |
| /* MC firmware unique build ID (as binary SHA-1 value) */ |
| #define MC_CMD_GET_VERSION_V3_OUT_MCFW_BUILD_ID_OFST 52 |
| #define MC_CMD_GET_VERSION_V3_OUT_MCFW_BUILD_ID_LEN 20 |
| /* MC firmware security level */ |
| #define MC_CMD_GET_VERSION_V3_OUT_MCFW_SECURITY_LEVEL_OFST 72 |
| #define MC_CMD_GET_VERSION_V3_OUT_MCFW_SECURITY_LEVEL_LEN 4 |
| /* MC firmware build name (as null-terminated US-ASCII string) */ |
| #define MC_CMD_GET_VERSION_V3_OUT_MCFW_BUILD_NAME_OFST 76 |
| #define MC_CMD_GET_VERSION_V3_OUT_MCFW_BUILD_NAME_LEN 64 |
| /* The SUC firmware version as four numbers - a.b.c.d */ |
| #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_VERSION_OFST 140 |
| #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_VERSION_LEN 4 |
| #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_VERSION_NUM 4 |
| /* SUC firmware build date (as 64-bit Unix timestamp) */ |
| #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_BUILD_DATE_OFST 156 |
| #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_BUILD_DATE_LEN 8 |
| #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_BUILD_DATE_LO_OFST 156 |
| #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_BUILD_DATE_LO_LEN 4 |
| #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_BUILD_DATE_LO_LBN 1248 |
| #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_BUILD_DATE_LO_WIDTH 32 |
| #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_BUILD_DATE_HI_OFST 160 |
| #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_BUILD_DATE_HI_LEN 4 |
| #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_BUILD_DATE_HI_LBN 1280 |
| #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_BUILD_DATE_HI_WIDTH 32 |
| /* The ID of the SUC chip. This is specific to the platform but typically |
| * indicates family, memory sizes etc. See SF-116728-SW for further details. |
| */ |
| #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_CHIP_ID_OFST 164 |
| #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_CHIP_ID_LEN 4 |
| /* The CMC firmware version as four numbers - a.b.c.d */ |
| #define MC_CMD_GET_VERSION_V3_OUT_CMCFW_VERSION_OFST 168 |
| #define MC_CMD_GET_VERSION_V3_OUT_CMCFW_VERSION_LEN 4 |
| #define MC_CMD_GET_VERSION_V3_OUT_CMCFW_VERSION_NUM 4 |
| /* CMC firmware build date (as 64-bit Unix timestamp) */ |
| #define MC_CMD_GET_VERSION_V3_OUT_CMCFW_BUILD_DATE_OFST 184 |
| #define MC_CMD_GET_VERSION_V3_OUT_CMCFW_BUILD_DATE_LEN 8 |
| #define MC_CMD_GET_VERSION_V3_OUT_CMCFW_BUILD_DATE_LO_OFST 184 |
| #define MC_CMD_GET_VERSION_V3_OUT_CMCFW_BUILD_DATE_LO_LEN 4 |
| #define MC_CMD_GET_VERSION_V3_OUT_CMCFW_BUILD_DATE_LO_LBN 1472 |
| #define MC_CMD_GET_VERSION_V3_OUT_CMCFW_BUILD_DATE_LO_WIDTH 32 |
| #define MC_CMD_GET_VERSION_V3_OUT_CMCFW_BUILD_DATE_HI_OFST 188 |
| #define MC_CMD_GET_VERSION_V3_OUT_CMCFW_BUILD_DATE_HI_LEN 4 |
| #define MC_CMD_GET_VERSION_V3_OUT_CMCFW_BUILD_DATE_HI_LBN 1504 |
| #define MC_CMD_GET_VERSION_V3_OUT_CMCFW_BUILD_DATE_HI_WIDTH 32 |
| /* FPGA version as three numbers. On Riverhead based systems this field uses |
| * the same encoding as hardware version ID registers (MC_FPGA_BUILD_HWRD_REG): |
| * FPGA_VERSION[0]: x => Image H{x} FPGA_VERSION[1]: Revision letter (0 => A, 1 |
| * => B, ...) FPGA_VERSION[2]: Sub-revision number |
| */ |
| #define MC_CMD_GET_VERSION_V3_OUT_FPGA_VERSION_OFST 192 |
| #define MC_CMD_GET_VERSION_V3_OUT_FPGA_VERSION_LEN 4 |
| #define MC_CMD_GET_VERSION_V3_OUT_FPGA_VERSION_NUM 3 |
| /* Extra FPGA revision information (as null-terminated US-ASCII string) */ |
| #define MC_CMD_GET_VERSION_V3_OUT_FPGA_EXTRA_OFST 204 |
| #define MC_CMD_GET_VERSION_V3_OUT_FPGA_EXTRA_LEN 16 |
| /* Board name / adapter model (as null-terminated US-ASCII string) */ |
| #define MC_CMD_GET_VERSION_V3_OUT_BOARD_NAME_OFST 220 |
| #define MC_CMD_GET_VERSION_V3_OUT_BOARD_NAME_LEN 16 |
| /* Board revision number */ |
| #define MC_CMD_GET_VERSION_V3_OUT_BOARD_REVISION_OFST 236 |
| #define MC_CMD_GET_VERSION_V3_OUT_BOARD_REVISION_LEN 4 |
| /* Board serial number (as null-terminated US-ASCII string) */ |
| #define MC_CMD_GET_VERSION_V3_OUT_BOARD_SERIAL_OFST 240 |
| #define MC_CMD_GET_VERSION_V3_OUT_BOARD_SERIAL_LEN 64 |
| /* The version of the datapath hardware design as three number - a.b.c */ |
| #define MC_CMD_GET_VERSION_V3_OUT_DATAPATH_HW_VERSION_OFST 304 |
| #define MC_CMD_GET_VERSION_V3_OUT_DATAPATH_HW_VERSION_LEN 4 |
| #define MC_CMD_GET_VERSION_V3_OUT_DATAPATH_HW_VERSION_NUM 3 |
| /* The version of the firmware library used to control the datapath as three |
| * number - a.b.c |
| */ |
| #define MC_CMD_GET_VERSION_V3_OUT_DATAPATH_FW_VERSION_OFST 316 |
| #define MC_CMD_GET_VERSION_V3_OUT_DATAPATH_FW_VERSION_LEN 4 |
| #define MC_CMD_GET_VERSION_V3_OUT_DATAPATH_FW_VERSION_NUM 3 |
| |
| /* MC_CMD_GET_VERSION_V4_OUT msgresponse: Extended response providing SoC |
| * version information |
| */ |
| #define MC_CMD_GET_VERSION_V4_OUT_LEN 392 |
| /* MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0 */ |
| /* MC_CMD_GET_VERSION_OUT_FIRMWARE_LEN 4 */ |
| /* Enum values, see field(s): */ |
| /* MC_CMD_GET_VERSION_V0_OUT/MC_CMD_GET_VERSION_OUT_FIRMWARE */ |
| #define MC_CMD_GET_VERSION_V4_OUT_PCOL_OFST 4 |
| #define MC_CMD_GET_VERSION_V4_OUT_PCOL_LEN 4 |
| /* 128bit mask of functions supported by the current firmware */ |
| #define MC_CMD_GET_VERSION_V4_OUT_SUPPORTED_FUNCS_OFST 8 |
| #define MC_CMD_GET_VERSION_V4_OUT_SUPPORTED_FUNCS_LEN 16 |
| #define MC_CMD_GET_VERSION_V4_OUT_VERSION_OFST 24 |
| #define MC_CMD_GET_VERSION_V4_OUT_VERSION_LEN 8 |
| #define MC_CMD_GET_VERSION_V4_OUT_VERSION_LO_OFST 24 |
| #define MC_CMD_GET_VERSION_V4_OUT_VERSION_LO_LEN 4 |
| #define MC_CMD_GET_VERSION_V4_OUT_VERSION_LO_LBN 192 |
| #define MC_CMD_GET_VERSION_V4_OUT_VERSION_LO_WIDTH 32 |
| #define MC_CMD_GET_VERSION_V4_OUT_VERSION_HI_OFST 28 |
| #define MC_CMD_GET_VERSION_V4_OUT_VERSION_HI_LEN 4 |
| #define MC_CMD_GET_VERSION_V4_OUT_VERSION_HI_LBN 224 |
| #define MC_CMD_GET_VERSION_V4_OUT_VERSION_HI_WIDTH 32 |
| /* extra info */ |
| #define MC_CMD_GET_VERSION_V4_OUT_EXTRA_OFST 32 |
| #define MC_CMD_GET_VERSION_V4_OUT_EXTRA_LEN 16 |
| /* Flags indicating which extended fields are valid */ |
| #define MC_CMD_GET_VERSION_V4_OUT_FLAGS_OFST 48 |
| #define MC_CMD_GET_VERSION_V4_OUT_FLAGS_LEN 4 |
| #define MC_CMD_GET_VERSION_V4_OUT_MCFW_EXT_INFO_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V4_OUT_MCFW_EXT_INFO_PRESENT_LBN 0 |
| #define MC_CMD_GET_VERSION_V4_OUT_MCFW_EXT_INFO_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_EXT_INFO_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_EXT_INFO_PRESENT_LBN 1 |
| #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_EXT_INFO_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V4_OUT_CMC_EXT_INFO_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V4_OUT_CMC_EXT_INFO_PRESENT_LBN 2 |
| #define MC_CMD_GET_VERSION_V4_OUT_CMC_EXT_INFO_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V4_OUT_FPGA_EXT_INFO_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V4_OUT_FPGA_EXT_INFO_PRESENT_LBN 3 |
| #define MC_CMD_GET_VERSION_V4_OUT_FPGA_EXT_INFO_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V4_OUT_BOARD_EXT_INFO_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V4_OUT_BOARD_EXT_INFO_PRESENT_LBN 4 |
| #define MC_CMD_GET_VERSION_V4_OUT_BOARD_EXT_INFO_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V4_OUT_DATAPATH_HW_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V4_OUT_DATAPATH_HW_VERSION_PRESENT_LBN 5 |
| #define MC_CMD_GET_VERSION_V4_OUT_DATAPATH_HW_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V4_OUT_DATAPATH_FW_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V4_OUT_DATAPATH_FW_VERSION_PRESENT_LBN 6 |
| #define MC_CMD_GET_VERSION_V4_OUT_DATAPATH_FW_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V4_OUT_SOC_BOOT_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V4_OUT_SOC_BOOT_VERSION_PRESENT_LBN 7 |
| #define MC_CMD_GET_VERSION_V4_OUT_SOC_BOOT_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V4_OUT_SOC_UBOOT_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V4_OUT_SOC_UBOOT_VERSION_PRESENT_LBN 8 |
| #define MC_CMD_GET_VERSION_V4_OUT_SOC_UBOOT_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V4_OUT_SOC_MAIN_ROOTFS_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V4_OUT_SOC_MAIN_ROOTFS_VERSION_PRESENT_LBN 9 |
| #define MC_CMD_GET_VERSION_V4_OUT_SOC_MAIN_ROOTFS_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V4_OUT_SOC_RECOVERY_BUILDROOT_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V4_OUT_SOC_RECOVERY_BUILDROOT_VERSION_PRESENT_LBN 10 |
| #define MC_CMD_GET_VERSION_V4_OUT_SOC_RECOVERY_BUILDROOT_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_VERSION_PRESENT_LBN 11 |
| #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V4_OUT_BOARD_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V4_OUT_BOARD_VERSION_PRESENT_LBN 12 |
| #define MC_CMD_GET_VERSION_V4_OUT_BOARD_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V4_OUT_BUNDLE_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V4_OUT_BUNDLE_VERSION_PRESENT_LBN 13 |
| #define MC_CMD_GET_VERSION_V4_OUT_BUNDLE_VERSION_PRESENT_WIDTH 1 |
| /* MC firmware unique build ID (as binary SHA-1 value) */ |
| #define MC_CMD_GET_VERSION_V4_OUT_MCFW_BUILD_ID_OFST 52 |
| #define MC_CMD_GET_VERSION_V4_OUT_MCFW_BUILD_ID_LEN 20 |
| /* MC firmware security level */ |
| #define MC_CMD_GET_VERSION_V4_OUT_MCFW_SECURITY_LEVEL_OFST 72 |
| #define MC_CMD_GET_VERSION_V4_OUT_MCFW_SECURITY_LEVEL_LEN 4 |
| /* MC firmware build name (as null-terminated US-ASCII string) */ |
| #define MC_CMD_GET_VERSION_V4_OUT_MCFW_BUILD_NAME_OFST 76 |
| #define MC_CMD_GET_VERSION_V4_OUT_MCFW_BUILD_NAME_LEN 64 |
| /* The SUC firmware version as four numbers - a.b.c.d */ |
| #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_VERSION_OFST 140 |
| #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_VERSION_LEN 4 |
| #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_VERSION_NUM 4 |
| /* SUC firmware build date (as 64-bit Unix timestamp) */ |
| #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_BUILD_DATE_OFST 156 |
| #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_BUILD_DATE_LEN 8 |
| #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_BUILD_DATE_LO_OFST 156 |
| #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_BUILD_DATE_LO_LEN 4 |
| #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_BUILD_DATE_LO_LBN 1248 |
| #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_BUILD_DATE_LO_WIDTH 32 |
| #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_BUILD_DATE_HI_OFST 160 |
| #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_BUILD_DATE_HI_LEN 4 |
| #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_BUILD_DATE_HI_LBN 1280 |
| #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_BUILD_DATE_HI_WIDTH 32 |
| /* The ID of the SUC chip. This is specific to the platform but typically |
| * indicates family, memory sizes etc. See SF-116728-SW for further details. |
| */ |
| #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_CHIP_ID_OFST 164 |
| #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_CHIP_ID_LEN 4 |
| /* The CMC firmware version as four numbers - a.b.c.d */ |
| #define MC_CMD_GET_VERSION_V4_OUT_CMCFW_VERSION_OFST 168 |
| #define MC_CMD_GET_VERSION_V4_OUT_CMCFW_VERSION_LEN 4 |
| #define MC_CMD_GET_VERSION_V4_OUT_CMCFW_VERSION_NUM 4 |
| /* CMC firmware build date (as 64-bit Unix timestamp) */ |
| #define MC_CMD_GET_VERSION_V4_OUT_CMCFW_BUILD_DATE_OFST 184 |
| #define MC_CMD_GET_VERSION_V4_OUT_CMCFW_BUILD_DATE_LEN 8 |
| #define MC_CMD_GET_VERSION_V4_OUT_CMCFW_BUILD_DATE_LO_OFST 184 |
| #define MC_CMD_GET_VERSION_V4_OUT_CMCFW_BUILD_DATE_LO_LEN 4 |
| #define MC_CMD_GET_VERSION_V4_OUT_CMCFW_BUILD_DATE_LO_LBN 1472 |
| #define MC_CMD_GET_VERSION_V4_OUT_CMCFW_BUILD_DATE_LO_WIDTH 32 |
| #define MC_CMD_GET_VERSION_V4_OUT_CMCFW_BUILD_DATE_HI_OFST 188 |
| #define MC_CMD_GET_VERSION_V4_OUT_CMCFW_BUILD_DATE_HI_LEN 4 |
| #define MC_CMD_GET_VERSION_V4_OUT_CMCFW_BUILD_DATE_HI_LBN 1504 |
| #define MC_CMD_GET_VERSION_V4_OUT_CMCFW_BUILD_DATE_HI_WIDTH 32 |
| /* FPGA version as three numbers. On Riverhead based systems this field uses |
| * the same encoding as hardware version ID registers (MC_FPGA_BUILD_HWRD_REG): |
| * FPGA_VERSION[0]: x => Image H{x} FPGA_VERSION[1]: Revision letter (0 => A, 1 |
| * => B, ...) FPGA_VERSION[2]: Sub-revision number |
| */ |
| #define MC_CMD_GET_VERSION_V4_OUT_FPGA_VERSION_OFST 192 |
| #define MC_CMD_GET_VERSION_V4_OUT_FPGA_VERSION_LEN 4 |
| #define MC_CMD_GET_VERSION_V4_OUT_FPGA_VERSION_NUM 3 |
| /* Extra FPGA revision information (as null-terminated US-ASCII string) */ |
| #define MC_CMD_GET_VERSION_V4_OUT_FPGA_EXTRA_OFST 204 |
| #define MC_CMD_GET_VERSION_V4_OUT_FPGA_EXTRA_LEN 16 |
| /* Board name / adapter model (as null-terminated US-ASCII string) */ |
| #define MC_CMD_GET_VERSION_V4_OUT_BOARD_NAME_OFST 220 |
| #define MC_CMD_GET_VERSION_V4_OUT_BOARD_NAME_LEN 16 |
| /* Board revision number */ |
| #define MC_CMD_GET_VERSION_V4_OUT_BOARD_REVISION_OFST 236 |
| #define MC_CMD_GET_VERSION_V4_OUT_BOARD_REVISION_LEN 4 |
| /* Board serial number (as null-terminated US-ASCII string) */ |
| #define MC_CMD_GET_VERSION_V4_OUT_BOARD_SERIAL_OFST 240 |
| #define MC_CMD_GET_VERSION_V4_OUT_BOARD_SERIAL_LEN 64 |
| /* The version of the datapath hardware design as three number - a.b.c */ |
| #define MC_CMD_GET_VERSION_V4_OUT_DATAPATH_HW_VERSION_OFST 304 |
| #define MC_CMD_GET_VERSION_V4_OUT_DATAPATH_HW_VERSION_LEN 4 |
| #define MC_CMD_GET_VERSION_V4_OUT_DATAPATH_HW_VERSION_NUM 3 |
| /* The version of the firmware library used to control the datapath as three |
| * number - a.b.c |
| */ |
| #define MC_CMD_GET_VERSION_V4_OUT_DATAPATH_FW_VERSION_OFST 316 |
| #define MC_CMD_GET_VERSION_V4_OUT_DATAPATH_FW_VERSION_LEN 4 |
| #define MC_CMD_GET_VERSION_V4_OUT_DATAPATH_FW_VERSION_NUM 3 |
| /* The SOC boot version as four numbers - a.b.c.d */ |
| #define MC_CMD_GET_VERSION_V4_OUT_SOC_BOOT_VERSION_OFST 328 |
| #define MC_CMD_GET_VERSION_V4_OUT_SOC_BOOT_VERSION_LEN 4 |
| #define MC_CMD_GET_VERSION_V4_OUT_SOC_BOOT_VERSION_NUM 4 |
| /* The SOC uboot version as four numbers - a.b.c.d */ |
| #define MC_CMD_GET_VERSION_V4_OUT_SOC_UBOOT_VERSION_OFST 344 |
| #define MC_CMD_GET_VERSION_V4_OUT_SOC_UBOOT_VERSION_LEN 4 |
| #define MC_CMD_GET_VERSION_V4_OUT_SOC_UBOOT_VERSION_NUM 4 |
| /* The SOC main rootfs version as four numbers - a.b.c.d */ |
| #define MC_CMD_GET_VERSION_V4_OUT_SOC_MAIN_ROOTFS_VERSION_OFST 360 |
| #define MC_CMD_GET_VERSION_V4_OUT_SOC_MAIN_ROOTFS_VERSION_LEN 4 |
| #define MC_CMD_GET_VERSION_V4_OUT_SOC_MAIN_ROOTFS_VERSION_NUM 4 |
| /* The SOC recovery buildroot version as four numbers - a.b.c.d */ |
| #define MC_CMD_GET_VERSION_V4_OUT_SOC_RECOVERY_BUILDROOT_VERSION_OFST 376 |
| #define MC_CMD_GET_VERSION_V4_OUT_SOC_RECOVERY_BUILDROOT_VERSION_LEN 4 |
| #define MC_CMD_GET_VERSION_V4_OUT_SOC_RECOVERY_BUILDROOT_VERSION_NUM 4 |
| |
| /* MC_CMD_GET_VERSION_V5_OUT msgresponse: Extended response providing bundle |
| * and board version information |
| */ |
| #define MC_CMD_GET_VERSION_V5_OUT_LEN 424 |
| /* MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0 */ |
| /* MC_CMD_GET_VERSION_OUT_FIRMWARE_LEN 4 */ |
| /* Enum values, see field(s): */ |
| /* MC_CMD_GET_VERSION_V0_OUT/MC_CMD_GET_VERSION_OUT_FIRMWARE */ |
| #define MC_CMD_GET_VERSION_V5_OUT_PCOL_OFST 4 |
| #define MC_CMD_GET_VERSION_V5_OUT_PCOL_LEN 4 |
| /* 128bit mask of functions supported by the current firmware */ |
| #define MC_CMD_GET_VERSION_V5_OUT_SUPPORTED_FUNCS_OFST 8 |
| #define MC_CMD_GET_VERSION_V5_OUT_SUPPORTED_FUNCS_LEN 16 |
| #define MC_CMD_GET_VERSION_V5_OUT_VERSION_OFST 24 |
| #define MC_CMD_GET_VERSION_V5_OUT_VERSION_LEN 8 |
| #define MC_CMD_GET_VERSION_V5_OUT_VERSION_LO_OFST 24 |
| #define MC_CMD_GET_VERSION_V5_OUT_VERSION_LO_LEN 4 |
| #define MC_CMD_GET_VERSION_V5_OUT_VERSION_LO_LBN 192 |
| #define MC_CMD_GET_VERSION_V5_OUT_VERSION_LO_WIDTH 32 |
| #define MC_CMD_GET_VERSION_V5_OUT_VERSION_HI_OFST 28 |
| #define MC_CMD_GET_VERSION_V5_OUT_VERSION_HI_LEN 4 |
| #define MC_CMD_GET_VERSION_V5_OUT_VERSION_HI_LBN 224 |
| #define MC_CMD_GET_VERSION_V5_OUT_VERSION_HI_WIDTH 32 |
| /* extra info */ |
| #define MC_CMD_GET_VERSION_V5_OUT_EXTRA_OFST 32 |
| #define MC_CMD_GET_VERSION_V5_OUT_EXTRA_LEN 16 |
| /* Flags indicating which extended fields are valid */ |
| #define MC_CMD_GET_VERSION_V5_OUT_FLAGS_OFST 48 |
| #define MC_CMD_GET_VERSION_V5_OUT_FLAGS_LEN 4 |
| #define MC_CMD_GET_VERSION_V5_OUT_MCFW_EXT_INFO_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V5_OUT_MCFW_EXT_INFO_PRESENT_LBN 0 |
| #define MC_CMD_GET_VERSION_V5_OUT_MCFW_EXT_INFO_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_EXT_INFO_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_EXT_INFO_PRESENT_LBN 1 |
| #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_EXT_INFO_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V5_OUT_CMC_EXT_INFO_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V5_OUT_CMC_EXT_INFO_PRESENT_LBN 2 |
| #define MC_CMD_GET_VERSION_V5_OUT_CMC_EXT_INFO_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V5_OUT_FPGA_EXT_INFO_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V5_OUT_FPGA_EXT_INFO_PRESENT_LBN 3 |
| #define MC_CMD_GET_VERSION_V5_OUT_FPGA_EXT_INFO_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V5_OUT_BOARD_EXT_INFO_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V5_OUT_BOARD_EXT_INFO_PRESENT_LBN 4 |
| #define MC_CMD_GET_VERSION_V5_OUT_BOARD_EXT_INFO_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V5_OUT_DATAPATH_HW_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V5_OUT_DATAPATH_HW_VERSION_PRESENT_LBN 5 |
| #define MC_CMD_GET_VERSION_V5_OUT_DATAPATH_HW_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V5_OUT_DATAPATH_FW_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V5_OUT_DATAPATH_FW_VERSION_PRESENT_LBN 6 |
| #define MC_CMD_GET_VERSION_V5_OUT_DATAPATH_FW_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V5_OUT_SOC_BOOT_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V5_OUT_SOC_BOOT_VERSION_PRESENT_LBN 7 |
| #define MC_CMD_GET_VERSION_V5_OUT_SOC_BOOT_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V5_OUT_SOC_UBOOT_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V5_OUT_SOC_UBOOT_VERSION_PRESENT_LBN 8 |
| #define MC_CMD_GET_VERSION_V5_OUT_SOC_UBOOT_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V5_OUT_SOC_MAIN_ROOTFS_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V5_OUT_SOC_MAIN_ROOTFS_VERSION_PRESENT_LBN 9 |
| #define MC_CMD_GET_VERSION_V5_OUT_SOC_MAIN_ROOTFS_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V5_OUT_SOC_RECOVERY_BUILDROOT_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V5_OUT_SOC_RECOVERY_BUILDROOT_VERSION_PRESENT_LBN 10 |
| #define MC_CMD_GET_VERSION_V5_OUT_SOC_RECOVERY_BUILDROOT_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_VERSION_PRESENT_LBN 11 |
| #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V5_OUT_BOARD_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V5_OUT_BOARD_VERSION_PRESENT_LBN 12 |
| #define MC_CMD_GET_VERSION_V5_OUT_BOARD_VERSION_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_VERSION_V5_OUT_BUNDLE_VERSION_PRESENT_OFST 48 |
| #define MC_CMD_GET_VERSION_V5_OUT_BUNDLE_VERSION_PRESENT_LBN 13 |
| #define MC_CMD_GET_VERSION_V5_OUT_BUNDLE_VERSION_PRESENT_WIDTH 1 |
| /* MC firmware unique build ID (as binary SHA-1 value) */ |
| #define MC_CMD_GET_VERSION_V5_OUT_MCFW_BUILD_ID_OFST 52 |
| #define MC_CMD_GET_VERSION_V5_OUT_MCFW_BUILD_ID_LEN 20 |
| /* MC firmware security level */ |
| #define MC_CMD_GET_VERSION_V5_OUT_MCFW_SECURITY_LEVEL_OFST 72 |
| #define MC_CMD_GET_VERSION_V5_OUT_MCFW_SECURITY_LEVEL_LEN 4 |
| /* MC firmware build name (as null-terminated US-ASCII string) */ |
| #define MC_CMD_GET_VERSION_V5_OUT_MCFW_BUILD_NAME_OFST 76 |
| #define MC_CMD_GET_VERSION_V5_OUT_MCFW_BUILD_NAME_LEN 64 |
| /* The SUC firmware version as four numbers - a.b.c.d */ |
| #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_VERSION_OFST 140 |
| #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_VERSION_LEN 4 |
| #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_VERSION_NUM 4 |
| /* SUC firmware build date (as 64-bit Unix timestamp) */ |
| #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_BUILD_DATE_OFST 156 |
| #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_BUILD_DATE_LEN 8 |
| #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_BUILD_DATE_LO_OFST 156 |
| #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_BUILD_DATE_LO_LEN 4 |
| #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_BUILD_DATE_LO_LBN 1248 |
| #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_BUILD_DATE_LO_WIDTH 32 |
| #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_BUILD_DATE_HI_OFST 160 |
| #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_BUILD_DATE_HI_LEN 4 |
| #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_BUILD_DATE_HI_LBN 1280 |
| #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_BUILD_DATE_HI_WIDTH 32 |
| /* The ID of the SUC chip. This is specific to the platform but typically |
| * indicates family, memory sizes etc. See SF-116728-SW for further details. |
| */ |
| #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_CHIP_ID_OFST 164 |
| #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_CHIP_ID_LEN 4 |
| /* The CMC firmware version as four numbers - a.b.c.d */ |
| #define MC_CMD_GET_VERSION_V5_OUT_CMCFW_VERSION_OFST 168 |
| #define MC_CMD_GET_VERSION_V5_OUT_CMCFW_VERSION_LEN 4 |
| #define MC_CMD_GET_VERSION_V5_OUT_CMCFW_VERSION_NUM 4 |
| /* CMC firmware build date (as 64-bit Unix timestamp) */ |
| #define MC_CMD_GET_VERSION_V5_OUT_CMCFW_BUILD_DATE_OFST 184 |
| #define MC_CMD_GET_VERSION_V5_OUT_CMCFW_BUILD_DATE_LEN 8 |
| #define MC_CMD_GET_VERSION_V5_OUT_CMCFW_BUILD_DATE_LO_OFST 184 |
| #define MC_CMD_GET_VERSION_V5_OUT_CMCFW_BUILD_DATE_LO_LEN 4 |
| #define MC_CMD_GET_VERSION_V5_OUT_CMCFW_BUILD_DATE_LO_LBN 1472 |
| #define MC_CMD_GET_VERSION_V5_OUT_CMCFW_BUILD_DATE_LO_WIDTH 32 |
| #define MC_CMD_GET_VERSION_V5_OUT_CMCFW_BUILD_DATE_HI_OFST 188 |
| #define MC_CMD_GET_VERSION_V5_OUT_CMCFW_BUILD_DATE_HI_LEN 4 |
| #define MC_CMD_GET_VERSION_V5_OUT_CMCFW_BUILD_DATE_HI_LBN 1504 |
| #define MC_CMD_GET_VERSION_V5_OUT_CMCFW_BUILD_DATE_HI_WIDTH 32 |
| /* FPGA version as three numbers. On Riverhead based systems this field uses |
| * the same encoding as hardware version ID registers (MC_FPGA_BUILD_HWRD_REG): |
| * FPGA_VERSION[0]: x => Image H{x} FPGA_VERSION[1]: Revision letter (0 => A, 1 |
| * => B, ...) FPGA_VERSION[2]: Sub-revision number |
| */ |
| #define MC_CMD_GET_VERSION_V5_OUT_FPGA_VERSION_OFST 192 |
| #define MC_CMD_GET_VERSION_V5_OUT_FPGA_VERSION_LEN 4 |
| #define MC_CMD_GET_VERSION_V5_OUT_FPGA_VERSION_NUM 3 |
| /* Extra FPGA revision information (as null-terminated US-ASCII string) */ |
| #define MC_CMD_GET_VERSION_V5_OUT_FPGA_EXTRA_OFST 204 |
| #define MC_CMD_GET_VERSION_V5_OUT_FPGA_EXTRA_LEN 16 |
| /* Board name / adapter model (as null-terminated US-ASCII string) */ |
| #define MC_CMD_GET_VERSION_V5_OUT_BOARD_NAME_OFST 220 |
| #define MC_CMD_GET_VERSION_V5_OUT_BOARD_NAME_LEN 16 |
| /* Board revision number */ |
| #define MC_CMD_GET_VERSION_V5_OUT_BOARD_REVISION_OFST 236 |
| #define MC_CMD_GET_VERSION_V5_OUT_BOARD_REVISION_LEN 4 |
| /* Board serial number (as null-terminated US-ASCII string) */ |
| #define MC_CMD_GET_VERSION_V5_OUT_BOARD_SERIAL_OFST 240 |
| #define MC_CMD_GET_VERSION_V5_OUT_BOARD_SERIAL_LEN 64 |
| /* The version of the datapath hardware design as three number - a.b.c */ |
| #define MC_CMD_GET_VERSION_V5_OUT_DATAPATH_HW_VERSION_OFST 304 |
| #define MC_CMD_GET_VERSION_V5_OUT_DATAPATH_HW_VERSION_LEN 4 |
| #define MC_CMD_GET_VERSION_V5_OUT_DATAPATH_HW_VERSION_NUM 3 |
| /* The version of the firmware library used to control the datapath as three |
| * number - a.b.c |
| */ |
| #define MC_CMD_GET_VERSION_V5_OUT_DATAPATH_FW_VERSION_OFST 316 |
| #define MC_CMD_GET_VERSION_V5_OUT_DATAPATH_FW_VERSION_LEN 4 |
| #define MC_CMD_GET_VERSION_V5_OUT_DATAPATH_FW_VERSION_NUM 3 |
| /* The SOC boot version as four numbers - a.b.c.d */ |
| #define MC_CMD_GET_VERSION_V5_OUT_SOC_BOOT_VERSION_OFST 328 |
| #define MC_CMD_GET_VERSION_V5_OUT_SOC_BOOT_VERSION_LEN 4 |
| #define MC_CMD_GET_VERSION_V5_OUT_SOC_BOOT_VERSION_NUM 4 |
| /* The SOC uboot version as four numbers - a.b.c.d */ |
| #define MC_CMD_GET_VERSION_V5_OUT_SOC_UBOOT_VERSION_OFST 344 |
| #define MC_CMD_GET_VERSION_V5_OUT_SOC_UBOOT_VERSION_LEN 4 |
| #define MC_CMD_GET_VERSION_V5_OUT_SOC_UBOOT_VERSION_NUM 4 |
| /* The SOC main rootfs version as four numbers - a.b.c.d */ |
| #define MC_CMD_GET_VERSION_V5_OUT_SOC_MAIN_ROOTFS_VERSION_OFST 360 |
| #define MC_CMD_GET_VERSION_V5_OUT_SOC_MAIN_ROOTFS_VERSION_LEN 4 |
| #define MC_CMD_GET_VERSION_V5_OUT_SOC_MAIN_ROOTFS_VERSION_NUM 4 |
| /* The SOC recovery buildroot version as four numbers - a.b.c.d */ |
| #define MC_CMD_GET_VERSION_V5_OUT_SOC_RECOVERY_BUILDROOT_VERSION_OFST 376 |
| #define MC_CMD_GET_VERSION_V5_OUT_SOC_RECOVERY_BUILDROOT_VERSION_LEN 4 |
| #define MC_CMD_GET_VERSION_V5_OUT_SOC_RECOVERY_BUILDROOT_VERSION_NUM 4 |
| /* Board version as four numbers - a.b.c.d. BOARD_VERSION[0] duplicates the |
| * BOARD_REVISION field |
| */ |
| #define MC_CMD_GET_VERSION_V5_OUT_BOARD_VERSION_OFST 392 |
| #define MC_CMD_GET_VERSION_V5_OUT_BOARD_VERSION_LEN 4 |
| #define MC_CMD_GET_VERSION_V5_OUT_BOARD_VERSION_NUM 4 |
| /* Bundle version as four numbers - a.b.c.d */ |
| #define MC_CMD_GET_VERSION_V5_OUT_BUNDLE_VERSION_OFST 408 |
| #define MC_CMD_GET_VERSION_V5_OUT_BUNDLE_VERSION_LEN 4 |
| #define MC_CMD_GET_VERSION_V5_OUT_BUNDLE_VERSION_NUM 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_PTP |
| * Perform PTP operation |
| */ |
| #define MC_CMD_PTP 0xb |
| #undef MC_CMD_0xb_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xb_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_PTP_IN msgrequest */ |
| #define MC_CMD_PTP_IN_LEN 1 |
| /* PTP operation code */ |
| #define MC_CMD_PTP_IN_OP_OFST 0 |
| #define MC_CMD_PTP_IN_OP_LEN 1 |
| /* enum: Enable PTP packet timestamping operation. */ |
| #define MC_CMD_PTP_OP_ENABLE 0x1 |
| /* enum: Disable PTP packet timestamping operation. */ |
| #define MC_CMD_PTP_OP_DISABLE 0x2 |
| /* enum: Send a PTP packet. This operation is used on Siena and Huntington. |
| * From Medford onwards it is not supported: on those platforms PTP transmit |
| * timestamping is done using the fast path. |
| */ |
| #define MC_CMD_PTP_OP_TRANSMIT 0x3 |
| /* enum: Read the current NIC time. */ |
| #define MC_CMD_PTP_OP_READ_NIC_TIME 0x4 |
| /* enum: Get the current PTP status. Note that the clock frequency returned (in |
| * Hz) is rounded to the nearest MHz (e.g. 666000000 for 666666666). |
| */ |
| #define MC_CMD_PTP_OP_STATUS 0x5 |
| /* enum: Adjust the PTP NIC's time. */ |
| #define MC_CMD_PTP_OP_ADJUST 0x6 |
| /* enum: Synchronize host and NIC time. */ |
| #define MC_CMD_PTP_OP_SYNCHRONIZE 0x7 |
| /* enum: Basic manufacturing tests. Siena PTP adapters only. */ |
| #define MC_CMD_PTP_OP_MANFTEST_BASIC 0x8 |
| /* enum: Packet based manufacturing tests. Siena PTP adapters only. */ |
| #define MC_CMD_PTP_OP_MANFTEST_PACKET 0x9 |
| /* enum: Reset some of the PTP related statistics */ |
| #define MC_CMD_PTP_OP_RESET_STATS 0xa |
| /* enum: Debug operations to MC. */ |
| #define MC_CMD_PTP_OP_DEBUG 0xb |
| /* enum: Read an FPGA register. Siena PTP adapters only. */ |
| #define MC_CMD_PTP_OP_FPGAREAD 0xc |
| /* enum: Write an FPGA register. Siena PTP adapters only. */ |
| #define MC_CMD_PTP_OP_FPGAWRITE 0xd |
| /* enum: Apply an offset to the NIC clock */ |
| #define MC_CMD_PTP_OP_CLOCK_OFFSET_ADJUST 0xe |
| /* enum: Change the frequency correction applied to the NIC clock */ |
| #define MC_CMD_PTP_OP_CLOCK_FREQ_ADJUST 0xf |
| /* enum: Set the MC packet filter VLAN tags for received PTP packets. |
| * Deprecated for Huntington onwards. |
| */ |
| #define MC_CMD_PTP_OP_RX_SET_VLAN_FILTER 0x10 |
| /* enum: Set the MC packet filter UUID for received PTP packets. Deprecated for |
| * Huntington onwards. |
| */ |
| #define MC_CMD_PTP_OP_RX_SET_UUID_FILTER 0x11 |
| /* enum: Set the MC packet filter Domain for received PTP packets. Deprecated |
| * for Huntington onwards. |
| */ |
| #define MC_CMD_PTP_OP_RX_SET_DOMAIN_FILTER 0x12 |
| /* enum: Set the clock source. Required for snapper tests on Huntington and |
| * Medford. Not implemented for Siena or Medford2. |
| */ |
| #define MC_CMD_PTP_OP_SET_CLK_SRC 0x13 |
| /* enum: Reset value of Timer Reg. Not implemented. */ |
| #define MC_CMD_PTP_OP_RST_CLK 0x14 |
| /* enum: Enable the forwarding of PPS events to the host */ |
| #define MC_CMD_PTP_OP_PPS_ENABLE 0x15 |
| /* enum: Get the time format used by this NIC for PTP operations */ |
| #define MC_CMD_PTP_OP_GET_TIME_FORMAT 0x16 |
| /* enum: Get the clock attributes. NOTE- extended version of |
| * MC_CMD_PTP_OP_GET_TIME_FORMAT |
| */ |
| #define MC_CMD_PTP_OP_GET_ATTRIBUTES 0x16 |
| /* enum: Get corrections that should be applied to the various different |
| * timestamps |
| */ |
| #define MC_CMD_PTP_OP_GET_TIMESTAMP_CORRECTIONS 0x17 |
| /* enum: Subscribe to receive periodic time events indicating the current NIC |
| * time |
| */ |
| #define MC_CMD_PTP_OP_TIME_EVENT_SUBSCRIBE 0x18 |
| /* enum: Unsubscribe to stop receiving time events */ |
| #define MC_CMD_PTP_OP_TIME_EVENT_UNSUBSCRIBE 0x19 |
| /* enum: PPS based manfacturing tests. Requires PPS output to be looped to PPS |
| * input on the same NIC. Siena PTP adapters only. |
| */ |
| #define MC_CMD_PTP_OP_MANFTEST_PPS 0x1a |
| /* enum: Set the PTP sync status. Status is used by firmware to report to event |
| * subscribers. |
| */ |
| #define MC_CMD_PTP_OP_SET_SYNC_STATUS 0x1b |
| /* enum: Above this for future use. */ |
| #define MC_CMD_PTP_OP_MAX 0x1c |
| |
| /* MC_CMD_PTP_IN_ENABLE msgrequest */ |
| #define MC_CMD_PTP_IN_ENABLE_LEN 16 |
| #define MC_CMD_PTP_IN_CMD_OFST 0 |
| #define MC_CMD_PTP_IN_CMD_LEN 4 |
| #define MC_CMD_PTP_IN_PERIPH_ID_OFST 4 |
| #define MC_CMD_PTP_IN_PERIPH_ID_LEN 4 |
| /* Not used, initialize to 0. Events are always sent to function relative queue |
| * 0. |
| */ |
| #define MC_CMD_PTP_IN_ENABLE_QUEUE_OFST 8 |
| #define MC_CMD_PTP_IN_ENABLE_QUEUE_LEN 4 |
| /* PTP timestamping mode. Not used from Huntington onwards. */ |
| #define MC_CMD_PTP_IN_ENABLE_MODE_OFST 12 |
| #define MC_CMD_PTP_IN_ENABLE_MODE_LEN 4 |
| /* enum: PTP, version 1 */ |
| #define MC_CMD_PTP_MODE_V1 0x0 |
| /* enum: PTP, version 1, with VLAN headers - deprecated */ |
| #define MC_CMD_PTP_MODE_V1_VLAN 0x1 |
| /* enum: PTP, version 2 */ |
| #define MC_CMD_PTP_MODE_V2 0x2 |
| /* enum: PTP, version 2, with VLAN headers - deprecated */ |
| #define MC_CMD_PTP_MODE_V2_VLAN 0x3 |
| /* enum: PTP, version 2, with improved UUID filtering */ |
| #define MC_CMD_PTP_MODE_V2_ENHANCED 0x4 |
| /* enum: FCoE (seconds and microseconds) */ |
| #define MC_CMD_PTP_MODE_FCOE 0x5 |
| |
| /* MC_CMD_PTP_IN_DISABLE msgrequest */ |
| #define MC_CMD_PTP_IN_DISABLE_LEN 8 |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| |
| /* MC_CMD_PTP_IN_TRANSMIT msgrequest */ |
| #define MC_CMD_PTP_IN_TRANSMIT_LENMIN 13 |
| #define MC_CMD_PTP_IN_TRANSMIT_LENMAX 252 |
| #define MC_CMD_PTP_IN_TRANSMIT_LENMAX_MCDI2 1020 |
| #define MC_CMD_PTP_IN_TRANSMIT_LEN(num) (12+1*(num)) |
| #define MC_CMD_PTP_IN_TRANSMIT_PACKET_NUM(len) (((len)-12)/1) |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| /* Transmit packet length */ |
| #define MC_CMD_PTP_IN_TRANSMIT_LENGTH_OFST 8 |
| #define MC_CMD_PTP_IN_TRANSMIT_LENGTH_LEN 4 |
| /* Transmit packet data */ |
| #define MC_CMD_PTP_IN_TRANSMIT_PACKET_OFST 12 |
| #define MC_CMD_PTP_IN_TRANSMIT_PACKET_LEN 1 |
| #define MC_CMD_PTP_IN_TRANSMIT_PACKET_MINNUM 1 |
| #define MC_CMD_PTP_IN_TRANSMIT_PACKET_MAXNUM 240 |
| #define MC_CMD_PTP_IN_TRANSMIT_PACKET_MAXNUM_MCDI2 1008 |
| |
| /* MC_CMD_PTP_IN_READ_NIC_TIME msgrequest */ |
| #define MC_CMD_PTP_IN_READ_NIC_TIME_LEN 8 |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| |
| /* MC_CMD_PTP_IN_READ_NIC_TIME_V2 msgrequest */ |
| #define MC_CMD_PTP_IN_READ_NIC_TIME_V2_LEN 8 |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| |
| /* MC_CMD_PTP_IN_STATUS msgrequest */ |
| #define MC_CMD_PTP_IN_STATUS_LEN 8 |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| |
| /* MC_CMD_PTP_IN_ADJUST msgrequest */ |
| #define MC_CMD_PTP_IN_ADJUST_LEN 24 |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| /* Frequency adjustment 40 bit fixed point ns */ |
| #define MC_CMD_PTP_IN_ADJUST_FREQ_OFST 8 |
| #define MC_CMD_PTP_IN_ADJUST_FREQ_LEN 8 |
| #define MC_CMD_PTP_IN_ADJUST_FREQ_LO_OFST 8 |
| #define MC_CMD_PTP_IN_ADJUST_FREQ_LO_LEN 4 |
| #define MC_CMD_PTP_IN_ADJUST_FREQ_LO_LBN 64 |
| #define MC_CMD_PTP_IN_ADJUST_FREQ_LO_WIDTH 32 |
| #define MC_CMD_PTP_IN_ADJUST_FREQ_HI_OFST 12 |
| #define MC_CMD_PTP_IN_ADJUST_FREQ_HI_LEN 4 |
| #define MC_CMD_PTP_IN_ADJUST_FREQ_HI_LBN 96 |
| #define MC_CMD_PTP_IN_ADJUST_FREQ_HI_WIDTH 32 |
| /* enum: Number of fractional bits in frequency adjustment */ |
| #define MC_CMD_PTP_IN_ADJUST_BITS 0x28 |
| /* enum: Number of fractional bits in frequency adjustment when FP44_FREQ_ADJ |
| * is indicated in the MC_CMD_PTP_OUT_GET_ATTRIBUTES command CAPABILITIES |
| * field. |
| */ |
| #define MC_CMD_PTP_IN_ADJUST_BITS_FP44 0x2c |
| /* Time adjustment in seconds */ |
| #define MC_CMD_PTP_IN_ADJUST_SECONDS_OFST 16 |
| #define MC_CMD_PTP_IN_ADJUST_SECONDS_LEN 4 |
| /* Time adjustment major value */ |
| #define MC_CMD_PTP_IN_ADJUST_MAJOR_OFST 16 |
| #define MC_CMD_PTP_IN_ADJUST_MAJOR_LEN 4 |
| /* Time adjustment in nanoseconds */ |
| #define MC_CMD_PTP_IN_ADJUST_NANOSECONDS_OFST 20 |
| #define MC_CMD_PTP_IN_ADJUST_NANOSECONDS_LEN 4 |
| /* Time adjustment minor value */ |
| #define MC_CMD_PTP_IN_ADJUST_MINOR_OFST 20 |
| #define MC_CMD_PTP_IN_ADJUST_MINOR_LEN 4 |
| |
| /* MC_CMD_PTP_IN_ADJUST_V2 msgrequest */ |
| #define MC_CMD_PTP_IN_ADJUST_V2_LEN 28 |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| /* Frequency adjustment 40 bit fixed point ns */ |
| #define MC_CMD_PTP_IN_ADJUST_V2_FREQ_OFST 8 |
| #define MC_CMD_PTP_IN_ADJUST_V2_FREQ_LEN 8 |
| #define MC_CMD_PTP_IN_ADJUST_V2_FREQ_LO_OFST 8 |
| #define MC_CMD_PTP_IN_ADJUST_V2_FREQ_LO_LEN 4 |
| #define MC_CMD_PTP_IN_ADJUST_V2_FREQ_LO_LBN 64 |
| #define MC_CMD_PTP_IN_ADJUST_V2_FREQ_LO_WIDTH 32 |
| #define MC_CMD_PTP_IN_ADJUST_V2_FREQ_HI_OFST 12 |
| #define MC_CMD_PTP_IN_ADJUST_V2_FREQ_HI_LEN 4 |
| #define MC_CMD_PTP_IN_ADJUST_V2_FREQ_HI_LBN 96 |
| #define MC_CMD_PTP_IN_ADJUST_V2_FREQ_HI_WIDTH 32 |
| /* enum: Number of fractional bits in frequency adjustment */ |
| /* MC_CMD_PTP_IN_ADJUST_BITS 0x28 */ |
| /* enum: Number of fractional bits in frequency adjustment when FP44_FREQ_ADJ |
| * is indicated in the MC_CMD_PTP_OUT_GET_ATTRIBUTES command CAPABILITIES |
| * field. |
| */ |
| /* MC_CMD_PTP_IN_ADJUST_BITS_FP44 0x2c */ |
| /* Time adjustment in seconds */ |
| #define MC_CMD_PTP_IN_ADJUST_V2_SECONDS_OFST 16 |
| #define MC_CMD_PTP_IN_ADJUST_V2_SECONDS_LEN 4 |
| /* Time adjustment major value */ |
| #define MC_CMD_PTP_IN_ADJUST_V2_MAJOR_OFST 16 |
| #define MC_CMD_PTP_IN_ADJUST_V2_MAJOR_LEN 4 |
| /* Time adjustment in nanoseconds */ |
| #define MC_CMD_PTP_IN_ADJUST_V2_NANOSECONDS_OFST 20 |
| #define MC_CMD_PTP_IN_ADJUST_V2_NANOSECONDS_LEN 4 |
| /* Time adjustment minor value */ |
| #define MC_CMD_PTP_IN_ADJUST_V2_MINOR_OFST 20 |
| #define MC_CMD_PTP_IN_ADJUST_V2_MINOR_LEN 4 |
| /* Upper 32bits of major time offset adjustment */ |
| #define MC_CMD_PTP_IN_ADJUST_V2_MAJOR_HI_OFST 24 |
| #define MC_CMD_PTP_IN_ADJUST_V2_MAJOR_HI_LEN 4 |
| |
| /* MC_CMD_PTP_IN_SYNCHRONIZE msgrequest */ |
| #define MC_CMD_PTP_IN_SYNCHRONIZE_LEN 20 |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| /* Number of time readings to capture */ |
| #define MC_CMD_PTP_IN_SYNCHRONIZE_NUMTIMESETS_OFST 8 |
| #define MC_CMD_PTP_IN_SYNCHRONIZE_NUMTIMESETS_LEN 4 |
| /* Host address in which to write "synchronization started" indication (64 |
| * bits) |
| */ |
| #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_OFST 12 |
| #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_LEN 8 |
| #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_LO_OFST 12 |
| #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_LO_LEN 4 |
| #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_LO_LBN 96 |
| #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_LO_WIDTH 32 |
| #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_HI_OFST 16 |
| #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_HI_LEN 4 |
| #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_HI_LBN 128 |
| #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_HI_WIDTH 32 |
| |
| /* MC_CMD_PTP_IN_MANFTEST_BASIC msgrequest */ |
| #define MC_CMD_PTP_IN_MANFTEST_BASIC_LEN 8 |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| |
| /* MC_CMD_PTP_IN_MANFTEST_PACKET msgrequest */ |
| #define MC_CMD_PTP_IN_MANFTEST_PACKET_LEN 12 |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| /* Enable or disable packet testing */ |
| #define MC_CMD_PTP_IN_MANFTEST_PACKET_TEST_ENABLE_OFST 8 |
| #define MC_CMD_PTP_IN_MANFTEST_PACKET_TEST_ENABLE_LEN 4 |
| |
| /* MC_CMD_PTP_IN_RESET_STATS msgrequest: Reset PTP statistics */ |
| #define MC_CMD_PTP_IN_RESET_STATS_LEN 8 |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| |
| /* MC_CMD_PTP_IN_DEBUG msgrequest */ |
| #define MC_CMD_PTP_IN_DEBUG_LEN 12 |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| /* Debug operations */ |
| #define MC_CMD_PTP_IN_DEBUG_DEBUG_PARAM_OFST 8 |
| #define MC_CMD_PTP_IN_DEBUG_DEBUG_PARAM_LEN 4 |
| |
| /* MC_CMD_PTP_IN_FPGAREAD msgrequest */ |
| #define MC_CMD_PTP_IN_FPGAREAD_LEN 16 |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| #define MC_CMD_PTP_IN_FPGAREAD_ADDR_OFST 8 |
| #define MC_CMD_PTP_IN_FPGAREAD_ADDR_LEN 4 |
| #define MC_CMD_PTP_IN_FPGAREAD_NUMBYTES_OFST 12 |
| #define MC_CMD_PTP_IN_FPGAREAD_NUMBYTES_LEN 4 |
| |
| /* MC_CMD_PTP_IN_FPGAWRITE msgrequest */ |
| #define MC_CMD_PTP_IN_FPGAWRITE_LENMIN 13 |
| #define MC_CMD_PTP_IN_FPGAWRITE_LENMAX 252 |
| #define MC_CMD_PTP_IN_FPGAWRITE_LENMAX_MCDI2 1020 |
| #define MC_CMD_PTP_IN_FPGAWRITE_LEN(num) (12+1*(num)) |
| #define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_NUM(len) (((len)-12)/1) |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| #define MC_CMD_PTP_IN_FPGAWRITE_ADDR_OFST 8 |
| #define MC_CMD_PTP_IN_FPGAWRITE_ADDR_LEN 4 |
| #define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_OFST 12 |
| #define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_LEN 1 |
| #define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_MINNUM 1 |
| #define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_MAXNUM 240 |
| #define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_MAXNUM_MCDI2 1008 |
| |
| /* MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST msgrequest */ |
| #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_LEN 16 |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| /* Time adjustment in seconds */ |
| #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_SECONDS_OFST 8 |
| #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_SECONDS_LEN 4 |
| /* Time adjustment major value */ |
| #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_MAJOR_OFST 8 |
| #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_MAJOR_LEN 4 |
| /* Time adjustment in nanoseconds */ |
| #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_NANOSECONDS_OFST 12 |
| #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_NANOSECONDS_LEN 4 |
| /* Time adjustment minor value */ |
| #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_MINOR_OFST 12 |
| #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_MINOR_LEN 4 |
| |
| /* MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2 msgrequest */ |
| #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_LEN 20 |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| /* Time adjustment in seconds */ |
| #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_SECONDS_OFST 8 |
| #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_SECONDS_LEN 4 |
| /* Time adjustment major value */ |
| #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_MAJOR_OFST 8 |
| #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_MAJOR_LEN 4 |
| /* Time adjustment in nanoseconds */ |
| #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_NANOSECONDS_OFST 12 |
| #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_NANOSECONDS_LEN 4 |
| /* Time adjustment minor value */ |
| #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_MINOR_OFST 12 |
| #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_MINOR_LEN 4 |
| /* Upper 32bits of major time offset adjustment */ |
| #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_MAJOR_HI_OFST 16 |
| #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_MAJOR_HI_LEN 4 |
| |
| /* MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST msgrequest */ |
| #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_LEN 16 |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| /* Frequency adjustment 40 bit fixed point ns */ |
| #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_OFST 8 |
| #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_LEN 8 |
| #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_LO_OFST 8 |
| #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_LO_LEN 4 |
| #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_LO_LBN 64 |
| #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_LO_WIDTH 32 |
| #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_HI_OFST 12 |
| #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_HI_LEN 4 |
| #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_HI_LBN 96 |
| #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_HI_WIDTH 32 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_PTP/MC_CMD_PTP_IN_ADJUST/FREQ */ |
| |
| /* MC_CMD_PTP_IN_RX_SET_VLAN_FILTER msgrequest */ |
| #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_LEN 24 |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| /* Number of VLAN tags, 0 if not VLAN */ |
| #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_NUM_VLAN_TAGS_OFST 8 |
| #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_NUM_VLAN_TAGS_LEN 4 |
| /* Set of VLAN tags to filter against */ |
| #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_VLAN_TAG_OFST 12 |
| #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_VLAN_TAG_LEN 4 |
| #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_VLAN_TAG_NUM 3 |
| |
| /* MC_CMD_PTP_IN_RX_SET_UUID_FILTER msgrequest */ |
| #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_LEN 20 |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| /* 1 to enable UUID filtering, 0 to disable */ |
| #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_ENABLE_OFST 8 |
| #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_ENABLE_LEN 4 |
| /* UUID to filter against */ |
| #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_OFST 12 |
| #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_LEN 8 |
| #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_LO_OFST 12 |
| #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_LO_LEN 4 |
| #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_LO_LBN 96 |
| #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_LO_WIDTH 32 |
| #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_HI_OFST 16 |
| #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_HI_LEN 4 |
| #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_HI_LBN 128 |
| #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_HI_WIDTH 32 |
| |
| /* MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER msgrequest */ |
| #define MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER_LEN 16 |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| /* 1 to enable Domain filtering, 0 to disable */ |
| #define MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER_ENABLE_OFST 8 |
| #define MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER_ENABLE_LEN 4 |
| /* Domain number to filter against */ |
| #define MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER_DOMAIN_OFST 12 |
| #define MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER_DOMAIN_LEN 4 |
| |
| /* MC_CMD_PTP_IN_SET_CLK_SRC msgrequest */ |
| #define MC_CMD_PTP_IN_SET_CLK_SRC_LEN 12 |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| /* Set the clock source. */ |
| #define MC_CMD_PTP_IN_SET_CLK_SRC_CLK_OFST 8 |
| #define MC_CMD_PTP_IN_SET_CLK_SRC_CLK_LEN 4 |
| /* enum: Internal. */ |
| #define MC_CMD_PTP_CLK_SRC_INTERNAL 0x0 |
| /* enum: External. */ |
| #define MC_CMD_PTP_CLK_SRC_EXTERNAL 0x1 |
| |
| /* MC_CMD_PTP_IN_RST_CLK msgrequest: Reset value of Timer Reg. */ |
| #define MC_CMD_PTP_IN_RST_CLK_LEN 8 |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| |
| /* MC_CMD_PTP_IN_PPS_ENABLE msgrequest */ |
| #define MC_CMD_PTP_IN_PPS_ENABLE_LEN 12 |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* Enable or disable */ |
| #define MC_CMD_PTP_IN_PPS_ENABLE_OP_OFST 4 |
| #define MC_CMD_PTP_IN_PPS_ENABLE_OP_LEN 4 |
| /* enum: Enable */ |
| #define MC_CMD_PTP_ENABLE_PPS 0x0 |
| /* enum: Disable */ |
| #define MC_CMD_PTP_DISABLE_PPS 0x1 |
| /* Not used, initialize to 0. Events are always sent to function relative queue |
| * 0. |
| */ |
| #define MC_CMD_PTP_IN_PPS_ENABLE_QUEUE_ID_OFST 8 |
| #define MC_CMD_PTP_IN_PPS_ENABLE_QUEUE_ID_LEN 4 |
| |
| /* MC_CMD_PTP_IN_GET_TIME_FORMAT msgrequest */ |
| #define MC_CMD_PTP_IN_GET_TIME_FORMAT_LEN 8 |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| |
| /* MC_CMD_PTP_IN_GET_ATTRIBUTES msgrequest */ |
| #define MC_CMD_PTP_IN_GET_ATTRIBUTES_LEN 8 |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| |
| /* MC_CMD_PTP_IN_GET_TIMESTAMP_CORRECTIONS msgrequest */ |
| #define MC_CMD_PTP_IN_GET_TIMESTAMP_CORRECTIONS_LEN 8 |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| |
| /* MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE msgrequest */ |
| #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_LEN 12 |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| /* Original field containing queue ID. Now extended to include flags. */ |
| #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_QUEUE_OFST 8 |
| #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_QUEUE_LEN 4 |
| #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_QUEUE_ID_OFST 8 |
| #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_QUEUE_ID_LBN 0 |
| #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_QUEUE_ID_WIDTH 16 |
| #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_REPORT_SYNC_STATUS_OFST 8 |
| #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_REPORT_SYNC_STATUS_LBN 31 |
| #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_REPORT_SYNC_STATUS_WIDTH 1 |
| |
| /* MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE msgrequest */ |
| #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_LEN 16 |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| /* Unsubscribe options */ |
| #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_CONTROL_OFST 8 |
| #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_CONTROL_LEN 4 |
| /* enum: Unsubscribe a single queue */ |
| #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_SINGLE 0x0 |
| /* enum: Unsubscribe all queues */ |
| #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_ALL 0x1 |
| /* Event queue ID */ |
| #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_QUEUE_OFST 12 |
| #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_QUEUE_LEN 4 |
| |
| /* MC_CMD_PTP_IN_MANFTEST_PPS msgrequest */ |
| #define MC_CMD_PTP_IN_MANFTEST_PPS_LEN 12 |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| /* 1 to enable PPS test mode, 0 to disable and return result. */ |
| #define MC_CMD_PTP_IN_MANFTEST_PPS_TEST_ENABLE_OFST 8 |
| #define MC_CMD_PTP_IN_MANFTEST_PPS_TEST_ENABLE_LEN 4 |
| |
| /* MC_CMD_PTP_IN_SET_SYNC_STATUS msgrequest */ |
| #define MC_CMD_PTP_IN_SET_SYNC_STATUS_LEN 24 |
| /* MC_CMD_PTP_IN_CMD_OFST 0 */ |
| /* MC_CMD_PTP_IN_CMD_LEN 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */ |
| /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */ |
| /* NIC - Host System Clock Synchronization status */ |
| #define MC_CMD_PTP_IN_SET_SYNC_STATUS_STATUS_OFST 8 |
| #define MC_CMD_PTP_IN_SET_SYNC_STATUS_STATUS_LEN 4 |
| /* enum: Host System clock and NIC clock are not in sync */ |
| #define MC_CMD_PTP_IN_SET_SYNC_STATUS_NOT_IN_SYNC 0x0 |
| /* enum: Host System clock and NIC clock are synchronized */ |
| #define MC_CMD_PTP_IN_SET_SYNC_STATUS_IN_SYNC 0x1 |
| /* If synchronized, number of seconds until clocks should be considered to be |
| * no longer in sync. |
| */ |
| #define MC_CMD_PTP_IN_SET_SYNC_STATUS_TIMEOUT_OFST 12 |
| #define MC_CMD_PTP_IN_SET_SYNC_STATUS_TIMEOUT_LEN 4 |
| #define MC_CMD_PTP_IN_SET_SYNC_STATUS_RESERVED0_OFST 16 |
| #define MC_CMD_PTP_IN_SET_SYNC_STATUS_RESERVED0_LEN 4 |
| #define MC_CMD_PTP_IN_SET_SYNC_STATUS_RESERVED1_OFST 20 |
| #define MC_CMD_PTP_IN_SET_SYNC_STATUS_RESERVED1_LEN 4 |
| |
| /* MC_CMD_PTP_OUT msgresponse */ |
| #define MC_CMD_PTP_OUT_LEN 0 |
| |
| /* MC_CMD_PTP_OUT_TRANSMIT msgresponse */ |
| #define MC_CMD_PTP_OUT_TRANSMIT_LEN 8 |
| /* Value of seconds timestamp */ |
| #define MC_CMD_PTP_OUT_TRANSMIT_SECONDS_OFST 0 |
| #define MC_CMD_PTP_OUT_TRANSMIT_SECONDS_LEN 4 |
| /* Timestamp major value */ |
| #define MC_CMD_PTP_OUT_TRANSMIT_MAJOR_OFST 0 |
| #define MC_CMD_PTP_OUT_TRANSMIT_MAJOR_LEN 4 |
| /* Value of nanoseconds timestamp */ |
| #define MC_CMD_PTP_OUT_TRANSMIT_NANOSECONDS_OFST 4 |
| #define MC_CMD_PTP_OUT_TRANSMIT_NANOSECONDS_LEN 4 |
| /* Timestamp minor value */ |
| #define MC_CMD_PTP_OUT_TRANSMIT_MINOR_OFST 4 |
| #define MC_CMD_PTP_OUT_TRANSMIT_MINOR_LEN 4 |
| |
| /* MC_CMD_PTP_OUT_TIME_EVENT_SUBSCRIBE msgresponse */ |
| #define MC_CMD_PTP_OUT_TIME_EVENT_SUBSCRIBE_LEN 0 |
| |
| /* MC_CMD_PTP_OUT_TIME_EVENT_UNSUBSCRIBE msgresponse */ |
| #define MC_CMD_PTP_OUT_TIME_EVENT_UNSUBSCRIBE_LEN 0 |
| |
| /* MC_CMD_PTP_OUT_READ_NIC_TIME msgresponse */ |
| #define MC_CMD_PTP_OUT_READ_NIC_TIME_LEN 8 |
| /* Value of seconds timestamp */ |
| #define MC_CMD_PTP_OUT_READ_NIC_TIME_SECONDS_OFST 0 |
| #define MC_CMD_PTP_OUT_READ_NIC_TIME_SECONDS_LEN 4 |
| /* Timestamp major value */ |
| #define MC_CMD_PTP_OUT_READ_NIC_TIME_MAJOR_OFST 0 |
| #define MC_CMD_PTP_OUT_READ_NIC_TIME_MAJOR_LEN 4 |
| /* Value of nanoseconds timestamp */ |
| #define MC_CMD_PTP_OUT_READ_NIC_TIME_NANOSECONDS_OFST 4 |
| #define MC_CMD_PTP_OUT_READ_NIC_TIME_NANOSECONDS_LEN 4 |
| /* Timestamp minor value */ |
| #define MC_CMD_PTP_OUT_READ_NIC_TIME_MINOR_OFST 4 |
| #define MC_CMD_PTP_OUT_READ_NIC_TIME_MINOR_LEN 4 |
| |
| /* MC_CMD_PTP_OUT_READ_NIC_TIME_V2 msgresponse */ |
| #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_LEN 12 |
| /* Value of seconds timestamp */ |
| #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_SECONDS_OFST 0 |
| #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_SECONDS_LEN 4 |
| /* Timestamp major value */ |
| #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_MAJOR_OFST 0 |
| #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_MAJOR_LEN 4 |
| /* Value of nanoseconds timestamp */ |
| #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_NANOSECONDS_OFST 4 |
| #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_NANOSECONDS_LEN 4 |
| /* Timestamp minor value */ |
| #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_MINOR_OFST 4 |
| #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_MINOR_LEN 4 |
| /* Upper 32bits of major timestamp value */ |
| #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_MAJOR_HI_OFST 8 |
| #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_MAJOR_HI_LEN 4 |
| |
| /* MC_CMD_PTP_OUT_STATUS msgresponse */ |
| #define MC_CMD_PTP_OUT_STATUS_LEN 64 |
| /* Frequency of NIC's hardware clock */ |
| #define MC_CMD_PTP_OUT_STATUS_CLOCK_FREQ_OFST 0 |
| #define MC_CMD_PTP_OUT_STATUS_CLOCK_FREQ_LEN 4 |
| /* Number of packets transmitted and timestamped */ |
| #define MC_CMD_PTP_OUT_STATUS_STATS_TX_OFST 4 |
| #define MC_CMD_PTP_OUT_STATUS_STATS_TX_LEN 4 |
| /* Number of packets received and timestamped */ |
| #define MC_CMD_PTP_OUT_STATUS_STATS_RX_OFST 8 |
| #define MC_CMD_PTP_OUT_STATUS_STATS_RX_LEN 4 |
| /* Number of packets timestamped by the FPGA */ |
| #define MC_CMD_PTP_OUT_STATUS_STATS_TS_OFST 12 |
| #define MC_CMD_PTP_OUT_STATUS_STATS_TS_LEN 4 |
| /* Number of packets filter matched */ |
| #define MC_CMD_PTP_OUT_STATUS_STATS_FM_OFST 16 |
| #define MC_CMD_PTP_OUT_STATUS_STATS_FM_LEN 4 |
| /* Number of packets not filter matched */ |
| #define MC_CMD_PTP_OUT_STATUS_STATS_NFM_OFST 20 |
| #define MC_CMD_PTP_OUT_STATUS_STATS_NFM_LEN 4 |
| /* Number of PPS overflows (noise on input?) */ |
| #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFLOW_OFST 24 |
| #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFLOW_LEN 4 |
| /* Number of PPS bad periods */ |
| #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_BAD_OFST 28 |
| #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_BAD_LEN 4 |
| /* Minimum period of PPS pulse in nanoseconds */ |
| #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MIN_OFST 32 |
| #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MIN_LEN 4 |
| /* Maximum period of PPS pulse in nanoseconds */ |
| #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MAX_OFST 36 |
| #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MAX_LEN 4 |
| /* Last period of PPS pulse in nanoseconds */ |
| #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_LAST_OFST 40 |
| #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_LAST_LEN 4 |
| /* Mean period of PPS pulse in nanoseconds */ |
| #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MEAN_OFST 44 |
| #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MEAN_LEN 4 |
| /* Minimum offset of PPS pulse in nanoseconds (signed) */ |
| #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MIN_OFST 48 |
| #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MIN_LEN 4 |
| /* Maximum offset of PPS pulse in nanoseconds (signed) */ |
| #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MAX_OFST 52 |
| #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MAX_LEN 4 |
| /* Last offset of PPS pulse in nanoseconds (signed) */ |
| #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_LAST_OFST 56 |
| #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_LAST_LEN 4 |
| /* Mean offset of PPS pulse in nanoseconds (signed) */ |
| #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MEAN_OFST 60 |
| #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MEAN_LEN 4 |
| |
| /* MC_CMD_PTP_OUT_SYNCHRONIZE msgresponse */ |
| #define MC_CMD_PTP_OUT_SYNCHRONIZE_LENMIN 20 |
| #define MC_CMD_PTP_OUT_SYNCHRONIZE_LENMAX 240 |
| #define MC_CMD_PTP_OUT_SYNCHRONIZE_LENMAX_MCDI2 1020 |
| #define MC_CMD_PTP_OUT_SYNCHRONIZE_LEN(num) (0+20*(num)) |
| #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_NUM(len) (((len)-0)/20) |
| /* A set of host and NIC times */ |
| #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_OFST 0 |
| #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_LEN 20 |
| #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_MINNUM 1 |
| #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_MAXNUM 12 |
| #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_MAXNUM_MCDI2 51 |
| /* Host time immediately before NIC's hardware clock read */ |
| #define MC_CMD_PTP_OUT_SYNCHRONIZE_HOSTSTART_OFST 0 |
| #define MC_CMD_PTP_OUT_SYNCHRONIZE_HOSTSTART_LEN 4 |
| /* Value of seconds timestamp */ |
| #define MC_CMD_PTP_OUT_SYNCHRONIZE_SECONDS_OFST 4 |
| #define MC_CMD_PTP_OUT_SYNCHRONIZE_SECONDS_LEN 4 |
| /* Timestamp major value */ |
| #define MC_CMD_PTP_OUT_SYNCHRONIZE_MAJOR_OFST 4 |
| #define MC_CMD_PTP_OUT_SYNCHRONIZE_MAJOR_LEN 4 |
| /* Value of nanoseconds timestamp */ |
| #define MC_CMD_PTP_OUT_SYNCHRONIZE_NANOSECONDS_OFST 8 |
| #define MC_CMD_PTP_OUT_SYNCHRONIZE_NANOSECONDS_LEN 4 |
| /* Timestamp minor value */ |
| #define MC_CMD_PTP_OUT_SYNCHRONIZE_MINOR_OFST 8 |
| #define MC_CMD_PTP_OUT_SYNCHRONIZE_MINOR_LEN 4 |
| /* Host time immediately after NIC's hardware clock read */ |
| #define MC_CMD_PTP_OUT_SYNCHRONIZE_HOSTEND_OFST 12 |
| #define MC_CMD_PTP_OUT_SYNCHRONIZE_HOSTEND_LEN 4 |
| /* Number of nanoseconds waited after reading NIC's hardware clock */ |
| #define MC_CMD_PTP_OUT_SYNCHRONIZE_WAITNS_OFST 16 |
| #define MC_CMD_PTP_OUT_SYNCHRONIZE_WAITNS_LEN 4 |
| |
| /* MC_CMD_PTP_OUT_MANFTEST_BASIC msgresponse */ |
| #define MC_CMD_PTP_OUT_MANFTEST_BASIC_LEN 8 |
| /* Results of testing */ |
| #define MC_CMD_PTP_OUT_MANFTEST_BASIC_TEST_RESULT_OFST 0 |
| #define MC_CMD_PTP_OUT_MANFTEST_BASIC_TEST_RESULT_LEN 4 |
| /* enum: Successful test */ |
| #define MC_CMD_PTP_MANF_SUCCESS 0x0 |
| /* enum: FPGA load failed */ |
| #define MC_CMD_PTP_MANF_FPGA_LOAD 0x1 |
| /* enum: FPGA version invalid */ |
| #define MC_CMD_PTP_MANF_FPGA_VERSION 0x2 |
| /* enum: FPGA registers incorrect */ |
| #define MC_CMD_PTP_MANF_FPGA_REGISTERS 0x3 |
| /* enum: Oscillator possibly not working? */ |
| #define MC_CMD_PTP_MANF_OSCILLATOR 0x4 |
| /* enum: Timestamps not increasing */ |
| #define MC_CMD_PTP_MANF_TIMESTAMPS 0x5 |
| /* enum: Mismatched packet count */ |
| #define MC_CMD_PTP_MANF_PACKET_COUNT 0x6 |
| /* enum: Mismatched packet count (Siena filter and FPGA) */ |
| #define MC_CMD_PTP_MANF_FILTER_COUNT 0x7 |
| /* enum: Not enough packets to perform timestamp check */ |
| #define MC_CMD_PTP_MANF_PACKET_ENOUGH 0x8 |
| /* enum: Timestamp trigger GPIO not working */ |
| #define MC_CMD_PTP_MANF_GPIO_TRIGGER 0x9 |
| /* enum: Insufficient PPS events to perform checks */ |
| #define MC_CMD_PTP_MANF_PPS_ENOUGH 0xa |
| /* enum: PPS time event period not sufficiently close to 1s. */ |
| #define MC_CMD_PTP_MANF_PPS_PERIOD 0xb |
| /* enum: PPS time event nS reading not sufficiently close to zero. */ |
| #define MC_CMD_PTP_MANF_PPS_NS 0xc |
| /* enum: PTP peripheral registers incorrect */ |
| #define MC_CMD_PTP_MANF_REGISTERS 0xd |
| /* enum: Failed to read time from PTP peripheral */ |
| #define MC_CMD_PTP_MANF_CLOCK_READ 0xe |
| /* Presence of external oscillator */ |
| #define MC_CMD_PTP_OUT_MANFTEST_BASIC_TEST_EXTOSC_OFST 4 |
| #define MC_CMD_PTP_OUT_MANFTEST_BASIC_TEST_EXTOSC_LEN 4 |
| |
| /* MC_CMD_PTP_OUT_MANFTEST_PACKET msgresponse */ |
| #define MC_CMD_PTP_OUT_MANFTEST_PACKET_LEN 12 |
| /* Results of testing */ |
| #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_RESULT_OFST 0 |
| #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_RESULT_LEN 4 |
| /* Number of packets received by FPGA */ |
| #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_FPGACOUNT_OFST 4 |
| #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_FPGACOUNT_LEN 4 |
| /* Number of packets received by Siena filters */ |
| #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_FILTERCOUNT_OFST 8 |
| #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_FILTERCOUNT_LEN 4 |
| |
| /* MC_CMD_PTP_OUT_FPGAREAD msgresponse */ |
| #define MC_CMD_PTP_OUT_FPGAREAD_LENMIN 1 |
| #define MC_CMD_PTP_OUT_FPGAREAD_LENMAX 252 |
| #define MC_CMD_PTP_OUT_FPGAREAD_LENMAX_MCDI2 1020 |
| #define MC_CMD_PTP_OUT_FPGAREAD_LEN(num) (0+1*(num)) |
| #define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_NUM(len) (((len)-0)/1) |
| #define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_OFST 0 |
| #define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_LEN 1 |
| #define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_MINNUM 1 |
| #define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_MAXNUM 252 |
| #define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_MAXNUM_MCDI2 1020 |
| |
| /* MC_CMD_PTP_OUT_GET_TIME_FORMAT msgresponse */ |
| #define MC_CMD_PTP_OUT_GET_TIME_FORMAT_LEN 4 |
| /* Time format required/used by for this NIC. Applies to all PTP MCDI |
| * operations that pass times between the host and firmware. If this operation |
| * is not supported (older firmware) a format of seconds and nanoseconds should |
| * be assumed. Note this enum is deprecated. Do not add to it- use the |
| * TIME_FORMAT field in MC_CMD_PTP_OUT_GET_ATTRIBUTES instead. |
| */ |
| #define MC_CMD_PTP_OUT_GET_TIME_FORMAT_FORMAT_OFST 0 |
| #define MC_CMD_PTP_OUT_GET_TIME_FORMAT_FORMAT_LEN 4 |
| /* enum: Times are in seconds and nanoseconds */ |
| #define MC_CMD_PTP_OUT_GET_TIME_FORMAT_SECONDS_NANOSECONDS 0x0 |
| /* enum: Major register has units of 16 second per tick, minor 8 ns per tick */ |
| #define MC_CMD_PTP_OUT_GET_TIME_FORMAT_16SECONDS_8NANOSECONDS 0x1 |
| /* enum: Major register has units of seconds, minor 2^-27s per tick */ |
| #define MC_CMD_PTP_OUT_GET_TIME_FORMAT_SECONDS_27FRACTION 0x2 |
| |
| /* MC_CMD_PTP_OUT_GET_ATTRIBUTES msgresponse */ |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_LEN 24 |
| /* Time format required/used by for this NIC. Applies to all PTP MCDI |
| * operations that pass times between the host and firmware. If this operation |
| * is not supported (older firmware) a format of seconds and nanoseconds should |
| * be assumed. |
| */ |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_TIME_FORMAT_OFST 0 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_TIME_FORMAT_LEN 4 |
| /* enum: Times are in seconds and nanoseconds */ |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_SECONDS_NANOSECONDS 0x0 |
| /* enum: Major register has units of 16 second per tick, minor 8 ns per tick */ |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_16SECONDS_8NANOSECONDS 0x1 |
| /* enum: Major register has units of seconds, minor 2^-27s per tick */ |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_SECONDS_27FRACTION 0x2 |
| /* enum: Major register units are seconds, minor units are quarter nanoseconds |
| */ |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_SECONDS_QTR_NANOSECONDS 0x3 |
| /* Minimum acceptable value for a corrected synchronization timeset. When |
| * comparing host and NIC clock times, the MC returns a set of samples that |
| * contain the host start and end time, the MC time when the host start was |
| * detected and the time the MC waited between reading the time and detecting |
| * the host end. The corrected sync window is the difference between the host |
| * end and start times minus the time that the MC waited for host end. |
| */ |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_SYNC_WINDOW_MIN_OFST 4 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_SYNC_WINDOW_MIN_LEN 4 |
| /* Various PTP capabilities */ |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_CAPABILITIES_OFST 8 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_CAPABILITIES_LEN 4 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_REPORT_SYNC_STATUS_OFST 8 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_REPORT_SYNC_STATUS_LBN 0 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_REPORT_SYNC_STATUS_WIDTH 1 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RX_TSTAMP_OOB_OFST 8 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RX_TSTAMP_OOB_LBN 1 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RX_TSTAMP_OOB_WIDTH 1 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_64BIT_SECONDS_OFST 8 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_64BIT_SECONDS_LBN 2 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_64BIT_SECONDS_WIDTH 1 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_FP44_FREQ_ADJ_OFST 8 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_FP44_FREQ_ADJ_LBN 3 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_FP44_FREQ_ADJ_WIDTH 1 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RESERVED0_OFST 12 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RESERVED0_LEN 4 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RESERVED1_OFST 16 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RESERVED1_LEN 4 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RESERVED2_OFST 20 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RESERVED2_LEN 4 |
| |
| /* MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2 msgresponse */ |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_LEN 40 |
| /* Time format required/used by for this NIC. Applies to all PTP MCDI |
| * operations that pass times between the host and firmware. If this operation |
| * is not supported (older firmware) a format of seconds and nanoseconds should |
| * be assumed. |
| */ |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_TIME_FORMAT_OFST 0 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_TIME_FORMAT_LEN 4 |
| /* enum: Times are in seconds and nanoseconds */ |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_SECONDS_NANOSECONDS 0x0 |
| /* enum: Major register has units of 16 second per tick, minor 8 ns per tick */ |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_16SECONDS_8NANOSECONDS 0x1 |
| /* enum: Major register has units of seconds, minor 2^-27s per tick */ |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_SECONDS_27FRACTION 0x2 |
| /* enum: Major register units are seconds, minor units are quarter nanoseconds |
| */ |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_SECONDS_QTR_NANOSECONDS 0x3 |
| /* Minimum acceptable value for a corrected synchronization timeset. When |
| * comparing host and NIC clock times, the MC returns a set of samples that |
| * contain the host start and end time, the MC time when the host start was |
| * detected and the time the MC waited between reading the time and detecting |
| * the host end. The corrected sync window is the difference between the host |
| * end and start times minus the time that the MC waited for host end. |
| */ |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_SYNC_WINDOW_MIN_OFST 4 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_SYNC_WINDOW_MIN_LEN 4 |
| /* Various PTP capabilities */ |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_CAPABILITIES_OFST 8 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_CAPABILITIES_LEN 4 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_REPORT_SYNC_STATUS_OFST 8 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_REPORT_SYNC_STATUS_LBN 0 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_REPORT_SYNC_STATUS_WIDTH 1 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_RX_TSTAMP_OOB_OFST 8 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_RX_TSTAMP_OOB_LBN 1 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_RX_TSTAMP_OOB_WIDTH 1 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_64BIT_SECONDS_OFST 8 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_64BIT_SECONDS_LBN 2 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_64BIT_SECONDS_WIDTH 1 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FP44_FREQ_ADJ_OFST 8 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FP44_FREQ_ADJ_LBN 3 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FP44_FREQ_ADJ_WIDTH 1 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_RESERVED0_OFST 12 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_RESERVED0_LEN 4 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_RESERVED1_OFST 16 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_RESERVED1_LEN 4 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_RESERVED2_OFST 20 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_RESERVED2_LEN 4 |
| /* Minimum supported value for the FREQ field in |
| * MC_CMD_PTP/MC_CMD_PTP_IN_ADJUST and |
| * MC_CMD_PTP/MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST message requests. If this message |
| * response is not supported a value of -0.1 ns should be assumed, which is |
| * equivalent to a -10% adjustment. |
| */ |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MIN_OFST 24 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MIN_LEN 8 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MIN_LO_OFST 24 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MIN_LO_LEN 4 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MIN_LO_LBN 192 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MIN_LO_WIDTH 32 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MIN_HI_OFST 28 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MIN_HI_LEN 4 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MIN_HI_LBN 224 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MIN_HI_WIDTH 32 |
| /* Maximum supported value for the FREQ field in |
| * MC_CMD_PTP/MC_CMD_PTP_IN_ADJUST and |
| * MC_CMD_PTP/MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST message requests. If this message |
| * response is not supported a value of 0.1 ns should be assumed, which is |
| * equivalent to a +10% adjustment. |
| */ |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MAX_OFST 32 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MAX_LEN 8 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MAX_LO_OFST 32 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MAX_LO_LEN 4 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MAX_LO_LBN 256 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MAX_LO_WIDTH 32 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MAX_HI_OFST 36 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MAX_HI_LEN 4 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MAX_HI_LBN 288 |
| #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MAX_HI_WIDTH 32 |
| |
| /* MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS msgresponse */ |
| #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_LEN 16 |
| /* Uncorrected error on PTP transmit timestamps in NIC clock format */ |
| #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_TRANSMIT_OFST 0 |
| #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_TRANSMIT_LEN 4 |
| /* Uncorrected error on PTP receive timestamps in NIC clock format */ |
| #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_RECEIVE_OFST 4 |
| #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_RECEIVE_LEN 4 |
| /* Uncorrected error on PPS output in NIC clock format */ |
| #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_PPS_OUT_OFST 8 |
| #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_PPS_OUT_LEN 4 |
| /* Uncorrected error on PPS input in NIC clock format */ |
| #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_PPS_IN_OFST 12 |
| #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_PPS_IN_LEN 4 |
| |
| /* MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2 msgresponse */ |
| #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_LEN 24 |
| /* Uncorrected error on PTP transmit timestamps in NIC clock format */ |
| #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_PTP_TX_OFST 0 |
| #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_PTP_TX_LEN 4 |
| /* Uncorrected error on PTP receive timestamps in NIC clock format */ |
| #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_PTP_RX_OFST 4 |
| #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_PTP_RX_LEN 4 |
| /* Uncorrected error on PPS output in NIC clock format */ |
| #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_PPS_OUT_OFST 8 |
| #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_PPS_OUT_LEN 4 |
| /* Uncorrected error on PPS input in NIC clock format */ |
| #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_PPS_IN_OFST 12 |
| #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_PPS_IN_LEN 4 |
| /* Uncorrected error on non-PTP transmit timestamps in NIC clock format */ |
| #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_GENERAL_TX_OFST 16 |
| #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_GENERAL_TX_LEN 4 |
| /* Uncorrected error on non-PTP receive timestamps in NIC clock format */ |
| #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_GENERAL_RX_OFST 20 |
| #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_GENERAL_RX_LEN 4 |
| |
| /* MC_CMD_PTP_OUT_MANFTEST_PPS msgresponse */ |
| #define MC_CMD_PTP_OUT_MANFTEST_PPS_LEN 4 |
| /* Results of testing */ |
| #define MC_CMD_PTP_OUT_MANFTEST_PPS_TEST_RESULT_OFST 0 |
| #define MC_CMD_PTP_OUT_MANFTEST_PPS_TEST_RESULT_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_PTP_OUT_MANFTEST_BASIC/TEST_RESULT */ |
| |
| /* MC_CMD_PTP_OUT_SET_SYNC_STATUS msgresponse */ |
| #define MC_CMD_PTP_OUT_SET_SYNC_STATUS_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_CSR_READ32 |
| * Read 32bit words from the indirect memory map. |
| */ |
| #define MC_CMD_CSR_READ32 0xc |
| #undef MC_CMD_0xc_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xc_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_CSR_READ32_IN msgrequest */ |
| #define MC_CMD_CSR_READ32_IN_LEN 12 |
| /* Address */ |
| #define MC_CMD_CSR_READ32_IN_ADDR_OFST 0 |
| #define MC_CMD_CSR_READ32_IN_ADDR_LEN 4 |
| #define MC_CMD_CSR_READ32_IN_STEP_OFST 4 |
| #define MC_CMD_CSR_READ32_IN_STEP_LEN 4 |
| #define MC_CMD_CSR_READ32_IN_NUMWORDS_OFST 8 |
| #define MC_CMD_CSR_READ32_IN_NUMWORDS_LEN 4 |
| |
| /* MC_CMD_CSR_READ32_OUT msgresponse */ |
| #define MC_CMD_CSR_READ32_OUT_LENMIN 4 |
| #define MC_CMD_CSR_READ32_OUT_LENMAX 252 |
| #define MC_CMD_CSR_READ32_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_CSR_READ32_OUT_LEN(num) (0+4*(num)) |
| #define MC_CMD_CSR_READ32_OUT_BUFFER_NUM(len) (((len)-0)/4) |
| /* The last dword is the status, not a value read */ |
| #define MC_CMD_CSR_READ32_OUT_BUFFER_OFST 0 |
| #define MC_CMD_CSR_READ32_OUT_BUFFER_LEN 4 |
| #define MC_CMD_CSR_READ32_OUT_BUFFER_MINNUM 1 |
| #define MC_CMD_CSR_READ32_OUT_BUFFER_MAXNUM 63 |
| #define MC_CMD_CSR_READ32_OUT_BUFFER_MAXNUM_MCDI2 255 |
| |
| |
| /***********************************/ |
| /* MC_CMD_CSR_WRITE32 |
| * Write 32bit dwords to the indirect memory map. |
| */ |
| #define MC_CMD_CSR_WRITE32 0xd |
| #undef MC_CMD_0xd_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xd_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_CSR_WRITE32_IN msgrequest */ |
| #define MC_CMD_CSR_WRITE32_IN_LENMIN 12 |
| #define MC_CMD_CSR_WRITE32_IN_LENMAX 252 |
| #define MC_CMD_CSR_WRITE32_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_CSR_WRITE32_IN_LEN(num) (8+4*(num)) |
| #define MC_CMD_CSR_WRITE32_IN_BUFFER_NUM(len) (((len)-8)/4) |
| /* Address */ |
| #define MC_CMD_CSR_WRITE32_IN_ADDR_OFST 0 |
| #define MC_CMD_CSR_WRITE32_IN_ADDR_LEN 4 |
| #define MC_CMD_CSR_WRITE32_IN_STEP_OFST 4 |
| #define MC_CMD_CSR_WRITE32_IN_STEP_LEN 4 |
| #define MC_CMD_CSR_WRITE32_IN_BUFFER_OFST 8 |
| #define MC_CMD_CSR_WRITE32_IN_BUFFER_LEN 4 |
| #define MC_CMD_CSR_WRITE32_IN_BUFFER_MINNUM 1 |
| #define MC_CMD_CSR_WRITE32_IN_BUFFER_MAXNUM 61 |
| #define MC_CMD_CSR_WRITE32_IN_BUFFER_MAXNUM_MCDI2 253 |
| |
| /* MC_CMD_CSR_WRITE32_OUT msgresponse */ |
| #define MC_CMD_CSR_WRITE32_OUT_LEN 4 |
| #define MC_CMD_CSR_WRITE32_OUT_STATUS_OFST 0 |
| #define MC_CMD_CSR_WRITE32_OUT_STATUS_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_HP |
| * These commands are used for HP related features. They are grouped under one |
| * MCDI command to avoid creating too many MCDI commands. |
| */ |
| #define MC_CMD_HP 0x54 |
| #undef MC_CMD_0x54_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x54_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_HP_IN msgrequest */ |
| #define MC_CMD_HP_IN_LEN 16 |
| /* HP OCSD sub-command. When address is not NULL, request activation of OCSD at |
| * the specified address with the specified interval.When address is NULL, |
| * INTERVAL is interpreted as a command: 0: stop OCSD / 1: Report OCSD current |
| * state / 2: (debug) Show temperature reported by one of the supported |
| * sensors. |
| */ |
| #define MC_CMD_HP_IN_SUBCMD_OFST 0 |
| #define MC_CMD_HP_IN_SUBCMD_LEN 4 |
| /* enum: OCSD (Option Card Sensor Data) sub-command. */ |
| #define MC_CMD_HP_IN_OCSD_SUBCMD 0x0 |
| /* enum: Last known valid HP sub-command. */ |
| #define MC_CMD_HP_IN_LAST_SUBCMD 0x0 |
| /* The address to the array of sensor fields. (Or NULL to use a sub-command.) |
| */ |
| #define MC_CMD_HP_IN_OCSD_ADDR_OFST 4 |
| #define MC_CMD_HP_IN_OCSD_ADDR_LEN 8 |
| #define MC_CMD_HP_IN_OCSD_ADDR_LO_OFST 4 |
| #define MC_CMD_HP_IN_OCSD_ADDR_LO_LEN 4 |
| #define MC_CMD_HP_IN_OCSD_ADDR_LO_LBN 32 |
| #define MC_CMD_HP_IN_OCSD_ADDR_LO_WIDTH 32 |
| #define MC_CMD_HP_IN_OCSD_ADDR_HI_OFST 8 |
| #define MC_CMD_HP_IN_OCSD_ADDR_HI_LEN 4 |
| #define MC_CMD_HP_IN_OCSD_ADDR_HI_LBN 64 |
| #define MC_CMD_HP_IN_OCSD_ADDR_HI_WIDTH 32 |
| /* The requested update interval, in seconds. (Or the sub-command if ADDR is |
| * NULL.) |
| */ |
| #define MC_CMD_HP_IN_OCSD_INTERVAL_OFST 12 |
| #define MC_CMD_HP_IN_OCSD_INTERVAL_LEN 4 |
| |
| /* MC_CMD_HP_OUT msgresponse */ |
| #define MC_CMD_HP_OUT_LEN 4 |
| #define MC_CMD_HP_OUT_OCSD_STATUS_OFST 0 |
| #define MC_CMD_HP_OUT_OCSD_STATUS_LEN 4 |
| /* enum: OCSD stopped for this card. */ |
| #define MC_CMD_HP_OUT_OCSD_STOPPED 0x1 |
| /* enum: OCSD was successfully started with the address provided. */ |
| #define MC_CMD_HP_OUT_OCSD_STARTED 0x2 |
| /* enum: OCSD was already started for this card. */ |
| #define MC_CMD_HP_OUT_OCSD_ALREADY_STARTED 0x3 |
| |
| |
| /***********************************/ |
| /* MC_CMD_STACKINFO |
| * Get stack information. |
| */ |
| #define MC_CMD_STACKINFO 0xf |
| #undef MC_CMD_0xf_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xf_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_STACKINFO_IN msgrequest */ |
| #define MC_CMD_STACKINFO_IN_LEN 0 |
| |
| /* MC_CMD_STACKINFO_OUT msgresponse */ |
| #define MC_CMD_STACKINFO_OUT_LENMIN 12 |
| #define MC_CMD_STACKINFO_OUT_LENMAX 252 |
| #define MC_CMD_STACKINFO_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_STACKINFO_OUT_LEN(num) (0+12*(num)) |
| #define MC_CMD_STACKINFO_OUT_THREAD_INFO_NUM(len) (((len)-0)/12) |
| /* (thread ptr, stack size, free space) for each thread in system */ |
| #define MC_CMD_STACKINFO_OUT_THREAD_INFO_OFST 0 |
| #define MC_CMD_STACKINFO_OUT_THREAD_INFO_LEN 12 |
| #define MC_CMD_STACKINFO_OUT_THREAD_INFO_MINNUM 1 |
| #define MC_CMD_STACKINFO_OUT_THREAD_INFO_MAXNUM 21 |
| #define MC_CMD_STACKINFO_OUT_THREAD_INFO_MAXNUM_MCDI2 85 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MDIO_READ |
| * MDIO register read. |
| */ |
| #define MC_CMD_MDIO_READ 0x10 |
| #undef MC_CMD_0x10_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x10_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_MDIO_READ_IN msgrequest */ |
| #define MC_CMD_MDIO_READ_IN_LEN 16 |
| /* Bus number; there are two MDIO buses: one for the internal PHY, and one for |
| * external devices. |
| */ |
| #define MC_CMD_MDIO_READ_IN_BUS_OFST 0 |
| #define MC_CMD_MDIO_READ_IN_BUS_LEN 4 |
| /* enum: Internal. */ |
| #define MC_CMD_MDIO_BUS_INTERNAL 0x0 |
| /* enum: External. */ |
| #define MC_CMD_MDIO_BUS_EXTERNAL 0x1 |
| /* Port address */ |
| #define MC_CMD_MDIO_READ_IN_PRTAD_OFST 4 |
| #define MC_CMD_MDIO_READ_IN_PRTAD_LEN 4 |
| /* Device Address or clause 22. */ |
| #define MC_CMD_MDIO_READ_IN_DEVAD_OFST 8 |
| #define MC_CMD_MDIO_READ_IN_DEVAD_LEN 4 |
| /* enum: By default all the MCDI MDIO operations perform clause45 mode. If you |
| * want to use clause22 then set DEVAD = MC_CMD_MDIO_CLAUSE22. |
| */ |
| #define MC_CMD_MDIO_CLAUSE22 0x20 |
| /* Address */ |
| #define MC_CMD_MDIO_READ_IN_ADDR_OFST 12 |
| #define MC_CMD_MDIO_READ_IN_ADDR_LEN 4 |
| |
| /* MC_CMD_MDIO_READ_OUT msgresponse */ |
| #define MC_CMD_MDIO_READ_OUT_LEN 8 |
| /* Value */ |
| #define MC_CMD_MDIO_READ_OUT_VALUE_OFST 0 |
| #define MC_CMD_MDIO_READ_OUT_VALUE_LEN 4 |
| /* Status the MDIO commands return the raw status bits from the MDIO block. A |
| * "good" transaction should have the DONE bit set and all other bits clear. |
| */ |
| #define MC_CMD_MDIO_READ_OUT_STATUS_OFST 4 |
| #define MC_CMD_MDIO_READ_OUT_STATUS_LEN 4 |
| /* enum: Good. */ |
| #define MC_CMD_MDIO_STATUS_GOOD 0x8 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MDIO_WRITE |
| * MDIO register write. |
| */ |
| #define MC_CMD_MDIO_WRITE 0x11 |
| #undef MC_CMD_0x11_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x11_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_MDIO_WRITE_IN msgrequest */ |
| #define MC_CMD_MDIO_WRITE_IN_LEN 20 |
| /* Bus number; there are two MDIO buses: one for the internal PHY, and one for |
| * external devices. |
| */ |
| #define MC_CMD_MDIO_WRITE_IN_BUS_OFST 0 |
| #define MC_CMD_MDIO_WRITE_IN_BUS_LEN 4 |
| /* enum: Internal. */ |
| /* MC_CMD_MDIO_BUS_INTERNAL 0x0 */ |
| /* enum: External. */ |
| /* MC_CMD_MDIO_BUS_EXTERNAL 0x1 */ |
| /* Port address */ |
| #define MC_CMD_MDIO_WRITE_IN_PRTAD_OFST 4 |
| #define MC_CMD_MDIO_WRITE_IN_PRTAD_LEN 4 |
| /* Device Address or clause 22. */ |
| #define MC_CMD_MDIO_WRITE_IN_DEVAD_OFST 8 |
| #define MC_CMD_MDIO_WRITE_IN_DEVAD_LEN 4 |
| /* enum: By default all the MCDI MDIO operations perform clause45 mode. If you |
| * want to use clause22 then set DEVAD = MC_CMD_MDIO_CLAUSE22. |
| */ |
| /* MC_CMD_MDIO_CLAUSE22 0x20 */ |
| /* Address */ |
| #define MC_CMD_MDIO_WRITE_IN_ADDR_OFST 12 |
| #define MC_CMD_MDIO_WRITE_IN_ADDR_LEN 4 |
| /* Value */ |
| #define MC_CMD_MDIO_WRITE_IN_VALUE_OFST 16 |
| #define MC_CMD_MDIO_WRITE_IN_VALUE_LEN 4 |
| |
| /* MC_CMD_MDIO_WRITE_OUT msgresponse */ |
| #define MC_CMD_MDIO_WRITE_OUT_LEN 4 |
| /* Status; the MDIO commands return the raw status bits from the MDIO block. A |
| * "good" transaction should have the DONE bit set and all other bits clear. |
| */ |
| #define MC_CMD_MDIO_WRITE_OUT_STATUS_OFST 0 |
| #define MC_CMD_MDIO_WRITE_OUT_STATUS_LEN 4 |
| /* enum: Good. */ |
| /* MC_CMD_MDIO_STATUS_GOOD 0x8 */ |
| |
| |
| /***********************************/ |
| /* MC_CMD_DBI_WRITE |
| * Write DBI register(s). |
| */ |
| #define MC_CMD_DBI_WRITE 0x12 |
| #undef MC_CMD_0x12_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x12_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_DBI_WRITE_IN msgrequest */ |
| #define MC_CMD_DBI_WRITE_IN_LENMIN 12 |
| #define MC_CMD_DBI_WRITE_IN_LENMAX 252 |
| #define MC_CMD_DBI_WRITE_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_DBI_WRITE_IN_LEN(num) (0+12*(num)) |
| #define MC_CMD_DBI_WRITE_IN_DBIWROP_NUM(len) (((len)-0)/12) |
| /* Each write op consists of an address (offset 0), byte enable/VF/CS2 (offset |
| * 32) and value (offset 64). See MC_CMD_DBIWROP_TYPEDEF. |
| */ |
| #define MC_CMD_DBI_WRITE_IN_DBIWROP_OFST 0 |
| #define MC_CMD_DBI_WRITE_IN_DBIWROP_LEN 12 |
| #define MC_CMD_DBI_WRITE_IN_DBIWROP_MINNUM 1 |
| #define MC_CMD_DBI_WRITE_IN_DBIWROP_MAXNUM 21 |
| #define MC_CMD_DBI_WRITE_IN_DBIWROP_MAXNUM_MCDI2 85 |
| |
| /* MC_CMD_DBI_WRITE_OUT msgresponse */ |
| #define MC_CMD_DBI_WRITE_OUT_LEN 0 |
| |
| /* MC_CMD_DBIWROP_TYPEDEF structuredef */ |
| #define MC_CMD_DBIWROP_TYPEDEF_LEN 12 |
| #define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_OFST 0 |
| #define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_LEN 4 |
| #define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_LBN 0 |
| #define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_WIDTH 32 |
| #define MC_CMD_DBIWROP_TYPEDEF_PARMS_OFST 4 |
| #define MC_CMD_DBIWROP_TYPEDEF_PARMS_LEN 4 |
| #define MC_CMD_DBIWROP_TYPEDEF_VF_NUM_OFST 4 |
| #define MC_CMD_DBIWROP_TYPEDEF_VF_NUM_LBN 16 |
| #define MC_CMD_DBIWROP_TYPEDEF_VF_NUM_WIDTH 16 |
| #define MC_CMD_DBIWROP_TYPEDEF_VF_ACTIVE_OFST 4 |
| #define MC_CMD_DBIWROP_TYPEDEF_VF_ACTIVE_LBN 15 |
| #define MC_CMD_DBIWROP_TYPEDEF_VF_ACTIVE_WIDTH 1 |
| #define MC_CMD_DBIWROP_TYPEDEF_CS2_OFST 4 |
| #define MC_CMD_DBIWROP_TYPEDEF_CS2_LBN 14 |
| #define MC_CMD_DBIWROP_TYPEDEF_CS2_WIDTH 1 |
| #define MC_CMD_DBIWROP_TYPEDEF_PARMS_LBN 32 |
| #define MC_CMD_DBIWROP_TYPEDEF_PARMS_WIDTH 32 |
| #define MC_CMD_DBIWROP_TYPEDEF_VALUE_OFST 8 |
| #define MC_CMD_DBIWROP_TYPEDEF_VALUE_LEN 4 |
| #define MC_CMD_DBIWROP_TYPEDEF_VALUE_LBN 64 |
| #define MC_CMD_DBIWROP_TYPEDEF_VALUE_WIDTH 32 |
| |
| |
| /***********************************/ |
| /* MC_CMD_PORT_READ32 |
| * Read a 32-bit register from the indirect port register map. The port to |
| * access is implied by the Shared memory channel used. |
| */ |
| #define MC_CMD_PORT_READ32 0x14 |
| |
| /* MC_CMD_PORT_READ32_IN msgrequest */ |
| #define MC_CMD_PORT_READ32_IN_LEN 4 |
| /* Address */ |
| #define MC_CMD_PORT_READ32_IN_ADDR_OFST 0 |
| #define MC_CMD_PORT_READ32_IN_ADDR_LEN 4 |
| |
| /* MC_CMD_PORT_READ32_OUT msgresponse */ |
| #define MC_CMD_PORT_READ32_OUT_LEN 8 |
| /* Value */ |
| #define MC_CMD_PORT_READ32_OUT_VALUE_OFST 0 |
| #define MC_CMD_PORT_READ32_OUT_VALUE_LEN 4 |
| /* Status */ |
| #define MC_CMD_PORT_READ32_OUT_STATUS_OFST 4 |
| #define MC_CMD_PORT_READ32_OUT_STATUS_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_PORT_WRITE32 |
| * Write a 32-bit register to the indirect port register map. The port to |
| * access is implied by the Shared memory channel used. |
| */ |
| #define MC_CMD_PORT_WRITE32 0x15 |
| |
| /* MC_CMD_PORT_WRITE32_IN msgrequest */ |
| #define MC_CMD_PORT_WRITE32_IN_LEN 8 |
| /* Address */ |
| #define MC_CMD_PORT_WRITE32_IN_ADDR_OFST 0 |
| #define MC_CMD_PORT_WRITE32_IN_ADDR_LEN 4 |
| /* Value */ |
| #define MC_CMD_PORT_WRITE32_IN_VALUE_OFST 4 |
| #define MC_CMD_PORT_WRITE32_IN_VALUE_LEN 4 |
| |
| /* MC_CMD_PORT_WRITE32_OUT msgresponse */ |
| #define MC_CMD_PORT_WRITE32_OUT_LEN 4 |
| /* Status */ |
| #define MC_CMD_PORT_WRITE32_OUT_STATUS_OFST 0 |
| #define MC_CMD_PORT_WRITE32_OUT_STATUS_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_PORT_READ128 |
| * Read a 128-bit register from the indirect port register map. The port to |
| * access is implied by the Shared memory channel used. |
| */ |
| #define MC_CMD_PORT_READ128 0x16 |
| |
| /* MC_CMD_PORT_READ128_IN msgrequest */ |
| #define MC_CMD_PORT_READ128_IN_LEN 4 |
| /* Address */ |
| #define MC_CMD_PORT_READ128_IN_ADDR_OFST 0 |
| #define MC_CMD_PORT_READ128_IN_ADDR_LEN 4 |
| |
| /* MC_CMD_PORT_READ128_OUT msgresponse */ |
| #define MC_CMD_PORT_READ128_OUT_LEN 20 |
| /* Value */ |
| #define MC_CMD_PORT_READ128_OUT_VALUE_OFST 0 |
| #define MC_CMD_PORT_READ128_OUT_VALUE_LEN 16 |
| /* Status */ |
| #define MC_CMD_PORT_READ128_OUT_STATUS_OFST 16 |
| #define MC_CMD_PORT_READ128_OUT_STATUS_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_PORT_WRITE128 |
| * Write a 128-bit register to the indirect port register map. The port to |
| * access is implied by the Shared memory channel used. |
| */ |
| #define MC_CMD_PORT_WRITE128 0x17 |
| |
| /* MC_CMD_PORT_WRITE128_IN msgrequest */ |
| #define MC_CMD_PORT_WRITE128_IN_LEN 20 |
| /* Address */ |
| #define MC_CMD_PORT_WRITE128_IN_ADDR_OFST 0 |
| #define MC_CMD_PORT_WRITE128_IN_ADDR_LEN 4 |
| /* Value */ |
| #define MC_CMD_PORT_WRITE128_IN_VALUE_OFST 4 |
| #define MC_CMD_PORT_WRITE128_IN_VALUE_LEN 16 |
| |
| /* MC_CMD_PORT_WRITE128_OUT msgresponse */ |
| #define MC_CMD_PORT_WRITE128_OUT_LEN 4 |
| /* Status */ |
| #define MC_CMD_PORT_WRITE128_OUT_STATUS_OFST 0 |
| #define MC_CMD_PORT_WRITE128_OUT_STATUS_LEN 4 |
| |
| /* MC_CMD_CAPABILITIES structuredef */ |
| #define MC_CMD_CAPABILITIES_LEN 4 |
| /* Small buf table. */ |
| #define MC_CMD_CAPABILITIES_SMALL_BUF_TBL_LBN 0 |
| #define MC_CMD_CAPABILITIES_SMALL_BUF_TBL_WIDTH 1 |
| /* Turbo mode (for Maranello). */ |
| #define MC_CMD_CAPABILITIES_TURBO_LBN 1 |
| #define MC_CMD_CAPABILITIES_TURBO_WIDTH 1 |
| /* Turbo mode active (for Maranello). */ |
| #define MC_CMD_CAPABILITIES_TURBO_ACTIVE_LBN 2 |
| #define MC_CMD_CAPABILITIES_TURBO_ACTIVE_WIDTH 1 |
| /* PTP offload. */ |
| #define MC_CMD_CAPABILITIES_PTP_LBN 3 |
| #define MC_CMD_CAPABILITIES_PTP_WIDTH 1 |
| /* AOE mode. */ |
| #define MC_CMD_CAPABILITIES_AOE_LBN 4 |
| #define MC_CMD_CAPABILITIES_AOE_WIDTH 1 |
| /* AOE mode active. */ |
| #define MC_CMD_CAPABILITIES_AOE_ACTIVE_LBN 5 |
| #define MC_CMD_CAPABILITIES_AOE_ACTIVE_WIDTH 1 |
| /* AOE mode active. */ |
| #define MC_CMD_CAPABILITIES_FC_ACTIVE_LBN 6 |
| #define MC_CMD_CAPABILITIES_FC_ACTIVE_WIDTH 1 |
| #define MC_CMD_CAPABILITIES_RESERVED_LBN 7 |
| #define MC_CMD_CAPABILITIES_RESERVED_WIDTH 25 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_BOARD_CFG |
| * Returns the MC firmware configuration structure. |
| */ |
| #define MC_CMD_GET_BOARD_CFG 0x18 |
| #undef MC_CMD_0x18_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x18_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_BOARD_CFG_IN msgrequest */ |
| #define MC_CMD_GET_BOARD_CFG_IN_LEN 0 |
| |
| /* MC_CMD_GET_BOARD_CFG_OUT msgresponse */ |
| #define MC_CMD_GET_BOARD_CFG_OUT_LENMIN 96 |
| #define MC_CMD_GET_BOARD_CFG_OUT_LENMAX 136 |
| #define MC_CMD_GET_BOARD_CFG_OUT_LENMAX_MCDI2 136 |
| #define MC_CMD_GET_BOARD_CFG_OUT_LEN(num) (72+2*(num)) |
| #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_NUM(len) (((len)-72)/2) |
| #define MC_CMD_GET_BOARD_CFG_OUT_BOARD_TYPE_OFST 0 |
| #define MC_CMD_GET_BOARD_CFG_OUT_BOARD_TYPE_LEN 4 |
| #define MC_CMD_GET_BOARD_CFG_OUT_BOARD_NAME_OFST 4 |
| #define MC_CMD_GET_BOARD_CFG_OUT_BOARD_NAME_LEN 32 |
| /* Capabilities for Siena Port0 (see struct MC_CMD_CAPABILITIES). Unused on |
| * EF10 and later (use MC_CMD_GET_CAPABILITIES). |
| */ |
| #define MC_CMD_GET_BOARD_CFG_OUT_CAPABILITIES_PORT0_OFST 36 |
| #define MC_CMD_GET_BOARD_CFG_OUT_CAPABILITIES_PORT0_LEN 4 |
| /* Capabilities for Siena Port1 (see struct MC_CMD_CAPABILITIES). Unused on |
| * EF10 and later (use MC_CMD_GET_CAPABILITIES). |
| */ |
| #define MC_CMD_GET_BOARD_CFG_OUT_CAPABILITIES_PORT1_OFST 40 |
| #define MC_CMD_GET_BOARD_CFG_OUT_CAPABILITIES_PORT1_LEN 4 |
| /* Base MAC address for Siena Port0. Unused on EF10 and later (use |
| * MC_CMD_GET_MAC_ADDRESSES). |
| */ |
| #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT0_OFST 44 |
| #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT0_LEN 6 |
| /* Base MAC address for Siena Port1. Unused on EF10 and later (use |
| * MC_CMD_GET_MAC_ADDRESSES). |
| */ |
| #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT1_OFST 50 |
| #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT1_LEN 6 |
| /* Size of MAC address pool for Siena Port0. Unused on EF10 and later (use |
| * MC_CMD_GET_MAC_ADDRESSES). |
| */ |
| #define MC_CMD_GET_BOARD_CFG_OUT_MAC_COUNT_PORT0_OFST 56 |
| #define MC_CMD_GET_BOARD_CFG_OUT_MAC_COUNT_PORT0_LEN 4 |
| /* Size of MAC address pool for Siena Port1. Unused on EF10 and later (use |
| * MC_CMD_GET_MAC_ADDRESSES). |
| */ |
| #define MC_CMD_GET_BOARD_CFG_OUT_MAC_COUNT_PORT1_OFST 60 |
| #define MC_CMD_GET_BOARD_CFG_OUT_MAC_COUNT_PORT1_LEN 4 |
| /* Increment between addresses in MAC address pool for Siena Port0. Unused on |
| * EF10 and later (use MC_CMD_GET_MAC_ADDRESSES). |
| */ |
| #define MC_CMD_GET_BOARD_CFG_OUT_MAC_STRIDE_PORT0_OFST 64 |
| #define MC_CMD_GET_BOARD_CFG_OUT_MAC_STRIDE_PORT0_LEN 4 |
| /* Increment between addresses in MAC address pool for Siena Port1. Unused on |
| * EF10 and later (use MC_CMD_GET_MAC_ADDRESSES). |
| */ |
| #define MC_CMD_GET_BOARD_CFG_OUT_MAC_STRIDE_PORT1_OFST 68 |
| #define MC_CMD_GET_BOARD_CFG_OUT_MAC_STRIDE_PORT1_LEN 4 |
| /* Siena only. This field contains a 16-bit value for each of the types of |
| * NVRAM area. The values are defined in the firmware/mc/platform/.c file for a |
| * specific board type, but otherwise have no meaning to the MC; they are used |
| * by the driver to manage selection of appropriate firmware updates. Unused on |
| * EF10 and later (use MC_CMD_NVRAM_METADATA). |
| */ |
| #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_OFST 72 |
| #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_LEN 2 |
| #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_MINNUM 12 |
| #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_MAXNUM 32 |
| #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_MAXNUM_MCDI2 32 |
| |
| |
| /***********************************/ |
| /* MC_CMD_DBI_READX |
| * Read DBI register(s) -- extended functionality |
| */ |
| #define MC_CMD_DBI_READX 0x19 |
| #undef MC_CMD_0x19_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x19_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_DBI_READX_IN msgrequest */ |
| #define MC_CMD_DBI_READX_IN_LENMIN 8 |
| #define MC_CMD_DBI_READX_IN_LENMAX 248 |
| #define MC_CMD_DBI_READX_IN_LENMAX_MCDI2 1016 |
| #define MC_CMD_DBI_READX_IN_LEN(num) (0+8*(num)) |
| #define MC_CMD_DBI_READX_IN_DBIRDOP_NUM(len) (((len)-0)/8) |
| /* Each Read op consists of an address (offset 0), VF/CS2) */ |
| #define MC_CMD_DBI_READX_IN_DBIRDOP_OFST 0 |
| #define MC_CMD_DBI_READX_IN_DBIRDOP_LEN 8 |
| #define MC_CMD_DBI_READX_IN_DBIRDOP_LO_OFST 0 |
| #define MC_CMD_DBI_READX_IN_DBIRDOP_LO_LEN 4 |
| #define MC_CMD_DBI_READX_IN_DBIRDOP_LO_LBN 0 |
| #define MC_CMD_DBI_READX_IN_DBIRDOP_LO_WIDTH 32 |
| #define MC_CMD_DBI_READX_IN_DBIRDOP_HI_OFST 4 |
| #define MC_CMD_DBI_READX_IN_DBIRDOP_HI_LEN 4 |
| #define MC_CMD_DBI_READX_IN_DBIRDOP_HI_LBN 32 |
| #define MC_CMD_DBI_READX_IN_DBIRDOP_HI_WIDTH 32 |
| #define MC_CMD_DBI_READX_IN_DBIRDOP_MINNUM 1 |
| #define MC_CMD_DBI_READX_IN_DBIRDOP_MAXNUM 31 |
| #define MC_CMD_DBI_READX_IN_DBIRDOP_MAXNUM_MCDI2 127 |
| |
| /* MC_CMD_DBI_READX_OUT msgresponse */ |
| #define MC_CMD_DBI_READX_OUT_LENMIN 4 |
| #define MC_CMD_DBI_READX_OUT_LENMAX 252 |
| #define MC_CMD_DBI_READX_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_DBI_READX_OUT_LEN(num) (0+4*(num)) |
| #define MC_CMD_DBI_READX_OUT_VALUE_NUM(len) (((len)-0)/4) |
| /* Value */ |
| #define MC_CMD_DBI_READX_OUT_VALUE_OFST 0 |
| #define MC_CMD_DBI_READX_OUT_VALUE_LEN 4 |
| #define MC_CMD_DBI_READX_OUT_VALUE_MINNUM 1 |
| #define MC_CMD_DBI_READX_OUT_VALUE_MAXNUM 63 |
| #define MC_CMD_DBI_READX_OUT_VALUE_MAXNUM_MCDI2 255 |
| |
| /* MC_CMD_DBIRDOP_TYPEDEF structuredef */ |
| #define MC_CMD_DBIRDOP_TYPEDEF_LEN 8 |
| #define MC_CMD_DBIRDOP_TYPEDEF_ADDRESS_OFST 0 |
| #define MC_CMD_DBIRDOP_TYPEDEF_ADDRESS_LEN 4 |
| #define MC_CMD_DBIRDOP_TYPEDEF_ADDRESS_LBN 0 |
| #define MC_CMD_DBIRDOP_TYPEDEF_ADDRESS_WIDTH 32 |
| #define MC_CMD_DBIRDOP_TYPEDEF_PARMS_OFST 4 |
| #define MC_CMD_DBIRDOP_TYPEDEF_PARMS_LEN 4 |
| #define MC_CMD_DBIRDOP_TYPEDEF_VF_NUM_OFST 4 |
| #define MC_CMD_DBIRDOP_TYPEDEF_VF_NUM_LBN 16 |
| #define MC_CMD_DBIRDOP_TYPEDEF_VF_NUM_WIDTH 16 |
| #define MC_CMD_DBIRDOP_TYPEDEF_VF_ACTIVE_OFST 4 |
| #define MC_CMD_DBIRDOP_TYPEDEF_VF_ACTIVE_LBN 15 |
| #define MC_CMD_DBIRDOP_TYPEDEF_VF_ACTIVE_WIDTH 1 |
| #define MC_CMD_DBIRDOP_TYPEDEF_CS2_OFST 4 |
| #define MC_CMD_DBIRDOP_TYPEDEF_CS2_LBN 14 |
| #define MC_CMD_DBIRDOP_TYPEDEF_CS2_WIDTH 1 |
| #define MC_CMD_DBIRDOP_TYPEDEF_PARMS_LBN 32 |
| #define MC_CMD_DBIRDOP_TYPEDEF_PARMS_WIDTH 32 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SET_RAND_SEED |
| * Set the 16byte seed for the MC pseudo-random generator. |
| */ |
| #define MC_CMD_SET_RAND_SEED 0x1a |
| #undef MC_CMD_0x1a_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1a_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_SET_RAND_SEED_IN msgrequest */ |
| #define MC_CMD_SET_RAND_SEED_IN_LEN 16 |
| /* Seed value. */ |
| #define MC_CMD_SET_RAND_SEED_IN_SEED_OFST 0 |
| #define MC_CMD_SET_RAND_SEED_IN_SEED_LEN 16 |
| |
| /* MC_CMD_SET_RAND_SEED_OUT msgresponse */ |
| #define MC_CMD_SET_RAND_SEED_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_LTSSM_HIST |
| * Retrieve the history of the LTSSM, if the build supports it. |
| */ |
| #define MC_CMD_LTSSM_HIST 0x1b |
| |
| /* MC_CMD_LTSSM_HIST_IN msgrequest */ |
| #define MC_CMD_LTSSM_HIST_IN_LEN 0 |
| |
| /* MC_CMD_LTSSM_HIST_OUT msgresponse */ |
| #define MC_CMD_LTSSM_HIST_OUT_LENMIN 0 |
| #define MC_CMD_LTSSM_HIST_OUT_LENMAX 252 |
| #define MC_CMD_LTSSM_HIST_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_LTSSM_HIST_OUT_LEN(num) (0+4*(num)) |
| #define MC_CMD_LTSSM_HIST_OUT_DATA_NUM(len) (((len)-0)/4) |
| /* variable number of LTSSM values, as bytes. The history is read-to-clear. */ |
| #define MC_CMD_LTSSM_HIST_OUT_DATA_OFST 0 |
| #define MC_CMD_LTSSM_HIST_OUT_DATA_LEN 4 |
| #define MC_CMD_LTSSM_HIST_OUT_DATA_MINNUM 0 |
| #define MC_CMD_LTSSM_HIST_OUT_DATA_MAXNUM 63 |
| #define MC_CMD_LTSSM_HIST_OUT_DATA_MAXNUM_MCDI2 255 |
| |
| |
| /***********************************/ |
| /* MC_CMD_DRV_ATTACH |
| * Inform MCPU that this port is managed on the host (i.e. driver active). For |
| * Huntington, also request the preferred datapath firmware to use if possible |
| * (it may not be possible for this request to be fulfilled; the driver must |
| * issue a subsequent MC_CMD_GET_CAPABILITIES command to determine which |
| * features are actually available). The FIRMWARE_ID field is ignored by older |
| * platforms. |
| */ |
| #define MC_CMD_DRV_ATTACH 0x1c |
| #undef MC_CMD_0x1c_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1c_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_DRV_ATTACH_IN msgrequest */ |
| #define MC_CMD_DRV_ATTACH_IN_LEN 12 |
| /* new state to set if UPDATE=1 */ |
| #define MC_CMD_DRV_ATTACH_IN_NEW_STATE_OFST 0 |
| #define MC_CMD_DRV_ATTACH_IN_NEW_STATE_LEN 4 |
| #define MC_CMD_DRV_ATTACH_OFST 0 |
| #define MC_CMD_DRV_ATTACH_LBN 0 |
| #define MC_CMD_DRV_ATTACH_WIDTH 1 |
| #define MC_CMD_DRV_ATTACH_IN_ATTACH_OFST 0 |
| #define MC_CMD_DRV_ATTACH_IN_ATTACH_LBN 0 |
| #define MC_CMD_DRV_ATTACH_IN_ATTACH_WIDTH 1 |
| #define MC_CMD_DRV_PREBOOT_OFST 0 |
| #define MC_CMD_DRV_PREBOOT_LBN 1 |
| #define MC_CMD_DRV_PREBOOT_WIDTH 1 |
| #define MC_CMD_DRV_ATTACH_IN_PREBOOT_OFST 0 |
| #define MC_CMD_DRV_ATTACH_IN_PREBOOT_LBN 1 |
| #define MC_CMD_DRV_ATTACH_IN_PREBOOT_WIDTH 1 |
| #define MC_CMD_DRV_ATTACH_IN_SUBVARIANT_AWARE_OFST 0 |
| #define MC_CMD_DRV_ATTACH_IN_SUBVARIANT_AWARE_LBN 2 |
| #define MC_CMD_DRV_ATTACH_IN_SUBVARIANT_AWARE_WIDTH 1 |
| #define MC_CMD_DRV_ATTACH_IN_WANT_VI_SPREADING_OFST 0 |
| #define MC_CMD_DRV_ATTACH_IN_WANT_VI_SPREADING_LBN 3 |
| #define MC_CMD_DRV_ATTACH_IN_WANT_VI_SPREADING_WIDTH 1 |
| #define MC_CMD_DRV_ATTACH_IN_WANT_V2_LINKCHANGES_OFST 0 |
| #define MC_CMD_DRV_ATTACH_IN_WANT_V2_LINKCHANGES_LBN 4 |
| #define MC_CMD_DRV_ATTACH_IN_WANT_V2_LINKCHANGES_WIDTH 1 |
| #define MC_CMD_DRV_ATTACH_IN_WANT_RX_VI_SPREADING_INHIBIT_OFST 0 |
| #define MC_CMD_DRV_ATTACH_IN_WANT_RX_VI_SPREADING_INHIBIT_LBN 5 |
| #define MC_CMD_DRV_ATTACH_IN_WANT_RX_VI_SPREADING_INHIBIT_WIDTH 1 |
| #define MC_CMD_DRV_ATTACH_IN_WANT_TX_ONLY_SPREADING_OFST 0 |
| #define MC_CMD_DRV_ATTACH_IN_WANT_TX_ONLY_SPREADING_LBN 5 |
| #define MC_CMD_DRV_ATTACH_IN_WANT_TX_ONLY_SPREADING_WIDTH 1 |
| /* 1 to set new state, or 0 to just report the existing state */ |
| #define MC_CMD_DRV_ATTACH_IN_UPDATE_OFST 4 |
| #define MC_CMD_DRV_ATTACH_IN_UPDATE_LEN 4 |
| /* preferred datapath firmware (for Huntington; ignored for Siena) */ |
| #define MC_CMD_DRV_ATTACH_IN_FIRMWARE_ID_OFST 8 |
| #define MC_CMD_DRV_ATTACH_IN_FIRMWARE_ID_LEN 4 |
| /* enum: Prefer to use full featured firmware */ |
| #define MC_CMD_FW_FULL_FEATURED 0x0 |
| /* enum: Prefer to use firmware with fewer features but lower latency */ |
| #define MC_CMD_FW_LOW_LATENCY 0x1 |
| /* enum: Prefer to use firmware for SolarCapture packed stream mode */ |
| #define MC_CMD_FW_PACKED_STREAM 0x2 |
| /* enum: Prefer to use firmware with fewer features and simpler TX event |
| * batching but higher TX packet rate |
| */ |
| #define MC_CMD_FW_HIGH_TX_RATE 0x3 |
| /* enum: Reserved value */ |
| #define MC_CMD_FW_PACKED_STREAM_HASH_MODE_1 0x4 |
| /* enum: Prefer to use firmware with additional "rules engine" filtering |
| * support |
| */ |
| #define MC_CMD_FW_RULES_ENGINE 0x5 |
| /* enum: Prefer to use firmware with additional DPDK support */ |
| #define MC_CMD_FW_DPDK 0x6 |
| /* enum: Prefer to use "l3xudp" custom datapath firmware (see SF-119495-PD and |
| * bug69716) |
| */ |
| #define MC_CMD_FW_L3XUDP 0x7 |
| /* enum: Requests that the MC keep whatever datapath firmware is currently |
| * running. It's used for test purposes, where we want to be able to shmboot |
| * special test firmware variants. This option is only recognised in eftest |
| * (i.e. non-production) builds. |
| */ |
| #define MC_CMD_FW_KEEP_CURRENT_EFTEST_ONLY 0xfffffffe |
| /* enum: Only this option is allowed for non-admin functions */ |
| #define MC_CMD_FW_DONT_CARE 0xffffffff |
| |
| /* MC_CMD_DRV_ATTACH_IN_V2 msgrequest: Updated DRV_ATTACH to include driver |
| * version |
| */ |
| #define MC_CMD_DRV_ATTACH_IN_V2_LEN 32 |
| /* new state to set if UPDATE=1 */ |
| #define MC_CMD_DRV_ATTACH_IN_V2_NEW_STATE_OFST 0 |
| #define MC_CMD_DRV_ATTACH_IN_V2_NEW_STATE_LEN 4 |
| /* MC_CMD_DRV_ATTACH_OFST 0 */ |
| /* MC_CMD_DRV_ATTACH_LBN 0 */ |
| /* MC_CMD_DRV_ATTACH_WIDTH 1 */ |
| #define MC_CMD_DRV_ATTACH_IN_V2_ATTACH_OFST 0 |
| #define MC_CMD_DRV_ATTACH_IN_V2_ATTACH_LBN 0 |
| #define MC_CMD_DRV_ATTACH_IN_V2_ATTACH_WIDTH 1 |
| /* MC_CMD_DRV_PREBOOT_OFST 0 */ |
| /* MC_CMD_DRV_PREBOOT_LBN 1 */ |
| /* MC_CMD_DRV_PREBOOT_WIDTH 1 */ |
| #define MC_CMD_DRV_ATTACH_IN_V2_PREBOOT_OFST 0 |
| #define MC_CMD_DRV_ATTACH_IN_V2_PREBOOT_LBN 1 |
| #define MC_CMD_DRV_ATTACH_IN_V2_PREBOOT_WIDTH 1 |
| #define MC_CMD_DRV_ATTACH_IN_V2_SUBVARIANT_AWARE_OFST 0 |
| #define MC_CMD_DRV_ATTACH_IN_V2_SUBVARIANT_AWARE_LBN 2 |
| #define MC_CMD_DRV_ATTACH_IN_V2_SUBVARIANT_AWARE_WIDTH 1 |
| #define MC_CMD_DRV_ATTACH_IN_V2_WANT_VI_SPREADING_OFST 0 |
| #define MC_CMD_DRV_ATTACH_IN_V2_WANT_VI_SPREADING_LBN 3 |
| #define MC_CMD_DRV_ATTACH_IN_V2_WANT_VI_SPREADING_WIDTH 1 |
| #define MC_CMD_DRV_ATTACH_IN_V2_WANT_V2_LINKCHANGES_OFST 0 |
| #define MC_CMD_DRV_ATTACH_IN_V2_WANT_V2_LINKCHANGES_LBN 4 |
| #define MC_CMD_DRV_ATTACH_IN_V2_WANT_V2_LINKCHANGES_WIDTH 1 |
| #define MC_CMD_DRV_ATTACH_IN_V2_WANT_RX_VI_SPREADING_INHIBIT_OFST 0 |
| #define MC_CMD_DRV_ATTACH_IN_V2_WANT_RX_VI_SPREADING_INHIBIT_LBN 5 |
| #define MC_CMD_DRV_ATTACH_IN_V2_WANT_RX_VI_SPREADING_INHIBIT_WIDTH 1 |
| #define MC_CMD_DRV_ATTACH_IN_V2_WANT_TX_ONLY_SPREADING_OFST 0 |
| #define MC_CMD_DRV_ATTACH_IN_V2_WANT_TX_ONLY_SPREADING_LBN 5 |
| #define MC_CMD_DRV_ATTACH_IN_V2_WANT_TX_ONLY_SPREADING_WIDTH 1 |
| /* 1 to set new state, or 0 to just report the existing state */ |
| #define MC_CMD_DRV_ATTACH_IN_V2_UPDATE_OFST 4 |
| #define MC_CMD_DRV_ATTACH_IN_V2_UPDATE_LEN 4 |
| /* preferred datapath firmware (for Huntington; ignored for Siena) */ |
| #define MC_CMD_DRV_ATTACH_IN_V2_FIRMWARE_ID_OFST 8 |
| #define MC_CMD_DRV_ATTACH_IN_V2_FIRMWARE_ID_LEN 4 |
| /* enum: Prefer to use full featured firmware */ |
| /* MC_CMD_FW_FULL_FEATURED 0x0 */ |
| /* enum: Prefer to use firmware with fewer features but lower latency */ |
| /* MC_CMD_FW_LOW_LATENCY 0x1 */ |
| /* enum: Prefer to use firmware for SolarCapture packed stream mode */ |
| /* MC_CMD_FW_PACKED_STREAM 0x2 */ |
| /* enum: Prefer to use firmware with fewer features and simpler TX event |
| * batching but higher TX packet rate |
| */ |
| /* MC_CMD_FW_HIGH_TX_RATE 0x3 */ |
| /* enum: Reserved value */ |
| /* MC_CMD_FW_PACKED_STREAM_HASH_MODE_1 0x4 */ |
| /* enum: Prefer to use firmware with additional "rules engine" filtering |
| * support |
| */ |
| /* MC_CMD_FW_RULES_ENGINE 0x5 */ |
| /* enum: Prefer to use firmware with additional DPDK support */ |
| /* MC_CMD_FW_DPDK 0x6 */ |
| /* enum: Prefer to use "l3xudp" custom datapath firmware (see SF-119495-PD and |
| * bug69716) |
| */ |
| /* MC_CMD_FW_L3XUDP 0x7 */ |
| /* enum: Requests that the MC keep whatever datapath firmware is currently |
| * running. It's used for test purposes, where we want to be able to shmboot |
| * special test firmware variants. This option is only recognised in eftest |
| * (i.e. non-production) builds. |
| */ |
| /* MC_CMD_FW_KEEP_CURRENT_EFTEST_ONLY 0xfffffffe */ |
| /* enum: Only this option is allowed for non-admin functions */ |
| /* MC_CMD_FW_DONT_CARE 0xffffffff */ |
| /* Version of the driver to be reported by management protocols (e.g. NC-SI) |
| * handled by the NIC. This is a zero-terminated ASCII string. |
| */ |
| #define MC_CMD_DRV_ATTACH_IN_V2_DRIVER_VERSION_OFST 12 |
| #define MC_CMD_DRV_ATTACH_IN_V2_DRIVER_VERSION_LEN 20 |
| |
| /* MC_CMD_DRV_ATTACH_OUT msgresponse */ |
| #define MC_CMD_DRV_ATTACH_OUT_LEN 4 |
| /* previous or existing state, see the bitmask at NEW_STATE */ |
| #define MC_CMD_DRV_ATTACH_OUT_OLD_STATE_OFST 0 |
| #define MC_CMD_DRV_ATTACH_OUT_OLD_STATE_LEN 4 |
| |
| /* MC_CMD_DRV_ATTACH_EXT_OUT msgresponse */ |
| #define MC_CMD_DRV_ATTACH_EXT_OUT_LEN 8 |
| /* previous or existing state, see the bitmask at NEW_STATE */ |
| #define MC_CMD_DRV_ATTACH_EXT_OUT_OLD_STATE_OFST 0 |
| #define MC_CMD_DRV_ATTACH_EXT_OUT_OLD_STATE_LEN 4 |
| /* Flags associated with this function */ |
| #define MC_CMD_DRV_ATTACH_EXT_OUT_FUNC_FLAGS_OFST 4 |
| #define MC_CMD_DRV_ATTACH_EXT_OUT_FUNC_FLAGS_LEN 4 |
| /* enum: Labels the lowest-numbered function visible to the OS */ |
| #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_PRIMARY 0x0 |
| /* enum: The function can control the link state of the physical port it is |
| * bound to. |
| */ |
| #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_LINKCTRL 0x1 |
| /* enum: The function can perform privileged operations */ |
| #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_TRUSTED 0x2 |
| /* enum: The function does not have an active port associated with it. The port |
| * refers to the Sorrento external FPGA port. |
| */ |
| #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_NO_ACTIVE_PORT 0x3 |
| /* enum: If set, indicates that VI spreading is currently enabled. Will always |
| * indicate the current state, regardless of the value in the WANT_VI_SPREADING |
| * input. |
| */ |
| #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_VI_SPREADING_ENABLED 0x4 |
| /* enum: Used during development only. Should no longer be used. */ |
| #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_RX_VI_SPREADING_INHIBITED 0x5 |
| /* enum: If set, indicates that TX only spreading is enabled. Even-numbered |
| * TXQs will use one engine, and odd-numbered TXQs will use the other. This |
| * also has the effect that only even-numbered RXQs will receive traffic. |
| */ |
| #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_TX_ONLY_VI_SPREADING_ENABLED 0x5 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SHMUART |
| * Route UART output to circular buffer in shared memory instead. |
| */ |
| #define MC_CMD_SHMUART 0x1f |
| |
| /* MC_CMD_SHMUART_IN msgrequest */ |
| #define MC_CMD_SHMUART_IN_LEN 4 |
| /* ??? */ |
| #define MC_CMD_SHMUART_IN_FLAG_OFST 0 |
| #define MC_CMD_SHMUART_IN_FLAG_LEN 4 |
| |
| /* MC_CMD_SHMUART_OUT msgresponse */ |
| #define MC_CMD_SHMUART_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_PORT_RESET |
| * Generic per-port reset. There is no equivalent for per-board reset. Locks |
| * required: None; Return code: 0, ETIME. NOTE: This command is deprecated - |
| * use MC_CMD_ENTITY_RESET instead. |
| */ |
| #define MC_CMD_PORT_RESET 0x20 |
| #undef MC_CMD_0x20_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x20_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_PORT_RESET_IN msgrequest */ |
| #define MC_CMD_PORT_RESET_IN_LEN 0 |
| |
| /* MC_CMD_PORT_RESET_OUT msgresponse */ |
| #define MC_CMD_PORT_RESET_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_ENTITY_RESET |
| * Generic per-resource reset. There is no equivalent for per-board reset. |
| * Locks required: None; Return code: 0, ETIME. NOTE: This command is an |
| * extended version of the deprecated MC_CMD_PORT_RESET with added fields. |
| */ |
| #define MC_CMD_ENTITY_RESET 0x20 |
| /* MC_CMD_0x20_PRIVILEGE_CTG SRIOV_CTG_GENERAL */ |
| |
| /* MC_CMD_ENTITY_RESET_IN msgrequest */ |
| #define MC_CMD_ENTITY_RESET_IN_LEN 4 |
| /* Optional flags field. Omitting this will perform a "legacy" reset action |
| * (TBD). |
| */ |
| #define MC_CMD_ENTITY_RESET_IN_FLAG_OFST 0 |
| #define MC_CMD_ENTITY_RESET_IN_FLAG_LEN 4 |
| #define MC_CMD_ENTITY_RESET_IN_FUNCTION_RESOURCE_RESET_OFST 0 |
| #define MC_CMD_ENTITY_RESET_IN_FUNCTION_RESOURCE_RESET_LBN 0 |
| #define MC_CMD_ENTITY_RESET_IN_FUNCTION_RESOURCE_RESET_WIDTH 1 |
| |
| /* MC_CMD_ENTITY_RESET_OUT msgresponse */ |
| #define MC_CMD_ENTITY_RESET_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_PCIE_CREDITS |
| * Read instantaneous and minimum flow control thresholds. |
| */ |
| #define MC_CMD_PCIE_CREDITS 0x21 |
| |
| /* MC_CMD_PCIE_CREDITS_IN msgrequest */ |
| #define MC_CMD_PCIE_CREDITS_IN_LEN 8 |
| /* poll period. 0 is disabled */ |
| #define MC_CMD_PCIE_CREDITS_IN_POLL_PERIOD_OFST 0 |
| #define MC_CMD_PCIE_CREDITS_IN_POLL_PERIOD_LEN 4 |
| /* wipe statistics */ |
| #define MC_CMD_PCIE_CREDITS_IN_WIPE_OFST 4 |
| #define MC_CMD_PCIE_CREDITS_IN_WIPE_LEN 4 |
| |
| /* MC_CMD_PCIE_CREDITS_OUT msgresponse */ |
| #define MC_CMD_PCIE_CREDITS_OUT_LEN 16 |
| #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_HDR_OFST 0 |
| #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_HDR_LEN 2 |
| #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_DATA_OFST 2 |
| #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_DATA_LEN 2 |
| #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_HDR_OFST 4 |
| #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_HDR_LEN 2 |
| #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_DATA_OFST 6 |
| #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_DATA_LEN 2 |
| #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_HDR_OFST 8 |
| #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_HDR_LEN 2 |
| #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_DATA_OFST 10 |
| #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_DATA_LEN 2 |
| #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_HDR_OFST 12 |
| #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_HDR_LEN 2 |
| #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_DATA_OFST 14 |
| #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_DATA_LEN 2 |
| |
| |
| /***********************************/ |
| /* MC_CMD_RXD_MONITOR |
| * Get histogram of RX queue fill level. |
| */ |
| #define MC_CMD_RXD_MONITOR 0x22 |
| |
| /* MC_CMD_RXD_MONITOR_IN msgrequest */ |
| #define MC_CMD_RXD_MONITOR_IN_LEN 12 |
| #define MC_CMD_RXD_MONITOR_IN_QID_OFST 0 |
| #define MC_CMD_RXD_MONITOR_IN_QID_LEN 4 |
| #define MC_CMD_RXD_MONITOR_IN_POLL_PERIOD_OFST 4 |
| #define MC_CMD_RXD_MONITOR_IN_POLL_PERIOD_LEN 4 |
| #define MC_CMD_RXD_MONITOR_IN_WIPE_OFST 8 |
| #define MC_CMD_RXD_MONITOR_IN_WIPE_LEN 4 |
| |
| /* MC_CMD_RXD_MONITOR_OUT msgresponse */ |
| #define MC_CMD_RXD_MONITOR_OUT_LEN 80 |
| #define MC_CMD_RXD_MONITOR_OUT_QID_OFST 0 |
| #define MC_CMD_RXD_MONITOR_OUT_QID_LEN 4 |
| #define MC_CMD_RXD_MONITOR_OUT_RING_FILL_OFST 4 |
| #define MC_CMD_RXD_MONITOR_OUT_RING_FILL_LEN 4 |
| #define MC_CMD_RXD_MONITOR_OUT_CACHE_FILL_OFST 8 |
| #define MC_CMD_RXD_MONITOR_OUT_CACHE_FILL_LEN 4 |
| #define MC_CMD_RXD_MONITOR_OUT_RING_LT_1_OFST 12 |
| #define MC_CMD_RXD_MONITOR_OUT_RING_LT_1_LEN 4 |
| #define MC_CMD_RXD_MONITOR_OUT_RING_LT_2_OFST 16 |
| #define MC_CMD_RXD_MONITOR_OUT_RING_LT_2_LEN 4 |
| #define MC_CMD_RXD_MONITOR_OUT_RING_LT_4_OFST 20 |
| #define MC_CMD_RXD_MONITOR_OUT_RING_LT_4_LEN 4 |
| #define MC_CMD_RXD_MONITOR_OUT_RING_LT_8_OFST 24 |
| #define MC_CMD_RXD_MONITOR_OUT_RING_LT_8_LEN 4 |
| #define MC_CMD_RXD_MONITOR_OUT_RING_LT_16_OFST 28 |
| #define MC_CMD_RXD_MONITOR_OUT_RING_LT_16_LEN 4 |
| #define MC_CMD_RXD_MONITOR_OUT_RING_LT_32_OFST 32 |
| #define MC_CMD_RXD_MONITOR_OUT_RING_LT_32_LEN 4 |
| #define MC_CMD_RXD_MONITOR_OUT_RING_LT_64_OFST 36 |
| #define MC_CMD_RXD_MONITOR_OUT_RING_LT_64_LEN 4 |
| #define MC_CMD_RXD_MONITOR_OUT_RING_LT_128_OFST 40 |
| #define MC_CMD_RXD_MONITOR_OUT_RING_LT_128_LEN 4 |
| #define MC_CMD_RXD_MONITOR_OUT_RING_LT_256_OFST 44 |
| #define MC_CMD_RXD_MONITOR_OUT_RING_LT_256_LEN 4 |
| #define MC_CMD_RXD_MONITOR_OUT_RING_GE_256_OFST 48 |
| #define MC_CMD_RXD_MONITOR_OUT_RING_GE_256_LEN 4 |
| #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_1_OFST 52 |
| #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_1_LEN 4 |
| #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_2_OFST 56 |
| #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_2_LEN 4 |
| #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_4_OFST 60 |
| #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_4_LEN 4 |
| #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_8_OFST 64 |
| #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_8_LEN 4 |
| #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_16_OFST 68 |
| #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_16_LEN 4 |
| #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_32_OFST 72 |
| #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_32_LEN 4 |
| #define MC_CMD_RXD_MONITOR_OUT_CACHE_GE_32_OFST 76 |
| #define MC_CMD_RXD_MONITOR_OUT_CACHE_GE_32_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_PUTS |
| * Copy the given ASCII string out onto UART and/or out of the network port. |
| */ |
| #define MC_CMD_PUTS 0x23 |
| #undef MC_CMD_0x23_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x23_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_PUTS_IN msgrequest */ |
| #define MC_CMD_PUTS_IN_LENMIN 13 |
| #define MC_CMD_PUTS_IN_LENMAX 252 |
| #define MC_CMD_PUTS_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_PUTS_IN_LEN(num) (12+1*(num)) |
| #define MC_CMD_PUTS_IN_STRING_NUM(len) (((len)-12)/1) |
| #define MC_CMD_PUTS_IN_DEST_OFST 0 |
| #define MC_CMD_PUTS_IN_DEST_LEN 4 |
| #define MC_CMD_PUTS_IN_UART_OFST 0 |
| #define MC_CMD_PUTS_IN_UART_LBN 0 |
| #define MC_CMD_PUTS_IN_UART_WIDTH 1 |
| #define MC_CMD_PUTS_IN_PORT_OFST 0 |
| #define MC_CMD_PUTS_IN_PORT_LBN 1 |
| #define MC_CMD_PUTS_IN_PORT_WIDTH 1 |
| #define MC_CMD_PUTS_IN_DHOST_OFST 4 |
| #define MC_CMD_PUTS_IN_DHOST_LEN 6 |
| #define MC_CMD_PUTS_IN_STRING_OFST 12 |
| #define MC_CMD_PUTS_IN_STRING_LEN 1 |
| #define MC_CMD_PUTS_IN_STRING_MINNUM 1 |
| #define MC_CMD_PUTS_IN_STRING_MAXNUM 240 |
| #define MC_CMD_PUTS_IN_STRING_MAXNUM_MCDI2 1008 |
| |
| /* MC_CMD_PUTS_OUT msgresponse */ |
| #define MC_CMD_PUTS_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_PHY_CFG |
| * Report PHY configuration. This guarantees to succeed even if the PHY is in a |
| * 'zombie' state. Locks required: None |
| */ |
| #define MC_CMD_GET_PHY_CFG 0x24 |
| #undef MC_CMD_0x24_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x24_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_PHY_CFG_IN msgrequest */ |
| #define MC_CMD_GET_PHY_CFG_IN_LEN 0 |
| |
| /* MC_CMD_GET_PHY_CFG_OUT msgresponse */ |
| #define MC_CMD_GET_PHY_CFG_OUT_LEN 72 |
| /* flags */ |
| #define MC_CMD_GET_PHY_CFG_OUT_FLAGS_OFST 0 |
| #define MC_CMD_GET_PHY_CFG_OUT_FLAGS_LEN 4 |
| #define MC_CMD_GET_PHY_CFG_OUT_PRESENT_OFST 0 |
| #define MC_CMD_GET_PHY_CFG_OUT_PRESENT_LBN 0 |
| #define MC_CMD_GET_PHY_CFG_OUT_PRESENT_WIDTH 1 |
| #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_SHORT_OFST 0 |
| #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_SHORT_LBN 1 |
| #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_SHORT_WIDTH 1 |
| #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_LONG_OFST 0 |
| #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_LONG_LBN 2 |
| #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_LONG_WIDTH 1 |
| #define MC_CMD_GET_PHY_CFG_OUT_LOWPOWER_OFST 0 |
| #define MC_CMD_GET_PHY_CFG_OUT_LOWPOWER_LBN 3 |
| #define MC_CMD_GET_PHY_CFG_OUT_LOWPOWER_WIDTH 1 |
| #define MC_CMD_GET_PHY_CFG_OUT_POWEROFF_OFST 0 |
| #define MC_CMD_GET_PHY_CFG_OUT_POWEROFF_LBN 4 |
| #define MC_CMD_GET_PHY_CFG_OUT_POWEROFF_WIDTH 1 |
| #define MC_CMD_GET_PHY_CFG_OUT_TXDIS_OFST 0 |
| #define MC_CMD_GET_PHY_CFG_OUT_TXDIS_LBN 5 |
| #define MC_CMD_GET_PHY_CFG_OUT_TXDIS_WIDTH 1 |
| #define MC_CMD_GET_PHY_CFG_OUT_BIST_OFST 0 |
| #define MC_CMD_GET_PHY_CFG_OUT_BIST_LBN 6 |
| #define MC_CMD_GET_PHY_CFG_OUT_BIST_WIDTH 1 |
| /* ?? */ |
| #define MC_CMD_GET_PHY_CFG_OUT_TYPE_OFST 4 |
| #define MC_CMD_GET_PHY_CFG_OUT_TYPE_LEN 4 |
| /* Bitmask of supported capabilities */ |
| #define MC_CMD_GET_PHY_CFG_OUT_SUPPORTED_CAP_OFST 8 |
| #define MC_CMD_GET_PHY_CFG_OUT_SUPPORTED_CAP_LEN 4 |
| #define MC_CMD_PHY_CAP_10HDX_OFST 8 |
| #define MC_CMD_PHY_CAP_10HDX_LBN 1 |
| #define MC_CMD_PHY_CAP_10HDX_WIDTH 1 |
| #define MC_CMD_PHY_CAP_10FDX_OFST 8 |
| #define MC_CMD_PHY_CAP_10FDX_LBN 2 |
| #define MC_CMD_PHY_CAP_10FDX_WIDTH 1 |
| #define MC_CMD_PHY_CAP_100HDX_OFST 8 |
| #define MC_CMD_PHY_CAP_100HDX_LBN 3 |
| #define MC_CMD_PHY_CAP_100HDX_WIDTH 1 |
| #define MC_CMD_PHY_CAP_100FDX_OFST 8 |
| #define MC_CMD_PHY_CAP_100FDX_LBN 4 |
| #define MC_CMD_PHY_CAP_100FDX_WIDTH 1 |
| #define MC_CMD_PHY_CAP_1000HDX_OFST 8 |
| #define MC_CMD_PHY_CAP_1000HDX_LBN 5 |
| #define MC_CMD_PHY_CAP_1000HDX_WIDTH 1 |
| #define MC_CMD_PHY_CAP_1000FDX_OFST 8 |
| #define MC_CMD_PHY_CAP_1000FDX_LBN 6 |
| #define MC_CMD_PHY_CAP_1000FDX_WIDTH 1 |
| #define MC_CMD_PHY_CAP_10000FDX_OFST 8 |
| #define MC_CMD_PHY_CAP_10000FDX_LBN 7 |
| #define MC_CMD_PHY_CAP_10000FDX_WIDTH 1 |
| #define MC_CMD_PHY_CAP_PAUSE_OFST 8 |
| #define MC_CMD_PHY_CAP_PAUSE_LBN 8 |
| #define MC_CMD_PHY_CAP_PAUSE_WIDTH 1 |
| #define MC_CMD_PHY_CAP_ASYM_OFST 8 |
| #define MC_CMD_PHY_CAP_ASYM_LBN 9 |
| #define MC_CMD_PHY_CAP_ASYM_WIDTH 1 |
| #define MC_CMD_PHY_CAP_AN_OFST 8 |
| #define MC_CMD_PHY_CAP_AN_LBN 10 |
| #define MC_CMD_PHY_CAP_AN_WIDTH 1 |
| #define MC_CMD_PHY_CAP_40000FDX_OFST 8 |
| #define MC_CMD_PHY_CAP_40000FDX_LBN 11 |
| #define MC_CMD_PHY_CAP_40000FDX_WIDTH 1 |
| #define MC_CMD_PHY_CAP_DDM_OFST 8 |
| #define MC_CMD_PHY_CAP_DDM_LBN 12 |
| #define MC_CMD_PHY_CAP_DDM_WIDTH 1 |
| #define MC_CMD_PHY_CAP_100000FDX_OFST 8 |
| #define MC_CMD_PHY_CAP_100000FDX_LBN 13 |
| #define MC_CMD_PHY_CAP_100000FDX_WIDTH 1 |
| #define MC_CMD_PHY_CAP_25000FDX_OFST 8 |
| #define MC_CMD_PHY_CAP_25000FDX_LBN 14 |
| #define MC_CMD_PHY_CAP_25000FDX_WIDTH 1 |
| #define MC_CMD_PHY_CAP_50000FDX_OFST 8 |
| #define MC_CMD_PHY_CAP_50000FDX_LBN 15 |
| #define MC_CMD_PHY_CAP_50000FDX_WIDTH 1 |
| #define MC_CMD_PHY_CAP_BASER_FEC_OFST 8 |
| #define MC_CMD_PHY_CAP_BASER_FEC_LBN 16 |
| #define MC_CMD_PHY_CAP_BASER_FEC_WIDTH 1 |
| #define MC_CMD_PHY_CAP_BASER_FEC_REQUESTED_OFST 8 |
| #define MC_CMD_PHY_CAP_BASER_FEC_REQUESTED_LBN 17 |
| #define MC_CMD_PHY_CAP_BASER_FEC_REQUESTED_WIDTH 1 |
| #define MC_CMD_PHY_CAP_RS_FEC_OFST 8 |
| #define MC_CMD_PHY_CAP_RS_FEC_LBN 18 |
| #define MC_CMD_PHY_CAP_RS_FEC_WIDTH 1 |
| #define MC_CMD_PHY_CAP_RS_FEC_REQUESTED_OFST 8 |
| #define MC_CMD_PHY_CAP_RS_FEC_REQUESTED_LBN 19 |
| #define MC_CMD_PHY_CAP_RS_FEC_REQUESTED_WIDTH 1 |
| #define MC_CMD_PHY_CAP_25G_BASER_FEC_OFST 8 |
| #define MC_CMD_PHY_CAP_25G_BASER_FEC_LBN 20 |
| #define MC_CMD_PHY_CAP_25G_BASER_FEC_WIDTH 1 |
| #define MC_CMD_PHY_CAP_25G_BASER_FEC_REQUESTED_OFST 8 |
| #define MC_CMD_PHY_CAP_25G_BASER_FEC_REQUESTED_LBN 21 |
| #define MC_CMD_PHY_CAP_25G_BASER_FEC_REQUESTED_WIDTH 1 |
| /* ?? */ |
| #define MC_CMD_GET_PHY_CFG_OUT_CHANNEL_OFST 12 |
| #define MC_CMD_GET_PHY_CFG_OUT_CHANNEL_LEN 4 |
| /* ?? */ |
| #define MC_CMD_GET_PHY_CFG_OUT_PRT_OFST 16 |
| #define MC_CMD_GET_PHY_CFG_OUT_PRT_LEN 4 |
| /* ?? */ |
| #define MC_CMD_GET_PHY_CFG_OUT_STATS_MASK_OFST 20 |
| #define MC_CMD_GET_PHY_CFG_OUT_STATS_MASK_LEN 4 |
| /* ?? */ |
| #define MC_CMD_GET_PHY_CFG_OUT_NAME_OFST 24 |
| #define MC_CMD_GET_PHY_CFG_OUT_NAME_LEN 20 |
| /* ?? */ |
| #define MC_CMD_GET_PHY_CFG_OUT_MEDIA_TYPE_OFST 44 |
| #define MC_CMD_GET_PHY_CFG_OUT_MEDIA_TYPE_LEN 4 |
| /* enum: Xaui. */ |
| #define MC_CMD_MEDIA_XAUI 0x1 |
| /* enum: CX4. */ |
| #define MC_CMD_MEDIA_CX4 0x2 |
| /* enum: KX4. */ |
| #define MC_CMD_MEDIA_KX4 0x3 |
| /* enum: XFP Far. */ |
| #define MC_CMD_MEDIA_XFP 0x4 |
| /* enum: SFP+. */ |
| #define MC_CMD_MEDIA_SFP_PLUS 0x5 |
| /* enum: 10GBaseT. */ |
| #define MC_CMD_MEDIA_BASE_T 0x6 |
| /* enum: QSFP+. */ |
| #define MC_CMD_MEDIA_QSFP_PLUS 0x7 |
| /* enum: DSFP. */ |
| #define MC_CMD_MEDIA_DSFP 0x8 |
| #define MC_CMD_GET_PHY_CFG_OUT_MMD_MASK_OFST 48 |
| #define MC_CMD_GET_PHY_CFG_OUT_MMD_MASK_LEN 4 |
| /* enum: Native clause 22 */ |
| #define MC_CMD_MMD_CLAUSE22 0x0 |
| #define MC_CMD_MMD_CLAUSE45_PMAPMD 0x1 /* enum */ |
| #define MC_CMD_MMD_CLAUSE45_WIS 0x2 /* enum */ |
| #define MC_CMD_MMD_CLAUSE45_PCS 0x3 /* enum */ |
| #define MC_CMD_MMD_CLAUSE45_PHYXS 0x4 /* enum */ |
| #define MC_CMD_MMD_CLAUSE45_DTEXS 0x5 /* enum */ |
| #define MC_CMD_MMD_CLAUSE45_TC 0x6 /* enum */ |
| #define MC_CMD_MMD_CLAUSE45_AN 0x7 /* enum */ |
| /* enum: Clause22 proxied over clause45 by PHY. */ |
| #define MC_CMD_MMD_CLAUSE45_C22EXT 0x1d |
| #define MC_CMD_MMD_CLAUSE45_VEND1 0x1e /* enum */ |
| #define MC_CMD_MMD_CLAUSE45_VEND2 0x1f /* enum */ |
| #define MC_CMD_GET_PHY_CFG_OUT_REVISION_OFST 52 |
| #define MC_CMD_GET_PHY_CFG_OUT_REVISION_LEN 20 |
| |
| |
| /***********************************/ |
| /* MC_CMD_START_BIST |
| * Start a BIST test on the PHY. Locks required: PHY_LOCK if doing a PHY BIST |
| * Return code: 0, EINVAL, EACCES (if PHY_LOCK is not held) |
| */ |
| #define MC_CMD_START_BIST 0x25 |
| #undef MC_CMD_0x25_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x25_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_START_BIST_IN msgrequest */ |
| #define MC_CMD_START_BIST_IN_LEN 4 |
| /* Type of test. */ |
| #define MC_CMD_START_BIST_IN_TYPE_OFST 0 |
| #define MC_CMD_START_BIST_IN_TYPE_LEN 4 |
| /* enum: Run the PHY's short cable BIST. */ |
| #define MC_CMD_PHY_BIST_CABLE_SHORT 0x1 |
| /* enum: Run the PHY's long cable BIST. */ |
| #define MC_CMD_PHY_BIST_CABLE_LONG 0x2 |
| /* enum: Run BIST on the currently selected BPX Serdes (XAUI or XFI) . */ |
| #define MC_CMD_BPX_SERDES_BIST 0x3 |
| /* enum: Run the MC loopback tests. */ |
| #define MC_CMD_MC_LOOPBACK_BIST 0x4 |
| /* enum: Run the PHY's standard BIST. */ |
| #define MC_CMD_PHY_BIST 0x5 |
| /* enum: Run MC RAM test. */ |
| #define MC_CMD_MC_MEM_BIST 0x6 |
| /* enum: Run Port RAM test. */ |
| #define MC_CMD_PORT_MEM_BIST 0x7 |
| /* enum: Run register test. */ |
| #define MC_CMD_REG_BIST 0x8 |
| |
| /* MC_CMD_START_BIST_OUT msgresponse */ |
| #define MC_CMD_START_BIST_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_POLL_BIST |
| * Poll for BIST completion. Returns a single status code, and optionally some |
| * PHY specific bist output. The driver should only consume the BIST output |
| * after validating OUTLEN and MC_CMD_GET_PHY_CFG.TYPE. If a driver can't |
| * successfully parse the BIST output, it should still respect the pass/Fail in |
| * OUT.RESULT. Locks required: PHY_LOCK if doing a PHY BIST. Return code: 0, |
| * EACCES (if PHY_LOCK is not held). |
| */ |
| #define MC_CMD_POLL_BIST 0x26 |
| #undef MC_CMD_0x26_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x26_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_POLL_BIST_IN msgrequest */ |
| #define MC_CMD_POLL_BIST_IN_LEN 0 |
| |
| /* MC_CMD_POLL_BIST_OUT msgresponse */ |
| #define MC_CMD_POLL_BIST_OUT_LEN 8 |
| /* result */ |
| #define MC_CMD_POLL_BIST_OUT_RESULT_OFST 0 |
| #define MC_CMD_POLL_BIST_OUT_RESULT_LEN 4 |
| /* enum: Running. */ |
| #define MC_CMD_POLL_BIST_RUNNING 0x1 |
| /* enum: Passed. */ |
| #define MC_CMD_POLL_BIST_PASSED 0x2 |
| /* enum: Failed. */ |
| #define MC_CMD_POLL_BIST_FAILED 0x3 |
| /* enum: Timed-out. */ |
| #define MC_CMD_POLL_BIST_TIMEOUT 0x4 |
| #define MC_CMD_POLL_BIST_OUT_PRIVATE_OFST 4 |
| #define MC_CMD_POLL_BIST_OUT_PRIVATE_LEN 4 |
| |
| /* MC_CMD_POLL_BIST_OUT_SFT9001 msgresponse */ |
| #define MC_CMD_POLL_BIST_OUT_SFT9001_LEN 36 |
| /* result */ |
| /* MC_CMD_POLL_BIST_OUT_RESULT_OFST 0 */ |
| /* MC_CMD_POLL_BIST_OUT_RESULT_LEN 4 */ |
| /* Enum values, see field(s): */ |
| /* MC_CMD_POLL_BIST_OUT/MC_CMD_POLL_BIST_OUT_RESULT */ |
| #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_A_OFST 4 |
| #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_A_LEN 4 |
| #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_B_OFST 8 |
| #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_B_LEN 4 |
| #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_C_OFST 12 |
| #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_C_LEN 4 |
| #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_D_OFST 16 |
| #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_D_LEN 4 |
| /* Status of each channel A */ |
| #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_A_OFST 20 |
| #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_A_LEN 4 |
| /* enum: Ok. */ |
| #define MC_CMD_POLL_BIST_SFT9001_PAIR_OK 0x1 |
| /* enum: Open. */ |
| #define MC_CMD_POLL_BIST_SFT9001_PAIR_OPEN 0x2 |
| /* enum: Intra-pair short. */ |
| #define MC_CMD_POLL_BIST_SFT9001_INTRA_PAIR_SHORT 0x3 |
| /* enum: Inter-pair short. */ |
| #define MC_CMD_POLL_BIST_SFT9001_INTER_PAIR_SHORT 0x4 |
| /* enum: Busy. */ |
| #define MC_CMD_POLL_BIST_SFT9001_PAIR_BUSY 0x9 |
| /* Status of each channel B */ |
| #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_B_OFST 24 |
| #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_B_LEN 4 |
| /* Enum values, see field(s): */ |
| /* CABLE_STATUS_A */ |
| /* Status of each channel C */ |
| #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_C_OFST 28 |
| #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_C_LEN 4 |
| /* Enum values, see field(s): */ |
| /* CABLE_STATUS_A */ |
| /* Status of each channel D */ |
| #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_D_OFST 32 |
| #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_D_LEN 4 |
| /* Enum values, see field(s): */ |
| /* CABLE_STATUS_A */ |
| |
| /* MC_CMD_POLL_BIST_OUT_MRSFP msgresponse */ |
| #define MC_CMD_POLL_BIST_OUT_MRSFP_LEN 8 |
| /* result */ |
| /* MC_CMD_POLL_BIST_OUT_RESULT_OFST 0 */ |
| /* MC_CMD_POLL_BIST_OUT_RESULT_LEN 4 */ |
| /* Enum values, see field(s): */ |
| /* MC_CMD_POLL_BIST_OUT/MC_CMD_POLL_BIST_OUT_RESULT */ |
| #define MC_CMD_POLL_BIST_OUT_MRSFP_TEST_OFST 4 |
| #define MC_CMD_POLL_BIST_OUT_MRSFP_TEST_LEN 4 |
| /* enum: Complete. */ |
| #define MC_CMD_POLL_BIST_MRSFP_TEST_COMPLETE 0x0 |
| /* enum: Bus switch off I2C write. */ |
| #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_OFF_I2C_WRITE 0x1 |
| /* enum: Bus switch off I2C no access IO exp. */ |
| #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_OFF_I2C_NO_ACCESS_IO_EXP 0x2 |
| /* enum: Bus switch off I2C no access module. */ |
| #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_OFF_I2C_NO_ACCESS_MODULE 0x3 |
| /* enum: IO exp I2C configure. */ |
| #define MC_CMD_POLL_BIST_MRSFP_TEST_IO_EXP_I2C_CONFIGURE 0x4 |
| /* enum: Bus switch I2C no cross talk. */ |
| #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_I2C_NO_CROSSTALK 0x5 |
| /* enum: Module presence. */ |
| #define MC_CMD_POLL_BIST_MRSFP_TEST_MODULE_PRESENCE 0x6 |
| /* enum: Module ID I2C access. */ |
| #define MC_CMD_POLL_BIST_MRSFP_TEST_MODULE_ID_I2C_ACCESS 0x7 |
| /* enum: Module ID sane value. */ |
| #define MC_CMD_POLL_BIST_MRSFP_TEST_MODULE_ID_SANE_VALUE 0x8 |
| |
| /* MC_CMD_POLL_BIST_OUT_MEM msgresponse */ |
| #define MC_CMD_POLL_BIST_OUT_MEM_LEN 36 |
| /* result */ |
| /* MC_CMD_POLL_BIST_OUT_RESULT_OFST 0 */ |
| /* MC_CMD_POLL_BIST_OUT_RESULT_LEN 4 */ |
| /* Enum values, see field(s): */ |
| /* MC_CMD_POLL_BIST_OUT/MC_CMD_POLL_BIST_OUT_RESULT */ |
| #define MC_CMD_POLL_BIST_OUT_MEM_TEST_OFST 4 |
| #define MC_CMD_POLL_BIST_OUT_MEM_TEST_LEN 4 |
| /* enum: Test has completed. */ |
| #define MC_CMD_POLL_BIST_MEM_COMPLETE 0x0 |
| /* enum: RAM test - walk ones. */ |
| #define MC_CMD_POLL_BIST_MEM_MEM_WALK_ONES 0x1 |
| /* enum: RAM test - walk zeros. */ |
| #define MC_CMD_POLL_BIST_MEM_MEM_WALK_ZEROS 0x2 |
| /* enum: RAM test - walking inversions zeros/ones. */ |
| #define MC_CMD_POLL_BIST_MEM_MEM_INV_ZERO_ONE 0x3 |
| /* enum: RAM test - walking inversions checkerboard. */ |
| #define MC_CMD_POLL_BIST_MEM_MEM_INV_CHKBOARD 0x4 |
| /* enum: Register test - set / clear individual bits. */ |
| #define MC_CMD_POLL_BIST_MEM_REG 0x5 |
| /* enum: ECC error detected. */ |
| #define MC_CMD_POLL_BIST_MEM_ECC 0x6 |
| /* Failure address, only valid if result is POLL_BIST_FAILED */ |
| #define MC_CMD_POLL_BIST_OUT_MEM_ADDR_OFST 8 |
| #define MC_CMD_POLL_BIST_OUT_MEM_ADDR_LEN 4 |
| /* Bus or address space to which the failure address corresponds */ |
| #define MC_CMD_POLL_BIST_OUT_MEM_BUS_OFST 12 |
| #define MC_CMD_POLL_BIST_OUT_MEM_BUS_LEN 4 |
| /* enum: MC MIPS bus. */ |
| #define MC_CMD_POLL_BIST_MEM_BUS_MC 0x0 |
| /* enum: CSR IREG bus. */ |
| #define MC_CMD_POLL_BIST_MEM_BUS_CSR 0x1 |
| /* enum: RX0 DPCPU bus. */ |
| #define MC_CMD_POLL_BIST_MEM_BUS_DPCPU_RX 0x2 |
| /* enum: TX0 DPCPU bus. */ |
| #define MC_CMD_POLL_BIST_MEM_BUS_DPCPU_TX0 0x3 |
| /* enum: TX1 DPCPU bus. */ |
| #define MC_CMD_POLL_BIST_MEM_BUS_DPCPU_TX1 0x4 |
| /* enum: RX0 DICPU bus. */ |
| #define MC_CMD_POLL_BIST_MEM_BUS_DICPU_RX 0x5 |
| /* enum: TX DICPU bus. */ |
| #define MC_CMD_POLL_BIST_MEM_BUS_DICPU_TX 0x6 |
| /* enum: RX1 DPCPU bus. */ |
| #define MC_CMD_POLL_BIST_MEM_BUS_DPCPU_RX1 0x7 |
| /* enum: RX1 DICPU bus. */ |
| #define MC_CMD_POLL_BIST_MEM_BUS_DICPU_RX1 0x8 |
| /* Pattern written to RAM / register */ |
| #define MC_CMD_POLL_BIST_OUT_MEM_EXPECT_OFST 16 |
| #define MC_CMD_POLL_BIST_OUT_MEM_EXPECT_LEN 4 |
| /* Actual value read from RAM / register */ |
| #define MC_CMD_POLL_BIST_OUT_MEM_ACTUAL_OFST 20 |
| #define MC_CMD_POLL_BIST_OUT_MEM_ACTUAL_LEN 4 |
| /* ECC error mask */ |
| #define MC_CMD_POLL_BIST_OUT_MEM_ECC_OFST 24 |
| #define MC_CMD_POLL_BIST_OUT_MEM_ECC_LEN 4 |
| /* ECC parity error mask */ |
| #define MC_CMD_POLL_BIST_OUT_MEM_ECC_PARITY_OFST 28 |
| #define MC_CMD_POLL_BIST_OUT_MEM_ECC_PARITY_LEN 4 |
| /* ECC fatal error mask */ |
| #define MC_CMD_POLL_BIST_OUT_MEM_ECC_FATAL_OFST 32 |
| #define MC_CMD_POLL_BIST_OUT_MEM_ECC_FATAL_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_FLUSH_RX_QUEUES |
| * Flush receive queue(s). If SRIOV is enabled (via MC_CMD_SRIOV), then RXQ |
| * flushes should be initiated via this MCDI operation, rather than via |
| * directly writing FLUSH_CMD. |
| * |
| * The flush is completed (either done/fail) asynchronously (after this command |
| * returns). The driver must still wait for flush done/failure events as usual. |
| */ |
| #define MC_CMD_FLUSH_RX_QUEUES 0x27 |
| |
| /* MC_CMD_FLUSH_RX_QUEUES_IN msgrequest */ |
| #define MC_CMD_FLUSH_RX_QUEUES_IN_LENMIN 4 |
| #define MC_CMD_FLUSH_RX_QUEUES_IN_LENMAX 252 |
| #define MC_CMD_FLUSH_RX_QUEUES_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_FLUSH_RX_QUEUES_IN_LEN(num) (0+4*(num)) |
| #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_NUM(len) (((len)-0)/4) |
| #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_OFST 0 |
| #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_LEN 4 |
| #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_MINNUM 1 |
| #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_MAXNUM 63 |
| #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_MAXNUM_MCDI2 255 |
| |
| /* MC_CMD_FLUSH_RX_QUEUES_OUT msgresponse */ |
| #define MC_CMD_FLUSH_RX_QUEUES_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_LOOPBACK_MODES |
| * Returns a bitmask of loopback modes available at each speed. |
| */ |
| #define MC_CMD_GET_LOOPBACK_MODES 0x28 |
| #undef MC_CMD_0x28_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x28_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_LOOPBACK_MODES_IN msgrequest */ |
| #define MC_CMD_GET_LOOPBACK_MODES_IN_LEN 0 |
| |
| /* MC_CMD_GET_LOOPBACK_MODES_OUT msgresponse */ |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_LEN 40 |
| /* Supported loopbacks. */ |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_OFST 0 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_LEN 8 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_LO_OFST 0 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_LO_LEN 4 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_LO_LBN 0 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_LO_WIDTH 32 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_HI_OFST 4 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_HI_LEN 4 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_HI_LBN 32 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_HI_WIDTH 32 |
| /* enum: None. */ |
| #define MC_CMD_LOOPBACK_NONE 0x0 |
| /* enum: Data. */ |
| #define MC_CMD_LOOPBACK_DATA 0x1 |
| /* enum: GMAC. */ |
| #define MC_CMD_LOOPBACK_GMAC 0x2 |
| /* enum: XGMII. */ |
| #define MC_CMD_LOOPBACK_XGMII 0x3 |
| /* enum: XGXS. */ |
| #define MC_CMD_LOOPBACK_XGXS 0x4 |
| /* enum: XAUI. */ |
| #define MC_CMD_LOOPBACK_XAUI 0x5 |
| /* enum: GMII. */ |
| #define MC_CMD_LOOPBACK_GMII 0x6 |
| /* enum: SGMII. */ |
| #define MC_CMD_LOOPBACK_SGMII 0x7 |
| /* enum: XGBR. */ |
| #define MC_CMD_LOOPBACK_XGBR 0x8 |
| /* enum: XFI. */ |
| #define MC_CMD_LOOPBACK_XFI 0x9 |
| /* enum: XAUI Far. */ |
| #define MC_CMD_LOOPBACK_XAUI_FAR 0xa |
| /* enum: GMII Far. */ |
| #define MC_CMD_LOOPBACK_GMII_FAR 0xb |
| /* enum: SGMII Far. */ |
| #define MC_CMD_LOOPBACK_SGMII_FAR 0xc |
| /* enum: XFI Far. */ |
| #define MC_CMD_LOOPBACK_XFI_FAR 0xd |
| /* enum: GPhy. */ |
| #define MC_CMD_LOOPBACK_GPHY 0xe |
| /* enum: PhyXS. */ |
| #define MC_CMD_LOOPBACK_PHYXS 0xf |
| /* enum: PCS. */ |
| #define MC_CMD_LOOPBACK_PCS 0x10 |
| /* enum: PMA-PMD. */ |
| #define MC_CMD_LOOPBACK_PMAPMD 0x11 |
| /* enum: Cross-Port. */ |
| #define MC_CMD_LOOPBACK_XPORT 0x12 |
| /* enum: XGMII-Wireside. */ |
| #define MC_CMD_LOOPBACK_XGMII_WS 0x13 |
| /* enum: XAUI Wireside. */ |
| #define MC_CMD_LOOPBACK_XAUI_WS 0x14 |
| /* enum: XAUI Wireside Far. */ |
| #define MC_CMD_LOOPBACK_XAUI_WS_FAR 0x15 |
| /* enum: XAUI Wireside near. */ |
| #define MC_CMD_LOOPBACK_XAUI_WS_NEAR 0x16 |
| /* enum: GMII Wireside. */ |
| #define MC_CMD_LOOPBACK_GMII_WS 0x17 |
| /* enum: XFI Wireside. */ |
| #define MC_CMD_LOOPBACK_XFI_WS 0x18 |
| /* enum: XFI Wireside Far. */ |
| #define MC_CMD_LOOPBACK_XFI_WS_FAR 0x19 |
| /* enum: PhyXS Wireside. */ |
| #define MC_CMD_LOOPBACK_PHYXS_WS 0x1a |
| /* enum: PMA lanes MAC-Serdes. */ |
| #define MC_CMD_LOOPBACK_PMA_INT 0x1b |
| /* enum: KR Serdes Parallel (Encoder). */ |
| #define MC_CMD_LOOPBACK_SD_NEAR 0x1c |
| /* enum: KR Serdes Serial. */ |
| #define MC_CMD_LOOPBACK_SD_FAR 0x1d |
| /* enum: PMA lanes MAC-Serdes Wireside. */ |
| #define MC_CMD_LOOPBACK_PMA_INT_WS 0x1e |
| /* enum: KR Serdes Parallel Wireside (Full PCS). */ |
| #define MC_CMD_LOOPBACK_SD_FEP2_WS 0x1f |
| /* enum: KR Serdes Parallel Wireside (Sym Aligner to TX). */ |
| #define MC_CMD_LOOPBACK_SD_FEP1_5_WS 0x20 |
| /* enum: KR Serdes Parallel Wireside (Deserializer to Serializer). */ |
| #define MC_CMD_LOOPBACK_SD_FEP_WS 0x21 |
| /* enum: KR Serdes Serial Wireside. */ |
| #define MC_CMD_LOOPBACK_SD_FES_WS 0x22 |
| /* enum: Near side of AOE Siena side port */ |
| #define MC_CMD_LOOPBACK_AOE_INT_NEAR 0x23 |
| /* enum: Medford Wireside datapath loopback */ |
| #define MC_CMD_LOOPBACK_DATA_WS 0x24 |
| /* enum: Force link up without setting up any physical loopback (snapper use |
| * only) |
| */ |
| #define MC_CMD_LOOPBACK_FORCE_EXT_LINK 0x25 |
| /* Supported loopbacks. */ |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_OFST 8 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_LEN 8 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_LO_OFST 8 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_LO_LEN 4 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_LO_LBN 64 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_LO_WIDTH 32 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_HI_OFST 12 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_HI_LEN 4 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_HI_LBN 96 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_HI_WIDTH 32 |
| /* Enum values, see field(s): */ |
| /* 100M */ |
| /* Supported loopbacks. */ |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_OFST 16 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_LEN 8 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_LO_OFST 16 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_LO_LEN 4 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_LO_LBN 128 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_LO_WIDTH 32 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_HI_OFST 20 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_HI_LEN 4 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_HI_LBN 160 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_HI_WIDTH 32 |
| /* Enum values, see field(s): */ |
| /* 100M */ |
| /* Supported loopbacks. */ |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_OFST 24 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_LEN 8 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_LO_OFST 24 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_LO_LEN 4 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_LO_LBN 192 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_LO_WIDTH 32 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_HI_OFST 28 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_HI_LEN 4 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_HI_LBN 224 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_HI_WIDTH 32 |
| /* Enum values, see field(s): */ |
| /* 100M */ |
| /* Supported loopbacks. */ |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_OFST 32 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_LEN 8 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_LO_OFST 32 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_LO_LEN 4 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_LO_LBN 256 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_LO_WIDTH 32 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_HI_OFST 36 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_HI_LEN 4 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_HI_LBN 288 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_HI_WIDTH 32 |
| /* Enum values, see field(s): */ |
| /* 100M */ |
| |
| /* MC_CMD_GET_LOOPBACK_MODES_OUT_V2 msgresponse: Supported loopback modes for |
| * newer NICs with 25G/50G/100G support |
| */ |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_LEN 64 |
| /* Supported loopbacks. */ |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100M_OFST 0 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100M_LEN 8 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100M_LO_OFST 0 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100M_LO_LEN 4 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100M_LO_LBN 0 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100M_LO_WIDTH 32 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100M_HI_OFST 4 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100M_HI_LEN 4 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100M_HI_LBN 32 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100M_HI_WIDTH 32 |
| /* enum: None. */ |
| /* MC_CMD_LOOPBACK_NONE 0x0 */ |
| /* enum: Data. */ |
| /* MC_CMD_LOOPBACK_DATA 0x1 */ |
| /* enum: GMAC. */ |
| /* MC_CMD_LOOPBACK_GMAC 0x2 */ |
| /* enum: XGMII. */ |
| /* MC_CMD_LOOPBACK_XGMII 0x3 */ |
| /* enum: XGXS. */ |
| /* MC_CMD_LOOPBACK_XGXS 0x4 */ |
| /* enum: XAUI. */ |
| /* MC_CMD_LOOPBACK_XAUI 0x5 */ |
| /* enum: GMII. */ |
| /* MC_CMD_LOOPBACK_GMII 0x6 */ |
| /* enum: SGMII. */ |
| /* MC_CMD_LOOPBACK_SGMII 0x7 */ |
| /* enum: XGBR. */ |
| /* MC_CMD_LOOPBACK_XGBR 0x8 */ |
| /* enum: XFI. */ |
| /* MC_CMD_LOOPBACK_XFI 0x9 */ |
| /* enum: XAUI Far. */ |
| /* MC_CMD_LOOPBACK_XAUI_FAR 0xa */ |
| /* enum: GMII Far. */ |
| /* MC_CMD_LOOPBACK_GMII_FAR 0xb */ |
| /* enum: SGMII Far. */ |
| /* MC_CMD_LOOPBACK_SGMII_FAR 0xc */ |
| /* enum: XFI Far. */ |
| /* MC_CMD_LOOPBACK_XFI_FAR 0xd */ |
| /* enum: GPhy. */ |
| /* MC_CMD_LOOPBACK_GPHY 0xe */ |
| /* enum: PhyXS. */ |
| /* MC_CMD_LOOPBACK_PHYXS 0xf */ |
| /* enum: PCS. */ |
| /* MC_CMD_LOOPBACK_PCS 0x10 */ |
| /* enum: PMA-PMD. */ |
| /* MC_CMD_LOOPBACK_PMAPMD 0x11 */ |
| /* enum: Cross-Port. */ |
| /* MC_CMD_LOOPBACK_XPORT 0x12 */ |
| /* enum: XGMII-Wireside. */ |
| /* MC_CMD_LOOPBACK_XGMII_WS 0x13 */ |
| /* enum: XAUI Wireside. */ |
| /* MC_CMD_LOOPBACK_XAUI_WS 0x14 */ |
| /* enum: XAUI Wireside Far. */ |
| /* MC_CMD_LOOPBACK_XAUI_WS_FAR 0x15 */ |
| /* enum: XAUI Wireside near. */ |
| /* MC_CMD_LOOPBACK_XAUI_WS_NEAR 0x16 */ |
| /* enum: GMII Wireside. */ |
| /* MC_CMD_LOOPBACK_GMII_WS 0x17 */ |
| /* enum: XFI Wireside. */ |
| /* MC_CMD_LOOPBACK_XFI_WS 0x18 */ |
| /* enum: XFI Wireside Far. */ |
| /* MC_CMD_LOOPBACK_XFI_WS_FAR 0x19 */ |
| /* enum: PhyXS Wireside. */ |
| /* MC_CMD_LOOPBACK_PHYXS_WS 0x1a */ |
| /* enum: PMA lanes MAC-Serdes. */ |
| /* MC_CMD_LOOPBACK_PMA_INT 0x1b */ |
| /* enum: KR Serdes Parallel (Encoder). */ |
| /* MC_CMD_LOOPBACK_SD_NEAR 0x1c */ |
| /* enum: KR Serdes Serial. */ |
| /* MC_CMD_LOOPBACK_SD_FAR 0x1d */ |
| /* enum: PMA lanes MAC-Serdes Wireside. */ |
| /* MC_CMD_LOOPBACK_PMA_INT_WS 0x1e */ |
| /* enum: KR Serdes Parallel Wireside (Full PCS). */ |
| /* MC_CMD_LOOPBACK_SD_FEP2_WS 0x1f */ |
| /* enum: KR Serdes Parallel Wireside (Sym Aligner to TX). */ |
| /* MC_CMD_LOOPBACK_SD_FEP1_5_WS 0x20 */ |
| /* enum: KR Serdes Parallel Wireside (Deserializer to Serializer). */ |
| /* MC_CMD_LOOPBACK_SD_FEP_WS 0x21 */ |
| /* enum: KR Serdes Serial Wireside. */ |
| /* MC_CMD_LOOPBACK_SD_FES_WS 0x22 */ |
| /* enum: Near side of AOE Siena side port */ |
| /* MC_CMD_LOOPBACK_AOE_INT_NEAR 0x23 */ |
| /* enum: Medford Wireside datapath loopback */ |
| /* MC_CMD_LOOPBACK_DATA_WS 0x24 */ |
| /* enum: Force link up without setting up any physical loopback (snapper use |
| * only) |
| */ |
| /* MC_CMD_LOOPBACK_FORCE_EXT_LINK 0x25 */ |
| /* Supported loopbacks. */ |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_1G_OFST 8 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_1G_LEN 8 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_1G_LO_OFST 8 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_1G_LO_LEN 4 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_1G_LO_LBN 64 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_1G_LO_WIDTH 32 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_1G_HI_OFST 12 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_1G_HI_LEN 4 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_1G_HI_LBN 96 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_1G_HI_WIDTH 32 |
| /* Enum values, see field(s): */ |
| /* 100M */ |
| /* Supported loopbacks. */ |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_10G_OFST 16 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_10G_LEN 8 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_10G_LO_OFST 16 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_10G_LO_LEN 4 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_10G_LO_LBN 128 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_10G_LO_WIDTH 32 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_10G_HI_OFST 20 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_10G_HI_LEN 4 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_10G_HI_LBN 160 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_10G_HI_WIDTH 32 |
| /* Enum values, see field(s): */ |
| /* 100M */ |
| /* Supported loopbacks. */ |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_SUGGESTED_OFST 24 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_SUGGESTED_LEN 8 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_SUGGESTED_LO_OFST 24 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_SUGGESTED_LO_LEN 4 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_SUGGESTED_LO_LBN 192 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_SUGGESTED_LO_WIDTH 32 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_SUGGESTED_HI_OFST 28 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_SUGGESTED_HI_LEN 4 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_SUGGESTED_HI_LBN 224 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_SUGGESTED_HI_WIDTH 32 |
| /* Enum values, see field(s): */ |
| /* 100M */ |
| /* Supported loopbacks. */ |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_40G_OFST 32 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_40G_LEN 8 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_40G_LO_OFST 32 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_40G_LO_LEN 4 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_40G_LO_LBN 256 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_40G_LO_WIDTH 32 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_40G_HI_OFST 36 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_40G_HI_LEN 4 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_40G_HI_LBN 288 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_40G_HI_WIDTH 32 |
| /* Enum values, see field(s): */ |
| /* 100M */ |
| /* Supported 25G loopbacks. */ |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_25G_OFST 40 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_25G_LEN 8 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_25G_LO_OFST 40 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_25G_LO_LEN 4 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_25G_LO_LBN 320 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_25G_LO_WIDTH 32 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_25G_HI_OFST 44 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_25G_HI_LEN 4 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_25G_HI_LBN 352 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_25G_HI_WIDTH 32 |
| /* Enum values, see field(s): */ |
| /* 100M */ |
| /* Supported 50 loopbacks. */ |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_50G_OFST 48 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_50G_LEN 8 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_50G_LO_OFST 48 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_50G_LO_LEN 4 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_50G_LO_LBN 384 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_50G_LO_WIDTH 32 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_50G_HI_OFST 52 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_50G_HI_LEN 4 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_50G_HI_LBN 416 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_50G_HI_WIDTH 32 |
| /* Enum values, see field(s): */ |
| /* 100M */ |
| /* Supported 100G loopbacks. */ |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100G_OFST 56 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100G_LEN 8 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100G_LO_OFST 56 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100G_LO_LEN 4 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100G_LO_LBN 448 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100G_LO_WIDTH 32 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100G_HI_OFST 60 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100G_HI_LEN 4 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100G_HI_LBN 480 |
| #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100G_HI_WIDTH 32 |
| /* Enum values, see field(s): */ |
| /* 100M */ |
| |
| /* AN_TYPE structuredef: Auto-negotiation types defined in IEEE802.3 */ |
| #define AN_TYPE_LEN 4 |
| #define AN_TYPE_TYPE_OFST 0 |
| #define AN_TYPE_TYPE_LEN 4 |
| /* enum: None, AN disabled or not supported */ |
| #define MC_CMD_AN_NONE 0x0 |
| /* enum: Clause 28 - BASE-T */ |
| #define MC_CMD_AN_CLAUSE28 0x1 |
| /* enum: Clause 37 - BASE-X */ |
| #define MC_CMD_AN_CLAUSE37 0x2 |
| /* enum: Clause 73 - BASE-R startup protocol for backplane and copper cable |
| * assemblies. Includes Clause 72/Clause 92 link-training. |
| */ |
| #define MC_CMD_AN_CLAUSE73 0x3 |
| #define AN_TYPE_TYPE_LBN 0 |
| #define AN_TYPE_TYPE_WIDTH 32 |
| |
| /* FEC_TYPE structuredef: Forward error correction types defined in IEEE802.3 |
| */ |
| #define FEC_TYPE_LEN 4 |
| #define FEC_TYPE_TYPE_OFST 0 |
| #define FEC_TYPE_TYPE_LEN 4 |
| /* enum: No FEC */ |
| #define MC_CMD_FEC_NONE 0x0 |
| /* enum: Clause 74 BASE-R FEC (a.k.a Firecode) */ |
| #define MC_CMD_FEC_BASER 0x1 |
| /* enum: Clause 91/Clause 108 Reed-Solomon FEC */ |
| #define MC_CMD_FEC_RS 0x2 |
| #define FEC_TYPE_TYPE_LBN 0 |
| #define FEC_TYPE_TYPE_WIDTH 32 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_LINK |
| * Read the unified MAC/PHY link state. Locks required: None Return code: 0, |
| * ETIME. |
| */ |
| #define MC_CMD_GET_LINK 0x29 |
| #undef MC_CMD_0x29_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x29_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_LINK_IN msgrequest */ |
| #define MC_CMD_GET_LINK_IN_LEN 0 |
| |
| /* MC_CMD_GET_LINK_OUT msgresponse */ |
| #define MC_CMD_GET_LINK_OUT_LEN 28 |
| /* Near-side advertised capabilities. Refer to |
| * MC_CMD_GET_PHY_CFG_OUT/SUPPORTED_CAP for bit definitions. |
| */ |
| #define MC_CMD_GET_LINK_OUT_CAP_OFST 0 |
| #define MC_CMD_GET_LINK_OUT_CAP_LEN 4 |
| /* Link-partner advertised capabilities. Refer to |
| * MC_CMD_GET_PHY_CFG_OUT/SUPPORTED_CAP for bit definitions. |
| */ |
| #define MC_CMD_GET_LINK_OUT_LP_CAP_OFST 4 |
| #define MC_CMD_GET_LINK_OUT_LP_CAP_LEN 4 |
| /* Autonegotiated speed in mbit/s. The link may still be down even if this |
| * reads non-zero. |
| */ |
| #define MC_CMD_GET_LINK_OUT_LINK_SPEED_OFST 8 |
| #define MC_CMD_GET_LINK_OUT_LINK_SPEED_LEN 4 |
| /* Current loopback setting. */ |
| #define MC_CMD_GET_LINK_OUT_LOOPBACK_MODE_OFST 12 |
| #define MC_CMD_GET_LINK_OUT_LOOPBACK_MODE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_GET_LOOPBACK_MODES/MC_CMD_GET_LOOPBACK_MODES_OUT/100M */ |
| #define MC_CMD_GET_LINK_OUT_FLAGS_OFST 16 |
| #define MC_CMD_GET_LINK_OUT_FLAGS_LEN 4 |
| #define MC_CMD_GET_LINK_OUT_LINK_UP_OFST 16 |
| #define MC_CMD_GET_LINK_OUT_LINK_UP_LBN 0 |
| #define MC_CMD_GET_LINK_OUT_LINK_UP_WIDTH 1 |
| #define MC_CMD_GET_LINK_OUT_FULL_DUPLEX_OFST 16 |
| #define MC_CMD_GET_LINK_OUT_FULL_DUPLEX_LBN 1 |
| #define MC_CMD_GET_LINK_OUT_FULL_DUPLEX_WIDTH 1 |
| #define MC_CMD_GET_LINK_OUT_BPX_LINK_OFST 16 |
| #define MC_CMD_GET_LINK_OUT_BPX_LINK_LBN 2 |
| #define MC_CMD_GET_LINK_OUT_BPX_LINK_WIDTH 1 |
| #define MC_CMD_GET_LINK_OUT_PHY_LINK_OFST 16 |
| #define MC_CMD_GET_LINK_OUT_PHY_LINK_LBN 3 |
| #define MC_CMD_GET_LINK_OUT_PHY_LINK_WIDTH 1 |
| #define MC_CMD_GET_LINK_OUT_LINK_FAULT_RX_OFST 16 |
| #define MC_CMD_GET_LINK_OUT_LINK_FAULT_RX_LBN 6 |
| #define MC_CMD_GET_LINK_OUT_LINK_FAULT_RX_WIDTH 1 |
| #define MC_CMD_GET_LINK_OUT_LINK_FAULT_TX_OFST 16 |
| #define MC_CMD_GET_LINK_OUT_LINK_FAULT_TX_LBN 7 |
| #define MC_CMD_GET_LINK_OUT_LINK_FAULT_TX_WIDTH 1 |
| #define MC_CMD_GET_LINK_OUT_MODULE_UP_VALID_OFST 16 |
| #define MC_CMD_GET_LINK_OUT_MODULE_UP_VALID_LBN 8 |
| #define MC_CMD_GET_LINK_OUT_MODULE_UP_VALID_WIDTH 1 |
| #define MC_CMD_GET_LINK_OUT_MODULE_UP_OFST 16 |
| #define MC_CMD_GET_LINK_OUT_MODULE_UP_LBN 9 |
| #define MC_CMD_GET_LINK_OUT_MODULE_UP_WIDTH 1 |
| /* This returns the negotiated flow control value. */ |
| #define MC_CMD_GET_LINK_OUT_FCNTL_OFST 20 |
| #define MC_CMD_GET_LINK_OUT_FCNTL_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_SET_MAC/MC_CMD_SET_MAC_IN/FCNTL */ |
| #define MC_CMD_GET_LINK_OUT_MAC_FAULT_OFST 24 |
| #define MC_CMD_GET_LINK_OUT_MAC_FAULT_LEN 4 |
| #define MC_CMD_MAC_FAULT_XGMII_LOCAL_OFST 24 |
| #define MC_CMD_MAC_FAULT_XGMII_LOCAL_LBN 0 |
| #define MC_CMD_MAC_FAULT_XGMII_LOCAL_WIDTH 1 |
| #define MC_CMD_MAC_FAULT_XGMII_REMOTE_OFST 24 |
| #define MC_CMD_MAC_FAULT_XGMII_REMOTE_LBN 1 |
| #define MC_CMD_MAC_FAULT_XGMII_REMOTE_WIDTH 1 |
| #define MC_CMD_MAC_FAULT_SGMII_REMOTE_OFST 24 |
| #define MC_CMD_MAC_FAULT_SGMII_REMOTE_LBN 2 |
| #define MC_CMD_MAC_FAULT_SGMII_REMOTE_WIDTH 1 |
| #define MC_CMD_MAC_FAULT_PENDING_RECONFIG_OFST 24 |
| #define MC_CMD_MAC_FAULT_PENDING_RECONFIG_LBN 3 |
| #define MC_CMD_MAC_FAULT_PENDING_RECONFIG_WIDTH 1 |
| |
| /* MC_CMD_GET_LINK_OUT_V2 msgresponse: Extended link state information */ |
| #define MC_CMD_GET_LINK_OUT_V2_LEN 44 |
| /* Near-side advertised capabilities. Refer to |
| * MC_CMD_GET_PHY_CFG_OUT/SUPPORTED_CAP for bit definitions. |
| */ |
| #define MC_CMD_GET_LINK_OUT_V2_CAP_OFST 0 |
| #define MC_CMD_GET_LINK_OUT_V2_CAP_LEN 4 |
| /* Link-partner advertised capabilities. Refer to |
| * MC_CMD_GET_PHY_CFG_OUT/SUPPORTED_CAP for bit definitions. |
| */ |
| #define MC_CMD_GET_LINK_OUT_V2_LP_CAP_OFST 4 |
| #define MC_CMD_GET_LINK_OUT_V2_LP_CAP_LEN 4 |
| /* Autonegotiated speed in mbit/s. The link may still be down even if this |
| * reads non-zero. |
| */ |
| #define MC_CMD_GET_LINK_OUT_V2_LINK_SPEED_OFST 8 |
| #define MC_CMD_GET_LINK_OUT_V2_LINK_SPEED_LEN 4 |
| /* Current loopback setting. */ |
| #define MC_CMD_GET_LINK_OUT_V2_LOOPBACK_MODE_OFST 12 |
| #define MC_CMD_GET_LINK_OUT_V2_LOOPBACK_MODE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_GET_LOOPBACK_MODES/MC_CMD_GET_LOOPBACK_MODES_OUT/100M */ |
| #define MC_CMD_GET_LINK_OUT_V2_FLAGS_OFST 16 |
| #define MC_CMD_GET_LINK_OUT_V2_FLAGS_LEN 4 |
| #define MC_CMD_GET_LINK_OUT_V2_LINK_UP_OFST 16 |
| #define MC_CMD_GET_LINK_OUT_V2_LINK_UP_LBN 0 |
| #define MC_CMD_GET_LINK_OUT_V2_LINK_UP_WIDTH 1 |
| #define MC_CMD_GET_LINK_OUT_V2_FULL_DUPLEX_OFST 16 |
| #define MC_CMD_GET_LINK_OUT_V2_FULL_DUPLEX_LBN 1 |
| #define MC_CMD_GET_LINK_OUT_V2_FULL_DUPLEX_WIDTH 1 |
| #define MC_CMD_GET_LINK_OUT_V2_BPX_LINK_OFST 16 |
| #define MC_CMD_GET_LINK_OUT_V2_BPX_LINK_LBN 2 |
| #define MC_CMD_GET_LINK_OUT_V2_BPX_LINK_WIDTH 1 |
| #define MC_CMD_GET_LINK_OUT_V2_PHY_LINK_OFST 16 |
| #define MC_CMD_GET_LINK_OUT_V2_PHY_LINK_LBN 3 |
| #define MC_CMD_GET_LINK_OUT_V2_PHY_LINK_WIDTH 1 |
| #define MC_CMD_GET_LINK_OUT_V2_LINK_FAULT_RX_OFST 16 |
| #define MC_CMD_GET_LINK_OUT_V2_LINK_FAULT_RX_LBN 6 |
| #define MC_CMD_GET_LINK_OUT_V2_LINK_FAULT_RX_WIDTH 1 |
| #define MC_CMD_GET_LINK_OUT_V2_LINK_FAULT_TX_OFST 16 |
| #define MC_CMD_GET_LINK_OUT_V2_LINK_FAULT_TX_LBN 7 |
| #define MC_CMD_GET_LINK_OUT_V2_LINK_FAULT_TX_WIDTH 1 |
| #define MC_CMD_GET_LINK_OUT_V2_MODULE_UP_VALID_OFST 16 |
| #define MC_CMD_GET_LINK_OUT_V2_MODULE_UP_VALID_LBN 8 |
| #define MC_CMD_GET_LINK_OUT_V2_MODULE_UP_VALID_WIDTH 1 |
| #define MC_CMD_GET_LINK_OUT_V2_MODULE_UP_OFST 16 |
| #define MC_CMD_GET_LINK_OUT_V2_MODULE_UP_LBN 9 |
| #define MC_CMD_GET_LINK_OUT_V2_MODULE_UP_WIDTH 1 |
| /* This returns the negotiated flow control value. */ |
| #define MC_CMD_GET_LINK_OUT_V2_FCNTL_OFST 20 |
| #define MC_CMD_GET_LINK_OUT_V2_FCNTL_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_SET_MAC/MC_CMD_SET_MAC_IN/FCNTL */ |
| #define MC_CMD_GET_LINK_OUT_V2_MAC_FAULT_OFST 24 |
| #define MC_CMD_GET_LINK_OUT_V2_MAC_FAULT_LEN 4 |
| /* MC_CMD_MAC_FAULT_XGMII_LOCAL_OFST 24 */ |
| /* MC_CMD_MAC_FAULT_XGMII_LOCAL_LBN 0 */ |
| /* MC_CMD_MAC_FAULT_XGMII_LOCAL_WIDTH 1 */ |
| /* MC_CMD_MAC_FAULT_XGMII_REMOTE_OFST 24 */ |
| /* MC_CMD_MAC_FAULT_XGMII_REMOTE_LBN 1 */ |
| /* MC_CMD_MAC_FAULT_XGMII_REMOTE_WIDTH 1 */ |
| /* MC_CMD_MAC_FAULT_SGMII_REMOTE_OFST 24 */ |
| /* MC_CMD_MAC_FAULT_SGMII_REMOTE_LBN 2 */ |
| /* MC_CMD_MAC_FAULT_SGMII_REMOTE_WIDTH 1 */ |
| /* MC_CMD_MAC_FAULT_PENDING_RECONFIG_OFST 24 */ |
| /* MC_CMD_MAC_FAULT_PENDING_RECONFIG_LBN 3 */ |
| /* MC_CMD_MAC_FAULT_PENDING_RECONFIG_WIDTH 1 */ |
| /* True local device capabilities (taking into account currently used PMD/MDI, |
| * e.g. plugged-in module). In general, subset of |
| * MC_CMD_GET_PHY_CFG_OUT/SUPPORTED_CAP, but may include extra _FEC_REQUEST |
| * bits, if the PMD requires FEC. 0 if unknown (e.g. module unplugged). Equal |
| * to SUPPORTED_CAP for non-pluggable PMDs. Refer to |
| * MC_CMD_GET_PHY_CFG_OUT/SUPPORTED_CAP for bit definitions. |
| */ |
| #define MC_CMD_GET_LINK_OUT_V2_LD_CAP_OFST 28 |
| #define MC_CMD_GET_LINK_OUT_V2_LD_CAP_LEN 4 |
| /* Auto-negotiation type used on the link */ |
| #define MC_CMD_GET_LINK_OUT_V2_AN_TYPE_OFST 32 |
| #define MC_CMD_GET_LINK_OUT_V2_AN_TYPE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* AN_TYPE/TYPE */ |
| /* Forward error correction used on the link */ |
| #define MC_CMD_GET_LINK_OUT_V2_FEC_TYPE_OFST 36 |
| #define MC_CMD_GET_LINK_OUT_V2_FEC_TYPE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* FEC_TYPE/TYPE */ |
| #define MC_CMD_GET_LINK_OUT_V2_EXT_FLAGS_OFST 40 |
| #define MC_CMD_GET_LINK_OUT_V2_EXT_FLAGS_LEN 4 |
| #define MC_CMD_GET_LINK_OUT_V2_PMD_MDI_CONNECTED_OFST 40 |
| #define MC_CMD_GET_LINK_OUT_V2_PMD_MDI_CONNECTED_LBN 0 |
| #define MC_CMD_GET_LINK_OUT_V2_PMD_MDI_CONNECTED_WIDTH 1 |
| #define MC_CMD_GET_LINK_OUT_V2_PMD_READY_OFST 40 |
| #define MC_CMD_GET_LINK_OUT_V2_PMD_READY_LBN 1 |
| #define MC_CMD_GET_LINK_OUT_V2_PMD_READY_WIDTH 1 |
| #define MC_CMD_GET_LINK_OUT_V2_PMD_LINK_UP_OFST 40 |
| #define MC_CMD_GET_LINK_OUT_V2_PMD_LINK_UP_LBN 2 |
| #define MC_CMD_GET_LINK_OUT_V2_PMD_LINK_UP_WIDTH 1 |
| #define MC_CMD_GET_LINK_OUT_V2_PMA_LINK_UP_OFST 40 |
| #define MC_CMD_GET_LINK_OUT_V2_PMA_LINK_UP_LBN 3 |
| #define MC_CMD_GET_LINK_OUT_V2_PMA_LINK_UP_WIDTH 1 |
| #define MC_CMD_GET_LINK_OUT_V2_PCS_LOCK_OFST 40 |
| #define MC_CMD_GET_LINK_OUT_V2_PCS_LOCK_LBN 4 |
| #define MC_CMD_GET_LINK_OUT_V2_PCS_LOCK_WIDTH 1 |
| #define MC_CMD_GET_LINK_OUT_V2_ALIGN_LOCK_OFST 40 |
| #define MC_CMD_GET_LINK_OUT_V2_ALIGN_LOCK_LBN 5 |
| #define MC_CMD_GET_LINK_OUT_V2_ALIGN_LOCK_WIDTH 1 |
| #define MC_CMD_GET_LINK_OUT_V2_HI_BER_OFST 40 |
| #define MC_CMD_GET_LINK_OUT_V2_HI_BER_LBN 6 |
| #define MC_CMD_GET_LINK_OUT_V2_HI_BER_WIDTH 1 |
| #define MC_CMD_GET_LINK_OUT_V2_FEC_LOCK_OFST 40 |
| #define MC_CMD_GET_LINK_OUT_V2_FEC_LOCK_LBN 7 |
| #define MC_CMD_GET_LINK_OUT_V2_FEC_LOCK_WIDTH 1 |
| #define MC_CMD_GET_LINK_OUT_V2_AN_DONE_OFST 40 |
| #define MC_CMD_GET_LINK_OUT_V2_AN_DONE_LBN 8 |
| #define MC_CMD_GET_LINK_OUT_V2_AN_DONE_WIDTH 1 |
| #define MC_CMD_GET_LINK_OUT_V2_PORT_SHUTDOWN_OFST 40 |
| #define MC_CMD_GET_LINK_OUT_V2_PORT_SHUTDOWN_LBN 9 |
| #define MC_CMD_GET_LINK_OUT_V2_PORT_SHUTDOWN_WIDTH 1 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SET_LINK |
| * Write the unified MAC/PHY link configuration. Locks required: None. Return |
| * code: 0, EINVAL, ETIME, EAGAIN |
| */ |
| #define MC_CMD_SET_LINK 0x2a |
| #undef MC_CMD_0x2a_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x2a_PRIVILEGE_CTG SRIOV_CTG_LINK |
| |
| /* MC_CMD_SET_LINK_IN msgrequest */ |
| #define MC_CMD_SET_LINK_IN_LEN 16 |
| /* Near-side advertised capabilities. Refer to |
| * MC_CMD_GET_PHY_CFG_OUT/SUPPORTED_CAP for bit definitions. |
| */ |
| #define MC_CMD_SET_LINK_IN_CAP_OFST 0 |
| #define MC_CMD_SET_LINK_IN_CAP_LEN 4 |
| /* Flags */ |
| #define MC_CMD_SET_LINK_IN_FLAGS_OFST 4 |
| #define MC_CMD_SET_LINK_IN_FLAGS_LEN 4 |
| #define MC_CMD_SET_LINK_IN_LOWPOWER_OFST 4 |
| #define MC_CMD_SET_LINK_IN_LOWPOWER_LBN 0 |
| #define MC_CMD_SET_LINK_IN_LOWPOWER_WIDTH 1 |
| #define MC_CMD_SET_LINK_IN_POWEROFF_OFST 4 |
| #define MC_CMD_SET_LINK_IN_POWEROFF_LBN 1 |
| #define MC_CMD_SET_LINK_IN_POWEROFF_WIDTH 1 |
| #define MC_CMD_SET_LINK_IN_TXDIS_OFST 4 |
| #define MC_CMD_SET_LINK_IN_TXDIS_LBN 2 |
| #define MC_CMD_SET_LINK_IN_TXDIS_WIDTH 1 |
| #define MC_CMD_SET_LINK_IN_LINKDOWN_OFST 4 |
| #define MC_CMD_SET_LINK_IN_LINKDOWN_LBN 3 |
| #define MC_CMD_SET_LINK_IN_LINKDOWN_WIDTH 1 |
| /* Loopback mode. */ |
| #define MC_CMD_SET_LINK_IN_LOOPBACK_MODE_OFST 8 |
| #define MC_CMD_SET_LINK_IN_LOOPBACK_MODE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_GET_LOOPBACK_MODES/MC_CMD_GET_LOOPBACK_MODES_OUT/100M */ |
| /* A loopback speed of "0" is supported, and means (choose any available |
| * speed). |
| */ |
| #define MC_CMD_SET_LINK_IN_LOOPBACK_SPEED_OFST 12 |
| #define MC_CMD_SET_LINK_IN_LOOPBACK_SPEED_LEN 4 |
| |
| /* MC_CMD_SET_LINK_IN_V2 msgrequest: Updated SET_LINK to include sequence |
| * number to ensure this SET_LINK command corresponds to the latest |
| * MODULECHANGE event. |
| */ |
| #define MC_CMD_SET_LINK_IN_V2_LEN 17 |
| /* Near-side advertised capabilities. Refer to |
| * MC_CMD_GET_PHY_CFG_OUT/SUPPORTED_CAP for bit definitions. |
| */ |
| #define MC_CMD_SET_LINK_IN_V2_CAP_OFST 0 |
| #define MC_CMD_SET_LINK_IN_V2_CAP_LEN 4 |
| /* Flags */ |
| #define MC_CMD_SET_LINK_IN_V2_FLAGS_OFST 4 |
| #define MC_CMD_SET_LINK_IN_V2_FLAGS_LEN 4 |
| #define MC_CMD_SET_LINK_IN_V2_LOWPOWER_OFST 4 |
| #define MC_CMD_SET_LINK_IN_V2_LOWPOWER_LBN 0 |
| #define MC_CMD_SET_LINK_IN_V2_LOWPOWER_WIDTH 1 |
| #define MC_CMD_SET_LINK_IN_V2_POWEROFF_OFST 4 |
| #define MC_CMD_SET_LINK_IN_V2_POWEROFF_LBN 1 |
| #define MC_CMD_SET_LINK_IN_V2_POWEROFF_WIDTH 1 |
| #define MC_CMD_SET_LINK_IN_V2_TXDIS_OFST 4 |
| #define MC_CMD_SET_LINK_IN_V2_TXDIS_LBN 2 |
| #define MC_CMD_SET_LINK_IN_V2_TXDIS_WIDTH 1 |
| #define MC_CMD_SET_LINK_IN_V2_LINKDOWN_OFST 4 |
| #define MC_CMD_SET_LINK_IN_V2_LINKDOWN_LBN 3 |
| #define MC_CMD_SET_LINK_IN_V2_LINKDOWN_WIDTH 1 |
| /* Loopback mode. */ |
| #define MC_CMD_SET_LINK_IN_V2_LOOPBACK_MODE_OFST 8 |
| #define MC_CMD_SET_LINK_IN_V2_LOOPBACK_MODE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_GET_LOOPBACK_MODES/MC_CMD_GET_LOOPBACK_MODES_OUT/100M */ |
| /* A loopback speed of "0" is supported, and means (choose any available |
| * speed). |
| */ |
| #define MC_CMD_SET_LINK_IN_V2_LOOPBACK_SPEED_OFST 12 |
| #define MC_CMD_SET_LINK_IN_V2_LOOPBACK_SPEED_LEN 4 |
| #define MC_CMD_SET_LINK_IN_V2_MODULE_SEQ_OFST 16 |
| #define MC_CMD_SET_LINK_IN_V2_MODULE_SEQ_LEN 1 |
| #define MC_CMD_SET_LINK_IN_V2_MODULE_SEQ_NUMBER_OFST 16 |
| #define MC_CMD_SET_LINK_IN_V2_MODULE_SEQ_NUMBER_LBN 0 |
| #define MC_CMD_SET_LINK_IN_V2_MODULE_SEQ_NUMBER_WIDTH 7 |
| #define MC_CMD_SET_LINK_IN_V2_MODULE_SEQ_IGNORE_OFST 16 |
| #define MC_CMD_SET_LINK_IN_V2_MODULE_SEQ_IGNORE_LBN 7 |
| #define MC_CMD_SET_LINK_IN_V2_MODULE_SEQ_IGNORE_WIDTH 1 |
| |
| /* MC_CMD_SET_LINK_OUT msgresponse */ |
| #define MC_CMD_SET_LINK_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SET_ID_LED |
| * Set identification LED state. Locks required: None. Return code: 0, EINVAL |
| */ |
| #define MC_CMD_SET_ID_LED 0x2b |
| #undef MC_CMD_0x2b_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x2b_PRIVILEGE_CTG SRIOV_CTG_LINK |
| |
| /* MC_CMD_SET_ID_LED_IN msgrequest */ |
| #define MC_CMD_SET_ID_LED_IN_LEN 4 |
| /* Set LED state. */ |
| #define MC_CMD_SET_ID_LED_IN_STATE_OFST 0 |
| #define MC_CMD_SET_ID_LED_IN_STATE_LEN 4 |
| #define MC_CMD_LED_OFF 0x0 /* enum */ |
| #define MC_CMD_LED_ON 0x1 /* enum */ |
| #define MC_CMD_LED_DEFAULT 0x2 /* enum */ |
| |
| /* MC_CMD_SET_ID_LED_OUT msgresponse */ |
| #define MC_CMD_SET_ID_LED_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SET_MAC |
| * Set MAC configuration. Locks required: None. Return code: 0, EINVAL |
| */ |
| #define MC_CMD_SET_MAC 0x2c |
| #undef MC_CMD_0x2c_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x2c_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_SET_MAC_IN msgrequest */ |
| #define MC_CMD_SET_MAC_IN_LEN 28 |
| /* The MTU is the MTU programmed directly into the XMAC/GMAC (inclusive of |
| * EtherII, VLAN, bug16011 padding). |
| */ |
| #define MC_CMD_SET_MAC_IN_MTU_OFST 0 |
| #define MC_CMD_SET_MAC_IN_MTU_LEN 4 |
| #define MC_CMD_SET_MAC_IN_DRAIN_OFST 4 |
| #define MC_CMD_SET_MAC_IN_DRAIN_LEN 4 |
| #define MC_CMD_SET_MAC_IN_ADDR_OFST 8 |
| #define MC_CMD_SET_MAC_IN_ADDR_LEN 8 |
| #define MC_CMD_SET_MAC_IN_ADDR_LO_OFST 8 |
| #define MC_CMD_SET_MAC_IN_ADDR_LO_LEN 4 |
| #define MC_CMD_SET_MAC_IN_ADDR_LO_LBN 64 |
| #define MC_CMD_SET_MAC_IN_ADDR_LO_WIDTH 32 |
| #define MC_CMD_SET_MAC_IN_ADDR_HI_OFST 12 |
| #define MC_CMD_SET_MAC_IN_ADDR_HI_LEN 4 |
| #define MC_CMD_SET_MAC_IN_ADDR_HI_LBN 96 |
| #define MC_CMD_SET_MAC_IN_ADDR_HI_WIDTH 32 |
| #define MC_CMD_SET_MAC_IN_REJECT_OFST 16 |
| #define MC_CMD_SET_MAC_IN_REJECT_LEN 4 |
| #define MC_CMD_SET_MAC_IN_REJECT_UNCST_OFST 16 |
| #define MC_CMD_SET_MAC_IN_REJECT_UNCST_LBN 0 |
| #define MC_CMD_SET_MAC_IN_REJECT_UNCST_WIDTH 1 |
| #define MC_CMD_SET_MAC_IN_REJECT_BRDCST_OFST 16 |
| #define MC_CMD_SET_MAC_IN_REJECT_BRDCST_LBN 1 |
| #define MC_CMD_SET_MAC_IN_REJECT_BRDCST_WIDTH 1 |
| #define MC_CMD_SET_MAC_IN_FCNTL_OFST 20 |
| #define MC_CMD_SET_MAC_IN_FCNTL_LEN 4 |
| /* enum: Flow control is off. */ |
| #define MC_CMD_FCNTL_OFF 0x0 |
| /* enum: Respond to flow control. */ |
| #define MC_CMD_FCNTL_RESPOND 0x1 |
| /* enum: Respond to and Issue flow control. */ |
| #define MC_CMD_FCNTL_BIDIR 0x2 |
| /* enum: Auto neg flow control. */ |
| #define MC_CMD_FCNTL_AUTO 0x3 |
| /* enum: Priority flow control (eftest builds only). */ |
| #define MC_CMD_FCNTL_QBB 0x4 |
| /* enum: Issue flow control. */ |
| #define MC_CMD_FCNTL_GENERATE 0x5 |
| #define MC_CMD_SET_MAC_IN_FLAGS_OFST 24 |
| #define MC_CMD_SET_MAC_IN_FLAGS_LEN 4 |
| #define MC_CMD_SET_MAC_IN_FLAG_INCLUDE_FCS_OFST 24 |
| #define MC_CMD_SET_MAC_IN_FLAG_INCLUDE_FCS_LBN 0 |
| #define MC_CMD_SET_MAC_IN_FLAG_INCLUDE_FCS_WIDTH 1 |
| |
| /* MC_CMD_SET_MAC_EXT_IN msgrequest */ |
| #define MC_CMD_SET_MAC_EXT_IN_LEN 32 |
| /* The MTU is the MTU programmed directly into the XMAC/GMAC (inclusive of |
| * EtherII, VLAN, bug16011 padding). |
| */ |
| #define MC_CMD_SET_MAC_EXT_IN_MTU_OFST 0 |
| #define MC_CMD_SET_MAC_EXT_IN_MTU_LEN 4 |
| #define MC_CMD_SET_MAC_EXT_IN_DRAIN_OFST 4 |
| #define MC_CMD_SET_MAC_EXT_IN_DRAIN_LEN 4 |
| #define MC_CMD_SET_MAC_EXT_IN_ADDR_OFST 8 |
| #define MC_CMD_SET_MAC_EXT_IN_ADDR_LEN 8 |
| #define MC_CMD_SET_MAC_EXT_IN_ADDR_LO_OFST 8 |
| #define MC_CMD_SET_MAC_EXT_IN_ADDR_LO_LEN 4 |
| #define MC_CMD_SET_MAC_EXT_IN_ADDR_LO_LBN 64 |
| #define MC_CMD_SET_MAC_EXT_IN_ADDR_LO_WIDTH 32 |
| #define MC_CMD_SET_MAC_EXT_IN_ADDR_HI_OFST 12 |
| #define MC_CMD_SET_MAC_EXT_IN_ADDR_HI_LEN 4 |
| #define MC_CMD_SET_MAC_EXT_IN_ADDR_HI_LBN 96 |
| #define MC_CMD_SET_MAC_EXT_IN_ADDR_HI_WIDTH 32 |
| #define MC_CMD_SET_MAC_EXT_IN_REJECT_OFST 16 |
| #define MC_CMD_SET_MAC_EXT_IN_REJECT_LEN 4 |
| #define MC_CMD_SET_MAC_EXT_IN_REJECT_UNCST_OFST 16 |
| #define MC_CMD_SET_MAC_EXT_IN_REJECT_UNCST_LBN 0 |
| #define MC_CMD_SET_MAC_EXT_IN_REJECT_UNCST_WIDTH 1 |
| #define MC_CMD_SET_MAC_EXT_IN_REJECT_BRDCST_OFST 16 |
| #define MC_CMD_SET_MAC_EXT_IN_REJECT_BRDCST_LBN 1 |
| #define MC_CMD_SET_MAC_EXT_IN_REJECT_BRDCST_WIDTH 1 |
| #define MC_CMD_SET_MAC_EXT_IN_FCNTL_OFST 20 |
| #define MC_CMD_SET_MAC_EXT_IN_FCNTL_LEN 4 |
| /* enum: Flow control is off. */ |
| /* MC_CMD_FCNTL_OFF 0x0 */ |
| /* enum: Respond to flow control. */ |
| /* MC_CMD_FCNTL_RESPOND 0x1 */ |
| /* enum: Respond to and Issue flow control. */ |
| /* MC_CMD_FCNTL_BIDIR 0x2 */ |
| /* enum: Auto neg flow control. */ |
| /* MC_CMD_FCNTL_AUTO 0x3 */ |
| /* enum: Priority flow control (eftest builds only). */ |
| /* MC_CMD_FCNTL_QBB 0x4 */ |
| /* enum: Issue flow control. */ |
| /* MC_CMD_FCNTL_GENERATE 0x5 */ |
| #define MC_CMD_SET_MAC_EXT_IN_FLAGS_OFST 24 |
| #define MC_CMD_SET_MAC_EXT_IN_FLAGS_LEN 4 |
| #define MC_CMD_SET_MAC_EXT_IN_FLAG_INCLUDE_FCS_OFST 24 |
| #define MC_CMD_SET_MAC_EXT_IN_FLAG_INCLUDE_FCS_LBN 0 |
| #define MC_CMD_SET_MAC_EXT_IN_FLAG_INCLUDE_FCS_WIDTH 1 |
| /* Select which parameters to configure. A parameter will only be modified if |
| * the corresponding control flag is set. If SET_MAC_ENHANCED is not set in |
| * capabilities then this field is ignored (and all flags are assumed to be |
| * set). |
| */ |
| #define MC_CMD_SET_MAC_EXT_IN_CONTROL_OFST 28 |
| #define MC_CMD_SET_MAC_EXT_IN_CONTROL_LEN 4 |
| #define MC_CMD_SET_MAC_EXT_IN_CFG_MTU_OFST 28 |
| #define MC_CMD_SET_MAC_EXT_IN_CFG_MTU_LBN 0 |
| #define MC_CMD_SET_MAC_EXT_IN_CFG_MTU_WIDTH 1 |
| #define MC_CMD_SET_MAC_EXT_IN_CFG_DRAIN_OFST 28 |
| #define MC_CMD_SET_MAC_EXT_IN_CFG_DRAIN_LBN 1 |
| #define MC_CMD_SET_MAC_EXT_IN_CFG_DRAIN_WIDTH 1 |
| #define MC_CMD_SET_MAC_EXT_IN_CFG_REJECT_OFST 28 |
| #define MC_CMD_SET_MAC_EXT_IN_CFG_REJECT_LBN 2 |
| #define MC_CMD_SET_MAC_EXT_IN_CFG_REJECT_WIDTH 1 |
| #define MC_CMD_SET_MAC_EXT_IN_CFG_FCNTL_OFST 28 |
| #define MC_CMD_SET_MAC_EXT_IN_CFG_FCNTL_LBN 3 |
| #define MC_CMD_SET_MAC_EXT_IN_CFG_FCNTL_WIDTH 1 |
| #define MC_CMD_SET_MAC_EXT_IN_CFG_FCS_OFST 28 |
| #define MC_CMD_SET_MAC_EXT_IN_CFG_FCS_LBN 4 |
| #define MC_CMD_SET_MAC_EXT_IN_CFG_FCS_WIDTH 1 |
| |
| /* MC_CMD_SET_MAC_V3_IN msgrequest */ |
| #define MC_CMD_SET_MAC_V3_IN_LEN 40 |
| /* The MTU is the MTU programmed directly into the XMAC/GMAC (inclusive of |
| * EtherII, VLAN, bug16011 padding). |
| */ |
| #define MC_CMD_SET_MAC_V3_IN_MTU_OFST 0 |
| #define MC_CMD_SET_MAC_V3_IN_MTU_LEN 4 |
| #define MC_CMD_SET_MAC_V3_IN_DRAIN_OFST 4 |
| #define MC_CMD_SET_MAC_V3_IN_DRAIN_LEN 4 |
| #define MC_CMD_SET_MAC_V3_IN_ADDR_OFST 8 |
| #define MC_CMD_SET_MAC_V3_IN_ADDR_LEN 8 |
| #define MC_CMD_SET_MAC_V3_IN_ADDR_LO_OFST 8 |
| #define MC_CMD_SET_MAC_V3_IN_ADDR_LO_LEN 4 |
| #define MC_CMD_SET_MAC_V3_IN_ADDR_LO_LBN 64 |
| #define MC_CMD_SET_MAC_V3_IN_ADDR_LO_WIDTH 32 |
| #define MC_CMD_SET_MAC_V3_IN_ADDR_HI_OFST 12 |
| #define MC_CMD_SET_MAC_V3_IN_ADDR_HI_LEN 4 |
| #define MC_CMD_SET_MAC_V3_IN_ADDR_HI_LBN 96 |
| #define MC_CMD_SET_MAC_V3_IN_ADDR_HI_WIDTH 32 |
| #define MC_CMD_SET_MAC_V3_IN_REJECT_OFST 16 |
| #define MC_CMD_SET_MAC_V3_IN_REJECT_LEN 4 |
| #define MC_CMD_SET_MAC_V3_IN_REJECT_UNCST_OFST 16 |
| #define MC_CMD_SET_MAC_V3_IN_REJECT_UNCST_LBN 0 |
| #define MC_CMD_SET_MAC_V3_IN_REJECT_UNCST_WIDTH 1 |
| #define MC_CMD_SET_MAC_V3_IN_REJECT_BRDCST_OFST 16 |
| #define MC_CMD_SET_MAC_V3_IN_REJECT_BRDCST_LBN 1 |
| #define MC_CMD_SET_MAC_V3_IN_REJECT_BRDCST_WIDTH 1 |
| #define MC_CMD_SET_MAC_V3_IN_FCNTL_OFST 20 |
| #define MC_CMD_SET_MAC_V3_IN_FCNTL_LEN 4 |
| /* enum: Flow control is off. */ |
| /* MC_CMD_FCNTL_OFF 0x0 */ |
| /* enum: Respond to flow control. */ |
| /* MC_CMD_FCNTL_RESPOND 0x1 */ |
| /* enum: Respond to and Issue flow control. */ |
| /* MC_CMD_FCNTL_BIDIR 0x2 */ |
| /* enum: Auto neg flow control. */ |
| /* MC_CMD_FCNTL_AUTO 0x3 */ |
| /* enum: Priority flow control (eftest builds only). */ |
| /* MC_CMD_FCNTL_QBB 0x4 */ |
| /* enum: Issue flow control. */ |
| /* MC_CMD_FCNTL_GENERATE 0x5 */ |
| #define MC_CMD_SET_MAC_V3_IN_FLAGS_OFST 24 |
| #define MC_CMD_SET_MAC_V3_IN_FLAGS_LEN 4 |
| #define MC_CMD_SET_MAC_V3_IN_FLAG_INCLUDE_FCS_OFST 24 |
| #define MC_CMD_SET_MAC_V3_IN_FLAG_INCLUDE_FCS_LBN 0 |
| #define MC_CMD_SET_MAC_V3_IN_FLAG_INCLUDE_FCS_WIDTH 1 |
| /* Select which parameters to configure. A parameter will only be modified if |
| * the corresponding control flag is set. If SET_MAC_ENHANCED is not set in |
| * capabilities then this field is ignored (and all flags are assumed to be |
| * set). |
| */ |
| #define MC_CMD_SET_MAC_V3_IN_CONTROL_OFST 28 |
| #define MC_CMD_SET_MAC_V3_IN_CONTROL_LEN 4 |
| #define MC_CMD_SET_MAC_V3_IN_CFG_MTU_OFST 28 |
| #define MC_CMD_SET_MAC_V3_IN_CFG_MTU_LBN 0 |
| #define MC_CMD_SET_MAC_V3_IN_CFG_MTU_WIDTH 1 |
| #define MC_CMD_SET_MAC_V3_IN_CFG_DRAIN_OFST 28 |
| #define MC_CMD_SET_MAC_V3_IN_CFG_DRAIN_LBN 1 |
| #define MC_CMD_SET_MAC_V3_IN_CFG_DRAIN_WIDTH 1 |
| #define MC_CMD_SET_MAC_V3_IN_CFG_REJECT_OFST 28 |
| #define MC_CMD_SET_MAC_V3_IN_CFG_REJECT_LBN 2 |
| #define MC_CMD_SET_MAC_V3_IN_CFG_REJECT_WIDTH 1 |
| #define MC_CMD_SET_MAC_V3_IN_CFG_FCNTL_OFST 28 |
| #define MC_CMD_SET_MAC_V3_IN_CFG_FCNTL_LBN 3 |
| #define MC_CMD_SET_MAC_V3_IN_CFG_FCNTL_WIDTH 1 |
| #define MC_CMD_SET_MAC_V3_IN_CFG_FCS_OFST 28 |
| #define MC_CMD_SET_MAC_V3_IN_CFG_FCS_LBN 4 |
| #define MC_CMD_SET_MAC_V3_IN_CFG_FCS_WIDTH 1 |
| /* Identifies the MAC to update by the specifying the end of a logical MAE |
| * link. Setting TARGET to MAE_LINK_ENDPOINT_COMPAT is equivalent to using the |
| * previous version of the command (MC_CMD_SET_MAC_EXT). Not all possible |
| * combinations of MPORT_END and MPORT_SELECTOR in TARGET will work in all |
| * circumstances. 1. Some will always work (e.g. a VF can always address its |
| * logical MAC using MPORT_SELECTOR=ASSIGNED,LINK_END=VNIC), 2. Some are not |
| * meaningful and will always fail with EINVAL (e.g. attempting to address the |
| * VNIC end of a link to a physical port), 3. Some are meaningful but require |
| * the MCDI client to have the required permission and fail with EPERM |
| * otherwise (e.g. trying to set the MAC on a VF the caller cannot administer), |
| * and 4. Some could be implementation-specific and fail with ENOTSUP if not |
| * available (no examples exist right now). See SF-123581-TC section 4.3 for |
| * more details. |
| */ |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_OFST 32 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_LEN 8 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_LO_OFST 32 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_LO_LEN 4 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_LO_LBN 256 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_LO_WIDTH 32 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_HI_OFST 36 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_HI_LEN 4 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_HI_LBN 288 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_HI_WIDTH 32 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_OFST 32 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_LEN 4 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_FLAT_OFST 32 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_FLAT_LEN 4 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_TYPE_OFST 35 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_TYPE_LEN 1 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_MPORT_ID_OFST 32 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_MPORT_ID_LEN 3 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_PPORT_ID_LBN 256 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_PPORT_ID_WIDTH 4 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_FUNC_INTF_ID_LBN 276 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_FUNC_INTF_ID_WIDTH 4 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_FUNC_MH_PF_ID_LBN 272 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_FUNC_MH_PF_ID_WIDTH 4 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_FUNC_PF_ID_OFST 34 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_FUNC_PF_ID_LEN 1 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_FUNC_VF_ID_OFST 32 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_FUNC_VF_ID_LEN 2 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_LINK_END_OFST 36 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_LINK_END_LEN 4 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_FLAT_OFST 32 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_FLAT_LEN 8 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_FLAT_LO_OFST 32 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_FLAT_LO_LEN 4 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_FLAT_LO_LBN 256 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_FLAT_LO_WIDTH 32 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_FLAT_HI_OFST 36 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_FLAT_HI_LEN 4 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_FLAT_HI_LBN 288 |
| #define MC_CMD_SET_MAC_V3_IN_TARGET_FLAT_HI_WIDTH 32 |
| |
| /* MC_CMD_SET_MAC_OUT msgresponse */ |
| #define MC_CMD_SET_MAC_OUT_LEN 0 |
| |
| /* MC_CMD_SET_MAC_V2_OUT msgresponse */ |
| #define MC_CMD_SET_MAC_V2_OUT_LEN 4 |
| /* MTU as configured after processing the request. See comment at |
| * MC_CMD_SET_MAC_IN/MTU. To query MTU without doing any changes, set CONTROL |
| * to 0. |
| */ |
| #define MC_CMD_SET_MAC_V2_OUT_MTU_OFST 0 |
| #define MC_CMD_SET_MAC_V2_OUT_MTU_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_PHY_STATS |
| * Get generic PHY statistics. This call returns the statistics for a generic |
| * PHY in a sparse array (indexed by the enumerate). Each value is represented |
| * by a 32bit number. If the DMA_ADDR is 0, then no DMA is performed, and the |
| * statistics may be read from the message response. If DMA_ADDR != 0, then the |
| * statistics are dmad to that (page-aligned location). Locks required: None. |
| * Returns: 0, ETIME |
| */ |
| #define MC_CMD_PHY_STATS 0x2d |
| #undef MC_CMD_0x2d_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x2d_PRIVILEGE_CTG SRIOV_CTG_LINK |
| |
| /* MC_CMD_PHY_STATS_IN msgrequest */ |
| #define MC_CMD_PHY_STATS_IN_LEN 8 |
| /* ??? */ |
| #define MC_CMD_PHY_STATS_IN_DMA_ADDR_OFST 0 |
| #define MC_CMD_PHY_STATS_IN_DMA_ADDR_LEN 8 |
| #define MC_CMD_PHY_STATS_IN_DMA_ADDR_LO_OFST 0 |
| #define MC_CMD_PHY_STATS_IN_DMA_ADDR_LO_LEN 4 |
| #define MC_CMD_PHY_STATS_IN_DMA_ADDR_LO_LBN 0 |
| #define MC_CMD_PHY_STATS_IN_DMA_ADDR_LO_WIDTH 32 |
| #define MC_CMD_PHY_STATS_IN_DMA_ADDR_HI_OFST 4 |
| #define MC_CMD_PHY_STATS_IN_DMA_ADDR_HI_LEN 4 |
| #define MC_CMD_PHY_STATS_IN_DMA_ADDR_HI_LBN 32 |
| #define MC_CMD_PHY_STATS_IN_DMA_ADDR_HI_WIDTH 32 |
| |
| /* MC_CMD_PHY_STATS_OUT_DMA msgresponse */ |
| #define MC_CMD_PHY_STATS_OUT_DMA_LEN 0 |
| |
| /* MC_CMD_PHY_STATS_OUT_NO_DMA msgresponse */ |
| #define MC_CMD_PHY_STATS_OUT_NO_DMA_LEN (((MC_CMD_PHY_NSTATS*32))>>3) |
| #define MC_CMD_PHY_STATS_OUT_NO_DMA_STATISTICS_OFST 0 |
| #define MC_CMD_PHY_STATS_OUT_NO_DMA_STATISTICS_LEN 4 |
| #define MC_CMD_PHY_STATS_OUT_NO_DMA_STATISTICS_NUM MC_CMD_PHY_NSTATS |
| /* enum: OUI. */ |
| #define MC_CMD_OUI 0x0 |
| /* enum: PMA-PMD Link Up. */ |
| #define MC_CMD_PMA_PMD_LINK_UP 0x1 |
| /* enum: PMA-PMD RX Fault. */ |
| #define MC_CMD_PMA_PMD_RX_FAULT 0x2 |
| /* enum: PMA-PMD TX Fault. */ |
| #define MC_CMD_PMA_PMD_TX_FAULT 0x3 |
| /* enum: PMA-PMD Signal */ |
| #define MC_CMD_PMA_PMD_SIGNAL 0x4 |
| /* enum: PMA-PMD SNR A. */ |
| #define MC_CMD_PMA_PMD_SNR_A 0x5 |
| /* enum: PMA-PMD SNR B. */ |
| #define MC_CMD_PMA_PMD_SNR_B 0x6 |
| /* enum: PMA-PMD SNR C. */ |
| #define MC_CMD_PMA_PMD_SNR_C 0x7 |
| /* enum: PMA-PMD SNR D. */ |
| #define MC_CMD_PMA_PMD_SNR_D 0x8 |
| /* enum: PCS Link Up. */ |
| #define MC_CMD_PCS_LINK_UP 0x9 |
| /* enum: PCS RX Fault. */ |
| #define MC_CMD_PCS_RX_FAULT 0xa |
| /* enum: PCS TX Fault. */ |
| #define MC_CMD_PCS_TX_FAULT 0xb |
| /* enum: PCS BER. */ |
| #define MC_CMD_PCS_BER 0xc |
| /* enum: PCS Block Errors. */ |
| #define MC_CMD_PCS_BLOCK_ERRORS 0xd |
| /* enum: PhyXS Link Up. */ |
| #define MC_CMD_PHYXS_LINK_UP 0xe |
| /* enum: PhyXS RX Fault. */ |
| #define MC_CMD_PHYXS_RX_FAULT 0xf |
| /* enum: PhyXS TX Fault. */ |
| #define MC_CMD_PHYXS_TX_FAULT 0x10 |
| /* enum: PhyXS Align. */ |
| #define MC_CMD_PHYXS_ALIGN 0x11 |
| /* enum: PhyXS Sync. */ |
| #define MC_CMD_PHYXS_SYNC 0x12 |
| /* enum: AN link-up. */ |
| #define MC_CMD_AN_LINK_UP 0x13 |
| /* enum: AN Complete. */ |
| #define MC_CMD_AN_COMPLETE 0x14 |
| /* enum: AN 10GBaseT Status. */ |
| #define MC_CMD_AN_10GBT_STATUS 0x15 |
| /* enum: Clause 22 Link-Up. */ |
| #define MC_CMD_CL22_LINK_UP 0x16 |
| /* enum: (Last entry) */ |
| #define MC_CMD_PHY_NSTATS 0x17 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAC_STATS |
| * Get generic MAC statistics. This call returns unified statistics maintained |
| * by the MC as it switches between the GMAC and XMAC. The MC will write out |
| * all supported stats. The driver should zero initialise the buffer to |
| * guarantee consistent results. If the DMA_ADDR is 0, then no DMA is |
| * performed, and the statistics may be read from the message response. If |
| * DMA_ADDR != 0, then the statistics are dmad to that (page-aligned location). |
| * Locks required: None. The PERIODIC_CLEAR option is not used and now has no |
| * effect. Returns: 0, ETIME |
| */ |
| #define MC_CMD_MAC_STATS 0x2e |
| #undef MC_CMD_0x2e_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x2e_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_MAC_STATS_IN msgrequest */ |
| #define MC_CMD_MAC_STATS_IN_LEN 20 |
| /* ??? */ |
| #define MC_CMD_MAC_STATS_IN_DMA_ADDR_OFST 0 |
| #define MC_CMD_MAC_STATS_IN_DMA_ADDR_LEN 8 |
| #define MC_CMD_MAC_STATS_IN_DMA_ADDR_LO_OFST 0 |
| #define MC_CMD_MAC_STATS_IN_DMA_ADDR_LO_LEN 4 |
| #define MC_CMD_MAC_STATS_IN_DMA_ADDR_LO_LBN 0 |
| #define MC_CMD_MAC_STATS_IN_DMA_ADDR_LO_WIDTH 32 |
| #define MC_CMD_MAC_STATS_IN_DMA_ADDR_HI_OFST 4 |
| #define MC_CMD_MAC_STATS_IN_DMA_ADDR_HI_LEN 4 |
| #define MC_CMD_MAC_STATS_IN_DMA_ADDR_HI_LBN 32 |
| #define MC_CMD_MAC_STATS_IN_DMA_ADDR_HI_WIDTH 32 |
| #define MC_CMD_MAC_STATS_IN_CMD_OFST 8 |
| #define MC_CMD_MAC_STATS_IN_CMD_LEN 4 |
| #define MC_CMD_MAC_STATS_IN_DMA_OFST 8 |
| #define MC_CMD_MAC_STATS_IN_DMA_LBN 0 |
| #define MC_CMD_MAC_STATS_IN_DMA_WIDTH 1 |
| #define MC_CMD_MAC_STATS_IN_CLEAR_OFST 8 |
| #define MC_CMD_MAC_STATS_IN_CLEAR_LBN 1 |
| #define MC_CMD_MAC_STATS_IN_CLEAR_WIDTH 1 |
| #define MC_CMD_MAC_STATS_IN_PERIODIC_CHANGE_OFST 8 |
| #define MC_CMD_MAC_STATS_IN_PERIODIC_CHANGE_LBN 2 |
| #define MC_CMD_MAC_STATS_IN_PERIODIC_CHANGE_WIDTH 1 |
| #define MC_CMD_MAC_STATS_IN_PERIODIC_ENABLE_OFST 8 |
| #define MC_CMD_MAC_STATS_IN_PERIODIC_ENABLE_LBN 3 |
| #define MC_CMD_MAC_STATS_IN_PERIODIC_ENABLE_WIDTH 1 |
| #define MC_CMD_MAC_STATS_IN_PERIODIC_CLEAR_OFST 8 |
| #define MC_CMD_MAC_STATS_IN_PERIODIC_CLEAR_LBN 4 |
| #define MC_CMD_MAC_STATS_IN_PERIODIC_CLEAR_WIDTH 1 |
| #define MC_CMD_MAC_STATS_IN_PERIODIC_NOEVENT_OFST 8 |
| #define MC_CMD_MAC_STATS_IN_PERIODIC_NOEVENT_LBN 5 |
| #define MC_CMD_MAC_STATS_IN_PERIODIC_NOEVENT_WIDTH 1 |
| #define MC_CMD_MAC_STATS_IN_PERIOD_MS_OFST 8 |
| #define MC_CMD_MAC_STATS_IN_PERIOD_MS_LBN 16 |
| #define MC_CMD_MAC_STATS_IN_PERIOD_MS_WIDTH 16 |
| /* DMA length. Should be set to MAC_STATS_NUM_STATS * sizeof(uint64_t), as |
| * returned by MC_CMD_GET_CAPABILITIES_V4_OUT. For legacy firmware not |
| * supporting MC_CMD_GET_CAPABILITIES_V4_OUT, DMA_LEN should be set to |
| * MC_CMD_MAC_NSTATS * sizeof(uint64_t) |
| */ |
| #define MC_CMD_MAC_STATS_IN_DMA_LEN_OFST 12 |
| #define MC_CMD_MAC_STATS_IN_DMA_LEN_LEN 4 |
| /* port id so vadapter stats can be provided */ |
| #define MC_CMD_MAC_STATS_IN_PORT_ID_OFST 16 |
| #define MC_CMD_MAC_STATS_IN_PORT_ID_LEN 4 |
| |
| /* MC_CMD_MAC_STATS_OUT_DMA msgresponse */ |
| #define MC_CMD_MAC_STATS_OUT_DMA_LEN 0 |
| |
| /* MC_CMD_MAC_STATS_OUT_NO_DMA msgresponse */ |
| #define MC_CMD_MAC_STATS_OUT_NO_DMA_LEN (((MC_CMD_MAC_NSTATS*64))>>3) |
| #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_OFST 0 |
| #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_LEN 8 |
| #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_LO_OFST 0 |
| #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_LO_LEN 4 |
| #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_LO_LBN 0 |
| #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_LO_WIDTH 32 |
| #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_HI_OFST 4 |
| #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_HI_LEN 4 |
| #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_HI_LBN 32 |
| #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_HI_WIDTH 32 |
| #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_NUM MC_CMD_MAC_NSTATS |
| #define MC_CMD_MAC_GENERATION_START 0x0 /* enum */ |
| #define MC_CMD_MAC_DMABUF_START 0x1 /* enum */ |
| #define MC_CMD_MAC_TX_PKTS 0x1 /* enum */ |
| #define MC_CMD_MAC_TX_PAUSE_PKTS 0x2 /* enum */ |
| #define MC_CMD_MAC_TX_CONTROL_PKTS 0x3 /* enum */ |
| #define MC_CMD_MAC_TX_UNICAST_PKTS 0x4 /* enum */ |
| #define MC_CMD_MAC_TX_MULTICAST_PKTS 0x5 /* enum */ |
| #define MC_CMD_MAC_TX_BROADCAST_PKTS 0x6 /* enum */ |
| #define MC_CMD_MAC_TX_BYTES 0x7 /* enum */ |
| #define MC_CMD_MAC_TX_BAD_BYTES 0x8 /* enum */ |
| #define MC_CMD_MAC_TX_LT64_PKTS 0x9 /* enum */ |
| #define MC_CMD_MAC_TX_64_PKTS 0xa /* enum */ |
| #define MC_CMD_MAC_TX_65_TO_127_PKTS 0xb /* enum */ |
| #define MC_CMD_MAC_TX_128_TO_255_PKTS 0xc /* enum */ |
| #define MC_CMD_MAC_TX_256_TO_511_PKTS 0xd /* enum */ |
| #define MC_CMD_MAC_TX_512_TO_1023_PKTS 0xe /* enum */ |
| #define MC_CMD_MAC_TX_1024_TO_15XX_PKTS 0xf /* enum */ |
| #define MC_CMD_MAC_TX_15XX_TO_JUMBO_PKTS 0x10 /* enum */ |
| #define MC_CMD_MAC_TX_GTJUMBO_PKTS 0x11 /* enum */ |
| #define MC_CMD_MAC_TX_BAD_FCS_PKTS 0x12 /* enum */ |
| #define MC_CMD_MAC_TX_SINGLE_COLLISION_PKTS 0x13 /* enum */ |
| #define MC_CMD_MAC_TX_MULTIPLE_COLLISION_PKTS 0x14 /* enum */ |
| #define MC_CMD_MAC_TX_EXCESSIVE_COLLISION_PKTS 0x15 /* enum */ |
| #define MC_CMD_MAC_TX_LATE_COLLISION_PKTS 0x16 /* enum */ |
| #define MC_CMD_MAC_TX_DEFERRED_PKTS 0x17 /* enum */ |
| #define MC_CMD_MAC_TX_EXCESSIVE_DEFERRED_PKTS 0x18 /* enum */ |
| #define MC_CMD_MAC_TX_NON_TCPUDP_PKTS 0x19 /* enum */ |
| #define MC_CMD_MAC_TX_MAC_SRC_ERR_PKTS 0x1a /* enum */ |
| #define MC_CMD_MAC_TX_IP_SRC_ERR_PKTS 0x1b /* enum */ |
| #define MC_CMD_MAC_RX_PKTS 0x1c /* enum */ |
| #define MC_CMD_MAC_RX_PAUSE_PKTS 0x1d /* enum */ |
| #define MC_CMD_MAC_RX_GOOD_PKTS 0x1e /* enum */ |
| #define MC_CMD_MAC_RX_CONTROL_PKTS 0x1f /* enum */ |
| #define MC_CMD_MAC_RX_UNICAST_PKTS 0x20 /* enum */ |
| #define MC_CMD_MAC_RX_MULTICAST_PKTS 0x21 /* enum */ |
| #define MC_CMD_MAC_RX_BROADCAST_PKTS 0x22 /* enum */ |
| #define MC_CMD_MAC_RX_BYTES 0x23 /* enum */ |
| #define MC_CMD_MAC_RX_BAD_BYTES 0x24 /* enum */ |
| #define MC_CMD_MAC_RX_64_PKTS 0x25 /* enum */ |
| #define MC_CMD_MAC_RX_65_TO_127_PKTS 0x26 /* enum */ |
| #define MC_CMD_MAC_RX_128_TO_255_PKTS 0x27 /* enum */ |
| #define MC_CMD_MAC_RX_256_TO_511_PKTS 0x28 /* enum */ |
| #define MC_CMD_MAC_RX_512_TO_1023_PKTS 0x29 /* enum */ |
| #define MC_CMD_MAC_RX_1024_TO_15XX_PKTS 0x2a /* enum */ |
| #define MC_CMD_MAC_RX_15XX_TO_JUMBO_PKTS 0x2b /* enum */ |
| #define MC_CMD_MAC_RX_GTJUMBO_PKTS 0x2c /* enum */ |
| #define MC_CMD_MAC_RX_UNDERSIZE_PKTS 0x2d /* enum */ |
| #define MC_CMD_MAC_RX_BAD_FCS_PKTS 0x2e /* enum */ |
| #define MC_CMD_MAC_RX_OVERFLOW_PKTS 0x2f /* enum */ |
| #define MC_CMD_MAC_RX_FALSE_CARRIER_PKTS 0x30 /* enum */ |
| #define MC_CMD_MAC_RX_SYMBOL_ERROR_PKTS 0x31 /* enum */ |
| #define MC_CMD_MAC_RX_ALIGN_ERROR_PKTS 0x32 /* enum */ |
| #define MC_CMD_MAC_RX_LENGTH_ERROR_PKTS 0x33 /* enum */ |
| #define MC_CMD_MAC_RX_INTERNAL_ERROR_PKTS 0x34 /* enum */ |
| #define MC_CMD_MAC_RX_JABBER_PKTS 0x35 /* enum */ |
| #define MC_CMD_MAC_RX_NODESC_DROPS 0x36 /* enum */ |
| #define MC_CMD_MAC_RX_LANES01_CHAR_ERR 0x37 /* enum */ |
| #define MC_CMD_MAC_RX_LANES23_CHAR_ERR 0x38 /* enum */ |
| #define MC_CMD_MAC_RX_LANES01_DISP_ERR 0x39 /* enum */ |
| #define MC_CMD_MAC_RX_LANES23_DISP_ERR 0x3a /* enum */ |
| #define MC_CMD_MAC_RX_MATCH_FAULT 0x3b /* enum */ |
| /* enum: PM trunc_bb_overflow counter. Valid for EF10 with PM_AND_RXDP_COUNTERS |
| * capability only. |
| */ |
| #define MC_CMD_MAC_PM_TRUNC_BB_OVERFLOW 0x3c |
| /* enum: PM discard_bb_overflow counter. Valid for EF10 with |
| * PM_AND_RXDP_COUNTERS capability only. |
| */ |
| #define MC_CMD_MAC_PM_DISCARD_BB_OVERFLOW 0x3d |
| /* enum: PM trunc_vfifo_full counter. Valid for EF10 with PM_AND_RXDP_COUNTERS |
| * capability only. |
| */ |
| #define MC_CMD_MAC_PM_TRUNC_VFIFO_FULL 0x3e |
| /* enum: PM discard_vfifo_full counter. Valid for EF10 with |
| * PM_AND_RXDP_COUNTERS capability only. |
| */ |
| #define MC_CMD_MAC_PM_DISCARD_VFIFO_FULL 0x3f |
| /* enum: PM trunc_qbb counter. Valid for EF10 with PM_AND_RXDP_COUNTERS |
| * capability only. |
| */ |
| #define MC_CMD_MAC_PM_TRUNC_QBB 0x40 |
| /* enum: PM discard_qbb counter. Valid for EF10 with PM_AND_RXDP_COUNTERS |
| * capability only. |
| */ |
| #define MC_CMD_MAC_PM_DISCARD_QBB 0x41 |
| /* enum: PM discard_mapping counter. Valid for EF10 with PM_AND_RXDP_COUNTERS |
| * capability only. |
| */ |
| #define MC_CMD_MAC_PM_DISCARD_MAPPING 0x42 |
| /* enum: RXDP counter: Number of packets dropped due to the queue being |
| * disabled. Valid for EF10 with PM_AND_RXDP_COUNTERS capability only. |
| */ |
| #define MC_CMD_MAC_RXDP_Q_DISABLED_PKTS 0x43 |
| /* enum: RXDP counter: Number of packets dropped by the DICPU. Valid for EF10 |
| * with PM_AND_RXDP_COUNTERS capability only. |
| */ |
| #define MC_CMD_MAC_RXDP_DI_DROPPED_PKTS 0x45 |
| /* enum: RXDP counter: Number of non-host packets. Valid for EF10 with |
| * PM_AND_RXDP_COUNTERS capability only. |
| */ |
| #define MC_CMD_MAC_RXDP_STREAMING_PKTS 0x46 |
| /* enum: RXDP counter: Number of times an hlb descriptor fetch was performed. |
| * Valid for EF10 with PM_AND_RXDP_COUNTERS capability only. |
| */ |
| #define MC_CMD_MAC_RXDP_HLB_FETCH_CONDITIONS 0x47 |
| /* enum: RXDP counter: Number of times the DPCPU waited for an existing |
| * descriptor fetch. Valid for EF10 with PM_AND_RXDP_COUNTERS capability only. |
| */ |
| #define MC_CMD_MAC_RXDP_HLB_WAIT_CONDITIONS 0x48 |
| #define MC_CMD_MAC_VADAPTER_RX_DMABUF_START 0x4c /* enum */ |
| #define MC_CMD_MAC_VADAPTER_RX_UNICAST_PACKETS 0x4c /* enum */ |
| #define MC_CMD_MAC_VADAPTER_RX_UNICAST_BYTES 0x4d /* enum */ |
| #define MC_CMD_MAC_VADAPTER_RX_MULTICAST_PACKETS 0x4e /* enum */ |
| #define MC_CMD_MAC_VADAPTER_RX_MULTICAST_BYTES 0x4f /* enum */ |
| #define MC_CMD_MAC_VADAPTER_RX_BROADCAST_PACKETS 0x50 /* enum */ |
| #define MC_CMD_MAC_VADAPTER_RX_BROADCAST_BYTES 0x51 /* enum */ |
| #define MC_CMD_MAC_VADAPTER_RX_BAD_PACKETS 0x52 /* enum */ |
| #define MC_CMD_MAC_VADAPTER_RX_BAD_BYTES 0x53 /* enum */ |
| #define MC_CMD_MAC_VADAPTER_RX_OVERFLOW 0x54 /* enum */ |
| #define MC_CMD_MAC_VADAPTER_TX_DMABUF_START 0x57 /* enum */ |
| #define MC_CMD_MAC_VADAPTER_TX_UNICAST_PACKETS 0x57 /* enum */ |
| #define MC_CMD_MAC_VADAPTER_TX_UNICAST_BYTES 0x58 /* enum */ |
| #define MC_CMD_MAC_VADAPTER_TX_MULTICAST_PACKETS 0x59 /* enum */ |
| #define MC_CMD_MAC_VADAPTER_TX_MULTICAST_BYTES 0x5a /* enum */ |
| #define MC_CMD_MAC_VADAPTER_TX_BROADCAST_PACKETS 0x5b /* enum */ |
| #define MC_CMD_MAC_VADAPTER_TX_BROADCAST_BYTES 0x5c /* enum */ |
| #define MC_CMD_MAC_VADAPTER_TX_BAD_PACKETS 0x5d /* enum */ |
| #define MC_CMD_MAC_VADAPTER_TX_BAD_BYTES 0x5e /* enum */ |
| #define MC_CMD_MAC_VADAPTER_TX_OVERFLOW 0x5f /* enum */ |
| /* enum: Start of GMAC stats buffer space, for Siena only. */ |
| #define MC_CMD_GMAC_DMABUF_START 0x40 |
| /* enum: End of GMAC stats buffer space, for Siena only. */ |
| #define MC_CMD_GMAC_DMABUF_END 0x5f |
| /* enum: GENERATION_END value, used together with GENERATION_START to verify |
| * consistency of DMAd data. For legacy firmware / drivers without extended |
| * stats (more precisely, when DMA_LEN == MC_CMD_MAC_NSTATS * |
| * sizeof(uint64_t)), this entry holds the GENERATION_END value. Otherwise, |
| * this value is invalid/ reserved and GENERATION_END is written as the last |
| * 64-bit word of the DMA buffer (at DMA_LEN - sizeof(uint64_t)). Note that |
| * this is consistent with the legacy behaviour, in the sense that entry 96 is |
| * the last 64-bit word in the buffer when DMA_LEN == MC_CMD_MAC_NSTATS * |
| * sizeof(uint64_t). See SF-109306-TC, Section 9.2 for details. |
| */ |
| #define MC_CMD_MAC_GENERATION_END 0x60 |
| #define MC_CMD_MAC_NSTATS 0x61 /* enum */ |
| |
| /* MC_CMD_MAC_STATS_V2_OUT_DMA msgresponse */ |
| #define MC_CMD_MAC_STATS_V2_OUT_DMA_LEN 0 |
| |
| /* MC_CMD_MAC_STATS_V2_OUT_NO_DMA msgresponse */ |
| #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_LEN (((MC_CMD_MAC_NSTATS_V2*64))>>3) |
| #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_STATISTICS_OFST 0 |
| #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_STATISTICS_LEN 8 |
| #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_STATISTICS_LO_OFST 0 |
| #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_STATISTICS_LO_LEN 4 |
| #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_STATISTICS_LO_LBN 0 |
| #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_STATISTICS_LO_WIDTH 32 |
| #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_STATISTICS_HI_OFST 4 |
| #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_STATISTICS_HI_LEN 4 |
| #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_STATISTICS_HI_LBN 32 |
| #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_STATISTICS_HI_WIDTH 32 |
| #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_STATISTICS_NUM MC_CMD_MAC_NSTATS_V2 |
| /* enum: Start of FEC stats buffer space, Medford2 and up */ |
| #define MC_CMD_MAC_FEC_DMABUF_START 0x61 |
| /* enum: Number of uncorrected FEC codewords on link (RS-FEC only for Medford2) |
| */ |
| #define MC_CMD_MAC_FEC_UNCORRECTED_ERRORS 0x61 |
| /* enum: Number of corrected FEC codewords on link (RS-FEC only for Medford2) |
| */ |
| #define MC_CMD_MAC_FEC_CORRECTED_ERRORS 0x62 |
| /* enum: Number of corrected 10-bit symbol errors, lane 0 (RS-FEC only) */ |
| #define MC_CMD_MAC_FEC_CORRECTED_SYMBOLS_LANE0 0x63 |
| /* enum: Number of corrected 10-bit symbol errors, lane 1 (RS-FEC only) */ |
| #define MC_CMD_MAC_FEC_CORRECTED_SYMBOLS_LANE1 0x64 |
| /* enum: Number of corrected 10-bit symbol errors, lane 2 (RS-FEC only) */ |
| #define MC_CMD_MAC_FEC_CORRECTED_SYMBOLS_LANE2 0x65 |
| /* enum: Number of corrected 10-bit symbol errors, lane 3 (RS-FEC only) */ |
| #define MC_CMD_MAC_FEC_CORRECTED_SYMBOLS_LANE3 0x66 |
| /* enum: This includes the space at offset 103 which is the final |
| * GENERATION_END in a MAC_STATS_V2 response and otherwise unused. |
| */ |
| #define MC_CMD_MAC_NSTATS_V2 0x68 |
| /* Other enum values, see field(s): */ |
| /* MC_CMD_MAC_STATS_OUT_NO_DMA/STATISTICS */ |
| |
| /* MC_CMD_MAC_STATS_V3_OUT_DMA msgresponse */ |
| #define MC_CMD_MAC_STATS_V3_OUT_DMA_LEN 0 |
| |
| /* MC_CMD_MAC_STATS_V3_OUT_NO_DMA msgresponse */ |
| #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_LEN (((MC_CMD_MAC_NSTATS_V3*64))>>3) |
| #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_STATISTICS_OFST 0 |
| #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_STATISTICS_LEN 8 |
| #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_STATISTICS_LO_OFST 0 |
| #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_STATISTICS_LO_LEN 4 |
| #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_STATISTICS_LO_LBN 0 |
| #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_STATISTICS_LO_WIDTH 32 |
| #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_STATISTICS_HI_OFST 4 |
| #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_STATISTICS_HI_LEN 4 |
| #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_STATISTICS_HI_LBN 32 |
| #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_STATISTICS_HI_WIDTH 32 |
| #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_STATISTICS_NUM MC_CMD_MAC_NSTATS_V3 |
| /* enum: Start of CTPIO stats buffer space, Medford2 and up */ |
| #define MC_CMD_MAC_CTPIO_DMABUF_START 0x68 |
| /* enum: Number of CTPIO fallbacks because a DMA packet was in progress on the |
| * target VI |
| */ |
| #define MC_CMD_MAC_CTPIO_VI_BUSY_FALLBACK 0x68 |
| /* enum: Number of times a CTPIO send wrote beyond frame end (informational |
| * only) |
| */ |
| #define MC_CMD_MAC_CTPIO_LONG_WRITE_SUCCESS 0x69 |
| /* enum: Number of CTPIO failures because the TX doorbell was written before |
| * the end of the frame data |
| */ |
| #define MC_CMD_MAC_CTPIO_MISSING_DBELL_FAIL 0x6a |
| /* enum: Number of CTPIO failures because the internal FIFO overflowed */ |
| #define MC_CMD_MAC_CTPIO_OVERFLOW_FAIL 0x6b |
| /* enum: Number of CTPIO failures because the host did not deliver data fast |
| * enough to avoid MAC underflow |
| */ |
| #define MC_CMD_MAC_CTPIO_UNDERFLOW_FAIL 0x6c |
| /* enum: Number of CTPIO failures because the host did not deliver all the |
| * frame data within the timeout |
| */ |
| #define MC_CMD_MAC_CTPIO_TIMEOUT_FAIL 0x6d |
| /* enum: Number of CTPIO failures because the frame data arrived out of order |
| * or with gaps |
| */ |
| #define MC_CMD_MAC_CTPIO_NONCONTIG_WR_FAIL 0x6e |
| /* enum: Number of CTPIO failures because the host started a new frame before |
| * completing the previous one |
| */ |
| #define MC_CMD_MAC_CTPIO_FRM_CLOBBER_FAIL 0x6f |
| /* enum: Number of CTPIO failures because a write was not a multiple of 32 bits |
| * or not 32-bit aligned |
| */ |
| #define MC_CMD_MAC_CTPIO_INVALID_WR_FAIL 0x70 |
| /* enum: Number of CTPIO fallbacks because another VI on the same port was |
| * sending a CTPIO frame |
| */ |
| #define MC_CMD_MAC_CTPIO_VI_CLOBBER_FALLBACK 0x71 |
| /* enum: Number of CTPIO fallbacks because target VI did not have CTPIO enabled |
| */ |
| #define MC_CMD_MAC_CTPIO_UNQUALIFIED_FALLBACK 0x72 |
| /* enum: Number of CTPIO fallbacks because length in header was less than 29 |
| * bytes |
| */ |
| #define MC_CMD_MAC_CTPIO_RUNT_FALLBACK 0x73 |
| /* enum: Total number of successful CTPIO sends on this port */ |
| #define MC_CMD_MAC_CTPIO_SUCCESS 0x74 |
| /* enum: Total number of CTPIO fallbacks on this port */ |
| #define MC_CMD_MAC_CTPIO_FALLBACK 0x75 |
| /* enum: Total number of CTPIO poisoned frames on this port, whether erased or |
| * not |
| */ |
| #define MC_CMD_MAC_CTPIO_POISON 0x76 |
| /* enum: Total number of CTPIO erased frames on this port */ |
| #define MC_CMD_MAC_CTPIO_ERASE 0x77 |
| /* enum: This includes the space at offset 120 which is the final |
| * GENERATION_END in a MAC_STATS_V3 response and otherwise unused. |
| */ |
| #define MC_CMD_MAC_NSTATS_V3 0x79 |
| /* Other enum values, see field(s): */ |
| /* MC_CMD_MAC_STATS_V2_OUT_NO_DMA/STATISTICS */ |
| |
| /* MC_CMD_MAC_STATS_V4_OUT_DMA msgresponse */ |
| #define MC_CMD_MAC_STATS_V4_OUT_DMA_LEN 0 |
| |
| /* MC_CMD_MAC_STATS_V4_OUT_NO_DMA msgresponse */ |
| #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_LEN (((MC_CMD_MAC_NSTATS_V4*64))>>3) |
| #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_STATISTICS_OFST 0 |
| #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_STATISTICS_LEN 8 |
| #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_STATISTICS_LO_OFST 0 |
| #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_STATISTICS_LO_LEN 4 |
| #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_STATISTICS_LO_LBN 0 |
| #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_STATISTICS_LO_WIDTH 32 |
| #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_STATISTICS_HI_OFST 4 |
| #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_STATISTICS_HI_LEN 4 |
| #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_STATISTICS_HI_LBN 32 |
| #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_STATISTICS_HI_WIDTH 32 |
| #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_STATISTICS_NUM MC_CMD_MAC_NSTATS_V4 |
| /* enum: Start of V4 stats buffer space */ |
| #define MC_CMD_MAC_V4_DMABUF_START 0x79 |
| /* enum: RXDP counter: Number of packets truncated because scattering was |
| * disabled. |
| */ |
| #define MC_CMD_MAC_RXDP_SCATTER_DISABLED_TRUNC 0x79 |
| /* enum: RXDP counter: Number of times the RXDP head of line blocked waiting |
| * for descriptors. Will be zero unless RXDP_HLB_IDLE capability is set. |
| */ |
| #define MC_CMD_MAC_RXDP_HLB_IDLE 0x7a |
| /* enum: RXDP counter: Number of times the RXDP timed out while head of line |
| * blocking. Will be zero unless RXDP_HLB_IDLE capability is set. |
| */ |
| #define MC_CMD_MAC_RXDP_HLB_TIMEOUT 0x7b |
| /* enum: This includes the space at offset 124 which is the final |
| * GENERATION_END in a MAC_STATS_V4 response and otherwise unused. |
| */ |
| #define MC_CMD_MAC_NSTATS_V4 0x7d |
| /* Other enum values, see field(s): */ |
| /* MC_CMD_MAC_STATS_V3_OUT_NO_DMA/STATISTICS */ |
| |
| |
| /***********************************/ |
| /* MC_CMD_SRIOV |
| * to be documented |
| */ |
| #define MC_CMD_SRIOV 0x30 |
| |
| /* MC_CMD_SRIOV_IN msgrequest */ |
| #define MC_CMD_SRIOV_IN_LEN 12 |
| #define MC_CMD_SRIOV_IN_ENABLE_OFST 0 |
| #define MC_CMD_SRIOV_IN_ENABLE_LEN 4 |
| #define MC_CMD_SRIOV_IN_VI_BASE_OFST 4 |
| #define MC_CMD_SRIOV_IN_VI_BASE_LEN 4 |
| #define MC_CMD_SRIOV_IN_VF_COUNT_OFST 8 |
| #define MC_CMD_SRIOV_IN_VF_COUNT_LEN 4 |
| |
| /* MC_CMD_SRIOV_OUT msgresponse */ |
| #define MC_CMD_SRIOV_OUT_LEN 8 |
| #define MC_CMD_SRIOV_OUT_VI_SCALE_OFST 0 |
| #define MC_CMD_SRIOV_OUT_VI_SCALE_LEN 4 |
| #define MC_CMD_SRIOV_OUT_VF_TOTAL_OFST 4 |
| #define MC_CMD_SRIOV_OUT_VF_TOTAL_LEN 4 |
| |
| /* MC_CMD_MEMCPY_RECORD_TYPEDEF structuredef */ |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LEN 32 |
| /* this is only used for the first record */ |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_OFST 0 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_LEN 4 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_LBN 0 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_WIDTH 32 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_OFST 4 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_LEN 4 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_LBN 32 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_WIDTH 32 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_OFST 8 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LEN 8 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LO_OFST 8 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LO_LEN 4 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LO_LBN 64 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LO_WIDTH 32 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_HI_OFST 12 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_HI_LEN 4 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_HI_LBN 96 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_HI_WIDTH 32 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LBN 64 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_WIDTH 64 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_OFST 16 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_LEN 4 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_RID_INLINE 0x100 /* enum */ |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_LBN 128 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_WIDTH 32 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_OFST 20 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LEN 8 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LO_OFST 20 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LO_LEN 4 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LO_LBN 160 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LO_WIDTH 32 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_HI_OFST 24 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_HI_LEN 4 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_HI_LBN 192 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_HI_WIDTH 32 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LBN 160 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_WIDTH 64 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_OFST 28 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_LEN 4 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_LBN 224 |
| #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_WIDTH 32 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MEMCPY |
| * DMA write data into (Rid,Addr), either by dma reading (Rid,Addr), or by data |
| * embedded directly in the command. |
| * |
| * A common pattern is for a client to use generation counts to signal a dma |
| * update of a datastructure. To facilitate this, this MCDI operation can |
| * contain multiple requests which are executed in strict order. Requests take |
| * the form of duplicating the entire MCDI request continuously (including the |
| * requests record, which is ignored in all but the first structure) |
| * |
| * The source data can either come from a DMA from the host, or it can be |
| * embedded within the request directly, thereby eliminating a DMA read. To |
| * indicate this, the client sets FROM_RID=%RID_INLINE, ADDR_HI=0, and |
| * ADDR_LO=offset, and inserts the data at %offset from the start of the |
| * payload. It's the callers responsibility to ensure that the embedded data |
| * doesn't overlap the records. |
| * |
| * Returns: 0, EINVAL (invalid RID) |
| */ |
| #define MC_CMD_MEMCPY 0x31 |
| |
| /* MC_CMD_MEMCPY_IN msgrequest */ |
| #define MC_CMD_MEMCPY_IN_LENMIN 32 |
| #define MC_CMD_MEMCPY_IN_LENMAX 224 |
| #define MC_CMD_MEMCPY_IN_LENMAX_MCDI2 992 |
| #define MC_CMD_MEMCPY_IN_LEN(num) (0+32*(num)) |
| #define MC_CMD_MEMCPY_IN_RECORD_NUM(len) (((len)-0)/32) |
| /* see MC_CMD_MEMCPY_RECORD_TYPEDEF */ |
| #define MC_CMD_MEMCPY_IN_RECORD_OFST 0 |
| #define MC_CMD_MEMCPY_IN_RECORD_LEN 32 |
| #define MC_CMD_MEMCPY_IN_RECORD_MINNUM 1 |
| #define MC_CMD_MEMCPY_IN_RECORD_MAXNUM 7 |
| #define MC_CMD_MEMCPY_IN_RECORD_MAXNUM_MCDI2 31 |
| |
| /* MC_CMD_MEMCPY_OUT msgresponse */ |
| #define MC_CMD_MEMCPY_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_WOL_FILTER_SET |
| * Set a WoL filter. |
| */ |
| #define MC_CMD_WOL_FILTER_SET 0x32 |
| #undef MC_CMD_0x32_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x32_PRIVILEGE_CTG SRIOV_CTG_LINK |
| |
| /* MC_CMD_WOL_FILTER_SET_IN msgrequest */ |
| #define MC_CMD_WOL_FILTER_SET_IN_LEN 192 |
| #define MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 |
| #define MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_LEN 4 |
| #define MC_CMD_FILTER_MODE_SIMPLE 0x0 /* enum */ |
| #define MC_CMD_FILTER_MODE_STRUCTURED 0xffffffff /* enum */ |
| /* A type value of 1 is unused. */ |
| #define MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 |
| #define MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_LEN 4 |
| /* enum: Magic */ |
| #define MC_CMD_WOL_TYPE_MAGIC 0x0 |
| /* enum: MS Windows Magic */ |
| #define MC_CMD_WOL_TYPE_WIN_MAGIC 0x2 |
| /* enum: IPv4 Syn */ |
| #define MC_CMD_WOL_TYPE_IPV4_SYN 0x3 |
| /* enum: IPv6 Syn */ |
| #define MC_CMD_WOL_TYPE_IPV6_SYN 0x4 |
| /* enum: Bitmap */ |
| #define MC_CMD_WOL_TYPE_BITMAP 0x5 |
| /* enum: Link */ |
| #define MC_CMD_WOL_TYPE_LINK 0x6 |
| /* enum: (Above this for future use) */ |
| #define MC_CMD_WOL_TYPE_MAX 0x7 |
| #define MC_CMD_WOL_FILTER_SET_IN_DATA_OFST 8 |
| #define MC_CMD_WOL_FILTER_SET_IN_DATA_LEN 4 |
| #define MC_CMD_WOL_FILTER_SET_IN_DATA_NUM 46 |
| |
| /* MC_CMD_WOL_FILTER_SET_IN_MAGIC msgrequest */ |
| #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_LEN 16 |
| /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */ |
| /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_LEN 4 */ |
| /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */ |
| /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_LEN 4 */ |
| #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_OFST 8 |
| #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_LEN 8 |
| #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_LO_OFST 8 |
| #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_LO_LEN 4 |
| #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_LO_LBN 64 |
| #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_LO_WIDTH 32 |
| #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_HI_OFST 12 |
| #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_HI_LEN 4 |
| #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_HI_LBN 96 |
| #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_HI_WIDTH 32 |
| |
| /* MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN msgrequest */ |
| #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_LEN 20 |
| /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */ |
| /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_LEN 4 */ |
| /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */ |
| /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_LEN 4 */ |
| #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_IP_OFST 8 |
| #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_IP_LEN 4 |
| #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_IP_OFST 12 |
| #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_IP_LEN 4 |
| #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_PORT_OFST 16 |
| #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_PORT_LEN 2 |
| #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_PORT_OFST 18 |
| #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_PORT_LEN 2 |
| |
| /* MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN msgrequest */ |
| #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_LEN 44 |
| /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */ |
| /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_LEN 4 */ |
| /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */ |
| /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_LEN 4 */ |
| #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_IP_OFST 8 |
| #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_IP_LEN 16 |
| #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_IP_OFST 24 |
| #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_IP_LEN 16 |
| #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_PORT_OFST 40 |
| #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_PORT_LEN 2 |
| #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_PORT_OFST 42 |
| #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_PORT_LEN 2 |
| |
| /* MC_CMD_WOL_FILTER_SET_IN_BITMAP msgrequest */ |
| #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LEN 187 |
| /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */ |
| /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_LEN 4 */ |
| /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */ |
| /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_LEN 4 */ |
| #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_MASK_OFST 8 |
| #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_MASK_LEN 48 |
| #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_BITMAP_OFST 56 |
| #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_BITMAP_LEN 128 |
| #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LEN_OFST 184 |
| #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LEN_LEN 1 |
| #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER3_OFST 185 |
| #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER3_LEN 1 |
| #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER4_OFST 186 |
| #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER4_LEN 1 |
| |
| /* MC_CMD_WOL_FILTER_SET_IN_LINK msgrequest */ |
| #define MC_CMD_WOL_FILTER_SET_IN_LINK_LEN 12 |
| /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */ |
| /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_LEN 4 */ |
| /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */ |
| /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_LEN 4 */ |
| #define MC_CMD_WOL_FILTER_SET_IN_LINK_MASK_OFST 8 |
| #define MC_CMD_WOL_FILTER_SET_IN_LINK_MASK_LEN 4 |
| #define MC_CMD_WOL_FILTER_SET_IN_LINK_UP_OFST 8 |
| #define MC_CMD_WOL_FILTER_SET_IN_LINK_UP_LBN 0 |
| #define MC_CMD_WOL_FILTER_SET_IN_LINK_UP_WIDTH 1 |
| #define MC_CMD_WOL_FILTER_SET_IN_LINK_DOWN_OFST 8 |
| #define MC_CMD_WOL_FILTER_SET_IN_LINK_DOWN_LBN 1 |
| #define MC_CMD_WOL_FILTER_SET_IN_LINK_DOWN_WIDTH 1 |
| |
| /* MC_CMD_WOL_FILTER_SET_OUT msgresponse */ |
| #define MC_CMD_WOL_FILTER_SET_OUT_LEN 4 |
| #define MC_CMD_WOL_FILTER_SET_OUT_FILTER_ID_OFST 0 |
| #define MC_CMD_WOL_FILTER_SET_OUT_FILTER_ID_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_WOL_FILTER_REMOVE |
| * Remove a WoL filter. Locks required: None. Returns: 0, EINVAL, ENOSYS |
| */ |
| #define MC_CMD_WOL_FILTER_REMOVE 0x33 |
| #undef MC_CMD_0x33_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x33_PRIVILEGE_CTG SRIOV_CTG_LINK |
| |
| /* MC_CMD_WOL_FILTER_REMOVE_IN msgrequest */ |
| #define MC_CMD_WOL_FILTER_REMOVE_IN_LEN 4 |
| #define MC_CMD_WOL_FILTER_REMOVE_IN_FILTER_ID_OFST 0 |
| #define MC_CMD_WOL_FILTER_REMOVE_IN_FILTER_ID_LEN 4 |
| |
| /* MC_CMD_WOL_FILTER_REMOVE_OUT msgresponse */ |
| #define MC_CMD_WOL_FILTER_REMOVE_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_WOL_FILTER_RESET |
| * Reset (i.e. remove all) WoL filters. Locks required: None. Returns: 0, |
| * ENOSYS |
| */ |
| #define MC_CMD_WOL_FILTER_RESET 0x34 |
| #undef MC_CMD_0x34_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x34_PRIVILEGE_CTG SRIOV_CTG_LINK |
| |
| /* MC_CMD_WOL_FILTER_RESET_IN msgrequest */ |
| #define MC_CMD_WOL_FILTER_RESET_IN_LEN 4 |
| #define MC_CMD_WOL_FILTER_RESET_IN_MASK_OFST 0 |
| #define MC_CMD_WOL_FILTER_RESET_IN_MASK_LEN 4 |
| #define MC_CMD_WOL_FILTER_RESET_IN_WAKE_FILTERS 0x1 /* enum */ |
| #define MC_CMD_WOL_FILTER_RESET_IN_LIGHTSOUT_OFFLOADS 0x2 /* enum */ |
| |
| /* MC_CMD_WOL_FILTER_RESET_OUT msgresponse */ |
| #define MC_CMD_WOL_FILTER_RESET_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SET_MCAST_HASH |
| * Set the MCAST hash value without otherwise reconfiguring the MAC |
| */ |
| #define MC_CMD_SET_MCAST_HASH 0x35 |
| |
| /* MC_CMD_SET_MCAST_HASH_IN msgrequest */ |
| #define MC_CMD_SET_MCAST_HASH_IN_LEN 32 |
| #define MC_CMD_SET_MCAST_HASH_IN_HASH0_OFST 0 |
| #define MC_CMD_SET_MCAST_HASH_IN_HASH0_LEN 16 |
| #define MC_CMD_SET_MCAST_HASH_IN_HASH1_OFST 16 |
| #define MC_CMD_SET_MCAST_HASH_IN_HASH1_LEN 16 |
| |
| /* MC_CMD_SET_MCAST_HASH_OUT msgresponse */ |
| #define MC_CMD_SET_MCAST_HASH_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_NVRAM_TYPES |
| * Return bitfield indicating available types of virtual NVRAM partitions. |
| * Locks required: none. Returns: 0 |
| */ |
| #define MC_CMD_NVRAM_TYPES 0x36 |
| #undef MC_CMD_0x36_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x36_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_NVRAM_TYPES_IN msgrequest */ |
| #define MC_CMD_NVRAM_TYPES_IN_LEN 0 |
| |
| /* MC_CMD_NVRAM_TYPES_OUT msgresponse */ |
| #define MC_CMD_NVRAM_TYPES_OUT_LEN 4 |
| /* Bit mask of supported types. */ |
| #define MC_CMD_NVRAM_TYPES_OUT_TYPES_OFST 0 |
| #define MC_CMD_NVRAM_TYPES_OUT_TYPES_LEN 4 |
| /* enum: Disabled callisto. */ |
| #define MC_CMD_NVRAM_TYPE_DISABLED_CALLISTO 0x0 |
| /* enum: MC firmware. */ |
| #define MC_CMD_NVRAM_TYPE_MC_FW 0x1 |
| /* enum: MC backup firmware. */ |
| #define MC_CMD_NVRAM_TYPE_MC_FW_BACKUP 0x2 |
| /* enum: Static configuration Port0. */ |
| #define MC_CMD_NVRAM_TYPE_STATIC_CFG_PORT0 0x3 |
| /* enum: Static configuration Port1. */ |
| #define MC_CMD_NVRAM_TYPE_STATIC_CFG_PORT1 0x4 |
| /* enum: Dynamic configuration Port0. */ |
| #define MC_CMD_NVRAM_TYPE_DYNAMIC_CFG_PORT0 0x5 |
| /* enum: Dynamic configuration Port1. */ |
| #define MC_CMD_NVRAM_TYPE_DYNAMIC_CFG_PORT1 0x6 |
| /* enum: Expansion Rom. */ |
| #define MC_CMD_NVRAM_TYPE_EXP_ROM 0x7 |
| /* enum: Expansion Rom Configuration Port0. */ |
| #define MC_CMD_NVRAM_TYPE_EXP_ROM_CFG_PORT0 0x8 |
| /* enum: Expansion Rom Configuration Port1. */ |
| #define MC_CMD_NVRAM_TYPE_EXP_ROM_CFG_PORT1 0x9 |
| /* enum: Phy Configuration Port0. */ |
| #define MC_CMD_NVRAM_TYPE_PHY_PORT0 0xa |
| /* enum: Phy Configuration Port1. */ |
| #define MC_CMD_NVRAM_TYPE_PHY_PORT1 0xb |
| /* enum: Log. */ |
| #define MC_CMD_NVRAM_TYPE_LOG 0xc |
| /* enum: FPGA image. */ |
| #define MC_CMD_NVRAM_TYPE_FPGA 0xd |
| /* enum: FPGA backup image */ |
| #define MC_CMD_NVRAM_TYPE_FPGA_BACKUP 0xe |
| /* enum: FC firmware. */ |
| #define MC_CMD_NVRAM_TYPE_FC_FW 0xf |
| /* enum: FC backup firmware. */ |
| #define MC_CMD_NVRAM_TYPE_FC_FW_BACKUP 0x10 |
| /* enum: CPLD image. */ |
| #define MC_CMD_NVRAM_TYPE_CPLD 0x11 |
| /* enum: Licensing information. */ |
| #define MC_CMD_NVRAM_TYPE_LICENSE 0x12 |
| /* enum: FC Log. */ |
| #define MC_CMD_NVRAM_TYPE_FC_LOG 0x13 |
| /* enum: Additional flash on FPGA. */ |
| #define MC_CMD_NVRAM_TYPE_FC_EXTRA 0x14 |
| |
| |
| /***********************************/ |
| /* MC_CMD_NVRAM_INFO |
| * Read info about a virtual NVRAM partition. Locks required: none. Returns: 0, |
| * EINVAL (bad type). |
| */ |
| #define MC_CMD_NVRAM_INFO 0x37 |
| #undef MC_CMD_0x37_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x37_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_NVRAM_INFO_IN msgrequest */ |
| #define MC_CMD_NVRAM_INFO_IN_LEN 4 |
| #define MC_CMD_NVRAM_INFO_IN_TYPE_OFST 0 |
| #define MC_CMD_NVRAM_INFO_IN_TYPE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */ |
| |
| /* MC_CMD_NVRAM_INFO_OUT msgresponse */ |
| #define MC_CMD_NVRAM_INFO_OUT_LEN 24 |
| #define MC_CMD_NVRAM_INFO_OUT_TYPE_OFST 0 |
| #define MC_CMD_NVRAM_INFO_OUT_TYPE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */ |
| #define MC_CMD_NVRAM_INFO_OUT_SIZE_OFST 4 |
| #define MC_CMD_NVRAM_INFO_OUT_SIZE_LEN 4 |
| #define MC_CMD_NVRAM_INFO_OUT_ERASESIZE_OFST 8 |
| #define MC_CMD_NVRAM_INFO_OUT_ERASESIZE_LEN 4 |
| #define MC_CMD_NVRAM_INFO_OUT_FLAGS_OFST 12 |
| #define MC_CMD_NVRAM_INFO_OUT_FLAGS_LEN 4 |
| #define MC_CMD_NVRAM_INFO_OUT_PROTECTED_OFST 12 |
| #define MC_CMD_NVRAM_INFO_OUT_PROTECTED_LBN 0 |
| #define MC_CMD_NVRAM_INFO_OUT_PROTECTED_WIDTH 1 |
| #define MC_CMD_NVRAM_INFO_OUT_TLV_OFST 12 |
| #define MC_CMD_NVRAM_INFO_OUT_TLV_LBN 1 |
| #define MC_CMD_NVRAM_INFO_OUT_TLV_WIDTH 1 |
| #define MC_CMD_NVRAM_INFO_OUT_READ_ONLY_IF_TSA_BOUND_OFST 12 |
| #define MC_CMD_NVRAM_INFO_OUT_READ_ONLY_IF_TSA_BOUND_LBN 2 |
| #define MC_CMD_NVRAM_INFO_OUT_READ_ONLY_IF_TSA_BOUND_WIDTH 1 |
| #define MC_CMD_NVRAM_INFO_OUT_CRC_OFST 12 |
| #define MC_CMD_NVRAM_INFO_OUT_CRC_LBN 3 |
| #define MC_CMD_NVRAM_INFO_OUT_CRC_WIDTH 1 |
| #define MC_CMD_NVRAM_INFO_OUT_READ_ONLY_OFST 12 |
| #define MC_CMD_NVRAM_INFO_OUT_READ_ONLY_LBN 5 |
| #define MC_CMD_NVRAM_INFO_OUT_READ_ONLY_WIDTH 1 |
| #define MC_CMD_NVRAM_INFO_OUT_CMAC_OFST 12 |
| #define MC_CMD_NVRAM_INFO_OUT_CMAC_LBN 6 |
| #define MC_CMD_NVRAM_INFO_OUT_CMAC_WIDTH 1 |
| #define MC_CMD_NVRAM_INFO_OUT_A_B_OFST 12 |
| #define MC_CMD_NVRAM_INFO_OUT_A_B_LBN 7 |
| #define MC_CMD_NVRAM_INFO_OUT_A_B_WIDTH 1 |
| #define MC_CMD_NVRAM_INFO_OUT_PHYSDEV_OFST 16 |
| #define MC_CMD_NVRAM_INFO_OUT_PHYSDEV_LEN 4 |
| #define MC_CMD_NVRAM_INFO_OUT_PHYSADDR_OFST 20 |
| #define MC_CMD_NVRAM_INFO_OUT_PHYSADDR_LEN 4 |
| |
| /* MC_CMD_NVRAM_INFO_V2_OUT msgresponse */ |
| #define MC_CMD_NVRAM_INFO_V2_OUT_LEN 28 |
| #define MC_CMD_NVRAM_INFO_V2_OUT_TYPE_OFST 0 |
| #define MC_CMD_NVRAM_INFO_V2_OUT_TYPE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */ |
| #define MC_CMD_NVRAM_INFO_V2_OUT_SIZE_OFST 4 |
| #define MC_CMD_NVRAM_INFO_V2_OUT_SIZE_LEN 4 |
| #define MC_CMD_NVRAM_INFO_V2_OUT_ERASESIZE_OFST 8 |
| #define MC_CMD_NVRAM_INFO_V2_OUT_ERASESIZE_LEN 4 |
| #define MC_CMD_NVRAM_INFO_V2_OUT_FLAGS_OFST 12 |
| #define MC_CMD_NVRAM_INFO_V2_OUT_FLAGS_LEN 4 |
| #define MC_CMD_NVRAM_INFO_V2_OUT_PROTECTED_OFST 12 |
| #define MC_CMD_NVRAM_INFO_V2_OUT_PROTECTED_LBN 0 |
| #define MC_CMD_NVRAM_INFO_V2_OUT_PROTECTED_WIDTH 1 |
| #define MC_CMD_NVRAM_INFO_V2_OUT_TLV_OFST 12 |
| #define MC_CMD_NVRAM_INFO_V2_OUT_TLV_LBN 1 |
| #define MC_CMD_NVRAM_INFO_V2_OUT_TLV_WIDTH 1 |
| #define MC_CMD_NVRAM_INFO_V2_OUT_READ_ONLY_IF_TSA_BOUND_OFST 12 |
| #define MC_CMD_NVRAM_INFO_V2_OUT_READ_ONLY_IF_TSA_BOUND_LBN 2 |
| #define MC_CMD_NVRAM_INFO_V2_OUT_READ_ONLY_IF_TSA_BOUND_WIDTH 1 |
| #define MC_CMD_NVRAM_INFO_V2_OUT_READ_ONLY_OFST 12 |
| #define MC_CMD_NVRAM_INFO_V2_OUT_READ_ONLY_LBN 5 |
| #define MC_CMD_NVRAM_INFO_V2_OUT_READ_ONLY_WIDTH 1 |
| #define MC_CMD_NVRAM_INFO_V2_OUT_A_B_OFST 12 |
| #define MC_CMD_NVRAM_INFO_V2_OUT_A_B_LBN 7 |
| #define MC_CMD_NVRAM_INFO_V2_OUT_A_B_WIDTH 1 |
| #define MC_CMD_NVRAM_INFO_V2_OUT_PHYSDEV_OFST 16 |
| #define MC_CMD_NVRAM_INFO_V2_OUT_PHYSDEV_LEN 4 |
| #define MC_CMD_NVRAM_INFO_V2_OUT_PHYSADDR_OFST 20 |
| #define MC_CMD_NVRAM_INFO_V2_OUT_PHYSADDR_LEN 4 |
| /* Writes must be multiples of this size. Added to support the MUM on Sorrento. |
| */ |
| #define MC_CMD_NVRAM_INFO_V2_OUT_WRITESIZE_OFST 24 |
| #define MC_CMD_NVRAM_INFO_V2_OUT_WRITESIZE_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_NVRAM_UPDATE_START |
| * Start a group of update operations on a virtual NVRAM partition. Locks |
| * required: PHY_LOCK if type==*PHY*. Returns: 0, EINVAL (bad type), EACCES (if |
| * PHY_LOCK required and not held). In an adapter bound to a TSA controller, |
| * MC_CMD_NVRAM_UPDATE_START can only be used on a subset of partition types |
| * i.e. static config, dynamic config and expansion ROM config. Attempting to |
| * perform this operation on a restricted partition will return the error |
| * EPERM. |
| */ |
| #define MC_CMD_NVRAM_UPDATE_START 0x38 |
| #undef MC_CMD_0x38_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x38_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_NVRAM_UPDATE_START_IN msgrequest: Legacy NVRAM_UPDATE_START request. |
| * Use NVRAM_UPDATE_START_V2_IN in new code |
| */ |
| #define MC_CMD_NVRAM_UPDATE_START_IN_LEN 4 |
| #define MC_CMD_NVRAM_UPDATE_START_IN_TYPE_OFST 0 |
| #define MC_CMD_NVRAM_UPDATE_START_IN_TYPE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */ |
| |
| /* MC_CMD_NVRAM_UPDATE_START_V2_IN msgrequest: Extended NVRAM_UPDATE_START |
| * request with additional flags indicating version of command in use. See |
| * MC_CMD_NVRAM_UPDATE_FINISH_V2_OUT for details of extended functionality. Use |
| * paired up with NVRAM_UPDATE_FINISH_V2_IN. |
| */ |
| #define MC_CMD_NVRAM_UPDATE_START_V2_IN_LEN 8 |
| #define MC_CMD_NVRAM_UPDATE_START_V2_IN_TYPE_OFST 0 |
| #define MC_CMD_NVRAM_UPDATE_START_V2_IN_TYPE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */ |
| #define MC_CMD_NVRAM_UPDATE_START_V2_IN_FLAGS_OFST 4 |
| #define MC_CMD_NVRAM_UPDATE_START_V2_IN_FLAGS_LEN 4 |
| #define MC_CMD_NVRAM_UPDATE_START_V2_IN_FLAG_REPORT_VERIFY_RESULT_OFST 4 |
| #define MC_CMD_NVRAM_UPDATE_START_V2_IN_FLAG_REPORT_VERIFY_RESULT_LBN 0 |
| #define MC_CMD_NVRAM_UPDATE_START_V2_IN_FLAG_REPORT_VERIFY_RESULT_WIDTH 1 |
| |
| /* MC_CMD_NVRAM_UPDATE_START_OUT msgresponse */ |
| #define MC_CMD_NVRAM_UPDATE_START_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_NVRAM_READ |
| * Read data from a virtual NVRAM partition. Locks required: PHY_LOCK if |
| * type==*PHY*. Returns: 0, EINVAL (bad type/offset/length), EACCES (if |
| * PHY_LOCK required and not held) |
| */ |
| #define MC_CMD_NVRAM_READ 0x39 |
| #undef MC_CMD_0x39_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x39_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_NVRAM_READ_IN msgrequest */ |
| #define MC_CMD_NVRAM_READ_IN_LEN 12 |
| #define MC_CMD_NVRAM_READ_IN_TYPE_OFST 0 |
| #define MC_CMD_NVRAM_READ_IN_TYPE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */ |
| #define MC_CMD_NVRAM_READ_IN_OFFSET_OFST 4 |
| #define MC_CMD_NVRAM_READ_IN_OFFSET_LEN 4 |
| /* amount to read in bytes */ |
| #define MC_CMD_NVRAM_READ_IN_LENGTH_OFST 8 |
| #define MC_CMD_NVRAM_READ_IN_LENGTH_LEN 4 |
| |
| /* MC_CMD_NVRAM_READ_IN_V2 msgrequest */ |
| #define MC_CMD_NVRAM_READ_IN_V2_LEN 16 |
| #define MC_CMD_NVRAM_READ_IN_V2_TYPE_OFST 0 |
| #define MC_CMD_NVRAM_READ_IN_V2_TYPE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */ |
| #define MC_CMD_NVRAM_READ_IN_V2_OFFSET_OFST 4 |
| #define MC_CMD_NVRAM_READ_IN_V2_OFFSET_LEN 4 |
| /* amount to read in bytes */ |
| #define MC_CMD_NVRAM_READ_IN_V2_LENGTH_OFST 8 |
| #define MC_CMD_NVRAM_READ_IN_V2_LENGTH_LEN 4 |
| /* Optional control info. If a partition is stored with an A/B versioning |
| * scheme (i.e. in more than one physical partition in NVRAM) the host can set |
| * this to control which underlying physical partition is used to read data |
| * from. This allows it to perform a read-modify-write-verify with the write |
| * lock continuously held by calling NVRAM_UPDATE_START, reading the old |
| * contents using MODE=TARGET_CURRENT, overwriting the old partition and then |
| * verifying by reading with MODE=TARGET_BACKUP. |
| */ |
| #define MC_CMD_NVRAM_READ_IN_V2_MODE_OFST 12 |
| #define MC_CMD_NVRAM_READ_IN_V2_MODE_LEN 4 |
| /* enum: Same as omitting MODE: caller sees data in current partition unless it |
| * holds the write lock in which case it sees data in the partition it is |
| * updating. |
| */ |
| #define MC_CMD_NVRAM_READ_IN_V2_DEFAULT 0x0 |
| /* enum: Read from the current partition of an A/B pair, even if holding the |
| * write lock. |
| */ |
| #define MC_CMD_NVRAM_READ_IN_V2_TARGET_CURRENT 0x1 |
| /* enum: Read from the non-current (i.e. to be updated) partition of an A/B |
| * pair |
| */ |
| #define MC_CMD_NVRAM_READ_IN_V2_TARGET_BACKUP 0x2 |
| |
| /* MC_CMD_NVRAM_READ_OUT msgresponse */ |
| #define MC_CMD_NVRAM_READ_OUT_LENMIN 1 |
| #define MC_CMD_NVRAM_READ_OUT_LENMAX 252 |
| #define MC_CMD_NVRAM_READ_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_NVRAM_READ_OUT_LEN(num) (0+1*(num)) |
| #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_NUM(len) (((len)-0)/1) |
| #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_OFST 0 |
| #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_LEN 1 |
| #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_MINNUM 1 |
| #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_MAXNUM 252 |
| #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_MAXNUM_MCDI2 1020 |
| |
| |
| /***********************************/ |
| /* MC_CMD_NVRAM_WRITE |
| * Write data to a virtual NVRAM partition. Locks required: PHY_LOCK if |
| * type==*PHY*. Returns: 0, EINVAL (bad type/offset/length), EACCES (if |
| * PHY_LOCK required and not held) |
| */ |
| #define MC_CMD_NVRAM_WRITE 0x3a |
| #undef MC_CMD_0x3a_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x3a_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_NVRAM_WRITE_IN msgrequest */ |
| #define MC_CMD_NVRAM_WRITE_IN_LENMIN 13 |
| #define MC_CMD_NVRAM_WRITE_IN_LENMAX 252 |
| #define MC_CMD_NVRAM_WRITE_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_NVRAM_WRITE_IN_LEN(num) (12+1*(num)) |
| #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_NUM(len) (((len)-12)/1) |
| #define MC_CMD_NVRAM_WRITE_IN_TYPE_OFST 0 |
| #define MC_CMD_NVRAM_WRITE_IN_TYPE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */ |
| #define MC_CMD_NVRAM_WRITE_IN_OFFSET_OFST 4 |
| #define MC_CMD_NVRAM_WRITE_IN_OFFSET_LEN 4 |
| #define MC_CMD_NVRAM_WRITE_IN_LENGTH_OFST 8 |
| #define MC_CMD_NVRAM_WRITE_IN_LENGTH_LEN 4 |
| #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_OFST 12 |
| #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_LEN 1 |
| #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_MINNUM 1 |
| #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_MAXNUM 240 |
| #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_MAXNUM_MCDI2 1008 |
| |
| /* MC_CMD_NVRAM_WRITE_OUT msgresponse */ |
| #define MC_CMD_NVRAM_WRITE_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_NVRAM_ERASE |
| * Erase sector(s) from a virtual NVRAM partition. Locks required: PHY_LOCK if |
| * type==*PHY*. Returns: 0, EINVAL (bad type/offset/length), EACCES (if |
| * PHY_LOCK required and not held) |
| */ |
| #define MC_CMD_NVRAM_ERASE 0x3b |
| #undef MC_CMD_0x3b_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x3b_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_NVRAM_ERASE_IN msgrequest */ |
| #define MC_CMD_NVRAM_ERASE_IN_LEN 12 |
| #define MC_CMD_NVRAM_ERASE_IN_TYPE_OFST 0 |
| #define MC_CMD_NVRAM_ERASE_IN_TYPE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */ |
| #define MC_CMD_NVRAM_ERASE_IN_OFFSET_OFST 4 |
| #define MC_CMD_NVRAM_ERASE_IN_OFFSET_LEN 4 |
| #define MC_CMD_NVRAM_ERASE_IN_LENGTH_OFST 8 |
| #define MC_CMD_NVRAM_ERASE_IN_LENGTH_LEN 4 |
| |
| /* MC_CMD_NVRAM_ERASE_OUT msgresponse */ |
| #define MC_CMD_NVRAM_ERASE_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_NVRAM_UPDATE_FINISH |
| * Finish a group of update operations on a virtual NVRAM partition. Locks |
| * required: PHY_LOCK if type==*PHY*. Returns: 0, EINVAL (bad type/offset/ |
| * length), EACCES (if PHY_LOCK required and not held). In an adapter bound to |
| * a TSA controller, MC_CMD_NVRAM_UPDATE_FINISH can only be used on a subset of |
| * partition types i.e. static config, dynamic config and expansion ROM config. |
| * Attempting to perform this operation on a restricted partition will return |
| * the error EPERM. |
| */ |
| #define MC_CMD_NVRAM_UPDATE_FINISH 0x3c |
| #undef MC_CMD_0x3c_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x3c_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_NVRAM_UPDATE_FINISH_IN msgrequest: Legacy NVRAM_UPDATE_FINISH |
| * request. Use NVRAM_UPDATE_FINISH_V2_IN in new code |
| */ |
| #define MC_CMD_NVRAM_UPDATE_FINISH_IN_LEN 8 |
| #define MC_CMD_NVRAM_UPDATE_FINISH_IN_TYPE_OFST 0 |
| #define MC_CMD_NVRAM_UPDATE_FINISH_IN_TYPE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */ |
| #define MC_CMD_NVRAM_UPDATE_FINISH_IN_REBOOT_OFST 4 |
| #define MC_CMD_NVRAM_UPDATE_FINISH_IN_REBOOT_LEN 4 |
| |
| /* MC_CMD_NVRAM_UPDATE_FINISH_V2_IN msgrequest: Extended NVRAM_UPDATE_FINISH |
| * request with additional flags indicating version of NVRAM_UPDATE commands in |
| * use. See MC_CMD_NVRAM_UPDATE_FINISH_V2_OUT for details of extended |
| * functionality. Use paired up with NVRAM_UPDATE_START_V2_IN. |
| */ |
| #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_LEN 12 |
| #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_TYPE_OFST 0 |
| #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_TYPE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */ |
| #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_REBOOT_OFST 4 |
| #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_REBOOT_LEN 4 |
| #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAGS_OFST 8 |
| #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAGS_LEN 4 |
| #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAG_REPORT_VERIFY_RESULT_OFST 8 |
| #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAG_REPORT_VERIFY_RESULT_LBN 0 |
| #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAG_REPORT_VERIFY_RESULT_WIDTH 1 |
| #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAG_RUN_IN_BACKGROUND_OFST 8 |
| #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAG_RUN_IN_BACKGROUND_LBN 1 |
| #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAG_RUN_IN_BACKGROUND_WIDTH 1 |
| #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAG_POLL_VERIFY_RESULT_OFST 8 |
| #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAG_POLL_VERIFY_RESULT_LBN 2 |
| #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAG_POLL_VERIFY_RESULT_WIDTH 1 |
| #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAG_ABORT_OFST 8 |
| #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAG_ABORT_LBN 3 |
| #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAG_ABORT_WIDTH 1 |
| |
| /* MC_CMD_NVRAM_UPDATE_FINISH_OUT msgresponse: Legacy NVRAM_UPDATE_FINISH |
| * response. Use NVRAM_UPDATE_FINISH_V2_OUT in new code |
| */ |
| #define MC_CMD_NVRAM_UPDATE_FINISH_OUT_LEN 0 |
| |
| /* MC_CMD_NVRAM_UPDATE_FINISH_V2_OUT msgresponse: |
| * |
| * Extended NVRAM_UPDATE_FINISH response that communicates the result of secure |
| * firmware validation where applicable back to the host. |
| * |
| * Medford only: For signed firmware images, such as those for medford, the MC |
| * firmware verifies the signature before marking the firmware image as valid. |
| * This process takes a few seconds to complete. So is likely to take more than |
| * the MCDI timeout. Hence signature verification is initiated when |
| * MC_CMD_NVRAM_UPDATE_FINISH_V2_IN is received by the firmware, however, the |
| * MCDI command is run in a background MCDI processing thread. This response |
| * payload includes the results of the signature verification. Note that the |
| * per-partition nvram lock in firmware is only released after the verification |
| * has completed. |
| */ |
| #define MC_CMD_NVRAM_UPDATE_FINISH_V2_OUT_LEN 4 |
| /* Result of nvram update completion processing. Result codes that indicate an |
| * internal build failure and therefore not expected to be seen by customers in |
| * the field are marked with a prefix 'Internal-error'. |
| */ |
| #define MC_CMD_NVRAM_UPDATE_FINISH_V2_OUT_RESULT_CODE_OFST 0 |
| #define MC_CMD_NVRAM_UPDATE_FINISH_V2_OUT_RESULT_CODE_LEN 4 |
| /* enum: Invalid return code; only non-zero values are defined. Defined as |
| * unknown for backwards compatibility with NVRAM_UPDATE_FINISH_OUT. |
| */ |
| #define MC_CMD_NVRAM_VERIFY_RC_UNKNOWN 0x0 |
| /* enum: Verify succeeded without any errors. */ |
| #define MC_CMD_NVRAM_VERIFY_RC_SUCCESS 0x1 |
| /* enum: CMS format verification failed due to an internal error. */ |
| #define MC_CMD_NVRAM_VERIFY_RC_CMS_CHECK_FAILED 0x2 |
| /* enum: Invalid CMS format in image metadata. */ |
| #define MC_CMD_NVRAM_VERIFY_RC_INVALID_CMS_FORMAT 0x3 |
| /* enum: Message digest verification failed due to an internal error. */ |
| #define MC_CMD_NVRAM_VERIFY_RC_MESSAGE_DIGEST_CHECK_FAILED 0x4 |
| /* enum: Error in message digest calculated over the reflash-header, payload |
| * and reflash-trailer. |
| */ |
| #define MC_CMD_NVRAM_VERIFY_RC_BAD_MESSAGE_DIGEST 0x5 |
| /* enum: Signature verification failed due to an internal error. */ |
| #define MC_CMD_NVRAM_VERIFY_RC_SIGNATURE_CHECK_FAILED 0x6 |
| /* enum: There are no valid signatures in the image. */ |
| #define MC_CMD_NVRAM_VERIFY_RC_NO_VALID_SIGNATURES 0x7 |
| /* enum: Trusted approvers verification failed due to an internal error. */ |
| #define MC_CMD_NVRAM_VERIFY_RC_TRUSTED_APPROVERS_CHECK_FAILED 0x8 |
| /* enum: The Trusted approver's list is empty. */ |
| #define MC_CMD_NVRAM_VERIFY_RC_NO_TRUSTED_APPROVERS 0x9 |
| /* enum: Signature chain verification failed due to an internal error. */ |
| #define MC_CMD_NVRAM_VERIFY_RC_SIGNATURE_CHAIN_CHECK_FAILED 0xa |
| /* enum: The signers of the signatures in the image are not listed in the |
| * Trusted approver's list. |
| */ |
| #define MC_CMD_NVRAM_VERIFY_RC_NO_SIGNATURE_MATCH 0xb |
| /* enum: The image contains a test-signed certificate, but the adapter accepts |
| * only production signed images. |
| */ |
| #define MC_CMD_NVRAM_VERIFY_RC_REJECT_TEST_SIGNED 0xc |
| /* enum: The image has a lower security level than the current firmware. */ |
| #define MC_CMD_NVRAM_VERIFY_RC_SECURITY_LEVEL_DOWNGRADE 0xd |
| /* enum: Internal-error. The signed image is missing the 'contents' section, |
| * where the 'contents' section holds the actual image payload to be applied. |
| */ |
| #define MC_CMD_NVRAM_VERIFY_RC_CONTENT_NOT_FOUND 0xe |
| /* enum: Internal-error. The bundle header is invalid. */ |
| #define MC_CMD_NVRAM_VERIFY_RC_BUNDLE_CONTENT_HEADER_INVALID 0xf |
| /* enum: Internal-error. The bundle does not have a valid reflash image layout. |
| */ |
| #define MC_CMD_NVRAM_VERIFY_RC_BUNDLE_REFLASH_IMAGE_INVALID 0x10 |
| /* enum: Internal-error. The bundle has an inconsistent layout of components or |
| * incorrect checksum. |
| */ |
| #define MC_CMD_NVRAM_VERIFY_RC_BUNDLE_IMAGE_LAYOUT_INVALID 0x11 |
| /* enum: Internal-error. The bundle manifest is inconsistent with components in |
| * the bundle. |
| */ |
| #define MC_CMD_NVRAM_VERIFY_RC_BUNDLE_MANIFEST_INVALID 0x12 |
| /* enum: Internal-error. The number of components in a bundle do not match the |
| * number of components advertised by the bundle manifest. |
| */ |
| #define MC_CMD_NVRAM_VERIFY_RC_BUNDLE_MANIFEST_NUM_COMPONENTS_MISMATCH 0x13 |
| /* enum: Internal-error. The bundle contains too many components for the MC |
| * firmware to process |
| */ |
| #define MC_CMD_NVRAM_VERIFY_RC_BUNDLE_MANIFEST_TOO_MANY_COMPONENTS 0x14 |
| /* enum: Internal-error. The bundle manifest has an invalid/inconsistent |
| * component. |
| */ |
| #define MC_CMD_NVRAM_VERIFY_RC_BUNDLE_MANIFEST_COMPONENT_INVALID 0x15 |
| /* enum: Internal-error. The hash of a component does not match the hash stored |
| * in the bundle manifest. |
| */ |
| #define MC_CMD_NVRAM_VERIFY_RC_BUNDLE_MANIFEST_COMPONENT_HASH_MISMATCH 0x16 |
| /* enum: Internal-error. Component hash calculation failed. */ |
| #define MC_CMD_NVRAM_VERIFY_RC_BUNDLE_MANIFEST_COMPONENT_HASH_FAILED 0x17 |
| /* enum: Internal-error. The component does not have a valid reflash image |
| * layout. |
| */ |
| #define MC_CMD_NVRAM_VERIFY_RC_BUNDLE_COMPONENT_REFLASH_IMAGE_INVALID 0x18 |
| /* enum: The bundle processing code failed to copy a component to its target |
| * partition. |
| */ |
| #define MC_CMD_NVRAM_VERIFY_RC_BUNDLE_COMPONENT_COPY_FAILED 0x19 |
| /* enum: The update operation is in-progress. */ |
| #define MC_CMD_NVRAM_VERIFY_RC_PENDING 0x1a |
| |
| |
| /***********************************/ |
| /* MC_CMD_REBOOT |
| * Reboot the MC. |
| * |
| * The AFTER_ASSERTION flag is intended to be used when the driver notices an |
| * assertion failure (at which point it is expected to perform a complete tear |
| * down and reinitialise), to allow both ports to reset the MC once in an |
| * atomic fashion. |
| * |
| * Production mc firmwares are generally compiled with REBOOT_ON_ASSERT=1, |
| * which means that they will automatically reboot out of the assertion |
| * handler, so this is in practise an optional operation. It is still |
| * recommended that drivers execute this to support custom firmwares with |
| * REBOOT_ON_ASSERT=0. |
| * |
| * Locks required: NONE Returns: Nothing. You get back a response with ERR=1, |
| * DATALEN=0 |
| */ |
| #define MC_CMD_REBOOT 0x3d |
| #undef MC_CMD_0x3d_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x3d_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_REBOOT_IN msgrequest */ |
| #define MC_CMD_REBOOT_IN_LEN 4 |
| #define MC_CMD_REBOOT_IN_FLAGS_OFST 0 |
| #define MC_CMD_REBOOT_IN_FLAGS_LEN 4 |
| #define MC_CMD_REBOOT_FLAGS_AFTER_ASSERTION 0x1 /* enum */ |
| |
| /* MC_CMD_REBOOT_OUT msgresponse */ |
| #define MC_CMD_REBOOT_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SCHEDINFO |
| * Request scheduler info. Locks required: NONE. Returns: An array of |
| * (timeslice,maximum overrun), one for each thread, in ascending order of |
| * thread address. |
| */ |
| #define MC_CMD_SCHEDINFO 0x3e |
| #undef MC_CMD_0x3e_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x3e_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_SCHEDINFO_IN msgrequest */ |
| #define MC_CMD_SCHEDINFO_IN_LEN 0 |
| |
| /* MC_CMD_SCHEDINFO_OUT msgresponse */ |
| #define MC_CMD_SCHEDINFO_OUT_LENMIN 4 |
| #define MC_CMD_SCHEDINFO_OUT_LENMAX 252 |
| #define MC_CMD_SCHEDINFO_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_SCHEDINFO_OUT_LEN(num) (0+4*(num)) |
| #define MC_CMD_SCHEDINFO_OUT_DATA_NUM(len) (((len)-0)/4) |
| #define MC_CMD_SCHEDINFO_OUT_DATA_OFST 0 |
| #define MC_CMD_SCHEDINFO_OUT_DATA_LEN 4 |
| #define MC_CMD_SCHEDINFO_OUT_DATA_MINNUM 1 |
| #define MC_CMD_SCHEDINFO_OUT_DATA_MAXNUM 63 |
| #define MC_CMD_SCHEDINFO_OUT_DATA_MAXNUM_MCDI2 255 |
| |
| |
| /***********************************/ |
| /* MC_CMD_REBOOT_MODE |
| * Set the mode for the next MC reboot. Locks required: NONE. Sets the reboot |
| * mode to the specified value. Returns the old mode. |
| */ |
| #define MC_CMD_REBOOT_MODE 0x3f |
| #undef MC_CMD_0x3f_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x3f_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_REBOOT_MODE_IN msgrequest */ |
| #define MC_CMD_REBOOT_MODE_IN_LEN 4 |
| #define MC_CMD_REBOOT_MODE_IN_VALUE_OFST 0 |
| #define MC_CMD_REBOOT_MODE_IN_VALUE_LEN 4 |
| /* enum: Normal. */ |
| #define MC_CMD_REBOOT_MODE_NORMAL 0x0 |
| /* enum: Power-on Reset. */ |
| #define MC_CMD_REBOOT_MODE_POR 0x2 |
| /* enum: Snapper. */ |
| #define MC_CMD_REBOOT_MODE_SNAPPER 0x3 |
| /* enum: snapper fake POR */ |
| #define MC_CMD_REBOOT_MODE_SNAPPER_POR 0x4 |
| #define MC_CMD_REBOOT_MODE_IN_FAKE_OFST 0 |
| #define MC_CMD_REBOOT_MODE_IN_FAKE_LBN 7 |
| #define MC_CMD_REBOOT_MODE_IN_FAKE_WIDTH 1 |
| |
| /* MC_CMD_REBOOT_MODE_OUT msgresponse */ |
| #define MC_CMD_REBOOT_MODE_OUT_LEN 4 |
| #define MC_CMD_REBOOT_MODE_OUT_VALUE_OFST 0 |
| #define MC_CMD_REBOOT_MODE_OUT_VALUE_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SENSOR_INFO |
| * Returns information about every available sensor. |
| * |
| * Each sensor has a single (16bit) value, and a corresponding state. The |
| * mapping between value and state is nominally determined by the MC, but may |
| * be implemented using up to 2 ranges per sensor. |
| * |
| * This call returns a mask (32bit) of the sensors that are supported by this |
| * platform, then an array of sensor information structures, in order of sensor |
| * type (but without gaps for unimplemented sensors). Each structure defines |
| * the ranges for the corresponding sensor. An unused range is indicated by |
| * equal limit values. If one range is used, a value outside that range results |
| * in STATE_FATAL. If two ranges are used, a value outside the second range |
| * results in STATE_FATAL while a value outside the first and inside the second |
| * range results in STATE_WARNING. |
| * |
| * Sensor masks and sensor information arrays are organised into pages. For |
| * backward compatibility, older host software can only use sensors in page 0. |
| * Bit 32 in the sensor mask was previously unused, and is no reserved for use |
| * as the next page flag. |
| * |
| * If the request does not contain a PAGE value then firmware will only return |
| * page 0 of sensor information, with bit 31 in the sensor mask cleared. |
| * |
| * If the request contains a PAGE value then firmware responds with the sensor |
| * mask and sensor information array for that page of sensors. In this case bit |
| * 31 in the mask is set if another page exists. |
| * |
| * Locks required: None Returns: 0 |
| */ |
| #define MC_CMD_SENSOR_INFO 0x41 |
| #undef MC_CMD_0x41_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x41_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_SENSOR_INFO_IN msgrequest */ |
| #define MC_CMD_SENSOR_INFO_IN_LEN 0 |
| |
| /* MC_CMD_SENSOR_INFO_EXT_IN msgrequest */ |
| #define MC_CMD_SENSOR_INFO_EXT_IN_LEN 4 |
| /* Which page of sensors to report. |
| * |
| * Page 0 contains sensors 0 to 30 (sensor 31 is the next page bit). |
| * |
| * Page 1 contains sensors 32 to 62 (sensor 63 is the next page bit). etc. |
| */ |
| #define MC_CMD_SENSOR_INFO_EXT_IN_PAGE_OFST 0 |
| #define MC_CMD_SENSOR_INFO_EXT_IN_PAGE_LEN 4 |
| |
| /* MC_CMD_SENSOR_INFO_EXT_IN_V2 msgrequest */ |
| #define MC_CMD_SENSOR_INFO_EXT_IN_V2_LEN 8 |
| /* Which page of sensors to report. |
| * |
| * Page 0 contains sensors 0 to 30 (sensor 31 is the next page bit). |
| * |
| * Page 1 contains sensors 32 to 62 (sensor 63 is the next page bit). etc. |
| */ |
| #define MC_CMD_SENSOR_INFO_EXT_IN_V2_PAGE_OFST 0 |
| #define MC_CMD_SENSOR_INFO_EXT_IN_V2_PAGE_LEN 4 |
| /* Flags controlling information retrieved */ |
| #define MC_CMD_SENSOR_INFO_EXT_IN_V2_FLAGS_OFST 4 |
| #define MC_CMD_SENSOR_INFO_EXT_IN_V2_FLAGS_LEN 4 |
| #define MC_CMD_SENSOR_INFO_EXT_IN_V2_ENGINEERING_OFST 4 |
| #define MC_CMD_SENSOR_INFO_EXT_IN_V2_ENGINEERING_LBN 0 |
| #define MC_CMD_SENSOR_INFO_EXT_IN_V2_ENGINEERING_WIDTH 1 |
| |
| /* MC_CMD_SENSOR_INFO_OUT msgresponse */ |
| #define MC_CMD_SENSOR_INFO_OUT_LENMIN 4 |
| #define MC_CMD_SENSOR_INFO_OUT_LENMAX 252 |
| #define MC_CMD_SENSOR_INFO_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_SENSOR_INFO_OUT_LEN(num) (4+8*(num)) |
| #define MC_CMD_SENSOR_INFO_OUT_MC_CMD_SENSOR_ENTRY_NUM(len) (((len)-4)/8) |
| #define MC_CMD_SENSOR_INFO_OUT_MASK_OFST 0 |
| #define MC_CMD_SENSOR_INFO_OUT_MASK_LEN 4 |
| /* enum: Controller temperature: degC */ |
| #define MC_CMD_SENSOR_CONTROLLER_TEMP 0x0 |
| /* enum: Phy common temperature: degC */ |
| #define MC_CMD_SENSOR_PHY_COMMON_TEMP 0x1 |
| /* enum: Controller cooling: bool */ |
| #define MC_CMD_SENSOR_CONTROLLER_COOLING 0x2 |
| /* enum: Phy 0 temperature: degC */ |
| #define MC_CMD_SENSOR_PHY0_TEMP 0x3 |
| /* enum: Phy 0 cooling: bool */ |
| #define MC_CMD_SENSOR_PHY0_COOLING 0x4 |
| /* enum: Phy 1 temperature: degC */ |
| #define MC_CMD_SENSOR_PHY1_TEMP 0x5 |
| /* enum: Phy 1 cooling: bool */ |
| #define MC_CMD_SENSOR_PHY1_COOLING 0x6 |
| /* enum: 1.0v power: mV */ |
| #define MC_CMD_SENSOR_IN_1V0 0x7 |
| /* enum: 1.2v power: mV */ |
| #define MC_CMD_SENSOR_IN_1V2 0x8 |
| /* enum: 1.8v power: mV */ |
| #define MC_CMD_SENSOR_IN_1V8 0x9 |
| /* enum: 2.5v power: mV */ |
| #define MC_CMD_SENSOR_IN_2V5 0xa |
| /* enum: 3.3v power: mV */ |
| #define MC_CMD_SENSOR_IN_3V3 0xb |
| /* enum: 12v power: mV */ |
| #define MC_CMD_SENSOR_IN_12V0 0xc |
| /* enum: 1.2v analogue power: mV */ |
| #define MC_CMD_SENSOR_IN_1V2A 0xd |
| /* enum: reference voltage: mV */ |
| #define MC_CMD_SENSOR_IN_VREF 0xe |
| /* enum: AOE FPGA power: mV */ |
| #define MC_CMD_SENSOR_OUT_VAOE 0xf |
| /* enum: AOE FPGA temperature: degC */ |
| #define MC_CMD_SENSOR_AOE_TEMP 0x10 |
| /* enum: AOE FPGA PSU temperature: degC */ |
| #define MC_CMD_SENSOR_PSU_AOE_TEMP 0x11 |
| /* enum: AOE PSU temperature: degC */ |
| #define MC_CMD_SENSOR_PSU_TEMP 0x12 |
| /* enum: Fan 0 speed: RPM */ |
| #define MC_CMD_SENSOR_FAN_0 0x13 |
| /* enum: Fan 1 speed: RPM */ |
| #define MC_CMD_SENSOR_FAN_1 0x14 |
| /* enum: Fan 2 speed: RPM */ |
| #define MC_CMD_SENSOR_FAN_2 0x15 |
| /* enum: Fan 3 speed: RPM */ |
| #define MC_CMD_SENSOR_FAN_3 0x16 |
| /* enum: Fan 4 speed: RPM */ |
| #define MC_CMD_SENSOR_FAN_4 0x17 |
| /* enum: AOE FPGA input power: mV */ |
| #define MC_CMD_SENSOR_IN_VAOE 0x18 |
| /* enum: AOE FPGA current: mA */ |
| #define MC_CMD_SENSOR_OUT_IAOE 0x19 |
| /* enum: AOE FPGA input current: mA */ |
| #define MC_CMD_SENSOR_IN_IAOE 0x1a |
| /* enum: NIC power consumption: W */ |
| #define MC_CMD_SENSOR_NIC_POWER 0x1b |
| /* enum: 0.9v power voltage: mV */ |
| #define MC_CMD_SENSOR_IN_0V9 0x1c |
| /* enum: 0.9v power current: mA */ |
| #define MC_CMD_SENSOR_IN_I0V9 0x1d |
| /* enum: 1.2v power current: mA */ |
| #define MC_CMD_SENSOR_IN_I1V2 0x1e |
| /* enum: Not a sensor: reserved for the next page flag */ |
| #define MC_CMD_SENSOR_PAGE0_NEXT 0x1f |
| /* enum: 0.9v power voltage (at ADC): mV */ |
| #define MC_CMD_SENSOR_IN_0V9_ADC 0x20 |
| /* enum: Controller temperature 2: degC */ |
| #define MC_CMD_SENSOR_CONTROLLER_2_TEMP 0x21 |
| /* enum: Voltage regulator internal temperature: degC */ |
| #define MC_CMD_SENSOR_VREG_INTERNAL_TEMP 0x22 |
| /* enum: 0.9V voltage regulator temperature: degC */ |
| #define MC_CMD_SENSOR_VREG_0V9_TEMP 0x23 |
| /* enum: 1.2V voltage regulator temperature: degC */ |
| #define MC_CMD_SENSOR_VREG_1V2_TEMP 0x24 |
| /* enum: controller internal temperature sensor voltage (internal ADC): mV */ |
| #define MC_CMD_SENSOR_CONTROLLER_VPTAT 0x25 |
| /* enum: controller internal temperature (internal ADC): degC */ |
| #define MC_CMD_SENSOR_CONTROLLER_INTERNAL_TEMP 0x26 |
| /* enum: controller internal temperature sensor voltage (external ADC): mV */ |
| #define MC_CMD_SENSOR_CONTROLLER_VPTAT_EXTADC 0x27 |
| /* enum: controller internal temperature (external ADC): degC */ |
| #define MC_CMD_SENSOR_CONTROLLER_INTERNAL_TEMP_EXTADC 0x28 |
| /* enum: ambient temperature: degC */ |
| #define MC_CMD_SENSOR_AMBIENT_TEMP 0x29 |
| /* enum: air flow: bool */ |
| #define MC_CMD_SENSOR_AIRFLOW 0x2a |
| /* enum: voltage between VSS08D and VSS08D at CSR: mV */ |
| #define MC_CMD_SENSOR_VDD08D_VSS08D_CSR 0x2b |
| /* enum: voltage between VSS08D and VSS08D at CSR (external ADC): mV */ |
| #define MC_CMD_SENSOR_VDD08D_VSS08D_CSR_EXTADC 0x2c |
| /* enum: Hotpoint temperature: degC */ |
| #define MC_CMD_SENSOR_HOTPOINT_TEMP 0x2d |
| /* enum: Port 0 PHY power switch over-current: bool */ |
| #define MC_CMD_SENSOR_PHY_POWER_PORT0 0x2e |
| /* enum: Port 1 PHY power switch over-current: bool */ |
| #define MC_CMD_SENSOR_PHY_POWER_PORT1 0x2f |
| /* enum: Mop-up microcontroller reference voltage: mV */ |
| #define MC_CMD_SENSOR_MUM_VCC 0x30 |
| /* enum: 0.9v power phase A voltage: mV */ |
| #define MC_CMD_SENSOR_IN_0V9_A 0x31 |
| /* enum: 0.9v power phase A current: mA */ |
| #define MC_CMD_SENSOR_IN_I0V9_A 0x32 |
| /* enum: 0.9V voltage regulator phase A temperature: degC */ |
| #define MC_CMD_SENSOR_VREG_0V9_A_TEMP 0x33 |
| /* enum: 0.9v power phase B voltage: mV */ |
| #define MC_CMD_SENSOR_IN_0V9_B 0x34 |
| /* enum: 0.9v power phase B current: mA */ |
| #define MC_CMD_SENSOR_IN_I0V9_B 0x35 |
| /* enum: 0.9V voltage regulator phase B temperature: degC */ |
| #define MC_CMD_SENSOR_VREG_0V9_B_TEMP 0x36 |
| /* enum: CCOM AVREG 1v2 supply (interval ADC): mV */ |
| #define MC_CMD_SENSOR_CCOM_AVREG_1V2_SUPPLY 0x37 |
| /* enum: CCOM AVREG 1v2 supply (external ADC): mV */ |
| #define MC_CMD_SENSOR_CCOM_AVREG_1V2_SUPPLY_EXTADC 0x38 |
| /* enum: CCOM AVREG 1v8 supply (interval ADC): mV */ |
| #define MC_CMD_SENSOR_CCOM_AVREG_1V8_SUPPLY 0x39 |
| /* enum: CCOM AVREG 1v8 supply (external ADC): mV */ |
| #define MC_CMD_SENSOR_CCOM_AVREG_1V8_SUPPLY_EXTADC 0x3a |
| /* enum: CCOM RTS temperature: degC */ |
| #define MC_CMD_SENSOR_CONTROLLER_RTS 0x3b |
| /* enum: Not a sensor: reserved for the next page flag */ |
| #define MC_CMD_SENSOR_PAGE1_NEXT 0x3f |
| /* enum: controller internal temperature sensor voltage on master core |
| * (internal ADC): mV |
| */ |
| #define MC_CMD_SENSOR_CONTROLLER_MASTER_VPTAT 0x40 |
| /* enum: controller internal temperature on master core (internal ADC): degC */ |
| #define MC_CMD_SENSOR_CONTROLLER_MASTER_INTERNAL_TEMP 0x41 |
| /* enum: controller internal temperature sensor voltage on master core |
| * (external ADC): mV |
| */ |
| #define MC_CMD_SENSOR_CONTROLLER_MASTER_VPTAT_EXTADC 0x42 |
| /* enum: controller internal temperature on master core (external ADC): degC */ |
| #define MC_CMD_SENSOR_CONTROLLER_MASTER_INTERNAL_TEMP_EXTADC 0x43 |
| /* enum: controller internal temperature on slave core sensor voltage (internal |
| * ADC): mV |
| */ |
| #define MC_CMD_SENSOR_CONTROLLER_SLAVE_VPTAT 0x44 |
| /* enum: controller internal temperature on slave core (internal ADC): degC */ |
| #define MC_CMD_SENSOR_CONTROLLER_SLAVE_INTERNAL_TEMP 0x45 |
| /* enum: controller internal temperature on slave core sensor voltage (external |
| * ADC): mV |
| */ |
| #define MC_CMD_SENSOR_CONTROLLER_SLAVE_VPTAT_EXTADC 0x46 |
| /* enum: controller internal temperature on slave core (external ADC): degC */ |
| #define MC_CMD_SENSOR_CONTROLLER_SLAVE_INTERNAL_TEMP_EXTADC 0x47 |
| /* enum: Voltage supplied to the SODIMMs from their power supply: mV */ |
| #define MC_CMD_SENSOR_SODIMM_VOUT 0x49 |
| /* enum: Temperature of SODIMM 0 (if installed): degC */ |
| #define MC_CMD_SENSOR_SODIMM_0_TEMP 0x4a |
| /* enum: Temperature of SODIMM 1 (if installed): degC */ |
| #define MC_CMD_SENSOR_SODIMM_1_TEMP 0x4b |
| /* enum: Voltage supplied to the QSFP #0 from their power supply: mV */ |
| #define MC_CMD_SENSOR_PHY0_VCC 0x4c |
| /* enum: Voltage supplied to the QSFP #1 from their power supply: mV */ |
| #define MC_CMD_SENSOR_PHY1_VCC 0x4d |
| /* enum: Controller die temperature (TDIODE): degC */ |
| #define MC_CMD_SENSOR_CONTROLLER_TDIODE_TEMP 0x4e |
| /* enum: Board temperature (front): degC */ |
| #define MC_CMD_SENSOR_BOARD_FRONT_TEMP 0x4f |
| /* enum: Board temperature (back): degC */ |
| #define MC_CMD_SENSOR_BOARD_BACK_TEMP 0x50 |
| /* enum: 1.8v power current: mA */ |
| #define MC_CMD_SENSOR_IN_I1V8 0x51 |
| /* enum: 2.5v power current: mA */ |
| #define MC_CMD_SENSOR_IN_I2V5 0x52 |
| /* enum: 3.3v power current: mA */ |
| #define MC_CMD_SENSOR_IN_I3V3 0x53 |
| /* enum: 12v power current: mA */ |
| #define MC_CMD_SENSOR_IN_I12V0 0x54 |
| /* enum: 1.3v power: mV */ |
| #define MC_CMD_SENSOR_IN_1V3 0x55 |
| /* enum: 1.3v power current: mA */ |
| #define MC_CMD_SENSOR_IN_I1V3 0x56 |
| /* enum: Engineering sensor 1 */ |
| #define MC_CMD_SENSOR_ENGINEERING_1 0x57 |
| /* enum: Engineering sensor 2 */ |
| #define MC_CMD_SENSOR_ENGINEERING_2 0x58 |
| /* enum: Engineering sensor 3 */ |
| #define MC_CMD_SENSOR_ENGINEERING_3 0x59 |
| /* enum: Engineering sensor 4 */ |
| #define MC_CMD_SENSOR_ENGINEERING_4 0x5a |
| /* enum: Engineering sensor 5 */ |
| #define MC_CMD_SENSOR_ENGINEERING_5 0x5b |
| /* enum: Engineering sensor 6 */ |
| #define MC_CMD_SENSOR_ENGINEERING_6 0x5c |
| /* enum: Engineering sensor 7 */ |
| #define MC_CMD_SENSOR_ENGINEERING_7 0x5d |
| /* enum: Engineering sensor 8 */ |
| #define MC_CMD_SENSOR_ENGINEERING_8 0x5e |
| /* enum: Not a sensor: reserved for the next page flag */ |
| #define MC_CMD_SENSOR_PAGE2_NEXT 0x5f |
| /* MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF */ |
| #define MC_CMD_SENSOR_ENTRY_OFST 4 |
| #define MC_CMD_SENSOR_ENTRY_LEN 8 |
| #define MC_CMD_SENSOR_ENTRY_LO_OFST 4 |
| #define MC_CMD_SENSOR_ENTRY_LO_LEN 4 |
| #define MC_CMD_SENSOR_ENTRY_LO_LBN 32 |
| #define MC_CMD_SENSOR_ENTRY_LO_WIDTH 32 |
| #define MC_CMD_SENSOR_ENTRY_HI_OFST 8 |
| #define MC_CMD_SENSOR_ENTRY_HI_LEN 4 |
| #define MC_CMD_SENSOR_ENTRY_HI_LBN 64 |
| #define MC_CMD_SENSOR_ENTRY_HI_WIDTH 32 |
| #define MC_CMD_SENSOR_ENTRY_MINNUM 0 |
| #define MC_CMD_SENSOR_ENTRY_MAXNUM 31 |
| #define MC_CMD_SENSOR_ENTRY_MAXNUM_MCDI2 127 |
| |
| /* MC_CMD_SENSOR_INFO_EXT_OUT msgresponse */ |
| #define MC_CMD_SENSOR_INFO_EXT_OUT_LENMIN 4 |
| #define MC_CMD_SENSOR_INFO_EXT_OUT_LENMAX 252 |
| #define MC_CMD_SENSOR_INFO_EXT_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_SENSOR_INFO_EXT_OUT_LEN(num) (4+8*(num)) |
| #define MC_CMD_SENSOR_INFO_EXT_OUT_MC_CMD_SENSOR_ENTRY_NUM(len) (((len)-4)/8) |
| #define MC_CMD_SENSOR_INFO_EXT_OUT_MASK_OFST 0 |
| #define MC_CMD_SENSOR_INFO_EXT_OUT_MASK_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_SENSOR_INFO_OUT */ |
| #define MC_CMD_SENSOR_INFO_EXT_OUT_NEXT_PAGE_OFST 0 |
| #define MC_CMD_SENSOR_INFO_EXT_OUT_NEXT_PAGE_LBN 31 |
| #define MC_CMD_SENSOR_INFO_EXT_OUT_NEXT_PAGE_WIDTH 1 |
| /* MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF */ |
| /* MC_CMD_SENSOR_ENTRY_OFST 4 */ |
| /* MC_CMD_SENSOR_ENTRY_LEN 8 */ |
| /* MC_CMD_SENSOR_ENTRY_LO_OFST 4 */ |
| /* MC_CMD_SENSOR_ENTRY_LO_LEN 4 */ |
| /* MC_CMD_SENSOR_ENTRY_LO_LBN 32 */ |
| /* MC_CMD_SENSOR_ENTRY_LO_WIDTH 32 */ |
| /* MC_CMD_SENSOR_ENTRY_HI_OFST 8 */ |
| /* MC_CMD_SENSOR_ENTRY_HI_LEN 4 */ |
| /* MC_CMD_SENSOR_ENTRY_HI_LBN 64 */ |
| /* MC_CMD_SENSOR_ENTRY_HI_WIDTH 32 */ |
| /* MC_CMD_SENSOR_ENTRY_MINNUM 0 */ |
| /* MC_CMD_SENSOR_ENTRY_MAXNUM 31 */ |
| /* MC_CMD_SENSOR_ENTRY_MAXNUM_MCDI2 127 */ |
| |
| /* MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF structuredef */ |
| #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_LEN 8 |
| #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_OFST 0 |
| #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_LEN 2 |
| #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_LBN 0 |
| #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_WIDTH 16 |
| #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_OFST 2 |
| #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_LEN 2 |
| #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_LBN 16 |
| #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_WIDTH 16 |
| #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_OFST 4 |
| #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_LEN 2 |
| #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_LBN 32 |
| #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_WIDTH 16 |
| #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_OFST 6 |
| #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_LEN 2 |
| #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_LBN 48 |
| #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_WIDTH 16 |
| |
| |
| /***********************************/ |
| /* MC_CMD_READ_SENSORS |
| * Returns the current reading from each sensor. DMAs an array of sensor |
| * readings, in order of sensor type (but without gaps for unimplemented |
| * sensors), into host memory. Each array element is a |
| * MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF dword. |
| * |
| * If the request does not contain the LENGTH field then only sensors 0 to 30 |
| * are reported, to avoid DMA buffer overflow in older host software. If the |
| * sensor reading require more space than the LENGTH allows, then return |
| * EINVAL. |
| * |
| * The MC will send a SENSOREVT event every time any sensor changes state. The |
| * driver is responsible for ensuring that it doesn't miss any events. The |
| * board will function normally if all sensors are in STATE_OK or |
| * STATE_WARNING. Otherwise the board should not be expected to function. |
| */ |
| #define MC_CMD_READ_SENSORS 0x42 |
| #undef MC_CMD_0x42_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x42_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_READ_SENSORS_IN msgrequest */ |
| #define MC_CMD_READ_SENSORS_IN_LEN 8 |
| /* DMA address of host buffer for sensor readings (must be 4Kbyte aligned). |
| * |
| * If the address is 0xffffffffffffffff send the readings in the response (used |
| * by cmdclient). |
| */ |
| #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_OFST 0 |
| #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_LEN 8 |
| #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_LO_OFST 0 |
| #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_LO_LEN 4 |
| #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_LO_LBN 0 |
| #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_LO_WIDTH 32 |
| #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_HI_OFST 4 |
| #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_HI_LEN 4 |
| #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_HI_LBN 32 |
| #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_HI_WIDTH 32 |
| |
| /* MC_CMD_READ_SENSORS_EXT_IN msgrequest */ |
| #define MC_CMD_READ_SENSORS_EXT_IN_LEN 12 |
| /* DMA address of host buffer for sensor readings (must be 4Kbyte aligned). |
| * |
| * If the address is 0xffffffffffffffff send the readings in the response (used |
| * by cmdclient). |
| */ |
| #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_OFST 0 |
| #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_LEN 8 |
| #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_LO_OFST 0 |
| #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_LO_LEN 4 |
| #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_LO_LBN 0 |
| #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_LO_WIDTH 32 |
| #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_HI_OFST 4 |
| #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_HI_LEN 4 |
| #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_HI_LBN 32 |
| #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_HI_WIDTH 32 |
| /* Size in bytes of host buffer. */ |
| #define MC_CMD_READ_SENSORS_EXT_IN_LENGTH_OFST 8 |
| #define MC_CMD_READ_SENSORS_EXT_IN_LENGTH_LEN 4 |
| |
| /* MC_CMD_READ_SENSORS_EXT_IN_V2 msgrequest */ |
| #define MC_CMD_READ_SENSORS_EXT_IN_V2_LEN 16 |
| /* DMA address of host buffer for sensor readings (must be 4Kbyte aligned). |
| * |
| * If the address is 0xffffffffffffffff send the readings in the response (used |
| * by cmdclient). |
| */ |
| #define MC_CMD_READ_SENSORS_EXT_IN_V2_DMA_ADDR_OFST 0 |
| #define MC_CMD_READ_SENSORS_EXT_IN_V2_DMA_ADDR_LEN 8 |
| #define MC_CMD_READ_SENSORS_EXT_IN_V2_DMA_ADDR_LO_OFST 0 |
| #define MC_CMD_READ_SENSORS_EXT_IN_V2_DMA_ADDR_LO_LEN 4 |
| #define MC_CMD_READ_SENSORS_EXT_IN_V2_DMA_ADDR_LO_LBN 0 |
| #define MC_CMD_READ_SENSORS_EXT_IN_V2_DMA_ADDR_LO_WIDTH 32 |
| #define MC_CMD_READ_SENSORS_EXT_IN_V2_DMA_ADDR_HI_OFST 4 |
| #define MC_CMD_READ_SENSORS_EXT_IN_V2_DMA_ADDR_HI_LEN 4 |
| #define MC_CMD_READ_SENSORS_EXT_IN_V2_DMA_ADDR_HI_LBN 32 |
| #define MC_CMD_READ_SENSORS_EXT_IN_V2_DMA_ADDR_HI_WIDTH 32 |
| /* Size in bytes of host buffer. */ |
| #define MC_CMD_READ_SENSORS_EXT_IN_V2_LENGTH_OFST 8 |
| #define MC_CMD_READ_SENSORS_EXT_IN_V2_LENGTH_LEN 4 |
| /* Flags controlling information retrieved */ |
| #define MC_CMD_READ_SENSORS_EXT_IN_V2_FLAGS_OFST 12 |
| #define MC_CMD_READ_SENSORS_EXT_IN_V2_FLAGS_LEN 4 |
| #define MC_CMD_READ_SENSORS_EXT_IN_V2_ENGINEERING_OFST 12 |
| #define MC_CMD_READ_SENSORS_EXT_IN_V2_ENGINEERING_LBN 0 |
| #define MC_CMD_READ_SENSORS_EXT_IN_V2_ENGINEERING_WIDTH 1 |
| |
| /* MC_CMD_READ_SENSORS_OUT msgresponse */ |
| #define MC_CMD_READ_SENSORS_OUT_LEN 0 |
| |
| /* MC_CMD_READ_SENSORS_EXT_OUT msgresponse */ |
| #define MC_CMD_READ_SENSORS_EXT_OUT_LEN 0 |
| |
| /* MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF structuredef */ |
| #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_LEN 4 |
| #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_OFST 0 |
| #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_LEN 2 |
| #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_LBN 0 |
| #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_WIDTH 16 |
| #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_OFST 2 |
| #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_LEN 1 |
| /* enum: Ok. */ |
| #define MC_CMD_SENSOR_STATE_OK 0x0 |
| /* enum: Breached warning threshold. */ |
| #define MC_CMD_SENSOR_STATE_WARNING 0x1 |
| /* enum: Breached fatal threshold. */ |
| #define MC_CMD_SENSOR_STATE_FATAL 0x2 |
| /* enum: Fault with sensor. */ |
| #define MC_CMD_SENSOR_STATE_BROKEN 0x3 |
| /* enum: Sensor is working but does not currently have a reading. */ |
| #define MC_CMD_SENSOR_STATE_NO_READING 0x4 |
| /* enum: Sensor initialisation failed. */ |
| #define MC_CMD_SENSOR_STATE_INIT_FAILED 0x5 |
| #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_LBN 16 |
| #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_WIDTH 8 |
| #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_TYPE_OFST 3 |
| #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_TYPE_LEN 1 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_SENSOR_INFO/MC_CMD_SENSOR_INFO_OUT/MASK */ |
| #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_TYPE_LBN 24 |
| #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_TYPE_WIDTH 8 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_PHY_STATE |
| * Report current state of PHY. A 'zombie' PHY is a PHY that has failed to boot |
| * (e.g. due to missing or corrupted firmware). Locks required: None. Return |
| * code: 0 |
| */ |
| #define MC_CMD_GET_PHY_STATE 0x43 |
| #undef MC_CMD_0x43_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x43_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_PHY_STATE_IN msgrequest */ |
| #define MC_CMD_GET_PHY_STATE_IN_LEN 0 |
| |
| /* MC_CMD_GET_PHY_STATE_OUT msgresponse */ |
| #define MC_CMD_GET_PHY_STATE_OUT_LEN 4 |
| #define MC_CMD_GET_PHY_STATE_OUT_STATE_OFST 0 |
| #define MC_CMD_GET_PHY_STATE_OUT_STATE_LEN 4 |
| /* enum: Ok. */ |
| #define MC_CMD_PHY_STATE_OK 0x1 |
| /* enum: Faulty. */ |
| #define MC_CMD_PHY_STATE_ZOMBIE 0x2 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SETUP_8021QBB |
| * 802.1Qbb control. 8 Tx queues that map to priorities 0 - 7. Use all 1s to |
| * disable 802.Qbb for a given priority. |
| */ |
| #define MC_CMD_SETUP_8021QBB 0x44 |
| |
| /* MC_CMD_SETUP_8021QBB_IN msgrequest */ |
| #define MC_CMD_SETUP_8021QBB_IN_LEN 32 |
| #define MC_CMD_SETUP_8021QBB_IN_TXQS_OFST 0 |
| #define MC_CMD_SETUP_8021QBB_IN_TXQS_LEN 32 |
| |
| /* MC_CMD_SETUP_8021QBB_OUT msgresponse */ |
| #define MC_CMD_SETUP_8021QBB_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_WOL_FILTER_GET |
| * Retrieve ID of any WoL filters. Locks required: None. Returns: 0, ENOSYS |
| */ |
| #define MC_CMD_WOL_FILTER_GET 0x45 |
| #undef MC_CMD_0x45_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x45_PRIVILEGE_CTG SRIOV_CTG_LINK |
| |
| /* MC_CMD_WOL_FILTER_GET_IN msgrequest */ |
| #define MC_CMD_WOL_FILTER_GET_IN_LEN 0 |
| |
| /* MC_CMD_WOL_FILTER_GET_OUT msgresponse */ |
| #define MC_CMD_WOL_FILTER_GET_OUT_LEN 4 |
| #define MC_CMD_WOL_FILTER_GET_OUT_FILTER_ID_OFST 0 |
| #define MC_CMD_WOL_FILTER_GET_OUT_FILTER_ID_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD |
| * Add a protocol offload to NIC for lights-out state. Locks required: None. |
| * Returns: 0, ENOSYS |
| */ |
| #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD 0x46 |
| #undef MC_CMD_0x46_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x46_PRIVILEGE_CTG SRIOV_CTG_LINK |
| |
| /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN msgrequest */ |
| #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LENMIN 8 |
| #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LENMAX 252 |
| #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LEN(num) (4+4*(num)) |
| #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_NUM(len) (((len)-4)/4) |
| #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0 |
| #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_LEN 4 |
| #define MC_CMD_LIGHTSOUT_OFFLOAD_PROTOCOL_ARP 0x1 /* enum */ |
| #define MC_CMD_LIGHTSOUT_OFFLOAD_PROTOCOL_NS 0x2 /* enum */ |
| #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_OFST 4 |
| #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_LEN 4 |
| #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_MINNUM 1 |
| #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_MAXNUM 62 |
| #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_MAXNUM_MCDI2 254 |
| |
| /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP msgrequest */ |
| #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_LEN 14 |
| /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0 */ |
| /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_LEN 4 */ |
| #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_MAC_OFST 4 |
| #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_MAC_LEN 6 |
| #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_IP_OFST 10 |
| #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_IP_LEN 4 |
| |
| /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS msgrequest */ |
| #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_LEN 42 |
| /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0 */ |
| /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_LEN 4 */ |
| #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_MAC_OFST 4 |
| #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_MAC_LEN 6 |
| #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_SNIPV6_OFST 10 |
| #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_SNIPV6_LEN 16 |
| #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_IPV6_OFST 26 |
| #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_IPV6_LEN 16 |
| |
| /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT msgresponse */ |
| #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT_LEN 4 |
| #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT_FILTER_ID_OFST 0 |
| #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT_FILTER_ID_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD |
| * Remove a protocol offload from NIC for lights-out state. Locks required: |
| * None. Returns: 0, ENOSYS |
| */ |
| #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD 0x47 |
| #undef MC_CMD_0x47_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x47_PRIVILEGE_CTG SRIOV_CTG_LINK |
| |
| /* MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN msgrequest */ |
| #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_LEN 8 |
| #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0 |
| #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_LEN 4 |
| #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_FILTER_ID_OFST 4 |
| #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_FILTER_ID_LEN 4 |
| |
| /* MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_OUT msgresponse */ |
| #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAC_RESET_RESTORE |
| * Restore MAC after block reset. Locks required: None. Returns: 0. |
| */ |
| #define MC_CMD_MAC_RESET_RESTORE 0x48 |
| |
| /* MC_CMD_MAC_RESET_RESTORE_IN msgrequest */ |
| #define MC_CMD_MAC_RESET_RESTORE_IN_LEN 0 |
| |
| /* MC_CMD_MAC_RESET_RESTORE_OUT msgresponse */ |
| #define MC_CMD_MAC_RESET_RESTORE_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_TESTASSERT |
| * Deliberately trigger an assert-detonation in the firmware for testing |
| * purposes (i.e. to allow tests that the driver copes gracefully). Locks |
| * required: None Returns: 0 |
| */ |
| #define MC_CMD_TESTASSERT 0x49 |
| #undef MC_CMD_0x49_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x49_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_TESTASSERT_IN msgrequest */ |
| #define MC_CMD_TESTASSERT_IN_LEN 0 |
| |
| /* MC_CMD_TESTASSERT_OUT msgresponse */ |
| #define MC_CMD_TESTASSERT_OUT_LEN 0 |
| |
| /* MC_CMD_TESTASSERT_V2_IN msgrequest */ |
| #define MC_CMD_TESTASSERT_V2_IN_LEN 4 |
| /* How to provoke the assertion */ |
| #define MC_CMD_TESTASSERT_V2_IN_TYPE_OFST 0 |
| #define MC_CMD_TESTASSERT_V2_IN_TYPE_LEN 4 |
| /* enum: Assert using the FAIL_ASSERTION_WITH_USEFUL_VALUES macro. Unless |
| * you're testing firmware, this is what you want. |
| */ |
| #define MC_CMD_TESTASSERT_V2_IN_FAIL_ASSERTION_WITH_USEFUL_VALUES 0x0 |
| /* enum: Assert using assert(0); */ |
| #define MC_CMD_TESTASSERT_V2_IN_ASSERT_FALSE 0x1 |
| /* enum: Deliberately trigger a watchdog */ |
| #define MC_CMD_TESTASSERT_V2_IN_WATCHDOG 0x2 |
| /* enum: Deliberately trigger a trap by loading from an invalid address */ |
| #define MC_CMD_TESTASSERT_V2_IN_LOAD_TRAP 0x3 |
| /* enum: Deliberately trigger a trap by storing to an invalid address */ |
| #define MC_CMD_TESTASSERT_V2_IN_STORE_TRAP 0x4 |
| /* enum: Jump to an invalid address */ |
| #define MC_CMD_TESTASSERT_V2_IN_JUMP_TRAP 0x5 |
| |
| /* MC_CMD_TESTASSERT_V2_OUT msgresponse */ |
| #define MC_CMD_TESTASSERT_V2_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_WORKAROUND |
| * Enable/Disable a given workaround. The mcfw will return EINVAL if it doesn't |
| * understand the given workaround number - which should not be treated as a |
| * hard error by client code. This op does not imply any semantics about each |
| * workaround, that's between the driver and the mcfw on a per-workaround |
| * basis. Locks required: None. Returns: 0, EINVAL . |
| */ |
| #define MC_CMD_WORKAROUND 0x4a |
| #undef MC_CMD_0x4a_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x4a_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_WORKAROUND_IN msgrequest */ |
| #define MC_CMD_WORKAROUND_IN_LEN 8 |
| /* The enums here must correspond with those in MC_CMD_GET_WORKAROUND. */ |
| #define MC_CMD_WORKAROUND_IN_TYPE_OFST 0 |
| #define MC_CMD_WORKAROUND_IN_TYPE_LEN 4 |
| /* enum: Bug 17230 work around. */ |
| #define MC_CMD_WORKAROUND_BUG17230 0x1 |
| /* enum: Bug 35388 work around (unsafe EVQ writes). */ |
| #define MC_CMD_WORKAROUND_BUG35388 0x2 |
| /* enum: Bug35017 workaround (A64 tables must be identity map) */ |
| #define MC_CMD_WORKAROUND_BUG35017 0x3 |
| /* enum: Bug 41750 present (MC_CMD_TRIGGER_INTERRUPT won't work) */ |
| #define MC_CMD_WORKAROUND_BUG41750 0x4 |
| /* enum: Bug 42008 present (Interrupts can overtake associated events). Caution |
| * - before adding code that queries this workaround, remember that there's |
| * released Monza firmware that doesn't understand MC_CMD_WORKAROUND_BUG42008, |
| * and will hence (incorrectly) report that the bug doesn't exist. |
| */ |
| #define MC_CMD_WORKAROUND_BUG42008 0x5 |
| /* enum: Bug 26807 features present in firmware (multicast filter chaining) |
| * This feature cannot be turned on/off while there are any filters already |
| * present. The behaviour in such case depends on the acting client's privilege |
| * level. If the client has the admin privilege, then all functions that have |
| * filters installed will be FLRed and the FLR_DONE flag will be set. Otherwise |
| * the command will fail with MC_CMD_ERR_FILTERS_PRESENT. |
| */ |
| #define MC_CMD_WORKAROUND_BUG26807 0x6 |
| /* enum: Bug 61265 work around (broken EVQ TMR writes). */ |
| #define MC_CMD_WORKAROUND_BUG61265 0x7 |
| /* 0 = disable the workaround indicated by TYPE; any non-zero value = enable |
| * the workaround |
| */ |
| #define MC_CMD_WORKAROUND_IN_ENABLED_OFST 4 |
| #define MC_CMD_WORKAROUND_IN_ENABLED_LEN 4 |
| |
| /* MC_CMD_WORKAROUND_OUT msgresponse */ |
| #define MC_CMD_WORKAROUND_OUT_LEN 0 |
| |
| /* MC_CMD_WORKAROUND_EXT_OUT msgresponse: This response format will be used |
| * when (TYPE == MC_CMD_WORKAROUND_BUG26807) |
| */ |
| #define MC_CMD_WORKAROUND_EXT_OUT_LEN 4 |
| #define MC_CMD_WORKAROUND_EXT_OUT_FLAGS_OFST 0 |
| #define MC_CMD_WORKAROUND_EXT_OUT_FLAGS_LEN 4 |
| #define MC_CMD_WORKAROUND_EXT_OUT_FLR_DONE_OFST 0 |
| #define MC_CMD_WORKAROUND_EXT_OUT_FLR_DONE_LBN 0 |
| #define MC_CMD_WORKAROUND_EXT_OUT_FLR_DONE_WIDTH 1 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_PHY_MEDIA_INFO |
| * Read media-specific data from PHY (e.g. SFP/SFP+ module ID information for |
| * SFP+ PHYs). The "media type" can be found via GET_PHY_CFG |
| * (GET_PHY_CFG_OUT_MEDIA_TYPE); the valid "page number" input values, and the |
| * output data, are interpreted on a per-type basis. For SFP+, PAGE=0 or 1 |
| * returns a 128-byte block read from module I2C address 0xA0 offset 0 or 0x80. |
| * For QSFP, PAGE=-1 is the lower (unbanked) page. PAGE=2 is the EEPROM and |
| * PAGE=3 is the module limits. For DSFP, module addressing requires a |
| * "BANK:PAGE". Not every bank has the same number of pages. See the Common |
| * Management Interface Specification (CMIS) for further details. A BANK:PAGE |
| * of "0xffff:0xffff" retrieves the lower (unbanked) page. Locks required - |
| * None. Return code - 0. |
| */ |
| #define MC_CMD_GET_PHY_MEDIA_INFO 0x4b |
| #undef MC_CMD_0x4b_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x4b_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_GET_PHY_MEDIA_INFO_IN msgrequest */ |
| #define MC_CMD_GET_PHY_MEDIA_INFO_IN_LEN 4 |
| #define MC_CMD_GET_PHY_MEDIA_INFO_IN_PAGE_OFST 0 |
| #define MC_CMD_GET_PHY_MEDIA_INFO_IN_PAGE_LEN 4 |
| #define MC_CMD_GET_PHY_MEDIA_INFO_IN_DSFP_PAGE_OFST 0 |
| #define MC_CMD_GET_PHY_MEDIA_INFO_IN_DSFP_PAGE_LBN 0 |
| #define MC_CMD_GET_PHY_MEDIA_INFO_IN_DSFP_PAGE_WIDTH 16 |
| #define MC_CMD_GET_PHY_MEDIA_INFO_IN_DSFP_BANK_OFST 0 |
| #define MC_CMD_GET_PHY_MEDIA_INFO_IN_DSFP_BANK_LBN 16 |
| #define MC_CMD_GET_PHY_MEDIA_INFO_IN_DSFP_BANK_WIDTH 16 |
| |
| /* MC_CMD_GET_PHY_MEDIA_INFO_OUT msgresponse */ |
| #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LENMIN 5 |
| #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LENMAX 252 |
| #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LEN(num) (4+1*(num)) |
| #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_NUM(len) (((len)-4)/1) |
| /* in bytes */ |
| #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATALEN_OFST 0 |
| #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATALEN_LEN 4 |
| #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_OFST 4 |
| #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_LEN 1 |
| #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_MINNUM 1 |
| #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_MAXNUM 248 |
| #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_MAXNUM_MCDI2 1016 |
| |
| |
| /***********************************/ |
| /* MC_CMD_NVRAM_TEST |
| * Test a particular NVRAM partition for valid contents (where "valid" depends |
| * on the type of partition). |
| */ |
| #define MC_CMD_NVRAM_TEST 0x4c |
| #undef MC_CMD_0x4c_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x4c_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_NVRAM_TEST_IN msgrequest */ |
| #define MC_CMD_NVRAM_TEST_IN_LEN 4 |
| #define MC_CMD_NVRAM_TEST_IN_TYPE_OFST 0 |
| #define MC_CMD_NVRAM_TEST_IN_TYPE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */ |
| |
| /* MC_CMD_NVRAM_TEST_OUT msgresponse */ |
| #define MC_CMD_NVRAM_TEST_OUT_LEN 4 |
| #define MC_CMD_NVRAM_TEST_OUT_RESULT_OFST 0 |
| #define MC_CMD_NVRAM_TEST_OUT_RESULT_LEN 4 |
| /* enum: Passed. */ |
| #define MC_CMD_NVRAM_TEST_PASS 0x0 |
| /* enum: Failed. */ |
| #define MC_CMD_NVRAM_TEST_FAIL 0x1 |
| /* enum: Not supported. */ |
| #define MC_CMD_NVRAM_TEST_NOTSUPP 0x2 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MRSFP_TWEAK |
| * Read status and/or set parameters for the 'mrsfp' driver in mr_rusty builds. |
| * I2C I/O expander bits are always read; if equaliser parameters are supplied, |
| * they are configured first. Locks required: None. Return code: 0, EINVAL. |
| */ |
| #define MC_CMD_MRSFP_TWEAK 0x4d |
| |
| /* MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG msgrequest */ |
| #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_LEN 16 |
| /* 0-6 low->high de-emph. */ |
| #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_TXEQ_LEVEL_OFST 0 |
| #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_TXEQ_LEVEL_LEN 4 |
| /* 0-8 low->high ref.V */ |
| #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_TXEQ_DT_CFG_OFST 4 |
| #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_TXEQ_DT_CFG_LEN 4 |
| /* 0-8 0-8 low->high boost */ |
| #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_RXEQ_BOOST_OFST 8 |
| #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_RXEQ_BOOST_LEN 4 |
| /* 0-8 low->high ref.V */ |
| #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_RXEQ_DT_CFG_OFST 12 |
| #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_RXEQ_DT_CFG_LEN 4 |
| |
| /* MC_CMD_MRSFP_TWEAK_IN_READ_ONLY msgrequest */ |
| #define MC_CMD_MRSFP_TWEAK_IN_READ_ONLY_LEN 0 |
| |
| /* MC_CMD_MRSFP_TWEAK_OUT msgresponse */ |
| #define MC_CMD_MRSFP_TWEAK_OUT_LEN 12 |
| /* input bits */ |
| #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_INPUTS_OFST 0 |
| #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_INPUTS_LEN 4 |
| /* output bits */ |
| #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_OUTPUTS_OFST 4 |
| #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_OUTPUTS_LEN 4 |
| /* direction */ |
| #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_OFST 8 |
| #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_LEN 4 |
| /* enum: Out. */ |
| #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_OUT 0x0 |
| /* enum: In. */ |
| #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_IN 0x1 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SENSOR_SET_LIMS |
| * Adjusts the sensor limits. This is a warranty-voiding operation. Returns: |
| * ENOENT if the sensor specified does not exist, EINVAL if the limits are out |
| * of range. |
| */ |
| #define MC_CMD_SENSOR_SET_LIMS 0x4e |
| #undef MC_CMD_0x4e_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x4e_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_SENSOR_SET_LIMS_IN msgrequest */ |
| #define MC_CMD_SENSOR_SET_LIMS_IN_LEN 20 |
| #define MC_CMD_SENSOR_SET_LIMS_IN_SENSOR_OFST 0 |
| #define MC_CMD_SENSOR_SET_LIMS_IN_SENSOR_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_SENSOR_INFO/MC_CMD_SENSOR_INFO_OUT/MASK */ |
| /* interpretation is is sensor-specific. */ |
| #define MC_CMD_SENSOR_SET_LIMS_IN_LOW0_OFST 4 |
| #define MC_CMD_SENSOR_SET_LIMS_IN_LOW0_LEN 4 |
| /* interpretation is is sensor-specific. */ |
| #define MC_CMD_SENSOR_SET_LIMS_IN_HI0_OFST 8 |
| #define MC_CMD_SENSOR_SET_LIMS_IN_HI0_LEN 4 |
| /* interpretation is is sensor-specific. */ |
| #define MC_CMD_SENSOR_SET_LIMS_IN_LOW1_OFST 12 |
| #define MC_CMD_SENSOR_SET_LIMS_IN_LOW1_LEN 4 |
| /* interpretation is is sensor-specific. */ |
| #define MC_CMD_SENSOR_SET_LIMS_IN_HI1_OFST 16 |
| #define MC_CMD_SENSOR_SET_LIMS_IN_HI1_LEN 4 |
| |
| /* MC_CMD_SENSOR_SET_LIMS_OUT msgresponse */ |
| #define MC_CMD_SENSOR_SET_LIMS_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_RESOURCE_LIMITS |
| */ |
| #define MC_CMD_GET_RESOURCE_LIMITS 0x4f |
| |
| /* MC_CMD_GET_RESOURCE_LIMITS_IN msgrequest */ |
| #define MC_CMD_GET_RESOURCE_LIMITS_IN_LEN 0 |
| |
| /* MC_CMD_GET_RESOURCE_LIMITS_OUT msgresponse */ |
| #define MC_CMD_GET_RESOURCE_LIMITS_OUT_LEN 16 |
| #define MC_CMD_GET_RESOURCE_LIMITS_OUT_BUFTBL_OFST 0 |
| #define MC_CMD_GET_RESOURCE_LIMITS_OUT_BUFTBL_LEN 4 |
| #define MC_CMD_GET_RESOURCE_LIMITS_OUT_EVQ_OFST 4 |
| #define MC_CMD_GET_RESOURCE_LIMITS_OUT_EVQ_LEN 4 |
| #define MC_CMD_GET_RESOURCE_LIMITS_OUT_RXQ_OFST 8 |
| #define MC_CMD_GET_RESOURCE_LIMITS_OUT_RXQ_LEN 4 |
| #define MC_CMD_GET_RESOURCE_LIMITS_OUT_TXQ_OFST 12 |
| #define MC_CMD_GET_RESOURCE_LIMITS_OUT_TXQ_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_NVRAM_PARTITIONS |
| * Reads the list of available virtual NVRAM partition types. Locks required: |
| * none. Returns: 0, EINVAL (bad type). |
| */ |
| #define MC_CMD_NVRAM_PARTITIONS 0x51 |
| #undef MC_CMD_0x51_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x51_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_NVRAM_PARTITIONS_IN msgrequest */ |
| #define MC_CMD_NVRAM_PARTITIONS_IN_LEN 0 |
| |
| /* MC_CMD_NVRAM_PARTITIONS_OUT msgresponse */ |
| #define MC_CMD_NVRAM_PARTITIONS_OUT_LENMIN 4 |
| #define MC_CMD_NVRAM_PARTITIONS_OUT_LENMAX 252 |
| #define MC_CMD_NVRAM_PARTITIONS_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_NVRAM_PARTITIONS_OUT_LEN(num) (4+4*(num)) |
| #define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_NUM(len) (((len)-4)/4) |
| /* total number of partitions */ |
| #define MC_CMD_NVRAM_PARTITIONS_OUT_NUM_PARTITIONS_OFST 0 |
| #define MC_CMD_NVRAM_PARTITIONS_OUT_NUM_PARTITIONS_LEN 4 |
| /* type ID code for each of NUM_PARTITIONS partitions */ |
| #define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_OFST 4 |
| #define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_LEN 4 |
| #define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_MINNUM 0 |
| #define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_MAXNUM 62 |
| #define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_MAXNUM_MCDI2 254 |
| |
| |
| /***********************************/ |
| /* MC_CMD_NVRAM_METADATA |
| * Reads soft metadata for a virtual NVRAM partition type. Locks required: |
| * none. Returns: 0, EINVAL (bad type). |
| */ |
| #define MC_CMD_NVRAM_METADATA 0x52 |
| #undef MC_CMD_0x52_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x52_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_NVRAM_METADATA_IN msgrequest */ |
| #define MC_CMD_NVRAM_METADATA_IN_LEN 4 |
| /* Partition type ID code */ |
| #define MC_CMD_NVRAM_METADATA_IN_TYPE_OFST 0 |
| #define MC_CMD_NVRAM_METADATA_IN_TYPE_LEN 4 |
| |
| /* MC_CMD_NVRAM_METADATA_OUT msgresponse */ |
| #define MC_CMD_NVRAM_METADATA_OUT_LENMIN 20 |
| #define MC_CMD_NVRAM_METADATA_OUT_LENMAX 252 |
| #define MC_CMD_NVRAM_METADATA_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_NVRAM_METADATA_OUT_LEN(num) (20+1*(num)) |
| #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_NUM(len) (((len)-20)/1) |
| /* Partition type ID code */ |
| #define MC_CMD_NVRAM_METADATA_OUT_TYPE_OFST 0 |
| #define MC_CMD_NVRAM_METADATA_OUT_TYPE_LEN 4 |
| #define MC_CMD_NVRAM_METADATA_OUT_FLAGS_OFST 4 |
| #define MC_CMD_NVRAM_METADATA_OUT_FLAGS_LEN 4 |
| #define MC_CMD_NVRAM_METADATA_OUT_SUBTYPE_VALID_OFST 4 |
| #define MC_CMD_NVRAM_METADATA_OUT_SUBTYPE_VALID_LBN 0 |
| #define MC_CMD_NVRAM_METADATA_OUT_SUBTYPE_VALID_WIDTH 1 |
| #define MC_CMD_NVRAM_METADATA_OUT_VERSION_VALID_OFST 4 |
| #define MC_CMD_NVRAM_METADATA_OUT_VERSION_VALID_LBN 1 |
| #define MC_CMD_NVRAM_METADATA_OUT_VERSION_VALID_WIDTH 1 |
| #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_VALID_OFST 4 |
| #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_VALID_LBN 2 |
| #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_VALID_WIDTH 1 |
| /* Subtype ID code for content of this partition */ |
| #define MC_CMD_NVRAM_METADATA_OUT_SUBTYPE_OFST 8 |
| #define MC_CMD_NVRAM_METADATA_OUT_SUBTYPE_LEN 4 |
| /* 1st component of W.X.Y.Z version number for content of this partition */ |
| #define MC_CMD_NVRAM_METADATA_OUT_VERSION_W_OFST 12 |
| #define MC_CMD_NVRAM_METADATA_OUT_VERSION_W_LEN 2 |
| /* 2nd component of W.X.Y.Z version number for content of this partition */ |
| #define MC_CMD_NVRAM_METADATA_OUT_VERSION_X_OFST 14 |
| #define MC_CMD_NVRAM_METADATA_OUT_VERSION_X_LEN 2 |
| /* 3rd component of W.X.Y.Z version number for content of this partition */ |
| #define MC_CMD_NVRAM_METADATA_OUT_VERSION_Y_OFST 16 |
| #define MC_CMD_NVRAM_METADATA_OUT_VERSION_Y_LEN 2 |
| /* 4th component of W.X.Y.Z version number for content of this partition */ |
| #define MC_CMD_NVRAM_METADATA_OUT_VERSION_Z_OFST 18 |
| #define MC_CMD_NVRAM_METADATA_OUT_VERSION_Z_LEN 2 |
| /* Zero-terminated string describing the content of this partition */ |
| #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_OFST 20 |
| #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_LEN 1 |
| #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_MINNUM 0 |
| #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_MAXNUM 232 |
| #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_MAXNUM_MCDI2 1000 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_MAC_ADDRESSES |
| * Returns the base MAC, count and stride for the requesting function |
| */ |
| #define MC_CMD_GET_MAC_ADDRESSES 0x55 |
| #undef MC_CMD_0x55_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x55_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_MAC_ADDRESSES_IN msgrequest */ |
| #define MC_CMD_GET_MAC_ADDRESSES_IN_LEN 0 |
| |
| /* MC_CMD_GET_MAC_ADDRESSES_OUT msgresponse */ |
| #define MC_CMD_GET_MAC_ADDRESSES_OUT_LEN 16 |
| /* Base MAC address */ |
| #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_ADDR_BASE_OFST 0 |
| #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_ADDR_BASE_LEN 6 |
| /* Padding */ |
| #define MC_CMD_GET_MAC_ADDRESSES_OUT_RESERVED_OFST 6 |
| #define MC_CMD_GET_MAC_ADDRESSES_OUT_RESERVED_LEN 2 |
| /* Number of allocated MAC addresses */ |
| #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_COUNT_OFST 8 |
| #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_COUNT_LEN 4 |
| /* Spacing of allocated MAC addresses */ |
| #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_STRIDE_OFST 12 |
| #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_STRIDE_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_CLP |
| * Perform a CLP related operation, see SF-110495-PS for details of CLP |
| * processing. This command has been extended to accomodate the requirements of |
| * different manufacturers which are to be found in SF-119187-TC, SF-119186-TC, |
| * SF-120509-TC and SF-117282-PS. |
| */ |
| #define MC_CMD_CLP 0x56 |
| #undef MC_CMD_0x56_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x56_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_CLP_IN msgrequest */ |
| #define MC_CMD_CLP_IN_LEN 4 |
| /* Sub operation */ |
| #define MC_CMD_CLP_IN_OP_OFST 0 |
| #define MC_CMD_CLP_IN_OP_LEN 4 |
| /* enum: Return to factory default settings */ |
| #define MC_CMD_CLP_OP_DEFAULT 0x1 |
| /* enum: Set MAC address */ |
| #define MC_CMD_CLP_OP_SET_MAC 0x2 |
| /* enum: Get MAC address */ |
| #define MC_CMD_CLP_OP_GET_MAC 0x3 |
| /* enum: Set UEFI/GPXE boot mode */ |
| #define MC_CMD_CLP_OP_SET_BOOT 0x4 |
| /* enum: Get UEFI/GPXE boot mode */ |
| #define MC_CMD_CLP_OP_GET_BOOT 0x5 |
| |
| /* MC_CMD_CLP_OUT msgresponse */ |
| #define MC_CMD_CLP_OUT_LEN 0 |
| |
| /* MC_CMD_CLP_IN_DEFAULT msgrequest */ |
| #define MC_CMD_CLP_IN_DEFAULT_LEN 4 |
| /* MC_CMD_CLP_IN_OP_OFST 0 */ |
| /* MC_CMD_CLP_IN_OP_LEN 4 */ |
| |
| /* MC_CMD_CLP_OUT_DEFAULT msgresponse */ |
| #define MC_CMD_CLP_OUT_DEFAULT_LEN 0 |
| |
| /* MC_CMD_CLP_IN_SET_MAC msgrequest */ |
| #define MC_CMD_CLP_IN_SET_MAC_LEN 12 |
| /* MC_CMD_CLP_IN_OP_OFST 0 */ |
| /* MC_CMD_CLP_IN_OP_LEN 4 */ |
| /* The MAC address assigned to port. A zero MAC address of 00:00:00:00:00:00 |
| * restores the permanent (factory-programmed) MAC address associated with the |
| * port. A non-zero MAC address persists until a PCIe reset or a power cycle. |
| */ |
| #define MC_CMD_CLP_IN_SET_MAC_ADDR_OFST 4 |
| #define MC_CMD_CLP_IN_SET_MAC_ADDR_LEN 6 |
| /* Padding */ |
| #define MC_CMD_CLP_IN_SET_MAC_RESERVED_OFST 10 |
| #define MC_CMD_CLP_IN_SET_MAC_RESERVED_LEN 2 |
| |
| /* MC_CMD_CLP_OUT_SET_MAC msgresponse */ |
| #define MC_CMD_CLP_OUT_SET_MAC_LEN 0 |
| |
| /* MC_CMD_CLP_IN_SET_MAC_V2 msgrequest */ |
| #define MC_CMD_CLP_IN_SET_MAC_V2_LEN 16 |
| /* MC_CMD_CLP_IN_OP_OFST 0 */ |
| /* MC_CMD_CLP_IN_OP_LEN 4 */ |
| /* The MAC address assigned to port. A zero MAC address of 00:00:00:00:00:00 |
| * restores the permanent (factory-programmed) MAC address associated with the |
| * port. A non-zero MAC address persists until a PCIe reset or a power cycle. |
| */ |
| #define MC_CMD_CLP_IN_SET_MAC_V2_ADDR_OFST 4 |
| #define MC_CMD_CLP_IN_SET_MAC_V2_ADDR_LEN 6 |
| /* Padding */ |
| #define MC_CMD_CLP_IN_SET_MAC_V2_RESERVED_OFST 10 |
| #define MC_CMD_CLP_IN_SET_MAC_V2_RESERVED_LEN 2 |
| #define MC_CMD_CLP_IN_SET_MAC_V2_FLAGS_OFST 12 |
| #define MC_CMD_CLP_IN_SET_MAC_V2_FLAGS_LEN 4 |
| #define MC_CMD_CLP_IN_SET_MAC_V2_VIRTUAL_OFST 12 |
| #define MC_CMD_CLP_IN_SET_MAC_V2_VIRTUAL_LBN 0 |
| #define MC_CMD_CLP_IN_SET_MAC_V2_VIRTUAL_WIDTH 1 |
| |
| /* MC_CMD_CLP_IN_GET_MAC msgrequest */ |
| #define MC_CMD_CLP_IN_GET_MAC_LEN 4 |
| /* MC_CMD_CLP_IN_OP_OFST 0 */ |
| /* MC_CMD_CLP_IN_OP_LEN 4 */ |
| |
| /* MC_CMD_CLP_IN_GET_MAC_V2 msgrequest */ |
| #define MC_CMD_CLP_IN_GET_MAC_V2_LEN 8 |
| /* MC_CMD_CLP_IN_OP_OFST 0 */ |
| /* MC_CMD_CLP_IN_OP_LEN 4 */ |
| #define MC_CMD_CLP_IN_GET_MAC_V2_FLAGS_OFST 4 |
| #define MC_CMD_CLP_IN_GET_MAC_V2_FLAGS_LEN 4 |
| #define MC_CMD_CLP_IN_GET_MAC_V2_PERMANENT_OFST 4 |
| #define MC_CMD_CLP_IN_GET_MAC_V2_PERMANENT_LBN 0 |
| #define MC_CMD_CLP_IN_GET_MAC_V2_PERMANENT_WIDTH 1 |
| |
| /* MC_CMD_CLP_OUT_GET_MAC msgresponse */ |
| #define MC_CMD_CLP_OUT_GET_MAC_LEN 8 |
| /* MAC address assigned to port */ |
| #define MC_CMD_CLP_OUT_GET_MAC_ADDR_OFST 0 |
| #define MC_CMD_CLP_OUT_GET_MAC_ADDR_LEN 6 |
| /* Padding */ |
| #define MC_CMD_CLP_OUT_GET_MAC_RESERVED_OFST 6 |
| #define MC_CMD_CLP_OUT_GET_MAC_RESERVED_LEN 2 |
| |
| /* MC_CMD_CLP_IN_SET_BOOT msgrequest */ |
| #define MC_CMD_CLP_IN_SET_BOOT_LEN 5 |
| /* MC_CMD_CLP_IN_OP_OFST 0 */ |
| /* MC_CMD_CLP_IN_OP_LEN 4 */ |
| /* Boot flag */ |
| #define MC_CMD_CLP_IN_SET_BOOT_FLAG_OFST 4 |
| #define MC_CMD_CLP_IN_SET_BOOT_FLAG_LEN 1 |
| |
| /* MC_CMD_CLP_OUT_SET_BOOT msgresponse */ |
| #define MC_CMD_CLP_OUT_SET_BOOT_LEN 0 |
| |
| /* MC_CMD_CLP_IN_GET_BOOT msgrequest */ |
| #define MC_CMD_CLP_IN_GET_BOOT_LEN 4 |
| /* MC_CMD_CLP_IN_OP_OFST 0 */ |
| /* MC_CMD_CLP_IN_OP_LEN 4 */ |
| |
| /* MC_CMD_CLP_OUT_GET_BOOT msgresponse */ |
| #define MC_CMD_CLP_OUT_GET_BOOT_LEN 4 |
| /* Boot flag */ |
| #define MC_CMD_CLP_OUT_GET_BOOT_FLAG_OFST 0 |
| #define MC_CMD_CLP_OUT_GET_BOOT_FLAG_LEN 1 |
| /* Padding */ |
| #define MC_CMD_CLP_OUT_GET_BOOT_RESERVED_OFST 1 |
| #define MC_CMD_CLP_OUT_GET_BOOT_RESERVED_LEN 3 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MUM |
| * Perform a MUM operation |
| */ |
| #define MC_CMD_MUM 0x57 |
| #undef MC_CMD_0x57_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x57_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_MUM_IN msgrequest */ |
| #define MC_CMD_MUM_IN_LEN 4 |
| #define MC_CMD_MUM_IN_OP_HDR_OFST 0 |
| #define MC_CMD_MUM_IN_OP_HDR_LEN 4 |
| #define MC_CMD_MUM_IN_OP_OFST 0 |
| #define MC_CMD_MUM_IN_OP_LBN 0 |
| #define MC_CMD_MUM_IN_OP_WIDTH 8 |
| /* enum: NULL MCDI command to MUM */ |
| #define MC_CMD_MUM_OP_NULL 0x1 |
| /* enum: Get MUM version */ |
| #define MC_CMD_MUM_OP_GET_VERSION 0x2 |
| /* enum: Issue raw I2C command to MUM */ |
| #define MC_CMD_MUM_OP_RAW_CMD 0x3 |
| /* enum: Read from registers on devices connected to MUM. */ |
| #define MC_CMD_MUM_OP_READ 0x4 |
| /* enum: Write to registers on devices connected to MUM. */ |
| #define MC_CMD_MUM_OP_WRITE 0x5 |
| /* enum: Control UART logging. */ |
| #define MC_CMD_MUM_OP_LOG 0x6 |
| /* enum: Operations on MUM GPIO lines */ |
| #define MC_CMD_MUM_OP_GPIO 0x7 |
| /* enum: Get sensor readings from MUM */ |
| #define MC_CMD_MUM_OP_READ_SENSORS 0x8 |
| /* enum: Initiate clock programming on the MUM */ |
| #define MC_CMD_MUM_OP_PROGRAM_CLOCKS 0x9 |
| /* enum: Initiate FPGA load from flash on the MUM */ |
| #define MC_CMD_MUM_OP_FPGA_LOAD 0xa |
| /* enum: Request sensor reading from MUM ADC resulting from earlier request via |
| * MUM ATB |
| */ |
| #define MC_CMD_MUM_OP_READ_ATB_SENSOR 0xb |
| /* enum: Send commands relating to the QSFP ports via the MUM for PHY |
| * operations |
| */ |
| #define MC_CMD_MUM_OP_QSFP 0xc |
| /* enum: Request discrete and SODIMM DDR info (type, size, speed grade, voltage |
| * level) from MUM |
| */ |
| #define MC_CMD_MUM_OP_READ_DDR_INFO 0xd |
| |
| /* MC_CMD_MUM_IN_NULL msgrequest */ |
| #define MC_CMD_MUM_IN_NULL_LEN 4 |
| /* MUM cmd header */ |
| #define MC_CMD_MUM_IN_CMD_OFST 0 |
| #define MC_CMD_MUM_IN_CMD_LEN 4 |
| |
| /* MC_CMD_MUM_IN_GET_VERSION msgrequest */ |
| #define MC_CMD_MUM_IN_GET_VERSION_LEN 4 |
| /* MUM cmd header */ |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| |
| /* MC_CMD_MUM_IN_READ msgrequest */ |
| #define MC_CMD_MUM_IN_READ_LEN 16 |
| /* MUM cmd header */ |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| /* ID of (device connected to MUM) to read from registers of */ |
| #define MC_CMD_MUM_IN_READ_DEVICE_OFST 4 |
| #define MC_CMD_MUM_IN_READ_DEVICE_LEN 4 |
| /* enum: Hittite HMC1035 clock generator on Sorrento board */ |
| #define MC_CMD_MUM_DEV_HITTITE 0x1 |
| /* enum: Hittite HMC1035 clock generator for NIC-side on Sorrento board */ |
| #define MC_CMD_MUM_DEV_HITTITE_NIC 0x2 |
| /* 32-bit address to read from */ |
| #define MC_CMD_MUM_IN_READ_ADDR_OFST 8 |
| #define MC_CMD_MUM_IN_READ_ADDR_LEN 4 |
| /* Number of words to read. */ |
| #define MC_CMD_MUM_IN_READ_NUMWORDS_OFST 12 |
| #define MC_CMD_MUM_IN_READ_NUMWORDS_LEN 4 |
| |
| /* MC_CMD_MUM_IN_WRITE msgrequest */ |
| #define MC_CMD_MUM_IN_WRITE_LENMIN 16 |
| #define MC_CMD_MUM_IN_WRITE_LENMAX 252 |
| #define MC_CMD_MUM_IN_WRITE_LENMAX_MCDI2 1020 |
| #define MC_CMD_MUM_IN_WRITE_LEN(num) (12+4*(num)) |
| #define MC_CMD_MUM_IN_WRITE_BUFFER_NUM(len) (((len)-12)/4) |
| /* MUM cmd header */ |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| /* ID of (device connected to MUM) to write to registers of */ |
| #define MC_CMD_MUM_IN_WRITE_DEVICE_OFST 4 |
| #define MC_CMD_MUM_IN_WRITE_DEVICE_LEN 4 |
| /* enum: Hittite HMC1035 clock generator on Sorrento board */ |
| /* MC_CMD_MUM_DEV_HITTITE 0x1 */ |
| /* 32-bit address to write to */ |
| #define MC_CMD_MUM_IN_WRITE_ADDR_OFST 8 |
| #define MC_CMD_MUM_IN_WRITE_ADDR_LEN 4 |
| /* Words to write */ |
| #define MC_CMD_MUM_IN_WRITE_BUFFER_OFST 12 |
| #define MC_CMD_MUM_IN_WRITE_BUFFER_LEN 4 |
| #define MC_CMD_MUM_IN_WRITE_BUFFER_MINNUM 1 |
| #define MC_CMD_MUM_IN_WRITE_BUFFER_MAXNUM 60 |
| #define MC_CMD_MUM_IN_WRITE_BUFFER_MAXNUM_MCDI2 252 |
| |
| /* MC_CMD_MUM_IN_RAW_CMD msgrequest */ |
| #define MC_CMD_MUM_IN_RAW_CMD_LENMIN 17 |
| #define MC_CMD_MUM_IN_RAW_CMD_LENMAX 252 |
| #define MC_CMD_MUM_IN_RAW_CMD_LENMAX_MCDI2 1020 |
| #define MC_CMD_MUM_IN_RAW_CMD_LEN(num) (16+1*(num)) |
| #define MC_CMD_MUM_IN_RAW_CMD_WRITE_DATA_NUM(len) (((len)-16)/1) |
| /* MUM cmd header */ |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| /* MUM I2C cmd code */ |
| #define MC_CMD_MUM_IN_RAW_CMD_CMD_CODE_OFST 4 |
| #define MC_CMD_MUM_IN_RAW_CMD_CMD_CODE_LEN 4 |
| /* Number of bytes to write */ |
| #define MC_CMD_MUM_IN_RAW_CMD_NUM_WRITE_OFST 8 |
| #define MC_CMD_MUM_IN_RAW_CMD_NUM_WRITE_LEN 4 |
| /* Number of bytes to read */ |
| #define MC_CMD_MUM_IN_RAW_CMD_NUM_READ_OFST 12 |
| #define MC_CMD_MUM_IN_RAW_CMD_NUM_READ_LEN 4 |
| /* Bytes to write */ |
| #define MC_CMD_MUM_IN_RAW_CMD_WRITE_DATA_OFST 16 |
| #define MC_CMD_MUM_IN_RAW_CMD_WRITE_DATA_LEN 1 |
| #define MC_CMD_MUM_IN_RAW_CMD_WRITE_DATA_MINNUM 1 |
| #define MC_CMD_MUM_IN_RAW_CMD_WRITE_DATA_MAXNUM 236 |
| #define MC_CMD_MUM_IN_RAW_CMD_WRITE_DATA_MAXNUM_MCDI2 1004 |
| |
| /* MC_CMD_MUM_IN_LOG msgrequest */ |
| #define MC_CMD_MUM_IN_LOG_LEN 8 |
| /* MUM cmd header */ |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| #define MC_CMD_MUM_IN_LOG_OP_OFST 4 |
| #define MC_CMD_MUM_IN_LOG_OP_LEN 4 |
| #define MC_CMD_MUM_IN_LOG_OP_UART 0x1 /* enum */ |
| |
| /* MC_CMD_MUM_IN_LOG_OP_UART msgrequest */ |
| #define MC_CMD_MUM_IN_LOG_OP_UART_LEN 12 |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| /* MC_CMD_MUM_IN_LOG_OP_OFST 4 */ |
| /* MC_CMD_MUM_IN_LOG_OP_LEN 4 */ |
| /* Enable/disable debug output to UART */ |
| #define MC_CMD_MUM_IN_LOG_OP_UART_ENABLE_OFST 8 |
| #define MC_CMD_MUM_IN_LOG_OP_UART_ENABLE_LEN 4 |
| |
| /* MC_CMD_MUM_IN_GPIO msgrequest */ |
| #define MC_CMD_MUM_IN_GPIO_LEN 8 |
| /* MUM cmd header */ |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| #define MC_CMD_MUM_IN_GPIO_HDR_OFST 4 |
| #define MC_CMD_MUM_IN_GPIO_HDR_LEN 4 |
| #define MC_CMD_MUM_IN_GPIO_OPCODE_OFST 4 |
| #define MC_CMD_MUM_IN_GPIO_OPCODE_LBN 0 |
| #define MC_CMD_MUM_IN_GPIO_OPCODE_WIDTH 8 |
| #define MC_CMD_MUM_IN_GPIO_IN_READ 0x0 /* enum */ |
| #define MC_CMD_MUM_IN_GPIO_OUT_WRITE 0x1 /* enum */ |
| #define MC_CMD_MUM_IN_GPIO_OUT_READ 0x2 /* enum */ |
| #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE 0x3 /* enum */ |
| #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_READ 0x4 /* enum */ |
| #define MC_CMD_MUM_IN_GPIO_OP 0x5 /* enum */ |
| |
| /* MC_CMD_MUM_IN_GPIO_IN_READ msgrequest */ |
| #define MC_CMD_MUM_IN_GPIO_IN_READ_LEN 8 |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| #define MC_CMD_MUM_IN_GPIO_IN_READ_HDR_OFST 4 |
| #define MC_CMD_MUM_IN_GPIO_IN_READ_HDR_LEN 4 |
| |
| /* MC_CMD_MUM_IN_GPIO_OUT_WRITE msgrequest */ |
| #define MC_CMD_MUM_IN_GPIO_OUT_WRITE_LEN 16 |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| #define MC_CMD_MUM_IN_GPIO_OUT_WRITE_HDR_OFST 4 |
| #define MC_CMD_MUM_IN_GPIO_OUT_WRITE_HDR_LEN 4 |
| /* The first 32-bit word to be written to the GPIO OUT register. */ |
| #define MC_CMD_MUM_IN_GPIO_OUT_WRITE_GPIOMASK1_OFST 8 |
| #define MC_CMD_MUM_IN_GPIO_OUT_WRITE_GPIOMASK1_LEN 4 |
| /* The second 32-bit word to be written to the GPIO OUT register. */ |
| #define MC_CMD_MUM_IN_GPIO_OUT_WRITE_GPIOMASK2_OFST 12 |
| #define MC_CMD_MUM_IN_GPIO_OUT_WRITE_GPIOMASK2_LEN 4 |
| |
| /* MC_CMD_MUM_IN_GPIO_OUT_READ msgrequest */ |
| #define MC_CMD_MUM_IN_GPIO_OUT_READ_LEN 8 |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| #define MC_CMD_MUM_IN_GPIO_OUT_READ_HDR_OFST 4 |
| #define MC_CMD_MUM_IN_GPIO_OUT_READ_HDR_LEN 4 |
| |
| /* MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE msgrequest */ |
| #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE_LEN 16 |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE_HDR_OFST 4 |
| #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE_HDR_LEN 4 |
| /* The first 32-bit word to be written to the GPIO OUT ENABLE register. */ |
| #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE_GPIOMASK1_OFST 8 |
| #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE_GPIOMASK1_LEN 4 |
| /* The second 32-bit word to be written to the GPIO OUT ENABLE register. */ |
| #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE_GPIOMASK2_OFST 12 |
| #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE_GPIOMASK2_LEN 4 |
| |
| /* MC_CMD_MUM_IN_GPIO_OUT_ENABLE_READ msgrequest */ |
| #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_READ_LEN 8 |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_READ_HDR_OFST 4 |
| #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_READ_HDR_LEN 4 |
| |
| /* MC_CMD_MUM_IN_GPIO_OP msgrequest */ |
| #define MC_CMD_MUM_IN_GPIO_OP_LEN 8 |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| #define MC_CMD_MUM_IN_GPIO_OP_HDR_OFST 4 |
| #define MC_CMD_MUM_IN_GPIO_OP_HDR_LEN 4 |
| #define MC_CMD_MUM_IN_GPIO_OP_BITWISE_OP_OFST 4 |
| #define MC_CMD_MUM_IN_GPIO_OP_BITWISE_OP_LBN 8 |
| #define MC_CMD_MUM_IN_GPIO_OP_BITWISE_OP_WIDTH 8 |
| #define MC_CMD_MUM_IN_GPIO_OP_OUT_READ 0x0 /* enum */ |
| #define MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE 0x1 /* enum */ |
| #define MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG 0x2 /* enum */ |
| #define MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE 0x3 /* enum */ |
| #define MC_CMD_MUM_IN_GPIO_OP_GPIO_NUMBER_OFST 4 |
| #define MC_CMD_MUM_IN_GPIO_OP_GPIO_NUMBER_LBN 16 |
| #define MC_CMD_MUM_IN_GPIO_OP_GPIO_NUMBER_WIDTH 8 |
| |
| /* MC_CMD_MUM_IN_GPIO_OP_OUT_READ msgrequest */ |
| #define MC_CMD_MUM_IN_GPIO_OP_OUT_READ_LEN 8 |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| #define MC_CMD_MUM_IN_GPIO_OP_OUT_READ_HDR_OFST 4 |
| #define MC_CMD_MUM_IN_GPIO_OP_OUT_READ_HDR_LEN 4 |
| |
| /* MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE msgrequest */ |
| #define MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE_LEN 8 |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| #define MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE_HDR_OFST 4 |
| #define MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE_HDR_LEN 4 |
| #define MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE_WRITEBIT_OFST 4 |
| #define MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE_WRITEBIT_LBN 24 |
| #define MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE_WRITEBIT_WIDTH 8 |
| |
| /* MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG msgrequest */ |
| #define MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG_LEN 8 |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| #define MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG_HDR_OFST 4 |
| #define MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG_HDR_LEN 4 |
| #define MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG_CFG_OFST 4 |
| #define MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG_CFG_LBN 24 |
| #define MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG_CFG_WIDTH 8 |
| |
| /* MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE msgrequest */ |
| #define MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE_LEN 8 |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| #define MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE_HDR_OFST 4 |
| #define MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE_HDR_LEN 4 |
| #define MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE_ENABLEBIT_OFST 4 |
| #define MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE_ENABLEBIT_LBN 24 |
| #define MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE_ENABLEBIT_WIDTH 8 |
| |
| /* MC_CMD_MUM_IN_READ_SENSORS msgrequest */ |
| #define MC_CMD_MUM_IN_READ_SENSORS_LEN 8 |
| /* MUM cmd header */ |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| #define MC_CMD_MUM_IN_READ_SENSORS_PARAMS_OFST 4 |
| #define MC_CMD_MUM_IN_READ_SENSORS_PARAMS_LEN 4 |
| #define MC_CMD_MUM_IN_READ_SENSORS_SENSOR_ID_OFST 4 |
| #define MC_CMD_MUM_IN_READ_SENSORS_SENSOR_ID_LBN 0 |
| #define MC_CMD_MUM_IN_READ_SENSORS_SENSOR_ID_WIDTH 8 |
| #define MC_CMD_MUM_IN_READ_SENSORS_NUM_SENSORS_OFST 4 |
| #define MC_CMD_MUM_IN_READ_SENSORS_NUM_SENSORS_LBN 8 |
| #define MC_CMD_MUM_IN_READ_SENSORS_NUM_SENSORS_WIDTH 8 |
| |
| /* MC_CMD_MUM_IN_PROGRAM_CLOCKS msgrequest */ |
| #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_LEN 12 |
| /* MUM cmd header */ |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| /* Bit-mask of clocks to be programmed */ |
| #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_MASK_OFST 4 |
| #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_MASK_LEN 4 |
| #define MC_CMD_MUM_CLOCK_ID_FPGA 0x0 /* enum */ |
| #define MC_CMD_MUM_CLOCK_ID_DDR 0x1 /* enum */ |
| #define MC_CMD_MUM_CLOCK_ID_NIC 0x2 /* enum */ |
| /* Control flags for clock programming */ |
| #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_FLAGS_OFST 8 |
| #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_FLAGS_LEN 4 |
| #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_OVERCLOCK_110_OFST 8 |
| #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_OVERCLOCK_110_LBN 0 |
| #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_OVERCLOCK_110_WIDTH 1 |
| #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_CLOCK_NIC_FROM_FPGA_OFST 8 |
| #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_CLOCK_NIC_FROM_FPGA_LBN 1 |
| #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_CLOCK_NIC_FROM_FPGA_WIDTH 1 |
| #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_CLOCK_REF_FROM_XO_OFST 8 |
| #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_CLOCK_REF_FROM_XO_LBN 2 |
| #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_CLOCK_REF_FROM_XO_WIDTH 1 |
| |
| /* MC_CMD_MUM_IN_FPGA_LOAD msgrequest */ |
| #define MC_CMD_MUM_IN_FPGA_LOAD_LEN 8 |
| /* MUM cmd header */ |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| /* Enable/Disable FPGA config from flash */ |
| #define MC_CMD_MUM_IN_FPGA_LOAD_ENABLE_OFST 4 |
| #define MC_CMD_MUM_IN_FPGA_LOAD_ENABLE_LEN 4 |
| |
| /* MC_CMD_MUM_IN_READ_ATB_SENSOR msgrequest */ |
| #define MC_CMD_MUM_IN_READ_ATB_SENSOR_LEN 4 |
| /* MUM cmd header */ |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| |
| /* MC_CMD_MUM_IN_QSFP msgrequest */ |
| #define MC_CMD_MUM_IN_QSFP_LEN 12 |
| /* MUM cmd header */ |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| #define MC_CMD_MUM_IN_QSFP_HDR_OFST 4 |
| #define MC_CMD_MUM_IN_QSFP_HDR_LEN 4 |
| #define MC_CMD_MUM_IN_QSFP_OPCODE_OFST 4 |
| #define MC_CMD_MUM_IN_QSFP_OPCODE_LBN 0 |
| #define MC_CMD_MUM_IN_QSFP_OPCODE_WIDTH 4 |
| #define MC_CMD_MUM_IN_QSFP_INIT 0x0 /* enum */ |
| #define MC_CMD_MUM_IN_QSFP_RECONFIGURE 0x1 /* enum */ |
| #define MC_CMD_MUM_IN_QSFP_GET_SUPPORTED_CAP 0x2 /* enum */ |
| #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO 0x3 /* enum */ |
| #define MC_CMD_MUM_IN_QSFP_FILL_STATS 0x4 /* enum */ |
| #define MC_CMD_MUM_IN_QSFP_POLL_BIST 0x5 /* enum */ |
| #define MC_CMD_MUM_IN_QSFP_IDX_OFST 8 |
| #define MC_CMD_MUM_IN_QSFP_IDX_LEN 4 |
| |
| /* MC_CMD_MUM_IN_QSFP_INIT msgrequest */ |
| #define MC_CMD_MUM_IN_QSFP_INIT_LEN 16 |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| #define MC_CMD_MUM_IN_QSFP_INIT_HDR_OFST 4 |
| #define MC_CMD_MUM_IN_QSFP_INIT_HDR_LEN 4 |
| #define MC_CMD_MUM_IN_QSFP_INIT_IDX_OFST 8 |
| #define MC_CMD_MUM_IN_QSFP_INIT_IDX_LEN 4 |
| #define MC_CMD_MUM_IN_QSFP_INIT_CAGE_OFST 12 |
| #define MC_CMD_MUM_IN_QSFP_INIT_CAGE_LEN 4 |
| |
| /* MC_CMD_MUM_IN_QSFP_RECONFIGURE msgrequest */ |
| #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_LEN 24 |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_HDR_OFST 4 |
| #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_HDR_LEN 4 |
| #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_IDX_OFST 8 |
| #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_IDX_LEN 4 |
| #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_TX_DISABLE_OFST 12 |
| #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_TX_DISABLE_LEN 4 |
| #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_PORT_LANES_OFST 16 |
| #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_PORT_LANES_LEN 4 |
| #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_PORT_LINK_SPEED_OFST 20 |
| #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_PORT_LINK_SPEED_LEN 4 |
| |
| /* MC_CMD_MUM_IN_QSFP_GET_SUPPORTED_CAP msgrequest */ |
| #define MC_CMD_MUM_IN_QSFP_GET_SUPPORTED_CAP_LEN 12 |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| #define MC_CMD_MUM_IN_QSFP_GET_SUPPORTED_CAP_HDR_OFST 4 |
| #define MC_CMD_MUM_IN_QSFP_GET_SUPPORTED_CAP_HDR_LEN 4 |
| #define MC_CMD_MUM_IN_QSFP_GET_SUPPORTED_CAP_IDX_OFST 8 |
| #define MC_CMD_MUM_IN_QSFP_GET_SUPPORTED_CAP_IDX_LEN 4 |
| |
| /* MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO msgrequest */ |
| #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO_LEN 16 |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO_HDR_OFST 4 |
| #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO_HDR_LEN 4 |
| #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO_IDX_OFST 8 |
| #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO_IDX_LEN 4 |
| #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO_PAGE_OFST 12 |
| #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO_PAGE_LEN 4 |
| |
| /* MC_CMD_MUM_IN_QSFP_FILL_STATS msgrequest */ |
| #define MC_CMD_MUM_IN_QSFP_FILL_STATS_LEN 12 |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| #define MC_CMD_MUM_IN_QSFP_FILL_STATS_HDR_OFST 4 |
| #define MC_CMD_MUM_IN_QSFP_FILL_STATS_HDR_LEN 4 |
| #define MC_CMD_MUM_IN_QSFP_FILL_STATS_IDX_OFST 8 |
| #define MC_CMD_MUM_IN_QSFP_FILL_STATS_IDX_LEN 4 |
| |
| /* MC_CMD_MUM_IN_QSFP_POLL_BIST msgrequest */ |
| #define MC_CMD_MUM_IN_QSFP_POLL_BIST_LEN 12 |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| #define MC_CMD_MUM_IN_QSFP_POLL_BIST_HDR_OFST 4 |
| #define MC_CMD_MUM_IN_QSFP_POLL_BIST_HDR_LEN 4 |
| #define MC_CMD_MUM_IN_QSFP_POLL_BIST_IDX_OFST 8 |
| #define MC_CMD_MUM_IN_QSFP_POLL_BIST_IDX_LEN 4 |
| |
| /* MC_CMD_MUM_IN_READ_DDR_INFO msgrequest */ |
| #define MC_CMD_MUM_IN_READ_DDR_INFO_LEN 4 |
| /* MUM cmd header */ |
| /* MC_CMD_MUM_IN_CMD_OFST 0 */ |
| /* MC_CMD_MUM_IN_CMD_LEN 4 */ |
| |
| /* MC_CMD_MUM_OUT msgresponse */ |
| #define MC_CMD_MUM_OUT_LEN 0 |
| |
| /* MC_CMD_MUM_OUT_NULL msgresponse */ |
| #define MC_CMD_MUM_OUT_NULL_LEN 0 |
| |
| /* MC_CMD_MUM_OUT_GET_VERSION msgresponse */ |
| #define MC_CMD_MUM_OUT_GET_VERSION_LEN 12 |
| #define MC_CMD_MUM_OUT_GET_VERSION_FIRMWARE_OFST 0 |
| #define MC_CMD_MUM_OUT_GET_VERSION_FIRMWARE_LEN 4 |
| #define MC_CMD_MUM_OUT_GET_VERSION_VERSION_OFST 4 |
| #define MC_CMD_MUM_OUT_GET_VERSION_VERSION_LEN 8 |
| #define MC_CMD_MUM_OUT_GET_VERSION_VERSION_LO_OFST 4 |
| #define MC_CMD_MUM_OUT_GET_VERSION_VERSION_LO_LEN 4 |
| #define MC_CMD_MUM_OUT_GET_VERSION_VERSION_LO_LBN 32 |
| #define MC_CMD_MUM_OUT_GET_VERSION_VERSION_LO_WIDTH 32 |
| #define MC_CMD_MUM_OUT_GET_VERSION_VERSION_HI_OFST 8 |
| #define MC_CMD_MUM_OUT_GET_VERSION_VERSION_HI_LEN 4 |
| #define MC_CMD_MUM_OUT_GET_VERSION_VERSION_HI_LBN 64 |
| #define MC_CMD_MUM_OUT_GET_VERSION_VERSION_HI_WIDTH 32 |
| |
| /* MC_CMD_MUM_OUT_RAW_CMD msgresponse */ |
| #define MC_CMD_MUM_OUT_RAW_CMD_LENMIN 1 |
| #define MC_CMD_MUM_OUT_RAW_CMD_LENMAX 252 |
| #define MC_CMD_MUM_OUT_RAW_CMD_LENMAX_MCDI2 1020 |
| #define MC_CMD_MUM_OUT_RAW_CMD_LEN(num) (0+1*(num)) |
| #define MC_CMD_MUM_OUT_RAW_CMD_DATA_NUM(len) (((len)-0)/1) |
| /* returned data */ |
| #define MC_CMD_MUM_OUT_RAW_CMD_DATA_OFST 0 |
| #define MC_CMD_MUM_OUT_RAW_CMD_DATA_LEN 1 |
| #define MC_CMD_MUM_OUT_RAW_CMD_DATA_MINNUM 1 |
| #define MC_CMD_MUM_OUT_RAW_CMD_DATA_MAXNUM 252 |
| #define MC_CMD_MUM_OUT_RAW_CMD_DATA_MAXNUM_MCDI2 1020 |
| |
| /* MC_CMD_MUM_OUT_READ msgresponse */ |
| #define MC_CMD_MUM_OUT_READ_LENMIN 4 |
| #define MC_CMD_MUM_OUT_READ_LENMAX 252 |
| #define MC_CMD_MUM_OUT_READ_LENMAX_MCDI2 1020 |
| #define MC_CMD_MUM_OUT_READ_LEN(num) (0+4*(num)) |
| #define MC_CMD_MUM_OUT_READ_BUFFER_NUM(len) (((len)-0)/4) |
| #define MC_CMD_MUM_OUT_READ_BUFFER_OFST 0 |
| #define MC_CMD_MUM_OUT_READ_BUFFER_LEN 4 |
| #define MC_CMD_MUM_OUT_READ_BUFFER_MINNUM 1 |
| #define MC_CMD_MUM_OUT_READ_BUFFER_MAXNUM 63 |
| #define MC_CMD_MUM_OUT_READ_BUFFER_MAXNUM_MCDI2 255 |
| |
| /* MC_CMD_MUM_OUT_WRITE msgresponse */ |
| #define MC_CMD_MUM_OUT_WRITE_LEN 0 |
| |
| /* MC_CMD_MUM_OUT_LOG msgresponse */ |
| #define MC_CMD_MUM_OUT_LOG_LEN 0 |
| |
| /* MC_CMD_MUM_OUT_LOG_OP_UART msgresponse */ |
| #define MC_CMD_MUM_OUT_LOG_OP_UART_LEN 0 |
| |
| /* MC_CMD_MUM_OUT_GPIO_IN_READ msgresponse */ |
| #define MC_CMD_MUM_OUT_GPIO_IN_READ_LEN 8 |
| /* The first 32-bit word read from the GPIO IN register. */ |
| #define MC_CMD_MUM_OUT_GPIO_IN_READ_GPIOMASK1_OFST 0 |
| #define MC_CMD_MUM_OUT_GPIO_IN_READ_GPIOMASK1_LEN 4 |
| /* The second 32-bit word read from the GPIO IN register. */ |
| #define MC_CMD_MUM_OUT_GPIO_IN_READ_GPIOMASK2_OFST 4 |
| #define MC_CMD_MUM_OUT_GPIO_IN_READ_GPIOMASK2_LEN 4 |
| |
| /* MC_CMD_MUM_OUT_GPIO_OUT_WRITE msgresponse */ |
| #define MC_CMD_MUM_OUT_GPIO_OUT_WRITE_LEN 0 |
| |
| /* MC_CMD_MUM_OUT_GPIO_OUT_READ msgresponse */ |
| #define MC_CMD_MUM_OUT_GPIO_OUT_READ_LEN 8 |
| /* The first 32-bit word read from the GPIO OUT register. */ |
| #define MC_CMD_MUM_OUT_GPIO_OUT_READ_GPIOMASK1_OFST 0 |
| #define MC_CMD_MUM_OUT_GPIO_OUT_READ_GPIOMASK1_LEN 4 |
| /* The second 32-bit word read from the GPIO OUT register. */ |
| #define MC_CMD_MUM_OUT_GPIO_OUT_READ_GPIOMASK2_OFST 4 |
| #define MC_CMD_MUM_OUT_GPIO_OUT_READ_GPIOMASK2_LEN 4 |
| |
| /* MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_WRITE msgresponse */ |
| #define MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_WRITE_LEN 0 |
| |
| /* MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_READ msgresponse */ |
| #define MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_READ_LEN 8 |
| #define MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_READ_GPIOMASK1_OFST 0 |
| #define MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_READ_GPIOMASK1_LEN 4 |
| #define MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_READ_GPIOMASK2_OFST 4 |
| #define MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_READ_GPIOMASK2_LEN 4 |
| |
| /* MC_CMD_MUM_OUT_GPIO_OP_OUT_READ msgresponse */ |
| #define MC_CMD_MUM_OUT_GPIO_OP_OUT_READ_LEN 4 |
| #define MC_CMD_MUM_OUT_GPIO_OP_OUT_READ_BIT_READ_OFST 0 |
| #define MC_CMD_MUM_OUT_GPIO_OP_OUT_READ_BIT_READ_LEN 4 |
| |
| /* MC_CMD_MUM_OUT_GPIO_OP_OUT_WRITE msgresponse */ |
| #define MC_CMD_MUM_OUT_GPIO_OP_OUT_WRITE_LEN 0 |
| |
| /* MC_CMD_MUM_OUT_GPIO_OP_OUT_CONFIG msgresponse */ |
| #define MC_CMD_MUM_OUT_GPIO_OP_OUT_CONFIG_LEN 0 |
| |
| /* MC_CMD_MUM_OUT_GPIO_OP_OUT_ENABLE msgresponse */ |
| #define MC_CMD_MUM_OUT_GPIO_OP_OUT_ENABLE_LEN 0 |
| |
| /* MC_CMD_MUM_OUT_READ_SENSORS msgresponse */ |
| #define MC_CMD_MUM_OUT_READ_SENSORS_LENMIN 4 |
| #define MC_CMD_MUM_OUT_READ_SENSORS_LENMAX 252 |
| #define MC_CMD_MUM_OUT_READ_SENSORS_LENMAX_MCDI2 1020 |
| #define MC_CMD_MUM_OUT_READ_SENSORS_LEN(num) (0+4*(num)) |
| #define MC_CMD_MUM_OUT_READ_SENSORS_DATA_NUM(len) (((len)-0)/4) |
| #define MC_CMD_MUM_OUT_READ_SENSORS_DATA_OFST 0 |
| #define MC_CMD_MUM_OUT_READ_SENSORS_DATA_LEN 4 |
| #define MC_CMD_MUM_OUT_READ_SENSORS_DATA_MINNUM 1 |
| #define MC_CMD_MUM_OUT_READ_SENSORS_DATA_MAXNUM 63 |
| #define MC_CMD_MUM_OUT_READ_SENSORS_DATA_MAXNUM_MCDI2 255 |
| #define MC_CMD_MUM_OUT_READ_SENSORS_READING_OFST 0 |
| #define MC_CMD_MUM_OUT_READ_SENSORS_READING_LBN 0 |
| #define MC_CMD_MUM_OUT_READ_SENSORS_READING_WIDTH 16 |
| #define MC_CMD_MUM_OUT_READ_SENSORS_STATE_OFST 0 |
| #define MC_CMD_MUM_OUT_READ_SENSORS_STATE_LBN 16 |
| #define MC_CMD_MUM_OUT_READ_SENSORS_STATE_WIDTH 8 |
| #define MC_CMD_MUM_OUT_READ_SENSORS_TYPE_OFST 0 |
| #define MC_CMD_MUM_OUT_READ_SENSORS_TYPE_LBN 24 |
| #define MC_CMD_MUM_OUT_READ_SENSORS_TYPE_WIDTH 8 |
| |
| /* MC_CMD_MUM_OUT_PROGRAM_CLOCKS msgresponse */ |
| #define MC_CMD_MUM_OUT_PROGRAM_CLOCKS_LEN 4 |
| #define MC_CMD_MUM_OUT_PROGRAM_CLOCKS_OK_MASK_OFST 0 |
| #define MC_CMD_MUM_OUT_PROGRAM_CLOCKS_OK_MASK_LEN 4 |
| |
| /* MC_CMD_MUM_OUT_FPGA_LOAD msgresponse */ |
| #define MC_CMD_MUM_OUT_FPGA_LOAD_LEN 0 |
| |
| /* MC_CMD_MUM_OUT_READ_ATB_SENSOR msgresponse */ |
| #define MC_CMD_MUM_OUT_READ_ATB_SENSOR_LEN 4 |
| #define MC_CMD_MUM_OUT_READ_ATB_SENSOR_RESULT_OFST 0 |
| #define MC_CMD_MUM_OUT_READ_ATB_SENSOR_RESULT_LEN 4 |
| |
| /* MC_CMD_MUM_OUT_QSFP_INIT msgresponse */ |
| #define MC_CMD_MUM_OUT_QSFP_INIT_LEN 0 |
| |
| /* MC_CMD_MUM_OUT_QSFP_RECONFIGURE msgresponse */ |
| #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_LEN 8 |
| #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_LP_CAP_OFST 0 |
| #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_LP_CAP_LEN 4 |
| #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_FLAGS_OFST 4 |
| #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_FLAGS_LEN 4 |
| #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_READY_OFST 4 |
| #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_READY_LBN 0 |
| #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_READY_WIDTH 1 |
| #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_LINK_UP_OFST 4 |
| #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_LINK_UP_LBN 1 |
| #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_LINK_UP_WIDTH 1 |
| |
| /* MC_CMD_MUM_OUT_QSFP_GET_SUPPORTED_CAP msgresponse */ |
| #define MC_CMD_MUM_OUT_QSFP_GET_SUPPORTED_CAP_LEN 4 |
| #define MC_CMD_MUM_OUT_QSFP_GET_SUPPORTED_CAP_PORT_PHY_LP_CAP_OFST 0 |
| #define MC_CMD_MUM_OUT_QSFP_GET_SUPPORTED_CAP_PORT_PHY_LP_CAP_LEN 4 |
| |
| /* MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO msgresponse */ |
| #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_LENMIN 5 |
| #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_LENMAX 252 |
| #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_LENMAX_MCDI2 1020 |
| #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_LEN(num) (4+1*(num)) |
| #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_DATA_NUM(len) (((len)-4)/1) |
| /* in bytes */ |
| #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_DATALEN_OFST 0 |
| #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_DATALEN_LEN 4 |
| #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_DATA_OFST 4 |
| #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_DATA_LEN 1 |
| #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_DATA_MINNUM 1 |
| #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_DATA_MAXNUM 248 |
| #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_DATA_MAXNUM_MCDI2 1016 |
| |
| /* MC_CMD_MUM_OUT_QSFP_FILL_STATS msgresponse */ |
| #define MC_CMD_MUM_OUT_QSFP_FILL_STATS_LEN 8 |
| #define MC_CMD_MUM_OUT_QSFP_FILL_STATS_PORT_PHY_STATS_PMA_PMD_LINK_UP_OFST 0 |
| #define MC_CMD_MUM_OUT_QSFP_FILL_STATS_PORT_PHY_STATS_PMA_PMD_LINK_UP_LEN 4 |
| #define MC_CMD_MUM_OUT_QSFP_FILL_STATS_PORT_PHY_STATS_PCS_LINK_UP_OFST 4 |
| #define MC_CMD_MUM_OUT_QSFP_FILL_STATS_PORT_PHY_STATS_PCS_LINK_UP_LEN 4 |
| |
| /* MC_CMD_MUM_OUT_QSFP_POLL_BIST msgresponse */ |
| #define MC_CMD_MUM_OUT_QSFP_POLL_BIST_LEN 4 |
| #define MC_CMD_MUM_OUT_QSFP_POLL_BIST_TEST_OFST 0 |
| #define MC_CMD_MUM_OUT_QSFP_POLL_BIST_TEST_LEN 4 |
| |
| /* MC_CMD_MUM_OUT_READ_DDR_INFO msgresponse */ |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_LENMIN 24 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_LENMAX 248 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_LENMAX_MCDI2 1016 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_LEN(num) (8+8*(num)) |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_NUM(len) (((len)-8)/8) |
| /* Discrete (soldered) DDR resistor strap info */ |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_DISCRETE_DDR_INFO_OFST 0 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_DISCRETE_DDR_INFO_LEN 4 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_VRATIO_OFST 0 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_VRATIO_LBN 0 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_VRATIO_WIDTH 16 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_RESERVED1_OFST 0 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_RESERVED1_LBN 16 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_RESERVED1_WIDTH 16 |
| /* Number of SODIMM info records */ |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_NUM_RECORDS_OFST 4 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_NUM_RECORDS_LEN 4 |
| /* Array of SODIMM info records */ |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_OFST 8 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_LEN 8 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_LO_OFST 8 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_LO_LEN 4 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_LO_LBN 64 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_LO_WIDTH 32 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_HI_OFST 12 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_HI_LEN 4 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_HI_LBN 96 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_HI_WIDTH 32 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_MINNUM 2 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_MAXNUM 30 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_MAXNUM_MCDI2 126 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_BANK_ID_OFST 8 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_BANK_ID_LBN 0 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_BANK_ID_WIDTH 8 |
| /* enum: SODIMM bank 1 (Top SODIMM for Sorrento) */ |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_BANK1 0x0 |
| /* enum: SODIMM bank 2 (Bottom SODDIMM for Sorrento) */ |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_BANK2 0x1 |
| /* enum: Total number of SODIMM banks */ |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_NUM_BANKS 0x2 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_TYPE_OFST 8 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_TYPE_LBN 8 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_TYPE_WIDTH 8 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_RANK_OFST 8 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_RANK_LBN 16 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_RANK_WIDTH 4 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_VOLTAGE_OFST 8 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_VOLTAGE_LBN 20 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_VOLTAGE_WIDTH 4 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_NOT_POWERED 0x0 /* enum */ |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_1V25 0x1 /* enum */ |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_1V35 0x2 /* enum */ |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_1V5 0x3 /* enum */ |
| /* enum: Values 5-15 are reserved for future usage */ |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_1V8 0x4 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_SIZE_OFST 8 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_SIZE_LBN 24 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_SIZE_WIDTH 8 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_SPEED_OFST 8 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_SPEED_LBN 32 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_SPEED_WIDTH 16 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_STATE_OFST 8 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_STATE_LBN 48 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_STATE_WIDTH 4 |
| /* enum: No module present */ |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_ABSENT 0x0 |
| /* enum: Module present supported and powered on */ |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_PRESENT_POWERED 0x1 |
| /* enum: Module present but bad type */ |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_PRESENT_BAD_TYPE 0x2 |
| /* enum: Module present but incompatible voltage */ |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_PRESENT_BAD_VOLTAGE 0x3 |
| /* enum: Module present but unknown SPD */ |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_PRESENT_BAD_SPD 0x4 |
| /* enum: Module present but slot cannot support it */ |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_PRESENT_BAD_SLOT 0x5 |
| /* enum: Modules may or may not be present, but cannot establish contact by I2C |
| */ |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_NOT_REACHABLE 0x6 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_RESERVED2_OFST 8 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_RESERVED2_LBN 52 |
| #define MC_CMD_MUM_OUT_READ_DDR_INFO_RESERVED2_WIDTH 12 |
| |
| /* MC_CMD_DYNAMIC_SENSORS_LIMITS structuredef: Set of sensor limits. This |
| * should match the equivalent structure in the sensor_query SPHINX service. |
| */ |
| #define MC_CMD_DYNAMIC_SENSORS_LIMITS_LEN 24 |
| /* A value below this will trigger a warning event. */ |
| #define MC_CMD_DYNAMIC_SENSORS_LIMITS_LO_WARNING_OFST 0 |
| #define MC_CMD_DYNAMIC_SENSORS_LIMITS_LO_WARNING_LEN 4 |
| #define MC_CMD_DYNAMIC_SENSORS_LIMITS_LO_WARNING_LBN 0 |
| #define MC_CMD_DYNAMIC_SENSORS_LIMITS_LO_WARNING_WIDTH 32 |
| /* A value below this will trigger a critical event. */ |
| #define MC_CMD_DYNAMIC_SENSORS_LIMITS_LO_CRITICAL_OFST 4 |
| #define MC_CMD_DYNAMIC_SENSORS_LIMITS_LO_CRITICAL_LEN 4 |
| #define MC_CMD_DYNAMIC_SENSORS_LIMITS_LO_CRITICAL_LBN 32 |
| #define MC_CMD_DYNAMIC_SENSORS_LIMITS_LO_CRITICAL_WIDTH 32 |
| /* A value below this will shut down the card. */ |
| #define MC_CMD_DYNAMIC_SENSORS_LIMITS_LO_FATAL_OFST 8 |
| #define MC_CMD_DYNAMIC_SENSORS_LIMITS_LO_FATAL_LEN 4 |
| #define MC_CMD_DYNAMIC_SENSORS_LIMITS_LO_FATAL_LBN 64 |
| #define MC_CMD_DYNAMIC_SENSORS_LIMITS_LO_FATAL_WIDTH 32 |
| /* A value above this will trigger a warning event. */ |
| #define MC_CMD_DYNAMIC_SENSORS_LIMITS_HI_WARNING_OFST 12 |
| #define MC_CMD_DYNAMIC_SENSORS_LIMITS_HI_WARNING_LEN 4 |
| #define MC_CMD_DYNAMIC_SENSORS_LIMITS_HI_WARNING_LBN 96 |
| #define MC_CMD_DYNAMIC_SENSORS_LIMITS_HI_WARNING_WIDTH 32 |
| /* A value above this will trigger a critical event. */ |
| #define MC_CMD_DYNAMIC_SENSORS_LIMITS_HI_CRITICAL_OFST 16 |
| #define MC_CMD_DYNAMIC_SENSORS_LIMITS_HI_CRITICAL_LEN 4 |
| #define MC_CMD_DYNAMIC_SENSORS_LIMITS_HI_CRITICAL_LBN 128 |
| #define MC_CMD_DYNAMIC_SENSORS_LIMITS_HI_CRITICAL_WIDTH 32 |
| /* A value above this will shut down the card. */ |
| #define MC_CMD_DYNAMIC_SENSORS_LIMITS_HI_FATAL_OFST 20 |
| #define MC_CMD_DYNAMIC_SENSORS_LIMITS_HI_FATAL_LEN 4 |
| #define MC_CMD_DYNAMIC_SENSORS_LIMITS_HI_FATAL_LBN 160 |
| #define MC_CMD_DYNAMIC_SENSORS_LIMITS_HI_FATAL_WIDTH 32 |
| |
| /* MC_CMD_DYNAMIC_SENSORS_DESCRIPTION structuredef: Description of a sensor. |
| * This should match the equivalent structure in the sensor_query SPHINX |
| * service. |
| */ |
| #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_LEN 64 |
| /* The handle used to identify the sensor in calls to |
| * MC_CMD_DYNAMIC_SENSORS_GET_VALUES |
| */ |
| #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_HANDLE_OFST 0 |
| #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_HANDLE_LEN 4 |
| #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_HANDLE_LBN 0 |
| #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_HANDLE_WIDTH 32 |
| /* A human-readable name for the sensor (zero terminated string, max 32 bytes) |
| */ |
| #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_NAME_OFST 4 |
| #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_NAME_LEN 32 |
| #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_NAME_LBN 32 |
| #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_NAME_WIDTH 256 |
| /* The type of the sensor device, and by implication the unit of that the |
| * values will be reported in |
| */ |
| #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_TYPE_OFST 36 |
| #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_TYPE_LEN 4 |
| /* enum: A voltage sensor. Unit is mV */ |
| #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_VOLTAGE 0x0 |
| /* enum: A current sensor. Unit is mA */ |
| #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_CURRENT 0x1 |
| /* enum: A power sensor. Unit is mW */ |
| #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_POWER 0x2 |
| /* enum: A temperature sensor. Unit is Celsius */ |
| #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_TEMPERATURE 0x3 |
| /* enum: A cooling fan sensor. Unit is RPM */ |
| #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_FAN 0x4 |
| #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_TYPE_LBN 288 |
| #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_TYPE_WIDTH 32 |
| /* A single MC_CMD_DYNAMIC_SENSORS_LIMITS structure */ |
| #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_LIMITS_OFST 40 |
| #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_LIMITS_LEN 24 |
| #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_LIMITS_LBN 320 |
| #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_LIMITS_WIDTH 192 |
| |
| /* MC_CMD_DYNAMIC_SENSORS_READING structuredef: State and value of a sensor. |
| * This should match the equivalent structure in the sensor_query SPHINX |
| * service. |
| */ |
| #define MC_CMD_DYNAMIC_SENSORS_READING_LEN 12 |
| /* The handle used to identify the sensor */ |
| #define MC_CMD_DYNAMIC_SENSORS_READING_HANDLE_OFST 0 |
| #define MC_CMD_DYNAMIC_SENSORS_READING_HANDLE_LEN 4 |
| #define MC_CMD_DYNAMIC_SENSORS_READING_HANDLE_LBN 0 |
| #define MC_CMD_DYNAMIC_SENSORS_READING_HANDLE_WIDTH 32 |
| /* The current value of the sensor */ |
| #define MC_CMD_DYNAMIC_SENSORS_READING_VALUE_OFST 4 |
| #define MC_CMD_DYNAMIC_SENSORS_READING_VALUE_LEN 4 |
| #define MC_CMD_DYNAMIC_SENSORS_READING_VALUE_LBN 32 |
| #define MC_CMD_DYNAMIC_SENSORS_READING_VALUE_WIDTH 32 |
| /* The sensor's condition, e.g. good, broken or removed */ |
| #define MC_CMD_DYNAMIC_SENSORS_READING_STATE_OFST 8 |
| #define MC_CMD_DYNAMIC_SENSORS_READING_STATE_LEN 4 |
| /* enum: Sensor working normally within limits */ |
| #define MC_CMD_DYNAMIC_SENSORS_READING_OK 0x0 |
| /* enum: Warning threshold breached */ |
| #define MC_CMD_DYNAMIC_SENSORS_READING_WARNING 0x1 |
| /* enum: Critical threshold breached */ |
| #define MC_CMD_DYNAMIC_SENSORS_READING_CRITICAL 0x2 |
| /* enum: Fatal threshold breached */ |
| #define MC_CMD_DYNAMIC_SENSORS_READING_FATAL 0x3 |
| /* enum: Sensor not working */ |
| #define MC_CMD_DYNAMIC_SENSORS_READING_BROKEN 0x4 |
| /* enum: Sensor working but no reading available */ |
| #define MC_CMD_DYNAMIC_SENSORS_READING_NO_READING 0x5 |
| /* enum: Sensor initialization failed */ |
| #define MC_CMD_DYNAMIC_SENSORS_READING_INIT_FAILED 0x6 |
| #define MC_CMD_DYNAMIC_SENSORS_READING_STATE_LBN 64 |
| #define MC_CMD_DYNAMIC_SENSORS_READING_STATE_WIDTH 32 |
| |
| |
| /***********************************/ |
| /* MC_CMD_DYNAMIC_SENSORS_LIST |
| * Return a complete list of handles for sensors currently managed by the MC, |
| * and a generation count for this version of the sensor table. On systems |
| * advertising the DYNAMIC_SENSORS capability bit, this replaces the |
| * MC_CMD_READ_SENSORS command. On multi-MC systems this may include sensors |
| * added by the NMC. |
| * |
| * Sensor handles are persistent for the lifetime of the sensor and are used to |
| * identify sensors in MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS and |
| * MC_CMD_DYNAMIC_SENSORS_GET_VALUES. |
| * |
| * The generation count is maintained by the MC, is persistent across reboots |
| * and will be incremented each time the sensor table is modified. When the |
| * table is modified, a CODE_DYNAMIC_SENSORS_CHANGE event will be generated |
| * containing the new generation count. The driver should compare this against |
| * the current generation count, and if it is different, call |
| * MC_CMD_DYNAMIC_SENSORS_LIST again to update it's copy of the sensor table. |
| * |
| * The sensor count is provided to allow a future path to supporting more than |
| * MC_CMD_DYNAMIC_SENSORS_GET_READINGS_IN_HANDLES_MAXNUM_MCDI2 sensors, i.e. |
| * the maximum number that will fit in a single response. As this is a fairly |
| * large number (253) it is not anticipated that this will be needed in the |
| * near future, so can currently be ignored. |
| * |
| * On Riverhead this command is implemented as a wrapper for `list` in the |
| * sensor_query SPHINX service. |
| */ |
| #define MC_CMD_DYNAMIC_SENSORS_LIST 0x66 |
| #undef MC_CMD_0x66_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x66_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_DYNAMIC_SENSORS_LIST_IN msgrequest */ |
| #define MC_CMD_DYNAMIC_SENSORS_LIST_IN_LEN 0 |
| |
| /* MC_CMD_DYNAMIC_SENSORS_LIST_OUT msgresponse */ |
| #define MC_CMD_DYNAMIC_SENSORS_LIST_OUT_LENMIN 8 |
| #define MC_CMD_DYNAMIC_SENSORS_LIST_OUT_LENMAX 252 |
| #define MC_CMD_DYNAMIC_SENSORS_LIST_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_DYNAMIC_SENSORS_LIST_OUT_LEN(num) (8+4*(num)) |
| #define MC_CMD_DYNAMIC_SENSORS_LIST_OUT_HANDLES_NUM(len) (((len)-8)/4) |
| /* Generation count, which will be updated each time a sensor is added to or |
| * removed from the MC sensor table. |
| */ |
| #define MC_CMD_DYNAMIC_SENSORS_LIST_OUT_GENERATION_OFST 0 |
| #define MC_CMD_DYNAMIC_SENSORS_LIST_OUT_GENERATION_LEN 4 |
| /* Number of sensors managed by the MC. Note that in principle, this can be |
| * larger than the size of the HANDLES array. |
| */ |
| #define MC_CMD_DYNAMIC_SENSORS_LIST_OUT_COUNT_OFST 4 |
| #define MC_CMD_DYNAMIC_SENSORS_LIST_OUT_COUNT_LEN 4 |
| /* Array of sensor handles */ |
| #define MC_CMD_DYNAMIC_SENSORS_LIST_OUT_HANDLES_OFST 8 |
| #define MC_CMD_DYNAMIC_SENSORS_LIST_OUT_HANDLES_LEN 4 |
| #define MC_CMD_DYNAMIC_SENSORS_LIST_OUT_HANDLES_MINNUM 0 |
| #define MC_CMD_DYNAMIC_SENSORS_LIST_OUT_HANDLES_MAXNUM 61 |
| #define MC_CMD_DYNAMIC_SENSORS_LIST_OUT_HANDLES_MAXNUM_MCDI2 253 |
| |
| |
| /***********************************/ |
| /* MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS |
| * Get descriptions for a set of sensors, specified as an array of sensor |
| * handles as returned by MC_CMD_DYNAMIC_SENSORS_LIST |
| * |
| * Any handles which do not correspond to a sensor currently managed by the MC |
| * will be dropped from from the response. This may happen when a sensor table |
| * update is in progress, and effectively means the set of usable sensors is |
| * the intersection between the sets of sensors known to the driver and the MC. |
| * |
| * On Riverhead this command is implemented as a wrapper for |
| * `get_descriptions` in the sensor_query SPHINX service. |
| */ |
| #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS 0x67 |
| #undef MC_CMD_0x67_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x67_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_IN msgrequest */ |
| #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_IN_LENMIN 0 |
| #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_IN_LENMAX 252 |
| #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_IN_LEN(num) (0+4*(num)) |
| #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_IN_HANDLES_NUM(len) (((len)-0)/4) |
| /* Array of sensor handles */ |
| #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_IN_HANDLES_OFST 0 |
| #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_IN_HANDLES_LEN 4 |
| #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_IN_HANDLES_MINNUM 0 |
| #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_IN_HANDLES_MAXNUM 63 |
| #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_IN_HANDLES_MAXNUM_MCDI2 255 |
| |
| /* MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_OUT msgresponse */ |
| #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_OUT_LENMIN 0 |
| #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_OUT_LENMAX 192 |
| #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_OUT_LENMAX_MCDI2 960 |
| #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_OUT_LEN(num) (0+64*(num)) |
| #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_OUT_SENSORS_NUM(len) (((len)-0)/64) |
| /* Array of MC_CMD_DYNAMIC_SENSORS_DESCRIPTION structures */ |
| #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_OUT_SENSORS_OFST 0 |
| #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_OUT_SENSORS_LEN 64 |
| #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_OUT_SENSORS_MINNUM 0 |
| #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_OUT_SENSORS_MAXNUM 3 |
| #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_OUT_SENSORS_MAXNUM_MCDI2 15 |
| |
| |
| /***********************************/ |
| /* MC_CMD_DYNAMIC_SENSORS_GET_READINGS |
| * Read the state and value for a set of sensors, specified as an array of |
| * sensor handles as returned by MC_CMD_DYNAMIC_SENSORS_LIST. |
| * |
| * In the case of a broken sensor, then the state of the response's |
| * MC_CMD_DYNAMIC_SENSORS_VALUE entry will be set to BROKEN, and any value |
| * provided should be treated as erroneous. |
| * |
| * Any handles which do not correspond to a sensor currently managed by the MC |
| * will be dropped from from the response. This may happen when a sensor table |
| * update is in progress, and effectively means the set of usable sensors is |
| * the intersection between the sets of sensors known to the driver and the MC. |
| * |
| * On Riverhead this command is implemented as a wrapper for `get_readings` |
| * in the sensor_query SPHINX service. |
| */ |
| #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS 0x68 |
| #undef MC_CMD_0x68_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x68_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_DYNAMIC_SENSORS_GET_READINGS_IN msgrequest */ |
| #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_IN_LENMIN 0 |
| #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_IN_LENMAX 252 |
| #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_IN_LEN(num) (0+4*(num)) |
| #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_IN_HANDLES_NUM(len) (((len)-0)/4) |
| /* Array of sensor handles */ |
| #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_IN_HANDLES_OFST 0 |
| #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_IN_HANDLES_LEN 4 |
| #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_IN_HANDLES_MINNUM 0 |
| #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_IN_HANDLES_MAXNUM 63 |
| #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_IN_HANDLES_MAXNUM_MCDI2 255 |
| |
| /* MC_CMD_DYNAMIC_SENSORS_GET_READINGS_OUT msgresponse */ |
| #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_OUT_LENMIN 0 |
| #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_OUT_LENMAX 252 |
| #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_OUT_LEN(num) (0+12*(num)) |
| #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_OUT_VALUES_NUM(len) (((len)-0)/12) |
| /* Array of MC_CMD_DYNAMIC_SENSORS_READING structures */ |
| #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_OUT_VALUES_OFST 0 |
| #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_OUT_VALUES_LEN 12 |
| #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_OUT_VALUES_MINNUM 0 |
| #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_OUT_VALUES_MAXNUM 21 |
| #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_OUT_VALUES_MAXNUM_MCDI2 85 |
| |
| |
| /***********************************/ |
| /* MC_CMD_EVENT_CTRL |
| * Configure which categories of unsolicited events the driver expects to |
| * receive (Riverhead). |
| */ |
| #define MC_CMD_EVENT_CTRL 0x69 |
| #undef MC_CMD_0x69_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x69_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_EVENT_CTRL_IN msgrequest */ |
| #define MC_CMD_EVENT_CTRL_IN_LENMIN 0 |
| #define MC_CMD_EVENT_CTRL_IN_LENMAX 252 |
| #define MC_CMD_EVENT_CTRL_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_EVENT_CTRL_IN_LEN(num) (0+4*(num)) |
| #define MC_CMD_EVENT_CTRL_IN_EVENT_TYPE_NUM(len) (((len)-0)/4) |
| /* Array of event categories for which the driver wishes to receive events. */ |
| #define MC_CMD_EVENT_CTRL_IN_EVENT_TYPE_OFST 0 |
| #define MC_CMD_EVENT_CTRL_IN_EVENT_TYPE_LEN 4 |
| #define MC_CMD_EVENT_CTRL_IN_EVENT_TYPE_MINNUM 0 |
| #define MC_CMD_EVENT_CTRL_IN_EVENT_TYPE_MAXNUM 63 |
| #define MC_CMD_EVENT_CTRL_IN_EVENT_TYPE_MAXNUM_MCDI2 255 |
| /* enum: Driver wishes to receive LINKCHANGE events. */ |
| #define MC_CMD_EVENT_CTRL_IN_MCDI_EVENT_CODE_LINKCHANGE 0x0 |
| /* enum: Driver wishes to receive SENSOR_CHANGE and SENSOR_STATE_CHANGE events. |
| */ |
| #define MC_CMD_EVENT_CTRL_IN_MCDI_EVENT_CODE_SENSOREVT 0x1 |
| /* enum: Driver wishes to receive receive errors. */ |
| #define MC_CMD_EVENT_CTRL_IN_MCDI_EVENT_CODE_RX_ERR 0x2 |
| /* enum: Driver wishes to receive transmit errors. */ |
| #define MC_CMD_EVENT_CTRL_IN_MCDI_EVENT_CODE_TX_ERR 0x3 |
| /* enum: Driver wishes to receive firmware alerts. */ |
| #define MC_CMD_EVENT_CTRL_IN_MCDI_EVENT_CODE_FWALERT 0x4 |
| /* enum: Driver wishes to receive reboot events. */ |
| #define MC_CMD_EVENT_CTRL_IN_MCDI_EVENT_CODE_MC_REBOOT 0x5 |
| |
| /* MC_CMD_EVENT_CTRL_OUT msgrequest */ |
| #define MC_CMD_EVENT_CTRL_OUT_LEN 0 |
| |
| /* EVB_PORT_ID structuredef */ |
| #define EVB_PORT_ID_LEN 4 |
| #define EVB_PORT_ID_PORT_ID_OFST 0 |
| #define EVB_PORT_ID_PORT_ID_LEN 4 |
| /* enum: An invalid port handle. */ |
| #define EVB_PORT_ID_NULL 0x0 |
| /* enum: The port assigned to this function.. */ |
| #define EVB_PORT_ID_ASSIGNED 0x1000000 |
| /* enum: External network port 0 */ |
| #define EVB_PORT_ID_MAC0 0x2000000 |
| /* enum: External network port 1 */ |
| #define EVB_PORT_ID_MAC1 0x2000001 |
| /* enum: External network port 2 */ |
| #define EVB_PORT_ID_MAC2 0x2000002 |
| /* enum: External network port 3 */ |
| #define EVB_PORT_ID_MAC3 0x2000003 |
| #define EVB_PORT_ID_PORT_ID_LBN 0 |
| #define EVB_PORT_ID_PORT_ID_WIDTH 32 |
| |
| /* EVB_VLAN_TAG structuredef */ |
| #define EVB_VLAN_TAG_LEN 2 |
| /* The VLAN tag value */ |
| #define EVB_VLAN_TAG_VLAN_ID_LBN 0 |
| #define EVB_VLAN_TAG_VLAN_ID_WIDTH 12 |
| #define EVB_VLAN_TAG_MODE_LBN 12 |
| #define EVB_VLAN_TAG_MODE_WIDTH 4 |
| /* enum: Insert the VLAN. */ |
| #define EVB_VLAN_TAG_INSERT 0x0 |
| /* enum: Replace the VLAN if already present. */ |
| #define EVB_VLAN_TAG_REPLACE 0x1 |
| |
| /* BUFTBL_ENTRY structuredef */ |
| #define BUFTBL_ENTRY_LEN 12 |
| /* the owner ID */ |
| #define BUFTBL_ENTRY_OID_OFST 0 |
| #define BUFTBL_ENTRY_OID_LEN 2 |
| #define BUFTBL_ENTRY_OID_LBN 0 |
| #define BUFTBL_ENTRY_OID_WIDTH 16 |
| /* the page parameter as one of ESE_DZ_SMC_PAGE_SIZE_ */ |
| #define BUFTBL_ENTRY_PGSZ_OFST 2 |
| #define BUFTBL_ENTRY_PGSZ_LEN 2 |
| #define BUFTBL_ENTRY_PGSZ_LBN 16 |
| #define BUFTBL_ENTRY_PGSZ_WIDTH 16 |
| /* the raw 64-bit address field from the SMC, not adjusted for page size */ |
| #define BUFTBL_ENTRY_RAWADDR_OFST 4 |
| #define BUFTBL_ENTRY_RAWADDR_LEN 8 |
| #define BUFTBL_ENTRY_RAWADDR_LO_OFST 4 |
| #define BUFTBL_ENTRY_RAWADDR_LO_LEN 4 |
| #define BUFTBL_ENTRY_RAWADDR_LO_LBN 32 |
| #define BUFTBL_ENTRY_RAWADDR_LO_WIDTH 32 |
| #define BUFTBL_ENTRY_RAWADDR_HI_OFST 8 |
| #define BUFTBL_ENTRY_RAWADDR_HI_LEN 4 |
| #define BUFTBL_ENTRY_RAWADDR_HI_LBN 64 |
| #define BUFTBL_ENTRY_RAWADDR_HI_WIDTH 32 |
| #define BUFTBL_ENTRY_RAWADDR_LBN 32 |
| #define BUFTBL_ENTRY_RAWADDR_WIDTH 64 |
| |
| /* NVRAM_PARTITION_TYPE structuredef */ |
| #define NVRAM_PARTITION_TYPE_LEN 2 |
| #define NVRAM_PARTITION_TYPE_ID_OFST 0 |
| #define NVRAM_PARTITION_TYPE_ID_LEN 2 |
| /* enum: Primary MC firmware partition */ |
| #define NVRAM_PARTITION_TYPE_MC_FIRMWARE 0x100 |
| /* enum: NMC firmware partition (this is intentionally an alias of MC_FIRMWARE) |
| */ |
| #define NVRAM_PARTITION_TYPE_NMC_FIRMWARE 0x100 |
| /* enum: Secondary MC firmware partition */ |
| #define NVRAM_PARTITION_TYPE_MC_FIRMWARE_BACKUP 0x200 |
| /* enum: Expansion ROM partition */ |
| #define NVRAM_PARTITION_TYPE_EXPANSION_ROM 0x300 |
| /* enum: Static configuration TLV partition */ |
| #define NVRAM_PARTITION_TYPE_STATIC_CONFIG 0x400 |
| /* enum: Factory configuration TLV partition (this is intentionally an alias of |
| * STATIC_CONFIG) |
| */ |
| #define NVRAM_PARTITION_TYPE_FACTORY_CONFIG 0x400 |
| /* enum: Dynamic configuration TLV partition */ |
| #define NVRAM_PARTITION_TYPE_DYNAMIC_CONFIG 0x500 |
| /* enum: User configuration TLV partition (this is intentionally an alias of |
| * DYNAMIC_CONFIG) |
| */ |
| #define NVRAM_PARTITION_TYPE_USER_CONFIG 0x500 |
| /* enum: Expansion ROM configuration data for port 0 */ |
| #define NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT0 0x600 |
| /* enum: Synonym for EXPROM_CONFIG_PORT0 as used in pmap files */ |
| #define NVRAM_PARTITION_TYPE_EXPROM_CONFIG 0x600 |
| /* enum: Expansion ROM configuration data for port 1 */ |
| #define NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT1 0x601 |
| /* enum: Expansion ROM configuration data for port 2 */ |
| #define NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT2 0x602 |
| /* enum: Expansion ROM configuration data for port 3 */ |
| #define NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT3 0x603 |
| /* enum: Non-volatile log output partition */ |
| #define NVRAM_PARTITION_TYPE_LOG 0x700 |
| /* enum: Non-volatile log output partition for NMC firmware (this is |
| * intentionally an alias of LOG) |
| */ |
| #define NVRAM_PARTITION_TYPE_NMC_LOG 0x700 |
| /* enum: Non-volatile log output of second core on dual-core device */ |
| #define NVRAM_PARTITION_TYPE_LOG_SLAVE 0x701 |
| /* enum: Device state dump output partition */ |
| #define NVRAM_PARTITION_TYPE_DUMP 0x800 |
| /* enum: Crash log partition for NMC firmware */ |
| #define NVRAM_PARTITION_TYPE_NMC_CRASH_LOG 0x801 |
| /* enum: Application license key storage partition */ |
| #define NVRAM_PARTITION_TYPE_LICENSE 0x900 |
| /* enum: Start of range used for PHY partitions (low 8 bits are the PHY ID) */ |
| #define NVRAM_PARTITION_TYPE_PHY_MIN 0xa00 |
| /* enum: End of range used for PHY partitions (low 8 bits are the PHY ID) */ |
| #define NVRAM_PARTITION_TYPE_PHY_MAX 0xaff |
| /* enum: Primary FPGA partition */ |
| #define NVRAM_PARTITION_TYPE_FPGA 0xb00 |
| /* enum: Secondary FPGA partition */ |
| #define NVRAM_PARTITION_TYPE_FPGA_BACKUP 0xb01 |
| /* enum: FC firmware partition */ |
| #define NVRAM_PARTITION_TYPE_FC_FIRMWARE 0xb02 |
| /* enum: FC License partition */ |
| #define NVRAM_PARTITION_TYPE_FC_LICENSE 0xb03 |
| /* enum: Non-volatile log output partition for FC */ |
| #define NVRAM_PARTITION_TYPE_FC_LOG 0xb04 |
| /* enum: FPGA Stage 1 bitstream */ |
| #define NVRAM_PARTITION_TYPE_FPGA_STAGE1 0xb05 |
| /* enum: FPGA Stage 2 bitstream */ |
| #define NVRAM_PARTITION_TYPE_FPGA_STAGE2 0xb06 |
| /* enum: FPGA User XCLBIN / Programmable Region 0 bitstream */ |
| #define NVRAM_PARTITION_TYPE_FPGA_REGION0 0xb07 |
| /* enum: FPGA User XCLBIN (this is intentionally an alias of FPGA_REGION0) */ |
| #define NVRAM_PARTITION_TYPE_FPGA_XCLBIN_USER 0xb07 |
| /* enum: FPGA jump instruction (a.k.a. boot) partition to select Stage1 |
| * bitstream |
| */ |
| #define NVRAM_PARTITION_TYPE_FPGA_JUMP 0xb08 |
| /* enum: FPGA Validate XCLBIN */ |
| #define NVRAM_PARTITION_TYPE_FPGA_XCLBIN_VALIDATE 0xb09 |
| /* enum: FPGA XOCL Configuration information */ |
| #define NVRAM_PARTITION_TYPE_FPGA_XOCL_CONFIG 0xb0a |
| /* enum: MUM firmware partition */ |
| #define NVRAM_PARTITION_TYPE_MUM_FIRMWARE 0xc00 |
| /* enum: SUC firmware partition (this is intentionally an alias of |
| * MUM_FIRMWARE) |
| */ |
| #define NVRAM_PARTITION_TYPE_SUC_FIRMWARE 0xc00 |
| /* enum: MUM Non-volatile log output partition. */ |
| #define NVRAM_PARTITION_TYPE_MUM_LOG 0xc01 |
| /* enum: SUC Non-volatile log output partition (this is intentionally an alias |
| * of MUM_LOG). |
| */ |
| #define NVRAM_PARTITION_TYPE_SUC_LOG 0xc01 |
| /* enum: MUM Application table partition. */ |
| #define NVRAM_PARTITION_TYPE_MUM_APPTABLE 0xc02 |
| /* enum: MUM boot rom partition. */ |
| #define NVRAM_PARTITION_TYPE_MUM_BOOT_ROM 0xc03 |
| /* enum: MUM production signatures & calibration rom partition. */ |
| #define NVRAM_PARTITION_TYPE_MUM_PROD_ROM 0xc04 |
| /* enum: MUM user signatures & calibration rom partition. */ |
| #define NVRAM_PARTITION_TYPE_MUM_USER_ROM 0xc05 |
| /* enum: MUM fuses and lockbits partition. */ |
| #define NVRAM_PARTITION_TYPE_MUM_FUSELOCK 0xc06 |
| /* enum: UEFI expansion ROM if separate from PXE */ |
| #define NVRAM_PARTITION_TYPE_EXPANSION_UEFI 0xd00 |
| /* enum: Used by the expansion ROM for logging */ |
| #define NVRAM_PARTITION_TYPE_PXE_LOG 0x1000 |
| /* enum: Non-volatile log output partition for Expansion ROM (this is |
| * intentionally an alias of PXE_LOG). |
| */ |
| #define NVRAM_PARTITION_TYPE_EXPROM_LOG 0x1000 |
| /* enum: Used for XIP code of shmbooted images */ |
| #define NVRAM_PARTITION_TYPE_XIP_SCRATCH 0x1100 |
| /* enum: Spare partition 2 */ |
| #define NVRAM_PARTITION_TYPE_SPARE_2 0x1200 |
| /* enum: Manufacturing partition. Used during manufacture to pass information |
| * between XJTAG and Manftest. |
| */ |
| #define NVRAM_PARTITION_TYPE_MANUFACTURING 0x1300 |
| /* enum: Deployment configuration TLV partition (this is intentionally an alias |
| * of MANUFACTURING) |
| */ |
| #define NVRAM_PARTITION_TYPE_DEPLOYMENT_CONFIG 0x1300 |
| /* enum: Spare partition 4 */ |
| #define NVRAM_PARTITION_TYPE_SPARE_4 0x1400 |
| /* enum: Spare partition 5 */ |
| #define NVRAM_PARTITION_TYPE_SPARE_5 0x1500 |
| /* enum: Partition for reporting MC status. See mc_flash_layout.h |
| * medford_mc_status_hdr_t for layout on Medford. |
| */ |
| #define NVRAM_PARTITION_TYPE_STATUS 0x1600 |
| /* enum: Spare partition 13 */ |
| #define NVRAM_PARTITION_TYPE_SPARE_13 0x1700 |
| /* enum: Spare partition 14 */ |
| #define NVRAM_PARTITION_TYPE_SPARE_14 0x1800 |
| /* enum: Spare partition 15 */ |
| #define NVRAM_PARTITION_TYPE_SPARE_15 0x1900 |
| /* enum: Spare partition 16 */ |
| #define NVRAM_PARTITION_TYPE_SPARE_16 0x1a00 |
| /* enum: Factory defaults for dynamic configuration */ |
| #define NVRAM_PARTITION_TYPE_DYNCONFIG_DEFAULTS 0x1b00 |
| /* enum: Factory defaults for expansion ROM configuration */ |
| #define NVRAM_PARTITION_TYPE_ROMCONFIG_DEFAULTS 0x1c00 |
| /* enum: Field Replaceable Unit inventory information for use on IPMI |
| * platforms. See SF-119124-PS. The STATIC_CONFIG partition may contain a |
| * subset of the information stored in this partition. |
| */ |
| #define NVRAM_PARTITION_TYPE_FRU_INFORMATION 0x1d00 |
| /* enum: Bundle image partition */ |
| #define NVRAM_PARTITION_TYPE_BUNDLE 0x1e00 |
| /* enum: Bundle metadata partition that holds additional information related to |
| * a bundle update in TLV format |
| */ |
| #define NVRAM_PARTITION_TYPE_BUNDLE_METADATA 0x1e01 |
| /* enum: Bundle update non-volatile log output partition */ |
| #define NVRAM_PARTITION_TYPE_BUNDLE_LOG 0x1e02 |
| /* enum: Partition for Solarflare gPXE bootrom installed via Bundle update. */ |
| #define NVRAM_PARTITION_TYPE_EXPANSION_ROM_INTERNAL 0x1e03 |
| /* enum: Partition to store ASN.1 format Bundle Signature for checking. */ |
| #define NVRAM_PARTITION_TYPE_BUNDLE_SIGNATURE 0x1e04 |
| /* enum: Test partition on SmartNIC system microcontroller (SUC) */ |
| #define NVRAM_PARTITION_TYPE_SUC_TEST 0x1f00 |
| /* enum: System microcontroller access to primary FPGA flash. */ |
| #define NVRAM_PARTITION_TYPE_SUC_FPGA_PRIMARY 0x1f01 |
| /* enum: System microcontroller access to secondary FPGA flash (if present) */ |
| #define NVRAM_PARTITION_TYPE_SUC_FPGA_SECONDARY 0x1f02 |
| /* enum: System microcontroller access to primary System-on-Chip flash */ |
| #define NVRAM_PARTITION_TYPE_SUC_SOC_PRIMARY 0x1f03 |
| /* enum: System microcontroller access to secondary System-on-Chip flash (if |
| * present) |
| */ |
| #define NVRAM_PARTITION_TYPE_SUC_SOC_SECONDARY 0x1f04 |
| /* enum: System microcontroller critical failure logs. Contains structured |
| * details of sensors leading up to a critical failure (where the board is shut |
| * down). |
| */ |
| #define NVRAM_PARTITION_TYPE_SUC_FAILURE_LOG 0x1f05 |
| /* enum: System-on-Chip configuration information (see XN-200467-PS). */ |
| #define NVRAM_PARTITION_TYPE_SUC_SOC_CONFIG 0x1f07 |
| /* enum: System-on-Chip update information. */ |
| #define NVRAM_PARTITION_TYPE_SOC_UPDATE 0x2003 |
| /* enum: Start of reserved value range (firmware may use for any purpose) */ |
| #define NVRAM_PARTITION_TYPE_RESERVED_VALUES_MIN 0xff00 |
| /* enum: End of reserved value range (firmware may use for any purpose) */ |
| #define NVRAM_PARTITION_TYPE_RESERVED_VALUES_MAX 0xfffd |
| /* enum: Recovery partition map (provided if real map is missing or corrupt) */ |
| #define NVRAM_PARTITION_TYPE_RECOVERY_MAP 0xfffe |
| /* enum: Recovery Flash Partition Table, see SF-122606-TC. (this is |
| * intentionally an alias of RECOVERY_MAP) |
| */ |
| #define NVRAM_PARTITION_TYPE_RECOVERY_FPT 0xfffe |
| /* enum: Partition map (real map as stored in flash) */ |
| #define NVRAM_PARTITION_TYPE_PARTITION_MAP 0xffff |
| /* enum: Flash Partition Table, see SF-122606-TC. (this is intentionally an |
| * alias of PARTITION_MAP) |
| */ |
| #define NVRAM_PARTITION_TYPE_FPT 0xffff |
| #define NVRAM_PARTITION_TYPE_ID_LBN 0 |
| #define NVRAM_PARTITION_TYPE_ID_WIDTH 16 |
| |
| /* LICENSED_APP_ID structuredef */ |
| #define LICENSED_APP_ID_LEN 4 |
| #define LICENSED_APP_ID_ID_OFST 0 |
| #define LICENSED_APP_ID_ID_LEN 4 |
| /* enum: OpenOnload */ |
| #define LICENSED_APP_ID_ONLOAD 0x1 |
| /* enum: PTP timestamping */ |
| #define LICENSED_APP_ID_PTP 0x2 |
| /* enum: SolarCapture Pro */ |
| #define LICENSED_APP_ID_SOLARCAPTURE_PRO 0x4 |
| /* enum: SolarSecure filter engine */ |
| #define LICENSED_APP_ID_SOLARSECURE 0x8 |
| /* enum: Performance monitor */ |
| #define LICENSED_APP_ID_PERF_MONITOR 0x10 |
| /* enum: SolarCapture Live */ |
| #define LICENSED_APP_ID_SOLARCAPTURE_LIVE 0x20 |
| /* enum: Capture SolarSystem */ |
| #define LICENSED_APP_ID_CAPTURE_SOLARSYSTEM 0x40 |
| /* enum: Network Access Control */ |
| #define LICENSED_APP_ID_NETWORK_ACCESS_CONTROL 0x80 |
| /* enum: TCP Direct */ |
| #define LICENSED_APP_ID_TCP_DIRECT 0x100 |
| /* enum: Low Latency */ |
| #define LICENSED_APP_ID_LOW_LATENCY 0x200 |
| /* enum: SolarCapture Tap */ |
| #define LICENSED_APP_ID_SOLARCAPTURE_TAP 0x400 |
| /* enum: Capture SolarSystem 40G */ |
| #define LICENSED_APP_ID_CAPTURE_SOLARSYSTEM_40G 0x800 |
| /* enum: Capture SolarSystem 1G */ |
| #define LICENSED_APP_ID_CAPTURE_SOLARSYSTEM_1G 0x1000 |
| /* enum: ScaleOut Onload */ |
| #define LICENSED_APP_ID_SCALEOUT_ONLOAD 0x2000 |
| /* enum: SCS Network Analytics Dashboard */ |
| #define LICENSED_APP_ID_DSHBRD 0x4000 |
| /* enum: SolarCapture Trading Analytics */ |
| #define LICENSED_APP_ID_SCATRD 0x8000 |
| #define LICENSED_APP_ID_ID_LBN 0 |
| #define LICENSED_APP_ID_ID_WIDTH 32 |
| |
| /* LICENSED_FEATURES structuredef */ |
| #define LICENSED_FEATURES_LEN 8 |
| /* Bitmask of licensed firmware features */ |
| #define LICENSED_FEATURES_MASK_OFST 0 |
| #define LICENSED_FEATURES_MASK_LEN 8 |
| #define LICENSED_FEATURES_MASK_LO_OFST 0 |
| #define LICENSED_FEATURES_MASK_LO_LEN 4 |
| #define LICENSED_FEATURES_MASK_LO_LBN 0 |
| #define LICENSED_FEATURES_MASK_LO_WIDTH 32 |
| #define LICENSED_FEATURES_MASK_HI_OFST 4 |
| #define LICENSED_FEATURES_MASK_HI_LEN 4 |
| #define LICENSED_FEATURES_MASK_HI_LBN 32 |
| #define LICENSED_FEATURES_MASK_HI_WIDTH 32 |
| #define LICENSED_FEATURES_RX_CUT_THROUGH_OFST 0 |
| #define LICENSED_FEATURES_RX_CUT_THROUGH_LBN 0 |
| #define LICENSED_FEATURES_RX_CUT_THROUGH_WIDTH 1 |
| #define LICENSED_FEATURES_PIO_OFST 0 |
| #define LICENSED_FEATURES_PIO_LBN 1 |
| #define LICENSED_FEATURES_PIO_WIDTH 1 |
| #define LICENSED_FEATURES_EVQ_TIMER_OFST 0 |
| #define LICENSED_FEATURES_EVQ_TIMER_LBN 2 |
| #define LICENSED_FEATURES_EVQ_TIMER_WIDTH 1 |
| #define LICENSED_FEATURES_CLOCK_OFST 0 |
| #define LICENSED_FEATURES_CLOCK_LBN 3 |
| #define LICENSED_FEATURES_CLOCK_WIDTH 1 |
| #define LICENSED_FEATURES_RX_TIMESTAMPS_OFST 0 |
| #define LICENSED_FEATURES_RX_TIMESTAMPS_LBN 4 |
| #define LICENSED_FEATURES_RX_TIMESTAMPS_WIDTH 1 |
| #define LICENSED_FEATURES_TX_TIMESTAMPS_OFST 0 |
| #define LICENSED_FEATURES_TX_TIMESTAMPS_LBN 5 |
| #define LICENSED_FEATURES_TX_TIMESTAMPS_WIDTH 1 |
| #define LICENSED_FEATURES_RX_SNIFF_OFST 0 |
| #define LICENSED_FEATURES_RX_SNIFF_LBN 6 |
| #define LICENSED_FEATURES_RX_SNIFF_WIDTH 1 |
| #define LICENSED_FEATURES_TX_SNIFF_OFST 0 |
| #define LICENSED_FEATURES_TX_SNIFF_LBN 7 |
| #define LICENSED_FEATURES_TX_SNIFF_WIDTH 1 |
| #define LICENSED_FEATURES_PROXY_FILTER_OPS_OFST 0 |
| #define LICENSED_FEATURES_PROXY_FILTER_OPS_LBN 8 |
| #define LICENSED_FEATURES_PROXY_FILTER_OPS_WIDTH 1 |
| #define LICENSED_FEATURES_EVENT_CUT_THROUGH_OFST 0 |
| #define LICENSED_FEATURES_EVENT_CUT_THROUGH_LBN 9 |
| #define LICENSED_FEATURES_EVENT_CUT_THROUGH_WIDTH 1 |
| #define LICENSED_FEATURES_MASK_LBN 0 |
| #define LICENSED_FEATURES_MASK_WIDTH 64 |
| |
| /* LICENSED_V3_APPS structuredef */ |
| #define LICENSED_V3_APPS_LEN 8 |
| /* Bitmask of licensed applications */ |
| #define LICENSED_V3_APPS_MASK_OFST 0 |
| #define LICENSED_V3_APPS_MASK_LEN 8 |
| #define LICENSED_V3_APPS_MASK_LO_OFST 0 |
| #define LICENSED_V3_APPS_MASK_LO_LEN 4 |
| #define LICENSED_V3_APPS_MASK_LO_LBN 0 |
| #define LICENSED_V3_APPS_MASK_LO_WIDTH 32 |
| #define LICENSED_V3_APPS_MASK_HI_OFST 4 |
| #define LICENSED_V3_APPS_MASK_HI_LEN 4 |
| #define LICENSED_V3_APPS_MASK_HI_LBN 32 |
| #define LICENSED_V3_APPS_MASK_HI_WIDTH 32 |
| #define LICENSED_V3_APPS_ONLOAD_OFST 0 |
| #define LICENSED_V3_APPS_ONLOAD_LBN 0 |
| #define LICENSED_V3_APPS_ONLOAD_WIDTH 1 |
| #define LICENSED_V3_APPS_PTP_OFST 0 |
| #define LICENSED_V3_APPS_PTP_LBN 1 |
| #define LICENSED_V3_APPS_PTP_WIDTH 1 |
| #define LICENSED_V3_APPS_SOLARCAPTURE_PRO_OFST 0 |
| #define LICENSED_V3_APPS_SOLARCAPTURE_PRO_LBN 2 |
| #define LICENSED_V3_APPS_SOLARCAPTURE_PRO_WIDTH 1 |
| #define LICENSED_V3_APPS_SOLARSECURE_OFST 0 |
| #define LICENSED_V3_APPS_SOLARSECURE_LBN 3 |
| #define LICENSED_V3_APPS_SOLARSECURE_WIDTH 1 |
| #define LICENSED_V3_APPS_PERF_MONITOR_OFST 0 |
| #define LICENSED_V3_APPS_PERF_MONITOR_LBN 4 |
| #define LICENSED_V3_APPS_PERF_MONITOR_WIDTH 1 |
| #define LICENSED_V3_APPS_SOLARCAPTURE_LIVE_OFST 0 |
| #define LICENSED_V3_APPS_SOLARCAPTURE_LIVE_LBN 5 |
| #define LICENSED_V3_APPS_SOLARCAPTURE_LIVE_WIDTH 1 |
| #define LICENSED_V3_APPS_CAPTURE_SOLARSYSTEM_OFST 0 |
| #define LICENSED_V3_APPS_CAPTURE_SOLARSYSTEM_LBN 6 |
| #define LICENSED_V3_APPS_CAPTURE_SOLARSYSTEM_WIDTH 1 |
| #define LICENSED_V3_APPS_NETWORK_ACCESS_CONTROL_OFST 0 |
| #define LICENSED_V3_APPS_NETWORK_ACCESS_CONTROL_LBN 7 |
| #define LICENSED_V3_APPS_NETWORK_ACCESS_CONTROL_WIDTH 1 |
| #define LICENSED_V3_APPS_TCP_DIRECT_OFST 0 |
| #define LICENSED_V3_APPS_TCP_DIRECT_LBN 8 |
| #define LICENSED_V3_APPS_TCP_DIRECT_WIDTH 1 |
| #define LICENSED_V3_APPS_LOW_LATENCY_OFST 0 |
| #define LICENSED_V3_APPS_LOW_LATENCY_LBN 9 |
| #define LICENSED_V3_APPS_LOW_LATENCY_WIDTH 1 |
| #define LICENSED_V3_APPS_SOLARCAPTURE_TAP_OFST 0 |
| #define LICENSED_V3_APPS_SOLARCAPTURE_TAP_LBN 10 |
| #define LICENSED_V3_APPS_SOLARCAPTURE_TAP_WIDTH 1 |
| #define LICENSED_V3_APPS_CAPTURE_SOLARSYSTEM_40G_OFST 0 |
| #define LICENSED_V3_APPS_CAPTURE_SOLARSYSTEM_40G_LBN 11 |
| #define LICENSED_V3_APPS_CAPTURE_SOLARSYSTEM_40G_WIDTH 1 |
| #define LICENSED_V3_APPS_CAPTURE_SOLARSYSTEM_1G_OFST 0 |
| #define LICENSED_V3_APPS_CAPTURE_SOLARSYSTEM_1G_LBN 12 |
| #define LICENSED_V3_APPS_CAPTURE_SOLARSYSTEM_1G_WIDTH 1 |
| #define LICENSED_V3_APPS_SCALEOUT_ONLOAD_OFST 0 |
| #define LICENSED_V3_APPS_SCALEOUT_ONLOAD_LBN 13 |
| #define LICENSED_V3_APPS_SCALEOUT_ONLOAD_WIDTH 1 |
| #define LICENSED_V3_APPS_DSHBRD_OFST 0 |
| #define LICENSED_V3_APPS_DSHBRD_LBN 14 |
| #define LICENSED_V3_APPS_DSHBRD_WIDTH 1 |
| #define LICENSED_V3_APPS_SCATRD_OFST 0 |
| #define LICENSED_V3_APPS_SCATRD_LBN 15 |
| #define LICENSED_V3_APPS_SCATRD_WIDTH 1 |
| #define LICENSED_V3_APPS_MASK_LBN 0 |
| #define LICENSED_V3_APPS_MASK_WIDTH 64 |
| |
| /* LICENSED_V3_FEATURES structuredef */ |
| #define LICENSED_V3_FEATURES_LEN 8 |
| /* Bitmask of licensed firmware features */ |
| #define LICENSED_V3_FEATURES_MASK_OFST 0 |
| #define LICENSED_V3_FEATURES_MASK_LEN 8 |
| #define LICENSED_V3_FEATURES_MASK_LO_OFST 0 |
| #define LICENSED_V3_FEATURES_MASK_LO_LEN 4 |
| #define LICENSED_V3_FEATURES_MASK_LO_LBN 0 |
| #define LICENSED_V3_FEATURES_MASK_LO_WIDTH 32 |
| #define LICENSED_V3_FEATURES_MASK_HI_OFST 4 |
| #define LICENSED_V3_FEATURES_MASK_HI_LEN 4 |
| #define LICENSED_V3_FEATURES_MASK_HI_LBN 32 |
| #define LICENSED_V3_FEATURES_MASK_HI_WIDTH 32 |
| #define LICENSED_V3_FEATURES_RX_CUT_THROUGH_OFST 0 |
| #define LICENSED_V3_FEATURES_RX_CUT_THROUGH_LBN 0 |
| #define LICENSED_V3_FEATURES_RX_CUT_THROUGH_WIDTH 1 |
| #define LICENSED_V3_FEATURES_PIO_OFST 0 |
| #define LICENSED_V3_FEATURES_PIO_LBN 1 |
| #define LICENSED_V3_FEATURES_PIO_WIDTH 1 |
| #define LICENSED_V3_FEATURES_EVQ_TIMER_OFST 0 |
| #define LICENSED_V3_FEATURES_EVQ_TIMER_LBN 2 |
| #define LICENSED_V3_FEATURES_EVQ_TIMER_WIDTH 1 |
| #define LICENSED_V3_FEATURES_CLOCK_OFST 0 |
| #define LICENSED_V3_FEATURES_CLOCK_LBN 3 |
| #define LICENSED_V3_FEATURES_CLOCK_WIDTH 1 |
| #define LICENSED_V3_FEATURES_RX_TIMESTAMPS_OFST 0 |
| #define LICENSED_V3_FEATURES_RX_TIMESTAMPS_LBN 4 |
| #define LICENSED_V3_FEATURES_RX_TIMESTAMPS_WIDTH 1 |
| #define LICENSED_V3_FEATURES_TX_TIMESTAMPS_OFST 0 |
| #define LICENSED_V3_FEATURES_TX_TIMESTAMPS_LBN 5 |
| #define LICENSED_V3_FEATURES_TX_TIMESTAMPS_WIDTH 1 |
| #define LICENSED_V3_FEATURES_RX_SNIFF_OFST 0 |
| #define LICENSED_V3_FEATURES_RX_SNIFF_LBN 6 |
| #define LICENSED_V3_FEATURES_RX_SNIFF_WIDTH 1 |
| #define LICENSED_V3_FEATURES_TX_SNIFF_OFST 0 |
| #define LICENSED_V3_FEATURES_TX_SNIFF_LBN 7 |
| #define LICENSED_V3_FEATURES_TX_SNIFF_WIDTH 1 |
| #define LICENSED_V3_FEATURES_PROXY_FILTER_OPS_OFST 0 |
| #define LICENSED_V3_FEATURES_PROXY_FILTER_OPS_LBN 8 |
| #define LICENSED_V3_FEATURES_PROXY_FILTER_OPS_WIDTH 1 |
| #define LICENSED_V3_FEATURES_EVENT_CUT_THROUGH_OFST 0 |
| #define LICENSED_V3_FEATURES_EVENT_CUT_THROUGH_LBN 9 |
| #define LICENSED_V3_FEATURES_EVENT_CUT_THROUGH_WIDTH 1 |
| #define LICENSED_V3_FEATURES_MASK_LBN 0 |
| #define LICENSED_V3_FEATURES_MASK_WIDTH 64 |
| |
| /* TX_TIMESTAMP_EVENT structuredef */ |
| #define TX_TIMESTAMP_EVENT_LEN 6 |
| /* lower 16 bits of timestamp data */ |
| #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_LO_OFST 0 |
| #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_LO_LEN 2 |
| #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_LO_LBN 0 |
| #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_LO_WIDTH 16 |
| /* Type of TX event, ordinary TX completion, low or high part of TX timestamp |
| */ |
| #define TX_TIMESTAMP_EVENT_TX_EV_TYPE_OFST 3 |
| #define TX_TIMESTAMP_EVENT_TX_EV_TYPE_LEN 1 |
| /* enum: This is a TX completion event, not a timestamp */ |
| #define TX_TIMESTAMP_EVENT_TX_EV_COMPLETION 0x0 |
| /* enum: This is a TX completion event for a CTPIO transmit. The event format |
| * is the same as for TX_EV_COMPLETION. |
| */ |
| #define TX_TIMESTAMP_EVENT_TX_EV_CTPIO_COMPLETION 0x11 |
| /* enum: This is the low part of a TX timestamp for a CTPIO transmission. The |
| * event format is the same as for TX_EV_TSTAMP_LO |
| */ |
| #define TX_TIMESTAMP_EVENT_TX_EV_CTPIO_TS_LO 0x12 |
| /* enum: This is the high part of a TX timestamp for a CTPIO transmission. The |
| * event format is the same as for TX_EV_TSTAMP_HI |
| */ |
| #define TX_TIMESTAMP_EVENT_TX_EV_CTPIO_TS_HI 0x13 |
| /* enum: This is the low part of a TX timestamp event */ |
| #define TX_TIMESTAMP_EVENT_TX_EV_TSTAMP_LO 0x51 |
| /* enum: This is the high part of a TX timestamp event */ |
| #define TX_TIMESTAMP_EVENT_TX_EV_TSTAMP_HI 0x52 |
| #define TX_TIMESTAMP_EVENT_TX_EV_TYPE_LBN 24 |
| #define TX_TIMESTAMP_EVENT_TX_EV_TYPE_WIDTH 8 |
| /* upper 16 bits of timestamp data */ |
| #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_HI_OFST 4 |
| #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_HI_LEN 2 |
| #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_HI_LBN 32 |
| #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_HI_WIDTH 16 |
| |
| /* RSS_MODE structuredef */ |
| #define RSS_MODE_LEN 1 |
| /* The RSS mode for a particular packet type is a value from 0 - 15 which can |
| * be considered as 4 bits selecting which fields are included in the hash. (A |
| * value 0 effectively disables RSS spreading for the packet type.) The YAML |
| * generation tools require this structure to be a whole number of bytes wide, |
| * but only 4 bits are relevant. |
| */ |
| #define RSS_MODE_HASH_SELECTOR_OFST 0 |
| #define RSS_MODE_HASH_SELECTOR_LEN 1 |
| #define RSS_MODE_HASH_SRC_ADDR_OFST 0 |
| #define RSS_MODE_HASH_SRC_ADDR_LBN 0 |
| #define RSS_MODE_HASH_SRC_ADDR_WIDTH 1 |
| #define RSS_MODE_HASH_DST_ADDR_OFST 0 |
| #define RSS_MODE_HASH_DST_ADDR_LBN 1 |
| #define RSS_MODE_HASH_DST_ADDR_WIDTH 1 |
| #define RSS_MODE_HASH_SRC_PORT_OFST 0 |
| #define RSS_MODE_HASH_SRC_PORT_LBN 2 |
| #define RSS_MODE_HASH_SRC_PORT_WIDTH 1 |
| #define RSS_MODE_HASH_DST_PORT_OFST 0 |
| #define RSS_MODE_HASH_DST_PORT_LBN 3 |
| #define RSS_MODE_HASH_DST_PORT_WIDTH 1 |
| #define RSS_MODE_HASH_SELECTOR_LBN 0 |
| #define RSS_MODE_HASH_SELECTOR_WIDTH 8 |
| |
| /* CTPIO_STATS_MAP structuredef */ |
| #define CTPIO_STATS_MAP_LEN 4 |
| /* The (function relative) VI number */ |
| #define CTPIO_STATS_MAP_VI_OFST 0 |
| #define CTPIO_STATS_MAP_VI_LEN 2 |
| #define CTPIO_STATS_MAP_VI_LBN 0 |
| #define CTPIO_STATS_MAP_VI_WIDTH 16 |
| /* The target bucket for the VI */ |
| #define CTPIO_STATS_MAP_BUCKET_OFST 2 |
| #define CTPIO_STATS_MAP_BUCKET_LEN 2 |
| #define CTPIO_STATS_MAP_BUCKET_LBN 16 |
| #define CTPIO_STATS_MAP_BUCKET_WIDTH 16 |
| |
| |
| /***********************************/ |
| /* MC_CMD_READ_REGS |
| * Get a dump of the MCPU registers |
| */ |
| #define MC_CMD_READ_REGS 0x50 |
| #undef MC_CMD_0x50_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x50_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_READ_REGS_IN msgrequest */ |
| #define MC_CMD_READ_REGS_IN_LEN 0 |
| |
| /* MC_CMD_READ_REGS_OUT msgresponse */ |
| #define MC_CMD_READ_REGS_OUT_LEN 308 |
| /* Whether the corresponding register entry contains a valid value */ |
| #define MC_CMD_READ_REGS_OUT_MASK_OFST 0 |
| #define MC_CMD_READ_REGS_OUT_MASK_LEN 16 |
| /* Same order as MIPS GDB (r0-r31, sr, lo, hi, bad, cause, 32 x float, fsr, |
| * fir, fp) |
| */ |
| #define MC_CMD_READ_REGS_OUT_REGS_OFST 16 |
| #define MC_CMD_READ_REGS_OUT_REGS_LEN 4 |
| #define MC_CMD_READ_REGS_OUT_REGS_NUM 73 |
| |
| |
| /***********************************/ |
| /* MC_CMD_INIT_EVQ |
| * Set up an event queue according to the supplied parameters. The IN arguments |
| * end with an address for each 4k of host memory required to back the EVQ. |
| */ |
| #define MC_CMD_INIT_EVQ 0x80 |
| #undef MC_CMD_0x80_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x80_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_INIT_EVQ_IN msgrequest */ |
| #define MC_CMD_INIT_EVQ_IN_LENMIN 44 |
| #define MC_CMD_INIT_EVQ_IN_LENMAX 548 |
| #define MC_CMD_INIT_EVQ_IN_LENMAX_MCDI2 548 |
| #define MC_CMD_INIT_EVQ_IN_LEN(num) (36+8*(num)) |
| #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_NUM(len) (((len)-36)/8) |
| /* Size, in entries */ |
| #define MC_CMD_INIT_EVQ_IN_SIZE_OFST 0 |
| #define MC_CMD_INIT_EVQ_IN_SIZE_LEN 4 |
| /* Desired instance. Must be set to a specific instance, which is a function |
| * local queue index. The calling client must be the currently-assigned user of |
| * this VI (see MC_CMD_SET_VI_USER). |
| */ |
| #define MC_CMD_INIT_EVQ_IN_INSTANCE_OFST 4 |
| #define MC_CMD_INIT_EVQ_IN_INSTANCE_LEN 4 |
| /* The initial timer value. The load value is ignored if the timer mode is DIS. |
| */ |
| #define MC_CMD_INIT_EVQ_IN_TMR_LOAD_OFST 8 |
| #define MC_CMD_INIT_EVQ_IN_TMR_LOAD_LEN 4 |
| /* The reload value is ignored in one-shot modes */ |
| #define MC_CMD_INIT_EVQ_IN_TMR_RELOAD_OFST 12 |
| #define MC_CMD_INIT_EVQ_IN_TMR_RELOAD_LEN 4 |
| /* tbd */ |
| #define MC_CMD_INIT_EVQ_IN_FLAGS_OFST 16 |
| #define MC_CMD_INIT_EVQ_IN_FLAGS_LEN 4 |
| #define MC_CMD_INIT_EVQ_IN_FLAG_INTERRUPTING_OFST 16 |
| #define MC_CMD_INIT_EVQ_IN_FLAG_INTERRUPTING_LBN 0 |
| #define MC_CMD_INIT_EVQ_IN_FLAG_INTERRUPTING_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_IN_FLAG_RPTR_DOS_OFST 16 |
| #define MC_CMD_INIT_EVQ_IN_FLAG_RPTR_DOS_LBN 1 |
| #define MC_CMD_INIT_EVQ_IN_FLAG_RPTR_DOS_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_IN_FLAG_INT_ARMD_OFST 16 |
| #define MC_CMD_INIT_EVQ_IN_FLAG_INT_ARMD_LBN 2 |
| #define MC_CMD_INIT_EVQ_IN_FLAG_INT_ARMD_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_IN_FLAG_CUT_THRU_OFST 16 |
| #define MC_CMD_INIT_EVQ_IN_FLAG_CUT_THRU_LBN 3 |
| #define MC_CMD_INIT_EVQ_IN_FLAG_CUT_THRU_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_IN_FLAG_RX_MERGE_OFST 16 |
| #define MC_CMD_INIT_EVQ_IN_FLAG_RX_MERGE_LBN 4 |
| #define MC_CMD_INIT_EVQ_IN_FLAG_RX_MERGE_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_IN_FLAG_TX_MERGE_OFST 16 |
| #define MC_CMD_INIT_EVQ_IN_FLAG_TX_MERGE_LBN 5 |
| #define MC_CMD_INIT_EVQ_IN_FLAG_TX_MERGE_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_IN_FLAG_USE_TIMER_OFST 16 |
| #define MC_CMD_INIT_EVQ_IN_FLAG_USE_TIMER_LBN 6 |
| #define MC_CMD_INIT_EVQ_IN_FLAG_USE_TIMER_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_IN_TMR_MODE_OFST 20 |
| #define MC_CMD_INIT_EVQ_IN_TMR_MODE_LEN 4 |
| /* enum: Disabled */ |
| #define MC_CMD_INIT_EVQ_IN_TMR_MODE_DIS 0x0 |
| /* enum: Immediate */ |
| #define MC_CMD_INIT_EVQ_IN_TMR_IMMED_START 0x1 |
| /* enum: Triggered */ |
| #define MC_CMD_INIT_EVQ_IN_TMR_TRIG_START 0x2 |
| /* enum: Hold-off */ |
| #define MC_CMD_INIT_EVQ_IN_TMR_INT_HLDOFF 0x3 |
| /* Target EVQ for wakeups if in wakeup mode. */ |
| #define MC_CMD_INIT_EVQ_IN_TARGET_EVQ_OFST 24 |
| #define MC_CMD_INIT_EVQ_IN_TARGET_EVQ_LEN 4 |
| /* Target interrupt if in interrupting mode (note union with target EVQ). Use |
| * MC_CMD_RESOURCE_INSTANCE_ANY unless a specific one required for test |
| * purposes. |
| */ |
| #define MC_CMD_INIT_EVQ_IN_IRQ_NUM_OFST 24 |
| #define MC_CMD_INIT_EVQ_IN_IRQ_NUM_LEN 4 |
| /* Event Counter Mode. */ |
| #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_OFST 28 |
| #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_LEN 4 |
| /* enum: Disabled */ |
| #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_DIS 0x0 |
| /* enum: Disabled */ |
| #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_RX 0x1 |
| /* enum: Disabled */ |
| #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_TX 0x2 |
| /* enum: Disabled */ |
| #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_RXTX 0x3 |
| /* Event queue packet count threshold. */ |
| #define MC_CMD_INIT_EVQ_IN_COUNT_THRSHLD_OFST 32 |
| #define MC_CMD_INIT_EVQ_IN_COUNT_THRSHLD_LEN 4 |
| /* 64-bit address of 4k of 4k-aligned host memory buffer */ |
| #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_OFST 36 |
| #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_LEN 8 |
| #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_LO_OFST 36 |
| #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_LO_LEN 4 |
| #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_LO_LBN 288 |
| #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_LO_WIDTH 32 |
| #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_HI_OFST 40 |
| #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_HI_LEN 4 |
| #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_HI_LBN 320 |
| #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_HI_WIDTH 32 |
| #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_MINNUM 1 |
| #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_MAXNUM 64 |
| #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_MAXNUM_MCDI2 64 |
| |
| /* MC_CMD_INIT_EVQ_OUT msgresponse */ |
| #define MC_CMD_INIT_EVQ_OUT_LEN 4 |
| /* Only valid if INTRFLAG was true */ |
| #define MC_CMD_INIT_EVQ_OUT_IRQ_OFST 0 |
| #define MC_CMD_INIT_EVQ_OUT_IRQ_LEN 4 |
| |
| /* MC_CMD_INIT_EVQ_V2_IN msgrequest */ |
| #define MC_CMD_INIT_EVQ_V2_IN_LENMIN 44 |
| #define MC_CMD_INIT_EVQ_V2_IN_LENMAX 548 |
| #define MC_CMD_INIT_EVQ_V2_IN_LENMAX_MCDI2 548 |
| #define MC_CMD_INIT_EVQ_V2_IN_LEN(num) (36+8*(num)) |
| #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_NUM(len) (((len)-36)/8) |
| /* Size, in entries */ |
| #define MC_CMD_INIT_EVQ_V2_IN_SIZE_OFST 0 |
| #define MC_CMD_INIT_EVQ_V2_IN_SIZE_LEN 4 |
| /* Desired instance. Must be set to a specific instance, which is a function |
| * local queue index. The calling client must be the currently-assigned user of |
| * this VI (see MC_CMD_SET_VI_USER). |
| */ |
| #define MC_CMD_INIT_EVQ_V2_IN_INSTANCE_OFST 4 |
| #define MC_CMD_INIT_EVQ_V2_IN_INSTANCE_LEN 4 |
| /* The initial timer value. The load value is ignored if the timer mode is DIS. |
| */ |
| #define MC_CMD_INIT_EVQ_V2_IN_TMR_LOAD_OFST 8 |
| #define MC_CMD_INIT_EVQ_V2_IN_TMR_LOAD_LEN 4 |
| /* The reload value is ignored in one-shot modes */ |
| #define MC_CMD_INIT_EVQ_V2_IN_TMR_RELOAD_OFST 12 |
| #define MC_CMD_INIT_EVQ_V2_IN_TMR_RELOAD_LEN 4 |
| /* tbd */ |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAGS_OFST 16 |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAGS_LEN 4 |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_INTERRUPTING_OFST 16 |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_INTERRUPTING_LBN 0 |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_INTERRUPTING_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_RPTR_DOS_OFST 16 |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_RPTR_DOS_LBN 1 |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_RPTR_DOS_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_INT_ARMD_OFST 16 |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_INT_ARMD_LBN 2 |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_INT_ARMD_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_CUT_THRU_OFST 16 |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_CUT_THRU_LBN 3 |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_CUT_THRU_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_RX_MERGE_OFST 16 |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_RX_MERGE_LBN 4 |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_RX_MERGE_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_TX_MERGE_OFST 16 |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_TX_MERGE_LBN 5 |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_TX_MERGE_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_USE_TIMER_OFST 16 |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_USE_TIMER_LBN 6 |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_USE_TIMER_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_TYPE_OFST 16 |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_TYPE_LBN 7 |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_TYPE_WIDTH 4 |
| /* enum: All initialisation flags specified by host. */ |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_TYPE_MANUAL 0x0 |
| /* enum: MEDFORD only. Certain initialisation flags specified by host may be |
| * over-ridden by firmware based on licenses and firmware variant in order to |
| * provide the lowest latency achievable. See |
| * MC_CMD_INIT_EVQ_V2/MC_CMD_INIT_EVQ_V2_OUT/FLAGS for list of affected flags. |
| */ |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_TYPE_LOW_LATENCY 0x1 |
| /* enum: MEDFORD only. Certain initialisation flags specified by host may be |
| * over-ridden by firmware based on licenses and firmware variant in order to |
| * provide the best throughput achievable. See |
| * MC_CMD_INIT_EVQ_V2/MC_CMD_INIT_EVQ_V2_OUT/FLAGS for list of affected flags. |
| */ |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_TYPE_THROUGHPUT 0x2 |
| /* enum: MEDFORD only. Certain initialisation flags may be over-ridden by |
| * firmware based on licenses and firmware variant. See |
| * MC_CMD_INIT_EVQ_V2/MC_CMD_INIT_EVQ_V2_OUT/FLAGS for list of affected flags. |
| */ |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_TYPE_AUTO 0x3 |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_EXT_WIDTH_OFST 16 |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_EXT_WIDTH_LBN 11 |
| #define MC_CMD_INIT_EVQ_V2_IN_FLAG_EXT_WIDTH_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_V2_IN_TMR_MODE_OFST 20 |
| #define MC_CMD_INIT_EVQ_V2_IN_TMR_MODE_LEN 4 |
| /* enum: Disabled */ |
| #define MC_CMD_INIT_EVQ_V2_IN_TMR_MODE_DIS 0x0 |
| /* enum: Immediate */ |
| #define MC_CMD_INIT_EVQ_V2_IN_TMR_IMMED_START 0x1 |
| /* enum: Triggered */ |
| #define MC_CMD_INIT_EVQ_V2_IN_TMR_TRIG_START 0x2 |
| /* enum: Hold-off */ |
| #define MC_CMD_INIT_EVQ_V2_IN_TMR_INT_HLDOFF 0x3 |
| /* Target EVQ for wakeups if in wakeup mode. */ |
| #define MC_CMD_INIT_EVQ_V2_IN_TARGET_EVQ_OFST 24 |
| #define MC_CMD_INIT_EVQ_V2_IN_TARGET_EVQ_LEN 4 |
| /* Target interrupt if in interrupting mode (note union with target EVQ). Use |
| * MC_CMD_RESOURCE_INSTANCE_ANY unless a specific one required for test |
| * purposes. |
| */ |
| #define MC_CMD_INIT_EVQ_V2_IN_IRQ_NUM_OFST 24 |
| #define MC_CMD_INIT_EVQ_V2_IN_IRQ_NUM_LEN 4 |
| /* Event Counter Mode. */ |
| #define MC_CMD_INIT_EVQ_V2_IN_COUNT_MODE_OFST 28 |
| #define MC_CMD_INIT_EVQ_V2_IN_COUNT_MODE_LEN 4 |
| /* enum: Disabled */ |
| #define MC_CMD_INIT_EVQ_V2_IN_COUNT_MODE_DIS 0x0 |
| /* enum: Disabled */ |
| #define MC_CMD_INIT_EVQ_V2_IN_COUNT_MODE_RX 0x1 |
| /* enum: Disabled */ |
| #define MC_CMD_INIT_EVQ_V2_IN_COUNT_MODE_TX 0x2 |
| /* enum: Disabled */ |
| #define MC_CMD_INIT_EVQ_V2_IN_COUNT_MODE_RXTX 0x3 |
| /* Event queue packet count threshold. */ |
| #define MC_CMD_INIT_EVQ_V2_IN_COUNT_THRSHLD_OFST 32 |
| #define MC_CMD_INIT_EVQ_V2_IN_COUNT_THRSHLD_LEN 4 |
| /* 64-bit address of 4k of 4k-aligned host memory buffer */ |
| #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_OFST 36 |
| #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_LEN 8 |
| #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_LO_OFST 36 |
| #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_LO_LEN 4 |
| #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_LO_LBN 288 |
| #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_LO_WIDTH 32 |
| #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_HI_OFST 40 |
| #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_HI_LEN 4 |
| #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_HI_LBN 320 |
| #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_HI_WIDTH 32 |
| #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_MINNUM 1 |
| #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_MAXNUM 64 |
| #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_MAXNUM_MCDI2 64 |
| |
| /* MC_CMD_INIT_EVQ_V2_OUT msgresponse */ |
| #define MC_CMD_INIT_EVQ_V2_OUT_LEN 8 |
| /* Only valid if INTRFLAG was true */ |
| #define MC_CMD_INIT_EVQ_V2_OUT_IRQ_OFST 0 |
| #define MC_CMD_INIT_EVQ_V2_OUT_IRQ_LEN 4 |
| /* Actual configuration applied on the card */ |
| #define MC_CMD_INIT_EVQ_V2_OUT_FLAGS_OFST 4 |
| #define MC_CMD_INIT_EVQ_V2_OUT_FLAGS_LEN 4 |
| #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_CUT_THRU_OFST 4 |
| #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_CUT_THRU_LBN 0 |
| #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_CUT_THRU_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_RX_MERGE_OFST 4 |
| #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_RX_MERGE_LBN 1 |
| #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_RX_MERGE_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_TX_MERGE_OFST 4 |
| #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_TX_MERGE_LBN 2 |
| #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_TX_MERGE_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_RXQ_FORCE_EV_MERGING_OFST 4 |
| #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_RXQ_FORCE_EV_MERGING_LBN 3 |
| #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_RXQ_FORCE_EV_MERGING_WIDTH 1 |
| |
| /* MC_CMD_INIT_EVQ_V3_IN msgrequest: Extended request to specify per-queue |
| * event merge timeouts. |
| */ |
| #define MC_CMD_INIT_EVQ_V3_IN_LEN 556 |
| /* Size, in entries */ |
| #define MC_CMD_INIT_EVQ_V3_IN_SIZE_OFST 0 |
| #define MC_CMD_INIT_EVQ_V3_IN_SIZE_LEN 4 |
| /* Desired instance. Must be set to a specific instance, which is a function |
| * local queue index. The calling client must be the currently-assigned user of |
| * this VI (see MC_CMD_SET_VI_USER). |
| */ |
| #define MC_CMD_INIT_EVQ_V3_IN_INSTANCE_OFST 4 |
| #define MC_CMD_INIT_EVQ_V3_IN_INSTANCE_LEN 4 |
| /* The initial timer value. The load value is ignored if the timer mode is DIS. |
| */ |
| #define MC_CMD_INIT_EVQ_V3_IN_TMR_LOAD_OFST 8 |
| #define MC_CMD_INIT_EVQ_V3_IN_TMR_LOAD_LEN 4 |
| /* The reload value is ignored in one-shot modes */ |
| #define MC_CMD_INIT_EVQ_V3_IN_TMR_RELOAD_OFST 12 |
| #define MC_CMD_INIT_EVQ_V3_IN_TMR_RELOAD_LEN 4 |
| /* tbd */ |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAGS_OFST 16 |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAGS_LEN 4 |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_INTERRUPTING_OFST 16 |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_INTERRUPTING_LBN 0 |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_INTERRUPTING_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_RPTR_DOS_OFST 16 |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_RPTR_DOS_LBN 1 |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_RPTR_DOS_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_INT_ARMD_OFST 16 |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_INT_ARMD_LBN 2 |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_INT_ARMD_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_CUT_THRU_OFST 16 |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_CUT_THRU_LBN 3 |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_CUT_THRU_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_RX_MERGE_OFST 16 |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_RX_MERGE_LBN 4 |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_RX_MERGE_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_TX_MERGE_OFST 16 |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_TX_MERGE_LBN 5 |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_TX_MERGE_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_USE_TIMER_OFST 16 |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_USE_TIMER_LBN 6 |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_USE_TIMER_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_TYPE_OFST 16 |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_TYPE_LBN 7 |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_TYPE_WIDTH 4 |
| /* enum: All initialisation flags specified by host. */ |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_TYPE_MANUAL 0x0 |
| /* enum: MEDFORD only. Certain initialisation flags specified by host may be |
| * over-ridden by firmware based on licenses and firmware variant in order to |
| * provide the lowest latency achievable. See |
| * MC_CMD_INIT_EVQ_V2/MC_CMD_INIT_EVQ_V2_OUT/FLAGS for list of affected flags. |
| */ |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_TYPE_LOW_LATENCY 0x1 |
| /* enum: MEDFORD only. Certain initialisation flags specified by host may be |
| * over-ridden by firmware based on licenses and firmware variant in order to |
| * provide the best throughput achievable. See |
| * MC_CMD_INIT_EVQ_V2/MC_CMD_INIT_EVQ_V2_OUT/FLAGS for list of affected flags. |
| */ |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_TYPE_THROUGHPUT 0x2 |
| /* enum: MEDFORD only. Certain initialisation flags may be over-ridden by |
| * firmware based on licenses and firmware variant. See |
| * MC_CMD_INIT_EVQ_V2/MC_CMD_INIT_EVQ_V2_OUT/FLAGS for list of affected flags. |
| */ |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_TYPE_AUTO 0x3 |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_EXT_WIDTH_OFST 16 |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_EXT_WIDTH_LBN 11 |
| #define MC_CMD_INIT_EVQ_V3_IN_FLAG_EXT_WIDTH_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_V3_IN_TMR_MODE_OFST 20 |
| #define MC_CMD_INIT_EVQ_V3_IN_TMR_MODE_LEN 4 |
| /* enum: Disabled */ |
| #define MC_CMD_INIT_EVQ_V3_IN_TMR_MODE_DIS 0x0 |
| /* enum: Immediate */ |
| #define MC_CMD_INIT_EVQ_V3_IN_TMR_IMMED_START 0x1 |
| /* enum: Triggered */ |
| #define MC_CMD_INIT_EVQ_V3_IN_TMR_TRIG_START 0x2 |
| /* enum: Hold-off */ |
| #define MC_CMD_INIT_EVQ_V3_IN_TMR_INT_HLDOFF 0x3 |
| /* Target EVQ for wakeups if in wakeup mode. */ |
| #define MC_CMD_INIT_EVQ_V3_IN_TARGET_EVQ_OFST 24 |
| #define MC_CMD_INIT_EVQ_V3_IN_TARGET_EVQ_LEN 4 |
| /* Target interrupt if in interrupting mode (note union with target EVQ). Use |
| * MC_CMD_RESOURCE_INSTANCE_ANY unless a specific one required for test |
| * purposes. |
| */ |
| #define MC_CMD_INIT_EVQ_V3_IN_IRQ_NUM_OFST 24 |
| #define MC_CMD_INIT_EVQ_V3_IN_IRQ_NUM_LEN 4 |
| /* Event Counter Mode. */ |
| #define MC_CMD_INIT_EVQ_V3_IN_COUNT_MODE_OFST 28 |
| #define MC_CMD_INIT_EVQ_V3_IN_COUNT_MODE_LEN 4 |
| /* enum: Disabled */ |
| #define MC_CMD_INIT_EVQ_V3_IN_COUNT_MODE_DIS 0x0 |
| /* enum: Disabled */ |
| #define MC_CMD_INIT_EVQ_V3_IN_COUNT_MODE_RX 0x1 |
| /* enum: Disabled */ |
| #define MC_CMD_INIT_EVQ_V3_IN_COUNT_MODE_TX 0x2 |
| /* enum: Disabled */ |
| #define MC_CMD_INIT_EVQ_V3_IN_COUNT_MODE_RXTX 0x3 |
| /* Event queue packet count threshold. */ |
| #define MC_CMD_INIT_EVQ_V3_IN_COUNT_THRSHLD_OFST 32 |
| #define MC_CMD_INIT_EVQ_V3_IN_COUNT_THRSHLD_LEN 4 |
| /* 64-bit address of 4k of 4k-aligned host memory buffer */ |
| #define MC_CMD_INIT_EVQ_V3_IN_DMA_ADDR_OFST 36 |
| #define MC_CMD_INIT_EVQ_V3_IN_DMA_ADDR_LEN 8 |
| #define MC_CMD_INIT_EVQ_V3_IN_DMA_ADDR_LO_OFST 36 |
| #define MC_CMD_INIT_EVQ_V3_IN_DMA_ADDR_LO_LEN 4 |
| #define MC_CMD_INIT_EVQ_V3_IN_DMA_ADDR_LO_LBN 288 |
| #define MC_CMD_INIT_EVQ_V3_IN_DMA_ADDR_LO_WIDTH 32 |
| #define MC_CMD_INIT_EVQ_V3_IN_DMA_ADDR_HI_OFST 40 |
| #define MC_CMD_INIT_EVQ_V3_IN_DMA_ADDR_HI_LEN 4 |
| #define MC_CMD_INIT_EVQ_V3_IN_DMA_ADDR_HI_LBN 320 |
| #define MC_CMD_INIT_EVQ_V3_IN_DMA_ADDR_HI_WIDTH 32 |
| #define MC_CMD_INIT_EVQ_V3_IN_DMA_ADDR_MINNUM 1 |
| #define MC_CMD_INIT_EVQ_V3_IN_DMA_ADDR_MAXNUM 64 |
| #define MC_CMD_INIT_EVQ_V3_IN_DMA_ADDR_MAXNUM_MCDI2 64 |
| /* Receive event merge timeout to configure, in nanoseconds. The valid range |
| * and granularity are device specific. Specify 0 to use the firmware's default |
| * value. This field is ignored and per-queue merging is disabled if |
| * MC_CMD_INIT_EVQ/MC_CMD_INIT_EVQ_IN/FLAG_RX_MERGE is not set. |
| */ |
| #define MC_CMD_INIT_EVQ_V3_IN_RX_MERGE_TIMEOUT_NS_OFST 548 |
| #define MC_CMD_INIT_EVQ_V3_IN_RX_MERGE_TIMEOUT_NS_LEN 4 |
| /* Transmit event merge timeout to configure, in nanoseconds. The valid range |
| * and granularity are device specific. Specify 0 to use the firmware's default |
| * value. This field is ignored and per-queue merging is disabled if |
| * MC_CMD_INIT_EVQ/MC_CMD_INIT_EVQ_IN/FLAG_TX_MERGE is not set. |
| */ |
| #define MC_CMD_INIT_EVQ_V3_IN_TX_MERGE_TIMEOUT_NS_OFST 552 |
| #define MC_CMD_INIT_EVQ_V3_IN_TX_MERGE_TIMEOUT_NS_LEN 4 |
| |
| /* MC_CMD_INIT_EVQ_V3_OUT msgresponse */ |
| #define MC_CMD_INIT_EVQ_V3_OUT_LEN 8 |
| /* Only valid if INTRFLAG was true */ |
| #define MC_CMD_INIT_EVQ_V3_OUT_IRQ_OFST 0 |
| #define MC_CMD_INIT_EVQ_V3_OUT_IRQ_LEN 4 |
| /* Actual configuration applied on the card */ |
| #define MC_CMD_INIT_EVQ_V3_OUT_FLAGS_OFST 4 |
| #define MC_CMD_INIT_EVQ_V3_OUT_FLAGS_LEN 4 |
| #define MC_CMD_INIT_EVQ_V3_OUT_FLAG_CUT_THRU_OFST 4 |
| #define MC_CMD_INIT_EVQ_V3_OUT_FLAG_CUT_THRU_LBN 0 |
| #define MC_CMD_INIT_EVQ_V3_OUT_FLAG_CUT_THRU_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_V3_OUT_FLAG_RX_MERGE_OFST 4 |
| #define MC_CMD_INIT_EVQ_V3_OUT_FLAG_RX_MERGE_LBN 1 |
| #define MC_CMD_INIT_EVQ_V3_OUT_FLAG_RX_MERGE_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_V3_OUT_FLAG_TX_MERGE_OFST 4 |
| #define MC_CMD_INIT_EVQ_V3_OUT_FLAG_TX_MERGE_LBN 2 |
| #define MC_CMD_INIT_EVQ_V3_OUT_FLAG_TX_MERGE_WIDTH 1 |
| #define MC_CMD_INIT_EVQ_V3_OUT_FLAG_RXQ_FORCE_EV_MERGING_OFST 4 |
| #define MC_CMD_INIT_EVQ_V3_OUT_FLAG_RXQ_FORCE_EV_MERGING_LBN 3 |
| #define MC_CMD_INIT_EVQ_V3_OUT_FLAG_RXQ_FORCE_EV_MERGING_WIDTH 1 |
| |
| /* QUEUE_CRC_MODE structuredef */ |
| #define QUEUE_CRC_MODE_LEN 1 |
| #define QUEUE_CRC_MODE_MODE_LBN 0 |
| #define QUEUE_CRC_MODE_MODE_WIDTH 4 |
| /* enum: No CRC. */ |
| #define QUEUE_CRC_MODE_NONE 0x0 |
| /* enum: CRC Fiber channel over ethernet. */ |
| #define QUEUE_CRC_MODE_FCOE 0x1 |
| /* enum: CRC (digest) iSCSI header only. */ |
| #define QUEUE_CRC_MODE_ISCSI_HDR 0x2 |
| /* enum: CRC (digest) iSCSI header and payload. */ |
| #define QUEUE_CRC_MODE_ISCSI 0x3 |
| /* enum: CRC Fiber channel over IP over ethernet. */ |
| #define QUEUE_CRC_MODE_FCOIPOE 0x4 |
| /* enum: CRC MPA. */ |
| #define QUEUE_CRC_MODE_MPA 0x5 |
| #define QUEUE_CRC_MODE_SPARE_LBN 4 |
| #define QUEUE_CRC_MODE_SPARE_WIDTH 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_INIT_RXQ |
| * set up a receive queue according to the supplied parameters. The IN |
| * arguments end with an address for each 4k of host memory required to back |
| * the RXQ. |
| */ |
| #define MC_CMD_INIT_RXQ 0x81 |
| #undef MC_CMD_0x81_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x81_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_INIT_RXQ_IN msgrequest: Legacy RXQ_INIT request. Use extended version |
| * in new code. |
| */ |
| #define MC_CMD_INIT_RXQ_IN_LENMIN 36 |
| #define MC_CMD_INIT_RXQ_IN_LENMAX 252 |
| #define MC_CMD_INIT_RXQ_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_INIT_RXQ_IN_LEN(num) (28+8*(num)) |
| #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_NUM(len) (((len)-28)/8) |
| /* Size, in entries */ |
| #define MC_CMD_INIT_RXQ_IN_SIZE_OFST 0 |
| #define MC_CMD_INIT_RXQ_IN_SIZE_LEN 4 |
| /* The EVQ to send events to. This is an index originally specified to INIT_EVQ |
| */ |
| #define MC_CMD_INIT_RXQ_IN_TARGET_EVQ_OFST 4 |
| #define MC_CMD_INIT_RXQ_IN_TARGET_EVQ_LEN 4 |
| /* The value to put in the event data. Check hardware spec. for valid range. */ |
| #define MC_CMD_INIT_RXQ_IN_LABEL_OFST 8 |
| #define MC_CMD_INIT_RXQ_IN_LABEL_LEN 4 |
| /* Desired instance. Must be set to a specific instance, which is a function |
| * local queue index. The calling client must be the currently-assigned user of |
| * this VI (see MC_CMD_SET_VI_USER). |
| */ |
| #define MC_CMD_INIT_RXQ_IN_INSTANCE_OFST 12 |
| #define MC_CMD_INIT_RXQ_IN_INSTANCE_LEN 4 |
| /* There will be more flags here. */ |
| #define MC_CMD_INIT_RXQ_IN_FLAGS_OFST 16 |
| #define MC_CMD_INIT_RXQ_IN_FLAGS_LEN 4 |
| #define MC_CMD_INIT_RXQ_IN_FLAG_BUFF_MODE_OFST 16 |
| #define MC_CMD_INIT_RXQ_IN_FLAG_BUFF_MODE_LBN 0 |
| #define MC_CMD_INIT_RXQ_IN_FLAG_BUFF_MODE_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_IN_FLAG_HDR_SPLIT_OFST 16 |
| #define MC_CMD_INIT_RXQ_IN_FLAG_HDR_SPLIT_LBN 1 |
| #define MC_CMD_INIT_RXQ_IN_FLAG_HDR_SPLIT_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_IN_FLAG_TIMESTAMP_OFST 16 |
| #define MC_CMD_INIT_RXQ_IN_FLAG_TIMESTAMP_LBN 2 |
| #define MC_CMD_INIT_RXQ_IN_FLAG_TIMESTAMP_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_IN_CRC_MODE_OFST 16 |
| #define MC_CMD_INIT_RXQ_IN_CRC_MODE_LBN 3 |
| #define MC_CMD_INIT_RXQ_IN_CRC_MODE_WIDTH 4 |
| #define MC_CMD_INIT_RXQ_IN_FLAG_CHAIN_OFST 16 |
| #define MC_CMD_INIT_RXQ_IN_FLAG_CHAIN_LBN 7 |
| #define MC_CMD_INIT_RXQ_IN_FLAG_CHAIN_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_IN_FLAG_PREFIX_OFST 16 |
| #define MC_CMD_INIT_RXQ_IN_FLAG_PREFIX_LBN 8 |
| #define MC_CMD_INIT_RXQ_IN_FLAG_PREFIX_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_IN_FLAG_DISABLE_SCATTER_OFST 16 |
| #define MC_CMD_INIT_RXQ_IN_FLAG_DISABLE_SCATTER_LBN 9 |
| #define MC_CMD_INIT_RXQ_IN_FLAG_DISABLE_SCATTER_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_IN_UNUSED_OFST 16 |
| #define MC_CMD_INIT_RXQ_IN_UNUSED_LBN 10 |
| #define MC_CMD_INIT_RXQ_IN_UNUSED_WIDTH 1 |
| /* Owner ID to use if in buffer mode (zero if physical) */ |
| #define MC_CMD_INIT_RXQ_IN_OWNER_ID_OFST 20 |
| #define MC_CMD_INIT_RXQ_IN_OWNER_ID_LEN 4 |
| /* The port ID associated with the v-adaptor which should contain this DMAQ. */ |
| #define MC_CMD_INIT_RXQ_IN_PORT_ID_OFST 24 |
| #define MC_CMD_INIT_RXQ_IN_PORT_ID_LEN 4 |
| /* 64-bit address of 4k of 4k-aligned host memory buffer */ |
| #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_OFST 28 |
| #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_LEN 8 |
| #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_LO_OFST 28 |
| #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_LO_LEN 4 |
| #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_LO_LBN 224 |
| #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_LO_WIDTH 32 |
| #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_HI_OFST 32 |
| #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_HI_LEN 4 |
| #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_HI_LBN 256 |
| #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_HI_WIDTH 32 |
| #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_MINNUM 1 |
| #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_MAXNUM 28 |
| #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_MAXNUM_MCDI2 124 |
| |
| /* MC_CMD_INIT_RXQ_EXT_IN msgrequest: Extended RXQ_INIT with additional mode |
| * flags |
| */ |
| #define MC_CMD_INIT_RXQ_EXT_IN_LEN 544 |
| /* Size, in entries */ |
| #define MC_CMD_INIT_RXQ_EXT_IN_SIZE_OFST 0 |
| #define MC_CMD_INIT_RXQ_EXT_IN_SIZE_LEN 4 |
| /* The EVQ to send events to. This is an index originally specified to |
| * INIT_EVQ. If DMA_MODE == PACKED_STREAM this must be equal to INSTANCE. |
| */ |
| #define MC_CMD_INIT_RXQ_EXT_IN_TARGET_EVQ_OFST 4 |
| #define MC_CMD_INIT_RXQ_EXT_IN_TARGET_EVQ_LEN 4 |
| /* The value to put in the event data. Check hardware spec. for valid range. |
| * This field is ignored if DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER or DMA_MODE |
| * == PACKED_STREAM. |
| */ |
| #define MC_CMD_INIT_RXQ_EXT_IN_LABEL_OFST 8 |
| #define MC_CMD_INIT_RXQ_EXT_IN_LABEL_LEN 4 |
| /* Desired instance. Must be set to a specific instance, which is a function |
| * local queue index. The calling client must be the currently-assigned user of |
| * this VI (see MC_CMD_SET_VI_USER). |
| */ |
| #define MC_CMD_INIT_RXQ_EXT_IN_INSTANCE_OFST 12 |
| #define MC_CMD_INIT_RXQ_EXT_IN_INSTANCE_LEN 4 |
| /* There will be more flags here. */ |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAGS_OFST 16 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAGS_LEN 4 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_BUFF_MODE_OFST 16 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_BUFF_MODE_LBN 0 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_BUFF_MODE_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_HDR_SPLIT_OFST 16 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_HDR_SPLIT_LBN 1 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_HDR_SPLIT_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_TIMESTAMP_OFST 16 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_TIMESTAMP_LBN 2 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_TIMESTAMP_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_EXT_IN_CRC_MODE_OFST 16 |
| #define MC_CMD_INIT_RXQ_EXT_IN_CRC_MODE_LBN 3 |
| #define MC_CMD_INIT_RXQ_EXT_IN_CRC_MODE_WIDTH 4 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_CHAIN_OFST 16 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_CHAIN_LBN 7 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_CHAIN_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_PREFIX_OFST 16 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_PREFIX_LBN 8 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_PREFIX_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_DISABLE_SCATTER_OFST 16 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_DISABLE_SCATTER_LBN 9 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_DISABLE_SCATTER_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_EXT_IN_DMA_MODE_OFST 16 |
| #define MC_CMD_INIT_RXQ_EXT_IN_DMA_MODE_LBN 10 |
| #define MC_CMD_INIT_RXQ_EXT_IN_DMA_MODE_WIDTH 4 |
| /* enum: One packet per descriptor (for normal networking) */ |
| #define MC_CMD_INIT_RXQ_EXT_IN_SINGLE_PACKET 0x0 |
| /* enum: Pack multiple packets into large descriptors (for SolarCapture) */ |
| #define MC_CMD_INIT_RXQ_EXT_IN_PACKED_STREAM 0x1 |
| /* enum: Pack multiple packets into large descriptors using the format designed |
| * to maximise packet rate. This mode uses 1 "bucket" per descriptor with |
| * multiple fixed-size packet buffers within each bucket. For a full |
| * description see SF-119419-TC. This mode is only supported by "dpdk" datapath |
| * firmware. |
| */ |
| #define MC_CMD_INIT_RXQ_EXT_IN_EQUAL_STRIDE_SUPER_BUFFER 0x2 |
| /* enum: Deprecated name for EQUAL_STRIDE_SUPER_BUFFER. */ |
| #define MC_CMD_INIT_RXQ_EXT_IN_EQUAL_STRIDE_PACKED_STREAM 0x2 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_SNAPSHOT_MODE_OFST 16 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_SNAPSHOT_MODE_LBN 14 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_SNAPSHOT_MODE_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_EXT_IN_PACKED_STREAM_BUFF_SIZE_OFST 16 |
| #define MC_CMD_INIT_RXQ_EXT_IN_PACKED_STREAM_BUFF_SIZE_LBN 15 |
| #define MC_CMD_INIT_RXQ_EXT_IN_PACKED_STREAM_BUFF_SIZE_WIDTH 3 |
| #define MC_CMD_INIT_RXQ_EXT_IN_PS_BUFF_1M 0x0 /* enum */ |
| #define MC_CMD_INIT_RXQ_EXT_IN_PS_BUFF_512K 0x1 /* enum */ |
| #define MC_CMD_INIT_RXQ_EXT_IN_PS_BUFF_256K 0x2 /* enum */ |
| #define MC_CMD_INIT_RXQ_EXT_IN_PS_BUFF_128K 0x3 /* enum */ |
| #define MC_CMD_INIT_RXQ_EXT_IN_PS_BUFF_64K 0x4 /* enum */ |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_WANT_OUTER_CLASSES_OFST 16 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_WANT_OUTER_CLASSES_LBN 18 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_WANT_OUTER_CLASSES_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_FORCE_EV_MERGING_OFST 16 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_FORCE_EV_MERGING_LBN 19 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_FORCE_EV_MERGING_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_NO_CONT_EV_OFST 16 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_NO_CONT_EV_LBN 20 |
| #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_NO_CONT_EV_WIDTH 1 |
| /* Owner ID to use if in buffer mode (zero if physical) */ |
| #define MC_CMD_INIT_RXQ_EXT_IN_OWNER_ID_OFST 20 |
| #define MC_CMD_INIT_RXQ_EXT_IN_OWNER_ID_LEN 4 |
| /* The port ID associated with the v-adaptor which should contain this DMAQ. */ |
| #define MC_CMD_INIT_RXQ_EXT_IN_PORT_ID_OFST 24 |
| #define MC_CMD_INIT_RXQ_EXT_IN_PORT_ID_LEN 4 |
| /* 64-bit address of 4k of 4k-aligned host memory buffer */ |
| #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_OFST 28 |
| #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_LEN 8 |
| #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_LO_OFST 28 |
| #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_LO_LEN 4 |
| #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_LO_LBN 224 |
| #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_LO_WIDTH 32 |
| #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_HI_OFST 32 |
| #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_HI_LEN 4 |
| #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_HI_LBN 256 |
| #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_HI_WIDTH 32 |
| #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_MINNUM 0 |
| #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_MAXNUM 64 |
| #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_MAXNUM_MCDI2 64 |
| /* Maximum length of packet to receive, if SNAPSHOT_MODE flag is set */ |
| #define MC_CMD_INIT_RXQ_EXT_IN_SNAPSHOT_LENGTH_OFST 540 |
| #define MC_CMD_INIT_RXQ_EXT_IN_SNAPSHOT_LENGTH_LEN 4 |
| |
| /* MC_CMD_INIT_RXQ_V3_IN msgrequest */ |
| #define MC_CMD_INIT_RXQ_V3_IN_LEN 560 |
| /* Size, in entries */ |
| #define MC_CMD_INIT_RXQ_V3_IN_SIZE_OFST 0 |
| #define MC_CMD_INIT_RXQ_V3_IN_SIZE_LEN 4 |
| /* The EVQ to send events to. This is an index originally specified to |
| * INIT_EVQ. If DMA_MODE == PACKED_STREAM this must be equal to INSTANCE. |
| */ |
| #define MC_CMD_INIT_RXQ_V3_IN_TARGET_EVQ_OFST 4 |
| #define MC_CMD_INIT_RXQ_V3_IN_TARGET_EVQ_LEN 4 |
| /* The value to put in the event data. Check hardware spec. for valid range. |
| * This field is ignored if DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER or DMA_MODE |
| * == PACKED_STREAM. |
| */ |
| #define MC_CMD_INIT_RXQ_V3_IN_LABEL_OFST 8 |
| #define MC_CMD_INIT_RXQ_V3_IN_LABEL_LEN 4 |
| /* Desired instance. Must be set to a specific instance, which is a function |
| * local queue index. The calling client must be the currently-assigned user of |
| * this VI (see MC_CMD_SET_VI_USER). |
| */ |
| #define MC_CMD_INIT_RXQ_V3_IN_INSTANCE_OFST 12 |
| #define MC_CMD_INIT_RXQ_V3_IN_INSTANCE_LEN 4 |
| /* There will be more flags here. */ |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAGS_OFST 16 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAGS_LEN 4 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_BUFF_MODE_OFST 16 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_BUFF_MODE_LBN 0 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_BUFF_MODE_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_HDR_SPLIT_OFST 16 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_HDR_SPLIT_LBN 1 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_HDR_SPLIT_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_TIMESTAMP_OFST 16 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_TIMESTAMP_LBN 2 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_TIMESTAMP_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_V3_IN_CRC_MODE_OFST 16 |
| #define MC_CMD_INIT_RXQ_V3_IN_CRC_MODE_LBN 3 |
| #define MC_CMD_INIT_RXQ_V3_IN_CRC_MODE_WIDTH 4 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_CHAIN_OFST 16 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_CHAIN_LBN 7 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_CHAIN_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_PREFIX_OFST 16 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_PREFIX_LBN 8 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_PREFIX_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_DISABLE_SCATTER_OFST 16 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_DISABLE_SCATTER_LBN 9 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_DISABLE_SCATTER_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_V3_IN_DMA_MODE_OFST 16 |
| #define MC_CMD_INIT_RXQ_V3_IN_DMA_MODE_LBN 10 |
| #define MC_CMD_INIT_RXQ_V3_IN_DMA_MODE_WIDTH 4 |
| /* enum: One packet per descriptor (for normal networking) */ |
| #define MC_CMD_INIT_RXQ_V3_IN_SINGLE_PACKET 0x0 |
| /* enum: Pack multiple packets into large descriptors (for SolarCapture) */ |
| #define MC_CMD_INIT_RXQ_V3_IN_PACKED_STREAM 0x1 |
| /* enum: Pack multiple packets into large descriptors using the format designed |
| * to maximise packet rate. This mode uses 1 "bucket" per descriptor with |
| * multiple fixed-size packet buffers within each bucket. For a full |
| * description see SF-119419-TC. This mode is only supported by "dpdk" datapath |
| * firmware. |
| */ |
| #define MC_CMD_INIT_RXQ_V3_IN_EQUAL_STRIDE_SUPER_BUFFER 0x2 |
| /* enum: Deprecated name for EQUAL_STRIDE_SUPER_BUFFER. */ |
| #define MC_CMD_INIT_RXQ_V3_IN_EQUAL_STRIDE_PACKED_STREAM 0x2 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_SNAPSHOT_MODE_OFST 16 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_SNAPSHOT_MODE_LBN 14 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_SNAPSHOT_MODE_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_V3_IN_PACKED_STREAM_BUFF_SIZE_OFST 16 |
| #define MC_CMD_INIT_RXQ_V3_IN_PACKED_STREAM_BUFF_SIZE_LBN 15 |
| #define MC_CMD_INIT_RXQ_V3_IN_PACKED_STREAM_BUFF_SIZE_WIDTH 3 |
| #define MC_CMD_INIT_RXQ_V3_IN_PS_BUFF_1M 0x0 /* enum */ |
| #define MC_CMD_INIT_RXQ_V3_IN_PS_BUFF_512K 0x1 /* enum */ |
| #define MC_CMD_INIT_RXQ_V3_IN_PS_BUFF_256K 0x2 /* enum */ |
| #define MC_CMD_INIT_RXQ_V3_IN_PS_BUFF_128K 0x3 /* enum */ |
| #define MC_CMD_INIT_RXQ_V3_IN_PS_BUFF_64K 0x4 /* enum */ |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_WANT_OUTER_CLASSES_OFST 16 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_WANT_OUTER_CLASSES_LBN 18 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_WANT_OUTER_CLASSES_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_FORCE_EV_MERGING_OFST 16 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_FORCE_EV_MERGING_LBN 19 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_FORCE_EV_MERGING_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_NO_CONT_EV_OFST 16 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_NO_CONT_EV_LBN 20 |
| #define MC_CMD_INIT_RXQ_V3_IN_FLAG_NO_CONT_EV_WIDTH 1 |
| /* Owner ID to use if in buffer mode (zero if physical) */ |
| #define MC_CMD_INIT_RXQ_V3_IN_OWNER_ID_OFST 20 |
| #define MC_CMD_INIT_RXQ_V3_IN_OWNER_ID_LEN 4 |
| /* The port ID associated with the v-adaptor which should contain this DMAQ. */ |
| #define MC_CMD_INIT_RXQ_V3_IN_PORT_ID_OFST 24 |
| #define MC_CMD_INIT_RXQ_V3_IN_PORT_ID_LEN 4 |
| /* 64-bit address of 4k of 4k-aligned host memory buffer */ |
| #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_OFST 28 |
| #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_LEN 8 |
| #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_LO_OFST 28 |
| #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_LO_LEN 4 |
| #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_LO_LBN 224 |
| #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_LO_WIDTH 32 |
| #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_HI_OFST 32 |
| #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_HI_LEN 4 |
| #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_HI_LBN 256 |
| #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_HI_WIDTH 32 |
| #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_MINNUM 0 |
| #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_MAXNUM 64 |
| #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_MAXNUM_MCDI2 64 |
| /* Maximum length of packet to receive, if SNAPSHOT_MODE flag is set */ |
| #define MC_CMD_INIT_RXQ_V3_IN_SNAPSHOT_LENGTH_OFST 540 |
| #define MC_CMD_INIT_RXQ_V3_IN_SNAPSHOT_LENGTH_LEN 4 |
| /* The number of packet buffers that will be contained within each |
| * EQUAL_STRIDE_SUPER_BUFFER format bucket supplied by the driver. This field |
| * is ignored unless DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER. |
| */ |
| #define MC_CMD_INIT_RXQ_V3_IN_ES_PACKET_BUFFERS_PER_BUCKET_OFST 544 |
| #define MC_CMD_INIT_RXQ_V3_IN_ES_PACKET_BUFFERS_PER_BUCKET_LEN 4 |
| /* The length in bytes of the area in each packet buffer that can be written to |
| * by the adapter. This is used to store the packet prefix and the packet |
| * payload. This length does not include any end padding added by the driver. |
| * This field is ignored unless DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER. |
| */ |
| #define MC_CMD_INIT_RXQ_V3_IN_ES_MAX_DMA_LEN_OFST 548 |
| #define MC_CMD_INIT_RXQ_V3_IN_ES_MAX_DMA_LEN_LEN 4 |
| /* The length in bytes of a single packet buffer within a |
| * EQUAL_STRIDE_SUPER_BUFFER format bucket. This field is ignored unless |
| * DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER. |
| */ |
| #define MC_CMD_INIT_RXQ_V3_IN_ES_PACKET_STRIDE_OFST 552 |
| #define MC_CMD_INIT_RXQ_V3_IN_ES_PACKET_STRIDE_LEN 4 |
| /* The maximum time in nanoseconds that the datapath will be backpressured if |
| * there are no RX descriptors available. If the timeout is reached and there |
| * are still no descriptors then the packet will be dropped. A timeout of 0 |
| * means the datapath will never be blocked. This field is ignored unless |
| * DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER. |
| */ |
| #define MC_CMD_INIT_RXQ_V3_IN_ES_HEAD_OF_LINE_BLOCK_TIMEOUT_OFST 556 |
| #define MC_CMD_INIT_RXQ_V3_IN_ES_HEAD_OF_LINE_BLOCK_TIMEOUT_LEN 4 |
| |
| /* MC_CMD_INIT_RXQ_V4_IN msgrequest: INIT_RXQ request with new field required |
| * for systems with a QDMA (currently, Riverhead) |
| */ |
| #define MC_CMD_INIT_RXQ_V4_IN_LEN 564 |
| /* Size, in entries */ |
| #define MC_CMD_INIT_RXQ_V4_IN_SIZE_OFST 0 |
| #define MC_CMD_INIT_RXQ_V4_IN_SIZE_LEN 4 |
| /* The EVQ to send events to. This is an index originally specified to |
| * INIT_EVQ. If DMA_MODE == PACKED_STREAM this must be equal to INSTANCE. |
| */ |
| #define MC_CMD_INIT_RXQ_V4_IN_TARGET_EVQ_OFST 4 |
| #define MC_CMD_INIT_RXQ_V4_IN_TARGET_EVQ_LEN 4 |
| /* The value to put in the event data. Check hardware spec. for valid range. |
| * This field is ignored if DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER or DMA_MODE |
| * == PACKED_STREAM. |
| */ |
| #define MC_CMD_INIT_RXQ_V4_IN_LABEL_OFST 8 |
| #define MC_CMD_INIT_RXQ_V4_IN_LABEL_LEN 4 |
| /* Desired instance. Must be set to a specific instance, which is a function |
| * local queue index. The calling client must be the currently-assigned user of |
| * this VI (see MC_CMD_SET_VI_USER). |
| */ |
| #define MC_CMD_INIT_RXQ_V4_IN_INSTANCE_OFST 12 |
| #define MC_CMD_INIT_RXQ_V4_IN_INSTANCE_LEN 4 |
| /* There will be more flags here. */ |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAGS_OFST 16 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAGS_LEN 4 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_BUFF_MODE_OFST 16 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_BUFF_MODE_LBN 0 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_BUFF_MODE_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_HDR_SPLIT_OFST 16 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_HDR_SPLIT_LBN 1 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_HDR_SPLIT_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_TIMESTAMP_OFST 16 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_TIMESTAMP_LBN 2 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_TIMESTAMP_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_V4_IN_CRC_MODE_OFST 16 |
| #define MC_CMD_INIT_RXQ_V4_IN_CRC_MODE_LBN 3 |
| #define MC_CMD_INIT_RXQ_V4_IN_CRC_MODE_WIDTH 4 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_CHAIN_OFST 16 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_CHAIN_LBN 7 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_CHAIN_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_PREFIX_OFST 16 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_PREFIX_LBN 8 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_PREFIX_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_DISABLE_SCATTER_OFST 16 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_DISABLE_SCATTER_LBN 9 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_DISABLE_SCATTER_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_V4_IN_DMA_MODE_OFST 16 |
| #define MC_CMD_INIT_RXQ_V4_IN_DMA_MODE_LBN 10 |
| #define MC_CMD_INIT_RXQ_V4_IN_DMA_MODE_WIDTH 4 |
| /* enum: One packet per descriptor (for normal networking) */ |
| #define MC_CMD_INIT_RXQ_V4_IN_SINGLE_PACKET 0x0 |
| /* enum: Pack multiple packets into large descriptors (for SolarCapture) */ |
| #define MC_CMD_INIT_RXQ_V4_IN_PACKED_STREAM 0x1 |
| /* enum: Pack multiple packets into large descriptors using the format designed |
| * to maximise packet rate. This mode uses 1 "bucket" per descriptor with |
| * multiple fixed-size packet buffers within each bucket. For a full |
| * description see SF-119419-TC. This mode is only supported by "dpdk" datapath |
| * firmware. |
| */ |
| #define MC_CMD_INIT_RXQ_V4_IN_EQUAL_STRIDE_SUPER_BUFFER 0x2 |
| /* enum: Deprecated name for EQUAL_STRIDE_SUPER_BUFFER. */ |
| #define MC_CMD_INIT_RXQ_V4_IN_EQUAL_STRIDE_PACKED_STREAM 0x2 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_SNAPSHOT_MODE_OFST 16 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_SNAPSHOT_MODE_LBN 14 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_SNAPSHOT_MODE_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_V4_IN_PACKED_STREAM_BUFF_SIZE_OFST 16 |
| #define MC_CMD_INIT_RXQ_V4_IN_PACKED_STREAM_BUFF_SIZE_LBN 15 |
| #define MC_CMD_INIT_RXQ_V4_IN_PACKED_STREAM_BUFF_SIZE_WIDTH 3 |
| #define MC_CMD_INIT_RXQ_V4_IN_PS_BUFF_1M 0x0 /* enum */ |
| #define MC_CMD_INIT_RXQ_V4_IN_PS_BUFF_512K 0x1 /* enum */ |
| #define MC_CMD_INIT_RXQ_V4_IN_PS_BUFF_256K 0x2 /* enum */ |
| #define MC_CMD_INIT_RXQ_V4_IN_PS_BUFF_128K 0x3 /* enum */ |
| #define MC_CMD_INIT_RXQ_V4_IN_PS_BUFF_64K 0x4 /* enum */ |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_WANT_OUTER_CLASSES_OFST 16 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_WANT_OUTER_CLASSES_LBN 18 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_WANT_OUTER_CLASSES_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_FORCE_EV_MERGING_OFST 16 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_FORCE_EV_MERGING_LBN 19 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_FORCE_EV_MERGING_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_NO_CONT_EV_OFST 16 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_NO_CONT_EV_LBN 20 |
| #define MC_CMD_INIT_RXQ_V4_IN_FLAG_NO_CONT_EV_WIDTH 1 |
| /* Owner ID to use if in buffer mode (zero if physical) */ |
| #define MC_CMD_INIT_RXQ_V4_IN_OWNER_ID_OFST 20 |
| #define MC_CMD_INIT_RXQ_V4_IN_OWNER_ID_LEN 4 |
| /* The port ID associated with the v-adaptor which should contain this DMAQ. */ |
| #define MC_CMD_INIT_RXQ_V4_IN_PORT_ID_OFST 24 |
| #define MC_CMD_INIT_RXQ_V4_IN_PORT_ID_LEN 4 |
| /* 64-bit address of 4k of 4k-aligned host memory buffer */ |
| #define MC_CMD_INIT_RXQ_V4_IN_DMA_ADDR_OFST 28 |
| #define MC_CMD_INIT_RXQ_V4_IN_DMA_ADDR_LEN 8 |
| #define MC_CMD_INIT_RXQ_V4_IN_DMA_ADDR_LO_OFST 28 |
| #define MC_CMD_INIT_RXQ_V4_IN_DMA_ADDR_LO_LEN 4 |
| #define MC_CMD_INIT_RXQ_V4_IN_DMA_ADDR_LO_LBN 224 |
| #define MC_CMD_INIT_RXQ_V4_IN_DMA_ADDR_LO_WIDTH 32 |
| #define MC_CMD_INIT_RXQ_V4_IN_DMA_ADDR_HI_OFST 32 |
| #define MC_CMD_INIT_RXQ_V4_IN_DMA_ADDR_HI_LEN 4 |
| #define MC_CMD_INIT_RXQ_V4_IN_DMA_ADDR_HI_LBN 256 |
| #define MC_CMD_INIT_RXQ_V4_IN_DMA_ADDR_HI_WIDTH 32 |
| #define MC_CMD_INIT_RXQ_V4_IN_DMA_ADDR_MINNUM 0 |
| #define MC_CMD_INIT_RXQ_V4_IN_DMA_ADDR_MAXNUM 64 |
| #define MC_CMD_INIT_RXQ_V4_IN_DMA_ADDR_MAXNUM_MCDI2 64 |
| /* Maximum length of packet to receive, if SNAPSHOT_MODE flag is set */ |
| #define MC_CMD_INIT_RXQ_V4_IN_SNAPSHOT_LENGTH_OFST 540 |
| #define MC_CMD_INIT_RXQ_V4_IN_SNAPSHOT_LENGTH_LEN 4 |
| /* The number of packet buffers that will be contained within each |
| * EQUAL_STRIDE_SUPER_BUFFER format bucket supplied by the driver. This field |
| * is ignored unless DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER. |
| */ |
| #define MC_CMD_INIT_RXQ_V4_IN_ES_PACKET_BUFFERS_PER_BUCKET_OFST 544 |
| #define MC_CMD_INIT_RXQ_V4_IN_ES_PACKET_BUFFERS_PER_BUCKET_LEN 4 |
| /* The length in bytes of the area in each packet buffer that can be written to |
| * by the adapter. This is used to store the packet prefix and the packet |
| * payload. This length does not include any end padding added by the driver. |
| * This field is ignored unless DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER. |
| */ |
| #define MC_CMD_INIT_RXQ_V4_IN_ES_MAX_DMA_LEN_OFST 548 |
| #define MC_CMD_INIT_RXQ_V4_IN_ES_MAX_DMA_LEN_LEN 4 |
| /* The length in bytes of a single packet buffer within a |
| * EQUAL_STRIDE_SUPER_BUFFER format bucket. This field is ignored unless |
| * DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER. |
| */ |
| #define MC_CMD_INIT_RXQ_V4_IN_ES_PACKET_STRIDE_OFST 552 |
| #define MC_CMD_INIT_RXQ_V4_IN_ES_PACKET_STRIDE_LEN 4 |
| /* The maximum time in nanoseconds that the datapath will be backpressured if |
| * there are no RX descriptors available. If the timeout is reached and there |
| * are still no descriptors then the packet will be dropped. A timeout of 0 |
| * means the datapath will never be blocked. This field is ignored unless |
| * DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER. |
| */ |
| #define MC_CMD_INIT_RXQ_V4_IN_ES_HEAD_OF_LINE_BLOCK_TIMEOUT_OFST 556 |
| #define MC_CMD_INIT_RXQ_V4_IN_ES_HEAD_OF_LINE_BLOCK_TIMEOUT_LEN 4 |
| /* V4 message data */ |
| #define MC_CMD_INIT_RXQ_V4_IN_V4_DATA_OFST 560 |
| #define MC_CMD_INIT_RXQ_V4_IN_V4_DATA_LEN 4 |
| /* Size in bytes of buffers attached to descriptors posted to this queue. Set |
| * to zero if using this message on non-QDMA based platforms. Currently in |
| * Riverhead there is a global limit of eight different buffer sizes across all |
| * active queues. A 2KB and 4KB buffer is guaranteed to be available, but a |
| * request for a different buffer size will fail if there are already eight |
| * other buffer sizes in use. In future Riverhead this limit will go away and |
| * any size will be accepted. |
| */ |
| #define MC_CMD_INIT_RXQ_V4_IN_BUFFER_SIZE_BYTES_OFST 560 |
| #define MC_CMD_INIT_RXQ_V4_IN_BUFFER_SIZE_BYTES_LEN 4 |
| |
| /* MC_CMD_INIT_RXQ_V5_IN msgrequest: INIT_RXQ request with ability to request a |
| * different RX packet prefix |
| */ |
| #define MC_CMD_INIT_RXQ_V5_IN_LEN 568 |
| /* Size, in entries */ |
| #define MC_CMD_INIT_RXQ_V5_IN_SIZE_OFST 0 |
| #define MC_CMD_INIT_RXQ_V5_IN_SIZE_LEN 4 |
| /* The EVQ to send events to. This is an index originally specified to |
| * INIT_EVQ. If DMA_MODE == PACKED_STREAM this must be equal to INSTANCE. |
| */ |
| #define MC_CMD_INIT_RXQ_V5_IN_TARGET_EVQ_OFST 4 |
| #define MC_CMD_INIT_RXQ_V5_IN_TARGET_EVQ_LEN 4 |
| /* The value to put in the event data. Check hardware spec. for valid range. |
| * This field is ignored if DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER or DMA_MODE |
| * == PACKED_STREAM. |
| */ |
| #define MC_CMD_INIT_RXQ_V5_IN_LABEL_OFST 8 |
| #define MC_CMD_INIT_RXQ_V5_IN_LABEL_LEN 4 |
| /* Desired instance. Must be set to a specific instance, which is a function |
| * local queue index. The calling client must be the currently-assigned user of |
| * this VI (see MC_CMD_SET_VI_USER). |
| */ |
| #define MC_CMD_INIT_RXQ_V5_IN_INSTANCE_OFST 12 |
| #define MC_CMD_INIT_RXQ_V5_IN_INSTANCE_LEN 4 |
| /* There will be more flags here. */ |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAGS_OFST 16 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAGS_LEN 4 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_BUFF_MODE_OFST 16 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_BUFF_MODE_LBN 0 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_BUFF_MODE_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_HDR_SPLIT_OFST 16 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_HDR_SPLIT_LBN 1 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_HDR_SPLIT_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_TIMESTAMP_OFST 16 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_TIMESTAMP_LBN 2 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_TIMESTAMP_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_V5_IN_CRC_MODE_OFST 16 |
| #define MC_CMD_INIT_RXQ_V5_IN_CRC_MODE_LBN 3 |
| #define MC_CMD_INIT_RXQ_V5_IN_CRC_MODE_WIDTH 4 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_CHAIN_OFST 16 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_CHAIN_LBN 7 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_CHAIN_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_PREFIX_OFST 16 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_PREFIX_LBN 8 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_PREFIX_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_DISABLE_SCATTER_OFST 16 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_DISABLE_SCATTER_LBN 9 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_DISABLE_SCATTER_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_V5_IN_DMA_MODE_OFST 16 |
| #define MC_CMD_INIT_RXQ_V5_IN_DMA_MODE_LBN 10 |
| #define MC_CMD_INIT_RXQ_V5_IN_DMA_MODE_WIDTH 4 |
| /* enum: One packet per descriptor (for normal networking) */ |
| #define MC_CMD_INIT_RXQ_V5_IN_SINGLE_PACKET 0x0 |
| /* enum: Pack multiple packets into large descriptors (for SolarCapture) */ |
| #define MC_CMD_INIT_RXQ_V5_IN_PACKED_STREAM 0x1 |
| /* enum: Pack multiple packets into large descriptors using the format designed |
| * to maximise packet rate. This mode uses 1 "bucket" per descriptor with |
| * multiple fixed-size packet buffers within each bucket. For a full |
| * description see SF-119419-TC. This mode is only supported by "dpdk" datapath |
| * firmware. |
| */ |
| #define MC_CMD_INIT_RXQ_V5_IN_EQUAL_STRIDE_SUPER_BUFFER 0x2 |
| /* enum: Deprecated name for EQUAL_STRIDE_SUPER_BUFFER. */ |
| #define MC_CMD_INIT_RXQ_V5_IN_EQUAL_STRIDE_PACKED_STREAM 0x2 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_SNAPSHOT_MODE_OFST 16 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_SNAPSHOT_MODE_LBN 14 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_SNAPSHOT_MODE_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_V5_IN_PACKED_STREAM_BUFF_SIZE_OFST 16 |
| #define MC_CMD_INIT_RXQ_V5_IN_PACKED_STREAM_BUFF_SIZE_LBN 15 |
| #define MC_CMD_INIT_RXQ_V5_IN_PACKED_STREAM_BUFF_SIZE_WIDTH 3 |
| #define MC_CMD_INIT_RXQ_V5_IN_PS_BUFF_1M 0x0 /* enum */ |
| #define MC_CMD_INIT_RXQ_V5_IN_PS_BUFF_512K 0x1 /* enum */ |
| #define MC_CMD_INIT_RXQ_V5_IN_PS_BUFF_256K 0x2 /* enum */ |
| #define MC_CMD_INIT_RXQ_V5_IN_PS_BUFF_128K 0x3 /* enum */ |
| #define MC_CMD_INIT_RXQ_V5_IN_PS_BUFF_64K 0x4 /* enum */ |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_WANT_OUTER_CLASSES_OFST 16 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_WANT_OUTER_CLASSES_LBN 18 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_WANT_OUTER_CLASSES_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_FORCE_EV_MERGING_OFST 16 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_FORCE_EV_MERGING_LBN 19 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_FORCE_EV_MERGING_WIDTH 1 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_NO_CONT_EV_OFST 16 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_NO_CONT_EV_LBN 20 |
| #define MC_CMD_INIT_RXQ_V5_IN_FLAG_NO_CONT_EV_WIDTH 1 |
| /* Owner ID to use if in buffer mode (zero if physical) */ |
| #define MC_CMD_INIT_RXQ_V5_IN_OWNER_ID_OFST 20 |
| #define MC_CMD_INIT_RXQ_V5_IN_OWNER_ID_LEN 4 |
| /* The port ID associated with the v-adaptor which should contain this DMAQ. */ |
| #define MC_CMD_INIT_RXQ_V5_IN_PORT_ID_OFST 24 |
| #define MC_CMD_INIT_RXQ_V5_IN_PORT_ID_LEN 4 |
| /* 64-bit address of 4k of 4k-aligned host memory buffer */ |
| #define MC_CMD_INIT_RXQ_V5_IN_DMA_ADDR_OFST 28 |
| #define MC_CMD_INIT_RXQ_V5_IN_DMA_ADDR_LEN 8 |
| #define MC_CMD_INIT_RXQ_V5_IN_DMA_ADDR_LO_OFST 28 |
| #define MC_CMD_INIT_RXQ_V5_IN_DMA_ADDR_LO_LEN 4 |
| #define MC_CMD_INIT_RXQ_V5_IN_DMA_ADDR_LO_LBN 224 |
| #define MC_CMD_INIT_RXQ_V5_IN_DMA_ADDR_LO_WIDTH 32 |
| #define MC_CMD_INIT_RXQ_V5_IN_DMA_ADDR_HI_OFST 32 |
| #define MC_CMD_INIT_RXQ_V5_IN_DMA_ADDR_HI_LEN 4 |
| #define MC_CMD_INIT_RXQ_V5_IN_DMA_ADDR_HI_LBN 256 |
| #define MC_CMD_INIT_RXQ_V5_IN_DMA_ADDR_HI_WIDTH 32 |
| #define MC_CMD_INIT_RXQ_V5_IN_DMA_ADDR_MINNUM 0 |
| #define MC_CMD_INIT_RXQ_V5_IN_DMA_ADDR_MAXNUM 64 |
| #define MC_CMD_INIT_RXQ_V5_IN_DMA_ADDR_MAXNUM_MCDI2 64 |
| /* Maximum length of packet to receive, if SNAPSHOT_MODE flag is set */ |
| #define MC_CMD_INIT_RXQ_V5_IN_SNAPSHOT_LENGTH_OFST 540 |
| #define MC_CMD_INIT_RXQ_V5_IN_SNAPSHOT_LENGTH_LEN 4 |
| /* The number of packet buffers that will be contained within each |
| * EQUAL_STRIDE_SUPER_BUFFER format bucket supplied by the driver. This field |
| * is ignored unless DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER. |
| */ |
| #define MC_CMD_INIT_RXQ_V5_IN_ES_PACKET_BUFFERS_PER_BUCKET_OFST 544 |
| #define MC_CMD_INIT_RXQ_V5_IN_ES_PACKET_BUFFERS_PER_BUCKET_LEN 4 |
| /* The length in bytes of the area in each packet buffer that can be written to |
| * by the adapter. This is used to store the packet prefix and the packet |
| * payload. This length does not include any end padding added by the driver. |
| * This field is ignored unless DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER. |
| */ |
| #define MC_CMD_INIT_RXQ_V5_IN_ES_MAX_DMA_LEN_OFST 548 |
| #define MC_CMD_INIT_RXQ_V5_IN_ES_MAX_DMA_LEN_LEN 4 |
| /* The length in bytes of a single packet buffer within a |
| * EQUAL_STRIDE_SUPER_BUFFER format bucket. This field is ignored unless |
| * DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER. |
| */ |
| #define MC_CMD_INIT_RXQ_V5_IN_ES_PACKET_STRIDE_OFST 552 |
| #define MC_CMD_INIT_RXQ_V5_IN_ES_PACKET_STRIDE_LEN 4 |
| /* The maximum time in nanoseconds that the datapath will be backpressured if |
| * there are no RX descriptors available. If the timeout is reached and there |
| * are still no descriptors then the packet will be dropped. A timeout of 0 |
| * means the datapath will never be blocked. This field is ignored unless |
| * DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER. |
| */ |
| #define MC_CMD_INIT_RXQ_V5_IN_ES_HEAD_OF_LINE_BLOCK_TIMEOUT_OFST 556 |
| #define MC_CMD_INIT_RXQ_V5_IN_ES_HEAD_OF_LINE_BLOCK_TIMEOUT_LEN 4 |
| /* V4 message data */ |
| #define MC_CMD_INIT_RXQ_V5_IN_V4_DATA_OFST 560 |
| #define MC_CMD_INIT_RXQ_V5_IN_V4_DATA_LEN 4 |
| /* Size in bytes of buffers attached to descriptors posted to this queue. Set |
| * to zero if using this message on non-QDMA based platforms. Currently in |
| * Riverhead there is a global limit of eight different buffer sizes across all |
| * active queues. A 2KB and 4KB buffer is guaranteed to be available, but a |
| * request for a different buffer size will fail if there are already eight |
| * other buffer sizes in use. In future Riverhead this limit will go away and |
| * any size will be accepted. |
| */ |
| #define MC_CMD_INIT_RXQ_V5_IN_BUFFER_SIZE_BYTES_OFST 560 |
| #define MC_CMD_INIT_RXQ_V5_IN_BUFFER_SIZE_BYTES_LEN 4 |
| /* Prefix id for the RX prefix format to use on packets delivered this queue. |
| * Zero is always a valid prefix id and means the default prefix format |
| * documented for the platform. Other prefix ids can be obtained by calling |
| * MC_CMD_GET_RX_PREFIX_ID with a requested set of prefix fields. |
| */ |
| #define MC_CMD_INIT_RXQ_V5_IN_RX_PREFIX_ID_OFST 564 |
| #define MC_CMD_INIT_RXQ_V5_IN_RX_PREFIX_ID_LEN 4 |
| |
| /* MC_CMD_INIT_RXQ_OUT msgresponse */ |
| #define MC_CMD_INIT_RXQ_OUT_LEN 0 |
| |
| /* MC_CMD_INIT_RXQ_EXT_OUT msgresponse */ |
| #define MC_CMD_INIT_RXQ_EXT_OUT_LEN 0 |
| |
| /* MC_CMD_INIT_RXQ_V3_OUT msgresponse */ |
| #define MC_CMD_INIT_RXQ_V3_OUT_LEN 0 |
| |
| /* MC_CMD_INIT_RXQ_V4_OUT msgresponse */ |
| #define MC_CMD_INIT_RXQ_V4_OUT_LEN 0 |
| |
| /* MC_CMD_INIT_RXQ_V5_OUT msgresponse */ |
| #define MC_CMD_INIT_RXQ_V5_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_INIT_TXQ |
| */ |
| #define MC_CMD_INIT_TXQ 0x82 |
| #undef MC_CMD_0x82_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x82_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_INIT_TXQ_IN msgrequest: Legacy INIT_TXQ request. Use extended version |
| * in new code. |
| */ |
| #define MC_CMD_INIT_TXQ_IN_LENMIN 36 |
| #define MC_CMD_INIT_TXQ_IN_LENMAX 252 |
| #define MC_CMD_INIT_TXQ_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_INIT_TXQ_IN_LEN(num) (28+8*(num)) |
| #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_NUM(len) (((len)-28)/8) |
| /* Size, in entries */ |
| #define MC_CMD_INIT_TXQ_IN_SIZE_OFST 0 |
| #define MC_CMD_INIT_TXQ_IN_SIZE_LEN 4 |
| /* The EVQ to send events to. This is an index originally specified to |
| * INIT_EVQ. |
| */ |
| #define MC_CMD_INIT_TXQ_IN_TARGET_EVQ_OFST 4 |
| #define MC_CMD_INIT_TXQ_IN_TARGET_EVQ_LEN 4 |
| /* The value to put in the event data. Check hardware spec. for valid range. */ |
| #define MC_CMD_INIT_TXQ_IN_LABEL_OFST 8 |
| #define MC_CMD_INIT_TXQ_IN_LABEL_LEN 4 |
| /* Desired instance. Must be set to a specific instance, which is a function |
| * local queue index. The calling client must be the currently-assigned user of |
| * this VI (see MC_CMD_SET_VI_USER). |
| */ |
| #define MC_CMD_INIT_TXQ_IN_INSTANCE_OFST 12 |
| #define MC_CMD_INIT_TXQ_IN_INSTANCE_LEN 4 |
| /* There will be more flags here. */ |
| #define MC_CMD_INIT_TXQ_IN_FLAGS_OFST 16 |
| #define MC_CMD_INIT_TXQ_IN_FLAGS_LEN 4 |
| #define MC_CMD_INIT_TXQ_IN_FLAG_BUFF_MODE_OFST 16 |
| #define MC_CMD_INIT_TXQ_IN_FLAG_BUFF_MODE_LBN 0 |
| #define MC_CMD_INIT_TXQ_IN_FLAG_BUFF_MODE_WIDTH 1 |
| #define MC_CMD_INIT_TXQ_IN_FLAG_IP_CSUM_DIS_OFST 16 |
| #define MC_CMD_INIT_TXQ_IN_FLAG_IP_CSUM_DIS_LBN 1 |
| #define MC_CMD_INIT_TXQ_IN_FLAG_IP_CSUM_DIS_WIDTH 1 |
| #define MC_CMD_INIT_TXQ_IN_FLAG_TCP_CSUM_DIS_OFST 16 |
| #define MC_CMD_INIT_TXQ_IN_FLAG_TCP_CSUM_DIS_LBN 2 |
| #define MC_CMD_INIT_TXQ_IN_FLAG_TCP_CSUM_DIS_WIDTH 1 |
| #define MC_CMD_INIT_TXQ_IN_FLAG_TCP_UDP_ONLY_OFST 16 |
| #define MC_CMD_INIT_TXQ_IN_FLAG_TCP_UDP_ONLY_LBN 3 |
| #define MC_CMD_INIT_TXQ_IN_FLAG_TCP_UDP_ONLY_WIDTH 1 |
| #define MC_CMD_INIT_TXQ_IN_CRC_MODE_OFST 16 |
| #define MC_CMD_INIT_TXQ_IN_CRC_MODE_LBN 4 |
| #define MC_CMD_INIT_TXQ_IN_CRC_MODE_WIDTH 4 |
| #define MC_CMD_INIT_TXQ_IN_FLAG_TIMESTAMP_OFST 16 |
| #define MC_CMD_INIT_TXQ_IN_FLAG_TIMESTAMP_LBN 8 |
| #define MC_CMD_INIT_TXQ_IN_FLAG_TIMESTAMP_WIDTH 1 |
| #define MC_CMD_INIT_TXQ_IN_FLAG_PACER_BYPASS_OFST 16 |
| #define MC_CMD_INIT_TXQ_IN_FLAG_PACER_BYPASS_LBN 9 |
| #define MC_CMD_INIT_TXQ_IN_FLAG_PACER_BYPASS_WIDTH 1 |
| #define MC_CMD_INIT_TXQ_IN_FLAG_INNER_IP_CSUM_EN_OFST 16 |
| #define MC_CMD_INIT_TXQ_IN_FLAG_INNER_IP_CSUM_EN_LBN 10 |
| #define MC_CMD_INIT_TXQ_IN_FLAG_INNER_IP_CSUM_EN_WIDTH 1 |
| #define MC_CMD_INIT_TXQ_IN_FLAG_INNER_TCP_CSUM_EN_OFST 16 |
| #define MC_CMD_INIT_TXQ_IN_FLAG_INNER_TCP_CSUM_EN_LBN 11 |
| #define MC_CMD_INIT_TXQ_IN_FLAG_INNER_TCP_CSUM_EN_WIDTH 1 |
| /* Owner ID to use if in buffer mode (zero if physical) */ |
| #define MC_CMD_INIT_TXQ_IN_OWNER_ID_OFST 20 |
| #define MC_CMD_INIT_TXQ_IN_OWNER_ID_LEN 4 |
| /* The port ID associated with the v-adaptor which should contain this DMAQ. */ |
| #define MC_CMD_INIT_TXQ_IN_PORT_ID_OFST 24 |
| #define MC_CMD_INIT_TXQ_IN_PORT_ID_LEN 4 |
| /* 64-bit address of 4k of 4k-aligned host memory buffer */ |
| #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_OFST 28 |
| #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_LEN 8 |
| #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_LO_OFST 28 |
| #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_LO_LEN 4 |
| #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_LO_LBN 224 |
| #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_LO_WIDTH 32 |
| #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_HI_OFST 32 |
| #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_HI_LEN 4 |
| #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_HI_LBN 256 |
| #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_HI_WIDTH 32 |
| #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_MINNUM 1 |
| #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_MAXNUM 28 |
| #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_MAXNUM_MCDI2 124 |
| |
| /* MC_CMD_INIT_TXQ_EXT_IN msgrequest: Extended INIT_TXQ with additional mode |
| * flags |
| */ |
| #define MC_CMD_INIT_TXQ_EXT_IN_LEN 544 |
| /* Size, in entries */ |
| #define MC_CMD_INIT_TXQ_EXT_IN_SIZE_OFST 0 |
| #define MC_CMD_INIT_TXQ_EXT_IN_SIZE_LEN 4 |
| /* The EVQ to send events to. This is an index originally specified to |
| * INIT_EVQ. |
| */ |
| #define MC_CMD_INIT_TXQ_EXT_IN_TARGET_EVQ_OFST 4 |
| #define MC_CMD_INIT_TXQ_EXT_IN_TARGET_EVQ_LEN 4 |
| /* The value to put in the event data. Check hardware spec. for valid range. */ |
| #define MC_CMD_INIT_TXQ_EXT_IN_LABEL_OFST 8 |
| #define MC_CMD_INIT_TXQ_EXT_IN_LABEL_LEN 4 |
| /* Desired instance. Must be set to a specific instance, which is a function |
| * local queue index. The calling client must be the currently-assigned user of |
| * this VI (see MC_CMD_SET_VI_USER). |
| */ |
| #define MC_CMD_INIT_TXQ_EXT_IN_INSTANCE_OFST 12 |
| #define MC_CMD_INIT_TXQ_EXT_IN_INSTANCE_LEN 4 |
| /* There will be more flags here. */ |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAGS_OFST 16 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAGS_LEN 4 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_BUFF_MODE_OFST 16 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_BUFF_MODE_LBN 0 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_BUFF_MODE_WIDTH 1 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_IP_CSUM_DIS_OFST 16 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_IP_CSUM_DIS_LBN 1 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_IP_CSUM_DIS_WIDTH 1 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TCP_CSUM_DIS_OFST 16 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TCP_CSUM_DIS_LBN 2 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TCP_CSUM_DIS_WIDTH 1 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TCP_UDP_ONLY_OFST 16 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TCP_UDP_ONLY_LBN 3 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TCP_UDP_ONLY_WIDTH 1 |
| #define MC_CMD_INIT_TXQ_EXT_IN_CRC_MODE_OFST 16 |
| #define MC_CMD_INIT_TXQ_EXT_IN_CRC_MODE_LBN 4 |
| #define MC_CMD_INIT_TXQ_EXT_IN_CRC_MODE_WIDTH 4 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TIMESTAMP_OFST 16 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TIMESTAMP_LBN 8 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TIMESTAMP_WIDTH 1 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_PACER_BYPASS_OFST 16 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_PACER_BYPASS_LBN 9 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_PACER_BYPASS_WIDTH 1 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_INNER_IP_CSUM_EN_OFST 16 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_INNER_IP_CSUM_EN_LBN 10 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_INNER_IP_CSUM_EN_WIDTH 1 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_INNER_TCP_CSUM_EN_OFST 16 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_INNER_TCP_CSUM_EN_LBN 11 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_INNER_TCP_CSUM_EN_WIDTH 1 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TSOV2_EN_OFST 16 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TSOV2_EN_LBN 12 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TSOV2_EN_WIDTH 1 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_CTPIO_OFST 16 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_CTPIO_LBN 13 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_CTPIO_WIDTH 1 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_CTPIO_UTHRESH_OFST 16 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_CTPIO_UTHRESH_LBN 14 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_CTPIO_UTHRESH_WIDTH 1 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_M2M_D2C_OFST 16 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_M2M_D2C_LBN 15 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_M2M_D2C_WIDTH 1 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_DESC_PROXY_OFST 16 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_DESC_PROXY_LBN 16 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_DESC_PROXY_WIDTH 1 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_ABS_TARGET_EVQ_OFST 16 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_ABS_TARGET_EVQ_LBN 17 |
| #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_ABS_TARGET_EVQ_WIDTH 1 |
| /* Owner ID to use if in buffer mode (zero if physical) */ |
| #define MC_CMD_INIT_TXQ_EXT_IN_OWNER_ID_OFST 20 |
| #define MC_CMD_INIT_TXQ_EXT_IN_OWNER_ID_LEN 4 |
| /* The port ID associated with the v-adaptor which should contain this DMAQ. */ |
| #define MC_CMD_INIT_TXQ_EXT_IN_PORT_ID_OFST 24 |
| #define MC_CMD_INIT_TXQ_EXT_IN_PORT_ID_LEN 4 |
| /* 64-bit address of 4k of 4k-aligned host memory buffer */ |
| #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_OFST 28 |
| #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_LEN 8 |
| #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_LO_OFST 28 |
| #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_LO_LEN 4 |
| #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_LO_LBN 224 |
| #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_LO_WIDTH 32 |
| #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_HI_OFST 32 |
| #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_HI_LEN 4 |
| #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_HI_LBN 256 |
| #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_HI_WIDTH 32 |
| #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_MINNUM 0 |
| #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_MAXNUM 64 |
| #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_MAXNUM_MCDI2 64 |
| /* Flags related to Qbb flow control mode. */ |
| #define MC_CMD_INIT_TXQ_EXT_IN_QBB_FLAGS_OFST 540 |
| #define MC_CMD_INIT_TXQ_EXT_IN_QBB_FLAGS_LEN 4 |
| #define MC_CMD_INIT_TXQ_EXT_IN_QBB_ENABLE_OFST 540 |
| #define MC_CMD_INIT_TXQ_EXT_IN_QBB_ENABLE_LBN 0 |
| #define MC_CMD_INIT_TXQ_EXT_IN_QBB_ENABLE_WIDTH 1 |
| #define MC_CMD_INIT_TXQ_EXT_IN_QBB_PRIORITY_OFST 540 |
| #define MC_CMD_INIT_TXQ_EXT_IN_QBB_PRIORITY_LBN 1 |
| #define MC_CMD_INIT_TXQ_EXT_IN_QBB_PRIORITY_WIDTH 3 |
| |
| /* MC_CMD_INIT_TXQ_OUT msgresponse */ |
| #define MC_CMD_INIT_TXQ_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_FINI_EVQ |
| * Teardown an EVQ. |
| * |
| * All DMAQs or EVQs that point to the EVQ to tear down must be torn down first |
| * or the operation will fail with EBUSY |
| */ |
| #define MC_CMD_FINI_EVQ 0x83 |
| #undef MC_CMD_0x83_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x83_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_FINI_EVQ_IN msgrequest */ |
| #define MC_CMD_FINI_EVQ_IN_LEN 4 |
| /* Instance of EVQ to destroy. Should be the same instance as that previously |
| * passed to INIT_EVQ |
| */ |
| #define MC_CMD_FINI_EVQ_IN_INSTANCE_OFST 0 |
| #define MC_CMD_FINI_EVQ_IN_INSTANCE_LEN 4 |
| |
| /* MC_CMD_FINI_EVQ_OUT msgresponse */ |
| #define MC_CMD_FINI_EVQ_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_FINI_RXQ |
| * Teardown a RXQ. |
| */ |
| #define MC_CMD_FINI_RXQ 0x84 |
| #undef MC_CMD_0x84_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x84_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_FINI_RXQ_IN msgrequest */ |
| #define MC_CMD_FINI_RXQ_IN_LEN 4 |
| /* Instance of RXQ to destroy */ |
| #define MC_CMD_FINI_RXQ_IN_INSTANCE_OFST 0 |
| #define MC_CMD_FINI_RXQ_IN_INSTANCE_LEN 4 |
| |
| /* MC_CMD_FINI_RXQ_OUT msgresponse */ |
| #define MC_CMD_FINI_RXQ_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_FINI_TXQ |
| * Teardown a TXQ. |
| */ |
| #define MC_CMD_FINI_TXQ 0x85 |
| #undef MC_CMD_0x85_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x85_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_FINI_TXQ_IN msgrequest */ |
| #define MC_CMD_FINI_TXQ_IN_LEN 4 |
| /* Instance of TXQ to destroy */ |
| #define MC_CMD_FINI_TXQ_IN_INSTANCE_OFST 0 |
| #define MC_CMD_FINI_TXQ_IN_INSTANCE_LEN 4 |
| |
| /* MC_CMD_FINI_TXQ_OUT msgresponse */ |
| #define MC_CMD_FINI_TXQ_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_DRIVER_EVENT |
| * Generate an event on an EVQ belonging to the function issuing the command. |
| */ |
| #define MC_CMD_DRIVER_EVENT 0x86 |
| #undef MC_CMD_0x86_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x86_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_DRIVER_EVENT_IN msgrequest */ |
| #define MC_CMD_DRIVER_EVENT_IN_LEN 12 |
| /* Handle of target EVQ */ |
| #define MC_CMD_DRIVER_EVENT_IN_EVQ_OFST 0 |
| #define MC_CMD_DRIVER_EVENT_IN_EVQ_LEN 4 |
| /* Bits 0 - 63 of event */ |
| #define MC_CMD_DRIVER_EVENT_IN_DATA_OFST 4 |
| #define MC_CMD_DRIVER_EVENT_IN_DATA_LEN 8 |
| #define MC_CMD_DRIVER_EVENT_IN_DATA_LO_OFST 4 |
| #define MC_CMD_DRIVER_EVENT_IN_DATA_LO_LEN 4 |
| #define MC_CMD_DRIVER_EVENT_IN_DATA_LO_LBN 32 |
| #define MC_CMD_DRIVER_EVENT_IN_DATA_LO_WIDTH 32 |
| #define MC_CMD_DRIVER_EVENT_IN_DATA_HI_OFST 8 |
| #define MC_CMD_DRIVER_EVENT_IN_DATA_HI_LEN 4 |
| #define MC_CMD_DRIVER_EVENT_IN_DATA_HI_LBN 64 |
| #define MC_CMD_DRIVER_EVENT_IN_DATA_HI_WIDTH 32 |
| |
| /* MC_CMD_DRIVER_EVENT_OUT msgresponse */ |
| #define MC_CMD_DRIVER_EVENT_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_PROXY_CMD |
| * Execute an arbitrary MCDI command on behalf of a different function, subject |
| * to security restrictions. The command to be proxied follows immediately |
| * afterward in the host buffer (or on the UART). This command supercedes |
| * MC_CMD_SET_FUNC, which remains available for Siena but now deprecated. |
| */ |
| #define MC_CMD_PROXY_CMD 0x5b |
| #undef MC_CMD_0x5b_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x5b_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_PROXY_CMD_IN msgrequest */ |
| #define MC_CMD_PROXY_CMD_IN_LEN 4 |
| /* The handle of the target function. */ |
| #define MC_CMD_PROXY_CMD_IN_TARGET_OFST 0 |
| #define MC_CMD_PROXY_CMD_IN_TARGET_LEN 4 |
| #define MC_CMD_PROXY_CMD_IN_TARGET_PF_OFST 0 |
| #define MC_CMD_PROXY_CMD_IN_TARGET_PF_LBN 0 |
| #define MC_CMD_PROXY_CMD_IN_TARGET_PF_WIDTH 16 |
| #define MC_CMD_PROXY_CMD_IN_TARGET_VF_OFST 0 |
| #define MC_CMD_PROXY_CMD_IN_TARGET_VF_LBN 16 |
| #define MC_CMD_PROXY_CMD_IN_TARGET_VF_WIDTH 16 |
| #define MC_CMD_PROXY_CMD_IN_VF_NULL 0xffff /* enum */ |
| |
| /* MC_CMD_PROXY_CMD_OUT msgresponse */ |
| #define MC_CMD_PROXY_CMD_OUT_LEN 0 |
| |
| /* MC_PROXY_STATUS_BUFFER structuredef: Host memory status buffer used to |
| * manage proxied requests |
| */ |
| #define MC_PROXY_STATUS_BUFFER_LEN 16 |
| /* Handle allocated by the firmware for this proxy transaction */ |
| #define MC_PROXY_STATUS_BUFFER_HANDLE_OFST 0 |
| #define MC_PROXY_STATUS_BUFFER_HANDLE_LEN 4 |
| /* enum: An invalid handle. */ |
| #define MC_PROXY_STATUS_BUFFER_HANDLE_INVALID 0x0 |
| #define MC_PROXY_STATUS_BUFFER_HANDLE_LBN 0 |
| #define MC_PROXY_STATUS_BUFFER_HANDLE_WIDTH 32 |
| /* The requesting physical function number */ |
| #define MC_PROXY_STATUS_BUFFER_PF_OFST 4 |
| #define MC_PROXY_STATUS_BUFFER_PF_LEN 2 |
| #define MC_PROXY_STATUS_BUFFER_PF_LBN 32 |
| #define MC_PROXY_STATUS_BUFFER_PF_WIDTH 16 |
| /* The requesting virtual function number. Set to VF_NULL if the target is a |
| * PF. |
| */ |
| #define MC_PROXY_STATUS_BUFFER_VF_OFST 6 |
| #define MC_PROXY_STATUS_BUFFER_VF_LEN 2 |
| #define MC_PROXY_STATUS_BUFFER_VF_LBN 48 |
| #define MC_PROXY_STATUS_BUFFER_VF_WIDTH 16 |
| /* The target function RID. */ |
| #define MC_PROXY_STATUS_BUFFER_RID_OFST 8 |
| #define MC_PROXY_STATUS_BUFFER_RID_LEN 2 |
| #define MC_PROXY_STATUS_BUFFER_RID_LBN 64 |
| #define MC_PROXY_STATUS_BUFFER_RID_WIDTH 16 |
| /* The status of the proxy as described in MC_CMD_PROXY_COMPLETE. */ |
| #define MC_PROXY_STATUS_BUFFER_STATUS_OFST 10 |
| #define MC_PROXY_STATUS_BUFFER_STATUS_LEN 2 |
| #define MC_PROXY_STATUS_BUFFER_STATUS_LBN 80 |
| #define MC_PROXY_STATUS_BUFFER_STATUS_WIDTH 16 |
| /* If a request is authorized rather than carried out by the host, this is the |
| * elevated privilege mask granted to the requesting function. |
| */ |
| #define MC_PROXY_STATUS_BUFFER_GRANTED_PRIVILEGES_OFST 12 |
| #define MC_PROXY_STATUS_BUFFER_GRANTED_PRIVILEGES_LEN 4 |
| #define MC_PROXY_STATUS_BUFFER_GRANTED_PRIVILEGES_LBN 96 |
| #define MC_PROXY_STATUS_BUFFER_GRANTED_PRIVILEGES_WIDTH 32 |
| |
| |
| /***********************************/ |
| /* MC_CMD_PROXY_CONFIGURE |
| * Enable/disable authorization of MCDI requests from unprivileged functions by |
| * a designated admin function |
| */ |
| #define MC_CMD_PROXY_CONFIGURE 0x58 |
| #undef MC_CMD_0x58_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x58_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_PROXY_CONFIGURE_IN msgrequest */ |
| #define MC_CMD_PROXY_CONFIGURE_IN_LEN 108 |
| #define MC_CMD_PROXY_CONFIGURE_IN_FLAGS_OFST 0 |
| #define MC_CMD_PROXY_CONFIGURE_IN_FLAGS_LEN 4 |
| #define MC_CMD_PROXY_CONFIGURE_IN_ENABLE_OFST 0 |
| #define MC_CMD_PROXY_CONFIGURE_IN_ENABLE_LBN 0 |
| #define MC_CMD_PROXY_CONFIGURE_IN_ENABLE_WIDTH 1 |
| /* Host provides a contiguous memory buffer that contains at least NUM_BLOCKS |
| * of blocks, each of the size REQUEST_BLOCK_SIZE. |
| */ |
| #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BUFF_ADDR_OFST 4 |
| #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BUFF_ADDR_LEN 8 |
| #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BUFF_ADDR_LO_OFST 4 |
| #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BUFF_ADDR_LO_LEN 4 |
| #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BUFF_ADDR_LO_LBN 32 |
| #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BUFF_ADDR_LO_WIDTH 32 |
| #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BUFF_ADDR_HI_OFST 8 |
| #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BUFF_ADDR_HI_LEN 4 |
| #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BUFF_ADDR_HI_LBN 64 |
| #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BUFF_ADDR_HI_WIDTH 32 |
| /* Must be a power of 2 */ |
| #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BLOCK_SIZE_OFST 12 |
| #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BLOCK_SIZE_LEN 4 |
| /* Host provides a contiguous memory buffer that contains at least NUM_BLOCKS |
| * of blocks, each of the size REPLY_BLOCK_SIZE. |
| */ |
| #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BUFF_ADDR_OFST 16 |
| #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BUFF_ADDR_LEN 8 |
| #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BUFF_ADDR_LO_OFST 16 |
| #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BUFF_ADDR_LO_LEN 4 |
| #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BUFF_ADDR_LO_LBN 128 |
| #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BUFF_ADDR_LO_WIDTH 32 |
| #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BUFF_ADDR_HI_OFST 20 |
| #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BUFF_ADDR_HI_LEN 4 |
| #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BUFF_ADDR_HI_LBN 160 |
| #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BUFF_ADDR_HI_WIDTH 32 |
| /* Must be a power of 2 */ |
| #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BLOCK_SIZE_OFST 24 |
| #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BLOCK_SIZE_LEN 4 |
| /* Host provides a contiguous memory buffer that contains at least NUM_BLOCKS |
| * of blocks, each of the size STATUS_BLOCK_SIZE. This buffer is only needed if |
| * host intends to complete proxied operations by using MC_CMD_PROXY_CMD. |
| */ |
| #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BUFF_ADDR_OFST 28 |
| #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BUFF_ADDR_LEN 8 |
| #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BUFF_ADDR_LO_OFST 28 |
| #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BUFF_ADDR_LO_LEN 4 |
| #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BUFF_ADDR_LO_LBN 224 |
| #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BUFF_ADDR_LO_WIDTH 32 |
| #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BUFF_ADDR_HI_OFST 32 |
| #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BUFF_ADDR_HI_LEN 4 |
| #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BUFF_ADDR_HI_LBN 256 |
| #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BUFF_ADDR_HI_WIDTH 32 |
| /* Must be a power of 2, or zero if this buffer is not provided */ |
| #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BLOCK_SIZE_OFST 36 |
| #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BLOCK_SIZE_LEN 4 |
| /* Applies to all three buffers */ |
| #define MC_CMD_PROXY_CONFIGURE_IN_NUM_BLOCKS_OFST 40 |
| #define MC_CMD_PROXY_CONFIGURE_IN_NUM_BLOCKS_LEN 4 |
| /* A bit mask defining which MCDI operations may be proxied */ |
| #define MC_CMD_PROXY_CONFIGURE_IN_ALLOWED_MCDI_MASK_OFST 44 |
| #define MC_CMD_PROXY_CONFIGURE_IN_ALLOWED_MCDI_MASK_LEN 64 |
| |
| /* MC_CMD_PROXY_CONFIGURE_EXT_IN msgrequest */ |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_LEN 112 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_FLAGS_OFST 0 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_FLAGS_LEN 4 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_ENABLE_OFST 0 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_ENABLE_LBN 0 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_ENABLE_WIDTH 1 |
| /* Host provides a contiguous memory buffer that contains at least NUM_BLOCKS |
| * of blocks, each of the size REQUEST_BLOCK_SIZE. |
| */ |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BUFF_ADDR_OFST 4 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BUFF_ADDR_LEN 8 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BUFF_ADDR_LO_OFST 4 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BUFF_ADDR_LO_LEN 4 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BUFF_ADDR_LO_LBN 32 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BUFF_ADDR_LO_WIDTH 32 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BUFF_ADDR_HI_OFST 8 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BUFF_ADDR_HI_LEN 4 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BUFF_ADDR_HI_LBN 64 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BUFF_ADDR_HI_WIDTH 32 |
| /* Must be a power of 2 */ |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BLOCK_SIZE_OFST 12 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BLOCK_SIZE_LEN 4 |
| /* Host provides a contiguous memory buffer that contains at least NUM_BLOCKS |
| * of blocks, each of the size REPLY_BLOCK_SIZE. |
| */ |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BUFF_ADDR_OFST 16 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BUFF_ADDR_LEN 8 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BUFF_ADDR_LO_OFST 16 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BUFF_ADDR_LO_LEN 4 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BUFF_ADDR_LO_LBN 128 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BUFF_ADDR_LO_WIDTH 32 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BUFF_ADDR_HI_OFST 20 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BUFF_ADDR_HI_LEN 4 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BUFF_ADDR_HI_LBN 160 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BUFF_ADDR_HI_WIDTH 32 |
| /* Must be a power of 2 */ |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BLOCK_SIZE_OFST 24 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BLOCK_SIZE_LEN 4 |
| /* Host provides a contiguous memory buffer that contains at least NUM_BLOCKS |
| * of blocks, each of the size STATUS_BLOCK_SIZE. This buffer is only needed if |
| * host intends to complete proxied operations by using MC_CMD_PROXY_CMD. |
| */ |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BUFF_ADDR_OFST 28 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BUFF_ADDR_LEN 8 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BUFF_ADDR_LO_OFST 28 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BUFF_ADDR_LO_LEN 4 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BUFF_ADDR_LO_LBN 224 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BUFF_ADDR_LO_WIDTH 32 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BUFF_ADDR_HI_OFST 32 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BUFF_ADDR_HI_LEN 4 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BUFF_ADDR_HI_LBN 256 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BUFF_ADDR_HI_WIDTH 32 |
| /* Must be a power of 2, or zero if this buffer is not provided */ |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BLOCK_SIZE_OFST 36 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BLOCK_SIZE_LEN 4 |
| /* Applies to all three buffers */ |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_NUM_BLOCKS_OFST 40 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_NUM_BLOCKS_LEN 4 |
| /* A bit mask defining which MCDI operations may be proxied */ |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_ALLOWED_MCDI_MASK_OFST 44 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_ALLOWED_MCDI_MASK_LEN 64 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_RESERVED_OFST 108 |
| #define MC_CMD_PROXY_CONFIGURE_EXT_IN_RESERVED_LEN 4 |
| |
| /* MC_CMD_PROXY_CONFIGURE_OUT msgresponse */ |
| #define MC_CMD_PROXY_CONFIGURE_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_PROXY_COMPLETE |
| * Tells FW that a requested proxy operation has either been completed (by |
| * using MC_CMD_PROXY_CMD) or authorized/declined. May only be sent by the |
| * function that enabled proxying/authorization (by using |
| * MC_CMD_PROXY_CONFIGURE). |
| */ |
| #define MC_CMD_PROXY_COMPLETE 0x5f |
| #undef MC_CMD_0x5f_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x5f_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_PROXY_COMPLETE_IN msgrequest */ |
| #define MC_CMD_PROXY_COMPLETE_IN_LEN 12 |
| #define MC_CMD_PROXY_COMPLETE_IN_BLOCK_INDEX_OFST 0 |
| #define MC_CMD_PROXY_COMPLETE_IN_BLOCK_INDEX_LEN 4 |
| #define MC_CMD_PROXY_COMPLETE_IN_STATUS_OFST 4 |
| #define MC_CMD_PROXY_COMPLETE_IN_STATUS_LEN 4 |
| /* enum: The operation has been completed by using MC_CMD_PROXY_CMD, the reply |
| * is stored in the REPLY_BUFF. |
| */ |
| #define MC_CMD_PROXY_COMPLETE_IN_COMPLETE 0x0 |
| /* enum: The operation has been authorized. The originating function may now |
| * try again. |
| */ |
| #define MC_CMD_PROXY_COMPLETE_IN_AUTHORIZED 0x1 |
| /* enum: The operation has been declined. */ |
| #define MC_CMD_PROXY_COMPLETE_IN_DECLINED 0x2 |
| /* enum: The authorization failed because the relevant application did not |
| * respond in time. |
| */ |
| #define MC_CMD_PROXY_COMPLETE_IN_TIMEDOUT 0x3 |
| #define MC_CMD_PROXY_COMPLETE_IN_HANDLE_OFST 8 |
| #define MC_CMD_PROXY_COMPLETE_IN_HANDLE_LEN 4 |
| |
| /* MC_CMD_PROXY_COMPLETE_OUT msgresponse */ |
| #define MC_CMD_PROXY_COMPLETE_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_ALLOC_BUFTBL_CHUNK |
| * Allocate a set of buffer table entries using the specified owner ID. This |
| * operation allocates the required buffer table entries (and fails if it |
| * cannot do so). The buffer table entries will initially be zeroed. |
| */ |
| #define MC_CMD_ALLOC_BUFTBL_CHUNK 0x87 |
| #undef MC_CMD_0x87_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x87_PRIVILEGE_CTG SRIOV_CTG_ONLOAD |
| |
| /* MC_CMD_ALLOC_BUFTBL_CHUNK_IN msgrequest */ |
| #define MC_CMD_ALLOC_BUFTBL_CHUNK_IN_LEN 8 |
| /* Owner ID to use */ |
| #define MC_CMD_ALLOC_BUFTBL_CHUNK_IN_OWNER_OFST 0 |
| #define MC_CMD_ALLOC_BUFTBL_CHUNK_IN_OWNER_LEN 4 |
| /* Size of buffer table pages to use, in bytes (note that only a few values are |
| * legal on any specific hardware). |
| */ |
| #define MC_CMD_ALLOC_BUFTBL_CHUNK_IN_PAGE_SIZE_OFST 4 |
| #define MC_CMD_ALLOC_BUFTBL_CHUNK_IN_PAGE_SIZE_LEN 4 |
| |
| /* MC_CMD_ALLOC_BUFTBL_CHUNK_OUT msgresponse */ |
| #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_LEN 12 |
| #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_HANDLE_OFST 0 |
| #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_HANDLE_LEN 4 |
| #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_NUMENTRIES_OFST 4 |
| #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_NUMENTRIES_LEN 4 |
| /* Buffer table IDs for use in DMA descriptors. */ |
| #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_ID_OFST 8 |
| #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_ID_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_PROGRAM_BUFTBL_ENTRIES |
| * Reprogram a set of buffer table entries in the specified chunk. |
| */ |
| #define MC_CMD_PROGRAM_BUFTBL_ENTRIES 0x88 |
| #undef MC_CMD_0x88_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x88_PRIVILEGE_CTG SRIOV_CTG_ONLOAD |
| |
| /* MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN msgrequest */ |
| #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_LENMIN 20 |
| #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_LENMAX 268 |
| #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_LENMAX_MCDI2 268 |
| #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_LEN(num) (12+8*(num)) |
| #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_NUM(len) (((len)-12)/8) |
| #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_HANDLE_OFST 0 |
| #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_HANDLE_LEN 4 |
| /* ID */ |
| #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_FIRSTID_OFST 4 |
| #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_FIRSTID_LEN 4 |
| /* Num entries */ |
| #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_NUMENTRIES_OFST 8 |
| #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_NUMENTRIES_LEN 4 |
| /* Buffer table entry address */ |
| #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_OFST 12 |
| #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_LEN 8 |
| #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_LO_OFST 12 |
| #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_LO_LEN 4 |
| #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_LO_LBN 96 |
| #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_LO_WIDTH 32 |
| #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_HI_OFST 16 |
| #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_HI_LEN 4 |
| #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_HI_LBN 128 |
| #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_HI_WIDTH 32 |
| #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_MINNUM 1 |
| #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_MAXNUM 32 |
| #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_MAXNUM_MCDI2 32 |
| |
| /* MC_CMD_PROGRAM_BUFTBL_ENTRIES_OUT msgresponse */ |
| #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_FREE_BUFTBL_CHUNK |
| */ |
| #define MC_CMD_FREE_BUFTBL_CHUNK 0x89 |
| #undef MC_CMD_0x89_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x89_PRIVILEGE_CTG SRIOV_CTG_ONLOAD |
| |
| /* MC_CMD_FREE_BUFTBL_CHUNK_IN msgrequest */ |
| #define MC_CMD_FREE_BUFTBL_CHUNK_IN_LEN 4 |
| #define MC_CMD_FREE_BUFTBL_CHUNK_IN_HANDLE_OFST 0 |
| #define MC_CMD_FREE_BUFTBL_CHUNK_IN_HANDLE_LEN 4 |
| |
| /* MC_CMD_FREE_BUFTBL_CHUNK_OUT msgresponse */ |
| #define MC_CMD_FREE_BUFTBL_CHUNK_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_FILTER_OP |
| * Multiplexed MCDI call for filter operations |
| */ |
| #define MC_CMD_FILTER_OP 0x8a |
| #undef MC_CMD_0x8a_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x8a_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_FILTER_OP_IN msgrequest */ |
| #define MC_CMD_FILTER_OP_IN_LEN 108 |
| /* identifies the type of operation requested */ |
| #define MC_CMD_FILTER_OP_IN_OP_OFST 0 |
| #define MC_CMD_FILTER_OP_IN_OP_LEN 4 |
| /* enum: single-recipient filter insert */ |
| #define MC_CMD_FILTER_OP_IN_OP_INSERT 0x0 |
| /* enum: single-recipient filter remove */ |
| #define MC_CMD_FILTER_OP_IN_OP_REMOVE 0x1 |
| /* enum: multi-recipient filter subscribe */ |
| #define MC_CMD_FILTER_OP_IN_OP_SUBSCRIBE 0x2 |
| /* enum: multi-recipient filter unsubscribe */ |
| #define MC_CMD_FILTER_OP_IN_OP_UNSUBSCRIBE 0x3 |
| /* enum: replace one recipient with another (warning - the filter handle may |
| * change) |
| */ |
| #define MC_CMD_FILTER_OP_IN_OP_REPLACE 0x4 |
| /* filter handle (for remove / unsubscribe operations) */ |
| #define MC_CMD_FILTER_OP_IN_HANDLE_OFST 4 |
| #define MC_CMD_FILTER_OP_IN_HANDLE_LEN 8 |
| #define MC_CMD_FILTER_OP_IN_HANDLE_LO_OFST 4 |
| #define MC_CMD_FILTER_OP_IN_HANDLE_LO_LEN 4 |
| #define MC_CMD_FILTER_OP_IN_HANDLE_LO_LBN 32 |
| #define MC_CMD_FILTER_OP_IN_HANDLE_LO_WIDTH 32 |
| #define MC_CMD_FILTER_OP_IN_HANDLE_HI_OFST 8 |
| #define MC_CMD_FILTER_OP_IN_HANDLE_HI_LEN 4 |
| #define MC_CMD_FILTER_OP_IN_HANDLE_HI_LBN 64 |
| #define MC_CMD_FILTER_OP_IN_HANDLE_HI_WIDTH 32 |
| /* The port ID associated with the v-adaptor which should contain this filter. |
| */ |
| #define MC_CMD_FILTER_OP_IN_PORT_ID_OFST 12 |
| #define MC_CMD_FILTER_OP_IN_PORT_ID_LEN 4 |
| /* fields to include in match criteria */ |
| #define MC_CMD_FILTER_OP_IN_MATCH_FIELDS_OFST 16 |
| #define MC_CMD_FILTER_OP_IN_MATCH_FIELDS_LEN 4 |
| #define MC_CMD_FILTER_OP_IN_MATCH_SRC_IP_OFST 16 |
| #define MC_CMD_FILTER_OP_IN_MATCH_SRC_IP_LBN 0 |
| #define MC_CMD_FILTER_OP_IN_MATCH_SRC_IP_WIDTH 1 |
| #define MC_CMD_FILTER_OP_IN_MATCH_DST_IP_OFST 16 |
| #define MC_CMD_FILTER_OP_IN_MATCH_DST_IP_LBN 1 |
| #define MC_CMD_FILTER_OP_IN_MATCH_DST_IP_WIDTH 1 |
| #define MC_CMD_FILTER_OP_IN_MATCH_SRC_MAC_OFST 16 |
| #define MC_CMD_FILTER_OP_IN_MATCH_SRC_MAC_LBN 2 |
| #define MC_CMD_FILTER_OP_IN_MATCH_SRC_MAC_WIDTH 1 |
| #define MC_CMD_FILTER_OP_IN_MATCH_SRC_PORT_OFST 16 |
| #define MC_CMD_FILTER_OP_IN_MATCH_SRC_PORT_LBN 3 |
| #define MC_CMD_FILTER_OP_IN_MATCH_SRC_PORT_WIDTH 1 |
| #define MC_CMD_FILTER_OP_IN_MATCH_DST_MAC_OFST 16 |
| #define MC_CMD_FILTER_OP_IN_MATCH_DST_MAC_LBN 4 |
| #define MC_CMD_FILTER_OP_IN_MATCH_DST_MAC_WIDTH 1 |
| #define MC_CMD_FILTER_OP_IN_MATCH_DST_PORT_OFST 16 |
| #define MC_CMD_FILTER_OP_IN_MATCH_DST_PORT_LBN 5 |
| #define MC_CMD_FILTER_OP_IN_MATCH_DST_PORT_WIDTH 1 |
| #define MC_CMD_FILTER_OP_IN_MATCH_ETHER_TYPE_OFST 16 |
| #define MC_CMD_FILTER_OP_IN_MATCH_ETHER_TYPE_LBN 6 |
| #define MC_CMD_FILTER_OP_IN_MATCH_ETHER_TYPE_WIDTH 1 |
| #define MC_CMD_FILTER_OP_IN_MATCH_INNER_VLAN_OFST 16 |
| #define MC_CMD_FILTER_OP_IN_MATCH_INNER_VLAN_LBN 7 |
| #define MC_CMD_FILTER_OP_IN_MATCH_INNER_VLAN_WIDTH 1 |
| #define MC_CMD_FILTER_OP_IN_MATCH_OUTER_VLAN_OFST 16 |
| #define MC_CMD_FILTER_OP_IN_MATCH_OUTER_VLAN_LBN 8 |
| #define MC_CMD_FILTER_OP_IN_MATCH_OUTER_VLAN_WIDTH 1 |
| #define MC_CMD_FILTER_OP_IN_MATCH_IP_PROTO_OFST 16 |
| #define MC_CMD_FILTER_OP_IN_MATCH_IP_PROTO_LBN 9 |
| #define MC_CMD_FILTER_OP_IN_MATCH_IP_PROTO_WIDTH 1 |
| #define MC_CMD_FILTER_OP_IN_MATCH_FWDEF0_OFST 16 |
| #define MC_CMD_FILTER_OP_IN_MATCH_FWDEF0_LBN 10 |
| #define MC_CMD_FILTER_OP_IN_MATCH_FWDEF0_WIDTH 1 |
| #define MC_CMD_FILTER_OP_IN_MATCH_FWDEF1_OFST 16 |
| #define MC_CMD_FILTER_OP_IN_MATCH_FWDEF1_LBN 11 |
| #define MC_CMD_FILTER_OP_IN_MATCH_FWDEF1_WIDTH 1 |
| #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_IPV4_MCAST_DST_OFST 16 |
| #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_IPV4_MCAST_DST_LBN 29 |
| #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_IPV4_MCAST_DST_WIDTH 1 |
| #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_MCAST_DST_OFST 16 |
| #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_MCAST_DST_LBN 30 |
| #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_MCAST_DST_WIDTH 1 |
| #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_UCAST_DST_OFST 16 |
| #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_UCAST_DST_LBN 31 |
| #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_UCAST_DST_WIDTH 1 |
| /* receive destination */ |
| #define MC_CMD_FILTER_OP_IN_RX_DEST_OFST 20 |
| #define MC_CMD_FILTER_OP_IN_RX_DEST_LEN 4 |
| /* enum: drop packets */ |
| #define MC_CMD_FILTER_OP_IN_RX_DEST_DROP 0x0 |
| /* enum: receive to host */ |
| #define MC_CMD_FILTER_OP_IN_RX_DEST_HOST 0x1 |
| /* enum: receive to MC */ |
| #define MC_CMD_FILTER_OP_IN_RX_DEST_MC 0x2 |
| /* enum: loop back to TXDP 0 */ |
| #define MC_CMD_FILTER_OP_IN_RX_DEST_TX0 0x3 |
| /* enum: loop back to TXDP 1 */ |
| #define MC_CMD_FILTER_OP_IN_RX_DEST_TX1 0x4 |
| /* receive queue handle (for multiple queue modes, this is the base queue) */ |
| #define MC_CMD_FILTER_OP_IN_RX_QUEUE_OFST 24 |
| #define MC_CMD_FILTER_OP_IN_RX_QUEUE_LEN 4 |
| /* receive mode */ |
| #define MC_CMD_FILTER_OP_IN_RX_MODE_OFST 28 |
| #define MC_CMD_FILTER_OP_IN_RX_MODE_LEN 4 |
| /* enum: receive to just the specified queue */ |
| #define MC_CMD_FILTER_OP_IN_RX_MODE_SIMPLE 0x0 |
| /* enum: receive to multiple queues using RSS context */ |
| #define MC_CMD_FILTER_OP_IN_RX_MODE_RSS 0x1 |
| /* enum: receive to multiple queues using .1p mapping */ |
| #define MC_CMD_FILTER_OP_IN_RX_MODE_DOT1P_MAPPING 0x2 |
| /* enum: install a filter entry that will never match; for test purposes only |
| */ |
| #define MC_CMD_FILTER_OP_IN_RX_MODE_TEST_NEVER_MATCH 0x80000000 |
| /* RSS context (for RX_MODE_RSS) or .1p mapping handle (for |
| * RX_MODE_DOT1P_MAPPING), as returned by MC_CMD_RSS_CONTEXT_ALLOC or |
| * MC_CMD_DOT1P_MAPPING_ALLOC. |
| */ |
| #define MC_CMD_FILTER_OP_IN_RX_CONTEXT_OFST 32 |
| #define MC_CMD_FILTER_OP_IN_RX_CONTEXT_LEN 4 |
| /* transmit domain (reserved; set to 0) */ |
| #define MC_CMD_FILTER_OP_IN_TX_DOMAIN_OFST 36 |
| #define MC_CMD_FILTER_OP_IN_TX_DOMAIN_LEN 4 |
| /* transmit destination (either set the MAC and/or PM bits for explicit |
| * control, or set this field to TX_DEST_DEFAULT for sensible default |
| * behaviour) |
| */ |
| #define MC_CMD_FILTER_OP_IN_TX_DEST_OFST 40 |
| #define MC_CMD_FILTER_OP_IN_TX_DEST_LEN 4 |
| /* enum: request default behaviour (based on filter type) */ |
| #define MC_CMD_FILTER_OP_IN_TX_DEST_DEFAULT 0xffffffff |
| #define MC_CMD_FILTER_OP_IN_TX_DEST_MAC_OFST 40 |
| #define MC_CMD_FILTER_OP_IN_TX_DEST_MAC_LBN 0 |
| #define MC_CMD_FILTER_OP_IN_TX_DEST_MAC_WIDTH 1 |
| #define MC_CMD_FILTER_OP_IN_TX_DEST_PM_OFST 40 |
| #define MC_CMD_FILTER_OP_IN_TX_DEST_PM_LBN 1 |
| #define MC_CMD_FILTER_OP_IN_TX_DEST_PM_WIDTH 1 |
| /* source MAC address to match (as bytes in network order) */ |
| #define MC_CMD_FILTER_OP_IN_SRC_MAC_OFST 44 |
| #define MC_CMD_FILTER_OP_IN_SRC_MAC_LEN 6 |
| /* source port to match (as bytes in network order) */ |
| #define MC_CMD_FILTER_OP_IN_SRC_PORT_OFST 50 |
| #define MC_CMD_FILTER_OP_IN_SRC_PORT_LEN 2 |
| /* destination MAC address to match (as bytes in network order) */ |
| #define MC_CMD_FILTER_OP_IN_DST_MAC_OFST 52 |
| #define MC_CMD_FILTER_OP_IN_DST_MAC_LEN 6 |
| /* destination port to match (as bytes in network order) */ |
| #define MC_CMD_FILTER_OP_IN_DST_PORT_OFST 58 |
| #define MC_CMD_FILTER_OP_IN_DST_PORT_LEN 2 |
| /* Ethernet type to match (as bytes in network order) */ |
| #define MC_CMD_FILTER_OP_IN_ETHER_TYPE_OFST 60 |
| #define MC_CMD_FILTER_OP_IN_ETHER_TYPE_LEN 2 |
| /* Inner VLAN tag to match (as bytes in network order) */ |
| #define MC_CMD_FILTER_OP_IN_INNER_VLAN_OFST 62 |
| #define MC_CMD_FILTER_OP_IN_INNER_VLAN_LEN 2 |
| /* Outer VLAN tag to match (as bytes in network order) */ |
| #define MC_CMD_FILTER_OP_IN_OUTER_VLAN_OFST 64 |
| #define MC_CMD_FILTER_OP_IN_OUTER_VLAN_LEN 2 |
| /* IP protocol to match (in low byte; set high byte to 0) */ |
| #define MC_CMD_FILTER_OP_IN_IP_PROTO_OFST 66 |
| #define MC_CMD_FILTER_OP_IN_IP_PROTO_LEN 2 |
| /* Firmware defined register 0 to match (reserved; set to 0) */ |
| #define MC_CMD_FILTER_OP_IN_FWDEF0_OFST 68 |
| #define MC_CMD_FILTER_OP_IN_FWDEF0_LEN 4 |
| /* Firmware defined register 1 to match (reserved; set to 0) */ |
| #define MC_CMD_FILTER_OP_IN_FWDEF1_OFST 72 |
| #define MC_CMD_FILTER_OP_IN_FWDEF1_LEN 4 |
| /* source IP address to match (as bytes in network order; set last 12 bytes to |
| * 0 for IPv4 address) |
| */ |
| #define MC_CMD_FILTER_OP_IN_SRC_IP_OFST 76 |
| #define MC_CMD_FILTER_OP_IN_SRC_IP_LEN 16 |
| /* destination IP address to match (as bytes in network order; set last 12 |
| * bytes to 0 for IPv4 address) |
| */ |
| #define MC_CMD_FILTER_OP_IN_DST_IP_OFST 92 |
| #define MC_CMD_FILTER_OP_IN_DST_IP_LEN 16 |
| |
| /* MC_CMD_FILTER_OP_EXT_IN msgrequest: Extension to MC_CMD_FILTER_OP_IN to |
| * include handling of VXLAN/NVGRE encapsulated frame filtering (which is |
| * supported on Medford only). |
| */ |
| #define MC_CMD_FILTER_OP_EXT_IN_LEN 172 |
| /* identifies the type of operation requested */ |
| #define MC_CMD_FILTER_OP_EXT_IN_OP_OFST 0 |
| #define MC_CMD_FILTER_OP_EXT_IN_OP_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_FILTER_OP_IN/OP */ |
| /* filter handle (for remove / unsubscribe operations) */ |
| #define MC_CMD_FILTER_OP_EXT_IN_HANDLE_OFST 4 |
| #define MC_CMD_FILTER_OP_EXT_IN_HANDLE_LEN 8 |
| #define MC_CMD_FILTER_OP_EXT_IN_HANDLE_LO_OFST 4 |
| #define MC_CMD_FILTER_OP_EXT_IN_HANDLE_LO_LEN 4 |
| #define MC_CMD_FILTER_OP_EXT_IN_HANDLE_LO_LBN 32 |
| #define MC_CMD_FILTER_OP_EXT_IN_HANDLE_LO_WIDTH 32 |
| #define MC_CMD_FILTER_OP_EXT_IN_HANDLE_HI_OFST 8 |
| #define MC_CMD_FILTER_OP_EXT_IN_HANDLE_HI_LEN 4 |
| #define MC_CMD_FILTER_OP_EXT_IN_HANDLE_HI_LBN 64 |
| #define MC_CMD_FILTER_OP_EXT_IN_HANDLE_HI_WIDTH 32 |
| /* The port ID associated with the v-adaptor which should contain this filter. |
| */ |
| #define MC_CMD_FILTER_OP_EXT_IN_PORT_ID_OFST 12 |
| #define MC_CMD_FILTER_OP_EXT_IN_PORT_ID_LEN 4 |
| /* fields to include in match criteria */ |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_FIELDS_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_FIELDS_LEN 4 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_IP_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_IP_LBN 0 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_IP_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_IP_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_IP_LBN 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_IP_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_MAC_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_MAC_LBN 2 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_MAC_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_PORT_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_PORT_LBN 3 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_PORT_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_MAC_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_MAC_LBN 4 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_MAC_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_PORT_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_PORT_LBN 5 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_PORT_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_ETHER_TYPE_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_ETHER_TYPE_LBN 6 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_ETHER_TYPE_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_INNER_VLAN_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_INNER_VLAN_LBN 7 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_INNER_VLAN_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_OUTER_VLAN_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_OUTER_VLAN_LBN 8 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_OUTER_VLAN_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IP_PROTO_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IP_PROTO_LBN 9 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IP_PROTO_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_FWDEF0_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_FWDEF0_LBN 10 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_FWDEF0_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_VNI_OR_VSID_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_VNI_OR_VSID_LBN 11 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_VNI_OR_VSID_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_IP_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_IP_LBN 12 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_IP_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_IP_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_IP_LBN 13 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_IP_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_MAC_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_MAC_LBN 14 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_MAC_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_PORT_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_PORT_LBN 15 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_PORT_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_MAC_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_MAC_LBN 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_MAC_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_PORT_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_PORT_LBN 17 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_PORT_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_ETHER_TYPE_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_ETHER_TYPE_LBN 18 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_ETHER_TYPE_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_INNER_VLAN_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_INNER_VLAN_LBN 19 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_INNER_VLAN_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_OUTER_VLAN_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_OUTER_VLAN_LBN 20 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_OUTER_VLAN_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_IP_PROTO_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_IP_PROTO_LBN 21 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_IP_PROTO_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_FWDEF0_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_FWDEF0_LBN 22 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_FWDEF0_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_FWDEF1_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_FWDEF1_LBN 23 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_FWDEF1_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_UNKNOWN_MCAST_DST_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_UNKNOWN_MCAST_DST_LBN 24 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_UNKNOWN_MCAST_DST_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_UNKNOWN_UCAST_DST_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_UNKNOWN_UCAST_DST_LBN 25 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_UNKNOWN_UCAST_DST_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_UNKNOWN_IPV4_MCAST_DST_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_UNKNOWN_IPV4_MCAST_DST_LBN 29 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_UNKNOWN_IPV4_MCAST_DST_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_UNKNOWN_MCAST_DST_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_UNKNOWN_MCAST_DST_LBN 30 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_UNKNOWN_MCAST_DST_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_UNKNOWN_UCAST_DST_OFST 16 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_UNKNOWN_UCAST_DST_LBN 31 |
| #define MC_CMD_FILTER_OP_EXT_IN_MATCH_UNKNOWN_UCAST_DST_WIDTH 1 |
| /* receive destination */ |
| #define MC_CMD_FILTER_OP_EXT_IN_RX_DEST_OFST 20 |
| #define MC_CMD_FILTER_OP_EXT_IN_RX_DEST_LEN 4 |
| /* enum: drop packets */ |
| #define MC_CMD_FILTER_OP_EXT_IN_RX_DEST_DROP 0x0 |
| /* enum: receive to host */ |
| #define MC_CMD_FILTER_OP_EXT_IN_RX_DEST_HOST 0x1 |
| /* enum: receive to MC */ |
| #define MC_CMD_FILTER_OP_EXT_IN_RX_DEST_MC 0x2 |
| /* enum: loop back to TXDP 0 */ |
| #define MC_CMD_FILTER_OP_EXT_IN_RX_DEST_TX0 0x3 |
| /* enum: loop back to TXDP 1 */ |
| #define MC_CMD_FILTER_OP_EXT_IN_RX_DEST_TX1 0x4 |
| /* receive queue handle (for multiple queue modes, this is the base queue) */ |
| #define MC_CMD_FILTER_OP_EXT_IN_RX_QUEUE_OFST 24 |
| #define MC_CMD_FILTER_OP_EXT_IN_RX_QUEUE_LEN 4 |
| /* receive mode */ |
| #define MC_CMD_FILTER_OP_EXT_IN_RX_MODE_OFST 28 |
| #define MC_CMD_FILTER_OP_EXT_IN_RX_MODE_LEN 4 |
| /* enum: receive to just the specified queue */ |
| #define MC_CMD_FILTER_OP_EXT_IN_RX_MODE_SIMPLE 0x0 |
| /* enum: receive to multiple queues using RSS context */ |
| #define MC_CMD_FILTER_OP_EXT_IN_RX_MODE_RSS 0x1 |
| /* enum: receive to multiple queues using .1p mapping */ |
| #define MC_CMD_FILTER_OP_EXT_IN_RX_MODE_DOT1P_MAPPING 0x2 |
| /* enum: install a filter entry that will never match; for test purposes only |
| */ |
| #define MC_CMD_FILTER_OP_EXT_IN_RX_MODE_TEST_NEVER_MATCH 0x80000000 |
| /* RSS context (for RX_MODE_RSS) or .1p mapping handle (for |
| * RX_MODE_DOT1P_MAPPING), as returned by MC_CMD_RSS_CONTEXT_ALLOC or |
| * MC_CMD_DOT1P_MAPPING_ALLOC. |
| */ |
| #define MC_CMD_FILTER_OP_EXT_IN_RX_CONTEXT_OFST 32 |
| #define MC_CMD_FILTER_OP_EXT_IN_RX_CONTEXT_LEN 4 |
| /* transmit domain (reserved; set to 0) */ |
| #define MC_CMD_FILTER_OP_EXT_IN_TX_DOMAIN_OFST 36 |
| #define MC_CMD_FILTER_OP_EXT_IN_TX_DOMAIN_LEN 4 |
| /* transmit destination (either set the MAC and/or PM bits for explicit |
| * control, or set this field to TX_DEST_DEFAULT for sensible default |
| * behaviour) |
| */ |
| #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_OFST 40 |
| #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_LEN 4 |
| /* enum: request default behaviour (based on filter type) */ |
| #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_DEFAULT 0xffffffff |
| #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_MAC_OFST 40 |
| #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_MAC_LBN 0 |
| #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_MAC_WIDTH 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_PM_OFST 40 |
| #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_PM_LBN 1 |
| #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_PM_WIDTH 1 |
| /* source MAC address to match (as bytes in network order) */ |
| #define MC_CMD_FILTER_OP_EXT_IN_SRC_MAC_OFST 44 |
| #define MC_CMD_FILTER_OP_EXT_IN_SRC_MAC_LEN 6 |
| /* source port to match (as bytes in network order) */ |
| #define MC_CMD_FILTER_OP_EXT_IN_SRC_PORT_OFST 50 |
| #define MC_CMD_FILTER_OP_EXT_IN_SRC_PORT_LEN 2 |
| /* destination MAC address to match (as bytes in network order) */ |
| #define MC_CMD_FILTER_OP_EXT_IN_DST_MAC_OFST 52 |
| #define MC_CMD_FILTER_OP_EXT_IN_DST_MAC_LEN 6 |
| /* destination port to match (as bytes in network order) */ |
| #define MC_CMD_FILTER_OP_EXT_IN_DST_PORT_OFST 58 |
| #define MC_CMD_FILTER_OP_EXT_IN_DST_PORT_LEN 2 |
| /* Ethernet type to match (as bytes in network order) */ |
| #define MC_CMD_FILTER_OP_EXT_IN_ETHER_TYPE_OFST 60 |
| #define MC_CMD_FILTER_OP_EXT_IN_ETHER_TYPE_LEN 2 |
| /* Inner VLAN tag to match (as bytes in network order) */ |
| #define MC_CMD_FILTER_OP_EXT_IN_INNER_VLAN_OFST 62 |
| #define MC_CMD_FILTER_OP_EXT_IN_INNER_VLAN_LEN 2 |
| /* Outer VLAN tag to match (as bytes in network order) */ |
| #define MC_CMD_FILTER_OP_EXT_IN_OUTER_VLAN_OFST 64 |
| #define MC_CMD_FILTER_OP_EXT_IN_OUTER_VLAN_LEN 2 |
| /* IP protocol to match (in low byte; set high byte to 0) */ |
| #define MC_CMD_FILTER_OP_EXT_IN_IP_PROTO_OFST 66 |
| #define MC_CMD_FILTER_OP_EXT_IN_IP_PROTO_LEN 2 |
| /* Firmware defined register 0 to match (reserved; set to 0) */ |
| #define MC_CMD_FILTER_OP_EXT_IN_FWDEF0_OFST 68 |
| #define MC_CMD_FILTER_OP_EXT_IN_FWDEF0_LEN 4 |
| /* VNI (for VXLAN/Geneve, when IP protocol is UDP) or VSID (for NVGRE, when IP |
| * protocol is GRE) to match (as bytes in network order; set last byte to 0 for |
| * VXLAN/NVGRE, or 1 for Geneve) |
| */ |
| #define MC_CMD_FILTER_OP_EXT_IN_VNI_OR_VSID_OFST 72 |
| #define MC_CMD_FILTER_OP_EXT_IN_VNI_OR_VSID_LEN 4 |
| #define MC_CMD_FILTER_OP_EXT_IN_VNI_VALUE_OFST 72 |
| #define MC_CMD_FILTER_OP_EXT_IN_VNI_VALUE_LBN 0 |
| #define MC_CMD_FILTER_OP_EXT_IN_VNI_VALUE_WIDTH 24 |
| #define MC_CMD_FILTER_OP_EXT_IN_VNI_TYPE_OFST 72 |
| #define MC_CMD_FILTER_OP_EXT_IN_VNI_TYPE_LBN 24 |
| #define MC_CMD_FILTER_OP_EXT_IN_VNI_TYPE_WIDTH 8 |
| /* enum: Match VXLAN traffic with this VNI */ |
| #define MC_CMD_FILTER_OP_EXT_IN_VNI_TYPE_VXLAN 0x0 |
| /* enum: Match Geneve traffic with this VNI */ |
| #define MC_CMD_FILTER_OP_EXT_IN_VNI_TYPE_GENEVE 0x1 |
| /* enum: Reserved for experimental development use */ |
| #define MC_CMD_FILTER_OP_EXT_IN_VNI_TYPE_EXPERIMENTAL 0xfe |
| #define MC_CMD_FILTER_OP_EXT_IN_VSID_VALUE_OFST 72 |
| #define MC_CMD_FILTER_OP_EXT_IN_VSID_VALUE_LBN 0 |
| #define MC_CMD_FILTER_OP_EXT_IN_VSID_VALUE_WIDTH 24 |
| #define MC_CMD_FILTER_OP_EXT_IN_VSID_TYPE_OFST 72 |
| #define MC_CMD_FILTER_OP_EXT_IN_VSID_TYPE_LBN 24 |
| #define MC_CMD_FILTER_OP_EXT_IN_VSID_TYPE_WIDTH 8 |
| /* enum: Match NVGRE traffic with this VSID */ |
| #define MC_CMD_FILTER_OP_EXT_IN_VSID_TYPE_NVGRE 0x0 |
| /* source IP address to match (as bytes in network order; set last 12 bytes to |
| * 0 for IPv4 address) |
| */ |
| #define MC_CMD_FILTER_OP_EXT_IN_SRC_IP_OFST 76 |
| #define MC_CMD_FILTER_OP_EXT_IN_SRC_IP_LEN 16 |
| /* destination IP address to match (as bytes in network order; set last 12 |
| * bytes to 0 for IPv4 address) |
| */ |
| #define MC_CMD_FILTER_OP_EXT_IN_DST_IP_OFST 92 |
| #define MC_CMD_FILTER_OP_EXT_IN_DST_IP_LEN 16 |
| /* VXLAN/NVGRE inner frame source MAC address to match (as bytes in network |
| * order) |
| */ |
| #define MC_CMD_FILTER_OP_EXT_IN_IFRM_SRC_MAC_OFST 108 |
| #define MC_CMD_FILTER_OP_EXT_IN_IFRM_SRC_MAC_LEN 6 |
| /* VXLAN/NVGRE inner frame source port to match (as bytes in network order) */ |
| #define MC_CMD_FILTER_OP_EXT_IN_IFRM_SRC_PORT_OFST 114 |
| #define MC_CMD_FILTER_OP_EXT_IN_IFRM_SRC_PORT_LEN 2 |
| /* VXLAN/NVGRE inner frame destination MAC address to match (as bytes in |
| * network order) |
| */ |
| #define MC_CMD_FILTER_OP_EXT_IN_IFRM_DST_MAC_OFST 116 |
| #define MC_CMD_FILTER_OP_EXT_IN_IFRM_DST_MAC_LEN 6 |
| /* VXLAN/NVGRE inner frame destination port to match (as bytes in network |
| * order) |
| */ |
| #define MC_CMD_FILTER_OP_EXT_IN_IFRM_DST_PORT_OFST 122 |
| #define MC_CMD_FILTER_OP_EXT_IN_IFRM_DST_PORT_LEN 2 |
| /* VXLAN/NVGRE inner frame Ethernet type to match (as bytes in network order) |
| */ |
| #define MC_CMD_FILTER_OP_EXT_IN_IFRM_ETHER_TYPE_OFST 124 |
| #define MC_CMD_FILTER_OP_EXT_IN_IFRM_ETHER_TYPE_LEN 2 |
| /* VXLAN/NVGRE inner frame Inner VLAN tag to match (as bytes in network order) |
| */ |
| #define MC_CMD_FILTER_OP_EXT_IN_IFRM_INNER_VLAN_OFST 126 |
| #define MC_CMD_FILTER_OP_EXT_IN_IFRM_INNER_VLAN_LEN 2 |
| /* VXLAN/NVGRE inner frame Outer VLAN tag to match (as bytes in network order) |
| */ |
| #define MC_CMD_FILTER_OP_EXT_IN_IFRM_OUTER_VLAN_OFST 128 |
| #define MC_CMD_FILTER_OP_EXT_IN_IFRM_OUTER_VLAN_LEN 2 |
| /* VXLAN/NVGRE inner frame IP protocol to match (in low byte; set high byte to |
| * 0) |
| */ |
| #define MC_CMD_FILTER_OP_EXT_IN_IFRM_IP_PROTO_OFST 130 |
| #define MC_CMD_FILTER_OP_EXT_IN_IFRM_IP_PROTO_LEN 2 |
| /* VXLAN/NVGRE inner frame Firmware defined register 0 to match (reserved; set |
| * to 0) |
| */ |
| #define MC_CMD_FILTER_OP_EXT_IN_IFRM_FWDEF0_OFST 132 |
| #define MC_CMD_FILTER_OP_EXT_IN_IFRM_FWDEF0_LEN 4 |
| /* VXLAN/NVGRE inner frame Firmware defined register 1 to match (reserved; set |
| * to 0) |
| */ |
| #define MC_CMD_FILTER_OP_EXT_IN_IFRM_FWDEF1_OFST 136 |
| #define MC_CMD_FILTER_OP_EXT_IN_IFRM_FWDEF1_LEN 4 |
| /* VXLAN/NVGRE inner frame source IP address to match (as bytes in network |
| * order; set last 12 bytes to 0 for IPv4 address) |
| */ |
| #define MC_CMD_FILTER_OP_EXT_IN_IFRM_SRC_IP_OFST 140 |
| #define MC_CMD_FILTER_OP_EXT_IN_IFRM_SRC_IP_LEN 16 |
| /* VXLAN/NVGRE inner frame destination IP address to match (as bytes in network |
| * order; set last 12 bytes to 0 for IPv4 address) |
| */ |
| #define MC_CMD_FILTER_OP_EXT_IN_IFRM_DST_IP_OFST 156 |
| #define MC_CMD_FILTER_OP_EXT_IN_IFRM_DST_IP_LEN 16 |
| |
| /* MC_CMD_FILTER_OP_V3_IN msgrequest: FILTER_OP extension to support additional |
| * filter actions for EF100. Some of these actions are also supported on EF10, |
| * for Intel's DPDK (Data Plane Development Kit, dpdk.org) via its rte_flow |
| * API. In the latter case, this extension is only useful with the sfc_efx |
| * driver included as part of DPDK, used in conjunction with the dpdk datapath |
| * firmware variant. |
| */ |
| #define MC_CMD_FILTER_OP_V3_IN_LEN 180 |
| /* identifies the type of operation requested */ |
| #define MC_CMD_FILTER_OP_V3_IN_OP_OFST 0 |
| #define MC_CMD_FILTER_OP_V3_IN_OP_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_FILTER_OP_IN/OP */ |
| /* filter handle (for remove / unsubscribe operations) */ |
| #define MC_CMD_FILTER_OP_V3_IN_HANDLE_OFST 4 |
| #define MC_CMD_FILTER_OP_V3_IN_HANDLE_LEN 8 |
| #define MC_CMD_FILTER_OP_V3_IN_HANDLE_LO_OFST 4 |
| #define MC_CMD_FILTER_OP_V3_IN_HANDLE_LO_LEN 4 |
| #define MC_CMD_FILTER_OP_V3_IN_HANDLE_LO_LBN 32 |
| #define MC_CMD_FILTER_OP_V3_IN_HANDLE_LO_WIDTH 32 |
| #define MC_CMD_FILTER_OP_V3_IN_HANDLE_HI_OFST 8 |
| #define MC_CMD_FILTER_OP_V3_IN_HANDLE_HI_LEN 4 |
| #define MC_CMD_FILTER_OP_V3_IN_HANDLE_HI_LBN 64 |
| #define MC_CMD_FILTER_OP_V3_IN_HANDLE_HI_WIDTH 32 |
| /* The port ID associated with the v-adaptor which should contain this filter. |
| */ |
| #define MC_CMD_FILTER_OP_V3_IN_PORT_ID_OFST 12 |
| #define MC_CMD_FILTER_OP_V3_IN_PORT_ID_LEN 4 |
| /* fields to include in match criteria */ |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_FIELDS_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_FIELDS_LEN 4 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_SRC_IP_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_SRC_IP_LBN 0 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_SRC_IP_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_DST_IP_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_DST_IP_LBN 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_DST_IP_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_SRC_MAC_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_SRC_MAC_LBN 2 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_SRC_MAC_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_SRC_PORT_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_SRC_PORT_LBN 3 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_SRC_PORT_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_DST_MAC_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_DST_MAC_LBN 4 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_DST_MAC_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_DST_PORT_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_DST_PORT_LBN 5 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_DST_PORT_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_ETHER_TYPE_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_ETHER_TYPE_LBN 6 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_ETHER_TYPE_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_INNER_VLAN_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_INNER_VLAN_LBN 7 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_INNER_VLAN_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_OUTER_VLAN_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_OUTER_VLAN_LBN 8 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_OUTER_VLAN_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IP_PROTO_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IP_PROTO_LBN 9 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IP_PROTO_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_FWDEF0_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_FWDEF0_LBN 10 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_FWDEF0_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_VNI_OR_VSID_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_VNI_OR_VSID_LBN 11 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_VNI_OR_VSID_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_SRC_IP_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_SRC_IP_LBN 12 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_SRC_IP_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_DST_IP_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_DST_IP_LBN 13 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_DST_IP_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_SRC_MAC_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_SRC_MAC_LBN 14 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_SRC_MAC_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_SRC_PORT_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_SRC_PORT_LBN 15 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_SRC_PORT_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_DST_MAC_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_DST_MAC_LBN 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_DST_MAC_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_DST_PORT_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_DST_PORT_LBN 17 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_DST_PORT_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_ETHER_TYPE_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_ETHER_TYPE_LBN 18 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_ETHER_TYPE_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_INNER_VLAN_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_INNER_VLAN_LBN 19 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_INNER_VLAN_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_OUTER_VLAN_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_OUTER_VLAN_LBN 20 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_OUTER_VLAN_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_IP_PROTO_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_IP_PROTO_LBN 21 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_IP_PROTO_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_FWDEF0_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_FWDEF0_LBN 22 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_FWDEF0_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_FWDEF1_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_FWDEF1_LBN 23 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_FWDEF1_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_UNKNOWN_MCAST_DST_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_UNKNOWN_MCAST_DST_LBN 24 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_UNKNOWN_MCAST_DST_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_UNKNOWN_UCAST_DST_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_UNKNOWN_UCAST_DST_LBN 25 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_UNKNOWN_UCAST_DST_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_UNKNOWN_IPV4_MCAST_DST_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_UNKNOWN_IPV4_MCAST_DST_LBN 29 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_UNKNOWN_IPV4_MCAST_DST_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_UNKNOWN_MCAST_DST_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_UNKNOWN_MCAST_DST_LBN 30 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_UNKNOWN_MCAST_DST_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_UNKNOWN_UCAST_DST_OFST 16 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_UNKNOWN_UCAST_DST_LBN 31 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_UNKNOWN_UCAST_DST_WIDTH 1 |
| /* receive destination */ |
| #define MC_CMD_FILTER_OP_V3_IN_RX_DEST_OFST 20 |
| #define MC_CMD_FILTER_OP_V3_IN_RX_DEST_LEN 4 |
| /* enum: drop packets */ |
| #define MC_CMD_FILTER_OP_V3_IN_RX_DEST_DROP 0x0 |
| /* enum: receive to host */ |
| #define MC_CMD_FILTER_OP_V3_IN_RX_DEST_HOST 0x1 |
| /* enum: receive to MC */ |
| #define MC_CMD_FILTER_OP_V3_IN_RX_DEST_MC 0x2 |
| /* enum: loop back to TXDP 0 */ |
| #define MC_CMD_FILTER_OP_V3_IN_RX_DEST_TX0 0x3 |
| /* enum: loop back to TXDP 1 */ |
| #define MC_CMD_FILTER_OP_V3_IN_RX_DEST_TX1 0x4 |
| /* receive queue handle (for multiple queue modes, this is the base queue) */ |
| #define MC_CMD_FILTER_OP_V3_IN_RX_QUEUE_OFST 24 |
| #define MC_CMD_FILTER_OP_V3_IN_RX_QUEUE_LEN 4 |
| /* receive mode */ |
| #define MC_CMD_FILTER_OP_V3_IN_RX_MODE_OFST 28 |
| #define MC_CMD_FILTER_OP_V3_IN_RX_MODE_LEN 4 |
| /* enum: receive to just the specified queue */ |
| #define MC_CMD_FILTER_OP_V3_IN_RX_MODE_SIMPLE 0x0 |
| /* enum: receive to multiple queues using RSS context */ |
| #define MC_CMD_FILTER_OP_V3_IN_RX_MODE_RSS 0x1 |
| /* enum: receive to multiple queues using .1p mapping */ |
| #define MC_CMD_FILTER_OP_V3_IN_RX_MODE_DOT1P_MAPPING 0x2 |
| /* enum: install a filter entry that will never match; for test purposes only |
| */ |
| #define MC_CMD_FILTER_OP_V3_IN_RX_MODE_TEST_NEVER_MATCH 0x80000000 |
| /* RSS context (for RX_MODE_RSS) or .1p mapping handle (for |
| * RX_MODE_DOT1P_MAPPING), as returned by MC_CMD_RSS_CONTEXT_ALLOC or |
| * MC_CMD_DOT1P_MAPPING_ALLOC. |
| */ |
| #define MC_CMD_FILTER_OP_V3_IN_RX_CONTEXT_OFST 32 |
| #define MC_CMD_FILTER_OP_V3_IN_RX_CONTEXT_LEN 4 |
| /* transmit domain (reserved; set to 0) */ |
| #define MC_CMD_FILTER_OP_V3_IN_TX_DOMAIN_OFST 36 |
| #define MC_CMD_FILTER_OP_V3_IN_TX_DOMAIN_LEN 4 |
| /* transmit destination (either set the MAC and/or PM bits for explicit |
| * control, or set this field to TX_DEST_DEFAULT for sensible default |
| * behaviour) |
| */ |
| #define MC_CMD_FILTER_OP_V3_IN_TX_DEST_OFST 40 |
| #define MC_CMD_FILTER_OP_V3_IN_TX_DEST_LEN 4 |
| /* enum: request default behaviour (based on filter type) */ |
| #define MC_CMD_FILTER_OP_V3_IN_TX_DEST_DEFAULT 0xffffffff |
| #define MC_CMD_FILTER_OP_V3_IN_TX_DEST_MAC_OFST 40 |
| #define MC_CMD_FILTER_OP_V3_IN_TX_DEST_MAC_LBN 0 |
| #define MC_CMD_FILTER_OP_V3_IN_TX_DEST_MAC_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_TX_DEST_PM_OFST 40 |
| #define MC_CMD_FILTER_OP_V3_IN_TX_DEST_PM_LBN 1 |
| #define MC_CMD_FILTER_OP_V3_IN_TX_DEST_PM_WIDTH 1 |
| /* source MAC address to match (as bytes in network order) */ |
| #define MC_CMD_FILTER_OP_V3_IN_SRC_MAC_OFST 44 |
| #define MC_CMD_FILTER_OP_V3_IN_SRC_MAC_LEN 6 |
| /* source port to match (as bytes in network order) */ |
| #define MC_CMD_FILTER_OP_V3_IN_SRC_PORT_OFST 50 |
| #define MC_CMD_FILTER_OP_V3_IN_SRC_PORT_LEN 2 |
| /* destination MAC address to match (as bytes in network order) */ |
| #define MC_CMD_FILTER_OP_V3_IN_DST_MAC_OFST 52 |
| #define MC_CMD_FILTER_OP_V3_IN_DST_MAC_LEN 6 |
| /* destination port to match (as bytes in network order) */ |
| #define MC_CMD_FILTER_OP_V3_IN_DST_PORT_OFST 58 |
| #define MC_CMD_FILTER_OP_V3_IN_DST_PORT_LEN 2 |
| /* Ethernet type to match (as bytes in network order) */ |
| #define MC_CMD_FILTER_OP_V3_IN_ETHER_TYPE_OFST 60 |
| #define MC_CMD_FILTER_OP_V3_IN_ETHER_TYPE_LEN 2 |
| /* Inner VLAN tag to match (as bytes in network order) */ |
| #define MC_CMD_FILTER_OP_V3_IN_INNER_VLAN_OFST 62 |
| #define MC_CMD_FILTER_OP_V3_IN_INNER_VLAN_LEN 2 |
| /* Outer VLAN tag to match (as bytes in network order) */ |
| #define MC_CMD_FILTER_OP_V3_IN_OUTER_VLAN_OFST 64 |
| #define MC_CMD_FILTER_OP_V3_IN_OUTER_VLAN_LEN 2 |
| /* IP protocol to match (in low byte; set high byte to 0) */ |
| #define MC_CMD_FILTER_OP_V3_IN_IP_PROTO_OFST 66 |
| #define MC_CMD_FILTER_OP_V3_IN_IP_PROTO_LEN 2 |
| /* Firmware defined register 0 to match (reserved; set to 0) */ |
| #define MC_CMD_FILTER_OP_V3_IN_FWDEF0_OFST 68 |
| #define MC_CMD_FILTER_OP_V3_IN_FWDEF0_LEN 4 |
| /* VNI (for VXLAN/Geneve, when IP protocol is UDP) or VSID (for NVGRE, when IP |
| * protocol is GRE) to match (as bytes in network order; set last byte to 0 for |
| * VXLAN/NVGRE, or 1 for Geneve) |
| */ |
| #define MC_CMD_FILTER_OP_V3_IN_VNI_OR_VSID_OFST 72 |
| #define MC_CMD_FILTER_OP_V3_IN_VNI_OR_VSID_LEN 4 |
| #define MC_CMD_FILTER_OP_V3_IN_VNI_VALUE_OFST 72 |
| #define MC_CMD_FILTER_OP_V3_IN_VNI_VALUE_LBN 0 |
| #define MC_CMD_FILTER_OP_V3_IN_VNI_VALUE_WIDTH 24 |
| #define MC_CMD_FILTER_OP_V3_IN_VNI_TYPE_OFST 72 |
| #define MC_CMD_FILTER_OP_V3_IN_VNI_TYPE_LBN 24 |
| #define MC_CMD_FILTER_OP_V3_IN_VNI_TYPE_WIDTH 8 |
| /* enum: Match VXLAN traffic with this VNI */ |
| #define MC_CMD_FILTER_OP_V3_IN_VNI_TYPE_VXLAN 0x0 |
| /* enum: Match Geneve traffic with this VNI */ |
| #define MC_CMD_FILTER_OP_V3_IN_VNI_TYPE_GENEVE 0x1 |
| /* enum: Reserved for experimental development use */ |
| #define MC_CMD_FILTER_OP_V3_IN_VNI_TYPE_EXPERIMENTAL 0xfe |
| #define MC_CMD_FILTER_OP_V3_IN_VSID_VALUE_OFST 72 |
| #define MC_CMD_FILTER_OP_V3_IN_VSID_VALUE_LBN 0 |
| #define MC_CMD_FILTER_OP_V3_IN_VSID_VALUE_WIDTH 24 |
| #define MC_CMD_FILTER_OP_V3_IN_VSID_TYPE_OFST 72 |
| #define MC_CMD_FILTER_OP_V3_IN_VSID_TYPE_LBN 24 |
| #define MC_CMD_FILTER_OP_V3_IN_VSID_TYPE_WIDTH 8 |
| /* enum: Match NVGRE traffic with this VSID */ |
| #define MC_CMD_FILTER_OP_V3_IN_VSID_TYPE_NVGRE 0x0 |
| /* source IP address to match (as bytes in network order; set last 12 bytes to |
| * 0 for IPv4 address) |
| */ |
| #define MC_CMD_FILTER_OP_V3_IN_SRC_IP_OFST 76 |
| #define MC_CMD_FILTER_OP_V3_IN_SRC_IP_LEN 16 |
| /* destination IP address to match (as bytes in network order; set last 12 |
| * bytes to 0 for IPv4 address) |
| */ |
| #define MC_CMD_FILTER_OP_V3_IN_DST_IP_OFST 92 |
| #define MC_CMD_FILTER_OP_V3_IN_DST_IP_LEN 16 |
| /* VXLAN/NVGRE inner frame source MAC address to match (as bytes in network |
| * order) |
| */ |
| #define MC_CMD_FILTER_OP_V3_IN_IFRM_SRC_MAC_OFST 108 |
| #define MC_CMD_FILTER_OP_V3_IN_IFRM_SRC_MAC_LEN 6 |
| /* VXLAN/NVGRE inner frame source port to match (as bytes in network order) */ |
| #define MC_CMD_FILTER_OP_V3_IN_IFRM_SRC_PORT_OFST 114 |
| #define MC_CMD_FILTER_OP_V3_IN_IFRM_SRC_PORT_LEN 2 |
| /* VXLAN/NVGRE inner frame destination MAC address to match (as bytes in |
| * network order) |
| */ |
| #define MC_CMD_FILTER_OP_V3_IN_IFRM_DST_MAC_OFST 116 |
| #define MC_CMD_FILTER_OP_V3_IN_IFRM_DST_MAC_LEN 6 |
| /* VXLAN/NVGRE inner frame destination port to match (as bytes in network |
| * order) |
| */ |
| #define MC_CMD_FILTER_OP_V3_IN_IFRM_DST_PORT_OFST 122 |
| #define MC_CMD_FILTER_OP_V3_IN_IFRM_DST_PORT_LEN 2 |
| /* VXLAN/NVGRE inner frame Ethernet type to match (as bytes in network order) |
| */ |
| #define MC_CMD_FILTER_OP_V3_IN_IFRM_ETHER_TYPE_OFST 124 |
| #define MC_CMD_FILTER_OP_V3_IN_IFRM_ETHER_TYPE_LEN 2 |
| /* VXLAN/NVGRE inner frame Inner VLAN tag to match (as bytes in network order) |
| */ |
| #define MC_CMD_FILTER_OP_V3_IN_IFRM_INNER_VLAN_OFST 126 |
| #define MC_CMD_FILTER_OP_V3_IN_IFRM_INNER_VLAN_LEN 2 |
| /* VXLAN/NVGRE inner frame Outer VLAN tag to match (as bytes in network order) |
| */ |
| #define MC_CMD_FILTER_OP_V3_IN_IFRM_OUTER_VLAN_OFST 128 |
| #define MC_CMD_FILTER_OP_V3_IN_IFRM_OUTER_VLAN_LEN 2 |
| /* VXLAN/NVGRE inner frame IP protocol to match (in low byte; set high byte to |
| * 0) |
| */ |
| #define MC_CMD_FILTER_OP_V3_IN_IFRM_IP_PROTO_OFST 130 |
| #define MC_CMD_FILTER_OP_V3_IN_IFRM_IP_PROTO_LEN 2 |
| /* VXLAN/NVGRE inner frame Firmware defined register 0 to match (reserved; set |
| * to 0) |
| */ |
| #define MC_CMD_FILTER_OP_V3_IN_IFRM_FWDEF0_OFST 132 |
| #define MC_CMD_FILTER_OP_V3_IN_IFRM_FWDEF0_LEN 4 |
| /* VXLAN/NVGRE inner frame Firmware defined register 1 to match (reserved; set |
| * to 0) |
| */ |
| #define MC_CMD_FILTER_OP_V3_IN_IFRM_FWDEF1_OFST 136 |
| #define MC_CMD_FILTER_OP_V3_IN_IFRM_FWDEF1_LEN 4 |
| /* VXLAN/NVGRE inner frame source IP address to match (as bytes in network |
| * order; set last 12 bytes to 0 for IPv4 address) |
| */ |
| #define MC_CMD_FILTER_OP_V3_IN_IFRM_SRC_IP_OFST 140 |
| #define MC_CMD_FILTER_OP_V3_IN_IFRM_SRC_IP_LEN 16 |
| /* VXLAN/NVGRE inner frame destination IP address to match (as bytes in network |
| * order; set last 12 bytes to 0 for IPv4 address) |
| */ |
| #define MC_CMD_FILTER_OP_V3_IN_IFRM_DST_IP_OFST 156 |
| #define MC_CMD_FILTER_OP_V3_IN_IFRM_DST_IP_LEN 16 |
| /* Flags controlling mutations of the packet and/or metadata when the filter is |
| * matched. The user_mark and user_flag fields' logic is as follows: if |
| * (req.MATCH_BITOR_FLAG == 1) user_flag = req.MATCH_SET_FLAG bit_or user_flag; |
| * else user_flag = req.MATCH_SET_FLAG; if (req.MATCH_SET_MARK == 0) user_mark |
| * = 0; else if (req.MATCH_BITOR_MARK == 1) user_mark = req.MATCH_SET_MARK |
| * bit_or user_mark; else user_mark = req.MATCH_SET_MARK; N.B. These flags |
| * overlap with the MATCH_ACTION field, which is deprecated in favour of this |
| * field. For the cases where these flags induce a valid encoding of the |
| * MATCH_ACTION field, the semantics agree. |
| */ |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_ACTION_FLAGS_OFST 172 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_ACTION_FLAGS_LEN 4 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_SET_FLAG_OFST 172 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_SET_FLAG_LBN 0 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_SET_FLAG_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_SET_MARK_OFST 172 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_SET_MARK_LBN 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_SET_MARK_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_BITOR_FLAG_OFST 172 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_BITOR_FLAG_LBN 2 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_BITOR_FLAG_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_BITOR_MARK_OFST 172 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_BITOR_MARK_LBN 3 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_BITOR_MARK_WIDTH 1 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_STRIP_VLAN_OFST 172 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_STRIP_VLAN_LBN 4 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_STRIP_VLAN_WIDTH 1 |
| /* Deprecated: the overlapping MATCH_ACTION_FLAGS field exposes all of the |
| * functionality of this field in an ABI-backwards-compatible manner, and |
| * should be used instead. Any future extensions should be made to the |
| * MATCH_ACTION_FLAGS field, and not to this field. Set an action for all |
| * packets matching this filter. The DPDK driver and (on EF10) dpdk f/w variant |
| * use their own specific delivery structures, which are documented in the DPDK |
| * Firmware Driver Interface (SF-119419-TC). Requesting anything other than |
| * MATCH_ACTION_NONE on an EF10 NIC running another f/w variant will cause the |
| * filter insertion to fail with ENOTSUP. |
| */ |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_ACTION_OFST 172 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_ACTION_LEN 4 |
| /* enum: do nothing extra */ |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_ACTION_NONE 0x0 |
| /* enum: Set the match flag in the packet prefix for packets matching the |
| * filter (only with dpdk firmware, otherwise fails with ENOTSUP). Used to |
| * support the DPDK rte_flow "FLAG" action. |
| */ |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_ACTION_FLAG 0x1 |
| /* enum: Insert MATCH_MARK_VALUE into the packet prefix for packets matching |
| * the filter (only with dpdk firmware, otherwise fails with ENOTSUP). Used to |
| * support the DPDK rte_flow "MARK" action. |
| */ |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_ACTION_MARK 0x2 |
| /* the mark value for MATCH_ACTION_MARK. Requesting a value larger than the |
| * maximum (obtained from MC_CMD_GET_CAPABILITIES_V5/FILTER_ACTION_MARK_MAX) |
| * will cause the filter insertion to fail with EINVAL. |
| */ |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_MARK_VALUE_OFST 176 |
| #define MC_CMD_FILTER_OP_V3_IN_MATCH_MARK_VALUE_LEN 4 |
| |
| /* MC_CMD_FILTER_OP_OUT msgresponse */ |
| #define MC_CMD_FILTER_OP_OUT_LEN 12 |
| /* identifies the type of operation requested */ |
| #define MC_CMD_FILTER_OP_OUT_OP_OFST 0 |
| #define MC_CMD_FILTER_OP_OUT_OP_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_FILTER_OP_IN/OP */ |
| /* Returned filter handle (for insert / subscribe operations). Note that these |
| * handles should be considered opaque to the host, although a value of |
| * 0xFFFFFFFF_FFFFFFFF is guaranteed never to be a valid handle. |
| */ |
| #define MC_CMD_FILTER_OP_OUT_HANDLE_OFST 4 |
| #define MC_CMD_FILTER_OP_OUT_HANDLE_LEN 8 |
| #define MC_CMD_FILTER_OP_OUT_HANDLE_LO_OFST 4 |
| #define MC_CMD_FILTER_OP_OUT_HANDLE_LO_LEN 4 |
| #define MC_CMD_FILTER_OP_OUT_HANDLE_LO_LBN 32 |
| #define MC_CMD_FILTER_OP_OUT_HANDLE_LO_WIDTH 32 |
| #define MC_CMD_FILTER_OP_OUT_HANDLE_HI_OFST 8 |
| #define MC_CMD_FILTER_OP_OUT_HANDLE_HI_LEN 4 |
| #define MC_CMD_FILTER_OP_OUT_HANDLE_HI_LBN 64 |
| #define MC_CMD_FILTER_OP_OUT_HANDLE_HI_WIDTH 32 |
| /* enum: guaranteed invalid filter handle (low 32 bits) */ |
| #define MC_CMD_FILTER_OP_OUT_HANDLE_LO_INVALID 0xffffffff |
| /* enum: guaranteed invalid filter handle (high 32 bits) */ |
| #define MC_CMD_FILTER_OP_OUT_HANDLE_HI_INVALID 0xffffffff |
| |
| /* MC_CMD_FILTER_OP_EXT_OUT msgresponse */ |
| #define MC_CMD_FILTER_OP_EXT_OUT_LEN 12 |
| /* identifies the type of operation requested */ |
| #define MC_CMD_FILTER_OP_EXT_OUT_OP_OFST 0 |
| #define MC_CMD_FILTER_OP_EXT_OUT_OP_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_FILTER_OP_EXT_IN/OP */ |
| /* Returned filter handle (for insert / subscribe operations). Note that these |
| * handles should be considered opaque to the host, although a value of |
| * 0xFFFFFFFF_FFFFFFFF is guaranteed never to be a valid handle. |
| */ |
| #define MC_CMD_FILTER_OP_EXT_OUT_HANDLE_OFST 4 |
| #define MC_CMD_FILTER_OP_EXT_OUT_HANDLE_LEN 8 |
| #define MC_CMD_FILTER_OP_EXT_OUT_HANDLE_LO_OFST 4 |
| #define MC_CMD_FILTER_OP_EXT_OUT_HANDLE_LO_LEN 4 |
| #define MC_CMD_FILTER_OP_EXT_OUT_HANDLE_LO_LBN 32 |
| #define MC_CMD_FILTER_OP_EXT_OUT_HANDLE_LO_WIDTH 32 |
| #define MC_CMD_FILTER_OP_EXT_OUT_HANDLE_HI_OFST 8 |
| #define MC_CMD_FILTER_OP_EXT_OUT_HANDLE_HI_LEN 4 |
| #define MC_CMD_FILTER_OP_EXT_OUT_HANDLE_HI_LBN 64 |
| #define MC_CMD_FILTER_OP_EXT_OUT_HANDLE_HI_WIDTH 32 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_FILTER_OP_OUT/HANDLE */ |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_PARSER_DISP_INFO |
| * Get information related to the parser-dispatcher subsystem |
| */ |
| #define MC_CMD_GET_PARSER_DISP_INFO 0xe4 |
| #undef MC_CMD_0xe4_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xe4_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_PARSER_DISP_INFO_IN msgrequest */ |
| #define MC_CMD_GET_PARSER_DISP_INFO_IN_LEN 4 |
| /* identifies the type of operation requested */ |
| #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_OFST 0 |
| #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_LEN 4 |
| /* enum: read the list of supported RX filter matches */ |
| #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_GET_SUPPORTED_RX_MATCHES 0x1 |
| /* enum: read flags indicating restrictions on filter insertion for the calling |
| * client |
| */ |
| #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_GET_RESTRICTIONS 0x2 |
| /* enum: read properties relating to security rules (Medford-only; for use by |
| * SolarSecure apps, not directly by drivers. See SF-114946-SW.) |
| */ |
| #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_GET_SECURITY_RULE_INFO 0x3 |
| /* enum: read the list of supported RX filter matches for VXLAN/NVGRE |
| * encapsulated frames, which follow a different match sequence to normal |
| * frames (Medford only) |
| */ |
| #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_GET_SUPPORTED_ENCAP_RX_MATCHES 0x4 |
| /* enum: read the list of supported matches for the encapsulation detection |
| * rules inserted by MC_CMD_VNIC_ENCAP_RULE_ADD. (ef100 and later) |
| */ |
| #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_GET_SUPPORTED_VNIC_ENCAP_MATCHES 0x5 |
| /* enum: read the supported encapsulation types for the VNIC */ |
| #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_GET_SUPPORTED_VNIC_ENCAP_TYPES 0x6 |
| |
| /* MC_CMD_GET_PARSER_DISP_INFO_OUT msgresponse */ |
| #define MC_CMD_GET_PARSER_DISP_INFO_OUT_LENMIN 8 |
| #define MC_CMD_GET_PARSER_DISP_INFO_OUT_LENMAX 252 |
| #define MC_CMD_GET_PARSER_DISP_INFO_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_GET_PARSER_DISP_INFO_OUT_LEN(num) (8+4*(num)) |
| #define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_NUM(len) (((len)-8)/4) |
| /* identifies the type of operation requested */ |
| #define MC_CMD_GET_PARSER_DISP_INFO_OUT_OP_OFST 0 |
| #define MC_CMD_GET_PARSER_DISP_INFO_OUT_OP_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_GET_PARSER_DISP_INFO_IN/OP */ |
| /* number of supported match types */ |
| #define MC_CMD_GET_PARSER_DISP_INFO_OUT_NUM_SUPPORTED_MATCHES_OFST 4 |
| #define MC_CMD_GET_PARSER_DISP_INFO_OUT_NUM_SUPPORTED_MATCHES_LEN 4 |
| /* array of supported match types (valid MATCH_FIELDS values for |
| * MC_CMD_FILTER_OP) sorted in decreasing priority order |
| */ |
| #define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_OFST 8 |
| #define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_LEN 4 |
| #define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_MINNUM 0 |
| #define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_MAXNUM 61 |
| #define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_MAXNUM_MCDI2 253 |
| |
| /* MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT msgresponse */ |
| #define MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT_LEN 8 |
| /* identifies the type of operation requested */ |
| #define MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT_OP_OFST 0 |
| #define MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT_OP_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_GET_PARSER_DISP_INFO_IN/OP */ |
| /* bitfield of filter insertion restrictions */ |
| #define MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT_RESTRICTION_FLAGS_OFST 4 |
| #define MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT_RESTRICTION_FLAGS_LEN 4 |
| #define MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT_DST_IP_MCAST_ONLY_OFST 4 |
| #define MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT_DST_IP_MCAST_ONLY_LBN 0 |
| #define MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT_DST_IP_MCAST_ONLY_WIDTH 1 |
| |
| /* MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT msgresponse: This response is |
| * returned if a MC_CMD_GET_PARSER_DISP_INFO_IN request is sent with OP value |
| * OP_GET_SUPPORTED_VNIC_ENCAP_MATCHES. It contains information about the |
| * supported match types that can be used in the encapsulation detection rules |
| * inserted by MC_CMD_VNIC_ENCAP_RULE_ADD. |
| */ |
| #define MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT_LENMIN 8 |
| #define MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT_LENMAX 252 |
| #define MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT_LEN(num) (8+4*(num)) |
| #define MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT_SUPPORTED_MATCHES_NUM(len) (((len)-8)/4) |
| /* The op code OP_GET_SUPPORTED_VNIC_ENCAP_MATCHES is returned. */ |
| #define MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT_OP_OFST 0 |
| #define MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT_OP_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_GET_PARSER_DISP_INFO_IN/OP */ |
| /* number of supported match types */ |
| #define MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT_NUM_SUPPORTED_MATCHES_OFST 4 |
| #define MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT_NUM_SUPPORTED_MATCHES_LEN 4 |
| /* array of supported match types (valid MATCH_FLAGS values for |
| * MC_CMD_VNIC_ENCAP_RULE_ADD) sorted in decreasing priority order |
| */ |
| #define MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT_SUPPORTED_MATCHES_OFST 8 |
| #define MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT_SUPPORTED_MATCHES_LEN 4 |
| #define MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT_SUPPORTED_MATCHES_MINNUM 0 |
| #define MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT_SUPPORTED_MATCHES_MAXNUM 61 |
| #define MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT_SUPPORTED_MATCHES_MAXNUM_MCDI2 253 |
| |
| /* MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT msgresponse: Returns |
| * the supported encapsulation types for the VNIC |
| */ |
| #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_LEN 8 |
| /* The op code OP_GET_SUPPORTED_VNIC_ENCAP_TYPES is returned */ |
| #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_OP_OFST 0 |
| #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_OP_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_GET_PARSER_DISP_INFO_IN/OP */ |
| #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_ENCAP_TYPES_SUPPORTED_OFST 4 |
| #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_ENCAP_TYPES_SUPPORTED_LEN 4 |
| #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_ENCAP_TYPE_VXLAN_OFST 4 |
| #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_ENCAP_TYPE_VXLAN_LBN 0 |
| #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_ENCAP_TYPE_VXLAN_WIDTH 1 |
| #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_ENCAP_TYPE_NVGRE_OFST 4 |
| #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_ENCAP_TYPE_NVGRE_LBN 1 |
| #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_ENCAP_TYPE_NVGRE_WIDTH 1 |
| #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_ENCAP_TYPE_GENEVE_OFST 4 |
| #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_ENCAP_TYPE_GENEVE_LBN 2 |
| #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_ENCAP_TYPE_GENEVE_WIDTH 1 |
| #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_ENCAP_TYPE_L2GRE_OFST 4 |
| #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_ENCAP_TYPE_L2GRE_LBN 3 |
| #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_ENCAP_TYPE_L2GRE_WIDTH 1 |
| |
| |
| /***********************************/ |
| /* MC_CMD_PARSER_DISP_RW |
| * Direct read/write of parser-dispatcher state (DICPUs and LUE) for debugging. |
| * Please note that this interface is only of use to debug tools which have |
| * knowledge of firmware and hardware data structures; nothing here is intended |
| * for use by normal driver code. Note that although this command is in the |
| * Admin privilege group, in tamperproof adapters, only read operations are |
| * permitted. |
| */ |
| #define MC_CMD_PARSER_DISP_RW 0xe5 |
| #undef MC_CMD_0xe5_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xe5_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_PARSER_DISP_RW_IN msgrequest */ |
| #define MC_CMD_PARSER_DISP_RW_IN_LEN 32 |
| /* identifies the target of the operation */ |
| #define MC_CMD_PARSER_DISP_RW_IN_TARGET_OFST 0 |
| #define MC_CMD_PARSER_DISP_RW_IN_TARGET_LEN 4 |
| /* enum: RX dispatcher CPU */ |
| #define MC_CMD_PARSER_DISP_RW_IN_RX_DICPU 0x0 |
| /* enum: TX dispatcher CPU */ |
| #define MC_CMD_PARSER_DISP_RW_IN_TX_DICPU 0x1 |
| /* enum: Lookup engine (with original metadata format). Deprecated; used only |
| * by cmdclient as a fallback for very old Huntington firmware, and not |
| * supported in firmware beyond v6.4.0.1005. Use LUE_VERSIONED_METADATA |
| * instead. |
| */ |
| #define MC_CMD_PARSER_DISP_RW_IN_LUE 0x2 |
| /* enum: Lookup engine (with requested metadata format) */ |
| #define MC_CMD_PARSER_DISP_RW_IN_LUE_VERSIONED_METADATA 0x3 |
| /* enum: RX0 dispatcher CPU (alias for RX_DICPU; Medford has 2 RX DICPUs) */ |
| #define MC_CMD_PARSER_DISP_RW_IN_RX0_DICPU 0x0 |
| /* enum: RX1 dispatcher CPU (only valid for Medford) */ |
| #define MC_CMD_PARSER_DISP_RW_IN_RX1_DICPU 0x4 |
| /* enum: Miscellaneous other state (only valid for Medford) */ |
| #define MC_CMD_PARSER_DISP_RW_IN_MISC_STATE 0x5 |
| /* identifies the type of operation requested */ |
| #define MC_CMD_PARSER_DISP_RW_IN_OP_OFST 4 |
| #define MC_CMD_PARSER_DISP_RW_IN_OP_LEN 4 |
| /* enum: Read a word of DICPU DMEM or a LUE entry */ |
| #define MC_CMD_PARSER_DISP_RW_IN_READ 0x0 |
| /* enum: Write a word of DICPU DMEM or a LUE entry. Not permitted on |
| * tamperproof adapters. |
| */ |
| #define MC_CMD_PARSER_DISP_RW_IN_WRITE 0x1 |
| /* enum: Read-modify-write a word of DICPU DMEM (not valid for LUE). Not |
| * permitted on tamperproof adapters. |
| */ |
| #define MC_CMD_PARSER_DISP_RW_IN_RMW 0x2 |
| /* data memory address (DICPU targets) or LUE index (LUE targets) */ |
| #define MC_CMD_PARSER_DISP_RW_IN_ADDRESS_OFST 8 |
| #define MC_CMD_PARSER_DISP_RW_IN_ADDRESS_LEN 4 |
| /* selector (for MISC_STATE target) */ |
| #define MC_CMD_PARSER_DISP_RW_IN_SELECTOR_OFST 8 |
| #define MC_CMD_PARSER_DISP_RW_IN_SELECTOR_LEN 4 |
| /* enum: Port to datapath mapping */ |
| #define MC_CMD_PARSER_DISP_RW_IN_PORT_DP_MAPPING 0x1 |
| /* value to write (for DMEM writes) */ |
| #define MC_CMD_PARSER_DISP_RW_IN_DMEM_WRITE_VALUE_OFST 12 |
| #define MC_CMD_PARSER_DISP_RW_IN_DMEM_WRITE_VALUE_LEN 4 |
| /* XOR value (for DMEM read-modify-writes: new = (old & mask) ^ value) */ |
| #define MC_CMD_PARSER_DISP_RW_IN_DMEM_RMW_XOR_VALUE_OFST 12 |
| #define MC_CMD_PARSER_DISP_RW_IN_DMEM_RMW_XOR_VALUE_LEN 4 |
| /* AND mask (for DMEM read-modify-writes: new = (old & mask) ^ value) */ |
| #define MC_CMD_PARSER_DISP_RW_IN_DMEM_RMW_AND_MASK_OFST 16 |
| #define MC_CMD_PARSER_DISP_RW_IN_DMEM_RMW_AND_MASK_LEN 4 |
| /* metadata format (for LUE reads using LUE_VERSIONED_METADATA) */ |
| #define MC_CMD_PARSER_DISP_RW_IN_LUE_READ_METADATA_VERSION_OFST 12 |
| #define MC_CMD_PARSER_DISP_RW_IN_LUE_READ_METADATA_VERSION_LEN 4 |
| /* value to write (for LUE writes) */ |
| #define MC_CMD_PARSER_DISP_RW_IN_LUE_WRITE_VALUE_OFST 12 |
| #define MC_CMD_PARSER_DISP_RW_IN_LUE_WRITE_VALUE_LEN 20 |
| |
| /* MC_CMD_PARSER_DISP_RW_OUT msgresponse */ |
| #define MC_CMD_PARSER_DISP_RW_OUT_LEN 52 |
| /* value read (for DMEM reads) */ |
| #define MC_CMD_PARSER_DISP_RW_OUT_DMEM_READ_VALUE_OFST 0 |
| #define MC_CMD_PARSER_DISP_RW_OUT_DMEM_READ_VALUE_LEN 4 |
| /* value read (for LUE reads) */ |
| #define MC_CMD_PARSER_DISP_RW_OUT_LUE_READ_VALUE_OFST 0 |
| #define MC_CMD_PARSER_DISP_RW_OUT_LUE_READ_VALUE_LEN 20 |
| /* up to 8 32-bit words of additional soft state from the LUE manager (the |
| * exact content is firmware-dependent and intended only for debug use) |
| */ |
| #define MC_CMD_PARSER_DISP_RW_OUT_LUE_MGR_STATE_OFST 20 |
| #define MC_CMD_PARSER_DISP_RW_OUT_LUE_MGR_STATE_LEN 32 |
| /* datapath(s) used for each port (for MISC_STATE PORT_DP_MAPPING selector) */ |
| #define MC_CMD_PARSER_DISP_RW_OUT_PORT_DP_MAPPING_OFST 0 |
| #define MC_CMD_PARSER_DISP_RW_OUT_PORT_DP_MAPPING_LEN 4 |
| #define MC_CMD_PARSER_DISP_RW_OUT_PORT_DP_MAPPING_NUM 4 |
| #define MC_CMD_PARSER_DISP_RW_OUT_DP0 0x1 /* enum */ |
| #define MC_CMD_PARSER_DISP_RW_OUT_DP1 0x2 /* enum */ |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_PF_COUNT |
| * Get number of PFs on the device. |
| */ |
| #define MC_CMD_GET_PF_COUNT 0xb6 |
| #undef MC_CMD_0xb6_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xb6_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_PF_COUNT_IN msgrequest */ |
| #define MC_CMD_GET_PF_COUNT_IN_LEN 0 |
| |
| /* MC_CMD_GET_PF_COUNT_OUT msgresponse */ |
| #define MC_CMD_GET_PF_COUNT_OUT_LEN 1 |
| /* Identifies the number of PFs on the device. */ |
| #define MC_CMD_GET_PF_COUNT_OUT_PF_COUNT_OFST 0 |
| #define MC_CMD_GET_PF_COUNT_OUT_PF_COUNT_LEN 1 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SET_PF_COUNT |
| * Set number of PFs on the device. |
| */ |
| #define MC_CMD_SET_PF_COUNT 0xb7 |
| |
| /* MC_CMD_SET_PF_COUNT_IN msgrequest */ |
| #define MC_CMD_SET_PF_COUNT_IN_LEN 4 |
| /* New number of PFs on the device. */ |
| #define MC_CMD_SET_PF_COUNT_IN_PF_COUNT_OFST 0 |
| #define MC_CMD_SET_PF_COUNT_IN_PF_COUNT_LEN 4 |
| |
| /* MC_CMD_SET_PF_COUNT_OUT msgresponse */ |
| #define MC_CMD_SET_PF_COUNT_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_PORT_ASSIGNMENT |
| * Get port assignment for current PCI function. |
| */ |
| #define MC_CMD_GET_PORT_ASSIGNMENT 0xb8 |
| #undef MC_CMD_0xb8_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xb8_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_PORT_ASSIGNMENT_IN msgrequest */ |
| #define MC_CMD_GET_PORT_ASSIGNMENT_IN_LEN 0 |
| |
| /* MC_CMD_GET_PORT_ASSIGNMENT_OUT msgresponse */ |
| #define MC_CMD_GET_PORT_ASSIGNMENT_OUT_LEN 4 |
| /* Identifies the port assignment for this function. On EF100, it is possible |
| * for the function to have no network port assigned (either because it is not |
| * yet configured, or assigning a port to a given function personality makes no |
| * sense - e.g. virtio-blk), in which case the return value is NULL_PORT. |
| */ |
| #define MC_CMD_GET_PORT_ASSIGNMENT_OUT_PORT_OFST 0 |
| #define MC_CMD_GET_PORT_ASSIGNMENT_OUT_PORT_LEN 4 |
| /* enum: Special value to indicate no port is assigned to a function. */ |
| #define MC_CMD_GET_PORT_ASSIGNMENT_OUT_NULL_PORT 0xffffffff |
| |
| |
| /***********************************/ |
| /* MC_CMD_SET_PORT_ASSIGNMENT |
| * Set port assignment for current PCI function. |
| */ |
| #define MC_CMD_SET_PORT_ASSIGNMENT 0xb9 |
| #undef MC_CMD_0xb9_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xb9_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_SET_PORT_ASSIGNMENT_IN msgrequest */ |
| #define MC_CMD_SET_PORT_ASSIGNMENT_IN_LEN 4 |
| /* Identifies the port assignment for this function. */ |
| #define MC_CMD_SET_PORT_ASSIGNMENT_IN_PORT_OFST 0 |
| #define MC_CMD_SET_PORT_ASSIGNMENT_IN_PORT_LEN 4 |
| |
| /* MC_CMD_SET_PORT_ASSIGNMENT_OUT msgresponse */ |
| #define MC_CMD_SET_PORT_ASSIGNMENT_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_ALLOC_VIS |
| * Allocate VIs for current PCI function. |
| */ |
| #define MC_CMD_ALLOC_VIS 0x8b |
| #undef MC_CMD_0x8b_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x8b_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_ALLOC_VIS_IN msgrequest */ |
| #define MC_CMD_ALLOC_VIS_IN_LEN 8 |
| /* The minimum number of VIs that is acceptable */ |
| #define MC_CMD_ALLOC_VIS_IN_MIN_VI_COUNT_OFST 0 |
| #define MC_CMD_ALLOC_VIS_IN_MIN_VI_COUNT_LEN 4 |
| /* The maximum number of VIs that would be useful */ |
| #define MC_CMD_ALLOC_VIS_IN_MAX_VI_COUNT_OFST 4 |
| #define MC_CMD_ALLOC_VIS_IN_MAX_VI_COUNT_LEN 4 |
| |
| /* MC_CMD_ALLOC_VIS_OUT msgresponse: Huntington-compatible VI_ALLOC request. |
| * Use extended version in new code. |
| */ |
| #define MC_CMD_ALLOC_VIS_OUT_LEN 8 |
| /* The number of VIs allocated on this function */ |
| #define MC_CMD_ALLOC_VIS_OUT_VI_COUNT_OFST 0 |
| #define MC_CMD_ALLOC_VIS_OUT_VI_COUNT_LEN 4 |
| /* The base absolute VI number allocated to this function. Required to |
| * correctly interpret wakeup events. |
| */ |
| #define MC_CMD_ALLOC_VIS_OUT_VI_BASE_OFST 4 |
| #define MC_CMD_ALLOC_VIS_OUT_VI_BASE_LEN 4 |
| |
| /* MC_CMD_ALLOC_VIS_EXT_OUT msgresponse */ |
| #define MC_CMD_ALLOC_VIS_EXT_OUT_LEN 12 |
| /* The number of VIs allocated on this function */ |
| #define MC_CMD_ALLOC_VIS_EXT_OUT_VI_COUNT_OFST 0 |
| #define MC_CMD_ALLOC_VIS_EXT_OUT_VI_COUNT_LEN 4 |
| /* The base absolute VI number allocated to this function. Required to |
| * correctly interpret wakeup events. |
| */ |
| #define MC_CMD_ALLOC_VIS_EXT_OUT_VI_BASE_OFST 4 |
| #define MC_CMD_ALLOC_VIS_EXT_OUT_VI_BASE_LEN 4 |
| /* Function's port vi_shift value (always 0 on Huntington) */ |
| #define MC_CMD_ALLOC_VIS_EXT_OUT_VI_SHIFT_OFST 8 |
| #define MC_CMD_ALLOC_VIS_EXT_OUT_VI_SHIFT_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_FREE_VIS |
| * Free VIs for current PCI function. Any linked PIO buffers will be unlinked, |
| * but not freed. |
| */ |
| #define MC_CMD_FREE_VIS 0x8c |
| #undef MC_CMD_0x8c_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x8c_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_FREE_VIS_IN msgrequest */ |
| #define MC_CMD_FREE_VIS_IN_LEN 0 |
| |
| /* MC_CMD_FREE_VIS_OUT msgresponse */ |
| #define MC_CMD_FREE_VIS_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_SRIOV_CFG |
| * Get SRIOV config for this PF. |
| */ |
| #define MC_CMD_GET_SRIOV_CFG 0xba |
| #undef MC_CMD_0xba_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xba_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_SRIOV_CFG_IN msgrequest */ |
| #define MC_CMD_GET_SRIOV_CFG_IN_LEN 0 |
| |
| /* MC_CMD_GET_SRIOV_CFG_OUT msgresponse */ |
| #define MC_CMD_GET_SRIOV_CFG_OUT_LEN 20 |
| /* Number of VFs currently enabled. */ |
| #define MC_CMD_GET_SRIOV_CFG_OUT_VF_CURRENT_OFST 0 |
| #define MC_CMD_GET_SRIOV_CFG_OUT_VF_CURRENT_LEN 4 |
| /* Max number of VFs before sriov stride and offset may need to be changed. */ |
| #define MC_CMD_GET_SRIOV_CFG_OUT_VF_MAX_OFST 4 |
| #define MC_CMD_GET_SRIOV_CFG_OUT_VF_MAX_LEN 4 |
| #define MC_CMD_GET_SRIOV_CFG_OUT_FLAGS_OFST 8 |
| #define MC_CMD_GET_SRIOV_CFG_OUT_FLAGS_LEN 4 |
| #define MC_CMD_GET_SRIOV_CFG_OUT_VF_ENABLED_OFST 8 |
| #define MC_CMD_GET_SRIOV_CFG_OUT_VF_ENABLED_LBN 0 |
| #define MC_CMD_GET_SRIOV_CFG_OUT_VF_ENABLED_WIDTH 1 |
| /* RID offset of first VF from PF. */ |
| #define MC_CMD_GET_SRIOV_CFG_OUT_VF_OFFSET_OFST 12 |
| #define MC_CMD_GET_SRIOV_CFG_OUT_VF_OFFSET_LEN 4 |
| /* RID offset of each subsequent VF from the previous. */ |
| #define MC_CMD_GET_SRIOV_CFG_OUT_VF_STRIDE_OFST 16 |
| #define MC_CMD_GET_SRIOV_CFG_OUT_VF_STRIDE_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SET_SRIOV_CFG |
| * Set SRIOV config for this PF. |
| */ |
| #define MC_CMD_SET_SRIOV_CFG 0xbb |
| #undef MC_CMD_0xbb_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xbb_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_SET_SRIOV_CFG_IN msgrequest */ |
| #define MC_CMD_SET_SRIOV_CFG_IN_LEN 20 |
| /* Number of VFs currently enabled. */ |
| #define MC_CMD_SET_SRIOV_CFG_IN_VF_CURRENT_OFST 0 |
| #define MC_CMD_SET_SRIOV_CFG_IN_VF_CURRENT_LEN 4 |
| /* Max number of VFs before sriov stride and offset may need to be changed. */ |
| #define MC_CMD_SET_SRIOV_CFG_IN_VF_MAX_OFST 4 |
| #define MC_CMD_SET_SRIOV_CFG_IN_VF_MAX_LEN 4 |
| #define MC_CMD_SET_SRIOV_CFG_IN_FLAGS_OFST 8 |
| #define MC_CMD_SET_SRIOV_CFG_IN_FLAGS_LEN 4 |
| #define MC_CMD_SET_SRIOV_CFG_IN_VF_ENABLED_OFST 8 |
| #define MC_CMD_SET_SRIOV_CFG_IN_VF_ENABLED_LBN 0 |
| #define MC_CMD_SET_SRIOV_CFG_IN_VF_ENABLED_WIDTH 1 |
| /* RID offset of first VF from PF, or 0 for no change, or |
| * MC_CMD_RESOURCE_INSTANCE_ANY to allow the system to allocate an offset. |
| */ |
| #define MC_CMD_SET_SRIOV_CFG_IN_VF_OFFSET_OFST 12 |
| #define MC_CMD_SET_SRIOV_CFG_IN_VF_OFFSET_LEN 4 |
| /* RID offset of each subsequent VF from the previous, 0 for no change, or |
| * MC_CMD_RESOURCE_INSTANCE_ANY to allow the system to allocate a stride. |
| */ |
| #define MC_CMD_SET_SRIOV_CFG_IN_VF_STRIDE_OFST 16 |
| #define MC_CMD_SET_SRIOV_CFG_IN_VF_STRIDE_LEN 4 |
| |
| /* MC_CMD_SET_SRIOV_CFG_OUT msgresponse */ |
| #define MC_CMD_SET_SRIOV_CFG_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_VI_ALLOC_INFO |
| * Get information about number of VI's and base VI number allocated to this |
| * function. This message is not available to dynamic clients created by |
| * MC_CMD_CLIENT_ALLOC. |
| */ |
| #define MC_CMD_GET_VI_ALLOC_INFO 0x8d |
| #undef MC_CMD_0x8d_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x8d_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_VI_ALLOC_INFO_IN msgrequest */ |
| #define MC_CMD_GET_VI_ALLOC_INFO_IN_LEN 0 |
| |
| /* MC_CMD_GET_VI_ALLOC_INFO_OUT msgresponse */ |
| #define MC_CMD_GET_VI_ALLOC_INFO_OUT_LEN 12 |
| /* The number of VIs allocated on this function */ |
| #define MC_CMD_GET_VI_ALLOC_INFO_OUT_VI_COUNT_OFST 0 |
| #define MC_CMD_GET_VI_ALLOC_INFO_OUT_VI_COUNT_LEN 4 |
| /* The base absolute VI number allocated to this function. Required to |
| * correctly interpret wakeup events. |
| */ |
| #define MC_CMD_GET_VI_ALLOC_INFO_OUT_VI_BASE_OFST 4 |
| #define MC_CMD_GET_VI_ALLOC_INFO_OUT_VI_BASE_LEN 4 |
| /* Function's port vi_shift value (always 0 on Huntington) */ |
| #define MC_CMD_GET_VI_ALLOC_INFO_OUT_VI_SHIFT_OFST 8 |
| #define MC_CMD_GET_VI_ALLOC_INFO_OUT_VI_SHIFT_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_DUMP_VI_STATE |
| * For CmdClient use. Dump pertinent information on a specific absolute VI. The |
| * VI must be owned by the calling client or one of its ancestors; usership of |
| * the VI (as set by MC_CMD_SET_VI_USER) is not sufficient. |
| */ |
| #define MC_CMD_DUMP_VI_STATE 0x8e |
| #undef MC_CMD_0x8e_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x8e_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_DUMP_VI_STATE_IN msgrequest */ |
| #define MC_CMD_DUMP_VI_STATE_IN_LEN 4 |
| /* The VI number to query. */ |
| #define MC_CMD_DUMP_VI_STATE_IN_VI_NUMBER_OFST 0 |
| #define MC_CMD_DUMP_VI_STATE_IN_VI_NUMBER_LEN 4 |
| |
| /* MC_CMD_DUMP_VI_STATE_OUT msgresponse */ |
| #define MC_CMD_DUMP_VI_STATE_OUT_LEN 100 |
| /* The PF part of the function owning this VI. */ |
| #define MC_CMD_DUMP_VI_STATE_OUT_OWNER_PF_OFST 0 |
| #define MC_CMD_DUMP_VI_STATE_OUT_OWNER_PF_LEN 2 |
| /* The VF part of the function owning this VI. */ |
| #define MC_CMD_DUMP_VI_STATE_OUT_OWNER_VF_OFST 2 |
| #define MC_CMD_DUMP_VI_STATE_OUT_OWNER_VF_LEN 2 |
| /* Base of VIs allocated to this function. */ |
| #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VI_BASE_OFST 4 |
| #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VI_BASE_LEN 2 |
| /* Count of VIs allocated to the owner function. */ |
| #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VI_COUNT_OFST 6 |
| #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VI_COUNT_LEN 2 |
| /* Base interrupt vector allocated to this function. */ |
| #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VECTOR_BASE_OFST 8 |
| #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VECTOR_BASE_LEN 2 |
| /* Number of interrupt vectors allocated to this function. */ |
| #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VECTOR_COUNT_OFST 10 |
| #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VECTOR_COUNT_LEN 2 |
| /* Raw evq ptr table data. */ |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_OFST 12 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_LEN 8 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_LO_OFST 12 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_LO_LEN 4 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_LO_LBN 96 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_LO_WIDTH 32 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_HI_OFST 16 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_HI_LEN 4 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_HI_LBN 128 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_HI_WIDTH 32 |
| /* Raw evq timer table data. */ |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_OFST 20 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_LEN 8 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_LO_OFST 20 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_LO_LEN 4 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_LO_LBN 160 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_LO_WIDTH 32 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_HI_OFST 24 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_HI_LEN 4 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_HI_LBN 192 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_HI_WIDTH 32 |
| /* Combined metadata field. */ |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_OFST 28 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_LEN 4 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_BASE_OFST 28 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_BASE_LBN 0 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_BASE_WIDTH 16 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_NPAGES_OFST 28 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_NPAGES_LBN 16 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_NPAGES_WIDTH 8 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_WKUP_REF_OFST 28 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_WKUP_REF_LBN 24 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_WKUP_REF_WIDTH 8 |
| /* TXDPCPU raw table data for queue. */ |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_OFST 32 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_LEN 8 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_LO_OFST 32 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_LO_LEN 4 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_LO_LBN 256 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_LO_WIDTH 32 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_HI_OFST 36 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_HI_LEN 4 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_HI_LBN 288 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_HI_WIDTH 32 |
| /* TXDPCPU raw table data for queue. */ |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_OFST 40 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_LEN 8 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_LO_OFST 40 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_LO_LEN 4 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_LO_LBN 320 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_LO_WIDTH 32 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_HI_OFST 44 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_HI_LEN 4 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_HI_LBN 352 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_HI_WIDTH 32 |
| /* TXDPCPU raw table data for queue. */ |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_OFST 48 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_LEN 8 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_LO_OFST 48 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_LO_LEN 4 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_LO_LBN 384 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_LO_WIDTH 32 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_HI_OFST 52 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_HI_LEN 4 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_HI_LBN 416 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_HI_WIDTH 32 |
| /* Combined metadata field. */ |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_OFST 56 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_LEN 8 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_LO_OFST 56 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_LO_LEN 4 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_LO_LBN 448 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_LO_WIDTH 32 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_HI_OFST 60 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_HI_LEN 4 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_HI_LBN 480 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_HI_WIDTH 32 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_BASE_OFST 56 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_BASE_LBN 0 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_BASE_WIDTH 16 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_NPAGES_OFST 56 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_NPAGES_LBN 16 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_NPAGES_WIDTH 8 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_QSTATE_OFST 56 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_QSTATE_LBN 24 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_QSTATE_WIDTH 8 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_WAITCOUNT_OFST 56 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_WAITCOUNT_LBN 32 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_WAITCOUNT_WIDTH 8 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_PADDING_OFST 56 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_PADDING_LBN 40 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_PADDING_WIDTH 24 |
| /* RXDPCPU raw table data for queue. */ |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_OFST 64 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_LEN 8 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_LO_OFST 64 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_LO_LEN 4 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_LO_LBN 512 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_LO_WIDTH 32 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_HI_OFST 68 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_HI_LEN 4 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_HI_LBN 544 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_HI_WIDTH 32 |
| /* RXDPCPU raw table data for queue. */ |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_OFST 72 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_LEN 8 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_LO_OFST 72 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_LO_LEN 4 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_LO_LBN 576 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_LO_WIDTH 32 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_HI_OFST 76 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_HI_LEN 4 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_HI_LBN 608 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_HI_WIDTH 32 |
| /* Reserved, currently 0. */ |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_OFST 80 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_LEN 8 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_LO_OFST 80 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_LO_LEN 4 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_LO_LBN 640 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_LO_WIDTH 32 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_HI_OFST 84 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_HI_LEN 4 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_HI_LBN 672 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_HI_WIDTH 32 |
| /* Combined metadata field. */ |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_OFST 88 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_LEN 8 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_LO_OFST 88 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_LO_LEN 4 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_LO_LBN 704 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_LO_WIDTH 32 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_HI_OFST 92 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_HI_LEN 4 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_HI_LBN 736 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_HI_WIDTH 32 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_BASE_OFST 88 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_BASE_LBN 0 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_BASE_WIDTH 16 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_NPAGES_OFST 88 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_NPAGES_LBN 16 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_NPAGES_WIDTH 8 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_QSTATE_OFST 88 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_QSTATE_LBN 24 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_QSTATE_WIDTH 8 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_WAITCOUNT_OFST 88 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_WAITCOUNT_LBN 32 |
| #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_WAITCOUNT_WIDTH 8 |
| /* Current user, as assigned by MC_CMD_SET_VI_USER. */ |
| #define MC_CMD_DUMP_VI_STATE_OUT_USER_CLIENT_ID_OFST 96 |
| #define MC_CMD_DUMP_VI_STATE_OUT_USER_CLIENT_ID_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_ALLOC_PIOBUF |
| * Allocate a push I/O buffer for later use with a tx queue. |
| */ |
| #define MC_CMD_ALLOC_PIOBUF 0x8f |
| #undef MC_CMD_0x8f_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x8f_PRIVILEGE_CTG SRIOV_CTG_ONLOAD |
| |
| /* MC_CMD_ALLOC_PIOBUF_IN msgrequest */ |
| #define MC_CMD_ALLOC_PIOBUF_IN_LEN 0 |
| |
| /* MC_CMD_ALLOC_PIOBUF_OUT msgresponse */ |
| #define MC_CMD_ALLOC_PIOBUF_OUT_LEN 4 |
| /* Handle for allocated push I/O buffer. */ |
| #define MC_CMD_ALLOC_PIOBUF_OUT_PIOBUF_HANDLE_OFST 0 |
| #define MC_CMD_ALLOC_PIOBUF_OUT_PIOBUF_HANDLE_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_FREE_PIOBUF |
| * Free a push I/O buffer. |
| */ |
| #define MC_CMD_FREE_PIOBUF 0x90 |
| #undef MC_CMD_0x90_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x90_PRIVILEGE_CTG SRIOV_CTG_ONLOAD |
| |
| /* MC_CMD_FREE_PIOBUF_IN msgrequest */ |
| #define MC_CMD_FREE_PIOBUF_IN_LEN 4 |
| /* Handle for allocated push I/O buffer. */ |
| #define MC_CMD_FREE_PIOBUF_IN_PIOBUF_HANDLE_OFST 0 |
| #define MC_CMD_FREE_PIOBUF_IN_PIOBUF_HANDLE_LEN 4 |
| |
| /* MC_CMD_FREE_PIOBUF_OUT msgresponse */ |
| #define MC_CMD_FREE_PIOBUF_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_VI_TLP_PROCESSING |
| * Get TLP steering and ordering information for a VI. The caller must have the |
| * GRP_FUNC_DMA privilege and must be the currently-assigned user of this VI or |
| * an ancestor of the current user (see MC_CMD_SET_VI_USER). |
| */ |
| #define MC_CMD_GET_VI_TLP_PROCESSING 0xb0 |
| #undef MC_CMD_0xb0_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xb0_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_VI_TLP_PROCESSING_IN msgrequest */ |
| #define MC_CMD_GET_VI_TLP_PROCESSING_IN_LEN 4 |
| /* VI number to get information for. */ |
| #define MC_CMD_GET_VI_TLP_PROCESSING_IN_INSTANCE_OFST 0 |
| #define MC_CMD_GET_VI_TLP_PROCESSING_IN_INSTANCE_LEN 4 |
| |
| /* MC_CMD_GET_VI_TLP_PROCESSING_OUT msgresponse */ |
| #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_LEN 4 |
| /* Transaction processing steering hint 1 for use with the Rx Queue. */ |
| #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_TAG1_RX_OFST 0 |
| #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_TAG1_RX_LEN 1 |
| /* Transaction processing steering hint 2 for use with the Ev Queue. */ |
| #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_TAG2_EV_OFST 1 |
| #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_TAG2_EV_LEN 1 |
| /* Use Relaxed ordering model for TLPs on this VI. */ |
| #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_RELAXED_ORDERING_LBN 16 |
| #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_RELAXED_ORDERING_WIDTH 1 |
| /* Use ID based ordering for TLPs on this VI. */ |
| #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_ID_BASED_ORDERING_LBN 17 |
| #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_ID_BASED_ORDERING_WIDTH 1 |
| /* Set no snoop bit for TLPs on this VI. */ |
| #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_NO_SNOOP_LBN 18 |
| #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_NO_SNOOP_WIDTH 1 |
| /* Enable TPH for TLPs on this VI. */ |
| #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_ON_LBN 19 |
| #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_ON_WIDTH 1 |
| #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_DATA_OFST 0 |
| #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_DATA_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SET_VI_TLP_PROCESSING |
| * Set TLP steering and ordering information for a VI. The caller must have the |
| * GRP_FUNC_DMA privilege and must be the currently-assigned user of this VI or |
| * an ancestor of the current user (see MC_CMD_SET_VI_USER). |
| */ |
| #define MC_CMD_SET_VI_TLP_PROCESSING 0xb1 |
| #undef MC_CMD_0xb1_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xb1_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_SET_VI_TLP_PROCESSING_IN msgrequest */ |
| #define MC_CMD_SET_VI_TLP_PROCESSING_IN_LEN 8 |
| /* VI number to set information for. */ |
| #define MC_CMD_SET_VI_TLP_PROCESSING_IN_INSTANCE_OFST 0 |
| #define MC_CMD_SET_VI_TLP_PROCESSING_IN_INSTANCE_LEN 4 |
| /* Transaction processing steering hint 1 for use with the Rx Queue. */ |
| #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_TAG1_RX_OFST 4 |
| #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_TAG1_RX_LEN 1 |
| /* Transaction processing steering hint 2 for use with the Ev Queue. */ |
| #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_TAG2_EV_OFST 5 |
| #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_TAG2_EV_LEN 1 |
| /* Use Relaxed ordering model for TLPs on this VI. */ |
| #define MC_CMD_SET_VI_TLP_PROCESSING_IN_RELAXED_ORDERING_LBN 48 |
| #define MC_CMD_SET_VI_TLP_PROCESSING_IN_RELAXED_ORDERING_WIDTH 1 |
| /* Use ID based ordering for TLPs on this VI. */ |
| #define MC_CMD_SET_VI_TLP_PROCESSING_IN_ID_BASED_ORDERING_LBN 49 |
| #define MC_CMD_SET_VI_TLP_PROCESSING_IN_ID_BASED_ORDERING_WIDTH 1 |
| /* Set the no snoop bit for TLPs on this VI. */ |
| #define MC_CMD_SET_VI_TLP_PROCESSING_IN_NO_SNOOP_LBN 50 |
| #define MC_CMD_SET_VI_TLP_PROCESSING_IN_NO_SNOOP_WIDTH 1 |
| /* Enable TPH for TLPs on this VI. */ |
| #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_ON_LBN 51 |
| #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_ON_WIDTH 1 |
| #define MC_CMD_SET_VI_TLP_PROCESSING_IN_DATA_OFST 4 |
| #define MC_CMD_SET_VI_TLP_PROCESSING_IN_DATA_LEN 4 |
| |
| /* MC_CMD_SET_VI_TLP_PROCESSING_OUT msgresponse */ |
| #define MC_CMD_SET_VI_TLP_PROCESSING_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_TLP_PROCESSING_GLOBALS |
| * Get global PCIe steering and transaction processing configuration. |
| */ |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS 0xbc |
| #undef MC_CMD_0xbc_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xbc_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN msgrequest */ |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_LEN 4 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_OFST 0 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_LEN 4 |
| /* enum: MISC. */ |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_MISC 0x0 |
| /* enum: IDO. */ |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_IDO 0x1 |
| /* enum: RO. */ |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_RO 0x2 |
| /* enum: TPH Type. */ |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_TPH_TYPE 0x3 |
| |
| /* MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT msgresponse */ |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_LEN 8 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_GLOBAL_CATEGORY_OFST 0 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_GLOBAL_CATEGORY_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN/TLP_GLOBAL_CATEGORY */ |
| /* Amalgamated TLP info word. */ |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_WORD_OFST 4 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_WORD_LEN 4 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_WTAG_EN_OFST 4 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_WTAG_EN_LBN 0 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_WTAG_EN_WIDTH 1 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_SPARE_OFST 4 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_SPARE_LBN 1 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_SPARE_WIDTH 31 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_DL_EN_OFST 4 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_DL_EN_LBN 0 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_DL_EN_WIDTH 1 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_TX_EN_OFST 4 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_TX_EN_LBN 1 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_TX_EN_WIDTH 1 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_EV_EN_OFST 4 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_EV_EN_LBN 2 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_EV_EN_WIDTH 1 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_RX_EN_OFST 4 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_RX_EN_LBN 3 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_RX_EN_WIDTH 1 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_SPARE_OFST 4 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_SPARE_LBN 4 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_SPARE_WIDTH 28 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_RXDMA_EN_OFST 4 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_RXDMA_EN_LBN 0 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_RXDMA_EN_WIDTH 1 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_TXDMA_EN_OFST 4 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_TXDMA_EN_LBN 1 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_TXDMA_EN_WIDTH 1 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_DL_EN_OFST 4 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_DL_EN_LBN 2 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_DL_EN_WIDTH 1 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_SPARE_OFST 4 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_SPARE_LBN 3 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_SPARE_WIDTH 29 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_MSIX_OFST 4 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_MSIX_LBN 0 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_MSIX_WIDTH 2 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_DL_OFST 4 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_DL_LBN 2 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_DL_WIDTH 2 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_TX_OFST 4 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_TX_LBN 4 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_TX_WIDTH 2 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_EV_OFST 4 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_EV_LBN 6 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_EV_WIDTH 2 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_RX_OFST 4 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_RX_LBN 8 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_RX_WIDTH 2 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TLP_TYPE_SPARE_OFST 4 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TLP_TYPE_SPARE_LBN 9 |
| #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TLP_TYPE_SPARE_WIDTH 23 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SET_TLP_PROCESSING_GLOBALS |
| * Set global PCIe steering and transaction processing configuration. |
| */ |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS 0xbd |
| #undef MC_CMD_0xbd_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xbd_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN msgrequest */ |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_LEN 8 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_OFST 0 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_GET_TLP_PROCESSING_GLOBALS/MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN/TLP_GLOBAL_CATEGORY */ |
| /* Amalgamated TLP info word. */ |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_WORD_OFST 4 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_WORD_LEN 4 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_MISC_WTAG_EN_OFST 4 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_MISC_WTAG_EN_LBN 0 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_MISC_WTAG_EN_WIDTH 1 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_DL_EN_OFST 4 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_DL_EN_LBN 0 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_DL_EN_WIDTH 1 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_TX_EN_OFST 4 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_TX_EN_LBN 1 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_TX_EN_WIDTH 1 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_EV_EN_OFST 4 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_EV_EN_LBN 2 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_EV_EN_WIDTH 1 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_RX_EN_OFST 4 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_RX_EN_LBN 3 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_RX_EN_WIDTH 1 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_RXDMA_EN_OFST 4 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_RXDMA_EN_LBN 0 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_RXDMA_EN_WIDTH 1 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_TXDMA_EN_OFST 4 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_TXDMA_EN_LBN 1 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_TXDMA_EN_WIDTH 1 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_DL_EN_OFST 4 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_DL_EN_LBN 2 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_DL_EN_WIDTH 1 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_MSIX_OFST 4 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_MSIX_LBN 0 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_MSIX_WIDTH 2 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_DL_OFST 4 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_DL_LBN 2 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_DL_WIDTH 2 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_TX_OFST 4 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_TX_LBN 4 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_TX_WIDTH 2 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_EV_OFST 4 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_EV_LBN 6 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_EV_WIDTH 2 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_RX_OFST 4 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_RX_LBN 8 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_RX_WIDTH 2 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_SPARE_OFST 4 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_SPARE_LBN 10 |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_SPARE_WIDTH 22 |
| |
| /* MC_CMD_SET_TLP_PROCESSING_GLOBALS_OUT msgresponse */ |
| #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SATELLITE_DOWNLOAD |
| * Download a new set of images to the satellite CPUs from the host. |
| */ |
| #define MC_CMD_SATELLITE_DOWNLOAD 0x91 |
| #undef MC_CMD_0x91_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x91_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_SATELLITE_DOWNLOAD_IN msgrequest: The reset requirements for the CPUs |
| * are subtle, and so downloads must proceed in a number of phases. |
| * |
| * 1) PHASE_RESET with a target of TARGET_ALL and chunk ID/length of 0. |
| * |
| * 2) PHASE_IMEMS for each of the IMEM targets (target IDs 0-11). Each download |
| * may consist of multiple chunks. The final chunk (with CHUNK_ID_LAST) should |
| * be a checksum (a simple 32-bit sum) of the transferred data. An individual |
| * download may be aborted using CHUNK_ID_ABORT. |
| * |
| * 3) PHASE_VECTORS for each of the vector table targets (target IDs 12-15), |
| * similar to PHASE_IMEMS. |
| * |
| * 4) PHASE_READY with a target of TARGET_ALL and chunk ID/length of 0. |
| * |
| * After any error (a requested abort is not considered to be an error) the |
| * sequence must be restarted from PHASE_RESET. |
| */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_LENMIN 20 |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_LENMAX 252 |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_LEN(num) (16+4*(num)) |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_NUM(len) (((len)-16)/4) |
| /* Download phase. (Note: the IDLE phase is used internally and is never valid |
| * in a command from the host.) |
| */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_OFST 0 |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_LEN 4 |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_IDLE 0x0 /* enum */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_RESET 0x1 /* enum */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_IMEMS 0x2 /* enum */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_VECTORS 0x3 /* enum */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_READY 0x4 /* enum */ |
| /* Target for download. (These match the blob numbers defined in |
| * mc_flash_layout.h.) |
| */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_OFST 4 |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_LEN 4 |
| /* enum: Valid in phase 2 (PHASE_IMEMS) only */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXDI_TEXT 0x0 |
| /* enum: Valid in phase 2 (PHASE_IMEMS) only */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXDI_TEXT 0x1 |
| /* enum: Valid in phase 2 (PHASE_IMEMS) only */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXDP_TEXT 0x2 |
| /* enum: Valid in phase 2 (PHASE_IMEMS) only */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXDP_TEXT 0x3 |
| /* enum: Valid in phase 2 (PHASE_IMEMS) only */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXHRSL_HR_LUT 0x4 |
| /* enum: Valid in phase 2 (PHASE_IMEMS) only */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXHRSL_HR_LUT_CFG 0x5 |
| /* enum: Valid in phase 2 (PHASE_IMEMS) only */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXHRSL_HR_LUT 0x6 |
| /* enum: Valid in phase 2 (PHASE_IMEMS) only */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXHRSL_HR_LUT_CFG 0x7 |
| /* enum: Valid in phase 2 (PHASE_IMEMS) only */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXHRSL_HR_PGM 0x8 |
| /* enum: Valid in phase 2 (PHASE_IMEMS) only */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXHRSL_SL_PGM 0x9 |
| /* enum: Valid in phase 2 (PHASE_IMEMS) only */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXHRSL_HR_PGM 0xa |
| /* enum: Valid in phase 2 (PHASE_IMEMS) only */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXHRSL_SL_PGM 0xb |
| /* enum: Valid in phase 3 (PHASE_VECTORS) only */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXDI_VTBL0 0xc |
| /* enum: Valid in phase 3 (PHASE_VECTORS) only */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXDI_VTBL0 0xd |
| /* enum: Valid in phase 3 (PHASE_VECTORS) only */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXDI_VTBL1 0xe |
| /* enum: Valid in phase 3 (PHASE_VECTORS) only */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXDI_VTBL1 0xf |
| /* enum: Valid in phases 1 (PHASE_RESET) and 4 (PHASE_READY) only */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_ALL 0xffffffff |
| /* Chunk ID, or CHUNK_ID_LAST or CHUNK_ID_ABORT */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_ID_OFST 8 |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_ID_LEN 4 |
| /* enum: Last chunk, containing checksum rather than data */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_ID_LAST 0xffffffff |
| /* enum: Abort download of this item */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_ID_ABORT 0xfffffffe |
| /* Length of this chunk in bytes */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_LEN_OFST 12 |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_LEN_LEN 4 |
| /* Data for this chunk */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_OFST 16 |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_LEN 4 |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_MINNUM 1 |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_MAXNUM 59 |
| #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_MAXNUM_MCDI2 251 |
| |
| /* MC_CMD_SATELLITE_DOWNLOAD_OUT msgresponse */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_OUT_LEN 8 |
| /* Same as MC_CMD_ERR field, but included as 0 in success cases */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_OUT_RESULT_OFST 0 |
| #define MC_CMD_SATELLITE_DOWNLOAD_OUT_RESULT_LEN 4 |
| /* Extra status information */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_OUT_INFO_OFST 4 |
| #define MC_CMD_SATELLITE_DOWNLOAD_OUT_INFO_LEN 4 |
| /* enum: Code download OK, completed. */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_OUT_OK_COMPLETE 0x0 |
| /* enum: Code download aborted as requested. */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_OUT_OK_ABORTED 0x1 |
| /* enum: Code download OK so far, send next chunk. */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_OUT_OK_NEXT_CHUNK 0x2 |
| /* enum: Download phases out of sequence */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_PHASE 0x100 |
| /* enum: Bad target for this phase */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_TARGET 0x101 |
| /* enum: Chunk ID out of sequence */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_CHUNK_ID 0x200 |
| /* enum: Chunk length zero or too large */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_CHUNK_LEN 0x201 |
| /* enum: Checksum was incorrect */ |
| #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_CHECKSUM 0x300 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_CAPABILITIES |
| * Get device capabilities. |
| * |
| * This is supplementary to the MC_CMD_GET_BOARD_CFG command, and intended to |
| * reference inherent device capabilities as opposed to current NVRAM config. |
| */ |
| #define MC_CMD_GET_CAPABILITIES 0xbe |
| #undef MC_CMD_0xbe_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xbe_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_CAPABILITIES_IN msgrequest */ |
| #define MC_CMD_GET_CAPABILITIES_IN_LEN 0 |
| |
| /* MC_CMD_GET_CAPABILITIES_OUT msgresponse */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_LEN 20 |
| /* First word of flags. */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_FLAGS1_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_FLAGS1_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_OUT_VPORT_RECONFIGURE_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_VPORT_RECONFIGURE_LBN 3 |
| #define MC_CMD_GET_CAPABILITIES_OUT_VPORT_RECONFIGURE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_OUT_TX_STRIPING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_TX_STRIPING_LBN 4 |
| #define MC_CMD_GET_CAPABILITIES_OUT_TX_STRIPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_OUT_VADAPTOR_QUERY_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_VADAPTOR_QUERY_LBN 5 |
| #define MC_CMD_GET_CAPABILITIES_OUT_VADAPTOR_QUERY_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_OUT_EVB_PORT_VLAN_RESTRICT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_EVB_PORT_VLAN_RESTRICT_LBN 6 |
| #define MC_CMD_GET_CAPABILITIES_OUT_EVB_PORT_VLAN_RESTRICT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_OUT_DRV_ATTACH_PREBOOT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_DRV_ATTACH_PREBOOT_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_OUT_DRV_ATTACH_PREBOOT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_FORCE_EVENT_MERGING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_FORCE_EVENT_MERGING_LBN 8 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_FORCE_EVENT_MERGING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_OUT_SET_MAC_ENHANCED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_SET_MAC_ENHANCED_LBN 9 |
| #define MC_CMD_GET_CAPABILITIES_OUT_SET_MAC_ENHANCED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_LBN 10 |
| #define MC_CMD_GET_CAPABILITIES_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 11 |
| #define MC_CMD_GET_CAPABILITIES_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_OUT_TX_MAC_SECURITY_FILTERING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_TX_MAC_SECURITY_FILTERING_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_OUT_TX_MAC_SECURITY_FILTERING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_OUT_ADDITIONAL_RSS_MODES_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_ADDITIONAL_RSS_MODES_LBN 13 |
| #define MC_CMD_GET_CAPABILITIES_OUT_ADDITIONAL_RSS_MODES_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_OUT_QBB_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_QBB_LBN 14 |
| #define MC_CMD_GET_CAPABILITIES_OUT_QBB_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_PACKED_STREAM_VAR_BUFFERS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_PACKED_STREAM_VAR_BUFFERS_LBN 15 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_PACKED_STREAM_VAR_BUFFERS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_RSS_LIMITED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_RSS_LIMITED_LBN 16 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_RSS_LIMITED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_PACKED_STREAM_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_PACKED_STREAM_LBN 17 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_PACKED_STREAM_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_INCLUDE_FCS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_INCLUDE_FCS_LBN 18 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_INCLUDE_FCS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_OUT_TX_VLAN_INSERTION_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_TX_VLAN_INSERTION_LBN 19 |
| #define MC_CMD_GET_CAPABILITIES_OUT_TX_VLAN_INSERTION_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_VLAN_STRIPPING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_VLAN_STRIPPING_LBN 20 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_VLAN_STRIPPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_OUT_TX_TSO_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_TX_TSO_LBN 21 |
| #define MC_CMD_GET_CAPABILITIES_OUT_TX_TSO_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_0_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_0_LBN 22 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_0_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_14_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_14_LBN 23 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_14_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_TIMESTAMP_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_TIMESTAMP_LBN 24 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_TIMESTAMP_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_BATCHING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_BATCHING_LBN 25 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_BATCHING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_OUT_MCAST_FILTER_CHAINING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_MCAST_FILTER_CHAINING_LBN 26 |
| #define MC_CMD_GET_CAPABILITIES_OUT_MCAST_FILTER_CHAINING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_OUT_PM_AND_RXDP_COUNTERS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_PM_AND_RXDP_COUNTERS_LBN 27 |
| #define MC_CMD_GET_CAPABILITIES_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_DISABLE_SCATTER_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_DISABLE_SCATTER_LBN 28 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_DISABLE_SCATTER_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_OUT_TX_MCAST_UDP_LOOPBACK_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_TX_MCAST_UDP_LOOPBACK_LBN 29 |
| #define MC_CMD_GET_CAPABILITIES_OUT_TX_MCAST_UDP_LOOPBACK_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_OUT_EVB_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_EVB_LBN 30 |
| #define MC_CMD_GET_CAPABILITIES_OUT_EVB_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_OUT_VXLAN_NVGRE_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_VXLAN_NVGRE_LBN 31 |
| #define MC_CMD_GET_CAPABILITIES_OUT_VXLAN_NVGRE_WIDTH 1 |
| /* RxDPCPU firmware id. */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_DPCPU_FW_ID_OFST 4 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RX_DPCPU_FW_ID_LEN 2 |
| /* enum: Standard RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXDP 0x0 |
| /* enum: Low latency RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_LOW_LATENCY 0x1 |
| /* enum: Packed stream RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_PACKED_STREAM 0x2 |
| /* enum: Rules engine RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_RULES_ENGINE 0x5 |
| /* enum: DPDK RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_DPDK 0x6 |
| /* enum: BIST RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_BIST 0x10a |
| /* enum: RXDP Test firmware image 1 */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101 |
| /* enum: RXDP Test firmware image 2 */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102 |
| /* enum: RXDP Test firmware image 3 */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103 |
| /* enum: RXDP Test firmware image 4 */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104 |
| /* enum: RXDP Test firmware image 5 */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_BACKPRESSURE 0x105 |
| /* enum: RXDP Test firmware image 6 */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106 |
| /* enum: RXDP Test firmware image 7 */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107 |
| /* enum: RXDP Test firmware image 8 */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_DISABLE_DL 0x108 |
| /* enum: RXDP Test firmware image 9 */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_DOORBELL_DELAY 0x10b |
| /* enum: RXDP Test firmware image 10 */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_SLOW 0x10c |
| /* TxDPCPU firmware id. */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_TX_DPCPU_FW_ID_OFST 6 |
| #define MC_CMD_GET_CAPABILITIES_OUT_TX_DPCPU_FW_ID_LEN 2 |
| /* enum: Standard TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXDP 0x0 |
| /* enum: Low latency TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_LOW_LATENCY 0x1 |
| /* enum: High packet rate TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_HIGH_PACKET_RATE 0x3 |
| /* enum: Rules engine TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_RULES_ENGINE 0x5 |
| /* enum: DPDK TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_DPDK 0x6 |
| /* enum: BIST TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_BIST 0x12d |
| /* enum: TXDP Test firmware image 1 */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_TEST_FW_TSO_EDIT 0x101 |
| /* enum: TXDP Test firmware image 2 */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102 |
| /* enum: TXDP CSR bus test firmware */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_TEST_FW_CSR 0x103 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_REV_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_REV_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_REV_WIDTH 12 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_TYPE_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_TYPE_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4 |
| /* enum: reserved value - do not use (may indicate alternative interpretation |
| * of REV field in future) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_RESERVED 0x0 |
| /* enum: Trivial RX PD firmware for early Huntington development (Huntington |
| * development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1 |
| /* enum: RX PD firmware for telemetry prototyping (Medford2 development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_TESTFW_TELEMETRY 0x1 |
| /* enum: RX PD firmware with approximately Siena-compatible behaviour |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2 |
| /* enum: Full featured RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_FULL_FEATURED 0x3 |
| /* enum: (deprecated original name for the FULL_FEATURED variant) */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_VSWITCH 0x3 |
| /* enum: siena_compat variant RX PD firmware using PM rather than MAC |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 |
| /* enum: Low latency RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5 |
| /* enum: Packed stream RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_PACKED_STREAM 0x6 |
| /* enum: RX PD firmware handling layer 2 only for high packet rate performance |
| * tests (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_LAYER2_PERF 0x7 |
| /* enum: Rules engine RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_RULES_ENGINE 0x8 |
| /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_L3XUDP 0x9 |
| /* enum: DPDK RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_DPDK 0xa |
| /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe |
| /* enum: RX PD firmware parsing but not filtering network overlay tunnel |
| * encapsulations (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_TESTFW_ENCAP_PARSING_ONLY 0xf |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_REV_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_REV_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_REV_WIDTH 12 |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_TYPE_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_TYPE_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4 |
| /* enum: reserved value - do not use (may indicate alternative interpretation |
| * of REV field in future) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_RESERVED 0x0 |
| /* enum: Trivial TX PD firmware for early Huntington development (Huntington |
| * development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1 |
| /* enum: TX PD firmware for telemetry prototyping (Medford2 development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_TESTFW_TELEMETRY 0x1 |
| /* enum: TX PD firmware with approximately Siena-compatible behaviour |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2 |
| /* enum: Full featured TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_FULL_FEATURED 0x3 |
| /* enum: (deprecated original name for the FULL_FEATURED variant) */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_VSWITCH 0x3 |
| /* enum: siena_compat variant TX PD firmware using PM rather than MAC |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */ |
| /* enum: TX PD firmware handling layer 2 only for high packet rate performance |
| * tests (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_LAYER2_PERF 0x7 |
| /* enum: Rules engine TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_RULES_ENGINE 0x8 |
| /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_L3XUDP 0x9 |
| /* enum: DPDK TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_DPDK 0xa |
| /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe |
| /* Hardware capabilities of NIC */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_HW_CAPABILITIES_OFST 12 |
| #define MC_CMD_GET_CAPABILITIES_OUT_HW_CAPABILITIES_LEN 4 |
| /* Licensed capabilities */ |
| #define MC_CMD_GET_CAPABILITIES_OUT_LICENSE_CAPABILITIES_OFST 16 |
| #define MC_CMD_GET_CAPABILITIES_OUT_LICENSE_CAPABILITIES_LEN 4 |
| |
| /* MC_CMD_GET_CAPABILITIES_V2_IN msgrequest */ |
| #define MC_CMD_GET_CAPABILITIES_V2_IN_LEN 0 |
| |
| /* MC_CMD_GET_CAPABILITIES_V2_OUT msgresponse */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_LEN 72 |
| /* First word of flags. */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_FLAGS1_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_FLAGS1_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_VPORT_RECONFIGURE_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_VPORT_RECONFIGURE_LBN 3 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_VPORT_RECONFIGURE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_STRIPING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_STRIPING_LBN 4 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_STRIPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_VADAPTOR_QUERY_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_VADAPTOR_QUERY_LBN 5 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_VADAPTOR_QUERY_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVB_PORT_VLAN_RESTRICT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVB_PORT_VLAN_RESTRICT_LBN 6 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVB_PORT_VLAN_RESTRICT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_DRV_ATTACH_PREBOOT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_DRV_ATTACH_PREBOOT_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_DRV_ATTACH_PREBOOT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_FORCE_EVENT_MERGING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_FORCE_EVENT_MERGING_LBN 8 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_FORCE_EVENT_MERGING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_SET_MAC_ENHANCED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_SET_MAC_ENHANCED_LBN 9 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_SET_MAC_ENHANCED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_LBN 10 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 11 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_MAC_SECURITY_FILTERING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_MAC_SECURITY_FILTERING_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_MAC_SECURITY_FILTERING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_ADDITIONAL_RSS_MODES_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_ADDITIONAL_RSS_MODES_LBN 13 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_ADDITIONAL_RSS_MODES_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_QBB_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_QBB_LBN 14 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_QBB_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PACKED_STREAM_VAR_BUFFERS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PACKED_STREAM_VAR_BUFFERS_LBN 15 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PACKED_STREAM_VAR_BUFFERS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_RSS_LIMITED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_RSS_LIMITED_LBN 16 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_RSS_LIMITED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PACKED_STREAM_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PACKED_STREAM_LBN 17 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PACKED_STREAM_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_INCLUDE_FCS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_INCLUDE_FCS_LBN 18 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_INCLUDE_FCS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_VLAN_INSERTION_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_VLAN_INSERTION_LBN 19 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_VLAN_INSERTION_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_VLAN_STRIPPING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_VLAN_STRIPPING_LBN 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_VLAN_STRIPPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_LBN 21 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PREFIX_LEN_0_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PREFIX_LEN_0_LBN 22 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PREFIX_LEN_0_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PREFIX_LEN_14_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PREFIX_LEN_14_LBN 23 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PREFIX_LEN_14_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_TIMESTAMP_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_TIMESTAMP_LBN 24 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_TIMESTAMP_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_BATCHING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_BATCHING_LBN 25 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_BATCHING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_MCAST_FILTER_CHAINING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_MCAST_FILTER_CHAINING_LBN 26 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_MCAST_FILTER_CHAINING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_PM_AND_RXDP_COUNTERS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_PM_AND_RXDP_COUNTERS_LBN 27 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_DISABLE_SCATTER_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_DISABLE_SCATTER_LBN 28 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_DISABLE_SCATTER_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_MCAST_UDP_LOOPBACK_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_MCAST_UDP_LOOPBACK_LBN 29 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_MCAST_UDP_LOOPBACK_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVB_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVB_LBN 30 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVB_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_VXLAN_NVGRE_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_VXLAN_NVGRE_LBN 31 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_VXLAN_NVGRE_WIDTH 1 |
| /* RxDPCPU firmware id. */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_DPCPU_FW_ID_OFST 4 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_DPCPU_FW_ID_LEN 2 |
| /* enum: Standard RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP 0x0 |
| /* enum: Low latency RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_LOW_LATENCY 0x1 |
| /* enum: Packed stream RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_PACKED_STREAM 0x2 |
| /* enum: Rules engine RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_RULES_ENGINE 0x5 |
| /* enum: DPDK RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_DPDK 0x6 |
| /* enum: BIST RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_BIST 0x10a |
| /* enum: RXDP Test firmware image 1 */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101 |
| /* enum: RXDP Test firmware image 2 */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102 |
| /* enum: RXDP Test firmware image 3 */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103 |
| /* enum: RXDP Test firmware image 4 */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104 |
| /* enum: RXDP Test firmware image 5 */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_BACKPRESSURE 0x105 |
| /* enum: RXDP Test firmware image 6 */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106 |
| /* enum: RXDP Test firmware image 7 */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107 |
| /* enum: RXDP Test firmware image 8 */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_DISABLE_DL 0x108 |
| /* enum: RXDP Test firmware image 9 */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_DOORBELL_DELAY 0x10b |
| /* enum: RXDP Test firmware image 10 */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_SLOW 0x10c |
| /* TxDPCPU firmware id. */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_DPCPU_FW_ID_OFST 6 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_DPCPU_FW_ID_LEN 2 |
| /* enum: Standard TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP 0x0 |
| /* enum: Low latency TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_LOW_LATENCY 0x1 |
| /* enum: High packet rate TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_HIGH_PACKET_RATE 0x3 |
| /* enum: Rules engine TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_RULES_ENGINE 0x5 |
| /* enum: DPDK TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_DPDK 0x6 |
| /* enum: BIST TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_BIST 0x12d |
| /* enum: TXDP Test firmware image 1 */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_TEST_FW_TSO_EDIT 0x101 |
| /* enum: TXDP Test firmware image 2 */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102 |
| /* enum: TXDP CSR bus test firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_TEST_FW_CSR 0x103 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_VERSION_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_VERSION_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_VERSION_REV_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_VERSION_REV_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_VERSION_REV_WIDTH 12 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_VERSION_TYPE_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_VERSION_TYPE_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4 |
| /* enum: reserved value - do not use (may indicate alternative interpretation |
| * of REV field in future) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_RESERVED 0x0 |
| /* enum: Trivial RX PD firmware for early Huntington development (Huntington |
| * development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1 |
| /* enum: RX PD firmware for telemetry prototyping (Medford2 development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_TESTFW_TELEMETRY 0x1 |
| /* enum: RX PD firmware with approximately Siena-compatible behaviour |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2 |
| /* enum: Full featured RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_FULL_FEATURED 0x3 |
| /* enum: (deprecated original name for the FULL_FEATURED variant) */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_VSWITCH 0x3 |
| /* enum: siena_compat variant RX PD firmware using PM rather than MAC |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 |
| /* enum: Low latency RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5 |
| /* enum: Packed stream RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_PACKED_STREAM 0x6 |
| /* enum: RX PD firmware handling layer 2 only for high packet rate performance |
| * tests (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_LAYER2_PERF 0x7 |
| /* enum: Rules engine RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_RULES_ENGINE 0x8 |
| /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_L3XUDP 0x9 |
| /* enum: DPDK RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_DPDK 0xa |
| /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe |
| /* enum: RX PD firmware parsing but not filtering network overlay tunnel |
| * encapsulations (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_TESTFW_ENCAP_PARSING_ONLY 0xf |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_VERSION_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_VERSION_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_VERSION_REV_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_VERSION_REV_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_VERSION_REV_WIDTH 12 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_VERSION_TYPE_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_VERSION_TYPE_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4 |
| /* enum: reserved value - do not use (may indicate alternative interpretation |
| * of REV field in future) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_RESERVED 0x0 |
| /* enum: Trivial TX PD firmware for early Huntington development (Huntington |
| * development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1 |
| /* enum: TX PD firmware for telemetry prototyping (Medford2 development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_TESTFW_TELEMETRY 0x1 |
| /* enum: TX PD firmware with approximately Siena-compatible behaviour |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2 |
| /* enum: Full featured TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_FULL_FEATURED 0x3 |
| /* enum: (deprecated original name for the FULL_FEATURED variant) */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_VSWITCH 0x3 |
| /* enum: siena_compat variant TX PD firmware using PM rather than MAC |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */ |
| /* enum: TX PD firmware handling layer 2 only for high packet rate performance |
| * tests (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_LAYER2_PERF 0x7 |
| /* enum: Rules engine TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_RULES_ENGINE 0x8 |
| /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_L3XUDP 0x9 |
| /* enum: DPDK TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_DPDK 0xa |
| /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe |
| /* Hardware capabilities of NIC */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_HW_CAPABILITIES_OFST 12 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_HW_CAPABILITIES_LEN 4 |
| /* Licensed capabilities */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_LICENSE_CAPABILITIES_OFST 16 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_LICENSE_CAPABILITIES_LEN 4 |
| /* Second word of flags. Not present on older firmware (check the length). */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_FLAGS2_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_FLAGS2_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_ENCAP_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_ENCAP_LBN 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_ENCAP_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVQ_TIMER_CTRL_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVQ_TIMER_CTRL_LBN 2 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVQ_TIMER_CTRL_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVENT_CUT_THROUGH_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVENT_CUT_THROUGH_LBN 3 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVENT_CUT_THROUGH_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_CUT_THROUGH_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_CUT_THROUGH_LBN 4 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_CUT_THROUGH_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_VFIFO_ULL_MODE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_VFIFO_ULL_MODE_LBN 5 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_VFIFO_ULL_MODE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_MAC_STATS_40G_TX_SIZE_BINS_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_MAC_STATS_40G_TX_SIZE_BINS_LBN 6 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_MAC_STATS_40G_TX_SIZE_BINS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_INIT_EVQ_TYPE_SUPPORTED_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_INIT_EVQ_TYPE_SUPPORTED_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_INIT_EVQ_TYPE_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_INIT_EVQ_V2_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_INIT_EVQ_V2_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_INIT_EVQ_V2_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_MAC_TIMESTAMPING_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_MAC_TIMESTAMPING_LBN 8 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_MAC_TIMESTAMPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TIMESTAMP_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TIMESTAMP_LBN 9 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TIMESTAMP_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_SNIFF_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_SNIFF_LBN 10 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_SNIFF_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_SNIFF_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_SNIFF_LBN 11 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_SNIFF_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_MCDI_BACKGROUND_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_MCDI_BACKGROUND_LBN 13 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_MCDI_BACKGROUND_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_MCDI_DB_RETURN_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_MCDI_DB_RETURN_LBN 14 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_MCDI_DB_RETURN_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_CTPIO_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_CTPIO_LBN 15 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_CTPIO_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TSA_SUPPORT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TSA_SUPPORT_LBN 16 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TSA_SUPPORT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TSA_BOUND_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TSA_BOUND_LBN 17 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TSA_BOUND_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_SF_ADAPTER_AUTHENTICATION_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_SF_ADAPTER_AUTHENTICATION_LBN 18 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_SF_ADAPTER_AUTHENTICATION_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_FILTER_ACTION_FLAG_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_FILTER_ACTION_FLAG_LBN 19 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_FILTER_ACTION_FLAG_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_FILTER_ACTION_MARK_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_FILTER_ACTION_MARK_LBN 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_FILTER_ACTION_MARK_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_EQUAL_STRIDE_SUPER_BUFFER_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_EQUAL_STRIDE_SUPER_BUFFER_LBN 21 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_EQUAL_STRIDE_SUPER_BUFFER_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_EQUAL_STRIDE_PACKED_STREAM_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_EQUAL_STRIDE_PACKED_STREAM_LBN 21 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_EQUAL_STRIDE_PACKED_STREAM_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_L3XUDP_SUPPORT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_L3XUDP_SUPPORT_LBN 22 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_L3XUDP_SUPPORT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_FW_SUBVARIANT_NO_TX_CSUM_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_FW_SUBVARIANT_NO_TX_CSUM_LBN 23 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_FW_SUBVARIANT_NO_TX_CSUM_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_VI_SPREADING_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_VI_SPREADING_LBN 24 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_VI_SPREADING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_HLB_IDLE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_HLB_IDLE_LBN 25 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_HLB_IDLE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_INIT_RXQ_NO_CONT_EV_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_INIT_RXQ_NO_CONT_EV_LBN 26 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_INIT_RXQ_NO_CONT_EV_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_INIT_RXQ_WITH_BUFFER_SIZE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_INIT_RXQ_WITH_BUFFER_SIZE_LBN 27 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_INIT_RXQ_WITH_BUFFER_SIZE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_BUNDLE_UPDATE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_BUNDLE_UPDATE_LBN 28 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_BUNDLE_UPDATE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V3_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V3_LBN 29 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V3_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_DYNAMIC_SENSORS_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_DYNAMIC_SENSORS_LBN 30 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_DYNAMIC_SENSORS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_LBN 31 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_WIDTH 1 |
| /* Number of FATSOv2 contexts per datapath supported by this NIC (when |
| * TX_TSO_V2 == 1). Not present on older firmware (check the length). |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_N_CONTEXTS_OFST 24 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_N_CONTEXTS_LEN 2 |
| /* One byte per PF containing the number of the external port assigned to this |
| * PF, indexed by PF number. Special values indicate that a PF is either not |
| * present or not assigned. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_PFS_TO_PORTS_ASSIGNMENT_OFST 26 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_PFS_TO_PORTS_ASSIGNMENT_LEN 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_PFS_TO_PORTS_ASSIGNMENT_NUM 16 |
| /* enum: The caller is not permitted to access information on this PF. */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_ACCESS_NOT_PERMITTED 0xff |
| /* enum: PF does not exist. */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_PF_NOT_PRESENT 0xfe |
| /* enum: PF does exist but is not assigned to any external port. */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_PF_NOT_ASSIGNED 0xfd |
| /* enum: This value indicates that PF is assigned, but it cannot be expressed |
| * in this field. It is intended for a possible future situation where a more |
| * complex scheme of PFs to ports mapping is being used. The future driver |
| * should look for a new field supporting the new scheme. The current/old |
| * driver should treat this value as PF_NOT_ASSIGNED. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_INCOMPATIBLE_ASSIGNMENT 0xfc |
| /* One byte per PF containing the number of its VFs, indexed by PF number. A |
| * special value indicates that a PF is not present. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_VFS_PER_PF_OFST 42 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_VFS_PER_PF_LEN 1 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_VFS_PER_PF_NUM 16 |
| /* enum: The caller is not permitted to access information on this PF. */ |
| /* MC_CMD_GET_CAPABILITIES_V2_OUT_ACCESS_NOT_PERMITTED 0xff */ |
| /* enum: PF does not exist. */ |
| /* MC_CMD_GET_CAPABILITIES_V2_OUT_PF_NOT_PRESENT 0xfe */ |
| /* Number of VIs available for each external port */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_VIS_PER_PORT_OFST 58 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_VIS_PER_PORT_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_VIS_PER_PORT_NUM 4 |
| /* Size of RX descriptor cache expressed as binary logarithm The actual size |
| * equals (2 ^ RX_DESC_CACHE_SIZE) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_DESC_CACHE_SIZE_OFST 66 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_DESC_CACHE_SIZE_LEN 1 |
| /* Size of TX descriptor cache expressed as binary logarithm The actual size |
| * equals (2 ^ TX_DESC_CACHE_SIZE) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_DESC_CACHE_SIZE_OFST 67 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_DESC_CACHE_SIZE_LEN 1 |
| /* Total number of available PIO buffers */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_PIO_BUFFS_OFST 68 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_PIO_BUFFS_LEN 2 |
| /* Size of a single PIO buffer */ |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_SIZE_PIO_BUFF_OFST 70 |
| #define MC_CMD_GET_CAPABILITIES_V2_OUT_SIZE_PIO_BUFF_LEN 2 |
| |
| /* MC_CMD_GET_CAPABILITIES_V3_OUT msgresponse */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_LEN 76 |
| /* First word of flags. */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_FLAGS1_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_FLAGS1_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_VPORT_RECONFIGURE_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_VPORT_RECONFIGURE_LBN 3 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_VPORT_RECONFIGURE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_STRIPING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_STRIPING_LBN 4 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_STRIPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_VADAPTOR_QUERY_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_VADAPTOR_QUERY_LBN 5 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_VADAPTOR_QUERY_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVB_PORT_VLAN_RESTRICT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVB_PORT_VLAN_RESTRICT_LBN 6 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVB_PORT_VLAN_RESTRICT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_DRV_ATTACH_PREBOOT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_DRV_ATTACH_PREBOOT_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_DRV_ATTACH_PREBOOT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_FORCE_EVENT_MERGING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_FORCE_EVENT_MERGING_LBN 8 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_FORCE_EVENT_MERGING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_SET_MAC_ENHANCED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_SET_MAC_ENHANCED_LBN 9 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_SET_MAC_ENHANCED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_LBN 10 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 11 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_MAC_SECURITY_FILTERING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_MAC_SECURITY_FILTERING_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_MAC_SECURITY_FILTERING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_ADDITIONAL_RSS_MODES_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_ADDITIONAL_RSS_MODES_LBN 13 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_ADDITIONAL_RSS_MODES_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_QBB_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_QBB_LBN 14 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_QBB_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PACKED_STREAM_VAR_BUFFERS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PACKED_STREAM_VAR_BUFFERS_LBN 15 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PACKED_STREAM_VAR_BUFFERS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_RSS_LIMITED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_RSS_LIMITED_LBN 16 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_RSS_LIMITED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PACKED_STREAM_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PACKED_STREAM_LBN 17 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PACKED_STREAM_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_INCLUDE_FCS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_INCLUDE_FCS_LBN 18 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_INCLUDE_FCS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_VLAN_INSERTION_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_VLAN_INSERTION_LBN 19 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_VLAN_INSERTION_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_VLAN_STRIPPING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_VLAN_STRIPPING_LBN 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_VLAN_STRIPPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_LBN 21 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PREFIX_LEN_0_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PREFIX_LEN_0_LBN 22 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PREFIX_LEN_0_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PREFIX_LEN_14_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PREFIX_LEN_14_LBN 23 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PREFIX_LEN_14_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_TIMESTAMP_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_TIMESTAMP_LBN 24 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_TIMESTAMP_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_BATCHING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_BATCHING_LBN 25 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_BATCHING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_MCAST_FILTER_CHAINING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_MCAST_FILTER_CHAINING_LBN 26 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_MCAST_FILTER_CHAINING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_PM_AND_RXDP_COUNTERS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_PM_AND_RXDP_COUNTERS_LBN 27 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_DISABLE_SCATTER_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_DISABLE_SCATTER_LBN 28 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_DISABLE_SCATTER_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_MCAST_UDP_LOOPBACK_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_MCAST_UDP_LOOPBACK_LBN 29 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_MCAST_UDP_LOOPBACK_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVB_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVB_LBN 30 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVB_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_VXLAN_NVGRE_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_VXLAN_NVGRE_LBN 31 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_VXLAN_NVGRE_WIDTH 1 |
| /* RxDPCPU firmware id. */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_DPCPU_FW_ID_OFST 4 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_DPCPU_FW_ID_LEN 2 |
| /* enum: Standard RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP 0x0 |
| /* enum: Low latency RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_LOW_LATENCY 0x1 |
| /* enum: Packed stream RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_PACKED_STREAM 0x2 |
| /* enum: Rules engine RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_RULES_ENGINE 0x5 |
| /* enum: DPDK RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_DPDK 0x6 |
| /* enum: BIST RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_BIST 0x10a |
| /* enum: RXDP Test firmware image 1 */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101 |
| /* enum: RXDP Test firmware image 2 */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102 |
| /* enum: RXDP Test firmware image 3 */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103 |
| /* enum: RXDP Test firmware image 4 */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104 |
| /* enum: RXDP Test firmware image 5 */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_BACKPRESSURE 0x105 |
| /* enum: RXDP Test firmware image 6 */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106 |
| /* enum: RXDP Test firmware image 7 */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107 |
| /* enum: RXDP Test firmware image 8 */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_FW_DISABLE_DL 0x108 |
| /* enum: RXDP Test firmware image 9 */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_FW_DOORBELL_DELAY 0x10b |
| /* enum: RXDP Test firmware image 10 */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_FW_SLOW 0x10c |
| /* TxDPCPU firmware id. */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_DPCPU_FW_ID_OFST 6 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_DPCPU_FW_ID_LEN 2 |
| /* enum: Standard TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXDP 0x0 |
| /* enum: Low latency TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXDP_LOW_LATENCY 0x1 |
| /* enum: High packet rate TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXDP_HIGH_PACKET_RATE 0x3 |
| /* enum: Rules engine TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXDP_RULES_ENGINE 0x5 |
| /* enum: DPDK TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXDP_DPDK 0x6 |
| /* enum: BIST TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXDP_BIST 0x12d |
| /* enum: TXDP Test firmware image 1 */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXDP_TEST_FW_TSO_EDIT 0x101 |
| /* enum: TXDP Test firmware image 2 */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102 |
| /* enum: TXDP CSR bus test firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXDP_TEST_FW_CSR 0x103 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_VERSION_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_VERSION_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_VERSION_REV_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_VERSION_REV_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_VERSION_REV_WIDTH 12 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_VERSION_TYPE_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_VERSION_TYPE_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4 |
| /* enum: reserved value - do not use (may indicate alternative interpretation |
| * of REV field in future) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_RESERVED 0x0 |
| /* enum: Trivial RX PD firmware for early Huntington development (Huntington |
| * development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1 |
| /* enum: RX PD firmware for telemetry prototyping (Medford2 development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_TESTFW_TELEMETRY 0x1 |
| /* enum: RX PD firmware with approximately Siena-compatible behaviour |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2 |
| /* enum: Full featured RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_FULL_FEATURED 0x3 |
| /* enum: (deprecated original name for the FULL_FEATURED variant) */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_VSWITCH 0x3 |
| /* enum: siena_compat variant RX PD firmware using PM rather than MAC |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 |
| /* enum: Low latency RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5 |
| /* enum: Packed stream RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_PACKED_STREAM 0x6 |
| /* enum: RX PD firmware handling layer 2 only for high packet rate performance |
| * tests (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_LAYER2_PERF 0x7 |
| /* enum: Rules engine RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_RULES_ENGINE 0x8 |
| /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_L3XUDP 0x9 |
| /* enum: DPDK RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_DPDK 0xa |
| /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe |
| /* enum: RX PD firmware parsing but not filtering network overlay tunnel |
| * encapsulations (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_TESTFW_ENCAP_PARSING_ONLY 0xf |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_VERSION_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_VERSION_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_VERSION_REV_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_VERSION_REV_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_VERSION_REV_WIDTH 12 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_VERSION_TYPE_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_VERSION_TYPE_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4 |
| /* enum: reserved value - do not use (may indicate alternative interpretation |
| * of REV field in future) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_RESERVED 0x0 |
| /* enum: Trivial TX PD firmware for early Huntington development (Huntington |
| * development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1 |
| /* enum: TX PD firmware for telemetry prototyping (Medford2 development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_TESTFW_TELEMETRY 0x1 |
| /* enum: TX PD firmware with approximately Siena-compatible behaviour |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2 |
| /* enum: Full featured TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_FULL_FEATURED 0x3 |
| /* enum: (deprecated original name for the FULL_FEATURED variant) */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_VSWITCH 0x3 |
| /* enum: siena_compat variant TX PD firmware using PM rather than MAC |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */ |
| /* enum: TX PD firmware handling layer 2 only for high packet rate performance |
| * tests (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_LAYER2_PERF 0x7 |
| /* enum: Rules engine TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_RULES_ENGINE 0x8 |
| /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_L3XUDP 0x9 |
| /* enum: DPDK TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_DPDK 0xa |
| /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe |
| /* Hardware capabilities of NIC */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_HW_CAPABILITIES_OFST 12 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_HW_CAPABILITIES_LEN 4 |
| /* Licensed capabilities */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_LICENSE_CAPABILITIES_OFST 16 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_LICENSE_CAPABILITIES_LEN 4 |
| /* Second word of flags. Not present on older firmware (check the length). */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_FLAGS2_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_FLAGS2_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_V2_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_V2_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_V2_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_V2_ENCAP_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_V2_ENCAP_LBN 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_V2_ENCAP_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVQ_TIMER_CTRL_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVQ_TIMER_CTRL_LBN 2 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVQ_TIMER_CTRL_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVENT_CUT_THROUGH_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVENT_CUT_THROUGH_LBN 3 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVENT_CUT_THROUGH_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_CUT_THROUGH_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_CUT_THROUGH_LBN 4 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_CUT_THROUGH_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_VFIFO_ULL_MODE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_VFIFO_ULL_MODE_LBN 5 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_VFIFO_ULL_MODE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_MAC_STATS_40G_TX_SIZE_BINS_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_MAC_STATS_40G_TX_SIZE_BINS_LBN 6 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_MAC_STATS_40G_TX_SIZE_BINS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_INIT_EVQ_TYPE_SUPPORTED_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_INIT_EVQ_TYPE_SUPPORTED_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_INIT_EVQ_TYPE_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_INIT_EVQ_V2_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_INIT_EVQ_V2_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_INIT_EVQ_V2_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_MAC_TIMESTAMPING_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_MAC_TIMESTAMPING_LBN 8 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_MAC_TIMESTAMPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TIMESTAMP_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TIMESTAMP_LBN 9 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TIMESTAMP_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_SNIFF_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_SNIFF_LBN 10 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_SNIFF_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_SNIFF_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_SNIFF_LBN 11 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_SNIFF_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_MCDI_BACKGROUND_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_MCDI_BACKGROUND_LBN 13 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_MCDI_BACKGROUND_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_MCDI_DB_RETURN_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_MCDI_DB_RETURN_LBN 14 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_MCDI_DB_RETURN_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_CTPIO_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_CTPIO_LBN 15 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_CTPIO_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TSA_SUPPORT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TSA_SUPPORT_LBN 16 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TSA_SUPPORT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TSA_BOUND_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TSA_BOUND_LBN 17 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TSA_BOUND_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_SF_ADAPTER_AUTHENTICATION_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_SF_ADAPTER_AUTHENTICATION_LBN 18 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_SF_ADAPTER_AUTHENTICATION_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_FILTER_ACTION_FLAG_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_FILTER_ACTION_FLAG_LBN 19 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_FILTER_ACTION_FLAG_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_FILTER_ACTION_MARK_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_FILTER_ACTION_MARK_LBN 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_FILTER_ACTION_MARK_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_EQUAL_STRIDE_SUPER_BUFFER_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_EQUAL_STRIDE_SUPER_BUFFER_LBN 21 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_EQUAL_STRIDE_SUPER_BUFFER_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_EQUAL_STRIDE_PACKED_STREAM_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_EQUAL_STRIDE_PACKED_STREAM_LBN 21 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_EQUAL_STRIDE_PACKED_STREAM_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_L3XUDP_SUPPORT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_L3XUDP_SUPPORT_LBN 22 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_L3XUDP_SUPPORT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_FW_SUBVARIANT_NO_TX_CSUM_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_FW_SUBVARIANT_NO_TX_CSUM_LBN 23 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_FW_SUBVARIANT_NO_TX_CSUM_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_VI_SPREADING_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_VI_SPREADING_LBN 24 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_VI_SPREADING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_HLB_IDLE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_HLB_IDLE_LBN 25 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_HLB_IDLE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_INIT_RXQ_NO_CONT_EV_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_INIT_RXQ_NO_CONT_EV_LBN 26 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_INIT_RXQ_NO_CONT_EV_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_INIT_RXQ_WITH_BUFFER_SIZE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_INIT_RXQ_WITH_BUFFER_SIZE_LBN 27 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_INIT_RXQ_WITH_BUFFER_SIZE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_BUNDLE_UPDATE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_BUNDLE_UPDATE_LBN 28 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_BUNDLE_UPDATE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_V3_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_V3_LBN 29 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_V3_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_DYNAMIC_SENSORS_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_DYNAMIC_SENSORS_LBN 30 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_DYNAMIC_SENSORS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_LBN 31 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_WIDTH 1 |
| /* Number of FATSOv2 contexts per datapath supported by this NIC (when |
| * TX_TSO_V2 == 1). Not present on older firmware (check the length). |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_V2_N_CONTEXTS_OFST 24 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_V2_N_CONTEXTS_LEN 2 |
| /* One byte per PF containing the number of the external port assigned to this |
| * PF, indexed by PF number. Special values indicate that a PF is either not |
| * present or not assigned. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_PFS_TO_PORTS_ASSIGNMENT_OFST 26 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_PFS_TO_PORTS_ASSIGNMENT_LEN 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_PFS_TO_PORTS_ASSIGNMENT_NUM 16 |
| /* enum: The caller is not permitted to access information on this PF. */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_ACCESS_NOT_PERMITTED 0xff |
| /* enum: PF does not exist. */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_PF_NOT_PRESENT 0xfe |
| /* enum: PF does exist but is not assigned to any external port. */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_PF_NOT_ASSIGNED 0xfd |
| /* enum: This value indicates that PF is assigned, but it cannot be expressed |
| * in this field. It is intended for a possible future situation where a more |
| * complex scheme of PFs to ports mapping is being used. The future driver |
| * should look for a new field supporting the new scheme. The current/old |
| * driver should treat this value as PF_NOT_ASSIGNED. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_INCOMPATIBLE_ASSIGNMENT 0xfc |
| /* One byte per PF containing the number of its VFs, indexed by PF number. A |
| * special value indicates that a PF is not present. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_NUM_VFS_PER_PF_OFST 42 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_NUM_VFS_PER_PF_LEN 1 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_NUM_VFS_PER_PF_NUM 16 |
| /* enum: The caller is not permitted to access information on this PF. */ |
| /* MC_CMD_GET_CAPABILITIES_V3_OUT_ACCESS_NOT_PERMITTED 0xff */ |
| /* enum: PF does not exist. */ |
| /* MC_CMD_GET_CAPABILITIES_V3_OUT_PF_NOT_PRESENT 0xfe */ |
| /* Number of VIs available for each external port */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_NUM_VIS_PER_PORT_OFST 58 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_NUM_VIS_PER_PORT_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_NUM_VIS_PER_PORT_NUM 4 |
| /* Size of RX descriptor cache expressed as binary logarithm The actual size |
| * equals (2 ^ RX_DESC_CACHE_SIZE) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_DESC_CACHE_SIZE_OFST 66 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_DESC_CACHE_SIZE_LEN 1 |
| /* Size of TX descriptor cache expressed as binary logarithm The actual size |
| * equals (2 ^ TX_DESC_CACHE_SIZE) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_DESC_CACHE_SIZE_OFST 67 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_DESC_CACHE_SIZE_LEN 1 |
| /* Total number of available PIO buffers */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_NUM_PIO_BUFFS_OFST 68 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_NUM_PIO_BUFFS_LEN 2 |
| /* Size of a single PIO buffer */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_SIZE_PIO_BUFF_OFST 70 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_SIZE_PIO_BUFF_LEN 2 |
| /* On chips later than Medford the amount of address space assigned to each VI |
| * is configurable. This is a global setting that the driver must query to |
| * discover the VI to address mapping. Cut-through PIO (CTPIO) is not available |
| * with 8k VI windows. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_VI_WINDOW_MODE_OFST 72 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_VI_WINDOW_MODE_LEN 1 |
| /* enum: Each VI occupies 8k as on Huntington and Medford. PIO is at offset 4k. |
| * CTPIO is not mapped. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_VI_WINDOW_MODE_8K 0x0 |
| /* enum: Each VI occupies 16k. PIO is at offset 4k. CTPIO is at offset 12k. */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_VI_WINDOW_MODE_16K 0x1 |
| /* enum: Each VI occupies 64k. PIO is at offset 4k. CTPIO is at offset 12k. */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_VI_WINDOW_MODE_64K 0x2 |
| /* Number of vFIFOs per adapter that can be used for VFIFO Stuffing |
| * (SF-115995-SW) in the present configuration of firmware and port mode. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_VFIFO_STUFFING_NUM_VFIFOS_OFST 73 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_VFIFO_STUFFING_NUM_VFIFOS_LEN 1 |
| /* Number of buffers per adapter that can be used for VFIFO Stuffing |
| * (SF-115995-SW) in the present configuration of firmware and port mode. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_OFST 74 |
| #define MC_CMD_GET_CAPABILITIES_V3_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_LEN 2 |
| |
| /* MC_CMD_GET_CAPABILITIES_V4_OUT msgresponse */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_LEN 78 |
| /* First word of flags. */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_FLAGS1_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_FLAGS1_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_VPORT_RECONFIGURE_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_VPORT_RECONFIGURE_LBN 3 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_VPORT_RECONFIGURE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_STRIPING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_STRIPING_LBN 4 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_STRIPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_VADAPTOR_QUERY_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_VADAPTOR_QUERY_LBN 5 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_VADAPTOR_QUERY_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVB_PORT_VLAN_RESTRICT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVB_PORT_VLAN_RESTRICT_LBN 6 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVB_PORT_VLAN_RESTRICT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_DRV_ATTACH_PREBOOT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_DRV_ATTACH_PREBOOT_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_DRV_ATTACH_PREBOOT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_FORCE_EVENT_MERGING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_FORCE_EVENT_MERGING_LBN 8 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_FORCE_EVENT_MERGING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_SET_MAC_ENHANCED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_SET_MAC_ENHANCED_LBN 9 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_SET_MAC_ENHANCED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_LBN 10 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 11 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_MAC_SECURITY_FILTERING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_MAC_SECURITY_FILTERING_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_MAC_SECURITY_FILTERING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_ADDITIONAL_RSS_MODES_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_ADDITIONAL_RSS_MODES_LBN 13 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_ADDITIONAL_RSS_MODES_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_QBB_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_QBB_LBN 14 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_QBB_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PACKED_STREAM_VAR_BUFFERS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PACKED_STREAM_VAR_BUFFERS_LBN 15 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PACKED_STREAM_VAR_BUFFERS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_RSS_LIMITED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_RSS_LIMITED_LBN 16 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_RSS_LIMITED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PACKED_STREAM_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PACKED_STREAM_LBN 17 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PACKED_STREAM_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_INCLUDE_FCS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_INCLUDE_FCS_LBN 18 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_INCLUDE_FCS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_VLAN_INSERTION_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_VLAN_INSERTION_LBN 19 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_VLAN_INSERTION_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_VLAN_STRIPPING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_VLAN_STRIPPING_LBN 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_VLAN_STRIPPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_LBN 21 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PREFIX_LEN_0_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PREFIX_LEN_0_LBN 22 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PREFIX_LEN_0_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PREFIX_LEN_14_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PREFIX_LEN_14_LBN 23 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PREFIX_LEN_14_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_TIMESTAMP_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_TIMESTAMP_LBN 24 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_TIMESTAMP_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_BATCHING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_BATCHING_LBN 25 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_BATCHING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_MCAST_FILTER_CHAINING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_MCAST_FILTER_CHAINING_LBN 26 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_MCAST_FILTER_CHAINING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_PM_AND_RXDP_COUNTERS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_PM_AND_RXDP_COUNTERS_LBN 27 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_DISABLE_SCATTER_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_DISABLE_SCATTER_LBN 28 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_DISABLE_SCATTER_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_MCAST_UDP_LOOPBACK_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_MCAST_UDP_LOOPBACK_LBN 29 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_MCAST_UDP_LOOPBACK_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVB_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVB_LBN 30 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVB_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_VXLAN_NVGRE_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_VXLAN_NVGRE_LBN 31 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_VXLAN_NVGRE_WIDTH 1 |
| /* RxDPCPU firmware id. */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_DPCPU_FW_ID_OFST 4 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_DPCPU_FW_ID_LEN 2 |
| /* enum: Standard RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP 0x0 |
| /* enum: Low latency RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_LOW_LATENCY 0x1 |
| /* enum: Packed stream RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_PACKED_STREAM 0x2 |
| /* enum: Rules engine RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_RULES_ENGINE 0x5 |
| /* enum: DPDK RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_DPDK 0x6 |
| /* enum: BIST RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_BIST 0x10a |
| /* enum: RXDP Test firmware image 1 */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101 |
| /* enum: RXDP Test firmware image 2 */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102 |
| /* enum: RXDP Test firmware image 3 */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103 |
| /* enum: RXDP Test firmware image 4 */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104 |
| /* enum: RXDP Test firmware image 5 */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_BACKPRESSURE 0x105 |
| /* enum: RXDP Test firmware image 6 */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106 |
| /* enum: RXDP Test firmware image 7 */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107 |
| /* enum: RXDP Test firmware image 8 */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_FW_DISABLE_DL 0x108 |
| /* enum: RXDP Test firmware image 9 */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_FW_DOORBELL_DELAY 0x10b |
| /* enum: RXDP Test firmware image 10 */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_FW_SLOW 0x10c |
| /* TxDPCPU firmware id. */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_DPCPU_FW_ID_OFST 6 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_DPCPU_FW_ID_LEN 2 |
| /* enum: Standard TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXDP 0x0 |
| /* enum: Low latency TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXDP_LOW_LATENCY 0x1 |
| /* enum: High packet rate TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXDP_HIGH_PACKET_RATE 0x3 |
| /* enum: Rules engine TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXDP_RULES_ENGINE 0x5 |
| /* enum: DPDK TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXDP_DPDK 0x6 |
| /* enum: BIST TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXDP_BIST 0x12d |
| /* enum: TXDP Test firmware image 1 */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXDP_TEST_FW_TSO_EDIT 0x101 |
| /* enum: TXDP Test firmware image 2 */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102 |
| /* enum: TXDP CSR bus test firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXDP_TEST_FW_CSR 0x103 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_VERSION_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_VERSION_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_VERSION_REV_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_VERSION_REV_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_VERSION_REV_WIDTH 12 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_VERSION_TYPE_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_VERSION_TYPE_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4 |
| /* enum: reserved value - do not use (may indicate alternative interpretation |
| * of REV field in future) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_RESERVED 0x0 |
| /* enum: Trivial RX PD firmware for early Huntington development (Huntington |
| * development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1 |
| /* enum: RX PD firmware for telemetry prototyping (Medford2 development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_TESTFW_TELEMETRY 0x1 |
| /* enum: RX PD firmware with approximately Siena-compatible behaviour |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2 |
| /* enum: Full featured RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_FULL_FEATURED 0x3 |
| /* enum: (deprecated original name for the FULL_FEATURED variant) */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_VSWITCH 0x3 |
| /* enum: siena_compat variant RX PD firmware using PM rather than MAC |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 |
| /* enum: Low latency RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5 |
| /* enum: Packed stream RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_PACKED_STREAM 0x6 |
| /* enum: RX PD firmware handling layer 2 only for high packet rate performance |
| * tests (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_LAYER2_PERF 0x7 |
| /* enum: Rules engine RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_RULES_ENGINE 0x8 |
| /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_L3XUDP 0x9 |
| /* enum: DPDK RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_DPDK 0xa |
| /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe |
| /* enum: RX PD firmware parsing but not filtering network overlay tunnel |
| * encapsulations (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_TESTFW_ENCAP_PARSING_ONLY 0xf |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_VERSION_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_VERSION_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_VERSION_REV_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_VERSION_REV_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_VERSION_REV_WIDTH 12 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_VERSION_TYPE_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_VERSION_TYPE_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4 |
| /* enum: reserved value - do not use (may indicate alternative interpretation |
| * of REV field in future) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_RESERVED 0x0 |
| /* enum: Trivial TX PD firmware for early Huntington development (Huntington |
| * development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1 |
| /* enum: TX PD firmware for telemetry prototyping (Medford2 development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_TESTFW_TELEMETRY 0x1 |
| /* enum: TX PD firmware with approximately Siena-compatible behaviour |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2 |
| /* enum: Full featured TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_FULL_FEATURED 0x3 |
| /* enum: (deprecated original name for the FULL_FEATURED variant) */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_VSWITCH 0x3 |
| /* enum: siena_compat variant TX PD firmware using PM rather than MAC |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */ |
| /* enum: TX PD firmware handling layer 2 only for high packet rate performance |
| * tests (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_LAYER2_PERF 0x7 |
| /* enum: Rules engine TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_RULES_ENGINE 0x8 |
| /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_L3XUDP 0x9 |
| /* enum: DPDK TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_DPDK 0xa |
| /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe |
| /* Hardware capabilities of NIC */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_HW_CAPABILITIES_OFST 12 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_HW_CAPABILITIES_LEN 4 |
| /* Licensed capabilities */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_LICENSE_CAPABILITIES_OFST 16 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_LICENSE_CAPABILITIES_LEN 4 |
| /* Second word of flags. Not present on older firmware (check the length). */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_FLAGS2_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_FLAGS2_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_V2_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_V2_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_V2_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_V2_ENCAP_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_V2_ENCAP_LBN 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_V2_ENCAP_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVQ_TIMER_CTRL_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVQ_TIMER_CTRL_LBN 2 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVQ_TIMER_CTRL_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVENT_CUT_THROUGH_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVENT_CUT_THROUGH_LBN 3 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVENT_CUT_THROUGH_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_CUT_THROUGH_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_CUT_THROUGH_LBN 4 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_CUT_THROUGH_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_VFIFO_ULL_MODE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_VFIFO_ULL_MODE_LBN 5 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_VFIFO_ULL_MODE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_MAC_STATS_40G_TX_SIZE_BINS_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_MAC_STATS_40G_TX_SIZE_BINS_LBN 6 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_MAC_STATS_40G_TX_SIZE_BINS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_INIT_EVQ_TYPE_SUPPORTED_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_INIT_EVQ_TYPE_SUPPORTED_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_INIT_EVQ_TYPE_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_INIT_EVQ_V2_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_INIT_EVQ_V2_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_INIT_EVQ_V2_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_MAC_TIMESTAMPING_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_MAC_TIMESTAMPING_LBN 8 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_MAC_TIMESTAMPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TIMESTAMP_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TIMESTAMP_LBN 9 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TIMESTAMP_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_SNIFF_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_SNIFF_LBN 10 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_SNIFF_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_SNIFF_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_SNIFF_LBN 11 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_SNIFF_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_MCDI_BACKGROUND_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_MCDI_BACKGROUND_LBN 13 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_MCDI_BACKGROUND_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_MCDI_DB_RETURN_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_MCDI_DB_RETURN_LBN 14 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_MCDI_DB_RETURN_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_CTPIO_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_CTPIO_LBN 15 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_CTPIO_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TSA_SUPPORT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TSA_SUPPORT_LBN 16 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TSA_SUPPORT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TSA_BOUND_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TSA_BOUND_LBN 17 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TSA_BOUND_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_SF_ADAPTER_AUTHENTICATION_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_SF_ADAPTER_AUTHENTICATION_LBN 18 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_SF_ADAPTER_AUTHENTICATION_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_FILTER_ACTION_FLAG_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_FILTER_ACTION_FLAG_LBN 19 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_FILTER_ACTION_FLAG_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_FILTER_ACTION_MARK_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_FILTER_ACTION_MARK_LBN 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_FILTER_ACTION_MARK_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_EQUAL_STRIDE_SUPER_BUFFER_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_EQUAL_STRIDE_SUPER_BUFFER_LBN 21 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_EQUAL_STRIDE_SUPER_BUFFER_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_EQUAL_STRIDE_PACKED_STREAM_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_EQUAL_STRIDE_PACKED_STREAM_LBN 21 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_EQUAL_STRIDE_PACKED_STREAM_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_L3XUDP_SUPPORT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_L3XUDP_SUPPORT_LBN 22 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_L3XUDP_SUPPORT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_FW_SUBVARIANT_NO_TX_CSUM_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_FW_SUBVARIANT_NO_TX_CSUM_LBN 23 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_FW_SUBVARIANT_NO_TX_CSUM_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_VI_SPREADING_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_VI_SPREADING_LBN 24 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_VI_SPREADING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_HLB_IDLE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_HLB_IDLE_LBN 25 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_HLB_IDLE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_INIT_RXQ_NO_CONT_EV_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_INIT_RXQ_NO_CONT_EV_LBN 26 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_INIT_RXQ_NO_CONT_EV_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_INIT_RXQ_WITH_BUFFER_SIZE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_INIT_RXQ_WITH_BUFFER_SIZE_LBN 27 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_INIT_RXQ_WITH_BUFFER_SIZE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_BUNDLE_UPDATE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_BUNDLE_UPDATE_LBN 28 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_BUNDLE_UPDATE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_V3_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_V3_LBN 29 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_V3_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_DYNAMIC_SENSORS_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_DYNAMIC_SENSORS_LBN 30 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_DYNAMIC_SENSORS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_LBN 31 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_WIDTH 1 |
| /* Number of FATSOv2 contexts per datapath supported by this NIC (when |
| * TX_TSO_V2 == 1). Not present on older firmware (check the length). |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_V2_N_CONTEXTS_OFST 24 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_V2_N_CONTEXTS_LEN 2 |
| /* One byte per PF containing the number of the external port assigned to this |
| * PF, indexed by PF number. Special values indicate that a PF is either not |
| * present or not assigned. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_PFS_TO_PORTS_ASSIGNMENT_OFST 26 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_PFS_TO_PORTS_ASSIGNMENT_LEN 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_PFS_TO_PORTS_ASSIGNMENT_NUM 16 |
| /* enum: The caller is not permitted to access information on this PF. */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_ACCESS_NOT_PERMITTED 0xff |
| /* enum: PF does not exist. */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_PF_NOT_PRESENT 0xfe |
| /* enum: PF does exist but is not assigned to any external port. */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_PF_NOT_ASSIGNED 0xfd |
| /* enum: This value indicates that PF is assigned, but it cannot be expressed |
| * in this field. It is intended for a possible future situation where a more |
| * complex scheme of PFs to ports mapping is being used. The future driver |
| * should look for a new field supporting the new scheme. The current/old |
| * driver should treat this value as PF_NOT_ASSIGNED. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_INCOMPATIBLE_ASSIGNMENT 0xfc |
| /* One byte per PF containing the number of its VFs, indexed by PF number. A |
| * special value indicates that a PF is not present. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_NUM_VFS_PER_PF_OFST 42 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_NUM_VFS_PER_PF_LEN 1 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_NUM_VFS_PER_PF_NUM 16 |
| /* enum: The caller is not permitted to access information on this PF. */ |
| /* MC_CMD_GET_CAPABILITIES_V4_OUT_ACCESS_NOT_PERMITTED 0xff */ |
| /* enum: PF does not exist. */ |
| /* MC_CMD_GET_CAPABILITIES_V4_OUT_PF_NOT_PRESENT 0xfe */ |
| /* Number of VIs available for each external port */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_NUM_VIS_PER_PORT_OFST 58 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_NUM_VIS_PER_PORT_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_NUM_VIS_PER_PORT_NUM 4 |
| /* Size of RX descriptor cache expressed as binary logarithm The actual size |
| * equals (2 ^ RX_DESC_CACHE_SIZE) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_DESC_CACHE_SIZE_OFST 66 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_DESC_CACHE_SIZE_LEN 1 |
| /* Size of TX descriptor cache expressed as binary logarithm The actual size |
| * equals (2 ^ TX_DESC_CACHE_SIZE) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_DESC_CACHE_SIZE_OFST 67 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_DESC_CACHE_SIZE_LEN 1 |
| /* Total number of available PIO buffers */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_NUM_PIO_BUFFS_OFST 68 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_NUM_PIO_BUFFS_LEN 2 |
| /* Size of a single PIO buffer */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_SIZE_PIO_BUFF_OFST 70 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_SIZE_PIO_BUFF_LEN 2 |
| /* On chips later than Medford the amount of address space assigned to each VI |
| * is configurable. This is a global setting that the driver must query to |
| * discover the VI to address mapping. Cut-through PIO (CTPIO) is not available |
| * with 8k VI windows. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_VI_WINDOW_MODE_OFST 72 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_VI_WINDOW_MODE_LEN 1 |
| /* enum: Each VI occupies 8k as on Huntington and Medford. PIO is at offset 4k. |
| * CTPIO is not mapped. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_VI_WINDOW_MODE_8K 0x0 |
| /* enum: Each VI occupies 16k. PIO is at offset 4k. CTPIO is at offset 12k. */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_VI_WINDOW_MODE_16K 0x1 |
| /* enum: Each VI occupies 64k. PIO is at offset 4k. CTPIO is at offset 12k. */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_VI_WINDOW_MODE_64K 0x2 |
| /* Number of vFIFOs per adapter that can be used for VFIFO Stuffing |
| * (SF-115995-SW) in the present configuration of firmware and port mode. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_VFIFO_STUFFING_NUM_VFIFOS_OFST 73 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_VFIFO_STUFFING_NUM_VFIFOS_LEN 1 |
| /* Number of buffers per adapter that can be used for VFIFO Stuffing |
| * (SF-115995-SW) in the present configuration of firmware and port mode. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_OFST 74 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_LEN 2 |
| /* Entry count in the MAC stats array, including the final GENERATION_END |
| * entry. For MAC stats DMA, drivers should allocate a buffer large enough to |
| * hold at least this many 64-bit stats values, if they wish to receive all |
| * available stats. If the buffer is shorter than MAC_STATS_NUM_STATS * 8, the |
| * stats array returned will be truncated. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_MAC_STATS_NUM_STATS_OFST 76 |
| #define MC_CMD_GET_CAPABILITIES_V4_OUT_MAC_STATS_NUM_STATS_LEN 2 |
| |
| /* MC_CMD_GET_CAPABILITIES_V5_OUT msgresponse */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_LEN 84 |
| /* First word of flags. */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_FLAGS1_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_FLAGS1_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_VPORT_RECONFIGURE_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_VPORT_RECONFIGURE_LBN 3 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_VPORT_RECONFIGURE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_STRIPING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_STRIPING_LBN 4 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_STRIPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_VADAPTOR_QUERY_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_VADAPTOR_QUERY_LBN 5 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_VADAPTOR_QUERY_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVB_PORT_VLAN_RESTRICT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVB_PORT_VLAN_RESTRICT_LBN 6 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVB_PORT_VLAN_RESTRICT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_DRV_ATTACH_PREBOOT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_DRV_ATTACH_PREBOOT_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_DRV_ATTACH_PREBOOT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_FORCE_EVENT_MERGING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_FORCE_EVENT_MERGING_LBN 8 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_FORCE_EVENT_MERGING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_SET_MAC_ENHANCED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_SET_MAC_ENHANCED_LBN 9 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_SET_MAC_ENHANCED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_LBN 10 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 11 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_MAC_SECURITY_FILTERING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_MAC_SECURITY_FILTERING_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_MAC_SECURITY_FILTERING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_ADDITIONAL_RSS_MODES_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_ADDITIONAL_RSS_MODES_LBN 13 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_ADDITIONAL_RSS_MODES_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_QBB_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_QBB_LBN 14 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_QBB_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PACKED_STREAM_VAR_BUFFERS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PACKED_STREAM_VAR_BUFFERS_LBN 15 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PACKED_STREAM_VAR_BUFFERS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_RSS_LIMITED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_RSS_LIMITED_LBN 16 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_RSS_LIMITED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PACKED_STREAM_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PACKED_STREAM_LBN 17 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PACKED_STREAM_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_INCLUDE_FCS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_INCLUDE_FCS_LBN 18 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_INCLUDE_FCS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_VLAN_INSERTION_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_VLAN_INSERTION_LBN 19 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_VLAN_INSERTION_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_VLAN_STRIPPING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_VLAN_STRIPPING_LBN 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_VLAN_STRIPPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_LBN 21 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PREFIX_LEN_0_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PREFIX_LEN_0_LBN 22 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PREFIX_LEN_0_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PREFIX_LEN_14_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PREFIX_LEN_14_LBN 23 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PREFIX_LEN_14_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_TIMESTAMP_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_TIMESTAMP_LBN 24 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_TIMESTAMP_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_BATCHING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_BATCHING_LBN 25 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_BATCHING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_MCAST_FILTER_CHAINING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_MCAST_FILTER_CHAINING_LBN 26 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_MCAST_FILTER_CHAINING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_PM_AND_RXDP_COUNTERS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_PM_AND_RXDP_COUNTERS_LBN 27 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_DISABLE_SCATTER_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_DISABLE_SCATTER_LBN 28 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_DISABLE_SCATTER_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_MCAST_UDP_LOOPBACK_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_MCAST_UDP_LOOPBACK_LBN 29 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_MCAST_UDP_LOOPBACK_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVB_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVB_LBN 30 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVB_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_VXLAN_NVGRE_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_VXLAN_NVGRE_LBN 31 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_VXLAN_NVGRE_WIDTH 1 |
| /* RxDPCPU firmware id. */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_DPCPU_FW_ID_OFST 4 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_DPCPU_FW_ID_LEN 2 |
| /* enum: Standard RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP 0x0 |
| /* enum: Low latency RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_LOW_LATENCY 0x1 |
| /* enum: Packed stream RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_PACKED_STREAM 0x2 |
| /* enum: Rules engine RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_RULES_ENGINE 0x5 |
| /* enum: DPDK RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_DPDK 0x6 |
| /* enum: BIST RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_BIST 0x10a |
| /* enum: RXDP Test firmware image 1 */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101 |
| /* enum: RXDP Test firmware image 2 */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102 |
| /* enum: RXDP Test firmware image 3 */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103 |
| /* enum: RXDP Test firmware image 4 */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104 |
| /* enum: RXDP Test firmware image 5 */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_BACKPRESSURE 0x105 |
| /* enum: RXDP Test firmware image 6 */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106 |
| /* enum: RXDP Test firmware image 7 */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107 |
| /* enum: RXDP Test firmware image 8 */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_FW_DISABLE_DL 0x108 |
| /* enum: RXDP Test firmware image 9 */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_FW_DOORBELL_DELAY 0x10b |
| /* enum: RXDP Test firmware image 10 */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_FW_SLOW 0x10c |
| /* TxDPCPU firmware id. */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_DPCPU_FW_ID_OFST 6 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_DPCPU_FW_ID_LEN 2 |
| /* enum: Standard TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXDP 0x0 |
| /* enum: Low latency TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXDP_LOW_LATENCY 0x1 |
| /* enum: High packet rate TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXDP_HIGH_PACKET_RATE 0x3 |
| /* enum: Rules engine TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXDP_RULES_ENGINE 0x5 |
| /* enum: DPDK TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXDP_DPDK 0x6 |
| /* enum: BIST TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXDP_BIST 0x12d |
| /* enum: TXDP Test firmware image 1 */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXDP_TEST_FW_TSO_EDIT 0x101 |
| /* enum: TXDP Test firmware image 2 */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102 |
| /* enum: TXDP CSR bus test firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXDP_TEST_FW_CSR 0x103 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_VERSION_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_VERSION_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_VERSION_REV_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_VERSION_REV_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_VERSION_REV_WIDTH 12 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_VERSION_TYPE_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_VERSION_TYPE_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4 |
| /* enum: reserved value - do not use (may indicate alternative interpretation |
| * of REV field in future) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_RESERVED 0x0 |
| /* enum: Trivial RX PD firmware for early Huntington development (Huntington |
| * development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1 |
| /* enum: RX PD firmware for telemetry prototyping (Medford2 development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_TESTFW_TELEMETRY 0x1 |
| /* enum: RX PD firmware with approximately Siena-compatible behaviour |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2 |
| /* enum: Full featured RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_FULL_FEATURED 0x3 |
| /* enum: (deprecated original name for the FULL_FEATURED variant) */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_VSWITCH 0x3 |
| /* enum: siena_compat variant RX PD firmware using PM rather than MAC |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 |
| /* enum: Low latency RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5 |
| /* enum: Packed stream RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_PACKED_STREAM 0x6 |
| /* enum: RX PD firmware handling layer 2 only for high packet rate performance |
| * tests (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_LAYER2_PERF 0x7 |
| /* enum: Rules engine RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_RULES_ENGINE 0x8 |
| /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_L3XUDP 0x9 |
| /* enum: DPDK RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_DPDK 0xa |
| /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe |
| /* enum: RX PD firmware parsing but not filtering network overlay tunnel |
| * encapsulations (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_TESTFW_ENCAP_PARSING_ONLY 0xf |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_VERSION_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_VERSION_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_VERSION_REV_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_VERSION_REV_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_VERSION_REV_WIDTH 12 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_VERSION_TYPE_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_VERSION_TYPE_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4 |
| /* enum: reserved value - do not use (may indicate alternative interpretation |
| * of REV field in future) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_RESERVED 0x0 |
| /* enum: Trivial TX PD firmware for early Huntington development (Huntington |
| * development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1 |
| /* enum: TX PD firmware for telemetry prototyping (Medford2 development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_TESTFW_TELEMETRY 0x1 |
| /* enum: TX PD firmware with approximately Siena-compatible behaviour |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2 |
| /* enum: Full featured TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_FULL_FEATURED 0x3 |
| /* enum: (deprecated original name for the FULL_FEATURED variant) */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_VSWITCH 0x3 |
| /* enum: siena_compat variant TX PD firmware using PM rather than MAC |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */ |
| /* enum: TX PD firmware handling layer 2 only for high packet rate performance |
| * tests (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_LAYER2_PERF 0x7 |
| /* enum: Rules engine TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_RULES_ENGINE 0x8 |
| /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_L3XUDP 0x9 |
| /* enum: DPDK TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_DPDK 0xa |
| /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe |
| /* Hardware capabilities of NIC */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_HW_CAPABILITIES_OFST 12 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_HW_CAPABILITIES_LEN 4 |
| /* Licensed capabilities */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_LICENSE_CAPABILITIES_OFST 16 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_LICENSE_CAPABILITIES_LEN 4 |
| /* Second word of flags. Not present on older firmware (check the length). */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_FLAGS2_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_FLAGS2_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_V2_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_V2_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_V2_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_V2_ENCAP_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_V2_ENCAP_LBN 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_V2_ENCAP_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVQ_TIMER_CTRL_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVQ_TIMER_CTRL_LBN 2 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVQ_TIMER_CTRL_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVENT_CUT_THROUGH_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVENT_CUT_THROUGH_LBN 3 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVENT_CUT_THROUGH_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_CUT_THROUGH_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_CUT_THROUGH_LBN 4 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_CUT_THROUGH_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_VFIFO_ULL_MODE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_VFIFO_ULL_MODE_LBN 5 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_VFIFO_ULL_MODE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_MAC_STATS_40G_TX_SIZE_BINS_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_MAC_STATS_40G_TX_SIZE_BINS_LBN 6 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_MAC_STATS_40G_TX_SIZE_BINS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_INIT_EVQ_TYPE_SUPPORTED_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_INIT_EVQ_TYPE_SUPPORTED_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_INIT_EVQ_TYPE_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_INIT_EVQ_V2_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_INIT_EVQ_V2_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_INIT_EVQ_V2_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_MAC_TIMESTAMPING_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_MAC_TIMESTAMPING_LBN 8 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_MAC_TIMESTAMPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TIMESTAMP_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TIMESTAMP_LBN 9 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TIMESTAMP_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_SNIFF_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_SNIFF_LBN 10 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_SNIFF_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_SNIFF_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_SNIFF_LBN 11 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_SNIFF_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_MCDI_BACKGROUND_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_MCDI_BACKGROUND_LBN 13 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_MCDI_BACKGROUND_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_MCDI_DB_RETURN_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_MCDI_DB_RETURN_LBN 14 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_MCDI_DB_RETURN_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_CTPIO_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_CTPIO_LBN 15 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_CTPIO_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TSA_SUPPORT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TSA_SUPPORT_LBN 16 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TSA_SUPPORT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TSA_BOUND_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TSA_BOUND_LBN 17 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TSA_BOUND_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_SF_ADAPTER_AUTHENTICATION_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_SF_ADAPTER_AUTHENTICATION_LBN 18 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_SF_ADAPTER_AUTHENTICATION_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_FILTER_ACTION_FLAG_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_FILTER_ACTION_FLAG_LBN 19 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_FILTER_ACTION_FLAG_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_FILTER_ACTION_MARK_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_FILTER_ACTION_MARK_LBN 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_FILTER_ACTION_MARK_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_EQUAL_STRIDE_SUPER_BUFFER_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_EQUAL_STRIDE_SUPER_BUFFER_LBN 21 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_EQUAL_STRIDE_SUPER_BUFFER_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_EQUAL_STRIDE_PACKED_STREAM_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_EQUAL_STRIDE_PACKED_STREAM_LBN 21 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_EQUAL_STRIDE_PACKED_STREAM_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_L3XUDP_SUPPORT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_L3XUDP_SUPPORT_LBN 22 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_L3XUDP_SUPPORT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_FW_SUBVARIANT_NO_TX_CSUM_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_FW_SUBVARIANT_NO_TX_CSUM_LBN 23 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_FW_SUBVARIANT_NO_TX_CSUM_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_VI_SPREADING_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_VI_SPREADING_LBN 24 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_VI_SPREADING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_HLB_IDLE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_HLB_IDLE_LBN 25 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_HLB_IDLE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_INIT_RXQ_NO_CONT_EV_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_INIT_RXQ_NO_CONT_EV_LBN 26 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_INIT_RXQ_NO_CONT_EV_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_INIT_RXQ_WITH_BUFFER_SIZE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_INIT_RXQ_WITH_BUFFER_SIZE_LBN 27 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_INIT_RXQ_WITH_BUFFER_SIZE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_BUNDLE_UPDATE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_BUNDLE_UPDATE_LBN 28 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_BUNDLE_UPDATE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_V3_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_V3_LBN 29 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_V3_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_DYNAMIC_SENSORS_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_DYNAMIC_SENSORS_LBN 30 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_DYNAMIC_SENSORS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_LBN 31 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_WIDTH 1 |
| /* Number of FATSOv2 contexts per datapath supported by this NIC (when |
| * TX_TSO_V2 == 1). Not present on older firmware (check the length). |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_V2_N_CONTEXTS_OFST 24 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_V2_N_CONTEXTS_LEN 2 |
| /* One byte per PF containing the number of the external port assigned to this |
| * PF, indexed by PF number. Special values indicate that a PF is either not |
| * present or not assigned. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_PFS_TO_PORTS_ASSIGNMENT_OFST 26 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_PFS_TO_PORTS_ASSIGNMENT_LEN 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_PFS_TO_PORTS_ASSIGNMENT_NUM 16 |
| /* enum: The caller is not permitted to access information on this PF. */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_ACCESS_NOT_PERMITTED 0xff |
| /* enum: PF does not exist. */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_PF_NOT_PRESENT 0xfe |
| /* enum: PF does exist but is not assigned to any external port. */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_PF_NOT_ASSIGNED 0xfd |
| /* enum: This value indicates that PF is assigned, but it cannot be expressed |
| * in this field. It is intended for a possible future situation where a more |
| * complex scheme of PFs to ports mapping is being used. The future driver |
| * should look for a new field supporting the new scheme. The current/old |
| * driver should treat this value as PF_NOT_ASSIGNED. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_INCOMPATIBLE_ASSIGNMENT 0xfc |
| /* One byte per PF containing the number of its VFs, indexed by PF number. A |
| * special value indicates that a PF is not present. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_NUM_VFS_PER_PF_OFST 42 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_NUM_VFS_PER_PF_LEN 1 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_NUM_VFS_PER_PF_NUM 16 |
| /* enum: The caller is not permitted to access information on this PF. */ |
| /* MC_CMD_GET_CAPABILITIES_V5_OUT_ACCESS_NOT_PERMITTED 0xff */ |
| /* enum: PF does not exist. */ |
| /* MC_CMD_GET_CAPABILITIES_V5_OUT_PF_NOT_PRESENT 0xfe */ |
| /* Number of VIs available for each external port */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_NUM_VIS_PER_PORT_OFST 58 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_NUM_VIS_PER_PORT_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_NUM_VIS_PER_PORT_NUM 4 |
| /* Size of RX descriptor cache expressed as binary logarithm The actual size |
| * equals (2 ^ RX_DESC_CACHE_SIZE) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_DESC_CACHE_SIZE_OFST 66 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_DESC_CACHE_SIZE_LEN 1 |
| /* Size of TX descriptor cache expressed as binary logarithm The actual size |
| * equals (2 ^ TX_DESC_CACHE_SIZE) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_DESC_CACHE_SIZE_OFST 67 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_DESC_CACHE_SIZE_LEN 1 |
| /* Total number of available PIO buffers */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_NUM_PIO_BUFFS_OFST 68 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_NUM_PIO_BUFFS_LEN 2 |
| /* Size of a single PIO buffer */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_SIZE_PIO_BUFF_OFST 70 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_SIZE_PIO_BUFF_LEN 2 |
| /* On chips later than Medford the amount of address space assigned to each VI |
| * is configurable. This is a global setting that the driver must query to |
| * discover the VI to address mapping. Cut-through PIO (CTPIO) is not available |
| * with 8k VI windows. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_VI_WINDOW_MODE_OFST 72 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_VI_WINDOW_MODE_LEN 1 |
| /* enum: Each VI occupies 8k as on Huntington and Medford. PIO is at offset 4k. |
| * CTPIO is not mapped. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_VI_WINDOW_MODE_8K 0x0 |
| /* enum: Each VI occupies 16k. PIO is at offset 4k. CTPIO is at offset 12k. */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_VI_WINDOW_MODE_16K 0x1 |
| /* enum: Each VI occupies 64k. PIO is at offset 4k. CTPIO is at offset 12k. */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_VI_WINDOW_MODE_64K 0x2 |
| /* Number of vFIFOs per adapter that can be used for VFIFO Stuffing |
| * (SF-115995-SW) in the present configuration of firmware and port mode. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_VFIFO_STUFFING_NUM_VFIFOS_OFST 73 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_VFIFO_STUFFING_NUM_VFIFOS_LEN 1 |
| /* Number of buffers per adapter that can be used for VFIFO Stuffing |
| * (SF-115995-SW) in the present configuration of firmware and port mode. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_OFST 74 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_LEN 2 |
| /* Entry count in the MAC stats array, including the final GENERATION_END |
| * entry. For MAC stats DMA, drivers should allocate a buffer large enough to |
| * hold at least this many 64-bit stats values, if they wish to receive all |
| * available stats. If the buffer is shorter than MAC_STATS_NUM_STATS * 8, the |
| * stats array returned will be truncated. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_MAC_STATS_NUM_STATS_OFST 76 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_MAC_STATS_NUM_STATS_LEN 2 |
| /* Maximum supported value for MC_CMD_FILTER_OP_V3/MATCH_MARK_VALUE. This field |
| * will only be non-zero if MC_CMD_GET_CAPABILITIES/FILTER_ACTION_MARK is set. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_FILTER_ACTION_MARK_MAX_OFST 80 |
| #define MC_CMD_GET_CAPABILITIES_V5_OUT_FILTER_ACTION_MARK_MAX_LEN 4 |
| |
| /* MC_CMD_GET_CAPABILITIES_V6_OUT msgresponse */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_LEN 148 |
| /* First word of flags. */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_FLAGS1_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_FLAGS1_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_VPORT_RECONFIGURE_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_VPORT_RECONFIGURE_LBN 3 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_VPORT_RECONFIGURE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_STRIPING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_STRIPING_LBN 4 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_STRIPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_VADAPTOR_QUERY_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_VADAPTOR_QUERY_LBN 5 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_VADAPTOR_QUERY_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_EVB_PORT_VLAN_RESTRICT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_EVB_PORT_VLAN_RESTRICT_LBN 6 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_EVB_PORT_VLAN_RESTRICT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_DRV_ATTACH_PREBOOT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_DRV_ATTACH_PREBOOT_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_DRV_ATTACH_PREBOOT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_FORCE_EVENT_MERGING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_FORCE_EVENT_MERGING_LBN 8 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_FORCE_EVENT_MERGING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_SET_MAC_ENHANCED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_SET_MAC_ENHANCED_LBN 9 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_SET_MAC_ENHANCED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_LBN 10 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 11 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_MAC_SECURITY_FILTERING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_MAC_SECURITY_FILTERING_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_MAC_SECURITY_FILTERING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_ADDITIONAL_RSS_MODES_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_ADDITIONAL_RSS_MODES_LBN 13 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_ADDITIONAL_RSS_MODES_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_QBB_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_QBB_LBN 14 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_QBB_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_PACKED_STREAM_VAR_BUFFERS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_PACKED_STREAM_VAR_BUFFERS_LBN 15 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_PACKED_STREAM_VAR_BUFFERS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_RSS_LIMITED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_RSS_LIMITED_LBN 16 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_RSS_LIMITED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_PACKED_STREAM_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_PACKED_STREAM_LBN 17 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_PACKED_STREAM_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_INCLUDE_FCS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_INCLUDE_FCS_LBN 18 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_INCLUDE_FCS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_VLAN_INSERTION_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_VLAN_INSERTION_LBN 19 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_VLAN_INSERTION_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_VLAN_STRIPPING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_VLAN_STRIPPING_LBN 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_VLAN_STRIPPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TSO_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TSO_LBN 21 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TSO_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_PREFIX_LEN_0_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_PREFIX_LEN_0_LBN 22 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_PREFIX_LEN_0_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_PREFIX_LEN_14_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_PREFIX_LEN_14_LBN 23 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_PREFIX_LEN_14_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_TIMESTAMP_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_TIMESTAMP_LBN 24 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_TIMESTAMP_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_BATCHING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_BATCHING_LBN 25 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_BATCHING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_MCAST_FILTER_CHAINING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_MCAST_FILTER_CHAINING_LBN 26 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_MCAST_FILTER_CHAINING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_PM_AND_RXDP_COUNTERS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_PM_AND_RXDP_COUNTERS_LBN 27 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_DISABLE_SCATTER_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_DISABLE_SCATTER_LBN 28 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_DISABLE_SCATTER_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_MCAST_UDP_LOOPBACK_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_MCAST_UDP_LOOPBACK_LBN 29 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_MCAST_UDP_LOOPBACK_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_EVB_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_EVB_LBN 30 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_EVB_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_VXLAN_NVGRE_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_VXLAN_NVGRE_LBN 31 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_VXLAN_NVGRE_WIDTH 1 |
| /* RxDPCPU firmware id. */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_DPCPU_FW_ID_OFST 4 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_DPCPU_FW_ID_LEN 2 |
| /* enum: Standard RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP 0x0 |
| /* enum: Low latency RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_LOW_LATENCY 0x1 |
| /* enum: Packed stream RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_PACKED_STREAM 0x2 |
| /* enum: Rules engine RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_RULES_ENGINE 0x5 |
| /* enum: DPDK RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_DPDK 0x6 |
| /* enum: BIST RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_BIST 0x10a |
| /* enum: RXDP Test firmware image 1 */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101 |
| /* enum: RXDP Test firmware image 2 */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102 |
| /* enum: RXDP Test firmware image 3 */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103 |
| /* enum: RXDP Test firmware image 4 */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104 |
| /* enum: RXDP Test firmware image 5 */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_TEST_BACKPRESSURE 0x105 |
| /* enum: RXDP Test firmware image 6 */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106 |
| /* enum: RXDP Test firmware image 7 */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107 |
| /* enum: RXDP Test firmware image 8 */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_TEST_FW_DISABLE_DL 0x108 |
| /* enum: RXDP Test firmware image 9 */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_TEST_FW_DOORBELL_DELAY 0x10b |
| /* enum: RXDP Test firmware image 10 */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_TEST_FW_SLOW 0x10c |
| /* TxDPCPU firmware id. */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_DPCPU_FW_ID_OFST 6 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_DPCPU_FW_ID_LEN 2 |
| /* enum: Standard TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXDP 0x0 |
| /* enum: Low latency TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXDP_LOW_LATENCY 0x1 |
| /* enum: High packet rate TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXDP_HIGH_PACKET_RATE 0x3 |
| /* enum: Rules engine TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXDP_RULES_ENGINE 0x5 |
| /* enum: DPDK TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXDP_DPDK 0x6 |
| /* enum: BIST TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXDP_BIST 0x12d |
| /* enum: TXDP Test firmware image 1 */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXDP_TEST_FW_TSO_EDIT 0x101 |
| /* enum: TXDP Test firmware image 2 */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102 |
| /* enum: TXDP CSR bus test firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXDP_TEST_FW_CSR 0x103 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_VERSION_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_VERSION_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_VERSION_REV_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_VERSION_REV_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_VERSION_REV_WIDTH 12 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_VERSION_TYPE_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_VERSION_TYPE_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4 |
| /* enum: reserved value - do not use (may indicate alternative interpretation |
| * of REV field in future) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_RESERVED 0x0 |
| /* enum: Trivial RX PD firmware for early Huntington development (Huntington |
| * development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1 |
| /* enum: RX PD firmware for telemetry prototyping (Medford2 development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_TESTFW_TELEMETRY 0x1 |
| /* enum: RX PD firmware with approximately Siena-compatible behaviour |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2 |
| /* enum: Full featured RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_FULL_FEATURED 0x3 |
| /* enum: (deprecated original name for the FULL_FEATURED variant) */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_VSWITCH 0x3 |
| /* enum: siena_compat variant RX PD firmware using PM rather than MAC |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 |
| /* enum: Low latency RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5 |
| /* enum: Packed stream RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_PACKED_STREAM 0x6 |
| /* enum: RX PD firmware handling layer 2 only for high packet rate performance |
| * tests (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_LAYER2_PERF 0x7 |
| /* enum: Rules engine RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_RULES_ENGINE 0x8 |
| /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_L3XUDP 0x9 |
| /* enum: DPDK RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_DPDK 0xa |
| /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe |
| /* enum: RX PD firmware parsing but not filtering network overlay tunnel |
| * encapsulations (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_TESTFW_ENCAP_PARSING_ONLY 0xf |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_VERSION_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_VERSION_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_VERSION_REV_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_VERSION_REV_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_VERSION_REV_WIDTH 12 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_VERSION_TYPE_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_VERSION_TYPE_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4 |
| /* enum: reserved value - do not use (may indicate alternative interpretation |
| * of REV field in future) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_TYPE_RESERVED 0x0 |
| /* enum: Trivial TX PD firmware for early Huntington development (Huntington |
| * development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1 |
| /* enum: TX PD firmware for telemetry prototyping (Medford2 development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_TYPE_TESTFW_TELEMETRY 0x1 |
| /* enum: TX PD firmware with approximately Siena-compatible behaviour |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2 |
| /* enum: Full featured TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_TYPE_FULL_FEATURED 0x3 |
| /* enum: (deprecated original name for the FULL_FEATURED variant) */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_TYPE_VSWITCH 0x3 |
| /* enum: siena_compat variant TX PD firmware using PM rather than MAC |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */ |
| /* enum: TX PD firmware handling layer 2 only for high packet rate performance |
| * tests (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_TYPE_LAYER2_PERF 0x7 |
| /* enum: Rules engine TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_TYPE_RULES_ENGINE 0x8 |
| /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_TYPE_L3XUDP 0x9 |
| /* enum: DPDK TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_TYPE_DPDK 0xa |
| /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe |
| /* Hardware capabilities of NIC */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_HW_CAPABILITIES_OFST 12 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_HW_CAPABILITIES_LEN 4 |
| /* Licensed capabilities */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_LICENSE_CAPABILITIES_OFST 16 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_LICENSE_CAPABILITIES_LEN 4 |
| /* Second word of flags. Not present on older firmware (check the length). */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_FLAGS2_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_FLAGS2_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TSO_V2_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TSO_V2_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TSO_V2_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TSO_V2_ENCAP_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TSO_V2_ENCAP_LBN 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TSO_V2_ENCAP_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_EVQ_TIMER_CTRL_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_EVQ_TIMER_CTRL_LBN 2 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_EVQ_TIMER_CTRL_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_EVENT_CUT_THROUGH_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_EVENT_CUT_THROUGH_LBN 3 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_EVENT_CUT_THROUGH_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_CUT_THROUGH_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_CUT_THROUGH_LBN 4 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_CUT_THROUGH_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_VFIFO_ULL_MODE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_VFIFO_ULL_MODE_LBN 5 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_VFIFO_ULL_MODE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_MAC_STATS_40G_TX_SIZE_BINS_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_MAC_STATS_40G_TX_SIZE_BINS_LBN 6 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_MAC_STATS_40G_TX_SIZE_BINS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_INIT_EVQ_TYPE_SUPPORTED_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_INIT_EVQ_TYPE_SUPPORTED_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_INIT_EVQ_TYPE_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_INIT_EVQ_V2_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_INIT_EVQ_V2_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_INIT_EVQ_V2_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_MAC_TIMESTAMPING_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_MAC_TIMESTAMPING_LBN 8 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_MAC_TIMESTAMPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TIMESTAMP_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TIMESTAMP_LBN 9 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TIMESTAMP_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_SNIFF_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_SNIFF_LBN 10 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_SNIFF_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_SNIFF_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_SNIFF_LBN 11 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_SNIFF_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_MCDI_BACKGROUND_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_MCDI_BACKGROUND_LBN 13 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_MCDI_BACKGROUND_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_MCDI_DB_RETURN_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_MCDI_DB_RETURN_LBN 14 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_MCDI_DB_RETURN_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_CTPIO_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_CTPIO_LBN 15 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_CTPIO_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TSA_SUPPORT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TSA_SUPPORT_LBN 16 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TSA_SUPPORT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TSA_BOUND_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TSA_BOUND_LBN 17 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TSA_BOUND_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_SF_ADAPTER_AUTHENTICATION_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_SF_ADAPTER_AUTHENTICATION_LBN 18 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_SF_ADAPTER_AUTHENTICATION_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_FILTER_ACTION_FLAG_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_FILTER_ACTION_FLAG_LBN 19 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_FILTER_ACTION_FLAG_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_FILTER_ACTION_MARK_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_FILTER_ACTION_MARK_LBN 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_FILTER_ACTION_MARK_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_EQUAL_STRIDE_SUPER_BUFFER_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_EQUAL_STRIDE_SUPER_BUFFER_LBN 21 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_EQUAL_STRIDE_SUPER_BUFFER_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_EQUAL_STRIDE_PACKED_STREAM_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_EQUAL_STRIDE_PACKED_STREAM_LBN 21 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_EQUAL_STRIDE_PACKED_STREAM_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_L3XUDP_SUPPORT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_L3XUDP_SUPPORT_LBN 22 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_L3XUDP_SUPPORT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_FW_SUBVARIANT_NO_TX_CSUM_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_FW_SUBVARIANT_NO_TX_CSUM_LBN 23 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_FW_SUBVARIANT_NO_TX_CSUM_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_VI_SPREADING_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_VI_SPREADING_LBN 24 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_VI_SPREADING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_HLB_IDLE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_HLB_IDLE_LBN 25 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_HLB_IDLE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_INIT_RXQ_NO_CONT_EV_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_INIT_RXQ_NO_CONT_EV_LBN 26 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_INIT_RXQ_NO_CONT_EV_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_INIT_RXQ_WITH_BUFFER_SIZE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_INIT_RXQ_WITH_BUFFER_SIZE_LBN 27 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_INIT_RXQ_WITH_BUFFER_SIZE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_BUNDLE_UPDATE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_BUNDLE_UPDATE_LBN 28 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_BUNDLE_UPDATE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TSO_V3_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TSO_V3_LBN 29 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TSO_V3_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_DYNAMIC_SENSORS_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_DYNAMIC_SENSORS_LBN 30 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_DYNAMIC_SENSORS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_LBN 31 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_WIDTH 1 |
| /* Number of FATSOv2 contexts per datapath supported by this NIC (when |
| * TX_TSO_V2 == 1). Not present on older firmware (check the length). |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TSO_V2_N_CONTEXTS_OFST 24 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TSO_V2_N_CONTEXTS_LEN 2 |
| /* One byte per PF containing the number of the external port assigned to this |
| * PF, indexed by PF number. Special values indicate that a PF is either not |
| * present or not assigned. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_PFS_TO_PORTS_ASSIGNMENT_OFST 26 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_PFS_TO_PORTS_ASSIGNMENT_LEN 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_PFS_TO_PORTS_ASSIGNMENT_NUM 16 |
| /* enum: The caller is not permitted to access information on this PF. */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_ACCESS_NOT_PERMITTED 0xff |
| /* enum: PF does not exist. */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_PF_NOT_PRESENT 0xfe |
| /* enum: PF does exist but is not assigned to any external port. */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_PF_NOT_ASSIGNED 0xfd |
| /* enum: This value indicates that PF is assigned, but it cannot be expressed |
| * in this field. It is intended for a possible future situation where a more |
| * complex scheme of PFs to ports mapping is being used. The future driver |
| * should look for a new field supporting the new scheme. The current/old |
| * driver should treat this value as PF_NOT_ASSIGNED. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_INCOMPATIBLE_ASSIGNMENT 0xfc |
| /* One byte per PF containing the number of its VFs, indexed by PF number. A |
| * special value indicates that a PF is not present. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_NUM_VFS_PER_PF_OFST 42 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_NUM_VFS_PER_PF_LEN 1 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_NUM_VFS_PER_PF_NUM 16 |
| /* enum: The caller is not permitted to access information on this PF. */ |
| /* MC_CMD_GET_CAPABILITIES_V6_OUT_ACCESS_NOT_PERMITTED 0xff */ |
| /* enum: PF does not exist. */ |
| /* MC_CMD_GET_CAPABILITIES_V6_OUT_PF_NOT_PRESENT 0xfe */ |
| /* Number of VIs available for each external port */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_NUM_VIS_PER_PORT_OFST 58 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_NUM_VIS_PER_PORT_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_NUM_VIS_PER_PORT_NUM 4 |
| /* Size of RX descriptor cache expressed as binary logarithm The actual size |
| * equals (2 ^ RX_DESC_CACHE_SIZE) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_DESC_CACHE_SIZE_OFST 66 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_DESC_CACHE_SIZE_LEN 1 |
| /* Size of TX descriptor cache expressed as binary logarithm The actual size |
| * equals (2 ^ TX_DESC_CACHE_SIZE) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_DESC_CACHE_SIZE_OFST 67 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_DESC_CACHE_SIZE_LEN 1 |
| /* Total number of available PIO buffers */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_NUM_PIO_BUFFS_OFST 68 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_NUM_PIO_BUFFS_LEN 2 |
| /* Size of a single PIO buffer */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_SIZE_PIO_BUFF_OFST 70 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_SIZE_PIO_BUFF_LEN 2 |
| /* On chips later than Medford the amount of address space assigned to each VI |
| * is configurable. This is a global setting that the driver must query to |
| * discover the VI to address mapping. Cut-through PIO (CTPIO) is not available |
| * with 8k VI windows. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_VI_WINDOW_MODE_OFST 72 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_VI_WINDOW_MODE_LEN 1 |
| /* enum: Each VI occupies 8k as on Huntington and Medford. PIO is at offset 4k. |
| * CTPIO is not mapped. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_VI_WINDOW_MODE_8K 0x0 |
| /* enum: Each VI occupies 16k. PIO is at offset 4k. CTPIO is at offset 12k. */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_VI_WINDOW_MODE_16K 0x1 |
| /* enum: Each VI occupies 64k. PIO is at offset 4k. CTPIO is at offset 12k. */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_VI_WINDOW_MODE_64K 0x2 |
| /* Number of vFIFOs per adapter that can be used for VFIFO Stuffing |
| * (SF-115995-SW) in the present configuration of firmware and port mode. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_VFIFO_STUFFING_NUM_VFIFOS_OFST 73 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_VFIFO_STUFFING_NUM_VFIFOS_LEN 1 |
| /* Number of buffers per adapter that can be used for VFIFO Stuffing |
| * (SF-115995-SW) in the present configuration of firmware and port mode. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_OFST 74 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_LEN 2 |
| /* Entry count in the MAC stats array, including the final GENERATION_END |
| * entry. For MAC stats DMA, drivers should allocate a buffer large enough to |
| * hold at least this many 64-bit stats values, if they wish to receive all |
| * available stats. If the buffer is shorter than MAC_STATS_NUM_STATS * 8, the |
| * stats array returned will be truncated. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_MAC_STATS_NUM_STATS_OFST 76 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_MAC_STATS_NUM_STATS_LEN 2 |
| /* Maximum supported value for MC_CMD_FILTER_OP_V3/MATCH_MARK_VALUE. This field |
| * will only be non-zero if MC_CMD_GET_CAPABILITIES/FILTER_ACTION_MARK is set. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_FILTER_ACTION_MARK_MAX_OFST 80 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_FILTER_ACTION_MARK_MAX_LEN 4 |
| /* On devices where the INIT_RXQ_WITH_BUFFER_SIZE flag (in |
| * GET_CAPABILITIES_OUT_V2) is set, drivers have to specify a buffer size when |
| * they create an RX queue. Due to hardware limitations, only a small number of |
| * different buffer sizes may be available concurrently. Nonzero entries in |
| * this array are the sizes of buffers which the system guarantees will be |
| * available for use. If the list is empty, there are no limitations on |
| * concurrent buffer sizes. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_GUARANTEED_RX_BUFFER_SIZES_OFST 84 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_GUARANTEED_RX_BUFFER_SIZES_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V6_OUT_GUARANTEED_RX_BUFFER_SIZES_NUM 16 |
| |
| /* MC_CMD_GET_CAPABILITIES_V7_OUT msgresponse */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_LEN 152 |
| /* First word of flags. */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_FLAGS1_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_FLAGS1_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_VPORT_RECONFIGURE_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_VPORT_RECONFIGURE_LBN 3 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_VPORT_RECONFIGURE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_STRIPING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_STRIPING_LBN 4 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_STRIPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_VADAPTOR_QUERY_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_VADAPTOR_QUERY_LBN 5 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_VADAPTOR_QUERY_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_EVB_PORT_VLAN_RESTRICT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_EVB_PORT_VLAN_RESTRICT_LBN 6 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_EVB_PORT_VLAN_RESTRICT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_DRV_ATTACH_PREBOOT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_DRV_ATTACH_PREBOOT_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_DRV_ATTACH_PREBOOT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_FORCE_EVENT_MERGING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_FORCE_EVENT_MERGING_LBN 8 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_FORCE_EVENT_MERGING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_SET_MAC_ENHANCED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_SET_MAC_ENHANCED_LBN 9 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_SET_MAC_ENHANCED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_LBN 10 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 11 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_MAC_SECURITY_FILTERING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_MAC_SECURITY_FILTERING_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_MAC_SECURITY_FILTERING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_ADDITIONAL_RSS_MODES_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_ADDITIONAL_RSS_MODES_LBN 13 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_ADDITIONAL_RSS_MODES_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_QBB_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_QBB_LBN 14 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_QBB_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_PACKED_STREAM_VAR_BUFFERS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_PACKED_STREAM_VAR_BUFFERS_LBN 15 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_PACKED_STREAM_VAR_BUFFERS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_RSS_LIMITED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_RSS_LIMITED_LBN 16 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_RSS_LIMITED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_PACKED_STREAM_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_PACKED_STREAM_LBN 17 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_PACKED_STREAM_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_INCLUDE_FCS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_INCLUDE_FCS_LBN 18 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_INCLUDE_FCS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_VLAN_INSERTION_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_VLAN_INSERTION_LBN 19 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_VLAN_INSERTION_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_VLAN_STRIPPING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_VLAN_STRIPPING_LBN 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_VLAN_STRIPPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TSO_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TSO_LBN 21 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TSO_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_PREFIX_LEN_0_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_PREFIX_LEN_0_LBN 22 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_PREFIX_LEN_0_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_PREFIX_LEN_14_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_PREFIX_LEN_14_LBN 23 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_PREFIX_LEN_14_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_TIMESTAMP_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_TIMESTAMP_LBN 24 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_TIMESTAMP_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_BATCHING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_BATCHING_LBN 25 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_BATCHING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_MCAST_FILTER_CHAINING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_MCAST_FILTER_CHAINING_LBN 26 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_MCAST_FILTER_CHAINING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_PM_AND_RXDP_COUNTERS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_PM_AND_RXDP_COUNTERS_LBN 27 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_DISABLE_SCATTER_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_DISABLE_SCATTER_LBN 28 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_DISABLE_SCATTER_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_MCAST_UDP_LOOPBACK_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_MCAST_UDP_LOOPBACK_LBN 29 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_MCAST_UDP_LOOPBACK_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_EVB_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_EVB_LBN 30 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_EVB_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_VXLAN_NVGRE_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_VXLAN_NVGRE_LBN 31 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_VXLAN_NVGRE_WIDTH 1 |
| /* RxDPCPU firmware id. */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_DPCPU_FW_ID_OFST 4 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_DPCPU_FW_ID_LEN 2 |
| /* enum: Standard RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP 0x0 |
| /* enum: Low latency RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_LOW_LATENCY 0x1 |
| /* enum: Packed stream RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_PACKED_STREAM 0x2 |
| /* enum: Rules engine RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_RULES_ENGINE 0x5 |
| /* enum: DPDK RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_DPDK 0x6 |
| /* enum: BIST RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_BIST 0x10a |
| /* enum: RXDP Test firmware image 1 */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101 |
| /* enum: RXDP Test firmware image 2 */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102 |
| /* enum: RXDP Test firmware image 3 */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103 |
| /* enum: RXDP Test firmware image 4 */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104 |
| /* enum: RXDP Test firmware image 5 */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_TEST_BACKPRESSURE 0x105 |
| /* enum: RXDP Test firmware image 6 */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106 |
| /* enum: RXDP Test firmware image 7 */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107 |
| /* enum: RXDP Test firmware image 8 */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_TEST_FW_DISABLE_DL 0x108 |
| /* enum: RXDP Test firmware image 9 */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_TEST_FW_DOORBELL_DELAY 0x10b |
| /* enum: RXDP Test firmware image 10 */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_TEST_FW_SLOW 0x10c |
| /* TxDPCPU firmware id. */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_DPCPU_FW_ID_OFST 6 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_DPCPU_FW_ID_LEN 2 |
| /* enum: Standard TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXDP 0x0 |
| /* enum: Low latency TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXDP_LOW_LATENCY 0x1 |
| /* enum: High packet rate TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXDP_HIGH_PACKET_RATE 0x3 |
| /* enum: Rules engine TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXDP_RULES_ENGINE 0x5 |
| /* enum: DPDK TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXDP_DPDK 0x6 |
| /* enum: BIST TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXDP_BIST 0x12d |
| /* enum: TXDP Test firmware image 1 */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXDP_TEST_FW_TSO_EDIT 0x101 |
| /* enum: TXDP Test firmware image 2 */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102 |
| /* enum: TXDP CSR bus test firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXDP_TEST_FW_CSR 0x103 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_VERSION_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_VERSION_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_VERSION_REV_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_VERSION_REV_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_VERSION_REV_WIDTH 12 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_VERSION_TYPE_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_VERSION_TYPE_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4 |
| /* enum: reserved value - do not use (may indicate alternative interpretation |
| * of REV field in future) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_RESERVED 0x0 |
| /* enum: Trivial RX PD firmware for early Huntington development (Huntington |
| * development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1 |
| /* enum: RX PD firmware for telemetry prototyping (Medford2 development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_TESTFW_TELEMETRY 0x1 |
| /* enum: RX PD firmware with approximately Siena-compatible behaviour |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2 |
| /* enum: Full featured RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_FULL_FEATURED 0x3 |
| /* enum: (deprecated original name for the FULL_FEATURED variant) */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_VSWITCH 0x3 |
| /* enum: siena_compat variant RX PD firmware using PM rather than MAC |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 |
| /* enum: Low latency RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5 |
| /* enum: Packed stream RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_PACKED_STREAM 0x6 |
| /* enum: RX PD firmware handling layer 2 only for high packet rate performance |
| * tests (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_LAYER2_PERF 0x7 |
| /* enum: Rules engine RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_RULES_ENGINE 0x8 |
| /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_L3XUDP 0x9 |
| /* enum: DPDK RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_DPDK 0xa |
| /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe |
| /* enum: RX PD firmware parsing but not filtering network overlay tunnel |
| * encapsulations (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_TESTFW_ENCAP_PARSING_ONLY 0xf |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_VERSION_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_VERSION_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_VERSION_REV_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_VERSION_REV_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_VERSION_REV_WIDTH 12 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_VERSION_TYPE_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_VERSION_TYPE_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4 |
| /* enum: reserved value - do not use (may indicate alternative interpretation |
| * of REV field in future) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_TYPE_RESERVED 0x0 |
| /* enum: Trivial TX PD firmware for early Huntington development (Huntington |
| * development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1 |
| /* enum: TX PD firmware for telemetry prototyping (Medford2 development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_TYPE_TESTFW_TELEMETRY 0x1 |
| /* enum: TX PD firmware with approximately Siena-compatible behaviour |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2 |
| /* enum: Full featured TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_TYPE_FULL_FEATURED 0x3 |
| /* enum: (deprecated original name for the FULL_FEATURED variant) */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_TYPE_VSWITCH 0x3 |
| /* enum: siena_compat variant TX PD firmware using PM rather than MAC |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */ |
| /* enum: TX PD firmware handling layer 2 only for high packet rate performance |
| * tests (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_TYPE_LAYER2_PERF 0x7 |
| /* enum: Rules engine TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_TYPE_RULES_ENGINE 0x8 |
| /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_TYPE_L3XUDP 0x9 |
| /* enum: DPDK TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_TYPE_DPDK 0xa |
| /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe |
| /* Hardware capabilities of NIC */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_HW_CAPABILITIES_OFST 12 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_HW_CAPABILITIES_LEN 4 |
| /* Licensed capabilities */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_LICENSE_CAPABILITIES_OFST 16 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_LICENSE_CAPABILITIES_LEN 4 |
| /* Second word of flags. Not present on older firmware (check the length). */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_FLAGS2_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_FLAGS2_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TSO_V2_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TSO_V2_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TSO_V2_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TSO_V2_ENCAP_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TSO_V2_ENCAP_LBN 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TSO_V2_ENCAP_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_EVQ_TIMER_CTRL_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_EVQ_TIMER_CTRL_LBN 2 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_EVQ_TIMER_CTRL_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_EVENT_CUT_THROUGH_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_EVENT_CUT_THROUGH_LBN 3 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_EVENT_CUT_THROUGH_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_CUT_THROUGH_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_CUT_THROUGH_LBN 4 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_CUT_THROUGH_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_VFIFO_ULL_MODE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_VFIFO_ULL_MODE_LBN 5 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_VFIFO_ULL_MODE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_MAC_STATS_40G_TX_SIZE_BINS_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_MAC_STATS_40G_TX_SIZE_BINS_LBN 6 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_MAC_STATS_40G_TX_SIZE_BINS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_INIT_EVQ_TYPE_SUPPORTED_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_INIT_EVQ_TYPE_SUPPORTED_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_INIT_EVQ_TYPE_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_INIT_EVQ_V2_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_INIT_EVQ_V2_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_INIT_EVQ_V2_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_MAC_TIMESTAMPING_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_MAC_TIMESTAMPING_LBN 8 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_MAC_TIMESTAMPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TIMESTAMP_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TIMESTAMP_LBN 9 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TIMESTAMP_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_SNIFF_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_SNIFF_LBN 10 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_SNIFF_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_SNIFF_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_SNIFF_LBN 11 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_SNIFF_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_MCDI_BACKGROUND_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_MCDI_BACKGROUND_LBN 13 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_MCDI_BACKGROUND_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_MCDI_DB_RETURN_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_MCDI_DB_RETURN_LBN 14 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_MCDI_DB_RETURN_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_CTPIO_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_CTPIO_LBN 15 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_CTPIO_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TSA_SUPPORT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TSA_SUPPORT_LBN 16 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TSA_SUPPORT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TSA_BOUND_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TSA_BOUND_LBN 17 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TSA_BOUND_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_SF_ADAPTER_AUTHENTICATION_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_SF_ADAPTER_AUTHENTICATION_LBN 18 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_SF_ADAPTER_AUTHENTICATION_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_FILTER_ACTION_FLAG_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_FILTER_ACTION_FLAG_LBN 19 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_FILTER_ACTION_FLAG_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_FILTER_ACTION_MARK_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_FILTER_ACTION_MARK_LBN 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_FILTER_ACTION_MARK_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_EQUAL_STRIDE_SUPER_BUFFER_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_EQUAL_STRIDE_SUPER_BUFFER_LBN 21 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_EQUAL_STRIDE_SUPER_BUFFER_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_EQUAL_STRIDE_PACKED_STREAM_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_EQUAL_STRIDE_PACKED_STREAM_LBN 21 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_EQUAL_STRIDE_PACKED_STREAM_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_L3XUDP_SUPPORT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_L3XUDP_SUPPORT_LBN 22 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_L3XUDP_SUPPORT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_FW_SUBVARIANT_NO_TX_CSUM_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_FW_SUBVARIANT_NO_TX_CSUM_LBN 23 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_FW_SUBVARIANT_NO_TX_CSUM_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_VI_SPREADING_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_VI_SPREADING_LBN 24 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_VI_SPREADING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_HLB_IDLE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_HLB_IDLE_LBN 25 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_HLB_IDLE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_INIT_RXQ_NO_CONT_EV_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_INIT_RXQ_NO_CONT_EV_LBN 26 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_INIT_RXQ_NO_CONT_EV_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_INIT_RXQ_WITH_BUFFER_SIZE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_INIT_RXQ_WITH_BUFFER_SIZE_LBN 27 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_INIT_RXQ_WITH_BUFFER_SIZE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_BUNDLE_UPDATE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_BUNDLE_UPDATE_LBN 28 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_BUNDLE_UPDATE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TSO_V3_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TSO_V3_LBN 29 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TSO_V3_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_DYNAMIC_SENSORS_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_DYNAMIC_SENSORS_LBN 30 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_DYNAMIC_SENSORS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_LBN 31 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_WIDTH 1 |
| /* Number of FATSOv2 contexts per datapath supported by this NIC (when |
| * TX_TSO_V2 == 1). Not present on older firmware (check the length). |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TSO_V2_N_CONTEXTS_OFST 24 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TSO_V2_N_CONTEXTS_LEN 2 |
| /* One byte per PF containing the number of the external port assigned to this |
| * PF, indexed by PF number. Special values indicate that a PF is either not |
| * present or not assigned. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_PFS_TO_PORTS_ASSIGNMENT_OFST 26 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_PFS_TO_PORTS_ASSIGNMENT_LEN 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_PFS_TO_PORTS_ASSIGNMENT_NUM 16 |
| /* enum: The caller is not permitted to access information on this PF. */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_ACCESS_NOT_PERMITTED 0xff |
| /* enum: PF does not exist. */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_PF_NOT_PRESENT 0xfe |
| /* enum: PF does exist but is not assigned to any external port. */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_PF_NOT_ASSIGNED 0xfd |
| /* enum: This value indicates that PF is assigned, but it cannot be expressed |
| * in this field. It is intended for a possible future situation where a more |
| * complex scheme of PFs to ports mapping is being used. The future driver |
| * should look for a new field supporting the new scheme. The current/old |
| * driver should treat this value as PF_NOT_ASSIGNED. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_INCOMPATIBLE_ASSIGNMENT 0xfc |
| /* One byte per PF containing the number of its VFs, indexed by PF number. A |
| * special value indicates that a PF is not present. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_NUM_VFS_PER_PF_OFST 42 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_NUM_VFS_PER_PF_LEN 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_NUM_VFS_PER_PF_NUM 16 |
| /* enum: The caller is not permitted to access information on this PF. */ |
| /* MC_CMD_GET_CAPABILITIES_V7_OUT_ACCESS_NOT_PERMITTED 0xff */ |
| /* enum: PF does not exist. */ |
| /* MC_CMD_GET_CAPABILITIES_V7_OUT_PF_NOT_PRESENT 0xfe */ |
| /* Number of VIs available for each external port */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_NUM_VIS_PER_PORT_OFST 58 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_NUM_VIS_PER_PORT_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_NUM_VIS_PER_PORT_NUM 4 |
| /* Size of RX descriptor cache expressed as binary logarithm The actual size |
| * equals (2 ^ RX_DESC_CACHE_SIZE) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_DESC_CACHE_SIZE_OFST 66 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_DESC_CACHE_SIZE_LEN 1 |
| /* Size of TX descriptor cache expressed as binary logarithm The actual size |
| * equals (2 ^ TX_DESC_CACHE_SIZE) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_DESC_CACHE_SIZE_OFST 67 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_DESC_CACHE_SIZE_LEN 1 |
| /* Total number of available PIO buffers */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_NUM_PIO_BUFFS_OFST 68 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_NUM_PIO_BUFFS_LEN 2 |
| /* Size of a single PIO buffer */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_SIZE_PIO_BUFF_OFST 70 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_SIZE_PIO_BUFF_LEN 2 |
| /* On chips later than Medford the amount of address space assigned to each VI |
| * is configurable. This is a global setting that the driver must query to |
| * discover the VI to address mapping. Cut-through PIO (CTPIO) is not available |
| * with 8k VI windows. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_VI_WINDOW_MODE_OFST 72 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_VI_WINDOW_MODE_LEN 1 |
| /* enum: Each VI occupies 8k as on Huntington and Medford. PIO is at offset 4k. |
| * CTPIO is not mapped. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_VI_WINDOW_MODE_8K 0x0 |
| /* enum: Each VI occupies 16k. PIO is at offset 4k. CTPIO is at offset 12k. */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_VI_WINDOW_MODE_16K 0x1 |
| /* enum: Each VI occupies 64k. PIO is at offset 4k. CTPIO is at offset 12k. */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_VI_WINDOW_MODE_64K 0x2 |
| /* Number of vFIFOs per adapter that can be used for VFIFO Stuffing |
| * (SF-115995-SW) in the present configuration of firmware and port mode. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_VFIFO_STUFFING_NUM_VFIFOS_OFST 73 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_VFIFO_STUFFING_NUM_VFIFOS_LEN 1 |
| /* Number of buffers per adapter that can be used for VFIFO Stuffing |
| * (SF-115995-SW) in the present configuration of firmware and port mode. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_OFST 74 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_LEN 2 |
| /* Entry count in the MAC stats array, including the final GENERATION_END |
| * entry. For MAC stats DMA, drivers should allocate a buffer large enough to |
| * hold at least this many 64-bit stats values, if they wish to receive all |
| * available stats. If the buffer is shorter than MAC_STATS_NUM_STATS * 8, the |
| * stats array returned will be truncated. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_MAC_STATS_NUM_STATS_OFST 76 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_MAC_STATS_NUM_STATS_LEN 2 |
| /* Maximum supported value for MC_CMD_FILTER_OP_V3/MATCH_MARK_VALUE. This field |
| * will only be non-zero if MC_CMD_GET_CAPABILITIES/FILTER_ACTION_MARK is set. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_FILTER_ACTION_MARK_MAX_OFST 80 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_FILTER_ACTION_MARK_MAX_LEN 4 |
| /* On devices where the INIT_RXQ_WITH_BUFFER_SIZE flag (in |
| * GET_CAPABILITIES_OUT_V2) is set, drivers have to specify a buffer size when |
| * they create an RX queue. Due to hardware limitations, only a small number of |
| * different buffer sizes may be available concurrently. Nonzero entries in |
| * this array are the sizes of buffers which the system guarantees will be |
| * available for use. If the list is empty, there are no limitations on |
| * concurrent buffer sizes. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_GUARANTEED_RX_BUFFER_SIZES_OFST 84 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_GUARANTEED_RX_BUFFER_SIZES_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_GUARANTEED_RX_BUFFER_SIZES_NUM 16 |
| /* Third word of flags. Not present on older firmware (check the length). */ |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_FLAGS3_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_FLAGS3_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_WOL_ETHERWAKE_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_WOL_ETHERWAKE_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_WOL_ETHERWAKE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RSS_EVEN_SPREADING_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RSS_EVEN_SPREADING_LBN 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RSS_EVEN_SPREADING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RSS_SELECTABLE_TABLE_SIZE_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RSS_SELECTABLE_TABLE_SIZE_LBN 2 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RSS_SELECTABLE_TABLE_SIZE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_MAE_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_MAE_SUPPORTED_LBN 3 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_MAE_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_VDPA_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_VDPA_SUPPORTED_LBN 4 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_VDPA_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_VLAN_STRIPPING_PER_ENCAP_RULE_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_VLAN_STRIPPING_PER_ENCAP_RULE_LBN 5 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_VLAN_STRIPPING_PER_ENCAP_RULE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_EXTENDED_WIDTH_EVQS_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_EXTENDED_WIDTH_EVQS_SUPPORTED_LBN 6 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_EXTENDED_WIDTH_EVQS_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_UNSOL_EV_CREDIT_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_UNSOL_EV_CREDIT_SUPPORTED_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_UNSOL_EV_CREDIT_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_ENCAPSULATED_MCDI_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_ENCAPSULATED_MCDI_SUPPORTED_LBN 8 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_ENCAPSULATED_MCDI_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_EXTERNAL_MAE_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_EXTERNAL_MAE_SUPPORTED_LBN 9 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_EXTERNAL_MAE_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_NVRAM_UPDATE_ABORT_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_NVRAM_UPDATE_ABORT_SUPPORTED_LBN 10 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_NVRAM_UPDATE_ABORT_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_MAE_ACTION_SET_ALLOC_V2_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_MAE_ACTION_SET_ALLOC_V2_SUPPORTED_LBN 11 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_MAE_ACTION_SET_ALLOC_V2_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RSS_STEER_ON_OUTER_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RSS_STEER_ON_OUTER_SUPPORTED_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_RSS_STEER_ON_OUTER_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_DYNAMIC_MPORT_JOURNAL_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_DYNAMIC_MPORT_JOURNAL_LBN 14 |
| #define MC_CMD_GET_CAPABILITIES_V7_OUT_DYNAMIC_MPORT_JOURNAL_WIDTH 1 |
| |
| /* MC_CMD_GET_CAPABILITIES_V8_OUT msgresponse */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_LEN 160 |
| /* First word of flags. */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_FLAGS1_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_FLAGS1_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_VPORT_RECONFIGURE_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_VPORT_RECONFIGURE_LBN 3 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_VPORT_RECONFIGURE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_STRIPING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_STRIPING_LBN 4 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_STRIPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_VADAPTOR_QUERY_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_VADAPTOR_QUERY_LBN 5 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_VADAPTOR_QUERY_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_EVB_PORT_VLAN_RESTRICT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_EVB_PORT_VLAN_RESTRICT_LBN 6 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_EVB_PORT_VLAN_RESTRICT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_DRV_ATTACH_PREBOOT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_DRV_ATTACH_PREBOOT_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_DRV_ATTACH_PREBOOT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_FORCE_EVENT_MERGING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_FORCE_EVENT_MERGING_LBN 8 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_FORCE_EVENT_MERGING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_SET_MAC_ENHANCED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_SET_MAC_ENHANCED_LBN 9 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_SET_MAC_ENHANCED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_LBN 10 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 11 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_MAC_SECURITY_FILTERING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_MAC_SECURITY_FILTERING_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_MAC_SECURITY_FILTERING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_ADDITIONAL_RSS_MODES_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_ADDITIONAL_RSS_MODES_LBN 13 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_ADDITIONAL_RSS_MODES_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_QBB_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_QBB_LBN 14 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_QBB_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_PACKED_STREAM_VAR_BUFFERS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_PACKED_STREAM_VAR_BUFFERS_LBN 15 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_PACKED_STREAM_VAR_BUFFERS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_RSS_LIMITED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_RSS_LIMITED_LBN 16 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_RSS_LIMITED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_PACKED_STREAM_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_PACKED_STREAM_LBN 17 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_PACKED_STREAM_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_INCLUDE_FCS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_INCLUDE_FCS_LBN 18 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_INCLUDE_FCS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_VLAN_INSERTION_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_VLAN_INSERTION_LBN 19 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_VLAN_INSERTION_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_VLAN_STRIPPING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_VLAN_STRIPPING_LBN 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_VLAN_STRIPPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TSO_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TSO_LBN 21 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TSO_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_PREFIX_LEN_0_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_PREFIX_LEN_0_LBN 22 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_PREFIX_LEN_0_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_PREFIX_LEN_14_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_PREFIX_LEN_14_LBN 23 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_PREFIX_LEN_14_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_TIMESTAMP_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_TIMESTAMP_LBN 24 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_TIMESTAMP_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_BATCHING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_BATCHING_LBN 25 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_BATCHING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_MCAST_FILTER_CHAINING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_MCAST_FILTER_CHAINING_LBN 26 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_MCAST_FILTER_CHAINING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_PM_AND_RXDP_COUNTERS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_PM_AND_RXDP_COUNTERS_LBN 27 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_DISABLE_SCATTER_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_DISABLE_SCATTER_LBN 28 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_DISABLE_SCATTER_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_MCAST_UDP_LOOPBACK_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_MCAST_UDP_LOOPBACK_LBN 29 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_MCAST_UDP_LOOPBACK_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_EVB_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_EVB_LBN 30 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_EVB_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_VXLAN_NVGRE_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_VXLAN_NVGRE_LBN 31 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_VXLAN_NVGRE_WIDTH 1 |
| /* RxDPCPU firmware id. */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_DPCPU_FW_ID_OFST 4 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_DPCPU_FW_ID_LEN 2 |
| /* enum: Standard RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP 0x0 |
| /* enum: Low latency RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_LOW_LATENCY 0x1 |
| /* enum: Packed stream RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_PACKED_STREAM 0x2 |
| /* enum: Rules engine RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_RULES_ENGINE 0x5 |
| /* enum: DPDK RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_DPDK 0x6 |
| /* enum: BIST RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_BIST 0x10a |
| /* enum: RXDP Test firmware image 1 */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101 |
| /* enum: RXDP Test firmware image 2 */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102 |
| /* enum: RXDP Test firmware image 3 */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103 |
| /* enum: RXDP Test firmware image 4 */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104 |
| /* enum: RXDP Test firmware image 5 */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_TEST_BACKPRESSURE 0x105 |
| /* enum: RXDP Test firmware image 6 */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106 |
| /* enum: RXDP Test firmware image 7 */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107 |
| /* enum: RXDP Test firmware image 8 */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_TEST_FW_DISABLE_DL 0x108 |
| /* enum: RXDP Test firmware image 9 */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_TEST_FW_DOORBELL_DELAY 0x10b |
| /* enum: RXDP Test firmware image 10 */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_TEST_FW_SLOW 0x10c |
| /* TxDPCPU firmware id. */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_DPCPU_FW_ID_OFST 6 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_DPCPU_FW_ID_LEN 2 |
| /* enum: Standard TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXDP 0x0 |
| /* enum: Low latency TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXDP_LOW_LATENCY 0x1 |
| /* enum: High packet rate TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXDP_HIGH_PACKET_RATE 0x3 |
| /* enum: Rules engine TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXDP_RULES_ENGINE 0x5 |
| /* enum: DPDK TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXDP_DPDK 0x6 |
| /* enum: BIST TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXDP_BIST 0x12d |
| /* enum: TXDP Test firmware image 1 */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXDP_TEST_FW_TSO_EDIT 0x101 |
| /* enum: TXDP Test firmware image 2 */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102 |
| /* enum: TXDP CSR bus test firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXDP_TEST_FW_CSR 0x103 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_VERSION_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_VERSION_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_VERSION_REV_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_VERSION_REV_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_VERSION_REV_WIDTH 12 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_VERSION_TYPE_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_VERSION_TYPE_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4 |
| /* enum: reserved value - do not use (may indicate alternative interpretation |
| * of REV field in future) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_RESERVED 0x0 |
| /* enum: Trivial RX PD firmware for early Huntington development (Huntington |
| * development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1 |
| /* enum: RX PD firmware for telemetry prototyping (Medford2 development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_TESTFW_TELEMETRY 0x1 |
| /* enum: RX PD firmware with approximately Siena-compatible behaviour |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2 |
| /* enum: Full featured RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_FULL_FEATURED 0x3 |
| /* enum: (deprecated original name for the FULL_FEATURED variant) */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_VSWITCH 0x3 |
| /* enum: siena_compat variant RX PD firmware using PM rather than MAC |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 |
| /* enum: Low latency RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5 |
| /* enum: Packed stream RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_PACKED_STREAM 0x6 |
| /* enum: RX PD firmware handling layer 2 only for high packet rate performance |
| * tests (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_LAYER2_PERF 0x7 |
| /* enum: Rules engine RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_RULES_ENGINE 0x8 |
| /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_L3XUDP 0x9 |
| /* enum: DPDK RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_DPDK 0xa |
| /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe |
| /* enum: RX PD firmware parsing but not filtering network overlay tunnel |
| * encapsulations (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_TESTFW_ENCAP_PARSING_ONLY 0xf |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_VERSION_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_VERSION_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_VERSION_REV_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_VERSION_REV_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_VERSION_REV_WIDTH 12 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_VERSION_TYPE_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_VERSION_TYPE_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4 |
| /* enum: reserved value - do not use (may indicate alternative interpretation |
| * of REV field in future) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_TYPE_RESERVED 0x0 |
| /* enum: Trivial TX PD firmware for early Huntington development (Huntington |
| * development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1 |
| /* enum: TX PD firmware for telemetry prototyping (Medford2 development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_TYPE_TESTFW_TELEMETRY 0x1 |
| /* enum: TX PD firmware with approximately Siena-compatible behaviour |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2 |
| /* enum: Full featured TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_TYPE_FULL_FEATURED 0x3 |
| /* enum: (deprecated original name for the FULL_FEATURED variant) */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_TYPE_VSWITCH 0x3 |
| /* enum: siena_compat variant TX PD firmware using PM rather than MAC |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */ |
| /* enum: TX PD firmware handling layer 2 only for high packet rate performance |
| * tests (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_TYPE_LAYER2_PERF 0x7 |
| /* enum: Rules engine TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_TYPE_RULES_ENGINE 0x8 |
| /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_TYPE_L3XUDP 0x9 |
| /* enum: DPDK TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_TYPE_DPDK 0xa |
| /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe |
| /* Hardware capabilities of NIC */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_HW_CAPABILITIES_OFST 12 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_HW_CAPABILITIES_LEN 4 |
| /* Licensed capabilities */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_LICENSE_CAPABILITIES_OFST 16 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_LICENSE_CAPABILITIES_LEN 4 |
| /* Second word of flags. Not present on older firmware (check the length). */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_FLAGS2_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_FLAGS2_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TSO_V2_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TSO_V2_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TSO_V2_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TSO_V2_ENCAP_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TSO_V2_ENCAP_LBN 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TSO_V2_ENCAP_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_EVQ_TIMER_CTRL_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_EVQ_TIMER_CTRL_LBN 2 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_EVQ_TIMER_CTRL_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_EVENT_CUT_THROUGH_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_EVENT_CUT_THROUGH_LBN 3 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_EVENT_CUT_THROUGH_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_CUT_THROUGH_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_CUT_THROUGH_LBN 4 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_CUT_THROUGH_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_VFIFO_ULL_MODE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_VFIFO_ULL_MODE_LBN 5 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_VFIFO_ULL_MODE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_MAC_STATS_40G_TX_SIZE_BINS_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_MAC_STATS_40G_TX_SIZE_BINS_LBN 6 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_MAC_STATS_40G_TX_SIZE_BINS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_INIT_EVQ_TYPE_SUPPORTED_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_INIT_EVQ_TYPE_SUPPORTED_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_INIT_EVQ_TYPE_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_INIT_EVQ_V2_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_INIT_EVQ_V2_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_INIT_EVQ_V2_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_MAC_TIMESTAMPING_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_MAC_TIMESTAMPING_LBN 8 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_MAC_TIMESTAMPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TIMESTAMP_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TIMESTAMP_LBN 9 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TIMESTAMP_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_SNIFF_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_SNIFF_LBN 10 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_SNIFF_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_SNIFF_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_SNIFF_LBN 11 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_SNIFF_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_MCDI_BACKGROUND_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_MCDI_BACKGROUND_LBN 13 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_MCDI_BACKGROUND_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_MCDI_DB_RETURN_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_MCDI_DB_RETURN_LBN 14 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_MCDI_DB_RETURN_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_CTPIO_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_CTPIO_LBN 15 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_CTPIO_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TSA_SUPPORT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TSA_SUPPORT_LBN 16 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TSA_SUPPORT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TSA_BOUND_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TSA_BOUND_LBN 17 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TSA_BOUND_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_SF_ADAPTER_AUTHENTICATION_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_SF_ADAPTER_AUTHENTICATION_LBN 18 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_SF_ADAPTER_AUTHENTICATION_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_FILTER_ACTION_FLAG_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_FILTER_ACTION_FLAG_LBN 19 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_FILTER_ACTION_FLAG_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_FILTER_ACTION_MARK_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_FILTER_ACTION_MARK_LBN 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_FILTER_ACTION_MARK_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_EQUAL_STRIDE_SUPER_BUFFER_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_EQUAL_STRIDE_SUPER_BUFFER_LBN 21 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_EQUAL_STRIDE_SUPER_BUFFER_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_EQUAL_STRIDE_PACKED_STREAM_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_EQUAL_STRIDE_PACKED_STREAM_LBN 21 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_EQUAL_STRIDE_PACKED_STREAM_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_L3XUDP_SUPPORT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_L3XUDP_SUPPORT_LBN 22 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_L3XUDP_SUPPORT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_FW_SUBVARIANT_NO_TX_CSUM_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_FW_SUBVARIANT_NO_TX_CSUM_LBN 23 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_FW_SUBVARIANT_NO_TX_CSUM_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_VI_SPREADING_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_VI_SPREADING_LBN 24 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_VI_SPREADING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_HLB_IDLE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_HLB_IDLE_LBN 25 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_HLB_IDLE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_INIT_RXQ_NO_CONT_EV_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_INIT_RXQ_NO_CONT_EV_LBN 26 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_INIT_RXQ_NO_CONT_EV_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_INIT_RXQ_WITH_BUFFER_SIZE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_INIT_RXQ_WITH_BUFFER_SIZE_LBN 27 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_INIT_RXQ_WITH_BUFFER_SIZE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_BUNDLE_UPDATE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_BUNDLE_UPDATE_LBN 28 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_BUNDLE_UPDATE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TSO_V3_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TSO_V3_LBN 29 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TSO_V3_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_DYNAMIC_SENSORS_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_DYNAMIC_SENSORS_LBN 30 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_DYNAMIC_SENSORS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_LBN 31 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_WIDTH 1 |
| /* Number of FATSOv2 contexts per datapath supported by this NIC (when |
| * TX_TSO_V2 == 1). Not present on older firmware (check the length). |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TSO_V2_N_CONTEXTS_OFST 24 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TSO_V2_N_CONTEXTS_LEN 2 |
| /* One byte per PF containing the number of the external port assigned to this |
| * PF, indexed by PF number. Special values indicate that a PF is either not |
| * present or not assigned. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_PFS_TO_PORTS_ASSIGNMENT_OFST 26 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_PFS_TO_PORTS_ASSIGNMENT_LEN 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_PFS_TO_PORTS_ASSIGNMENT_NUM 16 |
| /* enum: The caller is not permitted to access information on this PF. */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_ACCESS_NOT_PERMITTED 0xff |
| /* enum: PF does not exist. */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_PF_NOT_PRESENT 0xfe |
| /* enum: PF does exist but is not assigned to any external port. */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_PF_NOT_ASSIGNED 0xfd |
| /* enum: This value indicates that PF is assigned, but it cannot be expressed |
| * in this field. It is intended for a possible future situation where a more |
| * complex scheme of PFs to ports mapping is being used. The future driver |
| * should look for a new field supporting the new scheme. The current/old |
| * driver should treat this value as PF_NOT_ASSIGNED. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_INCOMPATIBLE_ASSIGNMENT 0xfc |
| /* One byte per PF containing the number of its VFs, indexed by PF number. A |
| * special value indicates that a PF is not present. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_NUM_VFS_PER_PF_OFST 42 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_NUM_VFS_PER_PF_LEN 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_NUM_VFS_PER_PF_NUM 16 |
| /* enum: The caller is not permitted to access information on this PF. */ |
| /* MC_CMD_GET_CAPABILITIES_V8_OUT_ACCESS_NOT_PERMITTED 0xff */ |
| /* enum: PF does not exist. */ |
| /* MC_CMD_GET_CAPABILITIES_V8_OUT_PF_NOT_PRESENT 0xfe */ |
| /* Number of VIs available for each external port */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_NUM_VIS_PER_PORT_OFST 58 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_NUM_VIS_PER_PORT_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_NUM_VIS_PER_PORT_NUM 4 |
| /* Size of RX descriptor cache expressed as binary logarithm The actual size |
| * equals (2 ^ RX_DESC_CACHE_SIZE) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_DESC_CACHE_SIZE_OFST 66 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_DESC_CACHE_SIZE_LEN 1 |
| /* Size of TX descriptor cache expressed as binary logarithm The actual size |
| * equals (2 ^ TX_DESC_CACHE_SIZE) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_DESC_CACHE_SIZE_OFST 67 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_DESC_CACHE_SIZE_LEN 1 |
| /* Total number of available PIO buffers */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_NUM_PIO_BUFFS_OFST 68 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_NUM_PIO_BUFFS_LEN 2 |
| /* Size of a single PIO buffer */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_SIZE_PIO_BUFF_OFST 70 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_SIZE_PIO_BUFF_LEN 2 |
| /* On chips later than Medford the amount of address space assigned to each VI |
| * is configurable. This is a global setting that the driver must query to |
| * discover the VI to address mapping. Cut-through PIO (CTPIO) is not available |
| * with 8k VI windows. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_VI_WINDOW_MODE_OFST 72 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_VI_WINDOW_MODE_LEN 1 |
| /* enum: Each VI occupies 8k as on Huntington and Medford. PIO is at offset 4k. |
| * CTPIO is not mapped. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_VI_WINDOW_MODE_8K 0x0 |
| /* enum: Each VI occupies 16k. PIO is at offset 4k. CTPIO is at offset 12k. */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_VI_WINDOW_MODE_16K 0x1 |
| /* enum: Each VI occupies 64k. PIO is at offset 4k. CTPIO is at offset 12k. */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_VI_WINDOW_MODE_64K 0x2 |
| /* Number of vFIFOs per adapter that can be used for VFIFO Stuffing |
| * (SF-115995-SW) in the present configuration of firmware and port mode. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_VFIFO_STUFFING_NUM_VFIFOS_OFST 73 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_VFIFO_STUFFING_NUM_VFIFOS_LEN 1 |
| /* Number of buffers per adapter that can be used for VFIFO Stuffing |
| * (SF-115995-SW) in the present configuration of firmware and port mode. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_OFST 74 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_LEN 2 |
| /* Entry count in the MAC stats array, including the final GENERATION_END |
| * entry. For MAC stats DMA, drivers should allocate a buffer large enough to |
| * hold at least this many 64-bit stats values, if they wish to receive all |
| * available stats. If the buffer is shorter than MAC_STATS_NUM_STATS * 8, the |
| * stats array returned will be truncated. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_MAC_STATS_NUM_STATS_OFST 76 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_MAC_STATS_NUM_STATS_LEN 2 |
| /* Maximum supported value for MC_CMD_FILTER_OP_V3/MATCH_MARK_VALUE. This field |
| * will only be non-zero if MC_CMD_GET_CAPABILITIES/FILTER_ACTION_MARK is set. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_FILTER_ACTION_MARK_MAX_OFST 80 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_FILTER_ACTION_MARK_MAX_LEN 4 |
| /* On devices where the INIT_RXQ_WITH_BUFFER_SIZE flag (in |
| * GET_CAPABILITIES_OUT_V2) is set, drivers have to specify a buffer size when |
| * they create an RX queue. Due to hardware limitations, only a small number of |
| * different buffer sizes may be available concurrently. Nonzero entries in |
| * this array are the sizes of buffers which the system guarantees will be |
| * available for use. If the list is empty, there are no limitations on |
| * concurrent buffer sizes. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_GUARANTEED_RX_BUFFER_SIZES_OFST 84 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_GUARANTEED_RX_BUFFER_SIZES_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_GUARANTEED_RX_BUFFER_SIZES_NUM 16 |
| /* Third word of flags. Not present on older firmware (check the length). */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_FLAGS3_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_FLAGS3_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_WOL_ETHERWAKE_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_WOL_ETHERWAKE_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_WOL_ETHERWAKE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RSS_EVEN_SPREADING_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RSS_EVEN_SPREADING_LBN 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RSS_EVEN_SPREADING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RSS_SELECTABLE_TABLE_SIZE_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RSS_SELECTABLE_TABLE_SIZE_LBN 2 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RSS_SELECTABLE_TABLE_SIZE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_MAE_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_MAE_SUPPORTED_LBN 3 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_MAE_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_VDPA_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_VDPA_SUPPORTED_LBN 4 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_VDPA_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_VLAN_STRIPPING_PER_ENCAP_RULE_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_VLAN_STRIPPING_PER_ENCAP_RULE_LBN 5 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_VLAN_STRIPPING_PER_ENCAP_RULE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_EXTENDED_WIDTH_EVQS_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_EXTENDED_WIDTH_EVQS_SUPPORTED_LBN 6 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_EXTENDED_WIDTH_EVQS_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_UNSOL_EV_CREDIT_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_UNSOL_EV_CREDIT_SUPPORTED_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_UNSOL_EV_CREDIT_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_ENCAPSULATED_MCDI_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_ENCAPSULATED_MCDI_SUPPORTED_LBN 8 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_ENCAPSULATED_MCDI_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_EXTERNAL_MAE_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_EXTERNAL_MAE_SUPPORTED_LBN 9 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_EXTERNAL_MAE_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_NVRAM_UPDATE_ABORT_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_NVRAM_UPDATE_ABORT_SUPPORTED_LBN 10 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_NVRAM_UPDATE_ABORT_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_MAE_ACTION_SET_ALLOC_V2_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_MAE_ACTION_SET_ALLOC_V2_SUPPORTED_LBN 11 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_MAE_ACTION_SET_ALLOC_V2_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RSS_STEER_ON_OUTER_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RSS_STEER_ON_OUTER_SUPPORTED_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_RSS_STEER_ON_OUTER_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_DYNAMIC_MPORT_JOURNAL_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_DYNAMIC_MPORT_JOURNAL_LBN 14 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_DYNAMIC_MPORT_JOURNAL_WIDTH 1 |
| /* These bits are reserved for communicating test-specific capabilities to |
| * host-side test software. All production drivers should treat this field as |
| * opaque. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TEST_RESERVED_OFST 152 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TEST_RESERVED_LEN 8 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TEST_RESERVED_LO_OFST 152 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TEST_RESERVED_LO_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TEST_RESERVED_LO_LBN 1216 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TEST_RESERVED_LO_WIDTH 32 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TEST_RESERVED_HI_OFST 156 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TEST_RESERVED_HI_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TEST_RESERVED_HI_LBN 1248 |
| #define MC_CMD_GET_CAPABILITIES_V8_OUT_TEST_RESERVED_HI_WIDTH 32 |
| |
| /* MC_CMD_GET_CAPABILITIES_V9_OUT msgresponse */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_LEN 184 |
| /* First word of flags. */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_FLAGS1_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_FLAGS1_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_VPORT_RECONFIGURE_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_VPORT_RECONFIGURE_LBN 3 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_VPORT_RECONFIGURE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_STRIPING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_STRIPING_LBN 4 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_STRIPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_VADAPTOR_QUERY_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_VADAPTOR_QUERY_LBN 5 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_VADAPTOR_QUERY_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_EVB_PORT_VLAN_RESTRICT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_EVB_PORT_VLAN_RESTRICT_LBN 6 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_EVB_PORT_VLAN_RESTRICT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_DRV_ATTACH_PREBOOT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_DRV_ATTACH_PREBOOT_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_DRV_ATTACH_PREBOOT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_FORCE_EVENT_MERGING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_FORCE_EVENT_MERGING_LBN 8 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_FORCE_EVENT_MERGING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_SET_MAC_ENHANCED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_SET_MAC_ENHANCED_LBN 9 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_SET_MAC_ENHANCED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_LBN 10 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 11 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_MAC_SECURITY_FILTERING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_MAC_SECURITY_FILTERING_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_MAC_SECURITY_FILTERING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_ADDITIONAL_RSS_MODES_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_ADDITIONAL_RSS_MODES_LBN 13 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_ADDITIONAL_RSS_MODES_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_QBB_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_QBB_LBN 14 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_QBB_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_PACKED_STREAM_VAR_BUFFERS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_PACKED_STREAM_VAR_BUFFERS_LBN 15 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_PACKED_STREAM_VAR_BUFFERS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_RSS_LIMITED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_RSS_LIMITED_LBN 16 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_RSS_LIMITED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_PACKED_STREAM_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_PACKED_STREAM_LBN 17 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_PACKED_STREAM_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_INCLUDE_FCS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_INCLUDE_FCS_LBN 18 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_INCLUDE_FCS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_VLAN_INSERTION_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_VLAN_INSERTION_LBN 19 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_VLAN_INSERTION_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_VLAN_STRIPPING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_VLAN_STRIPPING_LBN 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_VLAN_STRIPPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TSO_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TSO_LBN 21 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TSO_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_PREFIX_LEN_0_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_PREFIX_LEN_0_LBN 22 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_PREFIX_LEN_0_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_PREFIX_LEN_14_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_PREFIX_LEN_14_LBN 23 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_PREFIX_LEN_14_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_TIMESTAMP_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_TIMESTAMP_LBN 24 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_TIMESTAMP_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_BATCHING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_BATCHING_LBN 25 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_BATCHING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_MCAST_FILTER_CHAINING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_MCAST_FILTER_CHAINING_LBN 26 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_MCAST_FILTER_CHAINING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_PM_AND_RXDP_COUNTERS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_PM_AND_RXDP_COUNTERS_LBN 27 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_DISABLE_SCATTER_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_DISABLE_SCATTER_LBN 28 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_DISABLE_SCATTER_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_MCAST_UDP_LOOPBACK_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_MCAST_UDP_LOOPBACK_LBN 29 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_MCAST_UDP_LOOPBACK_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_EVB_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_EVB_LBN 30 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_EVB_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_VXLAN_NVGRE_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_VXLAN_NVGRE_LBN 31 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_VXLAN_NVGRE_WIDTH 1 |
| /* RxDPCPU firmware id. */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_DPCPU_FW_ID_OFST 4 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_DPCPU_FW_ID_LEN 2 |
| /* enum: Standard RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP 0x0 |
| /* enum: Low latency RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_LOW_LATENCY 0x1 |
| /* enum: Packed stream RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_PACKED_STREAM 0x2 |
| /* enum: Rules engine RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_RULES_ENGINE 0x5 |
| /* enum: DPDK RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_DPDK 0x6 |
| /* enum: BIST RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_BIST 0x10a |
| /* enum: RXDP Test firmware image 1 */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101 |
| /* enum: RXDP Test firmware image 2 */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102 |
| /* enum: RXDP Test firmware image 3 */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103 |
| /* enum: RXDP Test firmware image 4 */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104 |
| /* enum: RXDP Test firmware image 5 */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_TEST_BACKPRESSURE 0x105 |
| /* enum: RXDP Test firmware image 6 */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106 |
| /* enum: RXDP Test firmware image 7 */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107 |
| /* enum: RXDP Test firmware image 8 */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_TEST_FW_DISABLE_DL 0x108 |
| /* enum: RXDP Test firmware image 9 */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_TEST_FW_DOORBELL_DELAY 0x10b |
| /* enum: RXDP Test firmware image 10 */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_TEST_FW_SLOW 0x10c |
| /* TxDPCPU firmware id. */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_DPCPU_FW_ID_OFST 6 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_DPCPU_FW_ID_LEN 2 |
| /* enum: Standard TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXDP 0x0 |
| /* enum: Low latency TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXDP_LOW_LATENCY 0x1 |
| /* enum: High packet rate TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXDP_HIGH_PACKET_RATE 0x3 |
| /* enum: Rules engine TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXDP_RULES_ENGINE 0x5 |
| /* enum: DPDK TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXDP_DPDK 0x6 |
| /* enum: BIST TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXDP_BIST 0x12d |
| /* enum: TXDP Test firmware image 1 */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXDP_TEST_FW_TSO_EDIT 0x101 |
| /* enum: TXDP Test firmware image 2 */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102 |
| /* enum: TXDP CSR bus test firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXDP_TEST_FW_CSR 0x103 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_VERSION_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_VERSION_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_VERSION_REV_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_VERSION_REV_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_VERSION_REV_WIDTH 12 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_VERSION_TYPE_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_VERSION_TYPE_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4 |
| /* enum: reserved value - do not use (may indicate alternative interpretation |
| * of REV field in future) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_RESERVED 0x0 |
| /* enum: Trivial RX PD firmware for early Huntington development (Huntington |
| * development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1 |
| /* enum: RX PD firmware for telemetry prototyping (Medford2 development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_TESTFW_TELEMETRY 0x1 |
| /* enum: RX PD firmware with approximately Siena-compatible behaviour |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2 |
| /* enum: Full featured RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_FULL_FEATURED 0x3 |
| /* enum: (deprecated original name for the FULL_FEATURED variant) */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_VSWITCH 0x3 |
| /* enum: siena_compat variant RX PD firmware using PM rather than MAC |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 |
| /* enum: Low latency RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5 |
| /* enum: Packed stream RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_PACKED_STREAM 0x6 |
| /* enum: RX PD firmware handling layer 2 only for high packet rate performance |
| * tests (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_LAYER2_PERF 0x7 |
| /* enum: Rules engine RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_RULES_ENGINE 0x8 |
| /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_L3XUDP 0x9 |
| /* enum: DPDK RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_DPDK 0xa |
| /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe |
| /* enum: RX PD firmware parsing but not filtering network overlay tunnel |
| * encapsulations (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_TESTFW_ENCAP_PARSING_ONLY 0xf |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_VERSION_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_VERSION_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_VERSION_REV_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_VERSION_REV_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_VERSION_REV_WIDTH 12 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_VERSION_TYPE_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_VERSION_TYPE_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4 |
| /* enum: reserved value - do not use (may indicate alternative interpretation |
| * of REV field in future) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_TYPE_RESERVED 0x0 |
| /* enum: Trivial TX PD firmware for early Huntington development (Huntington |
| * development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1 |
| /* enum: TX PD firmware for telemetry prototyping (Medford2 development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_TYPE_TESTFW_TELEMETRY 0x1 |
| /* enum: TX PD firmware with approximately Siena-compatible behaviour |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2 |
| /* enum: Full featured TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_TYPE_FULL_FEATURED 0x3 |
| /* enum: (deprecated original name for the FULL_FEATURED variant) */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_TYPE_VSWITCH 0x3 |
| /* enum: siena_compat variant TX PD firmware using PM rather than MAC |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */ |
| /* enum: TX PD firmware handling layer 2 only for high packet rate performance |
| * tests (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_TYPE_LAYER2_PERF 0x7 |
| /* enum: Rules engine TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_TYPE_RULES_ENGINE 0x8 |
| /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_TYPE_L3XUDP 0x9 |
| /* enum: DPDK TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_TYPE_DPDK 0xa |
| /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe |
| /* Hardware capabilities of NIC */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_HW_CAPABILITIES_OFST 12 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_HW_CAPABILITIES_LEN 4 |
| /* Licensed capabilities */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_LICENSE_CAPABILITIES_OFST 16 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_LICENSE_CAPABILITIES_LEN 4 |
| /* Second word of flags. Not present on older firmware (check the length). */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_FLAGS2_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_FLAGS2_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TSO_V2_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TSO_V2_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TSO_V2_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TSO_V2_ENCAP_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TSO_V2_ENCAP_LBN 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TSO_V2_ENCAP_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_EVQ_TIMER_CTRL_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_EVQ_TIMER_CTRL_LBN 2 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_EVQ_TIMER_CTRL_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_EVENT_CUT_THROUGH_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_EVENT_CUT_THROUGH_LBN 3 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_EVENT_CUT_THROUGH_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_CUT_THROUGH_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_CUT_THROUGH_LBN 4 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_CUT_THROUGH_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_VFIFO_ULL_MODE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_VFIFO_ULL_MODE_LBN 5 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_VFIFO_ULL_MODE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_MAC_STATS_40G_TX_SIZE_BINS_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_MAC_STATS_40G_TX_SIZE_BINS_LBN 6 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_MAC_STATS_40G_TX_SIZE_BINS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_INIT_EVQ_TYPE_SUPPORTED_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_INIT_EVQ_TYPE_SUPPORTED_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_INIT_EVQ_TYPE_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_INIT_EVQ_V2_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_INIT_EVQ_V2_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_INIT_EVQ_V2_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_MAC_TIMESTAMPING_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_MAC_TIMESTAMPING_LBN 8 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_MAC_TIMESTAMPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TIMESTAMP_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TIMESTAMP_LBN 9 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TIMESTAMP_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_SNIFF_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_SNIFF_LBN 10 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_SNIFF_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_SNIFF_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_SNIFF_LBN 11 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_SNIFF_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_MCDI_BACKGROUND_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_MCDI_BACKGROUND_LBN 13 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_MCDI_BACKGROUND_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_MCDI_DB_RETURN_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_MCDI_DB_RETURN_LBN 14 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_MCDI_DB_RETURN_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_CTPIO_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_CTPIO_LBN 15 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_CTPIO_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TSA_SUPPORT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TSA_SUPPORT_LBN 16 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TSA_SUPPORT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TSA_BOUND_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TSA_BOUND_LBN 17 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TSA_BOUND_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_SF_ADAPTER_AUTHENTICATION_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_SF_ADAPTER_AUTHENTICATION_LBN 18 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_SF_ADAPTER_AUTHENTICATION_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_FILTER_ACTION_FLAG_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_FILTER_ACTION_FLAG_LBN 19 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_FILTER_ACTION_FLAG_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_FILTER_ACTION_MARK_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_FILTER_ACTION_MARK_LBN 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_FILTER_ACTION_MARK_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_EQUAL_STRIDE_SUPER_BUFFER_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_EQUAL_STRIDE_SUPER_BUFFER_LBN 21 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_EQUAL_STRIDE_SUPER_BUFFER_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_EQUAL_STRIDE_PACKED_STREAM_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_EQUAL_STRIDE_PACKED_STREAM_LBN 21 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_EQUAL_STRIDE_PACKED_STREAM_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_L3XUDP_SUPPORT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_L3XUDP_SUPPORT_LBN 22 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_L3XUDP_SUPPORT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_FW_SUBVARIANT_NO_TX_CSUM_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_FW_SUBVARIANT_NO_TX_CSUM_LBN 23 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_FW_SUBVARIANT_NO_TX_CSUM_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_VI_SPREADING_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_VI_SPREADING_LBN 24 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_VI_SPREADING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_HLB_IDLE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_HLB_IDLE_LBN 25 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_HLB_IDLE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_INIT_RXQ_NO_CONT_EV_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_INIT_RXQ_NO_CONT_EV_LBN 26 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_INIT_RXQ_NO_CONT_EV_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_INIT_RXQ_WITH_BUFFER_SIZE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_INIT_RXQ_WITH_BUFFER_SIZE_LBN 27 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_INIT_RXQ_WITH_BUFFER_SIZE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_BUNDLE_UPDATE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_BUNDLE_UPDATE_LBN 28 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_BUNDLE_UPDATE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TSO_V3_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TSO_V3_LBN 29 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TSO_V3_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_DYNAMIC_SENSORS_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_DYNAMIC_SENSORS_LBN 30 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_DYNAMIC_SENSORS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_LBN 31 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_WIDTH 1 |
| /* Number of FATSOv2 contexts per datapath supported by this NIC (when |
| * TX_TSO_V2 == 1). Not present on older firmware (check the length). |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TSO_V2_N_CONTEXTS_OFST 24 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TSO_V2_N_CONTEXTS_LEN 2 |
| /* One byte per PF containing the number of the external port assigned to this |
| * PF, indexed by PF number. Special values indicate that a PF is either not |
| * present or not assigned. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_PFS_TO_PORTS_ASSIGNMENT_OFST 26 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_PFS_TO_PORTS_ASSIGNMENT_LEN 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_PFS_TO_PORTS_ASSIGNMENT_NUM 16 |
| /* enum: The caller is not permitted to access information on this PF. */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_ACCESS_NOT_PERMITTED 0xff |
| /* enum: PF does not exist. */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_PF_NOT_PRESENT 0xfe |
| /* enum: PF does exist but is not assigned to any external port. */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_PF_NOT_ASSIGNED 0xfd |
| /* enum: This value indicates that PF is assigned, but it cannot be expressed |
| * in this field. It is intended for a possible future situation where a more |
| * complex scheme of PFs to ports mapping is being used. The future driver |
| * should look for a new field supporting the new scheme. The current/old |
| * driver should treat this value as PF_NOT_ASSIGNED. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_INCOMPATIBLE_ASSIGNMENT 0xfc |
| /* One byte per PF containing the number of its VFs, indexed by PF number. A |
| * special value indicates that a PF is not present. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_NUM_VFS_PER_PF_OFST 42 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_NUM_VFS_PER_PF_LEN 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_NUM_VFS_PER_PF_NUM 16 |
| /* enum: The caller is not permitted to access information on this PF. */ |
| /* MC_CMD_GET_CAPABILITIES_V9_OUT_ACCESS_NOT_PERMITTED 0xff */ |
| /* enum: PF does not exist. */ |
| /* MC_CMD_GET_CAPABILITIES_V9_OUT_PF_NOT_PRESENT 0xfe */ |
| /* Number of VIs available for each external port */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_NUM_VIS_PER_PORT_OFST 58 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_NUM_VIS_PER_PORT_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_NUM_VIS_PER_PORT_NUM 4 |
| /* Size of RX descriptor cache expressed as binary logarithm The actual size |
| * equals (2 ^ RX_DESC_CACHE_SIZE) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_DESC_CACHE_SIZE_OFST 66 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_DESC_CACHE_SIZE_LEN 1 |
| /* Size of TX descriptor cache expressed as binary logarithm The actual size |
| * equals (2 ^ TX_DESC_CACHE_SIZE) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_DESC_CACHE_SIZE_OFST 67 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_DESC_CACHE_SIZE_LEN 1 |
| /* Total number of available PIO buffers */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_NUM_PIO_BUFFS_OFST 68 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_NUM_PIO_BUFFS_LEN 2 |
| /* Size of a single PIO buffer */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_SIZE_PIO_BUFF_OFST 70 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_SIZE_PIO_BUFF_LEN 2 |
| /* On chips later than Medford the amount of address space assigned to each VI |
| * is configurable. This is a global setting that the driver must query to |
| * discover the VI to address mapping. Cut-through PIO (CTPIO) is not available |
| * with 8k VI windows. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_VI_WINDOW_MODE_OFST 72 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_VI_WINDOW_MODE_LEN 1 |
| /* enum: Each VI occupies 8k as on Huntington and Medford. PIO is at offset 4k. |
| * CTPIO is not mapped. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_VI_WINDOW_MODE_8K 0x0 |
| /* enum: Each VI occupies 16k. PIO is at offset 4k. CTPIO is at offset 12k. */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_VI_WINDOW_MODE_16K 0x1 |
| /* enum: Each VI occupies 64k. PIO is at offset 4k. CTPIO is at offset 12k. */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_VI_WINDOW_MODE_64K 0x2 |
| /* Number of vFIFOs per adapter that can be used for VFIFO Stuffing |
| * (SF-115995-SW) in the present configuration of firmware and port mode. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_VFIFO_STUFFING_NUM_VFIFOS_OFST 73 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_VFIFO_STUFFING_NUM_VFIFOS_LEN 1 |
| /* Number of buffers per adapter that can be used for VFIFO Stuffing |
| * (SF-115995-SW) in the present configuration of firmware and port mode. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_OFST 74 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_LEN 2 |
| /* Entry count in the MAC stats array, including the final GENERATION_END |
| * entry. For MAC stats DMA, drivers should allocate a buffer large enough to |
| * hold at least this many 64-bit stats values, if they wish to receive all |
| * available stats. If the buffer is shorter than MAC_STATS_NUM_STATS * 8, the |
| * stats array returned will be truncated. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_MAC_STATS_NUM_STATS_OFST 76 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_MAC_STATS_NUM_STATS_LEN 2 |
| /* Maximum supported value for MC_CMD_FILTER_OP_V3/MATCH_MARK_VALUE. This field |
| * will only be non-zero if MC_CMD_GET_CAPABILITIES/FILTER_ACTION_MARK is set. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_FILTER_ACTION_MARK_MAX_OFST 80 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_FILTER_ACTION_MARK_MAX_LEN 4 |
| /* On devices where the INIT_RXQ_WITH_BUFFER_SIZE flag (in |
| * GET_CAPABILITIES_OUT_V2) is set, drivers have to specify a buffer size when |
| * they create an RX queue. Due to hardware limitations, only a small number of |
| * different buffer sizes may be available concurrently. Nonzero entries in |
| * this array are the sizes of buffers which the system guarantees will be |
| * available for use. If the list is empty, there are no limitations on |
| * concurrent buffer sizes. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_GUARANTEED_RX_BUFFER_SIZES_OFST 84 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_GUARANTEED_RX_BUFFER_SIZES_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_GUARANTEED_RX_BUFFER_SIZES_NUM 16 |
| /* Third word of flags. Not present on older firmware (check the length). */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_FLAGS3_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_FLAGS3_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_WOL_ETHERWAKE_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_WOL_ETHERWAKE_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_WOL_ETHERWAKE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_EVEN_SPREADING_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_EVEN_SPREADING_LBN 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_EVEN_SPREADING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_SELECTABLE_TABLE_SIZE_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_SELECTABLE_TABLE_SIZE_LBN 2 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_SELECTABLE_TABLE_SIZE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_MAE_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_MAE_SUPPORTED_LBN 3 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_MAE_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_VDPA_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_VDPA_SUPPORTED_LBN 4 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_VDPA_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_VLAN_STRIPPING_PER_ENCAP_RULE_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_VLAN_STRIPPING_PER_ENCAP_RULE_LBN 5 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_VLAN_STRIPPING_PER_ENCAP_RULE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_EXTENDED_WIDTH_EVQS_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_EXTENDED_WIDTH_EVQS_SUPPORTED_LBN 6 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_EXTENDED_WIDTH_EVQS_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_UNSOL_EV_CREDIT_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_UNSOL_EV_CREDIT_SUPPORTED_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_UNSOL_EV_CREDIT_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_ENCAPSULATED_MCDI_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_ENCAPSULATED_MCDI_SUPPORTED_LBN 8 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_ENCAPSULATED_MCDI_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_EXTERNAL_MAE_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_EXTERNAL_MAE_SUPPORTED_LBN 9 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_EXTERNAL_MAE_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_NVRAM_UPDATE_ABORT_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_NVRAM_UPDATE_ABORT_SUPPORTED_LBN 10 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_NVRAM_UPDATE_ABORT_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_MAE_ACTION_SET_ALLOC_V2_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_MAE_ACTION_SET_ALLOC_V2_SUPPORTED_LBN 11 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_MAE_ACTION_SET_ALLOC_V2_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_STEER_ON_OUTER_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_STEER_ON_OUTER_SUPPORTED_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_STEER_ON_OUTER_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_DYNAMIC_MPORT_JOURNAL_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_DYNAMIC_MPORT_JOURNAL_LBN 14 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_DYNAMIC_MPORT_JOURNAL_WIDTH 1 |
| /* These bits are reserved for communicating test-specific capabilities to |
| * host-side test software. All production drivers should treat this field as |
| * opaque. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TEST_RESERVED_OFST 152 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TEST_RESERVED_LEN 8 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TEST_RESERVED_LO_OFST 152 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TEST_RESERVED_LO_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TEST_RESERVED_LO_LBN 1216 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TEST_RESERVED_LO_WIDTH 32 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TEST_RESERVED_HI_OFST 156 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TEST_RESERVED_HI_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TEST_RESERVED_HI_LBN 1248 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_TEST_RESERVED_HI_WIDTH 32 |
| /* The minimum size (in table entries) of indirection table to be allocated |
| * from the pool for an RSS context. Note that the table size used must be a |
| * power of 2. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_MIN_INDIRECTION_TABLE_SIZE_OFST 160 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_MIN_INDIRECTION_TABLE_SIZE_LEN 4 |
| /* The maximum size (in table entries) of indirection table to be allocated |
| * from the pool for an RSS context. Note that the table size used must be a |
| * power of 2. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_MAX_INDIRECTION_TABLE_SIZE_OFST 164 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_MAX_INDIRECTION_TABLE_SIZE_LEN 4 |
| /* The maximum number of queues that can be used by an RSS context in exclusive |
| * mode. In exclusive mode the context has a configurable indirection table and |
| * a configurable RSS key. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_MAX_INDIRECTION_QUEUES_OFST 168 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_MAX_INDIRECTION_QUEUES_LEN 4 |
| /* The maximum number of queues that can be used by an RSS context in even- |
| * spreading mode. In even-spreading mode the context has no indirection table |
| * but it does have a configurable RSS key. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_MAX_EVEN_SPREADING_QUEUES_OFST 172 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_MAX_EVEN_SPREADING_QUEUES_LEN 4 |
| /* The total number of RSS contexts supported. Note that the number of |
| * available contexts using indirection tables is also limited by the |
| * availability of indirection table space allocated from a common pool. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_NUM_CONTEXTS_OFST 176 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_NUM_CONTEXTS_LEN 4 |
| /* The total amount of indirection table space that can be shared between RSS |
| * contexts. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_TABLE_POOL_SIZE_OFST 180 |
| #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_TABLE_POOL_SIZE_LEN 4 |
| |
| /* MC_CMD_GET_CAPABILITIES_V10_OUT msgresponse */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_LEN 192 |
| /* First word of flags. */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_FLAGS1_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_FLAGS1_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_VPORT_RECONFIGURE_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_VPORT_RECONFIGURE_LBN 3 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_VPORT_RECONFIGURE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_STRIPING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_STRIPING_LBN 4 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_STRIPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_VADAPTOR_QUERY_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_VADAPTOR_QUERY_LBN 5 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_VADAPTOR_QUERY_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_EVB_PORT_VLAN_RESTRICT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_EVB_PORT_VLAN_RESTRICT_LBN 6 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_EVB_PORT_VLAN_RESTRICT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_DRV_ATTACH_PREBOOT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_DRV_ATTACH_PREBOOT_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_DRV_ATTACH_PREBOOT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_FORCE_EVENT_MERGING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_FORCE_EVENT_MERGING_LBN 8 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_FORCE_EVENT_MERGING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_SET_MAC_ENHANCED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_SET_MAC_ENHANCED_LBN 9 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_SET_MAC_ENHANCED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_LBN 10 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 11 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_MAC_SECURITY_FILTERING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_MAC_SECURITY_FILTERING_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_MAC_SECURITY_FILTERING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_ADDITIONAL_RSS_MODES_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_ADDITIONAL_RSS_MODES_LBN 13 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_ADDITIONAL_RSS_MODES_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_QBB_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_QBB_LBN 14 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_QBB_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_PACKED_STREAM_VAR_BUFFERS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_PACKED_STREAM_VAR_BUFFERS_LBN 15 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_PACKED_STREAM_VAR_BUFFERS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_RSS_LIMITED_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_RSS_LIMITED_LBN 16 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_RSS_LIMITED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_PACKED_STREAM_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_PACKED_STREAM_LBN 17 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_PACKED_STREAM_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_INCLUDE_FCS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_INCLUDE_FCS_LBN 18 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_INCLUDE_FCS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_VLAN_INSERTION_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_VLAN_INSERTION_LBN 19 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_VLAN_INSERTION_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_VLAN_STRIPPING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_VLAN_STRIPPING_LBN 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_VLAN_STRIPPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TSO_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TSO_LBN 21 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TSO_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_PREFIX_LEN_0_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_PREFIX_LEN_0_LBN 22 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_PREFIX_LEN_0_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_PREFIX_LEN_14_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_PREFIX_LEN_14_LBN 23 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_PREFIX_LEN_14_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_TIMESTAMP_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_TIMESTAMP_LBN 24 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_TIMESTAMP_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_BATCHING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_BATCHING_LBN 25 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_BATCHING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_MCAST_FILTER_CHAINING_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_MCAST_FILTER_CHAINING_LBN 26 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_MCAST_FILTER_CHAINING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_PM_AND_RXDP_COUNTERS_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_PM_AND_RXDP_COUNTERS_LBN 27 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_DISABLE_SCATTER_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_DISABLE_SCATTER_LBN 28 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_DISABLE_SCATTER_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_MCAST_UDP_LOOPBACK_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_MCAST_UDP_LOOPBACK_LBN 29 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_MCAST_UDP_LOOPBACK_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_EVB_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_EVB_LBN 30 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_EVB_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_VXLAN_NVGRE_OFST 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_VXLAN_NVGRE_LBN 31 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_VXLAN_NVGRE_WIDTH 1 |
| /* RxDPCPU firmware id. */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_DPCPU_FW_ID_OFST 4 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_DPCPU_FW_ID_LEN 2 |
| /* enum: Standard RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP 0x0 |
| /* enum: Low latency RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_LOW_LATENCY 0x1 |
| /* enum: Packed stream RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_PACKED_STREAM 0x2 |
| /* enum: Rules engine RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_RULES_ENGINE 0x5 |
| /* enum: DPDK RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_DPDK 0x6 |
| /* enum: BIST RXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_BIST 0x10a |
| /* enum: RXDP Test firmware image 1 */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101 |
| /* enum: RXDP Test firmware image 2 */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102 |
| /* enum: RXDP Test firmware image 3 */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103 |
| /* enum: RXDP Test firmware image 4 */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104 |
| /* enum: RXDP Test firmware image 5 */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_TEST_BACKPRESSURE 0x105 |
| /* enum: RXDP Test firmware image 6 */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106 |
| /* enum: RXDP Test firmware image 7 */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107 |
| /* enum: RXDP Test firmware image 8 */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_TEST_FW_DISABLE_DL 0x108 |
| /* enum: RXDP Test firmware image 9 */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_TEST_FW_DOORBELL_DELAY 0x10b |
| /* enum: RXDP Test firmware image 10 */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_TEST_FW_SLOW 0x10c |
| /* TxDPCPU firmware id. */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_DPCPU_FW_ID_OFST 6 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_DPCPU_FW_ID_LEN 2 |
| /* enum: Standard TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXDP 0x0 |
| /* enum: Low latency TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXDP_LOW_LATENCY 0x1 |
| /* enum: High packet rate TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXDP_HIGH_PACKET_RATE 0x3 |
| /* enum: Rules engine TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXDP_RULES_ENGINE 0x5 |
| /* enum: DPDK TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXDP_DPDK 0x6 |
| /* enum: BIST TXDP firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXDP_BIST 0x12d |
| /* enum: TXDP Test firmware image 1 */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXDP_TEST_FW_TSO_EDIT 0x101 |
| /* enum: TXDP Test firmware image 2 */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102 |
| /* enum: TXDP CSR bus test firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXDP_TEST_FW_CSR 0x103 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_VERSION_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_VERSION_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_VERSION_REV_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_VERSION_REV_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_VERSION_REV_WIDTH 12 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_VERSION_TYPE_OFST 8 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_VERSION_TYPE_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4 |
| /* enum: reserved value - do not use (may indicate alternative interpretation |
| * of REV field in future) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_RESERVED 0x0 |
| /* enum: Trivial RX PD firmware for early Huntington development (Huntington |
| * development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1 |
| /* enum: RX PD firmware for telemetry prototyping (Medford2 development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_TESTFW_TELEMETRY 0x1 |
| /* enum: RX PD firmware with approximately Siena-compatible behaviour |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2 |
| /* enum: Full featured RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_FULL_FEATURED 0x3 |
| /* enum: (deprecated original name for the FULL_FEATURED variant) */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_VSWITCH 0x3 |
| /* enum: siena_compat variant RX PD firmware using PM rather than MAC |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 |
| /* enum: Low latency RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5 |
| /* enum: Packed stream RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_PACKED_STREAM 0x6 |
| /* enum: RX PD firmware handling layer 2 only for high packet rate performance |
| * tests (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_LAYER2_PERF 0x7 |
| /* enum: Rules engine RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_RULES_ENGINE 0x8 |
| /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_L3XUDP 0x9 |
| /* enum: DPDK RX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_DPDK 0xa |
| /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe |
| /* enum: RX PD firmware parsing but not filtering network overlay tunnel |
| * encapsulations (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_TESTFW_ENCAP_PARSING_ONLY 0xf |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_VERSION_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_VERSION_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_VERSION_REV_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_VERSION_REV_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_VERSION_REV_WIDTH 12 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_VERSION_TYPE_OFST 10 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_VERSION_TYPE_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4 |
| /* enum: reserved value - do not use (may indicate alternative interpretation |
| * of REV field in future) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_TYPE_RESERVED 0x0 |
| /* enum: Trivial TX PD firmware for early Huntington development (Huntington |
| * development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1 |
| /* enum: TX PD firmware for telemetry prototyping (Medford2 development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_TYPE_TESTFW_TELEMETRY 0x1 |
| /* enum: TX PD firmware with approximately Siena-compatible behaviour |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2 |
| /* enum: Full featured TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_TYPE_FULL_FEATURED 0x3 |
| /* enum: (deprecated original name for the FULL_FEATURED variant) */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_TYPE_VSWITCH 0x3 |
| /* enum: siena_compat variant TX PD firmware using PM rather than MAC |
| * (Huntington development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */ |
| /* enum: TX PD firmware handling layer 2 only for high packet rate performance |
| * tests (Medford development only) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_TYPE_LAYER2_PERF 0x7 |
| /* enum: Rules engine TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_TYPE_RULES_ENGINE 0x8 |
| /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_TYPE_L3XUDP 0x9 |
| /* enum: DPDK TX PD production firmware */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_TYPE_DPDK 0xa |
| /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe |
| /* Hardware capabilities of NIC */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_HW_CAPABILITIES_OFST 12 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_HW_CAPABILITIES_LEN 4 |
| /* Licensed capabilities */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_LICENSE_CAPABILITIES_OFST 16 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_LICENSE_CAPABILITIES_LEN 4 |
| /* Second word of flags. Not present on older firmware (check the length). */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_FLAGS2_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_FLAGS2_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TSO_V2_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TSO_V2_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TSO_V2_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TSO_V2_ENCAP_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TSO_V2_ENCAP_LBN 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TSO_V2_ENCAP_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_EVQ_TIMER_CTRL_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_EVQ_TIMER_CTRL_LBN 2 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_EVQ_TIMER_CTRL_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_EVENT_CUT_THROUGH_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_EVENT_CUT_THROUGH_LBN 3 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_EVENT_CUT_THROUGH_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_CUT_THROUGH_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_CUT_THROUGH_LBN 4 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_CUT_THROUGH_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_VFIFO_ULL_MODE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_VFIFO_ULL_MODE_LBN 5 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_VFIFO_ULL_MODE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_MAC_STATS_40G_TX_SIZE_BINS_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_MAC_STATS_40G_TX_SIZE_BINS_LBN 6 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_MAC_STATS_40G_TX_SIZE_BINS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_INIT_EVQ_TYPE_SUPPORTED_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_INIT_EVQ_TYPE_SUPPORTED_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_INIT_EVQ_TYPE_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_INIT_EVQ_V2_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_INIT_EVQ_V2_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_INIT_EVQ_V2_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_MAC_TIMESTAMPING_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_MAC_TIMESTAMPING_LBN 8 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_MAC_TIMESTAMPING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TIMESTAMP_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TIMESTAMP_LBN 9 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TIMESTAMP_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_SNIFF_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_SNIFF_LBN 10 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_SNIFF_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_SNIFF_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_SNIFF_LBN 11 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_SNIFF_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_MCDI_BACKGROUND_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_MCDI_BACKGROUND_LBN 13 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_MCDI_BACKGROUND_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_MCDI_DB_RETURN_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_MCDI_DB_RETURN_LBN 14 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_MCDI_DB_RETURN_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_CTPIO_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_CTPIO_LBN 15 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_CTPIO_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TSA_SUPPORT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TSA_SUPPORT_LBN 16 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TSA_SUPPORT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TSA_BOUND_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TSA_BOUND_LBN 17 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TSA_BOUND_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_SF_ADAPTER_AUTHENTICATION_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_SF_ADAPTER_AUTHENTICATION_LBN 18 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_SF_ADAPTER_AUTHENTICATION_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_FILTER_ACTION_FLAG_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_FILTER_ACTION_FLAG_LBN 19 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_FILTER_ACTION_FLAG_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_FILTER_ACTION_MARK_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_FILTER_ACTION_MARK_LBN 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_FILTER_ACTION_MARK_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_EQUAL_STRIDE_SUPER_BUFFER_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_EQUAL_STRIDE_SUPER_BUFFER_LBN 21 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_EQUAL_STRIDE_SUPER_BUFFER_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_EQUAL_STRIDE_PACKED_STREAM_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_EQUAL_STRIDE_PACKED_STREAM_LBN 21 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_EQUAL_STRIDE_PACKED_STREAM_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_L3XUDP_SUPPORT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_L3XUDP_SUPPORT_LBN 22 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_L3XUDP_SUPPORT_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_FW_SUBVARIANT_NO_TX_CSUM_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_FW_SUBVARIANT_NO_TX_CSUM_LBN 23 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_FW_SUBVARIANT_NO_TX_CSUM_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_VI_SPREADING_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_VI_SPREADING_LBN 24 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_VI_SPREADING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_HLB_IDLE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_HLB_IDLE_LBN 25 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_HLB_IDLE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_INIT_RXQ_NO_CONT_EV_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_INIT_RXQ_NO_CONT_EV_LBN 26 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_INIT_RXQ_NO_CONT_EV_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_INIT_RXQ_WITH_BUFFER_SIZE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_INIT_RXQ_WITH_BUFFER_SIZE_LBN 27 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_INIT_RXQ_WITH_BUFFER_SIZE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_BUNDLE_UPDATE_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_BUNDLE_UPDATE_LBN 28 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_BUNDLE_UPDATE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TSO_V3_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TSO_V3_LBN 29 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TSO_V3_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_DYNAMIC_SENSORS_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_DYNAMIC_SENSORS_LBN 30 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_DYNAMIC_SENSORS_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_OFST 20 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_LBN 31 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_WIDTH 1 |
| /* Number of FATSOv2 contexts per datapath supported by this NIC (when |
| * TX_TSO_V2 == 1). Not present on older firmware (check the length). |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TSO_V2_N_CONTEXTS_OFST 24 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TSO_V2_N_CONTEXTS_LEN 2 |
| /* One byte per PF containing the number of the external port assigned to this |
| * PF, indexed by PF number. Special values indicate that a PF is either not |
| * present or not assigned. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_PFS_TO_PORTS_ASSIGNMENT_OFST 26 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_PFS_TO_PORTS_ASSIGNMENT_LEN 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_PFS_TO_PORTS_ASSIGNMENT_NUM 16 |
| /* enum: The caller is not permitted to access information on this PF. */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_ACCESS_NOT_PERMITTED 0xff |
| /* enum: PF does not exist. */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_PF_NOT_PRESENT 0xfe |
| /* enum: PF does exist but is not assigned to any external port. */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_PF_NOT_ASSIGNED 0xfd |
| /* enum: This value indicates that PF is assigned, but it cannot be expressed |
| * in this field. It is intended for a possible future situation where a more |
| * complex scheme of PFs to ports mapping is being used. The future driver |
| * should look for a new field supporting the new scheme. The current/old |
| * driver should treat this value as PF_NOT_ASSIGNED. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_INCOMPATIBLE_ASSIGNMENT 0xfc |
| /* One byte per PF containing the number of its VFs, indexed by PF number. A |
| * special value indicates that a PF is not present. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_NUM_VFS_PER_PF_OFST 42 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_NUM_VFS_PER_PF_LEN 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_NUM_VFS_PER_PF_NUM 16 |
| /* enum: The caller is not permitted to access information on this PF. */ |
| /* MC_CMD_GET_CAPABILITIES_V10_OUT_ACCESS_NOT_PERMITTED 0xff */ |
| /* enum: PF does not exist. */ |
| /* MC_CMD_GET_CAPABILITIES_V10_OUT_PF_NOT_PRESENT 0xfe */ |
| /* Number of VIs available for each external port */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_NUM_VIS_PER_PORT_OFST 58 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_NUM_VIS_PER_PORT_LEN 2 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_NUM_VIS_PER_PORT_NUM 4 |
| /* Size of RX descriptor cache expressed as binary logarithm The actual size |
| * equals (2 ^ RX_DESC_CACHE_SIZE) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_DESC_CACHE_SIZE_OFST 66 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_DESC_CACHE_SIZE_LEN 1 |
| /* Size of TX descriptor cache expressed as binary logarithm The actual size |
| * equals (2 ^ TX_DESC_CACHE_SIZE) |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_DESC_CACHE_SIZE_OFST 67 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_DESC_CACHE_SIZE_LEN 1 |
| /* Total number of available PIO buffers */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_NUM_PIO_BUFFS_OFST 68 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_NUM_PIO_BUFFS_LEN 2 |
| /* Size of a single PIO buffer */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_SIZE_PIO_BUFF_OFST 70 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_SIZE_PIO_BUFF_LEN 2 |
| /* On chips later than Medford the amount of address space assigned to each VI |
| * is configurable. This is a global setting that the driver must query to |
| * discover the VI to address mapping. Cut-through PIO (CTPIO) is not available |
| * with 8k VI windows. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_VI_WINDOW_MODE_OFST 72 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_VI_WINDOW_MODE_LEN 1 |
| /* enum: Each VI occupies 8k as on Huntington and Medford. PIO is at offset 4k. |
| * CTPIO is not mapped. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_VI_WINDOW_MODE_8K 0x0 |
| /* enum: Each VI occupies 16k. PIO is at offset 4k. CTPIO is at offset 12k. */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_VI_WINDOW_MODE_16K 0x1 |
| /* enum: Each VI occupies 64k. PIO is at offset 4k. CTPIO is at offset 12k. */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_VI_WINDOW_MODE_64K 0x2 |
| /* Number of vFIFOs per adapter that can be used for VFIFO Stuffing |
| * (SF-115995-SW) in the present configuration of firmware and port mode. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_VFIFO_STUFFING_NUM_VFIFOS_OFST 73 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_VFIFO_STUFFING_NUM_VFIFOS_LEN 1 |
| /* Number of buffers per adapter that can be used for VFIFO Stuffing |
| * (SF-115995-SW) in the present configuration of firmware and port mode. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_OFST 74 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_LEN 2 |
| /* Entry count in the MAC stats array, including the final GENERATION_END |
| * entry. For MAC stats DMA, drivers should allocate a buffer large enough to |
| * hold at least this many 64-bit stats values, if they wish to receive all |
| * available stats. If the buffer is shorter than MAC_STATS_NUM_STATS * 8, the |
| * stats array returned will be truncated. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_MAC_STATS_NUM_STATS_OFST 76 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_MAC_STATS_NUM_STATS_LEN 2 |
| /* Maximum supported value for MC_CMD_FILTER_OP_V3/MATCH_MARK_VALUE. This field |
| * will only be non-zero if MC_CMD_GET_CAPABILITIES/FILTER_ACTION_MARK is set. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_FILTER_ACTION_MARK_MAX_OFST 80 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_FILTER_ACTION_MARK_MAX_LEN 4 |
| /* On devices where the INIT_RXQ_WITH_BUFFER_SIZE flag (in |
| * GET_CAPABILITIES_OUT_V2) is set, drivers have to specify a buffer size when |
| * they create an RX queue. Due to hardware limitations, only a small number of |
| * different buffer sizes may be available concurrently. Nonzero entries in |
| * this array are the sizes of buffers which the system guarantees will be |
| * available for use. If the list is empty, there are no limitations on |
| * concurrent buffer sizes. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_GUARANTEED_RX_BUFFER_SIZES_OFST 84 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_GUARANTEED_RX_BUFFER_SIZES_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_GUARANTEED_RX_BUFFER_SIZES_NUM 16 |
| /* Third word of flags. Not present on older firmware (check the length). */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_FLAGS3_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_FLAGS3_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_WOL_ETHERWAKE_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_WOL_ETHERWAKE_LBN 0 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_WOL_ETHERWAKE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_EVEN_SPREADING_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_EVEN_SPREADING_LBN 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_EVEN_SPREADING_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_SELECTABLE_TABLE_SIZE_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_SELECTABLE_TABLE_SIZE_LBN 2 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_SELECTABLE_TABLE_SIZE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_MAE_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_MAE_SUPPORTED_LBN 3 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_MAE_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_VDPA_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_VDPA_SUPPORTED_LBN 4 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_VDPA_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_VLAN_STRIPPING_PER_ENCAP_RULE_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_VLAN_STRIPPING_PER_ENCAP_RULE_LBN 5 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_VLAN_STRIPPING_PER_ENCAP_RULE_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_EXTENDED_WIDTH_EVQS_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_EXTENDED_WIDTH_EVQS_SUPPORTED_LBN 6 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_EXTENDED_WIDTH_EVQS_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_UNSOL_EV_CREDIT_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_UNSOL_EV_CREDIT_SUPPORTED_LBN 7 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_UNSOL_EV_CREDIT_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_ENCAPSULATED_MCDI_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_ENCAPSULATED_MCDI_SUPPORTED_LBN 8 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_ENCAPSULATED_MCDI_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_EXTERNAL_MAE_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_EXTERNAL_MAE_SUPPORTED_LBN 9 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_EXTERNAL_MAE_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_NVRAM_UPDATE_ABORT_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_NVRAM_UPDATE_ABORT_SUPPORTED_LBN 10 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_NVRAM_UPDATE_ABORT_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_MAE_ACTION_SET_ALLOC_V2_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_MAE_ACTION_SET_ALLOC_V2_SUPPORTED_LBN 11 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_MAE_ACTION_SET_ALLOC_V2_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_STEER_ON_OUTER_SUPPORTED_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_STEER_ON_OUTER_SUPPORTED_LBN 12 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_STEER_ON_OUTER_SUPPORTED_WIDTH 1 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_DYNAMIC_MPORT_JOURNAL_OFST 148 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_DYNAMIC_MPORT_JOURNAL_LBN 14 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_DYNAMIC_MPORT_JOURNAL_WIDTH 1 |
| /* These bits are reserved for communicating test-specific capabilities to |
| * host-side test software. All production drivers should treat this field as |
| * opaque. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TEST_RESERVED_OFST 152 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TEST_RESERVED_LEN 8 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TEST_RESERVED_LO_OFST 152 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TEST_RESERVED_LO_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TEST_RESERVED_LO_LBN 1216 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TEST_RESERVED_LO_WIDTH 32 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TEST_RESERVED_HI_OFST 156 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TEST_RESERVED_HI_LEN 4 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TEST_RESERVED_HI_LBN 1248 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_TEST_RESERVED_HI_WIDTH 32 |
| /* The minimum size (in table entries) of indirection table to be allocated |
| * from the pool for an RSS context. Note that the table size used must be a |
| * power of 2. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_MIN_INDIRECTION_TABLE_SIZE_OFST 160 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_MIN_INDIRECTION_TABLE_SIZE_LEN 4 |
| /* The maximum size (in table entries) of indirection table to be allocated |
| * from the pool for an RSS context. Note that the table size used must be a |
| * power of 2. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_MAX_INDIRECTION_TABLE_SIZE_OFST 164 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_MAX_INDIRECTION_TABLE_SIZE_LEN 4 |
| /* The maximum number of queues that can be used by an RSS context in exclusive |
| * mode. In exclusive mode the context has a configurable indirection table and |
| * a configurable RSS key. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_MAX_INDIRECTION_QUEUES_OFST 168 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_MAX_INDIRECTION_QUEUES_LEN 4 |
| /* The maximum number of queues that can be used by an RSS context in even- |
| * spreading mode. In even-spreading mode the context has no indirection table |
| * but it does have a configurable RSS key. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_MAX_EVEN_SPREADING_QUEUES_OFST 172 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_MAX_EVEN_SPREADING_QUEUES_LEN 4 |
| /* The total number of RSS contexts supported. Note that the number of |
| * available contexts using indirection tables is also limited by the |
| * availability of indirection table space allocated from a common pool. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_NUM_CONTEXTS_OFST 176 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_NUM_CONTEXTS_LEN 4 |
| /* The total amount of indirection table space that can be shared between RSS |
| * contexts. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_TABLE_POOL_SIZE_OFST 180 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_TABLE_POOL_SIZE_LEN 4 |
| /* A bitmap of the queue sizes the device can provide, where bit N being set |
| * indicates that 2**N is a valid size. The device may be limited in the number |
| * of different queue sizes that can exist simultaneously, so a bit being set |
| * here does not guarantee that an attempt to create a queue of that size will |
| * succeed. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_SUPPORTED_QUEUE_SIZES_OFST 184 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_SUPPORTED_QUEUE_SIZES_LEN 4 |
| /* A bitmap of queue sizes that are always available, in the same format as |
| * SUPPORTED_QUEUE_SIZES. Attempting to create a queue with one of these sizes |
| * will never fail due to unavailability of the requested size. |
| */ |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_GUARANTEED_QUEUE_SIZES_OFST 188 |
| #define MC_CMD_GET_CAPABILITIES_V10_OUT_GUARANTEED_QUEUE_SIZES_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_V2_EXTN |
| * Encapsulation for a v2 extended command |
| */ |
| #define MC_CMD_V2_EXTN 0x7f |
| |
| /* MC_CMD_V2_EXTN_IN msgrequest */ |
| #define MC_CMD_V2_EXTN_IN_LEN 4 |
| /* the extended command number */ |
| #define MC_CMD_V2_EXTN_IN_EXTENDED_CMD_LBN 0 |
| #define MC_CMD_V2_EXTN_IN_EXTENDED_CMD_WIDTH 15 |
| #define MC_CMD_V2_EXTN_IN_UNUSED_LBN 15 |
| #define MC_CMD_V2_EXTN_IN_UNUSED_WIDTH 1 |
| /* the actual length of the encapsulated command (which is not in the v1 |
| * header) |
| */ |
| #define MC_CMD_V2_EXTN_IN_ACTUAL_LEN_LBN 16 |
| #define MC_CMD_V2_EXTN_IN_ACTUAL_LEN_WIDTH 10 |
| #define MC_CMD_V2_EXTN_IN_UNUSED2_LBN 26 |
| #define MC_CMD_V2_EXTN_IN_UNUSED2_WIDTH 2 |
| /* Type of command/response */ |
| #define MC_CMD_V2_EXTN_IN_MESSAGE_TYPE_LBN 28 |
| #define MC_CMD_V2_EXTN_IN_MESSAGE_TYPE_WIDTH 4 |
| /* enum: MCDI command directed to or response originating from the MC. */ |
| #define MC_CMD_V2_EXTN_IN_MCDI_MESSAGE_TYPE_MC 0x0 |
| /* enum: MCDI command directed to a TSA controller. MCDI responses of this type |
| * are not defined. |
| */ |
| #define MC_CMD_V2_EXTN_IN_MCDI_MESSAGE_TYPE_TSA 0x1 |
| |
| |
| /***********************************/ |
| /* MC_CMD_TCM_BUCKET_ALLOC |
| * Allocate a pacer bucket (for qau rp or a snapper test) |
| */ |
| #define MC_CMD_TCM_BUCKET_ALLOC 0xb2 |
| #undef MC_CMD_0xb2_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xb2_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_TCM_BUCKET_ALLOC_IN msgrequest */ |
| #define MC_CMD_TCM_BUCKET_ALLOC_IN_LEN 0 |
| |
| /* MC_CMD_TCM_BUCKET_ALLOC_OUT msgresponse */ |
| #define MC_CMD_TCM_BUCKET_ALLOC_OUT_LEN 4 |
| /* the bucket id */ |
| #define MC_CMD_TCM_BUCKET_ALLOC_OUT_BUCKET_OFST 0 |
| #define MC_CMD_TCM_BUCKET_ALLOC_OUT_BUCKET_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_TCM_BUCKET_FREE |
| * Free a pacer bucket |
| */ |
| #define MC_CMD_TCM_BUCKET_FREE 0xb3 |
| #undef MC_CMD_0xb3_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xb3_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_TCM_BUCKET_FREE_IN msgrequest */ |
| #define MC_CMD_TCM_BUCKET_FREE_IN_LEN 4 |
| /* the bucket id */ |
| #define MC_CMD_TCM_BUCKET_FREE_IN_BUCKET_OFST 0 |
| #define MC_CMD_TCM_BUCKET_FREE_IN_BUCKET_LEN 4 |
| |
| /* MC_CMD_TCM_BUCKET_FREE_OUT msgresponse */ |
| #define MC_CMD_TCM_BUCKET_FREE_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_TCM_BUCKET_INIT |
| * Initialise pacer bucket with a given rate |
| */ |
| #define MC_CMD_TCM_BUCKET_INIT 0xb4 |
| #undef MC_CMD_0xb4_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xb4_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_TCM_BUCKET_INIT_IN msgrequest */ |
| #define MC_CMD_TCM_BUCKET_INIT_IN_LEN 8 |
| /* the bucket id */ |
| #define MC_CMD_TCM_BUCKET_INIT_IN_BUCKET_OFST 0 |
| #define MC_CMD_TCM_BUCKET_INIT_IN_BUCKET_LEN 4 |
| /* the rate in mbps */ |
| #define MC_CMD_TCM_BUCKET_INIT_IN_RATE_OFST 4 |
| #define MC_CMD_TCM_BUCKET_INIT_IN_RATE_LEN 4 |
| |
| /* MC_CMD_TCM_BUCKET_INIT_EXT_IN msgrequest */ |
| #define MC_CMD_TCM_BUCKET_INIT_EXT_IN_LEN 12 |
| /* the bucket id */ |
| #define MC_CMD_TCM_BUCKET_INIT_EXT_IN_BUCKET_OFST 0 |
| #define MC_CMD_TCM_BUCKET_INIT_EXT_IN_BUCKET_LEN 4 |
| /* the rate in mbps */ |
| #define MC_CMD_TCM_BUCKET_INIT_EXT_IN_RATE_OFST 4 |
| #define MC_CMD_TCM_BUCKET_INIT_EXT_IN_RATE_LEN 4 |
| /* the desired maximum fill level */ |
| #define MC_CMD_TCM_BUCKET_INIT_EXT_IN_MAX_FILL_OFST 8 |
| #define MC_CMD_TCM_BUCKET_INIT_EXT_IN_MAX_FILL_LEN 4 |
| |
| /* MC_CMD_TCM_BUCKET_INIT_OUT msgresponse */ |
| #define MC_CMD_TCM_BUCKET_INIT_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_TCM_TXQ_INIT |
| * Initialise txq in pacer with given options or set options |
| */ |
| #define MC_CMD_TCM_TXQ_INIT 0xb5 |
| #undef MC_CMD_0xb5_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xb5_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_TCM_TXQ_INIT_IN msgrequest */ |
| #define MC_CMD_TCM_TXQ_INIT_IN_LEN 28 |
| /* the txq id */ |
| #define MC_CMD_TCM_TXQ_INIT_IN_QID_OFST 0 |
| #define MC_CMD_TCM_TXQ_INIT_IN_QID_LEN 4 |
| /* the static priority associated with the txq */ |
| #define MC_CMD_TCM_TXQ_INIT_IN_LABEL_OFST 4 |
| #define MC_CMD_TCM_TXQ_INIT_IN_LABEL_LEN 4 |
| /* bitmask of the priority queues this txq is inserted into when inserted. */ |
| #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAGS_OFST 8 |
| #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAGS_LEN 4 |
| #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_GUARANTEED_OFST 8 |
| #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_GUARANTEED_LBN 0 |
| #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_GUARANTEED_WIDTH 1 |
| #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_NORMAL_OFST 8 |
| #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_NORMAL_LBN 1 |
| #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_NORMAL_WIDTH 1 |
| #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_LOW_OFST 8 |
| #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_LOW_LBN 2 |
| #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_LOW_WIDTH 1 |
| /* the reaction point (RP) bucket */ |
| #define MC_CMD_TCM_TXQ_INIT_IN_RP_BKT_OFST 12 |
| #define MC_CMD_TCM_TXQ_INIT_IN_RP_BKT_LEN 4 |
| /* an already reserved bucket (typically set to bucket associated with outer |
| * vswitch) |
| */ |
| #define MC_CMD_TCM_TXQ_INIT_IN_MAX_BKT1_OFST 16 |
| #define MC_CMD_TCM_TXQ_INIT_IN_MAX_BKT1_LEN 4 |
| /* an already reserved bucket (typically set to bucket associated with inner |
| * vswitch) |
| */ |
| #define MC_CMD_TCM_TXQ_INIT_IN_MAX_BKT2_OFST 20 |
| #define MC_CMD_TCM_TXQ_INIT_IN_MAX_BKT2_LEN 4 |
| /* the min bucket (typically for ETS/minimum bandwidth) */ |
| #define MC_CMD_TCM_TXQ_INIT_IN_MIN_BKT_OFST 24 |
| #define MC_CMD_TCM_TXQ_INIT_IN_MIN_BKT_LEN 4 |
| |
| /* MC_CMD_TCM_TXQ_INIT_EXT_IN msgrequest */ |
| #define MC_CMD_TCM_TXQ_INIT_EXT_IN_LEN 32 |
| /* the txq id */ |
| #define MC_CMD_TCM_TXQ_INIT_EXT_IN_QID_OFST 0 |
| #define MC_CMD_TCM_TXQ_INIT_EXT_IN_QID_LEN 4 |
| /* the static priority associated with the txq */ |
| #define MC_CMD_TCM_TXQ_INIT_EXT_IN_LABEL_NORMAL_OFST 4 |
| #define MC_CMD_TCM_TXQ_INIT_EXT_IN_LABEL_NORMAL_LEN 4 |
| /* bitmask of the priority queues this txq is inserted into when inserted. */ |
| #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAGS_OFST 8 |
| #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAGS_LEN 4 |
| #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_GUARANTEED_OFST 8 |
| #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_GUARANTEED_LBN 0 |
| #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_GUARANTEED_WIDTH 1 |
| #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_NORMAL_OFST 8 |
| #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_NORMAL_LBN 1 |
| #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_NORMAL_WIDTH 1 |
| #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_LOW_OFST 8 |
| #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_LOW_LBN 2 |
| #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_LOW_WIDTH 1 |
| /* the reaction point (RP) bucket */ |
| #define MC_CMD_TCM_TXQ_INIT_EXT_IN_RP_BKT_OFST 12 |
| #define MC_CMD_TCM_TXQ_INIT_EXT_IN_RP_BKT_LEN 4 |
| /* an already reserved bucket (typically set to bucket associated with outer |
| * vswitch) |
| */ |
| #define MC_CMD_TCM_TXQ_INIT_EXT_IN_MAX_BKT1_OFST 16 |
| #define MC_CMD_TCM_TXQ_INIT_EXT_IN_MAX_BKT1_LEN 4 |
| /* an already reserved bucket (typically set to bucket associated with inner |
| * vswitch) |
| */ |
| #define MC_CMD_TCM_TXQ_INIT_EXT_IN_MAX_BKT2_OFST 20 |
| #define MC_CMD_TCM_TXQ_INIT_EXT_IN_MAX_BKT2_LEN 4 |
| /* the min bucket (typically for ETS/minimum bandwidth) */ |
| #define MC_CMD_TCM_TXQ_INIT_EXT_IN_MIN_BKT_OFST 24 |
| #define MC_CMD_TCM_TXQ_INIT_EXT_IN_MIN_BKT_LEN 4 |
| /* the static priority associated with the txq */ |
| #define MC_CMD_TCM_TXQ_INIT_EXT_IN_LABEL_GUARANTEED_OFST 28 |
| #define MC_CMD_TCM_TXQ_INIT_EXT_IN_LABEL_GUARANTEED_LEN 4 |
| |
| /* MC_CMD_TCM_TXQ_INIT_OUT msgresponse */ |
| #define MC_CMD_TCM_TXQ_INIT_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_LINK_PIOBUF |
| * Link a push I/O buffer to a TxQ |
| */ |
| #define MC_CMD_LINK_PIOBUF 0x92 |
| #undef MC_CMD_0x92_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x92_PRIVILEGE_CTG SRIOV_CTG_ONLOAD |
| |
| /* MC_CMD_LINK_PIOBUF_IN msgrequest */ |
| #define MC_CMD_LINK_PIOBUF_IN_LEN 8 |
| /* Handle for allocated push I/O buffer. */ |
| #define MC_CMD_LINK_PIOBUF_IN_PIOBUF_HANDLE_OFST 0 |
| #define MC_CMD_LINK_PIOBUF_IN_PIOBUF_HANDLE_LEN 4 |
| /* Function Local Instance (VI) number which has a TxQ allocated to it. */ |
| #define MC_CMD_LINK_PIOBUF_IN_TXQ_INSTANCE_OFST 4 |
| #define MC_CMD_LINK_PIOBUF_IN_TXQ_INSTANCE_LEN 4 |
| |
| /* MC_CMD_LINK_PIOBUF_OUT msgresponse */ |
| #define MC_CMD_LINK_PIOBUF_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_UNLINK_PIOBUF |
| * Unlink a push I/O buffer from a TxQ |
| */ |
| #define MC_CMD_UNLINK_PIOBUF 0x93 |
| #undef MC_CMD_0x93_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x93_PRIVILEGE_CTG SRIOV_CTG_ONLOAD |
| |
| /* MC_CMD_UNLINK_PIOBUF_IN msgrequest */ |
| #define MC_CMD_UNLINK_PIOBUF_IN_LEN 4 |
| /* Function Local Instance (VI) number. */ |
| #define MC_CMD_UNLINK_PIOBUF_IN_TXQ_INSTANCE_OFST 0 |
| #define MC_CMD_UNLINK_PIOBUF_IN_TXQ_INSTANCE_LEN 4 |
| |
| /* MC_CMD_UNLINK_PIOBUF_OUT msgresponse */ |
| #define MC_CMD_UNLINK_PIOBUF_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_VSWITCH_ALLOC |
| * allocate and initialise a v-switch. |
| */ |
| #define MC_CMD_VSWITCH_ALLOC 0x94 |
| #undef MC_CMD_0x94_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x94_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_VSWITCH_ALLOC_IN msgrequest */ |
| #define MC_CMD_VSWITCH_ALLOC_IN_LEN 16 |
| /* The port to connect to the v-switch's upstream port. */ |
| #define MC_CMD_VSWITCH_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0 |
| #define MC_CMD_VSWITCH_ALLOC_IN_UPSTREAM_PORT_ID_LEN 4 |
| /* The type of v-switch to create. */ |
| #define MC_CMD_VSWITCH_ALLOC_IN_TYPE_OFST 4 |
| #define MC_CMD_VSWITCH_ALLOC_IN_TYPE_LEN 4 |
| /* enum: VLAN */ |
| #define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_VLAN 0x1 |
| /* enum: VEB */ |
| #define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_VEB 0x2 |
| /* enum: VEPA (obsolete) */ |
| #define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_VEPA 0x3 |
| /* enum: MUX */ |
| #define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_MUX 0x4 |
| /* enum: Snapper specific; semantics TBD */ |
| #define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_TEST 0x5 |
| /* Flags controlling v-port creation */ |
| #define MC_CMD_VSWITCH_ALLOC_IN_FLAGS_OFST 8 |
| #define MC_CMD_VSWITCH_ALLOC_IN_FLAGS_LEN 4 |
| #define MC_CMD_VSWITCH_ALLOC_IN_FLAG_AUTO_PORT_OFST 8 |
| #define MC_CMD_VSWITCH_ALLOC_IN_FLAG_AUTO_PORT_LBN 0 |
| #define MC_CMD_VSWITCH_ALLOC_IN_FLAG_AUTO_PORT_WIDTH 1 |
| /* The number of VLAN tags to allow for attached v-ports. For VLAN aggregators, |
| * this must be one or greated, and the attached v-ports must have exactly this |
| * number of tags. For other v-switch types, this must be zero of greater, and |
| * is an upper limit on the number of VLAN tags for attached v-ports. An error |
| * will be returned if existing configuration means we can't support attached |
| * v-ports with this number of tags. |
| */ |
| #define MC_CMD_VSWITCH_ALLOC_IN_NUM_VLAN_TAGS_OFST 12 |
| #define MC_CMD_VSWITCH_ALLOC_IN_NUM_VLAN_TAGS_LEN 4 |
| |
| /* MC_CMD_VSWITCH_ALLOC_OUT msgresponse */ |
| #define MC_CMD_VSWITCH_ALLOC_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_VSWITCH_FREE |
| * de-allocate a v-switch. |
| */ |
| #define MC_CMD_VSWITCH_FREE 0x95 |
| #undef MC_CMD_0x95_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x95_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_VSWITCH_FREE_IN msgrequest */ |
| #define MC_CMD_VSWITCH_FREE_IN_LEN 4 |
| /* The port to which the v-switch is connected. */ |
| #define MC_CMD_VSWITCH_FREE_IN_UPSTREAM_PORT_ID_OFST 0 |
| #define MC_CMD_VSWITCH_FREE_IN_UPSTREAM_PORT_ID_LEN 4 |
| |
| /* MC_CMD_VSWITCH_FREE_OUT msgresponse */ |
| #define MC_CMD_VSWITCH_FREE_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_VSWITCH_QUERY |
| * read some config of v-switch. For now this command is an empty placeholder. |
| * It may be used to check if a v-switch is connected to a given EVB port (if |
| * not, then the command returns ENOENT). |
| */ |
| #define MC_CMD_VSWITCH_QUERY 0x63 |
| #undef MC_CMD_0x63_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x63_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_VSWITCH_QUERY_IN msgrequest */ |
| #define MC_CMD_VSWITCH_QUERY_IN_LEN 4 |
| /* The port to which the v-switch is connected. */ |
| #define MC_CMD_VSWITCH_QUERY_IN_UPSTREAM_PORT_ID_OFST 0 |
| #define MC_CMD_VSWITCH_QUERY_IN_UPSTREAM_PORT_ID_LEN 4 |
| |
| /* MC_CMD_VSWITCH_QUERY_OUT msgresponse */ |
| #define MC_CMD_VSWITCH_QUERY_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_VPORT_ALLOC |
| * allocate a v-port. |
| */ |
| #define MC_CMD_VPORT_ALLOC 0x96 |
| #undef MC_CMD_0x96_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x96_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_VPORT_ALLOC_IN msgrequest */ |
| #define MC_CMD_VPORT_ALLOC_IN_LEN 20 |
| /* The port to which the v-switch is connected. */ |
| #define MC_CMD_VPORT_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0 |
| #define MC_CMD_VPORT_ALLOC_IN_UPSTREAM_PORT_ID_LEN 4 |
| /* The type of the new v-port. */ |
| #define MC_CMD_VPORT_ALLOC_IN_TYPE_OFST 4 |
| #define MC_CMD_VPORT_ALLOC_IN_TYPE_LEN 4 |
| /* enum: VLAN (obsolete) */ |
| #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_VLAN 0x1 |
| /* enum: VEB (obsolete) */ |
| #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_VEB 0x2 |
| /* enum: VEPA (obsolete) */ |
| #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_VEPA 0x3 |
| /* enum: A normal v-port receives packets which match a specified MAC and/or |
| * VLAN. |
| */ |
| #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_NORMAL 0x4 |
| /* enum: An expansion v-port packets traffic which don't match any other |
| * v-port. |
| */ |
| #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_EXPANSION 0x5 |
| /* enum: An test v-port receives packets which match any filters installed by |
| * its downstream components. |
| */ |
| #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_TEST 0x6 |
| /* Flags controlling v-port creation */ |
| #define MC_CMD_VPORT_ALLOC_IN_FLAGS_OFST 8 |
| #define MC_CMD_VPORT_ALLOC_IN_FLAGS_LEN 4 |
| #define MC_CMD_VPORT_ALLOC_IN_FLAG_AUTO_PORT_OFST 8 |
| #define MC_CMD_VPORT_ALLOC_IN_FLAG_AUTO_PORT_LBN 0 |
| #define MC_CMD_VPORT_ALLOC_IN_FLAG_AUTO_PORT_WIDTH 1 |
| #define MC_CMD_VPORT_ALLOC_IN_FLAG_VLAN_RESTRICT_OFST 8 |
| #define MC_CMD_VPORT_ALLOC_IN_FLAG_VLAN_RESTRICT_LBN 1 |
| #define MC_CMD_VPORT_ALLOC_IN_FLAG_VLAN_RESTRICT_WIDTH 1 |
| /* The number of VLAN tags to insert/remove. An error will be returned if |
| * incompatible with the number of VLAN tags specified for the upstream |
| * v-switch. |
| */ |
| #define MC_CMD_VPORT_ALLOC_IN_NUM_VLAN_TAGS_OFST 12 |
| #define MC_CMD_VPORT_ALLOC_IN_NUM_VLAN_TAGS_LEN 4 |
| /* The actual VLAN tags to insert/remove */ |
| #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAGS_OFST 16 |
| #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAGS_LEN 4 |
| #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_0_OFST 16 |
| #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_0_LBN 0 |
| #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_0_WIDTH 16 |
| #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_1_OFST 16 |
| #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_1_LBN 16 |
| #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_1_WIDTH 16 |
| |
| /* MC_CMD_VPORT_ALLOC_OUT msgresponse */ |
| #define MC_CMD_VPORT_ALLOC_OUT_LEN 4 |
| /* The handle of the new v-port */ |
| #define MC_CMD_VPORT_ALLOC_OUT_VPORT_ID_OFST 0 |
| #define MC_CMD_VPORT_ALLOC_OUT_VPORT_ID_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_VPORT_FREE |
| * de-allocate a v-port. |
| */ |
| #define MC_CMD_VPORT_FREE 0x97 |
| #undef MC_CMD_0x97_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x97_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_VPORT_FREE_IN msgrequest */ |
| #define MC_CMD_VPORT_FREE_IN_LEN 4 |
| /* The handle of the v-port */ |
| #define MC_CMD_VPORT_FREE_IN_VPORT_ID_OFST 0 |
| #define MC_CMD_VPORT_FREE_IN_VPORT_ID_LEN 4 |
| |
| /* MC_CMD_VPORT_FREE_OUT msgresponse */ |
| #define MC_CMD_VPORT_FREE_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_VADAPTOR_ALLOC |
| * allocate a v-adaptor. |
| */ |
| #define MC_CMD_VADAPTOR_ALLOC 0x98 |
| #undef MC_CMD_0x98_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x98_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_VADAPTOR_ALLOC_IN msgrequest */ |
| #define MC_CMD_VADAPTOR_ALLOC_IN_LEN 30 |
| /* The port to connect to the v-adaptor's port. */ |
| #define MC_CMD_VADAPTOR_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0 |
| #define MC_CMD_VADAPTOR_ALLOC_IN_UPSTREAM_PORT_ID_LEN 4 |
| /* Flags controlling v-adaptor creation */ |
| #define MC_CMD_VADAPTOR_ALLOC_IN_FLAGS_OFST 8 |
| #define MC_CMD_VADAPTOR_ALLOC_IN_FLAGS_LEN 4 |
| #define MC_CMD_VADAPTOR_ALLOC_IN_FLAG_AUTO_VADAPTOR_OFST 8 |
| #define MC_CMD_VADAPTOR_ALLOC_IN_FLAG_AUTO_VADAPTOR_LBN 0 |
| #define MC_CMD_VADAPTOR_ALLOC_IN_FLAG_AUTO_VADAPTOR_WIDTH 1 |
| #define MC_CMD_VADAPTOR_ALLOC_IN_FLAG_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_OFST 8 |
| #define MC_CMD_VADAPTOR_ALLOC_IN_FLAG_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 1 |
| #define MC_CMD_VADAPTOR_ALLOC_IN_FLAG_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1 |
| /* The number of VLAN tags to strip on receive */ |
| #define MC_CMD_VADAPTOR_ALLOC_IN_NUM_VLANS_OFST 12 |
| #define MC_CMD_VADAPTOR_ALLOC_IN_NUM_VLANS_LEN 4 |
| /* The number of VLAN tags to transparently insert/remove. */ |
| #define MC_CMD_VADAPTOR_ALLOC_IN_NUM_VLAN_TAGS_OFST 16 |
| #define MC_CMD_VADAPTOR_ALLOC_IN_NUM_VLAN_TAGS_LEN 4 |
| /* The actual VLAN tags to insert/remove */ |
| #define MC_CMD_VADAPTOR_ALLOC_IN_VLAN_TAGS_OFST 20 |
| #define MC_CMD_VADAPTOR_ALLOC_IN_VLAN_TAGS_LEN 4 |
| #define MC_CMD_VADAPTOR_ALLOC_IN_VLAN_TAG_0_OFST 20 |
| #define MC_CMD_VADAPTOR_ALLOC_IN_VLAN_TAG_0_LBN 0 |
| #define MC_CMD_VADAPTOR_ALLOC_IN_VLAN_TAG_0_WIDTH 16 |
| #define MC_CMD_VADAPTOR_ALLOC_IN_VLAN_TAG_1_OFST 20 |
| #define MC_CMD_VADAPTOR_ALLOC_IN_VLAN_TAG_1_LBN 16 |
| #define MC_CMD_VADAPTOR_ALLOC_IN_VLAN_TAG_1_WIDTH 16 |
| /* The MAC address to assign to this v-adaptor */ |
| #define MC_CMD_VADAPTOR_ALLOC_IN_MACADDR_OFST 24 |
| #define MC_CMD_VADAPTOR_ALLOC_IN_MACADDR_LEN 6 |
| /* enum: Derive the MAC address from the upstream port */ |
| #define MC_CMD_VADAPTOR_ALLOC_IN_AUTO_MAC 0x0 |
| |
| /* MC_CMD_VADAPTOR_ALLOC_OUT msgresponse */ |
| #define MC_CMD_VADAPTOR_ALLOC_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_VADAPTOR_FREE |
| * de-allocate a v-adaptor. |
| */ |
| #define MC_CMD_VADAPTOR_FREE 0x99 |
| #undef MC_CMD_0x99_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x99_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_VADAPTOR_FREE_IN msgrequest */ |
| #define MC_CMD_VADAPTOR_FREE_IN_LEN 4 |
| /* The port to which the v-adaptor is connected. */ |
| #define MC_CMD_VADAPTOR_FREE_IN_UPSTREAM_PORT_ID_OFST 0 |
| #define MC_CMD_VADAPTOR_FREE_IN_UPSTREAM_PORT_ID_LEN 4 |
| |
| /* MC_CMD_VADAPTOR_FREE_OUT msgresponse */ |
| #define MC_CMD_VADAPTOR_FREE_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_VADAPTOR_SET_MAC |
| * assign a new MAC address to a v-adaptor. |
| */ |
| #define MC_CMD_VADAPTOR_SET_MAC 0x5d |
| #undef MC_CMD_0x5d_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x5d_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_VADAPTOR_SET_MAC_IN msgrequest */ |
| #define MC_CMD_VADAPTOR_SET_MAC_IN_LEN 10 |
| /* The port to which the v-adaptor is connected. */ |
| #define MC_CMD_VADAPTOR_SET_MAC_IN_UPSTREAM_PORT_ID_OFST 0 |
| #define MC_CMD_VADAPTOR_SET_MAC_IN_UPSTREAM_PORT_ID_LEN 4 |
| /* The new MAC address to assign to this v-adaptor */ |
| #define MC_CMD_VADAPTOR_SET_MAC_IN_MACADDR_OFST 4 |
| #define MC_CMD_VADAPTOR_SET_MAC_IN_MACADDR_LEN 6 |
| |
| /* MC_CMD_VADAPTOR_SET_MAC_OUT msgresponse */ |
| #define MC_CMD_VADAPTOR_SET_MAC_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_VADAPTOR_GET_MAC |
| * read the MAC address assigned to a v-adaptor. |
| */ |
| #define MC_CMD_VADAPTOR_GET_MAC 0x5e |
| #undef MC_CMD_0x5e_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x5e_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_VADAPTOR_GET_MAC_IN msgrequest */ |
| #define MC_CMD_VADAPTOR_GET_MAC_IN_LEN 4 |
| /* The port to which the v-adaptor is connected. */ |
| #define MC_CMD_VADAPTOR_GET_MAC_IN_UPSTREAM_PORT_ID_OFST 0 |
| #define MC_CMD_VADAPTOR_GET_MAC_IN_UPSTREAM_PORT_ID_LEN 4 |
| |
| /* MC_CMD_VADAPTOR_GET_MAC_OUT msgresponse */ |
| #define MC_CMD_VADAPTOR_GET_MAC_OUT_LEN 6 |
| /* The MAC address assigned to this v-adaptor */ |
| #define MC_CMD_VADAPTOR_GET_MAC_OUT_MACADDR_OFST 0 |
| #define MC_CMD_VADAPTOR_GET_MAC_OUT_MACADDR_LEN 6 |
| |
| |
| /***********************************/ |
| /* MC_CMD_VADAPTOR_QUERY |
| * read some config of v-adaptor. |
| */ |
| #define MC_CMD_VADAPTOR_QUERY 0x61 |
| #undef MC_CMD_0x61_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x61_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_VADAPTOR_QUERY_IN msgrequest */ |
| #define MC_CMD_VADAPTOR_QUERY_IN_LEN 4 |
| /* The port to which the v-adaptor is connected. */ |
| #define MC_CMD_VADAPTOR_QUERY_IN_UPSTREAM_PORT_ID_OFST 0 |
| #define MC_CMD_VADAPTOR_QUERY_IN_UPSTREAM_PORT_ID_LEN 4 |
| |
| /* MC_CMD_VADAPTOR_QUERY_OUT msgresponse */ |
| #define MC_CMD_VADAPTOR_QUERY_OUT_LEN 12 |
| /* The EVB port flags as defined at MC_CMD_VPORT_ALLOC. */ |
| #define MC_CMD_VADAPTOR_QUERY_OUT_PORT_FLAGS_OFST 0 |
| #define MC_CMD_VADAPTOR_QUERY_OUT_PORT_FLAGS_LEN 4 |
| /* The v-adaptor flags as defined at MC_CMD_VADAPTOR_ALLOC. */ |
| #define MC_CMD_VADAPTOR_QUERY_OUT_VADAPTOR_FLAGS_OFST 4 |
| #define MC_CMD_VADAPTOR_QUERY_OUT_VADAPTOR_FLAGS_LEN 4 |
| /* The number of VLAN tags that may still be added */ |
| #define MC_CMD_VADAPTOR_QUERY_OUT_NUM_AVAILABLE_VLAN_TAGS_OFST 8 |
| #define MC_CMD_VADAPTOR_QUERY_OUT_NUM_AVAILABLE_VLAN_TAGS_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_EVB_PORT_ASSIGN |
| * assign a port to a PCI function. |
| */ |
| #define MC_CMD_EVB_PORT_ASSIGN 0x9a |
| #undef MC_CMD_0x9a_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x9a_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_EVB_PORT_ASSIGN_IN msgrequest */ |
| #define MC_CMD_EVB_PORT_ASSIGN_IN_LEN 8 |
| /* The port to assign. */ |
| #define MC_CMD_EVB_PORT_ASSIGN_IN_PORT_ID_OFST 0 |
| #define MC_CMD_EVB_PORT_ASSIGN_IN_PORT_ID_LEN 4 |
| /* The target function to modify. */ |
| #define MC_CMD_EVB_PORT_ASSIGN_IN_FUNCTION_OFST 4 |
| #define MC_CMD_EVB_PORT_ASSIGN_IN_FUNCTION_LEN 4 |
| #define MC_CMD_EVB_PORT_ASSIGN_IN_PF_OFST 4 |
| #define MC_CMD_EVB_PORT_ASSIGN_IN_PF_LBN 0 |
| #define MC_CMD_EVB_PORT_ASSIGN_IN_PF_WIDTH 16 |
| #define MC_CMD_EVB_PORT_ASSIGN_IN_VF_OFST 4 |
| #define MC_CMD_EVB_PORT_ASSIGN_IN_VF_LBN 16 |
| #define MC_CMD_EVB_PORT_ASSIGN_IN_VF_WIDTH 16 |
| |
| /* MC_CMD_EVB_PORT_ASSIGN_OUT msgresponse */ |
| #define MC_CMD_EVB_PORT_ASSIGN_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_RDWR_A64_REGIONS |
| * Assign the 64 bit region addresses. |
| */ |
| #define MC_CMD_RDWR_A64_REGIONS 0x9b |
| #undef MC_CMD_0x9b_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x9b_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_RDWR_A64_REGIONS_IN msgrequest */ |
| #define MC_CMD_RDWR_A64_REGIONS_IN_LEN 17 |
| #define MC_CMD_RDWR_A64_REGIONS_IN_REGION0_OFST 0 |
| #define MC_CMD_RDWR_A64_REGIONS_IN_REGION0_LEN 4 |
| #define MC_CMD_RDWR_A64_REGIONS_IN_REGION1_OFST 4 |
| #define MC_CMD_RDWR_A64_REGIONS_IN_REGION1_LEN 4 |
| #define MC_CMD_RDWR_A64_REGIONS_IN_REGION2_OFST 8 |
| #define MC_CMD_RDWR_A64_REGIONS_IN_REGION2_LEN 4 |
| #define MC_CMD_RDWR_A64_REGIONS_IN_REGION3_OFST 12 |
| #define MC_CMD_RDWR_A64_REGIONS_IN_REGION3_LEN 4 |
| /* Write enable bits 0-3, set to write, clear to read. */ |
| #define MC_CMD_RDWR_A64_REGIONS_IN_WRITE_MASK_LBN 128 |
| #define MC_CMD_RDWR_A64_REGIONS_IN_WRITE_MASK_WIDTH 4 |
| #define MC_CMD_RDWR_A64_REGIONS_IN_WRITE_MASK_BYTE_OFST 16 |
| #define MC_CMD_RDWR_A64_REGIONS_IN_WRITE_MASK_BYTE_LEN 1 |
| |
| /* MC_CMD_RDWR_A64_REGIONS_OUT msgresponse: This data always included |
| * regardless of state of write bits in the request. |
| */ |
| #define MC_CMD_RDWR_A64_REGIONS_OUT_LEN 16 |
| #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION0_OFST 0 |
| #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION0_LEN 4 |
| #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION1_OFST 4 |
| #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION1_LEN 4 |
| #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION2_OFST 8 |
| #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION2_LEN 4 |
| #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION3_OFST 12 |
| #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION3_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_ONLOAD_STACK_ALLOC |
| * Allocate an Onload stack ID. |
| */ |
| #define MC_CMD_ONLOAD_STACK_ALLOC 0x9c |
| #undef MC_CMD_0x9c_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x9c_PRIVILEGE_CTG SRIOV_CTG_ONLOAD |
| |
| /* MC_CMD_ONLOAD_STACK_ALLOC_IN msgrequest */ |
| #define MC_CMD_ONLOAD_STACK_ALLOC_IN_LEN 4 |
| /* The handle of the owning upstream port */ |
| #define MC_CMD_ONLOAD_STACK_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0 |
| #define MC_CMD_ONLOAD_STACK_ALLOC_IN_UPSTREAM_PORT_ID_LEN 4 |
| |
| /* MC_CMD_ONLOAD_STACK_ALLOC_OUT msgresponse */ |
| #define MC_CMD_ONLOAD_STACK_ALLOC_OUT_LEN 4 |
| /* The handle of the new Onload stack */ |
| #define MC_CMD_ONLOAD_STACK_ALLOC_OUT_ONLOAD_STACK_ID_OFST 0 |
| #define MC_CMD_ONLOAD_STACK_ALLOC_OUT_ONLOAD_STACK_ID_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_ONLOAD_STACK_FREE |
| * Free an Onload stack ID. |
| */ |
| #define MC_CMD_ONLOAD_STACK_FREE 0x9d |
| #undef MC_CMD_0x9d_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x9d_PRIVILEGE_CTG SRIOV_CTG_ONLOAD |
| |
| /* MC_CMD_ONLOAD_STACK_FREE_IN msgrequest */ |
| #define MC_CMD_ONLOAD_STACK_FREE_IN_LEN 4 |
| /* The handle of the Onload stack */ |
| #define MC_CMD_ONLOAD_STACK_FREE_IN_ONLOAD_STACK_ID_OFST 0 |
| #define MC_CMD_ONLOAD_STACK_FREE_IN_ONLOAD_STACK_ID_LEN 4 |
| |
| /* MC_CMD_ONLOAD_STACK_FREE_OUT msgresponse */ |
| #define MC_CMD_ONLOAD_STACK_FREE_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_RSS_CONTEXT_ALLOC |
| * Allocate an RSS context. |
| */ |
| #define MC_CMD_RSS_CONTEXT_ALLOC 0x9e |
| #undef MC_CMD_0x9e_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x9e_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_RSS_CONTEXT_ALLOC_IN msgrequest */ |
| #define MC_CMD_RSS_CONTEXT_ALLOC_IN_LEN 12 |
| /* The handle of the owning upstream port */ |
| #define MC_CMD_RSS_CONTEXT_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0 |
| #define MC_CMD_RSS_CONTEXT_ALLOC_IN_UPSTREAM_PORT_ID_LEN 4 |
| /* The type of context to allocate */ |
| #define MC_CMD_RSS_CONTEXT_ALLOC_IN_TYPE_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_ALLOC_IN_TYPE_LEN 4 |
| /* enum: Allocate a context for exclusive use. The key and indirection table |
| * must be explicitly configured. |
| */ |
| #define MC_CMD_RSS_CONTEXT_ALLOC_IN_TYPE_EXCLUSIVE 0x0 |
| /* enum: Allocate a context for shared use; this will spread across a range of |
| * queues, but the key and indirection table are pre-configured and may not be |
| * changed. For this mode, NUM_QUEUES must 2, 4, 8, 16, 32 or 64. |
| */ |
| #define MC_CMD_RSS_CONTEXT_ALLOC_IN_TYPE_SHARED 0x1 |
| /* enum: Allocate a context to spread evenly across an arbitrary number of |
| * queues. No indirection table space is allocated for this context. (EF100 and |
| * later) |
| */ |
| #define MC_CMD_RSS_CONTEXT_ALLOC_IN_TYPE_EVEN_SPREADING 0x2 |
| /* Number of queues spanned by this context. For exclusive contexts this must |
| * be in the range 1 to RSS_MAX_INDIRECTION_QUEUES, where |
| * RSS_MAX_INDIRECTION_QUEUES is queried from MC_CMD_GET_CAPABILITIES_V9 or if |
| * V9 is not supported then RSS_MAX_INDIRECTION_QUEUES is 64. Valid entries in |
| * the indirection table will be in the range 0 to NUM_QUEUES-1. For even- |
| * spreading contexts this must be in the range 1 to |
| * RSS_MAX_EVEN_SPREADING_QUEUES as queried from MC_CMD_GET_CAPABILITIES. Note |
| * that specifying NUM_QUEUES = 1 will not perform any spreading but may still |
| * be useful as a way of obtaining the Toeplitz hash. |
| */ |
| #define MC_CMD_RSS_CONTEXT_ALLOC_IN_NUM_QUEUES_OFST 8 |
| #define MC_CMD_RSS_CONTEXT_ALLOC_IN_NUM_QUEUES_LEN 4 |
| |
| /* MC_CMD_RSS_CONTEXT_ALLOC_V2_IN msgrequest */ |
| #define MC_CMD_RSS_CONTEXT_ALLOC_V2_IN_LEN 16 |
| /* The handle of the owning upstream port */ |
| #define MC_CMD_RSS_CONTEXT_ALLOC_V2_IN_UPSTREAM_PORT_ID_OFST 0 |
| #define MC_CMD_RSS_CONTEXT_ALLOC_V2_IN_UPSTREAM_PORT_ID_LEN 4 |
| /* The type of context to allocate */ |
| #define MC_CMD_RSS_CONTEXT_ALLOC_V2_IN_TYPE_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_ALLOC_V2_IN_TYPE_LEN 4 |
| /* enum: Allocate a context for exclusive use. The key and indirection table |
| * must be explicitly configured. |
| */ |
| #define MC_CMD_RSS_CONTEXT_ALLOC_V2_IN_TYPE_EXCLUSIVE 0x0 |
| /* enum: Allocate a context for shared use; this will spread across a range of |
| * queues, but the key and indirection table are pre-configured and may not be |
| * changed. For this mode, NUM_QUEUES must 2, 4, 8, 16, 32 or 64. |
| */ |
| #define MC_CMD_RSS_CONTEXT_ALLOC_V2_IN_TYPE_SHARED 0x1 |
| /* enum: Allocate a context to spread evenly across an arbitrary number of |
| * queues. No indirection table space is allocated for this context. (EF100 and |
| * later) |
| */ |
| #define MC_CMD_RSS_CONTEXT_ALLOC_V2_IN_TYPE_EVEN_SPREADING 0x2 |
| /* Number of queues spanned by this context. For exclusive contexts this must |
| * be in the range 1 to RSS_MAX_INDIRECTION_QUEUES, where |
| * RSS_MAX_INDIRECTION_QUEUES is queried from MC_CMD_GET_CAPABILITIES_V9 or if |
| * V9 is not supported then RSS_MAX_INDIRECTION_QUEUES is 64. Valid entries in |
| * the indirection table will be in the range 0 to NUM_QUEUES-1. For even- |
| * spreading contexts this must be in the range 1 to |
| * RSS_MAX_EVEN_SPREADING_QUEUES as queried from MC_CMD_GET_CAPABILITIES. Note |
| * that specifying NUM_QUEUES = 1 will not perform any spreading but may still |
| * be useful as a way of obtaining the Toeplitz hash. |
| */ |
| #define MC_CMD_RSS_CONTEXT_ALLOC_V2_IN_NUM_QUEUES_OFST 8 |
| #define MC_CMD_RSS_CONTEXT_ALLOC_V2_IN_NUM_QUEUES_LEN 4 |
| /* Size of indirection table to be allocated to this context from the pool. |
| * Must be a power of 2. The minimum and maximum table size can be queried |
| * using MC_CMD_GET_CAPABILITIES_V9. If there is not enough space remaining in |
| * the common pool to allocate the requested table size, due to allocating |
| * table space to other RSS contexts, then the command will fail with |
| * MC_CMD_ERR_ENOSPC. |
| */ |
| #define MC_CMD_RSS_CONTEXT_ALLOC_V2_IN_INDIRECTION_TABLE_SIZE_OFST 12 |
| #define MC_CMD_RSS_CONTEXT_ALLOC_V2_IN_INDIRECTION_TABLE_SIZE_LEN 4 |
| |
| /* MC_CMD_RSS_CONTEXT_ALLOC_OUT msgresponse */ |
| #define MC_CMD_RSS_CONTEXT_ALLOC_OUT_LEN 4 |
| /* The handle of the new RSS context. This should be considered opaque to the |
| * host, although a value of 0xFFFFFFFF is guaranteed never to be a valid |
| * handle. |
| */ |
| #define MC_CMD_RSS_CONTEXT_ALLOC_OUT_RSS_CONTEXT_ID_OFST 0 |
| #define MC_CMD_RSS_CONTEXT_ALLOC_OUT_RSS_CONTEXT_ID_LEN 4 |
| /* enum: guaranteed invalid RSS context handle value */ |
| #define MC_CMD_RSS_CONTEXT_ALLOC_OUT_RSS_CONTEXT_ID_INVALID 0xffffffff |
| |
| |
| /***********************************/ |
| /* MC_CMD_RSS_CONTEXT_FREE |
| * Free an RSS context. |
| */ |
| #define MC_CMD_RSS_CONTEXT_FREE 0x9f |
| #undef MC_CMD_0x9f_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x9f_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_RSS_CONTEXT_FREE_IN msgrequest */ |
| #define MC_CMD_RSS_CONTEXT_FREE_IN_LEN 4 |
| /* The handle of the RSS context */ |
| #define MC_CMD_RSS_CONTEXT_FREE_IN_RSS_CONTEXT_ID_OFST 0 |
| #define MC_CMD_RSS_CONTEXT_FREE_IN_RSS_CONTEXT_ID_LEN 4 |
| |
| /* MC_CMD_RSS_CONTEXT_FREE_OUT msgresponse */ |
| #define MC_CMD_RSS_CONTEXT_FREE_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_RSS_CONTEXT_SET_KEY |
| * Set the Toeplitz hash key for an RSS context. |
| */ |
| #define MC_CMD_RSS_CONTEXT_SET_KEY 0xa0 |
| #undef MC_CMD_0xa0_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xa0_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_RSS_CONTEXT_SET_KEY_IN msgrequest */ |
| #define MC_CMD_RSS_CONTEXT_SET_KEY_IN_LEN 44 |
| /* The handle of the RSS context */ |
| #define MC_CMD_RSS_CONTEXT_SET_KEY_IN_RSS_CONTEXT_ID_OFST 0 |
| #define MC_CMD_RSS_CONTEXT_SET_KEY_IN_RSS_CONTEXT_ID_LEN 4 |
| /* The 40-byte Toeplitz hash key (TBD endianness issues?) */ |
| #define MC_CMD_RSS_CONTEXT_SET_KEY_IN_TOEPLITZ_KEY_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_SET_KEY_IN_TOEPLITZ_KEY_LEN 40 |
| |
| /* MC_CMD_RSS_CONTEXT_SET_KEY_OUT msgresponse */ |
| #define MC_CMD_RSS_CONTEXT_SET_KEY_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_RSS_CONTEXT_GET_KEY |
| * Get the Toeplitz hash key for an RSS context. |
| */ |
| #define MC_CMD_RSS_CONTEXT_GET_KEY 0xa1 |
| #undef MC_CMD_0xa1_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xa1_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_RSS_CONTEXT_GET_KEY_IN msgrequest */ |
| #define MC_CMD_RSS_CONTEXT_GET_KEY_IN_LEN 4 |
| /* The handle of the RSS context */ |
| #define MC_CMD_RSS_CONTEXT_GET_KEY_IN_RSS_CONTEXT_ID_OFST 0 |
| #define MC_CMD_RSS_CONTEXT_GET_KEY_IN_RSS_CONTEXT_ID_LEN 4 |
| |
| /* MC_CMD_RSS_CONTEXT_GET_KEY_OUT msgresponse */ |
| #define MC_CMD_RSS_CONTEXT_GET_KEY_OUT_LEN 44 |
| /* The 40-byte Toeplitz hash key (TBD endianness issues?) */ |
| #define MC_CMD_RSS_CONTEXT_GET_KEY_OUT_TOEPLITZ_KEY_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_GET_KEY_OUT_TOEPLITZ_KEY_LEN 40 |
| |
| |
| /***********************************/ |
| /* MC_CMD_RSS_CONTEXT_SET_TABLE |
| * Set the indirection table for an RSS context. This command should only be |
| * used with indirection tables containing 128 entries, which is the default |
| * when the RSS context is allocated without specifying a table size. |
| */ |
| #define MC_CMD_RSS_CONTEXT_SET_TABLE 0xa2 |
| #undef MC_CMD_0xa2_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xa2_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_RSS_CONTEXT_SET_TABLE_IN msgrequest */ |
| #define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_LEN 132 |
| /* The handle of the RSS context */ |
| #define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_RSS_CONTEXT_ID_OFST 0 |
| #define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_RSS_CONTEXT_ID_LEN 4 |
| /* The 128-byte indirection table (1 byte per entry) */ |
| #define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_INDIRECTION_TABLE_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_INDIRECTION_TABLE_LEN 128 |
| |
| /* MC_CMD_RSS_CONTEXT_SET_TABLE_OUT msgresponse */ |
| #define MC_CMD_RSS_CONTEXT_SET_TABLE_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_RSS_CONTEXT_GET_TABLE |
| * Get the indirection table for an RSS context. This command should only be |
| * used with indirection tables containing 128 entries, which is the default |
| * when the RSS context is allocated without specifying a table size. |
| */ |
| #define MC_CMD_RSS_CONTEXT_GET_TABLE 0xa3 |
| #undef MC_CMD_0xa3_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xa3_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_RSS_CONTEXT_GET_TABLE_IN msgrequest */ |
| #define MC_CMD_RSS_CONTEXT_GET_TABLE_IN_LEN 4 |
| /* The handle of the RSS context */ |
| #define MC_CMD_RSS_CONTEXT_GET_TABLE_IN_RSS_CONTEXT_ID_OFST 0 |
| #define MC_CMD_RSS_CONTEXT_GET_TABLE_IN_RSS_CONTEXT_ID_LEN 4 |
| |
| /* MC_CMD_RSS_CONTEXT_GET_TABLE_OUT msgresponse */ |
| #define MC_CMD_RSS_CONTEXT_GET_TABLE_OUT_LEN 132 |
| /* The 128-byte indirection table (1 byte per entry) */ |
| #define MC_CMD_RSS_CONTEXT_GET_TABLE_OUT_INDIRECTION_TABLE_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_GET_TABLE_OUT_INDIRECTION_TABLE_LEN 128 |
| |
| |
| /***********************************/ |
| /* MC_CMD_RSS_CONTEXT_WRITE_TABLE |
| * Write a portion of a selectable-size indirection table for an RSS context. |
| * This command must be used instead of MC_CMD_RSS_CONTEXT_SET_TABLE if the |
| * RSS_SELECTABLE_TABLE_SIZE bit is set in MC_CMD_GET_CAPABILITIES. |
| */ |
| #define MC_CMD_RSS_CONTEXT_WRITE_TABLE 0x13e |
| #undef MC_CMD_0x13e_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x13e_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_RSS_CONTEXT_WRITE_TABLE_IN msgrequest */ |
| #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_IN_LENMIN 8 |
| #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_IN_LENMAX 252 |
| #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_IN_LEN(num) (4+4*(num)) |
| #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_IN_ENTRIES_NUM(len) (((len)-4)/4) |
| /* The handle of the RSS context */ |
| #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_IN_RSS_CONTEXT_ID_OFST 0 |
| #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_IN_RSS_CONTEXT_ID_LEN 4 |
| /* An array of index-value pairs to be written to the table. Structure is |
| * MC_CMD_RSS_CONTEXT_WRITE_TABLE_ENTRY. |
| */ |
| #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_IN_ENTRIES_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_IN_ENTRIES_LEN 4 |
| #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_IN_ENTRIES_MINNUM 1 |
| #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_IN_ENTRIES_MAXNUM 62 |
| #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_IN_ENTRIES_MAXNUM_MCDI2 254 |
| |
| /* MC_CMD_RSS_CONTEXT_WRITE_TABLE_OUT msgresponse */ |
| #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_OUT_LEN 0 |
| |
| /* MC_CMD_RSS_CONTEXT_WRITE_TABLE_ENTRY structuredef */ |
| #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_ENTRY_LEN 4 |
| /* The index of the table entry to be written. */ |
| #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_ENTRY_INDEX_OFST 0 |
| #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_ENTRY_INDEX_LEN 2 |
| #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_ENTRY_INDEX_LBN 0 |
| #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_ENTRY_INDEX_WIDTH 16 |
| /* The value to write into the table entry. */ |
| #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_ENTRY_VALUE_OFST 2 |
| #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_ENTRY_VALUE_LEN 2 |
| #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_ENTRY_VALUE_LBN 16 |
| #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_ENTRY_VALUE_WIDTH 16 |
| |
| |
| /***********************************/ |
| /* MC_CMD_RSS_CONTEXT_READ_TABLE |
| * Read a portion of a selectable-size indirection table for an RSS context. |
| * This command must be used instead of MC_CMD_RSS_CONTEXT_GET_TABLE if the |
| * RSS_SELECTABLE_TABLE_SIZE bit is set in MC_CMD_GET_CAPABILITIES. |
| */ |
| #define MC_CMD_RSS_CONTEXT_READ_TABLE 0x13f |
| #undef MC_CMD_0x13f_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x13f_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_RSS_CONTEXT_READ_TABLE_IN msgrequest */ |
| #define MC_CMD_RSS_CONTEXT_READ_TABLE_IN_LENMIN 6 |
| #define MC_CMD_RSS_CONTEXT_READ_TABLE_IN_LENMAX 252 |
| #define MC_CMD_RSS_CONTEXT_READ_TABLE_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_RSS_CONTEXT_READ_TABLE_IN_LEN(num) (4+2*(num)) |
| #define MC_CMD_RSS_CONTEXT_READ_TABLE_IN_INDICES_NUM(len) (((len)-4)/2) |
| /* The handle of the RSS context */ |
| #define MC_CMD_RSS_CONTEXT_READ_TABLE_IN_RSS_CONTEXT_ID_OFST 0 |
| #define MC_CMD_RSS_CONTEXT_READ_TABLE_IN_RSS_CONTEXT_ID_LEN 4 |
| /* An array containing the indices of the entries to be read. */ |
| #define MC_CMD_RSS_CONTEXT_READ_TABLE_IN_INDICES_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_READ_TABLE_IN_INDICES_LEN 2 |
| #define MC_CMD_RSS_CONTEXT_READ_TABLE_IN_INDICES_MINNUM 1 |
| #define MC_CMD_RSS_CONTEXT_READ_TABLE_IN_INDICES_MAXNUM 124 |
| #define MC_CMD_RSS_CONTEXT_READ_TABLE_IN_INDICES_MAXNUM_MCDI2 508 |
| |
| /* MC_CMD_RSS_CONTEXT_READ_TABLE_OUT msgresponse */ |
| #define MC_CMD_RSS_CONTEXT_READ_TABLE_OUT_LENMIN 2 |
| #define MC_CMD_RSS_CONTEXT_READ_TABLE_OUT_LENMAX 252 |
| #define MC_CMD_RSS_CONTEXT_READ_TABLE_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_RSS_CONTEXT_READ_TABLE_OUT_LEN(num) (0+2*(num)) |
| #define MC_CMD_RSS_CONTEXT_READ_TABLE_OUT_DATA_NUM(len) (((len)-0)/2) |
| /* A buffer containing the requested entries read from the table. */ |
| #define MC_CMD_RSS_CONTEXT_READ_TABLE_OUT_DATA_OFST 0 |
| #define MC_CMD_RSS_CONTEXT_READ_TABLE_OUT_DATA_LEN 2 |
| #define MC_CMD_RSS_CONTEXT_READ_TABLE_OUT_DATA_MINNUM 1 |
| #define MC_CMD_RSS_CONTEXT_READ_TABLE_OUT_DATA_MAXNUM 126 |
| #define MC_CMD_RSS_CONTEXT_READ_TABLE_OUT_DATA_MAXNUM_MCDI2 510 |
| |
| |
| /***********************************/ |
| /* MC_CMD_RSS_CONTEXT_SET_FLAGS |
| * Set various control flags for an RSS context. |
| */ |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS 0xe1 |
| #undef MC_CMD_0xe1_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xe1_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_RSS_CONTEXT_SET_FLAGS_IN msgrequest */ |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_LEN 8 |
| /* The handle of the RSS context */ |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_RSS_CONTEXT_ID_OFST 0 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_RSS_CONTEXT_ID_LEN 4 |
| /* Hash control flags. The _EN bits are always supported, but new modes are |
| * available when ADDITIONAL_RSS_MODES is reported by MC_CMD_GET_CAPABILITIES: |
| * in this case, the MODE fields may be set to non-zero values, and will take |
| * effect regardless of the settings of the _EN flags. See the RSS_MODE |
| * structure for the meaning of the mode bits. Drivers must check the |
| * capability before trying to set any _MODE fields, as older firmware will |
| * reject any attempt to set the FLAGS field to a value > 0xff with EINVAL. In |
| * the case where all the _MODE flags are zero, the _EN flags take effect, |
| * providing backward compatibility for existing drivers. (Setting all _MODE |
| * *and* all _EN flags to zero is valid, to disable RSS spreading for that |
| * particular packet type.) |
| */ |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_FLAGS_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_FLAGS_LEN 4 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV4_EN_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV4_EN_LBN 0 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV4_EN_WIDTH 1 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV4_EN_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV4_EN_LBN 1 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV4_EN_WIDTH 1 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV6_EN_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV6_EN_LBN 2 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV6_EN_WIDTH 1 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV6_EN_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV6_EN_LBN 3 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV6_EN_WIDTH 1 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_RESERVED_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_RESERVED_LBN 4 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_RESERVED_WIDTH 4 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TCP_IPV4_RSS_MODE_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TCP_IPV4_RSS_MODE_LBN 8 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TCP_IPV4_RSS_MODE_WIDTH 4 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_UDP_IPV4_RSS_MODE_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_UDP_IPV4_RSS_MODE_LBN 12 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_UDP_IPV4_RSS_MODE_WIDTH 4 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_OTHER_IPV4_RSS_MODE_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_OTHER_IPV4_RSS_MODE_LBN 16 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_OTHER_IPV4_RSS_MODE_WIDTH 4 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TCP_IPV6_RSS_MODE_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TCP_IPV6_RSS_MODE_LBN 20 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TCP_IPV6_RSS_MODE_WIDTH 4 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_UDP_IPV6_RSS_MODE_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_UDP_IPV6_RSS_MODE_LBN 24 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_UDP_IPV6_RSS_MODE_WIDTH 4 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_OTHER_IPV6_RSS_MODE_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_OTHER_IPV6_RSS_MODE_LBN 28 |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_OTHER_IPV6_RSS_MODE_WIDTH 4 |
| |
| /* MC_CMD_RSS_CONTEXT_SET_FLAGS_OUT msgresponse */ |
| #define MC_CMD_RSS_CONTEXT_SET_FLAGS_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_RSS_CONTEXT_GET_FLAGS |
| * Get various control flags for an RSS context. |
| */ |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS 0xe2 |
| #undef MC_CMD_0xe2_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xe2_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_RSS_CONTEXT_GET_FLAGS_IN msgrequest */ |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_IN_LEN 4 |
| /* The handle of the RSS context */ |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_IN_RSS_CONTEXT_ID_OFST 0 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_IN_RSS_CONTEXT_ID_LEN 4 |
| |
| /* MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT msgresponse */ |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_LEN 8 |
| /* Hash control flags. If all _MODE bits are zero (which will always be true |
| * for older firmware which does not report the ADDITIONAL_RSS_MODES |
| * capability), the _EN bits report the state. If any _MODE bits are non-zero |
| * (which will only be true when the firmware reports ADDITIONAL_RSS_MODES) |
| * then the _EN bits should be disregarded, although the _MODE flags are |
| * guaranteed to be consistent with the _EN flags for a freshly-allocated RSS |
| * context and in the case where the _EN flags were used in the SET. This |
| * provides backward compatibility: old drivers will not be attempting to |
| * derive any meaning from the _MODE bits (and can never set them to any value |
| * not representable by the _EN bits); new drivers can always determine the |
| * mode by looking only at the _MODE bits; the value returned by a GET can |
| * always be used for a SET regardless of old/new driver vs. old/new firmware. |
| */ |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_FLAGS_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_FLAGS_LEN 4 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV4_EN_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV4_EN_LBN 0 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV4_EN_WIDTH 1 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV4_EN_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV4_EN_LBN 1 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV4_EN_WIDTH 1 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV6_EN_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV6_EN_LBN 2 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV6_EN_WIDTH 1 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV6_EN_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV6_EN_LBN 3 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV6_EN_WIDTH 1 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_RESERVED_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_RESERVED_LBN 4 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_RESERVED_WIDTH 4 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TCP_IPV4_RSS_MODE_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TCP_IPV4_RSS_MODE_LBN 8 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TCP_IPV4_RSS_MODE_WIDTH 4 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_UDP_IPV4_RSS_MODE_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_UDP_IPV4_RSS_MODE_LBN 12 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_UDP_IPV4_RSS_MODE_WIDTH 4 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_OTHER_IPV4_RSS_MODE_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_OTHER_IPV4_RSS_MODE_LBN 16 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_OTHER_IPV4_RSS_MODE_WIDTH 4 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TCP_IPV6_RSS_MODE_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TCP_IPV6_RSS_MODE_LBN 20 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TCP_IPV6_RSS_MODE_WIDTH 4 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_UDP_IPV6_RSS_MODE_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_UDP_IPV6_RSS_MODE_LBN 24 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_UDP_IPV6_RSS_MODE_WIDTH 4 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_OTHER_IPV6_RSS_MODE_OFST 4 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_OTHER_IPV6_RSS_MODE_LBN 28 |
| #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_OTHER_IPV6_RSS_MODE_WIDTH 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_DOT1P_MAPPING_ALLOC |
| * Allocate a .1p mapping. |
| */ |
| #define MC_CMD_DOT1P_MAPPING_ALLOC 0xa4 |
| #undef MC_CMD_0xa4_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xa4_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_DOT1P_MAPPING_ALLOC_IN msgrequest */ |
| #define MC_CMD_DOT1P_MAPPING_ALLOC_IN_LEN 8 |
| /* The handle of the owning upstream port */ |
| #define MC_CMD_DOT1P_MAPPING_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0 |
| #define MC_CMD_DOT1P_MAPPING_ALLOC_IN_UPSTREAM_PORT_ID_LEN 4 |
| /* Number of queues spanned by this mapping, in the range 1-64; valid fixed |
| * offsets in the mapping table will be in the range 0 to NUM_QUEUES-1, and |
| * referenced RSS contexts must span no more than this number. |
| */ |
| #define MC_CMD_DOT1P_MAPPING_ALLOC_IN_NUM_QUEUES_OFST 4 |
| #define MC_CMD_DOT1P_MAPPING_ALLOC_IN_NUM_QUEUES_LEN 4 |
| |
| /* MC_CMD_DOT1P_MAPPING_ALLOC_OUT msgresponse */ |
| #define MC_CMD_DOT1P_MAPPING_ALLOC_OUT_LEN 4 |
| /* The handle of the new .1p mapping. This should be considered opaque to the |
| * host, although a value of 0xFFFFFFFF is guaranteed never to be a valid |
| * handle. |
| */ |
| #define MC_CMD_DOT1P_MAPPING_ALLOC_OUT_DOT1P_MAPPING_ID_OFST 0 |
| #define MC_CMD_DOT1P_MAPPING_ALLOC_OUT_DOT1P_MAPPING_ID_LEN 4 |
| /* enum: guaranteed invalid .1p mapping handle value */ |
| #define MC_CMD_DOT1P_MAPPING_ALLOC_OUT_DOT1P_MAPPING_ID_INVALID 0xffffffff |
| |
| |
| /***********************************/ |
| /* MC_CMD_DOT1P_MAPPING_FREE |
| * Free a .1p mapping. |
| */ |
| #define MC_CMD_DOT1P_MAPPING_FREE 0xa5 |
| #undef MC_CMD_0xa5_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xa5_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_DOT1P_MAPPING_FREE_IN msgrequest */ |
| #define MC_CMD_DOT1P_MAPPING_FREE_IN_LEN 4 |
| /* The handle of the .1p mapping */ |
| #define MC_CMD_DOT1P_MAPPING_FREE_IN_DOT1P_MAPPING_ID_OFST 0 |
| #define MC_CMD_DOT1P_MAPPING_FREE_IN_DOT1P_MAPPING_ID_LEN 4 |
| |
| /* MC_CMD_DOT1P_MAPPING_FREE_OUT msgresponse */ |
| #define MC_CMD_DOT1P_MAPPING_FREE_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_DOT1P_MAPPING_SET_TABLE |
| * Set the mapping table for a .1p mapping. |
| */ |
| #define MC_CMD_DOT1P_MAPPING_SET_TABLE 0xa6 |
| #undef MC_CMD_0xa6_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xa6_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_DOT1P_MAPPING_SET_TABLE_IN msgrequest */ |
| #define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_LEN 36 |
| /* The handle of the .1p mapping */ |
| #define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_DOT1P_MAPPING_ID_OFST 0 |
| #define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_DOT1P_MAPPING_ID_LEN 4 |
| /* Per-priority mappings (1 32-bit word per entry - an offset or RSS context |
| * handle) |
| */ |
| #define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_MAPPING_TABLE_OFST 4 |
| #define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_MAPPING_TABLE_LEN 32 |
| |
| /* MC_CMD_DOT1P_MAPPING_SET_TABLE_OUT msgresponse */ |
| #define MC_CMD_DOT1P_MAPPING_SET_TABLE_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_DOT1P_MAPPING_GET_TABLE |
| * Get the mapping table for a .1p mapping. |
| */ |
| #define MC_CMD_DOT1P_MAPPING_GET_TABLE 0xa7 |
| #undef MC_CMD_0xa7_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xa7_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_DOT1P_MAPPING_GET_TABLE_IN msgrequest */ |
| #define MC_CMD_DOT1P_MAPPING_GET_TABLE_IN_LEN 4 |
| /* The handle of the .1p mapping */ |
| #define MC_CMD_DOT1P_MAPPING_GET_TABLE_IN_DOT1P_MAPPING_ID_OFST 0 |
| #define MC_CMD_DOT1P_MAPPING_GET_TABLE_IN_DOT1P_MAPPING_ID_LEN 4 |
| |
| /* MC_CMD_DOT1P_MAPPING_GET_TABLE_OUT msgresponse */ |
| #define MC_CMD_DOT1P_MAPPING_GET_TABLE_OUT_LEN 36 |
| /* Per-priority mappings (1 32-bit word per entry - an offset or RSS context |
| * handle) |
| */ |
| #define MC_CMD_DOT1P_MAPPING_GET_TABLE_OUT_MAPPING_TABLE_OFST 4 |
| #define MC_CMD_DOT1P_MAPPING_GET_TABLE_OUT_MAPPING_TABLE_LEN 32 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_VECTOR_CFG |
| * Get Interrupt Vector config for this PF. |
| */ |
| #define MC_CMD_GET_VECTOR_CFG 0xbf |
| #undef MC_CMD_0xbf_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xbf_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_VECTOR_CFG_IN msgrequest */ |
| #define MC_CMD_GET_VECTOR_CFG_IN_LEN 0 |
| |
| /* MC_CMD_GET_VECTOR_CFG_OUT msgresponse */ |
| #define MC_CMD_GET_VECTOR_CFG_OUT_LEN 12 |
| /* Base absolute interrupt vector number. */ |
| #define MC_CMD_GET_VECTOR_CFG_OUT_VEC_BASE_OFST 0 |
| #define MC_CMD_GET_VECTOR_CFG_OUT_VEC_BASE_LEN 4 |
| /* Number of interrupt vectors allocate to this PF. */ |
| #define MC_CMD_GET_VECTOR_CFG_OUT_VECS_PER_PF_OFST 4 |
| #define MC_CMD_GET_VECTOR_CFG_OUT_VECS_PER_PF_LEN 4 |
| /* Number of interrupt vectors to allocate per VF. */ |
| #define MC_CMD_GET_VECTOR_CFG_OUT_VECS_PER_VF_OFST 8 |
| #define MC_CMD_GET_VECTOR_CFG_OUT_VECS_PER_VF_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SET_VECTOR_CFG |
| * Set Interrupt Vector config for this PF. |
| */ |
| #define MC_CMD_SET_VECTOR_CFG 0xc0 |
| #undef MC_CMD_0xc0_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xc0_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_SET_VECTOR_CFG_IN msgrequest */ |
| #define MC_CMD_SET_VECTOR_CFG_IN_LEN 12 |
| /* Base absolute interrupt vector number, or MC_CMD_RESOURCE_INSTANCE_ANY to |
| * let the system find a suitable base. |
| */ |
| #define MC_CMD_SET_VECTOR_CFG_IN_VEC_BASE_OFST 0 |
| #define MC_CMD_SET_VECTOR_CFG_IN_VEC_BASE_LEN 4 |
| /* Number of interrupt vectors allocate to this PF. */ |
| #define MC_CMD_SET_VECTOR_CFG_IN_VECS_PER_PF_OFST 4 |
| #define MC_CMD_SET_VECTOR_CFG_IN_VECS_PER_PF_LEN 4 |
| /* Number of interrupt vectors to allocate per VF. */ |
| #define MC_CMD_SET_VECTOR_CFG_IN_VECS_PER_VF_OFST 8 |
| #define MC_CMD_SET_VECTOR_CFG_IN_VECS_PER_VF_LEN 4 |
| |
| /* MC_CMD_SET_VECTOR_CFG_OUT msgresponse */ |
| #define MC_CMD_SET_VECTOR_CFG_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_VPORT_ADD_MAC_ADDRESS |
| * Add a MAC address to a v-port |
| */ |
| #define MC_CMD_VPORT_ADD_MAC_ADDRESS 0xa8 |
| #undef MC_CMD_0xa8_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xa8_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_VPORT_ADD_MAC_ADDRESS_IN msgrequest */ |
| #define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_LEN 10 |
| /* The handle of the v-port */ |
| #define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_VPORT_ID_OFST 0 |
| #define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_VPORT_ID_LEN 4 |
| /* MAC address to add */ |
| #define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_MACADDR_OFST 4 |
| #define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_MACADDR_LEN 6 |
| |
| /* MC_CMD_VPORT_ADD_MAC_ADDRESS_OUT msgresponse */ |
| #define MC_CMD_VPORT_ADD_MAC_ADDRESS_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_VPORT_DEL_MAC_ADDRESS |
| * Delete a MAC address from a v-port |
| */ |
| #define MC_CMD_VPORT_DEL_MAC_ADDRESS 0xa9 |
| #undef MC_CMD_0xa9_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xa9_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_VPORT_DEL_MAC_ADDRESS_IN msgrequest */ |
| #define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_LEN 10 |
| /* The handle of the v-port */ |
| #define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_VPORT_ID_OFST 0 |
| #define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_VPORT_ID_LEN 4 |
| /* MAC address to add */ |
| #define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_MACADDR_OFST 4 |
| #define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_MACADDR_LEN 6 |
| |
| /* MC_CMD_VPORT_DEL_MAC_ADDRESS_OUT msgresponse */ |
| #define MC_CMD_VPORT_DEL_MAC_ADDRESS_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_VPORT_GET_MAC_ADDRESSES |
| * Delete a MAC address from a v-port |
| */ |
| #define MC_CMD_VPORT_GET_MAC_ADDRESSES 0xaa |
| #undef MC_CMD_0xaa_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xaa_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_VPORT_GET_MAC_ADDRESSES_IN msgrequest */ |
| #define MC_CMD_VPORT_GET_MAC_ADDRESSES_IN_LEN 4 |
| /* The handle of the v-port */ |
| #define MC_CMD_VPORT_GET_MAC_ADDRESSES_IN_VPORT_ID_OFST 0 |
| #define MC_CMD_VPORT_GET_MAC_ADDRESSES_IN_VPORT_ID_LEN 4 |
| |
| /* MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT msgresponse */ |
| #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_LENMIN 4 |
| #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_LENMAX 250 |
| #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_LENMAX_MCDI2 1018 |
| #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_LEN(num) (4+6*(num)) |
| #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_NUM(len) (((len)-4)/6) |
| /* The number of MAC addresses returned */ |
| #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_COUNT_OFST 0 |
| #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_COUNT_LEN 4 |
| /* Array of MAC addresses */ |
| #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_OFST 4 |
| #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_LEN 6 |
| #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_MINNUM 0 |
| #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_MAXNUM 41 |
| #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_MAXNUM_MCDI2 169 |
| |
| |
| /***********************************/ |
| /* MC_CMD_VPORT_RECONFIGURE |
| * Replace VLAN tags and/or MAC addresses of an existing v-port. If the v-port |
| * has already been passed to another function (v-port's user), then that |
| * function will be reset before applying the changes. |
| */ |
| #define MC_CMD_VPORT_RECONFIGURE 0xeb |
| #undef MC_CMD_0xeb_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xeb_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_VPORT_RECONFIGURE_IN msgrequest */ |
| #define MC_CMD_VPORT_RECONFIGURE_IN_LEN 44 |
| /* The handle of the v-port */ |
| #define MC_CMD_VPORT_RECONFIGURE_IN_VPORT_ID_OFST 0 |
| #define MC_CMD_VPORT_RECONFIGURE_IN_VPORT_ID_LEN 4 |
| /* Flags requesting what should be changed. */ |
| #define MC_CMD_VPORT_RECONFIGURE_IN_FLAGS_OFST 4 |
| #define MC_CMD_VPORT_RECONFIGURE_IN_FLAGS_LEN 4 |
| #define MC_CMD_VPORT_RECONFIGURE_IN_REPLACE_VLAN_TAGS_OFST 4 |
| #define MC_CMD_VPORT_RECONFIGURE_IN_REPLACE_VLAN_TAGS_LBN 0 |
| #define MC_CMD_VPORT_RECONFIGURE_IN_REPLACE_VLAN_TAGS_WIDTH 1 |
| #define MC_CMD_VPORT_RECONFIGURE_IN_REPLACE_MACADDRS_OFST 4 |
| #define MC_CMD_VPORT_RECONFIGURE_IN_REPLACE_MACADDRS_LBN 1 |
| #define MC_CMD_VPORT_RECONFIGURE_IN_REPLACE_MACADDRS_WIDTH 1 |
| /* The number of VLAN tags to insert/remove. An error will be returned if |
| * incompatible with the number of VLAN tags specified for the upstream |
| * v-switch. |
| */ |
| #define MC_CMD_VPORT_RECONFIGURE_IN_NUM_VLAN_TAGS_OFST 8 |
| #define MC_CMD_VPORT_RECONFIGURE_IN_NUM_VLAN_TAGS_LEN 4 |
| /* The actual VLAN tags to insert/remove */ |
| #define MC_CMD_VPORT_RECONFIGURE_IN_VLAN_TAGS_OFST 12 |
| #define MC_CMD_VPORT_RECONFIGURE_IN_VLAN_TAGS_LEN 4 |
| #define MC_CMD_VPORT_RECONFIGURE_IN_VLAN_TAG_0_OFST 12 |
| #define MC_CMD_VPORT_RECONFIGURE_IN_VLAN_TAG_0_LBN 0 |
| #define MC_CMD_VPORT_RECONFIGURE_IN_VLAN_TAG_0_WIDTH 16 |
| #define MC_CMD_VPORT_RECONFIGURE_IN_VLAN_TAG_1_OFST 12 |
| #define MC_CMD_VPORT_RECONFIGURE_IN_VLAN_TAG_1_LBN 16 |
| #define MC_CMD_VPORT_RECONFIGURE_IN_VLAN_TAG_1_WIDTH 16 |
| /* The number of MAC addresses to add */ |
| #define MC_CMD_VPORT_RECONFIGURE_IN_NUM_MACADDRS_OFST 16 |
| #define MC_CMD_VPORT_RECONFIGURE_IN_NUM_MACADDRS_LEN 4 |
| /* MAC addresses to add */ |
| #define MC_CMD_VPORT_RECONFIGURE_IN_MACADDRS_OFST 20 |
| #define MC_CMD_VPORT_RECONFIGURE_IN_MACADDRS_LEN 6 |
| #define MC_CMD_VPORT_RECONFIGURE_IN_MACADDRS_NUM 4 |
| |
| /* MC_CMD_VPORT_RECONFIGURE_OUT msgresponse */ |
| #define MC_CMD_VPORT_RECONFIGURE_OUT_LEN 4 |
| #define MC_CMD_VPORT_RECONFIGURE_OUT_FLAGS_OFST 0 |
| #define MC_CMD_VPORT_RECONFIGURE_OUT_FLAGS_LEN 4 |
| #define MC_CMD_VPORT_RECONFIGURE_OUT_RESET_DONE_OFST 0 |
| #define MC_CMD_VPORT_RECONFIGURE_OUT_RESET_DONE_LBN 0 |
| #define MC_CMD_VPORT_RECONFIGURE_OUT_RESET_DONE_WIDTH 1 |
| |
| |
| /***********************************/ |
| /* MC_CMD_EVB_PORT_QUERY |
| * read some config of v-port. |
| */ |
| #define MC_CMD_EVB_PORT_QUERY 0x62 |
| #undef MC_CMD_0x62_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x62_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_EVB_PORT_QUERY_IN msgrequest */ |
| #define MC_CMD_EVB_PORT_QUERY_IN_LEN 4 |
| /* The handle of the v-port */ |
| #define MC_CMD_EVB_PORT_QUERY_IN_PORT_ID_OFST 0 |
| #define MC_CMD_EVB_PORT_QUERY_IN_PORT_ID_LEN 4 |
| |
| /* MC_CMD_EVB_PORT_QUERY_OUT msgresponse */ |
| #define MC_CMD_EVB_PORT_QUERY_OUT_LEN 8 |
| /* The EVB port flags as defined at MC_CMD_VPORT_ALLOC. */ |
| #define MC_CMD_EVB_PORT_QUERY_OUT_PORT_FLAGS_OFST 0 |
| #define MC_CMD_EVB_PORT_QUERY_OUT_PORT_FLAGS_LEN 4 |
| /* The number of VLAN tags that may be used on a v-adaptor connected to this |
| * EVB port. |
| */ |
| #define MC_CMD_EVB_PORT_QUERY_OUT_NUM_AVAILABLE_VLAN_TAGS_OFST 4 |
| #define MC_CMD_EVB_PORT_QUERY_OUT_NUM_AVAILABLE_VLAN_TAGS_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_DUMP_BUFTBL_ENTRIES |
| * Dump buffer table entries, mainly for command client debug use. Dumps |
| * absolute entries, and does not use chunk handles. All entries must be in |
| * range, and used for q page mapping, Although the latter restriction may be |
| * lifted in future. |
| */ |
| #define MC_CMD_DUMP_BUFTBL_ENTRIES 0xab |
| #undef MC_CMD_0xab_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xab_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_DUMP_BUFTBL_ENTRIES_IN msgrequest */ |
| #define MC_CMD_DUMP_BUFTBL_ENTRIES_IN_LEN 8 |
| /* Index of the first buffer table entry. */ |
| #define MC_CMD_DUMP_BUFTBL_ENTRIES_IN_FIRSTID_OFST 0 |
| #define MC_CMD_DUMP_BUFTBL_ENTRIES_IN_FIRSTID_LEN 4 |
| /* Number of buffer table entries to dump. */ |
| #define MC_CMD_DUMP_BUFTBL_ENTRIES_IN_NUMENTRIES_OFST 4 |
| #define MC_CMD_DUMP_BUFTBL_ENTRIES_IN_NUMENTRIES_LEN 4 |
| |
| /* MC_CMD_DUMP_BUFTBL_ENTRIES_OUT msgresponse */ |
| #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_LENMIN 12 |
| #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_LENMAX 252 |
| #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_LEN(num) (0+12*(num)) |
| #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_NUM(len) (((len)-0)/12) |
| /* Raw buffer table entries, layed out as BUFTBL_ENTRY. */ |
| #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_OFST 0 |
| #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_LEN 12 |
| #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_MINNUM 1 |
| #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_MAXNUM 21 |
| #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_MAXNUM_MCDI2 85 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SET_RXDP_CONFIG |
| * Set global RXDP configuration settings |
| */ |
| #define MC_CMD_SET_RXDP_CONFIG 0xc1 |
| #undef MC_CMD_0xc1_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xc1_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_SET_RXDP_CONFIG_IN msgrequest */ |
| #define MC_CMD_SET_RXDP_CONFIG_IN_LEN 4 |
| #define MC_CMD_SET_RXDP_CONFIG_IN_DATA_OFST 0 |
| #define MC_CMD_SET_RXDP_CONFIG_IN_DATA_LEN 4 |
| #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_DMA_OFST 0 |
| #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_DMA_LBN 0 |
| #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_DMA_WIDTH 1 |
| #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_LEN_OFST 0 |
| #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_LEN_LBN 1 |
| #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_LEN_WIDTH 2 |
| /* enum: pad to 64 bytes */ |
| #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_64 0x0 |
| /* enum: pad to 128 bytes (Medford only) */ |
| #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_128 0x1 |
| /* enum: pad to 256 bytes (Medford only) */ |
| #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_256 0x2 |
| |
| /* MC_CMD_SET_RXDP_CONFIG_OUT msgresponse */ |
| #define MC_CMD_SET_RXDP_CONFIG_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_RXDP_CONFIG |
| * Get global RXDP configuration settings |
| */ |
| #define MC_CMD_GET_RXDP_CONFIG 0xc2 |
| #undef MC_CMD_0xc2_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xc2_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_RXDP_CONFIG_IN msgrequest */ |
| #define MC_CMD_GET_RXDP_CONFIG_IN_LEN 0 |
| |
| /* MC_CMD_GET_RXDP_CONFIG_OUT msgresponse */ |
| #define MC_CMD_GET_RXDP_CONFIG_OUT_LEN 4 |
| #define MC_CMD_GET_RXDP_CONFIG_OUT_DATA_OFST 0 |
| #define MC_CMD_GET_RXDP_CONFIG_OUT_DATA_LEN 4 |
| #define MC_CMD_GET_RXDP_CONFIG_OUT_PAD_HOST_DMA_OFST 0 |
| #define MC_CMD_GET_RXDP_CONFIG_OUT_PAD_HOST_DMA_LBN 0 |
| #define MC_CMD_GET_RXDP_CONFIG_OUT_PAD_HOST_DMA_WIDTH 1 |
| #define MC_CMD_GET_RXDP_CONFIG_OUT_PAD_HOST_LEN_OFST 0 |
| #define MC_CMD_GET_RXDP_CONFIG_OUT_PAD_HOST_LEN_LBN 1 |
| #define MC_CMD_GET_RXDP_CONFIG_OUT_PAD_HOST_LEN_WIDTH 2 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_SET_RXDP_CONFIG/MC_CMD_SET_RXDP_CONFIG_IN/PAD_HOST_LEN */ |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_CLOCK |
| * Return the system and PDCPU clock frequencies. |
| */ |
| #define MC_CMD_GET_CLOCK 0xac |
| #undef MC_CMD_0xac_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xac_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_CLOCK_IN msgrequest */ |
| #define MC_CMD_GET_CLOCK_IN_LEN 0 |
| |
| /* MC_CMD_GET_CLOCK_OUT msgresponse */ |
| #define MC_CMD_GET_CLOCK_OUT_LEN 8 |
| /* System frequency, MHz */ |
| #define MC_CMD_GET_CLOCK_OUT_SYS_FREQ_OFST 0 |
| #define MC_CMD_GET_CLOCK_OUT_SYS_FREQ_LEN 4 |
| /* DPCPU frequency, MHz */ |
| #define MC_CMD_GET_CLOCK_OUT_DPCPU_FREQ_OFST 4 |
| #define MC_CMD_GET_CLOCK_OUT_DPCPU_FREQ_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SET_CLOCK |
| * Control the system and DPCPU clock frequencies. Changes are lost reboot. |
| */ |
| #define MC_CMD_SET_CLOCK 0xad |
| #undef MC_CMD_0xad_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xad_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_SET_CLOCK_IN msgrequest */ |
| #define MC_CMD_SET_CLOCK_IN_LEN 28 |
| /* Requested frequency in MHz for system clock domain */ |
| #define MC_CMD_SET_CLOCK_IN_SYS_FREQ_OFST 0 |
| #define MC_CMD_SET_CLOCK_IN_SYS_FREQ_LEN 4 |
| /* enum: Leave the system clock domain frequency unchanged */ |
| #define MC_CMD_SET_CLOCK_IN_SYS_DOMAIN_DONT_CHANGE 0x0 |
| /* Requested frequency in MHz for inter-core clock domain */ |
| #define MC_CMD_SET_CLOCK_IN_ICORE_FREQ_OFST 4 |
| #define MC_CMD_SET_CLOCK_IN_ICORE_FREQ_LEN 4 |
| /* enum: Leave the inter-core clock domain frequency unchanged */ |
| #define MC_CMD_SET_CLOCK_IN_ICORE_DOMAIN_DONT_CHANGE 0x0 |
| /* Requested frequency in MHz for DPCPU clock domain */ |
| #define MC_CMD_SET_CLOCK_IN_DPCPU_FREQ_OFST 8 |
| #define MC_CMD_SET_CLOCK_IN_DPCPU_FREQ_LEN 4 |
| /* enum: Leave the DPCPU clock domain frequency unchanged */ |
| #define MC_CMD_SET_CLOCK_IN_DPCPU_DOMAIN_DONT_CHANGE 0x0 |
| /* Requested frequency in MHz for PCS clock domain */ |
| #define MC_CMD_SET_CLOCK_IN_PCS_FREQ_OFST 12 |
| #define MC_CMD_SET_CLOCK_IN_PCS_FREQ_LEN 4 |
| /* enum: Leave the PCS clock domain frequency unchanged */ |
| #define MC_CMD_SET_CLOCK_IN_PCS_DOMAIN_DONT_CHANGE 0x0 |
| /* Requested frequency in MHz for MC clock domain */ |
| #define MC_CMD_SET_CLOCK_IN_MC_FREQ_OFST 16 |
| #define MC_CMD_SET_CLOCK_IN_MC_FREQ_LEN 4 |
| /* enum: Leave the MC clock domain frequency unchanged */ |
| #define MC_CMD_SET_CLOCK_IN_MC_DOMAIN_DONT_CHANGE 0x0 |
| /* Requested frequency in MHz for rmon clock domain */ |
| #define MC_CMD_SET_CLOCK_IN_RMON_FREQ_OFST 20 |
| #define MC_CMD_SET_CLOCK_IN_RMON_FREQ_LEN 4 |
| /* enum: Leave the rmon clock domain frequency unchanged */ |
| #define MC_CMD_SET_CLOCK_IN_RMON_DOMAIN_DONT_CHANGE 0x0 |
| /* Requested frequency in MHz for vswitch clock domain */ |
| #define MC_CMD_SET_CLOCK_IN_VSWITCH_FREQ_OFST 24 |
| #define MC_CMD_SET_CLOCK_IN_VSWITCH_FREQ_LEN 4 |
| /* enum: Leave the vswitch clock domain frequency unchanged */ |
| #define MC_CMD_SET_CLOCK_IN_VSWITCH_DOMAIN_DONT_CHANGE 0x0 |
| |
| /* MC_CMD_SET_CLOCK_OUT msgresponse */ |
| #define MC_CMD_SET_CLOCK_OUT_LEN 28 |
| /* Resulting system frequency in MHz */ |
| #define MC_CMD_SET_CLOCK_OUT_SYS_FREQ_OFST 0 |
| #define MC_CMD_SET_CLOCK_OUT_SYS_FREQ_LEN 4 |
| /* enum: The system clock domain doesn't exist */ |
| #define MC_CMD_SET_CLOCK_OUT_SYS_DOMAIN_UNSUPPORTED 0x0 |
| /* Resulting inter-core frequency in MHz */ |
| #define MC_CMD_SET_CLOCK_OUT_ICORE_FREQ_OFST 4 |
| #define MC_CMD_SET_CLOCK_OUT_ICORE_FREQ_LEN 4 |
| /* enum: The inter-core clock domain doesn't exist / isn't used */ |
| #define MC_CMD_SET_CLOCK_OUT_ICORE_DOMAIN_UNSUPPORTED 0x0 |
| /* Resulting DPCPU frequency in MHz */ |
| #define MC_CMD_SET_CLOCK_OUT_DPCPU_FREQ_OFST 8 |
| #define MC_CMD_SET_CLOCK_OUT_DPCPU_FREQ_LEN 4 |
| /* enum: The dpcpu clock domain doesn't exist */ |
| #define MC_CMD_SET_CLOCK_OUT_DPCPU_DOMAIN_UNSUPPORTED 0x0 |
| /* Resulting PCS frequency in MHz */ |
| #define MC_CMD_SET_CLOCK_OUT_PCS_FREQ_OFST 12 |
| #define MC_CMD_SET_CLOCK_OUT_PCS_FREQ_LEN 4 |
| /* enum: The PCS clock domain doesn't exist / isn't controlled */ |
| #define MC_CMD_SET_CLOCK_OUT_PCS_DOMAIN_UNSUPPORTED 0x0 |
| /* Resulting MC frequency in MHz */ |
| #define MC_CMD_SET_CLOCK_OUT_MC_FREQ_OFST 16 |
| #define MC_CMD_SET_CLOCK_OUT_MC_FREQ_LEN 4 |
| /* enum: The MC clock domain doesn't exist / isn't controlled */ |
| #define MC_CMD_SET_CLOCK_OUT_MC_DOMAIN_UNSUPPORTED 0x0 |
| /* Resulting rmon frequency in MHz */ |
| #define MC_CMD_SET_CLOCK_OUT_RMON_FREQ_OFST 20 |
| #define MC_CMD_SET_CLOCK_OUT_RMON_FREQ_LEN 4 |
| /* enum: The rmon clock domain doesn't exist / isn't controlled */ |
| #define MC_CMD_SET_CLOCK_OUT_RMON_DOMAIN_UNSUPPORTED 0x0 |
| /* Resulting vswitch frequency in MHz */ |
| #define MC_CMD_SET_CLOCK_OUT_VSWITCH_FREQ_OFST 24 |
| #define MC_CMD_SET_CLOCK_OUT_VSWITCH_FREQ_LEN 4 |
| /* enum: The vswitch clock domain doesn't exist / isn't controlled */ |
| #define MC_CMD_SET_CLOCK_OUT_VSWITCH_DOMAIN_UNSUPPORTED 0x0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_DPCPU_RPC |
| * Send an arbitrary DPCPU message. |
| */ |
| #define MC_CMD_DPCPU_RPC 0xae |
| #undef MC_CMD_0xae_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xae_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_DPCPU_RPC_IN msgrequest */ |
| #define MC_CMD_DPCPU_RPC_IN_LEN 36 |
| #define MC_CMD_DPCPU_RPC_IN_CPU_OFST 0 |
| #define MC_CMD_DPCPU_RPC_IN_CPU_LEN 4 |
| /* enum: RxDPCPU0 */ |
| #define MC_CMD_DPCPU_RPC_IN_DPCPU_RX0 0x0 |
| /* enum: TxDPCPU0 */ |
| #define MC_CMD_DPCPU_RPC_IN_DPCPU_TX0 0x1 |
| /* enum: TxDPCPU1 */ |
| #define MC_CMD_DPCPU_RPC_IN_DPCPU_TX1 0x2 |
| /* enum: RxDPCPU1 (Medford only) */ |
| #define MC_CMD_DPCPU_RPC_IN_DPCPU_RX1 0x3 |
| /* enum: RxDPCPU (will be for the calling function; for now, just an alias of |
| * DPCPU_RX0) |
| */ |
| #define MC_CMD_DPCPU_RPC_IN_DPCPU_RX 0x80 |
| /* enum: TxDPCPU (will be for the calling function; for now, just an alias of |
| * DPCPU_TX0) |
| */ |
| #define MC_CMD_DPCPU_RPC_IN_DPCPU_TX 0x81 |
| /* First 8 bits [39:32] of DATA are consumed by MC-DPCPU protocol and must be |
| * initialised to zero |
| */ |
| #define MC_CMD_DPCPU_RPC_IN_DATA_OFST 4 |
| #define MC_CMD_DPCPU_RPC_IN_DATA_LEN 32 |
| #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_CMDNUM_OFST 4 |
| #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_CMDNUM_LBN 8 |
| #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_CMDNUM_WIDTH 8 |
| #define MC_CMD_DPCPU_RPC_IN_CMDNUM_TXDPCPU_READ 0x6 /* enum */ |
| #define MC_CMD_DPCPU_RPC_IN_CMDNUM_TXDPCPU_WRITE 0x7 /* enum */ |
| #define MC_CMD_DPCPU_RPC_IN_CMDNUM_TXDPCPU_SELF_TEST 0xc /* enum */ |
| #define MC_CMD_DPCPU_RPC_IN_CMDNUM_TXDPCPU_CSR_ACCESS 0xe /* enum */ |
| #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_READ 0x46 /* enum */ |
| #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_WRITE 0x47 /* enum */ |
| #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_SELF_TEST 0x4a /* enum */ |
| #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_CSR_ACCESS 0x4c /* enum */ |
| #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_SET_MC_REPLAY_CNTXT 0x4d /* enum */ |
| #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_OBJID_OFST 4 |
| #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_OBJID_LBN 16 |
| #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_OBJID_WIDTH 16 |
| #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_ADDR_OFST 4 |
| #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_ADDR_LBN 16 |
| #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_ADDR_WIDTH 16 |
| #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_COUNT_OFST 4 |
| #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_COUNT_LBN 48 |
| #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_COUNT_WIDTH 16 |
| #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_INFO_OFST 4 |
| #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_INFO_LBN 16 |
| #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_INFO_WIDTH 240 |
| #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_OFST 4 |
| #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_LBN 16 |
| #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_WIDTH 16 |
| #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_STOP_RETURN_RESULT 0x0 /* enum */ |
| #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_START_READ 0x1 /* enum */ |
| #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_START_WRITE 0x2 /* enum */ |
| #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_START_WRITE_READ 0x3 /* enum */ |
| #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_START_PIPELINED_READ 0x4 /* enum */ |
| #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_START_DELAY_OFST 4 |
| #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_START_DELAY_LBN 48 |
| #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_START_DELAY_WIDTH 16 |
| #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_RPT_COUNT_OFST 4 |
| #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_RPT_COUNT_LBN 64 |
| #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_RPT_COUNT_WIDTH 16 |
| #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_GAP_DELAY_OFST 4 |
| #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_GAP_DELAY_LBN 80 |
| #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_GAP_DELAY_WIDTH 16 |
| #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_OFST 4 |
| #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_LBN 16 |
| #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_WIDTH 16 |
| #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_CUT_THROUGH 0x1 /* enum */ |
| #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_STORE_FORWARD 0x2 /* enum */ |
| #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_STORE_FORWARD_FIRST 0x3 /* enum */ |
| #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_CNTXT_OFST 4 |
| #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_CNTXT_LBN 64 |
| #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_CNTXT_WIDTH 16 |
| #define MC_CMD_DPCPU_RPC_IN_WDATA_OFST 12 |
| #define MC_CMD_DPCPU_RPC_IN_WDATA_LEN 24 |
| /* Register data to write. Only valid in write/write-read. */ |
| #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_DATA_OFST 16 |
| #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_DATA_LEN 4 |
| /* Register address. */ |
| #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_ADDRESS_OFST 20 |
| #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_ADDRESS_LEN 4 |
| |
| /* MC_CMD_DPCPU_RPC_OUT msgresponse */ |
| #define MC_CMD_DPCPU_RPC_OUT_LEN 36 |
| #define MC_CMD_DPCPU_RPC_OUT_RC_OFST 0 |
| #define MC_CMD_DPCPU_RPC_OUT_RC_LEN 4 |
| /* DATA */ |
| #define MC_CMD_DPCPU_RPC_OUT_DATA_OFST 4 |
| #define MC_CMD_DPCPU_RPC_OUT_DATA_LEN 32 |
| #define MC_CMD_DPCPU_RPC_OUT_HDR_CMD_RESP_ERRCODE_OFST 4 |
| #define MC_CMD_DPCPU_RPC_OUT_HDR_CMD_RESP_ERRCODE_LBN 32 |
| #define MC_CMD_DPCPU_RPC_OUT_HDR_CMD_RESP_ERRCODE_WIDTH 16 |
| #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_COUNT_OFST 4 |
| #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_COUNT_LBN 48 |
| #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_COUNT_WIDTH 16 |
| #define MC_CMD_DPCPU_RPC_OUT_RDATA_OFST 12 |
| #define MC_CMD_DPCPU_RPC_OUT_RDATA_LEN 24 |
| #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_1_OFST 12 |
| #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_1_LEN 4 |
| #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_2_OFST 16 |
| #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_2_LEN 4 |
| #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_3_OFST 20 |
| #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_3_LEN 4 |
| #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_4_OFST 24 |
| #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_4_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_TRIGGER_INTERRUPT |
| * Trigger an interrupt by prodding the BIU. |
| */ |
| #define MC_CMD_TRIGGER_INTERRUPT 0xe3 |
| #undef MC_CMD_0xe3_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xe3_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_TRIGGER_INTERRUPT_IN msgrequest */ |
| #define MC_CMD_TRIGGER_INTERRUPT_IN_LEN 4 |
| /* Interrupt level relative to base for function. */ |
| #define MC_CMD_TRIGGER_INTERRUPT_IN_INTR_LEVEL_OFST 0 |
| #define MC_CMD_TRIGGER_INTERRUPT_IN_INTR_LEVEL_LEN 4 |
| |
| /* MC_CMD_TRIGGER_INTERRUPT_OUT msgresponse */ |
| #define MC_CMD_TRIGGER_INTERRUPT_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SHMBOOT_OP |
| * Special operations to support (for now) shmboot. |
| */ |
| #define MC_CMD_SHMBOOT_OP 0xe6 |
| #undef MC_CMD_0xe6_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xe6_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_SHMBOOT_OP_IN msgrequest */ |
| #define MC_CMD_SHMBOOT_OP_IN_LEN 4 |
| /* Identifies the operation to perform */ |
| #define MC_CMD_SHMBOOT_OP_IN_SHMBOOT_OP_OFST 0 |
| #define MC_CMD_SHMBOOT_OP_IN_SHMBOOT_OP_LEN 4 |
| /* enum: Copy slave_data section to the slave core. (Greenport only) */ |
| #define MC_CMD_SHMBOOT_OP_IN_PUSH_SLAVE_DATA 0x0 |
| |
| /* MC_CMD_SHMBOOT_OP_OUT msgresponse */ |
| #define MC_CMD_SHMBOOT_OP_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_CAP_BLK_READ |
| * Read multiple 64bit words from capture block memory |
| */ |
| #define MC_CMD_CAP_BLK_READ 0xe7 |
| #undef MC_CMD_0xe7_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xe7_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_CAP_BLK_READ_IN msgrequest */ |
| #define MC_CMD_CAP_BLK_READ_IN_LEN 12 |
| #define MC_CMD_CAP_BLK_READ_IN_CAP_REG_OFST 0 |
| #define MC_CMD_CAP_BLK_READ_IN_CAP_REG_LEN 4 |
| #define MC_CMD_CAP_BLK_READ_IN_ADDR_OFST 4 |
| #define MC_CMD_CAP_BLK_READ_IN_ADDR_LEN 4 |
| #define MC_CMD_CAP_BLK_READ_IN_COUNT_OFST 8 |
| #define MC_CMD_CAP_BLK_READ_IN_COUNT_LEN 4 |
| |
| /* MC_CMD_CAP_BLK_READ_OUT msgresponse */ |
| #define MC_CMD_CAP_BLK_READ_OUT_LENMIN 8 |
| #define MC_CMD_CAP_BLK_READ_OUT_LENMAX 248 |
| #define MC_CMD_CAP_BLK_READ_OUT_LENMAX_MCDI2 1016 |
| #define MC_CMD_CAP_BLK_READ_OUT_LEN(num) (0+8*(num)) |
| #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_NUM(len) (((len)-0)/8) |
| #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_OFST 0 |
| #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_LEN 8 |
| #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_LO_OFST 0 |
| #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_LO_LEN 4 |
| #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_LO_LBN 0 |
| #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_LO_WIDTH 32 |
| #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_HI_OFST 4 |
| #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_HI_LEN 4 |
| #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_HI_LBN 32 |
| #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_HI_WIDTH 32 |
| #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_MINNUM 1 |
| #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_MAXNUM 31 |
| #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_MAXNUM_MCDI2 127 |
| |
| |
| /***********************************/ |
| /* MC_CMD_DUMP_DO |
| * Take a dump of the DUT state |
| */ |
| #define MC_CMD_DUMP_DO 0xe8 |
| #undef MC_CMD_0xe8_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xe8_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_DUMP_DO_IN msgrequest */ |
| #define MC_CMD_DUMP_DO_IN_LEN 52 |
| #define MC_CMD_DUMP_DO_IN_PADDING_OFST 0 |
| #define MC_CMD_DUMP_DO_IN_PADDING_LEN 4 |
| #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_OFST 4 |
| #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_LEN 4 |
| #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM 0x0 /* enum */ |
| #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_DEFAULT 0x1 /* enum */ |
| #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_TYPE_OFST 8 |
| #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_TYPE_LEN 4 |
| #define MC_CMD_DUMP_DO_IN_DUMP_LOCATION_NVRAM 0x1 /* enum */ |
| #define MC_CMD_DUMP_DO_IN_DUMP_LOCATION_HOST_MEMORY 0x2 /* enum */ |
| #define MC_CMD_DUMP_DO_IN_DUMP_LOCATION_HOST_MEMORY_MLI 0x3 /* enum */ |
| #define MC_CMD_DUMP_DO_IN_DUMP_LOCATION_UART 0x4 /* enum */ |
| #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_PARTITION_TYPE_ID_OFST 12 |
| #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_PARTITION_TYPE_ID_LEN 4 |
| #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_OFFSET_OFST 16 |
| #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_OFFSET_LEN 4 |
| #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_LO_OFST 12 |
| #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_LO_LEN 4 |
| #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_HI_OFST 16 |
| #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_HI_LEN 4 |
| #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_OFST 12 |
| #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_LEN 4 |
| #define MC_CMD_DUMP_DO_IN_HOST_MEMORY_MLI_PAGE_SIZE 0x1000 /* enum */ |
| #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_OFST 16 |
| #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_LEN 4 |
| #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_DEPTH_OFST 20 |
| #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_DEPTH_LEN 4 |
| #define MC_CMD_DUMP_DO_IN_HOST_MEMORY_MLI_MAX_DEPTH 0x2 /* enum */ |
| #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_UART_PORT_OFST 12 |
| #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_UART_PORT_LEN 4 |
| /* enum: The uart port this command was received over (if using a uart |
| * transport) |
| */ |
| #define MC_CMD_DUMP_DO_IN_UART_PORT_SRC 0xff |
| #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_SIZE_OFST 24 |
| #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_SIZE_LEN 4 |
| #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_OFST 28 |
| #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_LEN 4 |
| #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM 0x0 /* enum */ |
| #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_NVRAM_DUMP_PARTITION 0x1 /* enum */ |
| #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_TYPE_OFST 32 |
| #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_TYPE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_DUMP_DO_IN/DUMPSPEC_SRC_CUSTOM_TYPE */ |
| #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_NVRAM_PARTITION_TYPE_ID_OFST 36 |
| #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_NVRAM_PARTITION_TYPE_ID_LEN 4 |
| #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_NVRAM_OFFSET_OFST 40 |
| #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_NVRAM_OFFSET_LEN 4 |
| #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_LO_OFST 36 |
| #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_LO_LEN 4 |
| #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_HI_OFST 40 |
| #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_HI_LEN 4 |
| #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_OFST 36 |
| #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_LEN 4 |
| #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_OFST 40 |
| #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_LEN 4 |
| #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_DEPTH_OFST 44 |
| #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_DEPTH_LEN 4 |
| #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_UART_PORT_OFST 36 |
| #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_UART_PORT_LEN 4 |
| #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_SIZE_OFST 48 |
| #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_SIZE_LEN 4 |
| |
| /* MC_CMD_DUMP_DO_OUT msgresponse */ |
| #define MC_CMD_DUMP_DO_OUT_LEN 4 |
| #define MC_CMD_DUMP_DO_OUT_DUMPFILE_SIZE_OFST 0 |
| #define MC_CMD_DUMP_DO_OUT_DUMPFILE_SIZE_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_DUMP_CONFIGURE_UNSOLICITED |
| * Configure unsolicited dumps |
| */ |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED 0xe9 |
| #undef MC_CMD_0xe9_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xe9_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN msgrequest */ |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_LEN 52 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_ENABLE_OFST 0 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_ENABLE_LEN 4 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_OFST 4 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_DUMP_DO/MC_CMD_DUMP_DO_IN/DUMPSPEC_SRC */ |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_TYPE_OFST 8 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_TYPE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_DUMP_DO/MC_CMD_DUMP_DO_IN/DUMPSPEC_SRC_CUSTOM_TYPE */ |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_PARTITION_TYPE_ID_OFST 12 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_PARTITION_TYPE_ID_LEN 4 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_OFFSET_OFST 16 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_OFFSET_LEN 4 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_LO_OFST 12 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_LO_LEN 4 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_HI_OFST 16 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_HI_LEN 4 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_OFST 12 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_LEN 4 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_OFST 16 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_LEN 4 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_DEPTH_OFST 20 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_DEPTH_LEN 4 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_UART_PORT_OFST 12 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_UART_PORT_LEN 4 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_SIZE_OFST 24 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_SIZE_LEN 4 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_OFST 28 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_DUMP_DO/MC_CMD_DUMP_DO_IN/DUMPFILE_DST */ |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_TYPE_OFST 32 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_TYPE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_DUMP_DO/MC_CMD_DUMP_DO_IN/DUMPSPEC_SRC_CUSTOM_TYPE */ |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_NVRAM_PARTITION_TYPE_ID_OFST 36 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_NVRAM_PARTITION_TYPE_ID_LEN 4 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_NVRAM_OFFSET_OFST 40 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_NVRAM_OFFSET_LEN 4 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_LO_OFST 36 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_LO_LEN 4 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_HI_OFST 40 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_HI_LEN 4 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_OFST 36 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_LEN 4 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_OFST 40 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_LEN 4 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_DEPTH_OFST 44 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_DEPTH_LEN 4 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_UART_PORT_OFST 36 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_UART_PORT_LEN 4 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_SIZE_OFST 48 |
| #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_SIZE_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SET_PSU |
| * Adjusts power supply parameters. This is a warranty-voiding operation. |
| * Returns: ENOENT if the parameter or rail specified does not exist, EINVAL if |
| * the parameter is out of range. |
| */ |
| #define MC_CMD_SET_PSU 0xea |
| #undef MC_CMD_0xea_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xea_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_SET_PSU_IN msgrequest */ |
| #define MC_CMD_SET_PSU_IN_LEN 12 |
| #define MC_CMD_SET_PSU_IN_PARAM_OFST 0 |
| #define MC_CMD_SET_PSU_IN_PARAM_LEN 4 |
| #define MC_CMD_SET_PSU_IN_PARAM_SUPPLY_VOLTAGE 0x0 /* enum */ |
| #define MC_CMD_SET_PSU_IN_RAIL_OFST 4 |
| #define MC_CMD_SET_PSU_IN_RAIL_LEN 4 |
| #define MC_CMD_SET_PSU_IN_RAIL_0V9 0x0 /* enum */ |
| #define MC_CMD_SET_PSU_IN_RAIL_1V2 0x1 /* enum */ |
| /* desired value, eg voltage in mV */ |
| #define MC_CMD_SET_PSU_IN_VALUE_OFST 8 |
| #define MC_CMD_SET_PSU_IN_VALUE_LEN 4 |
| |
| /* MC_CMD_SET_PSU_OUT msgresponse */ |
| #define MC_CMD_SET_PSU_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_FUNCTION_INFO |
| * Get function information. PF and VF number. |
| */ |
| #define MC_CMD_GET_FUNCTION_INFO 0xec |
| #undef MC_CMD_0xec_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xec_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_FUNCTION_INFO_IN msgrequest */ |
| #define MC_CMD_GET_FUNCTION_INFO_IN_LEN 0 |
| |
| /* MC_CMD_GET_FUNCTION_INFO_OUT msgresponse */ |
| #define MC_CMD_GET_FUNCTION_INFO_OUT_LEN 8 |
| #define MC_CMD_GET_FUNCTION_INFO_OUT_PF_OFST 0 |
| #define MC_CMD_GET_FUNCTION_INFO_OUT_PF_LEN 4 |
| #define MC_CMD_GET_FUNCTION_INFO_OUT_VF_OFST 4 |
| #define MC_CMD_GET_FUNCTION_INFO_OUT_VF_LEN 4 |
| |
| /* MC_CMD_GET_FUNCTION_INFO_OUT_V2 msgresponse */ |
| #define MC_CMD_GET_FUNCTION_INFO_OUT_V2_LEN 12 |
| #define MC_CMD_GET_FUNCTION_INFO_OUT_V2_PF_OFST 0 |
| #define MC_CMD_GET_FUNCTION_INFO_OUT_V2_PF_LEN 4 |
| #define MC_CMD_GET_FUNCTION_INFO_OUT_V2_VF_OFST 4 |
| #define MC_CMD_GET_FUNCTION_INFO_OUT_V2_VF_LEN 4 |
| /* Values from PCIE_INTERFACE enumeration. For NICs with a single interface, or |
| * in the case of a V1 response, this should be HOST_PRIMARY. |
| */ |
| #define MC_CMD_GET_FUNCTION_INFO_OUT_V2_INTF_OFST 8 |
| #define MC_CMD_GET_FUNCTION_INFO_OUT_V2_INTF_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_ENABLE_OFFLINE_BIST |
| * Enters offline BIST mode. All queues are torn down, chip enters quiescent |
| * mode, calling function gets exclusive MCDI ownership. The only way out is |
| * reboot. |
| */ |
| #define MC_CMD_ENABLE_OFFLINE_BIST 0xed |
| #undef MC_CMD_0xed_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xed_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_ENABLE_OFFLINE_BIST_IN msgrequest */ |
| #define MC_CMD_ENABLE_OFFLINE_BIST_IN_LEN 0 |
| |
| /* MC_CMD_ENABLE_OFFLINE_BIST_OUT msgresponse */ |
| #define MC_CMD_ENABLE_OFFLINE_BIST_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_UART_SEND_DATA |
| * Send checksummed[sic] block of data over the uart. Response is a placeholder |
| * should we wish to make this reliable; currently requests are fire-and- |
| * forget. |
| */ |
| #define MC_CMD_UART_SEND_DATA 0xee |
| #undef MC_CMD_0xee_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xee_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_UART_SEND_DATA_OUT msgrequest */ |
| #define MC_CMD_UART_SEND_DATA_OUT_LENMIN 16 |
| #define MC_CMD_UART_SEND_DATA_OUT_LENMAX 252 |
| #define MC_CMD_UART_SEND_DATA_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_UART_SEND_DATA_OUT_LEN(num) (16+1*(num)) |
| #define MC_CMD_UART_SEND_DATA_OUT_DATA_NUM(len) (((len)-16)/1) |
| /* CRC32 over OFFSET, LENGTH, RESERVED, DATA */ |
| #define MC_CMD_UART_SEND_DATA_OUT_CHECKSUM_OFST 0 |
| #define MC_CMD_UART_SEND_DATA_OUT_CHECKSUM_LEN 4 |
| /* Offset at which to write the data */ |
| #define MC_CMD_UART_SEND_DATA_OUT_OFFSET_OFST 4 |
| #define MC_CMD_UART_SEND_DATA_OUT_OFFSET_LEN 4 |
| /* Length of data */ |
| #define MC_CMD_UART_SEND_DATA_OUT_LENGTH_OFST 8 |
| #define MC_CMD_UART_SEND_DATA_OUT_LENGTH_LEN 4 |
| /* Reserved for future use */ |
| #define MC_CMD_UART_SEND_DATA_OUT_RESERVED_OFST 12 |
| #define MC_CMD_UART_SEND_DATA_OUT_RESERVED_LEN 4 |
| #define MC_CMD_UART_SEND_DATA_OUT_DATA_OFST 16 |
| #define MC_CMD_UART_SEND_DATA_OUT_DATA_LEN 1 |
| #define MC_CMD_UART_SEND_DATA_OUT_DATA_MINNUM 0 |
| #define MC_CMD_UART_SEND_DATA_OUT_DATA_MAXNUM 236 |
| #define MC_CMD_UART_SEND_DATA_OUT_DATA_MAXNUM_MCDI2 1004 |
| |
| /* MC_CMD_UART_SEND_DATA_IN msgresponse */ |
| #define MC_CMD_UART_SEND_DATA_IN_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_UART_RECV_DATA |
| * Request checksummed[sic] block of data over the uart. Only a placeholder, |
| * subject to change and not currently implemented. |
| */ |
| #define MC_CMD_UART_RECV_DATA 0xef |
| #undef MC_CMD_0xef_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xef_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_UART_RECV_DATA_OUT msgrequest */ |
| #define MC_CMD_UART_RECV_DATA_OUT_LEN 16 |
| /* CRC32 over OFFSET, LENGTH, RESERVED */ |
| #define MC_CMD_UART_RECV_DATA_OUT_CHECKSUM_OFST 0 |
| #define MC_CMD_UART_RECV_DATA_OUT_CHECKSUM_LEN 4 |
| /* Offset from which to read the data */ |
| #define MC_CMD_UART_RECV_DATA_OUT_OFFSET_OFST 4 |
| #define MC_CMD_UART_RECV_DATA_OUT_OFFSET_LEN 4 |
| /* Length of data */ |
| #define MC_CMD_UART_RECV_DATA_OUT_LENGTH_OFST 8 |
| #define MC_CMD_UART_RECV_DATA_OUT_LENGTH_LEN 4 |
| /* Reserved for future use */ |
| #define MC_CMD_UART_RECV_DATA_OUT_RESERVED_OFST 12 |
| #define MC_CMD_UART_RECV_DATA_OUT_RESERVED_LEN 4 |
| |
| /* MC_CMD_UART_RECV_DATA_IN msgresponse */ |
| #define MC_CMD_UART_RECV_DATA_IN_LENMIN 16 |
| #define MC_CMD_UART_RECV_DATA_IN_LENMAX 252 |
| #define MC_CMD_UART_RECV_DATA_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_UART_RECV_DATA_IN_LEN(num) (16+1*(num)) |
| #define MC_CMD_UART_RECV_DATA_IN_DATA_NUM(len) (((len)-16)/1) |
| /* CRC32 over RESERVED1, RESERVED2, RESERVED3, DATA */ |
| #define MC_CMD_UART_RECV_DATA_IN_CHECKSUM_OFST 0 |
| #define MC_CMD_UART_RECV_DATA_IN_CHECKSUM_LEN 4 |
| /* Offset at which to write the data */ |
| #define MC_CMD_UART_RECV_DATA_IN_RESERVED1_OFST 4 |
| #define MC_CMD_UART_RECV_DATA_IN_RESERVED1_LEN 4 |
| /* Length of data */ |
| #define MC_CMD_UART_RECV_DATA_IN_RESERVED2_OFST 8 |
| #define MC_CMD_UART_RECV_DATA_IN_RESERVED2_LEN 4 |
| /* Reserved for future use */ |
| #define MC_CMD_UART_RECV_DATA_IN_RESERVED3_OFST 12 |
| #define MC_CMD_UART_RECV_DATA_IN_RESERVED3_LEN 4 |
| #define MC_CMD_UART_RECV_DATA_IN_DATA_OFST 16 |
| #define MC_CMD_UART_RECV_DATA_IN_DATA_LEN 1 |
| #define MC_CMD_UART_RECV_DATA_IN_DATA_MINNUM 0 |
| #define MC_CMD_UART_RECV_DATA_IN_DATA_MAXNUM 236 |
| #define MC_CMD_UART_RECV_DATA_IN_DATA_MAXNUM_MCDI2 1004 |
| |
| |
| /***********************************/ |
| /* MC_CMD_READ_FUSES |
| * Read data programmed into the device One-Time-Programmable (OTP) Fuses |
| */ |
| #define MC_CMD_READ_FUSES 0xf0 |
| #undef MC_CMD_0xf0_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xf0_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_READ_FUSES_IN msgrequest */ |
| #define MC_CMD_READ_FUSES_IN_LEN 8 |
| /* Offset in OTP to read */ |
| #define MC_CMD_READ_FUSES_IN_OFFSET_OFST 0 |
| #define MC_CMD_READ_FUSES_IN_OFFSET_LEN 4 |
| /* Length of data to read in bytes */ |
| #define MC_CMD_READ_FUSES_IN_LENGTH_OFST 4 |
| #define MC_CMD_READ_FUSES_IN_LENGTH_LEN 4 |
| |
| /* MC_CMD_READ_FUSES_OUT msgresponse */ |
| #define MC_CMD_READ_FUSES_OUT_LENMIN 4 |
| #define MC_CMD_READ_FUSES_OUT_LENMAX 252 |
| #define MC_CMD_READ_FUSES_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_READ_FUSES_OUT_LEN(num) (4+1*(num)) |
| #define MC_CMD_READ_FUSES_OUT_DATA_NUM(len) (((len)-4)/1) |
| /* Length of returned OTP data in bytes */ |
| #define MC_CMD_READ_FUSES_OUT_LENGTH_OFST 0 |
| #define MC_CMD_READ_FUSES_OUT_LENGTH_LEN 4 |
| /* Returned data */ |
| #define MC_CMD_READ_FUSES_OUT_DATA_OFST 4 |
| #define MC_CMD_READ_FUSES_OUT_DATA_LEN 1 |
| #define MC_CMD_READ_FUSES_OUT_DATA_MINNUM 0 |
| #define MC_CMD_READ_FUSES_OUT_DATA_MAXNUM 248 |
| #define MC_CMD_READ_FUSES_OUT_DATA_MAXNUM_MCDI2 1016 |
| |
| |
| /***********************************/ |
| /* MC_CMD_KR_TUNE |
| * Get or set KR Serdes RXEQ and TX Driver settings |
| */ |
| #define MC_CMD_KR_TUNE 0xf1 |
| #undef MC_CMD_0xf1_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xf1_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_KR_TUNE_IN msgrequest */ |
| #define MC_CMD_KR_TUNE_IN_LENMIN 4 |
| #define MC_CMD_KR_TUNE_IN_LENMAX 252 |
| #define MC_CMD_KR_TUNE_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_KR_TUNE_IN_LEN(num) (4+4*(num)) |
| #define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_NUM(len) (((len)-4)/4) |
| /* Requested operation */ |
| #define MC_CMD_KR_TUNE_IN_KR_TUNE_OP_OFST 0 |
| #define MC_CMD_KR_TUNE_IN_KR_TUNE_OP_LEN 1 |
| /* enum: Get current RXEQ settings */ |
| #define MC_CMD_KR_TUNE_IN_RXEQ_GET 0x0 |
| /* enum: Override RXEQ settings */ |
| #define MC_CMD_KR_TUNE_IN_RXEQ_SET 0x1 |
| /* enum: Get current TX Driver settings */ |
| #define MC_CMD_KR_TUNE_IN_TXEQ_GET 0x2 |
| /* enum: Override TX Driver settings */ |
| #define MC_CMD_KR_TUNE_IN_TXEQ_SET 0x3 |
| /* enum: Force KR Serdes reset / recalibration */ |
| #define MC_CMD_KR_TUNE_IN_RECAL 0x4 |
| /* enum: Start KR Serdes Eye diagram plot on a given lane. Lane must have valid |
| * signal. |
| */ |
| #define MC_CMD_KR_TUNE_IN_START_EYE_PLOT 0x5 |
| /* enum: Poll KR Serdes Eye diagram plot. Returns one row of BER data. The |
| * caller should call this command repeatedly after starting eye plot, until no |
| * more data is returned. |
| */ |
| #define MC_CMD_KR_TUNE_IN_POLL_EYE_PLOT 0x6 |
| /* enum: Read Figure Of Merit (eye quality, higher is better). */ |
| #define MC_CMD_KR_TUNE_IN_READ_FOM 0x7 |
| /* enum: Start/stop link training frames */ |
| #define MC_CMD_KR_TUNE_IN_LINK_TRAIN_RUN 0x8 |
| /* enum: Issue KR link training command (control training coefficients) */ |
| #define MC_CMD_KR_TUNE_IN_LINK_TRAIN_CMD 0x9 |
| /* Align the arguments to 32 bits */ |
| #define MC_CMD_KR_TUNE_IN_KR_TUNE_RSVD_OFST 1 |
| #define MC_CMD_KR_TUNE_IN_KR_TUNE_RSVD_LEN 3 |
| /* Arguments specific to the operation */ |
| #define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_OFST 4 |
| #define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_LEN 4 |
| #define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_MINNUM 0 |
| #define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_MAXNUM 62 |
| #define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_MAXNUM_MCDI2 254 |
| |
| /* MC_CMD_KR_TUNE_OUT msgresponse */ |
| #define MC_CMD_KR_TUNE_OUT_LEN 0 |
| |
| /* MC_CMD_KR_TUNE_RXEQ_GET_IN msgrequest */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_IN_LEN 4 |
| /* Requested operation */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_IN_KR_TUNE_OP_OFST 0 |
| #define MC_CMD_KR_TUNE_RXEQ_GET_IN_KR_TUNE_OP_LEN 1 |
| /* Align the arguments to 32 bits */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_IN_KR_TUNE_RSVD_OFST 1 |
| #define MC_CMD_KR_TUNE_RXEQ_GET_IN_KR_TUNE_RSVD_LEN 3 |
| |
| /* MC_CMD_KR_TUNE_RXEQ_GET_OUT msgresponse */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LENMIN 4 |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LENMAX 252 |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LEN(num) (0+4*(num)) |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_NUM(len) (((len)-0)/4) |
| /* RXEQ Parameter */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_OFST 0 |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_LEN 4 |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_MINNUM 1 |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_MAXNUM 63 |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_MAXNUM_MCDI2 255 |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_ID_OFST 0 |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_ID_LBN 0 |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_ID_WIDTH 8 |
| /* enum: Attenuation (0-15, Huntington) */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_ATT 0x0 |
| /* enum: CTLE Boost (0-15, Huntington) */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_BOOST 0x1 |
| /* enum: Edge DFE Tap1 (Huntington - 0 - max negative, 64 - zero, 127 - max |
| * positive, Medford - 0-31) |
| */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP1 0x2 |
| /* enum: Edge DFE Tap2 (Huntington - 0 - max negative, 32 - zero, 63 - max |
| * positive, Medford - 0-31) |
| */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP2 0x3 |
| /* enum: Edge DFE Tap3 (Huntington - 0 - max negative, 32 - zero, 63 - max |
| * positive, Medford - 0-16) |
| */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP3 0x4 |
| /* enum: Edge DFE Tap4 (Huntington - 0 - max negative, 32 - zero, 63 - max |
| * positive, Medford - 0-16) |
| */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP4 0x5 |
| /* enum: Edge DFE Tap5 (Huntington - 0 - max negative, 32 - zero, 63 - max |
| * positive, Medford - 0-16) |
| */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP5 0x6 |
| /* enum: Edge DFE DLEV (0-128 for Medford) */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_DLEV 0x7 |
| /* enum: Variable Gain Amplifier (0-15, Medford) */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_VGA 0x8 |
| /* enum: CTLE EQ Capacitor (0-15, Medford) */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_CTLE_EQC 0x9 |
| /* enum: CTLE EQ Resistor (0-7, Medford) */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_CTLE_EQRES 0xa |
| /* enum: CTLE gain (0-31, Medford2) */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_CTLE_GAIN 0xb |
| /* enum: CTLE pole (0-31, Medford2) */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_CTLE_POLE 0xc |
| /* enum: CTLE peaking (0-31, Medford2) */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_CTLE_PEAK 0xd |
| /* enum: DFE Tap1 - even path (Medford2 - 6 bit signed (-29 - +29)) */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP1_EVEN 0xe |
| /* enum: DFE Tap1 - odd path (Medford2 - 6 bit signed (-29 - +29)) */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP1_ODD 0xf |
| /* enum: DFE Tap2 (Medford2 - 6 bit signed (-20 - +20)) */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP2 0x10 |
| /* enum: DFE Tap3 (Medford2 - 6 bit signed (-20 - +20)) */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP3 0x11 |
| /* enum: DFE Tap4 (Medford2 - 6 bit signed (-20 - +20)) */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP4 0x12 |
| /* enum: DFE Tap5 (Medford2 - 6 bit signed (-24 - +24)) */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP5 0x13 |
| /* enum: DFE Tap6 (Medford2 - 6 bit signed (-24 - +24)) */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP6 0x14 |
| /* enum: DFE Tap7 (Medford2 - 6 bit signed (-24 - +24)) */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP7 0x15 |
| /* enum: DFE Tap8 (Medford2 - 6 bit signed (-24 - +24)) */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP8 0x16 |
| /* enum: DFE Tap9 (Medford2 - 6 bit signed (-24 - +24)) */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP9 0x17 |
| /* enum: DFE Tap10 (Medford2 - 6 bit signed (-24 - +24)) */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP10 0x18 |
| /* enum: DFE Tap11 (Medford2 - 6 bit signed (-24 - +24)) */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP11 0x19 |
| /* enum: DFE Tap12 (Medford2 - 6 bit signed (-24 - +24)) */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP12 0x1a |
| /* enum: I/Q clk offset (Medford2 - 4 bit signed (-5 - +5))) */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_IQ_OFF 0x1b |
| /* enum: Negative h1 polarity data sampler offset calibration code, even path |
| * (Medford2 - 6 bit signed (-29 - +29))) |
| */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_H1N_OFF_EVEN 0x1c |
| /* enum: Negative h1 polarity data sampler offset calibration code, odd path |
| * (Medford2 - 6 bit signed (-29 - +29))) |
| */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_H1N_OFF_ODD 0x1d |
| /* enum: Positive h1 polarity data sampler offset calibration code, even path |
| * (Medford2 - 6 bit signed (-29 - +29))) |
| */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_H1P_OFF_EVEN 0x1e |
| /* enum: Positive h1 polarity data sampler offset calibration code, odd path |
| * (Medford2 - 6 bit signed (-29 - +29))) |
| */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_H1P_OFF_ODD 0x1f |
| /* enum: CDR calibration loop code (Medford2) */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_CDR_PVT 0x20 |
| /* enum: CDR integral loop code (Medford2) */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_CDR_INTEG 0x21 |
| /* enum: CTLE Boost stages - retimer lineside (Medford2 with DS250x retimer - 4 |
| * stages, 2 bits per stage) |
| */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_BOOST_RT_LS 0x22 |
| /* enum: DFE Tap1 - retimer lineside (Medford2 with DS250x retimer (-31 - 31)) |
| */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP1_RT_LS 0x23 |
| /* enum: DFE Tap2 - retimer lineside (Medford2 with DS250x retimer (-15 - 15)) |
| */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP2_RT_LS 0x24 |
| /* enum: DFE Tap3 - retimer lineside (Medford2 with DS250x retimer (-15 - 15)) |
| */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP3_RT_LS 0x25 |
| /* enum: DFE Tap4 - retimer lineside (Medford2 with DS250x retimer (-15 - 15)) |
| */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP4_RT_LS 0x26 |
| /* enum: DFE Tap5 - retimer lineside (Medford2 with DS250x retimer (-15 - 15)) |
| */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP5_RT_LS 0x27 |
| /* enum: CTLE Boost stages - retimer hostside (Medford2 with DS250x retimer - 4 |
| * stages, 2 bits per stage) |
| */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_BOOST_RT_HS 0x28 |
| /* enum: DFE Tap1 - retimer hostside (Medford2 with DS250x retimer (-31 - 31)) |
| */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP1_RT_HS 0x29 |
| /* enum: DFE Tap2 - retimer hostside (Medford2 with DS250x retimer (-15 - 15)) |
| */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP2_RT_HS 0x2a |
| /* enum: DFE Tap3 - retimer hostside (Medford2 with DS250x retimer (-15 - 15)) |
| */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP3_RT_HS 0x2b |
| /* enum: DFE Tap4 - retimer hostside (Medford2 with DS250x retimer (-15 - 15)) |
| */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP4_RT_HS 0x2c |
| /* enum: DFE Tap5 - retimer hostside (Medford2 with DS250x retimer (-15 - 15)) |
| */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP5_RT_HS 0x2d |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_LANE_OFST 0 |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_LANE_LBN 8 |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_LANE_WIDTH 3 |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_0 0x0 /* enum */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_1 0x1 /* enum */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_2 0x2 /* enum */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_3 0x3 /* enum */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_ALL 0x4 /* enum */ |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_AUTOCAL_OFST 0 |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_AUTOCAL_LBN 11 |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_AUTOCAL_WIDTH 1 |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_RESERVED_OFST 0 |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_RESERVED_LBN 12 |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_RESERVED_WIDTH 4 |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_INITIAL_OFST 0 |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_INITIAL_LBN 16 |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_INITIAL_WIDTH 8 |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_OFST 0 |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_LBN 24 |
| #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_WIDTH 8 |
| |
| /* MC_CMD_KR_TUNE_RXEQ_SET_IN msgrequest */ |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_LENMIN 8 |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_LENMAX 252 |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_LEN(num) (4+4*(num)) |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_NUM(len) (((len)-4)/4) |
| /* Requested operation */ |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_KR_TUNE_OP_OFST 0 |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_KR_TUNE_OP_LEN 1 |
| /* Align the arguments to 32 bits */ |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_KR_TUNE_RSVD_OFST 1 |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_KR_TUNE_RSVD_LEN 3 |
| /* RXEQ Parameter */ |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_OFST 4 |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_LEN 4 |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_MINNUM 1 |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_MAXNUM 62 |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_MAXNUM_MCDI2 254 |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_ID_OFST 4 |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_ID_LBN 0 |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_ID_WIDTH 8 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_KR_TUNE_RXEQ_GET_OUT/PARAM_ID */ |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_LANE_OFST 4 |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_LANE_LBN 8 |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_LANE_WIDTH 3 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_KR_TUNE_RXEQ_GET_OUT/PARAM_LANE */ |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_AUTOCAL_OFST 4 |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_AUTOCAL_LBN 11 |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_AUTOCAL_WIDTH 1 |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED_OFST 4 |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED_LBN 12 |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED_WIDTH 4 |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_INITIAL_OFST 4 |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_INITIAL_LBN 16 |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_INITIAL_WIDTH 8 |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED2_OFST 4 |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED2_LBN 24 |
| #define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED2_WIDTH 8 |
| |
| /* MC_CMD_KR_TUNE_RXEQ_SET_OUT msgresponse */ |
| #define MC_CMD_KR_TUNE_RXEQ_SET_OUT_LEN 0 |
| |
| /* MC_CMD_KR_TUNE_TXEQ_GET_IN msgrequest */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_IN_LEN 4 |
| /* Requested operation */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_IN_KR_TUNE_OP_OFST 0 |
| #define MC_CMD_KR_TUNE_TXEQ_GET_IN_KR_TUNE_OP_LEN 1 |
| /* Align the arguments to 32 bits */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_IN_KR_TUNE_RSVD_OFST 1 |
| #define MC_CMD_KR_TUNE_TXEQ_GET_IN_KR_TUNE_RSVD_LEN 3 |
| |
| /* MC_CMD_KR_TUNE_TXEQ_GET_OUT msgresponse */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LENMIN 4 |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LENMAX 252 |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LEN(num) (0+4*(num)) |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_NUM(len) (((len)-0)/4) |
| /* TXEQ Parameter */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_OFST 0 |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_LEN 4 |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_MINNUM 1 |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_MAXNUM 63 |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_MAXNUM_MCDI2 255 |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_ID_OFST 0 |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_ID_LBN 0 |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_ID_WIDTH 8 |
| /* enum: TX Amplitude (Huntington, Medford, Medford2) */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_LEV 0x0 |
| /* enum: De-Emphasis Tap1 Magnitude (0-7) (Huntington) */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_MODE 0x1 |
| /* enum: De-Emphasis Tap1 Fine */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_DTLEV 0x2 |
| /* enum: De-Emphasis Tap2 Magnitude (0-6) (Huntington) */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_D2 0x3 |
| /* enum: De-Emphasis Tap2 Fine (Huntington) */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_D2TLEV 0x4 |
| /* enum: Pre-Emphasis Magnitude (Huntington) */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_E 0x5 |
| /* enum: Pre-Emphasis Fine (Huntington) */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_ETLEV 0x6 |
| /* enum: TX Slew Rate Coarse control (Huntington) */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_PREDRV_DLY 0x7 |
| /* enum: TX Slew Rate Fine control (Huntington) */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_SR_SET 0x8 |
| /* enum: TX Termination Impedance control (Huntington) */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_RT_SET 0x9 |
| /* enum: TX Amplitude Fine control (Medford) */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_LEV_FINE 0xa |
| /* enum: Pre-cursor Tap (Medford, Medford2) */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TAP_ADV 0xb |
| /* enum: Post-cursor Tap (Medford, Medford2) */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TAP_DLY 0xc |
| /* enum: TX Amplitude (Retimer Lineside) */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_LEV_RT_LS 0xd |
| /* enum: Pre-cursor Tap (Retimer Lineside) */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TAP_ADV_RT_LS 0xe |
| /* enum: Post-cursor Tap (Retimer Lineside) */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TAP_DLY_RT_LS 0xf |
| /* enum: TX Amplitude (Retimer Hostside) */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_LEV_RT_HS 0x10 |
| /* enum: Pre-cursor Tap (Retimer Hostside) */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TAP_ADV_RT_HS 0x11 |
| /* enum: Post-cursor Tap (Retimer Hostside) */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TAP_DLY_RT_HS 0x12 |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_LANE_OFST 0 |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_LANE_LBN 8 |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_LANE_WIDTH 3 |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_0 0x0 /* enum */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_1 0x1 /* enum */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_2 0x2 /* enum */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_3 0x3 /* enum */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_ALL 0x4 /* enum */ |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_RESERVED_OFST 0 |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_RESERVED_LBN 11 |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_RESERVED_WIDTH 5 |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_INITIAL_OFST 0 |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_INITIAL_LBN 16 |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_INITIAL_WIDTH 8 |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_RESERVED2_OFST 0 |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_RESERVED2_LBN 24 |
| #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_RESERVED2_WIDTH 8 |
| |
| /* MC_CMD_KR_TUNE_TXEQ_SET_IN msgrequest */ |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_LENMIN 8 |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_LENMAX 252 |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_LEN(num) (4+4*(num)) |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_NUM(len) (((len)-4)/4) |
| /* Requested operation */ |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_KR_TUNE_OP_OFST 0 |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_KR_TUNE_OP_LEN 1 |
| /* Align the arguments to 32 bits */ |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_KR_TUNE_RSVD_OFST 1 |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_KR_TUNE_RSVD_LEN 3 |
| /* TXEQ Parameter */ |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_OFST 4 |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_LEN 4 |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_MINNUM 1 |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_MAXNUM 62 |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_MAXNUM_MCDI2 254 |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_ID_OFST 4 |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_ID_LBN 0 |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_ID_WIDTH 8 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_KR_TUNE_TXEQ_GET_OUT/PARAM_ID */ |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_LANE_OFST 4 |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_LANE_LBN 8 |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_LANE_WIDTH 3 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_KR_TUNE_TXEQ_GET_OUT/PARAM_LANE */ |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_RESERVED_OFST 4 |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_RESERVED_LBN 11 |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_RESERVED_WIDTH 5 |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_INITIAL_OFST 4 |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_INITIAL_LBN 16 |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_INITIAL_WIDTH 8 |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_RESERVED2_OFST 4 |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_RESERVED2_LBN 24 |
| #define MC_CMD_KR_TUNE_TXEQ_SET_IN_RESERVED2_WIDTH 8 |
| |
| /* MC_CMD_KR_TUNE_TXEQ_SET_OUT msgresponse */ |
| #define MC_CMD_KR_TUNE_TXEQ_SET_OUT_LEN 0 |
| |
| /* MC_CMD_KR_TUNE_RECAL_IN msgrequest */ |
| #define MC_CMD_KR_TUNE_RECAL_IN_LEN 4 |
| /* Requested operation */ |
| #define MC_CMD_KR_TUNE_RECAL_IN_KR_TUNE_OP_OFST 0 |
| #define MC_CMD_KR_TUNE_RECAL_IN_KR_TUNE_OP_LEN 1 |
| /* Align the arguments to 32 bits */ |
| #define MC_CMD_KR_TUNE_RECAL_IN_KR_TUNE_RSVD_OFST 1 |
| #define MC_CMD_KR_TUNE_RECAL_IN_KR_TUNE_RSVD_LEN 3 |
| |
| /* MC_CMD_KR_TUNE_RECAL_OUT msgresponse */ |
| #define MC_CMD_KR_TUNE_RECAL_OUT_LEN 0 |
| |
| /* MC_CMD_KR_TUNE_START_EYE_PLOT_IN msgrequest */ |
| #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_LEN 8 |
| /* Requested operation */ |
| #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_KR_TUNE_OP_OFST 0 |
| #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_KR_TUNE_OP_LEN 1 |
| /* Align the arguments to 32 bits */ |
| #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_KR_TUNE_RSVD_OFST 1 |
| #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_KR_TUNE_RSVD_LEN 3 |
| /* Port-relative lane to scan eye on */ |
| #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_LANE_OFST 4 |
| #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_LANE_LEN 4 |
| |
| /* MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN msgrequest */ |
| #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_LEN 12 |
| /* Requested operation */ |
| #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_KR_TUNE_OP_OFST 0 |
| #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_KR_TUNE_OP_LEN 1 |
| /* Align the arguments to 32 bits */ |
| #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_KR_TUNE_RSVD_OFST 1 |
| #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_KR_TUNE_RSVD_LEN 3 |
| #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_LANE_OFST 4 |
| #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_LANE_LEN 4 |
| #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_LANE_NUM_OFST 4 |
| #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_LANE_NUM_LBN 0 |
| #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_LANE_NUM_WIDTH 8 |
| #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_LANE_ABS_REL_OFST 4 |
| #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_LANE_ABS_REL_LBN 31 |
| #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_LANE_ABS_REL_WIDTH 1 |
| /* Scan duration / cycle count */ |
| #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_BER_OFST 8 |
| #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_BER_LEN 4 |
| |
| /* MC_CMD_KR_TUNE_START_EYE_PLOT_OUT msgresponse */ |
| #define MC_CMD_KR_TUNE_START_EYE_PLOT_OUT_LEN 0 |
| |
| /* MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN msgrequest */ |
| #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_LEN 4 |
| /* Requested operation */ |
| #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_KR_TUNE_OP_OFST 0 |
| #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_KR_TUNE_OP_LEN 1 |
| /* Align the arguments to 32 bits */ |
| #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_KR_TUNE_RSVD_OFST 1 |
| #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_KR_TUNE_RSVD_LEN 3 |
| |
| /* MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT msgresponse */ |
| #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_LENMIN 0 |
| #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_LENMAX 252 |
| #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_LEN(num) (0+2*(num)) |
| #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_NUM(len) (((len)-0)/2) |
| #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_OFST 0 |
| #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_LEN 2 |
| #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_MINNUM 0 |
| #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_MAXNUM 126 |
| #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_MAXNUM_MCDI2 510 |
| |
| /* MC_CMD_KR_TUNE_READ_FOM_IN msgrequest */ |
| #define MC_CMD_KR_TUNE_READ_FOM_IN_LEN 8 |
| /* Requested operation */ |
| #define MC_CMD_KR_TUNE_READ_FOM_IN_KR_TUNE_OP_OFST 0 |
| #define MC_CMD_KR_TUNE_READ_FOM_IN_KR_TUNE_OP_LEN 1 |
| /* Align the arguments to 32 bits */ |
| #define MC_CMD_KR_TUNE_READ_FOM_IN_KR_TUNE_RSVD_OFST 1 |
| #define MC_CMD_KR_TUNE_READ_FOM_IN_KR_TUNE_RSVD_LEN 3 |
| #define MC_CMD_KR_TUNE_READ_FOM_IN_LANE_OFST 4 |
| #define MC_CMD_KR_TUNE_READ_FOM_IN_LANE_LEN 4 |
| #define MC_CMD_KR_TUNE_READ_FOM_IN_LANE_NUM_OFST 4 |
| #define MC_CMD_KR_TUNE_READ_FOM_IN_LANE_NUM_LBN 0 |
| #define MC_CMD_KR_TUNE_READ_FOM_IN_LANE_NUM_WIDTH 8 |
| #define MC_CMD_KR_TUNE_READ_FOM_IN_LANE_ABS_REL_OFST 4 |
| #define MC_CMD_KR_TUNE_READ_FOM_IN_LANE_ABS_REL_LBN 31 |
| #define MC_CMD_KR_TUNE_READ_FOM_IN_LANE_ABS_REL_WIDTH 1 |
| |
| /* MC_CMD_KR_TUNE_READ_FOM_OUT msgresponse */ |
| #define MC_CMD_KR_TUNE_READ_FOM_OUT_LEN 4 |
| #define MC_CMD_KR_TUNE_READ_FOM_OUT_FOM_OFST 0 |
| #define MC_CMD_KR_TUNE_READ_FOM_OUT_FOM_LEN 4 |
| |
| /* MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN msgrequest */ |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN_LEN 8 |
| /* Requested operation */ |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN_KR_TUNE_OP_OFST 0 |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN_KR_TUNE_OP_LEN 1 |
| /* Align the arguments to 32 bits */ |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN_KR_TUNE_RSVD_OFST 1 |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN_KR_TUNE_RSVD_LEN 3 |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN_RUN_OFST 4 |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN_RUN_LEN 4 |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN_STOP 0x0 /* enum */ |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN_START 0x1 /* enum */ |
| |
| /* MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN msgrequest */ |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_LEN 28 |
| /* Requested operation */ |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_KR_TUNE_OP_OFST 0 |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_KR_TUNE_OP_LEN 1 |
| /* Align the arguments to 32 bits */ |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_KR_TUNE_RSVD_OFST 1 |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_KR_TUNE_RSVD_LEN 3 |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_LANE_OFST 4 |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_LANE_LEN 4 |
| /* Set INITIALIZE state */ |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_INITIALIZE_OFST 8 |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_INITIALIZE_LEN 4 |
| /* Set PRESET state */ |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_PRESET_OFST 12 |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_PRESET_LEN 4 |
| /* C(-1) request */ |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_CM1_OFST 16 |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_CM1_LEN 4 |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_REQ_HOLD 0x0 /* enum */ |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_REQ_INCREMENT 0x1 /* enum */ |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_REQ_DECREMENT 0x2 /* enum */ |
| /* C(0) request */ |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_C0_OFST 20 |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_C0_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN/CM1 */ |
| /* C(+1) request */ |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_CP1_OFST 24 |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_CP1_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN/CM1 */ |
| |
| /* MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT msgresponse */ |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_LEN 24 |
| /* C(-1) status */ |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_CM1_STATUS_OFST 0 |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_CM1_STATUS_LEN 4 |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_STATUS_NOT_UPDATED 0x0 /* enum */ |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_STATUS_UPDATED 0x1 /* enum */ |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_STATUS_MINIMUM 0x2 /* enum */ |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_STATUS_MAXIMUM 0x3 /* enum */ |
| /* C(0) status */ |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_C0_STATUS_OFST 4 |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_C0_STATUS_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN/CM1 */ |
| /* C(+1) status */ |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_CP1_STATUS_OFST 8 |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_CP1_STATUS_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN/CM1 */ |
| /* C(-1) value */ |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_CM1_VALUE_OFST 12 |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_CM1_VALUE_LEN 4 |
| /* C(0) value */ |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_C0_VALUE_OFST 16 |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_C0_VALUE_LEN 4 |
| /* C(+1) status */ |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_CP1_VALUE_OFST 20 |
| #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_CP1_VALUE_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_PCIE_TUNE |
| * Get or set PCIE Serdes RXEQ and TX Driver settings |
| */ |
| #define MC_CMD_PCIE_TUNE 0xf2 |
| #undef MC_CMD_0xf2_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xf2_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_PCIE_TUNE_IN msgrequest */ |
| #define MC_CMD_PCIE_TUNE_IN_LENMIN 4 |
| #define MC_CMD_PCIE_TUNE_IN_LENMAX 252 |
| #define MC_CMD_PCIE_TUNE_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_PCIE_TUNE_IN_LEN(num) (4+4*(num)) |
| #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_NUM(len) (((len)-4)/4) |
| /* Requested operation */ |
| #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_OP_OFST 0 |
| #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_OP_LEN 1 |
| /* enum: Get current RXEQ settings */ |
| #define MC_CMD_PCIE_TUNE_IN_RXEQ_GET 0x0 |
| /* enum: Override RXEQ settings */ |
| #define MC_CMD_PCIE_TUNE_IN_RXEQ_SET 0x1 |
| /* enum: Get current TX Driver settings */ |
| #define MC_CMD_PCIE_TUNE_IN_TXEQ_GET 0x2 |
| /* enum: Override TX Driver settings */ |
| #define MC_CMD_PCIE_TUNE_IN_TXEQ_SET 0x3 |
| /* enum: Start PCIe Serdes Eye diagram plot on a given lane. */ |
| #define MC_CMD_PCIE_TUNE_IN_START_EYE_PLOT 0x5 |
| /* enum: Poll PCIe Serdes Eye diagram plot. Returns one row of BER data. The |
| * caller should call this command repeatedly after starting eye plot, until no |
| * more data is returned. |
| */ |
| #define MC_CMD_PCIE_TUNE_IN_POLL_EYE_PLOT 0x6 |
| /* enum: Enable the SERDES BIST and set it to generate a 200MHz square wave */ |
| #define MC_CMD_PCIE_TUNE_IN_BIST_SQUARE_WAVE 0x7 |
| /* Align the arguments to 32 bits */ |
| #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_RSVD_OFST 1 |
| #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_RSVD_LEN 3 |
| /* Arguments specific to the operation */ |
| #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_OFST 4 |
| #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_LEN 4 |
| #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_MINNUM 0 |
| #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_MAXNUM 62 |
| #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_MAXNUM_MCDI2 254 |
| |
| /* MC_CMD_PCIE_TUNE_OUT msgresponse */ |
| #define MC_CMD_PCIE_TUNE_OUT_LEN 0 |
| |
| /* MC_CMD_PCIE_TUNE_RXEQ_GET_IN msgrequest */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_LEN 4 |
| /* Requested operation */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_PCIE_TUNE_OP_OFST 0 |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_PCIE_TUNE_OP_LEN 1 |
| /* Align the arguments to 32 bits */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_PCIE_TUNE_RSVD_OFST 1 |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_PCIE_TUNE_RSVD_LEN 3 |
| |
| /* MC_CMD_PCIE_TUNE_RXEQ_GET_OUT msgresponse */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LENMIN 4 |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LENMAX 252 |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LEN(num) (0+4*(num)) |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_NUM(len) (((len)-0)/4) |
| /* RXEQ Parameter */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_OFST 0 |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_LEN 4 |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_MINNUM 1 |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_MAXNUM 63 |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_MAXNUM_MCDI2 255 |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_ID_OFST 0 |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_ID_LBN 0 |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_ID_WIDTH 8 |
| /* enum: Attenuation (0-15) */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_ATT 0x0 |
| /* enum: CTLE Boost (0-15) */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_BOOST 0x1 |
| /* enum: DFE Tap1 (0 - max negative, 64 - zero, 127 - max positive) */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP1 0x2 |
| /* enum: DFE Tap2 (0 - max negative, 32 - zero, 63 - max positive) */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP2 0x3 |
| /* enum: DFE Tap3 (0 - max negative, 32 - zero, 63 - max positive) */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP3 0x4 |
| /* enum: DFE Tap4 (0 - max negative, 32 - zero, 63 - max positive) */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP4 0x5 |
| /* enum: DFE Tap5 (0 - max negative, 32 - zero, 63 - max positive) */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP5 0x6 |
| /* enum: DFE DLev */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_DLEV 0x7 |
| /* enum: Figure of Merit */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_FOM 0x8 |
| /* enum: CTLE EQ Capacitor (HF Gain) */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_CTLE_EQC 0x9 |
| /* enum: CTLE EQ Resistor (DC Gain) */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_CTLE_EQRES 0xa |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_LANE_OFST 0 |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_LANE_LBN 8 |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_LANE_WIDTH 5 |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_0 0x0 /* enum */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_1 0x1 /* enum */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_2 0x2 /* enum */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_3 0x3 /* enum */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_4 0x4 /* enum */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_5 0x5 /* enum */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_6 0x6 /* enum */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_7 0x7 /* enum */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_8 0x8 /* enum */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_9 0x9 /* enum */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_10 0xa /* enum */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_11 0xb /* enum */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_12 0xc /* enum */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_13 0xd /* enum */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_14 0xe /* enum */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_15 0xf /* enum */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_ALL 0x10 /* enum */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_AUTOCAL_OFST 0 |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_AUTOCAL_LBN 13 |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_AUTOCAL_WIDTH 1 |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_RESERVED_OFST 0 |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_RESERVED_LBN 14 |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_RESERVED_WIDTH 10 |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_OFST 0 |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_LBN 24 |
| #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_WIDTH 8 |
| |
| /* MC_CMD_PCIE_TUNE_RXEQ_SET_IN msgrequest */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_LENMIN 8 |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_LENMAX 252 |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_LEN(num) (4+4*(num)) |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_NUM(len) (((len)-4)/4) |
| /* Requested operation */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PCIE_TUNE_OP_OFST 0 |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PCIE_TUNE_OP_LEN 1 |
| /* Align the arguments to 32 bits */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PCIE_TUNE_RSVD_OFST 1 |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PCIE_TUNE_RSVD_LEN 3 |
| /* RXEQ Parameter */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_OFST 4 |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_LEN 4 |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_MINNUM 1 |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_MAXNUM 62 |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_MAXNUM_MCDI2 254 |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_ID_OFST 4 |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_ID_LBN 0 |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_ID_WIDTH 8 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_PCIE_TUNE_RXEQ_GET_OUT/PARAM_ID */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_LANE_OFST 4 |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_LANE_LBN 8 |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_LANE_WIDTH 5 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_PCIE_TUNE_RXEQ_GET_OUT/PARAM_LANE */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_AUTOCAL_OFST 4 |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_AUTOCAL_LBN 13 |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_AUTOCAL_WIDTH 1 |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_RESERVED_OFST 4 |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_RESERVED_LBN 14 |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_RESERVED_WIDTH 2 |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_INITIAL_OFST 4 |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_INITIAL_LBN 16 |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_INITIAL_WIDTH 8 |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_RESERVED2_OFST 4 |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_RESERVED2_LBN 24 |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_RESERVED2_WIDTH 8 |
| |
| /* MC_CMD_PCIE_TUNE_RXEQ_SET_OUT msgresponse */ |
| #define MC_CMD_PCIE_TUNE_RXEQ_SET_OUT_LEN 0 |
| |
| /* MC_CMD_PCIE_TUNE_TXEQ_GET_IN msgrequest */ |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_LEN 4 |
| /* Requested operation */ |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_PCIE_TUNE_OP_OFST 0 |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_PCIE_TUNE_OP_LEN 1 |
| /* Align the arguments to 32 bits */ |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_PCIE_TUNE_RSVD_OFST 1 |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_PCIE_TUNE_RSVD_LEN 3 |
| |
| /* MC_CMD_PCIE_TUNE_TXEQ_GET_OUT msgresponse */ |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_LENMIN 4 |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_LENMAX 252 |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_LEN(num) (0+4*(num)) |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_NUM(len) (((len)-0)/4) |
| /* RXEQ Parameter */ |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_OFST 0 |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_LEN 4 |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_MINNUM 1 |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_MAXNUM 63 |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_MAXNUM_MCDI2 255 |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_ID_OFST 0 |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_ID_LBN 0 |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_ID_WIDTH 8 |
| /* enum: TxMargin (PIPE) */ |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_TXMARGIN 0x0 |
| /* enum: TxSwing (PIPE) */ |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_TXSWING 0x1 |
| /* enum: De-emphasis coefficient C(-1) (PIPE) */ |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_CM1 0x2 |
| /* enum: De-emphasis coefficient C(0) (PIPE) */ |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_C0 0x3 |
| /* enum: De-emphasis coefficient C(+1) (PIPE) */ |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_CP1 0x4 |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_LANE_OFST 0 |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_LANE_LBN 8 |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_LANE_WIDTH 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_PCIE_TUNE_RXEQ_GET_OUT/PARAM_LANE */ |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_RESERVED_OFST 0 |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_RESERVED_LBN 12 |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_RESERVED_WIDTH 12 |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_CURRENT_OFST 0 |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_CURRENT_LBN 24 |
| #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_CURRENT_WIDTH 8 |
| |
| /* MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN msgrequest */ |
| #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_LEN 8 |
| /* Requested operation */ |
| #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_PCIE_TUNE_OP_OFST 0 |
| #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_PCIE_TUNE_OP_LEN 1 |
| /* Align the arguments to 32 bits */ |
| #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_PCIE_TUNE_RSVD_OFST 1 |
| #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_PCIE_TUNE_RSVD_LEN 3 |
| #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_LANE_OFST 4 |
| #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_LANE_LEN 4 |
| |
| /* MC_CMD_PCIE_TUNE_START_EYE_PLOT_OUT msgresponse */ |
| #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_OUT_LEN 0 |
| |
| /* MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN msgrequest */ |
| #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_LEN 4 |
| /* Requested operation */ |
| #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_PCIE_TUNE_OP_OFST 0 |
| #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_PCIE_TUNE_OP_LEN 1 |
| /* Align the arguments to 32 bits */ |
| #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_PCIE_TUNE_RSVD_OFST 1 |
| #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_PCIE_TUNE_RSVD_LEN 3 |
| |
| /* MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT msgresponse */ |
| #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_LENMIN 0 |
| #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_LENMAX 252 |
| #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_LEN(num) (0+2*(num)) |
| #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_NUM(len) (((len)-0)/2) |
| #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_OFST 0 |
| #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_LEN 2 |
| #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_MINNUM 0 |
| #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_MAXNUM 126 |
| #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_MAXNUM_MCDI2 510 |
| |
| /* MC_CMD_PCIE_TUNE_BIST_SQUARE_WAVE_IN msgrequest */ |
| #define MC_CMD_PCIE_TUNE_BIST_SQUARE_WAVE_IN_LEN 0 |
| |
| /* MC_CMD_PCIE_TUNE_BIST_SQUARE_WAVE_OUT msgrequest */ |
| #define MC_CMD_PCIE_TUNE_BIST_SQUARE_WAVE_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_LICENSING |
| * Operations on the NVRAM_PARTITION_TYPE_LICENSE application license partition |
| * - not used for V3 licensing |
| */ |
| #define MC_CMD_LICENSING 0xf3 |
| #undef MC_CMD_0xf3_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xf3_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_LICENSING_IN msgrequest */ |
| #define MC_CMD_LICENSING_IN_LEN 4 |
| /* identifies the type of operation requested */ |
| #define MC_CMD_LICENSING_IN_OP_OFST 0 |
| #define MC_CMD_LICENSING_IN_OP_LEN 4 |
| /* enum: re-read and apply licenses after a license key partition update; note |
| * that this operation returns a zero-length response |
| */ |
| #define MC_CMD_LICENSING_IN_OP_UPDATE_LICENSE 0x0 |
| /* enum: report counts of installed licenses */ |
| #define MC_CMD_LICENSING_IN_OP_GET_KEY_STATS 0x1 |
| |
| /* MC_CMD_LICENSING_OUT msgresponse */ |
| #define MC_CMD_LICENSING_OUT_LEN 28 |
| /* count of application keys which are valid */ |
| #define MC_CMD_LICENSING_OUT_VALID_APP_KEYS_OFST 0 |
| #define MC_CMD_LICENSING_OUT_VALID_APP_KEYS_LEN 4 |
| /* sum of UNVERIFIABLE_APP_KEYS + WRONG_NODE_APP_KEYS (for compatibility with |
| * MC_CMD_FC_OP_LICENSE) |
| */ |
| #define MC_CMD_LICENSING_OUT_INVALID_APP_KEYS_OFST 4 |
| #define MC_CMD_LICENSING_OUT_INVALID_APP_KEYS_LEN 4 |
| /* count of application keys which are invalid due to being blacklisted */ |
| #define MC_CMD_LICENSING_OUT_BLACKLISTED_APP_KEYS_OFST 8 |
| #define MC_CMD_LICENSING_OUT_BLACKLISTED_APP_KEYS_LEN 4 |
| /* count of application keys which are invalid due to being unverifiable */ |
| #define MC_CMD_LICENSING_OUT_UNVERIFIABLE_APP_KEYS_OFST 12 |
| #define MC_CMD_LICENSING_OUT_UNVERIFIABLE_APP_KEYS_LEN 4 |
| /* count of application keys which are invalid due to being for the wrong node |
| */ |
| #define MC_CMD_LICENSING_OUT_WRONG_NODE_APP_KEYS_OFST 16 |
| #define MC_CMD_LICENSING_OUT_WRONG_NODE_APP_KEYS_LEN 4 |
| /* licensing state (for diagnostics; the exact meaning of the bits in this |
| * field are private to the firmware) |
| */ |
| #define MC_CMD_LICENSING_OUT_LICENSING_STATE_OFST 20 |
| #define MC_CMD_LICENSING_OUT_LICENSING_STATE_LEN 4 |
| /* licensing subsystem self-test report (for manftest) */ |
| #define MC_CMD_LICENSING_OUT_LICENSING_SELF_TEST_OFST 24 |
| #define MC_CMD_LICENSING_OUT_LICENSING_SELF_TEST_LEN 4 |
| /* enum: licensing subsystem self-test failed */ |
| #define MC_CMD_LICENSING_OUT_SELF_TEST_FAIL 0x0 |
| /* enum: licensing subsystem self-test passed */ |
| #define MC_CMD_LICENSING_OUT_SELF_TEST_PASS 0x1 |
| |
| |
| /***********************************/ |
| /* MC_CMD_LICENSING_V3 |
| * Operations on the NVRAM_PARTITION_TYPE_LICENSE application license partition |
| * - V3 licensing (Medford) |
| */ |
| #define MC_CMD_LICENSING_V3 0xd0 |
| #undef MC_CMD_0xd0_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xd0_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_LICENSING_V3_IN msgrequest */ |
| #define MC_CMD_LICENSING_V3_IN_LEN 4 |
| /* identifies the type of operation requested */ |
| #define MC_CMD_LICENSING_V3_IN_OP_OFST 0 |
| #define MC_CMD_LICENSING_V3_IN_OP_LEN 4 |
| /* enum: re-read and apply licenses after a license key partition update; note |
| * that this operation returns a zero-length response |
| */ |
| #define MC_CMD_LICENSING_V3_IN_OP_UPDATE_LICENSE 0x0 |
| /* enum: report counts of installed licenses Returns EAGAIN if license |
| * processing (updating) has been started but not yet completed. |
| */ |
| #define MC_CMD_LICENSING_V3_IN_OP_REPORT_LICENSE 0x1 |
| |
| /* MC_CMD_LICENSING_V3_OUT msgresponse */ |
| #define MC_CMD_LICENSING_V3_OUT_LEN 88 |
| /* count of keys which are valid */ |
| #define MC_CMD_LICENSING_V3_OUT_VALID_KEYS_OFST 0 |
| #define MC_CMD_LICENSING_V3_OUT_VALID_KEYS_LEN 4 |
| /* sum of UNVERIFIABLE_KEYS + WRONG_NODE_KEYS (for compatibility with |
| * MC_CMD_FC_OP_LICENSE) |
| */ |
| #define MC_CMD_LICENSING_V3_OUT_INVALID_KEYS_OFST 4 |
| #define MC_CMD_LICENSING_V3_OUT_INVALID_KEYS_LEN 4 |
| /* count of keys which are invalid due to being unverifiable */ |
| #define MC_CMD_LICENSING_V3_OUT_UNVERIFIABLE_KEYS_OFST 8 |
| #define MC_CMD_LICENSING_V3_OUT_UNVERIFIABLE_KEYS_LEN 4 |
| /* count of keys which are invalid due to being for the wrong node */ |
| #define MC_CMD_LICENSING_V3_OUT_WRONG_NODE_KEYS_OFST 12 |
| #define MC_CMD_LICENSING_V3_OUT_WRONG_NODE_KEYS_LEN 4 |
| /* licensing state (for diagnostics; the exact meaning of the bits in this |
| * field are private to the firmware) |
| */ |
| #define MC_CMD_LICENSING_V3_OUT_LICENSING_STATE_OFST 16 |
| #define MC_CMD_LICENSING_V3_OUT_LICENSING_STATE_LEN 4 |
| /* licensing subsystem self-test report (for manftest) */ |
| #define MC_CMD_LICENSING_V3_OUT_LICENSING_SELF_TEST_OFST 20 |
| #define MC_CMD_LICENSING_V3_OUT_LICENSING_SELF_TEST_LEN 4 |
| /* enum: licensing subsystem self-test failed */ |
| #define MC_CMD_LICENSING_V3_OUT_SELF_TEST_FAIL 0x0 |
| /* enum: licensing subsystem self-test passed */ |
| #define MC_CMD_LICENSING_V3_OUT_SELF_TEST_PASS 0x1 |
| /* bitmask of licensed applications */ |
| #define MC_CMD_LICENSING_V3_OUT_LICENSED_APPS_OFST 24 |
| #define MC_CMD_LICENSING_V3_OUT_LICENSED_APPS_LEN 8 |
| #define MC_CMD_LICENSING_V3_OUT_LICENSED_APPS_LO_OFST 24 |
| #define MC_CMD_LICENSING_V3_OUT_LICENSED_APPS_LO_LEN 4 |
| #define MC_CMD_LICENSING_V3_OUT_LICENSED_APPS_LO_LBN 192 |
| #define MC_CMD_LICENSING_V3_OUT_LICENSED_APPS_LO_WIDTH 32 |
| #define MC_CMD_LICENSING_V3_OUT_LICENSED_APPS_HI_OFST 28 |
| #define MC_CMD_LICENSING_V3_OUT_LICENSED_APPS_HI_LEN 4 |
| #define MC_CMD_LICENSING_V3_OUT_LICENSED_APPS_HI_LBN 224 |
| #define MC_CMD_LICENSING_V3_OUT_LICENSED_APPS_HI_WIDTH 32 |
| /* reserved for future use */ |
| #define MC_CMD_LICENSING_V3_OUT_RESERVED_0_OFST 32 |
| #define MC_CMD_LICENSING_V3_OUT_RESERVED_0_LEN 24 |
| /* bitmask of licensed features */ |
| #define MC_CMD_LICENSING_V3_OUT_LICENSED_FEATURES_OFST 56 |
| #define MC_CMD_LICENSING_V3_OUT_LICENSED_FEATURES_LEN 8 |
| #define MC_CMD_LICENSING_V3_OUT_LICENSED_FEATURES_LO_OFST 56 |
| #define MC_CMD_LICENSING_V3_OUT_LICENSED_FEATURES_LO_LEN 4 |
| #define MC_CMD_LICENSING_V3_OUT_LICENSED_FEATURES_LO_LBN 448 |
| #define MC_CMD_LICENSING_V3_OUT_LICENSED_FEATURES_LO_WIDTH 32 |
| #define MC_CMD_LICENSING_V3_OUT_LICENSED_FEATURES_HI_OFST 60 |
| #define MC_CMD_LICENSING_V3_OUT_LICENSED_FEATURES_HI_LEN 4 |
| #define MC_CMD_LICENSING_V3_OUT_LICENSED_FEATURES_HI_LBN 480 |
| #define MC_CMD_LICENSING_V3_OUT_LICENSED_FEATURES_HI_WIDTH 32 |
| /* reserved for future use */ |
| #define MC_CMD_LICENSING_V3_OUT_RESERVED_1_OFST 64 |
| #define MC_CMD_LICENSING_V3_OUT_RESERVED_1_LEN 24 |
| |
| |
| /***********************************/ |
| /* MC_CMD_LICENSING_GET_ID_V3 |
| * Get ID and type from the NVRAM_PARTITION_TYPE_LICENSE application license |
| * partition - V3 licensing (Medford) |
| */ |
| #define MC_CMD_LICENSING_GET_ID_V3 0xd1 |
| #undef MC_CMD_0xd1_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xd1_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_LICENSING_GET_ID_V3_IN msgrequest */ |
| #define MC_CMD_LICENSING_GET_ID_V3_IN_LEN 0 |
| |
| /* MC_CMD_LICENSING_GET_ID_V3_OUT msgresponse */ |
| #define MC_CMD_LICENSING_GET_ID_V3_OUT_LENMIN 8 |
| #define MC_CMD_LICENSING_GET_ID_V3_OUT_LENMAX 252 |
| #define MC_CMD_LICENSING_GET_ID_V3_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_LICENSING_GET_ID_V3_OUT_LEN(num) (8+1*(num)) |
| #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_ID_NUM(len) (((len)-8)/1) |
| /* type of license (eg 3) */ |
| #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_TYPE_OFST 0 |
| #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_TYPE_LEN 4 |
| /* length of the license ID (in bytes) */ |
| #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_ID_LENGTH_OFST 4 |
| #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_ID_LENGTH_LEN 4 |
| /* the unique license ID of the adapter */ |
| #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_ID_OFST 8 |
| #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_ID_LEN 1 |
| #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_ID_MINNUM 0 |
| #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_ID_MAXNUM 244 |
| #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_ID_MAXNUM_MCDI2 1012 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MC2MC_PROXY |
| * Execute an arbitrary MCDI command on the slave MC of a dual-core device. |
| * This will fail on a single-core system. |
| */ |
| #define MC_CMD_MC2MC_PROXY 0xf4 |
| #undef MC_CMD_0xf4_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xf4_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_MC2MC_PROXY_IN msgrequest */ |
| #define MC_CMD_MC2MC_PROXY_IN_LEN 0 |
| |
| /* MC_CMD_MC2MC_PROXY_OUT msgresponse */ |
| #define MC_CMD_MC2MC_PROXY_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_LICENSED_APP_STATE |
| * Query the state of an individual licensed application. (Note that the actual |
| * state may be invalidated by the MC_CMD_LICENSING OP_UPDATE_LICENSE operation |
| * or a reboot of the MC.) Not used for V3 licensing |
| */ |
| #define MC_CMD_GET_LICENSED_APP_STATE 0xf5 |
| #undef MC_CMD_0xf5_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xf5_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_LICENSED_APP_STATE_IN msgrequest */ |
| #define MC_CMD_GET_LICENSED_APP_STATE_IN_LEN 4 |
| /* application ID to query (LICENSED_APP_ID_xxx) */ |
| #define MC_CMD_GET_LICENSED_APP_STATE_IN_APP_ID_OFST 0 |
| #define MC_CMD_GET_LICENSED_APP_STATE_IN_APP_ID_LEN 4 |
| |
| /* MC_CMD_GET_LICENSED_APP_STATE_OUT msgresponse */ |
| #define MC_CMD_GET_LICENSED_APP_STATE_OUT_LEN 4 |
| /* state of this application */ |
| #define MC_CMD_GET_LICENSED_APP_STATE_OUT_STATE_OFST 0 |
| #define MC_CMD_GET_LICENSED_APP_STATE_OUT_STATE_LEN 4 |
| /* enum: no (or invalid) license is present for the application */ |
| #define MC_CMD_GET_LICENSED_APP_STATE_OUT_NOT_LICENSED 0x0 |
| /* enum: a valid license is present for the application */ |
| #define MC_CMD_GET_LICENSED_APP_STATE_OUT_LICENSED 0x1 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_LICENSED_V3_APP_STATE |
| * Query the state of an individual licensed application. (Note that the actual |
| * state may be invalidated by the MC_CMD_LICENSING_V3 OP_UPDATE_LICENSE |
| * operation or a reboot of the MC.) Used for V3 licensing (Medford) |
| */ |
| #define MC_CMD_GET_LICENSED_V3_APP_STATE 0xd2 |
| #undef MC_CMD_0xd2_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xd2_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_LICENSED_V3_APP_STATE_IN msgrequest */ |
| #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_LEN 8 |
| /* application ID to query (LICENSED_V3_APPS_xxx) expressed as a single bit |
| * mask |
| */ |
| #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_APP_ID_OFST 0 |
| #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_APP_ID_LEN 8 |
| #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_APP_ID_LO_OFST 0 |
| #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_APP_ID_LO_LEN 4 |
| #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_APP_ID_LO_LBN 0 |
| #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_APP_ID_LO_WIDTH 32 |
| #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_APP_ID_HI_OFST 4 |
| #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_APP_ID_HI_LEN 4 |
| #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_APP_ID_HI_LBN 32 |
| #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_APP_ID_HI_WIDTH 32 |
| |
| /* MC_CMD_GET_LICENSED_V3_APP_STATE_OUT msgresponse */ |
| #define MC_CMD_GET_LICENSED_V3_APP_STATE_OUT_LEN 4 |
| /* state of this application */ |
| #define MC_CMD_GET_LICENSED_V3_APP_STATE_OUT_STATE_OFST 0 |
| #define MC_CMD_GET_LICENSED_V3_APP_STATE_OUT_STATE_LEN 4 |
| /* enum: no (or invalid) license is present for the application */ |
| #define MC_CMD_GET_LICENSED_V3_APP_STATE_OUT_NOT_LICENSED 0x0 |
| /* enum: a valid license is present for the application */ |
| #define MC_CMD_GET_LICENSED_V3_APP_STATE_OUT_LICENSED 0x1 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_LICENSED_V3_FEATURE_STATES |
| * Query the state of an one or more licensed features. (Note that the actual |
| * state may be invalidated by the MC_CMD_LICENSING_V3 OP_UPDATE_LICENSE |
| * operation or a reboot of the MC.) Used for V3 licensing (Medford) |
| */ |
| #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES 0xd3 |
| #undef MC_CMD_0xd3_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xd3_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN msgrequest */ |
| #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_LEN 8 |
| /* features to query (LICENSED_V3_FEATURES_xxx) expressed as a mask with one or |
| * more bits set |
| */ |
| #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_FEATURES_OFST 0 |
| #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_FEATURES_LEN 8 |
| #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_FEATURES_LO_OFST 0 |
| #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_FEATURES_LO_LEN 4 |
| #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_FEATURES_LO_LBN 0 |
| #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_FEATURES_LO_WIDTH 32 |
| #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_FEATURES_HI_OFST 4 |
| #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_FEATURES_HI_LEN 4 |
| #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_FEATURES_HI_LBN 32 |
| #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_FEATURES_HI_WIDTH 32 |
| |
| /* MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT msgresponse */ |
| #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_LEN 8 |
| /* states of these features - bit set for licensed, clear for not licensed */ |
| #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_STATES_OFST 0 |
| #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_STATES_LEN 8 |
| #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_STATES_LO_OFST 0 |
| #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_STATES_LO_LEN 4 |
| #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_STATES_LO_LBN 0 |
| #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_STATES_LO_WIDTH 32 |
| #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_STATES_HI_OFST 4 |
| #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_STATES_HI_LEN 4 |
| #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_STATES_HI_LBN 32 |
| #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_STATES_HI_WIDTH 32 |
| |
| |
| /***********************************/ |
| /* MC_CMD_LICENSED_APP_OP |
| * Perform an action for an individual licensed application - not used for V3 |
| * licensing. |
| */ |
| #define MC_CMD_LICENSED_APP_OP 0xf6 |
| #undef MC_CMD_0xf6_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xf6_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_LICENSED_APP_OP_IN msgrequest */ |
| #define MC_CMD_LICENSED_APP_OP_IN_LENMIN 8 |
| #define MC_CMD_LICENSED_APP_OP_IN_LENMAX 252 |
| #define MC_CMD_LICENSED_APP_OP_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_LICENSED_APP_OP_IN_LEN(num) (8+4*(num)) |
| #define MC_CMD_LICENSED_APP_OP_IN_ARGS_NUM(len) (((len)-8)/4) |
| /* application ID */ |
| #define MC_CMD_LICENSED_APP_OP_IN_APP_ID_OFST 0 |
| #define MC_CMD_LICENSED_APP_OP_IN_APP_ID_LEN 4 |
| /* the type of operation requested */ |
| #define MC_CMD_LICENSED_APP_OP_IN_OP_OFST 4 |
| #define MC_CMD_LICENSED_APP_OP_IN_OP_LEN 4 |
| /* enum: validate application */ |
| #define MC_CMD_LICENSED_APP_OP_IN_OP_VALIDATE 0x0 |
| /* enum: mask application */ |
| #define MC_CMD_LICENSED_APP_OP_IN_OP_MASK 0x1 |
| /* arguments specific to this particular operation */ |
| #define MC_CMD_LICENSED_APP_OP_IN_ARGS_OFST 8 |
| #define MC_CMD_LICENSED_APP_OP_IN_ARGS_LEN 4 |
| #define MC_CMD_LICENSED_APP_OP_IN_ARGS_MINNUM 0 |
| #define MC_CMD_LICENSED_APP_OP_IN_ARGS_MAXNUM 61 |
| #define MC_CMD_LICENSED_APP_OP_IN_ARGS_MAXNUM_MCDI2 253 |
| |
| /* MC_CMD_LICENSED_APP_OP_OUT msgresponse */ |
| #define MC_CMD_LICENSED_APP_OP_OUT_LENMIN 0 |
| #define MC_CMD_LICENSED_APP_OP_OUT_LENMAX 252 |
| #define MC_CMD_LICENSED_APP_OP_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_LICENSED_APP_OP_OUT_LEN(num) (0+4*(num)) |
| #define MC_CMD_LICENSED_APP_OP_OUT_RESULT_NUM(len) (((len)-0)/4) |
| /* result specific to this particular operation */ |
| #define MC_CMD_LICENSED_APP_OP_OUT_RESULT_OFST 0 |
| #define MC_CMD_LICENSED_APP_OP_OUT_RESULT_LEN 4 |
| #define MC_CMD_LICENSED_APP_OP_OUT_RESULT_MINNUM 0 |
| #define MC_CMD_LICENSED_APP_OP_OUT_RESULT_MAXNUM 63 |
| #define MC_CMD_LICENSED_APP_OP_OUT_RESULT_MAXNUM_MCDI2 255 |
| |
| /* MC_CMD_LICENSED_APP_OP_VALIDATE_IN msgrequest */ |
| #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_LEN 72 |
| /* application ID */ |
| #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_APP_ID_OFST 0 |
| #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_APP_ID_LEN 4 |
| /* the type of operation requested */ |
| #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_OP_OFST 4 |
| #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_OP_LEN 4 |
| /* validation challenge */ |
| #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_CHALLENGE_OFST 8 |
| #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_CHALLENGE_LEN 64 |
| |
| /* MC_CMD_LICENSED_APP_OP_VALIDATE_OUT msgresponse */ |
| #define MC_CMD_LICENSED_APP_OP_VALIDATE_OUT_LEN 68 |
| /* feature expiry (time_t) */ |
| #define MC_CMD_LICENSED_APP_OP_VALIDATE_OUT_EXPIRY_OFST 0 |
| #define MC_CMD_LICENSED_APP_OP_VALIDATE_OUT_EXPIRY_LEN 4 |
| /* validation response */ |
| #define MC_CMD_LICENSED_APP_OP_VALIDATE_OUT_RESPONSE_OFST 4 |
| #define MC_CMD_LICENSED_APP_OP_VALIDATE_OUT_RESPONSE_LEN 64 |
| |
| /* MC_CMD_LICENSED_APP_OP_MASK_IN msgrequest */ |
| #define MC_CMD_LICENSED_APP_OP_MASK_IN_LEN 12 |
| /* application ID */ |
| #define MC_CMD_LICENSED_APP_OP_MASK_IN_APP_ID_OFST 0 |
| #define MC_CMD_LICENSED_APP_OP_MASK_IN_APP_ID_LEN 4 |
| /* the type of operation requested */ |
| #define MC_CMD_LICENSED_APP_OP_MASK_IN_OP_OFST 4 |
| #define MC_CMD_LICENSED_APP_OP_MASK_IN_OP_LEN 4 |
| /* flag */ |
| #define MC_CMD_LICENSED_APP_OP_MASK_IN_FLAG_OFST 8 |
| #define MC_CMD_LICENSED_APP_OP_MASK_IN_FLAG_LEN 4 |
| |
| /* MC_CMD_LICENSED_APP_OP_MASK_OUT msgresponse */ |
| #define MC_CMD_LICENSED_APP_OP_MASK_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_LICENSED_V3_VALIDATE_APP |
| * Perform validation for an individual licensed application - V3 licensing |
| * (Medford) |
| */ |
| #define MC_CMD_LICENSED_V3_VALIDATE_APP 0xd4 |
| #undef MC_CMD_0xd4_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xd4_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_LICENSED_V3_VALIDATE_APP_IN msgrequest */ |
| #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_LEN 56 |
| /* challenge for validation (384 bits) */ |
| #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_CHALLENGE_OFST 0 |
| #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_CHALLENGE_LEN 48 |
| /* application ID expressed as a single bit mask */ |
| #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_APP_ID_OFST 48 |
| #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_APP_ID_LEN 8 |
| #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_APP_ID_LO_OFST 48 |
| #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_APP_ID_LO_LEN 4 |
| #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_APP_ID_LO_LBN 384 |
| #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_APP_ID_LO_WIDTH 32 |
| #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_APP_ID_HI_OFST 52 |
| #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_APP_ID_HI_LEN 4 |
| #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_APP_ID_HI_LBN 416 |
| #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_APP_ID_HI_WIDTH 32 |
| |
| /* MC_CMD_LICENSED_V3_VALIDATE_APP_OUT msgresponse */ |
| #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_LEN 116 |
| /* validation response to challenge in the form of ECDSA signature consisting |
| * of two 384-bit integers, r and s, in big-endian order. The signature signs a |
| * SHA-384 digest of a message constructed from the concatenation of the input |
| * message and the remaining fields of this output message, e.g. challenge[48 |
| * bytes] ... expiry_time[4 bytes] ... |
| */ |
| #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_RESPONSE_OFST 0 |
| #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_RESPONSE_LEN 96 |
| /* application expiry time */ |
| #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_EXPIRY_TIME_OFST 96 |
| #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_EXPIRY_TIME_LEN 4 |
| /* application expiry units */ |
| #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_EXPIRY_UNITS_OFST 100 |
| #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_EXPIRY_UNITS_LEN 4 |
| /* enum: expiry units are accounting units */ |
| #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_EXPIRY_UNIT_ACC 0x0 |
| /* enum: expiry units are calendar days */ |
| #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_EXPIRY_UNIT_DAYS 0x1 |
| /* base MAC address of the NIC stored in NVRAM (note that this is a constant |
| * value for a given NIC regardless which function is calling, effectively this |
| * is PF0 base MAC address) |
| */ |
| #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_BASE_MACADDR_OFST 104 |
| #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_BASE_MACADDR_LEN 6 |
| /* MAC address of v-adaptor associated with the client. If no such v-adapator |
| * exists, then the field is filled with 0xFF. |
| */ |
| #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_VADAPTOR_MACADDR_OFST 110 |
| #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_VADAPTOR_MACADDR_LEN 6 |
| |
| |
| /***********************************/ |
| /* MC_CMD_LICENSED_V3_MASK_FEATURES |
| * Mask features - V3 licensing (Medford) |
| */ |
| #define MC_CMD_LICENSED_V3_MASK_FEATURES 0xd5 |
| #undef MC_CMD_0xd5_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xd5_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_LICENSED_V3_MASK_FEATURES_IN msgrequest */ |
| #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_LEN 12 |
| /* mask to be applied to features to be changed */ |
| #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_MASK_OFST 0 |
| #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_MASK_LEN 8 |
| #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_MASK_LO_OFST 0 |
| #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_MASK_LO_LEN 4 |
| #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_MASK_LO_LBN 0 |
| #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_MASK_LO_WIDTH 32 |
| #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_MASK_HI_OFST 4 |
| #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_MASK_HI_LEN 4 |
| #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_MASK_HI_LBN 32 |
| #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_MASK_HI_WIDTH 32 |
| /* whether to turn on or turn off the masked features */ |
| #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_FLAG_OFST 8 |
| #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_FLAG_LEN 4 |
| /* enum: turn the features off */ |
| #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_OFF 0x0 |
| /* enum: turn the features back on */ |
| #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_ON 0x1 |
| |
| /* MC_CMD_LICENSED_V3_MASK_FEATURES_OUT msgresponse */ |
| #define MC_CMD_LICENSED_V3_MASK_FEATURES_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_LICENSING_V3_TEMPORARY |
| * Perform operations to support installation of a single temporary license in |
| * the adapter, in addition to those found in the licensing partition. See |
| * SF-116124-SW for an overview of how this could be used. The license is |
| * stored in MC persistent data and so will survive a MC reboot, but will be |
| * erased when the adapter is power cycled |
| */ |
| #define MC_CMD_LICENSING_V3_TEMPORARY 0xd6 |
| #undef MC_CMD_0xd6_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xd6_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_LICENSING_V3_TEMPORARY_IN msgrequest */ |
| #define MC_CMD_LICENSING_V3_TEMPORARY_IN_LEN 4 |
| /* operation code */ |
| #define MC_CMD_LICENSING_V3_TEMPORARY_IN_OP_OFST 0 |
| #define MC_CMD_LICENSING_V3_TEMPORARY_IN_OP_LEN 4 |
| /* enum: install a new license, overwriting any existing temporary license. |
| * This is an asynchronous operation owing to the time taken to validate an |
| * ECDSA license |
| */ |
| #define MC_CMD_LICENSING_V3_TEMPORARY_SET 0x0 |
| /* enum: clear the license immediately rather than waiting for the next power |
| * cycle |
| */ |
| #define MC_CMD_LICENSING_V3_TEMPORARY_CLEAR 0x1 |
| /* enum: get the status of the asynchronous MC_CMD_LICENSING_V3_TEMPORARY_SET |
| * operation |
| */ |
| #define MC_CMD_LICENSING_V3_TEMPORARY_STATUS 0x2 |
| |
| /* MC_CMD_LICENSING_V3_TEMPORARY_IN_SET msgrequest */ |
| #define MC_CMD_LICENSING_V3_TEMPORARY_IN_SET_LEN 164 |
| #define MC_CMD_LICENSING_V3_TEMPORARY_IN_SET_OP_OFST 0 |
| #define MC_CMD_LICENSING_V3_TEMPORARY_IN_SET_OP_LEN 4 |
| /* ECDSA license and signature */ |
| #define MC_CMD_LICENSING_V3_TEMPORARY_IN_SET_LICENSE_OFST 4 |
| #define MC_CMD_LICENSING_V3_TEMPORARY_IN_SET_LICENSE_LEN 160 |
| |
| /* MC_CMD_LICENSING_V3_TEMPORARY_IN_CLEAR msgrequest */ |
| #define MC_CMD_LICENSING_V3_TEMPORARY_IN_CLEAR_LEN 4 |
| #define MC_CMD_LICENSING_V3_TEMPORARY_IN_CLEAR_OP_OFST 0 |
| #define MC_CMD_LICENSING_V3_TEMPORARY_IN_CLEAR_OP_LEN 4 |
| |
| /* MC_CMD_LICENSING_V3_TEMPORARY_IN_STATUS msgrequest */ |
| #define MC_CMD_LICENSING_V3_TEMPORARY_IN_STATUS_LEN 4 |
| #define MC_CMD_LICENSING_V3_TEMPORARY_IN_STATUS_OP_OFST 0 |
| #define MC_CMD_LICENSING_V3_TEMPORARY_IN_STATUS_OP_LEN 4 |
| |
| /* MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS msgresponse */ |
| #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_LEN 12 |
| /* status code */ |
| #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_STATUS_OFST 0 |
| #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_STATUS_LEN 4 |
| /* enum: finished validating and installing license */ |
| #define MC_CMD_LICENSING_V3_TEMPORARY_STATUS_OK 0x0 |
| /* enum: license validation and installation in progress */ |
| #define MC_CMD_LICENSING_V3_TEMPORARY_STATUS_IN_PROGRESS 0x1 |
| /* enum: licensing error. More specific error messages are not provided to |
| * avoid exposing details of the licensing system to the client |
| */ |
| #define MC_CMD_LICENSING_V3_TEMPORARY_STATUS_ERROR 0x2 |
| /* bitmask of licensed features */ |
| #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_LICENSED_FEATURES_OFST 4 |
| #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_LICENSED_FEATURES_LEN 8 |
| #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_LICENSED_FEATURES_LO_OFST 4 |
| #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_LICENSED_FEATURES_LO_LEN 4 |
| #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_LICENSED_FEATURES_LO_LBN 32 |
| #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_LICENSED_FEATURES_LO_WIDTH 32 |
| #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_LICENSED_FEATURES_HI_OFST 8 |
| #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_LICENSED_FEATURES_HI_LEN 4 |
| #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_LICENSED_FEATURES_HI_LBN 64 |
| #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_LICENSED_FEATURES_HI_WIDTH 32 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SET_PORT_SNIFF_CONFIG |
| * Configure RX port sniffing for the physical port associated with the calling |
| * function. Only a privileged function may change the port sniffing |
| * configuration. A copy of all traffic delivered to the host (non-promiscuous |
| * mode) or all traffic arriving at the port (promiscuous mode) may be |
| * delivered to a specific queue, or a set of queues with RSS. |
| */ |
| #define MC_CMD_SET_PORT_SNIFF_CONFIG 0xf7 |
| #undef MC_CMD_0xf7_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xf7_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_SET_PORT_SNIFF_CONFIG_IN msgrequest */ |
| #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_LEN 16 |
| /* configuration flags */ |
| #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_FLAGS_OFST 0 |
| #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_FLAGS_LEN 4 |
| #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_ENABLE_OFST 0 |
| #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_ENABLE_LBN 0 |
| #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_ENABLE_WIDTH 1 |
| #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_PROMISCUOUS_OFST 0 |
| #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_PROMISCUOUS_LBN 1 |
| #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_PROMISCUOUS_WIDTH 1 |
| /* receive queue handle (for RSS mode, this is the base queue) */ |
| #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_QUEUE_OFST 4 |
| #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_QUEUE_LEN 4 |
| /* receive mode */ |
| #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_MODE_OFST 8 |
| #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_MODE_LEN 4 |
| /* enum: receive to just the specified queue */ |
| #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_MODE_SIMPLE 0x0 |
| /* enum: receive to multiple queues using RSS context */ |
| #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_MODE_RSS 0x1 |
| /* RSS context (for RX_MODE_RSS) as returned by MC_CMD_RSS_CONTEXT_ALLOC. Note |
| * that these handles should be considered opaque to the host, although a value |
| * of 0xFFFFFFFF is guaranteed never to be a valid handle. |
| */ |
| #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_CONTEXT_OFST 12 |
| #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_CONTEXT_LEN 4 |
| |
| /* MC_CMD_SET_PORT_SNIFF_CONFIG_OUT msgresponse */ |
| #define MC_CMD_SET_PORT_SNIFF_CONFIG_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_PORT_SNIFF_CONFIG |
| * Obtain the current RX port sniffing configuration for the physical port |
| * associated with the calling function. Only a privileged function may read |
| * the configuration. |
| */ |
| #define MC_CMD_GET_PORT_SNIFF_CONFIG 0xf8 |
| #undef MC_CMD_0xf8_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xf8_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_PORT_SNIFF_CONFIG_IN msgrequest */ |
| #define MC_CMD_GET_PORT_SNIFF_CONFIG_IN_LEN 0 |
| |
| /* MC_CMD_GET_PORT_SNIFF_CONFIG_OUT msgresponse */ |
| #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_LEN 16 |
| /* configuration flags */ |
| #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_FLAGS_OFST 0 |
| #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_FLAGS_LEN 4 |
| #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_ENABLE_OFST 0 |
| #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_ENABLE_LBN 0 |
| #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_ENABLE_WIDTH 1 |
| #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_PROMISCUOUS_OFST 0 |
| #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_PROMISCUOUS_LBN 1 |
| #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_PROMISCUOUS_WIDTH 1 |
| /* receiving queue handle (for RSS mode, this is the base queue) */ |
| #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_QUEUE_OFST 4 |
| #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_QUEUE_LEN 4 |
| /* receive mode */ |
| #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_MODE_OFST 8 |
| #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_MODE_LEN 4 |
| /* enum: receiving to just the specified queue */ |
| #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_MODE_SIMPLE 0x0 |
| /* enum: receiving to multiple queues using RSS context */ |
| #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_MODE_RSS 0x1 |
| /* RSS context (for RX_MODE_RSS) */ |
| #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_CONTEXT_OFST 12 |
| #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_CONTEXT_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SET_PARSER_DISP_CONFIG |
| * Change configuration related to the parser-dispatcher subsystem. |
| */ |
| #define MC_CMD_SET_PARSER_DISP_CONFIG 0xf9 |
| #undef MC_CMD_0xf9_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xf9_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_SET_PARSER_DISP_CONFIG_IN msgrequest */ |
| #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_LENMIN 12 |
| #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_LENMAX 252 |
| #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_LEN(num) (8+4*(num)) |
| #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_VALUE_NUM(len) (((len)-8)/4) |
| /* the type of configuration setting to change */ |
| #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_TYPE_OFST 0 |
| #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_TYPE_LEN 4 |
| /* enum: Per-TXQ enable for multicast UDP destination lookup for possible |
| * internal loopback. (ENTITY is a queue handle, VALUE is a single boolean.) |
| */ |
| #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_TXQ_MCAST_UDP_DST_LOOKUP_EN 0x0 |
| /* enum: Per-v-adaptor enable for suppression of self-transmissions on the |
| * internal loopback path. (ENTITY is an EVB_PORT_ID, VALUE is a single |
| * boolean.) |
| */ |
| #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_VADAPTOR_SUPPRESS_SELF_TX 0x1 |
| /* handle for the entity to update: queue handle, EVB port ID, etc. depending |
| * on the type of configuration setting being changed |
| */ |
| #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_ENTITY_OFST 4 |
| #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_ENTITY_LEN 4 |
| /* new value: the details depend on the type of configuration setting being |
| * changed |
| */ |
| #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_VALUE_OFST 8 |
| #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_VALUE_LEN 4 |
| #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_VALUE_MINNUM 1 |
| #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_VALUE_MAXNUM 61 |
| #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_VALUE_MAXNUM_MCDI2 253 |
| |
| /* MC_CMD_SET_PARSER_DISP_CONFIG_OUT msgresponse */ |
| #define MC_CMD_SET_PARSER_DISP_CONFIG_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_PARSER_DISP_CONFIG |
| * Read configuration related to the parser-dispatcher subsystem. |
| */ |
| #define MC_CMD_GET_PARSER_DISP_CONFIG 0xfa |
| #undef MC_CMD_0xfa_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xfa_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_PARSER_DISP_CONFIG_IN msgrequest */ |
| #define MC_CMD_GET_PARSER_DISP_CONFIG_IN_LEN 8 |
| /* the type of configuration setting to read */ |
| #define MC_CMD_GET_PARSER_DISP_CONFIG_IN_TYPE_OFST 0 |
| #define MC_CMD_GET_PARSER_DISP_CONFIG_IN_TYPE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_SET_PARSER_DISP_CONFIG/MC_CMD_SET_PARSER_DISP_CONFIG_IN/TYPE */ |
| /* handle for the entity to query: queue handle, EVB port ID, etc. depending on |
| * the type of configuration setting being read |
| */ |
| #define MC_CMD_GET_PARSER_DISP_CONFIG_IN_ENTITY_OFST 4 |
| #define MC_CMD_GET_PARSER_DISP_CONFIG_IN_ENTITY_LEN 4 |
| |
| /* MC_CMD_GET_PARSER_DISP_CONFIG_OUT msgresponse */ |
| #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_LENMIN 4 |
| #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_LENMAX 252 |
| #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_LEN(num) (0+4*(num)) |
| #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_VALUE_NUM(len) (((len)-0)/4) |
| /* current value: the details depend on the type of configuration setting being |
| * read |
| */ |
| #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_VALUE_OFST 0 |
| #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_VALUE_LEN 4 |
| #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_VALUE_MINNUM 1 |
| #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_VALUE_MAXNUM 63 |
| #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_VALUE_MAXNUM_MCDI2 255 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SET_TX_PORT_SNIFF_CONFIG |
| * Configure TX port sniffing for the physical port associated with the calling |
| * function. Only a privileged function may change the port sniffing |
| * configuration. A copy of all traffic transmitted through the port may be |
| * delivered to a specific queue, or a set of queues with RSS. Note that these |
| * packets are delivered with transmit timestamps in the packet prefix, not |
| * receive timestamps, so it is likely that the queue(s) will need to be |
| * dedicated as TX sniff receivers. |
| */ |
| #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG 0xfb |
| #undef MC_CMD_0xfb_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xfb_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN msgrequest */ |
| #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_LEN 16 |
| /* configuration flags */ |
| #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_FLAGS_OFST 0 |
| #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_FLAGS_LEN 4 |
| #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_ENABLE_OFST 0 |
| #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_ENABLE_LBN 0 |
| #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_ENABLE_WIDTH 1 |
| /* receive queue handle (for RSS mode, this is the base queue) */ |
| #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_QUEUE_OFST 4 |
| #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_QUEUE_LEN 4 |
| /* receive mode */ |
| #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_MODE_OFST 8 |
| #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_MODE_LEN 4 |
| /* enum: receive to just the specified queue */ |
| #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_MODE_SIMPLE 0x0 |
| /* enum: receive to multiple queues using RSS context */ |
| #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_MODE_RSS 0x1 |
| /* RSS context (for RX_MODE_RSS) as returned by MC_CMD_RSS_CONTEXT_ALLOC. Note |
| * that these handles should be considered opaque to the host, although a value |
| * of 0xFFFFFFFF is guaranteed never to be a valid handle. |
| */ |
| #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_CONTEXT_OFST 12 |
| #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_CONTEXT_LEN 4 |
| |
| /* MC_CMD_SET_TX_PORT_SNIFF_CONFIG_OUT msgresponse */ |
| #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_TX_PORT_SNIFF_CONFIG |
| * Obtain the current TX port sniffing configuration for the physical port |
| * associated with the calling function. Only a privileged function may read |
| * the configuration. |
| */ |
| #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG 0xfc |
| #undef MC_CMD_0xfc_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xfc_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_TX_PORT_SNIFF_CONFIG_IN msgrequest */ |
| #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_IN_LEN 0 |
| |
| /* MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT msgresponse */ |
| #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_LEN 16 |
| /* configuration flags */ |
| #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_FLAGS_OFST 0 |
| #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_FLAGS_LEN 4 |
| #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_ENABLE_OFST 0 |
| #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_ENABLE_LBN 0 |
| #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_ENABLE_WIDTH 1 |
| /* receiving queue handle (for RSS mode, this is the base queue) */ |
| #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_QUEUE_OFST 4 |
| #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_QUEUE_LEN 4 |
| /* receive mode */ |
| #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_MODE_OFST 8 |
| #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_MODE_LEN 4 |
| /* enum: receiving to just the specified queue */ |
| #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_MODE_SIMPLE 0x0 |
| /* enum: receiving to multiple queues using RSS context */ |
| #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_MODE_RSS 0x1 |
| /* RSS context (for RX_MODE_RSS) */ |
| #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_CONTEXT_OFST 12 |
| #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_CONTEXT_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_RMON_STATS_RX_ERRORS |
| * Per queue rx error stats. |
| */ |
| #define MC_CMD_RMON_STATS_RX_ERRORS 0xfe |
| #undef MC_CMD_0xfe_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xfe_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_RMON_STATS_RX_ERRORS_IN msgrequest */ |
| #define MC_CMD_RMON_STATS_RX_ERRORS_IN_LEN 8 |
| /* The rx queue to get stats for. */ |
| #define MC_CMD_RMON_STATS_RX_ERRORS_IN_RX_QUEUE_OFST 0 |
| #define MC_CMD_RMON_STATS_RX_ERRORS_IN_RX_QUEUE_LEN 4 |
| #define MC_CMD_RMON_STATS_RX_ERRORS_IN_FLAGS_OFST 4 |
| #define MC_CMD_RMON_STATS_RX_ERRORS_IN_FLAGS_LEN 4 |
| #define MC_CMD_RMON_STATS_RX_ERRORS_IN_RST_OFST 4 |
| #define MC_CMD_RMON_STATS_RX_ERRORS_IN_RST_LBN 0 |
| #define MC_CMD_RMON_STATS_RX_ERRORS_IN_RST_WIDTH 1 |
| |
| /* MC_CMD_RMON_STATS_RX_ERRORS_OUT msgresponse */ |
| #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_LEN 16 |
| #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_CRC_ERRORS_OFST 0 |
| #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_CRC_ERRORS_LEN 4 |
| #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_TRUNC_ERRORS_OFST 4 |
| #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_TRUNC_ERRORS_LEN 4 |
| #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_RX_NO_DESC_DROPS_OFST 8 |
| #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_RX_NO_DESC_DROPS_LEN 4 |
| #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_RX_ABORT_OFST 12 |
| #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_RX_ABORT_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_PCIE_RESOURCE_INFO |
| * Find out about available PCIE resources |
| */ |
| #define MC_CMD_GET_PCIE_RESOURCE_INFO 0xfd |
| #undef MC_CMD_0xfd_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xfd_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_PCIE_RESOURCE_INFO_IN msgrequest */ |
| #define MC_CMD_GET_PCIE_RESOURCE_INFO_IN_LEN 0 |
| |
| /* MC_CMD_GET_PCIE_RESOURCE_INFO_OUT msgresponse */ |
| #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_LEN 28 |
| /* The maximum number of PFs the device can expose */ |
| #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_PFS_OFST 0 |
| #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_PFS_LEN 4 |
| /* The maximum number of VFs the device can expose in total */ |
| #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_VFS_OFST 4 |
| #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_VFS_LEN 4 |
| /* The maximum number of MSI-X vectors the device can provide in total */ |
| #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_VECTORS_OFST 8 |
| #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_VECTORS_LEN 4 |
| /* the number of MSI-X vectors the device will allocate by default to each PF |
| */ |
| #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_DEFAULT_PF_VECTORS_OFST 12 |
| #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_DEFAULT_PF_VECTORS_LEN 4 |
| /* the number of MSI-X vectors the device will allocate by default to each VF |
| */ |
| #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_DEFAULT_VF_VECTORS_OFST 16 |
| #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_DEFAULT_VF_VECTORS_LEN 4 |
| /* the maximum number of MSI-X vectors the device can allocate to any one PF */ |
| #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_PF_VECTORS_OFST 20 |
| #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_PF_VECTORS_LEN 4 |
| /* the maximum number of MSI-X vectors the device can allocate to any one VF */ |
| #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_VF_VECTORS_OFST 24 |
| #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_VF_VECTORS_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_PORT_MODES |
| * Find out about available port modes |
| */ |
| #define MC_CMD_GET_PORT_MODES 0xff |
| #undef MC_CMD_0xff_PRIVILEGE_CTG |
| |
| #define MC_CMD_0xff_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_PORT_MODES_IN msgrequest */ |
| #define MC_CMD_GET_PORT_MODES_IN_LEN 0 |
| |
| /* MC_CMD_GET_PORT_MODES_OUT msgresponse */ |
| #define MC_CMD_GET_PORT_MODES_OUT_LEN 12 |
| /* Bitmask of port modes available on the board (indexed by TLV_PORT_MODE_*) |
| * that are supported for customer use in production firmware. |
| */ |
| #define MC_CMD_GET_PORT_MODES_OUT_MODES_OFST 0 |
| #define MC_CMD_GET_PORT_MODES_OUT_MODES_LEN 4 |
| /* Default (canonical) board mode */ |
| #define MC_CMD_GET_PORT_MODES_OUT_DEFAULT_MODE_OFST 4 |
| #define MC_CMD_GET_PORT_MODES_OUT_DEFAULT_MODE_LEN 4 |
| /* Current board mode */ |
| #define MC_CMD_GET_PORT_MODES_OUT_CURRENT_MODE_OFST 8 |
| #define MC_CMD_GET_PORT_MODES_OUT_CURRENT_MODE_LEN 4 |
| |
| /* MC_CMD_GET_PORT_MODES_OUT_V2 msgresponse */ |
| #define MC_CMD_GET_PORT_MODES_OUT_V2_LEN 16 |
| /* Bitmask of port modes available on the board (indexed by TLV_PORT_MODE_*) |
| * that are supported for customer use in production firmware. |
| */ |
| #define MC_CMD_GET_PORT_MODES_OUT_V2_MODES_OFST 0 |
| #define MC_CMD_GET_PORT_MODES_OUT_V2_MODES_LEN 4 |
| /* Default (canonical) board mode */ |
| #define MC_CMD_GET_PORT_MODES_OUT_V2_DEFAULT_MODE_OFST 4 |
| #define MC_CMD_GET_PORT_MODES_OUT_V2_DEFAULT_MODE_LEN 4 |
| /* Current board mode */ |
| #define MC_CMD_GET_PORT_MODES_OUT_V2_CURRENT_MODE_OFST 8 |
| #define MC_CMD_GET_PORT_MODES_OUT_V2_CURRENT_MODE_LEN 4 |
| /* Bitmask of engineering port modes available on the board (indexed by |
| * TLV_PORT_MODE_*). A superset of MC_CMD_GET_PORT_MODES_OUT/MODES that |
| * contains all modes implemented in firmware for a particular board. Modes |
| * listed in MODES are considered production modes and should be exposed in |
| * userland tools. Modes listed in ENGINEERING_MODES, but not in MODES |
| * should be considered hidden (not to be exposed in userland tools) and for |
| * engineering use only. There are no other semantic differences and any mode |
| * listed in either MODES or ENGINEERING_MODES can be set on the board. |
| */ |
| #define MC_CMD_GET_PORT_MODES_OUT_V2_ENGINEERING_MODES_OFST 12 |
| #define MC_CMD_GET_PORT_MODES_OUT_V2_ENGINEERING_MODES_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_OVERRIDE_PORT_MODE |
| * Override flash config port mode for subsequent MC reboot(s). Override data |
| * is stored in the presistent data section of DMEM and activated on next MC |
| * warm reboot. A cold reboot resets the override. It is assumed that a |
| * sufficient number of PFs are available and that port mapping is valid for |
| * the new port mode, as the override does not affect PF configuration. |
| */ |
| #define MC_CMD_OVERRIDE_PORT_MODE 0x137 |
| #undef MC_CMD_0x137_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x137_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_OVERRIDE_PORT_MODE_IN msgrequest */ |
| #define MC_CMD_OVERRIDE_PORT_MODE_IN_LEN 8 |
| #define MC_CMD_OVERRIDE_PORT_MODE_IN_FLAGS_OFST 0 |
| #define MC_CMD_OVERRIDE_PORT_MODE_IN_FLAGS_LEN 4 |
| #define MC_CMD_OVERRIDE_PORT_MODE_IN_ENABLE_OFST 0 |
| #define MC_CMD_OVERRIDE_PORT_MODE_IN_ENABLE_LBN 0 |
| #define MC_CMD_OVERRIDE_PORT_MODE_IN_ENABLE_WIDTH 1 |
| /* New mode (TLV_PORT_MODE_*) to set, if override enabled */ |
| #define MC_CMD_OVERRIDE_PORT_MODE_IN_MODE_OFST 4 |
| #define MC_CMD_OVERRIDE_PORT_MODE_IN_MODE_LEN 4 |
| |
| /* MC_CMD_OVERRIDE_PORT_MODE_OUT msgresponse */ |
| #define MC_CMD_OVERRIDE_PORT_MODE_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_READ_ATB |
| * Sample voltages on the ATB |
| */ |
| #define MC_CMD_READ_ATB 0x100 |
| #undef MC_CMD_0x100_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x100_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_READ_ATB_IN msgrequest */ |
| #define MC_CMD_READ_ATB_IN_LEN 16 |
| #define MC_CMD_READ_ATB_IN_SIGNAL_BUS_OFST 0 |
| #define MC_CMD_READ_ATB_IN_SIGNAL_BUS_LEN 4 |
| #define MC_CMD_READ_ATB_IN_BUS_CCOM 0x0 /* enum */ |
| #define MC_CMD_READ_ATB_IN_BUS_CKR 0x1 /* enum */ |
| #define MC_CMD_READ_ATB_IN_BUS_CPCIE 0x8 /* enum */ |
| #define MC_CMD_READ_ATB_IN_SIGNAL_EN_BITNO_OFST 4 |
| #define MC_CMD_READ_ATB_IN_SIGNAL_EN_BITNO_LEN 4 |
| #define MC_CMD_READ_ATB_IN_SIGNAL_SEL_OFST 8 |
| #define MC_CMD_READ_ATB_IN_SIGNAL_SEL_LEN 4 |
| #define MC_CMD_READ_ATB_IN_SETTLING_TIME_US_OFST 12 |
| #define MC_CMD_READ_ATB_IN_SETTLING_TIME_US_LEN 4 |
| |
| /* MC_CMD_READ_ATB_OUT msgresponse */ |
| #define MC_CMD_READ_ATB_OUT_LEN 4 |
| #define MC_CMD_READ_ATB_OUT_SAMPLE_MV_OFST 0 |
| #define MC_CMD_READ_ATB_OUT_SAMPLE_MV_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_WORKAROUNDS |
| * Read the list of all implemented and all currently enabled workarounds. The |
| * enums here must correspond with those in MC_CMD_WORKAROUND. |
| */ |
| #define MC_CMD_GET_WORKAROUNDS 0x59 |
| #undef MC_CMD_0x59_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x59_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_WORKAROUNDS_OUT msgresponse */ |
| #define MC_CMD_GET_WORKAROUNDS_OUT_LEN 8 |
| /* Each workaround is represented by a single bit according to the enums below. |
| */ |
| #define MC_CMD_GET_WORKAROUNDS_OUT_IMPLEMENTED_OFST 0 |
| #define MC_CMD_GET_WORKAROUNDS_OUT_IMPLEMENTED_LEN 4 |
| #define MC_CMD_GET_WORKAROUNDS_OUT_ENABLED_OFST 4 |
| #define MC_CMD_GET_WORKAROUNDS_OUT_ENABLED_LEN 4 |
| /* enum: Bug 17230 work around. */ |
| #define MC_CMD_GET_WORKAROUNDS_OUT_BUG17230 0x2 |
| /* enum: Bug 35388 work around (unsafe EVQ writes). */ |
| #define MC_CMD_GET_WORKAROUNDS_OUT_BUG35388 0x4 |
| /* enum: Bug35017 workaround (A64 tables must be identity map) */ |
| #define MC_CMD_GET_WORKAROUNDS_OUT_BUG35017 0x8 |
| /* enum: Bug 41750 present (MC_CMD_TRIGGER_INTERRUPT won't work) */ |
| #define MC_CMD_GET_WORKAROUNDS_OUT_BUG41750 0x10 |
| /* enum: Bug 42008 present (Interrupts can overtake associated events). Caution |
| * - before adding code that queries this workaround, remember that there's |
| * released Monza firmware that doesn't understand MC_CMD_WORKAROUND_BUG42008, |
| * and will hence (incorrectly) report that the bug doesn't exist. |
| */ |
| #define MC_CMD_GET_WORKAROUNDS_OUT_BUG42008 0x20 |
| /* enum: Bug 26807 features present in firmware (multicast filter chaining) */ |
| #define MC_CMD_GET_WORKAROUNDS_OUT_BUG26807 0x40 |
| /* enum: Bug 61265 work around (broken EVQ TMR writes). */ |
| #define MC_CMD_GET_WORKAROUNDS_OUT_BUG61265 0x80 |
| |
| |
| /***********************************/ |
| /* MC_CMD_PRIVILEGE_MASK |
| * Read/set privileges of an arbitrary PCIe function |
| */ |
| #define MC_CMD_PRIVILEGE_MASK 0x5a |
| #undef MC_CMD_0x5a_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x5a_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_PRIVILEGE_MASK_IN msgrequest */ |
| #define MC_CMD_PRIVILEGE_MASK_IN_LEN 8 |
| /* The target function to have its mask read or set e.g. PF 0 = 0xFFFF0000, VF |
| * 1,3 = 0x00030001 |
| */ |
| #define MC_CMD_PRIVILEGE_MASK_IN_FUNCTION_OFST 0 |
| #define MC_CMD_PRIVILEGE_MASK_IN_FUNCTION_LEN 4 |
| #define MC_CMD_PRIVILEGE_MASK_IN_FUNCTION_PF_OFST 0 |
| #define MC_CMD_PRIVILEGE_MASK_IN_FUNCTION_PF_LBN 0 |
| #define MC_CMD_PRIVILEGE_MASK_IN_FUNCTION_PF_WIDTH 16 |
| #define MC_CMD_PRIVILEGE_MASK_IN_FUNCTION_VF_OFST 0 |
| #define MC_CMD_PRIVILEGE_MASK_IN_FUNCTION_VF_LBN 16 |
| #define MC_CMD_PRIVILEGE_MASK_IN_FUNCTION_VF_WIDTH 16 |
| #define MC_CMD_PRIVILEGE_MASK_IN_VF_NULL 0xffff /* enum */ |
| /* New privilege mask to be set. The mask will only be changed if the MSB is |
| * set to 1. |
| */ |
| #define MC_CMD_PRIVILEGE_MASK_IN_NEW_MASK_OFST 4 |
| #define MC_CMD_PRIVILEGE_MASK_IN_NEW_MASK_LEN 4 |
| #define MC_CMD_PRIVILEGE_MASK_IN_GRP_ADMIN 0x1 /* enum */ |
| #define MC_CMD_PRIVILEGE_MASK_IN_GRP_LINK 0x2 /* enum */ |
| #define MC_CMD_PRIVILEGE_MASK_IN_GRP_ONLOAD 0x4 /* enum */ |
| #define MC_CMD_PRIVILEGE_MASK_IN_GRP_PTP 0x8 /* enum */ |
| #define MC_CMD_PRIVILEGE_MASK_IN_GRP_INSECURE_FILTERS 0x10 /* enum */ |
| /* enum: Deprecated. Equivalent to MAC_SPOOFING_TX combined with CHANGE_MAC. */ |
| #define MC_CMD_PRIVILEGE_MASK_IN_GRP_MAC_SPOOFING 0x20 |
| #define MC_CMD_PRIVILEGE_MASK_IN_GRP_UNICAST 0x40 /* enum */ |
| #define MC_CMD_PRIVILEGE_MASK_IN_GRP_MULTICAST 0x80 /* enum */ |
| #define MC_CMD_PRIVILEGE_MASK_IN_GRP_BROADCAST 0x100 /* enum */ |
| #define MC_CMD_PRIVILEGE_MASK_IN_GRP_ALL_MULTICAST 0x200 /* enum */ |
| #define MC_CMD_PRIVILEGE_MASK_IN_GRP_PROMISCUOUS 0x400 /* enum */ |
| /* enum: Allows to set the TX packets' source MAC address to any arbitrary MAC |
| * adress. |
| */ |
| #define MC_CMD_PRIVILEGE_MASK_IN_GRP_MAC_SPOOFING_TX 0x800 |
| /* enum: Privilege that allows a Function to change the MAC address configured |
| * in its associated vAdapter/vPort. |
| */ |
| #define MC_CMD_PRIVILEGE_MASK_IN_GRP_CHANGE_MAC 0x1000 |
| /* enum: Privilege that allows a Function to install filters that specify VLANs |
| * that are not in the permit list for the associated vPort. This privilege is |
| * primarily to support ESX where vPorts are created that restrict traffic to |
| * only a set of permitted VLANs. See the vPort flag FLAG_VLAN_RESTRICT. |
| */ |
| #define MC_CMD_PRIVILEGE_MASK_IN_GRP_UNRESTRICTED_VLAN 0x2000 |
| /* enum: Privilege for insecure commands. Commands that belong to this group |
| * are not permitted on secure adapters regardless of the privilege mask. |
| */ |
| #define MC_CMD_PRIVILEGE_MASK_IN_GRP_INSECURE 0x4000 |
| /* enum: Trusted Server Adapter (TSA) / ServerLock. Privilege for |
| * administrator-level operations that are not allowed from the local host once |
| * an adapter has Bound to a remote ServerLock Controller (see doxbox |
| * SF-117064-DG for background). |
| */ |
| #define MC_CMD_PRIVILEGE_MASK_IN_GRP_ADMIN_TSA_UNBOUND 0x8000 |
| /* enum: Control the Match-Action Engine if present. See mcdi_mae.yml. */ |
| #define MC_CMD_PRIVILEGE_MASK_IN_GRP_MAE 0x10000 |
| /* enum: This Function/client may call MC_CMD_CLIENT_ALLOC to create new |
| * dynamic client children of itself. |
| */ |
| #define MC_CMD_PRIVILEGE_MASK_IN_GRP_ALLOC_CLIENT 0x20000 |
| /* enum: A dynamic client with this privilege may perform all the same DMA |
| * operations as the function client from which it is descended. |
| */ |
| #define MC_CMD_PRIVILEGE_MASK_IN_GRP_FUNC_DMA 0x40000 |
| /* enum: A client with this privilege may perform DMA as any PCIe function on |
| * the device and to on-device DDR. It allows clients to use TX-DESC2CMPT-DESC |
| * descriptors, and to use TX-SEG-DESC and TX-MEM2MEM-DESC with an address |
| * space override (i.e. with the ADDR_SPC_EN bit set). |
| */ |
| #define MC_CMD_PRIVILEGE_MASK_IN_GRP_ARBITRARY_DMA 0x80000 |
| /* enum: Set this bit to indicate that a new privilege mask is to be set, |
| * otherwise the command will only read the existing mask. |
| */ |
| #define MC_CMD_PRIVILEGE_MASK_IN_DO_CHANGE 0x80000000 |
| |
| /* MC_CMD_PRIVILEGE_MASK_OUT msgresponse */ |
| #define MC_CMD_PRIVILEGE_MASK_OUT_LEN 4 |
| /* For an admin function, always all the privileges are reported. */ |
| #define MC_CMD_PRIVILEGE_MASK_OUT_OLD_MASK_OFST 0 |
| #define MC_CMD_PRIVILEGE_MASK_OUT_OLD_MASK_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_LINK_STATE_MODE |
| * Read/set link state mode of a VF |
| */ |
| #define MC_CMD_LINK_STATE_MODE 0x5c |
| #undef MC_CMD_0x5c_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x5c_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_LINK_STATE_MODE_IN msgrequest */ |
| #define MC_CMD_LINK_STATE_MODE_IN_LEN 8 |
| /* The target function to have its link state mode read or set, must be a VF |
| * e.g. VF 1,3 = 0x00030001 |
| */ |
| #define MC_CMD_LINK_STATE_MODE_IN_FUNCTION_OFST 0 |
| #define MC_CMD_LINK_STATE_MODE_IN_FUNCTION_LEN 4 |
| #define MC_CMD_LINK_STATE_MODE_IN_FUNCTION_PF_OFST 0 |
| #define MC_CMD_LINK_STATE_MODE_IN_FUNCTION_PF_LBN 0 |
| #define MC_CMD_LINK_STATE_MODE_IN_FUNCTION_PF_WIDTH 16 |
| #define MC_CMD_LINK_STATE_MODE_IN_FUNCTION_VF_OFST 0 |
| #define MC_CMD_LINK_STATE_MODE_IN_FUNCTION_VF_LBN 16 |
| #define MC_CMD_LINK_STATE_MODE_IN_FUNCTION_VF_WIDTH 16 |
| /* New link state mode to be set */ |
| #define MC_CMD_LINK_STATE_MODE_IN_NEW_MODE_OFST 4 |
| #define MC_CMD_LINK_STATE_MODE_IN_NEW_MODE_LEN 4 |
| #define MC_CMD_LINK_STATE_MODE_IN_LINK_STATE_AUTO 0x0 /* enum */ |
| #define MC_CMD_LINK_STATE_MODE_IN_LINK_STATE_UP 0x1 /* enum */ |
| #define MC_CMD_LINK_STATE_MODE_IN_LINK_STATE_DOWN 0x2 /* enum */ |
| /* enum: Use this value to just read the existing setting without modifying it. |
| */ |
| #define MC_CMD_LINK_STATE_MODE_IN_DO_NOT_CHANGE 0xffffffff |
| |
| /* MC_CMD_LINK_STATE_MODE_OUT msgresponse */ |
| #define MC_CMD_LINK_STATE_MODE_OUT_LEN 4 |
| #define MC_CMD_LINK_STATE_MODE_OUT_OLD_MODE_OFST 0 |
| #define MC_CMD_LINK_STATE_MODE_OUT_OLD_MODE_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_SNAPSHOT_LENGTH |
| * Obtain the current range of allowable values for the SNAPSHOT_LENGTH |
| * parameter to MC_CMD_INIT_RXQ. |
| */ |
| #define MC_CMD_GET_SNAPSHOT_LENGTH 0x101 |
| #undef MC_CMD_0x101_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x101_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_SNAPSHOT_LENGTH_IN msgrequest */ |
| #define MC_CMD_GET_SNAPSHOT_LENGTH_IN_LEN 0 |
| |
| /* MC_CMD_GET_SNAPSHOT_LENGTH_OUT msgresponse */ |
| #define MC_CMD_GET_SNAPSHOT_LENGTH_OUT_LEN 8 |
| /* Minimum acceptable snapshot length. */ |
| #define MC_CMD_GET_SNAPSHOT_LENGTH_OUT_RX_SNAPLEN_MIN_OFST 0 |
| #define MC_CMD_GET_SNAPSHOT_LENGTH_OUT_RX_SNAPLEN_MIN_LEN 4 |
| /* Maximum acceptable snapshot length. */ |
| #define MC_CMD_GET_SNAPSHOT_LENGTH_OUT_RX_SNAPLEN_MAX_OFST 4 |
| #define MC_CMD_GET_SNAPSHOT_LENGTH_OUT_RX_SNAPLEN_MAX_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_FUSE_DIAGS |
| * Additional fuse diagnostics |
| */ |
| #define MC_CMD_FUSE_DIAGS 0x102 |
| #undef MC_CMD_0x102_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x102_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_FUSE_DIAGS_IN msgrequest */ |
| #define MC_CMD_FUSE_DIAGS_IN_LEN 0 |
| |
| /* MC_CMD_FUSE_DIAGS_OUT msgresponse */ |
| #define MC_CMD_FUSE_DIAGS_OUT_LEN 48 |
| /* Total number of mismatched bits between pairs in area 0 */ |
| #define MC_CMD_FUSE_DIAGS_OUT_AREA0_MISMATCH_BITS_OFST 0 |
| #define MC_CMD_FUSE_DIAGS_OUT_AREA0_MISMATCH_BITS_LEN 4 |
| /* Total number of unexpectedly clear (set in B but not A) bits in area 0 */ |
| #define MC_CMD_FUSE_DIAGS_OUT_AREA0_PAIR_A_BAD_BITS_OFST 4 |
| #define MC_CMD_FUSE_DIAGS_OUT_AREA0_PAIR_A_BAD_BITS_LEN 4 |
| /* Total number of unexpectedly clear (set in A but not B) bits in area 0 */ |
| #define MC_CMD_FUSE_DIAGS_OUT_AREA0_PAIR_B_BAD_BITS_OFST 8 |
| #define MC_CMD_FUSE_DIAGS_OUT_AREA0_PAIR_B_BAD_BITS_LEN 4 |
| /* Checksum of data after logical OR of pairs in area 0 */ |
| #define MC_CMD_FUSE_DIAGS_OUT_AREA0_CHECKSUM_OFST 12 |
| #define MC_CMD_FUSE_DIAGS_OUT_AREA0_CHECKSUM_LEN 4 |
| /* Total number of mismatched bits between pairs in area 1 */ |
| #define MC_CMD_FUSE_DIAGS_OUT_AREA1_MISMATCH_BITS_OFST 16 |
| #define MC_CMD_FUSE_DIAGS_OUT_AREA1_MISMATCH_BITS_LEN 4 |
| /* Total number of unexpectedly clear (set in B but not A) bits in area 1 */ |
| #define MC_CMD_FUSE_DIAGS_OUT_AREA1_PAIR_A_BAD_BITS_OFST 20 |
| #define MC_CMD_FUSE_DIAGS_OUT_AREA1_PAIR_A_BAD_BITS_LEN 4 |
| /* Total number of unexpectedly clear (set in A but not B) bits in area 1 */ |
| #define MC_CMD_FUSE_DIAGS_OUT_AREA1_PAIR_B_BAD_BITS_OFST 24 |
| #define MC_CMD_FUSE_DIAGS_OUT_AREA1_PAIR_B_BAD_BITS_LEN 4 |
| /* Checksum of data after logical OR of pairs in area 1 */ |
| #define MC_CMD_FUSE_DIAGS_OUT_AREA1_CHECKSUM_OFST 28 |
| #define MC_CMD_FUSE_DIAGS_OUT_AREA1_CHECKSUM_LEN 4 |
| /* Total number of mismatched bits between pairs in area 2 */ |
| #define MC_CMD_FUSE_DIAGS_OUT_AREA2_MISMATCH_BITS_OFST 32 |
| #define MC_CMD_FUSE_DIAGS_OUT_AREA2_MISMATCH_BITS_LEN 4 |
| /* Total number of unexpectedly clear (set in B but not A) bits in area 2 */ |
| #define MC_CMD_FUSE_DIAGS_OUT_AREA2_PAIR_A_BAD_BITS_OFST 36 |
| #define MC_CMD_FUSE_DIAGS_OUT_AREA2_PAIR_A_BAD_BITS_LEN 4 |
| /* Total number of unexpectedly clear (set in A but not B) bits in area 2 */ |
| #define MC_CMD_FUSE_DIAGS_OUT_AREA2_PAIR_B_BAD_BITS_OFST 40 |
| #define MC_CMD_FUSE_DIAGS_OUT_AREA2_PAIR_B_BAD_BITS_LEN 4 |
| /* Checksum of data after logical OR of pairs in area 2 */ |
| #define MC_CMD_FUSE_DIAGS_OUT_AREA2_CHECKSUM_OFST 44 |
| #define MC_CMD_FUSE_DIAGS_OUT_AREA2_CHECKSUM_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_PRIVILEGE_MODIFY |
| * Modify the privileges of a set of PCIe functions. Note that this operation |
| * only effects non-admin functions unless the admin privilege itself is |
| * included in one of the masks provided. |
| */ |
| #define MC_CMD_PRIVILEGE_MODIFY 0x60 |
| #undef MC_CMD_0x60_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x60_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_PRIVILEGE_MODIFY_IN msgrequest */ |
| #define MC_CMD_PRIVILEGE_MODIFY_IN_LEN 16 |
| /* The groups of functions to have their privilege masks modified. */ |
| #define MC_CMD_PRIVILEGE_MODIFY_IN_FN_GROUP_OFST 0 |
| #define MC_CMD_PRIVILEGE_MODIFY_IN_FN_GROUP_LEN 4 |
| #define MC_CMD_PRIVILEGE_MODIFY_IN_NONE 0x0 /* enum */ |
| #define MC_CMD_PRIVILEGE_MODIFY_IN_ALL 0x1 /* enum */ |
| #define MC_CMD_PRIVILEGE_MODIFY_IN_PFS_ONLY 0x2 /* enum */ |
| #define MC_CMD_PRIVILEGE_MODIFY_IN_VFS_ONLY 0x3 /* enum */ |
| #define MC_CMD_PRIVILEGE_MODIFY_IN_VFS_OF_PF 0x4 /* enum */ |
| #define MC_CMD_PRIVILEGE_MODIFY_IN_ONE 0x5 /* enum */ |
| /* For VFS_OF_PF specify the PF, for ONE specify the target function */ |
| #define MC_CMD_PRIVILEGE_MODIFY_IN_FUNCTION_OFST 4 |
| #define MC_CMD_PRIVILEGE_MODIFY_IN_FUNCTION_LEN 4 |
| #define MC_CMD_PRIVILEGE_MODIFY_IN_FUNCTION_PF_OFST 4 |
| #define MC_CMD_PRIVILEGE_MODIFY_IN_FUNCTION_PF_LBN 0 |
| #define MC_CMD_PRIVILEGE_MODIFY_IN_FUNCTION_PF_WIDTH 16 |
| #define MC_CMD_PRIVILEGE_MODIFY_IN_FUNCTION_VF_OFST 4 |
| #define MC_CMD_PRIVILEGE_MODIFY_IN_FUNCTION_VF_LBN 16 |
| #define MC_CMD_PRIVILEGE_MODIFY_IN_FUNCTION_VF_WIDTH 16 |
| /* Privileges to be added to the target functions. For privilege definitions |
| * refer to the command MC_CMD_PRIVILEGE_MASK |
| */ |
| #define MC_CMD_PRIVILEGE_MODIFY_IN_ADD_MASK_OFST 8 |
| #define MC_CMD_PRIVILEGE_MODIFY_IN_ADD_MASK_LEN 4 |
| /* Privileges to be removed from the target functions. For privilege |
| * definitions refer to the command MC_CMD_PRIVILEGE_MASK |
| */ |
| #define MC_CMD_PRIVILEGE_MODIFY_IN_REMOVE_MASK_OFST 12 |
| #define MC_CMD_PRIVILEGE_MODIFY_IN_REMOVE_MASK_LEN 4 |
| |
| /* MC_CMD_PRIVILEGE_MODIFY_OUT msgresponse */ |
| #define MC_CMD_PRIVILEGE_MODIFY_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_XPM_READ_BYTES |
| * Read XPM memory |
| */ |
| #define MC_CMD_XPM_READ_BYTES 0x103 |
| #undef MC_CMD_0x103_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x103_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_XPM_READ_BYTES_IN msgrequest */ |
| #define MC_CMD_XPM_READ_BYTES_IN_LEN 8 |
| /* Start address (byte) */ |
| #define MC_CMD_XPM_READ_BYTES_IN_ADDR_OFST 0 |
| #define MC_CMD_XPM_READ_BYTES_IN_ADDR_LEN 4 |
| /* Count (bytes) */ |
| #define MC_CMD_XPM_READ_BYTES_IN_COUNT_OFST 4 |
| #define MC_CMD_XPM_READ_BYTES_IN_COUNT_LEN 4 |
| |
| /* MC_CMD_XPM_READ_BYTES_OUT msgresponse */ |
| #define MC_CMD_XPM_READ_BYTES_OUT_LENMIN 0 |
| #define MC_CMD_XPM_READ_BYTES_OUT_LENMAX 252 |
| #define MC_CMD_XPM_READ_BYTES_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_XPM_READ_BYTES_OUT_LEN(num) (0+1*(num)) |
| #define MC_CMD_XPM_READ_BYTES_OUT_DATA_NUM(len) (((len)-0)/1) |
| /* Data */ |
| #define MC_CMD_XPM_READ_BYTES_OUT_DATA_OFST 0 |
| #define MC_CMD_XPM_READ_BYTES_OUT_DATA_LEN 1 |
| #define MC_CMD_XPM_READ_BYTES_OUT_DATA_MINNUM 0 |
| #define MC_CMD_XPM_READ_BYTES_OUT_DATA_MAXNUM 252 |
| #define MC_CMD_XPM_READ_BYTES_OUT_DATA_MAXNUM_MCDI2 1020 |
| |
| |
| /***********************************/ |
| /* MC_CMD_XPM_WRITE_BYTES |
| * Write XPM memory |
| */ |
| #define MC_CMD_XPM_WRITE_BYTES 0x104 |
| #undef MC_CMD_0x104_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x104_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_XPM_WRITE_BYTES_IN msgrequest */ |
| #define MC_CMD_XPM_WRITE_BYTES_IN_LENMIN 8 |
| #define MC_CMD_XPM_WRITE_BYTES_IN_LENMAX 252 |
| #define MC_CMD_XPM_WRITE_BYTES_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_XPM_WRITE_BYTES_IN_LEN(num) (8+1*(num)) |
| #define MC_CMD_XPM_WRITE_BYTES_IN_DATA_NUM(len) (((len)-8)/1) |
| /* Start address (byte) */ |
| #define MC_CMD_XPM_WRITE_BYTES_IN_ADDR_OFST 0 |
| #define MC_CMD_XPM_WRITE_BYTES_IN_ADDR_LEN 4 |
| /* Count (bytes) */ |
| #define MC_CMD_XPM_WRITE_BYTES_IN_COUNT_OFST 4 |
| #define MC_CMD_XPM_WRITE_BYTES_IN_COUNT_LEN 4 |
| /* Data */ |
| #define MC_CMD_XPM_WRITE_BYTES_IN_DATA_OFST 8 |
| #define MC_CMD_XPM_WRITE_BYTES_IN_DATA_LEN 1 |
| #define MC_CMD_XPM_WRITE_BYTES_IN_DATA_MINNUM 0 |
| #define MC_CMD_XPM_WRITE_BYTES_IN_DATA_MAXNUM 244 |
| #define MC_CMD_XPM_WRITE_BYTES_IN_DATA_MAXNUM_MCDI2 1012 |
| |
| /* MC_CMD_XPM_WRITE_BYTES_OUT msgresponse */ |
| #define MC_CMD_XPM_WRITE_BYTES_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_XPM_READ_SECTOR |
| * Read XPM sector |
| */ |
| #define MC_CMD_XPM_READ_SECTOR 0x105 |
| #undef MC_CMD_0x105_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x105_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_XPM_READ_SECTOR_IN msgrequest */ |
| #define MC_CMD_XPM_READ_SECTOR_IN_LEN 8 |
| /* Sector index */ |
| #define MC_CMD_XPM_READ_SECTOR_IN_INDEX_OFST 0 |
| #define MC_CMD_XPM_READ_SECTOR_IN_INDEX_LEN 4 |
| /* Sector size */ |
| #define MC_CMD_XPM_READ_SECTOR_IN_SIZE_OFST 4 |
| #define MC_CMD_XPM_READ_SECTOR_IN_SIZE_LEN 4 |
| |
| /* MC_CMD_XPM_READ_SECTOR_OUT msgresponse */ |
| #define MC_CMD_XPM_READ_SECTOR_OUT_LENMIN 4 |
| #define MC_CMD_XPM_READ_SECTOR_OUT_LENMAX 36 |
| #define MC_CMD_XPM_READ_SECTOR_OUT_LENMAX_MCDI2 36 |
| #define MC_CMD_XPM_READ_SECTOR_OUT_LEN(num) (4+1*(num)) |
| #define MC_CMD_XPM_READ_SECTOR_OUT_DATA_NUM(len) (((len)-4)/1) |
| /* Sector type */ |
| #define MC_CMD_XPM_READ_SECTOR_OUT_TYPE_OFST 0 |
| #define MC_CMD_XPM_READ_SECTOR_OUT_TYPE_LEN 4 |
| #define MC_CMD_XPM_READ_SECTOR_OUT_BLANK 0x0 /* enum */ |
| #define MC_CMD_XPM_READ_SECTOR_OUT_CRYPTO_KEY_128 0x1 /* enum */ |
| #define MC_CMD_XPM_READ_SECTOR_OUT_CRYPTO_KEY_256 0x2 /* enum */ |
| #define MC_CMD_XPM_READ_SECTOR_OUT_CRYPTO_DATA 0x3 /* enum */ |
| #define MC_CMD_XPM_READ_SECTOR_OUT_INVALID 0xff /* enum */ |
| /* Sector data */ |
| #define MC_CMD_XPM_READ_SECTOR_OUT_DATA_OFST 4 |
| #define MC_CMD_XPM_READ_SECTOR_OUT_DATA_LEN 1 |
| #define MC_CMD_XPM_READ_SECTOR_OUT_DATA_MINNUM 0 |
| #define MC_CMD_XPM_READ_SECTOR_OUT_DATA_MAXNUM 32 |
| #define MC_CMD_XPM_READ_SECTOR_OUT_DATA_MAXNUM_MCDI2 32 |
| |
| |
| /***********************************/ |
| /* MC_CMD_XPM_WRITE_SECTOR |
| * Write XPM sector |
| */ |
| #define MC_CMD_XPM_WRITE_SECTOR 0x106 |
| #undef MC_CMD_0x106_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x106_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_XPM_WRITE_SECTOR_IN msgrequest */ |
| #define MC_CMD_XPM_WRITE_SECTOR_IN_LENMIN 12 |
| #define MC_CMD_XPM_WRITE_SECTOR_IN_LENMAX 44 |
| #define MC_CMD_XPM_WRITE_SECTOR_IN_LENMAX_MCDI2 44 |
| #define MC_CMD_XPM_WRITE_SECTOR_IN_LEN(num) (12+1*(num)) |
| #define MC_CMD_XPM_WRITE_SECTOR_IN_DATA_NUM(len) (((len)-12)/1) |
| /* If writing fails due to an uncorrectable error, try up to RETRIES following |
| * sectors (or until no more space available). If 0, only one write attempt is |
| * made. Note that uncorrectable errors are unlikely, thanks to XPM self-repair |
| * mechanism. |
| */ |
| #define MC_CMD_XPM_WRITE_SECTOR_IN_RETRIES_OFST 0 |
| #define MC_CMD_XPM_WRITE_SECTOR_IN_RETRIES_LEN 1 |
| #define MC_CMD_XPM_WRITE_SECTOR_IN_RESERVED_OFST 1 |
| #define MC_CMD_XPM_WRITE_SECTOR_IN_RESERVED_LEN 3 |
| /* Sector type */ |
| #define MC_CMD_XPM_WRITE_SECTOR_IN_TYPE_OFST 4 |
| #define MC_CMD_XPM_WRITE_SECTOR_IN_TYPE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_XPM_READ_SECTOR/MC_CMD_XPM_READ_SECTOR_OUT/TYPE */ |
| /* Sector size */ |
| #define MC_CMD_XPM_WRITE_SECTOR_IN_SIZE_OFST 8 |
| #define MC_CMD_XPM_WRITE_SECTOR_IN_SIZE_LEN 4 |
| /* Sector data */ |
| #define MC_CMD_XPM_WRITE_SECTOR_IN_DATA_OFST 12 |
| #define MC_CMD_XPM_WRITE_SECTOR_IN_DATA_LEN 1 |
| #define MC_CMD_XPM_WRITE_SECTOR_IN_DATA_MINNUM 0 |
| #define MC_CMD_XPM_WRITE_SECTOR_IN_DATA_MAXNUM 32 |
| #define MC_CMD_XPM_WRITE_SECTOR_IN_DATA_MAXNUM_MCDI2 32 |
| |
| /* MC_CMD_XPM_WRITE_SECTOR_OUT msgresponse */ |
| #define MC_CMD_XPM_WRITE_SECTOR_OUT_LEN 4 |
| /* New sector index */ |
| #define MC_CMD_XPM_WRITE_SECTOR_OUT_INDEX_OFST 0 |
| #define MC_CMD_XPM_WRITE_SECTOR_OUT_INDEX_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_XPM_INVALIDATE_SECTOR |
| * Invalidate XPM sector |
| */ |
| #define MC_CMD_XPM_INVALIDATE_SECTOR 0x107 |
| #undef MC_CMD_0x107_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x107_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_XPM_INVALIDATE_SECTOR_IN msgrequest */ |
| #define MC_CMD_XPM_INVALIDATE_SECTOR_IN_LEN 4 |
| /* Sector index */ |
| #define MC_CMD_XPM_INVALIDATE_SECTOR_IN_INDEX_OFST 0 |
| #define MC_CMD_XPM_INVALIDATE_SECTOR_IN_INDEX_LEN 4 |
| |
| /* MC_CMD_XPM_INVALIDATE_SECTOR_OUT msgresponse */ |
| #define MC_CMD_XPM_INVALIDATE_SECTOR_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_XPM_BLANK_CHECK |
| * Blank-check XPM memory and report bad locations |
| */ |
| #define MC_CMD_XPM_BLANK_CHECK 0x108 |
| #undef MC_CMD_0x108_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x108_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_XPM_BLANK_CHECK_IN msgrequest */ |
| #define MC_CMD_XPM_BLANK_CHECK_IN_LEN 8 |
| /* Start address (byte) */ |
| #define MC_CMD_XPM_BLANK_CHECK_IN_ADDR_OFST 0 |
| #define MC_CMD_XPM_BLANK_CHECK_IN_ADDR_LEN 4 |
| /* Count (bytes) */ |
| #define MC_CMD_XPM_BLANK_CHECK_IN_COUNT_OFST 4 |
| #define MC_CMD_XPM_BLANK_CHECK_IN_COUNT_LEN 4 |
| |
| /* MC_CMD_XPM_BLANK_CHECK_OUT msgresponse */ |
| #define MC_CMD_XPM_BLANK_CHECK_OUT_LENMIN 4 |
| #define MC_CMD_XPM_BLANK_CHECK_OUT_LENMAX 252 |
| #define MC_CMD_XPM_BLANK_CHECK_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_XPM_BLANK_CHECK_OUT_LEN(num) (4+2*(num)) |
| #define MC_CMD_XPM_BLANK_CHECK_OUT_BAD_ADDR_NUM(len) (((len)-4)/2) |
| /* Total number of bad (non-blank) locations */ |
| #define MC_CMD_XPM_BLANK_CHECK_OUT_BAD_COUNT_OFST 0 |
| #define MC_CMD_XPM_BLANK_CHECK_OUT_BAD_COUNT_LEN 4 |
| /* Addresses of bad locations (may be less than BAD_COUNT, if all cannot fit |
| * into MCDI response) |
| */ |
| #define MC_CMD_XPM_BLANK_CHECK_OUT_BAD_ADDR_OFST 4 |
| #define MC_CMD_XPM_BLANK_CHECK_OUT_BAD_ADDR_LEN 2 |
| #define MC_CMD_XPM_BLANK_CHECK_OUT_BAD_ADDR_MINNUM 0 |
| #define MC_CMD_XPM_BLANK_CHECK_OUT_BAD_ADDR_MAXNUM 124 |
| #define MC_CMD_XPM_BLANK_CHECK_OUT_BAD_ADDR_MAXNUM_MCDI2 508 |
| |
| |
| /***********************************/ |
| /* MC_CMD_XPM_REPAIR |
| * Blank-check and repair XPM memory |
| */ |
| #define MC_CMD_XPM_REPAIR 0x109 |
| #undef MC_CMD_0x109_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x109_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_XPM_REPAIR_IN msgrequest */ |
| #define MC_CMD_XPM_REPAIR_IN_LEN 8 |
| /* Start address (byte) */ |
| #define MC_CMD_XPM_REPAIR_IN_ADDR_OFST 0 |
| #define MC_CMD_XPM_REPAIR_IN_ADDR_LEN 4 |
| /* Count (bytes) */ |
| #define MC_CMD_XPM_REPAIR_IN_COUNT_OFST 4 |
| #define MC_CMD_XPM_REPAIR_IN_COUNT_LEN 4 |
| |
| /* MC_CMD_XPM_REPAIR_OUT msgresponse */ |
| #define MC_CMD_XPM_REPAIR_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_XPM_DECODER_TEST |
| * Test XPM memory address decoders for gross manufacturing defects. Can only |
| * be performed on an unprogrammed part. |
| */ |
| #define MC_CMD_XPM_DECODER_TEST 0x10a |
| #undef MC_CMD_0x10a_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x10a_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_XPM_DECODER_TEST_IN msgrequest */ |
| #define MC_CMD_XPM_DECODER_TEST_IN_LEN 0 |
| |
| /* MC_CMD_XPM_DECODER_TEST_OUT msgresponse */ |
| #define MC_CMD_XPM_DECODER_TEST_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_XPM_WRITE_TEST |
| * XPM memory write test. Test XPM write logic for gross manufacturing defects |
| * by writing to a dedicated test row. There are 16 locations in the test row |
| * and the test can only be performed on locations that have not been |
| * previously used (i.e. can be run at most 16 times). The test will pick the |
| * first available location to use, or fail with ENOSPC if none left. |
| */ |
| #define MC_CMD_XPM_WRITE_TEST 0x10b |
| #undef MC_CMD_0x10b_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x10b_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_XPM_WRITE_TEST_IN msgrequest */ |
| #define MC_CMD_XPM_WRITE_TEST_IN_LEN 0 |
| |
| /* MC_CMD_XPM_WRITE_TEST_OUT msgresponse */ |
| #define MC_CMD_XPM_WRITE_TEST_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_EXEC_SIGNED |
| * Check the CMAC of the contents of IMEM and DMEM against the value supplied |
| * and if correct begin execution from the start of IMEM. The caller supplies a |
| * key ID, the length of IMEM and DMEM to validate and the expected CMAC. CMAC |
| * computation runs from the start of IMEM, and from the start of DMEM + 16k, |
| * to match flash booting. The command will respond with EINVAL if the CMAC |
| * does match, otherwise it will respond with success before it jumps to IMEM. |
| */ |
| #define MC_CMD_EXEC_SIGNED 0x10c |
| #undef MC_CMD_0x10c_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x10c_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_EXEC_SIGNED_IN msgrequest */ |
| #define MC_CMD_EXEC_SIGNED_IN_LEN 28 |
| /* the length of code to include in the CMAC */ |
| #define MC_CMD_EXEC_SIGNED_IN_CODELEN_OFST 0 |
| #define MC_CMD_EXEC_SIGNED_IN_CODELEN_LEN 4 |
| /* the length of date to include in the CMAC */ |
| #define MC_CMD_EXEC_SIGNED_IN_DATALEN_OFST 4 |
| #define MC_CMD_EXEC_SIGNED_IN_DATALEN_LEN 4 |
| /* the XPM sector containing the key to use */ |
| #define MC_CMD_EXEC_SIGNED_IN_KEYSECTOR_OFST 8 |
| #define MC_CMD_EXEC_SIGNED_IN_KEYSECTOR_LEN 4 |
| /* the expected CMAC value */ |
| #define MC_CMD_EXEC_SIGNED_IN_CMAC_OFST 12 |
| #define MC_CMD_EXEC_SIGNED_IN_CMAC_LEN 16 |
| |
| /* MC_CMD_EXEC_SIGNED_OUT msgresponse */ |
| #define MC_CMD_EXEC_SIGNED_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_PREPARE_SIGNED |
| * Prepare to upload a signed image. This will scrub the specified length of |
| * the data region, which must be at least as large as the DATALEN supplied to |
| * MC_CMD_EXEC_SIGNED. |
| */ |
| #define MC_CMD_PREPARE_SIGNED 0x10d |
| #undef MC_CMD_0x10d_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x10d_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_PREPARE_SIGNED_IN msgrequest */ |
| #define MC_CMD_PREPARE_SIGNED_IN_LEN 4 |
| /* the length of data area to clear */ |
| #define MC_CMD_PREPARE_SIGNED_IN_DATALEN_OFST 0 |
| #define MC_CMD_PREPARE_SIGNED_IN_DATALEN_LEN 4 |
| |
| /* MC_CMD_PREPARE_SIGNED_OUT msgresponse */ |
| #define MC_CMD_PREPARE_SIGNED_OUT_LEN 0 |
| |
| |
| /* TUNNEL_ENCAP_UDP_PORT_ENTRY structuredef */ |
| #define TUNNEL_ENCAP_UDP_PORT_ENTRY_LEN 4 |
| /* UDP port (the standard ports are named below but any port may be used) */ |
| #define TUNNEL_ENCAP_UDP_PORT_ENTRY_UDP_PORT_OFST 0 |
| #define TUNNEL_ENCAP_UDP_PORT_ENTRY_UDP_PORT_LEN 2 |
| /* enum: the IANA allocated UDP port for VXLAN */ |
| #define TUNNEL_ENCAP_UDP_PORT_ENTRY_IANA_VXLAN_UDP_PORT 0x12b5 |
| /* enum: the IANA allocated UDP port for Geneve */ |
| #define TUNNEL_ENCAP_UDP_PORT_ENTRY_IANA_GENEVE_UDP_PORT 0x17c1 |
| #define TUNNEL_ENCAP_UDP_PORT_ENTRY_UDP_PORT_LBN 0 |
| #define TUNNEL_ENCAP_UDP_PORT_ENTRY_UDP_PORT_WIDTH 16 |
| /* tunnel encapsulation protocol (only those named below are supported) */ |
| #define TUNNEL_ENCAP_UDP_PORT_ENTRY_PROTOCOL_OFST 2 |
| #define TUNNEL_ENCAP_UDP_PORT_ENTRY_PROTOCOL_LEN 2 |
| /* enum: This port will be used for VXLAN on both IPv4 and IPv6 */ |
| #define TUNNEL_ENCAP_UDP_PORT_ENTRY_VXLAN 0x0 |
| /* enum: This port will be used for Geneve on both IPv4 and IPv6 */ |
| #define TUNNEL_ENCAP_UDP_PORT_ENTRY_GENEVE 0x1 |
| #define TUNNEL_ENCAP_UDP_PORT_ENTRY_PROTOCOL_LBN 16 |
| #define TUNNEL_ENCAP_UDP_PORT_ENTRY_PROTOCOL_WIDTH 16 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS |
| * Configure UDP ports for tunnel encapsulation hardware acceleration. The |
| * parser-dispatcher will attempt to parse traffic on these ports as tunnel |
| * encapsulation PDUs and filter them using the tunnel encapsulation filter |
| * chain rather than the standard filter chain. Note that this command can |
| * cause all functions to see a reset. (Available on Medford only.) |
| */ |
| #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS 0x117 |
| #undef MC_CMD_0x117_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x117_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN msgrequest */ |
| #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_LENMIN 4 |
| #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_LENMAX 68 |
| #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_LENMAX_MCDI2 68 |
| #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_LEN(num) (4+4*(num)) |
| #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_ENTRIES_NUM(len) (((len)-4)/4) |
| /* Flags */ |
| #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_FLAGS_OFST 0 |
| #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_FLAGS_LEN 2 |
| #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_UNLOADING_OFST 0 |
| #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_UNLOADING_LBN 0 |
| #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_UNLOADING_WIDTH 1 |
| /* The number of entries in the ENTRIES array */ |
| #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_NUM_ENTRIES_OFST 2 |
| #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_NUM_ENTRIES_LEN 2 |
| /* Entries defining the UDP port to protocol mapping, each laid out as a |
| * TUNNEL_ENCAP_UDP_PORT_ENTRY |
| */ |
| #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_ENTRIES_OFST 4 |
| #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_ENTRIES_LEN 4 |
| #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_ENTRIES_MINNUM 0 |
| #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_ENTRIES_MAXNUM 16 |
| #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_ENTRIES_MAXNUM_MCDI2 16 |
| |
| /* MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_OUT msgresponse */ |
| #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_OUT_LEN 2 |
| /* Flags */ |
| #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_OUT_FLAGS_OFST 0 |
| #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_OUT_FLAGS_LEN 2 |
| #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_OUT_RESETTING_OFST 0 |
| #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_OUT_RESETTING_LBN 0 |
| #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_OUT_RESETTING_WIDTH 1 |
| |
| |
| /***********************************/ |
| /* MC_CMD_RX_BALANCING |
| * Configure a port upconverter to distribute the packets on both RX engines. |
| * Packets are distributed based on a table with the destination vFIFO. The |
| * index of the table is a hash of source and destination of IPV4 and VLAN |
| * priority. |
| */ |
| #define MC_CMD_RX_BALANCING 0x118 |
| #undef MC_CMD_0x118_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x118_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_RX_BALANCING_IN msgrequest */ |
| #define MC_CMD_RX_BALANCING_IN_LEN 16 |
| /* The RX port whose upconverter table will be modified */ |
| #define MC_CMD_RX_BALANCING_IN_PORT_OFST 0 |
| #define MC_CMD_RX_BALANCING_IN_PORT_LEN 4 |
| /* The VLAN priority associated to the table index and vFIFO */ |
| #define MC_CMD_RX_BALANCING_IN_PRIORITY_OFST 4 |
| #define MC_CMD_RX_BALANCING_IN_PRIORITY_LEN 4 |
| /* The resulting bit of SRC^DST for indexing the table */ |
| #define MC_CMD_RX_BALANCING_IN_SRC_DST_OFST 8 |
| #define MC_CMD_RX_BALANCING_IN_SRC_DST_LEN 4 |
| /* The RX engine to which the vFIFO in the table entry will point to */ |
| #define MC_CMD_RX_BALANCING_IN_ENG_OFST 12 |
| #define MC_CMD_RX_BALANCING_IN_ENG_LEN 4 |
| |
| /* MC_CMD_RX_BALANCING_OUT msgresponse */ |
| #define MC_CMD_RX_BALANCING_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_NVRAM_PRIVATE_APPEND |
| * Append a single TLV to the MC_USAGE_TLV partition. Returns MC_CMD_ERR_EEXIST |
| * if the tag is already present. |
| */ |
| #define MC_CMD_NVRAM_PRIVATE_APPEND 0x11c |
| #undef MC_CMD_0x11c_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x11c_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_NVRAM_PRIVATE_APPEND_IN msgrequest */ |
| #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_LENMIN 9 |
| #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_LENMAX 252 |
| #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_LEN(num) (8+1*(num)) |
| #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_DATA_BUFFER_NUM(len) (((len)-8)/1) |
| /* The tag to be appended */ |
| #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_TAG_OFST 0 |
| #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_TAG_LEN 4 |
| /* The length of the data */ |
| #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_LENGTH_OFST 4 |
| #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_LENGTH_LEN 4 |
| /* The data to be contained in the TLV structure */ |
| #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_DATA_BUFFER_OFST 8 |
| #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_DATA_BUFFER_LEN 1 |
| #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_DATA_BUFFER_MINNUM 1 |
| #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_DATA_BUFFER_MAXNUM 244 |
| #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_DATA_BUFFER_MAXNUM_MCDI2 1012 |
| |
| /* MC_CMD_NVRAM_PRIVATE_APPEND_OUT msgresponse */ |
| #define MC_CMD_NVRAM_PRIVATE_APPEND_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_XPM_VERIFY_CONTENTS |
| * Verify that the contents of the XPM memory is correct (Medford only). This |
| * is used during manufacture to check that the XPM memory has been programmed |
| * correctly at ATE. |
| */ |
| #define MC_CMD_XPM_VERIFY_CONTENTS 0x11b |
| #undef MC_CMD_0x11b_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x11b_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_XPM_VERIFY_CONTENTS_IN msgrequest */ |
| #define MC_CMD_XPM_VERIFY_CONTENTS_IN_LEN 4 |
| /* Data type to be checked */ |
| #define MC_CMD_XPM_VERIFY_CONTENTS_IN_DATA_TYPE_OFST 0 |
| #define MC_CMD_XPM_VERIFY_CONTENTS_IN_DATA_TYPE_LEN 4 |
| |
| /* MC_CMD_XPM_VERIFY_CONTENTS_OUT msgresponse */ |
| #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_LENMIN 12 |
| #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_LENMAX 252 |
| #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_LEN(num) (12+1*(num)) |
| #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_SIGNATURE_NUM(len) (((len)-12)/1) |
| /* Number of sectors found (test builds only) */ |
| #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_NUM_SECTORS_OFST 0 |
| #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_NUM_SECTORS_LEN 4 |
| /* Number of bytes found (test builds only) */ |
| #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_NUM_BYTES_OFST 4 |
| #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_NUM_BYTES_LEN 4 |
| /* Length of signature */ |
| #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_SIG_LENGTH_OFST 8 |
| #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_SIG_LENGTH_LEN 4 |
| /* Signature */ |
| #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_SIGNATURE_OFST 12 |
| #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_SIGNATURE_LEN 1 |
| #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_SIGNATURE_MINNUM 0 |
| #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_SIGNATURE_MAXNUM 240 |
| #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_SIGNATURE_MAXNUM_MCDI2 1008 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SET_EVQ_TMR |
| * Update the timer load, timer reload and timer mode values for a given EVQ. |
| * The requested timer values (in TMR_LOAD_REQ_NS and TMR_RELOAD_REQ_NS) will |
| * be rounded up to the granularity supported by the hardware, then truncated |
| * to the range supported by the hardware. The resulting value after the |
| * rounding and truncation will be returned to the caller (in TMR_LOAD_ACT_NS |
| * and TMR_RELOAD_ACT_NS). |
| */ |
| #define MC_CMD_SET_EVQ_TMR 0x120 |
| #undef MC_CMD_0x120_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x120_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_SET_EVQ_TMR_IN msgrequest */ |
| #define MC_CMD_SET_EVQ_TMR_IN_LEN 16 |
| /* Function-relative queue instance */ |
| #define MC_CMD_SET_EVQ_TMR_IN_INSTANCE_OFST 0 |
| #define MC_CMD_SET_EVQ_TMR_IN_INSTANCE_LEN 4 |
| /* Requested value for timer load (in nanoseconds) */ |
| #define MC_CMD_SET_EVQ_TMR_IN_TMR_LOAD_REQ_NS_OFST 4 |
| #define MC_CMD_SET_EVQ_TMR_IN_TMR_LOAD_REQ_NS_LEN 4 |
| /* Requested value for timer reload (in nanoseconds) */ |
| #define MC_CMD_SET_EVQ_TMR_IN_TMR_RELOAD_REQ_NS_OFST 8 |
| #define MC_CMD_SET_EVQ_TMR_IN_TMR_RELOAD_REQ_NS_LEN 4 |
| /* Timer mode. Meanings as per EVQ_TMR_REG.TC_TIMER_VAL */ |
| #define MC_CMD_SET_EVQ_TMR_IN_TMR_MODE_OFST 12 |
| #define MC_CMD_SET_EVQ_TMR_IN_TMR_MODE_LEN 4 |
| #define MC_CMD_SET_EVQ_TMR_IN_TIMER_MODE_DIS 0x0 /* enum */ |
| #define MC_CMD_SET_EVQ_TMR_IN_TIMER_MODE_IMMED_START 0x1 /* enum */ |
| #define MC_CMD_SET_EVQ_TMR_IN_TIMER_MODE_TRIG_START 0x2 /* enum */ |
| #define MC_CMD_SET_EVQ_TMR_IN_TIMER_MODE_INT_HLDOFF 0x3 /* enum */ |
| |
| /* MC_CMD_SET_EVQ_TMR_OUT msgresponse */ |
| #define MC_CMD_SET_EVQ_TMR_OUT_LEN 8 |
| /* Actual value for timer load (in nanoseconds) */ |
| #define MC_CMD_SET_EVQ_TMR_OUT_TMR_LOAD_ACT_NS_OFST 0 |
| #define MC_CMD_SET_EVQ_TMR_OUT_TMR_LOAD_ACT_NS_LEN 4 |
| /* Actual value for timer reload (in nanoseconds) */ |
| #define MC_CMD_SET_EVQ_TMR_OUT_TMR_RELOAD_ACT_NS_OFST 4 |
| #define MC_CMD_SET_EVQ_TMR_OUT_TMR_RELOAD_ACT_NS_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_EVQ_TMR_PROPERTIES |
| * Query properties about the event queue timers. |
| */ |
| #define MC_CMD_GET_EVQ_TMR_PROPERTIES 0x122 |
| #undef MC_CMD_0x122_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x122_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_EVQ_TMR_PROPERTIES_IN msgrequest */ |
| #define MC_CMD_GET_EVQ_TMR_PROPERTIES_IN_LEN 0 |
| |
| /* MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT msgresponse */ |
| #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_LEN 36 |
| /* Reserved for future use. */ |
| #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_FLAGS_OFST 0 |
| #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_FLAGS_LEN 4 |
| /* For timers updated via writes to EVQ_TMR_REG, this is the time interval (in |
| * nanoseconds) for each increment of the timer load/reload count. The |
| * requested duration of a timer is this value multiplied by the timer |
| * load/reload count. |
| */ |
| #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_TMR_REG_NS_PER_COUNT_OFST 4 |
| #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_TMR_REG_NS_PER_COUNT_LEN 4 |
| /* For timers updated via writes to EVQ_TMR_REG, this is the maximum value |
| * allowed for timer load/reload counts. |
| */ |
| #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_TMR_REG_MAX_COUNT_OFST 8 |
| #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_TMR_REG_MAX_COUNT_LEN 4 |
| /* For timers updated via writes to EVQ_TMR_REG, timer load/reload counts not a |
| * multiple of this step size will be rounded in an implementation defined |
| * manner. |
| */ |
| #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_TMR_REG_STEP_OFST 12 |
| #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_TMR_REG_STEP_LEN 4 |
| /* Maximum timer duration (in nanoseconds) for timers updated via MCDI. Only |
| * meaningful if MC_CMD_SET_EVQ_TMR is implemented. |
| */ |
| #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_MCDI_TMR_MAX_NS_OFST 16 |
| #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_MCDI_TMR_MAX_NS_LEN 4 |
| /* Timer durations requested via MCDI that are not a multiple of this step size |
| * will be rounded up. Only meaningful if MC_CMD_SET_EVQ_TMR is implemented. |
| */ |
| #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_MCDI_TMR_STEP_NS_OFST 20 |
| #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_MCDI_TMR_STEP_NS_LEN 4 |
| /* For timers updated using the bug35388 workaround, this is the time interval |
| * (in nanoseconds) for each increment of the timer load/reload count. The |
| * requested duration of a timer is this value multiplied by the timer |
| * load/reload count. This field is only meaningful if the bug35388 workaround |
| * is enabled. |
| */ |
| #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_BUG35388_TMR_NS_PER_COUNT_OFST 24 |
| #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_BUG35388_TMR_NS_PER_COUNT_LEN 4 |
| /* For timers updated using the bug35388 workaround, this is the maximum value |
| * allowed for timer load/reload counts. This field is only meaningful if the |
| * bug35388 workaround is enabled. |
| */ |
| #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_BUG35388_TMR_MAX_COUNT_OFST 28 |
| #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_BUG35388_TMR_MAX_COUNT_LEN 4 |
| /* For timers updated using the bug35388 workaround, timer load/reload counts |
| * not a multiple of this step size will be rounded in an implementation |
| * defined manner. This field is only meaningful if the bug35388 workaround is |
| * enabled. |
| */ |
| #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_BUG35388_TMR_STEP_OFST 32 |
| #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_BUG35388_TMR_STEP_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_ALLOCATE_TX_VFIFO_CP |
| * When we use the TX_vFIFO_ULL mode, we can allocate common pools using the |
| * non used switch buffers. |
| */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_CP 0x11d |
| #undef MC_CMD_0x11d_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x11d_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_ALLOCATE_TX_VFIFO_CP_IN msgrequest */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_LEN 20 |
| /* Desired instance. Must be set to a specific instance, which is a function |
| * local queue index. The calling client must be the currently-assigned user of |
| * this VI (see MC_CMD_SET_VI_USER). |
| */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_INSTANCE_OFST 0 |
| #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_INSTANCE_LEN 4 |
| /* Will the common pool be used as TX_vFIFO_ULL (1) */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_MODE_OFST 4 |
| #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_MODE_LEN 4 |
| #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_ENABLED 0x1 /* enum */ |
| /* enum: Using this interface without TX_vFIFO_ULL is not supported for now */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_DISABLED 0x0 |
| /* Number of buffers to reserve for the common pool */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_SIZE_OFST 8 |
| #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_SIZE_LEN 4 |
| /* TX datapath to which the Common Pool is connected to. */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_INGRESS_OFST 12 |
| #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_INGRESS_LEN 4 |
| /* enum: Extracts information from function */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_USE_FUNCTION_VALUE -0x1 |
| /* Network port or RX Engine to which the common pool connects. */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_EGRESS_OFST 16 |
| #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_EGRESS_LEN 4 |
| /* enum: Extracts information from function */ |
| /* MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_USE_FUNCTION_VALUE -0x1 */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_PORT0 0x0 /* enum */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_PORT1 0x1 /* enum */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_PORT2 0x2 /* enum */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_PORT3 0x3 /* enum */ |
| /* enum: To enable Switch loopback with Rx engine 0 */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_RX_ENGINE0 0x4 |
| /* enum: To enable Switch loopback with Rx engine 1 */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_RX_ENGINE1 0x5 |
| |
| /* MC_CMD_ALLOCATE_TX_VFIFO_CP_OUT msgresponse */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_CP_OUT_LEN 4 |
| /* ID of the common pool allocated */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_CP_OUT_CP_ID_OFST 0 |
| #define MC_CMD_ALLOCATE_TX_VFIFO_CP_OUT_CP_ID_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_ALLOCATE_TX_VFIFO_VFIFO |
| * When we use the TX_vFIFO_ULL mode, we can allocate vFIFOs using the |
| * previously allocated common pools. |
| */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO 0x11e |
| #undef MC_CMD_0x11e_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x11e_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN msgrequest */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_LEN 20 |
| /* Common pool previously allocated to which the new vFIFO will be associated |
| */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_CP_OFST 0 |
| #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_CP_LEN 4 |
| /* Port or RX engine to associate the vFIFO egress */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_EGRESS_OFST 4 |
| #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_EGRESS_LEN 4 |
| /* enum: Extracts information from common pool */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_USE_CP_VALUE -0x1 |
| #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_PORT0 0x0 /* enum */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_PORT1 0x1 /* enum */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_PORT2 0x2 /* enum */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_PORT3 0x3 /* enum */ |
| /* enum: To enable Switch loopback with Rx engine 0 */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_RX_ENGINE0 0x4 |
| /* enum: To enable Switch loopback with Rx engine 1 */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_RX_ENGINE1 0x5 |
| /* Minimum number of buffers that the pool must have */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_SIZE_OFST 8 |
| #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_SIZE_LEN 4 |
| /* enum: Do not check the space available */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_NO_MINIMUM 0x0 |
| /* Will the vFIFO be used as TX_vFIFO_ULL */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_MODE_OFST 12 |
| #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_MODE_LEN 4 |
| /* Network priority of the vFIFO,if applicable */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_PRIORITY_OFST 16 |
| #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_PRIORITY_LEN 4 |
| /* enum: Search for the lowest unused priority */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_LOWEST_AVAILABLE -0x1 |
| |
| /* MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_OUT msgresponse */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_OUT_LEN 8 |
| /* Short vFIFO ID */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_OUT_VID_OFST 0 |
| #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_OUT_VID_LEN 4 |
| /* Network priority of the vFIFO */ |
| #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_OUT_PRIORITY_OFST 4 |
| #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_OUT_PRIORITY_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_TEARDOWN_TX_VFIFO_VF |
| * This interface clears the configuration of the given vFIFO and leaves it |
| * ready to be re-used. |
| */ |
| #define MC_CMD_TEARDOWN_TX_VFIFO_VF 0x11f |
| #undef MC_CMD_0x11f_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x11f_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_TEARDOWN_TX_VFIFO_VF_IN msgrequest */ |
| #define MC_CMD_TEARDOWN_TX_VFIFO_VF_IN_LEN 4 |
| /* Short vFIFO ID */ |
| #define MC_CMD_TEARDOWN_TX_VFIFO_VF_IN_VFIFO_OFST 0 |
| #define MC_CMD_TEARDOWN_TX_VFIFO_VF_IN_VFIFO_LEN 4 |
| |
| /* MC_CMD_TEARDOWN_TX_VFIFO_VF_OUT msgresponse */ |
| #define MC_CMD_TEARDOWN_TX_VFIFO_VF_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_DEALLOCATE_TX_VFIFO_CP |
| * This interface clears the configuration of the given common pool and leaves |
| * it ready to be re-used. |
| */ |
| #define MC_CMD_DEALLOCATE_TX_VFIFO_CP 0x121 |
| #undef MC_CMD_0x121_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x121_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_DEALLOCATE_TX_VFIFO_CP_IN msgrequest */ |
| #define MC_CMD_DEALLOCATE_TX_VFIFO_CP_IN_LEN 4 |
| /* Common pool ID given when pool allocated */ |
| #define MC_CMD_DEALLOCATE_TX_VFIFO_CP_IN_POOL_ID_OFST 0 |
| #define MC_CMD_DEALLOCATE_TX_VFIFO_CP_IN_POOL_ID_LEN 4 |
| |
| /* MC_CMD_DEALLOCATE_TX_VFIFO_CP_OUT msgresponse */ |
| #define MC_CMD_DEALLOCATE_TX_VFIFO_CP_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS |
| * This interface allows the host to find out how many common pool buffers are |
| * not yet assigned. |
| */ |
| #define MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS 0x124 |
| #undef MC_CMD_0x124_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x124_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS_IN msgrequest */ |
| #define MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS_IN_LEN 0 |
| |
| /* MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS_OUT msgresponse */ |
| #define MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS_OUT_LEN 8 |
| /* Available buffers for the ENG to NET vFIFOs. */ |
| #define MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS_OUT_NET_OFST 0 |
| #define MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS_OUT_NET_LEN 4 |
| /* Available buffers for the ENG to ENG and NET to ENG vFIFOs. */ |
| #define MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS_OUT_ENG_OFST 4 |
| #define MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS_OUT_ENG_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SUC_VERSION |
| * Get the version of the SUC |
| */ |
| #define MC_CMD_SUC_VERSION 0x134 |
| #undef MC_CMD_0x134_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x134_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_SUC_VERSION_IN msgrequest */ |
| #define MC_CMD_SUC_VERSION_IN_LEN 0 |
| |
| /* MC_CMD_SUC_VERSION_OUT msgresponse */ |
| #define MC_CMD_SUC_VERSION_OUT_LEN 24 |
| /* The SUC firmware version as four numbers - a.b.c.d */ |
| #define MC_CMD_SUC_VERSION_OUT_VERSION_OFST 0 |
| #define MC_CMD_SUC_VERSION_OUT_VERSION_LEN 4 |
| #define MC_CMD_SUC_VERSION_OUT_VERSION_NUM 4 |
| /* The date, in seconds since the Unix epoch, when the firmware image was |
| * built. |
| */ |
| #define MC_CMD_SUC_VERSION_OUT_BUILD_DATE_OFST 16 |
| #define MC_CMD_SUC_VERSION_OUT_BUILD_DATE_LEN 4 |
| /* The ID of the SUC chip. This is specific to the platform but typically |
| * indicates family, memory sizes etc. See SF-116728-SW for further details. |
| */ |
| #define MC_CMD_SUC_VERSION_OUT_CHIP_ID_OFST 20 |
| #define MC_CMD_SUC_VERSION_OUT_CHIP_ID_LEN 4 |
| |
| /* MC_CMD_SUC_BOOT_VERSION_IN msgrequest: Get the version of the SUC boot |
| * loader. |
| */ |
| #define MC_CMD_SUC_BOOT_VERSION_IN_LEN 4 |
| #define MC_CMD_SUC_BOOT_VERSION_IN_MAGIC_OFST 0 |
| #define MC_CMD_SUC_BOOT_VERSION_IN_MAGIC_LEN 4 |
| /* enum: Requests the SUC boot version. */ |
| #define MC_CMD_SUC_VERSION_GET_BOOT_VERSION 0xb007700b |
| |
| /* MC_CMD_SUC_BOOT_VERSION_OUT msgresponse */ |
| #define MC_CMD_SUC_BOOT_VERSION_OUT_LEN 4 |
| /* The SUC boot version */ |
| #define MC_CMD_SUC_BOOT_VERSION_OUT_VERSION_OFST 0 |
| #define MC_CMD_SUC_BOOT_VERSION_OUT_VERSION_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_RX_PREFIX_ID |
| * This command is part of the mechanism for configuring the format of the RX |
| * packet prefix. It takes as input a bitmask of the fields the host would like |
| * to be in the prefix. If the hardware supports RX prefixes with that |
| * combination of fields, then this command returns a list of prefix-ids, |
| * opaque identifiers suitable for use in the RX_PREFIX_ID field of a |
| * MC_CMD_INIT_RXQ_V5_IN message. If the combination of fields is not |
| * supported, returns ENOTSUP. If the firmware can't create any new prefix-ids |
| * due to resource constraints, returns ENOSPC. |
| */ |
| #define MC_CMD_GET_RX_PREFIX_ID 0x13b |
| #undef MC_CMD_0x13b_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x13b_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_RX_PREFIX_ID_IN msgrequest */ |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_LEN 8 |
| /* Field bitmask. */ |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_FIELDS_OFST 0 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_FIELDS_LEN 8 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_FIELDS_LO_OFST 0 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_FIELDS_LO_LEN 4 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_FIELDS_LO_LBN 0 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_FIELDS_LO_WIDTH 32 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_FIELDS_HI_OFST 4 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_FIELDS_HI_LEN 4 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_FIELDS_HI_LBN 32 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_FIELDS_HI_WIDTH 32 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_LENGTH_OFST 0 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_LENGTH_LBN 0 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_LENGTH_WIDTH 1 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_RSS_HASH_VALID_OFST 0 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_RSS_HASH_VALID_LBN 1 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_RSS_HASH_VALID_WIDTH 1 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_USER_FLAG_OFST 0 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_USER_FLAG_LBN 2 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_USER_FLAG_WIDTH 1 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_CLASS_OFST 0 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_CLASS_LBN 3 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_CLASS_WIDTH 1 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_PARTIAL_TSTAMP_OFST 0 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_PARTIAL_TSTAMP_LBN 4 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_PARTIAL_TSTAMP_WIDTH 1 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_RSS_HASH_OFST 0 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_RSS_HASH_LBN 5 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_RSS_HASH_WIDTH 1 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_USER_MARK_OFST 0 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_USER_MARK_LBN 6 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_USER_MARK_WIDTH 1 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_INGRESS_MPORT_OFST 0 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_INGRESS_MPORT_LBN 7 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_INGRESS_MPORT_WIDTH 1 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_INGRESS_VPORT_OFST 0 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_INGRESS_VPORT_LBN 7 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_INGRESS_VPORT_WIDTH 1 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_CSUM_FRAME_OFST 0 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_CSUM_FRAME_LBN 8 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_CSUM_FRAME_WIDTH 1 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_VLAN_STRIP_TCI_OFST 0 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_VLAN_STRIP_TCI_LBN 9 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_VLAN_STRIP_TCI_WIDTH 1 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_VLAN_STRIPPED_OFST 0 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_VLAN_STRIPPED_LBN 10 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_VLAN_STRIPPED_WIDTH 1 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_VSWITCH_STATUS_OFST 0 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_VSWITCH_STATUS_LBN 11 |
| #define MC_CMD_GET_RX_PREFIX_ID_IN_VSWITCH_STATUS_WIDTH 1 |
| |
| /* MC_CMD_GET_RX_PREFIX_ID_OUT msgresponse */ |
| #define MC_CMD_GET_RX_PREFIX_ID_OUT_LENMIN 8 |
| #define MC_CMD_GET_RX_PREFIX_ID_OUT_LENMAX 252 |
| #define MC_CMD_GET_RX_PREFIX_ID_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_GET_RX_PREFIX_ID_OUT_LEN(num) (4+4*(num)) |
| #define MC_CMD_GET_RX_PREFIX_ID_OUT_RX_PREFIX_ID_NUM(len) (((len)-4)/4) |
| /* Number of prefix-ids returned */ |
| #define MC_CMD_GET_RX_PREFIX_ID_OUT_NUM_RX_PREFIX_IDS_OFST 0 |
| #define MC_CMD_GET_RX_PREFIX_ID_OUT_NUM_RX_PREFIX_IDS_LEN 4 |
| /* Opaque prefix identifiers which can be passed into MC_CMD_INIT_RXQ_V5 or |
| * MC_CMD_QUERY_PREFIX_ID |
| */ |
| #define MC_CMD_GET_RX_PREFIX_ID_OUT_RX_PREFIX_ID_OFST 4 |
| #define MC_CMD_GET_RX_PREFIX_ID_OUT_RX_PREFIX_ID_LEN 4 |
| #define MC_CMD_GET_RX_PREFIX_ID_OUT_RX_PREFIX_ID_MINNUM 1 |
| #define MC_CMD_GET_RX_PREFIX_ID_OUT_RX_PREFIX_ID_MAXNUM 62 |
| #define MC_CMD_GET_RX_PREFIX_ID_OUT_RX_PREFIX_ID_MAXNUM_MCDI2 254 |
| |
| /* RX_PREFIX_FIELD_INFO structuredef: Information about a single RX prefix |
| * field |
| */ |
| #define RX_PREFIX_FIELD_INFO_LEN 4 |
| /* The offset of the field from the start of the prefix, in bits */ |
| #define RX_PREFIX_FIELD_INFO_OFFSET_BITS_OFST 0 |
| #define RX_PREFIX_FIELD_INFO_OFFSET_BITS_LEN 2 |
| #define RX_PREFIX_FIELD_INFO_OFFSET_BITS_LBN 0 |
| #define RX_PREFIX_FIELD_INFO_OFFSET_BITS_WIDTH 16 |
| /* The width of the field, in bits */ |
| #define RX_PREFIX_FIELD_INFO_WIDTH_BITS_OFST 2 |
| #define RX_PREFIX_FIELD_INFO_WIDTH_BITS_LEN 1 |
| #define RX_PREFIX_FIELD_INFO_WIDTH_BITS_LBN 16 |
| #define RX_PREFIX_FIELD_INFO_WIDTH_BITS_WIDTH 8 |
| /* The type of the field. These enum values are in the same order as the fields |
| * in the MC_CMD_GET_RX_PREFIX_ID_IN bitmask |
| */ |
| #define RX_PREFIX_FIELD_INFO_TYPE_OFST 3 |
| #define RX_PREFIX_FIELD_INFO_TYPE_LEN 1 |
| #define RX_PREFIX_FIELD_INFO_LENGTH 0x0 /* enum */ |
| #define RX_PREFIX_FIELD_INFO_RSS_HASH_VALID 0x1 /* enum */ |
| #define RX_PREFIX_FIELD_INFO_USER_FLAG 0x2 /* enum */ |
| #define RX_PREFIX_FIELD_INFO_CLASS 0x3 /* enum */ |
| #define RX_PREFIX_FIELD_INFO_PARTIAL_TSTAMP 0x4 /* enum */ |
| #define RX_PREFIX_FIELD_INFO_RSS_HASH 0x5 /* enum */ |
| #define RX_PREFIX_FIELD_INFO_USER_MARK 0x6 /* enum */ |
| #define RX_PREFIX_FIELD_INFO_INGRESS_MPORT 0x7 /* enum */ |
| #define RX_PREFIX_FIELD_INFO_INGRESS_VPORT 0x7 /* enum */ |
| #define RX_PREFIX_FIELD_INFO_CSUM_FRAME 0x8 /* enum */ |
| #define RX_PREFIX_FIELD_INFO_VLAN_STRIP_TCI 0x9 /* enum */ |
| #define RX_PREFIX_FIELD_INFO_VLAN_STRIPPED 0xa /* enum */ |
| #define RX_PREFIX_FIELD_INFO_VSWITCH_STATUS 0xb /* enum */ |
| #define RX_PREFIX_FIELD_INFO_TYPE_LBN 24 |
| #define RX_PREFIX_FIELD_INFO_TYPE_WIDTH 8 |
| |
| /* RX_PREFIX_FIXED_RESPONSE structuredef: Information about an RX prefix in |
| * which every field has a fixed offset and width |
| */ |
| #define RX_PREFIX_FIXED_RESPONSE_LENMIN 4 |
| #define RX_PREFIX_FIXED_RESPONSE_LENMAX 252 |
| #define RX_PREFIX_FIXED_RESPONSE_LENMAX_MCDI2 1020 |
| #define RX_PREFIX_FIXED_RESPONSE_LEN(num) (4+4*(num)) |
| #define RX_PREFIX_FIXED_RESPONSE_FIELDS_NUM(len) (((len)-4)/4) |
| /* Length of the RX prefix in bytes */ |
| #define RX_PREFIX_FIXED_RESPONSE_PREFIX_LENGTH_BYTES_OFST 0 |
| #define RX_PREFIX_FIXED_RESPONSE_PREFIX_LENGTH_BYTES_LEN 1 |
| #define RX_PREFIX_FIXED_RESPONSE_PREFIX_LENGTH_BYTES_LBN 0 |
| #define RX_PREFIX_FIXED_RESPONSE_PREFIX_LENGTH_BYTES_WIDTH 8 |
| /* Number of fields present in the prefix */ |
| #define RX_PREFIX_FIXED_RESPONSE_FIELD_COUNT_OFST 1 |
| #define RX_PREFIX_FIXED_RESPONSE_FIELD_COUNT_LEN 1 |
| #define RX_PREFIX_FIXED_RESPONSE_FIELD_COUNT_LBN 8 |
| #define RX_PREFIX_FIXED_RESPONSE_FIELD_COUNT_WIDTH 8 |
| #define RX_PREFIX_FIXED_RESPONSE_RESERVED_OFST 2 |
| #define RX_PREFIX_FIXED_RESPONSE_RESERVED_LEN 2 |
| #define RX_PREFIX_FIXED_RESPONSE_RESERVED_LBN 16 |
| #define RX_PREFIX_FIXED_RESPONSE_RESERVED_WIDTH 16 |
| /* Array of RX_PREFIX_FIELD_INFO structures, of length FIELD_COUNT */ |
| #define RX_PREFIX_FIXED_RESPONSE_FIELDS_OFST 4 |
| #define RX_PREFIX_FIXED_RESPONSE_FIELDS_LEN 4 |
| #define RX_PREFIX_FIXED_RESPONSE_FIELDS_MINNUM 0 |
| #define RX_PREFIX_FIXED_RESPONSE_FIELDS_MAXNUM 62 |
| #define RX_PREFIX_FIXED_RESPONSE_FIELDS_MAXNUM_MCDI2 254 |
| #define RX_PREFIX_FIXED_RESPONSE_FIELDS_LBN 32 |
| #define RX_PREFIX_FIXED_RESPONSE_FIELDS_WIDTH 32 |
| |
| |
| /***********************************/ |
| /* MC_CMD_QUERY_RX_PREFIX_ID |
| * This command takes an RX prefix id (obtained from MC_CMD_GET_RX_PREFIX_ID) |
| * and returns a description of the RX prefix of packets delievered to an RXQ |
| * created with that prefix id |
| */ |
| #define MC_CMD_QUERY_RX_PREFIX_ID 0x13c |
| #undef MC_CMD_0x13c_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x13c_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_QUERY_RX_PREFIX_ID_IN msgrequest */ |
| #define MC_CMD_QUERY_RX_PREFIX_ID_IN_LEN 4 |
| /* Prefix id to query */ |
| #define MC_CMD_QUERY_RX_PREFIX_ID_IN_RX_PREFIX_ID_OFST 0 |
| #define MC_CMD_QUERY_RX_PREFIX_ID_IN_RX_PREFIX_ID_LEN 4 |
| |
| /* MC_CMD_QUERY_RX_PREFIX_ID_OUT msgresponse */ |
| #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_LENMIN 4 |
| #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_LENMAX 252 |
| #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_LEN(num) (4+1*(num)) |
| #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_RESPONSE_NUM(len) (((len)-4)/1) |
| /* An enum describing the structure of this response. */ |
| #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_RESPONSE_TYPE_OFST 0 |
| #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_RESPONSE_TYPE_LEN 1 |
| /* enum: The response is of format RX_PREFIX_FIXED_RESPONSE */ |
| #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_RESPONSE_TYPE_FIXED 0x0 |
| #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_RESERVED_OFST 1 |
| #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_RESERVED_LEN 3 |
| /* The response. Its format is as defined by the RESPONSE_TYPE value */ |
| #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_RESPONSE_OFST 4 |
| #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_RESPONSE_LEN 1 |
| #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_RESPONSE_MINNUM 0 |
| #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_RESPONSE_MAXNUM 248 |
| #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_RESPONSE_MAXNUM_MCDI2 1016 |
| |
| |
| /***********************************/ |
| /* MC_CMD_BUNDLE |
| * A command to perform various bundle-related operations on insecure cards. |
| */ |
| #define MC_CMD_BUNDLE 0x13d |
| #undef MC_CMD_0x13d_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x13d_PRIVILEGE_CTG SRIOV_CTG_INSECURE |
| |
| /* MC_CMD_BUNDLE_IN msgrequest */ |
| #define MC_CMD_BUNDLE_IN_LEN 4 |
| /* Sub-command code */ |
| #define MC_CMD_BUNDLE_IN_OP_OFST 0 |
| #define MC_CMD_BUNDLE_IN_OP_LEN 4 |
| /* enum: Get the current host access mode set on component partitions. */ |
| #define MC_CMD_BUNDLE_IN_OP_COMPONENT_ACCESS_GET 0x0 |
| /* enum: Set the host access mode set on component partitions. */ |
| #define MC_CMD_BUNDLE_IN_OP_COMPONENT_ACCESS_SET 0x1 |
| |
| /* MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_GET_IN msgrequest: Retrieve the current |
| * access mode on component partitions such as MC_FIRMWARE, SUC_FIRMWARE and |
| * EXPANSION_UEFI. This command only works on engineering (insecure) cards. On |
| * secure adapters, this command returns MC_CMD_ERR_EPERM. |
| */ |
| #define MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_GET_IN_LEN 4 |
| /* Sub-command code. Must be OP_COMPONENT_ACCESS_GET. */ |
| #define MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_GET_IN_OP_OFST 0 |
| #define MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_GET_IN_OP_LEN 4 |
| |
| /* MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_GET_OUT msgresponse: Returns the access |
| * control mode. |
| */ |
| #define MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_GET_OUT_LEN 4 |
| /* Access mode of component partitions. */ |
| #define MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_GET_OUT_ACCESS_MODE_OFST 0 |
| #define MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_GET_OUT_ACCESS_MODE_LEN 4 |
| /* enum: Component partitions are read-only from the host. */ |
| #define MC_CMD_BUNDLE_COMPONENTS_READ_ONLY 0x0 |
| /* enum: Component partitions can read read-from written-to by the host. */ |
| #define MC_CMD_BUNDLE_COMPONENTS_READ_WRITE 0x1 |
| |
| /* MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_SET_IN msgrequest: The component |
| * partitions such as MC_FIRMWARE, SUC_FIRMWARE, EXPANSION_UEFI are set as |
| * read-only on firmware built with bundle support. This command marks these |
| * partitions as read/writeable. The access status set by this command does not |
| * persist across MC reboots. This command only works on engineering (insecure) |
| * cards. On secure adapters, this command returns MC_CMD_ERR_EPERM. |
| */ |
| #define MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_SET_IN_LEN 8 |
| /* Sub-command code. Must be OP_COMPONENT_ACCESS_SET. */ |
| #define MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_SET_IN_OP_OFST 0 |
| #define MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_SET_IN_OP_LEN 4 |
| /* Access mode of component partitions. */ |
| #define MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_SET_IN_ACCESS_MODE_OFST 4 |
| #define MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_SET_IN_ACCESS_MODE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_GET_OUT/ACCESS_MODE */ |
| |
| /* MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_SET_OUT msgresponse */ |
| #define MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_SET_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_VPD |
| * Read all VPD starting from a given address |
| */ |
| #define MC_CMD_GET_VPD 0x165 |
| #undef MC_CMD_0x165_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x165_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_VPD_IN msgresponse */ |
| #define MC_CMD_GET_VPD_IN_LEN 4 |
| /* VPD address to start from. In case VPD is longer than MCDI buffer |
| * (unlikely), user can make multiple calls with different starting addresses. |
| */ |
| #define MC_CMD_GET_VPD_IN_ADDR_OFST 0 |
| #define MC_CMD_GET_VPD_IN_ADDR_LEN 4 |
| |
| /* MC_CMD_GET_VPD_OUT msgresponse */ |
| #define MC_CMD_GET_VPD_OUT_LENMIN 0 |
| #define MC_CMD_GET_VPD_OUT_LENMAX 252 |
| #define MC_CMD_GET_VPD_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_GET_VPD_OUT_LEN(num) (0+1*(num)) |
| #define MC_CMD_GET_VPD_OUT_DATA_NUM(len) (((len)-0)/1) |
| /* VPD data returned. */ |
| #define MC_CMD_GET_VPD_OUT_DATA_OFST 0 |
| #define MC_CMD_GET_VPD_OUT_DATA_LEN 1 |
| #define MC_CMD_GET_VPD_OUT_DATA_MINNUM 0 |
| #define MC_CMD_GET_VPD_OUT_DATA_MAXNUM 252 |
| #define MC_CMD_GET_VPD_OUT_DATA_MAXNUM_MCDI2 1020 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_NCSI_INFO |
| * Provide information about the NC-SI stack |
| */ |
| #define MC_CMD_GET_NCSI_INFO 0x167 |
| #undef MC_CMD_0x167_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x167_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_NCSI_INFO_IN msgrequest */ |
| #define MC_CMD_GET_NCSI_INFO_IN_LEN 8 |
| /* Operation to be performed */ |
| #define MC_CMD_GET_NCSI_INFO_IN_OP_OFST 0 |
| #define MC_CMD_GET_NCSI_INFO_IN_OP_LEN 4 |
| /* enum: Information on the link settings. */ |
| #define MC_CMD_GET_NCSI_INFO_IN_OP_LINK 0x0 |
| /* enum: Statistics associated with the channel */ |
| #define MC_CMD_GET_NCSI_INFO_IN_OP_STATISTICS 0x1 |
| /* The NC-SI channel on which the operation is to be performed */ |
| #define MC_CMD_GET_NCSI_INFO_IN_CHANNEL_OFST 4 |
| #define MC_CMD_GET_NCSI_INFO_IN_CHANNEL_LEN 4 |
| |
| /* MC_CMD_GET_NCSI_INFO_LINK_OUT msgresponse */ |
| #define MC_CMD_GET_NCSI_INFO_LINK_OUT_LEN 12 |
| /* Settings as received from BMC. */ |
| #define MC_CMD_GET_NCSI_INFO_LINK_OUT_SETTINGS_OFST 0 |
| #define MC_CMD_GET_NCSI_INFO_LINK_OUT_SETTINGS_LEN 4 |
| /* Advertised capabilities applied to channel. */ |
| #define MC_CMD_GET_NCSI_INFO_LINK_OUT_ADV_CAP_OFST 4 |
| #define MC_CMD_GET_NCSI_INFO_LINK_OUT_ADV_CAP_LEN 4 |
| /* General status */ |
| #define MC_CMD_GET_NCSI_INFO_LINK_OUT_STATUS_OFST 8 |
| #define MC_CMD_GET_NCSI_INFO_LINK_OUT_STATUS_LEN 4 |
| #define MC_CMD_GET_NCSI_INFO_LINK_OUT_STATE_OFST 8 |
| #define MC_CMD_GET_NCSI_INFO_LINK_OUT_STATE_LBN 0 |
| #define MC_CMD_GET_NCSI_INFO_LINK_OUT_STATE_WIDTH 2 |
| #define MC_CMD_GET_NCSI_INFO_LINK_OUT_ENABLE_OFST 8 |
| #define MC_CMD_GET_NCSI_INFO_LINK_OUT_ENABLE_LBN 2 |
| #define MC_CMD_GET_NCSI_INFO_LINK_OUT_ENABLE_WIDTH 1 |
| #define MC_CMD_GET_NCSI_INFO_LINK_OUT_NETWORK_TX_OFST 8 |
| #define MC_CMD_GET_NCSI_INFO_LINK_OUT_NETWORK_TX_LBN 3 |
| #define MC_CMD_GET_NCSI_INFO_LINK_OUT_NETWORK_TX_WIDTH 1 |
| #define MC_CMD_GET_NCSI_INFO_LINK_OUT_ATTACHED_OFST 8 |
| #define MC_CMD_GET_NCSI_INFO_LINK_OUT_ATTACHED_LBN 4 |
| #define MC_CMD_GET_NCSI_INFO_LINK_OUT_ATTACHED_WIDTH 1 |
| |
| /* MC_CMD_GET_NCSI_INFO_STATISTICS_OUT msgresponse */ |
| #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_LEN 28 |
| /* The number of NC-SI commands received. */ |
| #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_NCSI_CMDS_RX_OFST 0 |
| #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_NCSI_CMDS_RX_LEN 4 |
| /* The number of NC-SI commands dropped. */ |
| #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_NCSI_PKTS_DROPPED_OFST 4 |
| #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_NCSI_PKTS_DROPPED_LEN 4 |
| /* The number of invalid NC-SI commands received. */ |
| #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_NCSI_CMD_TYPE_ERRS_OFST 8 |
| #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_NCSI_CMD_TYPE_ERRS_LEN 4 |
| /* The number of checksum errors seen. */ |
| #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_NCSI_CMD_CSUM_ERRS_OFST 12 |
| #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_NCSI_CMD_CSUM_ERRS_LEN 4 |
| /* The number of NC-SI requests received. */ |
| #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_NCSI_RX_PKTS_OFST 16 |
| #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_NCSI_RX_PKTS_LEN 4 |
| /* The number of NC-SI responses sent (includes AENs) */ |
| #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_NCSI_TX_PKTS_OFST 20 |
| #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_NCSI_TX_PKTS_LEN 4 |
| /* The number of NC-SI AENs sent */ |
| #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_AENS_SENT_OFST 24 |
| #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_AENS_SENT_LEN 4 |
| |
| /* CLIENT_HANDLE structuredef: A client is an abstract entity that can make |
| * requests of the device and that can own resources managed by the device. |
| * Examples of clients include PCIe functions and dynamic clients. A client |
| * handle is a 32b opaque value used to refer to a client. Further details can |
| * be found within XN-200418-TC. |
| */ |
| #define CLIENT_HANDLE_LEN 4 |
| #define CLIENT_HANDLE_OPAQUE_OFST 0 |
| #define CLIENT_HANDLE_OPAQUE_LEN 4 |
| /* enum: A client handle guaranteed never to refer to a real client. */ |
| #define CLIENT_HANDLE_NULL 0xffffffff |
| /* enum: Used to refer to the calling client. */ |
| #define CLIENT_HANDLE_SELF 0xfffffffe |
| #define CLIENT_HANDLE_OPAQUE_LBN 0 |
| #define CLIENT_HANDLE_OPAQUE_WIDTH 32 |
| |
| /* CLOCK_INFO structuredef: Information about a single hardware clock */ |
| #define CLOCK_INFO_LEN 28 |
| /* Enumeration that uniquely identifies the clock */ |
| #define CLOCK_INFO_CLOCK_ID_OFST 0 |
| #define CLOCK_INFO_CLOCK_ID_LEN 2 |
| /* enum: The Riverhead CMC (card MC) */ |
| #define CLOCK_INFO_CLOCK_CMC 0x0 |
| /* enum: The Riverhead NMC (network MC) */ |
| #define CLOCK_INFO_CLOCK_NMC 0x1 |
| /* enum: The Riverhead SDNET slice main logic */ |
| #define CLOCK_INFO_CLOCK_SDNET 0x2 |
| /* enum: The Riverhead SDNET LUT */ |
| #define CLOCK_INFO_CLOCK_SDNET_LUT 0x3 |
| /* enum: The Riverhead SDNET control logic */ |
| #define CLOCK_INFO_CLOCK_SDNET_CTRL 0x4 |
| /* enum: The Riverhead Streaming SubSystem */ |
| #define CLOCK_INFO_CLOCK_SSS 0x5 |
| /* enum: The Riverhead network MAC and associated CSR registers */ |
| #define CLOCK_INFO_CLOCK_MAC 0x6 |
| #define CLOCK_INFO_CLOCK_ID_LBN 0 |
| #define CLOCK_INFO_CLOCK_ID_WIDTH 16 |
| /* Assorted flags */ |
| #define CLOCK_INFO_FLAGS_OFST 2 |
| #define CLOCK_INFO_FLAGS_LEN 2 |
| #define CLOCK_INFO_SETTABLE_OFST 2 |
| #define CLOCK_INFO_SETTABLE_LBN 0 |
| #define CLOCK_INFO_SETTABLE_WIDTH 1 |
| #define CLOCK_INFO_FLAGS_LBN 16 |
| #define CLOCK_INFO_FLAGS_WIDTH 16 |
| /* The frequency in HZ */ |
| #define CLOCK_INFO_FREQUENCY_OFST 4 |
| #define CLOCK_INFO_FREQUENCY_LEN 8 |
| #define CLOCK_INFO_FREQUENCY_LO_OFST 4 |
| #define CLOCK_INFO_FREQUENCY_LO_LEN 4 |
| #define CLOCK_INFO_FREQUENCY_LO_LBN 32 |
| #define CLOCK_INFO_FREQUENCY_LO_WIDTH 32 |
| #define CLOCK_INFO_FREQUENCY_HI_OFST 8 |
| #define CLOCK_INFO_FREQUENCY_HI_LEN 4 |
| #define CLOCK_INFO_FREQUENCY_HI_LBN 64 |
| #define CLOCK_INFO_FREQUENCY_HI_WIDTH 32 |
| #define CLOCK_INFO_FREQUENCY_LBN 32 |
| #define CLOCK_INFO_FREQUENCY_WIDTH 64 |
| /* Human-readable ASCII name for clock, with NUL termination */ |
| #define CLOCK_INFO_NAME_OFST 12 |
| #define CLOCK_INFO_NAME_LEN 1 |
| #define CLOCK_INFO_NAME_NUM 16 |
| #define CLOCK_INFO_NAME_LBN 96 |
| #define CLOCK_INFO_NAME_WIDTH 8 |
| |
| /* SCHED_CREDIT_CHECK_RESULT structuredef */ |
| #define SCHED_CREDIT_CHECK_RESULT_LEN 16 |
| /* The instance of the scheduler. Refer to XN-200389-AW for the location of |
| * these schedulers in the hardware. |
| */ |
| #define SCHED_CREDIT_CHECK_RESULT_SCHED_INSTANCE_OFST 0 |
| #define SCHED_CREDIT_CHECK_RESULT_SCHED_INSTANCE_LEN 1 |
| #define SCHED_CREDIT_CHECK_RESULT_HUB_HOST_A 0x0 /* enum */ |
| #define SCHED_CREDIT_CHECK_RESULT_HUB_NET_A 0x1 /* enum */ |
| #define SCHED_CREDIT_CHECK_RESULT_HUB_B 0x2 /* enum */ |
| #define SCHED_CREDIT_CHECK_RESULT_HUB_HOST_C 0x3 /* enum */ |
| #define SCHED_CREDIT_CHECK_RESULT_HUB_NET_TX 0x4 /* enum */ |
| #define SCHED_CREDIT_CHECK_RESULT_HUB_HOST_D 0x5 /* enum */ |
| #define SCHED_CREDIT_CHECK_RESULT_HUB_REPLAY 0x6 /* enum */ |
| #define SCHED_CREDIT_CHECK_RESULT_DMAC_H2C 0x7 /* enum */ |
| #define SCHED_CREDIT_CHECK_RESULT_HUB_NET_B 0x8 /* enum */ |
| #define SCHED_CREDIT_CHECK_RESULT_HUB_NET_REPLAY 0x9 /* enum */ |
| #define SCHED_CREDIT_CHECK_RESULT_SCHED_INSTANCE_LBN 0 |
| #define SCHED_CREDIT_CHECK_RESULT_SCHED_INSTANCE_WIDTH 8 |
| /* The type of node that this result refers to. */ |
| #define SCHED_CREDIT_CHECK_RESULT_NODE_TYPE_OFST 1 |
| #define SCHED_CREDIT_CHECK_RESULT_NODE_TYPE_LEN 1 |
| /* enum: Destination node */ |
| #define SCHED_CREDIT_CHECK_RESULT_DEST 0x0 |
| /* enum: Source node */ |
| #define SCHED_CREDIT_CHECK_RESULT_SOURCE 0x1 |
| #define SCHED_CREDIT_CHECK_RESULT_NODE_TYPE_LBN 8 |
| #define SCHED_CREDIT_CHECK_RESULT_NODE_TYPE_WIDTH 8 |
| /* Level of node in scheduler hierarchy (level 0 is the bottom of the |
| * hierarchy, increasing towards the root node). |
| */ |
| #define SCHED_CREDIT_CHECK_RESULT_NODE_LEVEL_OFST 2 |
| #define SCHED_CREDIT_CHECK_RESULT_NODE_LEVEL_LEN 2 |
| #define SCHED_CREDIT_CHECK_RESULT_NODE_LEVEL_LBN 16 |
| #define SCHED_CREDIT_CHECK_RESULT_NODE_LEVEL_WIDTH 16 |
| /* Node index */ |
| #define SCHED_CREDIT_CHECK_RESULT_NODE_INDEX_OFST 4 |
| #define SCHED_CREDIT_CHECK_RESULT_NODE_INDEX_LEN 4 |
| #define SCHED_CREDIT_CHECK_RESULT_NODE_INDEX_LBN 32 |
| #define SCHED_CREDIT_CHECK_RESULT_NODE_INDEX_WIDTH 32 |
| /* The number of credits the node is expected to have. */ |
| #define SCHED_CREDIT_CHECK_RESULT_EXPECTED_CREDITS_OFST 8 |
| #define SCHED_CREDIT_CHECK_RESULT_EXPECTED_CREDITS_LEN 4 |
| #define SCHED_CREDIT_CHECK_RESULT_EXPECTED_CREDITS_LBN 64 |
| #define SCHED_CREDIT_CHECK_RESULT_EXPECTED_CREDITS_WIDTH 32 |
| /* The number of credits the node actually had. */ |
| #define SCHED_CREDIT_CHECK_RESULT_ACTUAL_CREDITS_OFST 12 |
| #define SCHED_CREDIT_CHECK_RESULT_ACTUAL_CREDITS_LEN 4 |
| #define SCHED_CREDIT_CHECK_RESULT_ACTUAL_CREDITS_LBN 96 |
| #define SCHED_CREDIT_CHECK_RESULT_ACTUAL_CREDITS_WIDTH 32 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_CLOCKS_INFO |
| * Get information about the device clocks |
| */ |
| #define MC_CMD_GET_CLOCKS_INFO 0x166 |
| #undef MC_CMD_0x166_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x166_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_CLOCKS_INFO_IN msgrequest */ |
| #define MC_CMD_GET_CLOCKS_INFO_IN_LEN 0 |
| |
| /* MC_CMD_GET_CLOCKS_INFO_OUT msgresponse */ |
| #define MC_CMD_GET_CLOCKS_INFO_OUT_LENMIN 0 |
| #define MC_CMD_GET_CLOCKS_INFO_OUT_LENMAX 252 |
| #define MC_CMD_GET_CLOCKS_INFO_OUT_LENMAX_MCDI2 1008 |
| #define MC_CMD_GET_CLOCKS_INFO_OUT_LEN(num) (0+28*(num)) |
| #define MC_CMD_GET_CLOCKS_INFO_OUT_INFOS_NUM(len) (((len)-0)/28) |
| /* An array of CLOCK_INFO structures. */ |
| #define MC_CMD_GET_CLOCKS_INFO_OUT_INFOS_OFST 0 |
| #define MC_CMD_GET_CLOCKS_INFO_OUT_INFOS_LEN 28 |
| #define MC_CMD_GET_CLOCKS_INFO_OUT_INFOS_MINNUM 0 |
| #define MC_CMD_GET_CLOCKS_INFO_OUT_INFOS_MAXNUM 9 |
| #define MC_CMD_GET_CLOCKS_INFO_OUT_INFOS_MAXNUM_MCDI2 36 |
| |
| |
| /***********************************/ |
| /* MC_CMD_VNIC_ENCAP_RULE_ADD |
| * Add a rule for detecting encapsulations in the VNIC stage. Currently this |
| * only affects checksum validation in VNIC RX - on TX the send descriptor |
| * explicitly specifies encapsulation. These rules are per-VNIC, i.e. only |
| * apply to the current driver. If a rule matches, then the packet is |
| * considered to have the corresponding encapsulation type, and the inner |
| * packet is parsed. It is up to the driver to ensure that overlapping rules |
| * are not inserted. (If a packet would match multiple rules, a random one of |
| * them will be used.) A rule with the exact same match criteria may not be |
| * inserted twice (EALREADY). Only a limited number MATCH_FLAGS values are |
| * supported, use MC_CMD_GET_PARSER_DISP_INFO with OP |
| * OP_GET_SUPPORTED_VNIC_ENCAP_RULE_MATCHES to get a list of supported |
| * combinations. Each driver may only have a limited set of active rules - |
| * returns ENOSPC if the caller's table is full. |
| */ |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD 0x16d |
| #undef MC_CMD_0x16d_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x16d_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_VNIC_ENCAP_RULE_ADD_IN msgrequest */ |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_LEN 36 |
| /* Set to MAE_MPORT_SELECTOR_ASSIGNED. In the future this may be relaxed. */ |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MPORT_SELECTOR_OFST 0 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MPORT_SELECTOR_LEN 4 |
| /* Any non-zero bits other than the ones named below or an unsupported |
| * combination will cause the NIC to return EOPNOTSUPP. In the future more |
| * flags may be added. |
| */ |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_FLAGS_OFST 4 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_FLAGS_LEN 4 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_ETHER_TYPE_OFST 4 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_ETHER_TYPE_LBN 0 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_ETHER_TYPE_WIDTH 1 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_OUTER_VLAN_OFST 4 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_OUTER_VLAN_LBN 1 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_OUTER_VLAN_WIDTH 1 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_DST_IP_OFST 4 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_DST_IP_LBN 2 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_DST_IP_WIDTH 1 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_IP_PROTO_OFST 4 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_IP_PROTO_LBN 3 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_IP_PROTO_WIDTH 1 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_DST_PORT_OFST 4 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_DST_PORT_LBN 4 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_DST_PORT_WIDTH 1 |
| /* Only if MATCH_ETHER_TYPE is set. Ethertype value as bytes in network order. |
| * Currently only IPv4 (0x0800) and IPv6 (0x86DD) ethertypes may be used. |
| */ |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_ETHER_TYPE_OFST 8 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_ETHER_TYPE_LEN 2 |
| /* Only if MATCH_OUTER_VLAN is set. VID value as bytes in network order. |
| * (Deprecated) |
| */ |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_OUTER_VLAN_LBN 80 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_OUTER_VLAN_WIDTH 12 |
| /* Only if MATCH_OUTER_VLAN is set. Aligned wrapper for OUTER_VLAN_VID. */ |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_OUTER_VLAN_WORD_OFST 10 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_OUTER_VLAN_WORD_LEN 2 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_OUTER_VLAN_VID_OFST 10 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_OUTER_VLAN_VID_LBN 0 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_OUTER_VLAN_VID_WIDTH 12 |
| /* Only if MATCH_DST_IP is set. IP address as bytes in network order. In the |
| * case of IPv4, the IP should be in the first 4 bytes and all other bytes |
| * should be zero. |
| */ |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_DST_IP_OFST 12 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_DST_IP_LEN 16 |
| /* Only if MATCH_IP_PROTO is set. Currently only UDP proto (17) may be used. */ |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_IP_PROTO_OFST 28 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_IP_PROTO_LEN 1 |
| /* Actions that should be applied to packets match the rule. */ |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_ACTION_FLAGS_OFST 29 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_ACTION_FLAGS_LEN 1 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_STRIP_OUTER_VLAN_OFST 29 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_STRIP_OUTER_VLAN_LBN 0 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_STRIP_OUTER_VLAN_WIDTH 1 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_RSS_ON_OUTER_OFST 29 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_RSS_ON_OUTER_LBN 1 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_RSS_ON_OUTER_WIDTH 1 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_STEER_ON_OUTER_OFST 29 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_STEER_ON_OUTER_LBN 2 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_STEER_ON_OUTER_WIDTH 1 |
| /* Only if MATCH_DST_PORT is set. Port number as bytes in network order. */ |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_DST_PORT_OFST 30 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_DST_PORT_LEN 2 |
| /* Resulting encapsulation type, as per MAE_MCDI_ENCAP_TYPE enumeration. */ |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_ENCAP_TYPE_OFST 32 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_ENCAP_TYPE_LEN 4 |
| |
| /* MC_CMD_VNIC_ENCAP_RULE_ADD_OUT msgresponse */ |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_OUT_LEN 4 |
| /* Handle to inserted rule. Used for removing the rule. */ |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_OUT_HANDLE_OFST 0 |
| #define MC_CMD_VNIC_ENCAP_RULE_ADD_OUT_HANDLE_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_VNIC_ENCAP_RULE_REMOVE |
| * Remove a VNIC encapsulation rule. Packets which would have previously |
| * matched the rule will then be considered as unencapsulated. Returns EALREADY |
| * if the input HANDLE doesn't correspond to an existing rule. |
| */ |
| #define MC_CMD_VNIC_ENCAP_RULE_REMOVE 0x16e |
| #undef MC_CMD_0x16e_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x16e_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_VNIC_ENCAP_RULE_REMOVE_IN msgrequest */ |
| #define MC_CMD_VNIC_ENCAP_RULE_REMOVE_IN_LEN 4 |
| /* Handle which was returned by MC_CMD_VNIC_ENCAP_RULE_ADD. */ |
| #define MC_CMD_VNIC_ENCAP_RULE_REMOVE_IN_HANDLE_OFST 0 |
| #define MC_CMD_VNIC_ENCAP_RULE_REMOVE_IN_HANDLE_LEN 4 |
| |
| /* MC_CMD_VNIC_ENCAP_RULE_REMOVE_OUT msgresponse */ |
| #define MC_CMD_VNIC_ENCAP_RULE_REMOVE_OUT_LEN 0 |
| |
| /* UUID structuredef: An RFC4122 standard UUID. The values here are stored in |
| * the endianness specified by the RFC; users should ignore the broken-out |
| * fields and instead do straight memory copies to ensure correct ordering. |
| */ |
| #define UUID_LEN 16 |
| #define UUID_TIME_LOW_OFST 0 |
| #define UUID_TIME_LOW_LEN 4 |
| #define UUID_TIME_LOW_LBN 0 |
| #define UUID_TIME_LOW_WIDTH 32 |
| #define UUID_TIME_MID_OFST 4 |
| #define UUID_TIME_MID_LEN 2 |
| #define UUID_TIME_MID_LBN 32 |
| #define UUID_TIME_MID_WIDTH 16 |
| #define UUID_TIME_HI_LBN 52 |
| #define UUID_TIME_HI_WIDTH 12 |
| #define UUID_VERSION_LBN 48 |
| #define UUID_VERSION_WIDTH 4 |
| #define UUID_RESERVED_LBN 64 |
| #define UUID_RESERVED_WIDTH 2 |
| #define UUID_CLK_SEQ_LBN 66 |
| #define UUID_CLK_SEQ_WIDTH 14 |
| #define UUID_NODE_OFST 10 |
| #define UUID_NODE_LEN 6 |
| #define UUID_NODE_LBN 80 |
| #define UUID_NODE_WIDTH 48 |
| |
| |
| /***********************************/ |
| /* MC_CMD_PLUGIN_ALLOC |
| * Create a handle to a datapath plugin's extension. This involves finding a |
| * currently-loaded plugin offering the given functionality (as identified by |
| * the UUID) and allocating a handle to track the usage of it. Plugin |
| * functionality is identified by 'extension' rather than any other identifier |
| * so that a single plugin bitfile may offer more than one piece of independent |
| * functionality. If two bitfiles are loaded which both offer the same |
| * extension, then the metadata is interrogated further to determine which is |
| * the newest and that is the one opened. See SF-123625-SW for architectural |
| * detail on datapath plugins. |
| */ |
| #define MC_CMD_PLUGIN_ALLOC 0x1ad |
| #undef MC_CMD_0x1ad_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1ad_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_PLUGIN_ALLOC_IN msgrequest */ |
| #define MC_CMD_PLUGIN_ALLOC_IN_LEN 24 |
| /* The functionality requested of the plugin, as a UUID structure */ |
| #define MC_CMD_PLUGIN_ALLOC_IN_UUID_OFST 0 |
| #define MC_CMD_PLUGIN_ALLOC_IN_UUID_LEN 16 |
| /* Additional options for opening the handle */ |
| #define MC_CMD_PLUGIN_ALLOC_IN_FLAGS_OFST 16 |
| #define MC_CMD_PLUGIN_ALLOC_IN_FLAGS_LEN 4 |
| #define MC_CMD_PLUGIN_ALLOC_IN_FLAG_INFO_ONLY_OFST 16 |
| #define MC_CMD_PLUGIN_ALLOC_IN_FLAG_INFO_ONLY_LBN 0 |
| #define MC_CMD_PLUGIN_ALLOC_IN_FLAG_INFO_ONLY_WIDTH 1 |
| #define MC_CMD_PLUGIN_ALLOC_IN_FLAG_ALLOW_DISABLED_OFST 16 |
| #define MC_CMD_PLUGIN_ALLOC_IN_FLAG_ALLOW_DISABLED_LBN 1 |
| #define MC_CMD_PLUGIN_ALLOC_IN_FLAG_ALLOW_DISABLED_WIDTH 1 |
| /* Load the extension only if it is in the specified administrative group. |
| * Specify ANY to load the extension wherever it is found (if there are |
| * multiple choices then the extension with the highest MINOR_VER/PATCH_VER |
| * will be loaded). See MC_CMD_PLUGIN_GET_META_GLOBAL for a description of |
| * administrative groups. |
| */ |
| #define MC_CMD_PLUGIN_ALLOC_IN_ADMIN_GROUP_OFST 20 |
| #define MC_CMD_PLUGIN_ALLOC_IN_ADMIN_GROUP_LEN 2 |
| /* enum: Load the extension from any ADMIN_GROUP. */ |
| #define MC_CMD_PLUGIN_ALLOC_IN_ANY 0xffff |
| /* Reserved */ |
| #define MC_CMD_PLUGIN_ALLOC_IN_RESERVED_OFST 22 |
| #define MC_CMD_PLUGIN_ALLOC_IN_RESERVED_LEN 2 |
| |
| /* MC_CMD_PLUGIN_ALLOC_OUT msgresponse */ |
| #define MC_CMD_PLUGIN_ALLOC_OUT_LEN 4 |
| /* Unique identifier of this usage */ |
| #define MC_CMD_PLUGIN_ALLOC_OUT_HANDLE_OFST 0 |
| #define MC_CMD_PLUGIN_ALLOC_OUT_HANDLE_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_PLUGIN_FREE |
| * Delete a handle to a plugin's extension. |
| */ |
| #define MC_CMD_PLUGIN_FREE 0x1ae |
| #undef MC_CMD_0x1ae_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1ae_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_PLUGIN_FREE_IN msgrequest */ |
| #define MC_CMD_PLUGIN_FREE_IN_LEN 4 |
| /* Handle returned by MC_CMD_PLUGIN_ALLOC_OUT */ |
| #define MC_CMD_PLUGIN_FREE_IN_HANDLE_OFST 0 |
| #define MC_CMD_PLUGIN_FREE_IN_HANDLE_LEN 4 |
| |
| /* MC_CMD_PLUGIN_FREE_OUT msgresponse */ |
| #define MC_CMD_PLUGIN_FREE_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_PLUGIN_GET_META_GLOBAL |
| * Returns the global metadata applying to the whole plugin extension. See the |
| * other metadata calls for subtypes of data. |
| */ |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL 0x1af |
| #undef MC_CMD_0x1af_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1af_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_PLUGIN_GET_META_GLOBAL_IN msgrequest */ |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_IN_LEN 4 |
| /* Handle returned by MC_CMD_PLUGIN_ALLOC_OUT */ |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_IN_HANDLE_OFST 0 |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_IN_HANDLE_LEN 4 |
| |
| /* MC_CMD_PLUGIN_GET_META_GLOBAL_OUT msgresponse */ |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_LEN 36 |
| /* Unique identifier of this plugin extension. This is identical to the value |
| * which was requested when the handle was allocated. |
| */ |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_UUID_OFST 0 |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_UUID_LEN 16 |
| /* semver sub-version of this plugin extension */ |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_MINOR_VER_OFST 16 |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_MINOR_VER_LEN 2 |
| /* semver micro-version of this plugin extension */ |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_PATCH_VER_OFST 18 |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_PATCH_VER_LEN 2 |
| /* Number of different messages which can be sent to this extension */ |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_NUM_MSGS_OFST 20 |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_NUM_MSGS_LEN 4 |
| /* Byte offset within the VI window of the plugin's mapped CSR window. */ |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_MAPPED_CSR_OFFSET_OFST 24 |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_MAPPED_CSR_OFFSET_LEN 2 |
| /* Number of bytes mapped through to the plugin's CSRs. 0 if that feature was |
| * not requested by the plugin (in which case MAPPED_CSR_OFFSET and |
| * MAPPED_CSR_FLAGS are ignored). |
| */ |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_MAPPED_CSR_SIZE_OFST 26 |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_MAPPED_CSR_SIZE_LEN 2 |
| /* Flags indicating how to perform the CSR window mapping. */ |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_MAPPED_CSR_FLAGS_OFST 28 |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_MAPPED_CSR_FLAGS_LEN 4 |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_MAPPED_CSR_FLAG_READ_OFST 28 |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_MAPPED_CSR_FLAG_READ_LBN 0 |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_MAPPED_CSR_FLAG_READ_WIDTH 1 |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_MAPPED_CSR_FLAG_WRITE_OFST 28 |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_MAPPED_CSR_FLAG_WRITE_LBN 1 |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_MAPPED_CSR_FLAG_WRITE_WIDTH 1 |
| /* Identifier of the set of extensions which all change state together. |
| * Extensions having the same ADMIN_GROUP will always load and unload at the |
| * same time. ADMIN_GROUP values themselves are arbitrary (but they contain a |
| * generation number as an implementation detail to ensure that they're not |
| * reused rapidly). |
| */ |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_ADMIN_GROUP_OFST 32 |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_ADMIN_GROUP_LEN 1 |
| /* Bitshift in MC_CMD_DEVEL_CLIENT_PRIVILEGE_MODIFY's MASK parameters |
| * corresponding to this extension, i.e. set the bit 1<<PRIVILEGE_BIT to permit |
| * access to this extension. |
| */ |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_PRIVILEGE_BIT_OFST 33 |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_PRIVILEGE_BIT_LEN 1 |
| /* Reserved */ |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_RESERVED_OFST 34 |
| #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_RESERVED_LEN 2 |
| |
| |
| /***********************************/ |
| /* MC_CMD_PLUGIN_GET_META_PUBLISHER |
| * Returns metadata supplied by the plugin author which describes this |
| * extension in a human-readable way. Contrast with |
| * MC_CMD_PLUGIN_GET_META_GLOBAL, which returns information needed for software |
| * to operate. |
| */ |
| #define MC_CMD_PLUGIN_GET_META_PUBLISHER 0x1b0 |
| #undef MC_CMD_0x1b0_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1b0_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_PLUGIN_GET_META_PUBLISHER_IN msgrequest */ |
| #define MC_CMD_PLUGIN_GET_META_PUBLISHER_IN_LEN 12 |
| /* Handle returned by MC_CMD_PLUGIN_ALLOC_OUT */ |
| #define MC_CMD_PLUGIN_GET_META_PUBLISHER_IN_HANDLE_OFST 0 |
| #define MC_CMD_PLUGIN_GET_META_PUBLISHER_IN_HANDLE_LEN 4 |
| /* Category of data to return */ |
| #define MC_CMD_PLUGIN_GET_META_PUBLISHER_IN_SUBTYPE_OFST 4 |
| #define MC_CMD_PLUGIN_GET_META_PUBLISHER_IN_SUBTYPE_LEN 4 |
| /* enum: Top-level information about the extension. The returned data is an |
| * array of key/value pairs using the keys in RFC5013 (Dublin Core) to describe |
| * the extension. The data is a back-to-back list of zero-terminated strings; |
| * the even-numbered fields (0,2,4,...) are keys and their following odd- |
| * numbered fields are the corresponding values. Both keys and values are |
| * nominally UTF-8. Per RFC5013, the same key may be repeated any number of |
| * times. Note that all information (including the key/value structure itself |
| * and the UTF-8 encoding) may have been provided by the plugin author, so |
| * callers must be cautious about parsing it. Callers should parse only the |
| * top-level structure to separate out the keys and values; the contents of the |
| * values is not expected to be machine-readable. |
| */ |
| #define MC_CMD_PLUGIN_GET_META_PUBLISHER_IN_EXTENSION_KVS 0x0 |
| /* Byte position of the data to be returned within the full data block of the |
| * given SUBTYPE. |
| */ |
| #define MC_CMD_PLUGIN_GET_META_PUBLISHER_IN_OFFSET_OFST 8 |
| #define MC_CMD_PLUGIN_GET_META_PUBLISHER_IN_OFFSET_LEN 4 |
| |
| /* MC_CMD_PLUGIN_GET_META_PUBLISHER_OUT msgresponse */ |
| #define MC_CMD_PLUGIN_GET_META_PUBLISHER_OUT_LENMIN 4 |
| #define MC_CMD_PLUGIN_GET_META_PUBLISHER_OUT_LENMAX 252 |
| #define MC_CMD_PLUGIN_GET_META_PUBLISHER_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_PLUGIN_GET_META_PUBLISHER_OUT_LEN(num) (4+1*(num)) |
| #define MC_CMD_PLUGIN_GET_META_PUBLISHER_OUT_DATA_NUM(len) (((len)-4)/1) |
| /* Full length of the data block of the requested SUBTYPE, in bytes. */ |
| #define MC_CMD_PLUGIN_GET_META_PUBLISHER_OUT_TOTAL_SIZE_OFST 0 |
| #define MC_CMD_PLUGIN_GET_META_PUBLISHER_OUT_TOTAL_SIZE_LEN 4 |
| /* The information requested by SUBTYPE. */ |
| #define MC_CMD_PLUGIN_GET_META_PUBLISHER_OUT_DATA_OFST 4 |
| #define MC_CMD_PLUGIN_GET_META_PUBLISHER_OUT_DATA_LEN 1 |
| #define MC_CMD_PLUGIN_GET_META_PUBLISHER_OUT_DATA_MINNUM 0 |
| #define MC_CMD_PLUGIN_GET_META_PUBLISHER_OUT_DATA_MAXNUM 248 |
| #define MC_CMD_PLUGIN_GET_META_PUBLISHER_OUT_DATA_MAXNUM_MCDI2 1016 |
| |
| |
| /***********************************/ |
| /* MC_CMD_PLUGIN_GET_META_MSG |
| * Returns the simple metadata for a specific plugin request message. This |
| * supplies information necessary for the host to know how to build an |
| * MC_CMD_PLUGIN_REQ request. |
| */ |
| #define MC_CMD_PLUGIN_GET_META_MSG 0x1b1 |
| #undef MC_CMD_0x1b1_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1b1_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_PLUGIN_GET_META_MSG_IN msgrequest */ |
| #define MC_CMD_PLUGIN_GET_META_MSG_IN_LEN 8 |
| /* Handle returned by MC_CMD_PLUGIN_ALLOC_OUT */ |
| #define MC_CMD_PLUGIN_GET_META_MSG_IN_HANDLE_OFST 0 |
| #define MC_CMD_PLUGIN_GET_META_MSG_IN_HANDLE_LEN 4 |
| /* Unique message ID to obtain */ |
| #define MC_CMD_PLUGIN_GET_META_MSG_IN_ID_OFST 4 |
| #define MC_CMD_PLUGIN_GET_META_MSG_IN_ID_LEN 4 |
| |
| /* MC_CMD_PLUGIN_GET_META_MSG_OUT msgresponse */ |
| #define MC_CMD_PLUGIN_GET_META_MSG_OUT_LEN 44 |
| /* Unique message ID. This is the same value as the input parameter; it exists |
| * to allow future MCDI extensions which enumerate all messages. |
| */ |
| #define MC_CMD_PLUGIN_GET_META_MSG_OUT_ID_OFST 0 |
| #define MC_CMD_PLUGIN_GET_META_MSG_OUT_ID_LEN 4 |
| /* Packed index number of this message, assigned by the MC to give each message |
| * a unique ID in an array to allow for more efficient storage/management. |
| */ |
| #define MC_CMD_PLUGIN_GET_META_MSG_OUT_INDEX_OFST 4 |
| #define MC_CMD_PLUGIN_GET_META_MSG_OUT_INDEX_LEN 4 |
| /* Short human-readable codename for this message. This is conventionally |
| * formatted as a C identifier in the basic ASCII character set with any spare |
| * bytes at the end set to 0, however this convention is not enforced by the MC |
| * so consumers must check for all potential malformations before using it for |
| * a trusted purpose. |
| */ |
| #define MC_CMD_PLUGIN_GET_META_MSG_OUT_NAME_OFST 8 |
| #define MC_CMD_PLUGIN_GET_META_MSG_OUT_NAME_LEN 32 |
| /* Number of bytes of data which must be passed from the host kernel to the MC |
| * for this message's payload, and which are passed back again in the response. |
| * The MC's plugin metadata loader will have validated that the number of bytes |
| * specified here will fit in to MC_CMD_PLUGIN_REQ_IN_DATA in a single MCDI |
| * message. |
| */ |
| #define MC_CMD_PLUGIN_GET_META_MSG_OUT_DATA_SIZE_OFST 40 |
| #define MC_CMD_PLUGIN_GET_META_MSG_OUT_DATA_SIZE_LEN 4 |
| |
| /* PLUGIN_EXTENSION structuredef: Used within MC_CMD_PLUGIN_GET_ALL to describe |
| * an individual extension. |
| */ |
| #define PLUGIN_EXTENSION_LEN 20 |
| #define PLUGIN_EXTENSION_UUID_OFST 0 |
| #define PLUGIN_EXTENSION_UUID_LEN 16 |
| #define PLUGIN_EXTENSION_UUID_LBN 0 |
| #define PLUGIN_EXTENSION_UUID_WIDTH 128 |
| #define PLUGIN_EXTENSION_ADMIN_GROUP_OFST 16 |
| #define PLUGIN_EXTENSION_ADMIN_GROUP_LEN 1 |
| #define PLUGIN_EXTENSION_ADMIN_GROUP_LBN 128 |
| #define PLUGIN_EXTENSION_ADMIN_GROUP_WIDTH 8 |
| #define PLUGIN_EXTENSION_FLAG_ENABLED_LBN 136 |
| #define PLUGIN_EXTENSION_FLAG_ENABLED_WIDTH 1 |
| #define PLUGIN_EXTENSION_RESERVED_LBN 137 |
| #define PLUGIN_EXTENSION_RESERVED_WIDTH 23 |
| |
| |
| /***********************************/ |
| /* MC_CMD_PLUGIN_GET_ALL |
| * Returns a list of all plugin extensions currently loaded and available. The |
| * UUIDs returned can be passed to MC_CMD_PLUGIN_ALLOC in order to obtain more |
| * detailed metadata via the MC_CMD_PLUGIN_GET_META_* family of requests. The |
| * ADMIN_GROUP field collects how extensions are grouped in to units which are |
| * loaded/unloaded together; extensions with the same value are in the same |
| * group. |
| */ |
| #define MC_CMD_PLUGIN_GET_ALL 0x1b2 |
| #undef MC_CMD_0x1b2_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1b2_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_PLUGIN_GET_ALL_IN msgrequest */ |
| #define MC_CMD_PLUGIN_GET_ALL_IN_LEN 4 |
| /* Additional options for querying. Note that if neither FLAG_INCLUDE_ENABLED |
| * nor FLAG_INCLUDE_DISABLED are specified then the result set will be empty. |
| */ |
| #define MC_CMD_PLUGIN_GET_ALL_IN_FLAGS_OFST 0 |
| #define MC_CMD_PLUGIN_GET_ALL_IN_FLAGS_LEN 4 |
| #define MC_CMD_PLUGIN_GET_ALL_IN_FLAG_INCLUDE_ENABLED_OFST 0 |
| #define MC_CMD_PLUGIN_GET_ALL_IN_FLAG_INCLUDE_ENABLED_LBN 0 |
| #define MC_CMD_PLUGIN_GET_ALL_IN_FLAG_INCLUDE_ENABLED_WIDTH 1 |
| #define MC_CMD_PLUGIN_GET_ALL_IN_FLAG_INCLUDE_DISABLED_OFST 0 |
| #define MC_CMD_PLUGIN_GET_ALL_IN_FLAG_INCLUDE_DISABLED_LBN 1 |
| #define MC_CMD_PLUGIN_GET_ALL_IN_FLAG_INCLUDE_DISABLED_WIDTH 1 |
| |
| /* MC_CMD_PLUGIN_GET_ALL_OUT msgresponse */ |
| #define MC_CMD_PLUGIN_GET_ALL_OUT_LENMIN 0 |
| #define MC_CMD_PLUGIN_GET_ALL_OUT_LENMAX 240 |
| #define MC_CMD_PLUGIN_GET_ALL_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_PLUGIN_GET_ALL_OUT_LEN(num) (0+20*(num)) |
| #define MC_CMD_PLUGIN_GET_ALL_OUT_EXTENSIONS_NUM(len) (((len)-0)/20) |
| /* The list of available plugin extensions, as an array of PLUGIN_EXTENSION |
| * structs. |
| */ |
| #define MC_CMD_PLUGIN_GET_ALL_OUT_EXTENSIONS_OFST 0 |
| #define MC_CMD_PLUGIN_GET_ALL_OUT_EXTENSIONS_LEN 20 |
| #define MC_CMD_PLUGIN_GET_ALL_OUT_EXTENSIONS_MINNUM 0 |
| #define MC_CMD_PLUGIN_GET_ALL_OUT_EXTENSIONS_MAXNUM 12 |
| #define MC_CMD_PLUGIN_GET_ALL_OUT_EXTENSIONS_MAXNUM_MCDI2 51 |
| |
| |
| /***********************************/ |
| /* MC_CMD_PLUGIN_REQ |
| * Send a command to a plugin. A plugin may define an arbitrary number of |
| * 'messages' which it allows applications on the host system to send, each |
| * identified by a 32-bit ID. |
| */ |
| #define MC_CMD_PLUGIN_REQ 0x1b3 |
| #undef MC_CMD_0x1b3_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1b3_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_PLUGIN_REQ_IN msgrequest */ |
| #define MC_CMD_PLUGIN_REQ_IN_LENMIN 8 |
| #define MC_CMD_PLUGIN_REQ_IN_LENMAX 252 |
| #define MC_CMD_PLUGIN_REQ_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_PLUGIN_REQ_IN_LEN(num) (8+1*(num)) |
| #define MC_CMD_PLUGIN_REQ_IN_DATA_NUM(len) (((len)-8)/1) |
| /* Handle returned by MC_CMD_PLUGIN_ALLOC_OUT */ |
| #define MC_CMD_PLUGIN_REQ_IN_HANDLE_OFST 0 |
| #define MC_CMD_PLUGIN_REQ_IN_HANDLE_LEN 4 |
| /* Message ID defined by the plugin author */ |
| #define MC_CMD_PLUGIN_REQ_IN_ID_OFST 4 |
| #define MC_CMD_PLUGIN_REQ_IN_ID_LEN 4 |
| /* Data blob being the parameter to the message. This must be of the length |
| * specified by MC_CMD_PLUGIN_GET_META_MSG_IN_MCDI_PARAM_SIZE. |
| */ |
| #define MC_CMD_PLUGIN_REQ_IN_DATA_OFST 8 |
| #define MC_CMD_PLUGIN_REQ_IN_DATA_LEN 1 |
| #define MC_CMD_PLUGIN_REQ_IN_DATA_MINNUM 0 |
| #define MC_CMD_PLUGIN_REQ_IN_DATA_MAXNUM 244 |
| #define MC_CMD_PLUGIN_REQ_IN_DATA_MAXNUM_MCDI2 1012 |
| |
| /* MC_CMD_PLUGIN_REQ_OUT msgresponse */ |
| #define MC_CMD_PLUGIN_REQ_OUT_LENMIN 0 |
| #define MC_CMD_PLUGIN_REQ_OUT_LENMAX 252 |
| #define MC_CMD_PLUGIN_REQ_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_PLUGIN_REQ_OUT_LEN(num) (0+1*(num)) |
| #define MC_CMD_PLUGIN_REQ_OUT_DATA_NUM(len) (((len)-0)/1) |
| /* The input data, as transformed and/or updated by the plugin's eBPF. Will be |
| * the same size as the input DATA parameter. |
| */ |
| #define MC_CMD_PLUGIN_REQ_OUT_DATA_OFST 0 |
| #define MC_CMD_PLUGIN_REQ_OUT_DATA_LEN 1 |
| #define MC_CMD_PLUGIN_REQ_OUT_DATA_MINNUM 0 |
| #define MC_CMD_PLUGIN_REQ_OUT_DATA_MAXNUM 252 |
| #define MC_CMD_PLUGIN_REQ_OUT_DATA_MAXNUM_MCDI2 1020 |
| |
| /* DESC_ADDR_REGION structuredef: Describes a contiguous region of DESC_ADDR |
| * space that maps to a contiguous region of TRGT_ADDR space. Addresses |
| * DESC_ADDR in the range [DESC_ADDR_BASE:DESC_ADDR_BASE + 1 << |
| * WINDOW_SIZE_LOG2) map to TRGT_ADDR = DESC_ADDR - DESC_ADDR_BASE + |
| * TRGT_ADDR_BASE. |
| */ |
| #define DESC_ADDR_REGION_LEN 32 |
| /* The start of the region in DESC_ADDR space. */ |
| #define DESC_ADDR_REGION_DESC_ADDR_BASE_OFST 0 |
| #define DESC_ADDR_REGION_DESC_ADDR_BASE_LEN 8 |
| #define DESC_ADDR_REGION_DESC_ADDR_BASE_LO_OFST 0 |
| #define DESC_ADDR_REGION_DESC_ADDR_BASE_LO_LEN 4 |
| #define DESC_ADDR_REGION_DESC_ADDR_BASE_LO_LBN 0 |
| #define DESC_ADDR_REGION_DESC_ADDR_BASE_LO_WIDTH 32 |
| #define DESC_ADDR_REGION_DESC_ADDR_BASE_HI_OFST 4 |
| #define DESC_ADDR_REGION_DESC_ADDR_BASE_HI_LEN 4 |
| #define DESC_ADDR_REGION_DESC_ADDR_BASE_HI_LBN 32 |
| #define DESC_ADDR_REGION_DESC_ADDR_BASE_HI_WIDTH 32 |
| #define DESC_ADDR_REGION_DESC_ADDR_BASE_LBN 0 |
| #define DESC_ADDR_REGION_DESC_ADDR_BASE_WIDTH 64 |
| /* The start of the region in TRGT_ADDR space. Drivers can set this via |
| * MC_CMD_SET_DESC_ADDR_REGIONS. |
| */ |
| #define DESC_ADDR_REGION_TRGT_ADDR_BASE_OFST 8 |
| #define DESC_ADDR_REGION_TRGT_ADDR_BASE_LEN 8 |
| #define DESC_ADDR_REGION_TRGT_ADDR_BASE_LO_OFST 8 |
| #define DESC_ADDR_REGION_TRGT_ADDR_BASE_LO_LEN 4 |
| #define DESC_ADDR_REGION_TRGT_ADDR_BASE_LO_LBN 64 |
| #define DESC_ADDR_REGION_TRGT_ADDR_BASE_LO_WIDTH 32 |
| #define DESC_ADDR_REGION_TRGT_ADDR_BASE_HI_OFST 12 |
| #define DESC_ADDR_REGION_TRGT_ADDR_BASE_HI_LEN 4 |
| #define DESC_ADDR_REGION_TRGT_ADDR_BASE_HI_LBN 96 |
| #define DESC_ADDR_REGION_TRGT_ADDR_BASE_HI_WIDTH 32 |
| #define DESC_ADDR_REGION_TRGT_ADDR_BASE_LBN 64 |
| #define DESC_ADDR_REGION_TRGT_ADDR_BASE_WIDTH 64 |
| /* The size of the region. */ |
| #define DESC_ADDR_REGION_WINDOW_SIZE_LOG2_OFST 16 |
| #define DESC_ADDR_REGION_WINDOW_SIZE_LOG2_LEN 4 |
| #define DESC_ADDR_REGION_WINDOW_SIZE_LOG2_LBN 128 |
| #define DESC_ADDR_REGION_WINDOW_SIZE_LOG2_WIDTH 32 |
| /* The alignment restriction on TRGT_ADDR. TRGT_ADDR values set by the driver |
| * must be a multiple of 1 << TRGT_ADDR_ALIGN_LOG2. |
| */ |
| #define DESC_ADDR_REGION_TRGT_ADDR_ALIGN_LOG2_OFST 20 |
| #define DESC_ADDR_REGION_TRGT_ADDR_ALIGN_LOG2_LEN 4 |
| #define DESC_ADDR_REGION_TRGT_ADDR_ALIGN_LOG2_LBN 160 |
| #define DESC_ADDR_REGION_TRGT_ADDR_ALIGN_LOG2_WIDTH 32 |
| #define DESC_ADDR_REGION_RSVD_OFST 24 |
| #define DESC_ADDR_REGION_RSVD_LEN 8 |
| #define DESC_ADDR_REGION_RSVD_LO_OFST 24 |
| #define DESC_ADDR_REGION_RSVD_LO_LEN 4 |
| #define DESC_ADDR_REGION_RSVD_LO_LBN 192 |
| #define DESC_ADDR_REGION_RSVD_LO_WIDTH 32 |
| #define DESC_ADDR_REGION_RSVD_HI_OFST 28 |
| #define DESC_ADDR_REGION_RSVD_HI_LEN 4 |
| #define DESC_ADDR_REGION_RSVD_HI_LBN 224 |
| #define DESC_ADDR_REGION_RSVD_HI_WIDTH 32 |
| #define DESC_ADDR_REGION_RSVD_LBN 192 |
| #define DESC_ADDR_REGION_RSVD_WIDTH 64 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_DESC_ADDR_INFO |
| * Returns a description of the mapping from DESC_ADDR to TRGT_ADDR for the calling function's address space. |
| */ |
| #define MC_CMD_GET_DESC_ADDR_INFO 0x1b7 |
| #undef MC_CMD_0x1b7_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1b7_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_DESC_ADDR_INFO_IN msgrequest */ |
| #define MC_CMD_GET_DESC_ADDR_INFO_IN_LEN 0 |
| |
| /* MC_CMD_GET_DESC_ADDR_INFO_OUT msgresponse */ |
| #define MC_CMD_GET_DESC_ADDR_INFO_OUT_LEN 4 |
| /* The type of mapping; see SF-nnnnnn-xx (EF100 driver writer's guide, once |
| * written) for details of each type. |
| */ |
| #define MC_CMD_GET_DESC_ADDR_INFO_OUT_MAPPING_TYPE_OFST 0 |
| #define MC_CMD_GET_DESC_ADDR_INFO_OUT_MAPPING_TYPE_LEN 4 |
| /* enum: TRGT_ADDR = DESC_ADDR */ |
| #define MC_CMD_GET_DESC_ADDR_INFO_OUT_MAPPING_FLAT 0x0 |
| /* enum: DESC_ADDR has one or more regions that map into TRGT_ADDR. The base |
| * TRGT_ADDR for each region is programmable via MCDI. |
| */ |
| #define MC_CMD_GET_DESC_ADDR_INFO_OUT_MAPPING_REGIONED 0x1 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_DESC_ADDR_REGIONS |
| * Returns a list of the DESC_ADDR regions for the calling function's address space. Only valid if that function's address space has the REGIONED mapping from DESC_ADDR to TRGT_ADDR. |
| */ |
| #define MC_CMD_GET_DESC_ADDR_REGIONS 0x1b8 |
| #undef MC_CMD_0x1b8_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1b8_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_DESC_ADDR_REGIONS_IN msgrequest */ |
| #define MC_CMD_GET_DESC_ADDR_REGIONS_IN_LEN 0 |
| |
| /* MC_CMD_GET_DESC_ADDR_REGIONS_OUT msgresponse */ |
| #define MC_CMD_GET_DESC_ADDR_REGIONS_OUT_LENMIN 32 |
| #define MC_CMD_GET_DESC_ADDR_REGIONS_OUT_LENMAX 224 |
| #define MC_CMD_GET_DESC_ADDR_REGIONS_OUT_LENMAX_MCDI2 992 |
| #define MC_CMD_GET_DESC_ADDR_REGIONS_OUT_LEN(num) (0+32*(num)) |
| #define MC_CMD_GET_DESC_ADDR_REGIONS_OUT_REGIONS_NUM(len) (((len)-0)/32) |
| /* An array of DESC_ADDR_REGION strutures. The number of entries in the array |
| * indicates the number of available regions. |
| */ |
| #define MC_CMD_GET_DESC_ADDR_REGIONS_OUT_REGIONS_OFST 0 |
| #define MC_CMD_GET_DESC_ADDR_REGIONS_OUT_REGIONS_LEN 32 |
| #define MC_CMD_GET_DESC_ADDR_REGIONS_OUT_REGIONS_MINNUM 1 |
| #define MC_CMD_GET_DESC_ADDR_REGIONS_OUT_REGIONS_MAXNUM 7 |
| #define MC_CMD_GET_DESC_ADDR_REGIONS_OUT_REGIONS_MAXNUM_MCDI2 31 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SET_DESC_ADDR_REGIONS |
| * Set the base TRGT_ADDR for a set of DESC_ADDR regions for the calling function's address space. Only valid if that function's address space had the REGIONED mapping from DESC_ADDR to TRGT_ADDR. |
| */ |
| #define MC_CMD_SET_DESC_ADDR_REGIONS 0x1b9 |
| #undef MC_CMD_0x1b9_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1b9_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_SET_DESC_ADDR_REGIONS_IN msgrequest */ |
| #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_LENMIN 16 |
| #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_LENMAX 248 |
| #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_LENMAX_MCDI2 1016 |
| #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_LEN(num) (8+8*(num)) |
| #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_TRGT_ADDR_BASE_NUM(len) (((len)-8)/8) |
| /* A bitmask indicating which regions should have their base TRGT_ADDR updated. |
| * To update the base TRGR_ADDR for a DESC_ADDR region, the corresponding bit |
| * should be set to 1. |
| */ |
| #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_SET_REGION_MASK_OFST 0 |
| #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_SET_REGION_MASK_LEN 4 |
| /* Reserved field; must be set to zero. */ |
| #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_RSVD_OFST 4 |
| #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_RSVD_LEN 4 |
| /* An array of values used to updated the base TRGT_ADDR for DESC_ADDR regions. |
| * Array indices corresponding to region numbers (i.e. the array is sparse, and |
| * included entries for regions even if the corresponding SET_REGION_MASK bit |
| * is zero). |
| */ |
| #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_TRGT_ADDR_BASE_OFST 8 |
| #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_TRGT_ADDR_BASE_LEN 8 |
| #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_TRGT_ADDR_BASE_LO_OFST 8 |
| #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_TRGT_ADDR_BASE_LO_LEN 4 |
| #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_TRGT_ADDR_BASE_LO_LBN 64 |
| #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_TRGT_ADDR_BASE_LO_WIDTH 32 |
| #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_TRGT_ADDR_BASE_HI_OFST 12 |
| #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_TRGT_ADDR_BASE_HI_LEN 4 |
| #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_TRGT_ADDR_BASE_HI_LBN 96 |
| #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_TRGT_ADDR_BASE_HI_WIDTH 32 |
| #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_TRGT_ADDR_BASE_MINNUM 1 |
| #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_TRGT_ADDR_BASE_MAXNUM 30 |
| #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_TRGT_ADDR_BASE_MAXNUM_MCDI2 126 |
| |
| /* MC_CMD_SET_DESC_ADDR_REGIONS_OUT msgresponse */ |
| #define MC_CMD_SET_DESC_ADDR_REGIONS_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_CLIENT_CMD |
| * Execute an arbitrary MCDI command on behalf of a different client. The |
| * consequences of the command (e.g. ownership of any resources created) apply |
| * to the indicated client rather than the function client which actually sent |
| * this command. All inherent permission checks are also performed on the |
| * indicated client. The given client must be a descendant of the requestor. |
| * The command to be proxied follows immediately afterward in the host buffer |
| * (or on the UART). Chaining multiple MC_CMD_CLIENT_CMD is unnecessary and not |
| * supported. New dynamic clients may be created with MC_CMD_CLIENT_ALLOC. |
| */ |
| #define MC_CMD_CLIENT_CMD 0x1ba |
| #undef MC_CMD_0x1ba_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1ba_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_CLIENT_CMD_IN msgrequest */ |
| #define MC_CMD_CLIENT_CMD_IN_LEN 4 |
| /* The client as which to execute the following command. */ |
| #define MC_CMD_CLIENT_CMD_IN_CLIENT_ID_OFST 0 |
| #define MC_CMD_CLIENT_CMD_IN_CLIENT_ID_LEN 4 |
| |
| /* MC_CMD_CLIENT_CMD_OUT msgresponse */ |
| #define MC_CMD_CLIENT_CMD_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_CLIENT_ALLOC |
| * Create a new client object. Clients are a system for delineating NIC |
| * resource ownership, such that groups of resources may be torn down as a |
| * unit. See also MC_CMD_CLIENT_CMD. See XN-200265-TC for background, concepts |
| * and a glossary. Clients created by this command are known as "dynamic |
| * clients". The newly-created client is a child of the client which sent this |
| * command. The caller must have the GRP_ALLOC_CLIENT privilege. The new client |
| * initially has no permission to do anything; see |
| * MC_CMD_DEVEL_CLIENT_PRIVILEGE_MODIFY. |
| */ |
| #define MC_CMD_CLIENT_ALLOC 0x1bb |
| #undef MC_CMD_0x1bb_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1bb_PRIVILEGE_CTG SRIOV_CTG_ALLOC_CLIENT |
| |
| /* MC_CMD_CLIENT_ALLOC_IN msgrequest */ |
| #define MC_CMD_CLIENT_ALLOC_IN_LEN 0 |
| |
| /* MC_CMD_CLIENT_ALLOC_OUT msgresponse */ |
| #define MC_CMD_CLIENT_ALLOC_OUT_LEN 4 |
| /* The ID of the new client object which has been created. */ |
| #define MC_CMD_CLIENT_ALLOC_OUT_CLIENT_ID_OFST 0 |
| #define MC_CMD_CLIENT_ALLOC_OUT_CLIENT_ID_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_CLIENT_FREE |
| * Destroy and release an existing client object. All resources owned by that |
| * client (including its child clients, and thus all resources owned by the |
| * entire family tree) are freed. |
| */ |
| #define MC_CMD_CLIENT_FREE 0x1bc |
| #undef MC_CMD_0x1bc_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1bc_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_CLIENT_FREE_IN msgrequest */ |
| #define MC_CMD_CLIENT_FREE_IN_LEN 4 |
| /* The ID of the client to be freed. This client must be a descendant of the |
| * requestor. A client cannot free itself. |
| */ |
| #define MC_CMD_CLIENT_FREE_IN_CLIENT_ID_OFST 0 |
| #define MC_CMD_CLIENT_FREE_IN_CLIENT_ID_LEN 4 |
| |
| /* MC_CMD_CLIENT_FREE_OUT msgresponse */ |
| #define MC_CMD_CLIENT_FREE_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SET_VI_USER |
| * Assign partial rights over this VI to another client. VIs have an 'owner' |
| * and a 'user'. The owner is the client which allocated the VI |
| * (MC_CMD_ALLOC_VIS) and cannot be changed. The user is the client which has |
| * permission to create queues and other resources on that VI. Initially |
| * user==owner, but the user can be changed by this command; the resources thus |
| * created are then owned by the user-client. Only the VI owner can call this |
| * command, and the request will fail if there are any outstanding child |
| * resources (e.g. queues) currently allocated from this VI. |
| */ |
| #define MC_CMD_SET_VI_USER 0x1be |
| #undef MC_CMD_0x1be_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1be_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_SET_VI_USER_IN msgrequest */ |
| #define MC_CMD_SET_VI_USER_IN_LEN 8 |
| /* Function-relative VI number to modify. */ |
| #define MC_CMD_SET_VI_USER_IN_INSTANCE_OFST 0 |
| #define MC_CMD_SET_VI_USER_IN_INSTANCE_LEN 4 |
| /* Client ID to become the new user. This must be a descendant of the owning |
| * client, the owning client itself, or the special value MC_CMD_CLIENT_ID_SELF |
| * which is synonymous with the owning client. |
| */ |
| #define MC_CMD_SET_VI_USER_IN_CLIENT_ID_OFST 4 |
| #define MC_CMD_SET_VI_USER_IN_CLIENT_ID_LEN 4 |
| |
| /* MC_CMD_SET_VI_USER_OUT msgresponse */ |
| #define MC_CMD_SET_VI_USER_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_CLIENT_MAC_ADDRESSES |
| * A device reports a set of MAC addresses for each client to use, known as the |
| * "permanent MAC addresses". Those MAC addresses are provided by the client's |
| * administrator, e.g. via MC_CMD_SET_CLIENT_MAC_ADDRESSES, and are intended as |
| * a hint to that client which MAC address its administrator would like to use |
| * to identity itself. This API exists solely to allow communication of MAC |
| * address from administrator to adminstree, and has no inherent interaction |
| * with switching within the device. There is no guarantee that a client will |
| * be able to send traffic with a source MAC address taken from the list of MAC |
| * address reported, nor is there a guarantee that a client will be able to |
| * resource traffic with a destination MAC taken from the list of MAC |
| * addresses. Likewise, there is no guarantee that a client will not be able to |
| * use a MAC address not present in the list. Restrictions on switching are |
| * controlled either through the EVB API if operating in EVB mode, or via MAE |
| * rules if host software is directly managing the MAE. In order to allow |
| * tenants to use this API whilst a provider is using the EVB API, the MAC |
| * addresses reported by MC_CMD_GET_CLIENT_MAC_ADDRESSES will be augmented with |
| * any MAC addresses associated with the vPort assigned to the caller. In order |
| * to allow tenants to use the EVB API whilst a provider is using this API, if |
| * a client queries the MAC addresses for a vPort using the host_evb_port_id |
| * EVB_PORT_ASSIGNED, that list of MAC addresses will be augmented with the MAC |
| * addresses assigned to the calling client. This query can either be explicit |
| * (i.e. MC_CMD_VPORT_GET_MAC_ADDRESSES) or implicit (e.g. creation of a |
| * vAdaptor with a NULL/automatic MAC address). Changing the MAC address on a |
| * vAdaptor only affects VNIC steering filters; it has no effect on the MAC |
| * addresses assigned to the vAdaptor's owner. VirtIO clients behave as EVB |
| * clients. On VirtIO device reset, a vAdaptor is created with an automatic MAC |
| * address. Querying the VirtIO device's MAC address queries the underlying |
| * vAdaptor's MAC address. Setting the VirtIO device's MAC address sets the |
| * underlying vAdaptor's MAC addresses. |
| */ |
| #define MC_CMD_GET_CLIENT_MAC_ADDRESSES 0x1c4 |
| #undef MC_CMD_0x1c4_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1c4_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_CLIENT_MAC_ADDRESSES_IN msgrequest */ |
| #define MC_CMD_GET_CLIENT_MAC_ADDRESSES_IN_LEN 4 |
| /* A handle for the client for whom MAC address should be obtained. Use |
| * CLIENT_HANDLE_SELF to obtain the MAC addresses assigned to the calling |
| * client. |
| */ |
| #define MC_CMD_GET_CLIENT_MAC_ADDRESSES_IN_CLIENT_HANDLE_OFST 0 |
| #define MC_CMD_GET_CLIENT_MAC_ADDRESSES_IN_CLIENT_HANDLE_LEN 4 |
| |
| /* MC_CMD_GET_CLIENT_MAC_ADDRESSES_OUT msgresponse */ |
| #define MC_CMD_GET_CLIENT_MAC_ADDRESSES_OUT_LENMIN 0 |
| #define MC_CMD_GET_CLIENT_MAC_ADDRESSES_OUT_LENMAX 252 |
| #define MC_CMD_GET_CLIENT_MAC_ADDRESSES_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_GET_CLIENT_MAC_ADDRESSES_OUT_LEN(num) (0+6*(num)) |
| #define MC_CMD_GET_CLIENT_MAC_ADDRESSES_OUT_MAC_ADDRS_NUM(len) (((len)-0)/6) |
| /* An array of MAC addresses assigned to the client. */ |
| #define MC_CMD_GET_CLIENT_MAC_ADDRESSES_OUT_MAC_ADDRS_OFST 0 |
| #define MC_CMD_GET_CLIENT_MAC_ADDRESSES_OUT_MAC_ADDRS_LEN 6 |
| #define MC_CMD_GET_CLIENT_MAC_ADDRESSES_OUT_MAC_ADDRS_MINNUM 0 |
| #define MC_CMD_GET_CLIENT_MAC_ADDRESSES_OUT_MAC_ADDRS_MAXNUM 42 |
| #define MC_CMD_GET_CLIENT_MAC_ADDRESSES_OUT_MAC_ADDRS_MAXNUM_MCDI2 170 |
| |
| |
| /***********************************/ |
| /* MC_CMD_SET_CLIENT_MAC_ADDRESSES |
| * Set the permanent MAC addresses for a client. The caller must by an |
| * administrator of the target client. See MC_CMD_GET_CLIENT_MAC_ADDRESSES for |
| * additional detail. |
| */ |
| #define MC_CMD_SET_CLIENT_MAC_ADDRESSES 0x1c5 |
| #undef MC_CMD_0x1c5_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1c5_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_SET_CLIENT_MAC_ADDRESSES_IN msgrequest */ |
| #define MC_CMD_SET_CLIENT_MAC_ADDRESSES_IN_LENMIN 4 |
| #define MC_CMD_SET_CLIENT_MAC_ADDRESSES_IN_LENMAX 250 |
| #define MC_CMD_SET_CLIENT_MAC_ADDRESSES_IN_LENMAX_MCDI2 1018 |
| #define MC_CMD_SET_CLIENT_MAC_ADDRESSES_IN_LEN(num) (4+6*(num)) |
| #define MC_CMD_SET_CLIENT_MAC_ADDRESSES_IN_MAC_ADDRS_NUM(len) (((len)-4)/6) |
| /* A handle for the client for whom MAC addresses should be set */ |
| #define MC_CMD_SET_CLIENT_MAC_ADDRESSES_IN_CLIENT_HANDLE_OFST 0 |
| #define MC_CMD_SET_CLIENT_MAC_ADDRESSES_IN_CLIENT_HANDLE_LEN 4 |
| /* An array of MAC addresses to assign to the client. */ |
| #define MC_CMD_SET_CLIENT_MAC_ADDRESSES_IN_MAC_ADDRS_OFST 4 |
| #define MC_CMD_SET_CLIENT_MAC_ADDRESSES_IN_MAC_ADDRS_LEN 6 |
| #define MC_CMD_SET_CLIENT_MAC_ADDRESSES_IN_MAC_ADDRS_MINNUM 0 |
| #define MC_CMD_SET_CLIENT_MAC_ADDRESSES_IN_MAC_ADDRS_MAXNUM 41 |
| #define MC_CMD_SET_CLIENT_MAC_ADDRESSES_IN_MAC_ADDRS_MAXNUM_MCDI2 169 |
| |
| /* MC_CMD_SET_CLIENT_MAC_ADDRESSES_OUT msgresponse */ |
| #define MC_CMD_SET_CLIENT_MAC_ADDRESSES_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_BOARD_ATTR |
| * Retrieve physical build-level board attributes as configured at |
| * manufacturing stage. Fields originate from EEPROM and per-platform constants |
| * in firmware. Fields are used in development to identify/ differentiate |
| * boards based on build levels/parameters, and also in manufacturing to cross |
| * check "what was programmed in manufacturing" is same as "what firmware |
| * thinks has been programmed" as there are two layers to translation within |
| * firmware before the attributes reach this MCDI handler. Some parameters are |
| * retrieved as part of other commands and therefore not replicated here. See |
| * GET_VERSION_OUT. |
| */ |
| #define MC_CMD_GET_BOARD_ATTR 0x1c6 |
| #undef MC_CMD_0x1c6_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1c6_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_BOARD_ATTR_IN msgrequest */ |
| #define MC_CMD_GET_BOARD_ATTR_IN_LEN 0 |
| |
| /* MC_CMD_GET_BOARD_ATTR_OUT msgresponse */ |
| #define MC_CMD_GET_BOARD_ATTR_OUT_LEN 16 |
| /* Defines board capabilities and validity of attributes returned in this |
| * response-message. |
| */ |
| #define MC_CMD_GET_BOARD_ATTR_OUT_FLAGS_OFST 0 |
| #define MC_CMD_GET_BOARD_ATTR_OUT_FLAGS_LEN 4 |
| #define MC_CMD_GET_BOARD_ATTR_OUT_HAS_FAN_OFST 0 |
| #define MC_CMD_GET_BOARD_ATTR_OUT_HAS_FAN_LBN 0 |
| #define MC_CMD_GET_BOARD_ATTR_OUT_HAS_FAN_WIDTH 1 |
| #define MC_CMD_GET_BOARD_ATTR_OUT_HAS_SOC_OFST 0 |
| #define MC_CMD_GET_BOARD_ATTR_OUT_HAS_SOC_LBN 1 |
| #define MC_CMD_GET_BOARD_ATTR_OUT_HAS_SOC_WIDTH 1 |
| #define MC_CMD_GET_BOARD_ATTR_OUT_HAS_AUX_POWER_OFST 0 |
| #define MC_CMD_GET_BOARD_ATTR_OUT_HAS_AUX_POWER_LBN 2 |
| #define MC_CMD_GET_BOARD_ATTR_OUT_HAS_AUX_POWER_WIDTH 1 |
| #define MC_CMD_GET_BOARD_ATTR_OUT_ATTRIBUTES_OFST 4 |
| #define MC_CMD_GET_BOARD_ATTR_OUT_ATTRIBUTES_LEN 4 |
| #define MC_CMD_GET_BOARD_ATTR_OUT_SOC_EE_OFST 4 |
| #define MC_CMD_GET_BOARD_ATTR_OUT_SOC_EE_LBN 0 |
| #define MC_CMD_GET_BOARD_ATTR_OUT_SOC_EE_WIDTH 1 |
| #define MC_CMD_GET_BOARD_ATTR_OUT_SUC_EE_OFST 4 |
| #define MC_CMD_GET_BOARD_ATTR_OUT_SUC_EE_LBN 1 |
| #define MC_CMD_GET_BOARD_ATTR_OUT_SUC_EE_WIDTH 1 |
| #define MC_CMD_GET_BOARD_ATTR_OUT_FPGA_VOLTAGES_SUPPORTED_OFST 4 |
| #define MC_CMD_GET_BOARD_ATTR_OUT_FPGA_VOLTAGES_SUPPORTED_LBN 16 |
| #define MC_CMD_GET_BOARD_ATTR_OUT_FPGA_VOLTAGES_SUPPORTED_WIDTH 8 |
| /* enum: The FPGA voltage on the adapter can be set to low */ |
| #define MC_CMD_FPGA_VOLTAGE_LOW 0x0 |
| /* enum: The FPGA voltage on the adapter can be set to regular */ |
| #define MC_CMD_FPGA_VOLTAGE_REG 0x1 |
| /* enum: The FPGA voltage on the adapter can be set to high */ |
| #define MC_CMD_FPGA_VOLTAGE_HIGH 0x2 |
| #define MC_CMD_GET_BOARD_ATTR_OUT_CAGE_COUNT_OFST 4 |
| #define MC_CMD_GET_BOARD_ATTR_OUT_CAGE_COUNT_LBN 24 |
| #define MC_CMD_GET_BOARD_ATTR_OUT_CAGE_COUNT_WIDTH 8 |
| /* An array of cage types on the board */ |
| #define MC_CMD_GET_BOARD_ATTR_OUT_CAGE_TYPE_OFST 8 |
| #define MC_CMD_GET_BOARD_ATTR_OUT_CAGE_TYPE_LEN 1 |
| #define MC_CMD_GET_BOARD_ATTR_OUT_CAGE_TYPE_NUM 8 |
| /* enum: The cages are not known */ |
| #define MC_CMD_GET_BOARD_ATTR_OUT_CAGE_TYPE_UNKNOWN 0x0 |
| /* enum: The cages are SFP/SFP+ */ |
| #define MC_CMD_GET_BOARD_ATTR_OUT_CAGE_TYPE_SFP 0x1 |
| /* enum: The cages are QSFP/QSFP+ */ |
| #define MC_CMD_GET_BOARD_ATTR_OUT_CAGE_TYPE_QSFP 0x2 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_SOC_STATE |
| * Retrieve current state of the System-on-Chip. This command is valid when |
| * MC_CMD_GET_BOARD_ATTR:HAS_SOC is set. |
| */ |
| #define MC_CMD_GET_SOC_STATE 0x1c7 |
| #undef MC_CMD_0x1c7_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1c7_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_SOC_STATE_IN msgrequest */ |
| #define MC_CMD_GET_SOC_STATE_IN_LEN 0 |
| |
| /* MC_CMD_GET_SOC_STATE_OUT msgresponse */ |
| #define MC_CMD_GET_SOC_STATE_OUT_LEN 12 |
| /* Status flags for the SoC */ |
| #define MC_CMD_GET_SOC_STATE_OUT_FLAGS_OFST 0 |
| #define MC_CMD_GET_SOC_STATE_OUT_FLAGS_LEN 4 |
| #define MC_CMD_GET_SOC_STATE_OUT_SHOULD_THROTTLE_OFST 0 |
| #define MC_CMD_GET_SOC_STATE_OUT_SHOULD_THROTTLE_LBN 0 |
| #define MC_CMD_GET_SOC_STATE_OUT_SHOULD_THROTTLE_WIDTH 1 |
| #define MC_CMD_GET_SOC_STATE_OUT_OS_RECOVERY_REQUIRED_OFST 0 |
| #define MC_CMD_GET_SOC_STATE_OUT_OS_RECOVERY_REQUIRED_LBN 1 |
| #define MC_CMD_GET_SOC_STATE_OUT_OS_RECOVERY_REQUIRED_WIDTH 1 |
| #define MC_CMD_GET_SOC_STATE_OUT_WDT_FIRED_OFST 0 |
| #define MC_CMD_GET_SOC_STATE_OUT_WDT_FIRED_LBN 2 |
| #define MC_CMD_GET_SOC_STATE_OUT_WDT_FIRED_WIDTH 1 |
| /* Status fields for the SoC */ |
| #define MC_CMD_GET_SOC_STATE_OUT_ATTRIBUTES_OFST 4 |
| #define MC_CMD_GET_SOC_STATE_OUT_ATTRIBUTES_LEN 4 |
| #define MC_CMD_GET_SOC_STATE_OUT_RUN_STATE_OFST 4 |
| #define MC_CMD_GET_SOC_STATE_OUT_RUN_STATE_LBN 0 |
| #define MC_CMD_GET_SOC_STATE_OUT_RUN_STATE_WIDTH 8 |
| /* enum: Power on (set by SUC on power up) */ |
| #define MC_CMD_GET_SOC_STATE_OUT_SOC_BOOT 0x0 |
| /* enum: Running bootloader */ |
| #define MC_CMD_GET_SOC_STATE_OUT_SOC_BOOTLOADER 0x1 |
| /* enum: Bootloader has started OS. OS is booting */ |
| #define MC_CMD_GET_SOC_STATE_OUT_SOC_OS_START 0x2 |
| /* enum: OS is running */ |
| #define MC_CMD_GET_SOC_STATE_OUT_SOC_OS_RUNNING 0x3 |
| /* enum: Maintenance OS is running */ |
| #define MC_CMD_GET_SOC_STATE_OUT_SOC_OS_MAINTENANCE 0x4 |
| /* Number of SoC resets since power on */ |
| #define MC_CMD_GET_SOC_STATE_OUT_RESET_COUNT_OFST 8 |
| #define MC_CMD_GET_SOC_STATE_OUT_RESET_COUNT_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_CHECK_SCHEDULER_CREDITS |
| * For debugging purposes. For each source and destination node in the hardware |
| * schedulers, check whether the number of credits is as it should be. This |
| * should only be used when the NIC is idle, because collection is not atomic |
| * and because the expected credit counts are only meaningful when no traffic |
| * is flowing. |
| */ |
| #define MC_CMD_CHECK_SCHEDULER_CREDITS 0x1c8 |
| #undef MC_CMD_0x1c8_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1c8_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_CHECK_SCHEDULER_CREDITS_IN msgrequest */ |
| #define MC_CMD_CHECK_SCHEDULER_CREDITS_IN_LEN 8 |
| /* Flags for the request */ |
| #define MC_CMD_CHECK_SCHEDULER_CREDITS_IN_FLAGS_OFST 0 |
| #define MC_CMD_CHECK_SCHEDULER_CREDITS_IN_FLAGS_LEN 4 |
| #define MC_CMD_CHECK_SCHEDULER_CREDITS_IN_REPORT_ALL_OFST 0 |
| #define MC_CMD_CHECK_SCHEDULER_CREDITS_IN_REPORT_ALL_LBN 0 |
| #define MC_CMD_CHECK_SCHEDULER_CREDITS_IN_REPORT_ALL_WIDTH 1 |
| /* If there are too many results to fit into an MCDI response, they're split |
| * into pages. This field specifies which (0-indexed) page to request. A |
| * request with PAGE=0 will snapshot the results, and subsequent requests with |
| * PAGE>0 will return data from the most recent snapshot. The GENERATION field |
| * in the response allows callers to verify that all responses correspond to |
| * the same snapshot. |
| */ |
| #define MC_CMD_CHECK_SCHEDULER_CREDITS_IN_PAGE_OFST 4 |
| #define MC_CMD_CHECK_SCHEDULER_CREDITS_IN_PAGE_LEN 4 |
| |
| /* MC_CMD_CHECK_SCHEDULER_CREDITS_OUT msgresponse */ |
| #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_LENMIN 16 |
| #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_LENMAX 240 |
| #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_LENMAX_MCDI2 1008 |
| #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_LEN(num) (16+16*(num)) |
| #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_RESULTS_NUM(len) (((len)-16)/16) |
| /* The total number of results (across all pages). */ |
| #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_TOTAL_RESULTS_OFST 0 |
| #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_TOTAL_RESULTS_LEN 4 |
| /* The number of pages that the response is split across. */ |
| #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_NUM_PAGES_OFST 4 |
| #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_NUM_PAGES_LEN 4 |
| /* The number of results in this response. */ |
| #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_RESULTS_THIS_PAGE_OFST 8 |
| #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_RESULTS_THIS_PAGE_LEN 4 |
| /* Result generation count. Incremented any time a request is made with PAGE=0. |
| */ |
| #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_GENERATION_OFST 12 |
| #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_GENERATION_LEN 4 |
| /* The results, as an array of SCHED_CREDIT_CHECK_RESULT structures. */ |
| #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_RESULTS_OFST 16 |
| #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_RESULTS_LEN 16 |
| #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_RESULTS_MINNUM 0 |
| #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_RESULTS_MAXNUM 14 |
| #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_RESULTS_MAXNUM_MCDI2 62 |
| |
| |
| /***********************************/ |
| /* MC_CMD_TXQ_STATS |
| * Query per-TXQ statistics. |
| */ |
| #define MC_CMD_TXQ_STATS 0x1d5 |
| #undef MC_CMD_0x1d5_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1d5_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_TXQ_STATS_IN msgrequest */ |
| #define MC_CMD_TXQ_STATS_IN_LEN 8 |
| /* Instance of TXQ to retrieve statistics for */ |
| #define MC_CMD_TXQ_STATS_IN_INSTANCE_OFST 0 |
| #define MC_CMD_TXQ_STATS_IN_INSTANCE_LEN 4 |
| /* Flags for the request */ |
| #define MC_CMD_TXQ_STATS_IN_FLAGS_OFST 4 |
| #define MC_CMD_TXQ_STATS_IN_FLAGS_LEN 4 |
| #define MC_CMD_TXQ_STATS_IN_CLEAR_OFST 4 |
| #define MC_CMD_TXQ_STATS_IN_CLEAR_LBN 0 |
| #define MC_CMD_TXQ_STATS_IN_CLEAR_WIDTH 1 |
| |
| /* MC_CMD_TXQ_STATS_OUT msgresponse */ |
| #define MC_CMD_TXQ_STATS_OUT_LENMIN 0 |
| #define MC_CMD_TXQ_STATS_OUT_LENMAX 248 |
| #define MC_CMD_TXQ_STATS_OUT_LENMAX_MCDI2 1016 |
| #define MC_CMD_TXQ_STATS_OUT_LEN(num) (0+8*(num)) |
| #define MC_CMD_TXQ_STATS_OUT_STATISTICS_NUM(len) (((len)-0)/8) |
| #define MC_CMD_TXQ_STATS_OUT_STATISTICS_OFST 0 |
| #define MC_CMD_TXQ_STATS_OUT_STATISTICS_LEN 8 |
| #define MC_CMD_TXQ_STATS_OUT_STATISTICS_LO_OFST 0 |
| #define MC_CMD_TXQ_STATS_OUT_STATISTICS_LO_LEN 4 |
| #define MC_CMD_TXQ_STATS_OUT_STATISTICS_LO_LBN 0 |
| #define MC_CMD_TXQ_STATS_OUT_STATISTICS_LO_WIDTH 32 |
| #define MC_CMD_TXQ_STATS_OUT_STATISTICS_HI_OFST 4 |
| #define MC_CMD_TXQ_STATS_OUT_STATISTICS_HI_LEN 4 |
| #define MC_CMD_TXQ_STATS_OUT_STATISTICS_HI_LBN 32 |
| #define MC_CMD_TXQ_STATS_OUT_STATISTICS_HI_WIDTH 32 |
| #define MC_CMD_TXQ_STATS_OUT_STATISTICS_MINNUM 0 |
| #define MC_CMD_TXQ_STATS_OUT_STATISTICS_MAXNUM 31 |
| #define MC_CMD_TXQ_STATS_OUT_STATISTICS_MAXNUM_MCDI2 127 |
| #define MC_CMD_TXQ_STATS_CTPIO_MAX_FILL 0x0 /* enum */ |
| |
| /* FUNCTION_PERSONALITY structuredef: The meanings of the personalities are |
| * defined in SF-120734-TC with more information in SF-122717-TC. |
| */ |
| #define FUNCTION_PERSONALITY_LEN 4 |
| #define FUNCTION_PERSONALITY_ID_OFST 0 |
| #define FUNCTION_PERSONALITY_ID_LEN 4 |
| /* enum: Function has no assigned personality */ |
| #define FUNCTION_PERSONALITY_NULL 0x0 |
| /* enum: Function has an EF100-style function control window and VI windows |
| * with both EF100 and vDPA doorbells. |
| */ |
| #define FUNCTION_PERSONALITY_EF100 0x1 |
| /* enum: Function has virtio net device configuration registers and doorbells |
| * for virtio queue pairs. |
| */ |
| #define FUNCTION_PERSONALITY_VIRTIO_NET 0x2 |
| /* enum: Function has virtio block device configuration registers and a |
| * doorbell for a single virtqueue. |
| */ |
| #define FUNCTION_PERSONALITY_VIRTIO_BLK 0x3 |
| /* enum: Function is a Xilinx acceleration device - management function */ |
| #define FUNCTION_PERSONALITY_ACCEL_MGMT 0x4 |
| /* enum: Function is a Xilinx acceleration device - user function */ |
| #define FUNCTION_PERSONALITY_ACCEL_USR 0x5 |
| #define FUNCTION_PERSONALITY_ID_LBN 0 |
| #define FUNCTION_PERSONALITY_ID_WIDTH 32 |
| |
| |
| /***********************************/ |
| /* MC_CMD_VIRTIO_GET_FEATURES |
| * Get a list of the virtio features supported by the device. |
| */ |
| #define MC_CMD_VIRTIO_GET_FEATURES 0x168 |
| #undef MC_CMD_0x168_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x168_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_VIRTIO_GET_FEATURES_IN msgrequest */ |
| #define MC_CMD_VIRTIO_GET_FEATURES_IN_LEN 4 |
| /* Type of device to get features for. Matches the device id as defined by the |
| * virtio spec. |
| */ |
| #define MC_CMD_VIRTIO_GET_FEATURES_IN_DEVICE_ID_OFST 0 |
| #define MC_CMD_VIRTIO_GET_FEATURES_IN_DEVICE_ID_LEN 4 |
| /* enum: Reserved. Do not use. */ |
| #define MC_CMD_VIRTIO_GET_FEATURES_IN_RESERVED 0x0 |
| /* enum: Net device. */ |
| #define MC_CMD_VIRTIO_GET_FEATURES_IN_NET 0x1 |
| /* enum: Block device. */ |
| #define MC_CMD_VIRTIO_GET_FEATURES_IN_BLOCK 0x2 |
| |
| /* MC_CMD_VIRTIO_GET_FEATURES_OUT msgresponse */ |
| #define MC_CMD_VIRTIO_GET_FEATURES_OUT_LEN 8 |
| /* Features supported by the device. The result is a bitfield in the format of |
| * the feature bits of the specified device type as defined in the virtIO 1.1 |
| * specification ( https://docs.oasis- |
| * open.org/virtio/virtio/v1.1/csprd01/virtio-v1.1-csprd01.pdf ) |
| */ |
| #define MC_CMD_VIRTIO_GET_FEATURES_OUT_FEATURES_OFST 0 |
| #define MC_CMD_VIRTIO_GET_FEATURES_OUT_FEATURES_LEN 8 |
| #define MC_CMD_VIRTIO_GET_FEATURES_OUT_FEATURES_LO_OFST 0 |
| #define MC_CMD_VIRTIO_GET_FEATURES_OUT_FEATURES_LO_LEN 4 |
| #define MC_CMD_VIRTIO_GET_FEATURES_OUT_FEATURES_LO_LBN 0 |
| #define MC_CMD_VIRTIO_GET_FEATURES_OUT_FEATURES_LO_WIDTH 32 |
| #define MC_CMD_VIRTIO_GET_FEATURES_OUT_FEATURES_HI_OFST 4 |
| #define MC_CMD_VIRTIO_GET_FEATURES_OUT_FEATURES_HI_LEN 4 |
| #define MC_CMD_VIRTIO_GET_FEATURES_OUT_FEATURES_HI_LBN 32 |
| #define MC_CMD_VIRTIO_GET_FEATURES_OUT_FEATURES_HI_WIDTH 32 |
| |
| |
| /***********************************/ |
| /* MC_CMD_VIRTIO_TEST_FEATURES |
| * Query whether a given set of features is supported. Fails with ENOSUP if the |
| * driver requests a feature the device doesn't support. Fails with EINVAL if |
| * the driver fails to request a feature which the device requires. |
| */ |
| #define MC_CMD_VIRTIO_TEST_FEATURES 0x169 |
| #undef MC_CMD_0x169_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x169_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_VIRTIO_TEST_FEATURES_IN msgrequest */ |
| #define MC_CMD_VIRTIO_TEST_FEATURES_IN_LEN 16 |
| /* Type of device to test features for. Matches the device id as defined by the |
| * virtio spec. |
| */ |
| #define MC_CMD_VIRTIO_TEST_FEATURES_IN_DEVICE_ID_OFST 0 |
| #define MC_CMD_VIRTIO_TEST_FEATURES_IN_DEVICE_ID_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_VIRTIO_GET_FEATURES/MC_CMD_VIRTIO_GET_FEATURES_IN/DEVICE_ID */ |
| #define MC_CMD_VIRTIO_TEST_FEATURES_IN_RESERVED_OFST 4 |
| #define MC_CMD_VIRTIO_TEST_FEATURES_IN_RESERVED_LEN 4 |
| /* Features requested. Same format as the returned value from |
| * MC_CMD_VIRTIO_GET_FEATURES. |
| */ |
| #define MC_CMD_VIRTIO_TEST_FEATURES_IN_FEATURES_OFST 8 |
| #define MC_CMD_VIRTIO_TEST_FEATURES_IN_FEATURES_LEN 8 |
| #define MC_CMD_VIRTIO_TEST_FEATURES_IN_FEATURES_LO_OFST 8 |
| #define MC_CMD_VIRTIO_TEST_FEATURES_IN_FEATURES_LO_LEN 4 |
| #define MC_CMD_VIRTIO_TEST_FEATURES_IN_FEATURES_LO_LBN 64 |
| #define MC_CMD_VIRTIO_TEST_FEATURES_IN_FEATURES_LO_WIDTH 32 |
| #define MC_CMD_VIRTIO_TEST_FEATURES_IN_FEATURES_HI_OFST 12 |
| #define MC_CMD_VIRTIO_TEST_FEATURES_IN_FEATURES_HI_LEN 4 |
| #define MC_CMD_VIRTIO_TEST_FEATURES_IN_FEATURES_HI_LBN 96 |
| #define MC_CMD_VIRTIO_TEST_FEATURES_IN_FEATURES_HI_WIDTH 32 |
| |
| /* MC_CMD_VIRTIO_TEST_FEATURES_OUT msgresponse */ |
| #define MC_CMD_VIRTIO_TEST_FEATURES_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_VIRTIO_GET_CAPABILITIES |
| * Get virtio capabilities supported by the device. Returns general virtio |
| * capabilities and limitations of the hardware / firmware implementation |
| * (hardware device as a whole), rather than that of individual configured |
| * virtio devices. At present, only the absolute maximum number of queues |
| * allowed on multi-queue devices is returned. Response is expected to be |
| * extended as necessary in the future. |
| */ |
| #define MC_CMD_VIRTIO_GET_CAPABILITIES 0x1d3 |
| #undef MC_CMD_0x1d3_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1d3_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_VIRTIO_GET_CAPABILITIES_IN msgrequest */ |
| #define MC_CMD_VIRTIO_GET_CAPABILITIES_IN_LEN 4 |
| /* Type of device to get capabilities for. Matches the device id as defined by |
| * the virtio spec. |
| */ |
| #define MC_CMD_VIRTIO_GET_CAPABILITIES_IN_DEVICE_ID_OFST 0 |
| #define MC_CMD_VIRTIO_GET_CAPABILITIES_IN_DEVICE_ID_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_VIRTIO_GET_FEATURES/MC_CMD_VIRTIO_GET_FEATURES_IN/DEVICE_ID */ |
| |
| /* MC_CMD_VIRTIO_GET_CAPABILITIES_OUT msgresponse */ |
| #define MC_CMD_VIRTIO_GET_CAPABILITIES_OUT_LEN 4 |
| /* Maximum number of queues supported for a single device instance */ |
| #define MC_CMD_VIRTIO_GET_CAPABILITIES_OUT_MAX_QUEUES_OFST 0 |
| #define MC_CMD_VIRTIO_GET_CAPABILITIES_OUT_MAX_QUEUES_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_VIRTIO_INIT_QUEUE |
| * Create a virtio virtqueue. Fails with EALREADY if the queue already exists. |
| * Fails with ENOSUP if a feature is requested that isn't supported. Fails with |
| * EINVAL if a required feature isn't requested, or any other parameter is |
| * invalid. |
| */ |
| #define MC_CMD_VIRTIO_INIT_QUEUE 0x16a |
| #undef MC_CMD_0x16a_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x16a_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_VIRTIO_INIT_QUEUE_REQ msgrequest */ |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_LEN 68 |
| /* Type of virtqueue to create. A network rxq and a txq can exist at the same |
| * time on a single VI. |
| */ |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_QUEUE_TYPE_OFST 0 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_QUEUE_TYPE_LEN 1 |
| /* enum: A network device receive queue */ |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_NET_RXQ 0x0 |
| /* enum: A network device transmit queue */ |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_NET_TXQ 0x1 |
| /* enum: A block device request queue */ |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_BLOCK 0x2 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_RESERVED_OFST 1 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_RESERVED_LEN 1 |
| /* If the calling function is a PF and this field is not VF_NULL, create the |
| * queue on the specified child VF instead of on the PF. |
| */ |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_TARGET_VF_OFST 2 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_TARGET_VF_LEN 2 |
| /* enum: No VF, create queue on the PF. */ |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_VF_NULL 0xffff |
| /* Desired instance. This is the function-local index of the associated VI, not |
| * the virtqueue number as counted by the virtqueue spec. |
| */ |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_INSTANCE_OFST 4 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_INSTANCE_LEN 4 |
| /* Queue size, in entries. Must be a power of two. */ |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_SIZE_OFST 8 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_SIZE_LEN 4 |
| /* Flags */ |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_FLAGS_OFST 12 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_FLAGS_LEN 4 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_USE_PASID_OFST 12 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_USE_PASID_LBN 0 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_USE_PASID_WIDTH 1 |
| /* Address of the descriptor table in the virtqueue. */ |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_DESC_TBL_ADDR_OFST 16 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_DESC_TBL_ADDR_LEN 8 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_DESC_TBL_ADDR_LO_OFST 16 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_DESC_TBL_ADDR_LO_LEN 4 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_DESC_TBL_ADDR_LO_LBN 128 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_DESC_TBL_ADDR_LO_WIDTH 32 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_DESC_TBL_ADDR_HI_OFST 20 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_DESC_TBL_ADDR_HI_LEN 4 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_DESC_TBL_ADDR_HI_LBN 160 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_DESC_TBL_ADDR_HI_WIDTH 32 |
| /* Address of the available ring in the virtqueue. */ |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_AVAIL_RING_ADDR_OFST 24 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_AVAIL_RING_ADDR_LEN 8 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_AVAIL_RING_ADDR_LO_OFST 24 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_AVAIL_RING_ADDR_LO_LEN 4 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_AVAIL_RING_ADDR_LO_LBN 192 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_AVAIL_RING_ADDR_LO_WIDTH 32 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_AVAIL_RING_ADDR_HI_OFST 28 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_AVAIL_RING_ADDR_HI_LEN 4 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_AVAIL_RING_ADDR_HI_LBN 224 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_AVAIL_RING_ADDR_HI_WIDTH 32 |
| /* Address of the used ring in the virtqueue. */ |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_USED_RING_ADDR_OFST 32 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_USED_RING_ADDR_LEN 8 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_USED_RING_ADDR_LO_OFST 32 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_USED_RING_ADDR_LO_LEN 4 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_USED_RING_ADDR_LO_LBN 256 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_USED_RING_ADDR_LO_WIDTH 32 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_USED_RING_ADDR_HI_OFST 36 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_USED_RING_ADDR_HI_LEN 4 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_USED_RING_ADDR_HI_LBN 288 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_USED_RING_ADDR_HI_WIDTH 32 |
| /* PASID to use on PCIe transactions involving this queue. Ignored if the |
| * USE_PASID flag is not set. |
| */ |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_PASID_OFST 40 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_PASID_LEN 4 |
| /* Which MSIX vector to use for this virtqueue, or NO_VECTOR if MSIX should not |
| * be used. |
| */ |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_MSIX_VECTOR_OFST 44 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_MSIX_VECTOR_LEN 2 |
| /* enum: Do not enable interrupts for this virtqueue */ |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_NO_VECTOR 0xffff |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_RESERVED2_OFST 46 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_RESERVED2_LEN 2 |
| /* Virtio features to apply to this queue. Same format as the in the virtio |
| * spec and in the return from MC_CMD_VIRTIO_GET_FEATURES. Must be a subset of |
| * the features returned from MC_CMD_VIRTIO_GET_FEATURES. Features are per- |
| * queue because with vDPA multiple queues on the same function can be passed |
| * through to different virtual hosts as independent devices. |
| */ |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_FEATURES_OFST 48 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_FEATURES_LEN 8 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_FEATURES_LO_OFST 48 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_FEATURES_LO_LEN 4 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_FEATURES_LO_LBN 384 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_FEATURES_LO_WIDTH 32 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_FEATURES_HI_OFST 52 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_FEATURES_HI_LEN 4 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_FEATURES_HI_LBN 416 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_FEATURES_HI_WIDTH 32 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_VIRTIO_GET_FEATURES/MC_CMD_VIRTIO_GET_FEATURES_OUT/FEATURES */ |
| /* The initial available index for this virtqueue. If this queue is being |
| * created to be migrated into, this should be the FINAL_AVAIL_IDX value |
| * returned by MC_CMD_VIRTIO_FINI_QUEUE of the queue being migrated from (or |
| * equivalent if the original queue was on a thirdparty device). Otherwise, it |
| * should be zero. |
| */ |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_INITIAL_AVAIL_IDX_OFST 56 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_INITIAL_AVAIL_IDX_LEN 4 |
| /* Alias of INITIAL_AVAIL_IDX, kept for compatibility. */ |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_INITIAL_PIDX_OFST 56 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_INITIAL_PIDX_LEN 4 |
| /* The initial used index for this virtqueue. If this queue is being created to |
| * be migrated into, this should be the FINAL_USED_IDX value returned by |
| * MC_CMD_VIRTIO_FINI_QUEUE of the queue being migrated from (or equivalent if |
| * the original queue was on a thirdparty device). Otherwise, it should be |
| * zero. |
| */ |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_INITIAL_USED_IDX_OFST 60 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_INITIAL_USED_IDX_LEN 4 |
| /* Alias of INITIAL_USED_IDX, kept for compatibility. */ |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_INITIAL_CIDX_OFST 60 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_INITIAL_CIDX_LEN 4 |
| /* A MAE_MPORT_SELECTOR defining which mport this queue should be associated |
| * with. Use MAE_MPORT_SELECTOR_ASSIGNED to request the default mport for the |
| * function this queue is being created on. |
| */ |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_MPORT_SELECTOR_OFST 64 |
| #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_MPORT_SELECTOR_LEN 4 |
| |
| /* MC_CMD_VIRTIO_INIT_QUEUE_RESP msgresponse */ |
| #define MC_CMD_VIRTIO_INIT_QUEUE_RESP_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_VIRTIO_FINI_QUEUE |
| * Destroy a virtio virtqueue |
| */ |
| #define MC_CMD_VIRTIO_FINI_QUEUE 0x16b |
| #undef MC_CMD_0x16b_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x16b_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_VIRTIO_FINI_QUEUE_REQ msgrequest */ |
| #define MC_CMD_VIRTIO_FINI_QUEUE_REQ_LEN 8 |
| /* Type of virtqueue to destroy. */ |
| #define MC_CMD_VIRTIO_FINI_QUEUE_REQ_QUEUE_TYPE_OFST 0 |
| #define MC_CMD_VIRTIO_FINI_QUEUE_REQ_QUEUE_TYPE_LEN 1 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_VIRTIO_INIT_QUEUE/MC_CMD_VIRTIO_INIT_QUEUE_REQ/QUEUE_TYPE */ |
| #define MC_CMD_VIRTIO_FINI_QUEUE_REQ_RESERVED_OFST 1 |
| #define MC_CMD_VIRTIO_FINI_QUEUE_REQ_RESERVED_LEN 1 |
| /* If the calling function is a PF and this field is not VF_NULL, destroy the |
| * queue on the specified child VF instead of on the PF. |
| */ |
| #define MC_CMD_VIRTIO_FINI_QUEUE_REQ_TARGET_VF_OFST 2 |
| #define MC_CMD_VIRTIO_FINI_QUEUE_REQ_TARGET_VF_LEN 2 |
| /* enum: No VF, destroy the queue on the PF. */ |
| #define MC_CMD_VIRTIO_FINI_QUEUE_REQ_VF_NULL 0xffff |
| /* Instance to destroy */ |
| #define MC_CMD_VIRTIO_FINI_QUEUE_REQ_INSTANCE_OFST 4 |
| #define MC_CMD_VIRTIO_FINI_QUEUE_REQ_INSTANCE_LEN 4 |
| |
| /* MC_CMD_VIRTIO_FINI_QUEUE_RESP msgresponse */ |
| #define MC_CMD_VIRTIO_FINI_QUEUE_RESP_LEN 8 |
| /* The available index of the virtqueue when the queue was stopped. */ |
| #define MC_CMD_VIRTIO_FINI_QUEUE_RESP_FINAL_AVAIL_IDX_OFST 0 |
| #define MC_CMD_VIRTIO_FINI_QUEUE_RESP_FINAL_AVAIL_IDX_LEN 4 |
| /* Alias of FINAL_AVAIL_IDX, kept for compatibility. */ |
| #define MC_CMD_VIRTIO_FINI_QUEUE_RESP_FINAL_PIDX_OFST 0 |
| #define MC_CMD_VIRTIO_FINI_QUEUE_RESP_FINAL_PIDX_LEN 4 |
| /* The used index of the virtqueue when the queue was stopped. */ |
| #define MC_CMD_VIRTIO_FINI_QUEUE_RESP_FINAL_USED_IDX_OFST 4 |
| #define MC_CMD_VIRTIO_FINI_QUEUE_RESP_FINAL_USED_IDX_LEN 4 |
| /* Alias of FINAL_USED_IDX, kept for compatibility. */ |
| #define MC_CMD_VIRTIO_FINI_QUEUE_RESP_FINAL_CIDX_OFST 4 |
| #define MC_CMD_VIRTIO_FINI_QUEUE_RESP_FINAL_CIDX_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_VIRTIO_GET_DOORBELL_OFFSET |
| * Get the offset in the BAR of the doorbells for a VI. Doesn't require the |
| * queue(s) to be allocated. |
| */ |
| #define MC_CMD_VIRTIO_GET_DOORBELL_OFFSET 0x16c |
| #undef MC_CMD_0x16c_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x16c_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_VIRTIO_GET_DOORBELL_OFFSET_REQ msgrequest */ |
| #define MC_CMD_VIRTIO_GET_DOORBELL_OFFSET_REQ_LEN 8 |
| /* Type of device to get information for. Matches the device id as defined by |
| * the virtio spec. |
| */ |
| #define MC_CMD_VIRTIO_GET_DOORBELL_OFFSET_REQ_DEVICE_ID_OFST 0 |
| #define MC_CMD_VIRTIO_GET_DOORBELL_OFFSET_REQ_DEVICE_ID_LEN 1 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_VIRTIO_GET_FEATURES/MC_CMD_VIRTIO_GET_FEATURES_IN/DEVICE_ID */ |
| #define MC_CMD_VIRTIO_GET_DOORBELL_OFFSET_REQ_RESERVED_OFST 1 |
| #define MC_CMD_VIRTIO_GET_DOORBELL_OFFSET_REQ_RESERVED_LEN 1 |
| /* If the calling function is a PF and this field is not VF_NULL, query the VI |
| * on the specified child VF instead of on the PF. |
| */ |
| #define MC_CMD_VIRTIO_GET_DOORBELL_OFFSET_REQ_TARGET_VF_OFST 2 |
| #define MC_CMD_VIRTIO_GET_DOORBELL_OFFSET_REQ_TARGET_VF_LEN 2 |
| /* enum: No VF, query the PF. */ |
| #define MC_CMD_VIRTIO_GET_DOORBELL_OFFSET_REQ_VF_NULL 0xffff |
| /* VI instance to query */ |
| #define MC_CMD_VIRTIO_GET_DOORBELL_OFFSET_REQ_INSTANCE_OFST 4 |
| #define MC_CMD_VIRTIO_GET_DOORBELL_OFFSET_REQ_INSTANCE_LEN 4 |
| |
| /* MC_CMD_VIRTIO_GET_NET_DOORBELL_OFFSET_RESP msgresponse */ |
| #define MC_CMD_VIRTIO_GET_NET_DOORBELL_OFFSET_RESP_LEN 8 |
| /* Offset of RX doorbell in BAR */ |
| #define MC_CMD_VIRTIO_GET_NET_DOORBELL_OFFSET_RESP_RX_DBL_OFFSET_OFST 0 |
| #define MC_CMD_VIRTIO_GET_NET_DOORBELL_OFFSET_RESP_RX_DBL_OFFSET_LEN 4 |
| /* Offset of TX doorbell in BAR */ |
| #define MC_CMD_VIRTIO_GET_NET_DOORBELL_OFFSET_RESP_TX_DBL_OFFSET_OFST 4 |
| #define MC_CMD_VIRTIO_GET_NET_DOORBELL_OFFSET_RESP_TX_DBL_OFFSET_LEN 4 |
| |
| /* MC_CMD_VIRTIO_GET_BLOCK_DOORBELL_OFFSET_RESP msgresponse */ |
| #define MC_CMD_VIRTIO_GET_BLOCK_DOORBELL_OFFSET_RESP_LEN 4 |
| /* Offset of request doorbell in BAR */ |
| #define MC_CMD_VIRTIO_GET_BLOCK_DOORBELL_OFFSET_RESP_DBL_OFFSET_OFST 0 |
| #define MC_CMD_VIRTIO_GET_BLOCK_DOORBELL_OFFSET_RESP_DBL_OFFSET_LEN 4 |
| |
| /* PCIE_FUNCTION structuredef: Structure representing a PCIe function ID |
| * (interface/PF/VF tuple) |
| */ |
| #define PCIE_FUNCTION_LEN 8 |
| /* PCIe PF function number */ |
| #define PCIE_FUNCTION_PF_OFST 0 |
| #define PCIE_FUNCTION_PF_LEN 2 |
| /* enum: Wildcard value representing any available function (e.g in resource |
| * allocation requests) |
| */ |
| #define PCIE_FUNCTION_PF_ANY 0xfffe |
| /* enum: Value representing invalid (null) function */ |
| #define PCIE_FUNCTION_PF_NULL 0xffff |
| #define PCIE_FUNCTION_PF_LBN 0 |
| #define PCIE_FUNCTION_PF_WIDTH 16 |
| /* PCIe VF Function number (PF relative) */ |
| #define PCIE_FUNCTION_VF_OFST 2 |
| #define PCIE_FUNCTION_VF_LEN 2 |
| /* enum: Wildcard value representing any available function (e.g in resource |
| * allocation requests) |
| */ |
| #define PCIE_FUNCTION_VF_ANY 0xfffe |
| /* enum: Function is a PF (when PF != PF_NULL) or invalid function (when PF == |
| * PF_NULL) |
| */ |
| #define PCIE_FUNCTION_VF_NULL 0xffff |
| #define PCIE_FUNCTION_VF_LBN 16 |
| #define PCIE_FUNCTION_VF_WIDTH 16 |
| /* PCIe interface of the function. Values should be taken from the |
| * PCIE_INTERFACE enum |
| */ |
| #define PCIE_FUNCTION_INTF_OFST 4 |
| #define PCIE_FUNCTION_INTF_LEN 4 |
| /* enum: Host PCIe interface. (Alias for HOST_PRIMARY, provided for backwards |
| * compatibility) |
| */ |
| #define PCIE_FUNCTION_INTF_HOST 0x0 |
| /* enum: Application Processor interface (alias for NIC_EMBEDDED, provided for |
| * backwards compatibility) |
| */ |
| #define PCIE_FUNCTION_INTF_AP 0x1 |
| #define PCIE_FUNCTION_INTF_LBN 32 |
| #define PCIE_FUNCTION_INTF_WIDTH 32 |
| |
| /* QUEUE_ID structuredef: Structure representing an absolute queue identifier |
| * (absolute VI number + VI relative queue number). On Keystone, a VI can |
| * contain multiple queues (at present, up to 2), each with separate controls |
| * for direction. This structure is required to uniquely identify the absolute |
| * source queue for descriptor proxy functions. |
| */ |
| #define QUEUE_ID_LEN 4 |
| /* Absolute VI number */ |
| #define QUEUE_ID_ABS_VI_OFST 0 |
| #define QUEUE_ID_ABS_VI_LEN 2 |
| #define QUEUE_ID_ABS_VI_LBN 0 |
| #define QUEUE_ID_ABS_VI_WIDTH 16 |
| /* Relative queue number within the VI */ |
| #define QUEUE_ID_REL_QUEUE_LBN 16 |
| #define QUEUE_ID_REL_QUEUE_WIDTH 1 |
| #define QUEUE_ID_RESERVED_LBN 17 |
| #define QUEUE_ID_RESERVED_WIDTH 15 |
| |
| |
| /***********************************/ |
| /* MC_CMD_DESC_PROXY_FUNC_CREATE |
| * Descriptor proxy functions are abstract devices that forward all request |
| * submitted to the host PCIe function (descriptors submitted to Virtio or |
| * EF100 queues) to be handled on another function (most commonly on the |
| * embedded Application Processor), via EF100 descriptor proxy, memory-to- |
| * memory and descriptor-to-completion mechanisms. Primary user is Virtio-blk |
| * subsystem, see SF-122927-TC. This function allocates a new descriptor proxy |
| * function on the host and assigns a user-defined label. The actual function |
| * configuration is not persisted until the caller configures it with |
| * MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN and commits with |
| * MC_CMD_DESC_PROXY_FUNC_COMMIT_IN. |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE 0x172 |
| #undef MC_CMD_0x172_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x172_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_DESC_PROXY_FUNC_CREATE_IN msgrequest */ |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_LEN 52 |
| /* PCIe Function ID to allocate (as struct PCIE_FUNCTION). Set to |
| * {PF_ANY,VF_ANY,interface} for "any available function" Set to |
| * {PF_ANY,VF_NULL,interface} for "any available PF" |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_OFST 0 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_LEN 8 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_LO_OFST 0 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_LO_LEN 4 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_LO_LBN 0 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_LO_WIDTH 32 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_HI_OFST 4 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_HI_LEN 4 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_HI_LBN 32 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_HI_WIDTH 32 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_PF_OFST 0 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_PF_LEN 2 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_VF_OFST 2 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_VF_LEN 2 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_INTF_OFST 4 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_INTF_LEN 4 |
| /* The personality to set. The meanings of the personalities are defined in |
| * SF-120734-TC with more information in SF-122717-TC. At present, we only |
| * support proxying for VIRTIO_BLK |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_PERSONALITY_OFST 8 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_PERSONALITY_LEN 4 |
| /* Enum values, see field(s): */ |
| /* FUNCTION_PERSONALITY/ID */ |
| /* User-defined label (zero-terminated ASCII string) to uniquely identify the |
| * function |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_LABEL_OFST 12 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_LABEL_LEN 40 |
| |
| /* MC_CMD_DESC_PROXY_FUNC_CREATE_OUT msgresponse */ |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_LEN 12 |
| /* Handle to the descriptor proxy function */ |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_HANDLE_OFST 0 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_HANDLE_LEN 4 |
| /* Allocated function ID (as struct PCIE_FUNCTION) */ |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_OFST 4 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_LEN 8 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_LO_OFST 4 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_LO_LEN 4 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_LO_LBN 32 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_LO_WIDTH 32 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_HI_OFST 8 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_HI_LEN 4 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_HI_LBN 64 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_HI_WIDTH 32 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_PF_OFST 4 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_PF_LEN 2 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_VF_OFST 6 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_VF_LEN 2 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_INTF_OFST 8 |
| #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_INTF_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_DESC_PROXY_FUNC_DESTROY |
| * Remove an existing descriptor proxy function. Underlying function |
| * personality and configuration reverts back to factory default. Function |
| * configuration is committed immediately to specified store and any function |
| * ownership is released. |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_DESTROY 0x173 |
| #undef MC_CMD_0x173_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x173_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_DESC_PROXY_FUNC_DESTROY_IN msgrequest */ |
| #define MC_CMD_DESC_PROXY_FUNC_DESTROY_IN_LEN 44 |
| /* User-defined label (zero-terminated ASCII string) to uniquely identify the |
| * function |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_DESTROY_IN_LABEL_OFST 0 |
| #define MC_CMD_DESC_PROXY_FUNC_DESTROY_IN_LABEL_LEN 40 |
| /* Store from which to remove function configuration */ |
| #define MC_CMD_DESC_PROXY_FUNC_DESTROY_IN_STORE_OFST 40 |
| #define MC_CMD_DESC_PROXY_FUNC_DESTROY_IN_STORE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MC_CMD_DESC_PROXY_FUNC_COMMIT/MC_CMD_DESC_PROXY_FUNC_COMMIT_IN/STORE */ |
| |
| /* MC_CMD_DESC_PROXY_FUNC_DESTROY_OUT msgresponse */ |
| #define MC_CMD_DESC_PROXY_FUNC_DESTROY_OUT_LEN 0 |
| |
| /* VIRTIO_BLK_CONFIG structuredef: Virtio block device configuration. See |
| * Virtio specification v1.1, Sections 5.2.3 and 6 for definition of feature |
| * bits. See Virtio specification v1.1, Section 5.2.4 (struct |
| * virtio_blk_config) for definition of remaining configuration fields |
| */ |
| #define VIRTIO_BLK_CONFIG_LEN 68 |
| /* Virtio block device features to advertise, per Virtio 1.1, 5.2.3 and 6 */ |
| #define VIRTIO_BLK_CONFIG_FEATURES_OFST 0 |
| #define VIRTIO_BLK_CONFIG_FEATURES_LEN 8 |
| #define VIRTIO_BLK_CONFIG_FEATURES_LO_OFST 0 |
| #define VIRTIO_BLK_CONFIG_FEATURES_LO_LEN 4 |
| #define VIRTIO_BLK_CONFIG_FEATURES_LO_LBN 0 |
| #define VIRTIO_BLK_CONFIG_FEATURES_LO_WIDTH 32 |
| #define VIRTIO_BLK_CONFIG_FEATURES_HI_OFST 4 |
| #define VIRTIO_BLK_CONFIG_FEATURES_HI_LEN 4 |
| #define VIRTIO_BLK_CONFIG_FEATURES_HI_LBN 32 |
| #define VIRTIO_BLK_CONFIG_FEATURES_HI_WIDTH 32 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_BARRIER_OFST 0 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_BARRIER_LBN 0 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_BARRIER_WIDTH 1 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_SIZE_MAX_OFST 0 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_SIZE_MAX_LBN 1 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_SIZE_MAX_WIDTH 1 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_SEG_MAX_OFST 0 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_SEG_MAX_LBN 2 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_SEG_MAX_WIDTH 1 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_GEOMETRY_OFST 0 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_GEOMETRY_LBN 4 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_GEOMETRY_WIDTH 1 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_RO_OFST 0 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_RO_LBN 5 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_RO_WIDTH 1 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_BLK_SIZE_OFST 0 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_BLK_SIZE_LBN 6 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_BLK_SIZE_WIDTH 1 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_SCSI_OFST 0 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_SCSI_LBN 7 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_SCSI_WIDTH 1 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_FLUSH_OFST 0 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_FLUSH_LBN 9 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_FLUSH_WIDTH 1 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_TOPOLOGY_OFST 0 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_TOPOLOGY_LBN 10 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_TOPOLOGY_WIDTH 1 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_CONFIG_WCE_OFST 0 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_CONFIG_WCE_LBN 11 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_CONFIG_WCE_WIDTH 1 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_MQ_OFST 0 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_MQ_LBN 12 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_MQ_WIDTH 1 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_DISCARD_OFST 0 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_DISCARD_LBN 13 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_DISCARD_WIDTH 1 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_WRITE_ZEROES_OFST 0 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_WRITE_ZEROES_LBN 14 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_WRITE_ZEROES_WIDTH 1 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_F_RING_INDIRECT_DESC_OFST 0 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_F_RING_INDIRECT_DESC_LBN 28 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_F_RING_INDIRECT_DESC_WIDTH 1 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_F_RING_EVENT_IDX_OFST 0 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_F_RING_EVENT_IDX_LBN 29 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_F_RING_EVENT_IDX_WIDTH 1 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_F_VERSION_1_OFST 0 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_F_VERSION_1_LBN 32 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_F_VERSION_1_WIDTH 1 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_F_ACCESS_PLATFORM_OFST 0 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_F_ACCESS_PLATFORM_LBN 33 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_F_ACCESS_PLATFORM_WIDTH 1 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_F_RING_PACKED_OFST 0 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_F_RING_PACKED_LBN 34 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_F_RING_PACKED_WIDTH 1 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_F_IN_ORDER_OFST 0 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_F_IN_ORDER_LBN 35 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_F_IN_ORDER_WIDTH 1 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_F_ORDER_PLATFORM_OFST 0 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_F_ORDER_PLATFORM_LBN 36 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_F_ORDER_PLATFORM_WIDTH 1 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_F_SR_IOV_OFST 0 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_F_SR_IOV_LBN 37 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_F_SR_IOV_WIDTH 1 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_F_NOTIFICATION_DATA_OFST 0 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_F_NOTIFICATION_DATA_LBN 38 |
| #define VIRTIO_BLK_CONFIG_VIRTIO_F_NOTIFICATION_DATA_WIDTH 1 |
| #define VIRTIO_BLK_CONFIG_FEATURES_LBN 0 |
| #define VIRTIO_BLK_CONFIG_FEATURES_WIDTH 64 |
| /* The capacity of the device (expressed in 512-byte sectors) */ |
| #define VIRTIO_BLK_CONFIG_CAPACITY_OFST 8 |
| #define VIRTIO_BLK_CONFIG_CAPACITY_LEN 8 |
| #define VIRTIO_BLK_CONFIG_CAPACITY_LO_OFST 8 |
| #define VIRTIO_BLK_CONFIG_CAPACITY_LO_LEN 4 |
| #define VIRTIO_BLK_CONFIG_CAPACITY_LO_LBN 64 |
| #define VIRTIO_BLK_CONFIG_CAPACITY_LO_WIDTH 32 |
| #define VIRTIO_BLK_CONFIG_CAPACITY_HI_OFST 12 |
| #define VIRTIO_BLK_CONFIG_CAPACITY_HI_LEN 4 |
| #define VIRTIO_BLK_CONFIG_CAPACITY_HI_LBN 96 |
| #define VIRTIO_BLK_CONFIG_CAPACITY_HI_WIDTH 32 |
| #define VIRTIO_BLK_CONFIG_CAPACITY_LBN 64 |
| #define VIRTIO_BLK_CONFIG_CAPACITY_WIDTH 64 |
| /* Maximum size of any single segment. Only valid when VIRTIO_BLK_F_SIZE_MAX is |
| * set. |
| */ |
| #define VIRTIO_BLK_CONFIG_SIZE_MAX_OFST 16 |
| #define VIRTIO_BLK_CONFIG_SIZE_MAX_LEN 4 |
| #define VIRTIO_BLK_CONFIG_SIZE_MAX_LBN 128 |
| #define VIRTIO_BLK_CONFIG_SIZE_MAX_WIDTH 32 |
| /* Maximum number of segments in a request. Only valid when |
| * VIRTIO_BLK_F_SEG_MAX is set. |
| */ |
| #define VIRTIO_BLK_CONFIG_SEG_MAX_OFST 20 |
| #define VIRTIO_BLK_CONFIG_SEG_MAX_LEN 4 |
| #define VIRTIO_BLK_CONFIG_SEG_MAX_LBN 160 |
| #define VIRTIO_BLK_CONFIG_SEG_MAX_WIDTH 32 |
| /* Disk-style geometry - cylinders. Only valid when VIRTIO_BLK_F_GEOMETRY is |
| * set. |
| */ |
| #define VIRTIO_BLK_CONFIG_CYLINDERS_OFST 24 |
| #define VIRTIO_BLK_CONFIG_CYLINDERS_LEN 2 |
| #define VIRTIO_BLK_CONFIG_CYLINDERS_LBN 192 |
| #define VIRTIO_BLK_CONFIG_CYLINDERS_WIDTH 16 |
| /* Disk-style geometry - heads. Only valid when VIRTIO_BLK_F_GEOMETRY is set. |
| */ |
| #define VIRTIO_BLK_CONFIG_HEADS_OFST 26 |
| #define VIRTIO_BLK_CONFIG_HEADS_LEN 1 |
| #define VIRTIO_BLK_CONFIG_HEADS_LBN 208 |
| #define VIRTIO_BLK_CONFIG_HEADS_WIDTH 8 |
| /* Disk-style geometry - sectors. Only valid when VIRTIO_BLK_F_GEOMETRY is set. |
| */ |
| #define VIRTIO_BLK_CONFIG_SECTORS_OFST 27 |
| #define VIRTIO_BLK_CONFIG_SECTORS_LEN 1 |
| #define VIRTIO_BLK_CONFIG_SECTORS_LBN 216 |
| #define VIRTIO_BLK_CONFIG_SECTORS_WIDTH 8 |
| /* Block size of disk. Only valid when VIRTIO_BLK_F_BLK_SIZE is set. */ |
| #define VIRTIO_BLK_CONFIG_BLK_SIZE_OFST 28 |
| #define VIRTIO_BLK_CONFIG_BLK_SIZE_LEN 4 |
| #define VIRTIO_BLK_CONFIG_BLK_SIZE_LBN 224 |
| #define VIRTIO_BLK_CONFIG_BLK_SIZE_WIDTH 32 |
| /* Block topology - number of logical blocks per physical block (log2). Only |
| * valid when VIRTIO_BLK_F_TOPOLOGY is set. |
| */ |
| #define VIRTIO_BLK_CONFIG_PHYSICAL_BLOCK_EXP_OFST 32 |
| #define VIRTIO_BLK_CONFIG_PHYSICAL_BLOCK_EXP_LEN 1 |
| #define VIRTIO_BLK_CONFIG_PHYSICAL_BLOCK_EXP_LBN 256 |
| #define VIRTIO_BLK_CONFIG_PHYSICAL_BLOCK_EXP_WIDTH 8 |
| /* Block topology - offset of first aligned logical block. Only valid when |
| * VIRTIO_BLK_F_TOPOLOGY is set. |
| */ |
| #define VIRTIO_BLK_CONFIG_ALIGNMENT_OFFSET_OFST 33 |
| #define VIRTIO_BLK_CONFIG_ALIGNMENT_OFFSET_LEN 1 |
| #define VIRTIO_BLK_CONFIG_ALIGNMENT_OFFSET_LBN 264 |
| #define VIRTIO_BLK_CONFIG_ALIGNMENT_OFFSET_WIDTH 8 |
| /* Block topology - suggested minimum I/O size in blocks. Only valid when |
| * VIRTIO_BLK_F_TOPOLOGY is set. |
| */ |
| #define VIRTIO_BLK_CONFIG_MIN_IO_SIZE_OFST 34 |
| #define VIRTIO_BLK_CONFIG_MIN_IO_SIZE_LEN 2 |
| #define VIRTIO_BLK_CONFIG_MIN_IO_SIZE_LBN 272 |
| #define VIRTIO_BLK_CONFIG_MIN_IO_SIZE_WIDTH 16 |
| /* Block topology - optimal (suggested maximum) I/O size in blocks. Only valid |
| * when VIRTIO_BLK_F_TOPOLOGY is set. |
| */ |
| #define VIRTIO_BLK_CONFIG_OPT_IO_SIZE_OFST 36 |
| #define VIRTIO_BLK_CONFIG_OPT_IO_SIZE_LEN 4 |
| #define VIRTIO_BLK_CONFIG_OPT_IO_SIZE_LBN 288 |
| #define VIRTIO_BLK_CONFIG_OPT_IO_SIZE_WIDTH 32 |
| /* Unused, set to zero. Note that virtio_blk_config.writeback is volatile and |
| * not carried in config data. |
| */ |
| #define VIRTIO_BLK_CONFIG_UNUSED0_OFST 40 |
| #define VIRTIO_BLK_CONFIG_UNUSED0_LEN 2 |
| #define VIRTIO_BLK_CONFIG_UNUSED0_LBN 320 |
| #define VIRTIO_BLK_CONFIG_UNUSED0_WIDTH 16 |
| /* Number of queues. Only valid if the VIRTIO_BLK_F_MQ feature is negotiated. |
| */ |
| #define VIRTIO_BLK_CONFIG_NUM_QUEUES_OFST 42 |
| #define VIRTIO_BLK_CONFIG_NUM_QUEUES_LEN 2 |
| #define VIRTIO_BLK_CONFIG_NUM_QUEUES_LBN 336 |
| #define VIRTIO_BLK_CONFIG_NUM_QUEUES_WIDTH 16 |
| /* Maximum discard sectors size, in 512-byte units. Only valid if |
| * VIRTIO_BLK_F_DISCARD is set. |
| */ |
| #define VIRTIO_BLK_CONFIG_MAX_DISCARD_SECTORS_OFST 44 |
| #define VIRTIO_BLK_CONFIG_MAX_DISCARD_SECTORS_LEN 4 |
| #define VIRTIO_BLK_CONFIG_MAX_DISCARD_SECTORS_LBN 352 |
| #define VIRTIO_BLK_CONFIG_MAX_DISCARD_SECTORS_WIDTH 32 |
| /* Maximum discard segment number. Only valid if VIRTIO_BLK_F_DISCARD is set. |
| */ |
| #define VIRTIO_BLK_CONFIG_MAX_DISCARD_SEG_OFST 48 |
| #define VIRTIO_BLK_CONFIG_MAX_DISCARD_SEG_LEN 4 |
| #define VIRTIO_BLK_CONFIG_MAX_DISCARD_SEG_LBN 384 |
| #define VIRTIO_BLK_CONFIG_MAX_DISCARD_SEG_WIDTH 32 |
| /* Discard sector alignment, in 512-byte units. Only valid if |
| * VIRTIO_BLK_F_DISCARD is set. |
| */ |
| #define VIRTIO_BLK_CONFIG_DISCARD_SECTOR_ALIGNMENT_OFST 52 |
| #define VIRTIO_BLK_CONFIG_DISCARD_SECTOR_ALIGNMENT_LEN 4 |
| #define VIRTIO_BLK_CONFIG_DISCARD_SECTOR_ALIGNMENT_LBN 416 |
| #define VIRTIO_BLK_CONFIG_DISCARD_SECTOR_ALIGNMENT_WIDTH 32 |
| /* Maximum write zeroes sectors size, in 512-byte units. Only valid if |
| * VIRTIO_BLK_F_WRITE_ZEROES is set. |
| */ |
| #define VIRTIO_BLK_CONFIG_MAX_WRITE_ZEROES_SECTORS_OFST 56 |
| #define VIRTIO_BLK_CONFIG_MAX_WRITE_ZEROES_SECTORS_LEN 4 |
| #define VIRTIO_BLK_CONFIG_MAX_WRITE_ZEROES_SECTORS_LBN 448 |
| #define VIRTIO_BLK_CONFIG_MAX_WRITE_ZEROES_SECTORS_WIDTH 32 |
| /* Maximum write zeroes segment number. Only valid if VIRTIO_BLK_F_WRITE_ZEROES |
| * is set. |
| */ |
| #define VIRTIO_BLK_CONFIG_MAX_WRITE_ZEROES_SEG_OFST 60 |
| #define VIRTIO_BLK_CONFIG_MAX_WRITE_ZEROES_SEG_LEN 4 |
| #define VIRTIO_BLK_CONFIG_MAX_WRITE_ZEROES_SEG_LBN 480 |
| #define VIRTIO_BLK_CONFIG_MAX_WRITE_ZEROES_SEG_WIDTH 32 |
| /* Write zeroes request can result in deallocating one or more sectors. Only |
| * valid if VIRTIO_BLK_F_WRITE_ZEROES is set. |
| */ |
| #define VIRTIO_BLK_CONFIG_WRITE_ZEROES_MAY_UNMAP_OFST 64 |
| #define VIRTIO_BLK_CONFIG_WRITE_ZEROES_MAY_UNMAP_LEN 1 |
| #define VIRTIO_BLK_CONFIG_WRITE_ZEROES_MAY_UNMAP_LBN 512 |
| #define VIRTIO_BLK_CONFIG_WRITE_ZEROES_MAY_UNMAP_WIDTH 8 |
| /* Unused, set to zero. */ |
| #define VIRTIO_BLK_CONFIG_UNUSED1_OFST 65 |
| #define VIRTIO_BLK_CONFIG_UNUSED1_LEN 3 |
| #define VIRTIO_BLK_CONFIG_UNUSED1_LBN 520 |
| #define VIRTIO_BLK_CONFIG_UNUSED1_WIDTH 24 |
| |
| |
| /***********************************/ |
| /* MC_CMD_DESC_PROXY_FUNC_CONFIG_SET |
| * Set configuration for an existing descriptor proxy function. Configuration |
| * data must match function personality. The actual function configuration is |
| * not persisted until the caller commits with MC_CMD_DESC_PROXY_FUNC_COMMIT_IN |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET 0x174 |
| #undef MC_CMD_0x174_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x174_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN msgrequest */ |
| #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN_LENMIN 20 |
| #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN_LENMAX 252 |
| #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN_LEN(num) (20+1*(num)) |
| #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN_CONFIG_NUM(len) (((len)-20)/1) |
| /* Handle to descriptor proxy function (as returned by |
| * MC_CMD_DESC_PROXY_FUNC_OPEN) |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN_HANDLE_OFST 0 |
| #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN_HANDLE_LEN 4 |
| /* Reserved for future extension, set to zero. */ |
| #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN_RESERVED_OFST 4 |
| #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN_RESERVED_LEN 16 |
| /* Configuration data. Format of configuration data is determined implicitly |
| * from function personality referred to by HANDLE. Currently, only supported |
| * format is VIRTIO_BLK_CONFIG. |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN_CONFIG_OFST 20 |
| #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN_CONFIG_LEN 1 |
| #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN_CONFIG_MINNUM 0 |
| #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN_CONFIG_MAXNUM 232 |
| #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN_CONFIG_MAXNUM_MCDI2 1000 |
| |
| /* MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_OUT msgresponse */ |
| #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_DESC_PROXY_FUNC_COMMIT |
| * Commit function configuration to non-volatile or volatile store. Once |
| * configuration is applied to hardware (which may happen immediately or on |
| * next function/device reset) a DESC_PROXY_FUNC_CONFIG_SET MCDI event will be |
| * delivered to callers MCDI event queue. |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_COMMIT 0x175 |
| #undef MC_CMD_0x175_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x175_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_DESC_PROXY_FUNC_COMMIT_IN msgrequest */ |
| #define MC_CMD_DESC_PROXY_FUNC_COMMIT_IN_LEN 8 |
| /* Handle to descriptor proxy function (as returned by |
| * MC_CMD_DESC_PROXY_FUNC_OPEN) |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_COMMIT_IN_HANDLE_OFST 0 |
| #define MC_CMD_DESC_PROXY_FUNC_COMMIT_IN_HANDLE_LEN 4 |
| #define MC_CMD_DESC_PROXY_FUNC_COMMIT_IN_STORE_OFST 4 |
| #define MC_CMD_DESC_PROXY_FUNC_COMMIT_IN_STORE_LEN 4 |
| /* enum: Store into non-volatile (dynamic) config */ |
| #define MC_CMD_DESC_PROXY_FUNC_COMMIT_IN_NON_VOLATILE 0x0 |
| /* enum: Store into volatile (ephemeral) config */ |
| #define MC_CMD_DESC_PROXY_FUNC_COMMIT_IN_VOLATILE 0x1 |
| |
| /* MC_CMD_DESC_PROXY_FUNC_COMMIT_OUT msgresponse */ |
| #define MC_CMD_DESC_PROXY_FUNC_COMMIT_OUT_LEN 4 |
| /* Generation count to be delivered in an event once configuration becomes live |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_COMMIT_OUT_CONFIG_GENERATION_OFST 0 |
| #define MC_CMD_DESC_PROXY_FUNC_COMMIT_OUT_CONFIG_GENERATION_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_DESC_PROXY_FUNC_OPEN |
| * Retrieve a handle for an existing descriptor proxy function. Returns an |
| * integer handle, valid until function is deallocated, MC rebooted or power- |
| * cycle. Returns ENODEV if no function with given label exists. |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN 0x176 |
| #undef MC_CMD_0x176_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x176_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_DESC_PROXY_FUNC_OPEN_IN msgrequest */ |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_IN_LEN 40 |
| /* User-defined label (zero-terminated ASCII string) to uniquely identify the |
| * function |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_IN_LABEL_OFST 0 |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_IN_LABEL_LEN 40 |
| |
| /* MC_CMD_DESC_PROXY_FUNC_OPEN_OUT msgresponse */ |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_LENMIN 40 |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_LENMAX 252 |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_LEN(num) (40+1*(num)) |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_CONFIG_NUM(len) (((len)-40)/1) |
| /* Handle to the descriptor proxy function */ |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_HANDLE_OFST 0 |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_HANDLE_LEN 4 |
| /* PCIe Function ID (as struct PCIE_FUNCTION) */ |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_OFST 4 |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_LEN 8 |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_LO_OFST 4 |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_LO_LEN 4 |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_LO_LBN 32 |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_LO_WIDTH 32 |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_HI_OFST 8 |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_HI_LEN 4 |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_HI_LBN 64 |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_HI_WIDTH 32 |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_PF_OFST 4 |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_PF_LEN 2 |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_VF_OFST 6 |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_VF_LEN 2 |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_INTF_OFST 8 |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_INTF_LEN 4 |
| /* Function personality */ |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_PERSONALITY_OFST 12 |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_PERSONALITY_LEN 4 |
| /* Enum values, see field(s): */ |
| /* FUNCTION_PERSONALITY/ID */ |
| /* Function configuration state */ |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_CONFIG_STATUS_OFST 16 |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_CONFIG_STATUS_LEN 4 |
| /* enum: Function configuration is visible to the host (live) */ |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_LIVE 0x0 |
| /* enum: Function configuration is pending reset */ |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_PENDING 0x1 |
| /* enum: Function configuration is missing (created, but no configuration |
| * committed) |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_UNCONFIGURED 0x2 |
| /* Generation count to be delivered in an event once the configuration becomes |
| * live (if status is "pending") |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_CONFIG_GENERATION_OFST 20 |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_CONFIG_GENERATION_LEN 4 |
| /* Reserved for future extension, set to zero. */ |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_RESERVED_OFST 24 |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_RESERVED_LEN 16 |
| /* Configuration data corresponding to function personality. Currently, only |
| * supported format is VIRTIO_BLK_CONFIG. Not valid if status is UNCONFIGURED. |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_CONFIG_OFST 40 |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_CONFIG_LEN 1 |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_CONFIG_MINNUM 0 |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_CONFIG_MAXNUM 212 |
| #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_CONFIG_MAXNUM_MCDI2 980 |
| |
| |
| /***********************************/ |
| /* MC_CMD_DESC_PROXY_FUNC_CLOSE |
| * Releases a handle for an open descriptor proxy function. If proxying was |
| * enabled on the device, the caller is expected to gracefully stop it using |
| * MC_CMD_DESC_PROXY_FUNC_DISABLE prior to calling this function. Closing an |
| * active device without disabling proxying will result in forced close, which |
| * will put the device into a failed state and signal the host driver of the |
| * error (for virtio, DEVICE_NEEDS_RESET flag would be set on the host side) |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_CLOSE 0x1a1 |
| #undef MC_CMD_0x1a1_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1a1_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_DESC_PROXY_FUNC_CLOSE_IN msgrequest */ |
| #define MC_CMD_DESC_PROXY_FUNC_CLOSE_IN_LEN 4 |
| /* Handle to the descriptor proxy function */ |
| #define MC_CMD_DESC_PROXY_FUNC_CLOSE_IN_HANDLE_OFST 0 |
| #define MC_CMD_DESC_PROXY_FUNC_CLOSE_IN_HANDLE_LEN 4 |
| |
| /* MC_CMD_DESC_PROXY_FUNC_CLOSE_OUT msgresponse */ |
| #define MC_CMD_DESC_PROXY_FUNC_CLOSE_OUT_LEN 0 |
| |
| /* DESC_PROXY_FUNC_MAP structuredef */ |
| #define DESC_PROXY_FUNC_MAP_LEN 52 |
| /* PCIe function ID (as struct PCIE_FUNCTION) */ |
| #define DESC_PROXY_FUNC_MAP_FUNC_OFST 0 |
| #define DESC_PROXY_FUNC_MAP_FUNC_LEN 8 |
| #define DESC_PROXY_FUNC_MAP_FUNC_LO_OFST 0 |
| #define DESC_PROXY_FUNC_MAP_FUNC_LO_LEN 4 |
| #define DESC_PROXY_FUNC_MAP_FUNC_LO_LBN 0 |
| #define DESC_PROXY_FUNC_MAP_FUNC_LO_WIDTH 32 |
| #define DESC_PROXY_FUNC_MAP_FUNC_HI_OFST 4 |
| #define DESC_PROXY_FUNC_MAP_FUNC_HI_LEN 4 |
| #define DESC_PROXY_FUNC_MAP_FUNC_HI_LBN 32 |
| #define DESC_PROXY_FUNC_MAP_FUNC_HI_WIDTH 32 |
| #define DESC_PROXY_FUNC_MAP_FUNC_LBN 0 |
| #define DESC_PROXY_FUNC_MAP_FUNC_WIDTH 64 |
| #define DESC_PROXY_FUNC_MAP_FUNC_PF_OFST 0 |
| #define DESC_PROXY_FUNC_MAP_FUNC_PF_LEN 2 |
| #define DESC_PROXY_FUNC_MAP_FUNC_PF_LBN 0 |
| #define DESC_PROXY_FUNC_MAP_FUNC_PF_WIDTH 16 |
| #define DESC_PROXY_FUNC_MAP_FUNC_VF_OFST 2 |
| #define DESC_PROXY_FUNC_MAP_FUNC_VF_LEN 2 |
| #define DESC_PROXY_FUNC_MAP_FUNC_VF_LBN 16 |
| #define DESC_PROXY_FUNC_MAP_FUNC_VF_WIDTH 16 |
| #define DESC_PROXY_FUNC_MAP_FUNC_INTF_OFST 4 |
| #define DESC_PROXY_FUNC_MAP_FUNC_INTF_LEN 4 |
| #define DESC_PROXY_FUNC_MAP_FUNC_INTF_LBN 32 |
| #define DESC_PROXY_FUNC_MAP_FUNC_INTF_WIDTH 32 |
| /* Function personality */ |
| #define DESC_PROXY_FUNC_MAP_PERSONALITY_OFST 8 |
| #define DESC_PROXY_FUNC_MAP_PERSONALITY_LEN 4 |
| /* Enum values, see field(s): */ |
| /* FUNCTION_PERSONALITY/ID */ |
| #define DESC_PROXY_FUNC_MAP_PERSONALITY_LBN 64 |
| #define DESC_PROXY_FUNC_MAP_PERSONALITY_WIDTH 32 |
| /* User-defined label (zero-terminated ASCII string) to uniquely identify the |
| * function |
| */ |
| #define DESC_PROXY_FUNC_MAP_LABEL_OFST 12 |
| #define DESC_PROXY_FUNC_MAP_LABEL_LEN 40 |
| #define DESC_PROXY_FUNC_MAP_LABEL_LBN 96 |
| #define DESC_PROXY_FUNC_MAP_LABEL_WIDTH 320 |
| |
| |
| /***********************************/ |
| /* MC_CMD_DESC_PROXY_FUNC_ENUM |
| * Enumerate existing descriptor proxy functions |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_ENUM 0x177 |
| #undef MC_CMD_0x177_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x177_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_DESC_PROXY_FUNC_ENUM_IN msgrequest */ |
| #define MC_CMD_DESC_PROXY_FUNC_ENUM_IN_LEN 4 |
| /* Starting index, set to 0 on first request. See |
| * MC_CMD_DESC_PROXY_FUNC_ENUM_OUT/FLAGS. |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_ENUM_IN_START_IDX_OFST 0 |
| #define MC_CMD_DESC_PROXY_FUNC_ENUM_IN_START_IDX_LEN 4 |
| |
| /* MC_CMD_DESC_PROXY_FUNC_ENUM_OUT msgresponse */ |
| #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_LENMIN 4 |
| #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_LENMAX 212 |
| #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_LENMAX_MCDI2 992 |
| #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_LEN(num) (4+52*(num)) |
| #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_FUNC_MAP_NUM(len) (((len)-4)/52) |
| #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_FLAGS_OFST 0 |
| #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_FLAGS_LEN 4 |
| #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_MORE_DATA_OFST 0 |
| #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_MORE_DATA_LBN 0 |
| #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_MORE_DATA_WIDTH 1 |
| /* Function map, as array of DESC_PROXY_FUNC_MAP */ |
| #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_FUNC_MAP_OFST 4 |
| #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_FUNC_MAP_LEN 52 |
| #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_FUNC_MAP_MINNUM 0 |
| #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_FUNC_MAP_MAXNUM 4 |
| #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_FUNC_MAP_MAXNUM_MCDI2 19 |
| |
| |
| /***********************************/ |
| /* MC_CMD_DESC_PROXY_FUNC_ENABLE |
| * Enable descriptor proxying for function into target event queue. Returns VI |
| * allocation info for the proxy source function, so that the caller can map |
| * absolute VI IDs from descriptor proxy events back to the originating |
| * function. This is a legacy function that only supports single queue proxy |
| * devices. It is also limited in that it can only be called after host driver |
| * attach (once VI allocation is known) and will return MC_CMD_ERR_ENOTCONN |
| * otherwise. For new code, see MC_CMD_DESC_PROXY_FUNC_ENABLE_QUEUE which |
| * supports multi-queue devices and has no dependency on host driver attach. |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_ENABLE 0x178 |
| #undef MC_CMD_0x178_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x178_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_DESC_PROXY_FUNC_ENABLE_IN msgrequest */ |
| #define MC_CMD_DESC_PROXY_FUNC_ENABLE_IN_LEN 8 |
| /* Handle to descriptor proxy function (as returned by |
| * MC_CMD_DESC_PROXY_FUNC_OPEN) |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_ENABLE_IN_HANDLE_OFST 0 |
| #define MC_CMD_DESC_PROXY_FUNC_ENABLE_IN_HANDLE_LEN 4 |
| /* Descriptor proxy sink queue (caller function relative). Must be extended |
| * width event queue |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_ENABLE_IN_TARGET_EVQ_OFST 4 |
| #define MC_CMD_DESC_PROXY_FUNC_ENABLE_IN_TARGET_EVQ_LEN 4 |
| |
| /* MC_CMD_DESC_PROXY_FUNC_ENABLE_OUT msgresponse */ |
| #define MC_CMD_DESC_PROXY_FUNC_ENABLE_OUT_LEN 8 |
| /* The number of VIs allocated on the function */ |
| #define MC_CMD_DESC_PROXY_FUNC_ENABLE_OUT_VI_COUNT_OFST 0 |
| #define MC_CMD_DESC_PROXY_FUNC_ENABLE_OUT_VI_COUNT_LEN 4 |
| /* The base absolute VI number allocated to the function. */ |
| #define MC_CMD_DESC_PROXY_FUNC_ENABLE_OUT_VI_BASE_OFST 4 |
| #define MC_CMD_DESC_PROXY_FUNC_ENABLE_OUT_VI_BASE_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_DESC_PROXY_FUNC_ENABLE_QUEUE |
| * Enable descriptor proxying for a source queue on a host function into target |
| * event queue. Source queue number is a relative virtqueue number on the |
| * source function (0 to max_virtqueues-1). For a multi-queue device, the |
| * caller must enable all source queues individually. To retrieve absolute VI |
| * information for the source function (so that VI IDs from descriptor proxy |
| * events can be mapped back to source function / queue) see |
| * MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_ENABLE_QUEUE 0x1d0 |
| #undef MC_CMD_0x1d0_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1d0_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_DESC_PROXY_FUNC_ENABLE_QUEUE_IN msgrequest */ |
| #define MC_CMD_DESC_PROXY_FUNC_ENABLE_QUEUE_IN_LEN 12 |
| /* Handle to descriptor proxy function (as returned by |
| * MC_CMD_DESC_PROXY_FUNC_OPEN) |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_ENABLE_QUEUE_IN_HANDLE_OFST 0 |
| #define MC_CMD_DESC_PROXY_FUNC_ENABLE_QUEUE_IN_HANDLE_LEN 4 |
| /* Source relative queue number to enable proxying on */ |
| #define MC_CMD_DESC_PROXY_FUNC_ENABLE_QUEUE_IN_SOURCE_QUEUE_OFST 4 |
| #define MC_CMD_DESC_PROXY_FUNC_ENABLE_QUEUE_IN_SOURCE_QUEUE_LEN 4 |
| /* Descriptor proxy sink queue (caller function relative). Must be extended |
| * width event queue |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_ENABLE_QUEUE_IN_TARGET_EVQ_OFST 8 |
| #define MC_CMD_DESC_PROXY_FUNC_ENABLE_QUEUE_IN_TARGET_EVQ_LEN 4 |
| |
| /* MC_CMD_DESC_PROXY_FUNC_ENABLE_QUEUE_OUT msgresponse */ |
| #define MC_CMD_DESC_PROXY_FUNC_ENABLE_QUEUE_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_DESC_PROXY_FUNC_DISABLE |
| * Disable descriptor proxying for function. For multi-queue functions, |
| * disables all queues. |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_DISABLE 0x179 |
| #undef MC_CMD_0x179_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x179_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_DESC_PROXY_FUNC_DISABLE_IN msgrequest */ |
| #define MC_CMD_DESC_PROXY_FUNC_DISABLE_IN_LEN 4 |
| /* Handle to descriptor proxy function (as returned by |
| * MC_CMD_DESC_PROXY_FUNC_OPEN) |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_DISABLE_IN_HANDLE_OFST 0 |
| #define MC_CMD_DESC_PROXY_FUNC_DISABLE_IN_HANDLE_LEN 4 |
| |
| /* MC_CMD_DESC_PROXY_FUNC_DISABLE_OUT msgresponse */ |
| #define MC_CMD_DESC_PROXY_FUNC_DISABLE_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_DESC_PROXY_FUNC_DISABLE_QUEUE |
| * Disable descriptor proxying for a specific source queue on a function. |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_DISABLE_QUEUE 0x1d1 |
| #undef MC_CMD_0x1d1_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1d1_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_DESC_PROXY_FUNC_DISABLE_QUEUE_IN msgrequest */ |
| #define MC_CMD_DESC_PROXY_FUNC_DISABLE_QUEUE_IN_LEN 8 |
| /* Handle to descriptor proxy function (as returned by |
| * MC_CMD_DESC_PROXY_FUNC_OPEN) |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_DISABLE_QUEUE_IN_HANDLE_OFST 0 |
| #define MC_CMD_DESC_PROXY_FUNC_DISABLE_QUEUE_IN_HANDLE_LEN 4 |
| /* Source relative queue number to disable proxying on */ |
| #define MC_CMD_DESC_PROXY_FUNC_DISABLE_QUEUE_IN_SOURCE_QUEUE_OFST 4 |
| #define MC_CMD_DESC_PROXY_FUNC_DISABLE_QUEUE_IN_SOURCE_QUEUE_LEN 4 |
| |
| /* MC_CMD_DESC_PROXY_FUNC_DISABLE_QUEUE_OUT msgresponse */ |
| #define MC_CMD_DESC_PROXY_FUNC_DISABLE_QUEUE_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_DESC_PROXY_GET_VI_INFO |
| * Returns absolute VI allocation information for the descriptor proxy source |
| * function referenced by HANDLE, so that the caller can map absolute VI IDs |
| * from descriptor proxy events back to the originating function and queue. The |
| * call is only valid after the host driver for the source function has |
| * attached (after receiving a driver attach event for the descriptor proxy |
| * function) and will fail with ENOTCONN otherwise. |
| */ |
| #define MC_CMD_DESC_PROXY_GET_VI_INFO 0x1d2 |
| #undef MC_CMD_0x1d2_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1d2_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_DESC_PROXY_GET_VI_INFO_IN msgrequest */ |
| #define MC_CMD_DESC_PROXY_GET_VI_INFO_IN_LEN 4 |
| /* Handle to descriptor proxy function (as returned by |
| * MC_CMD_DESC_PROXY_FUNC_OPEN) |
| */ |
| #define MC_CMD_DESC_PROXY_GET_VI_INFO_IN_HANDLE_OFST 0 |
| #define MC_CMD_DESC_PROXY_GET_VI_INFO_IN_HANDLE_LEN 4 |
| |
| /* MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT msgresponse */ |
| #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_LENMIN 0 |
| #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_LENMAX 252 |
| #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_LEN(num) (0+4*(num)) |
| #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_VI_MAP_NUM(len) (((len)-0)/4) |
| /* VI information (VI ID + VI relative queue number) for each of the source |
| * queues (in order from 0 to max_virtqueues-1), as array of QUEUE_ID |
| * structures. |
| */ |
| #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_VI_MAP_OFST 0 |
| #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_VI_MAP_LEN 4 |
| #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_VI_MAP_MINNUM 0 |
| #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_VI_MAP_MAXNUM 63 |
| #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_VI_MAP_MAXNUM_MCDI2 255 |
| #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_VI_MAP_ABS_VI_OFST 0 |
| #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_VI_MAP_ABS_VI_LEN 2 |
| #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_VI_MAP_REL_QUEUE_LBN 16 |
| #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_VI_MAP_REL_QUEUE_WIDTH 1 |
| #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_VI_MAP_RESERVED_LBN 17 |
| #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_VI_MAP_RESERVED_WIDTH 15 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_ADDR_SPC_ID |
| * Get Address space identifier for use in mem2mem descriptors for a given |
| * target. See SF-120734-TC for details on ADDR_SPC_IDs and mem2mem |
| * descriptors. |
| */ |
| #define MC_CMD_GET_ADDR_SPC_ID 0x1a0 |
| #undef MC_CMD_0x1a0_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1a0_PRIVILEGE_CTG SRIOV_CTG_ADMIN |
| |
| /* MC_CMD_GET_ADDR_SPC_ID_IN msgrequest */ |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_LEN 16 |
| /* Resource type to get ADDR_SPC_ID for */ |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_TYPE_OFST 0 |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_TYPE_LEN 4 |
| /* enum: Address space ID for host/AP memory DMA over the same interface this |
| * MCDI was called on |
| */ |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_SELF 0x0 |
| /* enum: Address space ID for host/AP memory DMA via PCI interface and function |
| * specified by FUNC |
| */ |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_PCI_FUNC 0x1 |
| /* enum: Address space ID for host/AP memory DMA via PCI interface and function |
| * specified by FUNC with PASID value specified by PASID |
| */ |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_PCI_FUNC_PASID 0x2 |
| /* enum: Address space ID for host/AP memory DMA via PCI interface and function |
| * specified by FUNC with PASID value of relative VI specified by VI |
| */ |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_REL_VI 0x3 |
| /* enum: Address space ID for host/AP memory DMA via PCI interface, function |
| * and PASID value of absolute VI specified by VI |
| */ |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_ABS_VI 0x4 |
| /* enum: Address space ID for host memory DMA via PCI interface and function of |
| * descriptor proxy function specified by HANDLE |
| */ |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_DESC_PROXY_HANDLE 0x5 |
| /* enum: Address space ID for DMA to/from MC memory */ |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_MC_MEM 0x6 |
| /* enum: Address space ID for DMA to/from other SmartNIC memory (on-chip, DDR) |
| */ |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_NIC_MEM 0x7 |
| /* PCIe Function ID (as struct PCIE_FUNCTION). Only valid if TYPE is PCI_FUNC, |
| * PCI_FUNC_PASID or REL_VI. |
| */ |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_OFST 4 |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_LEN 8 |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_LO_OFST 4 |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_LO_LEN 4 |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_LO_LBN 32 |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_LO_WIDTH 32 |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_HI_OFST 8 |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_HI_LEN 4 |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_HI_LBN 64 |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_HI_WIDTH 32 |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_PF_OFST 4 |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_PF_LEN 2 |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_VF_OFST 6 |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_VF_LEN 2 |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_INTF_OFST 8 |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_INTF_LEN 4 |
| /* PASID value. Only valid if TYPE is PCI_FUNC_PASID. */ |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_PASID_OFST 12 |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_PASID_LEN 4 |
| /* Relative or absolute VI number. Only valid if TYPE is REL_VI or ABS_VI */ |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_VI_OFST 12 |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_VI_LEN 4 |
| /* Descriptor proxy function handle. Only valid if TYPE is DESC_PROXY_HANDLE. |
| */ |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_HANDLE_OFST 4 |
| #define MC_CMD_GET_ADDR_SPC_ID_IN_HANDLE_LEN 4 |
| |
| /* MC_CMD_GET_ADDR_SPC_ID_OUT msgresponse */ |
| #define MC_CMD_GET_ADDR_SPC_ID_OUT_LEN 8 |
| /* Address Space ID for the requested target. Only the lower 36 bits are valid |
| * in the current SmartNIC implementation. |
| */ |
| #define MC_CMD_GET_ADDR_SPC_ID_OUT_ADDR_SPC_ID_OFST 0 |
| #define MC_CMD_GET_ADDR_SPC_ID_OUT_ADDR_SPC_ID_LEN 8 |
| #define MC_CMD_GET_ADDR_SPC_ID_OUT_ADDR_SPC_ID_LO_OFST 0 |
| #define MC_CMD_GET_ADDR_SPC_ID_OUT_ADDR_SPC_ID_LO_LEN 4 |
| #define MC_CMD_GET_ADDR_SPC_ID_OUT_ADDR_SPC_ID_LO_LBN 0 |
| #define MC_CMD_GET_ADDR_SPC_ID_OUT_ADDR_SPC_ID_LO_WIDTH 32 |
| #define MC_CMD_GET_ADDR_SPC_ID_OUT_ADDR_SPC_ID_HI_OFST 4 |
| #define MC_CMD_GET_ADDR_SPC_ID_OUT_ADDR_SPC_ID_HI_LEN 4 |
| #define MC_CMD_GET_ADDR_SPC_ID_OUT_ADDR_SPC_ID_HI_LBN 32 |
| #define MC_CMD_GET_ADDR_SPC_ID_OUT_ADDR_SPC_ID_HI_WIDTH 32 |
| |
| |
| /***********************************/ |
| /* MC_CMD_GET_CLIENT_HANDLE |
| * Obtain a handle for a client given a description of that client. N.B. this |
| * command is subject to change given the open discussion about how PCIe |
| * functions should be referenced on an iEP (integrated endpoint: functions |
| * span multiple buses) and multihost (multiple PCIe interfaces) system. |
| */ |
| #define MC_CMD_GET_CLIENT_HANDLE 0x1c3 |
| #undef MC_CMD_0x1c3_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1c3_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_GET_CLIENT_HANDLE_IN msgrequest */ |
| #define MC_CMD_GET_CLIENT_HANDLE_IN_LEN 12 |
| /* Type of client to get a client handle for */ |
| #define MC_CMD_GET_CLIENT_HANDLE_IN_TYPE_OFST 0 |
| #define MC_CMD_GET_CLIENT_HANDLE_IN_TYPE_LEN 4 |
| /* enum: Obtain a client handle for a PCIe function-type client. */ |
| #define MC_CMD_GET_CLIENT_HANDLE_IN_TYPE_FUNC 0x0 |
| /* PCIe Function ID (as struct PCIE_FUNCTION). Valid when TYPE==FUNC. Use: - |
| * INTF=CALLER, PF=PF_NULL, VF=VF_NULL to refer to the calling function - |
| * INTF=CALLER, PF=PF_NULL, VF=... to refer to a VF child of the calling PF or |
| * a sibling VF of the calling VF. - INTF=CALLER, PF=..., VF=VF_NULL to refer |
| * to a PF on the calling interface - INTF=CALLER, PF=..., VF=... to refer to a |
| * VF on the calling interface - INTF=..., PF=..., VF=VF_NULL to refer to a PF |
| * on a named interface - INTF=..., PF=..., VF=... to refer to a VF on a named |
| * interface where ... refers to a small integer for the VF/PF fields, and to |
| * values from the PCIE_INTERFACE enum for for the INTF field. It's only |
| * meaningful to use INTF=CALLER within a structure that's an argument to |
| * MC_CMD_DEVEL_GET_CLIENT_HANDLE. |
| */ |
| #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_OFST 4 |
| #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_LEN 8 |
| #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_LO_OFST 4 |
| #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_LO_LEN 4 |
| #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_LO_LBN 32 |
| #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_LO_WIDTH 32 |
| #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_HI_OFST 8 |
| #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_HI_LEN 4 |
| #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_HI_LBN 64 |
| #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_HI_WIDTH 32 |
| /* enum: NULL value for the INTF field of struct PCIE_FUNCTION. Provided for |
| * backwards compatibility only, callers should use PCIE_INTERFACE_CALLER. |
| */ |
| #define MC_CMD_GET_CLIENT_HANDLE_IN_PCIE_FUNCTION_INTF_NULL 0xffffffff |
| #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_PF_OFST 4 |
| #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_PF_LEN 2 |
| #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_VF_OFST 6 |
| #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_VF_LEN 2 |
| #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_INTF_OFST 8 |
| #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_INTF_LEN 4 |
| |
| /* MC_CMD_GET_CLIENT_HANDLE_OUT msgresponse */ |
| #define MC_CMD_GET_CLIENT_HANDLE_OUT_LEN 4 |
| #define MC_CMD_GET_CLIENT_HANDLE_OUT_HANDLE_OFST 0 |
| #define MC_CMD_GET_CLIENT_HANDLE_OUT_HANDLE_LEN 4 |
| |
| /* MAE_FIELD_FLAGS structuredef */ |
| #define MAE_FIELD_FLAGS_LEN 4 |
| #define MAE_FIELD_FLAGS_FLAT_OFST 0 |
| #define MAE_FIELD_FLAGS_FLAT_LEN 4 |
| #define MAE_FIELD_FLAGS_SUPPORT_STATUS_OFST 0 |
| #define MAE_FIELD_FLAGS_SUPPORT_STATUS_LBN 0 |
| #define MAE_FIELD_FLAGS_SUPPORT_STATUS_WIDTH 6 |
| #define MAE_FIELD_FLAGS_MASK_AFFECTS_CLASS_OFST 0 |
| #define MAE_FIELD_FLAGS_MASK_AFFECTS_CLASS_LBN 6 |
| #define MAE_FIELD_FLAGS_MASK_AFFECTS_CLASS_WIDTH 1 |
| #define MAE_FIELD_FLAGS_MATCH_AFFECTS_CLASS_OFST 0 |
| #define MAE_FIELD_FLAGS_MATCH_AFFECTS_CLASS_LBN 7 |
| #define MAE_FIELD_FLAGS_MATCH_AFFECTS_CLASS_WIDTH 1 |
| #define MAE_FIELD_FLAGS_FLAT_LBN 0 |
| #define MAE_FIELD_FLAGS_FLAT_WIDTH 32 |
| |
| /* MAE_ENC_FIELD_PAIRS structuredef: Mask and value pairs for all fields that |
| * it makes sense to use to determine the encapsulation type of a packet. Its |
| * intended use is to keep a common packing of fields across multiple MCDI |
| * commands, keeping things inherently sychronised and allowing code shared. To |
| * use in an MCDI command, the command should end with a variable length byte |
| * array populated with this structure. Do not extend this structure. Instead, |
| * create _Vx versions with the necessary fields appended. That way, the |
| * existing semantics for extending MCDI commands are preserved. |
| */ |
| #define MAE_ENC_FIELD_PAIRS_LEN 156 |
| #define MAE_ENC_FIELD_PAIRS_INGRESS_MPORT_SELECTOR_OFST 0 |
| #define MAE_ENC_FIELD_PAIRS_INGRESS_MPORT_SELECTOR_LEN 4 |
| #define MAE_ENC_FIELD_PAIRS_INGRESS_MPORT_SELECTOR_LBN 0 |
| #define MAE_ENC_FIELD_PAIRS_INGRESS_MPORT_SELECTOR_WIDTH 32 |
| #define MAE_ENC_FIELD_PAIRS_INGRESS_MPORT_SELECTOR_MASK_OFST 4 |
| #define MAE_ENC_FIELD_PAIRS_INGRESS_MPORT_SELECTOR_MASK_LEN 4 |
| #define MAE_ENC_FIELD_PAIRS_INGRESS_MPORT_SELECTOR_MASK_LBN 32 |
| #define MAE_ENC_FIELD_PAIRS_INGRESS_MPORT_SELECTOR_MASK_WIDTH 32 |
| #define MAE_ENC_FIELD_PAIRS_ENC_ETHER_TYPE_BE_OFST 8 |
| #define MAE_ENC_FIELD_PAIRS_ENC_ETHER_TYPE_BE_LEN 2 |
| #define MAE_ENC_FIELD_PAIRS_ENC_ETHER_TYPE_BE_LBN 64 |
| #define MAE_ENC_FIELD_PAIRS_ENC_ETHER_TYPE_BE_WIDTH 16 |
| #define MAE_ENC_FIELD_PAIRS_ENC_ETHER_TYPE_BE_MASK_OFST 10 |
| #define MAE_ENC_FIELD_PAIRS_ENC_ETHER_TYPE_BE_MASK_LEN 2 |
| #define MAE_ENC_FIELD_PAIRS_ENC_ETHER_TYPE_BE_MASK_LBN 80 |
| #define MAE_ENC_FIELD_PAIRS_ENC_ETHER_TYPE_BE_MASK_WIDTH 16 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_TCI_BE_OFST 12 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_TCI_BE_LEN 2 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_TCI_BE_LBN 96 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_TCI_BE_WIDTH 16 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_TCI_BE_MASK_OFST 14 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_TCI_BE_MASK_LEN 2 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_TCI_BE_MASK_LBN 112 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_TCI_BE_MASK_WIDTH 16 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_PROTO_BE_OFST 16 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_PROTO_BE_LEN 2 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_PROTO_BE_LBN 128 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_PROTO_BE_WIDTH 16 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_PROTO_BE_MASK_OFST 18 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_PROTO_BE_MASK_LEN 2 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_PROTO_BE_MASK_LBN 144 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_PROTO_BE_MASK_WIDTH 16 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_TCI_BE_OFST 20 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_TCI_BE_LEN 2 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_TCI_BE_LBN 160 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_TCI_BE_WIDTH 16 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_TCI_BE_MASK_OFST 22 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_TCI_BE_MASK_LEN 2 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_TCI_BE_MASK_LBN 176 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_TCI_BE_MASK_WIDTH 16 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_PROTO_BE_OFST 24 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_PROTO_BE_LEN 2 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_PROTO_BE_LBN 192 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_PROTO_BE_WIDTH 16 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_PROTO_BE_MASK_OFST 26 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_PROTO_BE_MASK_LEN 2 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_PROTO_BE_MASK_LBN 208 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_PROTO_BE_MASK_WIDTH 16 |
| #define MAE_ENC_FIELD_PAIRS_ENC_ETH_SADDR_BE_OFST 28 |
| #define MAE_ENC_FIELD_PAIRS_ENC_ETH_SADDR_BE_LEN 6 |
| #define MAE_ENC_FIELD_PAIRS_ENC_ETH_SADDR_BE_LBN 224 |
| #define MAE_ENC_FIELD_PAIRS_ENC_ETH_SADDR_BE_WIDTH 48 |
| #define MAE_ENC_FIELD_PAIRS_ENC_ETH_SADDR_BE_MASK_OFST 34 |
| #define MAE_ENC_FIELD_PAIRS_ENC_ETH_SADDR_BE_MASK_LEN 6 |
| #define MAE_ENC_FIELD_PAIRS_ENC_ETH_SADDR_BE_MASK_LBN 272 |
| #define MAE_ENC_FIELD_PAIRS_ENC_ETH_SADDR_BE_MASK_WIDTH 48 |
| #define MAE_ENC_FIELD_PAIRS_ENC_ETH_DADDR_BE_OFST 40 |
| #define MAE_ENC_FIELD_PAIRS_ENC_ETH_DADDR_BE_LEN 6 |
| #define MAE_ENC_FIELD_PAIRS_ENC_ETH_DADDR_BE_LBN 320 |
| #define MAE_ENC_FIELD_PAIRS_ENC_ETH_DADDR_BE_WIDTH 48 |
| #define MAE_ENC_FIELD_PAIRS_ENC_ETH_DADDR_BE_MASK_OFST 46 |
| #define MAE_ENC_FIELD_PAIRS_ENC_ETH_DADDR_BE_MASK_LEN 6 |
| #define MAE_ENC_FIELD_PAIRS_ENC_ETH_DADDR_BE_MASK_LBN 368 |
| #define MAE_ENC_FIELD_PAIRS_ENC_ETH_DADDR_BE_MASK_WIDTH 48 |
| #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP4_BE_OFST 52 |
| #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP4_BE_LEN 4 |
| #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP4_BE_LBN 416 |
| #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP4_BE_WIDTH 32 |
| #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP4_BE_MASK_OFST 56 |
| #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP4_BE_MASK_LEN 4 |
| #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP4_BE_MASK_LBN 448 |
| #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP4_BE_MASK_WIDTH 32 |
| #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP6_BE_OFST 60 |
| #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP6_BE_LEN 16 |
| #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP6_BE_LBN 480 |
| #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP6_BE_WIDTH 128 |
| #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP6_BE_MASK_OFST 76 |
| #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP6_BE_MASK_LEN 16 |
| #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP6_BE_MASK_LBN 608 |
| #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP6_BE_MASK_WIDTH 128 |
| #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP4_BE_OFST 92 |
| #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP4_BE_LEN 4 |
| #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP4_BE_LBN 736 |
| #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP4_BE_WIDTH 32 |
| #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP4_BE_MASK_OFST 96 |
| #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP4_BE_MASK_LEN 4 |
| #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP4_BE_MASK_LBN 768 |
| #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP4_BE_MASK_WIDTH 32 |
| #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP6_BE_OFST 100 |
| #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP6_BE_LEN 16 |
| #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP6_BE_LBN 800 |
| #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP6_BE_WIDTH 128 |
| #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP6_BE_MASK_OFST 116 |
| #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP6_BE_MASK_LEN 16 |
| #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP6_BE_MASK_LBN 928 |
| #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP6_BE_MASK_WIDTH 128 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_PROTO_OFST 132 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_PROTO_LEN 1 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_PROTO_LBN 1056 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_PROTO_WIDTH 8 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_PROTO_MASK_OFST 133 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_PROTO_MASK_LEN 1 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_PROTO_MASK_LBN 1064 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_PROTO_MASK_WIDTH 8 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_TOS_OFST 134 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_TOS_LEN 1 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_TOS_LBN 1072 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_TOS_WIDTH 8 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_TOS_MASK_OFST 135 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_TOS_MASK_LEN 1 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_TOS_MASK_LBN 1080 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_TOS_MASK_WIDTH 8 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_TTL_OFST 136 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_TTL_LEN 1 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_TTL_LBN 1088 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_TTL_WIDTH 8 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_TTL_MASK_OFST 137 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_TTL_MASK_LEN 1 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_TTL_MASK_LBN 1096 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_TTL_MASK_WIDTH 8 |
| /* Deprecated in favour of ENC_FLAGS alias. */ |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN_FLAGS_OFST 138 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN_FLAGS_LEN 1 |
| #define MAE_ENC_FIELD_PAIRS_ENC_HAS_OVLAN_OFST 138 |
| #define MAE_ENC_FIELD_PAIRS_ENC_HAS_OVLAN_LBN 0 |
| #define MAE_ENC_FIELD_PAIRS_ENC_HAS_OVLAN_WIDTH 1 |
| #define MAE_ENC_FIELD_PAIRS_ENC_HAS_IVLAN_OFST 138 |
| #define MAE_ENC_FIELD_PAIRS_ENC_HAS_IVLAN_LBN 1 |
| #define MAE_ENC_FIELD_PAIRS_ENC_HAS_IVLAN_WIDTH 1 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_FRAG_OFST 138 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_FRAG_LBN 2 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_FRAG_WIDTH 1 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN_FLAGS_LBN 1104 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN_FLAGS_WIDTH 8 |
| /* More generic alias for ENC_VLAN_FLAGS. */ |
| #define MAE_ENC_FIELD_PAIRS_ENC_FLAGS_OFST 138 |
| #define MAE_ENC_FIELD_PAIRS_ENC_FLAGS_LEN 1 |
| #define MAE_ENC_FIELD_PAIRS_ENC_FLAGS_LBN 1104 |
| #define MAE_ENC_FIELD_PAIRS_ENC_FLAGS_WIDTH 8 |
| /* Deprecated in favour of ENC_FLAGS_MASK alias. */ |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN_FLAGS_MASK_OFST 139 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN_FLAGS_MASK_LEN 1 |
| #define MAE_ENC_FIELD_PAIRS_ENC_HAS_OVLAN_MASK_OFST 139 |
| #define MAE_ENC_FIELD_PAIRS_ENC_HAS_OVLAN_MASK_LBN 0 |
| #define MAE_ENC_FIELD_PAIRS_ENC_HAS_OVLAN_MASK_WIDTH 1 |
| #define MAE_ENC_FIELD_PAIRS_ENC_HAS_IVLAN_MASK_OFST 139 |
| #define MAE_ENC_FIELD_PAIRS_ENC_HAS_IVLAN_MASK_LBN 1 |
| #define MAE_ENC_FIELD_PAIRS_ENC_HAS_IVLAN_MASK_WIDTH 1 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_FRAG_MASK_OFST 139 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_FRAG_MASK_LBN 2 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_FRAG_MASK_WIDTH 1 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN_FLAGS_MASK_LBN 1112 |
| #define MAE_ENC_FIELD_PAIRS_ENC_VLAN_FLAGS_MASK_WIDTH 8 |
| /* More generic alias for ENC_FLAGS_MASK. */ |
| #define MAE_ENC_FIELD_PAIRS_ENC_FLAGS_MASK_OFST 139 |
| #define MAE_ENC_FIELD_PAIRS_ENC_FLAGS_MASK_LEN 1 |
| #define MAE_ENC_FIELD_PAIRS_ENC_FLAGS_MASK_LBN 1112 |
| #define MAE_ENC_FIELD_PAIRS_ENC_FLAGS_MASK_WIDTH 8 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_FLAGS_BE_OFST 140 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_FLAGS_BE_LEN 4 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_FLAGS_BE_LBN 1120 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_FLAGS_BE_WIDTH 32 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_FLAGS_BE_MASK_OFST 144 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_FLAGS_BE_MASK_LEN 4 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_FLAGS_BE_MASK_LBN 1152 |
| #define MAE_ENC_FIELD_PAIRS_ENC_IP_FLAGS_BE_MASK_WIDTH 32 |
| #define MAE_ENC_FIELD_PAIRS_ENC_L4_SPORT_BE_OFST 148 |
| #define MAE_ENC_FIELD_PAIRS_ENC_L4_SPORT_BE_LEN 2 |
| #define MAE_ENC_FIELD_PAIRS_ENC_L4_SPORT_BE_LBN 1184 |
| #define MAE_ENC_FIELD_PAIRS_ENC_L4_SPORT_BE_WIDTH 16 |
| #define MAE_ENC_FIELD_PAIRS_ENC_L4_SPORT_BE_MASK_OFST 150 |
| #define MAE_ENC_FIELD_PAIRS_ENC_L4_SPORT_BE_MASK_LEN 2 |
| #define MAE_ENC_FIELD_PAIRS_ENC_L4_SPORT_BE_MASK_LBN 1200 |
| #define MAE_ENC_FIELD_PAIRS_ENC_L4_SPORT_BE_MASK_WIDTH 16 |
| #define MAE_ENC_FIELD_PAIRS_ENC_L4_DPORT_BE_OFST 152 |
| #define MAE_ENC_FIELD_PAIRS_ENC_L4_DPORT_BE_LEN 2 |
| #define MAE_ENC_FIELD_PAIRS_ENC_L4_DPORT_BE_LBN 1216 |
| #define MAE_ENC_FIELD_PAIRS_ENC_L4_DPORT_BE_WIDTH 16 |
| #define MAE_ENC_FIELD_PAIRS_ENC_L4_DPORT_BE_MASK_OFST 154 |
| #define MAE_ENC_FIELD_PAIRS_ENC_L4_DPORT_BE_MASK_LEN 2 |
| #define MAE_ENC_FIELD_PAIRS_ENC_L4_DPORT_BE_MASK_LBN 1232 |
| #define MAE_ENC_FIELD_PAIRS_ENC_L4_DPORT_BE_MASK_WIDTH 16 |
| |
| /* MAE_FIELD_MASK_VALUE_PAIRS structuredef: Mask and value pairs for all fields |
| * currently defined. Same semantics as MAE_ENC_FIELD_PAIRS. |
| */ |
| #define MAE_FIELD_MASK_VALUE_PAIRS_LEN 344 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_INGRESS_MPORT_SELECTOR_OFST 0 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_INGRESS_MPORT_SELECTOR_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_INGRESS_MPORT_SELECTOR_LBN 0 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_INGRESS_MPORT_SELECTOR_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_INGRESS_MPORT_SELECTOR_MASK_OFST 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_INGRESS_MPORT_SELECTOR_MASK_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_INGRESS_MPORT_SELECTOR_MASK_LBN 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_INGRESS_MPORT_SELECTOR_MASK_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_MARK_OFST 8 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_MARK_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_MARK_LBN 64 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_MARK_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_MARK_MASK_OFST 12 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_MARK_MASK_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_MARK_MASK_LBN 96 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_MARK_MASK_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ETHER_TYPE_BE_OFST 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ETHER_TYPE_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ETHER_TYPE_BE_LBN 128 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ETHER_TYPE_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ETHER_TYPE_BE_MASK_OFST 18 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ETHER_TYPE_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ETHER_TYPE_BE_MASK_LBN 144 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ETHER_TYPE_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_TCI_BE_OFST 20 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_TCI_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_TCI_BE_LBN 160 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_TCI_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_TCI_BE_MASK_OFST 22 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_TCI_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_TCI_BE_MASK_LBN 176 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_TCI_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_PROTO_BE_OFST 24 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_PROTO_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_PROTO_BE_LBN 192 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_PROTO_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_PROTO_BE_MASK_OFST 26 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_PROTO_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_PROTO_BE_MASK_LBN 208 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_PROTO_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_TCI_BE_OFST 28 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_TCI_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_TCI_BE_LBN 224 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_TCI_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_TCI_BE_MASK_OFST 30 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_TCI_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_TCI_BE_MASK_LBN 240 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_TCI_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_PROTO_BE_OFST 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_PROTO_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_PROTO_BE_LBN 256 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_PROTO_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_PROTO_BE_MASK_OFST 34 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_PROTO_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_PROTO_BE_MASK_LBN 272 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_PROTO_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_SADDR_BE_OFST 36 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_SADDR_BE_LEN 6 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_SADDR_BE_LBN 288 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_SADDR_BE_WIDTH 48 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_SADDR_BE_MASK_OFST 42 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_SADDR_BE_MASK_LEN 6 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_SADDR_BE_MASK_LBN 336 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_SADDR_BE_MASK_WIDTH 48 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_DADDR_BE_OFST 48 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_DADDR_BE_LEN 6 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_DADDR_BE_LBN 384 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_DADDR_BE_WIDTH 48 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_DADDR_BE_MASK_OFST 54 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_DADDR_BE_MASK_LEN 6 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_DADDR_BE_MASK_LBN 432 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_DADDR_BE_MASK_WIDTH 48 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP4_BE_OFST 60 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP4_BE_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP4_BE_LBN 480 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP4_BE_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP4_BE_MASK_OFST 64 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP4_BE_MASK_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP4_BE_MASK_LBN 512 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP4_BE_MASK_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP6_BE_OFST 68 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP6_BE_LEN 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP6_BE_LBN 544 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP6_BE_WIDTH 128 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP6_BE_MASK_OFST 84 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP6_BE_MASK_LEN 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP6_BE_MASK_LBN 672 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP6_BE_MASK_WIDTH 128 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP4_BE_OFST 100 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP4_BE_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP4_BE_LBN 800 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP4_BE_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP4_BE_MASK_OFST 104 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP4_BE_MASK_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP4_BE_MASK_LBN 832 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP4_BE_MASK_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP6_BE_OFST 108 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP6_BE_LEN 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP6_BE_LBN 864 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP6_BE_WIDTH 128 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP6_BE_MASK_OFST 124 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP6_BE_MASK_LEN 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP6_BE_MASK_LBN 992 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP6_BE_MASK_WIDTH 128 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_PROTO_OFST 140 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_PROTO_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_PROTO_LBN 1120 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_PROTO_WIDTH 8 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_PROTO_MASK_OFST 141 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_PROTO_MASK_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_PROTO_MASK_LBN 1128 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_PROTO_MASK_WIDTH 8 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TOS_OFST 142 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TOS_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TOS_LBN 1136 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TOS_WIDTH 8 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TOS_MASK_OFST 143 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TOS_MASK_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TOS_MASK_LBN 1144 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TOS_MASK_WIDTH 8 |
| /* Due to hardware limitations, firmware may return |
| * MC_CMD_ERR_EINVAL(BAD_IP_TTL) when attempting to match on an IP_TTL value |
| * other than 1. |
| */ |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TTL_OFST 144 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TTL_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TTL_LBN 1152 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TTL_WIDTH 8 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TTL_MASK_OFST 145 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TTL_MASK_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TTL_MASK_LBN 1160 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TTL_MASK_WIDTH 8 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_FLAGS_BE_OFST 148 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_FLAGS_BE_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_FLAGS_BE_LBN 1184 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_FLAGS_BE_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_FLAGS_BE_MASK_OFST 152 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_FLAGS_BE_MASK_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_FLAGS_BE_MASK_LBN 1216 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_IP_FLAGS_BE_MASK_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_L4_SPORT_BE_OFST 156 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_L4_SPORT_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_L4_SPORT_BE_LBN 1248 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_L4_SPORT_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_L4_SPORT_BE_MASK_OFST 158 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_L4_SPORT_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_L4_SPORT_BE_MASK_LBN 1264 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_L4_SPORT_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_L4_DPORT_BE_OFST 160 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_L4_DPORT_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_L4_DPORT_BE_LBN 1280 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_L4_DPORT_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_L4_DPORT_BE_MASK_OFST 162 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_L4_DPORT_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_L4_DPORT_BE_MASK_LBN 1296 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_L4_DPORT_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_TCP_FLAGS_BE_OFST 164 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_TCP_FLAGS_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_TCP_FLAGS_BE_LBN 1312 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_TCP_FLAGS_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_TCP_FLAGS_BE_MASK_OFST 166 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_TCP_FLAGS_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_TCP_FLAGS_BE_MASK_LBN 1328 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_TCP_FLAGS_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENCAP_TYPE_OFST 168 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENCAP_TYPE_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENCAP_TYPE_LBN 1344 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENCAP_TYPE_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENCAP_TYPE_MASK_OFST 172 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENCAP_TYPE_MASK_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENCAP_TYPE_MASK_LBN 1376 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENCAP_TYPE_MASK_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_OUTER_RULE_ID_OFST 176 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_OUTER_RULE_ID_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_OUTER_RULE_ID_LBN 1408 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_OUTER_RULE_ID_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_OUTER_RULE_ID_MASK_OFST 180 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_OUTER_RULE_ID_MASK_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_OUTER_RULE_ID_MASK_LBN 1440 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_OUTER_RULE_ID_MASK_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETHER_TYPE_BE_OFST 184 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETHER_TYPE_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETHER_TYPE_BE_LBN 1472 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETHER_TYPE_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETHER_TYPE_BE_MASK_OFST 188 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETHER_TYPE_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETHER_TYPE_BE_MASK_LBN 1504 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETHER_TYPE_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_TCI_BE_OFST 192 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_TCI_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_TCI_BE_LBN 1536 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_TCI_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_TCI_BE_MASK_OFST 194 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_TCI_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_TCI_BE_MASK_LBN 1552 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_TCI_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_PROTO_BE_OFST 196 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_PROTO_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_PROTO_BE_LBN 1568 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_PROTO_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_PROTO_BE_MASK_OFST 198 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_PROTO_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_PROTO_BE_MASK_LBN 1584 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_PROTO_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_TCI_BE_OFST 200 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_TCI_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_TCI_BE_LBN 1600 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_TCI_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_TCI_BE_MASK_OFST 202 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_TCI_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_TCI_BE_MASK_LBN 1616 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_TCI_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_PROTO_BE_OFST 204 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_PROTO_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_PROTO_BE_LBN 1632 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_PROTO_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_PROTO_BE_MASK_OFST 206 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_PROTO_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_PROTO_BE_MASK_LBN 1648 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_PROTO_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_SADDR_BE_OFST 208 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_SADDR_BE_LEN 6 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_SADDR_BE_LBN 1664 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_SADDR_BE_WIDTH 48 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_SADDR_BE_MASK_OFST 214 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_SADDR_BE_MASK_LEN 6 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_SADDR_BE_MASK_LBN 1712 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_SADDR_BE_MASK_WIDTH 48 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_DADDR_BE_OFST 220 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_DADDR_BE_LEN 6 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_DADDR_BE_LBN 1760 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_DADDR_BE_WIDTH 48 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_DADDR_BE_MASK_OFST 226 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_DADDR_BE_MASK_LEN 6 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_DADDR_BE_MASK_LBN 1808 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_DADDR_BE_MASK_WIDTH 48 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP4_BE_OFST 232 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP4_BE_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP4_BE_LBN 1856 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP4_BE_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP4_BE_MASK_OFST 236 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP4_BE_MASK_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP4_BE_MASK_LBN 1888 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP4_BE_MASK_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP6_BE_OFST 240 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP6_BE_LEN 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP6_BE_LBN 1920 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP6_BE_WIDTH 128 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP6_BE_MASK_OFST 256 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP6_BE_MASK_LEN 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP6_BE_MASK_LBN 2048 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP6_BE_MASK_WIDTH 128 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP4_BE_OFST 272 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP4_BE_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP4_BE_LBN 2176 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP4_BE_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP4_BE_MASK_OFST 276 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP4_BE_MASK_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP4_BE_MASK_LBN 2208 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP4_BE_MASK_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP6_BE_OFST 280 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP6_BE_LEN 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP6_BE_LBN 2240 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP6_BE_WIDTH 128 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP6_BE_MASK_OFST 296 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP6_BE_MASK_LEN 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP6_BE_MASK_LBN 2368 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP6_BE_MASK_WIDTH 128 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_PROTO_OFST 312 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_PROTO_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_PROTO_LBN 2496 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_PROTO_WIDTH 8 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_PROTO_MASK_OFST 313 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_PROTO_MASK_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_PROTO_MASK_LBN 2504 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_PROTO_MASK_WIDTH 8 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TOS_OFST 314 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TOS_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TOS_LBN 2512 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TOS_WIDTH 8 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TOS_MASK_OFST 315 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TOS_MASK_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TOS_MASK_LBN 2520 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TOS_MASK_WIDTH 8 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TTL_OFST 316 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TTL_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TTL_LBN 2528 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TTL_WIDTH 8 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TTL_MASK_OFST 317 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TTL_MASK_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TTL_MASK_LBN 2536 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TTL_MASK_WIDTH 8 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_FLAGS_BE_OFST 320 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_FLAGS_BE_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_FLAGS_BE_LBN 2560 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_FLAGS_BE_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_FLAGS_BE_MASK_OFST 324 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_FLAGS_BE_MASK_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_FLAGS_BE_MASK_LBN 2592 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_FLAGS_BE_MASK_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_SPORT_BE_OFST 328 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_SPORT_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_SPORT_BE_LBN 2624 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_SPORT_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_SPORT_BE_MASK_OFST 330 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_SPORT_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_SPORT_BE_MASK_LBN 2640 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_SPORT_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_DPORT_BE_OFST 332 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_DPORT_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_DPORT_BE_LBN 2656 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_DPORT_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_DPORT_BE_MASK_OFST 334 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_DPORT_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_DPORT_BE_MASK_LBN 2672 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_DPORT_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VNET_ID_BE_OFST 336 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VNET_ID_BE_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VNET_ID_BE_LBN 2688 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VNET_ID_BE_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VNET_ID_BE_MASK_OFST 340 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VNET_ID_BE_MASK_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VNET_ID_BE_MASK_LBN 2720 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VNET_ID_BE_MASK_WIDTH 32 |
| |
| /* MAE_FIELD_MASK_VALUE_PAIRS_V2 structuredef */ |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_LEN 372 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_INGRESS_MPORT_SELECTOR_OFST 0 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_INGRESS_MPORT_SELECTOR_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_INGRESS_MPORT_SELECTOR_LBN 0 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_INGRESS_MPORT_SELECTOR_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_INGRESS_MPORT_SELECTOR_MASK_OFST 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_INGRESS_MPORT_SELECTOR_MASK_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_INGRESS_MPORT_SELECTOR_MASK_LBN 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_INGRESS_MPORT_SELECTOR_MASK_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_MARK_OFST 8 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_MARK_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_MARK_LBN 64 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_MARK_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_MARK_MASK_OFST 12 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_MARK_MASK_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_MARK_MASK_LBN 96 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_MARK_MASK_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETHER_TYPE_BE_OFST 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETHER_TYPE_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETHER_TYPE_BE_LBN 128 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETHER_TYPE_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETHER_TYPE_BE_MASK_OFST 18 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETHER_TYPE_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETHER_TYPE_BE_MASK_LBN 144 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETHER_TYPE_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_TCI_BE_OFST 20 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_TCI_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_TCI_BE_LBN 160 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_TCI_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_TCI_BE_MASK_OFST 22 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_TCI_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_TCI_BE_MASK_LBN 176 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_TCI_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_PROTO_BE_OFST 24 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_PROTO_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_PROTO_BE_LBN 192 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_PROTO_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_PROTO_BE_MASK_OFST 26 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_PROTO_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_PROTO_BE_MASK_LBN 208 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_PROTO_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_TCI_BE_OFST 28 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_TCI_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_TCI_BE_LBN 224 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_TCI_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_TCI_BE_MASK_OFST 30 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_TCI_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_TCI_BE_MASK_LBN 240 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_TCI_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_PROTO_BE_OFST 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_PROTO_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_PROTO_BE_LBN 256 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_PROTO_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_PROTO_BE_MASK_OFST 34 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_PROTO_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_PROTO_BE_MASK_LBN 272 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_PROTO_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_SADDR_BE_OFST 36 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_SADDR_BE_LEN 6 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_SADDR_BE_LBN 288 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_SADDR_BE_WIDTH 48 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_SADDR_BE_MASK_OFST 42 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_SADDR_BE_MASK_LEN 6 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_SADDR_BE_MASK_LBN 336 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_SADDR_BE_MASK_WIDTH 48 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_DADDR_BE_OFST 48 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_DADDR_BE_LEN 6 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_DADDR_BE_LBN 384 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_DADDR_BE_WIDTH 48 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_DADDR_BE_MASK_OFST 54 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_DADDR_BE_MASK_LEN 6 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_DADDR_BE_MASK_LBN 432 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_DADDR_BE_MASK_WIDTH 48 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP4_BE_OFST 60 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP4_BE_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP4_BE_LBN 480 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP4_BE_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP4_BE_MASK_OFST 64 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP4_BE_MASK_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP4_BE_MASK_LBN 512 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP4_BE_MASK_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP6_BE_OFST 68 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP6_BE_LEN 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP6_BE_LBN 544 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP6_BE_WIDTH 128 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP6_BE_MASK_OFST 84 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP6_BE_MASK_LEN 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP6_BE_MASK_LBN 672 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP6_BE_MASK_WIDTH 128 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP4_BE_OFST 100 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP4_BE_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP4_BE_LBN 800 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP4_BE_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP4_BE_MASK_OFST 104 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP4_BE_MASK_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP4_BE_MASK_LBN 832 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP4_BE_MASK_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP6_BE_OFST 108 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP6_BE_LEN 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP6_BE_LBN 864 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP6_BE_WIDTH 128 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP6_BE_MASK_OFST 124 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP6_BE_MASK_LEN 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP6_BE_MASK_LBN 992 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP6_BE_MASK_WIDTH 128 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_PROTO_OFST 140 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_PROTO_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_PROTO_LBN 1120 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_PROTO_WIDTH 8 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_PROTO_MASK_OFST 141 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_PROTO_MASK_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_PROTO_MASK_LBN 1128 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_PROTO_MASK_WIDTH 8 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TOS_OFST 142 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TOS_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TOS_LBN 1136 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TOS_WIDTH 8 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TOS_MASK_OFST 143 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TOS_MASK_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TOS_MASK_LBN 1144 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TOS_MASK_WIDTH 8 |
| /* Due to hardware limitations, firmware may return |
| * MC_CMD_ERR_EINVAL(BAD_IP_TTL) when attempting to match on an IP_TTL value |
| * other than 1. |
| */ |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TTL_OFST 144 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TTL_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TTL_LBN 1152 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TTL_WIDTH 8 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TTL_MASK_OFST 145 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TTL_MASK_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TTL_MASK_LBN 1160 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TTL_MASK_WIDTH 8 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_FLAGS_BE_OFST 148 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_FLAGS_BE_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_FLAGS_BE_LBN 1184 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_FLAGS_BE_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_FLAGS_BE_MASK_OFST 152 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_FLAGS_BE_MASK_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_FLAGS_BE_MASK_LBN 1216 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_FLAGS_BE_MASK_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_SPORT_BE_OFST 156 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_SPORT_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_SPORT_BE_LBN 1248 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_SPORT_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_SPORT_BE_MASK_OFST 158 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_SPORT_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_SPORT_BE_MASK_LBN 1264 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_SPORT_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_DPORT_BE_OFST 160 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_DPORT_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_DPORT_BE_LBN 1280 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_DPORT_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_DPORT_BE_MASK_OFST 162 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_DPORT_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_DPORT_BE_MASK_LBN 1296 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_DPORT_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_TCP_FLAGS_BE_OFST 164 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_TCP_FLAGS_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_TCP_FLAGS_BE_LBN 1312 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_TCP_FLAGS_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_TCP_FLAGS_BE_MASK_OFST 166 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_TCP_FLAGS_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_TCP_FLAGS_BE_MASK_LBN 1328 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_TCP_FLAGS_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENCAP_TYPE_OFST 168 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENCAP_TYPE_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENCAP_TYPE_LBN 1344 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENCAP_TYPE_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENCAP_TYPE_MASK_OFST 172 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENCAP_TYPE_MASK_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENCAP_TYPE_MASK_LBN 1376 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENCAP_TYPE_MASK_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_OUTER_RULE_ID_OFST 176 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_OUTER_RULE_ID_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_OUTER_RULE_ID_LBN 1408 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_OUTER_RULE_ID_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_OUTER_RULE_ID_MASK_OFST 180 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_OUTER_RULE_ID_MASK_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_OUTER_RULE_ID_MASK_LBN 1440 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_OUTER_RULE_ID_MASK_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETHER_TYPE_BE_OFST 184 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETHER_TYPE_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETHER_TYPE_BE_LBN 1472 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETHER_TYPE_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETHER_TYPE_BE_MASK_OFST 188 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETHER_TYPE_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETHER_TYPE_BE_MASK_LBN 1504 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETHER_TYPE_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_TCI_BE_OFST 192 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_TCI_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_TCI_BE_LBN 1536 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_TCI_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_TCI_BE_MASK_OFST 194 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_TCI_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_TCI_BE_MASK_LBN 1552 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_TCI_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_PROTO_BE_OFST 196 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_PROTO_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_PROTO_BE_LBN 1568 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_PROTO_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_PROTO_BE_MASK_OFST 198 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_PROTO_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_PROTO_BE_MASK_LBN 1584 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_PROTO_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_TCI_BE_OFST 200 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_TCI_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_TCI_BE_LBN 1600 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_TCI_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_TCI_BE_MASK_OFST 202 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_TCI_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_TCI_BE_MASK_LBN 1616 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_TCI_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_PROTO_BE_OFST 204 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_PROTO_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_PROTO_BE_LBN 1632 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_PROTO_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_PROTO_BE_MASK_OFST 206 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_PROTO_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_PROTO_BE_MASK_LBN 1648 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_PROTO_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_SADDR_BE_OFST 208 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_SADDR_BE_LEN 6 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_SADDR_BE_LBN 1664 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_SADDR_BE_WIDTH 48 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_SADDR_BE_MASK_OFST 214 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_SADDR_BE_MASK_LEN 6 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_SADDR_BE_MASK_LBN 1712 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_SADDR_BE_MASK_WIDTH 48 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_DADDR_BE_OFST 220 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_DADDR_BE_LEN 6 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_DADDR_BE_LBN 1760 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_DADDR_BE_WIDTH 48 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_DADDR_BE_MASK_OFST 226 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_DADDR_BE_MASK_LEN 6 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_DADDR_BE_MASK_LBN 1808 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_DADDR_BE_MASK_WIDTH 48 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP4_BE_OFST 232 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP4_BE_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP4_BE_LBN 1856 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP4_BE_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP4_BE_MASK_OFST 236 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP4_BE_MASK_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP4_BE_MASK_LBN 1888 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP4_BE_MASK_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP6_BE_OFST 240 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP6_BE_LEN 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP6_BE_LBN 1920 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP6_BE_WIDTH 128 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP6_BE_MASK_OFST 256 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP6_BE_MASK_LEN 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP6_BE_MASK_LBN 2048 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP6_BE_MASK_WIDTH 128 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP4_BE_OFST 272 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP4_BE_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP4_BE_LBN 2176 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP4_BE_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP4_BE_MASK_OFST 276 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP4_BE_MASK_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP4_BE_MASK_LBN 2208 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP4_BE_MASK_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP6_BE_OFST 280 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP6_BE_LEN 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP6_BE_LBN 2240 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP6_BE_WIDTH 128 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP6_BE_MASK_OFST 296 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP6_BE_MASK_LEN 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP6_BE_MASK_LBN 2368 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP6_BE_MASK_WIDTH 128 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_PROTO_OFST 312 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_PROTO_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_PROTO_LBN 2496 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_PROTO_WIDTH 8 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_PROTO_MASK_OFST 313 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_PROTO_MASK_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_PROTO_MASK_LBN 2504 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_PROTO_MASK_WIDTH 8 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TOS_OFST 314 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TOS_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TOS_LBN 2512 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TOS_WIDTH 8 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TOS_MASK_OFST 315 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TOS_MASK_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TOS_MASK_LBN 2520 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TOS_MASK_WIDTH 8 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TTL_OFST 316 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TTL_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TTL_LBN 2528 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TTL_WIDTH 8 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TTL_MASK_OFST 317 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TTL_MASK_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TTL_MASK_LBN 2536 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TTL_MASK_WIDTH 8 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_FLAGS_BE_OFST 320 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_FLAGS_BE_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_FLAGS_BE_LBN 2560 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_FLAGS_BE_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_FLAGS_BE_MASK_OFST 324 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_FLAGS_BE_MASK_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_FLAGS_BE_MASK_LBN 2592 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_FLAGS_BE_MASK_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_SPORT_BE_OFST 328 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_SPORT_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_SPORT_BE_LBN 2624 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_SPORT_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_SPORT_BE_MASK_OFST 330 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_SPORT_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_SPORT_BE_MASK_LBN 2640 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_SPORT_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_DPORT_BE_OFST 332 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_DPORT_BE_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_DPORT_BE_LBN 2656 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_DPORT_BE_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_DPORT_BE_MASK_OFST 334 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_DPORT_BE_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_DPORT_BE_MASK_LBN 2672 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_DPORT_BE_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VNET_ID_BE_OFST 336 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VNET_ID_BE_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VNET_ID_BE_LBN 2688 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VNET_ID_BE_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VNET_ID_BE_MASK_OFST 340 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VNET_ID_BE_MASK_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VNET_ID_BE_MASK_LBN 2720 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VNET_ID_BE_MASK_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_FLAGS_OFST 344 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_FLAGS_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IS_IP_FRAG_OFST 344 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IS_IP_FRAG_LBN 0 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IS_IP_FRAG_WIDTH 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DO_CT_OFST 344 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DO_CT_LBN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DO_CT_WIDTH 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_HIT_OFST 344 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_HIT_LBN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_HIT_WIDTH 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IS_FROM_NETWORK_OFST 344 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IS_FROM_NETWORK_LBN 3 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IS_FROM_NETWORK_WIDTH 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_HAS_OVLAN_OFST 344 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_HAS_OVLAN_LBN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_HAS_OVLAN_WIDTH 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_HAS_IVLAN_OFST 344 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_HAS_IVLAN_LBN 5 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_HAS_IVLAN_WIDTH 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_HAS_OVLAN_OFST 344 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_HAS_OVLAN_LBN 6 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_HAS_OVLAN_WIDTH 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_HAS_IVLAN_OFST 344 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_HAS_IVLAN_LBN 7 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_HAS_IVLAN_WIDTH 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_TCP_SYN_FIN_RST_OFST 344 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_TCP_SYN_FIN_RST_LBN 8 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_TCP_SYN_FIN_RST_WIDTH 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_FIRST_FRAG_OFST 344 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_FIRST_FRAG_LBN 9 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_FIRST_FRAG_WIDTH 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_FLAGS_LBN 2752 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_FLAGS_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_FLAGS_MASK_OFST 348 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_FLAGS_MASK_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_FLAGS_MASK_LBN 2784 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_FLAGS_MASK_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_DOMAIN_OFST 352 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_DOMAIN_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_DOMAIN_LBN 2816 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_DOMAIN_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_DOMAIN_MASK_OFST 354 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_DOMAIN_MASK_LEN 2 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_DOMAIN_MASK_LBN 2832 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_DOMAIN_MASK_WIDTH 16 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_MARK_OFST 356 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_MARK_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_MARK_LBN 2848 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_MARK_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_MARK_MASK_OFST 360 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_MARK_MASK_LEN 4 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_MARK_MASK_LBN 2880 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_MARK_MASK_WIDTH 32 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_PRIVATE_FLAGS_OFST 364 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_PRIVATE_FLAGS_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_PRIVATE_FLAGS_LBN 2912 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_PRIVATE_FLAGS_WIDTH 8 |
| /* Set to zero. */ |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD2_OFST 365 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD2_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD2_LBN 2920 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD2_WIDTH 8 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_PRIVATE_FLAGS_MASK_OFST 366 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_PRIVATE_FLAGS_MASK_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_PRIVATE_FLAGS_MASK_LBN 2928 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_PRIVATE_FLAGS_MASK_WIDTH 8 |
| /* Set to zero. */ |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD3_OFST 367 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD3_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD3_LBN 2936 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD3_WIDTH 8 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RECIRC_ID_OFST 368 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RECIRC_ID_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RECIRC_ID_LBN 2944 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RECIRC_ID_WIDTH 8 |
| /* Set to zero */ |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD4_OFST 369 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD4_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD4_LBN 2952 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD4_WIDTH 8 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RECIRC_ID_MASK_OFST 370 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RECIRC_ID_MASK_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RECIRC_ID_MASK_LBN 2960 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RECIRC_ID_MASK_WIDTH 8 |
| /* Set to zero */ |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD5_OFST 371 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD5_LEN 1 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD5_LBN 2968 |
| #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD5_WIDTH 8 |
| |
| /* MAE_MPORT_SELECTOR structuredef: MPORTS are identified by an opaque unsigned |
| * integer value (mport_id) that is guaranteed to be representable within |
| * 32-bits or within any NIC interface field that needs store the value |
| * (whichever is narrowers). This selector structure provides a stable way to |
| * refer to m-ports. |
| */ |
| #define MAE_MPORT_SELECTOR_LEN 4 |
| /* Used to force the tools to output bitfield-style defines for this structure. |
| */ |
| #define MAE_MPORT_SELECTOR_FLAT_OFST 0 |
| #define MAE_MPORT_SELECTOR_FLAT_LEN 4 |
| /* enum: An m-port selector value that is guaranteed never to represent a real |
| * mport |
| */ |
| #define MAE_MPORT_SELECTOR_NULL 0x0 |
| /* enum: The m-port assigned to the calling client. */ |
| #define MAE_MPORT_SELECTOR_ASSIGNED 0x1000000 |
| #define MAE_MPORT_SELECTOR_TYPE_OFST 0 |
| #define MAE_MPORT_SELECTOR_TYPE_LBN 24 |
| #define MAE_MPORT_SELECTOR_TYPE_WIDTH 8 |
| /* enum: The MPORT connected to a given physical port */ |
| #define MAE_MPORT_SELECTOR_TYPE_PPORT 0x2 |
| /* enum: The MPORT assigned to a given PCIe function. Deprecated in favour of |
| * MH_FUNC. |
| */ |
| #define MAE_MPORT_SELECTOR_TYPE_FUNC 0x3 |
| /* enum: An mport_id */ |
| #define MAE_MPORT_SELECTOR_TYPE_MPORT_ID 0x4 |
| /* enum: The MPORT assigned to a given PCIe function (see also FWRIVERHD-1108) |
| */ |
| #define MAE_MPORT_SELECTOR_TYPE_MH_FUNC 0x5 |
| /* enum: This is guaranteed never to be a valid selector type */ |
| #define MAE_MPORT_SELECTOR_TYPE_INVALID 0xff |
| #define MAE_MPORT_SELECTOR_MPORT_ID_OFST 0 |
| #define MAE_MPORT_SELECTOR_MPORT_ID_LBN 0 |
| #define MAE_MPORT_SELECTOR_MPORT_ID_WIDTH 24 |
| #define MAE_MPORT_SELECTOR_PPORT_ID_OFST 0 |
| #define MAE_MPORT_SELECTOR_PPORT_ID_LBN 0 |
| #define MAE_MPORT_SELECTOR_PPORT_ID_WIDTH 4 |
| #define MAE_MPORT_SELECTOR_FUNC_INTF_ID_OFST 0 |
| #define MAE_MPORT_SELECTOR_FUNC_INTF_ID_LBN 20 |
| #define MAE_MPORT_SELECTOR_FUNC_INTF_ID_WIDTH 4 |
| #define MAE_MPORT_SELECTOR_HOST_PRIMARY 0x1 /* enum */ |
| #define MAE_MPORT_SELECTOR_NIC_EMBEDDED 0x2 /* enum */ |
| /* enum: Deprecated, use CALLER_INTF instead. */ |
| #define MAE_MPORT_SELECTOR_CALLER 0xf |
| #define MAE_MPORT_SELECTOR_CALLER_INTF 0xf /* enum */ |
| #define MAE_MPORT_SELECTOR_FUNC_MH_PF_ID_OFST 0 |
| #define MAE_MPORT_SELECTOR_FUNC_MH_PF_ID_LBN 16 |
| #define MAE_MPORT_SELECTOR_FUNC_MH_PF_ID_WIDTH 4 |
| #define MAE_MPORT_SELECTOR_FUNC_PF_ID_OFST 0 |
| #define MAE_MPORT_SELECTOR_FUNC_PF_ID_LBN 16 |
| #define MAE_MPORT_SELECTOR_FUNC_PF_ID_WIDTH 8 |
| #define MAE_MPORT_SELECTOR_FUNC_VF_ID_OFST 0 |
| #define MAE_MPORT_SELECTOR_FUNC_VF_ID_LBN 0 |
| #define MAE_MPORT_SELECTOR_FUNC_VF_ID_WIDTH 16 |
| /* enum: Used for VF_ID to indicate a physical function. */ |
| #define MAE_MPORT_SELECTOR_FUNC_VF_ID_NULL 0xffff |
| /* enum: Used for PF_ID to indicate the physical function of the calling |
| * client. - When used by a PF with VF_ID == VF_ID_NULL, the mport selector |
| * relates to the calling function. (For clarity, it is recommended that |
| * clients use ASSIGNED to achieve this behaviour). - When used by a PF with |
| * VF_ID != VF_ID_NULL, the mport selector relates to a VF child of the calling |
| * function. - When used by a VF with VF_ID == VF_ID_NULL, the mport selector |
| * relates to the PF owning the calling function. - When used by a VF with |
| * VF_ID != VF_ID_NULL, the mport selector relates to a sibling VF of the |
| * calling function. - Not meaningful used by a client that is not a PCIe |
| * function. |
| */ |
| #define MAE_MPORT_SELECTOR_FUNC_PF_ID_CALLER 0xff |
| /* enum: Same as PF_ID_CALLER, but for use in the smaller MH_PF_ID field. Only |
| * valid if FUNC_INTF_ID is CALLER. |
| */ |
| #define MAE_MPORT_SELECTOR_FUNC_MH_PF_ID_CALLER 0xf |
| #define MAE_MPORT_SELECTOR_FLAT_LBN 0 |
| #define MAE_MPORT_SELECTOR_FLAT_WIDTH 32 |
| |
| /* MAE_LINK_ENDPOINT_SELECTOR structuredef: Structure that identifies a real or |
| * virtual network port by MAE port and link end |
| */ |
| #define MAE_LINK_ENDPOINT_SELECTOR_LEN 8 |
| /* The MAE MPORT of interest */ |
| #define MAE_LINK_ENDPOINT_SELECTOR_MPORT_SELECTOR_OFST 0 |
| #define MAE_LINK_ENDPOINT_SELECTOR_MPORT_SELECTOR_LEN 4 |
| #define MAE_LINK_ENDPOINT_SELECTOR_MPORT_SELECTOR_LBN 0 |
| #define MAE_LINK_ENDPOINT_SELECTOR_MPORT_SELECTOR_WIDTH 32 |
| /* Which end of the link identified by MPORT to consider */ |
| #define MAE_LINK_ENDPOINT_SELECTOR_LINK_END_OFST 4 |
| #define MAE_LINK_ENDPOINT_SELECTOR_LINK_END_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MAE_MPORT_END */ |
| #define MAE_LINK_ENDPOINT_SELECTOR_LINK_END_LBN 32 |
| #define MAE_LINK_ENDPOINT_SELECTOR_LINK_END_WIDTH 32 |
| /* A field for accessing the endpoint selector as a collection of bits */ |
| #define MAE_LINK_ENDPOINT_SELECTOR_FLAT_OFST 0 |
| #define MAE_LINK_ENDPOINT_SELECTOR_FLAT_LEN 8 |
| #define MAE_LINK_ENDPOINT_SELECTOR_FLAT_LO_OFST 0 |
| #define MAE_LINK_ENDPOINT_SELECTOR_FLAT_LO_LEN 4 |
| #define MAE_LINK_ENDPOINT_SELECTOR_FLAT_LO_LBN 0 |
| #define MAE_LINK_ENDPOINT_SELECTOR_FLAT_LO_WIDTH 32 |
| #define MAE_LINK_ENDPOINT_SELECTOR_FLAT_HI_OFST 4 |
| #define MAE_LINK_ENDPOINT_SELECTOR_FLAT_HI_LEN 4 |
| #define MAE_LINK_ENDPOINT_SELECTOR_FLAT_HI_LBN 32 |
| #define MAE_LINK_ENDPOINT_SELECTOR_FLAT_HI_WIDTH 32 |
| /* enum: Set FLAT to this value to obtain backward-compatible behaviour in |
| * commands that have been extended to take a MAE_LINK_ENDPOINT_SELECTOR |
| * argument. New commands that are designed to take such an argument from the |
| * start will not support this. |
| */ |
| #define MAE_LINK_ENDPOINT_SELECTOR_MAE_LINK_ENDPOINT_COMPAT 0x0 |
| #define MAE_LINK_ENDPOINT_SELECTOR_FLAT_LBN 0 |
| #define MAE_LINK_ENDPOINT_SELECTOR_FLAT_WIDTH 64 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAE_GET_CAPS |
| * Describes capabilities of the MAE (Match-Action Engine) |
| */ |
| #define MC_CMD_MAE_GET_CAPS 0x140 |
| #undef MC_CMD_0x140_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x140_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_MAE_GET_CAPS_IN msgrequest */ |
| #define MC_CMD_MAE_GET_CAPS_IN_LEN 0 |
| |
| /* MC_CMD_MAE_GET_CAPS_OUT msgresponse */ |
| #define MC_CMD_MAE_GET_CAPS_OUT_LEN 52 |
| /* The number of field IDs that the NIC supports. Any field with a ID greater |
| * than or equal to the value returned in this field must be treated as having |
| * a support level of MAE_FIELD_UNSUPPORTED in all requests. |
| */ |
| #define MC_CMD_MAE_GET_CAPS_OUT_MATCH_FIELD_COUNT_OFST 0 |
| #define MC_CMD_MAE_GET_CAPS_OUT_MATCH_FIELD_COUNT_LEN 4 |
| #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_TYPES_SUPPORTED_OFST 4 |
| #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_TYPES_SUPPORTED_LEN 4 |
| #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_TYPE_VXLAN_OFST 4 |
| #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_TYPE_VXLAN_LBN 0 |
| #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_TYPE_VXLAN_WIDTH 1 |
| #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_TYPE_NVGRE_OFST 4 |
| #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_TYPE_NVGRE_LBN 1 |
| #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_TYPE_NVGRE_WIDTH 1 |
| #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_TYPE_GENEVE_OFST 4 |
| #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_TYPE_GENEVE_LBN 2 |
| #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_TYPE_GENEVE_WIDTH 1 |
| #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_TYPE_L2GRE_OFST 4 |
| #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_TYPE_L2GRE_LBN 3 |
| #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_TYPE_L2GRE_WIDTH 1 |
| /* Deprecated alias for AR_COUNTERS. */ |
| #define MC_CMD_MAE_GET_CAPS_OUT_COUNTERS_OFST 8 |
| #define MC_CMD_MAE_GET_CAPS_OUT_COUNTERS_LEN 4 |
| /* The total number of AR counters available to allocate. */ |
| #define MC_CMD_MAE_GET_CAPS_OUT_AR_COUNTERS_OFST 8 |
| #define MC_CMD_MAE_GET_CAPS_OUT_AR_COUNTERS_LEN 4 |
| /* The total number of counters lists available to allocate. A value of zero |
| * indicates that counter lists are not supported by the NIC. (But single |
| * counters may still be.) |
| */ |
| #define MC_CMD_MAE_GET_CAPS_OUT_COUNTER_LISTS_OFST 12 |
| #define MC_CMD_MAE_GET_CAPS_OUT_COUNTER_LISTS_LEN 4 |
| /* The total number of encap header structures available to allocate. */ |
| #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_HEADER_LIMIT_OFST 16 |
| #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_HEADER_LIMIT_LEN 4 |
| /* Reserved. Should be zero. */ |
| #define MC_CMD_MAE_GET_CAPS_OUT_RSVD_OFST 20 |
| #define MC_CMD_MAE_GET_CAPS_OUT_RSVD_LEN 4 |
| /* The total number of action sets available to allocate. */ |
| #define MC_CMD_MAE_GET_CAPS_OUT_ACTION_SETS_OFST 24 |
| #define MC_CMD_MAE_GET_CAPS_OUT_ACTION_SETS_LEN 4 |
| /* The total number of action set lists available to allocate. */ |
| #define MC_CMD_MAE_GET_CAPS_OUT_ACTION_SET_LISTS_OFST 28 |
| #define MC_CMD_MAE_GET_CAPS_OUT_ACTION_SET_LISTS_LEN 4 |
| /* The total number of outer rules available to allocate. */ |
| #define MC_CMD_MAE_GET_CAPS_OUT_OUTER_RULES_OFST 32 |
| #define MC_CMD_MAE_GET_CAPS_OUT_OUTER_RULES_LEN 4 |
| /* The total number of action rules available to allocate. */ |
| #define MC_CMD_MAE_GET_CAPS_OUT_ACTION_RULES_OFST 36 |
| #define MC_CMD_MAE_GET_CAPS_OUT_ACTION_RULES_LEN 4 |
| /* The number of priorities available for ACTION_RULE filters. It is invalid to |
| * install a MATCH_ACTION filter with a priority number >= ACTION_PRIOS. |
| */ |
| #define MC_CMD_MAE_GET_CAPS_OUT_ACTION_PRIOS_OFST 40 |
| #define MC_CMD_MAE_GET_CAPS_OUT_ACTION_PRIOS_LEN 4 |
| /* The number of priorities available for OUTER_RULE filters. It is invalid to |
| * install an OUTER_RULE filter with a priority number >= OUTER_PRIOS. |
| */ |
| #define MC_CMD_MAE_GET_CAPS_OUT_OUTER_PRIOS_OFST 44 |
| #define MC_CMD_MAE_GET_CAPS_OUT_OUTER_PRIOS_LEN 4 |
| /* MAE API major version. Currently 1. If this field is not present in the |
| * response (i.e. response shorter than 384 bits), then its value is zero. If |
| * the value does not match the client's expectations, the client should raise |
| * a fatal error. |
| */ |
| #define MC_CMD_MAE_GET_CAPS_OUT_API_VER_OFST 48 |
| #define MC_CMD_MAE_GET_CAPS_OUT_API_VER_LEN 4 |
| |
| /* MC_CMD_MAE_GET_CAPS_V2_OUT msgresponse */ |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_LEN 60 |
| /* The number of field IDs that the NIC supports. Any field with a ID greater |
| * than or equal to the value returned in this field must be treated as having |
| * a support level of MAE_FIELD_UNSUPPORTED in all requests. |
| */ |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_MATCH_FIELD_COUNT_OFST 0 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_MATCH_FIELD_COUNT_LEN 4 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_TYPES_SUPPORTED_OFST 4 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_TYPES_SUPPORTED_LEN 4 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_TYPE_VXLAN_OFST 4 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_TYPE_VXLAN_LBN 0 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_TYPE_VXLAN_WIDTH 1 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_TYPE_NVGRE_OFST 4 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_TYPE_NVGRE_LBN 1 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_TYPE_NVGRE_WIDTH 1 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_TYPE_GENEVE_OFST 4 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_TYPE_GENEVE_LBN 2 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_TYPE_GENEVE_WIDTH 1 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_TYPE_L2GRE_OFST 4 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_TYPE_L2GRE_LBN 3 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_TYPE_L2GRE_WIDTH 1 |
| /* Deprecated alias for AR_COUNTERS. */ |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_COUNTERS_OFST 8 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_COUNTERS_LEN 4 |
| /* The total number of AR counters available to allocate. */ |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_AR_COUNTERS_OFST 8 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_AR_COUNTERS_LEN 4 |
| /* The total number of counters lists available to allocate. A value of zero |
| * indicates that counter lists are not supported by the NIC. (But single |
| * counters may still be.) |
| */ |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_COUNTER_LISTS_OFST 12 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_COUNTER_LISTS_LEN 4 |
| /* The total number of encap header structures available to allocate. */ |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_HEADER_LIMIT_OFST 16 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_HEADER_LIMIT_LEN 4 |
| /* Reserved. Should be zero. */ |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_RSVD_OFST 20 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_RSVD_LEN 4 |
| /* The total number of action sets available to allocate. */ |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_ACTION_SETS_OFST 24 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_ACTION_SETS_LEN 4 |
| /* The total number of action set lists available to allocate. */ |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_ACTION_SET_LISTS_OFST 28 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_ACTION_SET_LISTS_LEN 4 |
| /* The total number of outer rules available to allocate. */ |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_OUTER_RULES_OFST 32 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_OUTER_RULES_LEN 4 |
| /* The total number of action rules available to allocate. */ |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_ACTION_RULES_OFST 36 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_ACTION_RULES_LEN 4 |
| /* The number of priorities available for ACTION_RULE filters. It is invalid to |
| * install a MATCH_ACTION filter with a priority number >= ACTION_PRIOS. |
| */ |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_ACTION_PRIOS_OFST 40 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_ACTION_PRIOS_LEN 4 |
| /* The number of priorities available for OUTER_RULE filters. It is invalid to |
| * install an OUTER_RULE filter with a priority number >= OUTER_PRIOS. |
| */ |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_OUTER_PRIOS_OFST 44 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_OUTER_PRIOS_LEN 4 |
| /* MAE API major version. Currently 1. If this field is not present in the |
| * response (i.e. response shorter than 384 bits), then its value is zero. If |
| * the value does not match the client's expectations, the client should raise |
| * a fatal error. |
| */ |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_API_VER_OFST 48 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_API_VER_LEN 4 |
| /* Mask of supported counter types. Each bit position corresponds to a value of |
| * the MAE_COUNTER_TYPE enum. If this field is missing (i.e. V1 response), |
| * clients must assume that only AR counters are supported (i.e. |
| * COUNTER_TYPES_SUPPORTED==0x1). See also |
| * MC_CMD_MAE_COUNTERS_STREAM_START/COUNTER_TYPES_MASK. |
| */ |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_COUNTER_TYPES_SUPPORTED_OFST 52 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_COUNTER_TYPES_SUPPORTED_LEN 4 |
| /* The total number of conntrack counters available to allocate. */ |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_CT_COUNTERS_OFST 56 |
| #define MC_CMD_MAE_GET_CAPS_V2_OUT_CT_COUNTERS_LEN 4 |
| |
| /* MC_CMD_MAE_GET_CAPS_V3_OUT msgresponse */ |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_LEN 64 |
| /* The number of field IDs that the NIC supports. Any field with a ID greater |
| * than or equal to the value returned in this field must be treated as having |
| * a support level of MAE_FIELD_UNSUPPORTED in all requests. |
| */ |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_MATCH_FIELD_COUNT_OFST 0 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_MATCH_FIELD_COUNT_LEN 4 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_TYPES_SUPPORTED_OFST 4 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_TYPES_SUPPORTED_LEN 4 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_TYPE_VXLAN_OFST 4 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_TYPE_VXLAN_LBN 0 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_TYPE_VXLAN_WIDTH 1 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_TYPE_NVGRE_OFST 4 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_TYPE_NVGRE_LBN 1 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_TYPE_NVGRE_WIDTH 1 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_TYPE_GENEVE_OFST 4 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_TYPE_GENEVE_LBN 2 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_TYPE_GENEVE_WIDTH 1 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_TYPE_L2GRE_OFST 4 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_TYPE_L2GRE_LBN 3 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_TYPE_L2GRE_WIDTH 1 |
| /* Deprecated alias for AR_COUNTERS. */ |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_COUNTERS_OFST 8 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_COUNTERS_LEN 4 |
| /* The total number of AR counters available to allocate. */ |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_AR_COUNTERS_OFST 8 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_AR_COUNTERS_LEN 4 |
| /* The total number of counters lists available to allocate. A value of zero |
| * indicates that counter lists are not supported by the NIC. (But single |
| * counters may still be.) |
| */ |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_COUNTER_LISTS_OFST 12 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_COUNTER_LISTS_LEN 4 |
| /* The total number of encap header structures available to allocate. */ |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_HEADER_LIMIT_OFST 16 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_HEADER_LIMIT_LEN 4 |
| /* Reserved. Should be zero. */ |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_RSVD_OFST 20 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_RSVD_LEN 4 |
| /* The total number of action sets available to allocate. */ |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_ACTION_SETS_OFST 24 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_ACTION_SETS_LEN 4 |
| /* The total number of action set lists available to allocate. */ |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_ACTION_SET_LISTS_OFST 28 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_ACTION_SET_LISTS_LEN 4 |
| /* The total number of outer rules available to allocate. */ |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_OUTER_RULES_OFST 32 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_OUTER_RULES_LEN 4 |
| /* The total number of action rules available to allocate. */ |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_ACTION_RULES_OFST 36 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_ACTION_RULES_LEN 4 |
| /* The number of priorities available for ACTION_RULE filters. It is invalid to |
| * install a MATCH_ACTION filter with a priority number >= ACTION_PRIOS. |
| */ |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_ACTION_PRIOS_OFST 40 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_ACTION_PRIOS_LEN 4 |
| /* The number of priorities available for OUTER_RULE filters. It is invalid to |
| * install an OUTER_RULE filter with a priority number >= OUTER_PRIOS. |
| */ |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_OUTER_PRIOS_OFST 44 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_OUTER_PRIOS_LEN 4 |
| /* MAE API major version. Currently 1. If this field is not present in the |
| * response (i.e. response shorter than 384 bits), then its value is zero. If |
| * the value does not match the client's expectations, the client should raise |
| * a fatal error. |
| */ |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_API_VER_OFST 48 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_API_VER_LEN 4 |
| /* Mask of supported counter types. Each bit position corresponds to a value of |
| * the MAE_COUNTER_TYPE enum. If this field is missing (i.e. V1 response), |
| * clients must assume that only AR counters are supported (i.e. |
| * COUNTER_TYPES_SUPPORTED==0x1). See also |
| * MC_CMD_MAE_COUNTERS_STREAM_START/COUNTER_TYPES_MASK. |
| */ |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_COUNTER_TYPES_SUPPORTED_OFST 52 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_COUNTER_TYPES_SUPPORTED_LEN 4 |
| /* The total number of conntrack counters available to allocate. */ |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_CT_COUNTERS_OFST 56 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_CT_COUNTERS_LEN 4 |
| /* The total number of Outer Rule counters available to allocate. */ |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_OR_COUNTERS_OFST 60 |
| #define MC_CMD_MAE_GET_CAPS_V3_OUT_OR_COUNTERS_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAE_GET_AR_CAPS |
| * Get a level of support for match fields when used in match-action rules |
| */ |
| #define MC_CMD_MAE_GET_AR_CAPS 0x141 |
| #undef MC_CMD_0x141_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x141_PRIVILEGE_CTG SRIOV_CTG_MAE |
| |
| /* MC_CMD_MAE_GET_AR_CAPS_IN msgrequest */ |
| #define MC_CMD_MAE_GET_AR_CAPS_IN_LEN 0 |
| |
| /* MC_CMD_MAE_GET_AR_CAPS_OUT msgresponse */ |
| #define MC_CMD_MAE_GET_AR_CAPS_OUT_LENMIN 4 |
| #define MC_CMD_MAE_GET_AR_CAPS_OUT_LENMAX 252 |
| #define MC_CMD_MAE_GET_AR_CAPS_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_MAE_GET_AR_CAPS_OUT_LEN(num) (4+4*(num)) |
| #define MC_CMD_MAE_GET_AR_CAPS_OUT_FIELD_FLAGS_NUM(len) (((len)-4)/4) |
| /* Number of fields actually returned in FIELD_FLAGS. */ |
| #define MC_CMD_MAE_GET_AR_CAPS_OUT_COUNT_OFST 0 |
| #define MC_CMD_MAE_GET_AR_CAPS_OUT_COUNT_LEN 4 |
| /* Array of values indicating the NIC's support for a given field, indexed by |
| * field id. The driver must ensure space for |
| * MC_CMD_MAE_GET_CAPS.MATCH_FIELD_COUNT entries in the array.. |
| */ |
| #define MC_CMD_MAE_GET_AR_CAPS_OUT_FIELD_FLAGS_OFST 4 |
| #define MC_CMD_MAE_GET_AR_CAPS_OUT_FIELD_FLAGS_LEN 4 |
| #define MC_CMD_MAE_GET_AR_CAPS_OUT_FIELD_FLAGS_MINNUM 0 |
| #define MC_CMD_MAE_GET_AR_CAPS_OUT_FIELD_FLAGS_MAXNUM 62 |
| #define MC_CMD_MAE_GET_AR_CAPS_OUT_FIELD_FLAGS_MAXNUM_MCDI2 254 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAE_GET_OR_CAPS |
| * Get a level of support for fields used in outer rule keys. |
| */ |
| #define MC_CMD_MAE_GET_OR_CAPS 0x142 |
| #undef MC_CMD_0x142_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x142_PRIVILEGE_CTG SRIOV_CTG_MAE |
| |
| /* MC_CMD_MAE_GET_OR_CAPS_IN msgrequest */ |
| #define MC_CMD_MAE_GET_OR_CAPS_IN_LEN 0 |
| |
| /* MC_CMD_MAE_GET_OR_CAPS_OUT msgresponse */ |
| #define MC_CMD_MAE_GET_OR_CAPS_OUT_LENMIN 4 |
| #define MC_CMD_MAE_GET_OR_CAPS_OUT_LENMAX 252 |
| #define MC_CMD_MAE_GET_OR_CAPS_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_MAE_GET_OR_CAPS_OUT_LEN(num) (4+4*(num)) |
| #define MC_CMD_MAE_GET_OR_CAPS_OUT_FIELD_FLAGS_NUM(len) (((len)-4)/4) |
| /* Number of fields actually returned in FIELD_FLAGS. */ |
| #define MC_CMD_MAE_GET_OR_CAPS_OUT_COUNT_OFST 0 |
| #define MC_CMD_MAE_GET_OR_CAPS_OUT_COUNT_LEN 4 |
| /* Same semantics as MC_CMD_MAE_GET_AR_CAPS.MAE_FIELD_FLAGS */ |
| #define MC_CMD_MAE_GET_OR_CAPS_OUT_FIELD_FLAGS_OFST 4 |
| #define MC_CMD_MAE_GET_OR_CAPS_OUT_FIELD_FLAGS_LEN 4 |
| #define MC_CMD_MAE_GET_OR_CAPS_OUT_FIELD_FLAGS_MINNUM 0 |
| #define MC_CMD_MAE_GET_OR_CAPS_OUT_FIELD_FLAGS_MAXNUM 62 |
| #define MC_CMD_MAE_GET_OR_CAPS_OUT_FIELD_FLAGS_MAXNUM_MCDI2 254 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAE_COUNTER_ALLOC |
| * Allocate match-action-engine counters, which can be referenced in various |
| * tables. |
| */ |
| #define MC_CMD_MAE_COUNTER_ALLOC 0x143 |
| #undef MC_CMD_0x143_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x143_PRIVILEGE_CTG SRIOV_CTG_MAE |
| |
| /* MC_CMD_MAE_COUNTER_ALLOC_IN msgrequest: Using this is equivalent to using V2 |
| * with COUNTER_TYPE=AR. |
| */ |
| #define MC_CMD_MAE_COUNTER_ALLOC_IN_LEN 4 |
| /* The number of counters that the driver would like allocated */ |
| #define MC_CMD_MAE_COUNTER_ALLOC_IN_REQUESTED_COUNT_OFST 0 |
| #define MC_CMD_MAE_COUNTER_ALLOC_IN_REQUESTED_COUNT_LEN 4 |
| |
| /* MC_CMD_MAE_COUNTER_ALLOC_V2_IN msgrequest */ |
| #define MC_CMD_MAE_COUNTER_ALLOC_V2_IN_LEN 8 |
| /* The number of counters that the driver would like allocated */ |
| #define MC_CMD_MAE_COUNTER_ALLOC_V2_IN_REQUESTED_COUNT_OFST 0 |
| #define MC_CMD_MAE_COUNTER_ALLOC_V2_IN_REQUESTED_COUNT_LEN 4 |
| /* Which type of counter to allocate. */ |
| #define MC_CMD_MAE_COUNTER_ALLOC_V2_IN_COUNTER_TYPE_OFST 4 |
| #define MC_CMD_MAE_COUNTER_ALLOC_V2_IN_COUNTER_TYPE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MAE_COUNTER_TYPE */ |
| |
| /* MC_CMD_MAE_COUNTER_ALLOC_OUT msgresponse */ |
| #define MC_CMD_MAE_COUNTER_ALLOC_OUT_LENMIN 12 |
| #define MC_CMD_MAE_COUNTER_ALLOC_OUT_LENMAX 252 |
| #define MC_CMD_MAE_COUNTER_ALLOC_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_MAE_COUNTER_ALLOC_OUT_LEN(num) (8+4*(num)) |
| #define MC_CMD_MAE_COUNTER_ALLOC_OUT_COUNTER_ID_NUM(len) (((len)-8)/4) |
| /* Generation count. Packets with generation count >= GENERATION_COUNT will |
| * contain valid counter values for counter IDs allocated in this call, unless |
| * the counter values are zero and zero squash is enabled. Note that there is |
| * an independent GENERATION_COUNT object per counter type, and that generation |
| * counts wrap from 0xffffffff to 1. |
| */ |
| #define MC_CMD_MAE_COUNTER_ALLOC_OUT_GENERATION_COUNT_OFST 0 |
| #define MC_CMD_MAE_COUNTER_ALLOC_OUT_GENERATION_COUNT_LEN 4 |
| /* enum: Generation counter 0 is reserved and unused. */ |
| #define MC_CMD_MAE_COUNTER_ALLOC_OUT_GENERATION_COUNT_INVALID 0x0 |
| /* The number of counter IDs that the NIC allocated. It is never less than 1; |
| * failure to allocate a single counter will cause an error to be returned. It |
| * is never greater than REQUESTED_COUNT, but may be less. |
| */ |
| #define MC_CMD_MAE_COUNTER_ALLOC_OUT_COUNTER_ID_COUNT_OFST 4 |
| #define MC_CMD_MAE_COUNTER_ALLOC_OUT_COUNTER_ID_COUNT_LEN 4 |
| /* An array containing the IDs for the counters allocated. */ |
| #define MC_CMD_MAE_COUNTER_ALLOC_OUT_COUNTER_ID_OFST 8 |
| #define MC_CMD_MAE_COUNTER_ALLOC_OUT_COUNTER_ID_LEN 4 |
| #define MC_CMD_MAE_COUNTER_ALLOC_OUT_COUNTER_ID_MINNUM 1 |
| #define MC_CMD_MAE_COUNTER_ALLOC_OUT_COUNTER_ID_MAXNUM 61 |
| #define MC_CMD_MAE_COUNTER_ALLOC_OUT_COUNTER_ID_MAXNUM_MCDI2 253 |
| /* enum: A counter ID that is guaranteed never to represent a real counter */ |
| #define MC_CMD_MAE_COUNTER_ALLOC_OUT_COUNTER_ID_NULL 0xffffffff |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAE_COUNTER_FREE |
| * Free match-action-engine counters |
| */ |
| #define MC_CMD_MAE_COUNTER_FREE 0x144 |
| #undef MC_CMD_0x144_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x144_PRIVILEGE_CTG SRIOV_CTG_MAE |
| |
| /* MC_CMD_MAE_COUNTER_FREE_IN msgrequest: Using this is equivalent to using V2 |
| * with COUNTER_TYPE=AR. |
| */ |
| #define MC_CMD_MAE_COUNTER_FREE_IN_LENMIN 8 |
| #define MC_CMD_MAE_COUNTER_FREE_IN_LENMAX 132 |
| #define MC_CMD_MAE_COUNTER_FREE_IN_LENMAX_MCDI2 132 |
| #define MC_CMD_MAE_COUNTER_FREE_IN_LEN(num) (4+4*(num)) |
| #define MC_CMD_MAE_COUNTER_FREE_IN_FREE_COUNTER_ID_NUM(len) (((len)-4)/4) |
| /* The number of counter IDs to be freed. */ |
| #define MC_CMD_MAE_COUNTER_FREE_IN_COUNTER_ID_COUNT_OFST 0 |
| #define MC_CMD_MAE_COUNTER_FREE_IN_COUNTER_ID_COUNT_LEN 4 |
| /* An array containing the counter IDs to be freed. */ |
| #define MC_CMD_MAE_COUNTER_FREE_IN_FREE_COUNTER_ID_OFST 4 |
| #define MC_CMD_MAE_COUNTER_FREE_IN_FREE_COUNTER_ID_LEN 4 |
| #define MC_CMD_MAE_COUNTER_FREE_IN_FREE_COUNTER_ID_MINNUM 1 |
| #define MC_CMD_MAE_COUNTER_FREE_IN_FREE_COUNTER_ID_MAXNUM 32 |
| #define MC_CMD_MAE_COUNTER_FREE_IN_FREE_COUNTER_ID_MAXNUM_MCDI2 32 |
| |
| /* MC_CMD_MAE_COUNTER_FREE_V2_IN msgrequest */ |
| #define MC_CMD_MAE_COUNTER_FREE_V2_IN_LEN 136 |
| /* The number of counter IDs to be freed. */ |
| #define MC_CMD_MAE_COUNTER_FREE_V2_IN_COUNTER_ID_COUNT_OFST 0 |
| #define MC_CMD_MAE_COUNTER_FREE_V2_IN_COUNTER_ID_COUNT_LEN 4 |
| /* An array containing the counter IDs to be freed. */ |
| #define MC_CMD_MAE_COUNTER_FREE_V2_IN_FREE_COUNTER_ID_OFST 4 |
| #define MC_CMD_MAE_COUNTER_FREE_V2_IN_FREE_COUNTER_ID_LEN 4 |
| #define MC_CMD_MAE_COUNTER_FREE_V2_IN_FREE_COUNTER_ID_MINNUM 1 |
| #define MC_CMD_MAE_COUNTER_FREE_V2_IN_FREE_COUNTER_ID_MAXNUM 32 |
| #define MC_CMD_MAE_COUNTER_FREE_V2_IN_FREE_COUNTER_ID_MAXNUM_MCDI2 32 |
| /* Which type of counter to free. */ |
| #define MC_CMD_MAE_COUNTER_FREE_V2_IN_COUNTER_TYPE_OFST 132 |
| #define MC_CMD_MAE_COUNTER_FREE_V2_IN_COUNTER_TYPE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MAE_COUNTER_TYPE */ |
| |
| /* MC_CMD_MAE_COUNTER_FREE_OUT msgresponse */ |
| #define MC_CMD_MAE_COUNTER_FREE_OUT_LENMIN 12 |
| #define MC_CMD_MAE_COUNTER_FREE_OUT_LENMAX 136 |
| #define MC_CMD_MAE_COUNTER_FREE_OUT_LENMAX_MCDI2 136 |
| #define MC_CMD_MAE_COUNTER_FREE_OUT_LEN(num) (8+4*(num)) |
| #define MC_CMD_MAE_COUNTER_FREE_OUT_FREED_COUNTER_ID_NUM(len) (((len)-8)/4) |
| /* Generation count. A packet with generation count == GENERATION_COUNT will |
| * contain the final values for these counter IDs, unless the counter values |
| * are zero and zero squash is enabled. Note that the GENERATION_COUNT value is |
| * specific to the COUNTER_TYPE (IDENTIFIER field in packet header). Receiving |
| * a packet with generation count > GENERATION_COUNT guarantees that no more |
| * values will be written for these counters. If values for these counter IDs |
| * are present, the counter ID has been reallocated. A counter ID will not be |
| * reallocated within a single read cycle as this would merge increments from |
| * the 'old' and 'new' counters. GENERATION_COUNT_INVALID is reserved and |
| * unused. |
| */ |
| #define MC_CMD_MAE_COUNTER_FREE_OUT_GENERATION_COUNT_OFST 0 |
| #define MC_CMD_MAE_COUNTER_FREE_OUT_GENERATION_COUNT_LEN 4 |
| /* The number of counter IDs actually freed. It is never less than 1; failure |
| * to free a single counter will cause an error to be returned. It is never |
| * greater than the number that were requested to be freed, but may be less if |
| * counters could not be freed. |
| */ |
| #define MC_CMD_MAE_COUNTER_FREE_OUT_COUNTER_ID_COUNT_OFST 4 |
| #define MC_CMD_MAE_COUNTER_FREE_OUT_COUNTER_ID_COUNT_LEN 4 |
| /* An array containing the IDs for the counters to that were freed. Note, |
| * failure to free a counter can only occur on incorrect driver behaviour, so |
| * asserting that the expected counters were freed is reasonable. When |
| * debugging, attempting to free a single counter at a time will provide a |
| * reason for the failure to free said counter. |
| */ |
| #define MC_CMD_MAE_COUNTER_FREE_OUT_FREED_COUNTER_ID_OFST 8 |
| #define MC_CMD_MAE_COUNTER_FREE_OUT_FREED_COUNTER_ID_LEN 4 |
| #define MC_CMD_MAE_COUNTER_FREE_OUT_FREED_COUNTER_ID_MINNUM 1 |
| #define MC_CMD_MAE_COUNTER_FREE_OUT_FREED_COUNTER_ID_MAXNUM 32 |
| #define MC_CMD_MAE_COUNTER_FREE_OUT_FREED_COUNTER_ID_MAXNUM_MCDI2 32 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAE_COUNTERS_STREAM_START |
| * Start streaming counter values, specifying an RxQ to deliver packets to. |
| * Counters allocated to the calling function will be written in a round robin |
| * at a fixed cycle rate, assuming sufficient credits are available. The driver |
| * may cause the counter values to be written at a slower rate by constraining |
| * the availability of credits. Note that if the driver wishes to deliver |
| * packets to a different queue, it must call MAE_COUNTERS_STREAM_STOP to stop |
| * delivering packets to the current queue first. |
| */ |
| #define MC_CMD_MAE_COUNTERS_STREAM_START 0x151 |
| #undef MC_CMD_0x151_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x151_PRIVILEGE_CTG SRIOV_CTG_MAE |
| |
| /* MC_CMD_MAE_COUNTERS_STREAM_START_IN msgrequest: Using V1 is equivalent to V2 |
| * with COUNTER_TYPES_MASK=0x1 (i.e. AR counters only). |
| */ |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_IN_LEN 8 |
| /* The RxQ to write packets to. */ |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_IN_QID_OFST 0 |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_IN_QID_LEN 2 |
| /* Maximum size in bytes of packets that may be written to the RxQ. */ |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_IN_PACKET_SIZE_OFST 2 |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_IN_PACKET_SIZE_LEN 2 |
| /* Optional flags. */ |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_IN_FLAGS_OFST 4 |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_IN_FLAGS_LEN 4 |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_IN_ZERO_SQUASH_DISABLE_OFST 4 |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_IN_ZERO_SQUASH_DISABLE_LBN 0 |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_IN_ZERO_SQUASH_DISABLE_WIDTH 1 |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_IN_COUNTER_STALL_EN_OFST 4 |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_IN_COUNTER_STALL_EN_LBN 1 |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_IN_COUNTER_STALL_EN_WIDTH 1 |
| |
| /* MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN msgrequest */ |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_LEN 12 |
| /* The RxQ to write packets to. */ |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_QID_OFST 0 |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_QID_LEN 2 |
| /* Maximum size in bytes of packets that may be written to the RxQ. */ |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_PACKET_SIZE_OFST 2 |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_PACKET_SIZE_LEN 2 |
| /* Optional flags. */ |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_FLAGS_OFST 4 |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_FLAGS_LEN 4 |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_ZERO_SQUASH_DISABLE_OFST 4 |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_ZERO_SQUASH_DISABLE_LBN 0 |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_ZERO_SQUASH_DISABLE_WIDTH 1 |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_COUNTER_STALL_EN_OFST 4 |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_COUNTER_STALL_EN_LBN 1 |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_COUNTER_STALL_EN_WIDTH 1 |
| /* Mask of which counter types should be reported. Each bit position |
| * corresponds to a value of the MAE_COUNTER_TYPE enum. For example a value of |
| * 0x3 requests both AR and CT counters. A value of zero is invalid. Counter |
| * types not selected by the mask value won't be included in the stream. If a |
| * client wishes to change which counter types are reported, it must first call |
| * MAE_COUNTERS_STREAM_STOP, then restart it with the new mask value. |
| * Requesting a counter type which isn't supported by firmware (reported in |
| * MC_CMD_MAE_GET_CAPS/COUNTER_TYPES_SUPPORTED) will result in ENOTSUP. |
| */ |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_COUNTER_TYPES_MASK_OFST 8 |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_COUNTER_TYPES_MASK_LEN 4 |
| |
| /* MC_CMD_MAE_COUNTERS_STREAM_START_OUT msgresponse */ |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_OUT_LEN 4 |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_OUT_FLAGS_OFST 0 |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_OUT_FLAGS_LEN 4 |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_OUT_USES_CREDITS_OFST 0 |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_OUT_USES_CREDITS_LBN 0 |
| #define MC_CMD_MAE_COUNTERS_STREAM_START_OUT_USES_CREDITS_WIDTH 1 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAE_COUNTERS_STREAM_STOP |
| * Stop streaming counter values to the specified RxQ. |
| */ |
| #define MC_CMD_MAE_COUNTERS_STREAM_STOP 0x152 |
| #undef MC_CMD_0x152_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x152_PRIVILEGE_CTG SRIOV_CTG_MAE |
| |
| /* MC_CMD_MAE_COUNTERS_STREAM_STOP_IN msgrequest */ |
| #define MC_CMD_MAE_COUNTERS_STREAM_STOP_IN_LEN 2 |
| /* The RxQ to stop writing packets to. */ |
| #define MC_CMD_MAE_COUNTERS_STREAM_STOP_IN_QID_OFST 0 |
| #define MC_CMD_MAE_COUNTERS_STREAM_STOP_IN_QID_LEN 2 |
| |
| /* MC_CMD_MAE_COUNTERS_STREAM_STOP_OUT msgresponse */ |
| #define MC_CMD_MAE_COUNTERS_STREAM_STOP_OUT_LEN 4 |
| /* Generation count for AR counters. The final set of AR counter values will be |
| * written out in packets with count == GENERATION_COUNT. An empty packet with |
| * count > GENERATION_COUNT indicates that no more counter values of this type |
| * will be written to this stream. GENERATION_COUNT_INVALID is reserved and |
| * unused. |
| */ |
| #define MC_CMD_MAE_COUNTERS_STREAM_STOP_OUT_GENERATION_COUNT_OFST 0 |
| #define MC_CMD_MAE_COUNTERS_STREAM_STOP_OUT_GENERATION_COUNT_LEN 4 |
| |
| /* MC_CMD_MAE_COUNTERS_STREAM_STOP_V2_OUT msgresponse */ |
| #define MC_CMD_MAE_COUNTERS_STREAM_STOP_V2_OUT_LENMIN 4 |
| #define MC_CMD_MAE_COUNTERS_STREAM_STOP_V2_OUT_LENMAX 32 |
| #define MC_CMD_MAE_COUNTERS_STREAM_STOP_V2_OUT_LENMAX_MCDI2 32 |
| #define MC_CMD_MAE_COUNTERS_STREAM_STOP_V2_OUT_LEN(num) (0+4*(num)) |
| #define MC_CMD_MAE_COUNTERS_STREAM_STOP_V2_OUT_GENERATION_COUNT_NUM(len) (((len)-0)/4) |
| /* Array of generation counts, indexed by MAE_COUNTER_TYPE. Note that since |
| * MAE_COUNTER_TYPE_AR==0, this response is backwards-compatible with V1. The |
| * final set of counter values will be written out in packets with count == |
| * GENERATION_COUNT. An empty packet with count > GENERATION_COUNT indicates |
| * that no more counter values of this type will be written to this stream. |
| * GENERATION_COUNT_INVALID is reserved and unused. |
| */ |
| #define MC_CMD_MAE_COUNTERS_STREAM_STOP_V2_OUT_GENERATION_COUNT_OFST 0 |
| #define MC_CMD_MAE_COUNTERS_STREAM_STOP_V2_OUT_GENERATION_COUNT_LEN 4 |
| #define MC_CMD_MAE_COUNTERS_STREAM_STOP_V2_OUT_GENERATION_COUNT_MINNUM 1 |
| #define MC_CMD_MAE_COUNTERS_STREAM_STOP_V2_OUT_GENERATION_COUNT_MAXNUM 8 |
| #define MC_CMD_MAE_COUNTERS_STREAM_STOP_V2_OUT_GENERATION_COUNT_MAXNUM_MCDI2 8 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAE_COUNTERS_STREAM_GIVE_CREDITS |
| * Give a number of credits to the packetiser. Each credit received allows the |
| * MC to write one packet to the RxQ, therefore for each credit the driver must |
| * have written sufficient descriptors for a packet of length |
| * MAE_COUNTERS_PACKETISER_STREAM_START/PACKET_SIZE and rung the doorbell. |
| */ |
| #define MC_CMD_MAE_COUNTERS_STREAM_GIVE_CREDITS 0x153 |
| #undef MC_CMD_0x153_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x153_PRIVILEGE_CTG SRIOV_CTG_MAE |
| |
| /* MC_CMD_MAE_COUNTERS_STREAM_GIVE_CREDITS_IN msgrequest */ |
| #define MC_CMD_MAE_COUNTERS_STREAM_GIVE_CREDITS_IN_LEN 4 |
| /* Number of credits to give to the packetiser. */ |
| #define MC_CMD_MAE_COUNTERS_STREAM_GIVE_CREDITS_IN_NUM_CREDITS_OFST 0 |
| #define MC_CMD_MAE_COUNTERS_STREAM_GIVE_CREDITS_IN_NUM_CREDITS_LEN 4 |
| |
| /* MC_CMD_MAE_COUNTERS_STREAM_GIVE_CREDITS_OUT msgresponse */ |
| #define MC_CMD_MAE_COUNTERS_STREAM_GIVE_CREDITS_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAE_ENCAP_HEADER_ALLOC |
| * Allocate an encapsulation header to be used in an Action Rule response. The |
| * header must be constructed as a valid packet with 0-length payload. |
| * Specifically, the L3/L4 lengths & checksums will only be incrementally fixed |
| * by the NIC, rather than recomputed entirely. Currently only IPv4, IPv6 and |
| * UDP are supported. If the maximum number of headers have already been |
| * allocated then the command will fail with MC_CMD_ERR_ENOSPC. |
| */ |
| #define MC_CMD_MAE_ENCAP_HEADER_ALLOC 0x148 |
| #undef MC_CMD_0x148_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x148_PRIVILEGE_CTG SRIOV_CTG_MAE |
| |
| /* MC_CMD_MAE_ENCAP_HEADER_ALLOC_IN msgrequest */ |
| #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_IN_LENMIN 4 |
| #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_IN_LENMAX 252 |
| #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_IN_LEN(num) (4+1*(num)) |
| #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_IN_HDR_DATA_NUM(len) (((len)-4)/1) |
| #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_IN_ENCAP_TYPE_OFST 0 |
| #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_IN_ENCAP_TYPE_LEN 4 |
| #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_IN_HDR_DATA_OFST 4 |
| #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_IN_HDR_DATA_LEN 1 |
| #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_IN_HDR_DATA_MINNUM 0 |
| #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_IN_HDR_DATA_MAXNUM 248 |
| #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_IN_HDR_DATA_MAXNUM_MCDI2 1016 |
| |
| /* MC_CMD_MAE_ENCAP_HEADER_ALLOC_OUT msgresponse */ |
| #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_OUT_LEN 4 |
| #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_OUT_ENCAP_HEADER_ID_OFST 0 |
| #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_OUT_ENCAP_HEADER_ID_LEN 4 |
| /* enum: An encap metadata ID that is guaranteed never to represent real encap |
| * metadata |
| */ |
| #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_OUT_ENCAP_HEADER_ID_NULL 0xffffffff |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAE_ENCAP_HEADER_UPDATE |
| * Update encap action metadata. See comments for MAE_ENCAP_HEADER_ALLOC. |
| */ |
| #define MC_CMD_MAE_ENCAP_HEADER_UPDATE 0x149 |
| #undef MC_CMD_0x149_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x149_PRIVILEGE_CTG SRIOV_CTG_MAE |
| |
| /* MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN msgrequest */ |
| #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN_LENMIN 8 |
| #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN_LENMAX 252 |
| #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN_LEN(num) (8+1*(num)) |
| #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN_HDR_DATA_NUM(len) (((len)-8)/1) |
| #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN_EH_ID_OFST 0 |
| #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN_EH_ID_LEN 4 |
| #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN_ENCAP_TYPE_OFST 4 |
| #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN_ENCAP_TYPE_LEN 4 |
| #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN_HDR_DATA_OFST 8 |
| #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN_HDR_DATA_LEN 1 |
| #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN_HDR_DATA_MINNUM 0 |
| #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN_HDR_DATA_MAXNUM 244 |
| #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN_HDR_DATA_MAXNUM_MCDI2 1012 |
| |
| /* MC_CMD_MAE_ENCAP_HEADER_UPDATE_OUT msgresponse */ |
| #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAE_ENCAP_HEADER_FREE |
| * Free encap action metadata |
| */ |
| #define MC_CMD_MAE_ENCAP_HEADER_FREE 0x14a |
| #undef MC_CMD_0x14a_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x14a_PRIVILEGE_CTG SRIOV_CTG_MAE |
| |
| /* MC_CMD_MAE_ENCAP_HEADER_FREE_IN msgrequest */ |
| #define MC_CMD_MAE_ENCAP_HEADER_FREE_IN_LENMIN 4 |
| #define MC_CMD_MAE_ENCAP_HEADER_FREE_IN_LENMAX 128 |
| #define MC_CMD_MAE_ENCAP_HEADER_FREE_IN_LENMAX_MCDI2 128 |
| #define MC_CMD_MAE_ENCAP_HEADER_FREE_IN_LEN(num) (0+4*(num)) |
| #define MC_CMD_MAE_ENCAP_HEADER_FREE_IN_EH_ID_NUM(len) (((len)-0)/4) |
| /* Same semantics as MC_CMD_MAE_COUNTER_FREE */ |
| #define MC_CMD_MAE_ENCAP_HEADER_FREE_IN_EH_ID_OFST 0 |
| #define MC_CMD_MAE_ENCAP_HEADER_FREE_IN_EH_ID_LEN 4 |
| #define MC_CMD_MAE_ENCAP_HEADER_FREE_IN_EH_ID_MINNUM 1 |
| #define MC_CMD_MAE_ENCAP_HEADER_FREE_IN_EH_ID_MAXNUM 32 |
| #define MC_CMD_MAE_ENCAP_HEADER_FREE_IN_EH_ID_MAXNUM_MCDI2 32 |
| |
| /* MC_CMD_MAE_ENCAP_HEADER_FREE_OUT msgresponse */ |
| #define MC_CMD_MAE_ENCAP_HEADER_FREE_OUT_LENMIN 4 |
| #define MC_CMD_MAE_ENCAP_HEADER_FREE_OUT_LENMAX 128 |
| #define MC_CMD_MAE_ENCAP_HEADER_FREE_OUT_LENMAX_MCDI2 128 |
| #define MC_CMD_MAE_ENCAP_HEADER_FREE_OUT_LEN(num) (0+4*(num)) |
| #define MC_CMD_MAE_ENCAP_HEADER_FREE_OUT_FREED_EH_ID_NUM(len) (((len)-0)/4) |
| /* Same semantics as MC_CMD_MAE_COUNTER_FREE */ |
| #define MC_CMD_MAE_ENCAP_HEADER_FREE_OUT_FREED_EH_ID_OFST 0 |
| #define MC_CMD_MAE_ENCAP_HEADER_FREE_OUT_FREED_EH_ID_LEN 4 |
| #define MC_CMD_MAE_ENCAP_HEADER_FREE_OUT_FREED_EH_ID_MINNUM 1 |
| #define MC_CMD_MAE_ENCAP_HEADER_FREE_OUT_FREED_EH_ID_MAXNUM 32 |
| #define MC_CMD_MAE_ENCAP_HEADER_FREE_OUT_FREED_EH_ID_MAXNUM_MCDI2 32 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAE_MAC_ADDR_ALLOC |
| * Allocate MAC address. Hardware implementations have MAC addresses programmed |
| * into an indirection table, and clients should take care not to allocate the |
| * same MAC address twice (but instead reuse its ID). If the maximum number of |
| * MAC addresses have already been allocated then the command will fail with |
| * MC_CMD_ERR_ENOSPC. |
| */ |
| #define MC_CMD_MAE_MAC_ADDR_ALLOC 0x15e |
| #undef MC_CMD_0x15e_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x15e_PRIVILEGE_CTG SRIOV_CTG_MAE |
| |
| /* MC_CMD_MAE_MAC_ADDR_ALLOC_IN msgrequest */ |
| #define MC_CMD_MAE_MAC_ADDR_ALLOC_IN_LEN 6 |
| /* MAC address as bytes in network order. */ |
| #define MC_CMD_MAE_MAC_ADDR_ALLOC_IN_MAC_ADDR_OFST 0 |
| #define MC_CMD_MAE_MAC_ADDR_ALLOC_IN_MAC_ADDR_LEN 6 |
| |
| /* MC_CMD_MAE_MAC_ADDR_ALLOC_OUT msgresponse */ |
| #define MC_CMD_MAE_MAC_ADDR_ALLOC_OUT_LEN 4 |
| #define MC_CMD_MAE_MAC_ADDR_ALLOC_OUT_MAC_ID_OFST 0 |
| #define MC_CMD_MAE_MAC_ADDR_ALLOC_OUT_MAC_ID_LEN 4 |
| /* enum: An MAC address ID that is guaranteed never to represent a real MAC |
| * address. |
| */ |
| #define MC_CMD_MAE_MAC_ADDR_ALLOC_OUT_MAC_ID_NULL 0xffffffff |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAE_MAC_ADDR_FREE |
| * Free MAC address. |
| */ |
| #define MC_CMD_MAE_MAC_ADDR_FREE 0x15f |
| #undef MC_CMD_0x15f_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x15f_PRIVILEGE_CTG SRIOV_CTG_MAE |
| |
| /* MC_CMD_MAE_MAC_ADDR_FREE_IN msgrequest */ |
| #define MC_CMD_MAE_MAC_ADDR_FREE_IN_LENMIN 4 |
| #define MC_CMD_MAE_MAC_ADDR_FREE_IN_LENMAX 128 |
| #define MC_CMD_MAE_MAC_ADDR_FREE_IN_LENMAX_MCDI2 128 |
| #define MC_CMD_MAE_MAC_ADDR_FREE_IN_LEN(num) (0+4*(num)) |
| #define MC_CMD_MAE_MAC_ADDR_FREE_IN_MAC_ID_NUM(len) (((len)-0)/4) |
| /* Same semantics as MC_CMD_MAE_COUNTER_FREE */ |
| #define MC_CMD_MAE_MAC_ADDR_FREE_IN_MAC_ID_OFST 0 |
| #define MC_CMD_MAE_MAC_ADDR_FREE_IN_MAC_ID_LEN 4 |
| #define MC_CMD_MAE_MAC_ADDR_FREE_IN_MAC_ID_MINNUM 1 |
| #define MC_CMD_MAE_MAC_ADDR_FREE_IN_MAC_ID_MAXNUM 32 |
| #define MC_CMD_MAE_MAC_ADDR_FREE_IN_MAC_ID_MAXNUM_MCDI2 32 |
| |
| /* MC_CMD_MAE_MAC_ADDR_FREE_OUT msgresponse */ |
| #define MC_CMD_MAE_MAC_ADDR_FREE_OUT_LENMIN 4 |
| #define MC_CMD_MAE_MAC_ADDR_FREE_OUT_LENMAX 128 |
| #define MC_CMD_MAE_MAC_ADDR_FREE_OUT_LENMAX_MCDI2 128 |
| #define MC_CMD_MAE_MAC_ADDR_FREE_OUT_LEN(num) (0+4*(num)) |
| #define MC_CMD_MAE_MAC_ADDR_FREE_OUT_FREED_MAC_ID_NUM(len) (((len)-0)/4) |
| /* Same semantics as MC_CMD_MAE_COUNTER_FREE */ |
| #define MC_CMD_MAE_MAC_ADDR_FREE_OUT_FREED_MAC_ID_OFST 0 |
| #define MC_CMD_MAE_MAC_ADDR_FREE_OUT_FREED_MAC_ID_LEN 4 |
| #define MC_CMD_MAE_MAC_ADDR_FREE_OUT_FREED_MAC_ID_MINNUM 1 |
| #define MC_CMD_MAE_MAC_ADDR_FREE_OUT_FREED_MAC_ID_MAXNUM 32 |
| #define MC_CMD_MAE_MAC_ADDR_FREE_OUT_FREED_MAC_ID_MAXNUM_MCDI2 32 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAE_ACTION_SET_ALLOC |
| * Allocate an action set, which can be referenced either in response to an |
| * Action Rule, or as part of an Action Set List. If the maxmimum number of |
| * action sets have already been allocated then the command will fail with |
| * MC_CMD_ERR_ENOSPC. |
| */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC 0x14d |
| #undef MC_CMD_0x14d_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x14d_PRIVILEGE_CTG SRIOV_CTG_MAE |
| |
| /* MC_CMD_MAE_ACTION_SET_ALLOC_IN msgrequest */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_LEN 44 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_FLAGS_OFST 0 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_FLAGS_LEN 4 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_VLAN_PUSH_OFST 0 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_VLAN_PUSH_LBN 0 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_VLAN_PUSH_WIDTH 2 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_VLAN_POP_OFST 0 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_VLAN_POP_LBN 4 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_VLAN_POP_WIDTH 2 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DECAP_OFST 0 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DECAP_LBN 8 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DECAP_WIDTH 1 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_MARK_OFST 0 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_MARK_LBN 9 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_MARK_WIDTH 1 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_FLAG_OFST 0 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_FLAG_LBN 10 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_FLAG_WIDTH 1 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DO_NAT_OFST 0 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DO_NAT_LBN 11 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DO_NAT_WIDTH 1 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DO_DECR_IP_TTL_OFST 0 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DO_DECR_IP_TTL_LBN 12 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DO_DECR_IP_TTL_WIDTH 1 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DO_SET_SRC_MPORT_OFST 0 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DO_SET_SRC_MPORT_LBN 13 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DO_SET_SRC_MPORT_WIDTH 1 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_SUPPRESS_SELF_DELIVERY_OFST 0 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_SUPPRESS_SELF_DELIVERY_LBN 14 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_SUPPRESS_SELF_DELIVERY_WIDTH 1 |
| /* If VLAN_PUSH >= 1, TCI value to be inserted as outermost VLAN. */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_VLAN0_TCI_BE_OFST 4 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_VLAN0_TCI_BE_LEN 2 |
| /* If VLAN_PUSH >= 1, TPID value to be inserted as outermost VLAN. */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_VLAN0_PROTO_BE_OFST 6 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_VLAN0_PROTO_BE_LEN 2 |
| /* If VLAN_PUSH == 2, inner TCI value to be inserted. */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_VLAN1_TCI_BE_OFST 8 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_VLAN1_TCI_BE_LEN 2 |
| /* If VLAN_PUSH == 2, inner TPID value to be inserted. */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_VLAN1_PROTO_BE_OFST 10 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_VLAN1_PROTO_BE_LEN 2 |
| /* Reserved. Ignored by firmware. Should be set to zero or 0xffffffff. */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_RSVD_OFST 12 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_RSVD_LEN 4 |
| /* Set to ENCAP_HEADER_ID_NULL to request no encap action */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_ENCAP_HEADER_ID_OFST 16 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_ENCAP_HEADER_ID_LEN 4 |
| /* An m-port selector identifying the m-port that the modified packet should be |
| * delivered to. Set to MPORT_SELECTOR_NULL to request no delivery of the |
| * packet. |
| */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DELIVER_OFST 20 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DELIVER_LEN 4 |
| /* Allows an action set to trigger several counter updates. Set to |
| * COUNTER_LIST_ID_NULL to request no counter action. |
| */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_COUNTER_LIST_ID_OFST 24 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_COUNTER_LIST_ID_LEN 4 |
| /* If a driver only wished to update one counter within this action set, then |
| * it can supply a COUNTER_ID instead of allocating a single-element counter |
| * list. The ID must have been allocated with COUNTER_TYPE=AR. This field |
| * should be set to COUNTER_ID_NULL if this behaviour is not required. It is |
| * not valid to supply a non-NULL value for both COUNTER_LIST_ID and |
| * COUNTER_ID. |
| */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_COUNTER_ID_OFST 28 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_COUNTER_ID_LEN 4 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_MARK_VALUE_OFST 32 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_MARK_VALUE_LEN 4 |
| /* Set to MAC_ID_NULL to request no source MAC replacement. */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_SRC_MAC_ID_OFST 36 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_SRC_MAC_ID_LEN 4 |
| /* Set to MAC_ID_NULL to request no destination MAC replacement. */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DST_MAC_ID_OFST 40 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DST_MAC_ID_LEN 4 |
| |
| /* MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN msgrequest: Only supported if |
| * MAE_ACTION_SET_ALLOC_V2_SUPPORTED is advertised in |
| * MC_CMD_GET_CAPABILITIES_V7_OUT. |
| */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_LEN 51 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_FLAGS_OFST 0 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_FLAGS_LEN 4 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_VLAN_PUSH_OFST 0 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_VLAN_PUSH_LBN 0 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_VLAN_PUSH_WIDTH 2 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_VLAN_POP_OFST 0 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_VLAN_POP_LBN 4 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_VLAN_POP_WIDTH 2 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DECAP_OFST 0 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DECAP_LBN 8 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DECAP_WIDTH 1 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_MARK_OFST 0 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_MARK_LBN 9 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_MARK_WIDTH 1 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_FLAG_OFST 0 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_FLAG_LBN 10 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_FLAG_WIDTH 1 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_NAT_OFST 0 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_NAT_LBN 11 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_NAT_WIDTH 1 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_DECR_IP_TTL_OFST 0 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_DECR_IP_TTL_LBN 12 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_DECR_IP_TTL_WIDTH 1 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_SET_SRC_MPORT_OFST 0 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_SET_SRC_MPORT_LBN 13 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_SET_SRC_MPORT_WIDTH 1 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_SUPPRESS_SELF_DELIVERY_OFST 0 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_SUPPRESS_SELF_DELIVERY_LBN 14 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_SUPPRESS_SELF_DELIVERY_WIDTH 1 |
| /* If VLAN_PUSH >= 1, TCI value to be inserted as outermost VLAN. */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_VLAN0_TCI_BE_OFST 4 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_VLAN0_TCI_BE_LEN 2 |
| /* If VLAN_PUSH >= 1, TPID value to be inserted as outermost VLAN. */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_VLAN0_PROTO_BE_OFST 6 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_VLAN0_PROTO_BE_LEN 2 |
| /* If VLAN_PUSH == 2, inner TCI value to be inserted. */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_VLAN1_TCI_BE_OFST 8 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_VLAN1_TCI_BE_LEN 2 |
| /* If VLAN_PUSH == 2, inner TPID value to be inserted. */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_VLAN1_PROTO_BE_OFST 10 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_VLAN1_PROTO_BE_LEN 2 |
| /* Reserved. Ignored by firmware. Should be set to zero or 0xffffffff. */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_RSVD_OFST 12 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_RSVD_LEN 4 |
| /* Set to ENCAP_HEADER_ID_NULL to request no encap action */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_ENCAP_HEADER_ID_OFST 16 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_ENCAP_HEADER_ID_LEN 4 |
| /* An m-port selector identifying the m-port that the modified packet should be |
| * delivered to. Set to MPORT_SELECTOR_NULL to request no delivery of the |
| * packet. |
| */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DELIVER_OFST 20 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DELIVER_LEN 4 |
| /* Allows an action set to trigger several counter updates. Set to |
| * COUNTER_LIST_ID_NULL to request no counter action. |
| */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_COUNTER_LIST_ID_OFST 24 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_COUNTER_LIST_ID_LEN 4 |
| /* If a driver only wished to update one counter within this action set, then |
| * it can supply a COUNTER_ID instead of allocating a single-element counter |
| * list. The ID must have been allocated with COUNTER_TYPE=AR. This field |
| * should be set to COUNTER_ID_NULL if this behaviour is not required. It is |
| * not valid to supply a non-NULL value for both COUNTER_LIST_ID and |
| * COUNTER_ID. |
| */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_COUNTER_ID_OFST 28 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_COUNTER_ID_LEN 4 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_MARK_VALUE_OFST 32 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_MARK_VALUE_LEN 4 |
| /* Set to MAC_ID_NULL to request no source MAC replacement. */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_SRC_MAC_ID_OFST 36 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_SRC_MAC_ID_LEN 4 |
| /* Set to MAC_ID_NULL to request no destination MAC replacement. */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DST_MAC_ID_OFST 40 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DST_MAC_ID_LEN 4 |
| /* Source m-port ID to be reported for DO_SET_SRC_MPORT action. */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_REPORTED_SRC_MPORT_OFST 44 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_REPORTED_SRC_MPORT_LEN 4 |
| /* Actions for modifying the Differentiated Services Code-Point (DSCP) bits |
| * within IPv4 and IPv6 headers. |
| */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DSCP_CONTROL_OFST 48 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DSCP_CONTROL_LEN 2 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_DSCP_ENCAP_COPY_OFST 48 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_DSCP_ENCAP_COPY_LBN 0 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_DSCP_ENCAP_COPY_WIDTH 1 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_DSCP_DECAP_COPY_OFST 48 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_DSCP_DECAP_COPY_LBN 1 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_DSCP_DECAP_COPY_WIDTH 1 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_REPLACE_DSCP_OFST 48 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_REPLACE_DSCP_LBN 2 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_REPLACE_DSCP_WIDTH 1 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DSCP_VALUE_OFST 48 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DSCP_VALUE_LBN 3 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DSCP_VALUE_WIDTH 6 |
| /* Actions for modifying the Explicit Congestion Notification (ECN) bits within |
| * IPv4 and IPv6 headers. |
| */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_ECN_CONTROL_OFST 50 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_ECN_CONTROL_LEN 1 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_ECN_ENCAP_COPY_OFST 50 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_ECN_ENCAP_COPY_LBN 0 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_ECN_ENCAP_COPY_WIDTH 1 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_ECN_DECAP_COPY_OFST 50 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_ECN_DECAP_COPY_LBN 1 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_ECN_DECAP_COPY_WIDTH 1 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_REPLACE_ECN_OFST 50 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_REPLACE_ECN_LBN 2 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_REPLACE_ECN_WIDTH 1 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_ECN_VALUE_OFST 50 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_ECN_VALUE_LBN 3 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_ECN_VALUE_WIDTH 2 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_ECN_ECT_0_TO_CE_OFST 50 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_ECN_ECT_0_TO_CE_LBN 5 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_ECN_ECT_0_TO_CE_WIDTH 1 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_ECN_ECT_1_TO_CE_OFST 50 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_ECN_ECT_1_TO_CE_LBN 6 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_ECN_ECT_1_TO_CE_WIDTH 1 |
| |
| /* MC_CMD_MAE_ACTION_SET_ALLOC_OUT msgresponse */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_OUT_LEN 4 |
| /* The MSB of the AS_ID is guaranteed to be clear if the ID is not |
| * ACTION_SET_ID_NULL. This allows an AS_ID to be distinguished from an ASL_ID |
| * returned from MC_CMD_MAE_ACTION_SET_LIST_ALLOC. |
| */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_OUT_AS_ID_OFST 0 |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_OUT_AS_ID_LEN 4 |
| /* enum: An action set ID that is guaranteed never to represent an action set |
| */ |
| #define MC_CMD_MAE_ACTION_SET_ALLOC_OUT_ACTION_SET_ID_NULL 0xffffffff |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAE_ACTION_SET_FREE |
| */ |
| #define MC_CMD_MAE_ACTION_SET_FREE 0x14e |
| #undef MC_CMD_0x14e_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x14e_PRIVILEGE_CTG SRIOV_CTG_MAE |
| |
| /* MC_CMD_MAE_ACTION_SET_FREE_IN msgrequest */ |
| #define MC_CMD_MAE_ACTION_SET_FREE_IN_LENMIN 4 |
| #define MC_CMD_MAE_ACTION_SET_FREE_IN_LENMAX 128 |
| #define MC_CMD_MAE_ACTION_SET_FREE_IN_LENMAX_MCDI2 128 |
| #define MC_CMD_MAE_ACTION_SET_FREE_IN_LEN(num) (0+4*(num)) |
| #define MC_CMD_MAE_ACTION_SET_FREE_IN_AS_ID_NUM(len) (((len)-0)/4) |
| /* Same semantics as MC_CMD_MAE_COUNTER_FREE */ |
| #define MC_CMD_MAE_ACTION_SET_FREE_IN_AS_ID_OFST 0 |
| #define MC_CMD_MAE_ACTION_SET_FREE_IN_AS_ID_LEN 4 |
| #define MC_CMD_MAE_ACTION_SET_FREE_IN_AS_ID_MINNUM 1 |
| #define MC_CMD_MAE_ACTION_SET_FREE_IN_AS_ID_MAXNUM 32 |
| #define MC_CMD_MAE_ACTION_SET_FREE_IN_AS_ID_MAXNUM_MCDI2 32 |
| |
| /* MC_CMD_MAE_ACTION_SET_FREE_OUT msgresponse */ |
| #define MC_CMD_MAE_ACTION_SET_FREE_OUT_LENMIN 4 |
| #define MC_CMD_MAE_ACTION_SET_FREE_OUT_LENMAX 128 |
| #define MC_CMD_MAE_ACTION_SET_FREE_OUT_LENMAX_MCDI2 128 |
| #define MC_CMD_MAE_ACTION_SET_FREE_OUT_LEN(num) (0+4*(num)) |
| #define MC_CMD_MAE_ACTION_SET_FREE_OUT_FREED_AS_ID_NUM(len) (((len)-0)/4) |
| /* Same semantics as MC_CMD_MAE_COUNTER_FREE */ |
| #define MC_CMD_MAE_ACTION_SET_FREE_OUT_FREED_AS_ID_OFST 0 |
| #define MC_CMD_MAE_ACTION_SET_FREE_OUT_FREED_AS_ID_LEN 4 |
| #define MC_CMD_MAE_ACTION_SET_FREE_OUT_FREED_AS_ID_MINNUM 1 |
| #define MC_CMD_MAE_ACTION_SET_FREE_OUT_FREED_AS_ID_MAXNUM 32 |
| #define MC_CMD_MAE_ACTION_SET_FREE_OUT_FREED_AS_ID_MAXNUM_MCDI2 32 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAE_ACTION_SET_LIST_ALLOC |
| * Allocate an action set list (ASL) that can be referenced by an ID. The ASL |
| * ID can be used when inserting an action rule, so that for each packet |
| * matching the rule every action set in the list is applied. If the maximum |
| * number of ASLs have already been allocated then the command will fail with |
| * MC_CMD_ERR_ENOSPC. |
| */ |
| #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC 0x14f |
| #undef MC_CMD_0x14f_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x14f_PRIVILEGE_CTG SRIOV_CTG_MAE |
| |
| /* MC_CMD_MAE_ACTION_SET_LIST_ALLOC_IN msgrequest */ |
| #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_IN_LENMIN 8 |
| #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_IN_LENMAX 252 |
| #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_IN_LEN(num) (4+4*(num)) |
| #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_IN_AS_IDS_NUM(len) (((len)-4)/4) |
| /* Number of elements in the AS_IDS field. */ |
| #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_IN_COUNT_OFST 0 |
| #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_IN_COUNT_LEN 4 |
| /* The IDs of the action sets in this list. The last element of this list may |
| * be the ID of an already allocated ASL. In this case the action sets from the |
| * already allocated ASL will be applied after the action sets supplied by this |
| * request. This mechanism can be used to reduce resource usage in the case |
| * where one ASL is a sublist of another ASL. The sublist should be allocated |
| * first, then the superlist should be allocated by supplying all required |
| * action set IDs that are not in the sublist followed by the ID of the |
| * sublist. One sublist can be referenced by multiple superlists. |
| */ |
| #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_IN_AS_IDS_OFST 4 |
| #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_IN_AS_IDS_LEN 4 |
| #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_IN_AS_IDS_MINNUM 1 |
| #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_IN_AS_IDS_MAXNUM 62 |
| #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_IN_AS_IDS_MAXNUM_MCDI2 254 |
| |
| /* MC_CMD_MAE_ACTION_SET_LIST_ALLOC_OUT msgresponse */ |
| #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_OUT_LEN 4 |
| /* The MSB of the ASL_ID is guaranteed to be set. This allows an ASL_ID to be |
| * distinguished from an AS_ID returned from MC_CMD_MAE_ACTION_SET_ALLOC. |
| */ |
| #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_OUT_ASL_ID_OFST 0 |
| #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_OUT_ASL_ID_LEN 4 |
| /* enum: An action set list ID that is guaranteed never to represent an action |
| * set list |
| */ |
| #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_OUT_ACTION_SET_LIST_ID_NULL 0xffffffff |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAE_ACTION_SET_LIST_FREE |
| * Free match-action-engine redirect_lists |
| */ |
| #define MC_CMD_MAE_ACTION_SET_LIST_FREE 0x150 |
| #undef MC_CMD_0x150_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x150_PRIVILEGE_CTG SRIOV_CTG_MAE |
| |
| /* MC_CMD_MAE_ACTION_SET_LIST_FREE_IN msgrequest */ |
| #define MC_CMD_MAE_ACTION_SET_LIST_FREE_IN_LENMIN 4 |
| #define MC_CMD_MAE_ACTION_SET_LIST_FREE_IN_LENMAX 128 |
| #define MC_CMD_MAE_ACTION_SET_LIST_FREE_IN_LENMAX_MCDI2 128 |
| #define MC_CMD_MAE_ACTION_SET_LIST_FREE_IN_LEN(num) (0+4*(num)) |
| #define MC_CMD_MAE_ACTION_SET_LIST_FREE_IN_ASL_ID_NUM(len) (((len)-0)/4) |
| /* Same semantics as MC_CMD_MAE_COUNTER_FREE */ |
| #define MC_CMD_MAE_ACTION_SET_LIST_FREE_IN_ASL_ID_OFST 0 |
| #define MC_CMD_MAE_ACTION_SET_LIST_FREE_IN_ASL_ID_LEN 4 |
| #define MC_CMD_MAE_ACTION_SET_LIST_FREE_IN_ASL_ID_MINNUM 1 |
| #define MC_CMD_MAE_ACTION_SET_LIST_FREE_IN_ASL_ID_MAXNUM 32 |
| #define MC_CMD_MAE_ACTION_SET_LIST_FREE_IN_ASL_ID_MAXNUM_MCDI2 32 |
| |
| /* MC_CMD_MAE_ACTION_SET_LIST_FREE_OUT msgresponse */ |
| #define MC_CMD_MAE_ACTION_SET_LIST_FREE_OUT_LENMIN 4 |
| #define MC_CMD_MAE_ACTION_SET_LIST_FREE_OUT_LENMAX 128 |
| #define MC_CMD_MAE_ACTION_SET_LIST_FREE_OUT_LENMAX_MCDI2 128 |
| #define MC_CMD_MAE_ACTION_SET_LIST_FREE_OUT_LEN(num) (0+4*(num)) |
| #define MC_CMD_MAE_ACTION_SET_LIST_FREE_OUT_FREED_ASL_ID_NUM(len) (((len)-0)/4) |
| /* Same semantics as MC_CMD_MAE_COUNTER_FREE */ |
| #define MC_CMD_MAE_ACTION_SET_LIST_FREE_OUT_FREED_ASL_ID_OFST 0 |
| #define MC_CMD_MAE_ACTION_SET_LIST_FREE_OUT_FREED_ASL_ID_LEN 4 |
| #define MC_CMD_MAE_ACTION_SET_LIST_FREE_OUT_FREED_ASL_ID_MINNUM 1 |
| #define MC_CMD_MAE_ACTION_SET_LIST_FREE_OUT_FREED_ASL_ID_MAXNUM 32 |
| #define MC_CMD_MAE_ACTION_SET_LIST_FREE_OUT_FREED_ASL_ID_MAXNUM_MCDI2 32 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAE_OUTER_RULE_INSERT |
| * Inserts an Outer Rule, which controls encapsulation parsing, and may |
| * influence the Lookup Sequence. If the maximum number of rules have already |
| * been inserted then the command will fail with MC_CMD_ERR_ENOSPC. |
| */ |
| #define MC_CMD_MAE_OUTER_RULE_INSERT 0x15a |
| #undef MC_CMD_0x15a_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x15a_PRIVILEGE_CTG SRIOV_CTG_MAE |
| |
| /* MC_CMD_MAE_OUTER_RULE_INSERT_IN msgrequest */ |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_LENMIN 16 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_LENMAX 252 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_LEN(num) (16+1*(num)) |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_FIELD_MATCH_CRITERIA_NUM(len) (((len)-16)/1) |
| /* Packets matching the rule will be parsed with this encapsulation. */ |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_ENCAP_TYPE_OFST 0 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_ENCAP_TYPE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MAE_MCDI_ENCAP_TYPE */ |
| /* Match priority. Lower values have higher priority. Must be less than |
| * MC_CMD_MAE_GET_CAPS_OUT.ENCAP_PRIOS If a packet matches two filters with |
| * equal priority then it is unspecified which takes priority. |
| */ |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_PRIO_OFST 4 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_PRIO_LEN 4 |
| /* Deprecated alias for ACTION_CONTROL. */ |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_LOOKUP_CONTROL_OFST 8 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_LOOKUP_CONTROL_LEN 4 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_DO_CT_OFST 8 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_DO_CT_LBN 0 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_DO_CT_WIDTH 1 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_CT_VNI_MODE_OFST 8 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_CT_VNI_MODE_LBN 1 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_CT_VNI_MODE_WIDTH 2 |
| /* Enum values, see field(s): */ |
| /* MAE_CT_VNI_MODE */ |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_DO_COUNT_OFST 8 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_DO_COUNT_LBN 3 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_DO_COUNT_WIDTH 1 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_CT_TCP_FLAGS_INHIBIT_OFST 8 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_CT_TCP_FLAGS_INHIBIT_LBN 4 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_CT_TCP_FLAGS_INHIBIT_WIDTH 1 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_RECIRC_ID_OFST 8 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_RECIRC_ID_LBN 8 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_RECIRC_ID_WIDTH 8 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_CT_DOMAIN_OFST 8 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_CT_DOMAIN_LBN 16 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_CT_DOMAIN_WIDTH 16 |
| /* This field controls the actions that are performed when a rule is hit. */ |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_ACTION_CONTROL_OFST 8 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_ACTION_CONTROL_LEN 4 |
| /* ID of counter to increment when the rule is hit. Only used if the DO_COUNT |
| * flag is set. The ID must have been allocated with COUNTER_TYPE=OR. |
| */ |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_COUNTER_ID_OFST 12 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_COUNTER_ID_LEN 4 |
| /* Structure of the format MAE_ENC_FIELD_PAIRS. */ |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_FIELD_MATCH_CRITERIA_OFST 16 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_FIELD_MATCH_CRITERIA_LEN 1 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_FIELD_MATCH_CRITERIA_MINNUM 0 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_FIELD_MATCH_CRITERIA_MAXNUM 236 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_FIELD_MATCH_CRITERIA_MAXNUM_MCDI2 1004 |
| |
| /* MC_CMD_MAE_OUTER_RULE_INSERT_OUT msgresponse */ |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_OUT_LEN 4 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_OUT_OR_ID_OFST 0 |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_OUT_OR_ID_LEN 4 |
| /* enum: An outer match ID that is guaranteed never to represent an outer match |
| */ |
| #define MC_CMD_MAE_OUTER_RULE_INSERT_OUT_OUTER_RULE_ID_NULL 0xffffffff |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAE_OUTER_RULE_REMOVE |
| */ |
| #define MC_CMD_MAE_OUTER_RULE_REMOVE 0x15b |
| #undef MC_CMD_0x15b_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x15b_PRIVILEGE_CTG SRIOV_CTG_MAE |
| |
| /* MC_CMD_MAE_OUTER_RULE_REMOVE_IN msgrequest */ |
| #define MC_CMD_MAE_OUTER_RULE_REMOVE_IN_LENMIN 4 |
| #define MC_CMD_MAE_OUTER_RULE_REMOVE_IN_LENMAX 128 |
| #define MC_CMD_MAE_OUTER_RULE_REMOVE_IN_LENMAX_MCDI2 128 |
| #define MC_CMD_MAE_OUTER_RULE_REMOVE_IN_LEN(num) (0+4*(num)) |
| #define MC_CMD_MAE_OUTER_RULE_REMOVE_IN_OR_ID_NUM(len) (((len)-0)/4) |
| /* Same semantics as MC_CMD_MAE_COUNTER_FREE */ |
| #define MC_CMD_MAE_OUTER_RULE_REMOVE_IN_OR_ID_OFST 0 |
| #define MC_CMD_MAE_OUTER_RULE_REMOVE_IN_OR_ID_LEN 4 |
| #define MC_CMD_MAE_OUTER_RULE_REMOVE_IN_OR_ID_MINNUM 1 |
| #define MC_CMD_MAE_OUTER_RULE_REMOVE_IN_OR_ID_MAXNUM 32 |
| #define MC_CMD_MAE_OUTER_RULE_REMOVE_IN_OR_ID_MAXNUM_MCDI2 32 |
| |
| /* MC_CMD_MAE_OUTER_RULE_REMOVE_OUT msgresponse */ |
| #define MC_CMD_MAE_OUTER_RULE_REMOVE_OUT_LENMIN 4 |
| #define MC_CMD_MAE_OUTER_RULE_REMOVE_OUT_LENMAX 128 |
| #define MC_CMD_MAE_OUTER_RULE_REMOVE_OUT_LENMAX_MCDI2 128 |
| #define MC_CMD_MAE_OUTER_RULE_REMOVE_OUT_LEN(num) (0+4*(num)) |
| #define MC_CMD_MAE_OUTER_RULE_REMOVE_OUT_REMOVED_OR_ID_NUM(len) (((len)-0)/4) |
| /* Same semantics as MC_CMD_MAE_COUNTER_FREE */ |
| #define MC_CMD_MAE_OUTER_RULE_REMOVE_OUT_REMOVED_OR_ID_OFST 0 |
| #define MC_CMD_MAE_OUTER_RULE_REMOVE_OUT_REMOVED_OR_ID_LEN 4 |
| #define MC_CMD_MAE_OUTER_RULE_REMOVE_OUT_REMOVED_OR_ID_MINNUM 1 |
| #define MC_CMD_MAE_OUTER_RULE_REMOVE_OUT_REMOVED_OR_ID_MAXNUM 32 |
| #define MC_CMD_MAE_OUTER_RULE_REMOVE_OUT_REMOVED_OR_ID_MAXNUM_MCDI2 32 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAE_OUTER_RULE_UPDATE |
| * Atomically change the response of an Outer Rule. |
| */ |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE 0x17d |
| #undef MC_CMD_0x17d_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x17d_PRIVILEGE_CTG SRIOV_CTG_MAE |
| |
| /* MC_CMD_MAE_OUTER_RULE_UPDATE_IN msgrequest */ |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_LEN 16 |
| /* ID of outer rule to update */ |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_OR_ID_OFST 0 |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_OR_ID_LEN 4 |
| /* Packets matching the rule will be parsed with this encapsulation. */ |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_ENCAP_TYPE_OFST 4 |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_ENCAP_TYPE_LEN 4 |
| /* Enum values, see field(s): */ |
| /* MAE_MCDI_ENCAP_TYPE */ |
| /* This field controls the actions that are performed when a rule is hit. */ |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_ACTION_CONTROL_OFST 8 |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_ACTION_CONTROL_LEN 4 |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_DO_CT_OFST 8 |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_DO_CT_LBN 0 |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_DO_CT_WIDTH 1 |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_CT_VNI_MODE_OFST 8 |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_CT_VNI_MODE_LBN 1 |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_CT_VNI_MODE_WIDTH 2 |
| /* Enum values, see field(s): */ |
| /* MAE_CT_VNI_MODE */ |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_DO_COUNT_OFST 8 |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_DO_COUNT_LBN 3 |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_DO_COUNT_WIDTH 1 |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_CT_TCP_FLAGS_INHIBIT_OFST 8 |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_CT_TCP_FLAGS_INHIBIT_LBN 4 |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_CT_TCP_FLAGS_INHIBIT_WIDTH 1 |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_RECIRC_ID_OFST 8 |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_RECIRC_ID_LBN 8 |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_RECIRC_ID_WIDTH 8 |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_CT_DOMAIN_OFST 8 |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_CT_DOMAIN_LBN 16 |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_CT_DOMAIN_WIDTH 16 |
| /* ID of counter to increment when the rule is hit. Only used if the DO_COUNT |
| * flag is set. The ID must have been allocated with COUNTER_TYPE=OR. |
| */ |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_COUNTER_ID_OFST 12 |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_COUNTER_ID_LEN 4 |
| |
| /* MC_CMD_MAE_OUTER_RULE_UPDATE_OUT msgresponse */ |
| #define MC_CMD_MAE_OUTER_RULE_UPDATE_OUT_LEN 0 |
| |
| /* MAE_ACTION_RULE_RESPONSE structuredef */ |
| #define MAE_ACTION_RULE_RESPONSE_LEN 16 |
| #define MAE_ACTION_RULE_RESPONSE_ASL_ID_OFST 0 |
| #define MAE_ACTION_RULE_RESPONSE_ASL_ID_LEN 4 |
| #define MAE_ACTION_RULE_RESPONSE_ASL_ID_LBN 0 |
| #define MAE_ACTION_RULE_RESPONSE_ASL_ID_WIDTH 32 |
| /* Only one of ASL_ID or AS_ID may have a non-NULL value. */ |
| #define MAE_ACTION_RULE_RESPONSE_AS_ID_OFST 4 |
| #define MAE_ACTION_RULE_RESPONSE_AS_ID_LEN 4 |
| #define MAE_ACTION_RULE_RESPONSE_AS_ID_LBN 32 |
| #define MAE_ACTION_RULE_RESPONSE_AS_ID_WIDTH 32 |
| /* Controls lookup flow when this rule is hit. See sub-fields for details. More |
| * info on the lookup sequence can be found in SF-122976-TC. It is an error to |
| * set both DO_CT and DO_RECIRC. |
| */ |
| #define MAE_ACTION_RULE_RESPONSE_LOOKUP_CONTROL_OFST 8 |
| #define MAE_ACTION_RULE_RESPONSE_LOOKUP_CONTROL_LEN 4 |
| #define MAE_ACTION_RULE_RESPONSE_DO_CT_OFST 8 |
| #define MAE_ACTION_RULE_RESPONSE_DO_CT_LBN 0 |
| #define MAE_ACTION_RULE_RESPONSE_DO_CT_WIDTH 1 |
| #define MAE_ACTION_RULE_RESPONSE_DO_RECIRC_OFST 8 |
| #define MAE_ACTION_RULE_RESPONSE_DO_RECIRC_LBN 1 |
| #define MAE_ACTION_RULE_RESPONSE_DO_RECIRC_WIDTH 1 |
| #define MAE_ACTION_RULE_RESPONSE_CT_VNI_MODE_OFST 8 |
| #define MAE_ACTION_RULE_RESPONSE_CT_VNI_MODE_LBN 2 |
| #define MAE_ACTION_RULE_RESPONSE_CT_VNI_MODE_WIDTH 2 |
| /* Enum values, see field(s): */ |
| /* MAE_CT_VNI_MODE */ |
| #define MAE_ACTION_RULE_RESPONSE_RECIRC_ID_OFST 8 |
| #define MAE_ACTION_RULE_RESPONSE_RECIRC_ID_LBN 8 |
| #define MAE_ACTION_RULE_RESPONSE_RECIRC_ID_WIDTH 8 |
| #define MAE_ACTION_RULE_RESPONSE_CT_DOMAIN_OFST 8 |
| #define MAE_ACTION_RULE_RESPONSE_CT_DOMAIN_LBN 16 |
| #define MAE_ACTION_RULE_RESPONSE_CT_DOMAIN_WIDTH 16 |
| #define MAE_ACTION_RULE_RESPONSE_LOOKUP_CONTROL_LBN 64 |
| #define MAE_ACTION_RULE_RESPONSE_LOOKUP_CONTROL_WIDTH 32 |
| /* Counter ID to increment if DO_CT or DO_RECIRC is set. Must be set to |
| * COUNTER_ID_NULL otherwise. Counter ID must have been allocated with |
| * COUNTER_TYPE=AR. |
| */ |
| #define MAE_ACTION_RULE_RESPONSE_COUNTER_ID_OFST 12 |
| #define MAE_ACTION_RULE_RESPONSE_COUNTER_ID_LEN 4 |
| #define MAE_ACTION_RULE_RESPONSE_COUNTER_ID_LBN 96 |
| #define MAE_ACTION_RULE_RESPONSE_COUNTER_ID_WIDTH 32 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAE_ACTION_RULE_INSERT |
| * Insert a rule specify that packets matching a filter be processed according |
| * to a previous allocated action. Masks can be set as indicated by |
| * MC_CMD_MAE_GET_MATCH_FIELD_CAPABILITIES. If the maximum number of rules have |
| * already been inserted then the command will fail with MC_CMD_ERR_ENOSPC. |
| */ |
| #define MC_CMD_MAE_ACTION_RULE_INSERT 0x15c |
| #undef MC_CMD_0x15c_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x15c_PRIVILEGE_CTG SRIOV_CTG_MAE |
| |
| /* MC_CMD_MAE_ACTION_RULE_INSERT_IN msgrequest */ |
| #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_LENMIN 28 |
| #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_LENMAX 252 |
| #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_LEN(num) (28+1*(num)) |
| #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_MATCH_CRITERIA_NUM(len) (((len)-28)/1) |
| /* See MC_CMD_MAE_OUTER_RULE_REGISTER_IN/PRIO. */ |
| #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_PRIO_OFST 0 |
| #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_PRIO_LEN 4 |
| /* Structure of the format MAE_ACTION_RULE_RESPONSE */ |
| #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_RESPONSE_OFST 4 |
| #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_RESPONSE_LEN 20 |
| /* Reserved for future use. Must be set to zero. */ |
| #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_RSVD_OFST 24 |
| #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_RSVD_LEN 4 |
| /* Structure of the format MAE_FIELD_MASK_VALUE_PAIRS */ |
| #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_MATCH_CRITERIA_OFST 28 |
| #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_MATCH_CRITERIA_LEN 1 |
| #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_MATCH_CRITERIA_MINNUM 0 |
| #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_MATCH_CRITERIA_MAXNUM 224 |
| #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_MATCH_CRITERIA_MAXNUM_MCDI2 992 |
| |
| /* MC_CMD_MAE_ACTION_RULE_INSERT_OUT msgresponse */ |
| #define MC_CMD_MAE_ACTION_RULE_INSERT_OUT_LEN 4 |
| #define MC_CMD_MAE_ACTION_RULE_INSERT_OUT_AR_ID_OFST 0 |
| #define MC_CMD_MAE_ACTION_RULE_INSERT_OUT_AR_ID_LEN 4 |
| /* enum: An action rule ID that is guaranteed never to represent an action rule |
| */ |
| #define MC_CMD_MAE_ACTION_RULE_INSERT_OUT_ACTION_RULE_ID_NULL 0xffffffff |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAE_ACTION_RULE_UPDATE |
| * Atomically change the response of an action rule. Firmware may return |
| * ENOTSUP, in which case the driver should DELETE/INSERT. |
| */ |
| #define MC_CMD_MAE_ACTION_RULE_UPDATE 0x15d |
| #undef MC_CMD_0x15d_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x15d_PRIVILEGE_CTG SRIOV_CTG_MAE |
| |
| /* MC_CMD_MAE_ACTION_RULE_UPDATE_IN msgrequest */ |
| #define MC_CMD_MAE_ACTION_RULE_UPDATE_IN_LEN 24 |
| /* ID of action rule to update */ |
| #define MC_CMD_MAE_ACTION_RULE_UPDATE_IN_AR_ID_OFST 0 |
| #define MC_CMD_MAE_ACTION_RULE_UPDATE_IN_AR_ID_LEN 4 |
| /* Structure of the format MAE_ACTION_RULE_RESPONSE */ |
| #define MC_CMD_MAE_ACTION_RULE_UPDATE_IN_RESPONSE_OFST 4 |
| #define MC_CMD_MAE_ACTION_RULE_UPDATE_IN_RESPONSE_LEN 20 |
| |
| /* MC_CMD_MAE_ACTION_RULE_UPDATE_OUT msgresponse */ |
| #define MC_CMD_MAE_ACTION_RULE_UPDATE_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAE_ACTION_RULE_DELETE |
| */ |
| #define MC_CMD_MAE_ACTION_RULE_DELETE 0x155 |
| #undef MC_CMD_0x155_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x155_PRIVILEGE_CTG SRIOV_CTG_MAE |
| |
| /* MC_CMD_MAE_ACTION_RULE_DELETE_IN msgrequest */ |
| #define MC_CMD_MAE_ACTION_RULE_DELETE_IN_LENMIN 4 |
| #define MC_CMD_MAE_ACTION_RULE_DELETE_IN_LENMAX 128 |
| #define MC_CMD_MAE_ACTION_RULE_DELETE_IN_LENMAX_MCDI2 128 |
| #define MC_CMD_MAE_ACTION_RULE_DELETE_IN_LEN(num) (0+4*(num)) |
| #define MC_CMD_MAE_ACTION_RULE_DELETE_IN_AR_ID_NUM(len) (((len)-0)/4) |
| /* Same semantics as MC_CMD_MAE_COUNTER_FREE */ |
| #define MC_CMD_MAE_ACTION_RULE_DELETE_IN_AR_ID_OFST 0 |
| #define MC_CMD_MAE_ACTION_RULE_DELETE_IN_AR_ID_LEN 4 |
| #define MC_CMD_MAE_ACTION_RULE_DELETE_IN_AR_ID_MINNUM 1 |
| #define MC_CMD_MAE_ACTION_RULE_DELETE_IN_AR_ID_MAXNUM 32 |
| #define MC_CMD_MAE_ACTION_RULE_DELETE_IN_AR_ID_MAXNUM_MCDI2 32 |
| |
| /* MC_CMD_MAE_ACTION_RULE_DELETE_OUT msgresponse */ |
| #define MC_CMD_MAE_ACTION_RULE_DELETE_OUT_LENMIN 4 |
| #define MC_CMD_MAE_ACTION_RULE_DELETE_OUT_LENMAX 128 |
| #define MC_CMD_MAE_ACTION_RULE_DELETE_OUT_LENMAX_MCDI2 128 |
| #define MC_CMD_MAE_ACTION_RULE_DELETE_OUT_LEN(num) (0+4*(num)) |
| #define MC_CMD_MAE_ACTION_RULE_DELETE_OUT_DELETED_AR_ID_NUM(len) (((len)-0)/4) |
| /* Same semantics as MC_CMD_MAE_COUNTER_FREE */ |
| #define MC_CMD_MAE_ACTION_RULE_DELETE_OUT_DELETED_AR_ID_OFST 0 |
| #define MC_CMD_MAE_ACTION_RULE_DELETE_OUT_DELETED_AR_ID_LEN 4 |
| #define MC_CMD_MAE_ACTION_RULE_DELETE_OUT_DELETED_AR_ID_MINNUM 1 |
| #define MC_CMD_MAE_ACTION_RULE_DELETE_OUT_DELETED_AR_ID_MAXNUM 32 |
| #define MC_CMD_MAE_ACTION_RULE_DELETE_OUT_DELETED_AR_ID_MAXNUM_MCDI2 32 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAE_MPORT_LOOKUP |
| * Return the m-port corresponding to a selector. |
| */ |
| #define MC_CMD_MAE_MPORT_LOOKUP 0x160 |
| #undef MC_CMD_0x160_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x160_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_MAE_MPORT_LOOKUP_IN msgrequest */ |
| #define MC_CMD_MAE_MPORT_LOOKUP_IN_LEN 4 |
| #define MC_CMD_MAE_MPORT_LOOKUP_IN_MPORT_SELECTOR_OFST 0 |
| #define MC_CMD_MAE_MPORT_LOOKUP_IN_MPORT_SELECTOR_LEN 4 |
| |
| /* MC_CMD_MAE_MPORT_LOOKUP_OUT msgresponse */ |
| #define MC_CMD_MAE_MPORT_LOOKUP_OUT_LEN 4 |
| #define MC_CMD_MAE_MPORT_LOOKUP_OUT_MPORT_ID_OFST 0 |
| #define MC_CMD_MAE_MPORT_LOOKUP_OUT_MPORT_ID_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAE_MPORT_ALLOC |
| * Allocates a m-port, which can subsequently be used in action rules as a |
| * match or delivery argument. |
| */ |
| #define MC_CMD_MAE_MPORT_ALLOC 0x163 |
| #undef MC_CMD_0x163_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x163_PRIVILEGE_CTG SRIOV_CTG_MAE |
| |
| /* MC_CMD_MAE_MPORT_ALLOC_IN msgrequest */ |
| #define MC_CMD_MAE_MPORT_ALLOC_IN_LEN 20 |
| /* The type of m-port to allocate. Firmware may return ENOTSUP for certain |
| * types. |
| */ |
| #define MC_CMD_MAE_MPORT_ALLOC_IN_TYPE_OFST 0 |
| #define MC_CMD_MAE_MPORT_ALLOC_IN_TYPE_LEN 4 |
| /* enum: Traffic can be sent to this type of m-port using an override |
| * descriptor. Traffic received on this type of m-port will go to the VNIC on a |
| * nominated m-port, and will be delivered with metadata identifying the alias |
| * m-port. |
| */ |
| #define MC_CMD_MAE_MPORT_ALLOC_IN_MPORT_TYPE_ALIAS 0x1 |
| /* enum: This type of m-port has a VNIC attached. Queues can be created on this |
| * VNIC by specifying the created m-port as an m-port selector at queue |
| * creation time. |
| */ |
| #define MC_CMD_MAE_MPORT_ALLOC_IN_MPORT_TYPE_VNIC 0x2 |
| /* 128-bit value for use by the driver. */ |
| #define MC_CMD_MAE_MPORT_ALLOC_IN_UUID_OFST 4 |
| #define MC_CMD_MAE_MPORT_ALLOC_IN_UUID_LEN 16 |
| |
| /* MC_CMD_MAE_MPORT_ALLOC_ALIAS_IN msgrequest */ |
| #define MC_CMD_MAE_MPORT_ALLOC_ALIAS_IN_LEN 24 |
| /* The type of m-port to allocate. Firmware may return ENOTSUP for certain |
| * types. |
| */ |
| #define MC_CMD_MAE_MPORT_ALLOC_ALIAS_IN_TYPE_OFST 0 |
| #define MC_CMD_MAE_MPORT_ALLOC_ALIAS_IN_TYPE_LEN 4 |
| /* enum: Traffic can be sent to this type of m-port using an override |
| * descriptor. Traffic received on this type of m-port will go to the VNIC on a |
| * nominated m-port, and will be delivered with metadata identifying the alias |
| * m-port. |
| */ |
| #define MC_CMD_MAE_MPORT_ALLOC_ALIAS_IN_MPORT_TYPE_ALIAS 0x1 |
| /* enum: This type of m-port has a VNIC attached. Queues can be created on this |
| * VNIC by specifying the created m-port as an m-port selector at queue |
| * creation time. |
| */ |
| #define MC_CMD_MAE_MPORT_ALLOC_ALIAS_IN_MPORT_TYPE_VNIC 0x2 |
| /* 128-bit value for use by the driver. */ |
| #define MC_CMD_MAE_MPORT_ALLOC_ALIAS_IN_UUID_OFST 4 |
| #define MC_CMD_MAE_MPORT_ALLOC_ALIAS_IN_UUID_LEN 16 |
| /* An m-port selector identifying the VNIC to which traffic should be |
| * delivered. This must currently be set to MAE_MPORT_SELECTOR_ASSIGNED (i.e. |
| * the m-port assigned to the calling client). |
| */ |
| #define MC_CMD_MAE_MPORT_ALLOC_ALIAS_IN_DELIVER_MPORT_OFST 20 |
| #define MC_CMD_MAE_MPORT_ALLOC_ALIAS_IN_DELIVER_MPORT_LEN 4 |
| |
| /* MC_CMD_MAE_MPORT_ALLOC_VNIC_IN msgrequest */ |
| #define MC_CMD_MAE_MPORT_ALLOC_VNIC_IN_LEN 20 |
| /* The type of m-port to allocate. Firmware may return ENOTSUP for certain |
| * types. |
| */ |
| #define MC_CMD_MAE_MPORT_ALLOC_VNIC_IN_TYPE_OFST 0 |
| #define MC_CMD_MAE_MPORT_ALLOC_VNIC_IN_TYPE_LEN 4 |
| /* enum: Traffic can be sent to this type of m-port using an override |
| * descriptor. Traffic received on this type of m-port will go to the VNIC on a |
| * nominated m-port, and will be delivered with metadata identifying the alias |
| * m-port. |
| */ |
| #define MC_CMD_MAE_MPORT_ALLOC_VNIC_IN_MPORT_TYPE_ALIAS 0x1 |
| /* enum: This type of m-port has a VNIC attached. Queues can be created on this |
| * VNIC by specifying the created m-port as an m-port selector at queue |
| * creation time. |
| */ |
| #define MC_CMD_MAE_MPORT_ALLOC_VNIC_IN_MPORT_TYPE_VNIC 0x2 |
| /* 128-bit value for use by the driver. */ |
| #define MC_CMD_MAE_MPORT_ALLOC_VNIC_IN_UUID_OFST 4 |
| #define MC_CMD_MAE_MPORT_ALLOC_VNIC_IN_UUID_LEN 16 |
| |
| /* MC_CMD_MAE_MPORT_ALLOC_OUT msgresponse */ |
| #define MC_CMD_MAE_MPORT_ALLOC_OUT_LEN 4 |
| /* ID of newly-allocated m-port. */ |
| #define MC_CMD_MAE_MPORT_ALLOC_OUT_MPORT_ID_OFST 0 |
| #define MC_CMD_MAE_MPORT_ALLOC_OUT_MPORT_ID_LEN 4 |
| |
| /* MC_CMD_MAE_MPORT_ALLOC_ALIAS_OUT msgrequest */ |
| #define MC_CMD_MAE_MPORT_ALLOC_ALIAS_OUT_LEN 24 |
| /* ID of newly-allocated m-port. */ |
| #define MC_CMD_MAE_MPORT_ALLOC_ALIAS_OUT_MPORT_ID_OFST 0 |
| #define MC_CMD_MAE_MPORT_ALLOC_ALIAS_OUT_MPORT_ID_LEN 4 |
| /* A value that will appear in the packet metadata for any packets delivered |
| * using an alias type m-port. This value is guaranteed unique on the VNIC |
| * being delivered to, and is guaranteed not to exceed the range of values |
| * representable in the relevant metadata field. |
| */ |
| #define MC_CMD_MAE_MPORT_ALLOC_ALIAS_OUT_LABEL_OFST 20 |
| #define MC_CMD_MAE_MPORT_ALLOC_ALIAS_OUT_LABEL_LEN 4 |
| |
| /* MC_CMD_MAE_MPORT_ALLOC_VNIC_OUT msgrequest */ |
| #define MC_CMD_MAE_MPORT_ALLOC_VNIC_OUT_LEN 4 |
| /* ID of newly-allocated m-port. */ |
| #define MC_CMD_MAE_MPORT_ALLOC_VNIC_OUT_MPORT_ID_OFST 0 |
| #define MC_CMD_MAE_MPORT_ALLOC_VNIC_OUT_MPORT_ID_LEN 4 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAE_MPORT_FREE |
| * Free a m-port which was previously allocated by the driver. |
| */ |
| #define MC_CMD_MAE_MPORT_FREE 0x164 |
| #undef MC_CMD_0x164_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x164_PRIVILEGE_CTG SRIOV_CTG_MAE |
| |
| /* MC_CMD_MAE_MPORT_FREE_IN msgrequest */ |
| #define MC_CMD_MAE_MPORT_FREE_IN_LEN 4 |
| /* MPORT_ID as returned by MC_CMD_MAE_MPORT_ALLOC. */ |
| #define MC_CMD_MAE_MPORT_FREE_IN_MPORT_ID_OFST 0 |
| #define MC_CMD_MAE_MPORT_FREE_IN_MPORT_ID_LEN 4 |
| |
| /* MC_CMD_MAE_MPORT_FREE_OUT msgresponse */ |
| #define MC_CMD_MAE_MPORT_FREE_OUT_LEN 0 |
| |
| /* MAE_MPORT_DESC structuredef */ |
| #define MAE_MPORT_DESC_LEN 52 |
| #define MAE_MPORT_DESC_MPORT_ID_OFST 0 |
| #define MAE_MPORT_DESC_MPORT_ID_LEN 4 |
| #define MAE_MPORT_DESC_MPORT_ID_LBN 0 |
| #define MAE_MPORT_DESC_MPORT_ID_WIDTH 32 |
| /* Reserved for future purposes, contains information independent of caller */ |
| #define MAE_MPORT_DESC_FLAGS_OFST 4 |
| #define MAE_MPORT_DESC_FLAGS_LEN 4 |
| #define MAE_MPORT_DESC_FLAGS_LBN 32 |
| #define MAE_MPORT_DESC_FLAGS_WIDTH 32 |
| #define MAE_MPORT_DESC_CALLER_FLAGS_OFST 8 |
| #define MAE_MPORT_DESC_CALLER_FLAGS_LEN 4 |
| #define MAE_MPORT_DESC_CAN_RECEIVE_ON_OFST 8 |
| #define MAE_MPORT_DESC_CAN_RECEIVE_ON_LBN 0 |
| #define MAE_MPORT_DESC_CAN_RECEIVE_ON_WIDTH 1 |
| #define MAE_MPORT_DESC_CAN_DELIVER_TO_OFST 8 |
| #define MAE_MPORT_DESC_CAN_DELIVER_TO_LBN 1 |
| #define MAE_MPORT_DESC_CAN_DELIVER_TO_WIDTH 1 |
| #define MAE_MPORT_DESC_CAN_DELETE_OFST 8 |
| #define MAE_MPORT_DESC_CAN_DELETE_LBN 2 |
| #define MAE_MPORT_DESC_CAN_DELETE_WIDTH 1 |
| #define MAE_MPORT_DESC_IS_ZOMBIE_OFST 8 |
| #define MAE_MPORT_DESC_IS_ZOMBIE_LBN 3 |
| #define MAE_MPORT_DESC_IS_ZOMBIE_WIDTH 1 |
| #define MAE_MPORT_DESC_CALLER_FLAGS_LBN 64 |
| #define MAE_MPORT_DESC_CALLER_FLAGS_WIDTH 32 |
| /* Not the ideal name; it's really the type of thing connected to the m-port */ |
| #define MAE_MPORT_DESC_MPORT_TYPE_OFST 12 |
| #define MAE_MPORT_DESC_MPORT_TYPE_LEN 4 |
| /* enum: Connected to a MAC... */ |
| #define MAE_MPORT_DESC_MPORT_TYPE_NET_PORT 0x0 |
| /* enum: Adds metadata and delivers to another m-port */ |
| #define MAE_MPORT_DESC_MPORT_TYPE_ALIAS 0x1 |
| /* enum: Connected to a VNIC. */ |
| #define MAE_MPORT_DESC_MPORT_TYPE_VNIC 0x2 |
| #define MAE_MPORT_DESC_MPORT_TYPE_LBN 96 |
| #define MAE_MPORT_DESC_MPORT_TYPE_WIDTH 32 |
| /* 128-bit value available to drivers for m-port identification. */ |
| #define MAE_MPORT_DESC_UUID_OFST 16 |
| #define MAE_MPORT_DESC_UUID_LEN 16 |
| #define MAE_MPORT_DESC_UUID_LBN 128 |
| #define MAE_MPORT_DESC_UUID_WIDTH 128 |
| /* Big wadge of space reserved for other common properties */ |
| #define MAE_MPORT_DESC_RESERVED_OFST 32 |
| #define MAE_MPORT_DESC_RESERVED_LEN 8 |
| #define MAE_MPORT_DESC_RESERVED_LO_OFST 32 |
| #define MAE_MPORT_DESC_RESERVED_LO_LEN 4 |
| #define MAE_MPORT_DESC_RESERVED_LO_LBN 256 |
| #define MAE_MPORT_DESC_RESERVED_LO_WIDTH 32 |
| #define MAE_MPORT_DESC_RESERVED_HI_OFST 36 |
| #define MAE_MPORT_DESC_RESERVED_HI_LEN 4 |
| #define MAE_MPORT_DESC_RESERVED_HI_LBN 288 |
| #define MAE_MPORT_DESC_RESERVED_HI_WIDTH 32 |
| #define MAE_MPORT_DESC_RESERVED_LBN 256 |
| #define MAE_MPORT_DESC_RESERVED_WIDTH 64 |
| /* Logical port index. Only valid when type NET Port. */ |
| #define MAE_MPORT_DESC_NET_PORT_IDX_OFST 40 |
| #define MAE_MPORT_DESC_NET_PORT_IDX_LEN 4 |
| #define MAE_MPORT_DESC_NET_PORT_IDX_LBN 320 |
| #define MAE_MPORT_DESC_NET_PORT_IDX_WIDTH 32 |
| /* The m-port delivered to */ |
| #define MAE_MPORT_DESC_ALIAS_DELIVER_MPORT_ID_OFST 40 |
| #define MAE_MPORT_DESC_ALIAS_DELIVER_MPORT_ID_LEN 4 |
| #define MAE_MPORT_DESC_ALIAS_DELIVER_MPORT_ID_LBN 320 |
| #define MAE_MPORT_DESC_ALIAS_DELIVER_MPORT_ID_WIDTH 32 |
| /* The type of thing that owns the VNIC */ |
| #define MAE_MPORT_DESC_VNIC_CLIENT_TYPE_OFST 40 |
| #define MAE_MPORT_DESC_VNIC_CLIENT_TYPE_LEN 4 |
| #define MAE_MPORT_DESC_VNIC_CLIENT_TYPE_FUNCTION 0x1 /* enum */ |
| #define MAE_MPORT_DESC_VNIC_CLIENT_TYPE_PLUGIN 0x2 /* enum */ |
| #define MAE_MPORT_DESC_VNIC_CLIENT_TYPE_LBN 320 |
| #define MAE_MPORT_DESC_VNIC_CLIENT_TYPE_WIDTH 32 |
| /* The PCIe interface on which the function lives. CJK: We need an enumeration |
| * of interfaces that we extend as new interface (types) appear. This belongs |
| * elsewhere and should be referenced from here |
| */ |
| #define MAE_MPORT_DESC_VNIC_FUNCTION_INTERFACE_OFST 44 |
| #define MAE_MPORT_DESC_VNIC_FUNCTION_INTERFACE_LEN 4 |
| #define MAE_MPORT_DESC_VNIC_FUNCTION_INTERFACE_LBN 352 |
| #define MAE_MPORT_DESC_VNIC_FUNCTION_INTERFACE_WIDTH 32 |
| #define MAE_MPORT_DESC_VNIC_FUNCTION_PF_IDX_OFST 48 |
| #define MAE_MPORT_DESC_VNIC_FUNCTION_PF_IDX_LEN 2 |
| #define MAE_MPORT_DESC_VNIC_FUNCTION_PF_IDX_LBN 384 |
| #define MAE_MPORT_DESC_VNIC_FUNCTION_PF_IDX_WIDTH 16 |
| #define MAE_MPORT_DESC_VNIC_FUNCTION_VF_IDX_OFST 50 |
| #define MAE_MPORT_DESC_VNIC_FUNCTION_VF_IDX_LEN 2 |
| /* enum: Indicates that the function is a PF */ |
| #define MAE_MPORT_DESC_VF_IDX_NULL 0xffff |
| #define MAE_MPORT_DESC_VNIC_FUNCTION_VF_IDX_LBN 400 |
| #define MAE_MPORT_DESC_VNIC_FUNCTION_VF_IDX_WIDTH 16 |
| /* Reserved. Should be ignored for now. */ |
| #define MAE_MPORT_DESC_VNIC_PLUGIN_TBD_OFST 44 |
| #define MAE_MPORT_DESC_VNIC_PLUGIN_TBD_LEN 4 |
| #define MAE_MPORT_DESC_VNIC_PLUGIN_TBD_LBN 352 |
| #define MAE_MPORT_DESC_VNIC_PLUGIN_TBD_WIDTH 32 |
| |
| /* MAE_MPORT_DESC_V2 structuredef */ |
| #define MAE_MPORT_DESC_V2_LEN 56 |
| #define MAE_MPORT_DESC_V2_MPORT_ID_OFST 0 |
| #define MAE_MPORT_DESC_V2_MPORT_ID_LEN 4 |
| #define MAE_MPORT_DESC_V2_MPORT_ID_LBN 0 |
| #define MAE_MPORT_DESC_V2_MPORT_ID_WIDTH 32 |
| /* Reserved for future purposes, contains information independent of caller */ |
| #define MAE_MPORT_DESC_V2_FLAGS_OFST 4 |
| #define MAE_MPORT_DESC_V2_FLAGS_LEN 4 |
| #define MAE_MPORT_DESC_V2_FLAGS_LBN 32 |
| #define MAE_MPORT_DESC_V2_FLAGS_WIDTH 32 |
| #define MAE_MPORT_DESC_V2_CALLER_FLAGS_OFST 8 |
| #define MAE_MPORT_DESC_V2_CALLER_FLAGS_LEN 4 |
| #define MAE_MPORT_DESC_V2_CAN_RECEIVE_ON_OFST 8 |
| #define MAE_MPORT_DESC_V2_CAN_RECEIVE_ON_LBN 0 |
| #define MAE_MPORT_DESC_V2_CAN_RECEIVE_ON_WIDTH 1 |
| #define MAE_MPORT_DESC_V2_CAN_DELIVER_TO_OFST 8 |
| #define MAE_MPORT_DESC_V2_CAN_DELIVER_TO_LBN 1 |
| #define MAE_MPORT_DESC_V2_CAN_DELIVER_TO_WIDTH 1 |
| #define MAE_MPORT_DESC_V2_CAN_DELETE_OFST 8 |
| #define MAE_MPORT_DESC_V2_CAN_DELETE_LBN 2 |
| #define MAE_MPORT_DESC_V2_CAN_DELETE_WIDTH 1 |
| #define MAE_MPORT_DESC_V2_IS_ZOMBIE_OFST 8 |
| #define MAE_MPORT_DESC_V2_IS_ZOMBIE_LBN 3 |
| #define MAE_MPORT_DESC_V2_IS_ZOMBIE_WIDTH 1 |
| #define MAE_MPORT_DESC_V2_CALLER_FLAGS_LBN 64 |
| #define MAE_MPORT_DESC_V2_CALLER_FLAGS_WIDTH 32 |
| /* Not the ideal name; it's really the type of thing connected to the m-port */ |
| #define MAE_MPORT_DESC_V2_MPORT_TYPE_OFST 12 |
| #define MAE_MPORT_DESC_V2_MPORT_TYPE_LEN 4 |
| /* enum: Connected to a MAC... */ |
| #define MAE_MPORT_DESC_V2_MPORT_TYPE_NET_PORT 0x0 |
| /* enum: Adds metadata and delivers to another m-port */ |
| #define MAE_MPORT_DESC_V2_MPORT_TYPE_ALIAS 0x1 |
| /* enum: Connected to a VNIC. */ |
| #define MAE_MPORT_DESC_V2_MPORT_TYPE_VNIC 0x2 |
| #define MAE_MPORT_DESC_V2_MPORT_TYPE_LBN 96 |
| #define MAE_MPORT_DESC_V2_MPORT_TYPE_WIDTH 32 |
| /* 128-bit value available to drivers for m-port identification. */ |
| #define MAE_MPORT_DESC_V2_UUID_OFST 16 |
| #define MAE_MPORT_DESC_V2_UUID_LEN 16 |
| #define MAE_MPORT_DESC_V2_UUID_LBN 128 |
| #define MAE_MPORT_DESC_V2_UUID_WIDTH 128 |
| /* Big wadge of space reserved for other common properties */ |
| #define MAE_MPORT_DESC_V2_RESERVED_OFST 32 |
| #define MAE_MPORT_DESC_V2_RESERVED_LEN 8 |
| #define MAE_MPORT_DESC_V2_RESERVED_LO_OFST 32 |
| #define MAE_MPORT_DESC_V2_RESERVED_LO_LEN 4 |
| #define MAE_MPORT_DESC_V2_RESERVED_LO_LBN 256 |
| #define MAE_MPORT_DESC_V2_RESERVED_LO_WIDTH 32 |
| #define MAE_MPORT_DESC_V2_RESERVED_HI_OFST 36 |
| #define MAE_MPORT_DESC_V2_RESERVED_HI_LEN 4 |
| #define MAE_MPORT_DESC_V2_RESERVED_HI_LBN 288 |
| #define MAE_MPORT_DESC_V2_RESERVED_HI_WIDTH 32 |
| #define MAE_MPORT_DESC_V2_RESERVED_LBN 256 |
| #define MAE_MPORT_DESC_V2_RESERVED_WIDTH 64 |
| /* Logical port index. Only valid when type NET Port. */ |
| #define MAE_MPORT_DESC_V2_NET_PORT_IDX_OFST 40 |
| #define MAE_MPORT_DESC_V2_NET_PORT_IDX_LEN 4 |
| #define MAE_MPORT_DESC_V2_NET_PORT_IDX_LBN 320 |
| #define MAE_MPORT_DESC_V2_NET_PORT_IDX_WIDTH 32 |
| /* The m-port delivered to */ |
| #define MAE_MPORT_DESC_V2_ALIAS_DELIVER_MPORT_ID_OFST 40 |
| #define MAE_MPORT_DESC_V2_ALIAS_DELIVER_MPORT_ID_LEN 4 |
| #define MAE_MPORT_DESC_V2_ALIAS_DELIVER_MPORT_ID_LBN 320 |
| #define MAE_MPORT_DESC_V2_ALIAS_DELIVER_MPORT_ID_WIDTH 32 |
| /* The type of thing that owns the VNIC */ |
| #define MAE_MPORT_DESC_V2_VNIC_CLIENT_TYPE_OFST 40 |
| #define MAE_MPORT_DESC_V2_VNIC_CLIENT_TYPE_LEN 4 |
| #define MAE_MPORT_DESC_V2_VNIC_CLIENT_TYPE_FUNCTION 0x1 /* enum */ |
| #define MAE_MPORT_DESC_V2_VNIC_CLIENT_TYPE_PLUGIN 0x2 /* enum */ |
| #define MAE_MPORT_DESC_V2_VNIC_CLIENT_TYPE_LBN 320 |
| #define MAE_MPORT_DESC_V2_VNIC_CLIENT_TYPE_WIDTH 32 |
| /* The PCIe interface on which the function lives. CJK: We need an enumeration |
| * of interfaces that we extend as new interface (types) appear. This belongs |
| * elsewhere and should be referenced from here |
| */ |
| #define MAE_MPORT_DESC_V2_VNIC_FUNCTION_INTERFACE_OFST 44 |
| #define MAE_MPORT_DESC_V2_VNIC_FUNCTION_INTERFACE_LEN 4 |
| #define MAE_MPORT_DESC_V2_VNIC_FUNCTION_INTERFACE_LBN 352 |
| #define MAE_MPORT_DESC_V2_VNIC_FUNCTION_INTERFACE_WIDTH 32 |
| #define MAE_MPORT_DESC_V2_VNIC_FUNCTION_PF_IDX_OFST 48 |
| #define MAE_MPORT_DESC_V2_VNIC_FUNCTION_PF_IDX_LEN 2 |
| #define MAE_MPORT_DESC_V2_VNIC_FUNCTION_PF_IDX_LBN 384 |
| #define MAE_MPORT_DESC_V2_VNIC_FUNCTION_PF_IDX_WIDTH 16 |
| #define MAE_MPORT_DESC_V2_VNIC_FUNCTION_VF_IDX_OFST 50 |
| #define MAE_MPORT_DESC_V2_VNIC_FUNCTION_VF_IDX_LEN 2 |
| /* enum: Indicates that the function is a PF */ |
| #define MAE_MPORT_DESC_V2_VF_IDX_NULL 0xffff |
| #define MAE_MPORT_DESC_V2_VNIC_FUNCTION_VF_IDX_LBN 400 |
| #define MAE_MPORT_DESC_V2_VNIC_FUNCTION_VF_IDX_WIDTH 16 |
| /* Reserved. Should be ignored for now. */ |
| #define MAE_MPORT_DESC_V2_VNIC_PLUGIN_TBD_OFST 44 |
| #define MAE_MPORT_DESC_V2_VNIC_PLUGIN_TBD_LEN 4 |
| #define MAE_MPORT_DESC_V2_VNIC_PLUGIN_TBD_LBN 352 |
| #define MAE_MPORT_DESC_V2_VNIC_PLUGIN_TBD_WIDTH 32 |
| /* A client handle for the VNIC's owner. Only valid for type VNIC. */ |
| #define MAE_MPORT_DESC_V2_VNIC_CLIENT_HANDLE_OFST 52 |
| #define MAE_MPORT_DESC_V2_VNIC_CLIENT_HANDLE_LEN 4 |
| #define MAE_MPORT_DESC_V2_VNIC_CLIENT_HANDLE_LBN 416 |
| #define MAE_MPORT_DESC_V2_VNIC_CLIENT_HANDLE_WIDTH 32 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAE_MPORT_ENUMERATE |
| * Deprecated in favour of MAE_MPORT_READ_JOURNAL. Support for this command |
| * will be removed at some future point. |
| */ |
| #define MC_CMD_MAE_MPORT_ENUMERATE 0x17c |
| #undef MC_CMD_0x17c_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x17c_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_MAE_MPORT_ENUMERATE_IN msgrequest */ |
| #define MC_CMD_MAE_MPORT_ENUMERATE_IN_LEN 0 |
| |
| /* MC_CMD_MAE_MPORT_ENUMERATE_OUT msgresponse */ |
| #define MC_CMD_MAE_MPORT_ENUMERATE_OUT_LENMIN 8 |
| #define MC_CMD_MAE_MPORT_ENUMERATE_OUT_LENMAX 252 |
| #define MC_CMD_MAE_MPORT_ENUMERATE_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_MAE_MPORT_ENUMERATE_OUT_LEN(num) (8+1*(num)) |
| #define MC_CMD_MAE_MPORT_ENUMERATE_OUT_MPORT_DESC_DATA_NUM(len) (((len)-8)/1) |
| #define MC_CMD_MAE_MPORT_ENUMERATE_OUT_MPORT_DESC_COUNT_OFST 0 |
| #define MC_CMD_MAE_MPORT_ENUMERATE_OUT_MPORT_DESC_COUNT_LEN 4 |
| #define MC_CMD_MAE_MPORT_ENUMERATE_OUT_SIZEOF_MPORT_DESC_OFST 4 |
| #define MC_CMD_MAE_MPORT_ENUMERATE_OUT_SIZEOF_MPORT_DESC_LEN 4 |
| /* Any array of MAE_MPORT_DESC structures. The MAE_MPORT_DESC structure may |
| * grow in future version of this command. Drivers should use a stride of |
| * SIZEOF_MPORT_DESC. Fields beyond SIZEOF_MPORT_DESC are not present. |
| */ |
| #define MC_CMD_MAE_MPORT_ENUMERATE_OUT_MPORT_DESC_DATA_OFST 8 |
| #define MC_CMD_MAE_MPORT_ENUMERATE_OUT_MPORT_DESC_DATA_LEN 1 |
| #define MC_CMD_MAE_MPORT_ENUMERATE_OUT_MPORT_DESC_DATA_MINNUM 0 |
| #define MC_CMD_MAE_MPORT_ENUMERATE_OUT_MPORT_DESC_DATA_MAXNUM 244 |
| #define MC_CMD_MAE_MPORT_ENUMERATE_OUT_MPORT_DESC_DATA_MAXNUM_MCDI2 1012 |
| |
| |
| /***********************************/ |
| /* MC_CMD_MAE_MPORT_READ_JOURNAL |
| * Firmware maintains a per-client journal of mport creations and deletions. |
| * This journal is clear-on-read, i.e. repeated calls of this command will |
| * drain the buffer. Whenever the caller resets its function via FLR or |
| * MC_CMD_ENTITY_RESET, the journal is regenerated from a blank start. |
| */ |
| #define MC_CMD_MAE_MPORT_READ_JOURNAL 0x147 |
| #undef MC_CMD_0x147_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x147_PRIVILEGE_CTG SRIOV_CTG_MAE |
| |
| /* MC_CMD_MAE_MPORT_READ_JOURNAL_IN msgrequest */ |
| #define MC_CMD_MAE_MPORT_READ_JOURNAL_IN_LEN 4 |
| /* Any unused flags are reserved and must be set to zero. */ |
| #define MC_CMD_MAE_MPORT_READ_JOURNAL_IN_FLAGS_OFST 0 |
| #define MC_CMD_MAE_MPORT_READ_JOURNAL_IN_FLAGS_LEN 4 |
| |
| /* MC_CMD_MAE_MPORT_READ_JOURNAL_OUT msgresponse */ |
| #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_LENMIN 12 |
| #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_LENMAX 252 |
| #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_LEN(num) (12+1*(num)) |
| #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_MPORT_DESC_DATA_NUM(len) (((len)-12)/1) |
| /* Any unused flags are reserved and must be ignored. */ |
| #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_FLAGS_OFST 0 |
| #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_FLAGS_LEN 4 |
| #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_MORE_OFST 0 |
| #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_MORE_LBN 0 |
| #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_MORE_WIDTH 1 |
| /* The number of MAE_MPORT_DESC structures in MPORT_DESC_DATA. May be zero. */ |
| #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_MPORT_DESC_COUNT_OFST 4 |
| #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_MPORT_DESC_COUNT_LEN 4 |
| #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_SIZEOF_MPORT_DESC_OFST 8 |
| #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_SIZEOF_MPORT_DESC_LEN 4 |
| /* Any array of MAE_MPORT_DESC structures. The MAE_MPORT_DESC structure may |
| * grow in future version of this command. Drivers should use a stride of |
| * SIZEOF_MPORT_DESC. Fields beyond SIZEOF_MPORT_DESC are not present. |
| */ |
| #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_MPORT_DESC_DATA_OFST 12 |
| #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_MPORT_DESC_DATA_LEN 1 |
| #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_MPORT_DESC_DATA_MINNUM 0 |
| #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_MPORT_DESC_DATA_MAXNUM 240 |
| #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_MPORT_DESC_DATA_MAXNUM_MCDI2 1008 |
| |
| /* TABLE_FIELD_DESCR structuredef: An individual table field descriptor. This |
| * describes the location and properties of one N-bit field within a wider |
| * M-bit key/mask/response value. |
| */ |
| #define TABLE_FIELD_DESCR_LEN 8 |
| /* Identifier for this field. */ |
| #define TABLE_FIELD_DESCR_FIELD_ID_OFST 0 |
| #define TABLE_FIELD_DESCR_FIELD_ID_LEN 2 |
| /* Enum values, see field(s): */ |
| /* TABLE_FIELD_ID */ |
| #define TABLE_FIELD_DESCR_FIELD_ID_LBN 0 |
| #define TABLE_FIELD_DESCR_FIELD_ID_WIDTH 16 |
| /* Lowest (least significant) bit number of the bits of this field. */ |
| #define TABLE_FIELD_DESCR_LBN_OFST 2 |
| #define TABLE_FIELD_DESCR_LBN_LEN 2 |
| #define TABLE_FIELD_DESCR_LBN_LBN 16 |
| #define TABLE_FIELD_DESCR_LBN_WIDTH 16 |
| /* Width of this field in bits. */ |
| #define TABLE_FIELD_DESCR_WIDTH_OFST 4 |
| #define TABLE_FIELD_DESCR_WIDTH_LEN 2 |
| #define TABLE_FIELD_DESCR_WIDTH_LBN 32 |
| #define TABLE_FIELD_DESCR_WIDTH_WIDTH 16 |
| /* The mask type for this field. (Note that masking is relevant to keys; fields |
| * of responses are always reported with the EXACT type.) |
| */ |
| #define TABLE_FIELD_DESCR_MASK_TYPE_OFST 6 |
| #define TABLE_FIELD_DESCR_MASK_TYPE_LEN 1 |
| /* enum: Field must never be selected in the mask. */ |
| #define TABLE_FIELD_DESCR_MASK_NEVER 0x0 |
| /* enum: Exact match: field must always be selected in the mask. */ |
| #define TABLE_FIELD_DESCR_MASK_EXACT 0x1 |
| /* enum: Ternary match: arbitrary mask bits are allowed. */ |
| #define TABLE_FIELD_DESCR_MASK_TERNARY 0x2 |
| /* enum: Whole field match: mask must be all 1 bits, or all 0 bits. */ |
| #define TABLE_FIELD_DESCR_MASK_WHOLE_FIELD 0x3 |
| /* enum: Longest prefix match: mask must be 1 bit(s) followed by 0 bit(s). */ |
| #define TABLE_FIELD_DESCR_MASK_LPM 0x4 |
| #define TABLE_FIELD_DESCR_MASK_TYPE_LBN 48 |
| #define TABLE_FIELD_DESCR_MASK_TYPE_WIDTH 8 |
| /* A version code that allows field semantics to be extended. All fields |
| * currently use version 0. |
| */ |
| #define TABLE_FIELD_DESCR_SCHEME_OFST 7 |
| #define TABLE_FIELD_DESCR_SCHEME_LEN 1 |
| #define TABLE_FIELD_DESCR_SCHEME_LBN 56 |
| #define TABLE_FIELD_DESCR_SCHEME_WIDTH 8 |
| |
| |
| /***********************************/ |
| /* MC_CMD_TABLE_LIST |
| * Return the list of tables which may be accessed via this table API. |
| */ |
| #define MC_CMD_TABLE_LIST 0x1c9 |
| #undef MC_CMD_0x1c9_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1c9_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_TABLE_LIST_IN msgrequest */ |
| #define MC_CMD_TABLE_LIST_IN_LEN 4 |
| /* Index of the first item to be returned in the TABLE_ID sequence. (Set to 0 |
| * for the first call; further calls are only required if the whole sequence |
| * does not fit within the maximum MCDI message size.) |
| */ |
| #define MC_CMD_TABLE_LIST_IN_FIRST_TABLE_ID_INDEX_OFST 0 |
| #define MC_CMD_TABLE_LIST_IN_FIRST_TABLE_ID_INDEX_LEN 4 |
| |
| /* MC_CMD_TABLE_LIST_OUT msgresponse */ |
| #define MC_CMD_TABLE_LIST_OUT_LENMIN 4 |
| #define MC_CMD_TABLE_LIST_OUT_LENMAX 252 |
| #define MC_CMD_TABLE_LIST_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_TABLE_LIST_OUT_LEN(num) (4+4*(num)) |
| #define MC_CMD_TABLE_LIST_OUT_TABLE_ID_NUM(len) (((len)-4)/4) |
| /* The total number of tables. */ |
| #define MC_CMD_TABLE_LIST_OUT_N_TABLES_OFST 0 |
| #define MC_CMD_TABLE_LIST_OUT_N_TABLES_LEN 4 |
| /* A sequence of table identifiers. If all N_TABLES items do not fit, further |
| * items can be obtained by repeating the call with a non-zero |
| * FIRST_TABLE_ID_INDEX. |
| */ |
| #define MC_CMD_TABLE_LIST_OUT_TABLE_ID_OFST 4 |
| #define MC_CMD_TABLE_LIST_OUT_TABLE_ID_LEN 4 |
| #define MC_CMD_TABLE_LIST_OUT_TABLE_ID_MINNUM 0 |
| #define MC_CMD_TABLE_LIST_OUT_TABLE_ID_MAXNUM 62 |
| #define MC_CMD_TABLE_LIST_OUT_TABLE_ID_MAXNUM_MCDI2 254 |
| /* Enum values, see field(s): */ |
| /* TABLE_ID */ |
| |
| |
| /***********************************/ |
| /* MC_CMD_TABLE_DESCRIPTOR |
| * Request the table descriptor for a particular table. This describes |
| * properties of the table and the format of the key and response. May return |
| * EINVAL for unknown table ID. |
| */ |
| #define MC_CMD_TABLE_DESCRIPTOR 0x1ca |
| #undef MC_CMD_0x1ca_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1ca_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_TABLE_DESCRIPTOR_IN msgrequest */ |
| #define MC_CMD_TABLE_DESCRIPTOR_IN_LEN 8 |
| /* Identifier for this field. */ |
| #define MC_CMD_TABLE_DESCRIPTOR_IN_TABLE_ID_OFST 0 |
| #define MC_CMD_TABLE_DESCRIPTOR_IN_TABLE_ID_LEN 4 |
| /* Enum values, see field(s): */ |
| /* TABLE_ID */ |
| /* Index of the first item to be returned in the FIELDS sequence. (Set to 0 for |
| * the first call; further calls are only required if the whole sequence does |
| * not fit within the maximum MCDI message size.) |
| */ |
| #define MC_CMD_TABLE_DESCRIPTOR_IN_FIRST_FIELDS_INDEX_OFST 4 |
| #define MC_CMD_TABLE_DESCRIPTOR_IN_FIRST_FIELDS_INDEX_LEN 4 |
| |
| /* MC_CMD_TABLE_DESCRIPTOR_OUT msgresponse */ |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_LENMIN 28 |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_LENMAX 252 |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_LENMAX_MCDI2 1020 |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_LEN(num) (20+8*(num)) |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_FIELDS_NUM(len) (((len)-20)/8) |
| /* Maximum number of entries in this table. */ |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_MAX_ENTRIES_OFST 0 |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_MAX_ENTRIES_LEN 4 |
| /* The type of table. (This is really just informational; the important |
| * properties of a table that affect programming can be deduced from other |
| * items in the table or field descriptor.) |
| */ |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_TYPE_OFST 4 |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_TYPE_LEN 2 |
| /* enum: Direct table (essentially just an array). Behaves like a BCAM for |
| * programming purposes, where the fact that the key is actually used as an |
| * array index is really just an implementation detail. |
| */ |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_TYPE_DIRECT 0x1 |
| /* enum: BCAM (binary CAM) table: exact match on all key fields." */ |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_TYPE_BCAM 0x2 |
| /* enum: TCAM (ternary CAM) table: matches fields with a mask. Each entry may |
| * have its own different mask. |
| */ |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_TYPE_TCAM 0x3 |
| /* enum: STCAM (semi-TCAM) table: like a TCAM but entries shared a limited |
| * number of unique masks. |
| */ |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_TYPE_STCAM 0x4 |
| /* Width of key (and corresponding mask, for TCAM or STCAM) in bits. */ |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_KEY_WIDTH_OFST 6 |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_KEY_WIDTH_LEN 2 |
| /* Width of response in bits. */ |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_RESP_WIDTH_OFST 8 |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_RESP_WIDTH_LEN 2 |
| /* The total number of fields in the key. */ |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_N_KEY_FIELDS_OFST 10 |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_N_KEY_FIELDS_LEN 2 |
| /* The total number of fields in the response. */ |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_N_RESP_FIELDS_OFST 12 |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_N_RESP_FIELDS_LEN 2 |
| /* Number of priorities for STCAM or TCAM; otherwise 0. The priority of a table |
| * entry (relevant when more than one masked entry matches) ranges from |
| * 0=highest to N_PRIORITIES-1=lowest. |
| */ |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_N_PRIORITIES_OFST 14 |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_N_PRIORITIES_LEN 2 |
| /* Maximum number of masks for STCAM; otherwise 0. */ |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_MAX_MASKS_OFST 16 |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_MAX_MASKS_LEN 2 |
| /* Flags. */ |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_FLAGS_OFST 18 |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_FLAGS_LEN 1 |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_ALLOC_MASKS_OFST 18 |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_ALLOC_MASKS_LBN 0 |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_ALLOC_MASKS_WIDTH 1 |
| /* Access scheme version code, allowing the method of accessing table entries |
| * to change semantics in future. A client which does not understand the value |
| * of this field should assume that it cannot program this table. Currently |
| * always set to 0 indicating the original MC_CMD_TABLE_INSERT/UPDATE/DELETE |
| * semantics. |
| */ |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_SCHEME_OFST 19 |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_SCHEME_LEN 1 |
| /* A sequence of TABLE_FIELD_DESCR structures: N_KEY_FIELDS items describing |
| * the key, followed by N_RESP_FIELDS items describing the response. If all |
| * N_KEY_FIELDS+N_RESP_FIELDS items do not fit, further items can be obtained |
| * by repeating the call with a non-zero FIRST_FIELDS_INDEX. |
| */ |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_FIELDS_OFST 20 |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_FIELDS_LEN 8 |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_FIELDS_LO_OFST 20 |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_FIELDS_LO_LEN 4 |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_FIELDS_LO_LBN 160 |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_FIELDS_LO_WIDTH 32 |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_FIELDS_HI_OFST 24 |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_FIELDS_HI_LEN 4 |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_FIELDS_HI_LBN 192 |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_FIELDS_HI_WIDTH 32 |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_FIELDS_MINNUM 1 |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_FIELDS_MAXNUM 29 |
| #define MC_CMD_TABLE_DESCRIPTOR_OUT_FIELDS_MAXNUM_MCDI2 125 |
| |
| |
| /***********************************/ |
| /* MC_CMD_TABLE_INSERT |
| * Insert a new entry into a table. The entry must not currently exist. May |
| * return EINVAL for unknown table ID or other bad request parameters, EEXIST |
| * if the entry already exists, ENOSPC if there is no space or EPERM if the |
| * operation is not permitted. In case of an error, the additional MCDI error |
| * argument field returns the raw error code from the underlying CAM driver. |
| */ |
| #define MC_CMD_TABLE_INSERT 0x1cd |
| #undef MC_CMD_0x1cd_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1cd_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_TABLE_INSERT_IN msgrequest */ |
| #define MC_CMD_TABLE_INSERT_IN_LENMIN 16 |
| #define MC_CMD_TABLE_INSERT_IN_LENMAX 252 |
| #define MC_CMD_TABLE_INSERT_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_TABLE_INSERT_IN_LEN(num) (12+4*(num)) |
| #define MC_CMD_TABLE_INSERT_IN_DATA_NUM(len) (((len)-12)/4) |
| /* Table identifier. */ |
| #define MC_CMD_TABLE_INSERT_IN_TABLE_ID_OFST 0 |
| #define MC_CMD_TABLE_INSERT_IN_TABLE_ID_LEN 4 |
| /* Enum values, see field(s): */ |
| /* TABLE_ID */ |
| /* Width in bits of supplied key data (must match table properties). */ |
| #define MC_CMD_TABLE_INSERT_IN_KEY_WIDTH_OFST 4 |
| #define MC_CMD_TABLE_INSERT_IN_KEY_WIDTH_LEN 2 |
| /* Width in bits of supplied mask data (0 for direct/BCAM tables, or for STCAM |
| * when allocated MASK_ID is used instead). |
| */ |
| #define MC_CMD_TABLE_INSERT_IN_MASK_WIDTH_OFST 6 |
| #define MC_CMD_TABLE_INSERT_IN_MASK_WIDTH_LEN 2 |
| /* Width in bits of supplied response data (for INSERT and UPDATE operations |
| * this must match the table properties; for DELETE operations, no response |
| * data is required and this must be 0). |
| */ |
| #define MC_CMD_TABLE_INSERT_IN_RESP_WIDTH_OFST 8 |
| #define MC_CMD_TABLE_INSERT_IN_RESP_WIDTH_LEN 2 |
| /* Mask ID for STCAM table - used instead of mask data if the table descriptor |
| * reports ALLOC_MASKS==1. Otherwise set to 0. |
| */ |
| #define MC_CMD_TABLE_INSERT_IN_MASK_ID_OFST 6 |
| #define MC_CMD_TABLE_INSERT_IN_MASK_ID_LEN 2 |
| /* Priority for TCAM or STCAM, in range 0..N_PRIORITIES-1, otherwise 0. */ |
| #define MC_CMD_TABLE_INSERT_IN_PRIORITY_OFST 8 |
| #define MC_CMD_TABLE_INSERT_IN_PRIORITY_LEN 2 |
| /* (32-bit alignment padding - set to 0) */ |
| #define MC_CMD_TABLE_INSERT_IN_RESERVED_OFST 10 |
| #define MC_CMD_TABLE_INSERT_IN_RESERVED_LEN 2 |
| /* Sequence of key, mask (if MASK_WIDTH > 0), and response (if RESP_WIDTH > 0) |
| * data values. Each of these items is logically treated as a single wide N-bit |
| * value, in which the individual fields have been placed within that value per |
| * the LBN and WIDTH information from the table field descriptors. The wide |
| * N-bit value is padded with 0 bits at the MSB end if necessary to make a |
| * multiple of 32 bits. The value is then packed into this command as a |
| * sequence of 32-bit words, bits [31:0] first, then bits [63:32], etc. |
| */ |
| #define MC_CMD_TABLE_INSERT_IN_DATA_OFST 12 |
| #define MC_CMD_TABLE_INSERT_IN_DATA_LEN 4 |
| #define MC_CMD_TABLE_INSERT_IN_DATA_MINNUM 1 |
| #define MC_CMD_TABLE_INSERT_IN_DATA_MAXNUM 60 |
| #define MC_CMD_TABLE_INSERT_IN_DATA_MAXNUM_MCDI2 252 |
| |
| /* MC_CMD_TABLE_INSERT_OUT msgresponse */ |
| #define MC_CMD_TABLE_INSERT_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_TABLE_UPDATE |
| * Update an existing entry in a table with a new response value. May return |
| * EINVAL for unknown table ID or other bad request parameters, ENOENT if the |
| * entry does not already exist, or EPERM if the operation is not permitted. In |
| * case of an error, the additional MCDI error argument field returns the raw |
| * error code from the underlying CAM driver. |
| */ |
| #define MC_CMD_TABLE_UPDATE 0x1ce |
| #undef MC_CMD_0x1ce_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1ce_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_TABLE_UPDATE_IN msgrequest */ |
| #define MC_CMD_TABLE_UPDATE_IN_LENMIN 16 |
| #define MC_CMD_TABLE_UPDATE_IN_LENMAX 252 |
| #define MC_CMD_TABLE_UPDATE_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_TABLE_UPDATE_IN_LEN(num) (12+4*(num)) |
| #define MC_CMD_TABLE_UPDATE_IN_DATA_NUM(len) (((len)-12)/4) |
| /* Table identifier. */ |
| #define MC_CMD_TABLE_UPDATE_IN_TABLE_ID_OFST 0 |
| #define MC_CMD_TABLE_UPDATE_IN_TABLE_ID_LEN 4 |
| /* Enum values, see field(s): */ |
| /* TABLE_ID */ |
| /* Width in bits of supplied key data (must match table properties). */ |
| #define MC_CMD_TABLE_UPDATE_IN_KEY_WIDTH_OFST 4 |
| #define MC_CMD_TABLE_UPDATE_IN_KEY_WIDTH_LEN 2 |
| /* Width in bits of supplied mask data (0 for direct/BCAM tables, or for STCAM |
| * when allocated MASK_ID is used instead). |
| */ |
| #define MC_CMD_TABLE_UPDATE_IN_MASK_WIDTH_OFST 6 |
| #define MC_CMD_TABLE_UPDATE_IN_MASK_WIDTH_LEN 2 |
| /* Width in bits of supplied response data (for INSERT and UPDATE operations |
| * this must match the table properties; for DELETE operations, no response |
| * data is required and this must be 0). |
| */ |
| #define MC_CMD_TABLE_UPDATE_IN_RESP_WIDTH_OFST 8 |
| #define MC_CMD_TABLE_UPDATE_IN_RESP_WIDTH_LEN 2 |
| /* Mask ID for STCAM table - used instead of mask data if the table descriptor |
| * reports ALLOC_MASKS==1. Otherwise set to 0. |
| */ |
| #define MC_CMD_TABLE_UPDATE_IN_MASK_ID_OFST 6 |
| #define MC_CMD_TABLE_UPDATE_IN_MASK_ID_LEN 2 |
| /* Priority for TCAM or STCAM, in range 0..N_PRIORITIES-1, otherwise 0. */ |
| #define MC_CMD_TABLE_UPDATE_IN_PRIORITY_OFST 8 |
| #define MC_CMD_TABLE_UPDATE_IN_PRIORITY_LEN 2 |
| /* (32-bit alignment padding - set to 0) */ |
| #define MC_CMD_TABLE_UPDATE_IN_RESERVED_OFST 10 |
| #define MC_CMD_TABLE_UPDATE_IN_RESERVED_LEN 2 |
| /* Sequence of key, mask (if MASK_WIDTH > 0), and response (if RESP_WIDTH > 0) |
| * data values. Each of these items is logically treated as a single wide N-bit |
| * value, in which the individual fields have been placed within that value per |
| * the LBN and WIDTH information from the table field descriptors. The wide |
| * N-bit value is padded with 0 bits at the MSB end if necessary to make a |
| * multiple of 32 bits. The value is then packed into this command as a |
| * sequence of 32-bit words, bits [31:0] first, then bits [63:32], etc. |
| */ |
| #define MC_CMD_TABLE_UPDATE_IN_DATA_OFST 12 |
| #define MC_CMD_TABLE_UPDATE_IN_DATA_LEN 4 |
| #define MC_CMD_TABLE_UPDATE_IN_DATA_MINNUM 1 |
| #define MC_CMD_TABLE_UPDATE_IN_DATA_MAXNUM 60 |
| #define MC_CMD_TABLE_UPDATE_IN_DATA_MAXNUM_MCDI2 252 |
| |
| /* MC_CMD_TABLE_UPDATE_OUT msgresponse */ |
| #define MC_CMD_TABLE_UPDATE_OUT_LEN 0 |
| |
| |
| /***********************************/ |
| /* MC_CMD_TABLE_DELETE |
| * Delete an existing entry in a table. May return EINVAL for unknown table ID |
| * or other bad request parameters, ENOENT if the entry does not exist, or |
| * EPERM if the operation is not permitted. In case of an error, the additional |
| * MCDI error argument field returns the raw error code from the underlying CAM |
| * driver. |
| */ |
| #define MC_CMD_TABLE_DELETE 0x1cf |
| #undef MC_CMD_0x1cf_PRIVILEGE_CTG |
| |
| #define MC_CMD_0x1cf_PRIVILEGE_CTG SRIOV_CTG_GENERAL |
| |
| /* MC_CMD_TABLE_DELETE_IN msgrequest */ |
| #define MC_CMD_TABLE_DELETE_IN_LENMIN 16 |
| #define MC_CMD_TABLE_DELETE_IN_LENMAX 252 |
| #define MC_CMD_TABLE_DELETE_IN_LENMAX_MCDI2 1020 |
| #define MC_CMD_TABLE_DELETE_IN_LEN(num) (12+4*(num)) |
| #define MC_CMD_TABLE_DELETE_IN_DATA_NUM(len) (((len)-12)/4) |
| /* Table identifier. */ |
| #define MC_CMD_TABLE_DELETE_IN_TABLE_ID_OFST 0 |
| #define MC_CMD_TABLE_DELETE_IN_TABLE_ID_LEN 4 |
| /* Enum values, see field(s): */ |
| /* TABLE_ID */ |
| /* Width in bits of supplied key data (must match table properties). */ |
| #define MC_CMD_TABLE_DELETE_IN_KEY_WIDTH_OFST 4 |
| #define MC_CMD_TABLE_DELETE_IN_KEY_WIDTH_LEN 2 |
| /* Width in bits of supplied mask data (0 for direct/BCAM tables, or for STCAM |
| * when allocated MASK_ID is used instead). |
| */ |
| #define MC_CMD_TABLE_DELETE_IN_MASK_WIDTH_OFST 6 |
| #define MC_CMD_TABLE_DELETE_IN_MASK_WIDTH_LEN 2 |
| /* Width in bits of supplied response data (for INSERT and UPDATE operations |
| * this must match the table properties; for DELETE operations, no response |
| * data is required and this must be 0). |
| */ |
| #define MC_CMD_TABLE_DELETE_IN_RESP_WIDTH_OFST 8 |
| #define MC_CMD_TABLE_DELETE_IN_RESP_WIDTH_LEN 2 |
| /* Mask ID for STCAM table - used instead of mask data if the table descriptor |
| * reports ALLOC_MASKS==1. Otherwise set to 0. |
| */ |
| #define MC_CMD_TABLE_DELETE_IN_MASK_ID_OFST 6 |
| #define MC_CMD_TABLE_DELETE_IN_MASK_ID_LEN 2 |
| /* Priority for TCAM or STCAM, in range 0..N_PRIORITIES-1, otherwise 0. */ |
| #define MC_CMD_TABLE_DELETE_IN_PRIORITY_OFST 8 |
| #define MC_CMD_TABLE_DELETE_IN_PRIORITY_LEN 2 |
| /* (32-bit alignment padding - set to 0) */ |
| #define MC_CMD_TABLE_DELETE_IN_RESERVED_OFST 10 |
| #define MC_CMD_TABLE_DELETE_IN_RESERVED_LEN 2 |
| /* Sequence of key, mask (if MASK_WIDTH > 0), and response (if RESP_WIDTH > 0) |
| * data values. Each of these items is logically treated as a single wide N-bit |
| * value, in which the individual fields have been placed within that value per |
| * the LBN and WIDTH information from the table field descriptors. The wide |
| * N-bit value is padded with 0 bits at the MSB end if necessary to make a |
| * multiple of 32 bits. The value is then packed into this command as a |
| * sequence of 32-bit words, bits [31:0] first, then bits [63:32], etc. |
| */ |
| #define MC_CMD_TABLE_DELETE_IN_DATA_OFST 12 |
| #define MC_CMD_TABLE_DELETE_IN_DATA_LEN 4 |
| #define MC_CMD_TABLE_DELETE_IN_DATA_MINNUM 1 |
| #define MC_CMD_TABLE_DELETE_IN_DATA_MAXNUM 60 |
| #define MC_CMD_TABLE_DELETE_IN_DATA_MAXNUM_MCDI2 252 |
| |
| /* MC_CMD_TABLE_DELETE_OUT msgresponse */ |
| #define MC_CMD_TABLE_DELETE_OUT_LEN 0 |
| |
| |
| #endif /* MCDI_PCOL_H */ |