| /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ |
| /* |
| * Copyright (C) 2021 Linaro Ltd. |
| * Author: Sam Protsenko <semen.protsenko@linaro.org> |
| * |
| * Device Tree binding constants for Exynos850 clock controller. |
| */ |
| |
| #ifndef _DT_BINDINGS_CLOCK_EXYNOS_850_H |
| #define _DT_BINDINGS_CLOCK_EXYNOS_850_H |
| |
| /* CMU_TOP */ |
| #define CLK_FOUT_SHARED0_PLL 1 |
| #define CLK_FOUT_SHARED1_PLL 2 |
| #define CLK_FOUT_MMC_PLL 3 |
| #define CLK_MOUT_SHARED0_PLL 4 |
| #define CLK_MOUT_SHARED1_PLL 5 |
| #define CLK_MOUT_MMC_PLL 6 |
| #define CLK_MOUT_CORE_BUS 7 |
| #define CLK_MOUT_CORE_CCI 8 |
| #define CLK_MOUT_CORE_MMC_EMBD 9 |
| #define CLK_MOUT_CORE_SSS 10 |
| #define CLK_MOUT_DPU 11 |
| #define CLK_MOUT_HSI_BUS 12 |
| #define CLK_MOUT_HSI_MMC_CARD 13 |
| #define CLK_MOUT_HSI_USB20DRD 14 |
| #define CLK_MOUT_PERI_BUS 15 |
| #define CLK_MOUT_PERI_UART 16 |
| #define CLK_MOUT_PERI_IP 17 |
| #define CLK_DOUT_SHARED0_DIV3 18 |
| #define CLK_DOUT_SHARED0_DIV2 19 |
| #define CLK_DOUT_SHARED1_DIV3 20 |
| #define CLK_DOUT_SHARED1_DIV2 21 |
| #define CLK_DOUT_SHARED0_DIV4 22 |
| #define CLK_DOUT_SHARED1_DIV4 23 |
| #define CLK_DOUT_CORE_BUS 24 |
| #define CLK_DOUT_CORE_CCI 25 |
| #define CLK_DOUT_CORE_MMC_EMBD 26 |
| #define CLK_DOUT_CORE_SSS 27 |
| #define CLK_DOUT_DPU 28 |
| #define CLK_DOUT_HSI_BUS 29 |
| #define CLK_DOUT_HSI_MMC_CARD 30 |
| #define CLK_DOUT_HSI_USB20DRD 31 |
| #define CLK_DOUT_PERI_BUS 32 |
| #define CLK_DOUT_PERI_UART 33 |
| #define CLK_DOUT_PERI_IP 34 |
| #define CLK_GOUT_CORE_BUS 35 |
| #define CLK_GOUT_CORE_CCI 36 |
| #define CLK_GOUT_CORE_MMC_EMBD 37 |
| #define CLK_GOUT_CORE_SSS 38 |
| #define CLK_GOUT_DPU 39 |
| #define CLK_GOUT_HSI_BUS 40 |
| #define CLK_GOUT_HSI_MMC_CARD 41 |
| #define CLK_GOUT_HSI_USB20DRD 42 |
| #define CLK_GOUT_PERI_BUS 43 |
| #define CLK_GOUT_PERI_UART 44 |
| #define CLK_GOUT_PERI_IP 45 |
| #define CLK_MOUT_CLKCMU_APM_BUS 46 |
| #define CLK_DOUT_CLKCMU_APM_BUS 47 |
| #define CLK_GOUT_CLKCMU_APM_BUS 48 |
| #define TOP_NR_CLK 49 |
| |
| /* CMU_APM */ |
| #define CLK_RCO_I3C_PMIC 1 |
| #define OSCCLK_RCO_APM 2 |
| #define CLK_RCO_APM__ALV 3 |
| #define CLK_DLL_DCO 4 |
| #define CLK_MOUT_APM_BUS_USER 5 |
| #define CLK_MOUT_RCO_APM_I3C_USER 6 |
| #define CLK_MOUT_RCO_APM_USER 7 |
| #define CLK_MOUT_DLL_USER 8 |
| #define CLK_MOUT_CLKCMU_CHUB_BUS 9 |
| #define CLK_MOUT_APM_BUS 10 |
| #define CLK_MOUT_APM_I3C 11 |
| #define CLK_DOUT_CLKCMU_CHUB_BUS 12 |
| #define CLK_DOUT_APM_BUS 13 |
| #define CLK_DOUT_APM_I3C 14 |
| #define CLK_GOUT_CLKCMU_CMGP_BUS 15 |
| #define CLK_GOUT_CLKCMU_CHUB_BUS 16 |
| #define CLK_GOUT_RTC_PCLK 17 |
| #define CLK_GOUT_TOP_RTC_PCLK 18 |
| #define CLK_GOUT_I3C_PCLK 19 |
| #define CLK_GOUT_I3C_SCLK 20 |
| #define CLK_GOUT_SPEEDY_PCLK 21 |
| #define CLK_GOUT_GPIO_ALIVE_PCLK 22 |
| #define CLK_GOUT_PMU_ALIVE_PCLK 23 |
| #define CLK_GOUT_SYSREG_APM_PCLK 24 |
| #define APM_NR_CLK 25 |
| |
| /* CMU_CMGP */ |
| #define CLK_RCO_CMGP 1 |
| #define CLK_MOUT_CMGP_ADC 2 |
| #define CLK_MOUT_CMGP_USI0 3 |
| #define CLK_MOUT_CMGP_USI1 4 |
| #define CLK_DOUT_CMGP_ADC 5 |
| #define CLK_DOUT_CMGP_USI0 6 |
| #define CLK_DOUT_CMGP_USI1 7 |
| #define CLK_GOUT_CMGP_ADC_S0_PCLK 8 |
| #define CLK_GOUT_CMGP_ADC_S1_PCLK 9 |
| #define CLK_GOUT_CMGP_GPIO_PCLK 10 |
| #define CLK_GOUT_CMGP_USI0_IPCLK 11 |
| #define CLK_GOUT_CMGP_USI0_PCLK 12 |
| #define CLK_GOUT_CMGP_USI1_IPCLK 13 |
| #define CLK_GOUT_CMGP_USI1_PCLK 14 |
| #define CLK_GOUT_SYSREG_CMGP_PCLK 15 |
| #define CMGP_NR_CLK 16 |
| |
| /* CMU_HSI */ |
| #define CLK_MOUT_HSI_BUS_USER 1 |
| #define CLK_MOUT_HSI_MMC_CARD_USER 2 |
| #define CLK_MOUT_HSI_USB20DRD_USER 3 |
| #define CLK_MOUT_HSI_RTC 4 |
| #define CLK_GOUT_USB_RTC_CLK 5 |
| #define CLK_GOUT_USB_REF_CLK 6 |
| #define CLK_GOUT_USB_PHY_REF_CLK 7 |
| #define CLK_GOUT_USB_PHY_ACLK 8 |
| #define CLK_GOUT_USB_BUS_EARLY_CLK 9 |
| #define CLK_GOUT_GPIO_HSI_PCLK 10 |
| #define CLK_GOUT_MMC_CARD_ACLK 11 |
| #define CLK_GOUT_MMC_CARD_SDCLKIN 12 |
| #define CLK_GOUT_SYSREG_HSI_PCLK 13 |
| #define HSI_NR_CLK 14 |
| |
| /* CMU_PERI */ |
| #define CLK_MOUT_PERI_BUS_USER 1 |
| #define CLK_MOUT_PERI_UART_USER 2 |
| #define CLK_MOUT_PERI_HSI2C_USER 3 |
| #define CLK_MOUT_PERI_SPI_USER 4 |
| #define CLK_DOUT_PERI_HSI2C0 5 |
| #define CLK_DOUT_PERI_HSI2C1 6 |
| #define CLK_DOUT_PERI_HSI2C2 7 |
| #define CLK_DOUT_PERI_SPI0 8 |
| #define CLK_GOUT_PERI_HSI2C0 9 |
| #define CLK_GOUT_PERI_HSI2C1 10 |
| #define CLK_GOUT_PERI_HSI2C2 11 |
| #define CLK_GOUT_GPIO_PERI_PCLK 12 |
| #define CLK_GOUT_HSI2C0_IPCLK 13 |
| #define CLK_GOUT_HSI2C0_PCLK 14 |
| #define CLK_GOUT_HSI2C1_IPCLK 15 |
| #define CLK_GOUT_HSI2C1_PCLK 16 |
| #define CLK_GOUT_HSI2C2_IPCLK 17 |
| #define CLK_GOUT_HSI2C2_PCLK 18 |
| #define CLK_GOUT_I2C0_PCLK 19 |
| #define CLK_GOUT_I2C1_PCLK 20 |
| #define CLK_GOUT_I2C2_PCLK 21 |
| #define CLK_GOUT_I2C3_PCLK 22 |
| #define CLK_GOUT_I2C4_PCLK 23 |
| #define CLK_GOUT_I2C5_PCLK 24 |
| #define CLK_GOUT_I2C6_PCLK 25 |
| #define CLK_GOUT_MCT_PCLK 26 |
| #define CLK_GOUT_PWM_MOTOR_PCLK 27 |
| #define CLK_GOUT_SPI0_IPCLK 28 |
| #define CLK_GOUT_SPI0_PCLK 29 |
| #define CLK_GOUT_SYSREG_PERI_PCLK 30 |
| #define CLK_GOUT_UART_IPCLK 31 |
| #define CLK_GOUT_UART_PCLK 32 |
| #define CLK_GOUT_WDT0_PCLK 33 |
| #define CLK_GOUT_WDT1_PCLK 34 |
| #define PERI_NR_CLK 35 |
| |
| /* CMU_CORE */ |
| #define CLK_MOUT_CORE_BUS_USER 1 |
| #define CLK_MOUT_CORE_CCI_USER 2 |
| #define CLK_MOUT_CORE_MMC_EMBD_USER 3 |
| #define CLK_MOUT_CORE_SSS_USER 4 |
| #define CLK_MOUT_CORE_GIC 5 |
| #define CLK_DOUT_CORE_BUSP 6 |
| #define CLK_GOUT_CCI_ACLK 7 |
| #define CLK_GOUT_GIC_CLK 8 |
| #define CLK_GOUT_MMC_EMBD_ACLK 9 |
| #define CLK_GOUT_MMC_EMBD_SDCLKIN 10 |
| #define CLK_GOUT_SSS_ACLK 11 |
| #define CLK_GOUT_SSS_PCLK 12 |
| #define CLK_GOUT_GPIO_CORE_PCLK 13 |
| #define CLK_GOUT_SYSREG_CORE_PCLK 14 |
| #define CORE_NR_CLK 15 |
| |
| /* CMU_DPU */ |
| #define CLK_MOUT_DPU_USER 1 |
| #define CLK_DOUT_DPU_BUSP 2 |
| #define CLK_GOUT_DPU_CMU_DPU_PCLK 3 |
| #define CLK_GOUT_DPU_DECON0_ACLK 4 |
| #define CLK_GOUT_DPU_DMA_ACLK 5 |
| #define CLK_GOUT_DPU_DPP_ACLK 6 |
| #define CLK_GOUT_DPU_PPMU_ACLK 7 |
| #define CLK_GOUT_DPU_PPMU_PCLK 8 |
| #define CLK_GOUT_DPU_SMMU_CLK 9 |
| #define CLK_GOUT_DPU_SYSREG_PCLK 10 |
| #define DPU_NR_CLK 11 |
| |
| #endif /* _DT_BINDINGS_CLOCK_EXYNOS_850_H */ |