| /* |
| * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name> |
| * Copyright (C) 2018 Lorenzo Bianconi <lorenzo.bianconi83@gmail.com> |
| * |
| * Permission to use, copy, modify, and/or distribute this software for any |
| * purpose with or without fee is hereby granted, provided that the above |
| * copyright notice and this permission notice appear in all copies. |
| * |
| * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES |
| * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF |
| * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR |
| * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES |
| * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN |
| * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF |
| * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. |
| */ |
| |
| #include <linux/kernel.h> |
| #include <linux/irq.h> |
| |
| #include "mt76x02.h" |
| #include "mt76x02_trace.h" |
| |
| struct beacon_bc_data { |
| struct mt76x02_dev *dev; |
| struct sk_buff_head q; |
| struct sk_buff *tail[8]; |
| }; |
| |
| static void |
| mt76x02_update_beacon_iter(void *priv, u8 *mac, struct ieee80211_vif *vif) |
| { |
| struct mt76x02_dev *dev = (struct mt76x02_dev *)priv; |
| struct mt76x02_vif *mvif = (struct mt76x02_vif *)vif->drv_priv; |
| struct sk_buff *skb = NULL; |
| |
| if (!(dev->beacon_mask & BIT(mvif->idx))) |
| return; |
| |
| skb = ieee80211_beacon_get(mt76_hw(dev), vif); |
| if (!skb) |
| return; |
| |
| mt76x02_mac_set_beacon(dev, mvif->idx, skb); |
| } |
| |
| static void |
| mt76x02_add_buffered_bc(void *priv, u8 *mac, struct ieee80211_vif *vif) |
| { |
| struct beacon_bc_data *data = priv; |
| struct mt76x02_dev *dev = data->dev; |
| struct mt76x02_vif *mvif = (struct mt76x02_vif *)vif->drv_priv; |
| struct ieee80211_tx_info *info; |
| struct sk_buff *skb; |
| |
| if (!(dev->beacon_mask & BIT(mvif->idx))) |
| return; |
| |
| skb = ieee80211_get_buffered_bc(mt76_hw(dev), vif); |
| if (!skb) |
| return; |
| |
| info = IEEE80211_SKB_CB(skb); |
| info->control.vif = vif; |
| info->flags |= IEEE80211_TX_CTL_ASSIGN_SEQ; |
| mt76_skb_set_moredata(skb, true); |
| __skb_queue_tail(&data->q, skb); |
| data->tail[mvif->idx] = skb; |
| } |
| |
| static void |
| mt76x02_resync_beacon_timer(struct mt76x02_dev *dev) |
| { |
| u32 timer_val = dev->beacon_int << 4; |
| |
| dev->tbtt_count++; |
| |
| /* |
| * Beacon timer drifts by 1us every tick, the timer is configured |
| * in 1/16 TU (64us) units. |
| */ |
| if (dev->tbtt_count < 63) |
| return; |
| |
| /* |
| * The updated beacon interval takes effect after two TBTT, because |
| * at this point the original interval has already been loaded into |
| * the next TBTT_TIMER value |
| */ |
| if (dev->tbtt_count == 63) |
| timer_val -= 1; |
| |
| mt76_rmw_field(dev, MT_BEACON_TIME_CFG, |
| MT_BEACON_TIME_CFG_INTVAL, timer_val); |
| |
| if (dev->tbtt_count >= 64) { |
| dev->tbtt_count = 0; |
| return; |
| } |
| } |
| |
| static void mt76x02_pre_tbtt_tasklet(unsigned long arg) |
| { |
| struct mt76x02_dev *dev = (struct mt76x02_dev *)arg; |
| struct mt76_queue *q = &dev->mt76.q_tx[MT_TXQ_PSD]; |
| struct beacon_bc_data data = {}; |
| struct sk_buff *skb; |
| int i, nframes; |
| |
| mt76x02_resync_beacon_timer(dev); |
| |
| data.dev = dev; |
| __skb_queue_head_init(&data.q); |
| |
| ieee80211_iterate_active_interfaces_atomic(mt76_hw(dev), |
| IEEE80211_IFACE_ITER_RESUME_ALL, |
| mt76x02_update_beacon_iter, dev); |
| |
| mt76_csa_check(&dev->mt76); |
| |
| if (dev->mt76.csa_complete) |
| return; |
| |
| do { |
| nframes = skb_queue_len(&data.q); |
| ieee80211_iterate_active_interfaces_atomic(mt76_hw(dev), |
| IEEE80211_IFACE_ITER_RESUME_ALL, |
| mt76x02_add_buffered_bc, &data); |
| } while (nframes != skb_queue_len(&data.q) && |
| skb_queue_len(&data.q) < 8); |
| |
| if (!skb_queue_len(&data.q)) |
| return; |
| |
| for (i = 0; i < ARRAY_SIZE(data.tail); i++) { |
| if (!data.tail[i]) |
| continue; |
| |
| mt76_skb_set_moredata(data.tail[i], false); |
| } |
| |
| spin_lock_bh(&q->lock); |
| while ((skb = __skb_dequeue(&data.q)) != NULL) { |
| struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb); |
| struct ieee80211_vif *vif = info->control.vif; |
| struct mt76x02_vif *mvif = (struct mt76x02_vif *)vif->drv_priv; |
| |
| mt76_dma_tx_queue_skb(&dev->mt76, q, skb, &mvif->group_wcid, |
| NULL); |
| } |
| spin_unlock_bh(&q->lock); |
| } |
| |
| static int |
| mt76x02_init_tx_queue(struct mt76x02_dev *dev, struct mt76_queue *q, |
| int idx, int n_desc) |
| { |
| int ret; |
| |
| q->regs = dev->mt76.mmio.regs + MT_TX_RING_BASE + idx * MT_RING_SIZE; |
| q->ndesc = n_desc; |
| q->hw_idx = idx; |
| |
| ret = mt76_queue_alloc(dev, q); |
| if (ret) |
| return ret; |
| |
| mt76x02_irq_enable(dev, MT_INT_TX_DONE(idx)); |
| |
| return 0; |
| } |
| |
| static int |
| mt76x02_init_rx_queue(struct mt76x02_dev *dev, struct mt76_queue *q, |
| int idx, int n_desc, int bufsize) |
| { |
| int ret; |
| |
| q->regs = dev->mt76.mmio.regs + MT_RX_RING_BASE + idx * MT_RING_SIZE; |
| q->ndesc = n_desc; |
| q->buf_size = bufsize; |
| |
| ret = mt76_queue_alloc(dev, q); |
| if (ret) |
| return ret; |
| |
| mt76x02_irq_enable(dev, MT_INT_RX_DONE(idx)); |
| |
| return 0; |
| } |
| |
| static void mt76x02_process_tx_status_fifo(struct mt76x02_dev *dev) |
| { |
| struct mt76x02_tx_status stat; |
| u8 update = 1; |
| |
| while (kfifo_get(&dev->txstatus_fifo, &stat)) |
| mt76x02_send_tx_status(dev, &stat, &update); |
| } |
| |
| static void mt76x02_tx_tasklet(unsigned long data) |
| { |
| struct mt76x02_dev *dev = (struct mt76x02_dev *)data; |
| int i; |
| |
| mt76x02_process_tx_status_fifo(dev); |
| |
| for (i = MT_TXQ_MCU; i >= 0; i--) |
| mt76_queue_tx_cleanup(dev, i, false); |
| |
| mt76x02_mac_poll_tx_status(dev, false); |
| mt76x02_irq_enable(dev, MT_INT_TX_DONE_ALL); |
| } |
| |
| int mt76x02_dma_init(struct mt76x02_dev *dev) |
| { |
| struct mt76_txwi_cache __maybe_unused *t; |
| int i, ret, fifo_size; |
| struct mt76_queue *q; |
| void *status_fifo; |
| |
| BUILD_BUG_ON(sizeof(t->txwi) < sizeof(struct mt76x02_txwi)); |
| BUILD_BUG_ON(sizeof(struct mt76x02_rxwi) > MT_RX_HEADROOM); |
| |
| fifo_size = roundup_pow_of_two(32 * sizeof(struct mt76x02_tx_status)); |
| status_fifo = devm_kzalloc(dev->mt76.dev, fifo_size, GFP_KERNEL); |
| if (!status_fifo) |
| return -ENOMEM; |
| |
| tasklet_init(&dev->tx_tasklet, mt76x02_tx_tasklet, (unsigned long) dev); |
| tasklet_init(&dev->pre_tbtt_tasklet, mt76x02_pre_tbtt_tasklet, |
| (unsigned long)dev); |
| |
| kfifo_init(&dev->txstatus_fifo, status_fifo, fifo_size); |
| |
| mt76_dma_attach(&dev->mt76); |
| |
| mt76_wr(dev, MT_WPDMA_RST_IDX, ~0); |
| |
| for (i = 0; i < IEEE80211_NUM_ACS; i++) { |
| ret = mt76x02_init_tx_queue(dev, &dev->mt76.q_tx[i], |
| mt76_ac_to_hwq(i), |
| MT_TX_RING_SIZE); |
| if (ret) |
| return ret; |
| } |
| |
| ret = mt76x02_init_tx_queue(dev, &dev->mt76.q_tx[MT_TXQ_PSD], |
| MT_TX_HW_QUEUE_MGMT, MT_TX_RING_SIZE); |
| if (ret) |
| return ret; |
| |
| ret = mt76x02_init_tx_queue(dev, &dev->mt76.q_tx[MT_TXQ_MCU], |
| MT_TX_HW_QUEUE_MCU, MT_MCU_RING_SIZE); |
| if (ret) |
| return ret; |
| |
| ret = mt76x02_init_rx_queue(dev, &dev->mt76.q_rx[MT_RXQ_MCU], 1, |
| MT_MCU_RING_SIZE, MT_RX_BUF_SIZE); |
| if (ret) |
| return ret; |
| |
| q = &dev->mt76.q_rx[MT_RXQ_MAIN]; |
| q->buf_offset = MT_RX_HEADROOM - sizeof(struct mt76x02_rxwi); |
| ret = mt76x02_init_rx_queue(dev, q, 0, MT76X02_RX_RING_SIZE, |
| MT_RX_BUF_SIZE); |
| if (ret) |
| return ret; |
| |
| return mt76_init_queues(dev); |
| } |
| EXPORT_SYMBOL_GPL(mt76x02_dma_init); |
| |
| void mt76x02_rx_poll_complete(struct mt76_dev *mdev, enum mt76_rxq_id q) |
| { |
| struct mt76x02_dev *dev; |
| |
| dev = container_of(mdev, struct mt76x02_dev, mt76); |
| mt76x02_irq_enable(dev, MT_INT_RX_DONE(q)); |
| } |
| EXPORT_SYMBOL_GPL(mt76x02_rx_poll_complete); |
| |
| irqreturn_t mt76x02_irq_handler(int irq, void *dev_instance) |
| { |
| struct mt76x02_dev *dev = dev_instance; |
| u32 intr; |
| |
| intr = mt76_rr(dev, MT_INT_SOURCE_CSR); |
| mt76_wr(dev, MT_INT_SOURCE_CSR, intr); |
| |
| if (!test_bit(MT76_STATE_INITIALIZED, &dev->mt76.state)) |
| return IRQ_NONE; |
| |
| trace_dev_irq(dev, intr, dev->mt76.mmio.irqmask); |
| |
| intr &= dev->mt76.mmio.irqmask; |
| |
| if (intr & MT_INT_TX_DONE_ALL) { |
| mt76x02_irq_disable(dev, MT_INT_TX_DONE_ALL); |
| tasklet_schedule(&dev->tx_tasklet); |
| } |
| |
| if (intr & MT_INT_RX_DONE(0)) { |
| mt76x02_irq_disable(dev, MT_INT_RX_DONE(0)); |
| napi_schedule(&dev->mt76.napi[0]); |
| } |
| |
| if (intr & MT_INT_RX_DONE(1)) { |
| mt76x02_irq_disable(dev, MT_INT_RX_DONE(1)); |
| napi_schedule(&dev->mt76.napi[1]); |
| } |
| |
| if (intr & MT_INT_PRE_TBTT) |
| tasklet_schedule(&dev->pre_tbtt_tasklet); |
| |
| /* send buffered multicast frames now */ |
| if (intr & MT_INT_TBTT) { |
| if (dev->mt76.csa_complete) |
| mt76_csa_finish(&dev->mt76); |
| else |
| mt76_queue_kick(dev, &dev->mt76.q_tx[MT_TXQ_PSD]); |
| } |
| |
| if (intr & MT_INT_TX_STAT) { |
| mt76x02_mac_poll_tx_status(dev, true); |
| tasklet_schedule(&dev->tx_tasklet); |
| } |
| |
| if (intr & MT_INT_GPTIMER) { |
| mt76x02_irq_disable(dev, MT_INT_GPTIMER); |
| tasklet_schedule(&dev->dfs_pd.dfs_tasklet); |
| } |
| |
| return IRQ_HANDLED; |
| } |
| EXPORT_SYMBOL_GPL(mt76x02_irq_handler); |
| |
| void mt76x02_set_irq_mask(struct mt76x02_dev *dev, u32 clear, u32 set) |
| { |
| unsigned long flags; |
| |
| spin_lock_irqsave(&dev->mt76.mmio.irq_lock, flags); |
| dev->mt76.mmio.irqmask &= ~clear; |
| dev->mt76.mmio.irqmask |= set; |
| mt76_wr(dev, MT_INT_MASK_CSR, dev->mt76.mmio.irqmask); |
| spin_unlock_irqrestore(&dev->mt76.mmio.irq_lock, flags); |
| } |
| EXPORT_SYMBOL_GPL(mt76x02_set_irq_mask); |
| |
| static void mt76x02_dma_enable(struct mt76x02_dev *dev) |
| { |
| u32 val; |
| |
| mt76_wr(dev, MT_MAC_SYS_CTRL, MT_MAC_SYS_CTRL_ENABLE_TX); |
| mt76x02_wait_for_wpdma(&dev->mt76, 1000); |
| usleep_range(50, 100); |
| |
| val = FIELD_PREP(MT_WPDMA_GLO_CFG_DMA_BURST_SIZE, 3) | |
| MT_WPDMA_GLO_CFG_TX_DMA_EN | |
| MT_WPDMA_GLO_CFG_RX_DMA_EN; |
| mt76_set(dev, MT_WPDMA_GLO_CFG, val); |
| mt76_clear(dev, MT_WPDMA_GLO_CFG, |
| MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE); |
| } |
| |
| void mt76x02_dma_cleanup(struct mt76x02_dev *dev) |
| { |
| tasklet_kill(&dev->tx_tasklet); |
| mt76_dma_cleanup(&dev->mt76); |
| } |
| EXPORT_SYMBOL_GPL(mt76x02_dma_cleanup); |
| |
| void mt76x02_dma_disable(struct mt76x02_dev *dev) |
| { |
| u32 val = mt76_rr(dev, MT_WPDMA_GLO_CFG); |
| |
| val &= MT_WPDMA_GLO_CFG_DMA_BURST_SIZE | |
| MT_WPDMA_GLO_CFG_BIG_ENDIAN | |
| MT_WPDMA_GLO_CFG_HDR_SEG_LEN; |
| val |= MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE; |
| mt76_wr(dev, MT_WPDMA_GLO_CFG, val); |
| } |
| EXPORT_SYMBOL_GPL(mt76x02_dma_disable); |
| |
| void mt76x02_mac_start(struct mt76x02_dev *dev) |
| { |
| mt76x02_dma_enable(dev); |
| mt76_wr(dev, MT_RX_FILTR_CFG, dev->mt76.rxfilter); |
| mt76_wr(dev, MT_MAC_SYS_CTRL, |
| MT_MAC_SYS_CTRL_ENABLE_TX | |
| MT_MAC_SYS_CTRL_ENABLE_RX); |
| mt76x02_irq_enable(dev, |
| MT_INT_RX_DONE_ALL | MT_INT_TX_DONE_ALL | |
| MT_INT_TX_STAT); |
| } |
| EXPORT_SYMBOL_GPL(mt76x02_mac_start); |
| |
| static bool mt76x02_tx_hang(struct mt76x02_dev *dev) |
| { |
| u32 dma_idx, prev_dma_idx; |
| struct mt76_queue *q; |
| int i; |
| |
| for (i = 0; i < 4; i++) { |
| q = &dev->mt76.q_tx[i]; |
| |
| if (!q->queued) |
| continue; |
| |
| prev_dma_idx = dev->mt76.tx_dma_idx[i]; |
| dma_idx = ioread32(&q->regs->dma_idx); |
| dev->mt76.tx_dma_idx[i] = dma_idx; |
| |
| if (prev_dma_idx == dma_idx) |
| break; |
| } |
| |
| return i < 4; |
| } |
| |
| static void mt76x02_watchdog_reset(struct mt76x02_dev *dev) |
| { |
| u32 mask = dev->mt76.mmio.irqmask; |
| int i; |
| |
| ieee80211_stop_queues(dev->mt76.hw); |
| set_bit(MT76_RESET, &dev->mt76.state); |
| |
| tasklet_disable(&dev->pre_tbtt_tasklet); |
| tasklet_disable(&dev->tx_tasklet); |
| |
| for (i = 0; i < ARRAY_SIZE(dev->mt76.napi); i++) |
| napi_disable(&dev->mt76.napi[i]); |
| |
| mutex_lock(&dev->mt76.mutex); |
| |
| if (dev->beacon_mask) |
| mt76_clear(dev, MT_BEACON_TIME_CFG, |
| MT_BEACON_TIME_CFG_BEACON_TX | |
| MT_BEACON_TIME_CFG_TBTT_EN); |
| |
| mt76x02_irq_disable(dev, mask); |
| |
| /* perform device reset */ |
| mt76_clear(dev, MT_TXOP_CTRL_CFG, MT_TXOP_ED_CCA_EN); |
| mt76_wr(dev, MT_MAC_SYS_CTRL, 0); |
| mt76_clear(dev, MT_WPDMA_GLO_CFG, |
| MT_WPDMA_GLO_CFG_TX_DMA_EN | MT_WPDMA_GLO_CFG_RX_DMA_EN); |
| usleep_range(5000, 10000); |
| mt76_wr(dev, MT_INT_SOURCE_CSR, 0xffffffff); |
| |
| /* let fw reset DMA */ |
| mt76_set(dev, 0x734, 0x3); |
| |
| for (i = 0; i < ARRAY_SIZE(dev->mt76.q_tx); i++) |
| mt76_queue_tx_cleanup(dev, i, true); |
| |
| for (i = 0; i < ARRAY_SIZE(dev->mt76.q_rx); i++) |
| mt76_queue_rx_reset(dev, i); |
| |
| mt76_wr(dev, MT_MAC_SYS_CTRL, |
| MT_MAC_SYS_CTRL_ENABLE_TX | MT_MAC_SYS_CTRL_ENABLE_RX); |
| mt76_set(dev, MT_WPDMA_GLO_CFG, |
| MT_WPDMA_GLO_CFG_TX_DMA_EN | MT_WPDMA_GLO_CFG_RX_DMA_EN); |
| if (dev->ed_monitor) |
| mt76_set(dev, MT_TXOP_CTRL_CFG, MT_TXOP_ED_CCA_EN); |
| |
| if (dev->beacon_mask) |
| mt76_set(dev, MT_BEACON_TIME_CFG, |
| MT_BEACON_TIME_CFG_BEACON_TX | |
| MT_BEACON_TIME_CFG_TBTT_EN); |
| |
| mt76x02_irq_enable(dev, mask); |
| |
| mutex_unlock(&dev->mt76.mutex); |
| |
| clear_bit(MT76_RESET, &dev->mt76.state); |
| |
| tasklet_enable(&dev->tx_tasklet); |
| tasklet_schedule(&dev->tx_tasklet); |
| |
| tasklet_enable(&dev->pre_tbtt_tasklet); |
| |
| for (i = 0; i < ARRAY_SIZE(dev->mt76.napi); i++) { |
| napi_enable(&dev->mt76.napi[i]); |
| napi_schedule(&dev->mt76.napi[i]); |
| } |
| |
| ieee80211_wake_queues(dev->mt76.hw); |
| |
| mt76_txq_schedule_all(&dev->mt76); |
| } |
| |
| static void mt76x02_check_tx_hang(struct mt76x02_dev *dev) |
| { |
| if (mt76x02_tx_hang(dev)) { |
| if (++dev->tx_hang_check >= MT_TX_HANG_TH) |
| goto restart; |
| } else { |
| dev->tx_hang_check = 0; |
| } |
| |
| if (dev->mcu_timeout) |
| goto restart; |
| |
| return; |
| |
| restart: |
| mt76x02_watchdog_reset(dev); |
| |
| mutex_lock(&dev->mt76.mmio.mcu.mutex); |
| dev->mcu_timeout = 0; |
| mutex_unlock(&dev->mt76.mmio.mcu.mutex); |
| |
| dev->tx_hang_reset++; |
| dev->tx_hang_check = 0; |
| memset(dev->mt76.tx_dma_idx, 0xff, |
| sizeof(dev->mt76.tx_dma_idx)); |
| } |
| |
| void mt76x02_wdt_work(struct work_struct *work) |
| { |
| struct mt76x02_dev *dev = container_of(work, struct mt76x02_dev, |
| wdt_work.work); |
| |
| mt76x02_check_tx_hang(dev); |
| |
| ieee80211_queue_delayed_work(mt76_hw(dev), &dev->wdt_work, |
| MT_WATCHDOG_TIME); |
| } |