| # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) |
| # Copyright (C) 2022-2023 Renesas Electronics Corp. |
| %YAML 1.2 |
| --- |
| $id: http://devicetree.org/schemas/pci/rcar-gen4-pci-host.yaml# |
| $schema: http://devicetree.org/meta-schemas/core.yaml# |
| |
| title: Renesas R-Car Gen4 PCIe Host |
| |
| maintainers: |
| - Yoshihiro Shimoda <yoshihiro.shimoda.uh@renesas.com> |
| |
| allOf: |
| - $ref: snps,dw-pcie.yaml# |
| |
| properties: |
| compatible: |
| items: |
| - enum: |
| - renesas,r8a779f0-pcie # R-Car S4-8 |
| - renesas,r8a779g0-pcie # R-Car V4H |
| - const: renesas,rcar-gen4-pcie # R-Car Gen4 |
| |
| reg: |
| maxItems: 7 |
| |
| reg-names: |
| items: |
| - const: dbi |
| - const: dbi2 |
| - const: atu |
| - const: dma |
| - const: app |
| - const: phy |
| - const: config |
| |
| interrupts: |
| maxItems: 4 |
| |
| interrupt-names: |
| items: |
| - const: msi |
| - const: dma |
| - const: sft_ce |
| - const: app |
| |
| clocks: |
| maxItems: 2 |
| |
| clock-names: |
| items: |
| - const: core |
| - const: ref |
| |
| power-domains: |
| maxItems: 1 |
| |
| resets: |
| maxItems: 1 |
| |
| reset-names: |
| items: |
| - const: pwr |
| |
| max-link-speed: |
| maximum: 4 |
| |
| num-lanes: |
| maximum: 4 |
| |
| required: |
| - compatible |
| - reg |
| - reg-names |
| - interrupts |
| - interrupt-names |
| - clocks |
| - clock-names |
| - power-domains |
| - resets |
| - reset-names |
| |
| unevaluatedProperties: false |
| |
| examples: |
| - | |
| #include <dt-bindings/clock/r8a779f0-cpg-mssr.h> |
| #include <dt-bindings/interrupt-controller/arm-gic.h> |
| #include <dt-bindings/power/r8a779f0-sysc.h> |
| |
| soc { |
| #address-cells = <2>; |
| #size-cells = <2>; |
| |
| pcie: pcie@e65d0000 { |
| compatible = "renesas,r8a779f0-pcie", "renesas,rcar-gen4-pcie"; |
| reg = <0 0xe65d0000 0 0x1000>, <0 0xe65d2000 0 0x0800>, |
| <0 0xe65d3000 0 0x2000>, <0 0xe65d5000 0 0x1200>, |
| <0 0xe65d6200 0 0x0e00>, <0 0xe65d7000 0 0x0400>, |
| <0 0xfe000000 0 0x400000>; |
| reg-names = "dbi", "dbi2", "atu", "dma", "app", "phy", "config"; |
| interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>, |
| <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>, |
| <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>, |
| <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>; |
| interrupt-names = "msi", "dma", "sft_ce", "app"; |
| clocks = <&cpg CPG_MOD 624>, <&pcie0_clkref>; |
| clock-names = "core", "ref"; |
| power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>; |
| resets = <&cpg 624>; |
| reset-names = "pwr"; |
| max-link-speed = <4>; |
| num-lanes = <2>; |
| #address-cells = <3>; |
| #size-cells = <2>; |
| bus-range = <0x00 0xff>; |
| device_type = "pci"; |
| ranges = <0x01000000 0 0x00000000 0 0xfe000000 0 0x00400000>, |
| <0x02000000 0 0x30000000 0 0x30000000 0 0x10000000>; |
| dma-ranges = <0x42000000 0 0x00000000 0 0x00000000 1 0x00000000>; |
| #interrupt-cells = <1>; |
| interrupt-map-mask = <0 0 0 7>; |
| interrupt-map = <0 0 0 1 &gic GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>, |
| <0 0 0 2 &gic GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>, |
| <0 0 0 3 &gic GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>, |
| <0 0 0 4 &gic GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>; |
| snps,enable-cdm-check; |
| }; |
| }; |