blob: 4e7fa2623896b008afb775c2cd4d41f7a72491c5 [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Will Deacon257cb252012-03-05 11:49:33 +00002/*
3 * Copyright (C) 2012 ARM Ltd.
Will Deacon257cb252012-03-05 11:49:33 +00004 */
5#ifndef __ASM_MODULE_H
6#define __ASM_MODULE_H
7
8#include <asm-generic/module.h>
9
Ard Biesheuvelfd045f62015-11-24 12:37:35 +010010#ifdef CONFIG_ARM64_MODULE_PLTS
Ard Biesheuvel24af6c42017-02-21 22:12:57 +000011struct mod_plt_sec {
Jessica Yuc8ebf642018-11-05 19:53:23 +010012 int plt_shndx;
Ard Biesheuvelfd045f62015-11-24 12:37:35 +010013 int plt_num_entries;
14 int plt_max_entries;
15};
Ard Biesheuvel24af6c42017-02-21 22:12:57 +000016
17struct mod_arch_specific {
18 struct mod_plt_sec core;
19 struct mod_plt_sec init;
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +000020
21 /* for CONFIG_DYNAMIC_FTRACE */
Torsten Duwe3b23e4992019-02-08 16:10:19 +010022 struct plt_entry *ftrace_trampolines;
Ard Biesheuvel24af6c42017-02-21 22:12:57 +000023};
Ard Biesheuvelfd045f62015-11-24 12:37:35 +010024#endif
25
Jessica Yuc8ebf642018-11-05 19:53:23 +010026u64 module_emit_plt_entry(struct module *mod, Elf64_Shdr *sechdrs,
27 void *loc, const Elf64_Rela *rela,
Ard Biesheuvelfd045f62015-11-24 12:37:35 +010028 Elf64_Sym *sym);
29
Jessica Yuc8ebf642018-11-05 19:53:23 +010030u64 module_emit_veneer_for_adrp(struct module *mod, Elf64_Shdr *sechdrs,
31 void *loc, u64 val);
Ard Biesheuvela257e022018-03-06 17:15:33 +000032
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +010033#ifdef CONFIG_RANDOMIZE_BASE
34extern u64 module_alloc_base;
35#else
36#define module_alloc_base ((u64)_etext - MODULES_VSIZE)
37#endif
38
Ard Biesheuvel7e8b9c12017-11-20 17:41:29 +000039struct plt_entry {
40 /*
41 * A program that conforms to the AArch64 Procedure Call Standard
42 * (AAPCS64) must assume that a veneer that alters IP0 (x16) and/or
43 * IP1 (x17) may be inserted at any branch instruction that is
44 * exposed to a relocation that supports long branches. Since that
45 * is exactly what we are dealing with here, we are free to use x16
46 * as a scratch register in the PLT veneers.
47 */
Ard Biesheuvelbdb85cd2018-11-22 09:46:46 +010048 __le32 adrp; /* adrp x16, .... */
49 __le32 add; /* add x16, x16, #0x.... */
Ard Biesheuvel7e8b9c12017-11-20 17:41:29 +000050 __le32 br; /* br x16 */
51};
52
Ard Biesheuvelbdb85cd2018-11-22 09:46:46 +010053static inline bool is_forbidden_offset_for_adrp(void *place)
Ard Biesheuvel7e8b9c12017-11-20 17:41:29 +000054{
Ard Biesheuvelbdb85cd2018-11-22 09:46:46 +010055 return IS_ENABLED(CONFIG_ARM64_ERRATUM_843419) &&
56 cpus_have_const_cap(ARM64_WORKAROUND_843419) &&
57 ((u64)place & 0xfff) >= 0xff8;
Ard Biesheuvel7e8b9c12017-11-20 17:41:29 +000058}
59
Ard Biesheuvelbdb85cd2018-11-22 09:46:46 +010060struct plt_entry get_plt_entry(u64 dst, void *pc);
61bool plt_entries_equal(const struct plt_entry *a, const struct plt_entry *b);
Ard Biesheuvel7e8b9c12017-11-20 17:41:29 +000062
Ard Biesheuvel5a3ae7b2019-04-07 21:06:16 +020063static inline bool plt_entry_is_initialized(const struct plt_entry *e)
64{
65 return e->adrp || e->add || e->br;
66}
67
Will Deacon257cb252012-03-05 11:49:33 +000068#endif /* __ASM_MODULE_H */