Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1 | /* |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2 | * PowerPC version |
| 3 | * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) |
| 4 | * |
| 5 | * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP |
| 6 | * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu> |
| 7 | * Adapted for Power Macintosh by Paul Mackerras. |
| 8 | * Low-level exception handlers and MMU support |
| 9 | * rewritten by Paul Mackerras. |
| 10 | * Copyright (C) 1996 Paul Mackerras. |
| 11 | * |
| 12 | * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and |
| 13 | * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com |
| 14 | * |
Benjamin Herrenschmidt | 0ebc4cd | 2009-06-02 21:17:38 +0000 | [diff] [blame] | 15 | * This file contains the entry point for the 64-bit kernel along |
| 16 | * with some early initialization code common to all 64-bit powerpc |
| 17 | * variants. |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 18 | * |
| 19 | * This program is free software; you can redistribute it and/or |
| 20 | * modify it under the terms of the GNU General Public License |
| 21 | * as published by the Free Software Foundation; either version |
| 22 | * 2 of the License, or (at your option) any later version. |
| 23 | */ |
| 24 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 25 | #include <linux/threads.h> |
Paul Mackerras | b5bbeb2 | 2005-10-10 14:01:07 +1000 | [diff] [blame] | 26 | #include <asm/reg.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 27 | #include <asm/page.h> |
| 28 | #include <asm/mmu.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 29 | #include <asm/ppc_asm.h> |
| 30 | #include <asm/asm-offsets.h> |
| 31 | #include <asm/bug.h> |
| 32 | #include <asm/cputable.h> |
| 33 | #include <asm/setup.h> |
| 34 | #include <asm/hvcall.h> |
Kelly Daly | c43a55f | 2005-11-02 15:02:47 +1100 | [diff] [blame] | 35 | #include <asm/iseries/lpar_map.h> |
David Gibson | 6cb7bfe | 2005-10-21 15:45:50 +1000 | [diff] [blame] | 36 | #include <asm/thread_info.h> |
Stephen Rothwell | 3f639ee | 2006-09-25 18:19:00 +1000 | [diff] [blame] | 37 | #include <asm/firmware.h> |
Stephen Rothwell | 16a15a3 | 2007-08-20 14:58:36 +1000 | [diff] [blame] | 38 | #include <asm/page_64.h> |
Benjamin Herrenschmidt | 945feb1 | 2008-04-17 14:35:01 +1000 | [diff] [blame] | 39 | #include <asm/irqflags.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 40 | |
Benjamin Herrenschmidt | 0ebc4cd | 2009-06-02 21:17:38 +0000 | [diff] [blame] | 41 | /* The physical memory is layed out such that the secondary processor |
| 42 | * spin code sits at 0x0000...0x00ff. On server, the vectors follow |
| 43 | * using the layout described in exceptions-64s.S |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 44 | */ |
| 45 | |
| 46 | /* |
| 47 | * Entering into this code we make the following assumptions: |
Benjamin Herrenschmidt | 0ebc4cd | 2009-06-02 21:17:38 +0000 | [diff] [blame] | 48 | * |
| 49 | * For pSeries or server processors: |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 50 | * 1. The MMU is off & open firmware is running in real mode. |
| 51 | * 2. The kernel is entered at __start |
| 52 | * |
| 53 | * For iSeries: |
| 54 | * 1. The MMU is on (as it always is for iSeries) |
| 55 | * 2. The kernel is entered at system_reset_iSeries |
Benjamin Herrenschmidt | 0ebc4cd | 2009-06-02 21:17:38 +0000 | [diff] [blame] | 56 | * |
| 57 | * For Book3E processors: |
| 58 | * 1. The MMU is on running in AS0 in a state defined in ePAPR |
| 59 | * 2. The kernel is entered at __start |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 60 | */ |
| 61 | |
| 62 | .text |
| 63 | .globl _stext |
| 64 | _stext: |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 65 | _GLOBAL(__start) |
| 66 | /* NOP this out unconditionally */ |
| 67 | BEGIN_FTR_SECTION |
Paul Mackerras | b85a046 | 2005-10-06 10:59:19 +1000 | [diff] [blame] | 68 | b .__start_initialization_multiplatform |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 69 | END_FTR_SECTION(0, 1) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 70 | |
| 71 | /* Catch branch to 0 in real mode */ |
| 72 | trap |
| 73 | |
Paul Mackerras | 1f6a93e | 2008-08-30 11:40:24 +1000 | [diff] [blame] | 74 | /* Secondary processors spin on this value until it becomes nonzero. |
| 75 | * When it does it contains the real address of the descriptor |
| 76 | * of the function that the cpu should jump to to continue |
| 77 | * initialization. |
| 78 | */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 79 | .globl __secondary_hold_spinloop |
| 80 | __secondary_hold_spinloop: |
| 81 | .llong 0x0 |
| 82 | |
| 83 | /* Secondary processors write this value with their cpu # */ |
| 84 | /* after they enter the spin loop immediately below. */ |
| 85 | .globl __secondary_hold_acknowledge |
| 86 | __secondary_hold_acknowledge: |
| 87 | .llong 0x0 |
| 88 | |
Michael Ellerman | 1dce0e3 | 2006-06-23 18:15:37 +1000 | [diff] [blame] | 89 | #ifdef CONFIG_PPC_ISERIES |
| 90 | /* |
| 91 | * At offset 0x20, there is a pointer to iSeries LPAR data. |
| 92 | * This is required by the hypervisor |
| 93 | */ |
| 94 | . = 0x20 |
| 95 | .llong hvReleaseData-KERNELBASE |
| 96 | #endif /* CONFIG_PPC_ISERIES */ |
| 97 | |
Milton Miller | 8b8b0cc | 2008-10-23 18:41:09 +0000 | [diff] [blame] | 98 | #ifdef CONFIG_CRASH_DUMP |
| 99 | /* This flag is set to 1 by a loader if the kernel should run |
| 100 | * at the loaded address instead of the linked address. This |
| 101 | * is used by kexec-tools to keep the the kdump kernel in the |
| 102 | * crash_kernel region. The loader is responsible for |
| 103 | * observing the alignment requirement. |
| 104 | */ |
| 105 | /* Do not move this variable as kexec-tools knows about it. */ |
| 106 | . = 0x5c |
| 107 | .globl __run_at_load |
| 108 | __run_at_load: |
| 109 | .long 0x72756e30 /* "run0" -- relocate to 0 by default */ |
| 110 | #endif |
| 111 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 112 | . = 0x60 |
| 113 | /* |
Geoff Levand | 75423b7 | 2007-06-16 08:06:23 +1000 | [diff] [blame] | 114 | * The following code is used to hold secondary processors |
| 115 | * in a spin loop after they have entered the kernel, but |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 116 | * before the bulk of the kernel has been relocated. This code |
| 117 | * is relocated to physical address 0x60 before prom_init is run. |
| 118 | * All of it must fit below the first exception vector at 0x100. |
Paul Mackerras | 1f6a93e | 2008-08-30 11:40:24 +1000 | [diff] [blame] | 119 | * Use .globl here not _GLOBAL because we want __secondary_hold |
| 120 | * to be the actual text address, not a descriptor. |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 121 | */ |
Paul Mackerras | 1f6a93e | 2008-08-30 11:40:24 +1000 | [diff] [blame] | 122 | .globl __secondary_hold |
| 123 | __secondary_hold: |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 124 | #ifndef CONFIG_PPC_BOOK3E |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 125 | mfmsr r24 |
| 126 | ori r24,r24,MSR_RI |
| 127 | mtmsrd r24 /* RI on */ |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 128 | #endif |
Anton Blanchard | f1870f7 | 2006-02-13 18:11:13 +1100 | [diff] [blame] | 129 | /* Grab our physical cpu number */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 130 | mr r24,r3 |
| 131 | |
| 132 | /* Tell the master cpu we're here */ |
| 133 | /* Relocation is off & we are located at an address less */ |
| 134 | /* than 0x100, so only need to grab low order offset. */ |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 135 | std r24,__secondary_hold_acknowledge-_stext(0) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 136 | sync |
| 137 | |
| 138 | /* All secondary cpus wait here until told to start. */ |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 139 | 100: ld r4,__secondary_hold_spinloop-_stext(0) |
Paul Mackerras | 1f6a93e | 2008-08-30 11:40:24 +1000 | [diff] [blame] | 140 | cmpdi 0,r4,0 |
| 141 | beq 100b |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 142 | |
Anton Blanchard | f1870f7 | 2006-02-13 18:11:13 +1100 | [diff] [blame] | 143 | #if defined(CONFIG_SMP) || defined(CONFIG_KEXEC) |
Paul Mackerras | 1f6a93e | 2008-08-30 11:40:24 +1000 | [diff] [blame] | 144 | ld r4,0(r4) /* deref function descriptor */ |
Michael Ellerman | 758438a | 2005-12-05 15:49:00 -0600 | [diff] [blame] | 145 | mtctr r4 |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 146 | mr r3,r24 |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 147 | li r4,0 |
Michael Ellerman | 758438a | 2005-12-05 15:49:00 -0600 | [diff] [blame] | 148 | bctr |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 149 | #else |
| 150 | BUG_OPCODE |
| 151 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 152 | |
| 153 | /* This value is used to mark exception frames on the stack. */ |
| 154 | .section ".toc","aw" |
| 155 | exception_marker: |
| 156 | .tc ID_72656773_68657265[TC],0x7265677368657265 |
| 157 | .text |
| 158 | |
| 159 | /* |
Benjamin Herrenschmidt | 0ebc4cd | 2009-06-02 21:17:38 +0000 | [diff] [blame] | 160 | * On server, we include the exception vectors code here as it |
| 161 | * relies on absolute addressing which is only possible within |
| 162 | * this compilation unit |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 163 | */ |
Benjamin Herrenschmidt | 0ebc4cd | 2009-06-02 21:17:38 +0000 | [diff] [blame] | 164 | #ifdef CONFIG_PPC_BOOK3S |
| 165 | #include "exceptions-64s.S" |
Paul Mackerras | 1f6a93e | 2008-08-30 11:40:24 +1000 | [diff] [blame] | 166 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 167 | |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 168 | _GLOBAL(generic_secondary_thread_init) |
| 169 | mr r24,r3 |
| 170 | |
| 171 | /* turn on 64-bit mode */ |
| 172 | bl .enable_64b_mode |
| 173 | |
| 174 | /* get a valid TOC pointer, wherever we're mapped at */ |
| 175 | bl .relative_toc |
| 176 | |
| 177 | #ifdef CONFIG_PPC_BOOK3E |
| 178 | /* Book3E initialization */ |
| 179 | mr r3,r24 |
| 180 | bl .book3e_secondary_thread_init |
| 181 | #endif |
| 182 | b generic_secondary_common_init |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 183 | |
| 184 | /* |
Olof Johansson | f39b7a5 | 2006-08-11 00:07:08 -0500 | [diff] [blame] | 185 | * On pSeries and most other platforms, secondary processors spin |
| 186 | * in the following code. |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 187 | * At entry, r3 = this processor's number (physical cpu id) |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 188 | * |
| 189 | * On Book3E, r4 = 1 to indicate that the initial TLB entry for |
| 190 | * this core already exists (setup via some other mechanism such |
| 191 | * as SCOM before entry). |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 192 | */ |
Olof Johansson | f39b7a5 | 2006-08-11 00:07:08 -0500 | [diff] [blame] | 193 | _GLOBAL(generic_secondary_smp_init) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 194 | mr r24,r3 |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 195 | mr r25,r4 |
| 196 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 197 | /* turn on 64-bit mode */ |
| 198 | bl .enable_64b_mode |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 199 | |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 200 | /* get a valid TOC pointer, wherever we're mapped at */ |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 201 | bl .relative_toc |
| 202 | |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 203 | #ifdef CONFIG_PPC_BOOK3E |
| 204 | /* Book3E initialization */ |
| 205 | mr r3,r24 |
| 206 | mr r4,r25 |
| 207 | bl .book3e_secondary_core_init |
| 208 | #endif |
| 209 | |
| 210 | generic_secondary_common_init: |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 211 | /* Set up a paca value for this processor. Since we have the |
| 212 | * physical cpu id in r24, we need to search the pacas to find |
| 213 | * which logical id maps to our physical one. |
| 214 | */ |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 215 | LOAD_REG_ADDR(r13, paca) /* Get base vaddr of paca array */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 216 | li r5,0 /* logical cpu id */ |
| 217 | 1: lhz r6,PACAHWCPUID(r13) /* Load HW procid from paca */ |
| 218 | cmpw r6,r24 /* Compare to our id */ |
| 219 | beq 2f |
| 220 | addi r13,r13,PACA_SIZE /* Loop to next PACA on miss */ |
| 221 | addi r5,r5,1 |
| 222 | cmpwi r5,NR_CPUS |
| 223 | blt 1b |
| 224 | |
| 225 | mr r3,r24 /* not found, copy phys to r3 */ |
| 226 | b .kexec_wait /* next kernel might do better */ |
| 227 | |
Benjamin Herrenschmidt | ee43eb7 | 2009-07-14 20:52:54 +0000 | [diff] [blame] | 228 | 2: mtspr SPRN_SPRG_PACA,r13 /* Save vaddr of paca in an SPRG */ |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 229 | #ifdef CONFIG_PPC_BOOK3E |
| 230 | addi r12,r13,PACA_EXTLB /* and TLB exc frame in another */ |
| 231 | mtspr SPRN_SPRG_TLB_EXFRAME,r12 |
| 232 | #endif |
| 233 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 234 | /* From now on, r24 is expected to be logical cpuid */ |
| 235 | mr r24,r5 |
| 236 | 3: HMT_LOW |
| 237 | lbz r23,PACAPROCSTART(r13) /* Test if this processor should */ |
| 238 | /* start. */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 239 | |
Olof Johansson | f39b7a5 | 2006-08-11 00:07:08 -0500 | [diff] [blame] | 240 | #ifndef CONFIG_SMP |
| 241 | b 3b /* Never go on non-SMP */ |
| 242 | #else |
| 243 | cmpwi 0,r23,0 |
| 244 | beq 3b /* Loop until told to go */ |
| 245 | |
Sonny Rao | b6f6b98 | 2008-07-12 09:00:26 +1000 | [diff] [blame] | 246 | sync /* order paca.run and cur_cpu_spec */ |
| 247 | |
Olof Johansson | f39b7a5 | 2006-08-11 00:07:08 -0500 | [diff] [blame] | 248 | /* See if we need to call a cpu state restore handler */ |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 249 | LOAD_REG_ADDR(r23, cur_cpu_spec) |
Olof Johansson | f39b7a5 | 2006-08-11 00:07:08 -0500 | [diff] [blame] | 250 | ld r23,0(r23) |
| 251 | ld r23,CPU_SPEC_RESTORE(r23) |
| 252 | cmpdi 0,r23,0 |
| 253 | beq 4f |
| 254 | ld r23,0(r23) |
| 255 | mtctr r23 |
| 256 | bctrl |
| 257 | |
| 258 | 4: /* Create a temp kernel stack for use before relocation is on. */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 259 | ld r1,PACAEMERGSP(r13) |
| 260 | subi r1,r1,STACK_FRAME_OVERHEAD |
| 261 | |
Stephen Rothwell | c705677 | 2006-11-27 14:59:50 +1100 | [diff] [blame] | 262 | b __secondary_start |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 263 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 264 | |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 265 | /* |
| 266 | * Turn the MMU off. |
| 267 | * Assumes we're mapped EA == RA if the MMU is on. |
| 268 | */ |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 269 | #ifdef CONFIG_PPC_BOOK3S |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 270 | _STATIC(__mmu_off) |
| 271 | mfmsr r3 |
| 272 | andi. r0,r3,MSR_IR|MSR_DR |
| 273 | beqlr |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 274 | mflr r4 |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 275 | andc r3,r3,r0 |
| 276 | mtspr SPRN_SRR0,r4 |
| 277 | mtspr SPRN_SRR1,r3 |
| 278 | sync |
| 279 | rfid |
| 280 | b . /* prevent speculative execution */ |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 281 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 282 | |
| 283 | |
| 284 | /* |
| 285 | * Here is our main kernel entry point. We support currently 2 kind of entries |
| 286 | * depending on the value of r5. |
| 287 | * |
| 288 | * r5 != NULL -> OF entry, we go to prom_init, "legacy" parameter content |
| 289 | * in r3...r7 |
| 290 | * |
| 291 | * r5 == NULL -> kexec style entry. r3 is a physical pointer to the |
| 292 | * DT block, r4 is a physical pointer to the kernel itself |
| 293 | * |
| 294 | */ |
| 295 | _GLOBAL(__start_initialization_multiplatform) |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 296 | /* Make sure we are running in 64 bits mode */ |
| 297 | bl .enable_64b_mode |
| 298 | |
| 299 | /* Get TOC pointer (current runtime address) */ |
| 300 | bl .relative_toc |
| 301 | |
| 302 | /* find out where we are now */ |
| 303 | bcl 20,31,$+4 |
| 304 | 0: mflr r26 /* r26 = runtime addr here */ |
| 305 | addis r26,r26,(_stext - 0b)@ha |
| 306 | addi r26,r26,(_stext - 0b)@l /* current runtime base addr */ |
| 307 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 308 | /* |
| 309 | * Are we booted from a PROM Of-type client-interface ? |
| 310 | */ |
| 311 | cmpldi cr0,r5,0 |
Stephen Rothwell | 939e60f6 | 2007-07-31 16:44:13 +1000 | [diff] [blame] | 312 | beq 1f |
| 313 | b .__boot_from_prom /* yes -> prom */ |
| 314 | 1: |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 315 | /* Save parameters */ |
| 316 | mr r31,r3 |
| 317 | mr r30,r4 |
| 318 | |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 319 | #ifdef CONFIG_PPC_BOOK3E |
| 320 | bl .start_initialization_book3e |
| 321 | b .__after_prom_start |
| 322 | #else |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 323 | /* Setup some critical 970 SPRs before switching MMU off */ |
Olof Johansson | f39b7a5 | 2006-08-11 00:07:08 -0500 | [diff] [blame] | 324 | mfspr r0,SPRN_PVR |
| 325 | srwi r0,r0,16 |
| 326 | cmpwi r0,0x39 /* 970 */ |
| 327 | beq 1f |
| 328 | cmpwi r0,0x3c /* 970FX */ |
| 329 | beq 1f |
| 330 | cmpwi r0,0x44 /* 970MP */ |
Olof Johansson | 190a24f | 2006-10-25 17:32:40 -0500 | [diff] [blame] | 331 | beq 1f |
| 332 | cmpwi r0,0x45 /* 970GX */ |
Olof Johansson | f39b7a5 | 2006-08-11 00:07:08 -0500 | [diff] [blame] | 333 | bne 2f |
| 334 | 1: bl .__cpu_preinit_ppc970 |
| 335 | 2: |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 336 | |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 337 | /* Switch off MMU if not already off */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 338 | bl .__mmu_off |
| 339 | b .__after_prom_start |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 340 | #endif /* CONFIG_PPC_BOOK3E */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 341 | |
Stephen Rothwell | 939e60f6 | 2007-07-31 16:44:13 +1000 | [diff] [blame] | 342 | _INIT_STATIC(__boot_from_prom) |
Benjamin Herrenschmidt | 28794d3 | 2009-03-10 17:53:27 +0000 | [diff] [blame] | 343 | #ifdef CONFIG_PPC_OF_BOOT_TRAMPOLINE |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 344 | /* Save parameters */ |
| 345 | mr r31,r3 |
| 346 | mr r30,r4 |
| 347 | mr r29,r5 |
| 348 | mr r28,r6 |
| 349 | mr r27,r7 |
| 350 | |
Olaf Hering | 6088857 | 2006-03-23 21:50:59 +0100 | [diff] [blame] | 351 | /* |
| 352 | * Align the stack to 16-byte boundary |
| 353 | * Depending on the size and layout of the ELF sections in the initial |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 354 | * boot binary, the stack pointer may be unaligned on PowerMac |
Olaf Hering | 6088857 | 2006-03-23 21:50:59 +0100 | [diff] [blame] | 355 | */ |
Linus Torvalds | c05b477 | 2006-03-04 15:00:45 -0800 | [diff] [blame] | 356 | rldicr r1,r1,0,59 |
| 357 | |
Paul Mackerras | 549e815 | 2008-08-30 11:43:47 +1000 | [diff] [blame] | 358 | #ifdef CONFIG_RELOCATABLE |
| 359 | /* Relocate code for where we are now */ |
| 360 | mr r3,r26 |
| 361 | bl .relocate |
| 362 | #endif |
| 363 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 364 | /* Restore parameters */ |
| 365 | mr r3,r31 |
| 366 | mr r4,r30 |
| 367 | mr r5,r29 |
| 368 | mr r6,r28 |
| 369 | mr r7,r27 |
| 370 | |
| 371 | /* Do all of the interaction with OF client interface */ |
Paul Mackerras | 549e815 | 2008-08-30 11:43:47 +1000 | [diff] [blame] | 372 | mr r8,r26 |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 373 | bl .prom_init |
Benjamin Herrenschmidt | 28794d3 | 2009-03-10 17:53:27 +0000 | [diff] [blame] | 374 | #endif /* #CONFIG_PPC_OF_BOOT_TRAMPOLINE */ |
| 375 | |
| 376 | /* We never return. We also hit that trap if trying to boot |
| 377 | * from OF while CONFIG_PPC_OF_BOOT_TRAMPOLINE isn't selected */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 378 | trap |
| 379 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 380 | _STATIC(__after_prom_start) |
Paul Mackerras | 549e815 | 2008-08-30 11:43:47 +1000 | [diff] [blame] | 381 | #ifdef CONFIG_RELOCATABLE |
| 382 | /* process relocations for the final address of the kernel */ |
| 383 | lis r25,PAGE_OFFSET@highest /* compute virtual base of kernel */ |
| 384 | sldi r25,r25,32 |
Mohan Kumar M | 54622f1 | 2008-10-21 17:38:10 +0000 | [diff] [blame] | 385 | #ifdef CONFIG_CRASH_DUMP |
Milton Miller | 8b8b0cc | 2008-10-23 18:41:09 +0000 | [diff] [blame] | 386 | lwz r7,__run_at_load-_stext(r26) |
| 387 | cmplwi cr0,r7,1 /* kdump kernel ? - stay where we are */ |
Mohan Kumar M | 54622f1 | 2008-10-21 17:38:10 +0000 | [diff] [blame] | 388 | bne 1f |
| 389 | add r25,r25,r26 |
| 390 | #endif |
| 391 | 1: mr r3,r25 |
Paul Mackerras | 549e815 | 2008-08-30 11:43:47 +1000 | [diff] [blame] | 392 | bl .relocate |
| 393 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 394 | |
| 395 | /* |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 396 | * We need to run with _stext at physical address PHYSICAL_START. |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 397 | * This will leave some code in the first 256B of |
| 398 | * real memory, which are reserved for software use. |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 399 | * |
| 400 | * Note: This process overwrites the OF exception vectors. |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 401 | */ |
Paul Mackerras | 549e815 | 2008-08-30 11:43:47 +1000 | [diff] [blame] | 402 | li r3,0 /* target addr */ |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 403 | #ifdef CONFIG_PPC_BOOK3E |
| 404 | tovirt(r3,r3) /* on booke, we already run at PAGE_OFFSET */ |
| 405 | #endif |
Paul Mackerras | 549e815 | 2008-08-30 11:43:47 +1000 | [diff] [blame] | 406 | mr. r4,r26 /* In some cases the loader may */ |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 407 | beq 9f /* have already put us at zero */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 408 | li r6,0x100 /* Start offset, the first 0x100 */ |
| 409 | /* bytes were copied earlier. */ |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 410 | #ifdef CONFIG_PPC_BOOK3E |
| 411 | tovirt(r6,r6) /* on booke, we already run at PAGE_OFFSET */ |
| 412 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 413 | |
Mohan Kumar M | 54622f1 | 2008-10-21 17:38:10 +0000 | [diff] [blame] | 414 | #ifdef CONFIG_CRASH_DUMP |
| 415 | /* |
| 416 | * Check if the kernel has to be running as relocatable kernel based on the |
Milton Miller | 8b8b0cc | 2008-10-23 18:41:09 +0000 | [diff] [blame] | 417 | * variable __run_at_load, if it is set the kernel is treated as relocatable |
Mohan Kumar M | 54622f1 | 2008-10-21 17:38:10 +0000 | [diff] [blame] | 418 | * kernel, otherwise it will be moved to PHYSICAL_START |
| 419 | */ |
Milton Miller | 8b8b0cc | 2008-10-23 18:41:09 +0000 | [diff] [blame] | 420 | lwz r7,__run_at_load-_stext(r26) |
| 421 | cmplwi cr0,r7,1 |
Mohan Kumar M | 54622f1 | 2008-10-21 17:38:10 +0000 | [diff] [blame] | 422 | bne 3f |
| 423 | |
| 424 | li r5,__end_interrupts - _stext /* just copy interrupts */ |
| 425 | b 5f |
| 426 | 3: |
| 427 | #endif |
| 428 | lis r5,(copy_to_here - _stext)@ha |
| 429 | addi r5,r5,(copy_to_here - _stext)@l /* # bytes of memory to copy */ |
| 430 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 431 | bl .copy_and_flush /* copy the first n bytes */ |
| 432 | /* this includes the code being */ |
| 433 | /* executed here. */ |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 434 | addis r8,r3,(4f - _stext)@ha /* Jump to the copy of this code */ |
| 435 | addi r8,r8,(4f - _stext)@l /* that we just made */ |
| 436 | mtctr r8 |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 437 | bctr |
| 438 | |
Mohan Kumar M | 54622f1 | 2008-10-21 17:38:10 +0000 | [diff] [blame] | 439 | p_end: .llong _end - _stext |
| 440 | |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 441 | 4: /* Now copy the rest of the kernel up to _end */ |
| 442 | addis r5,r26,(p_end - _stext)@ha |
| 443 | ld r5,(p_end - _stext)@l(r5) /* get _end */ |
Mohan Kumar M | 54622f1 | 2008-10-21 17:38:10 +0000 | [diff] [blame] | 444 | 5: bl .copy_and_flush /* copy the rest */ |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 445 | |
| 446 | 9: b .start_here_multiplatform |
| 447 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 448 | /* |
| 449 | * Copy routine used to copy the kernel to start at physical address 0 |
| 450 | * and flush and invalidate the caches as needed. |
| 451 | * r3 = dest addr, r4 = source addr, r5 = copy limit, r6 = start offset |
| 452 | * on exit, r3, r4, r5 are unchanged, r6 is updated to be >= r5. |
| 453 | * |
| 454 | * Note: this routine *only* clobbers r0, r6 and lr |
| 455 | */ |
| 456 | _GLOBAL(copy_and_flush) |
| 457 | addi r5,r5,-8 |
| 458 | addi r6,r6,-8 |
Olof Johansson | 5a2fe38 | 2006-09-06 14:34:41 -0500 | [diff] [blame] | 459 | 4: li r0,8 /* Use the smallest common */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 460 | /* denominator cache line */ |
| 461 | /* size. This results in */ |
| 462 | /* extra cache line flushes */ |
| 463 | /* but operation is correct. */ |
| 464 | /* Can't get cache line size */ |
| 465 | /* from NACA as it is being */ |
| 466 | /* moved too. */ |
| 467 | |
| 468 | mtctr r0 /* put # words/line in ctr */ |
| 469 | 3: addi r6,r6,8 /* copy a cache line */ |
| 470 | ldx r0,r6,r4 |
| 471 | stdx r0,r6,r3 |
| 472 | bdnz 3b |
| 473 | dcbst r6,r3 /* write it to memory */ |
| 474 | sync |
| 475 | icbi r6,r3 /* flush the icache line */ |
| 476 | cmpld 0,r6,r5 |
| 477 | blt 4b |
| 478 | sync |
| 479 | addi r5,r5,8 |
| 480 | addi r6,r6,8 |
| 481 | blr |
| 482 | |
| 483 | .align 8 |
| 484 | copy_to_here: |
| 485 | |
| 486 | #ifdef CONFIG_SMP |
| 487 | #ifdef CONFIG_PPC_PMAC |
| 488 | /* |
| 489 | * On PowerMac, secondary processors starts from the reset vector, which |
| 490 | * is temporarily turned into a call to one of the functions below. |
| 491 | */ |
| 492 | .section ".text"; |
| 493 | .align 2 ; |
| 494 | |
Paul Mackerras | 35499c0 | 2005-10-22 16:02:39 +1000 | [diff] [blame] | 495 | .globl __secondary_start_pmac_0 |
| 496 | __secondary_start_pmac_0: |
| 497 | /* NB the entries for cpus 0, 1, 2 must each occupy 8 bytes. */ |
| 498 | li r24,0 |
| 499 | b 1f |
| 500 | li r24,1 |
| 501 | b 1f |
| 502 | li r24,2 |
| 503 | b 1f |
| 504 | li r24,3 |
| 505 | 1: |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 506 | |
| 507 | _GLOBAL(pmac_secondary_start) |
| 508 | /* turn on 64-bit mode */ |
| 509 | bl .enable_64b_mode |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 510 | |
Benjamin Herrenschmidt | c478b58 | 2009-01-11 19:03:45 +0000 | [diff] [blame] | 511 | li r0,0 |
| 512 | mfspr r3,SPRN_HID4 |
| 513 | rldimi r3,r0,40,23 /* clear bit 23 (rm_ci) */ |
| 514 | sync |
| 515 | mtspr SPRN_HID4,r3 |
| 516 | isync |
| 517 | sync |
| 518 | slbia |
| 519 | |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 520 | /* get TOC pointer (real address) */ |
| 521 | bl .relative_toc |
| 522 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 523 | /* Copy some CPU settings from CPU 0 */ |
Olof Johansson | f39b7a5 | 2006-08-11 00:07:08 -0500 | [diff] [blame] | 524 | bl .__restore_cpu_ppc970 |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 525 | |
| 526 | /* pSeries do that early though I don't think we really need it */ |
| 527 | mfmsr r3 |
| 528 | ori r3,r3,MSR_RI |
| 529 | mtmsrd r3 /* RI on */ |
| 530 | |
| 531 | /* Set up a paca value for this processor. */ |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 532 | LOAD_REG_ADDR(r4,paca) /* Get base vaddr of paca array */ |
| 533 | mulli r13,r24,PACA_SIZE /* Calculate vaddr of right paca */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 534 | add r13,r13,r4 /* for this processor. */ |
Benjamin Herrenschmidt | ee43eb7 | 2009-07-14 20:52:54 +0000 | [diff] [blame] | 535 | mtspr SPRN_SPRG_PACA,r13 /* Save vaddr of paca in an SPRG*/ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 536 | |
| 537 | /* Create a temp kernel stack for use before relocation is on. */ |
| 538 | ld r1,PACAEMERGSP(r13) |
| 539 | subi r1,r1,STACK_FRAME_OVERHEAD |
| 540 | |
Stephen Rothwell | c705677 | 2006-11-27 14:59:50 +1100 | [diff] [blame] | 541 | b __secondary_start |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 542 | |
| 543 | #endif /* CONFIG_PPC_PMAC */ |
| 544 | |
| 545 | /* |
| 546 | * This function is called after the master CPU has released the |
| 547 | * secondary processors. The execution environment is relocation off. |
| 548 | * The paca for this processor has the following fields initialized at |
| 549 | * this point: |
| 550 | * 1. Processor number |
| 551 | * 2. Segment table pointer (virtual address) |
| 552 | * On entry the following are set: |
Benjamin Herrenschmidt | ee43eb7 | 2009-07-14 20:52:54 +0000 | [diff] [blame] | 553 | * r1 = stack pointer. vaddr for iSeries, raddr (temp stack) for pSeries |
| 554 | * r24 = cpu# (in Linux terms) |
| 555 | * r13 = paca virtual address |
| 556 | * SPRG_PACA = paca virtual address |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 557 | */ |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 558 | .section ".text"; |
| 559 | .align 2 ; |
| 560 | |
Stephen Rothwell | fc68e86 | 2007-08-22 13:44:58 +1000 | [diff] [blame] | 561 | .globl __secondary_start |
Stephen Rothwell | c705677 | 2006-11-27 14:59:50 +1100 | [diff] [blame] | 562 | __secondary_start: |
Paul Mackerras | 799d604 | 2005-11-10 13:37:51 +1100 | [diff] [blame] | 563 | /* Set thread priority to MEDIUM */ |
| 564 | HMT_MEDIUM |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 565 | |
Paul Mackerras | 799d604 | 2005-11-10 13:37:51 +1100 | [diff] [blame] | 566 | /* Do early setup for that CPU (stab, slb, hash table pointer) */ |
| 567 | bl .early_setup_secondary |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 568 | |
| 569 | /* Initialize the kernel stack. Just a repeat for iSeries. */ |
David Gibson | e58c349 | 2006-01-13 14:56:25 +1100 | [diff] [blame] | 570 | LOAD_REG_ADDR(r3, current_set) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 571 | sldi r28,r24,3 /* get current_set[cpu#] */ |
| 572 | ldx r1,r3,r28 |
| 573 | addi r1,r1,THREAD_SIZE-STACK_FRAME_OVERHEAD |
| 574 | std r1,PACAKSAVE(r13) |
| 575 | |
Paul Mackerras | 799d604 | 2005-11-10 13:37:51 +1100 | [diff] [blame] | 576 | /* Clear backchain so we get nice backtraces */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 577 | li r7,0 |
| 578 | mtlr r7 |
| 579 | |
| 580 | /* enable MMU and jump to start_secondary */ |
David Gibson | e58c349 | 2006-01-13 14:56:25 +1100 | [diff] [blame] | 581 | LOAD_REG_ADDR(r3, .start_secondary_prolog) |
| 582 | LOAD_REG_IMMEDIATE(r4, MSR_KERNEL) |
Paul Mackerras | d04c56f | 2006-10-04 16:47:49 +1000 | [diff] [blame] | 583 | #ifdef CONFIG_PPC_ISERIES |
Stephen Rothwell | 3f639ee | 2006-09-25 18:19:00 +1000 | [diff] [blame] | 584 | BEGIN_FW_FTR_SECTION |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 585 | ori r4,r4,MSR_EE |
Benjamin Herrenschmidt | ff3da2e | 2008-04-02 15:58:40 +1100 | [diff] [blame] | 586 | li r8,1 |
| 587 | stb r8,PACAHARDIRQEN(r13) |
Stephen Rothwell | 3f639ee | 2006-09-25 18:19:00 +1000 | [diff] [blame] | 588 | END_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 589 | #endif |
Paul Mackerras | d04c56f | 2006-10-04 16:47:49 +1000 | [diff] [blame] | 590 | BEGIN_FW_FTR_SECTION |
Paul Mackerras | d04c56f | 2006-10-04 16:47:49 +1000 | [diff] [blame] | 591 | stb r7,PACAHARDIRQEN(r13) |
| 592 | END_FW_FTR_SECTION_IFCLR(FW_FEATURE_ISERIES) |
Benjamin Herrenschmidt | ff3da2e | 2008-04-02 15:58:40 +1100 | [diff] [blame] | 593 | stb r7,PACASOFTIRQEN(r13) |
Paul Mackerras | d04c56f | 2006-10-04 16:47:49 +1000 | [diff] [blame] | 594 | |
Paul Mackerras | b5bbeb2 | 2005-10-10 14:01:07 +1000 | [diff] [blame] | 595 | mtspr SPRN_SRR0,r3 |
| 596 | mtspr SPRN_SRR1,r4 |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 597 | RFI |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 598 | b . /* prevent speculative execution */ |
| 599 | |
| 600 | /* |
| 601 | * Running with relocation on at this point. All we want to do is |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 602 | * zero the stack back-chain pointer and get the TOC virtual address |
| 603 | * before going into C code. |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 604 | */ |
| 605 | _GLOBAL(start_secondary_prolog) |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 606 | ld r2,PACATOC(r13) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 607 | li r3,0 |
| 608 | std r3,0(r1) /* Zero the stack frame pointer */ |
| 609 | bl .start_secondary |
Paul Mackerras | 799d604 | 2005-11-10 13:37:51 +1100 | [diff] [blame] | 610 | b . |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 611 | #endif |
| 612 | |
| 613 | /* |
| 614 | * This subroutine clobbers r11 and r12 |
| 615 | */ |
| 616 | _GLOBAL(enable_64b_mode) |
| 617 | mfmsr r11 /* grab the current MSR */ |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 618 | #ifdef CONFIG_PPC_BOOK3E |
| 619 | oris r11,r11,0x8000 /* CM bit set, we'll set ICM later */ |
| 620 | mtmsr r11 |
| 621 | #else /* CONFIG_PPC_BOOK3E */ |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 622 | li r12,(MSR_SF | MSR_ISF)@highest |
| 623 | sldi r12,r12,48 |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 624 | or r11,r11,r12 |
| 625 | mtmsrd r11 |
| 626 | isync |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 627 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 628 | blr |
| 629 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 630 | /* |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 631 | * This puts the TOC pointer into r2, offset by 0x8000 (as expected |
| 632 | * by the toolchain). It computes the correct value for wherever we |
| 633 | * are running at the moment, using position-independent code. |
| 634 | */ |
| 635 | _GLOBAL(relative_toc) |
| 636 | mflr r0 |
| 637 | bcl 20,31,$+4 |
| 638 | 0: mflr r9 |
| 639 | ld r2,(p_toc - 0b)(r9) |
| 640 | add r2,r2,r9 |
| 641 | mtlr r0 |
| 642 | blr |
| 643 | |
| 644 | p_toc: .llong __toc_start + 0x8000 - 0b |
| 645 | |
| 646 | /* |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 647 | * This is where the main kernel code starts. |
| 648 | */ |
Stephen Rothwell | 939e60f6 | 2007-07-31 16:44:13 +1000 | [diff] [blame] | 649 | _INIT_STATIC(start_here_multiplatform) |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 650 | /* set up the TOC (real address) */ |
| 651 | bl .relative_toc |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 652 | |
| 653 | /* Clear out the BSS. It may have been done in prom_init, |
| 654 | * already but that's irrelevant since prom_init will soon |
| 655 | * be detached from the kernel completely. Besides, we need |
| 656 | * to clear it now for kexec-style entry. |
| 657 | */ |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 658 | LOAD_REG_ADDR(r11,__bss_stop) |
| 659 | LOAD_REG_ADDR(r8,__bss_start) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 660 | sub r11,r11,r8 /* bss size */ |
| 661 | addi r11,r11,7 /* round up to an even double word */ |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 662 | srdi. r11,r11,3 /* shift right by 3 */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 663 | beq 4f |
| 664 | addi r8,r8,-8 |
| 665 | li r0,0 |
| 666 | mtctr r11 /* zero this many doublewords */ |
| 667 | 3: stdu r0,8(r8) |
| 668 | bdnz 3b |
| 669 | 4: |
| 670 | |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 671 | #ifndef CONFIG_PPC_BOOK3E |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 672 | mfmsr r6 |
| 673 | ori r6,r6,MSR_RI |
| 674 | mtmsrd r6 /* RI on */ |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 675 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 676 | |
Paul Mackerras | 549e815 | 2008-08-30 11:43:47 +1000 | [diff] [blame] | 677 | #ifdef CONFIG_RELOCATABLE |
| 678 | /* Save the physical address we're running at in kernstart_addr */ |
| 679 | LOAD_REG_ADDR(r4, kernstart_addr) |
| 680 | clrldi r0,r25,2 |
| 681 | std r0,0(r4) |
| 682 | #endif |
| 683 | |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 684 | /* The following gets the stack set up with the regs */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 685 | /* pointing to the real addr of the kernel stack. This is */ |
| 686 | /* all done to support the C function call below which sets */ |
| 687 | /* up the htab. This is done because we have relocated the */ |
| 688 | /* kernel but are still running in real mode. */ |
| 689 | |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 690 | LOAD_REG_ADDR(r3,init_thread_union) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 691 | |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 692 | /* set up a stack pointer */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 693 | addi r1,r3,THREAD_SIZE |
| 694 | li r0,0 |
| 695 | stdu r0,-STACK_FRAME_OVERHEAD(r1) |
| 696 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 697 | /* Do very early kernel initializations, including initial hash table, |
| 698 | * stab and slb setup before we turn on relocation. */ |
| 699 | |
| 700 | /* Restore parameters passed from prom_init/kexec */ |
| 701 | mr r3,r31 |
Benjamin Herrenschmidt | ee43eb7 | 2009-07-14 20:52:54 +0000 | [diff] [blame] | 702 | bl .early_setup /* also sets r13 and SPRG_PACA */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 703 | |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 704 | LOAD_REG_ADDR(r3, .start_here_common) |
| 705 | ld r4,PACAKMSR(r13) |
Paul Mackerras | b5bbeb2 | 2005-10-10 14:01:07 +1000 | [diff] [blame] | 706 | mtspr SPRN_SRR0,r3 |
| 707 | mtspr SPRN_SRR1,r4 |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 708 | RFI |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 709 | b . /* prevent speculative execution */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 710 | |
| 711 | /* This is where all platforms converge execution */ |
Stephen Rothwell | fc68e86 | 2007-08-22 13:44:58 +1000 | [diff] [blame] | 712 | _INIT_GLOBAL(start_here_common) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 713 | /* relocation is on at this point */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 714 | std r1,PACAKSAVE(r13) |
| 715 | |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 716 | /* Load the TOC (virtual address) */ |
| 717 | ld r2,PACATOC(r13) |
| 718 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 719 | bl .setup_system |
| 720 | |
| 721 | /* Load up the kernel context */ |
| 722 | 5: |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 723 | li r5,0 |
Paul Mackerras | d04c56f | 2006-10-04 16:47:49 +1000 | [diff] [blame] | 724 | stb r5,PACASOFTIRQEN(r13) /* Soft Disabled */ |
| 725 | #ifdef CONFIG_PPC_ISERIES |
| 726 | BEGIN_FW_FTR_SECTION |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 727 | mfmsr r5 |
Benjamin Herrenschmidt | ff3da2e | 2008-04-02 15:58:40 +1100 | [diff] [blame] | 728 | ori r5,r5,MSR_EE /* Hard Enabled on iSeries*/ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 729 | mtmsrd r5 |
Benjamin Herrenschmidt | ff3da2e | 2008-04-02 15:58:40 +1100 | [diff] [blame] | 730 | li r5,1 |
Stephen Rothwell | 3f639ee | 2006-09-25 18:19:00 +1000 | [diff] [blame] | 731 | END_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 732 | #endif |
Benjamin Herrenschmidt | ff3da2e | 2008-04-02 15:58:40 +1100 | [diff] [blame] | 733 | stb r5,PACAHARDIRQEN(r13) /* Hard Disabled on others */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 734 | |
Benjamin Herrenschmidt | ff3da2e | 2008-04-02 15:58:40 +1100 | [diff] [blame] | 735 | bl .start_kernel |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 736 | |
Anton Blanchard | f1870f7 | 2006-02-13 18:11:13 +1100 | [diff] [blame] | 737 | /* Not reached */ |
| 738 | BUG_OPCODE |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 739 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 740 | /* |
| 741 | * We put a few things here that have to be page-aligned. |
| 742 | * This stuff goes at the beginning of the bss, which is page-aligned. |
| 743 | */ |
| 744 | .section ".bss" |
| 745 | |
| 746 | .align PAGE_SHIFT |
| 747 | |
| 748 | .globl empty_zero_page |
| 749 | empty_zero_page: |
| 750 | .space PAGE_SIZE |
| 751 | |
| 752 | .globl swapper_pg_dir |
| 753 | swapper_pg_dir: |
Stephen Rothwell | ee7a76d | 2007-09-18 17:22:59 +1000 | [diff] [blame] | 754 | .space PGD_TABLE_SIZE |