blob: 49bfbd879caa6ffa08553e9b0f49b542739bb95b [file] [log] [blame]
Vineet Guptaac4c2442013-01-18 15:12:16 +05301/*
2 * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9#ifndef _ASM_ARC_ARCREGS_H
10#define _ASM_ARC_ARCREGS_H
11
Vineet Guptabacdf482013-01-18 15:12:18 +053012/* Build Configuration Registers */
Vineet Guptaa150b082016-02-16 12:36:18 +053013#define ARC_REG_AUX_DCCM 0x18 /* DCCM Base Addr ARCv2 */
Vineet Guptaf3156852017-11-10 12:40:00 -080014#define ARC_REG_ERP_CTRL 0x3F /* ARCv2 Error protection control */
Vineet Guptaa150b082016-02-16 12:36:18 +053015#define ARC_REG_DCCM_BASE_BUILD 0x61 /* DCCM Base Addr ARCompact */
Vineet Guptaaf617422013-01-18 15:12:24 +053016#define ARC_REG_CRC_BCR 0x62
Vineet Guptabacdf482013-01-18 15:12:18 +053017#define ARC_REG_VECBASE_BCR 0x68
Vineet Guptaaf617422013-01-18 15:12:24 +053018#define ARC_REG_PERIBASE_BCR 0x69
Vineet Gupta56372082014-09-25 16:54:43 +053019#define ARC_REG_FP_BCR 0x6B /* ARCompact: Single-Precision FPU */
20#define ARC_REG_DPFP_BCR 0x6C /* ARCompact: Dbl Precision FPU */
Vineet Guptaf3156852017-11-10 12:40:00 -080021#define ARC_REG_ERP_BUILD 0xc7 /* ARCv2 Error protection Build: ECC/Parity */
Vineet Gupta1f6ccff2013-05-13 18:30:41 +053022#define ARC_REG_FP_V2_BCR 0xc8 /* ARCv2 FPU */
Vineet Guptad1f317d2015-04-06 17:23:57 +053023#define ARC_REG_SLC_BCR 0xce
Vineet Guptaa150b082016-02-16 12:36:18 +053024#define ARC_REG_DCCM_BUILD 0x74 /* DCCM size (common) */
Vineet Gupta56372082014-09-25 16:54:43 +053025#define ARC_REG_AP_BCR 0x76
Vineet Guptaa150b082016-02-16 12:36:18 +053026#define ARC_REG_ICCM_BUILD 0x78 /* ICCM size (common) */
Vineet Guptaaf617422013-01-18 15:12:24 +053027#define ARC_REG_XY_MEM_BCR 0x79
28#define ARC_REG_MAC_BCR 0x7a
29#define ARC_REG_MUL_BCR 0x7b
30#define ARC_REG_SWAP_BCR 0x7c
31#define ARC_REG_NORM_BCR 0x7d
32#define ARC_REG_MIXMAX_BCR 0x7e
33#define ARC_REG_BARREL_BCR 0x7f
34#define ARC_REG_D_UNCACH_BCR 0x6A
Vineet Gupta56372082014-09-25 16:54:43 +053035#define ARC_REG_BPU_BCR 0xc0
36#define ARC_REG_ISA_CFG_BCR 0xc1
Vineet Guptaf3156852017-11-10 12:40:00 -080037#define ARC_REG_LPB_BUILD 0xE9 /* ARCv2 Loop Buffer Build */
Vineet Guptaa44ec8bd2015-03-08 14:18:21 +053038#define ARC_REG_RTT_BCR 0xF2
Vineet Gupta820970a2015-03-06 14:08:20 +053039#define ARC_REG_IRQ_BCR 0xF3
Vineet Guptaf3156852017-11-10 12:40:00 -080040#define ARC_REG_MICRO_ARCH_BCR 0xF9 /* ARCv2 Product revision */
Vineet Gupta56372082014-09-25 16:54:43 +053041#define ARC_REG_SMART_BCR 0xFF
Alexey Brodkinf2b0b252015-05-25 19:54:28 +030042#define ARC_REG_CLUSTER_BCR 0xcf
Vineet Guptaa150b082016-02-16 12:36:18 +053043#define ARC_REG_AUX_ICCM 0x208 /* ICCM Base Addr (ARCv2) */
Vineet Guptaf3156852017-11-10 12:40:00 -080044#define ARC_REG_LPB_CTRL 0x488 /* ARCv2 Loop Buffer control */
Vineet Guptabacdf482013-01-18 15:12:18 +053045
Yuriy Kolerove98a7bf2017-01-31 14:45:21 +030046/* Common for ARCompact and ARCv2 status register */
47#define ARC_REG_STATUS32 0x0A
48
Vineet Guptaac4c2442013-01-18 15:12:16 +053049/* status32 Bits Positions */
Vineet Guptaac4c2442013-01-18 15:12:16 +053050#define STATUS_AE_BIT 5 /* Exception active */
51#define STATUS_DE_BIT 6 /* PC is in delay slot */
52#define STATUS_U_BIT 7 /* User/Kernel mode */
Vineet Guptae6e335b2016-11-07 10:36:46 -080053#define STATUS_Z_BIT 11
Vineet Guptaac4c2442013-01-18 15:12:16 +053054#define STATUS_L_BIT 12 /* Loop inhibit */
55
56/* These masks correspond to the status word(STATUS_32) bits */
Vineet Guptaac4c2442013-01-18 15:12:16 +053057#define STATUS_AE_MASK (1<<STATUS_AE_BIT)
58#define STATUS_DE_MASK (1<<STATUS_DE_BIT)
59#define STATUS_U_MASK (1<<STATUS_U_BIT)
Vineet Guptae6e335b2016-11-07 10:36:46 -080060#define STATUS_Z_MASK (1<<STATUS_Z_BIT)
Vineet Guptaac4c2442013-01-18 15:12:16 +053061#define STATUS_L_MASK (1<<STATUS_L_BIT)
62
Vineet Guptacc562d22013-01-18 15:12:19 +053063/*
64 * ECR: Exception Cause Reg bits-n-pieces
65 * [23:16] = Exception Vector
66 * [15: 8] = Exception Cause Code
67 * [ 7: 0] = Exception Parameters (for certain types only)
68 */
Vineet Gupta1f6ccff2013-05-13 18:30:41 +053069#ifdef CONFIG_ISA_ARCOMPACT
Vineet Guptadc9e2342014-09-22 17:54:45 +053070#define ECR_V_MEM_ERR 0x01
Vineet Guptacc562d22013-01-18 15:12:19 +053071#define ECR_V_INSN_ERR 0x02
72#define ECR_V_MACH_CHK 0x20
73#define ECR_V_ITLB_MISS 0x21
74#define ECR_V_DTLB_MISS 0x22
75#define ECR_V_PROTV 0x23
Vineet Gupta502a0c72013-06-11 18:56:54 +053076#define ECR_V_TRAP 0x25
Vineet Gupta1f6ccff2013-05-13 18:30:41 +053077#else
78#define ECR_V_MEM_ERR 0x01
79#define ECR_V_INSN_ERR 0x02
80#define ECR_V_MACH_CHK 0x03
81#define ECR_V_ITLB_MISS 0x04
82#define ECR_V_DTLB_MISS 0x05
83#define ECR_V_PROTV 0x06
84#define ECR_V_TRAP 0x09
85#endif
Vineet Guptacc562d22013-01-18 15:12:19 +053086
Vineet Guptadc9e2342014-09-22 17:54:45 +053087/* DTLB Miss and Protection Violation Cause Codes */
88
Vineet Guptacc562d22013-01-18 15:12:19 +053089#define ECR_C_PROTV_INST_FETCH 0x00
90#define ECR_C_PROTV_LOAD 0x01
91#define ECR_C_PROTV_STORE 0x02
92#define ECR_C_PROTV_XCHG 0x03
93#define ECR_C_PROTV_MISALIG_DATA 0x04
94
Vineet Gupta1898a952013-05-28 15:24:30 +053095#define ECR_C_BIT_PROTV_MISALIG_DATA 10
96
97/* Machine Check Cause Code Values */
98#define ECR_C_MCHK_DUP_TLB 0x01
99
Vineet Guptacc562d22013-01-18 15:12:19 +0530100/* DTLB Miss Exception Cause Code Values */
101#define ECR_C_BIT_DTLB_LD_MISS 8
102#define ECR_C_BIT_DTLB_ST_MISS 9
103
Vineet Guptaac4c2442013-01-18 15:12:16 +0530104/* Auxiliary registers */
105#define AUX_IDENTITY 4
Vineet Guptadea82522017-09-21 18:02:44 -0700106#define AUX_EXEC_CTRL 8
Vineet Guptaac4c2442013-01-18 15:12:16 +0530107#define AUX_INTR_VEC_BASE 0x25
Vineet Gupta26c01c42016-08-26 15:41:29 -0700108#define AUX_VOL 0x5e
Vineet Guptaf1f33472013-01-18 15:12:19 +0530109
Vineet Guptabf90e1e2013-01-18 15:12:18 +0530110/*
111 * Floating Pt Registers
112 * Status regs are read-only (build-time) so need not be saved/restored
113 */
114#define ARC_AUX_FP_STAT 0x300
115#define ARC_AUX_DPFP_1L 0x301
116#define ARC_AUX_DPFP_1H 0x302
117#define ARC_AUX_DPFP_2L 0x303
118#define ARC_AUX_DPFP_2H 0x304
119#define ARC_AUX_DPFP_STAT 0x305
120
Vineet Guptaac4c2442013-01-18 15:12:16 +0530121#ifndef __ASSEMBLY__
122
Vineet Guptac33a6052016-10-31 11:09:34 -0700123#include <soc/arc/aux.h>
Vineet Gupta95d69762013-01-18 15:12:19 +0530124
Vineet Guptac121c502013-01-18 15:12:20 +0530125/* Helpers */
126#define TO_KB(bytes) ((bytes) >> 10)
127#define TO_MB(bytes) (TO_KB(bytes) >> 10)
128#define PAGES_TO_KB(n_pages) ((n_pages) << (PAGE_SHIFT - 10))
129#define PAGES_TO_MB(n_pages) (PAGES_TO_KB(n_pages) >> 10)
Vineet Gupta95d69762013-01-18 15:12:19 +0530130
Vineet Guptabf90e1e2013-01-18 15:12:18 +0530131
Vineet Gupta95d69762013-01-18 15:12:19 +0530132/*
133 ***************************************************************
134 * Build Configuration Registers, with encoded hardware config
135 */
Vineet Guptaaf617422013-01-18 15:12:24 +0530136struct bcr_identity {
137#ifdef CONFIG_CPU_BIG_ENDIAN
138 unsigned int chip_id:16, cpu_id:8, family:8;
139#else
140 unsigned int family:8, cpu_id:8, chip_id:16;
141#endif
142};
Vineet Gupta95d69762013-01-18 15:12:19 +0530143
Vineet Gupta010a8c92017-09-21 17:46:38 -0700144struct bcr_isa_arcv2 {
Vineet Guptaaf617422013-01-18 15:12:24 +0530145#ifdef CONFIG_CPU_BIG_ENDIAN
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530146 unsigned int div_rem:4, pad2:4, ldd:1, unalign:1, atomic:1, be:1,
Vineet Gupta010a8c92017-09-21 17:46:38 -0700147 pad1:12, ver:8;
Vineet Guptaaf617422013-01-18 15:12:24 +0530148#else
Vineet Gupta010a8c92017-09-21 17:46:38 -0700149 unsigned int ver:8, pad1:12, be:1, atomic:1, unalign:1,
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530150 ldd:1, pad2:4, div_rem:4;
Vineet Guptaaf617422013-01-18 15:12:24 +0530151#endif
152};
153
Vineet Gupta56372082014-09-25 16:54:43 +0530154struct bcr_mpy {
Vineet Guptaaf617422013-01-18 15:12:24 +0530155#ifdef CONFIG_CPU_BIG_ENDIAN
Vineet Gupta56372082014-09-25 16:54:43 +0530156 unsigned int pad:8, x1616:8, dsp:4, cycles:2, type:2, ver:8;
Vineet Guptaaf617422013-01-18 15:12:24 +0530157#else
Vineet Gupta56372082014-09-25 16:54:43 +0530158 unsigned int ver:8, type:2, cycles:2, dsp:4, x1616:8, pad:8;
Vineet Guptaaf617422013-01-18 15:12:24 +0530159#endif
160};
161
162struct bcr_extn_xymem {
163#ifdef CONFIG_CPU_BIG_ENDIAN
164 unsigned int ram_org:2, num_banks:4, bank_sz:4, ver:8;
165#else
166 unsigned int ver:8, bank_sz:4, num_banks:4, ram_org:2;
167#endif
168};
169
Vineet Guptaa150b082016-02-16 12:36:18 +0530170struct bcr_iccm_arcompact {
Vineet Guptaaf617422013-01-18 15:12:24 +0530171#ifdef CONFIG_CPU_BIG_ENDIAN
172 unsigned int base:16, pad:5, sz:3, ver:8;
173#else
174 unsigned int ver:8, sz:3, pad:5, base:16;
175#endif
176};
177
Vineet Guptaa150b082016-02-16 12:36:18 +0530178struct bcr_iccm_arcv2 {
Vineet Guptaaf617422013-01-18 15:12:24 +0530179#ifdef CONFIG_CPU_BIG_ENDIAN
Vineet Guptaa150b082016-02-16 12:36:18 +0530180 unsigned int pad:8, sz11:4, sz01:4, sz10:4, sz00:4, ver:8;
Vineet Guptaaf617422013-01-18 15:12:24 +0530181#else
Vineet Guptaa150b082016-02-16 12:36:18 +0530182 unsigned int ver:8, sz00:4, sz10:4, sz01:4, sz11:4, pad:8;
Vineet Guptaaf617422013-01-18 15:12:24 +0530183#endif
184};
185
Vineet Guptaa150b082016-02-16 12:36:18 +0530186struct bcr_dccm_arcompact {
Vineet Guptaaf617422013-01-18 15:12:24 +0530187#ifdef CONFIG_CPU_BIG_ENDIAN
188 unsigned int res:21, sz:3, ver:8;
189#else
190 unsigned int ver:8, sz:3, res:21;
191#endif
192};
193
Vineet Guptaa150b082016-02-16 12:36:18 +0530194struct bcr_dccm_arcv2 {
195#ifdef CONFIG_CPU_BIG_ENDIAN
196 unsigned int pad2:12, cyc:3, pad1:1, sz1:4, sz0:4, ver:8;
197#else
198 unsigned int ver:8, sz0:4, sz1:4, pad1:1, cyc:3, pad2:12;
199#endif
200};
201
Vineet Gupta56372082014-09-25 16:54:43 +0530202/* ARCompact: Both SP and DP FPU BCRs have same format */
203struct bcr_fp_arcompact {
Vineet Guptaaf617422013-01-18 15:12:24 +0530204#ifdef CONFIG_CPU_BIG_ENDIAN
205 unsigned int fast:1, ver:8;
206#else
207 unsigned int ver:8, fast:1;
208#endif
209};
210
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530211struct bcr_fp_arcv2 {
212#ifdef CONFIG_CPU_BIG_ENDIAN
213 unsigned int pad2:15, dp:1, pad1:7, sp:1, ver:8;
214#else
215 unsigned int ver:8, sp:1, pad1:7, dp:1, pad2:15;
216#endif
217};
218
Vineet Guptab26c2e32016-10-31 13:06:19 -0700219#include <soc/arc/timers.h>
Vineet Gupta56372082014-09-25 16:54:43 +0530220
221struct bcr_bpu_arcompact {
222#ifdef CONFIG_CPU_BIG_ENDIAN
223 unsigned int pad2:19, fam:1, pad:2, ent:2, ver:8;
224#else
225 unsigned int ver:8, ent:2, pad:2, fam:1, pad2:19;
226#endif
227};
228
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530229struct bcr_bpu_arcv2 {
230#ifdef CONFIG_CPU_BIG_ENDIAN
231 unsigned int pad:6, fbe:2, tqe:2, ts:4, ft:1, rse:2, pte:3, bce:3, ver:8;
232#else
233 unsigned int ver:8, bce:3, pte:3, rse:2, ft:1, ts:4, tqe:2, fbe:2, pad:6;
234#endif
235};
236
Vineet Guptaf3156852017-11-10 12:40:00 -0800237/* Error Protection Build: ECC/Parity */
238struct bcr_erp {
239#ifdef CONFIG_CPU_BIG_ENDIAN
240 unsigned int pad3:5, mmu:3, pad2:4, ic:3, dc:3, pad1:6, ver:8;
241#else
242 unsigned int ver:8, pad1:6, dc:3, ic:3, pad2:4, mmu:3, pad3:5;
243#endif
244};
245
246/* Error Protection Control */
247struct ctl_erp {
248#ifdef CONFIG_CPU_BIG_ENDIAN
249 unsigned int pad2:27, mpd:1, pad1:2, dpd:1, dpi:1;
250#else
251 unsigned int dpi:1, dpd:1, pad1:2, mpd:1, pad2:27;
252#endif
253};
254
255struct bcr_lpb {
256#ifdef CONFIG_CPU_BIG_ENDIAN
257 unsigned int pad:16, entries:8, ver:8;
258#else
259 unsigned int ver:8, entries:8, pad:16;
260#endif
261};
262
Vineet Gupta56372082014-09-25 16:54:43 +0530263struct bcr_generic {
264#ifdef CONFIG_CPU_BIG_ENDIAN
Vineet Guptaa150b082016-02-16 12:36:18 +0530265 unsigned int info:24, ver:8;
Vineet Gupta56372082014-09-25 16:54:43 +0530266#else
Vineet Guptaa150b082016-02-16 12:36:18 +0530267 unsigned int ver:8, info:24;
Vineet Gupta56372082014-09-25 16:54:43 +0530268#endif
269};
270
Vineet Gupta95d69762013-01-18 15:12:19 +0530271/*
272 *******************************************************************
273 * Generic structures to hold build configuration used at runtime
274 */
275
Vineet Guptacc562d22013-01-18 15:12:19 +0530276struct cpuinfo_arc_mmu {
Vineet Guptad0890ea2015-10-02 19:24:20 +0530277 unsigned int ver:4, pg_sz_k:8, s_pg_sz_m:8, pad:10, sasid:1, pae:1;
Vineet Guptab598e17f2015-10-02 12:25:35 +0530278 unsigned int sets:12, ways:4, u_dtlb:8, u_itlb:8;
Vineet Guptacc562d22013-01-18 15:12:19 +0530279};
280
Vineet Gupta95d69762013-01-18 15:12:19 +0530281struct cpuinfo_arc_cache {
Vineet Guptaf64915b2016-12-19 11:24:08 -0800282 unsigned int sz_k:14, line_len:8, assoc:4, alias:1, vipt:1, pad:4;
Vineet Gupta95d69762013-01-18 15:12:19 +0530283};
284
Vineet Gupta56372082014-09-25 16:54:43 +0530285struct cpuinfo_arc_bpu {
286 unsigned int ver, full, num_cache, num_pred;
287};
288
Vineet Guptaaf617422013-01-18 15:12:24 +0530289struct cpuinfo_arc_ccm {
290 unsigned int base_addr, sz;
291};
292
Vineet Gupta95d69762013-01-18 15:12:19 +0530293struct cpuinfo_arc {
Vineet Guptad1f317d2015-04-06 17:23:57 +0530294 struct cpuinfo_arc_cache icache, dcache, slc;
Vineet Guptacc562d22013-01-18 15:12:19 +0530295 struct cpuinfo_arc_mmu mmu;
Vineet Gupta56372082014-09-25 16:54:43 +0530296 struct cpuinfo_arc_bpu bpu;
Vineet Guptaaf617422013-01-18 15:12:24 +0530297 struct bcr_identity core;
Vineet Gupta010a8c92017-09-21 17:46:38 -0700298 struct bcr_isa_arcv2 isa;
Vineet Guptad975cbc2016-10-27 14:33:19 -0700299 const char *details, *name;
Vineet Guptaaf617422013-01-18 15:12:24 +0530300 unsigned int vec_base;
Vineet Guptaaf617422013-01-18 15:12:24 +0530301 struct cpuinfo_arc_ccm iccm, dccm;
Vineet Gupta56372082014-09-25 16:54:43 +0530302 struct {
Vineet Guptaa024fd92016-10-20 18:08:10 -0700303 unsigned int swap:1, norm:1, minmax:1, barrel:1, crc:1, swape:1, pad1:2,
Vineet Guptaf3156852017-11-10 12:40:00 -0800304 fpu_sp:1, fpu_dp:1, dual:1, dual_enb:1, pad2:4,
Vineet Gupta56372082014-09-25 16:54:43 +0530305 debug:1, ap:1, smart:1, rtt:1, pad3:4,
Vineet Guptab89bd1f2016-01-22 15:20:18 +0530306 timer0:1, timer1:1, rtc:1, gfrc:1, pad4:4;
Vineet Gupta56372082014-09-25 16:54:43 +0530307 } extn;
308 struct bcr_mpy extn_mpy;
Vineet Guptaaf617422013-01-18 15:12:24 +0530309 struct bcr_extn_xymem extn_xymem;
Vineet Gupta95d69762013-01-18 15:12:19 +0530310};
311
312extern struct cpuinfo_arc cpuinfo_arc700[];
313
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530314static inline int is_isa_arcv2(void)
315{
316 return IS_ENABLED(CONFIG_ISA_ARCV2);
317}
318
319static inline int is_isa_arcompact(void)
320{
321 return IS_ENABLED(CONFIG_ISA_ARCOMPACT);
322}
323
Vineet Guptaac4c2442013-01-18 15:12:16 +0530324#endif /* __ASEMBLY__ */
325
Vineet Guptaac4c2442013-01-18 15:12:16 +0530326#endif /* _ASM_ARC_ARCREGS_H */