blob: 70770429ba483befbf8f53ec38a4bf79308dc7a3 [file] [log] [blame]
Thomas Gleixner2aec85b2022-06-07 16:11:13 +02001// SPDX-License-Identifier: GPL-2.0-only
Markus Mayer757651e2013-09-10 11:07:01 -07002/*
Paul Gortmaker8f3e19f2016-03-27 11:44:41 -04003 * Broadcom Kona GPIO Driver
4 *
5 * Author: Broadcom Corporation <bcm-kernel-feedback-list@broadcom.com>
Markus Mayer6f587c92014-02-03 13:43:00 -08006 * Copyright (C) 2012-2014 Broadcom Corporation
Markus Mayer757651e2013-09-10 11:07:01 -07007 */
8
9#include <linux/bitops.h>
10#include <linux/err.h>
11#include <linux/io.h>
Linus Walleij14ec0182018-01-13 22:52:33 +010012#include <linux/gpio/driver.h>
Markus Mayer757651e2013-09-10 11:07:01 -070013#include <linux/of_device.h>
Paul Gortmaker8f3e19f2016-03-27 11:44:41 -040014#include <linux/init.h>
Markus Mayer757651e2013-09-10 11:07:01 -070015#include <linux/irqdomain.h>
16#include <linux/irqchip/chained_irq.h>
17
18#define BCM_GPIO_PASSWD 0x00a5a501
19#define GPIO_PER_BANK 32
20#define GPIO_MAX_BANK_NUM 8
21
22#define GPIO_BANK(gpio) ((gpio) >> 5)
23#define GPIO_BIT(gpio) ((gpio) & (GPIO_PER_BANK - 1))
24
Markus Mayerd762bae2014-01-21 16:10:04 -080025/* There is a GPIO control register for each GPIO */
26#define GPIO_CONTROL(gpio) (0x00000100 + ((gpio) << 2))
27
28/* The remaining registers are per GPIO bank */
Markus Mayer757651e2013-09-10 11:07:01 -070029#define GPIO_OUT_STATUS(bank) (0x00000000 + ((bank) << 2))
30#define GPIO_IN_STATUS(bank) (0x00000020 + ((bank) << 2))
31#define GPIO_OUT_SET(bank) (0x00000040 + ((bank) << 2))
32#define GPIO_OUT_CLEAR(bank) (0x00000060 + ((bank) << 2))
33#define GPIO_INT_STATUS(bank) (0x00000080 + ((bank) << 2))
34#define GPIO_INT_MASK(bank) (0x000000a0 + ((bank) << 2))
35#define GPIO_INT_MSKCLR(bank) (0x000000c0 + ((bank) << 2))
Markus Mayer757651e2013-09-10 11:07:01 -070036#define GPIO_PWD_STATUS(bank) (0x00000500 + ((bank) << 2))
37
38#define GPIO_GPPWR_OFFSET 0x00000520
39
40#define GPIO_GPCTR0_DBR_SHIFT 5
41#define GPIO_GPCTR0_DBR_MASK 0x000001e0
42
43#define GPIO_GPCTR0_ITR_SHIFT 3
44#define GPIO_GPCTR0_ITR_MASK 0x00000018
45#define GPIO_GPCTR0_ITR_CMD_RISING_EDGE 0x00000001
46#define GPIO_GPCTR0_ITR_CMD_FALLING_EDGE 0x00000002
47#define GPIO_GPCTR0_ITR_CMD_BOTH_EDGE 0x00000003
48
49#define GPIO_GPCTR0_IOTR_MASK 0x00000001
50#define GPIO_GPCTR0_IOTR_CMD_0UTPUT 0x00000000
51#define GPIO_GPCTR0_IOTR_CMD_INPUT 0x00000001
52
53#define GPIO_GPCTR0_DB_ENABLE_MASK 0x00000100
54
55#define LOCK_CODE 0xffffffff
56#define UNLOCK_CODE 0x00000000
57
58struct bcm_kona_gpio {
59 void __iomem *reg_base;
60 int num_bank;
Julia Cartwrightc69fcea2017-03-09 10:21:54 -060061 raw_spinlock_t lock;
Markus Mayer757651e2013-09-10 11:07:01 -070062 struct gpio_chip gpio_chip;
63 struct irq_domain *irq_domain;
64 struct bcm_kona_gpio_bank *banks;
65 struct platform_device *pdev;
66};
67
68struct bcm_kona_gpio_bank {
69 int id;
70 int irq;
71 /* Used in the interrupt handler */
72 struct bcm_kona_gpio *kona_gpio;
73};
74
Markus Mayerbdb93c02014-01-21 16:10:41 -080075static inline void bcm_kona_gpio_write_lock_regs(void __iomem *reg_base,
76 int bank_id, u32 lockcode)
Markus Mayer757651e2013-09-10 11:07:01 -070077{
78 writel(BCM_GPIO_PASSWD, reg_base + GPIO_GPPWR_OFFSET);
79 writel(lockcode, reg_base + GPIO_PWD_STATUS(bank_id));
80}
81
Markus Mayerbdb93c02014-01-21 16:10:41 -080082static void bcm_kona_gpio_lock_gpio(struct bcm_kona_gpio *kona_gpio,
83 unsigned gpio)
Markus Mayer757651e2013-09-10 11:07:01 -070084{
Markus Mayerbdb93c02014-01-21 16:10:41 -080085 u32 val;
86 unsigned long flags;
87 int bank_id = GPIO_BANK(gpio);
88
Julia Cartwrightc69fcea2017-03-09 10:21:54 -060089 raw_spin_lock_irqsave(&kona_gpio->lock, flags);
Markus Mayerbdb93c02014-01-21 16:10:41 -080090
91 val = readl(kona_gpio->reg_base + GPIO_PWD_STATUS(bank_id));
92 val |= BIT(gpio);
93 bcm_kona_gpio_write_lock_regs(kona_gpio->reg_base, bank_id, val);
94
Julia Cartwrightc69fcea2017-03-09 10:21:54 -060095 raw_spin_unlock_irqrestore(&kona_gpio->lock, flags);
Markus Mayer757651e2013-09-10 11:07:01 -070096}
97
Markus Mayerbdb93c02014-01-21 16:10:41 -080098static void bcm_kona_gpio_unlock_gpio(struct bcm_kona_gpio *kona_gpio,
99 unsigned gpio)
Markus Mayer757651e2013-09-10 11:07:01 -0700100{
Markus Mayerbdb93c02014-01-21 16:10:41 -0800101 u32 val;
102 unsigned long flags;
103 int bank_id = GPIO_BANK(gpio);
104
Julia Cartwrightc69fcea2017-03-09 10:21:54 -0600105 raw_spin_lock_irqsave(&kona_gpio->lock, flags);
Markus Mayerbdb93c02014-01-21 16:10:41 -0800106
107 val = readl(kona_gpio->reg_base + GPIO_PWD_STATUS(bank_id));
108 val &= ~BIT(gpio);
109 bcm_kona_gpio_write_lock_regs(kona_gpio->reg_base, bank_id, val);
110
Julia Cartwrightc69fcea2017-03-09 10:21:54 -0600111 raw_spin_unlock_irqrestore(&kona_gpio->lock, flags);
Markus Mayer757651e2013-09-10 11:07:01 -0700112}
113
Axel Lin0218d5a2015-04-13 15:56:00 +0800114static int bcm_kona_gpio_get_dir(struct gpio_chip *chip, unsigned gpio)
115{
Linus Walleijba4a7442015-12-04 15:39:50 +0100116 struct bcm_kona_gpio *kona_gpio = gpiochip_get_data(chip);
Axel Lin0218d5a2015-04-13 15:56:00 +0800117 void __iomem *reg_base = kona_gpio->reg_base;
118 u32 val;
119
120 val = readl(reg_base + GPIO_CONTROL(gpio)) & GPIO_GPCTR0_IOTR_MASK;
Matti Vaittinene42615e2019-11-06 10:54:12 +0200121 return val ? GPIO_LINE_DIRECTION_IN : GPIO_LINE_DIRECTION_OUT;
Axel Lin0218d5a2015-04-13 15:56:00 +0800122}
123
Markus Mayer757651e2013-09-10 11:07:01 -0700124static void bcm_kona_gpio_set(struct gpio_chip *chip, unsigned gpio, int value)
125{
126 struct bcm_kona_gpio *kona_gpio;
127 void __iomem *reg_base;
128 int bank_id = GPIO_BANK(gpio);
129 int bit = GPIO_BIT(gpio);
130 u32 val, reg_offset;
131 unsigned long flags;
132
Linus Walleijba4a7442015-12-04 15:39:50 +0100133 kona_gpio = gpiochip_get_data(chip);
Markus Mayer757651e2013-09-10 11:07:01 -0700134 reg_base = kona_gpio->reg_base;
Julia Cartwrightc69fcea2017-03-09 10:21:54 -0600135 raw_spin_lock_irqsave(&kona_gpio->lock, flags);
Markus Mayer757651e2013-09-10 11:07:01 -0700136
Markus Mayer757651e2013-09-10 11:07:01 -0700137 /* this function only applies to output pin */
Matti Vaittinene42615e2019-11-06 10:54:12 +0200138 if (bcm_kona_gpio_get_dir(chip, gpio) == GPIO_LINE_DIRECTION_IN)
Markus Mayer757651e2013-09-10 11:07:01 -0700139 goto out;
140
141 reg_offset = value ? GPIO_OUT_SET(bank_id) : GPIO_OUT_CLEAR(bank_id);
142
143 val = readl(reg_base + reg_offset);
144 val |= BIT(bit);
145 writel(val, reg_base + reg_offset);
146
147out:
Julia Cartwrightc69fcea2017-03-09 10:21:54 -0600148 raw_spin_unlock_irqrestore(&kona_gpio->lock, flags);
Markus Mayer757651e2013-09-10 11:07:01 -0700149}
150
151static int bcm_kona_gpio_get(struct gpio_chip *chip, unsigned gpio)
152{
153 struct bcm_kona_gpio *kona_gpio;
154 void __iomem *reg_base;
155 int bank_id = GPIO_BANK(gpio);
156 int bit = GPIO_BIT(gpio);
157 u32 val, reg_offset;
158 unsigned long flags;
159
Linus Walleijba4a7442015-12-04 15:39:50 +0100160 kona_gpio = gpiochip_get_data(chip);
Markus Mayer757651e2013-09-10 11:07:01 -0700161 reg_base = kona_gpio->reg_base;
Julia Cartwrightc69fcea2017-03-09 10:21:54 -0600162 raw_spin_lock_irqsave(&kona_gpio->lock, flags);
Markus Mayer757651e2013-09-10 11:07:01 -0700163
Matti Vaittinene42615e2019-11-06 10:54:12 +0200164 if (bcm_kona_gpio_get_dir(chip, gpio) == GPIO_LINE_DIRECTION_IN)
Axel Lin0218d5a2015-04-13 15:56:00 +0800165 reg_offset = GPIO_IN_STATUS(bank_id);
166 else
167 reg_offset = GPIO_OUT_STATUS(bank_id);
Markus Mayer757651e2013-09-10 11:07:01 -0700168
169 /* read the GPIO bank status */
Markus Mayer757651e2013-09-10 11:07:01 -0700170 val = readl(reg_base + reg_offset);
171
Julia Cartwrightc69fcea2017-03-09 10:21:54 -0600172 raw_spin_unlock_irqrestore(&kona_gpio->lock, flags);
Markus Mayer757651e2013-09-10 11:07:01 -0700173
174 /* return the specified bit status */
Markus Mayere2f0b002013-11-21 15:12:46 -0800175 return !!(val & BIT(bit));
Markus Mayer757651e2013-09-10 11:07:01 -0700176}
177
Markus Mayerbdb93c02014-01-21 16:10:41 -0800178static int bcm_kona_gpio_request(struct gpio_chip *chip, unsigned gpio)
179{
Linus Walleijba4a7442015-12-04 15:39:50 +0100180 struct bcm_kona_gpio *kona_gpio = gpiochip_get_data(chip);
Markus Mayerbdb93c02014-01-21 16:10:41 -0800181
182 bcm_kona_gpio_unlock_gpio(kona_gpio, gpio);
183 return 0;
184}
185
186static void bcm_kona_gpio_free(struct gpio_chip *chip, unsigned gpio)
187{
Linus Walleijba4a7442015-12-04 15:39:50 +0100188 struct bcm_kona_gpio *kona_gpio = gpiochip_get_data(chip);
Markus Mayerbdb93c02014-01-21 16:10:41 -0800189
190 bcm_kona_gpio_lock_gpio(kona_gpio, gpio);
191}
192
Markus Mayer757651e2013-09-10 11:07:01 -0700193static int bcm_kona_gpio_direction_input(struct gpio_chip *chip, unsigned gpio)
194{
195 struct bcm_kona_gpio *kona_gpio;
196 void __iomem *reg_base;
197 u32 val;
198 unsigned long flags;
Markus Mayer757651e2013-09-10 11:07:01 -0700199
Linus Walleijba4a7442015-12-04 15:39:50 +0100200 kona_gpio = gpiochip_get_data(chip);
Markus Mayer757651e2013-09-10 11:07:01 -0700201 reg_base = kona_gpio->reg_base;
Julia Cartwrightc69fcea2017-03-09 10:21:54 -0600202 raw_spin_lock_irqsave(&kona_gpio->lock, flags);
Markus Mayer757651e2013-09-10 11:07:01 -0700203
204 val = readl(reg_base + GPIO_CONTROL(gpio));
205 val &= ~GPIO_GPCTR0_IOTR_MASK;
206 val |= GPIO_GPCTR0_IOTR_CMD_INPUT;
207 writel(val, reg_base + GPIO_CONTROL(gpio));
208
Julia Cartwrightc69fcea2017-03-09 10:21:54 -0600209 raw_spin_unlock_irqrestore(&kona_gpio->lock, flags);
Markus Mayer757651e2013-09-10 11:07:01 -0700210
211 return 0;
212}
213
214static int bcm_kona_gpio_direction_output(struct gpio_chip *chip,
215 unsigned gpio, int value)
216{
217 struct bcm_kona_gpio *kona_gpio;
218 void __iomem *reg_base;
219 int bank_id = GPIO_BANK(gpio);
220 int bit = GPIO_BIT(gpio);
221 u32 val, reg_offset;
222 unsigned long flags;
223
Linus Walleijba4a7442015-12-04 15:39:50 +0100224 kona_gpio = gpiochip_get_data(chip);
Markus Mayer757651e2013-09-10 11:07:01 -0700225 reg_base = kona_gpio->reg_base;
Julia Cartwrightc69fcea2017-03-09 10:21:54 -0600226 raw_spin_lock_irqsave(&kona_gpio->lock, flags);
Markus Mayer757651e2013-09-10 11:07:01 -0700227
228 val = readl(reg_base + GPIO_CONTROL(gpio));
229 val &= ~GPIO_GPCTR0_IOTR_MASK;
230 val |= GPIO_GPCTR0_IOTR_CMD_0UTPUT;
231 writel(val, reg_base + GPIO_CONTROL(gpio));
232 reg_offset = value ? GPIO_OUT_SET(bank_id) : GPIO_OUT_CLEAR(bank_id);
233
234 val = readl(reg_base + reg_offset);
235 val |= BIT(bit);
236 writel(val, reg_base + reg_offset);
237
Julia Cartwrightc69fcea2017-03-09 10:21:54 -0600238 raw_spin_unlock_irqrestore(&kona_gpio->lock, flags);
Markus Mayer757651e2013-09-10 11:07:01 -0700239
240 return 0;
241}
242
243static int bcm_kona_gpio_to_irq(struct gpio_chip *chip, unsigned gpio)
244{
245 struct bcm_kona_gpio *kona_gpio;
246
Linus Walleijba4a7442015-12-04 15:39:50 +0100247 kona_gpio = gpiochip_get_data(chip);
Markus Mayer757651e2013-09-10 11:07:01 -0700248 if (gpio >= kona_gpio->gpio_chip.ngpio)
249 return -ENXIO;
250 return irq_create_mapping(kona_gpio->irq_domain, gpio);
251}
252
253static int bcm_kona_gpio_set_debounce(struct gpio_chip *chip, unsigned gpio,
254 unsigned debounce)
255{
256 struct bcm_kona_gpio *kona_gpio;
257 void __iomem *reg_base;
258 u32 val, res;
259 unsigned long flags;
Markus Mayer757651e2013-09-10 11:07:01 -0700260
Linus Walleijba4a7442015-12-04 15:39:50 +0100261 kona_gpio = gpiochip_get_data(chip);
Markus Mayer757651e2013-09-10 11:07:01 -0700262 reg_base = kona_gpio->reg_base;
263 /* debounce must be 1-128ms (or 0) */
264 if ((debounce > 0 && debounce < 1000) || debounce > 128000) {
Linus Walleij58383c782015-11-04 09:56:26 +0100265 dev_err(chip->parent, "Debounce value %u not in range\n",
Markus Mayer757651e2013-09-10 11:07:01 -0700266 debounce);
267 return -EINVAL;
268 }
269
270 /* calculate debounce bit value */
271 if (debounce != 0) {
272 /* Convert to ms */
273 debounce /= 1000;
274 /* find the MSB */
275 res = fls(debounce) - 1;
276 /* Check if MSB-1 is set (round up or down) */
277 if (res > 0 && (debounce & BIT(res - 1)))
278 res++;
279 }
280
281 /* spin lock for read-modify-write of the GPIO register */
Julia Cartwrightc69fcea2017-03-09 10:21:54 -0600282 raw_spin_lock_irqsave(&kona_gpio->lock, flags);
Markus Mayer757651e2013-09-10 11:07:01 -0700283
284 val = readl(reg_base + GPIO_CONTROL(gpio));
285 val &= ~GPIO_GPCTR0_DBR_MASK;
286
287 if (debounce == 0) {
288 /* disable debounce */
289 val &= ~GPIO_GPCTR0_DB_ENABLE_MASK;
290 } else {
291 val |= GPIO_GPCTR0_DB_ENABLE_MASK |
292 (res << GPIO_GPCTR0_DBR_SHIFT);
293 }
294
295 writel(val, reg_base + GPIO_CONTROL(gpio));
296
Julia Cartwrightc69fcea2017-03-09 10:21:54 -0600297 raw_spin_unlock_irqrestore(&kona_gpio->lock, flags);
Markus Mayer757651e2013-09-10 11:07:01 -0700298
299 return 0;
300}
301
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300302static int bcm_kona_gpio_set_config(struct gpio_chip *chip, unsigned gpio,
303 unsigned long config)
304{
305 u32 debounce;
306
307 if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
308 return -ENOTSUPP;
309
310 debounce = pinconf_to_config_argument(config);
311 return bcm_kona_gpio_set_debounce(chip, gpio, debounce);
312}
313
Julia Lawalle35b5ab2016-09-11 14:14:37 +0200314static const struct gpio_chip template_chip = {
Markus Mayer757651e2013-09-10 11:07:01 -0700315 .label = "bcm-kona-gpio",
Wei Yongjunafb36902013-10-29 11:49:20 +0800316 .owner = THIS_MODULE,
Markus Mayerbdb93c02014-01-21 16:10:41 -0800317 .request = bcm_kona_gpio_request,
318 .free = bcm_kona_gpio_free,
Axel Lin0218d5a2015-04-13 15:56:00 +0800319 .get_direction = bcm_kona_gpio_get_dir,
Markus Mayer757651e2013-09-10 11:07:01 -0700320 .direction_input = bcm_kona_gpio_direction_input,
321 .get = bcm_kona_gpio_get,
322 .direction_output = bcm_kona_gpio_direction_output,
323 .set = bcm_kona_gpio_set,
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300324 .set_config = bcm_kona_gpio_set_config,
Markus Mayer757651e2013-09-10 11:07:01 -0700325 .to_irq = bcm_kona_gpio_to_irq,
326 .base = 0,
327};
328
329static void bcm_kona_gpio_irq_ack(struct irq_data *d)
330{
331 struct bcm_kona_gpio *kona_gpio;
332 void __iomem *reg_base;
Markus Mayerb7ab6972014-01-27 17:32:18 -0800333 unsigned gpio = d->hwirq;
Markus Mayer757651e2013-09-10 11:07:01 -0700334 int bank_id = GPIO_BANK(gpio);
335 int bit = GPIO_BIT(gpio);
336 u32 val;
337 unsigned long flags;
338
339 kona_gpio = irq_data_get_irq_chip_data(d);
340 reg_base = kona_gpio->reg_base;
Julia Cartwrightc69fcea2017-03-09 10:21:54 -0600341 raw_spin_lock_irqsave(&kona_gpio->lock, flags);
Markus Mayer757651e2013-09-10 11:07:01 -0700342
343 val = readl(reg_base + GPIO_INT_STATUS(bank_id));
344 val |= BIT(bit);
345 writel(val, reg_base + GPIO_INT_STATUS(bank_id));
346
Julia Cartwrightc69fcea2017-03-09 10:21:54 -0600347 raw_spin_unlock_irqrestore(&kona_gpio->lock, flags);
Markus Mayer757651e2013-09-10 11:07:01 -0700348}
349
350static void bcm_kona_gpio_irq_mask(struct irq_data *d)
351{
352 struct bcm_kona_gpio *kona_gpio;
353 void __iomem *reg_base;
Markus Mayerb7ab6972014-01-27 17:32:18 -0800354 unsigned gpio = d->hwirq;
Markus Mayer757651e2013-09-10 11:07:01 -0700355 int bank_id = GPIO_BANK(gpio);
356 int bit = GPIO_BIT(gpio);
357 u32 val;
358 unsigned long flags;
359
360 kona_gpio = irq_data_get_irq_chip_data(d);
361 reg_base = kona_gpio->reg_base;
Julia Cartwrightc69fcea2017-03-09 10:21:54 -0600362 raw_spin_lock_irqsave(&kona_gpio->lock, flags);
Markus Mayer757651e2013-09-10 11:07:01 -0700363
364 val = readl(reg_base + GPIO_INT_MASK(bank_id));
365 val |= BIT(bit);
366 writel(val, reg_base + GPIO_INT_MASK(bank_id));
Hans Verkuil1c939cb2018-09-08 11:23:19 +0200367 gpiochip_disable_irq(&kona_gpio->gpio_chip, gpio);
Markus Mayer757651e2013-09-10 11:07:01 -0700368
Julia Cartwrightc69fcea2017-03-09 10:21:54 -0600369 raw_spin_unlock_irqrestore(&kona_gpio->lock, flags);
Markus Mayer757651e2013-09-10 11:07:01 -0700370}
371
372static void bcm_kona_gpio_irq_unmask(struct irq_data *d)
373{
374 struct bcm_kona_gpio *kona_gpio;
375 void __iomem *reg_base;
Markus Mayerb7ab6972014-01-27 17:32:18 -0800376 unsigned gpio = d->hwirq;
Markus Mayer757651e2013-09-10 11:07:01 -0700377 int bank_id = GPIO_BANK(gpio);
378 int bit = GPIO_BIT(gpio);
379 u32 val;
380 unsigned long flags;
381
382 kona_gpio = irq_data_get_irq_chip_data(d);
383 reg_base = kona_gpio->reg_base;
Julia Cartwrightc69fcea2017-03-09 10:21:54 -0600384 raw_spin_lock_irqsave(&kona_gpio->lock, flags);
Markus Mayer757651e2013-09-10 11:07:01 -0700385
386 val = readl(reg_base + GPIO_INT_MSKCLR(bank_id));
387 val |= BIT(bit);
388 writel(val, reg_base + GPIO_INT_MSKCLR(bank_id));
Hans Verkuil1c939cb2018-09-08 11:23:19 +0200389 gpiochip_enable_irq(&kona_gpio->gpio_chip, gpio);
Markus Mayer757651e2013-09-10 11:07:01 -0700390
Julia Cartwrightc69fcea2017-03-09 10:21:54 -0600391 raw_spin_unlock_irqrestore(&kona_gpio->lock, flags);
Markus Mayer757651e2013-09-10 11:07:01 -0700392}
393
394static int bcm_kona_gpio_irq_set_type(struct irq_data *d, unsigned int type)
395{
396 struct bcm_kona_gpio *kona_gpio;
397 void __iomem *reg_base;
Markus Mayerb7ab6972014-01-27 17:32:18 -0800398 unsigned gpio = d->hwirq;
Markus Mayer757651e2013-09-10 11:07:01 -0700399 u32 lvl_type;
400 u32 val;
401 unsigned long flags;
Markus Mayer757651e2013-09-10 11:07:01 -0700402
403 kona_gpio = irq_data_get_irq_chip_data(d);
404 reg_base = kona_gpio->reg_base;
405 switch (type & IRQ_TYPE_SENSE_MASK) {
406 case IRQ_TYPE_EDGE_RISING:
407 lvl_type = GPIO_GPCTR0_ITR_CMD_RISING_EDGE;
408 break;
409
410 case IRQ_TYPE_EDGE_FALLING:
411 lvl_type = GPIO_GPCTR0_ITR_CMD_FALLING_EDGE;
412 break;
413
414 case IRQ_TYPE_EDGE_BOTH:
415 lvl_type = GPIO_GPCTR0_ITR_CMD_BOTH_EDGE;
416 break;
417
418 case IRQ_TYPE_LEVEL_HIGH:
419 case IRQ_TYPE_LEVEL_LOW:
420 /* BCM GPIO doesn't support level triggering */
421 default:
Linus Walleij58383c782015-11-04 09:56:26 +0100422 dev_err(kona_gpio->gpio_chip.parent,
Markus Mayer757651e2013-09-10 11:07:01 -0700423 "Invalid BCM GPIO irq type 0x%x\n", type);
424 return -EINVAL;
425 }
426
Julia Cartwrightc69fcea2017-03-09 10:21:54 -0600427 raw_spin_lock_irqsave(&kona_gpio->lock, flags);
Markus Mayer757651e2013-09-10 11:07:01 -0700428
429 val = readl(reg_base + GPIO_CONTROL(gpio));
430 val &= ~GPIO_GPCTR0_ITR_MASK;
431 val |= lvl_type << GPIO_GPCTR0_ITR_SHIFT;
432 writel(val, reg_base + GPIO_CONTROL(gpio));
433
Julia Cartwrightc69fcea2017-03-09 10:21:54 -0600434 raw_spin_unlock_irqrestore(&kona_gpio->lock, flags);
Markus Mayer757651e2013-09-10 11:07:01 -0700435
436 return 0;
437}
438
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200439static void bcm_kona_gpio_irq_handler(struct irq_desc *desc)
Markus Mayer757651e2013-09-10 11:07:01 -0700440{
441 void __iomem *reg_base;
442 int bit, bank_id;
443 unsigned long sta;
Jiang Liu476f8b42015-06-04 12:13:15 +0800444 struct bcm_kona_gpio_bank *bank = irq_desc_get_handler_data(desc);
Markus Mayer757651e2013-09-10 11:07:01 -0700445 struct irq_chip *chip = irq_desc_get_chip(desc);
446
447 chained_irq_enter(chip, desc);
448
449 /*
450 * For bank interrupts, we can't use chip_data to store the kona_gpio
451 * pointer, since GIC needs it for its own purposes. Therefore, we get
452 * our pointer from the bank structure.
453 */
454 reg_base = bank->kona_gpio->reg_base;
455 bank_id = bank->id;
Markus Mayer757651e2013-09-10 11:07:01 -0700456
457 while ((sta = readl(reg_base + GPIO_INT_STATUS(bank_id)) &
458 (~(readl(reg_base + GPIO_INT_MASK(bank_id)))))) {
459 for_each_set_bit(bit, &sta, 32) {
Linus Walleijd933cc62013-10-11 19:14:50 +0200460 int hwirq = GPIO_PER_BANK * bank_id + bit;
Markus Mayer757651e2013-09-10 11:07:01 -0700461 /*
462 * Clear interrupt before handler is called so we don't
463 * miss any interrupt occurred during executing them.
464 */
465 writel(readl(reg_base + GPIO_INT_STATUS(bank_id)) |
466 BIT(bit), reg_base + GPIO_INT_STATUS(bank_id));
467 /* Invoke interrupt handler */
Marc Zyngierdbd1c542021-05-04 17:42:18 +0100468 generic_handle_domain_irq(bank->kona_gpio->irq_domain,
469 hwirq);
Markus Mayer757651e2013-09-10 11:07:01 -0700470 }
471 }
472
Markus Mayer757651e2013-09-10 11:07:01 -0700473 chained_irq_exit(chip, desc);
474}
475
Linus Walleij57ef0422014-03-14 18:16:20 +0100476static int bcm_kona_gpio_irq_reqres(struct irq_data *d)
Linus Walleijdb6b3ad2013-11-19 14:14:50 +0100477{
478 struct bcm_kona_gpio *kona_gpio = irq_data_get_irq_chip_data(d);
479
Hans Verkuil1c939cb2018-09-08 11:23:19 +0200480 return gpiochip_reqres_irq(&kona_gpio->gpio_chip, d->hwirq);
Linus Walleijdb6b3ad2013-11-19 14:14:50 +0100481}
482
Linus Walleij57ef0422014-03-14 18:16:20 +0100483static void bcm_kona_gpio_irq_relres(struct irq_data *d)
Linus Walleijdb6b3ad2013-11-19 14:14:50 +0100484{
485 struct bcm_kona_gpio *kona_gpio = irq_data_get_irq_chip_data(d);
486
Hans Verkuil1c939cb2018-09-08 11:23:19 +0200487 gpiochip_relres_irq(&kona_gpio->gpio_chip, d->hwirq);
Linus Walleijdb6b3ad2013-11-19 14:14:50 +0100488}
489
Markus Mayer757651e2013-09-10 11:07:01 -0700490static struct irq_chip bcm_gpio_irq_chip = {
491 .name = "bcm-kona-gpio",
492 .irq_ack = bcm_kona_gpio_irq_ack,
493 .irq_mask = bcm_kona_gpio_irq_mask,
494 .irq_unmask = bcm_kona_gpio_irq_unmask,
495 .irq_set_type = bcm_kona_gpio_irq_set_type,
Linus Walleij57ef0422014-03-14 18:16:20 +0100496 .irq_request_resources = bcm_kona_gpio_irq_reqres,
497 .irq_release_resources = bcm_kona_gpio_irq_relres,
Markus Mayer757651e2013-09-10 11:07:01 -0700498};
499
Behan Webster37781292014-09-23 15:55:07 -0700500static struct of_device_id const bcm_kona_gpio_of_match[] = {
Markus Mayer757651e2013-09-10 11:07:01 -0700501 { .compatible = "brcm,kona-gpio" },
502 {}
503};
504
Markus Mayer757651e2013-09-10 11:07:01 -0700505/*
506 * This lock class tells lockdep that GPIO irqs are in a different
507 * category than their parents, so it won't report false recursion.
508 */
509static struct lock_class_key gpio_lock_class;
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100510static struct lock_class_key gpio_request_class;
Markus Mayer757651e2013-09-10 11:07:01 -0700511
Linus Walleij1dc94272013-09-20 23:14:18 +0200512static int bcm_kona_gpio_irq_map(struct irq_domain *d, unsigned int irq,
Markus Mayer757651e2013-09-10 11:07:01 -0700513 irq_hw_number_t hwirq)
514{
515 int ret;
516
Linus Walleij1dc94272013-09-20 23:14:18 +0200517 ret = irq_set_chip_data(irq, d->host_data);
Markus Mayer757651e2013-09-10 11:07:01 -0700518 if (ret < 0)
519 return ret;
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100520 irq_set_lockdep_class(irq, &gpio_lock_class, &gpio_request_class);
Linus Walleij1dc94272013-09-20 23:14:18 +0200521 irq_set_chip_and_handler(irq, &bcm_gpio_irq_chip, handle_simple_irq);
Linus Walleij1dc94272013-09-20 23:14:18 +0200522 irq_set_noprobe(irq);
Markus Mayer757651e2013-09-10 11:07:01 -0700523
524 return 0;
525}
526
Linus Walleijd933cc62013-10-11 19:14:50 +0200527static void bcm_kona_gpio_irq_unmap(struct irq_domain *d, unsigned int irq)
Markus Mayer757651e2013-09-10 11:07:01 -0700528{
Linus Walleijd933cc62013-10-11 19:14:50 +0200529 irq_set_chip_and_handler(irq, NULL, NULL);
530 irq_set_chip_data(irq, NULL);
Markus Mayer757651e2013-09-10 11:07:01 -0700531}
532
Krzysztof Kozlowski0b354dc2015-04-27 21:54:07 +0900533static const struct irq_domain_ops bcm_kona_irq_ops = {
Markus Mayer757651e2013-09-10 11:07:01 -0700534 .map = bcm_kona_gpio_irq_map,
535 .unmap = bcm_kona_gpio_irq_unmap,
536 .xlate = irq_domain_xlate_twocell,
537};
538
539static void bcm_kona_gpio_reset(struct bcm_kona_gpio *kona_gpio)
540{
541 void __iomem *reg_base;
542 int i;
543
544 reg_base = kona_gpio->reg_base;
545 /* disable interrupts and clear status */
546 for (i = 0; i < kona_gpio->num_bank; i++) {
Markus Mayerbdb93c02014-01-21 16:10:41 -0800547 /* Unlock the entire bank first */
Ben Dooksb66b2a02016-06-07 17:22:17 +0100548 bcm_kona_gpio_write_lock_regs(reg_base, i, UNLOCK_CODE);
Markus Mayer757651e2013-09-10 11:07:01 -0700549 writel(0xffffffff, reg_base + GPIO_INT_MASK(i));
550 writel(0xffffffff, reg_base + GPIO_INT_STATUS(i));
Markus Mayerbdb93c02014-01-21 16:10:41 -0800551 /* Now re-lock the bank */
Ben Dooksb66b2a02016-06-07 17:22:17 +0100552 bcm_kona_gpio_write_lock_regs(reg_base, i, LOCK_CODE);
Markus Mayer757651e2013-09-10 11:07:01 -0700553 }
554}
555
556static int bcm_kona_gpio_probe(struct platform_device *pdev)
557{
558 struct device *dev = &pdev->dev;
559 const struct of_device_id *match;
Markus Mayer757651e2013-09-10 11:07:01 -0700560 struct bcm_kona_gpio_bank *bank;
561 struct bcm_kona_gpio *kona_gpio;
562 struct gpio_chip *chip;
563 int ret;
564 int i;
565
566 match = of_match_device(bcm_kona_gpio_of_match, dev);
567 if (!match) {
568 dev_err(dev, "Failed to find gpio controller\n");
569 return -ENODEV;
570 }
571
572 kona_gpio = devm_kzalloc(dev, sizeof(*kona_gpio), GFP_KERNEL);
573 if (!kona_gpio)
574 return -ENOMEM;
575
576 kona_gpio->gpio_chip = template_chip;
577 chip = &kona_gpio->gpio_chip;
Peng Fancfdca142019-12-04 09:24:39 +0000578 ret = platform_irq_count(pdev);
579 if (!ret) {
Markus Mayer757651e2013-09-10 11:07:01 -0700580 dev_err(dev, "Couldn't determine # GPIO banks\n");
581 return -ENOENT;
Peng Fancfdca142019-12-04 09:24:39 +0000582 } else if (ret < 0) {
Krzysztof Kozlowskicff9d732020-08-27 22:08:22 +0200583 return dev_err_probe(dev, ret, "Couldn't determine GPIO banks\n");
Markus Mayer757651e2013-09-10 11:07:01 -0700584 }
Peng Fancfdca142019-12-04 09:24:39 +0000585 kona_gpio->num_bank = ret;
586
Markus Mayer757651e2013-09-10 11:07:01 -0700587 if (kona_gpio->num_bank > GPIO_MAX_BANK_NUM) {
588 dev_err(dev, "Too many GPIO banks configured (max=%d)\n",
589 GPIO_MAX_BANK_NUM);
590 return -ENXIO;
591 }
Kees Cooka86854d2018-06-12 14:07:58 -0700592 kona_gpio->banks = devm_kcalloc(dev,
593 kona_gpio->num_bank,
594 sizeof(*kona_gpio->banks),
595 GFP_KERNEL);
Markus Mayer757651e2013-09-10 11:07:01 -0700596 if (!kona_gpio->banks)
597 return -ENOMEM;
598
599 kona_gpio->pdev = pdev;
600 platform_set_drvdata(pdev, kona_gpio);
Andy Shevchenko45a541a2021-12-06 15:18:51 +0200601 chip->parent = dev;
Markus Mayer757651e2013-09-10 11:07:01 -0700602 chip->ngpio = kona_gpio->num_bank * GPIO_PER_BANK;
603
604 kona_gpio->irq_domain = irq_domain_add_linear(dev->of_node,
605 chip->ngpio,
606 &bcm_kona_irq_ops,
607 kona_gpio);
608 if (!kona_gpio->irq_domain) {
609 dev_err(dev, "Couldn't allocate IRQ domain\n");
610 return -ENXIO;
611 }
612
Enrico Weigelt, metux IT consult72d8cb72019-03-11 19:54:44 +0100613 kona_gpio->reg_base = devm_platform_ioremap_resource(pdev, 0);
Markus Mayer757651e2013-09-10 11:07:01 -0700614 if (IS_ERR(kona_gpio->reg_base)) {
Tiezhu Yang98f7d1b2020-05-22 12:12:18 +0800615 ret = PTR_ERR(kona_gpio->reg_base);
Markus Mayer757651e2013-09-10 11:07:01 -0700616 goto err_irq_domain;
617 }
618
619 for (i = 0; i < kona_gpio->num_bank; i++) {
620 bank = &kona_gpio->banks[i];
621 bank->id = i;
622 bank->irq = platform_get_irq(pdev, i);
623 bank->kona_gpio = kona_gpio;
624 if (bank->irq < 0) {
625 dev_err(dev, "Couldn't get IRQ for bank %d", i);
626 ret = -ENOENT;
627 goto err_irq_domain;
628 }
629 }
630
Markus Mayer23b4faa2013-10-18 11:50:03 -0700631 dev_info(&pdev->dev, "Setting up Kona GPIO\n");
Markus Mayer757651e2013-09-10 11:07:01 -0700632
633 bcm_kona_gpio_reset(kona_gpio);
634
Laxman Dewangan0b893122016-02-22 17:43:28 +0530635 ret = devm_gpiochip_add_data(dev, chip, kona_gpio);
Markus Mayer757651e2013-09-10 11:07:01 -0700636 if (ret < 0) {
637 dev_err(dev, "Couldn't add GPIO chip -- %d\n", ret);
638 goto err_irq_domain;
639 }
Markus Mayer757651e2013-09-10 11:07:01 -0700640 for (i = 0; i < kona_gpio->num_bank; i++) {
641 bank = &kona_gpio->banks[i];
Thomas Gleixnerb34cc6202015-06-21 20:16:04 +0200642 irq_set_chained_handler_and_data(bank->irq,
643 bcm_kona_gpio_irq_handler,
644 bank);
Markus Mayer757651e2013-09-10 11:07:01 -0700645 }
646
Julia Cartwrightc69fcea2017-03-09 10:21:54 -0600647 raw_spin_lock_init(&kona_gpio->lock);
Markus Mayer757651e2013-09-10 11:07:01 -0700648
649 return 0;
650
651err_irq_domain:
652 irq_domain_remove(kona_gpio->irq_domain);
653
654 return ret;
655}
656
657static struct platform_driver bcm_kona_gpio_driver = {
658 .driver = {
659 .name = "bcm-kona-gpio",
Markus Mayer757651e2013-09-10 11:07:01 -0700660 .of_match_table = bcm_kona_gpio_of_match,
661 },
662 .probe = bcm_kona_gpio_probe,
663};
Paul Gortmaker8f3e19f2016-03-27 11:44:41 -0400664builtin_platform_driver(bcm_kona_gpio_driver);