blob: d2fe57dad433ea9409c52a3aaf8ae9efa2113032 [file] [log] [blame]
David S. Miller8f6a93a2006-02-09 21:32:07 -08001/* pci_sun4v.c: SUN4V specific PCI controller support.
2 *
David S. Millerd2841422008-02-08 18:05:46 -08003 * Copyright (C) 2006, 2007, 2008 David S. Miller (davem@davemloft.net)
David S. Miller8f6a93a2006-02-09 21:32:07 -08004 */
5
6#include <linux/kernel.h>
7#include <linux/types.h>
8#include <linux/pci.h>
9#include <linux/init.h>
10#include <linux/slab.h>
11#include <linux/interrupt.h>
David S. Miller18397942006-02-10 00:08:26 -080012#include <linux/percpu.h>
David S. Miller35a17eb2007-02-10 17:41:02 -080013#include <linux/irq.h>
14#include <linux/msi.h>
Paul Gortmaker7b64db62011-07-18 15:57:46 -040015#include <linux/export.h>
David S. Miller59db8102007-05-23 18:00:46 -070016#include <linux/log2.h>
David S. Miller3822b502008-08-30 02:50:29 -070017#include <linux/of_device.h>
Sowmini Varadhanbb620c32015-04-09 15:33:31 -040018#include <linux/iommu-common.h>
David S. Miller8f6a93a2006-02-09 21:32:07 -080019
David S. Miller8f6a93a2006-02-09 21:32:07 -080020#include <asm/iommu.h>
21#include <asm/irq.h>
David S. Miller8f6a93a2006-02-09 21:32:07 -080022#include <asm/hypervisor.h>
David S. Millere87dc352006-06-21 18:18:47 -070023#include <asm/prom.h>
David S. Miller8f6a93a2006-02-09 21:32:07 -080024
25#include "pci_impl.h"
26#include "iommu_common.h"
27
David S. Millerbade5622006-02-09 22:05:54 -080028#include "pci_sun4v.h"
29
David S. Miller3822b502008-08-30 02:50:29 -070030#define DRIVER_NAME "pci_sun4v"
31#define PFX DRIVER_NAME ": "
32
David S. Millere01c0d62007-05-25 01:04:15 -070033static unsigned long vpci_major = 1;
34static unsigned long vpci_minor = 1;
35
David S. Miller7c8f4862006-02-13 21:50:27 -080036#define PGLIST_NENTS (PAGE_SIZE / sizeof(u64))
David S. Miller18397942006-02-10 00:08:26 -080037
David S. Miller16ce82d2007-04-26 21:08:21 -070038struct iommu_batch {
David S. Millerad7ad572007-07-27 22:39:14 -070039 struct device *dev; /* Device mapping is for. */
David S. Miller6a32fd42006-02-19 22:21:32 -080040 unsigned long prot; /* IOMMU page protections */
41 unsigned long entry; /* Index into IOTSB. */
42 u64 *pglist; /* List of physical pages */
43 unsigned long npages; /* Number of pages in list. */
David S. Miller18397942006-02-10 00:08:26 -080044};
45
David S. Millerad7ad572007-07-27 22:39:14 -070046static DEFINE_PER_CPU(struct iommu_batch, iommu_batch);
David S. Millerd3ae4b52008-09-09 23:54:02 -070047static int iommu_batch_initialized;
David S. Miller6a32fd42006-02-19 22:21:32 -080048
49/* Interrupts must be disabled. */
David S. Millerad7ad572007-07-27 22:39:14 -070050static inline void iommu_batch_start(struct device *dev, unsigned long prot, unsigned long entry)
David S. Miller6a32fd42006-02-19 22:21:32 -080051{
Christoph Lameter494fc422014-08-17 12:30:54 -050052 struct iommu_batch *p = this_cpu_ptr(&iommu_batch);
David S. Miller6a32fd42006-02-19 22:21:32 -080053
David S. Millerad7ad572007-07-27 22:39:14 -070054 p->dev = dev;
David S. Miller6a32fd42006-02-19 22:21:32 -080055 p->prot = prot;
56 p->entry = entry;
57 p->npages = 0;
58}
59
60/* Interrupts must be disabled. */
David S. Millerad7ad572007-07-27 22:39:14 -070061static long iommu_batch_flush(struct iommu_batch *p)
David S. Miller6a32fd42006-02-19 22:21:32 -080062{
David S. Millerad7ad572007-07-27 22:39:14 -070063 struct pci_pbm_info *pbm = p->dev->archdata.host_controller;
David S. Millera2fb23a2007-02-28 23:35:04 -080064 unsigned long devhandle = pbm->devhandle;
David S. Miller6a32fd42006-02-19 22:21:32 -080065 unsigned long prot = p->prot;
66 unsigned long entry = p->entry;
67 u64 *pglist = p->pglist;
68 unsigned long npages = p->npages;
69
David S. Millerd82965c2006-02-20 01:42:51 -080070 while (npages != 0) {
David S. Miller6a32fd42006-02-19 22:21:32 -080071 long num;
72
73 num = pci_sun4v_iommu_map(devhandle, HV_PCI_TSBID(0, entry),
74 npages, prot, __pa(pglist));
75 if (unlikely(num < 0)) {
76 if (printk_ratelimit())
David S. Millerad7ad572007-07-27 22:39:14 -070077 printk("iommu_batch_flush: IOMMU map of "
Sam Ravnborg90181132009-01-06 13:19:28 -080078 "[%08lx:%08llx:%lx:%lx:%lx] failed with "
David S. Miller6a32fd42006-02-19 22:21:32 -080079 "status %ld\n",
80 devhandle, HV_PCI_TSBID(0, entry),
81 npages, prot, __pa(pglist), num);
82 return -1;
83 }
84
85 entry += num;
86 npages -= num;
87 pglist += num;
David S. Millerd82965c2006-02-20 01:42:51 -080088 }
David S. Miller6a32fd42006-02-19 22:21:32 -080089
90 p->entry = entry;
91 p->npages = 0;
92
93 return 0;
94}
95
David S. Miller13fa14e2008-02-09 03:11:01 -080096static inline void iommu_batch_new_entry(unsigned long entry)
97{
Christoph Lameter494fc422014-08-17 12:30:54 -050098 struct iommu_batch *p = this_cpu_ptr(&iommu_batch);
David S. Miller13fa14e2008-02-09 03:11:01 -080099
100 if (p->entry + p->npages == entry)
101 return;
102 if (p->entry != ~0UL)
103 iommu_batch_flush(p);
104 p->entry = entry;
105}
106
David S. Miller6a32fd42006-02-19 22:21:32 -0800107/* Interrupts must be disabled. */
David S. Millerad7ad572007-07-27 22:39:14 -0700108static inline long iommu_batch_add(u64 phys_page)
David S. Miller6a32fd42006-02-19 22:21:32 -0800109{
Christoph Lameter494fc422014-08-17 12:30:54 -0500110 struct iommu_batch *p = this_cpu_ptr(&iommu_batch);
David S. Miller6a32fd42006-02-19 22:21:32 -0800111
112 BUG_ON(p->npages >= PGLIST_NENTS);
113
114 p->pglist[p->npages++] = phys_page;
115 if (p->npages == PGLIST_NENTS)
David S. Millerad7ad572007-07-27 22:39:14 -0700116 return iommu_batch_flush(p);
David S. Miller6a32fd42006-02-19 22:21:32 -0800117
118 return 0;
119}
120
121/* Interrupts must be disabled. */
David S. Millerad7ad572007-07-27 22:39:14 -0700122static inline long iommu_batch_end(void)
David S. Miller6a32fd42006-02-19 22:21:32 -0800123{
Christoph Lameter494fc422014-08-17 12:30:54 -0500124 struct iommu_batch *p = this_cpu_ptr(&iommu_batch);
David S. Miller6a32fd42006-02-19 22:21:32 -0800125
126 BUG_ON(p->npages >= PGLIST_NENTS);
127
David S. Millerad7ad572007-07-27 22:39:14 -0700128 return iommu_batch_flush(p);
David S. Miller6a32fd42006-02-19 22:21:32 -0800129}
David S. Miller18397942006-02-10 00:08:26 -0800130
David S. Millerad7ad572007-07-27 22:39:14 -0700131static void *dma_4v_alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczc4162582012-03-27 14:56:55 +0200132 dma_addr_t *dma_addrp, gfp_t gfp,
133 struct dma_attrs *attrs)
David S. Miller8f6a93a2006-02-09 21:32:07 -0800134{
David S. Miller7c8f4862006-02-13 21:50:27 -0800135 unsigned long flags, order, first_page, npages, n;
David S. Millerc1b1a5f12008-03-19 04:52:48 -0700136 struct iommu *iommu;
137 struct page *page;
David S. Miller18397942006-02-10 00:08:26 -0800138 void *ret;
139 long entry;
David S. Millerc1b1a5f12008-03-19 04:52:48 -0700140 int nid;
David S. Miller18397942006-02-10 00:08:26 -0800141
142 size = IO_PAGE_ALIGN(size);
143 order = get_order(size);
David S. Miller6a32fd42006-02-19 22:21:32 -0800144 if (unlikely(order >= MAX_ORDER))
David S. Miller18397942006-02-10 00:08:26 -0800145 return NULL;
146
147 npages = size >> IO_PAGE_SHIFT;
David S. Miller18397942006-02-10 00:08:26 -0800148
David S. Millerc1b1a5f12008-03-19 04:52:48 -0700149 nid = dev->archdata.numa_node;
150 page = alloc_pages_node(nid, gfp, order);
151 if (unlikely(!page))
David S. Miller18397942006-02-10 00:08:26 -0800152 return NULL;
David S. Millere7a04532006-02-15 22:25:27 -0800153
David S. Millerc1b1a5f12008-03-19 04:52:48 -0700154 first_page = (unsigned long) page_address(page);
David S. Miller18397942006-02-10 00:08:26 -0800155 memset((char *)first_page, 0, PAGE_SIZE << order);
156
David S. Millerad7ad572007-07-27 22:39:14 -0700157 iommu = dev->archdata.iommu;
David S. Miller18397942006-02-10 00:08:26 -0800158
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400159 entry = iommu_tbl_range_alloc(dev, &iommu->tbl, npages, NULL,
160 (unsigned long)(-1), 0);
David S. Miller18397942006-02-10 00:08:26 -0800161
David S. Millerd2841422008-02-08 18:05:46 -0800162 if (unlikely(entry == DMA_ERROR_CODE))
163 goto range_alloc_fail;
David S. Miller18397942006-02-10 00:08:26 -0800164
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400165 *dma_addrp = (iommu->tbl.table_map_base + (entry << IO_PAGE_SHIFT));
David S. Miller18397942006-02-10 00:08:26 -0800166 ret = (void *) first_page;
167 first_page = __pa(first_page);
168
David S. Miller6a32fd42006-02-19 22:21:32 -0800169 local_irq_save(flags);
David S. Miller18397942006-02-10 00:08:26 -0800170
David S. Millerad7ad572007-07-27 22:39:14 -0700171 iommu_batch_start(dev,
172 (HV_PCI_MAP_ATTR_READ |
173 HV_PCI_MAP_ATTR_WRITE),
174 entry);
David S. Miller18397942006-02-10 00:08:26 -0800175
David S. Miller6a32fd42006-02-19 22:21:32 -0800176 for (n = 0; n < npages; n++) {
David S. Millerad7ad572007-07-27 22:39:14 -0700177 long err = iommu_batch_add(first_page + (n * PAGE_SIZE));
David S. Miller6a32fd42006-02-19 22:21:32 -0800178 if (unlikely(err < 0L))
179 goto iommu_map_fail;
180 }
David S. Miller18397942006-02-10 00:08:26 -0800181
David S. Millerad7ad572007-07-27 22:39:14 -0700182 if (unlikely(iommu_batch_end() < 0L))
David S. Miller6a32fd42006-02-19 22:21:32 -0800183 goto iommu_map_fail;
David S. Miller18397942006-02-10 00:08:26 -0800184
David S. Miller6a32fd42006-02-19 22:21:32 -0800185 local_irq_restore(flags);
David S. Miller18397942006-02-10 00:08:26 -0800186
187 return ret;
David S. Miller6a32fd42006-02-19 22:21:32 -0800188
189iommu_map_fail:
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400190 iommu_tbl_range_free(&iommu->tbl, *dma_addrp, npages, DMA_ERROR_CODE);
David S. Miller6a32fd42006-02-19 22:21:32 -0800191
David S. Millerd2841422008-02-08 18:05:46 -0800192range_alloc_fail:
David S. Miller6a32fd42006-02-19 22:21:32 -0800193 free_pages(first_page, order);
194 return NULL;
David S. Miller8f6a93a2006-02-09 21:32:07 -0800195}
196
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400197static void dma_4v_iommu_demap(void *demap_arg, unsigned long entry,
198 unsigned long npages)
199{
200 u32 devhandle = *(u32 *)demap_arg;
201 unsigned long num, flags;
202
203 local_irq_save(flags);
204 do {
205 num = pci_sun4v_iommu_demap(devhandle,
206 HV_PCI_TSBID(0, entry),
207 npages);
208
209 entry += num;
210 npages -= num;
211 } while (npages != 0);
212 local_irq_restore(flags);
213}
214
David S. Millerad7ad572007-07-27 22:39:14 -0700215static void dma_4v_free_coherent(struct device *dev, size_t size, void *cpu,
Andrzej Pietrasiewiczc4162582012-03-27 14:56:55 +0200216 dma_addr_t dvma, struct dma_attrs *attrs)
David S. Miller8f6a93a2006-02-09 21:32:07 -0800217{
David S. Millera2fb23a2007-02-28 23:35:04 -0800218 struct pci_pbm_info *pbm;
David S. Miller16ce82d2007-04-26 21:08:21 -0700219 struct iommu *iommu;
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400220 unsigned long order, npages, entry;
David S. Miller7c8f4862006-02-13 21:50:27 -0800221 u32 devhandle;
David S. Miller18397942006-02-10 00:08:26 -0800222
223 npages = IO_PAGE_ALIGN(size) >> IO_PAGE_SHIFT;
David S. Millerad7ad572007-07-27 22:39:14 -0700224 iommu = dev->archdata.iommu;
225 pbm = dev->archdata.host_controller;
David S. Millera2fb23a2007-02-28 23:35:04 -0800226 devhandle = pbm->devhandle;
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400227 entry = ((dvma - iommu->tbl.table_map_base) >> IO_PAGE_SHIFT);
228 dma_4v_iommu_demap(&devhandle, entry, npages);
229 iommu_tbl_range_free(&iommu->tbl, dvma, npages, DMA_ERROR_CODE);
David S. Miller18397942006-02-10 00:08:26 -0800230 order = get_order(size);
231 if (order < 10)
232 free_pages((unsigned long)cpu, order);
David S. Miller8f6a93a2006-02-09 21:32:07 -0800233}
234
FUJITA Tomonori797a7562009-05-14 16:23:10 +0000235static dma_addr_t dma_4v_map_page(struct device *dev, struct page *page,
236 unsigned long offset, size_t sz,
FUJITA Tomonoribc0a14f2009-08-10 11:53:12 +0900237 enum dma_data_direction direction,
238 struct dma_attrs *attrs)
David S. Miller8f6a93a2006-02-09 21:32:07 -0800239{
David S. Miller16ce82d2007-04-26 21:08:21 -0700240 struct iommu *iommu;
David S. Miller18397942006-02-10 00:08:26 -0800241 unsigned long flags, npages, oaddr;
David S. Miller7c8f4862006-02-13 21:50:27 -0800242 unsigned long i, base_paddr;
David S. Miller6a32fd42006-02-19 22:21:32 -0800243 u32 bus_addr, ret;
David S. Miller18397942006-02-10 00:08:26 -0800244 unsigned long prot;
245 long entry;
David S. Miller18397942006-02-10 00:08:26 -0800246
David S. Millerad7ad572007-07-27 22:39:14 -0700247 iommu = dev->archdata.iommu;
David S. Miller18397942006-02-10 00:08:26 -0800248
David S. Millerad7ad572007-07-27 22:39:14 -0700249 if (unlikely(direction == DMA_NONE))
David S. Miller18397942006-02-10 00:08:26 -0800250 goto bad;
251
FUJITA Tomonori797a7562009-05-14 16:23:10 +0000252 oaddr = (unsigned long)(page_address(page) + offset);
David S. Miller18397942006-02-10 00:08:26 -0800253 npages = IO_PAGE_ALIGN(oaddr + sz) - (oaddr & IO_PAGE_MASK);
254 npages >>= IO_PAGE_SHIFT;
David S. Miller18397942006-02-10 00:08:26 -0800255
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400256 entry = iommu_tbl_range_alloc(dev, &iommu->tbl, npages, NULL,
257 (unsigned long)(-1), 0);
David S. Miller18397942006-02-10 00:08:26 -0800258
David S. Millerd2841422008-02-08 18:05:46 -0800259 if (unlikely(entry == DMA_ERROR_CODE))
David S. Miller18397942006-02-10 00:08:26 -0800260 goto bad;
261
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400262 bus_addr = (iommu->tbl.table_map_base + (entry << IO_PAGE_SHIFT));
David S. Miller18397942006-02-10 00:08:26 -0800263 ret = bus_addr | (oaddr & ~IO_PAGE_MASK);
264 base_paddr = __pa(oaddr & IO_PAGE_MASK);
265 prot = HV_PCI_MAP_ATTR_READ;
David S. Millerad7ad572007-07-27 22:39:14 -0700266 if (direction != DMA_TO_DEVICE)
David S. Miller18397942006-02-10 00:08:26 -0800267 prot |= HV_PCI_MAP_ATTR_WRITE;
268
David S. Miller6a32fd42006-02-19 22:21:32 -0800269 local_irq_save(flags);
David S. Miller18397942006-02-10 00:08:26 -0800270
David S. Millerad7ad572007-07-27 22:39:14 -0700271 iommu_batch_start(dev, prot, entry);
David S. Miller18397942006-02-10 00:08:26 -0800272
David S. Miller6a32fd42006-02-19 22:21:32 -0800273 for (i = 0; i < npages; i++, base_paddr += IO_PAGE_SIZE) {
David S. Millerad7ad572007-07-27 22:39:14 -0700274 long err = iommu_batch_add(base_paddr);
David S. Miller6a32fd42006-02-19 22:21:32 -0800275 if (unlikely(err < 0L))
276 goto iommu_map_fail;
277 }
David S. Millerad7ad572007-07-27 22:39:14 -0700278 if (unlikely(iommu_batch_end() < 0L))
David S. Miller6a32fd42006-02-19 22:21:32 -0800279 goto iommu_map_fail;
David S. Miller18397942006-02-10 00:08:26 -0800280
David S. Miller6a32fd42006-02-19 22:21:32 -0800281 local_irq_restore(flags);
David S. Miller18397942006-02-10 00:08:26 -0800282
283 return ret;
284
285bad:
286 if (printk_ratelimit())
287 WARN_ON(1);
David S. Millerad7ad572007-07-27 22:39:14 -0700288 return DMA_ERROR_CODE;
David S. Miller6a32fd42006-02-19 22:21:32 -0800289
290iommu_map_fail:
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400291 iommu_tbl_range_free(&iommu->tbl, bus_addr, npages, DMA_ERROR_CODE);
David S. Millerad7ad572007-07-27 22:39:14 -0700292 return DMA_ERROR_CODE;
David S. Miller8f6a93a2006-02-09 21:32:07 -0800293}
294
FUJITA Tomonori797a7562009-05-14 16:23:10 +0000295static void dma_4v_unmap_page(struct device *dev, dma_addr_t bus_addr,
FUJITA Tomonoribc0a14f2009-08-10 11:53:12 +0900296 size_t sz, enum dma_data_direction direction,
297 struct dma_attrs *attrs)
David S. Miller8f6a93a2006-02-09 21:32:07 -0800298{
David S. Millera2fb23a2007-02-28 23:35:04 -0800299 struct pci_pbm_info *pbm;
David S. Miller16ce82d2007-04-26 21:08:21 -0700300 struct iommu *iommu;
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400301 unsigned long npages;
David S. Miller18397942006-02-10 00:08:26 -0800302 long entry;
David S. Miller7c8f4862006-02-13 21:50:27 -0800303 u32 devhandle;
David S. Miller18397942006-02-10 00:08:26 -0800304
David S. Millerad7ad572007-07-27 22:39:14 -0700305 if (unlikely(direction == DMA_NONE)) {
David S. Miller18397942006-02-10 00:08:26 -0800306 if (printk_ratelimit())
307 WARN_ON(1);
308 return;
309 }
310
David S. Millerad7ad572007-07-27 22:39:14 -0700311 iommu = dev->archdata.iommu;
312 pbm = dev->archdata.host_controller;
David S. Millera2fb23a2007-02-28 23:35:04 -0800313 devhandle = pbm->devhandle;
David S. Miller18397942006-02-10 00:08:26 -0800314
315 npages = IO_PAGE_ALIGN(bus_addr + sz) - (bus_addr & IO_PAGE_MASK);
316 npages >>= IO_PAGE_SHIFT;
317 bus_addr &= IO_PAGE_MASK;
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400318 entry = (bus_addr - iommu->tbl.table_map_base) >> IO_PAGE_SHIFT;
319 dma_4v_iommu_demap(&devhandle, entry, npages);
320 iommu_tbl_range_free(&iommu->tbl, bus_addr, npages, DMA_ERROR_CODE);
David S. Miller18397942006-02-10 00:08:26 -0800321}
322
David S. Millerad7ad572007-07-27 22:39:14 -0700323static int dma_4v_map_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonoribc0a14f2009-08-10 11:53:12 +0900324 int nelems, enum dma_data_direction direction,
325 struct dma_attrs *attrs)
David S. Miller8f6a93a2006-02-09 21:32:07 -0800326{
David S. Miller13fa14e2008-02-09 03:11:01 -0800327 struct scatterlist *s, *outs, *segstart;
328 unsigned long flags, handle, prot;
329 dma_addr_t dma_next = 0, dma_addr;
330 unsigned int max_seg_size;
FUJITA Tomonorif0880252008-03-28 15:55:41 -0700331 unsigned long seg_boundary_size;
David S. Miller13fa14e2008-02-09 03:11:01 -0800332 int outcount, incount, i;
David S. Miller16ce82d2007-04-26 21:08:21 -0700333 struct iommu *iommu;
FUJITA Tomonorif0880252008-03-28 15:55:41 -0700334 unsigned long base_shift;
David S. Miller13fa14e2008-02-09 03:11:01 -0800335 long err;
David S. Miller18397942006-02-10 00:08:26 -0800336
David S. Miller13fa14e2008-02-09 03:11:01 -0800337 BUG_ON(direction == DMA_NONE);
David S. Miller18397942006-02-10 00:08:26 -0800338
David S. Millerad7ad572007-07-27 22:39:14 -0700339 iommu = dev->archdata.iommu;
David S. Miller13fa14e2008-02-09 03:11:01 -0800340 if (nelems == 0 || !iommu)
341 return 0;
David S. Miller18397942006-02-10 00:08:26 -0800342
David S. Miller18397942006-02-10 00:08:26 -0800343 prot = HV_PCI_MAP_ATTR_READ;
David S. Millerad7ad572007-07-27 22:39:14 -0700344 if (direction != DMA_TO_DEVICE)
David S. Miller18397942006-02-10 00:08:26 -0800345 prot |= HV_PCI_MAP_ATTR_WRITE;
346
David S. Miller13fa14e2008-02-09 03:11:01 -0800347 outs = s = segstart = &sglist[0];
348 outcount = 1;
349 incount = nelems;
350 handle = 0;
David S. Miller38192d52008-02-06 03:50:26 -0800351
David S. Miller13fa14e2008-02-09 03:11:01 -0800352 /* Init first segment length for backout at failure */
353 outs->dma_length = 0;
David S. Miller38192d52008-02-06 03:50:26 -0800354
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400355 local_irq_save(flags);
David S. Miller38192d52008-02-06 03:50:26 -0800356
David S. Miller13fa14e2008-02-09 03:11:01 -0800357 iommu_batch_start(dev, prot, ~0UL);
David S. Miller38192d52008-02-06 03:50:26 -0800358
David S. Miller13fa14e2008-02-09 03:11:01 -0800359 max_seg_size = dma_get_max_seg_size(dev);
FUJITA Tomonorif0880252008-03-28 15:55:41 -0700360 seg_boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
361 IO_PAGE_SIZE) >> IO_PAGE_SHIFT;
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400362 base_shift = iommu->tbl.table_map_base >> IO_PAGE_SHIFT;
David S. Miller13fa14e2008-02-09 03:11:01 -0800363 for_each_sg(sglist, s, nelems, i) {
FUJITA Tomonorif0880252008-03-28 15:55:41 -0700364 unsigned long paddr, npages, entry, out_entry = 0, slen;
David S. Miller38192d52008-02-06 03:50:26 -0800365
David S. Miller13fa14e2008-02-09 03:11:01 -0800366 slen = s->length;
367 /* Sanity check */
368 if (slen == 0) {
369 dma_next = 0;
370 continue;
David S. Miller38192d52008-02-06 03:50:26 -0800371 }
David S. Miller13fa14e2008-02-09 03:11:01 -0800372 /* Allocate iommu entries for that segment */
373 paddr = (unsigned long) SG_ENT_PHYS_ADDRESS(s);
Joerg Roedel0fcff282008-10-15 22:02:14 -0700374 npages = iommu_num_pages(paddr, slen, IO_PAGE_SIZE);
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400375 entry = iommu_tbl_range_alloc(dev, &iommu->tbl, npages,
376 &handle, (unsigned long)(-1), 0);
David S. Miller13fa14e2008-02-09 03:11:01 -0800377
378 /* Handle failure */
379 if (unlikely(entry == DMA_ERROR_CODE)) {
380 if (printk_ratelimit())
381 printk(KERN_INFO "iommu_alloc failed, iommu %p paddr %lx"
382 " npages %lx\n", iommu, paddr, npages);
383 goto iommu_map_failed;
384 }
385
386 iommu_batch_new_entry(entry);
387
388 /* Convert entry to a dma_addr_t */
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400389 dma_addr = iommu->tbl.table_map_base + (entry << IO_PAGE_SHIFT);
David S. Miller13fa14e2008-02-09 03:11:01 -0800390 dma_addr |= (s->offset & ~IO_PAGE_MASK);
391
392 /* Insert into HW table */
393 paddr &= IO_PAGE_MASK;
394 while (npages--) {
395 err = iommu_batch_add(paddr);
396 if (unlikely(err < 0L))
397 goto iommu_map_failed;
398 paddr += IO_PAGE_SIZE;
399 }
400
401 /* If we are in an open segment, try merging */
402 if (segstart != s) {
403 /* We cannot merge if:
404 * - allocated dma_addr isn't contiguous to previous allocation
405 */
406 if ((dma_addr != dma_next) ||
FUJITA Tomonorif0880252008-03-28 15:55:41 -0700407 (outs->dma_length + s->length > max_seg_size) ||
408 (is_span_boundary(out_entry, base_shift,
409 seg_boundary_size, outs, s))) {
David S. Miller13fa14e2008-02-09 03:11:01 -0800410 /* Can't merge: create a new segment */
411 segstart = s;
412 outcount++;
413 outs = sg_next(outs);
414 } else {
415 outs->dma_length += s->length;
416 }
417 }
418
419 if (segstart == s) {
420 /* This is a new segment, fill entries */
421 outs->dma_address = dma_addr;
422 outs->dma_length = slen;
FUJITA Tomonorif0880252008-03-28 15:55:41 -0700423 out_entry = entry;
David S. Miller13fa14e2008-02-09 03:11:01 -0800424 }
425
426 /* Calculate next page pointer for contiguous check */
427 dma_next = dma_addr + slen;
David S. Miller38192d52008-02-06 03:50:26 -0800428 }
429
430 err = iommu_batch_end();
431
David S. Miller6a32fd42006-02-19 22:21:32 -0800432 if (unlikely(err < 0L))
433 goto iommu_map_failed;
David S. Miller18397942006-02-10 00:08:26 -0800434
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400435 local_irq_restore(flags);
David S. Miller18397942006-02-10 00:08:26 -0800436
David S. Miller13fa14e2008-02-09 03:11:01 -0800437 if (outcount < incount) {
438 outs = sg_next(outs);
439 outs->dma_address = DMA_ERROR_CODE;
440 outs->dma_length = 0;
441 }
442
443 return outcount;
David S. Miller6a32fd42006-02-19 22:21:32 -0800444
445iommu_map_failed:
David S. Miller13fa14e2008-02-09 03:11:01 -0800446 for_each_sg(sglist, s, nelems, i) {
447 if (s->dma_length != 0) {
448 unsigned long vaddr, npages;
449
450 vaddr = s->dma_address & IO_PAGE_MASK;
Joerg Roedel0fcff282008-10-15 22:02:14 -0700451 npages = iommu_num_pages(s->dma_address, s->dma_length,
452 IO_PAGE_SIZE);
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400453 iommu_tbl_range_free(&iommu->tbl, vaddr, npages,
454 DMA_ERROR_CODE);
David S. Miller13fa14e2008-02-09 03:11:01 -0800455 /* XXX demap? XXX */
456 s->dma_address = DMA_ERROR_CODE;
457 s->dma_length = 0;
458 }
459 if (s == outs)
460 break;
461 }
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400462 local_irq_restore(flags);
David S. Miller6a32fd42006-02-19 22:21:32 -0800463
464 return 0;
David S. Miller8f6a93a2006-02-09 21:32:07 -0800465}
466
David S. Millerad7ad572007-07-27 22:39:14 -0700467static void dma_4v_unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonoribc0a14f2009-08-10 11:53:12 +0900468 int nelems, enum dma_data_direction direction,
469 struct dma_attrs *attrs)
David S. Miller8f6a93a2006-02-09 21:32:07 -0800470{
David S. Millera2fb23a2007-02-28 23:35:04 -0800471 struct pci_pbm_info *pbm;
David S. Miller13fa14e2008-02-09 03:11:01 -0800472 struct scatterlist *sg;
David S. Miller38192d52008-02-06 03:50:26 -0800473 struct iommu *iommu;
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400474 unsigned long flags, entry;
David S. Miller13fa14e2008-02-09 03:11:01 -0800475 u32 devhandle;
David S. Miller18397942006-02-10 00:08:26 -0800476
David S. Miller13fa14e2008-02-09 03:11:01 -0800477 BUG_ON(direction == DMA_NONE);
David S. Miller18397942006-02-10 00:08:26 -0800478
David S. Millerad7ad572007-07-27 22:39:14 -0700479 iommu = dev->archdata.iommu;
480 pbm = dev->archdata.host_controller;
David S. Millera2fb23a2007-02-28 23:35:04 -0800481 devhandle = pbm->devhandle;
David S. Miller18397942006-02-10 00:08:26 -0800482
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400483 local_irq_save(flags);
David S. Miller18397942006-02-10 00:08:26 -0800484
David S. Miller13fa14e2008-02-09 03:11:01 -0800485 sg = sglist;
486 while (nelems--) {
487 dma_addr_t dma_handle = sg->dma_address;
488 unsigned int len = sg->dma_length;
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400489 unsigned long npages;
490 struct iommu_map_table *tbl = &iommu->tbl;
491 unsigned long shift = IO_PAGE_SHIFT;
David S. Miller18397942006-02-10 00:08:26 -0800492
David S. Miller13fa14e2008-02-09 03:11:01 -0800493 if (!len)
494 break;
Joerg Roedel0fcff282008-10-15 22:02:14 -0700495 npages = iommu_num_pages(dma_handle, len, IO_PAGE_SIZE);
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400496 entry = ((dma_handle - tbl->table_map_base) >> shift);
497 dma_4v_iommu_demap(&devhandle, entry, npages);
498 iommu_tbl_range_free(&iommu->tbl, dma_handle, npages,
499 DMA_ERROR_CODE);
David S. Miller13fa14e2008-02-09 03:11:01 -0800500 sg = sg_next(sg);
501 }
David S. Miller18397942006-02-10 00:08:26 -0800502
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400503 local_irq_restore(flags);
David S. Miller8f6a93a2006-02-09 21:32:07 -0800504}
505
FUJITA Tomonori02f7a182009-08-10 11:53:13 +0900506static struct dma_map_ops sun4v_dma_ops = {
Andrzej Pietrasiewiczc4162582012-03-27 14:56:55 +0200507 .alloc = dma_4v_alloc_coherent,
508 .free = dma_4v_free_coherent,
FUJITA Tomonori797a7562009-05-14 16:23:10 +0000509 .map_page = dma_4v_map_page,
510 .unmap_page = dma_4v_unmap_page,
David S. Millerad7ad572007-07-27 22:39:14 -0700511 .map_sg = dma_4v_map_sg,
512 .unmap_sg = dma_4v_unmap_sg,
David S. Miller8f6a93a2006-02-09 21:32:07 -0800513};
514
Greg Kroah-Hartman7c9503b2012-12-21 14:03:26 -0800515static void pci_sun4v_scan_bus(struct pci_pbm_info *pbm, struct device *parent)
David S. Millerbade5622006-02-09 22:05:54 -0800516{
David S. Millere87dc352006-06-21 18:18:47 -0700517 struct property *prop;
518 struct device_node *dp;
519
Grant Likely61c7a082010-04-13 16:12:29 -0700520 dp = pbm->op->dev.of_node;
David S. Miller34768bc2007-05-07 23:06:27 -0700521 prop = of_find_property(dp, "66mhz-capable", NULL);
522 pbm->is_66mhz_capable = (prop != NULL);
David S. Millere822358a2008-09-01 18:32:22 -0700523 pbm->pci_bus = pci_scan_one_pbm(pbm, parent);
David S. Millerc2609262006-02-12 22:18:52 -0800524
525 /* XXX register error interrupt handlers XXX */
David S. Millerbade5622006-02-09 22:05:54 -0800526}
527
Greg Kroah-Hartman7c9503b2012-12-21 14:03:26 -0800528static unsigned long probe_existing_entries(struct pci_pbm_info *pbm,
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400529 struct iommu_map_table *iommu)
David S. Miller18397942006-02-10 00:08:26 -0800530{
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400531 struct iommu_pool *pool;
532 unsigned long i, pool_nr, cnt = 0;
David S. Miller7c8f4862006-02-13 21:50:27 -0800533 u32 devhandle;
David S. Miller18397942006-02-10 00:08:26 -0800534
535 devhandle = pbm->devhandle;
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400536 for (pool_nr = 0; pool_nr < iommu->nr_pools; pool_nr++) {
537 pool = &(iommu->pools[pool_nr]);
538 for (i = pool->start; i <= pool->end; i++) {
539 unsigned long ret, io_attrs, ra;
David S. Miller18397942006-02-10 00:08:26 -0800540
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400541 ret = pci_sun4v_iommu_getmap(devhandle,
542 HV_PCI_TSBID(0, i),
543 &io_attrs, &ra);
544 if (ret == HV_EOK) {
545 if (page_in_phys_avail(ra)) {
546 pci_sun4v_iommu_demap(devhandle,
547 HV_PCI_TSBID(0,
548 i), 1);
549 } else {
550 cnt++;
551 __set_bit(i, iommu->map);
552 }
David S. Millerc2a5a462006-06-22 00:01:56 -0700553 }
David S. Millere7a04532006-02-15 22:25:27 -0800554 }
David S. Miller18397942006-02-10 00:08:26 -0800555 }
David S. Millere7a04532006-02-15 22:25:27 -0800556 return cnt;
David S. Miller18397942006-02-10 00:08:26 -0800557}
558
Greg Kroah-Hartman7c9503b2012-12-21 14:03:26 -0800559static int pci_sun4v_iommu_init(struct pci_pbm_info *pbm)
David S. Millerbade5622006-02-09 22:05:54 -0800560{
David S. Miller8aef7272008-09-01 20:23:18 -0700561 static const u32 vdma_default[] = { 0x80000000, 0x80000000 };
David S. Miller16ce82d2007-04-26 21:08:21 -0700562 struct iommu *iommu = pbm->iommu;
David S. Millerc6fee082011-02-26 23:40:02 -0800563 unsigned long num_tsb_entries, sz;
David S. Miller8aef7272008-09-01 20:23:18 -0700564 u32 dma_mask, dma_offset;
565 const u32 *vdma;
David S. Miller18397942006-02-10 00:08:26 -0800566
Grant Likely61c7a082010-04-13 16:12:29 -0700567 vdma = of_get_property(pbm->op->dev.of_node, "virtual-dma", NULL);
David S. Miller8aef7272008-09-01 20:23:18 -0700568 if (!vdma)
569 vdma = vdma_default;
David S. Miller18397942006-02-10 00:08:26 -0800570
David S. Miller59db8102007-05-23 18:00:46 -0700571 if ((vdma[0] | vdma[1]) & ~IO_PAGE_MASK) {
David S. Miller3822b502008-08-30 02:50:29 -0700572 printk(KERN_ERR PFX "Strange virtual-dma[%08x:%08x].\n",
573 vdma[0], vdma[1]);
574 return -EINVAL;
Peter Senna Tschudin20b739f2012-09-12 07:03:11 +0000575 }
David S. Miller18397942006-02-10 00:08:26 -0800576
David S. Miller59db8102007-05-23 18:00:46 -0700577 dma_mask = (roundup_pow_of_two(vdma[1]) - 1UL);
578 num_tsb_entries = vdma[1] / IO_PAGE_SIZE;
David S. Miller18397942006-02-10 00:08:26 -0800579
580 dma_offset = vdma[0];
581
582 /* Setup initial software IOMMU state. */
David S. Millerc12f0482015-04-18 12:31:25 -0700583 spin_lock_init(&iommu->lock);
David S. Miller18397942006-02-10 00:08:26 -0800584 iommu->ctx_lowest_free = 1;
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400585 iommu->tbl.table_map_base = dma_offset;
David S. Miller18397942006-02-10 00:08:26 -0800586 iommu->dma_addr_mask = dma_mask;
587
588 /* Allocate and initialize the free area map. */
David S. Miller59db8102007-05-23 18:00:46 -0700589 sz = (num_tsb_entries + 7) / 8;
David S. Miller18397942006-02-10 00:08:26 -0800590 sz = (sz + 7UL) & ~7UL;
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400591 iommu->tbl.map = kzalloc(sz, GFP_KERNEL);
592 if (!iommu->tbl.map) {
David S. Miller3822b502008-08-30 02:50:29 -0700593 printk(KERN_ERR PFX "Error, kmalloc(arena.map) failed.\n");
594 return -ENOMEM;
David S. Miller18397942006-02-10 00:08:26 -0800595 }
Sowmini Varadhanbb620c32015-04-09 15:33:31 -0400596 iommu_tbl_pool_init(&iommu->tbl, num_tsb_entries, IO_PAGE_SHIFT,
597 NULL, false /* no large_pool */,
598 0 /* default npools */,
599 false /* want span boundary checking */);
600 sz = probe_existing_entries(pbm, &iommu->tbl);
David S. Millerc2a5a462006-06-22 00:01:56 -0700601 if (sz)
602 printk("%s: Imported %lu TSB entries from OBP\n",
603 pbm->name, sz);
David S. Miller3822b502008-08-30 02:50:29 -0700604
605 return 0;
David S. Millerbade5622006-02-09 22:05:54 -0800606}
607
David S. Miller35a17eb2007-02-10 17:41:02 -0800608#ifdef CONFIG_PCI_MSI
609struct pci_sun4v_msiq_entry {
610 u64 version_type;
611#define MSIQ_VERSION_MASK 0xffffffff00000000UL
612#define MSIQ_VERSION_SHIFT 32
613#define MSIQ_TYPE_MASK 0x00000000000000ffUL
614#define MSIQ_TYPE_SHIFT 0
615#define MSIQ_TYPE_NONE 0x00
616#define MSIQ_TYPE_MSG 0x01
617#define MSIQ_TYPE_MSI32 0x02
618#define MSIQ_TYPE_MSI64 0x03
619#define MSIQ_TYPE_INTX 0x08
620#define MSIQ_TYPE_NONE2 0xff
621
622 u64 intx_sysino;
623 u64 reserved1;
624 u64 stick;
625 u64 req_id; /* bus/device/func */
626#define MSIQ_REQID_BUS_MASK 0xff00UL
627#define MSIQ_REQID_BUS_SHIFT 8
628#define MSIQ_REQID_DEVICE_MASK 0x00f8UL
629#define MSIQ_REQID_DEVICE_SHIFT 3
630#define MSIQ_REQID_FUNC_MASK 0x0007UL
631#define MSIQ_REQID_FUNC_SHIFT 0
632
633 u64 msi_address;
634
Simon Arlotte5dd42e2007-05-11 13:52:08 -0700635 /* The format of this value is message type dependent.
David S. Miller35a17eb2007-02-10 17:41:02 -0800636 * For MSI bits 15:0 are the data from the MSI packet.
637 * For MSI-X bits 31:0 are the data from the MSI packet.
638 * For MSG, the message code and message routing code where:
639 * bits 39:32 is the bus/device/fn of the msg target-id
640 * bits 18:16 is the message routing code
641 * bits 7:0 is the message code
642 * For INTx the low order 2-bits are:
643 * 00 - INTA
644 * 01 - INTB
645 * 10 - INTC
646 * 11 - INTD
647 */
648 u64 msi_data;
649
650 u64 reserved2;
651};
652
David S. Miller759f89e2007-10-11 03:16:13 -0700653static int pci_sun4v_get_head(struct pci_pbm_info *pbm, unsigned long msiqid,
654 unsigned long *head)
David S. Miller35a17eb2007-02-10 17:41:02 -0800655{
David S. Miller759f89e2007-10-11 03:16:13 -0700656 unsigned long err, limit;
David S. Miller35a17eb2007-02-10 17:41:02 -0800657
David S. Miller759f89e2007-10-11 03:16:13 -0700658 err = pci_sun4v_msiq_gethead(pbm->devhandle, msiqid, head);
David S. Miller35a17eb2007-02-10 17:41:02 -0800659 if (unlikely(err))
David S. Miller759f89e2007-10-11 03:16:13 -0700660 return -ENXIO;
David S. Miller35a17eb2007-02-10 17:41:02 -0800661
David S. Miller759f89e2007-10-11 03:16:13 -0700662 limit = pbm->msiq_ent_count * sizeof(struct pci_sun4v_msiq_entry);
663 if (unlikely(*head >= limit))
664 return -EFBIG;
David S. Miller35a17eb2007-02-10 17:41:02 -0800665
666 return 0;
667}
668
David S. Miller759f89e2007-10-11 03:16:13 -0700669static int pci_sun4v_dequeue_msi(struct pci_pbm_info *pbm,
670 unsigned long msiqid, unsigned long *head,
671 unsigned long *msi)
David S. Miller35a17eb2007-02-10 17:41:02 -0800672{
David S. Miller759f89e2007-10-11 03:16:13 -0700673 struct pci_sun4v_msiq_entry *ep;
674 unsigned long err, type;
675
676 /* Note: void pointer arithmetic, 'head' is a byte offset */
677 ep = (pbm->msi_queues + ((msiqid - pbm->msiq_first) *
678 (pbm->msiq_ent_count *
679 sizeof(struct pci_sun4v_msiq_entry))) +
680 *head);
681
682 if ((ep->version_type & MSIQ_TYPE_MASK) == 0)
683 return 0;
684
685 type = (ep->version_type & MSIQ_TYPE_MASK) >> MSIQ_TYPE_SHIFT;
686 if (unlikely(type != MSIQ_TYPE_MSI32 &&
687 type != MSIQ_TYPE_MSI64))
688 return -EINVAL;
689
690 *msi = ep->msi_data;
691
692 err = pci_sun4v_msi_setstate(pbm->devhandle,
693 ep->msi_data /* msi_num */,
694 HV_MSISTATE_IDLE);
695 if (unlikely(err))
696 return -ENXIO;
697
698 /* Clear the entry. */
699 ep->version_type &= ~MSIQ_TYPE_MASK;
700
701 (*head) += sizeof(struct pci_sun4v_msiq_entry);
702 if (*head >=
703 (pbm->msiq_ent_count * sizeof(struct pci_sun4v_msiq_entry)))
704 *head = 0;
705
706 return 1;
David S. Miller35a17eb2007-02-10 17:41:02 -0800707}
708
David S. Miller759f89e2007-10-11 03:16:13 -0700709static int pci_sun4v_set_head(struct pci_pbm_info *pbm, unsigned long msiqid,
710 unsigned long head)
711{
712 unsigned long err;
713
714 err = pci_sun4v_msiq_sethead(pbm->devhandle, msiqid, head);
715 if (unlikely(err))
716 return -EINVAL;
717
718 return 0;
719}
720
721static int pci_sun4v_msi_setup(struct pci_pbm_info *pbm, unsigned long msiqid,
722 unsigned long msi, int is_msi64)
723{
724 if (pci_sun4v_msi_setmsiq(pbm->devhandle, msi, msiqid,
725 (is_msi64 ?
726 HV_MSITYPE_MSI64 : HV_MSITYPE_MSI32)))
727 return -ENXIO;
728 if (pci_sun4v_msi_setstate(pbm->devhandle, msi, HV_MSISTATE_IDLE))
729 return -ENXIO;
730 if (pci_sun4v_msi_setvalid(pbm->devhandle, msi, HV_MSIVALID_VALID))
731 return -ENXIO;
732 return 0;
733}
734
735static int pci_sun4v_msi_teardown(struct pci_pbm_info *pbm, unsigned long msi)
736{
737 unsigned long err, msiqid;
738
739 err = pci_sun4v_msi_getmsiq(pbm->devhandle, msi, &msiqid);
740 if (err)
741 return -ENXIO;
742
743 pci_sun4v_msi_setvalid(pbm->devhandle, msi, HV_MSIVALID_INVALID);
744
745 return 0;
746}
747
748static int pci_sun4v_msiq_alloc(struct pci_pbm_info *pbm)
David S. Miller35a17eb2007-02-10 17:41:02 -0800749{
750 unsigned long q_size, alloc_size, pages, order;
751 int i;
752
753 q_size = pbm->msiq_ent_count * sizeof(struct pci_sun4v_msiq_entry);
754 alloc_size = (pbm->msiq_num * q_size);
755 order = get_order(alloc_size);
756 pages = __get_free_pages(GFP_KERNEL | __GFP_COMP, order);
757 if (pages == 0UL) {
758 printk(KERN_ERR "MSI: Cannot allocate MSI queues (o=%lu).\n",
759 order);
760 return -ENOMEM;
761 }
762 memset((char *)pages, 0, PAGE_SIZE << order);
763 pbm->msi_queues = (void *) pages;
764
765 for (i = 0; i < pbm->msiq_num; i++) {
766 unsigned long err, base = __pa(pages + (i * q_size));
767 unsigned long ret1, ret2;
768
769 err = pci_sun4v_msiq_conf(pbm->devhandle,
770 pbm->msiq_first + i,
771 base, pbm->msiq_ent_count);
772 if (err) {
773 printk(KERN_ERR "MSI: msiq register fails (err=%lu)\n",
774 err);
775 goto h_error;
776 }
777
778 err = pci_sun4v_msiq_info(pbm->devhandle,
779 pbm->msiq_first + i,
780 &ret1, &ret2);
781 if (err) {
782 printk(KERN_ERR "MSI: Cannot read msiq (err=%lu)\n",
783 err);
784 goto h_error;
785 }
786 if (ret1 != base || ret2 != pbm->msiq_ent_count) {
787 printk(KERN_ERR "MSI: Bogus qconf "
788 "expected[%lx:%x] got[%lx:%lx]\n",
789 base, pbm->msiq_ent_count,
790 ret1, ret2);
791 goto h_error;
792 }
793 }
794
795 return 0;
796
797h_error:
798 free_pages(pages, order);
799 return -EINVAL;
800}
801
David S. Miller759f89e2007-10-11 03:16:13 -0700802static void pci_sun4v_msiq_free(struct pci_pbm_info *pbm)
David S. Miller35a17eb2007-02-10 17:41:02 -0800803{
David S. Miller759f89e2007-10-11 03:16:13 -0700804 unsigned long q_size, alloc_size, pages, order;
David S. Miller35a17eb2007-02-10 17:41:02 -0800805 int i;
806
David S. Miller759f89e2007-10-11 03:16:13 -0700807 for (i = 0; i < pbm->msiq_num; i++) {
808 unsigned long msiqid = pbm->msiq_first + i;
809
810 (void) pci_sun4v_msiq_conf(pbm->devhandle, msiqid, 0UL, 0);
David S. Miller35a17eb2007-02-10 17:41:02 -0800811 }
812
David S. Miller759f89e2007-10-11 03:16:13 -0700813 q_size = pbm->msiq_ent_count * sizeof(struct pci_sun4v_msiq_entry);
814 alloc_size = (pbm->msiq_num * q_size);
815 order = get_order(alloc_size);
816
817 pages = (unsigned long) pbm->msi_queues;
818
819 free_pages(pages, order);
820
821 pbm->msi_queues = NULL;
David S. Miller35a17eb2007-02-10 17:41:02 -0800822}
823
David S. Miller759f89e2007-10-11 03:16:13 -0700824static int pci_sun4v_msiq_build_irq(struct pci_pbm_info *pbm,
825 unsigned long msiqid,
826 unsigned long devino)
David S. Miller35a17eb2007-02-10 17:41:02 -0800827{
Sam Ravnborg44ed3c02011-01-22 11:32:20 +0000828 unsigned int irq = sun4v_build_irq(pbm->devhandle, devino);
David S. Miller35a17eb2007-02-10 17:41:02 -0800829
Sam Ravnborg44ed3c02011-01-22 11:32:20 +0000830 if (!irq)
David S. Miller759f89e2007-10-11 03:16:13 -0700831 return -ENOMEM;
David S. Miller35a17eb2007-02-10 17:41:02 -0800832
David S. Miller35a17eb2007-02-10 17:41:02 -0800833 if (pci_sun4v_msiq_setvalid(pbm->devhandle, msiqid, HV_MSIQ_VALID))
David S. Miller759f89e2007-10-11 03:16:13 -0700834 return -EINVAL;
David S. Miller7cc85832011-12-22 13:23:59 -0800835 if (pci_sun4v_msiq_setstate(pbm->devhandle, msiqid, HV_MSIQSTATE_IDLE))
836 return -EINVAL;
David S. Miller35a17eb2007-02-10 17:41:02 -0800837
Sam Ravnborg44ed3c02011-01-22 11:32:20 +0000838 return irq;
David S. Miller35a17eb2007-02-10 17:41:02 -0800839}
840
David S. Miller759f89e2007-10-11 03:16:13 -0700841static const struct sparc64_msiq_ops pci_sun4v_msiq_ops = {
842 .get_head = pci_sun4v_get_head,
843 .dequeue_msi = pci_sun4v_dequeue_msi,
844 .set_head = pci_sun4v_set_head,
845 .msi_setup = pci_sun4v_msi_setup,
846 .msi_teardown = pci_sun4v_msi_teardown,
847 .msiq_alloc = pci_sun4v_msiq_alloc,
848 .msiq_free = pci_sun4v_msiq_free,
849 .msiq_build_irq = pci_sun4v_msiq_build_irq,
850};
David S. Millere9870c42007-05-07 23:28:50 -0700851
852static void pci_sun4v_msi_init(struct pci_pbm_info *pbm)
853{
David S. Miller759f89e2007-10-11 03:16:13 -0700854 sparc64_pbm_msi_init(pbm, &pci_sun4v_msiq_ops);
David S. Millere9870c42007-05-07 23:28:50 -0700855}
David S. Miller35a17eb2007-02-10 17:41:02 -0800856#else /* CONFIG_PCI_MSI */
857static void pci_sun4v_msi_init(struct pci_pbm_info *pbm)
858{
859}
860#endif /* !(CONFIG_PCI_MSI) */
861
Greg Kroah-Hartman7c9503b2012-12-21 14:03:26 -0800862static int pci_sun4v_pbm_init(struct pci_pbm_info *pbm,
863 struct platform_device *op, u32 devhandle)
David S. Millerbade5622006-02-09 22:05:54 -0800864{
Grant Likely61c7a082010-04-13 16:12:29 -0700865 struct device_node *dp = op->dev.of_node;
David S. Miller3822b502008-08-30 02:50:29 -0700866 int err;
David S. Millerbade5622006-02-09 22:05:54 -0800867
David S. Millerc1b1a5f12008-03-19 04:52:48 -0700868 pbm->numa_node = of_node_to_nid(dp);
869
David S. Millerca3dd882007-05-09 02:35:27 -0700870 pbm->pci_ops = &sun4v_pci_ops;
871 pbm->config_space_reg_bits = 12;
David S. Miller34768bc2007-05-07 23:06:27 -0700872
David S. Miller6c108f12007-05-07 23:49:01 -0700873 pbm->index = pci_num_pbms++;
874
David S. Miller22fecba2008-09-10 00:19:28 -0700875 pbm->op = op;
David S. Millerbade5622006-02-09 22:05:54 -0800876
David S. Miller38337892006-02-12 22:06:53 -0800877 pbm->devhandle = devhandle;
David S. Millerbade5622006-02-09 22:05:54 -0800878
David S. Millere87dc352006-06-21 18:18:47 -0700879 pbm->name = dp->full_name;
David S. Millerbade5622006-02-09 22:05:54 -0800880
David S. Millere87dc352006-06-21 18:18:47 -0700881 printk("%s: SUN4V PCI Bus Module\n", pbm->name);
David S. Millerc1b1a5f12008-03-19 04:52:48 -0700882 printk("%s: On NUMA node %d\n", pbm->name, pbm->numa_node);
David S. Millerbade5622006-02-09 22:05:54 -0800883
David S. Miller9fd8b642007-03-08 21:55:49 -0800884 pci_determine_mem_io_space(pbm);
David S. Millerbade5622006-02-09 22:05:54 -0800885
David S. Millercfa06522007-05-07 21:51:41 -0700886 pci_get_pbm_props(pbm);
David S. Miller3822b502008-08-30 02:50:29 -0700887
888 err = pci_sun4v_iommu_init(pbm);
889 if (err)
890 return err;
891
David S. Miller35a17eb2007-02-10 17:41:02 -0800892 pci_sun4v_msi_init(pbm);
David S. Miller3822b502008-08-30 02:50:29 -0700893
David S. Millere822358a2008-09-01 18:32:22 -0700894 pci_sun4v_scan_bus(pbm, &op->dev);
David S. Miller3822b502008-08-30 02:50:29 -0700895
David S. Millerd3ae4b52008-09-09 23:54:02 -0700896 pbm->next = pci_pbm_root;
897 pci_pbm_root = pbm;
898
David S. Miller3822b502008-08-30 02:50:29 -0700899 return 0;
David S. Millerbade5622006-02-09 22:05:54 -0800900}
901
Greg Kroah-Hartman7c9503b2012-12-21 14:03:26 -0800902static int pci_sun4v_probe(struct platform_device *op)
David S. Miller8f6a93a2006-02-09 21:32:07 -0800903{
David S. Miller3822b502008-08-30 02:50:29 -0700904 const struct linux_prom64_registers *regs;
David S. Millere01c0d62007-05-25 01:04:15 -0700905 static int hvapi_negotiated = 0;
David S. Miller34768bc2007-05-07 23:06:27 -0700906 struct pci_pbm_info *pbm;
David S. Miller3822b502008-08-30 02:50:29 -0700907 struct device_node *dp;
David S. Miller16ce82d2007-04-26 21:08:21 -0700908 struct iommu *iommu;
David S. Miller7c8f4862006-02-13 21:50:27 -0800909 u32 devhandle;
David S. Millerd7472c32008-08-31 01:33:52 -0700910 int i, err;
David S. Miller38337892006-02-12 22:06:53 -0800911
Grant Likely61c7a082010-04-13 16:12:29 -0700912 dp = op->dev.of_node;
David S. Miller3822b502008-08-30 02:50:29 -0700913
David S. Millere01c0d62007-05-25 01:04:15 -0700914 if (!hvapi_negotiated++) {
David S. Miller8d2aec52008-09-12 00:01:03 -0700915 err = sun4v_hvapi_register(HV_GRP_PCI,
916 vpci_major,
917 &vpci_minor);
David S. Millere01c0d62007-05-25 01:04:15 -0700918
919 if (err) {
David S. Miller3822b502008-08-30 02:50:29 -0700920 printk(KERN_ERR PFX "Could not register hvapi, "
921 "err=%d\n", err);
922 return err;
David S. Millere01c0d62007-05-25 01:04:15 -0700923 }
David S. Miller3822b502008-08-30 02:50:29 -0700924 printk(KERN_INFO PFX "Registered hvapi major[%lu] minor[%lu]\n",
David S. Millere01c0d62007-05-25 01:04:15 -0700925 vpci_major, vpci_minor);
David S. Millerad7ad572007-07-27 22:39:14 -0700926
927 dma_ops = &sun4v_dma_ops;
David S. Millere01c0d62007-05-25 01:04:15 -0700928 }
929
David S. Miller3822b502008-08-30 02:50:29 -0700930 regs = of_get_property(dp, "reg", NULL);
David S. Millerd7472c32008-08-31 01:33:52 -0700931 err = -ENODEV;
David S. Miller3822b502008-08-30 02:50:29 -0700932 if (!regs) {
933 printk(KERN_ERR PFX "Could not find config registers\n");
David S. Millerd7472c32008-08-31 01:33:52 -0700934 goto out_err;
Cyrill Gorcunov75c6d142007-11-20 17:32:19 -0800935 }
David S. Millere87dc352006-06-21 18:18:47 -0700936 devhandle = (regs->phys_addr >> 32UL) & 0x0fffffff;
David S. Miller38337892006-02-12 22:06:53 -0800937
David S. Millerd7472c32008-08-31 01:33:52 -0700938 err = -ENOMEM;
David S. Millerd3ae4b52008-09-09 23:54:02 -0700939 if (!iommu_batch_initialized) {
940 for_each_possible_cpu(i) {
941 unsigned long page = get_zeroed_page(GFP_KERNEL);
David S. Miller7c8f4862006-02-13 21:50:27 -0800942
David S. Millerd3ae4b52008-09-09 23:54:02 -0700943 if (!page)
944 goto out_err;
David S. Miller7c8f4862006-02-13 21:50:27 -0800945
David S. Millerd3ae4b52008-09-09 23:54:02 -0700946 per_cpu(iommu_batch, i).pglist = (u64 *) page;
947 }
948 iommu_batch_initialized = 1;
David S. Millerbade5622006-02-09 22:05:54 -0800949 }
David S. Miller7c8f4862006-02-13 21:50:27 -0800950
David S. Millerd3ae4b52008-09-09 23:54:02 -0700951 pbm = kzalloc(sizeof(*pbm), GFP_KERNEL);
952 if (!pbm) {
953 printk(KERN_ERR PFX "Could not allocate pci_pbm_info\n");
David S. Millerd7472c32008-08-31 01:33:52 -0700954 goto out_err;
David S. Miller3822b502008-08-30 02:50:29 -0700955 }
David S. Miller7c8f4862006-02-13 21:50:27 -0800956
David S. Millerd3ae4b52008-09-09 23:54:02 -0700957 iommu = kzalloc(sizeof(struct iommu), GFP_KERNEL);
David S. Miller3822b502008-08-30 02:50:29 -0700958 if (!iommu) {
David S. Millerd3ae4b52008-09-09 23:54:02 -0700959 printk(KERN_ERR PFX "Could not allocate pbm iommu\n");
David S. Millerd7472c32008-08-31 01:33:52 -0700960 goto out_free_controller;
David S. Miller3822b502008-08-30 02:50:29 -0700961 }
David S. Miller7c8f4862006-02-13 21:50:27 -0800962
David S. Millerd3ae4b52008-09-09 23:54:02 -0700963 pbm->iommu = iommu;
David S. Millerbade5622006-02-09 22:05:54 -0800964
David S. Millerd3ae4b52008-09-09 23:54:02 -0700965 err = pci_sun4v_pbm_init(pbm, op, devhandle);
966 if (err)
967 goto out_free_iommu;
David S. Miller7c8f4862006-02-13 21:50:27 -0800968
David S. Millerd3ae4b52008-09-09 23:54:02 -0700969 dev_set_drvdata(&op->dev, pbm);
David S. Millerbade5622006-02-09 22:05:54 -0800970
David S. Millerd3ae4b52008-09-09 23:54:02 -0700971 return 0;
David S. Miller7c8f4862006-02-13 21:50:27 -0800972
David S. Millerd3ae4b52008-09-09 23:54:02 -0700973out_free_iommu:
974 kfree(pbm->iommu);
David S. Millerd7472c32008-08-31 01:33:52 -0700975
976out_free_controller:
David S. Millerd3ae4b52008-09-09 23:54:02 -0700977 kfree(pbm);
David S. Millerd7472c32008-08-31 01:33:52 -0700978
979out_err:
980 return err;
David S. Miller8f6a93a2006-02-09 21:32:07 -0800981}
David S. Miller3822b502008-08-30 02:50:29 -0700982
David S. Miller3628aa02011-03-30 17:37:56 -0700983static const struct of_device_id pci_sun4v_match[] = {
David S. Miller3822b502008-08-30 02:50:29 -0700984 {
985 .name = "pci",
986 .compatible = "SUNW,sun4v-pci",
987 },
988 {},
989};
990
Grant Likely4ebb24f2011-02-22 20:01:33 -0700991static struct platform_driver pci_sun4v_driver = {
Grant Likely40182942010-04-13 16:13:02 -0700992 .driver = {
993 .name = DRIVER_NAME,
Grant Likely40182942010-04-13 16:13:02 -0700994 .of_match_table = pci_sun4v_match,
995 },
David S. Miller3822b502008-08-30 02:50:29 -0700996 .probe = pci_sun4v_probe,
997};
998
999static int __init pci_sun4v_init(void)
1000{
Grant Likely4ebb24f2011-02-22 20:01:33 -07001001 return platform_driver_register(&pci_sun4v_driver);
David S. Miller3822b502008-08-30 02:50:29 -07001002}
1003
1004subsys_initcall(pci_sun4v_init);