David S. Miller | 8f6a93a | 2006-02-09 21:32:07 -0800 | [diff] [blame] | 1 | /* pci_sun4v.c: SUN4V specific PCI controller support. |
| 2 | * |
David S. Miller | d284142 | 2008-02-08 18:05:46 -0800 | [diff] [blame] | 3 | * Copyright (C) 2006, 2007, 2008 David S. Miller (davem@davemloft.net) |
David S. Miller | 8f6a93a | 2006-02-09 21:32:07 -0800 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #include <linux/kernel.h> |
| 7 | #include <linux/types.h> |
| 8 | #include <linux/pci.h> |
| 9 | #include <linux/init.h> |
| 10 | #include <linux/slab.h> |
| 11 | #include <linux/interrupt.h> |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 12 | #include <linux/percpu.h> |
David S. Miller | 35a17eb | 2007-02-10 17:41:02 -0800 | [diff] [blame] | 13 | #include <linux/irq.h> |
| 14 | #include <linux/msi.h> |
Paul Gortmaker | 7b64db6 | 2011-07-18 15:57:46 -0400 | [diff] [blame] | 15 | #include <linux/export.h> |
David S. Miller | 59db810 | 2007-05-23 18:00:46 -0700 | [diff] [blame] | 16 | #include <linux/log2.h> |
David S. Miller | 3822b50 | 2008-08-30 02:50:29 -0700 | [diff] [blame] | 17 | #include <linux/of_device.h> |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 18 | #include <linux/iommu-common.h> |
David S. Miller | 8f6a93a | 2006-02-09 21:32:07 -0800 | [diff] [blame] | 19 | |
David S. Miller | 8f6a93a | 2006-02-09 21:32:07 -0800 | [diff] [blame] | 20 | #include <asm/iommu.h> |
| 21 | #include <asm/irq.h> |
David S. Miller | 8f6a93a | 2006-02-09 21:32:07 -0800 | [diff] [blame] | 22 | #include <asm/hypervisor.h> |
David S. Miller | e87dc35 | 2006-06-21 18:18:47 -0700 | [diff] [blame] | 23 | #include <asm/prom.h> |
David S. Miller | 8f6a93a | 2006-02-09 21:32:07 -0800 | [diff] [blame] | 24 | |
| 25 | #include "pci_impl.h" |
| 26 | #include "iommu_common.h" |
| 27 | |
David S. Miller | bade562 | 2006-02-09 22:05:54 -0800 | [diff] [blame] | 28 | #include "pci_sun4v.h" |
| 29 | |
David S. Miller | 3822b50 | 2008-08-30 02:50:29 -0700 | [diff] [blame] | 30 | #define DRIVER_NAME "pci_sun4v" |
| 31 | #define PFX DRIVER_NAME ": " |
| 32 | |
David S. Miller | e01c0d6 | 2007-05-25 01:04:15 -0700 | [diff] [blame] | 33 | static unsigned long vpci_major = 1; |
| 34 | static unsigned long vpci_minor = 1; |
| 35 | |
David S. Miller | 7c8f486 | 2006-02-13 21:50:27 -0800 | [diff] [blame] | 36 | #define PGLIST_NENTS (PAGE_SIZE / sizeof(u64)) |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 37 | |
David S. Miller | 16ce82d | 2007-04-26 21:08:21 -0700 | [diff] [blame] | 38 | struct iommu_batch { |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 39 | struct device *dev; /* Device mapping is for. */ |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 40 | unsigned long prot; /* IOMMU page protections */ |
| 41 | unsigned long entry; /* Index into IOTSB. */ |
| 42 | u64 *pglist; /* List of physical pages */ |
| 43 | unsigned long npages; /* Number of pages in list. */ |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 44 | }; |
| 45 | |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 46 | static DEFINE_PER_CPU(struct iommu_batch, iommu_batch); |
David S. Miller | d3ae4b5 | 2008-09-09 23:54:02 -0700 | [diff] [blame] | 47 | static int iommu_batch_initialized; |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 48 | |
| 49 | /* Interrupts must be disabled. */ |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 50 | static inline void iommu_batch_start(struct device *dev, unsigned long prot, unsigned long entry) |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 51 | { |
Christoph Lameter | 494fc42 | 2014-08-17 12:30:54 -0500 | [diff] [blame] | 52 | struct iommu_batch *p = this_cpu_ptr(&iommu_batch); |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 53 | |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 54 | p->dev = dev; |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 55 | p->prot = prot; |
| 56 | p->entry = entry; |
| 57 | p->npages = 0; |
| 58 | } |
| 59 | |
| 60 | /* Interrupts must be disabled. */ |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 61 | static long iommu_batch_flush(struct iommu_batch *p) |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 62 | { |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 63 | struct pci_pbm_info *pbm = p->dev->archdata.host_controller; |
David S. Miller | a2fb23a | 2007-02-28 23:35:04 -0800 | [diff] [blame] | 64 | unsigned long devhandle = pbm->devhandle; |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 65 | unsigned long prot = p->prot; |
| 66 | unsigned long entry = p->entry; |
| 67 | u64 *pglist = p->pglist; |
| 68 | unsigned long npages = p->npages; |
| 69 | |
David S. Miller | d82965c | 2006-02-20 01:42:51 -0800 | [diff] [blame] | 70 | while (npages != 0) { |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 71 | long num; |
| 72 | |
| 73 | num = pci_sun4v_iommu_map(devhandle, HV_PCI_TSBID(0, entry), |
| 74 | npages, prot, __pa(pglist)); |
| 75 | if (unlikely(num < 0)) { |
| 76 | if (printk_ratelimit()) |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 77 | printk("iommu_batch_flush: IOMMU map of " |
Sam Ravnborg | 9018113 | 2009-01-06 13:19:28 -0800 | [diff] [blame] | 78 | "[%08lx:%08llx:%lx:%lx:%lx] failed with " |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 79 | "status %ld\n", |
| 80 | devhandle, HV_PCI_TSBID(0, entry), |
| 81 | npages, prot, __pa(pglist), num); |
| 82 | return -1; |
| 83 | } |
| 84 | |
| 85 | entry += num; |
| 86 | npages -= num; |
| 87 | pglist += num; |
David S. Miller | d82965c | 2006-02-20 01:42:51 -0800 | [diff] [blame] | 88 | } |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 89 | |
| 90 | p->entry = entry; |
| 91 | p->npages = 0; |
| 92 | |
| 93 | return 0; |
| 94 | } |
| 95 | |
David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 96 | static inline void iommu_batch_new_entry(unsigned long entry) |
| 97 | { |
Christoph Lameter | 494fc42 | 2014-08-17 12:30:54 -0500 | [diff] [blame] | 98 | struct iommu_batch *p = this_cpu_ptr(&iommu_batch); |
David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 99 | |
| 100 | if (p->entry + p->npages == entry) |
| 101 | return; |
| 102 | if (p->entry != ~0UL) |
| 103 | iommu_batch_flush(p); |
| 104 | p->entry = entry; |
| 105 | } |
| 106 | |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 107 | /* Interrupts must be disabled. */ |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 108 | static inline long iommu_batch_add(u64 phys_page) |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 109 | { |
Christoph Lameter | 494fc42 | 2014-08-17 12:30:54 -0500 | [diff] [blame] | 110 | struct iommu_batch *p = this_cpu_ptr(&iommu_batch); |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 111 | |
| 112 | BUG_ON(p->npages >= PGLIST_NENTS); |
| 113 | |
| 114 | p->pglist[p->npages++] = phys_page; |
| 115 | if (p->npages == PGLIST_NENTS) |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 116 | return iommu_batch_flush(p); |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 117 | |
| 118 | return 0; |
| 119 | } |
| 120 | |
| 121 | /* Interrupts must be disabled. */ |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 122 | static inline long iommu_batch_end(void) |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 123 | { |
Christoph Lameter | 494fc42 | 2014-08-17 12:30:54 -0500 | [diff] [blame] | 124 | struct iommu_batch *p = this_cpu_ptr(&iommu_batch); |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 125 | |
| 126 | BUG_ON(p->npages >= PGLIST_NENTS); |
| 127 | |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 128 | return iommu_batch_flush(p); |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 129 | } |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 130 | |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 131 | static void *dma_4v_alloc_coherent(struct device *dev, size_t size, |
Andrzej Pietrasiewicz | c416258 | 2012-03-27 14:56:55 +0200 | [diff] [blame] | 132 | dma_addr_t *dma_addrp, gfp_t gfp, |
| 133 | struct dma_attrs *attrs) |
David S. Miller | 8f6a93a | 2006-02-09 21:32:07 -0800 | [diff] [blame] | 134 | { |
David S. Miller | 7c8f486 | 2006-02-13 21:50:27 -0800 | [diff] [blame] | 135 | unsigned long flags, order, first_page, npages, n; |
David S. Miller | c1b1a5f1 | 2008-03-19 04:52:48 -0700 | [diff] [blame] | 136 | struct iommu *iommu; |
| 137 | struct page *page; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 138 | void *ret; |
| 139 | long entry; |
David S. Miller | c1b1a5f1 | 2008-03-19 04:52:48 -0700 | [diff] [blame] | 140 | int nid; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 141 | |
| 142 | size = IO_PAGE_ALIGN(size); |
| 143 | order = get_order(size); |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 144 | if (unlikely(order >= MAX_ORDER)) |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 145 | return NULL; |
| 146 | |
| 147 | npages = size >> IO_PAGE_SHIFT; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 148 | |
David S. Miller | c1b1a5f1 | 2008-03-19 04:52:48 -0700 | [diff] [blame] | 149 | nid = dev->archdata.numa_node; |
| 150 | page = alloc_pages_node(nid, gfp, order); |
| 151 | if (unlikely(!page)) |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 152 | return NULL; |
David S. Miller | e7a0453 | 2006-02-15 22:25:27 -0800 | [diff] [blame] | 153 | |
David S. Miller | c1b1a5f1 | 2008-03-19 04:52:48 -0700 | [diff] [blame] | 154 | first_page = (unsigned long) page_address(page); |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 155 | memset((char *)first_page, 0, PAGE_SIZE << order); |
| 156 | |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 157 | iommu = dev->archdata.iommu; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 158 | |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 159 | entry = iommu_tbl_range_alloc(dev, &iommu->tbl, npages, NULL, |
| 160 | (unsigned long)(-1), 0); |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 161 | |
David S. Miller | d284142 | 2008-02-08 18:05:46 -0800 | [diff] [blame] | 162 | if (unlikely(entry == DMA_ERROR_CODE)) |
| 163 | goto range_alloc_fail; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 164 | |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 165 | *dma_addrp = (iommu->tbl.table_map_base + (entry << IO_PAGE_SHIFT)); |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 166 | ret = (void *) first_page; |
| 167 | first_page = __pa(first_page); |
| 168 | |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 169 | local_irq_save(flags); |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 170 | |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 171 | iommu_batch_start(dev, |
| 172 | (HV_PCI_MAP_ATTR_READ | |
| 173 | HV_PCI_MAP_ATTR_WRITE), |
| 174 | entry); |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 175 | |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 176 | for (n = 0; n < npages; n++) { |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 177 | long err = iommu_batch_add(first_page + (n * PAGE_SIZE)); |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 178 | if (unlikely(err < 0L)) |
| 179 | goto iommu_map_fail; |
| 180 | } |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 181 | |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 182 | if (unlikely(iommu_batch_end() < 0L)) |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 183 | goto iommu_map_fail; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 184 | |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 185 | local_irq_restore(flags); |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 186 | |
| 187 | return ret; |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 188 | |
| 189 | iommu_map_fail: |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 190 | iommu_tbl_range_free(&iommu->tbl, *dma_addrp, npages, DMA_ERROR_CODE); |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 191 | |
David S. Miller | d284142 | 2008-02-08 18:05:46 -0800 | [diff] [blame] | 192 | range_alloc_fail: |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 193 | free_pages(first_page, order); |
| 194 | return NULL; |
David S. Miller | 8f6a93a | 2006-02-09 21:32:07 -0800 | [diff] [blame] | 195 | } |
| 196 | |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 197 | static void dma_4v_iommu_demap(void *demap_arg, unsigned long entry, |
| 198 | unsigned long npages) |
| 199 | { |
| 200 | u32 devhandle = *(u32 *)demap_arg; |
| 201 | unsigned long num, flags; |
| 202 | |
| 203 | local_irq_save(flags); |
| 204 | do { |
| 205 | num = pci_sun4v_iommu_demap(devhandle, |
| 206 | HV_PCI_TSBID(0, entry), |
| 207 | npages); |
| 208 | |
| 209 | entry += num; |
| 210 | npages -= num; |
| 211 | } while (npages != 0); |
| 212 | local_irq_restore(flags); |
| 213 | } |
| 214 | |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 215 | static void dma_4v_free_coherent(struct device *dev, size_t size, void *cpu, |
Andrzej Pietrasiewicz | c416258 | 2012-03-27 14:56:55 +0200 | [diff] [blame] | 216 | dma_addr_t dvma, struct dma_attrs *attrs) |
David S. Miller | 8f6a93a | 2006-02-09 21:32:07 -0800 | [diff] [blame] | 217 | { |
David S. Miller | a2fb23a | 2007-02-28 23:35:04 -0800 | [diff] [blame] | 218 | struct pci_pbm_info *pbm; |
David S. Miller | 16ce82d | 2007-04-26 21:08:21 -0700 | [diff] [blame] | 219 | struct iommu *iommu; |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 220 | unsigned long order, npages, entry; |
David S. Miller | 7c8f486 | 2006-02-13 21:50:27 -0800 | [diff] [blame] | 221 | u32 devhandle; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 222 | |
| 223 | npages = IO_PAGE_ALIGN(size) >> IO_PAGE_SHIFT; |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 224 | iommu = dev->archdata.iommu; |
| 225 | pbm = dev->archdata.host_controller; |
David S. Miller | a2fb23a | 2007-02-28 23:35:04 -0800 | [diff] [blame] | 226 | devhandle = pbm->devhandle; |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 227 | entry = ((dvma - iommu->tbl.table_map_base) >> IO_PAGE_SHIFT); |
| 228 | dma_4v_iommu_demap(&devhandle, entry, npages); |
| 229 | iommu_tbl_range_free(&iommu->tbl, dvma, npages, DMA_ERROR_CODE); |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 230 | order = get_order(size); |
| 231 | if (order < 10) |
| 232 | free_pages((unsigned long)cpu, order); |
David S. Miller | 8f6a93a | 2006-02-09 21:32:07 -0800 | [diff] [blame] | 233 | } |
| 234 | |
FUJITA Tomonori | 797a756 | 2009-05-14 16:23:10 +0000 | [diff] [blame] | 235 | static dma_addr_t dma_4v_map_page(struct device *dev, struct page *page, |
| 236 | unsigned long offset, size_t sz, |
FUJITA Tomonori | bc0a14f | 2009-08-10 11:53:12 +0900 | [diff] [blame] | 237 | enum dma_data_direction direction, |
| 238 | struct dma_attrs *attrs) |
David S. Miller | 8f6a93a | 2006-02-09 21:32:07 -0800 | [diff] [blame] | 239 | { |
David S. Miller | 16ce82d | 2007-04-26 21:08:21 -0700 | [diff] [blame] | 240 | struct iommu *iommu; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 241 | unsigned long flags, npages, oaddr; |
David S. Miller | 7c8f486 | 2006-02-13 21:50:27 -0800 | [diff] [blame] | 242 | unsigned long i, base_paddr; |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 243 | u32 bus_addr, ret; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 244 | unsigned long prot; |
| 245 | long entry; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 246 | |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 247 | iommu = dev->archdata.iommu; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 248 | |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 249 | if (unlikely(direction == DMA_NONE)) |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 250 | goto bad; |
| 251 | |
FUJITA Tomonori | 797a756 | 2009-05-14 16:23:10 +0000 | [diff] [blame] | 252 | oaddr = (unsigned long)(page_address(page) + offset); |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 253 | npages = IO_PAGE_ALIGN(oaddr + sz) - (oaddr & IO_PAGE_MASK); |
| 254 | npages >>= IO_PAGE_SHIFT; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 255 | |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 256 | entry = iommu_tbl_range_alloc(dev, &iommu->tbl, npages, NULL, |
| 257 | (unsigned long)(-1), 0); |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 258 | |
David S. Miller | d284142 | 2008-02-08 18:05:46 -0800 | [diff] [blame] | 259 | if (unlikely(entry == DMA_ERROR_CODE)) |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 260 | goto bad; |
| 261 | |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 262 | bus_addr = (iommu->tbl.table_map_base + (entry << IO_PAGE_SHIFT)); |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 263 | ret = bus_addr | (oaddr & ~IO_PAGE_MASK); |
| 264 | base_paddr = __pa(oaddr & IO_PAGE_MASK); |
| 265 | prot = HV_PCI_MAP_ATTR_READ; |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 266 | if (direction != DMA_TO_DEVICE) |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 267 | prot |= HV_PCI_MAP_ATTR_WRITE; |
| 268 | |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 269 | local_irq_save(flags); |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 270 | |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 271 | iommu_batch_start(dev, prot, entry); |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 272 | |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 273 | for (i = 0; i < npages; i++, base_paddr += IO_PAGE_SIZE) { |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 274 | long err = iommu_batch_add(base_paddr); |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 275 | if (unlikely(err < 0L)) |
| 276 | goto iommu_map_fail; |
| 277 | } |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 278 | if (unlikely(iommu_batch_end() < 0L)) |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 279 | goto iommu_map_fail; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 280 | |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 281 | local_irq_restore(flags); |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 282 | |
| 283 | return ret; |
| 284 | |
| 285 | bad: |
| 286 | if (printk_ratelimit()) |
| 287 | WARN_ON(1); |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 288 | return DMA_ERROR_CODE; |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 289 | |
| 290 | iommu_map_fail: |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 291 | iommu_tbl_range_free(&iommu->tbl, bus_addr, npages, DMA_ERROR_CODE); |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 292 | return DMA_ERROR_CODE; |
David S. Miller | 8f6a93a | 2006-02-09 21:32:07 -0800 | [diff] [blame] | 293 | } |
| 294 | |
FUJITA Tomonori | 797a756 | 2009-05-14 16:23:10 +0000 | [diff] [blame] | 295 | static void dma_4v_unmap_page(struct device *dev, dma_addr_t bus_addr, |
FUJITA Tomonori | bc0a14f | 2009-08-10 11:53:12 +0900 | [diff] [blame] | 296 | size_t sz, enum dma_data_direction direction, |
| 297 | struct dma_attrs *attrs) |
David S. Miller | 8f6a93a | 2006-02-09 21:32:07 -0800 | [diff] [blame] | 298 | { |
David S. Miller | a2fb23a | 2007-02-28 23:35:04 -0800 | [diff] [blame] | 299 | struct pci_pbm_info *pbm; |
David S. Miller | 16ce82d | 2007-04-26 21:08:21 -0700 | [diff] [blame] | 300 | struct iommu *iommu; |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 301 | unsigned long npages; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 302 | long entry; |
David S. Miller | 7c8f486 | 2006-02-13 21:50:27 -0800 | [diff] [blame] | 303 | u32 devhandle; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 304 | |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 305 | if (unlikely(direction == DMA_NONE)) { |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 306 | if (printk_ratelimit()) |
| 307 | WARN_ON(1); |
| 308 | return; |
| 309 | } |
| 310 | |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 311 | iommu = dev->archdata.iommu; |
| 312 | pbm = dev->archdata.host_controller; |
David S. Miller | a2fb23a | 2007-02-28 23:35:04 -0800 | [diff] [blame] | 313 | devhandle = pbm->devhandle; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 314 | |
| 315 | npages = IO_PAGE_ALIGN(bus_addr + sz) - (bus_addr & IO_PAGE_MASK); |
| 316 | npages >>= IO_PAGE_SHIFT; |
| 317 | bus_addr &= IO_PAGE_MASK; |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 318 | entry = (bus_addr - iommu->tbl.table_map_base) >> IO_PAGE_SHIFT; |
| 319 | dma_4v_iommu_demap(&devhandle, entry, npages); |
| 320 | iommu_tbl_range_free(&iommu->tbl, bus_addr, npages, DMA_ERROR_CODE); |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 321 | } |
| 322 | |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 323 | static int dma_4v_map_sg(struct device *dev, struct scatterlist *sglist, |
FUJITA Tomonori | bc0a14f | 2009-08-10 11:53:12 +0900 | [diff] [blame] | 324 | int nelems, enum dma_data_direction direction, |
| 325 | struct dma_attrs *attrs) |
David S. Miller | 8f6a93a | 2006-02-09 21:32:07 -0800 | [diff] [blame] | 326 | { |
David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 327 | struct scatterlist *s, *outs, *segstart; |
| 328 | unsigned long flags, handle, prot; |
| 329 | dma_addr_t dma_next = 0, dma_addr; |
| 330 | unsigned int max_seg_size; |
FUJITA Tomonori | f088025 | 2008-03-28 15:55:41 -0700 | [diff] [blame] | 331 | unsigned long seg_boundary_size; |
David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 332 | int outcount, incount, i; |
David S. Miller | 16ce82d | 2007-04-26 21:08:21 -0700 | [diff] [blame] | 333 | struct iommu *iommu; |
FUJITA Tomonori | f088025 | 2008-03-28 15:55:41 -0700 | [diff] [blame] | 334 | unsigned long base_shift; |
David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 335 | long err; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 336 | |
David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 337 | BUG_ON(direction == DMA_NONE); |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 338 | |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 339 | iommu = dev->archdata.iommu; |
David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 340 | if (nelems == 0 || !iommu) |
| 341 | return 0; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 342 | |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 343 | prot = HV_PCI_MAP_ATTR_READ; |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 344 | if (direction != DMA_TO_DEVICE) |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 345 | prot |= HV_PCI_MAP_ATTR_WRITE; |
| 346 | |
David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 347 | outs = s = segstart = &sglist[0]; |
| 348 | outcount = 1; |
| 349 | incount = nelems; |
| 350 | handle = 0; |
David S. Miller | 38192d5 | 2008-02-06 03:50:26 -0800 | [diff] [blame] | 351 | |
David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 352 | /* Init first segment length for backout at failure */ |
| 353 | outs->dma_length = 0; |
David S. Miller | 38192d5 | 2008-02-06 03:50:26 -0800 | [diff] [blame] | 354 | |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 355 | local_irq_save(flags); |
David S. Miller | 38192d5 | 2008-02-06 03:50:26 -0800 | [diff] [blame] | 356 | |
David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 357 | iommu_batch_start(dev, prot, ~0UL); |
David S. Miller | 38192d5 | 2008-02-06 03:50:26 -0800 | [diff] [blame] | 358 | |
David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 359 | max_seg_size = dma_get_max_seg_size(dev); |
FUJITA Tomonori | f088025 | 2008-03-28 15:55:41 -0700 | [diff] [blame] | 360 | seg_boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1, |
| 361 | IO_PAGE_SIZE) >> IO_PAGE_SHIFT; |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 362 | base_shift = iommu->tbl.table_map_base >> IO_PAGE_SHIFT; |
David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 363 | for_each_sg(sglist, s, nelems, i) { |
FUJITA Tomonori | f088025 | 2008-03-28 15:55:41 -0700 | [diff] [blame] | 364 | unsigned long paddr, npages, entry, out_entry = 0, slen; |
David S. Miller | 38192d5 | 2008-02-06 03:50:26 -0800 | [diff] [blame] | 365 | |
David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 366 | slen = s->length; |
| 367 | /* Sanity check */ |
| 368 | if (slen == 0) { |
| 369 | dma_next = 0; |
| 370 | continue; |
David S. Miller | 38192d5 | 2008-02-06 03:50:26 -0800 | [diff] [blame] | 371 | } |
David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 372 | /* Allocate iommu entries for that segment */ |
| 373 | paddr = (unsigned long) SG_ENT_PHYS_ADDRESS(s); |
Joerg Roedel | 0fcff28 | 2008-10-15 22:02:14 -0700 | [diff] [blame] | 374 | npages = iommu_num_pages(paddr, slen, IO_PAGE_SIZE); |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 375 | entry = iommu_tbl_range_alloc(dev, &iommu->tbl, npages, |
| 376 | &handle, (unsigned long)(-1), 0); |
David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 377 | |
| 378 | /* Handle failure */ |
| 379 | if (unlikely(entry == DMA_ERROR_CODE)) { |
| 380 | if (printk_ratelimit()) |
| 381 | printk(KERN_INFO "iommu_alloc failed, iommu %p paddr %lx" |
| 382 | " npages %lx\n", iommu, paddr, npages); |
| 383 | goto iommu_map_failed; |
| 384 | } |
| 385 | |
| 386 | iommu_batch_new_entry(entry); |
| 387 | |
| 388 | /* Convert entry to a dma_addr_t */ |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 389 | dma_addr = iommu->tbl.table_map_base + (entry << IO_PAGE_SHIFT); |
David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 390 | dma_addr |= (s->offset & ~IO_PAGE_MASK); |
| 391 | |
| 392 | /* Insert into HW table */ |
| 393 | paddr &= IO_PAGE_MASK; |
| 394 | while (npages--) { |
| 395 | err = iommu_batch_add(paddr); |
| 396 | if (unlikely(err < 0L)) |
| 397 | goto iommu_map_failed; |
| 398 | paddr += IO_PAGE_SIZE; |
| 399 | } |
| 400 | |
| 401 | /* If we are in an open segment, try merging */ |
| 402 | if (segstart != s) { |
| 403 | /* We cannot merge if: |
| 404 | * - allocated dma_addr isn't contiguous to previous allocation |
| 405 | */ |
| 406 | if ((dma_addr != dma_next) || |
FUJITA Tomonori | f088025 | 2008-03-28 15:55:41 -0700 | [diff] [blame] | 407 | (outs->dma_length + s->length > max_seg_size) || |
| 408 | (is_span_boundary(out_entry, base_shift, |
| 409 | seg_boundary_size, outs, s))) { |
David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 410 | /* Can't merge: create a new segment */ |
| 411 | segstart = s; |
| 412 | outcount++; |
| 413 | outs = sg_next(outs); |
| 414 | } else { |
| 415 | outs->dma_length += s->length; |
| 416 | } |
| 417 | } |
| 418 | |
| 419 | if (segstart == s) { |
| 420 | /* This is a new segment, fill entries */ |
| 421 | outs->dma_address = dma_addr; |
| 422 | outs->dma_length = slen; |
FUJITA Tomonori | f088025 | 2008-03-28 15:55:41 -0700 | [diff] [blame] | 423 | out_entry = entry; |
David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 424 | } |
| 425 | |
| 426 | /* Calculate next page pointer for contiguous check */ |
| 427 | dma_next = dma_addr + slen; |
David S. Miller | 38192d5 | 2008-02-06 03:50:26 -0800 | [diff] [blame] | 428 | } |
| 429 | |
| 430 | err = iommu_batch_end(); |
| 431 | |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 432 | if (unlikely(err < 0L)) |
| 433 | goto iommu_map_failed; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 434 | |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 435 | local_irq_restore(flags); |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 436 | |
David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 437 | if (outcount < incount) { |
| 438 | outs = sg_next(outs); |
| 439 | outs->dma_address = DMA_ERROR_CODE; |
| 440 | outs->dma_length = 0; |
| 441 | } |
| 442 | |
| 443 | return outcount; |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 444 | |
| 445 | iommu_map_failed: |
David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 446 | for_each_sg(sglist, s, nelems, i) { |
| 447 | if (s->dma_length != 0) { |
| 448 | unsigned long vaddr, npages; |
| 449 | |
| 450 | vaddr = s->dma_address & IO_PAGE_MASK; |
Joerg Roedel | 0fcff28 | 2008-10-15 22:02:14 -0700 | [diff] [blame] | 451 | npages = iommu_num_pages(s->dma_address, s->dma_length, |
| 452 | IO_PAGE_SIZE); |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 453 | iommu_tbl_range_free(&iommu->tbl, vaddr, npages, |
| 454 | DMA_ERROR_CODE); |
David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 455 | /* XXX demap? XXX */ |
| 456 | s->dma_address = DMA_ERROR_CODE; |
| 457 | s->dma_length = 0; |
| 458 | } |
| 459 | if (s == outs) |
| 460 | break; |
| 461 | } |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 462 | local_irq_restore(flags); |
David S. Miller | 6a32fd4 | 2006-02-19 22:21:32 -0800 | [diff] [blame] | 463 | |
| 464 | return 0; |
David S. Miller | 8f6a93a | 2006-02-09 21:32:07 -0800 | [diff] [blame] | 465 | } |
| 466 | |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 467 | static void dma_4v_unmap_sg(struct device *dev, struct scatterlist *sglist, |
FUJITA Tomonori | bc0a14f | 2009-08-10 11:53:12 +0900 | [diff] [blame] | 468 | int nelems, enum dma_data_direction direction, |
| 469 | struct dma_attrs *attrs) |
David S. Miller | 8f6a93a | 2006-02-09 21:32:07 -0800 | [diff] [blame] | 470 | { |
David S. Miller | a2fb23a | 2007-02-28 23:35:04 -0800 | [diff] [blame] | 471 | struct pci_pbm_info *pbm; |
David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 472 | struct scatterlist *sg; |
David S. Miller | 38192d5 | 2008-02-06 03:50:26 -0800 | [diff] [blame] | 473 | struct iommu *iommu; |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 474 | unsigned long flags, entry; |
David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 475 | u32 devhandle; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 476 | |
David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 477 | BUG_ON(direction == DMA_NONE); |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 478 | |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 479 | iommu = dev->archdata.iommu; |
| 480 | pbm = dev->archdata.host_controller; |
David S. Miller | a2fb23a | 2007-02-28 23:35:04 -0800 | [diff] [blame] | 481 | devhandle = pbm->devhandle; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 482 | |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 483 | local_irq_save(flags); |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 484 | |
David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 485 | sg = sglist; |
| 486 | while (nelems--) { |
| 487 | dma_addr_t dma_handle = sg->dma_address; |
| 488 | unsigned int len = sg->dma_length; |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 489 | unsigned long npages; |
| 490 | struct iommu_map_table *tbl = &iommu->tbl; |
| 491 | unsigned long shift = IO_PAGE_SHIFT; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 492 | |
David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 493 | if (!len) |
| 494 | break; |
Joerg Roedel | 0fcff28 | 2008-10-15 22:02:14 -0700 | [diff] [blame] | 495 | npages = iommu_num_pages(dma_handle, len, IO_PAGE_SIZE); |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 496 | entry = ((dma_handle - tbl->table_map_base) >> shift); |
| 497 | dma_4v_iommu_demap(&devhandle, entry, npages); |
| 498 | iommu_tbl_range_free(&iommu->tbl, dma_handle, npages, |
| 499 | DMA_ERROR_CODE); |
David S. Miller | 13fa14e | 2008-02-09 03:11:01 -0800 | [diff] [blame] | 500 | sg = sg_next(sg); |
| 501 | } |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 502 | |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 503 | local_irq_restore(flags); |
David S. Miller | 8f6a93a | 2006-02-09 21:32:07 -0800 | [diff] [blame] | 504 | } |
| 505 | |
FUJITA Tomonori | 02f7a18 | 2009-08-10 11:53:13 +0900 | [diff] [blame] | 506 | static struct dma_map_ops sun4v_dma_ops = { |
Andrzej Pietrasiewicz | c416258 | 2012-03-27 14:56:55 +0200 | [diff] [blame] | 507 | .alloc = dma_4v_alloc_coherent, |
| 508 | .free = dma_4v_free_coherent, |
FUJITA Tomonori | 797a756 | 2009-05-14 16:23:10 +0000 | [diff] [blame] | 509 | .map_page = dma_4v_map_page, |
| 510 | .unmap_page = dma_4v_unmap_page, |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 511 | .map_sg = dma_4v_map_sg, |
| 512 | .unmap_sg = dma_4v_unmap_sg, |
David S. Miller | 8f6a93a | 2006-02-09 21:32:07 -0800 | [diff] [blame] | 513 | }; |
| 514 | |
Greg Kroah-Hartman | 7c9503b | 2012-12-21 14:03:26 -0800 | [diff] [blame] | 515 | static void pci_sun4v_scan_bus(struct pci_pbm_info *pbm, struct device *parent) |
David S. Miller | bade562 | 2006-02-09 22:05:54 -0800 | [diff] [blame] | 516 | { |
David S. Miller | e87dc35 | 2006-06-21 18:18:47 -0700 | [diff] [blame] | 517 | struct property *prop; |
| 518 | struct device_node *dp; |
| 519 | |
Grant Likely | 61c7a08 | 2010-04-13 16:12:29 -0700 | [diff] [blame] | 520 | dp = pbm->op->dev.of_node; |
David S. Miller | 34768bc | 2007-05-07 23:06:27 -0700 | [diff] [blame] | 521 | prop = of_find_property(dp, "66mhz-capable", NULL); |
| 522 | pbm->is_66mhz_capable = (prop != NULL); |
David S. Miller | e822358a | 2008-09-01 18:32:22 -0700 | [diff] [blame] | 523 | pbm->pci_bus = pci_scan_one_pbm(pbm, parent); |
David S. Miller | c260926 | 2006-02-12 22:18:52 -0800 | [diff] [blame] | 524 | |
| 525 | /* XXX register error interrupt handlers XXX */ |
David S. Miller | bade562 | 2006-02-09 22:05:54 -0800 | [diff] [blame] | 526 | } |
| 527 | |
Greg Kroah-Hartman | 7c9503b | 2012-12-21 14:03:26 -0800 | [diff] [blame] | 528 | static unsigned long probe_existing_entries(struct pci_pbm_info *pbm, |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 529 | struct iommu_map_table *iommu) |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 530 | { |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 531 | struct iommu_pool *pool; |
| 532 | unsigned long i, pool_nr, cnt = 0; |
David S. Miller | 7c8f486 | 2006-02-13 21:50:27 -0800 | [diff] [blame] | 533 | u32 devhandle; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 534 | |
| 535 | devhandle = pbm->devhandle; |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 536 | for (pool_nr = 0; pool_nr < iommu->nr_pools; pool_nr++) { |
| 537 | pool = &(iommu->pools[pool_nr]); |
| 538 | for (i = pool->start; i <= pool->end; i++) { |
| 539 | unsigned long ret, io_attrs, ra; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 540 | |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 541 | ret = pci_sun4v_iommu_getmap(devhandle, |
| 542 | HV_PCI_TSBID(0, i), |
| 543 | &io_attrs, &ra); |
| 544 | if (ret == HV_EOK) { |
| 545 | if (page_in_phys_avail(ra)) { |
| 546 | pci_sun4v_iommu_demap(devhandle, |
| 547 | HV_PCI_TSBID(0, |
| 548 | i), 1); |
| 549 | } else { |
| 550 | cnt++; |
| 551 | __set_bit(i, iommu->map); |
| 552 | } |
David S. Miller | c2a5a46 | 2006-06-22 00:01:56 -0700 | [diff] [blame] | 553 | } |
David S. Miller | e7a0453 | 2006-02-15 22:25:27 -0800 | [diff] [blame] | 554 | } |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 555 | } |
David S. Miller | e7a0453 | 2006-02-15 22:25:27 -0800 | [diff] [blame] | 556 | return cnt; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 557 | } |
| 558 | |
Greg Kroah-Hartman | 7c9503b | 2012-12-21 14:03:26 -0800 | [diff] [blame] | 559 | static int pci_sun4v_iommu_init(struct pci_pbm_info *pbm) |
David S. Miller | bade562 | 2006-02-09 22:05:54 -0800 | [diff] [blame] | 560 | { |
David S. Miller | 8aef727 | 2008-09-01 20:23:18 -0700 | [diff] [blame] | 561 | static const u32 vdma_default[] = { 0x80000000, 0x80000000 }; |
David S. Miller | 16ce82d | 2007-04-26 21:08:21 -0700 | [diff] [blame] | 562 | struct iommu *iommu = pbm->iommu; |
David S. Miller | c6fee08 | 2011-02-26 23:40:02 -0800 | [diff] [blame] | 563 | unsigned long num_tsb_entries, sz; |
David S. Miller | 8aef727 | 2008-09-01 20:23:18 -0700 | [diff] [blame] | 564 | u32 dma_mask, dma_offset; |
| 565 | const u32 *vdma; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 566 | |
Grant Likely | 61c7a08 | 2010-04-13 16:12:29 -0700 | [diff] [blame] | 567 | vdma = of_get_property(pbm->op->dev.of_node, "virtual-dma", NULL); |
David S. Miller | 8aef727 | 2008-09-01 20:23:18 -0700 | [diff] [blame] | 568 | if (!vdma) |
| 569 | vdma = vdma_default; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 570 | |
David S. Miller | 59db810 | 2007-05-23 18:00:46 -0700 | [diff] [blame] | 571 | if ((vdma[0] | vdma[1]) & ~IO_PAGE_MASK) { |
David S. Miller | 3822b50 | 2008-08-30 02:50:29 -0700 | [diff] [blame] | 572 | printk(KERN_ERR PFX "Strange virtual-dma[%08x:%08x].\n", |
| 573 | vdma[0], vdma[1]); |
| 574 | return -EINVAL; |
Peter Senna Tschudin | 20b739f | 2012-09-12 07:03:11 +0000 | [diff] [blame] | 575 | } |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 576 | |
David S. Miller | 59db810 | 2007-05-23 18:00:46 -0700 | [diff] [blame] | 577 | dma_mask = (roundup_pow_of_two(vdma[1]) - 1UL); |
| 578 | num_tsb_entries = vdma[1] / IO_PAGE_SIZE; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 579 | |
| 580 | dma_offset = vdma[0]; |
| 581 | |
| 582 | /* Setup initial software IOMMU state. */ |
David S. Miller | c12f048 | 2015-04-18 12:31:25 -0700 | [diff] [blame] | 583 | spin_lock_init(&iommu->lock); |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 584 | iommu->ctx_lowest_free = 1; |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 585 | iommu->tbl.table_map_base = dma_offset; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 586 | iommu->dma_addr_mask = dma_mask; |
| 587 | |
| 588 | /* Allocate and initialize the free area map. */ |
David S. Miller | 59db810 | 2007-05-23 18:00:46 -0700 | [diff] [blame] | 589 | sz = (num_tsb_entries + 7) / 8; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 590 | sz = (sz + 7UL) & ~7UL; |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 591 | iommu->tbl.map = kzalloc(sz, GFP_KERNEL); |
| 592 | if (!iommu->tbl.map) { |
David S. Miller | 3822b50 | 2008-08-30 02:50:29 -0700 | [diff] [blame] | 593 | printk(KERN_ERR PFX "Error, kmalloc(arena.map) failed.\n"); |
| 594 | return -ENOMEM; |
David S. Miller | 1839794 | 2006-02-10 00:08:26 -0800 | [diff] [blame] | 595 | } |
Sowmini Varadhan | bb620c3 | 2015-04-09 15:33:31 -0400 | [diff] [blame] | 596 | iommu_tbl_pool_init(&iommu->tbl, num_tsb_entries, IO_PAGE_SHIFT, |
| 597 | NULL, false /* no large_pool */, |
| 598 | 0 /* default npools */, |
| 599 | false /* want span boundary checking */); |
| 600 | sz = probe_existing_entries(pbm, &iommu->tbl); |
David S. Miller | c2a5a46 | 2006-06-22 00:01:56 -0700 | [diff] [blame] | 601 | if (sz) |
| 602 | printk("%s: Imported %lu TSB entries from OBP\n", |
| 603 | pbm->name, sz); |
David S. Miller | 3822b50 | 2008-08-30 02:50:29 -0700 | [diff] [blame] | 604 | |
| 605 | return 0; |
David S. Miller | bade562 | 2006-02-09 22:05:54 -0800 | [diff] [blame] | 606 | } |
| 607 | |
David S. Miller | 35a17eb | 2007-02-10 17:41:02 -0800 | [diff] [blame] | 608 | #ifdef CONFIG_PCI_MSI |
| 609 | struct pci_sun4v_msiq_entry { |
| 610 | u64 version_type; |
| 611 | #define MSIQ_VERSION_MASK 0xffffffff00000000UL |
| 612 | #define MSIQ_VERSION_SHIFT 32 |
| 613 | #define MSIQ_TYPE_MASK 0x00000000000000ffUL |
| 614 | #define MSIQ_TYPE_SHIFT 0 |
| 615 | #define MSIQ_TYPE_NONE 0x00 |
| 616 | #define MSIQ_TYPE_MSG 0x01 |
| 617 | #define MSIQ_TYPE_MSI32 0x02 |
| 618 | #define MSIQ_TYPE_MSI64 0x03 |
| 619 | #define MSIQ_TYPE_INTX 0x08 |
| 620 | #define MSIQ_TYPE_NONE2 0xff |
| 621 | |
| 622 | u64 intx_sysino; |
| 623 | u64 reserved1; |
| 624 | u64 stick; |
| 625 | u64 req_id; /* bus/device/func */ |
| 626 | #define MSIQ_REQID_BUS_MASK 0xff00UL |
| 627 | #define MSIQ_REQID_BUS_SHIFT 8 |
| 628 | #define MSIQ_REQID_DEVICE_MASK 0x00f8UL |
| 629 | #define MSIQ_REQID_DEVICE_SHIFT 3 |
| 630 | #define MSIQ_REQID_FUNC_MASK 0x0007UL |
| 631 | #define MSIQ_REQID_FUNC_SHIFT 0 |
| 632 | |
| 633 | u64 msi_address; |
| 634 | |
Simon Arlott | e5dd42e | 2007-05-11 13:52:08 -0700 | [diff] [blame] | 635 | /* The format of this value is message type dependent. |
David S. Miller | 35a17eb | 2007-02-10 17:41:02 -0800 | [diff] [blame] | 636 | * For MSI bits 15:0 are the data from the MSI packet. |
| 637 | * For MSI-X bits 31:0 are the data from the MSI packet. |
| 638 | * For MSG, the message code and message routing code where: |
| 639 | * bits 39:32 is the bus/device/fn of the msg target-id |
| 640 | * bits 18:16 is the message routing code |
| 641 | * bits 7:0 is the message code |
| 642 | * For INTx the low order 2-bits are: |
| 643 | * 00 - INTA |
| 644 | * 01 - INTB |
| 645 | * 10 - INTC |
| 646 | * 11 - INTD |
| 647 | */ |
| 648 | u64 msi_data; |
| 649 | |
| 650 | u64 reserved2; |
| 651 | }; |
| 652 | |
David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 653 | static int pci_sun4v_get_head(struct pci_pbm_info *pbm, unsigned long msiqid, |
| 654 | unsigned long *head) |
David S. Miller | 35a17eb | 2007-02-10 17:41:02 -0800 | [diff] [blame] | 655 | { |
David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 656 | unsigned long err, limit; |
David S. Miller | 35a17eb | 2007-02-10 17:41:02 -0800 | [diff] [blame] | 657 | |
David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 658 | err = pci_sun4v_msiq_gethead(pbm->devhandle, msiqid, head); |
David S. Miller | 35a17eb | 2007-02-10 17:41:02 -0800 | [diff] [blame] | 659 | if (unlikely(err)) |
David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 660 | return -ENXIO; |
David S. Miller | 35a17eb | 2007-02-10 17:41:02 -0800 | [diff] [blame] | 661 | |
David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 662 | limit = pbm->msiq_ent_count * sizeof(struct pci_sun4v_msiq_entry); |
| 663 | if (unlikely(*head >= limit)) |
| 664 | return -EFBIG; |
David S. Miller | 35a17eb | 2007-02-10 17:41:02 -0800 | [diff] [blame] | 665 | |
| 666 | return 0; |
| 667 | } |
| 668 | |
David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 669 | static int pci_sun4v_dequeue_msi(struct pci_pbm_info *pbm, |
| 670 | unsigned long msiqid, unsigned long *head, |
| 671 | unsigned long *msi) |
David S. Miller | 35a17eb | 2007-02-10 17:41:02 -0800 | [diff] [blame] | 672 | { |
David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 673 | struct pci_sun4v_msiq_entry *ep; |
| 674 | unsigned long err, type; |
| 675 | |
| 676 | /* Note: void pointer arithmetic, 'head' is a byte offset */ |
| 677 | ep = (pbm->msi_queues + ((msiqid - pbm->msiq_first) * |
| 678 | (pbm->msiq_ent_count * |
| 679 | sizeof(struct pci_sun4v_msiq_entry))) + |
| 680 | *head); |
| 681 | |
| 682 | if ((ep->version_type & MSIQ_TYPE_MASK) == 0) |
| 683 | return 0; |
| 684 | |
| 685 | type = (ep->version_type & MSIQ_TYPE_MASK) >> MSIQ_TYPE_SHIFT; |
| 686 | if (unlikely(type != MSIQ_TYPE_MSI32 && |
| 687 | type != MSIQ_TYPE_MSI64)) |
| 688 | return -EINVAL; |
| 689 | |
| 690 | *msi = ep->msi_data; |
| 691 | |
| 692 | err = pci_sun4v_msi_setstate(pbm->devhandle, |
| 693 | ep->msi_data /* msi_num */, |
| 694 | HV_MSISTATE_IDLE); |
| 695 | if (unlikely(err)) |
| 696 | return -ENXIO; |
| 697 | |
| 698 | /* Clear the entry. */ |
| 699 | ep->version_type &= ~MSIQ_TYPE_MASK; |
| 700 | |
| 701 | (*head) += sizeof(struct pci_sun4v_msiq_entry); |
| 702 | if (*head >= |
| 703 | (pbm->msiq_ent_count * sizeof(struct pci_sun4v_msiq_entry))) |
| 704 | *head = 0; |
| 705 | |
| 706 | return 1; |
David S. Miller | 35a17eb | 2007-02-10 17:41:02 -0800 | [diff] [blame] | 707 | } |
| 708 | |
David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 709 | static int pci_sun4v_set_head(struct pci_pbm_info *pbm, unsigned long msiqid, |
| 710 | unsigned long head) |
| 711 | { |
| 712 | unsigned long err; |
| 713 | |
| 714 | err = pci_sun4v_msiq_sethead(pbm->devhandle, msiqid, head); |
| 715 | if (unlikely(err)) |
| 716 | return -EINVAL; |
| 717 | |
| 718 | return 0; |
| 719 | } |
| 720 | |
| 721 | static int pci_sun4v_msi_setup(struct pci_pbm_info *pbm, unsigned long msiqid, |
| 722 | unsigned long msi, int is_msi64) |
| 723 | { |
| 724 | if (pci_sun4v_msi_setmsiq(pbm->devhandle, msi, msiqid, |
| 725 | (is_msi64 ? |
| 726 | HV_MSITYPE_MSI64 : HV_MSITYPE_MSI32))) |
| 727 | return -ENXIO; |
| 728 | if (pci_sun4v_msi_setstate(pbm->devhandle, msi, HV_MSISTATE_IDLE)) |
| 729 | return -ENXIO; |
| 730 | if (pci_sun4v_msi_setvalid(pbm->devhandle, msi, HV_MSIVALID_VALID)) |
| 731 | return -ENXIO; |
| 732 | return 0; |
| 733 | } |
| 734 | |
| 735 | static int pci_sun4v_msi_teardown(struct pci_pbm_info *pbm, unsigned long msi) |
| 736 | { |
| 737 | unsigned long err, msiqid; |
| 738 | |
| 739 | err = pci_sun4v_msi_getmsiq(pbm->devhandle, msi, &msiqid); |
| 740 | if (err) |
| 741 | return -ENXIO; |
| 742 | |
| 743 | pci_sun4v_msi_setvalid(pbm->devhandle, msi, HV_MSIVALID_INVALID); |
| 744 | |
| 745 | return 0; |
| 746 | } |
| 747 | |
| 748 | static int pci_sun4v_msiq_alloc(struct pci_pbm_info *pbm) |
David S. Miller | 35a17eb | 2007-02-10 17:41:02 -0800 | [diff] [blame] | 749 | { |
| 750 | unsigned long q_size, alloc_size, pages, order; |
| 751 | int i; |
| 752 | |
| 753 | q_size = pbm->msiq_ent_count * sizeof(struct pci_sun4v_msiq_entry); |
| 754 | alloc_size = (pbm->msiq_num * q_size); |
| 755 | order = get_order(alloc_size); |
| 756 | pages = __get_free_pages(GFP_KERNEL | __GFP_COMP, order); |
| 757 | if (pages == 0UL) { |
| 758 | printk(KERN_ERR "MSI: Cannot allocate MSI queues (o=%lu).\n", |
| 759 | order); |
| 760 | return -ENOMEM; |
| 761 | } |
| 762 | memset((char *)pages, 0, PAGE_SIZE << order); |
| 763 | pbm->msi_queues = (void *) pages; |
| 764 | |
| 765 | for (i = 0; i < pbm->msiq_num; i++) { |
| 766 | unsigned long err, base = __pa(pages + (i * q_size)); |
| 767 | unsigned long ret1, ret2; |
| 768 | |
| 769 | err = pci_sun4v_msiq_conf(pbm->devhandle, |
| 770 | pbm->msiq_first + i, |
| 771 | base, pbm->msiq_ent_count); |
| 772 | if (err) { |
| 773 | printk(KERN_ERR "MSI: msiq register fails (err=%lu)\n", |
| 774 | err); |
| 775 | goto h_error; |
| 776 | } |
| 777 | |
| 778 | err = pci_sun4v_msiq_info(pbm->devhandle, |
| 779 | pbm->msiq_first + i, |
| 780 | &ret1, &ret2); |
| 781 | if (err) { |
| 782 | printk(KERN_ERR "MSI: Cannot read msiq (err=%lu)\n", |
| 783 | err); |
| 784 | goto h_error; |
| 785 | } |
| 786 | if (ret1 != base || ret2 != pbm->msiq_ent_count) { |
| 787 | printk(KERN_ERR "MSI: Bogus qconf " |
| 788 | "expected[%lx:%x] got[%lx:%lx]\n", |
| 789 | base, pbm->msiq_ent_count, |
| 790 | ret1, ret2); |
| 791 | goto h_error; |
| 792 | } |
| 793 | } |
| 794 | |
| 795 | return 0; |
| 796 | |
| 797 | h_error: |
| 798 | free_pages(pages, order); |
| 799 | return -EINVAL; |
| 800 | } |
| 801 | |
David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 802 | static void pci_sun4v_msiq_free(struct pci_pbm_info *pbm) |
David S. Miller | 35a17eb | 2007-02-10 17:41:02 -0800 | [diff] [blame] | 803 | { |
David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 804 | unsigned long q_size, alloc_size, pages, order; |
David S. Miller | 35a17eb | 2007-02-10 17:41:02 -0800 | [diff] [blame] | 805 | int i; |
| 806 | |
David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 807 | for (i = 0; i < pbm->msiq_num; i++) { |
| 808 | unsigned long msiqid = pbm->msiq_first + i; |
| 809 | |
| 810 | (void) pci_sun4v_msiq_conf(pbm->devhandle, msiqid, 0UL, 0); |
David S. Miller | 35a17eb | 2007-02-10 17:41:02 -0800 | [diff] [blame] | 811 | } |
| 812 | |
David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 813 | q_size = pbm->msiq_ent_count * sizeof(struct pci_sun4v_msiq_entry); |
| 814 | alloc_size = (pbm->msiq_num * q_size); |
| 815 | order = get_order(alloc_size); |
| 816 | |
| 817 | pages = (unsigned long) pbm->msi_queues; |
| 818 | |
| 819 | free_pages(pages, order); |
| 820 | |
| 821 | pbm->msi_queues = NULL; |
David S. Miller | 35a17eb | 2007-02-10 17:41:02 -0800 | [diff] [blame] | 822 | } |
| 823 | |
David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 824 | static int pci_sun4v_msiq_build_irq(struct pci_pbm_info *pbm, |
| 825 | unsigned long msiqid, |
| 826 | unsigned long devino) |
David S. Miller | 35a17eb | 2007-02-10 17:41:02 -0800 | [diff] [blame] | 827 | { |
Sam Ravnborg | 44ed3c0 | 2011-01-22 11:32:20 +0000 | [diff] [blame] | 828 | unsigned int irq = sun4v_build_irq(pbm->devhandle, devino); |
David S. Miller | 35a17eb | 2007-02-10 17:41:02 -0800 | [diff] [blame] | 829 | |
Sam Ravnborg | 44ed3c0 | 2011-01-22 11:32:20 +0000 | [diff] [blame] | 830 | if (!irq) |
David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 831 | return -ENOMEM; |
David S. Miller | 35a17eb | 2007-02-10 17:41:02 -0800 | [diff] [blame] | 832 | |
David S. Miller | 35a17eb | 2007-02-10 17:41:02 -0800 | [diff] [blame] | 833 | if (pci_sun4v_msiq_setvalid(pbm->devhandle, msiqid, HV_MSIQ_VALID)) |
David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 834 | return -EINVAL; |
David S. Miller | 7cc8583 | 2011-12-22 13:23:59 -0800 | [diff] [blame] | 835 | if (pci_sun4v_msiq_setstate(pbm->devhandle, msiqid, HV_MSIQSTATE_IDLE)) |
| 836 | return -EINVAL; |
David S. Miller | 35a17eb | 2007-02-10 17:41:02 -0800 | [diff] [blame] | 837 | |
Sam Ravnborg | 44ed3c0 | 2011-01-22 11:32:20 +0000 | [diff] [blame] | 838 | return irq; |
David S. Miller | 35a17eb | 2007-02-10 17:41:02 -0800 | [diff] [blame] | 839 | } |
| 840 | |
David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 841 | static const struct sparc64_msiq_ops pci_sun4v_msiq_ops = { |
| 842 | .get_head = pci_sun4v_get_head, |
| 843 | .dequeue_msi = pci_sun4v_dequeue_msi, |
| 844 | .set_head = pci_sun4v_set_head, |
| 845 | .msi_setup = pci_sun4v_msi_setup, |
| 846 | .msi_teardown = pci_sun4v_msi_teardown, |
| 847 | .msiq_alloc = pci_sun4v_msiq_alloc, |
| 848 | .msiq_free = pci_sun4v_msiq_free, |
| 849 | .msiq_build_irq = pci_sun4v_msiq_build_irq, |
| 850 | }; |
David S. Miller | e9870c4 | 2007-05-07 23:28:50 -0700 | [diff] [blame] | 851 | |
| 852 | static void pci_sun4v_msi_init(struct pci_pbm_info *pbm) |
| 853 | { |
David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 854 | sparc64_pbm_msi_init(pbm, &pci_sun4v_msiq_ops); |
David S. Miller | e9870c4 | 2007-05-07 23:28:50 -0700 | [diff] [blame] | 855 | } |
David S. Miller | 35a17eb | 2007-02-10 17:41:02 -0800 | [diff] [blame] | 856 | #else /* CONFIG_PCI_MSI */ |
| 857 | static void pci_sun4v_msi_init(struct pci_pbm_info *pbm) |
| 858 | { |
| 859 | } |
| 860 | #endif /* !(CONFIG_PCI_MSI) */ |
| 861 | |
Greg Kroah-Hartman | 7c9503b | 2012-12-21 14:03:26 -0800 | [diff] [blame] | 862 | static int pci_sun4v_pbm_init(struct pci_pbm_info *pbm, |
| 863 | struct platform_device *op, u32 devhandle) |
David S. Miller | bade562 | 2006-02-09 22:05:54 -0800 | [diff] [blame] | 864 | { |
Grant Likely | 61c7a08 | 2010-04-13 16:12:29 -0700 | [diff] [blame] | 865 | struct device_node *dp = op->dev.of_node; |
David S. Miller | 3822b50 | 2008-08-30 02:50:29 -0700 | [diff] [blame] | 866 | int err; |
David S. Miller | bade562 | 2006-02-09 22:05:54 -0800 | [diff] [blame] | 867 | |
David S. Miller | c1b1a5f1 | 2008-03-19 04:52:48 -0700 | [diff] [blame] | 868 | pbm->numa_node = of_node_to_nid(dp); |
| 869 | |
David S. Miller | ca3dd88 | 2007-05-09 02:35:27 -0700 | [diff] [blame] | 870 | pbm->pci_ops = &sun4v_pci_ops; |
| 871 | pbm->config_space_reg_bits = 12; |
David S. Miller | 34768bc | 2007-05-07 23:06:27 -0700 | [diff] [blame] | 872 | |
David S. Miller | 6c108f1 | 2007-05-07 23:49:01 -0700 | [diff] [blame] | 873 | pbm->index = pci_num_pbms++; |
| 874 | |
David S. Miller | 22fecba | 2008-09-10 00:19:28 -0700 | [diff] [blame] | 875 | pbm->op = op; |
David S. Miller | bade562 | 2006-02-09 22:05:54 -0800 | [diff] [blame] | 876 | |
David S. Miller | 3833789 | 2006-02-12 22:06:53 -0800 | [diff] [blame] | 877 | pbm->devhandle = devhandle; |
David S. Miller | bade562 | 2006-02-09 22:05:54 -0800 | [diff] [blame] | 878 | |
David S. Miller | e87dc35 | 2006-06-21 18:18:47 -0700 | [diff] [blame] | 879 | pbm->name = dp->full_name; |
David S. Miller | bade562 | 2006-02-09 22:05:54 -0800 | [diff] [blame] | 880 | |
David S. Miller | e87dc35 | 2006-06-21 18:18:47 -0700 | [diff] [blame] | 881 | printk("%s: SUN4V PCI Bus Module\n", pbm->name); |
David S. Miller | c1b1a5f1 | 2008-03-19 04:52:48 -0700 | [diff] [blame] | 882 | printk("%s: On NUMA node %d\n", pbm->name, pbm->numa_node); |
David S. Miller | bade562 | 2006-02-09 22:05:54 -0800 | [diff] [blame] | 883 | |
David S. Miller | 9fd8b64 | 2007-03-08 21:55:49 -0800 | [diff] [blame] | 884 | pci_determine_mem_io_space(pbm); |
David S. Miller | bade562 | 2006-02-09 22:05:54 -0800 | [diff] [blame] | 885 | |
David S. Miller | cfa0652 | 2007-05-07 21:51:41 -0700 | [diff] [blame] | 886 | pci_get_pbm_props(pbm); |
David S. Miller | 3822b50 | 2008-08-30 02:50:29 -0700 | [diff] [blame] | 887 | |
| 888 | err = pci_sun4v_iommu_init(pbm); |
| 889 | if (err) |
| 890 | return err; |
| 891 | |
David S. Miller | 35a17eb | 2007-02-10 17:41:02 -0800 | [diff] [blame] | 892 | pci_sun4v_msi_init(pbm); |
David S. Miller | 3822b50 | 2008-08-30 02:50:29 -0700 | [diff] [blame] | 893 | |
David S. Miller | e822358a | 2008-09-01 18:32:22 -0700 | [diff] [blame] | 894 | pci_sun4v_scan_bus(pbm, &op->dev); |
David S. Miller | 3822b50 | 2008-08-30 02:50:29 -0700 | [diff] [blame] | 895 | |
David S. Miller | d3ae4b5 | 2008-09-09 23:54:02 -0700 | [diff] [blame] | 896 | pbm->next = pci_pbm_root; |
| 897 | pci_pbm_root = pbm; |
| 898 | |
David S. Miller | 3822b50 | 2008-08-30 02:50:29 -0700 | [diff] [blame] | 899 | return 0; |
David S. Miller | bade562 | 2006-02-09 22:05:54 -0800 | [diff] [blame] | 900 | } |
| 901 | |
Greg Kroah-Hartman | 7c9503b | 2012-12-21 14:03:26 -0800 | [diff] [blame] | 902 | static int pci_sun4v_probe(struct platform_device *op) |
David S. Miller | 8f6a93a | 2006-02-09 21:32:07 -0800 | [diff] [blame] | 903 | { |
David S. Miller | 3822b50 | 2008-08-30 02:50:29 -0700 | [diff] [blame] | 904 | const struct linux_prom64_registers *regs; |
David S. Miller | e01c0d6 | 2007-05-25 01:04:15 -0700 | [diff] [blame] | 905 | static int hvapi_negotiated = 0; |
David S. Miller | 34768bc | 2007-05-07 23:06:27 -0700 | [diff] [blame] | 906 | struct pci_pbm_info *pbm; |
David S. Miller | 3822b50 | 2008-08-30 02:50:29 -0700 | [diff] [blame] | 907 | struct device_node *dp; |
David S. Miller | 16ce82d | 2007-04-26 21:08:21 -0700 | [diff] [blame] | 908 | struct iommu *iommu; |
David S. Miller | 7c8f486 | 2006-02-13 21:50:27 -0800 | [diff] [blame] | 909 | u32 devhandle; |
David S. Miller | d7472c3 | 2008-08-31 01:33:52 -0700 | [diff] [blame] | 910 | int i, err; |
David S. Miller | 3833789 | 2006-02-12 22:06:53 -0800 | [diff] [blame] | 911 | |
Grant Likely | 61c7a08 | 2010-04-13 16:12:29 -0700 | [diff] [blame] | 912 | dp = op->dev.of_node; |
David S. Miller | 3822b50 | 2008-08-30 02:50:29 -0700 | [diff] [blame] | 913 | |
David S. Miller | e01c0d6 | 2007-05-25 01:04:15 -0700 | [diff] [blame] | 914 | if (!hvapi_negotiated++) { |
David S. Miller | 8d2aec5 | 2008-09-12 00:01:03 -0700 | [diff] [blame] | 915 | err = sun4v_hvapi_register(HV_GRP_PCI, |
| 916 | vpci_major, |
| 917 | &vpci_minor); |
David S. Miller | e01c0d6 | 2007-05-25 01:04:15 -0700 | [diff] [blame] | 918 | |
| 919 | if (err) { |
David S. Miller | 3822b50 | 2008-08-30 02:50:29 -0700 | [diff] [blame] | 920 | printk(KERN_ERR PFX "Could not register hvapi, " |
| 921 | "err=%d\n", err); |
| 922 | return err; |
David S. Miller | e01c0d6 | 2007-05-25 01:04:15 -0700 | [diff] [blame] | 923 | } |
David S. Miller | 3822b50 | 2008-08-30 02:50:29 -0700 | [diff] [blame] | 924 | printk(KERN_INFO PFX "Registered hvapi major[%lu] minor[%lu]\n", |
David S. Miller | e01c0d6 | 2007-05-25 01:04:15 -0700 | [diff] [blame] | 925 | vpci_major, vpci_minor); |
David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 926 | |
| 927 | dma_ops = &sun4v_dma_ops; |
David S. Miller | e01c0d6 | 2007-05-25 01:04:15 -0700 | [diff] [blame] | 928 | } |
| 929 | |
David S. Miller | 3822b50 | 2008-08-30 02:50:29 -0700 | [diff] [blame] | 930 | regs = of_get_property(dp, "reg", NULL); |
David S. Miller | d7472c3 | 2008-08-31 01:33:52 -0700 | [diff] [blame] | 931 | err = -ENODEV; |
David S. Miller | 3822b50 | 2008-08-30 02:50:29 -0700 | [diff] [blame] | 932 | if (!regs) { |
| 933 | printk(KERN_ERR PFX "Could not find config registers\n"); |
David S. Miller | d7472c3 | 2008-08-31 01:33:52 -0700 | [diff] [blame] | 934 | goto out_err; |
Cyrill Gorcunov | 75c6d14 | 2007-11-20 17:32:19 -0800 | [diff] [blame] | 935 | } |
David S. Miller | e87dc35 | 2006-06-21 18:18:47 -0700 | [diff] [blame] | 936 | devhandle = (regs->phys_addr >> 32UL) & 0x0fffffff; |
David S. Miller | 3833789 | 2006-02-12 22:06:53 -0800 | [diff] [blame] | 937 | |
David S. Miller | d7472c3 | 2008-08-31 01:33:52 -0700 | [diff] [blame] | 938 | err = -ENOMEM; |
David S. Miller | d3ae4b5 | 2008-09-09 23:54:02 -0700 | [diff] [blame] | 939 | if (!iommu_batch_initialized) { |
| 940 | for_each_possible_cpu(i) { |
| 941 | unsigned long page = get_zeroed_page(GFP_KERNEL); |
David S. Miller | 7c8f486 | 2006-02-13 21:50:27 -0800 | [diff] [blame] | 942 | |
David S. Miller | d3ae4b5 | 2008-09-09 23:54:02 -0700 | [diff] [blame] | 943 | if (!page) |
| 944 | goto out_err; |
David S. Miller | 7c8f486 | 2006-02-13 21:50:27 -0800 | [diff] [blame] | 945 | |
David S. Miller | d3ae4b5 | 2008-09-09 23:54:02 -0700 | [diff] [blame] | 946 | per_cpu(iommu_batch, i).pglist = (u64 *) page; |
| 947 | } |
| 948 | iommu_batch_initialized = 1; |
David S. Miller | bade562 | 2006-02-09 22:05:54 -0800 | [diff] [blame] | 949 | } |
David S. Miller | 7c8f486 | 2006-02-13 21:50:27 -0800 | [diff] [blame] | 950 | |
David S. Miller | d3ae4b5 | 2008-09-09 23:54:02 -0700 | [diff] [blame] | 951 | pbm = kzalloc(sizeof(*pbm), GFP_KERNEL); |
| 952 | if (!pbm) { |
| 953 | printk(KERN_ERR PFX "Could not allocate pci_pbm_info\n"); |
David S. Miller | d7472c3 | 2008-08-31 01:33:52 -0700 | [diff] [blame] | 954 | goto out_err; |
David S. Miller | 3822b50 | 2008-08-30 02:50:29 -0700 | [diff] [blame] | 955 | } |
David S. Miller | 7c8f486 | 2006-02-13 21:50:27 -0800 | [diff] [blame] | 956 | |
David S. Miller | d3ae4b5 | 2008-09-09 23:54:02 -0700 | [diff] [blame] | 957 | iommu = kzalloc(sizeof(struct iommu), GFP_KERNEL); |
David S. Miller | 3822b50 | 2008-08-30 02:50:29 -0700 | [diff] [blame] | 958 | if (!iommu) { |
David S. Miller | d3ae4b5 | 2008-09-09 23:54:02 -0700 | [diff] [blame] | 959 | printk(KERN_ERR PFX "Could not allocate pbm iommu\n"); |
David S. Miller | d7472c3 | 2008-08-31 01:33:52 -0700 | [diff] [blame] | 960 | goto out_free_controller; |
David S. Miller | 3822b50 | 2008-08-30 02:50:29 -0700 | [diff] [blame] | 961 | } |
David S. Miller | 7c8f486 | 2006-02-13 21:50:27 -0800 | [diff] [blame] | 962 | |
David S. Miller | d3ae4b5 | 2008-09-09 23:54:02 -0700 | [diff] [blame] | 963 | pbm->iommu = iommu; |
David S. Miller | bade562 | 2006-02-09 22:05:54 -0800 | [diff] [blame] | 964 | |
David S. Miller | d3ae4b5 | 2008-09-09 23:54:02 -0700 | [diff] [blame] | 965 | err = pci_sun4v_pbm_init(pbm, op, devhandle); |
| 966 | if (err) |
| 967 | goto out_free_iommu; |
David S. Miller | 7c8f486 | 2006-02-13 21:50:27 -0800 | [diff] [blame] | 968 | |
David S. Miller | d3ae4b5 | 2008-09-09 23:54:02 -0700 | [diff] [blame] | 969 | dev_set_drvdata(&op->dev, pbm); |
David S. Miller | bade562 | 2006-02-09 22:05:54 -0800 | [diff] [blame] | 970 | |
David S. Miller | d3ae4b5 | 2008-09-09 23:54:02 -0700 | [diff] [blame] | 971 | return 0; |
David S. Miller | 7c8f486 | 2006-02-13 21:50:27 -0800 | [diff] [blame] | 972 | |
David S. Miller | d3ae4b5 | 2008-09-09 23:54:02 -0700 | [diff] [blame] | 973 | out_free_iommu: |
| 974 | kfree(pbm->iommu); |
David S. Miller | d7472c3 | 2008-08-31 01:33:52 -0700 | [diff] [blame] | 975 | |
| 976 | out_free_controller: |
David S. Miller | d3ae4b5 | 2008-09-09 23:54:02 -0700 | [diff] [blame] | 977 | kfree(pbm); |
David S. Miller | d7472c3 | 2008-08-31 01:33:52 -0700 | [diff] [blame] | 978 | |
| 979 | out_err: |
| 980 | return err; |
David S. Miller | 8f6a93a | 2006-02-09 21:32:07 -0800 | [diff] [blame] | 981 | } |
David S. Miller | 3822b50 | 2008-08-30 02:50:29 -0700 | [diff] [blame] | 982 | |
David S. Miller | 3628aa0 | 2011-03-30 17:37:56 -0700 | [diff] [blame] | 983 | static const struct of_device_id pci_sun4v_match[] = { |
David S. Miller | 3822b50 | 2008-08-30 02:50:29 -0700 | [diff] [blame] | 984 | { |
| 985 | .name = "pci", |
| 986 | .compatible = "SUNW,sun4v-pci", |
| 987 | }, |
| 988 | {}, |
| 989 | }; |
| 990 | |
Grant Likely | 4ebb24f | 2011-02-22 20:01:33 -0700 | [diff] [blame] | 991 | static struct platform_driver pci_sun4v_driver = { |
Grant Likely | 4018294 | 2010-04-13 16:13:02 -0700 | [diff] [blame] | 992 | .driver = { |
| 993 | .name = DRIVER_NAME, |
Grant Likely | 4018294 | 2010-04-13 16:13:02 -0700 | [diff] [blame] | 994 | .of_match_table = pci_sun4v_match, |
| 995 | }, |
David S. Miller | 3822b50 | 2008-08-30 02:50:29 -0700 | [diff] [blame] | 996 | .probe = pci_sun4v_probe, |
| 997 | }; |
| 998 | |
| 999 | static int __init pci_sun4v_init(void) |
| 1000 | { |
Grant Likely | 4ebb24f | 2011-02-22 20:01:33 -0700 | [diff] [blame] | 1001 | return platform_driver_register(&pci_sun4v_driver); |
David S. Miller | 3822b50 | 2008-08-30 02:50:29 -0700 | [diff] [blame] | 1002 | } |
| 1003 | |
| 1004 | subsys_initcall(pci_sun4v_init); |