blob: 9180bb51b913c14541eb207220a82baae76e985e [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
Sam Ravnborgf9183122019-06-08 10:02:40 +020026
27#include <drm/drm_device.h>
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/radeon_drm.h>
Sam Ravnborgf9183122019-06-08 10:02:40 +020029
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include "radeon.h"
31
Jerome Glisse771fe6b2009-06-05 14:42:42 +020032static void radeon_lock_cursor(struct drm_crtc *crtc, bool lock)
33{
34 struct radeon_device *rdev = crtc->dev->dev_private;
35 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
36 uint32_t cur_lock;
37
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050038 if (ASIC_IS_DCE4(rdev)) {
39 cur_lock = RREG32(EVERGREEN_CUR_UPDATE + radeon_crtc->crtc_offset);
40 if (lock)
41 cur_lock |= EVERGREEN_CURSOR_UPDATE_LOCK;
42 else
43 cur_lock &= ~EVERGREEN_CURSOR_UPDATE_LOCK;
44 WREG32(EVERGREEN_CUR_UPDATE + radeon_crtc->crtc_offset, cur_lock);
45 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +020046 cur_lock = RREG32(AVIVO_D1CUR_UPDATE + radeon_crtc->crtc_offset);
47 if (lock)
48 cur_lock |= AVIVO_D1CURSOR_UPDATE_LOCK;
49 else
50 cur_lock &= ~AVIVO_D1CURSOR_UPDATE_LOCK;
51 WREG32(AVIVO_D1CUR_UPDATE + radeon_crtc->crtc_offset, cur_lock);
52 } else {
53 cur_lock = RREG32(RADEON_CUR_OFFSET + radeon_crtc->crtc_offset);
54 if (lock)
55 cur_lock |= RADEON_CUR_LOCK;
56 else
57 cur_lock &= ~RADEON_CUR_LOCK;
58 WREG32(RADEON_CUR_OFFSET + radeon_crtc->crtc_offset, cur_lock);
59 }
60}
61
62static void radeon_hide_cursor(struct drm_crtc *crtc)
63{
64 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
65 struct radeon_device *rdev = crtc->dev->dev_private;
66
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050067 if (ASIC_IS_DCE4(rdev)) {
Daniel Vetter2ef9bdfe2012-12-02 14:02:51 +010068 WREG32_IDX(EVERGREEN_CUR_CONTROL + radeon_crtc->crtc_offset,
69 EVERGREEN_CURSOR_MODE(EVERGREEN_CURSOR_24_8_PRE_MULT) |
70 EVERGREEN_CURSOR_URGENT_CONTROL(EVERGREEN_CURSOR_URGENT_1_2));
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050071 } else if (ASIC_IS_AVIVO(rdev)) {
Daniel Vetter2ef9bdfe2012-12-02 14:02:51 +010072 WREG32_IDX(AVIVO_D1CUR_CONTROL + radeon_crtc->crtc_offset,
73 (AVIVO_D1CURSOR_MODE_24BPP << AVIVO_D1CURSOR_MODE_SHIFT));
Jerome Glisse771fe6b2009-06-05 14:42:42 +020074 } else {
Daniel Vetter2ef9bdfe2012-12-02 14:02:51 +010075 u32 reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020076 switch (radeon_crtc->crtc_id) {
77 case 0:
Daniel Vetter2ef9bdfe2012-12-02 14:02:51 +010078 reg = RADEON_CRTC_GEN_CNTL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020079 break;
80 case 1:
Daniel Vetter2ef9bdfe2012-12-02 14:02:51 +010081 reg = RADEON_CRTC2_GEN_CNTL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020082 break;
83 default:
84 return;
85 }
Daniel Vetter2ef9bdfe2012-12-02 14:02:51 +010086 WREG32_IDX(reg, RREG32_IDX(reg) & ~RADEON_CRTC_CUR_EN);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020087 }
88}
89
90static void radeon_show_cursor(struct drm_crtc *crtc)
91{
92 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
93 struct radeon_device *rdev = crtc->dev->dev_private;
94
Michel Dänzer6b16cf72016-10-27 14:54:31 +090095 if (radeon_crtc->cursor_out_of_bounds)
96 return;
97
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050098 if (ASIC_IS_DCE4(rdev)) {
Michel Dänzer89916682015-07-07 16:27:30 +090099 WREG32(EVERGREEN_CUR_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
100 upper_32_bits(radeon_crtc->cursor_addr));
101 WREG32(EVERGREEN_CUR_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
102 lower_32_bits(radeon_crtc->cursor_addr));
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500103 WREG32(RADEON_MM_INDEX, EVERGREEN_CUR_CONTROL + radeon_crtc->crtc_offset);
104 WREG32(RADEON_MM_DATA, EVERGREEN_CURSOR_EN |
Alex Deucherf4254a22012-07-10 15:20:24 -0400105 EVERGREEN_CURSOR_MODE(EVERGREEN_CURSOR_24_8_PRE_MULT) |
106 EVERGREEN_CURSOR_URGENT_CONTROL(EVERGREEN_CURSOR_URGENT_1_2));
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500107 } else if (ASIC_IS_AVIVO(rdev)) {
Michel Dänzer89916682015-07-07 16:27:30 +0900108 if (rdev->family >= CHIP_RV770) {
109 if (radeon_crtc->crtc_id)
110 WREG32(R700_D2CUR_SURFACE_ADDRESS_HIGH,
111 upper_32_bits(radeon_crtc->cursor_addr));
112 else
113 WREG32(R700_D1CUR_SURFACE_ADDRESS_HIGH,
114 upper_32_bits(radeon_crtc->cursor_addr));
115 }
116
117 WREG32(AVIVO_D1CUR_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
118 lower_32_bits(radeon_crtc->cursor_addr));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200119 WREG32(RADEON_MM_INDEX, AVIVO_D1CUR_CONTROL + radeon_crtc->crtc_offset);
120 WREG32(RADEON_MM_DATA, AVIVO_D1CURSOR_EN |
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500121 (AVIVO_D1CURSOR_MODE_24BPP << AVIVO_D1CURSOR_MODE_SHIFT));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200122 } else {
Michel Dänzer89916682015-07-07 16:27:30 +0900123 /* offset is from DISP(2)_BASE_ADDRESS */
124 WREG32(RADEON_CUR_OFFSET + radeon_crtc->crtc_offset,
125 radeon_crtc->cursor_addr - radeon_crtc->legacy_display_base_addr);
126
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200127 switch (radeon_crtc->crtc_id) {
128 case 0:
129 WREG32(RADEON_MM_INDEX, RADEON_CRTC_GEN_CNTL);
130 break;
131 case 1:
132 WREG32(RADEON_MM_INDEX, RADEON_CRTC2_GEN_CNTL);
133 break;
134 default:
135 return;
136 }
137
138 WREG32_P(RADEON_MM_DATA, (RADEON_CRTC_CUR_EN |
139 (RADEON_CRTC_CUR_MODE_24BPP << RADEON_CRTC_CUR_MODE_SHIFT)),
140 ~(RADEON_CRTC_CUR_EN | RADEON_CRTC_CUR_MODE_MASK));
141 }
142}
143
Michel Dänzer3feba082014-11-18 18:00:09 +0900144static int radeon_cursor_move_locked(struct drm_crtc *crtc, int x, int y)
145{
146 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
147 struct radeon_device *rdev = crtc->dev->dev_private;
148 int xorigin = 0, yorigin = 0;
149 int w = radeon_crtc->cursor_width;
150
Michel Dänzer4349bd72016-10-27 15:37:44 +0900151 radeon_crtc->cursor_x = x;
152 radeon_crtc->cursor_y = y;
153
Michel Dänzer3feba082014-11-18 18:00:09 +0900154 if (ASIC_IS_AVIVO(rdev)) {
155 /* avivo cursor are offset into the total surface */
156 x += crtc->x;
157 y += crtc->y;
158 }
Michel Dänzer3feba082014-11-18 18:00:09 +0900159
Michel Dänzer6b16cf72016-10-27 14:54:31 +0900160 if (x < 0)
Michel Dänzer3feba082014-11-18 18:00:09 +0900161 xorigin = min(-x, radeon_crtc->max_cursor_width - 1);
Michel Dänzer6b16cf72016-10-27 14:54:31 +0900162 if (y < 0)
Michel Dänzer3feba082014-11-18 18:00:09 +0900163 yorigin = min(-y, radeon_crtc->max_cursor_height - 1);
Michel Dänzer6b16cf72016-10-27 14:54:31 +0900164
165 if (!ASIC_IS_AVIVO(rdev)) {
166 x += crtc->x;
167 y += crtc->y;
Michel Dänzer3feba082014-11-18 18:00:09 +0900168 }
Michel Dänzer6b16cf72016-10-27 14:54:31 +0900169 DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
Michel Dänzer3feba082014-11-18 18:00:09 +0900170
171 /* fixed on DCE6 and newer */
172 if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE6(rdev)) {
173 int i = 0;
174 struct drm_crtc *crtc_p;
175
176 /*
177 * avivo cursor image can't end on 128 pixel boundary or
178 * go past the end of the frame if both crtcs are enabled
179 *
180 * NOTE: It is safe to access crtc->enabled of other crtcs
181 * without holding either the mode_config lock or the other
182 * crtc's lock as long as write access to this flag _always_
183 * grabs all locks.
184 */
185 list_for_each_entry(crtc_p, &crtc->dev->mode_config.crtc_list, head) {
186 if (crtc_p->enabled)
187 i++;
188 }
189 if (i > 1) {
190 int cursor_end, frame_end;
191
Michel Dänzer6b16cf72016-10-27 14:54:31 +0900192 cursor_end = x + w;
Michel Dänzer3feba082014-11-18 18:00:09 +0900193 frame_end = crtc->x + crtc->mode.crtc_hdisplay;
194 if (cursor_end >= frame_end) {
195 w = w - (cursor_end - frame_end);
196 if (!(frame_end & 0x7f))
197 w--;
Michel Dänzer6b16cf72016-10-27 14:54:31 +0900198 } else if (cursor_end <= 0) {
199 goto out_of_bounds;
200 } else if (!(cursor_end & 0x7f)) {
201 w--;
Michel Dänzer3feba082014-11-18 18:00:09 +0900202 }
203 if (w <= 0) {
Michel Dänzer6b16cf72016-10-27 14:54:31 +0900204 goto out_of_bounds;
Michel Dänzer3feba082014-11-18 18:00:09 +0900205 }
206 }
207 }
208
Michel Dänzer6b16cf72016-10-27 14:54:31 +0900209 if (x <= (crtc->x - w) || y <= (crtc->y - radeon_crtc->cursor_height) ||
Michel Dänzerd74c67dd2017-02-15 11:28:45 +0900210 x >= (crtc->x + crtc->mode.hdisplay) ||
211 y >= (crtc->y + crtc->mode.vdisplay))
Michel Dänzer6b16cf72016-10-27 14:54:31 +0900212 goto out_of_bounds;
213
214 x += xorigin;
215 y += yorigin;
216
Michel Dänzer3feba082014-11-18 18:00:09 +0900217 if (ASIC_IS_DCE4(rdev)) {
218 WREG32(EVERGREEN_CUR_POSITION + radeon_crtc->crtc_offset, (x << 16) | y);
219 WREG32(EVERGREEN_CUR_HOT_SPOT + radeon_crtc->crtc_offset, (xorigin << 16) | yorigin);
220 WREG32(EVERGREEN_CUR_SIZE + radeon_crtc->crtc_offset,
221 ((w - 1) << 16) | (radeon_crtc->cursor_height - 1));
222 } else if (ASIC_IS_AVIVO(rdev)) {
223 WREG32(AVIVO_D1CUR_POSITION + radeon_crtc->crtc_offset, (x << 16) | y);
224 WREG32(AVIVO_D1CUR_HOT_SPOT + radeon_crtc->crtc_offset, (xorigin << 16) | yorigin);
225 WREG32(AVIVO_D1CUR_SIZE + radeon_crtc->crtc_offset,
226 ((w - 1) << 16) | (radeon_crtc->cursor_height - 1));
227 } else {
Michel Dänzer6b16cf72016-10-27 14:54:31 +0900228 x -= crtc->x;
229 y -= crtc->y;
230
Michel Dänzer3feba082014-11-18 18:00:09 +0900231 if (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)
232 y *= 2;
233
234 WREG32(RADEON_CUR_HORZ_VERT_OFF + radeon_crtc->crtc_offset,
235 (RADEON_CUR_LOCK
236 | (xorigin << 16)
237 | yorigin));
238 WREG32(RADEON_CUR_HORZ_VERT_POSN + radeon_crtc->crtc_offset,
239 (RADEON_CUR_LOCK
240 | (x << 16)
241 | y));
242 /* offset is from DISP(2)_BASE_ADDRESS */
Michel Dänzercd404af2015-07-07 16:27:28 +0900243 WREG32(RADEON_CUR_OFFSET + radeon_crtc->crtc_offset,
244 radeon_crtc->cursor_addr - radeon_crtc->legacy_display_base_addr +
245 yorigin * 256);
Michel Dänzer3feba082014-11-18 18:00:09 +0900246 }
247
Michel Dänzer6b16cf72016-10-27 14:54:31 +0900248 if (radeon_crtc->cursor_out_of_bounds) {
249 radeon_crtc->cursor_out_of_bounds = false;
250 if (radeon_crtc->cursor_bo)
251 radeon_show_cursor(crtc);
252 }
253
254 return 0;
255
256 out_of_bounds:
257 if (!radeon_crtc->cursor_out_of_bounds) {
258 radeon_hide_cursor(crtc);
259 radeon_crtc->cursor_out_of_bounds = true;
260 }
Michel Dänzer3feba082014-11-18 18:00:09 +0900261 return 0;
262}
263
264int radeon_crtc_cursor_move(struct drm_crtc *crtc,
265 int x, int y)
266{
267 int ret;
268
269 radeon_lock_cursor(crtc, true);
270 ret = radeon_cursor_move_locked(crtc, x, y);
271 radeon_lock_cursor(crtc, false);
272
273 return ret;
274}
Michel Dänzer78b1a602014-11-18 18:00:08 +0900275
Michel Dänzer78b1a602014-11-18 18:00:08 +0900276int radeon_crtc_cursor_set2(struct drm_crtc *crtc,
277 struct drm_file *file_priv,
278 uint32_t handle,
279 uint32_t width,
280 uint32_t height,
281 int32_t hot_x,
282 int32_t hot_y)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200283{
284 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Michel Dänzercd404af2015-07-07 16:27:28 +0900285 struct radeon_device *rdev = crtc->dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200286 struct drm_gem_object *obj;
Michel Dänzercd404af2015-07-07 16:27:28 +0900287 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200288 int ret;
289
290 if (!handle) {
291 /* turn off cursor */
292 radeon_hide_cursor(crtc);
293 obj = NULL;
294 goto unpin;
295 }
296
Alex Deucher9e05fa12013-01-24 10:06:33 -0500297 if ((width > radeon_crtc->max_cursor_width) ||
298 (height > radeon_crtc->max_cursor_height)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200299 DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
300 return -EINVAL;
301 }
302
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100303 obj = drm_gem_object_lookup(file_priv, handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200304 if (!obj) {
305 DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, radeon_crtc->crtc_id);
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100306 return -ENOENT;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200307 }
308
Michel Dänzercd404af2015-07-07 16:27:28 +0900309 robj = gem_to_radeon_bo(obj);
310 ret = radeon_bo_reserve(robj, false);
311 if (ret != 0) {
Cihangir Akturk07f65bb2017-08-03 14:58:35 +0300312 drm_gem_object_put_unlocked(obj);
Michel Dänzercd404af2015-07-07 16:27:28 +0900313 return ret;
314 }
315 /* Only 27 bit offset for legacy cursor */
316 ret = radeon_bo_pin_restricted(robj, RADEON_GEM_DOMAIN_VRAM,
317 ASIC_IS_AVIVO(rdev) ? 0 : 1 << 27,
318 &radeon_crtc->cursor_addr);
319 radeon_bo_unreserve(robj);
320 if (ret) {
321 DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
Cihangir Akturk07f65bb2017-08-03 14:58:35 +0300322 drm_gem_object_put_unlocked(obj);
Michel Dänzercd404af2015-07-07 16:27:28 +0900323 return ret;
324 }
325
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200326 radeon_lock_cursor(crtc, true);
Michel Dänzer2e007e62014-11-21 11:48:58 +0900327
Michel Dänzerdcab0fa2016-10-27 13:03:23 +0900328 if (width != radeon_crtc->cursor_width ||
329 height != radeon_crtc->cursor_height ||
330 hot_x != radeon_crtc->cursor_hot_x ||
Michel Dänzer2e007e62014-11-21 11:48:58 +0900331 hot_y != radeon_crtc->cursor_hot_y) {
332 int x, y;
333
334 x = radeon_crtc->cursor_x + radeon_crtc->cursor_hot_x - hot_x;
335 y = radeon_crtc->cursor_y + radeon_crtc->cursor_hot_y - hot_y;
336
Michel Dänzerdcab0fa2016-10-27 13:03:23 +0900337 radeon_crtc->cursor_width = width;
338 radeon_crtc->cursor_height = height;
Michel Dänzer2e007e62014-11-21 11:48:58 +0900339 radeon_crtc->cursor_hot_x = hot_x;
340 radeon_crtc->cursor_hot_y = hot_y;
Michel Dänzer6b16cf72016-10-27 14:54:31 +0900341
342 radeon_cursor_move_locked(crtc, x, y);
Michel Dänzer2e007e62014-11-21 11:48:58 +0900343 }
344
Michel Dänzercd404af2015-07-07 16:27:28 +0900345 radeon_show_cursor(crtc);
Michel Dänzer6d3759f2014-11-21 11:48:57 +0900346
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200347 radeon_lock_cursor(crtc, false);
348
349unpin:
350 if (radeon_crtc->cursor_bo) {
Michel Dänzer6d3759f2014-11-21 11:48:57 +0900351 struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo);
Michel Dänzer654c59c2012-03-14 14:59:25 +0100352 ret = radeon_bo_reserve(robj, false);
353 if (likely(ret == 0)) {
354 radeon_bo_unpin(robj);
355 radeon_bo_unreserve(robj);
356 }
Cihangir Akturk07f65bb2017-08-03 14:58:35 +0300357 drm_gem_object_put_unlocked(radeon_crtc->cursor_bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200358 }
359
360 radeon_crtc->cursor_bo = obj;
361 return 0;
Michel Dänzer6d3759f2014-11-21 11:48:57 +0900362}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200363
Michel Dänzer6d3759f2014-11-21 11:48:57 +0900364/**
365 * radeon_cursor_reset - Re-set the current cursor, if any.
366 *
367 * @crtc: drm crtc
368 *
369 * If the CRTC passed in currently has a cursor assigned, this function
370 * makes sure it's visible.
371 */
372void radeon_cursor_reset(struct drm_crtc *crtc)
373{
374 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Michel Dänzer6d3759f2014-11-21 11:48:57 +0900375
376 if (radeon_crtc->cursor_bo) {
377 radeon_lock_cursor(crtc, true);
378
379 radeon_cursor_move_locked(crtc, radeon_crtc->cursor_x,
380 radeon_crtc->cursor_y);
381
Michel Dänzercd404af2015-07-07 16:27:28 +0900382 radeon_show_cursor(crtc);
Michel Dänzer6d3759f2014-11-21 11:48:57 +0900383
384 radeon_lock_cursor(crtc, false);
385 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200386}