blob: ab97b22ac04a263ab78782a9d00f2237c98e0f20 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
H. Peter Anvin1965aae2008-10-22 22:26:29 -07002#ifndef _ASM_X86_DESC_H
3#define _ASM_X86_DESC_H
Glauber de Oliveira Costa80fbb692008-01-30 13:31:13 +01004
Glauber de Oliveira Costa80fbb692008-01-30 13:31:13 +01005#include <asm/desc_defs.h>
6#include <asm/ldt.h>
Glauber de Oliveira Costa881c2972008-01-30 13:31:14 +01007#include <asm/mmu.h>
Thomas Garnier69218e42017-03-14 10:05:07 -07008#include <asm/fixmap.h>
Thomas Gleixner05161b92017-08-28 08:47:18 +02009#include <asm/irq_vectors.h>
Thomas Gleixner92a0f812017-12-20 18:51:31 +010010#include <asm/cpu_entry_area.h>
Ingo Molnar9a3865b2011-05-27 09:29:32 +020011
Andy Shevchenkof39650d2021-06-30 18:54:59 -070012#include <linux/debug_locks.h>
Glauber de Oliveira Costa54cd0ea2008-01-30 13:31:14 +010013#include <linux/smp.h>
Alex Shic6ae41e2012-05-11 15:35:27 +080014#include <linux/percpu.h>
Glauber de Oliveira Costa80fbb692008-01-30 13:31:13 +010015
Ingo Molnar9a3865b2011-05-27 09:29:32 +020016static inline void fill_ldt(struct desc_struct *desc, const struct user_desc *info)
Glauber de Oliveira Costa80fbb692008-01-30 13:31:13 +010017{
Ingo Molnar9a3865b2011-05-27 09:29:32 +020018 desc->limit0 = info->limit & 0x0ffff;
Glauber de Oliveira Costa80fbb692008-01-30 13:31:13 +010019
Ingo Molnar9a3865b2011-05-27 09:29:32 +020020 desc->base0 = (info->base_addr & 0x0000ffff);
21 desc->base1 = (info->base_addr & 0x00ff0000) >> 16;
22
23 desc->type = (info->read_exec_only ^ 1) << 1;
24 desc->type |= info->contents << 2;
Thomas Gleixner9f5cb6b2017-12-15 20:35:11 +010025 /* Set the ACCESS bit so it can be mapped RO */
26 desc->type |= 1;
Ingo Molnar9a3865b2011-05-27 09:29:32 +020027
28 desc->s = 1;
29 desc->dpl = 0x3;
30 desc->p = info->seg_not_present ^ 1;
Thomas Gleixner38e9e812017-08-28 08:47:41 +020031 desc->limit1 = (info->limit & 0xf0000) >> 16;
Ingo Molnar9a3865b2011-05-27 09:29:32 +020032 desc->avl = info->useable;
33 desc->d = info->seg_32bit;
34 desc->g = info->limit_in_pages;
35
36 desc->base2 = (info->base_addr & 0xff000000) >> 24;
Jeremy Fitzhardinge64f53a02008-07-27 08:42:32 -070037 /*
Andy Lutomirski318f5a22011-08-03 09:31:53 -040038 * Don't allow setting of the lm bit. It would confuse
39 * user_64bit_mode and would get overridden by sysret anyway.
Jeremy Fitzhardinge64f53a02008-07-27 08:42:32 -070040 */
Ingo Molnar9a3865b2011-05-27 09:29:32 +020041 desc->l = 0;
Glauber de Oliveira Costa80fbb692008-01-30 13:31:13 +010042}
43
Glauber Costaa9390982008-05-28 16:19:53 -070044struct gdt_page {
45 struct desc_struct gdt[GDT_ENTRIES];
46} __attribute__((aligned(PAGE_SIZE)));
Ingo Molnar9a3865b2011-05-27 09:29:32 +020047
David Howells9b8de742009-04-21 23:00:24 +010048DECLARE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page);
Glauber Costaa9390982008-05-28 16:19:53 -070049
Thomas Garnier69218e42017-03-14 10:05:07 -070050/* Provide the original GDT */
51static inline struct desc_struct *get_cpu_gdt_rw(unsigned int cpu)
Glauber Costaa9390982008-05-28 16:19:53 -070052{
53 return per_cpu(gdt_page, cpu).gdt;
54}
55
Thomas Garnier69218e42017-03-14 10:05:07 -070056/* Provide the current original GDT */
57static inline struct desc_struct *get_current_gdt_rw(void)
58{
59 return this_cpu_ptr(&gdt_page)->gdt;
60}
61
Thomas Garnier69218e42017-03-14 10:05:07 -070062/* Provide the fixmap address of the remapped GDT */
63static inline struct desc_struct *get_cpu_gdt_ro(int cpu)
64{
Andy Lutomirskief8813a2017-12-04 15:07:15 +010065 return (struct desc_struct *)&get_cpu_entry_area(cpu)->gdt;
Thomas Garnier69218e42017-03-14 10:05:07 -070066}
67
Thomas Garnier69218e42017-03-14 10:05:07 -070068/* Provide the current read-only GDT */
69static inline struct desc_struct *get_current_gdt_ro(void)
70{
71 return get_cpu_gdt_ro(smp_processor_id());
72}
73
Andy Lutomirskiaa4ea67552017-03-22 14:32:30 -070074/* Provide the physical address of the GDT page. */
75static inline phys_addr_t get_cpu_gdt_paddr(unsigned int cpu)
76{
77 return per_cpu_ptr_to_phys(get_cpu_gdt_rw(cpu));
78}
79
Glauber de Oliveira Costa507f90c2008-01-30 13:31:14 +010080static inline void pack_gate(gate_desc *gate, unsigned type, unsigned long func,
81 unsigned dpl, unsigned ist, unsigned seg)
82{
Thomas Gleixner64b163f2017-08-28 08:47:37 +020083 gate->offset_low = (u16) func;
84 gate->bits.p = 1;
85 gate->bits.dpl = dpl;
86 gate->bits.zero = 0;
87 gate->bits.type = type;
88 gate->offset_middle = (u16) (func >> 16);
89#ifdef CONFIG_X86_64
Ingo Molnar9a3865b2011-05-27 09:29:32 +020090 gate->segment = __KERNEL_CS;
Thomas Gleixner64b163f2017-08-28 08:47:37 +020091 gate->bits.ist = ist;
92 gate->reserved = 0;
93 gate->offset_high = (u32) (func >> 32);
Glauber de Oliveira Costa54cd0ea2008-01-30 13:31:14 +010094#else
Thomas Gleixner64b163f2017-08-28 08:47:37 +020095 gate->segment = seg;
96 gate->bits.ist = 0;
Glauber de Oliveira Costa54cd0ea2008-01-30 13:31:14 +010097#endif
Thomas Gleixner64b163f2017-08-28 08:47:37 +020098}
Glauber de Oliveira Costa54cd0ea2008-01-30 13:31:14 +010099
Glauber de Oliveira Costa746ff602008-01-30 13:31:27 +0100100static inline int desc_empty(const void *ptr)
101{
102 const u32 *desc = ptr;
Ingo Molnar9a3865b2011-05-27 09:29:32 +0200103
Glauber de Oliveira Costa746ff602008-01-30 13:31:27 +0100104 return !(desc[0] | desc[1]);
105}
106
Juergen Gross9bad5652018-08-28 09:40:23 +0200107#ifdef CONFIG_PARAVIRT_XXL
Glauber de Oliveira Costa54cd0ea2008-01-30 13:31:14 +0100108#include <asm/paravirt.h>
109#else
Ingo Molnar9a3865b2011-05-27 09:29:32 +0200110#define load_TR_desc() native_load_tr_desc()
111#define load_gdt(dtr) native_load_gdt(dtr)
112#define load_idt(dtr) native_load_idt(dtr)
113#define load_tr(tr) asm volatile("ltr %0"::"m" (tr))
114#define load_ldt(ldt) asm volatile("lldt %0"::"m" (ldt))
Glauber de Oliveira Costa54cd0ea2008-01-30 13:31:14 +0100115
Ingo Molnar9a3865b2011-05-27 09:29:32 +0200116#define store_gdt(dtr) native_store_gdt(dtr)
Ingo Molnar9a3865b2011-05-27 09:29:32 +0200117#define store_tr(tr) (tr = native_store_tr())
Glauber de Oliveira Costa54cd0ea2008-01-30 13:31:14 +0100118
Ingo Molnar9a3865b2011-05-27 09:29:32 +0200119#define load_TLS(t, cpu) native_load_tls(t, cpu)
120#define set_ldt native_set_ldt
Glauber de Oliveira Costa54cd0ea2008-01-30 13:31:14 +0100121
Ingo Molnar9a3865b2011-05-27 09:29:32 +0200122#define write_ldt_entry(dt, entry, desc) native_write_ldt_entry(dt, entry, desc)
123#define write_gdt_entry(dt, entry, desc, type) native_write_gdt_entry(dt, entry, desc, type)
124#define write_idt_entry(dt, entry, g) native_write_idt_entry(dt, entry, g)
Jeremy Fitzhardinge38ffbe62008-07-23 14:21:18 -0700125
126static inline void paravirt_alloc_ldt(struct desc_struct *ldt, unsigned entries)
127{
128}
129
130static inline void paravirt_free_ldt(struct desc_struct *ldt, unsigned entries)
131{
132}
Juergen Gross9bad5652018-08-28 09:40:23 +0200133#endif /* CONFIG_PARAVIRT_XXL */
Glauber de Oliveira Costa54cd0ea2008-01-30 13:31:14 +0100134
Jaswinder Singh Rajput8229d752009-03-11 19:13:49 +0530135#define store_ldt(ldt) asm("sldt %0" : "=m"(ldt))
136
Ingo Molnar9a3865b2011-05-27 09:29:32 +0200137static inline void native_write_idt_entry(gate_desc *idt, int entry, const gate_desc *gate)
Glauber de Oliveira Costa54cd0ea2008-01-30 13:31:14 +0100138{
139 memcpy(&idt[entry], gate, sizeof(*gate));
140}
141
Ingo Molnar9a3865b2011-05-27 09:29:32 +0200142static inline void native_write_ldt_entry(struct desc_struct *ldt, int entry, const void *desc)
Glauber de Oliveira Costa54cd0ea2008-01-30 13:31:14 +0100143{
144 memcpy(&ldt[entry], desc, 8);
145}
146
Ingo Molnar9a3865b2011-05-27 09:29:32 +0200147static inline void
148native_write_gdt_entry(struct desc_struct *gdt, int entry, const void *desc, int type)
Glauber de Oliveira Costa54cd0ea2008-01-30 13:31:14 +0100149{
150 unsigned int size;
Ingo Molnar9a3865b2011-05-27 09:29:32 +0200151
Glauber de Oliveira Costa54cd0ea2008-01-30 13:31:14 +0100152 switch (type) {
Ingo Molnar9a3865b2011-05-27 09:29:32 +0200153 case DESC_TSS: size = sizeof(tss_desc); break;
154 case DESC_LDT: size = sizeof(ldt_desc); break;
155 default: size = sizeof(*gdt); break;
Glauber de Oliveira Costa54cd0ea2008-01-30 13:31:14 +0100156 }
Ingo Molnar9a3865b2011-05-27 09:29:32 +0200157
Glauber de Oliveira Costa54cd0ea2008-01-30 13:31:14 +0100158 memcpy(&gdt[entry], desc, size);
159}
160
Thomas Gleixner64b163f2017-08-28 08:47:37 +0200161static inline void set_tssldt_descriptor(void *d, unsigned long addr,
162 unsigned type, unsigned size)
Glauber de Oliveira Costac81c6ca2008-01-30 13:31:14 +0100163{
Thomas Gleixner87cc0372017-08-28 08:47:42 +0200164 struct ldttss_desc *desc = d;
Ingo Molnar9a3865b2011-05-27 09:29:32 +0200165
Glauber de Oliveira Costaf6e0eba2008-01-30 13:31:20 +0100166 memset(desc, 0, sizeof(*desc));
Ingo Molnar9a3865b2011-05-27 09:29:32 +0200167
Thomas Gleixner87cc0372017-08-28 08:47:42 +0200168 desc->limit0 = (u16) size;
Thomas Gleixner64b163f2017-08-28 08:47:37 +0200169 desc->base0 = (u16) addr;
170 desc->base1 = (addr >> 16) & 0xFF;
Ingo Molnar9a3865b2011-05-27 09:29:32 +0200171 desc->type = type;
172 desc->p = 1;
173 desc->limit1 = (size >> 16) & 0xF;
Thomas Gleixner64b163f2017-08-28 08:47:37 +0200174 desc->base2 = (addr >> 24) & 0xFF;
Thomas Gleixner87cc0372017-08-28 08:47:42 +0200175#ifdef CONFIG_X86_64
Thomas Gleixner64b163f2017-08-28 08:47:37 +0200176 desc->base3 = (u32) (addr >> 32);
Glauber de Oliveira Costac81c6ca2008-01-30 13:31:14 +0100177#endif
178}
179
Andy Lutomirski7fb983b2017-12-04 15:07:17 +0100180static inline void __set_tss_desc(unsigned cpu, unsigned int entry, struct x86_hw_tss *addr)
Glauber de Oliveira Costac81c6ca2008-01-30 13:31:14 +0100181{
Thomas Garnier69218e42017-03-14 10:05:07 -0700182 struct desc_struct *d = get_cpu_gdt_rw(cpu);
Glauber de Oliveira Costac81c6ca2008-01-30 13:31:14 +0100183 tss_desc tss;
184
Glauber de Oliveira Costaf6e0eba2008-01-30 13:31:20 +0100185 set_tssldt_descriptor(&tss, (unsigned long)addr, DESC_TSS,
Andy Lutomirski4f53ab12017-02-20 08:56:09 -0800186 __KERNEL_TSS_LIMIT);
Glauber de Oliveira Costac81c6ca2008-01-30 13:31:14 +0100187 write_gdt_entry(d, entry, &tss, DESC_TSS);
188}
189
190#define set_tss_desc(cpu, addr) __set_tss_desc(cpu, GDT_ENTRY_TSS, addr)
191
Glauber de Oliveira Costa54cd0ea2008-01-30 13:31:14 +0100192static inline void native_set_ldt(const void *addr, unsigned int entries)
193{
194 if (likely(entries == 0))
Joe Perchesc1773a12008-03-23 01:01:58 -0700195 asm volatile("lldt %w0"::"q" (0));
Glauber de Oliveira Costa54cd0ea2008-01-30 13:31:14 +0100196 else {
197 unsigned cpu = smp_processor_id();
198 ldt_desc ldt;
199
Michael Karcher5ac37f82008-07-11 18:04:46 +0200200 set_tssldt_descriptor(&ldt, (unsigned long)addr, DESC_LDT,
201 entries * LDT_ENTRY_SIZE - 1);
Thomas Garnier69218e42017-03-14 10:05:07 -0700202 write_gdt_entry(get_cpu_gdt_rw(cpu), GDT_ENTRY_LDT,
Glauber de Oliveira Costa54cd0ea2008-01-30 13:31:14 +0100203 &ldt, DESC_LDT);
Joe Perchesc1773a12008-03-23 01:01:58 -0700204 asm volatile("lldt %w0"::"q" (GDT_ENTRY_LDT*8));
Glauber de Oliveira Costa54cd0ea2008-01-30 13:31:14 +0100205 }
206}
207
Thomas Garnier45fc8752017-03-14 10:05:08 -0700208static inline void native_load_gdt(const struct desc_ptr *dtr)
209{
210 asm volatile("lgdt %0"::"m" (*dtr));
211}
212
Thomas Gleixnerf051f692020-04-06 15:55:06 +0200213static __always_inline void native_load_idt(const struct desc_ptr *dtr)
Thomas Garnier45fc8752017-03-14 10:05:08 -0700214{
215 asm volatile("lidt %0"::"m" (*dtr));
216}
217
218static inline void native_store_gdt(struct desc_ptr *dtr)
219{
220 asm volatile("sgdt %0":"=m" (*dtr));
221}
222
Juergen Gross87930012017-09-04 12:25:27 +0200223static inline void store_idt(struct desc_ptr *dtr)
Thomas Garnier45fc8752017-03-14 10:05:08 -0700224{
225 asm volatile("sidt %0":"=m" (*dtr));
226}
227
H. Peter Anvin (Intel)283fa3b2021-05-19 14:21:51 -0700228static inline void native_gdt_invalidate(void)
229{
230 const struct desc_ptr invalid_gdt = {
231 .address = 0,
232 .size = 0
233 };
234
235 native_load_gdt(&invalid_gdt);
236}
237
238static inline void native_idt_invalidate(void)
239{
240 const struct desc_ptr invalid_idt = {
241 .address = 0,
242 .size = 0
243 };
244
245 native_load_idt(&invalid_idt);
246}
247
Thomas Garnier45fc8752017-03-14 10:05:08 -0700248/*
249 * The LTR instruction marks the TSS GDT entry as busy. On 64-bit, the GDT is
250 * a read-only remapping. To prevent a page fault, the GDT is switched to the
251 * original writeable version when needed.
252 */
253#ifdef CONFIG_X86_64
254static inline void native_load_tr_desc(void)
255{
256 struct desc_ptr gdt;
257 int cpu = raw_smp_processor_id();
258 bool restore = 0;
259 struct desc_struct *fixmap_gdt;
260
261 native_store_gdt(&gdt);
262 fixmap_gdt = get_cpu_gdt_ro(cpu);
263
264 /*
265 * If the current GDT is the read-only fixmap, swap to the original
266 * writeable version. Swap back at the end.
267 */
268 if (gdt.address == (unsigned long)fixmap_gdt) {
269 load_direct_gdt(cpu);
270 restore = 1;
271 }
272 asm volatile("ltr %w0"::"q" (GDT_ENTRY_TSS*8));
273 if (restore)
274 load_fixmap_gdt(cpu);
275}
276#else
Glauber de Oliveira Costa54cd0ea2008-01-30 13:31:14 +0100277static inline void native_load_tr_desc(void)
278{
279 asm volatile("ltr %w0"::"q" (GDT_ENTRY_TSS*8));
280}
Thomas Garnier45fc8752017-03-14 10:05:08 -0700281#endif
282
283static inline unsigned long native_store_tr(void)
284{
285 unsigned long tr;
286
287 asm volatile("str %0":"=r" (tr));
288
289 return tr;
290}
291
292static inline void native_load_tls(struct thread_struct *t, unsigned int cpu)
293{
294 struct desc_struct *gdt = get_cpu_gdt_rw(cpu);
295 unsigned int i;
296
297 for (i = 0; i < GDT_ENTRY_TLS_ENTRIES; i++)
298 gdt[GDT_ENTRY_TLS_MIN + i] = t->tls_array[i];
299}
Glauber de Oliveira Costa54cd0ea2008-01-30 13:31:14 +0100300
Andy Lutomirskib7ceaec2017-02-22 07:36:16 -0800301DECLARE_PER_CPU(bool, __tss_limit_invalid);
302
Andy Lutomirskib7ffc442017-02-20 08:56:14 -0800303static inline void force_reload_TR(void)
304{
Thomas Garnier69218e42017-03-14 10:05:07 -0700305 struct desc_struct *d = get_current_gdt_rw();
Andy Lutomirskib7ffc442017-02-20 08:56:14 -0800306 tss_desc tss;
307
308 memcpy(&tss, &d[GDT_ENTRY_TSS], sizeof(tss_desc));
309
310 /*
311 * LTR requires an available TSS, and the TSS is currently
312 * busy. Make it be available so that LTR will work.
313 */
314 tss.type = DESC_TSS;
315 write_gdt_entry(d, GDT_ENTRY_TSS, &tss, DESC_TSS);
316
317 load_TR_desc();
Andy Lutomirskib7ceaec2017-02-22 07:36:16 -0800318 this_cpu_write(__tss_limit_invalid, false);
Andy Lutomirskib7ffc442017-02-20 08:56:14 -0800319}
320
Andy Lutomirskib7ceaec2017-02-22 07:36:16 -0800321/*
322 * Call this if you need the TSS limit to be correct, which should be the case
323 * if and only if you have TIF_IO_BITMAP set or you're switching to a task
324 * with TIF_IO_BITMAP set.
325 */
326static inline void refresh_tss_limit(void)
Andy Lutomirskib7ffc442017-02-20 08:56:14 -0800327{
328 DEBUG_LOCKS_WARN_ON(preemptible());
329
Andy Lutomirskib7ceaec2017-02-22 07:36:16 -0800330 if (unlikely(this_cpu_read(__tss_limit_invalid)))
Andy Lutomirskib7ffc442017-02-20 08:56:14 -0800331 force_reload_TR();
Andy Lutomirskib7ffc442017-02-20 08:56:14 -0800332}
333
334/*
335 * If you do something evil that corrupts the cached TSS limit (I'm looking
336 * at you, VMX exits), call this function.
337 *
338 * The optimization here is that the TSS limit only matters for Linux if the
339 * IO bitmap is in use. If the TSS limit gets forced to its minimum value,
340 * everything works except that IO bitmap will be ignored and all CPL 3 IO
341 * instructions will #GP, which is exactly what we want for normal tasks.
342 */
343static inline void invalidate_tss_limit(void)
344{
345 DEBUG_LOCKS_WARN_ON(preemptible());
346
347 if (unlikely(test_thread_flag(TIF_IO_BITMAP)))
348 force_reload_TR();
349 else
Andy Lutomirskib7ceaec2017-02-22 07:36:16 -0800350 this_cpu_write(__tss_limit_invalid, true);
Andy Lutomirskib7ffc442017-02-20 08:56:14 -0800351}
352
Andy Lutomirskie30ab182015-01-22 11:27:58 -0800353/* This intentionally ignores lm, since 32-bit apps don't have that field. */
354#define LDT_empty(info) \
Joe Perchesc1773a12008-03-23 01:01:58 -0700355 ((info)->base_addr == 0 && \
356 (info)->limit == 0 && \
357 (info)->contents == 0 && \
358 (info)->read_exec_only == 1 && \
359 (info)->seg_32bit == 0 && \
360 (info)->limit_in_pages == 0 && \
361 (info)->seg_not_present == 1 && \
362 (info)->useable == 0)
Glauber de Oliveira Costa881c2972008-01-30 13:31:14 +0100363
Andy Lutomirski3669ef92015-01-22 11:27:59 -0800364/* Lots of programs expect an all-zero user_desc to mean "no segment at all". */
365static inline bool LDT_zero(const struct user_desc *info)
366{
367 return (info->base_addr == 0 &&
368 info->limit == 0 &&
369 info->contents == 0 &&
370 info->read_exec_only == 0 &&
371 info->seg_32bit == 0 &&
372 info->limit_in_pages == 0 &&
373 info->seg_not_present == 0 &&
374 info->useable == 0);
375}
376
Glauber de Oliveira Costa881c2972008-01-30 13:31:14 +0100377static inline void clear_LDT(void)
378{
379 set_ldt(NULL, 0);
380}
381
Roland McGrath1bd57182008-01-30 13:31:51 +0100382static inline unsigned long get_desc_base(const struct desc_struct *desc)
Glauber de Oliveira Costacc697852008-01-30 13:31:14 +0100383{
Chris Lalancette2c759102009-11-05 11:47:08 +0100384 return (unsigned)(desc->base0 | ((desc->base1) << 16) | ((desc->base2) << 24));
Glauber de Oliveira Costacc697852008-01-30 13:31:14 +0100385}
Roland McGrath1bd57182008-01-30 13:31:51 +0100386
Akinobu Mita57594742009-07-19 00:11:06 +0900387static inline void set_desc_base(struct desc_struct *desc, unsigned long base)
388{
389 desc->base0 = base & 0xffff;
390 desc->base1 = (base >> 16) & 0xff;
391 desc->base2 = (base >> 24) & 0xff;
392}
393
Roland McGrath1bd57182008-01-30 13:31:51 +0100394static inline unsigned long get_desc_limit(const struct desc_struct *desc)
395{
Thomas Gleixner38e9e812017-08-28 08:47:41 +0200396 return desc->limit0 | (desc->limit1 << 16);
Roland McGrath1bd57182008-01-30 13:31:51 +0100397}
398
Akinobu Mita57594742009-07-19 00:11:06 +0900399static inline void set_desc_limit(struct desc_struct *desc, unsigned long limit)
400{
401 desc->limit0 = limit & 0xffff;
Thomas Gleixner38e9e812017-08-28 08:47:41 +0200402 desc->limit1 = (limit >> 16) & 0xf;
Akinobu Mita57594742009-07-19 00:11:06 +0900403}
404
Thomas Gleixnerdb18da72017-08-28 08:47:57 +0200405void alloc_intr_gate(unsigned int n, const void *addr);
Glauber de Oliveira Costa507f90c2008-01-30 13:31:14 +0100406
Joerg Roedel097ee5b2020-09-07 15:15:35 +0200407static inline void init_idt_data(struct idt_data *data, unsigned int n,
408 const void *addr)
409{
410 BUG_ON(n > 0xFF);
411
412 memset(data, 0, sizeof(*data));
413 data->vector = n;
414 data->addr = addr;
415 data->segment = __KERNEL_CS;
416 data->bits.type = GATE_INTERRUPT;
417 data->bits.p = 1;
418}
419
420static inline void idt_init_desc(gate_desc *gate, const struct idt_data *d)
421{
422 unsigned long addr = (unsigned long) d->addr;
423
424 gate->offset_low = (u16) addr;
425 gate->segment = (u16) d->segment;
426 gate->bits = d->bits;
427 gate->offset_middle = (u16) (addr >> 16);
428#ifdef CONFIG_X86_64
429 gate->offset_high = (u32) (addr >> 32);
430 gate->reserved = 0;
431#endif
432}
433
Thomas Gleixner7854f822017-09-13 23:29:26 +0200434extern unsigned long system_vectors[];
Alan Mayer305b92a2008-04-15 15:36:56 -0500435
Thomas Gleixner3e77abd2020-05-28 16:53:20 +0200436extern void load_current_idt(void);
Thomas Gleixner588787f2017-08-28 08:47:47 +0200437extern void idt_setup_early_handler(void);
438extern void idt_setup_early_traps(void);
Thomas Gleixnerb70543a2017-08-28 08:47:53 +0200439extern void idt_setup_traps(void);
Thomas Gleixner636a7592017-08-28 08:47:54 +0200440extern void idt_setup_apic_and_irq_gates(void);
Thomas Gleixner3e77abd2020-05-28 16:53:20 +0200441extern bool idt_is_f00f_address(unsigned long address);
Thomas Gleixner588787f2017-08-28 08:47:47 +0200442
443#ifdef CONFIG_X86_64
444extern void idt_setup_early_pf(void);
445#else
446static inline void idt_setup_early_pf(void) { }
447#endif
448
H. Peter Anvin (Intel)8ec90692021-05-19 14:21:50 -0700449extern void idt_invalidate(void);
Thomas Gleixnere802a512017-08-28 08:47:46 +0200450
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700451#endif /* _ASM_X86_DESC_H */