blob: 72dcdd468cf30d6ec32eaf0795463549076309b0 [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001// SPDX-License-Identifier: GPL-2.0-only
Will Deacone1d3c0f2014-11-14 17:18:23 +00002/*
3 * CPU-agnostic ARM page table allocator.
4 *
Will Deacone1d3c0f2014-11-14 17:18:23 +00005 * Copyright (C) 2014 ARM Limited
6 *
7 * Author: Will Deacon <will.deacon@arm.com>
8 */
9
10#define pr_fmt(fmt) "arm-lpae io-pgtable: " fmt
11
Robin Murphy2c3d2732017-06-22 16:53:54 +010012#include <linux/atomic.h>
Robin Murphy6c899282018-03-26 13:35:13 +010013#include <linux/bitops.h>
Rob Herringb77cf112019-02-05 10:37:31 -060014#include <linux/io-pgtable.h>
Will Deacone1d3c0f2014-11-14 17:18:23 +000015#include <linux/kernel.h>
16#include <linux/sizes.h>
17#include <linux/slab.h>
18#include <linux/types.h>
Lada Trimasova8f6aff92016-01-27 11:10:32 +000019#include <linux/dma-mapping.h>
Will Deacone1d3c0f2014-11-14 17:18:23 +000020
Robin Murphy87a91b12015-07-29 19:46:09 +010021#include <asm/barrier.h>
22
Jean-Philippe Brucker7cef39d2020-09-18 12:18:45 +020023#include "io-pgtable-arm.h"
24
Robin Murphy6c899282018-03-26 13:35:13 +010025#define ARM_LPAE_MAX_ADDR_BITS 52
Will Deacone1d3c0f2014-11-14 17:18:23 +000026#define ARM_LPAE_S2_MAX_CONCAT_PAGES 16
27#define ARM_LPAE_MAX_LEVELS 4
28
29/* Struct accessors */
30#define io_pgtable_to_data(x) \
31 container_of((x), struct arm_lpae_io_pgtable, iop)
32
Will Deacone1d3c0f2014-11-14 17:18:23 +000033#define io_pgtable_ops_to_data(x) \
34 io_pgtable_to_data(io_pgtable_ops_to_pgtable(x))
35
36/*
Will Deacone1d3c0f2014-11-14 17:18:23 +000037 * Calculate the right shift amount to get to the portion describing level l
38 * in a virtual address mapped by the pagetable in d.
39 */
40#define ARM_LPAE_LVL_SHIFT(l,d) \
Robin Murphy5fb190b2019-10-25 19:08:35 +010041 (((ARM_LPAE_MAX_LEVELS - (l)) * (d)->bits_per_level) + \
42 ilog2(sizeof(arm_lpae_iopte)))
Will Deacone1d3c0f2014-11-14 17:18:23 +000043
Robin Murphy5fb190b2019-10-25 19:08:35 +010044#define ARM_LPAE_GRANULE(d) \
45 (sizeof(arm_lpae_iopte) << (d)->bits_per_level)
Robin Murphyc79278c2019-10-25 19:08:34 +010046#define ARM_LPAE_PGD_SIZE(d) \
47 (sizeof(arm_lpae_iopte) << (d)->pgd_bits)
Will Deacone1d3c0f2014-11-14 17:18:23 +000048
Isaac J. Manjarres1fe27be2021-06-16 06:38:51 -070049#define ARM_LPAE_PTES_PER_TABLE(d) \
50 (ARM_LPAE_GRANULE(d) >> ilog2(sizeof(arm_lpae_iopte)))
51
Will Deacone1d3c0f2014-11-14 17:18:23 +000052/*
53 * Calculate the index at level l used to map virtual address a using the
54 * pagetable in d.
55 */
56#define ARM_LPAE_PGD_IDX(l,d) \
Robin Murphyc79278c2019-10-25 19:08:34 +010057 ((l) == (d)->start_level ? (d)->pgd_bits - (d)->bits_per_level : 0)
Will Deacone1d3c0f2014-11-14 17:18:23 +000058
59#define ARM_LPAE_LVL_IDX(a,l,d) \
Will Deacon367bd972015-02-16 18:38:20 +000060 (((u64)(a) >> ARM_LPAE_LVL_SHIFT(l,d)) & \
Will Deacone1d3c0f2014-11-14 17:18:23 +000061 ((1 << ((d)->bits_per_level + ARM_LPAE_PGD_IDX(l,d))) - 1))
62
63/* Calculate the block/page mapping size at level l for pagetable in d. */
Robin Murphy5fb190b2019-10-25 19:08:35 +010064#define ARM_LPAE_BLOCK_SIZE(l,d) (1ULL << ARM_LPAE_LVL_SHIFT(l,d))
Will Deacone1d3c0f2014-11-14 17:18:23 +000065
66/* Page table bits */
67#define ARM_LPAE_PTE_TYPE_SHIFT 0
68#define ARM_LPAE_PTE_TYPE_MASK 0x3
69
70#define ARM_LPAE_PTE_TYPE_BLOCK 1
71#define ARM_LPAE_PTE_TYPE_TABLE 3
72#define ARM_LPAE_PTE_TYPE_PAGE 3
73
Robin Murphy6c899282018-03-26 13:35:13 +010074#define ARM_LPAE_PTE_ADDR_MASK GENMASK_ULL(47,12)
75
Laurent Pinchartc896c1322014-12-14 23:34:50 +020076#define ARM_LPAE_PTE_NSTABLE (((arm_lpae_iopte)1) << 63)
Will Deacone1d3c0f2014-11-14 17:18:23 +000077#define ARM_LPAE_PTE_XN (((arm_lpae_iopte)3) << 53)
78#define ARM_LPAE_PTE_AF (((arm_lpae_iopte)1) << 10)
79#define ARM_LPAE_PTE_SH_NS (((arm_lpae_iopte)0) << 8)
80#define ARM_LPAE_PTE_SH_OS (((arm_lpae_iopte)2) << 8)
81#define ARM_LPAE_PTE_SH_IS (((arm_lpae_iopte)3) << 8)
Laurent Pinchartc896c1322014-12-14 23:34:50 +020082#define ARM_LPAE_PTE_NS (((arm_lpae_iopte)1) << 5)
Will Deacone1d3c0f2014-11-14 17:18:23 +000083#define ARM_LPAE_PTE_VALID (((arm_lpae_iopte)1) << 0)
84
85#define ARM_LPAE_PTE_ATTR_LO_MASK (((arm_lpae_iopte)0x3ff) << 2)
86/* Ignore the contiguous bit for block splitting */
87#define ARM_LPAE_PTE_ATTR_HI_MASK (((arm_lpae_iopte)6) << 52)
88#define ARM_LPAE_PTE_ATTR_MASK (ARM_LPAE_PTE_ATTR_LO_MASK | \
89 ARM_LPAE_PTE_ATTR_HI_MASK)
Robin Murphy2c3d2732017-06-22 16:53:54 +010090/* Software bit for solving coherency races */
91#define ARM_LPAE_PTE_SW_SYNC (((arm_lpae_iopte)1) << 55)
Will Deacone1d3c0f2014-11-14 17:18:23 +000092
93/* Stage-1 PTE */
94#define ARM_LPAE_PTE_AP_UNPRIV (((arm_lpae_iopte)1) << 6)
95#define ARM_LPAE_PTE_AP_RDONLY (((arm_lpae_iopte)2) << 6)
96#define ARM_LPAE_PTE_ATTRINDX_SHIFT 2
97#define ARM_LPAE_PTE_nG (((arm_lpae_iopte)1) << 11)
98
99/* Stage-2 PTE */
100#define ARM_LPAE_PTE_HAP_FAULT (((arm_lpae_iopte)0) << 6)
101#define ARM_LPAE_PTE_HAP_READ (((arm_lpae_iopte)1) << 6)
102#define ARM_LPAE_PTE_HAP_WRITE (((arm_lpae_iopte)2) << 6)
103#define ARM_LPAE_PTE_MEMATTR_OIWB (((arm_lpae_iopte)0xf) << 2)
104#define ARM_LPAE_PTE_MEMATTR_NC (((arm_lpae_iopte)0x5) << 2)
105#define ARM_LPAE_PTE_MEMATTR_DEV (((arm_lpae_iopte)0x1) << 2)
106
107/* Register bits */
Robin Murphyfb485eb2019-10-25 19:08:38 +0100108#define ARM_LPAE_VTCR_SL0_MASK 0x3
Will Deacone1d3c0f2014-11-14 17:18:23 +0000109
110#define ARM_LPAE_TCR_T0SZ_SHIFT 0
Will Deacone1d3c0f2014-11-14 17:18:23 +0000111
Robin Murphyfb485eb2019-10-25 19:08:38 +0100112#define ARM_LPAE_VTCR_PS_SHIFT 16
113#define ARM_LPAE_VTCR_PS_MASK 0x7
Will Deacone1d3c0f2014-11-14 17:18:23 +0000114
Will Deacone1d3c0f2014-11-14 17:18:23 +0000115#define ARM_LPAE_MAIR_ATTR_SHIFT(n) ((n) << 3)
116#define ARM_LPAE_MAIR_ATTR_MASK 0xff
117#define ARM_LPAE_MAIR_ATTR_DEVICE 0x04
118#define ARM_LPAE_MAIR_ATTR_NC 0x44
Vivek Gautam90ec7a72019-05-16 15:00:20 +0530119#define ARM_LPAE_MAIR_ATTR_INC_OWBRWA 0xf4
Will Deacone1d3c0f2014-11-14 17:18:23 +0000120#define ARM_LPAE_MAIR_ATTR_WBRWA 0xff
121#define ARM_LPAE_MAIR_ATTR_IDX_NC 0
122#define ARM_LPAE_MAIR_ATTR_IDX_CACHE 1
123#define ARM_LPAE_MAIR_ATTR_IDX_DEV 2
Vivek Gautam90ec7a72019-05-16 15:00:20 +0530124#define ARM_LPAE_MAIR_ATTR_IDX_INC_OCACHE 3
Will Deacone1d3c0f2014-11-14 17:18:23 +0000125
Rob Herringd08d42d2019-02-21 14:23:25 -0600126#define ARM_MALI_LPAE_TTBR_ADRMODE_TABLE (3u << 0)
127#define ARM_MALI_LPAE_TTBR_READ_INNER BIT(2)
128#define ARM_MALI_LPAE_TTBR_SHARE_OUTER BIT(4)
129
Robin Murphy52f325f2019-09-30 15:11:00 +0100130#define ARM_MALI_LPAE_MEMATTR_IMP_DEF 0x88ULL
131#define ARM_MALI_LPAE_MEMATTR_WRITE_ALLOC 0x8DULL
132
Will Deacone1d3c0f2014-11-14 17:18:23 +0000133/* IOPTE accessors */
Robin Murphy6c899282018-03-26 13:35:13 +0100134#define iopte_deref(pte,d) __va(iopte_to_paddr(pte, d))
Will Deacone1d3c0f2014-11-14 17:18:23 +0000135
Kunkun Jiangf37eb482020-12-07 20:01:50 +0800136#define iopte_type(pte) \
Will Deacone1d3c0f2014-11-14 17:18:23 +0000137 (((pte) >> ARM_LPAE_PTE_TYPE_SHIFT) & ARM_LPAE_PTE_TYPE_MASK)
138
139#define iopte_prot(pte) ((pte) & ARM_LPAE_PTE_ATTR_MASK)
140
Will Deacone1d3c0f2014-11-14 17:18:23 +0000141struct arm_lpae_io_pgtable {
142 struct io_pgtable iop;
143
Robin Murphyc79278c2019-10-25 19:08:34 +0100144 int pgd_bits;
Robin Murphy594ab902019-10-25 19:08:33 +0100145 int start_level;
Robin Murphy5fb190b2019-10-25 19:08:35 +0100146 int bits_per_level;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000147
148 void *pgd;
149};
150
151typedef u64 arm_lpae_iopte;
152
Rob Herringd08d42d2019-02-21 14:23:25 -0600153static inline bool iopte_leaf(arm_lpae_iopte pte, int lvl,
154 enum io_pgtable_fmt fmt)
155{
156 if (lvl == (ARM_LPAE_MAX_LEVELS - 1) && fmt != ARM_MALI_LPAE)
Kunkun Jiangf37eb482020-12-07 20:01:50 +0800157 return iopte_type(pte) == ARM_LPAE_PTE_TYPE_PAGE;
Rob Herringd08d42d2019-02-21 14:23:25 -0600158
Kunkun Jiangf37eb482020-12-07 20:01:50 +0800159 return iopte_type(pte) == ARM_LPAE_PTE_TYPE_BLOCK;
Rob Herringd08d42d2019-02-21 14:23:25 -0600160}
161
Robin Murphy6c899282018-03-26 13:35:13 +0100162static arm_lpae_iopte paddr_to_iopte(phys_addr_t paddr,
163 struct arm_lpae_io_pgtable *data)
164{
165 arm_lpae_iopte pte = paddr;
166
167 /* Of the bits which overlap, either 51:48 or 15:12 are always RES0 */
168 return (pte | (pte >> (48 - 12))) & ARM_LPAE_PTE_ADDR_MASK;
169}
170
171static phys_addr_t iopte_to_paddr(arm_lpae_iopte pte,
172 struct arm_lpae_io_pgtable *data)
173{
Robin Murphy78688052018-03-29 12:24:52 +0100174 u64 paddr = pte & ARM_LPAE_PTE_ADDR_MASK;
Robin Murphy6c899282018-03-26 13:35:13 +0100175
Robin Murphy5fb190b2019-10-25 19:08:35 +0100176 if (ARM_LPAE_GRANULE(data) < SZ_64K)
Robin Murphy6c899282018-03-26 13:35:13 +0100177 return paddr;
178
179 /* Rotate the packed high-order bits back to the top */
180 return (paddr | (paddr << (48 - 12))) & (ARM_LPAE_PTE_ADDR_MASK << 4);
181}
182
Will Deaconfe4b9912014-11-17 23:31:12 +0000183static bool selftest_running = false;
184
Robin Murphyffcb6d12015-09-17 17:42:16 +0100185static dma_addr_t __arm_lpae_dma_addr(void *pages)
Robin Murphyf8d54962015-07-29 19:46:04 +0100186{
Robin Murphyffcb6d12015-09-17 17:42:16 +0100187 return (dma_addr_t)virt_to_phys(pages);
Robin Murphyf8d54962015-07-29 19:46:04 +0100188}
189
190static void *__arm_lpae_alloc_pages(size_t size, gfp_t gfp,
191 struct io_pgtable_cfg *cfg)
192{
193 struct device *dev = cfg->iommu_dev;
Robin Murphy4b123752018-05-22 12:50:09 +0100194 int order = get_order(size);
195 struct page *p;
Robin Murphyf8d54962015-07-29 19:46:04 +0100196 dma_addr_t dma;
Robin Murphy4b123752018-05-22 12:50:09 +0100197 void *pages;
Robin Murphyf8d54962015-07-29 19:46:04 +0100198
Robin Murphy4b123752018-05-22 12:50:09 +0100199 VM_BUG_ON((gfp & __GFP_HIGHMEM));
Robin Murphyca25ec22022-08-15 17:15:55 +0100200 p = alloc_pages_node(dev_to_node(dev), gfp | __GFP_ZERO, order);
Robin Murphy4b123752018-05-22 12:50:09 +0100201 if (!p)
Robin Murphyf8d54962015-07-29 19:46:04 +0100202 return NULL;
203
Robin Murphy4b123752018-05-22 12:50:09 +0100204 pages = page_address(p);
Will Deacon4f418452019-06-25 12:51:25 +0100205 if (!cfg->coherent_walk) {
Robin Murphyf8d54962015-07-29 19:46:04 +0100206 dma = dma_map_single(dev, pages, size, DMA_TO_DEVICE);
207 if (dma_mapping_error(dev, dma))
208 goto out_free;
209 /*
210 * We depend on the IOMMU being able to work with any physical
Robin Murphyffcb6d12015-09-17 17:42:16 +0100211 * address directly, so if the DMA layer suggests otherwise by
212 * translating or truncating them, that bodes very badly...
Robin Murphyf8d54962015-07-29 19:46:04 +0100213 */
Robin Murphyffcb6d12015-09-17 17:42:16 +0100214 if (dma != virt_to_phys(pages))
Robin Murphyf8d54962015-07-29 19:46:04 +0100215 goto out_unmap;
216 }
217
218 return pages;
219
220out_unmap:
221 dev_err(dev, "Cannot accommodate DMA translation for IOMMU page tables\n");
222 dma_unmap_single(dev, dma, size, DMA_TO_DEVICE);
223out_free:
Robin Murphy4b123752018-05-22 12:50:09 +0100224 __free_pages(p, order);
Robin Murphyf8d54962015-07-29 19:46:04 +0100225 return NULL;
226}
227
228static void __arm_lpae_free_pages(void *pages, size_t size,
229 struct io_pgtable_cfg *cfg)
230{
Will Deacon4f418452019-06-25 12:51:25 +0100231 if (!cfg->coherent_walk)
Robin Murphyffcb6d12015-09-17 17:42:16 +0100232 dma_unmap_single(cfg->iommu_dev, __arm_lpae_dma_addr(pages),
Robin Murphyf8d54962015-07-29 19:46:04 +0100233 size, DMA_TO_DEVICE);
Robin Murphy4b123752018-05-22 12:50:09 +0100234 free_pages((unsigned long)pages, get_order(size));
Robin Murphyf8d54962015-07-29 19:46:04 +0100235}
236
Isaac J. Manjarres41e1eb22021-06-16 06:38:50 -0700237static void __arm_lpae_sync_pte(arm_lpae_iopte *ptep, int num_entries,
Robin Murphy2c3d2732017-06-22 16:53:54 +0100238 struct io_pgtable_cfg *cfg)
239{
240 dma_sync_single_for_device(cfg->iommu_dev, __arm_lpae_dma_addr(ptep),
Isaac J. Manjarres41e1eb22021-06-16 06:38:50 -0700241 sizeof(*ptep) * num_entries, DMA_TO_DEVICE);
Robin Murphy2c3d2732017-06-22 16:53:54 +0100242}
243
Isaac J. Manjarres1fe27be2021-06-16 06:38:51 -0700244static void __arm_lpae_clear_pte(arm_lpae_iopte *ptep, struct io_pgtable_cfg *cfg)
Robin Murphyf8d54962015-07-29 19:46:04 +0100245{
Isaac J. Manjarres41e1eb22021-06-16 06:38:50 -0700246
Isaac J. Manjarres1fe27be2021-06-16 06:38:51 -0700247 *ptep = 0;
Robin Murphyf8d54962015-07-29 19:46:04 +0100248
Will Deacon4f418452019-06-25 12:51:25 +0100249 if (!cfg->coherent_walk)
Isaac J. Manjarres1fe27be2021-06-16 06:38:51 -0700250 __arm_lpae_sync_pte(ptep, 1, cfg);
Robin Murphyf8d54962015-07-29 19:46:04 +0100251}
252
Vivek Gautam193e67c2018-02-05 23:29:19 +0530253static size_t __arm_lpae_unmap(struct arm_lpae_io_pgtable *data,
Will Deacon3951c412019-07-02 16:45:15 +0100254 struct iommu_iotlb_gather *gather,
Isaac J. Manjarres1fe27be2021-06-16 06:38:51 -0700255 unsigned long iova, size_t size, size_t pgcount,
256 int lvl, arm_lpae_iopte *ptep);
Will Deaconcf27ec932015-08-11 16:48:32 +0100257
Robin Murphyfb3a9572017-06-22 16:53:51 +0100258static void __arm_lpae_init_pte(struct arm_lpae_io_pgtable *data,
259 phys_addr_t paddr, arm_lpae_iopte prot,
Isaac J. Manjarres41e1eb22021-06-16 06:38:50 -0700260 int lvl, int num_entries, arm_lpae_iopte *ptep)
Robin Murphyfb3a9572017-06-22 16:53:51 +0100261{
262 arm_lpae_iopte pte = prot;
Isaac J. Manjarres41e1eb22021-06-16 06:38:50 -0700263 struct io_pgtable_cfg *cfg = &data->iop.cfg;
264 size_t sz = ARM_LPAE_BLOCK_SIZE(lvl, data);
265 int i;
Robin Murphyfb3a9572017-06-22 16:53:51 +0100266
Rob Herringd08d42d2019-02-21 14:23:25 -0600267 if (data->iop.fmt != ARM_MALI_LPAE && lvl == ARM_LPAE_MAX_LEVELS - 1)
Robin Murphyfb3a9572017-06-22 16:53:51 +0100268 pte |= ARM_LPAE_PTE_TYPE_PAGE;
269 else
270 pte |= ARM_LPAE_PTE_TYPE_BLOCK;
271
Isaac J. Manjarres41e1eb22021-06-16 06:38:50 -0700272 for (i = 0; i < num_entries; i++)
273 ptep[i] = pte | paddr_to_iopte(paddr + i * sz, data);
Robin Murphyfb3a9572017-06-22 16:53:51 +0100274
Isaac J. Manjarres41e1eb22021-06-16 06:38:50 -0700275 if (!cfg->coherent_walk)
276 __arm_lpae_sync_pte(ptep, num_entries, cfg);
Robin Murphyfb3a9572017-06-22 16:53:51 +0100277}
278
Will Deacone1d3c0f2014-11-14 17:18:23 +0000279static int arm_lpae_init_pte(struct arm_lpae_io_pgtable *data,
280 unsigned long iova, phys_addr_t paddr,
Isaac J. Manjarres41e1eb22021-06-16 06:38:50 -0700281 arm_lpae_iopte prot, int lvl, int num_entries,
Will Deacone1d3c0f2014-11-14 17:18:23 +0000282 arm_lpae_iopte *ptep)
283{
Isaac J. Manjarres41e1eb22021-06-16 06:38:50 -0700284 int i;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000285
Isaac J. Manjarres41e1eb22021-06-16 06:38:50 -0700286 for (i = 0; i < num_entries; i++)
287 if (iopte_leaf(ptep[i], lvl, data->iop.fmt)) {
288 /* We require an unmap first */
289 WARN_ON(!selftest_running);
290 return -EEXIST;
291 } else if (iopte_type(ptep[i]) == ARM_LPAE_PTE_TYPE_TABLE) {
292 /*
293 * We need to unmap and free the old table before
294 * overwriting it with a block entry.
295 */
296 arm_lpae_iopte *tblp;
297 size_t sz = ARM_LPAE_BLOCK_SIZE(lvl, data);
Will Deaconcf27ec932015-08-11 16:48:32 +0100298
Isaac J. Manjarres41e1eb22021-06-16 06:38:50 -0700299 tblp = ptep - ARM_LPAE_LVL_IDX(iova, lvl, data);
Isaac J. Manjarres1fe27be2021-06-16 06:38:51 -0700300 if (__arm_lpae_unmap(data, NULL, iova + i * sz, sz, 1,
Isaac J. Manjarres41e1eb22021-06-16 06:38:50 -0700301 lvl, tblp) != sz) {
302 WARN_ON(1);
303 return -EINVAL;
304 }
Will Deacon3951c412019-07-02 16:45:15 +0100305 }
Will Deacone1d3c0f2014-11-14 17:18:23 +0000306
Isaac J. Manjarres41e1eb22021-06-16 06:38:50 -0700307 __arm_lpae_init_pte(data, paddr, prot, lvl, num_entries, ptep);
Will Deacone1d3c0f2014-11-14 17:18:23 +0000308 return 0;
309}
310
Robin Murphyfb3a9572017-06-22 16:53:51 +0100311static arm_lpae_iopte arm_lpae_install_table(arm_lpae_iopte *table,
312 arm_lpae_iopte *ptep,
Robin Murphy2c3d2732017-06-22 16:53:54 +0100313 arm_lpae_iopte curr,
Hector Martin9abe2ac2021-11-20 12:13:43 +0900314 struct arm_lpae_io_pgtable *data)
Robin Murphyfb3a9572017-06-22 16:53:51 +0100315{
Robin Murphy2c3d2732017-06-22 16:53:54 +0100316 arm_lpae_iopte old, new;
Hector Martin9abe2ac2021-11-20 12:13:43 +0900317 struct io_pgtable_cfg *cfg = &data->iop.cfg;
Robin Murphyfb3a9572017-06-22 16:53:51 +0100318
Hector Martin9abe2ac2021-11-20 12:13:43 +0900319 new = paddr_to_iopte(__pa(table), data) | ARM_LPAE_PTE_TYPE_TABLE;
Robin Murphyfb3a9572017-06-22 16:53:51 +0100320 if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_NS)
321 new |= ARM_LPAE_PTE_NSTABLE;
322
Will Deacon77f34452017-06-23 12:02:38 +0100323 /*
324 * Ensure the table itself is visible before its PTE can be.
325 * Whilst we could get away with cmpxchg64_release below, this
326 * doesn't have any ordering semantics when !CONFIG_SMP.
327 */
328 dma_wmb();
Robin Murphy2c3d2732017-06-22 16:53:54 +0100329
330 old = cmpxchg64_relaxed(ptep, curr, new);
331
Will Deacon4f418452019-06-25 12:51:25 +0100332 if (cfg->coherent_walk || (old & ARM_LPAE_PTE_SW_SYNC))
Robin Murphy2c3d2732017-06-22 16:53:54 +0100333 return old;
334
335 /* Even if it's not ours, there's no point waiting; just kick it */
Isaac J. Manjarres41e1eb22021-06-16 06:38:50 -0700336 __arm_lpae_sync_pte(ptep, 1, cfg);
Robin Murphy2c3d2732017-06-22 16:53:54 +0100337 if (old == curr)
338 WRITE_ONCE(*ptep, new | ARM_LPAE_PTE_SW_SYNC);
339
340 return old;
Robin Murphyfb3a9572017-06-22 16:53:51 +0100341}
342
Will Deacone1d3c0f2014-11-14 17:18:23 +0000343static int __arm_lpae_map(struct arm_lpae_io_pgtable *data, unsigned long iova,
Isaac J. Manjarres4a77b122021-06-16 06:38:52 -0700344 phys_addr_t paddr, size_t size, size_t pgcount,
345 arm_lpae_iopte prot, int lvl, arm_lpae_iopte *ptep,
346 gfp_t gfp, size_t *mapped)
Will Deacone1d3c0f2014-11-14 17:18:23 +0000347{
348 arm_lpae_iopte *cptep, pte;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000349 size_t block_size = ARM_LPAE_BLOCK_SIZE(lvl, data);
Robin Murphy2c3d2732017-06-22 16:53:54 +0100350 size_t tblsz = ARM_LPAE_GRANULE(data);
Robin Murphyf8d54962015-07-29 19:46:04 +0100351 struct io_pgtable_cfg *cfg = &data->iop.cfg;
Isaac J. Manjarres4a77b122021-06-16 06:38:52 -0700352 int ret = 0, num_entries, max_entries, map_idx_start;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000353
354 /* Find our entry at the current level */
Isaac J. Manjarres4a77b122021-06-16 06:38:52 -0700355 map_idx_start = ARM_LPAE_LVL_IDX(iova, lvl, data);
356 ptep += map_idx_start;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000357
358 /* If we can install a leaf entry at this level, then do so */
Isaac J. Manjarres4a77b122021-06-16 06:38:52 -0700359 if (size == block_size) {
360 max_entries = ARM_LPAE_PTES_PER_TABLE(data) - map_idx_start;
361 num_entries = min_t(int, pgcount, max_entries);
362 ret = arm_lpae_init_pte(data, iova, paddr, prot, lvl, num_entries, ptep);
Robin Murphy99cbb8e2022-11-15 15:26:41 +0000363 if (!ret)
Isaac J. Manjarres4a77b122021-06-16 06:38:52 -0700364 *mapped += num_entries * size;
365
366 return ret;
367 }
Will Deacone1d3c0f2014-11-14 17:18:23 +0000368
369 /* We can't allocate tables at the final level */
370 if (WARN_ON(lvl >= ARM_LPAE_MAX_LEVELS - 1))
371 return -EINVAL;
372
373 /* Grab a pointer to the next level */
Robin Murphy2c3d2732017-06-22 16:53:54 +0100374 pte = READ_ONCE(*ptep);
Will Deacone1d3c0f2014-11-14 17:18:23 +0000375 if (!pte) {
Baolin Wangf34ce7a2020-06-12 11:39:55 +0800376 cptep = __arm_lpae_alloc_pages(tblsz, gfp, cfg);
Will Deacone1d3c0f2014-11-14 17:18:23 +0000377 if (!cptep)
378 return -ENOMEM;
379
Hector Martin9abe2ac2021-11-20 12:13:43 +0900380 pte = arm_lpae_install_table(cptep, ptep, 0, data);
Robin Murphy2c3d2732017-06-22 16:53:54 +0100381 if (pte)
382 __arm_lpae_free_pages(cptep, tblsz, cfg);
Will Deacon4f418452019-06-25 12:51:25 +0100383 } else if (!cfg->coherent_walk && !(pte & ARM_LPAE_PTE_SW_SYNC)) {
Isaac J. Manjarres41e1eb22021-06-16 06:38:50 -0700384 __arm_lpae_sync_pte(ptep, 1, cfg);
Robin Murphy2c3d2732017-06-22 16:53:54 +0100385 }
386
Rob Herringd08d42d2019-02-21 14:23:25 -0600387 if (pte && !iopte_leaf(pte, lvl, data->iop.fmt)) {
Will Deacone1d3c0f2014-11-14 17:18:23 +0000388 cptep = iopte_deref(pte, data);
Robin Murphy2c3d2732017-06-22 16:53:54 +0100389 } else if (pte) {
Oleksandr Tyshchenkoed46e662017-02-27 14:30:25 +0200390 /* We require an unmap first */
391 WARN_ON(!selftest_running);
392 return -EEXIST;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000393 }
394
395 /* Rinse, repeat */
Isaac J. Manjarres4a77b122021-06-16 06:38:52 -0700396 return __arm_lpae_map(data, iova, paddr, size, pgcount, prot, lvl + 1,
397 cptep, gfp, mapped);
Will Deacone1d3c0f2014-11-14 17:18:23 +0000398}
399
400static arm_lpae_iopte arm_lpae_prot_to_pte(struct arm_lpae_io_pgtable *data,
401 int prot)
402{
403 arm_lpae_iopte pte;
404
405 if (data->iop.fmt == ARM_64_LPAE_S1 ||
406 data->iop.fmt == ARM_32_LPAE_S1) {
Jeremy Gebbene7468a22017-01-06 18:58:09 +0530407 pte = ARM_LPAE_PTE_nG;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000408 if (!(prot & IOMMU_WRITE) && (prot & IOMMU_READ))
409 pte |= ARM_LPAE_PTE_AP_RDONLY;
Jeremy Gebbene7468a22017-01-06 18:58:09 +0530410 if (!(prot & IOMMU_PRIV))
411 pte |= ARM_LPAE_PTE_AP_UNPRIV;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000412 } else {
413 pte = ARM_LPAE_PTE_HAP_FAULT;
414 if (prot & IOMMU_READ)
415 pte |= ARM_LPAE_PTE_HAP_READ;
416 if (prot & IOMMU_WRITE)
417 pte |= ARM_LPAE_PTE_HAP_WRITE;
Rob Herringd08d42d2019-02-21 14:23:25 -0600418 }
419
420 /*
421 * Note that this logic is structured to accommodate Mali LPAE
422 * having stage-1-like attributes but stage-2-like permissions.
423 */
424 if (data->iop.fmt == ARM_64_LPAE_S2 ||
425 data->iop.fmt == ARM_32_LPAE_S2) {
Robin Murphyfb948252016-04-05 12:39:31 +0100426 if (prot & IOMMU_MMIO)
427 pte |= ARM_LPAE_PTE_MEMATTR_DEV;
428 else if (prot & IOMMU_CACHE)
Will Deacone1d3c0f2014-11-14 17:18:23 +0000429 pte |= ARM_LPAE_PTE_MEMATTR_OIWB;
430 else
431 pte |= ARM_LPAE_PTE_MEMATTR_NC;
Rob Herringd08d42d2019-02-21 14:23:25 -0600432 } else {
433 if (prot & IOMMU_MMIO)
434 pte |= (ARM_LPAE_MAIR_ATTR_IDX_DEV
435 << ARM_LPAE_PTE_ATTRINDX_SHIFT);
436 else if (prot & IOMMU_CACHE)
437 pte |= (ARM_LPAE_MAIR_ATTR_IDX_CACHE
438 << ARM_LPAE_PTE_ATTRINDX_SHIFT);
Will Deacone1d3c0f2014-11-14 17:18:23 +0000439 }
440
Robin Murphy728da602020-09-22 15:16:48 +0100441 /*
442 * Also Mali has its own notions of shareability wherein its Inner
443 * domain covers the cores within the GPU, and its Outer domain is
444 * "outside the GPU" (i.e. either the Inner or System domain in CPU
445 * terms, depending on coherency).
446 */
447 if (prot & IOMMU_CACHE && data->iop.fmt != ARM_MALI_LPAE)
Robin Murphy7618e472020-01-10 15:21:51 +0000448 pte |= ARM_LPAE_PTE_SH_IS;
449 else
450 pte |= ARM_LPAE_PTE_SH_OS;
451
Will Deacone1d3c0f2014-11-14 17:18:23 +0000452 if (prot & IOMMU_NOEXEC)
453 pte |= ARM_LPAE_PTE_XN;
454
Robin Murphy7618e472020-01-10 15:21:51 +0000455 if (data->iop.cfg.quirks & IO_PGTABLE_QUIRK_ARM_NS)
456 pte |= ARM_LPAE_PTE_NS;
457
458 if (data->iop.fmt != ARM_MALI_LPAE)
459 pte |= ARM_LPAE_PTE_AF;
460
Will Deacone1d3c0f2014-11-14 17:18:23 +0000461 return pte;
462}
463
Isaac J. Manjarres4a77b122021-06-16 06:38:52 -0700464static int arm_lpae_map_pages(struct io_pgtable_ops *ops, unsigned long iova,
465 phys_addr_t paddr, size_t pgsize, size_t pgcount,
466 int iommu_prot, gfp_t gfp, size_t *mapped)
Will Deacone1d3c0f2014-11-14 17:18:23 +0000467{
468 struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
Robin Murphyf7b90d22019-10-25 19:08:31 +0100469 struct io_pgtable_cfg *cfg = &data->iop.cfg;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000470 arm_lpae_iopte *ptep = data->pgd;
Robin Murphy594ab902019-10-25 19:08:33 +0100471 int ret, lvl = data->start_level;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000472 arm_lpae_iopte prot;
Robin Murphy08090742020-02-28 14:18:55 +0000473 long iaext = (s64)iova >> cfg->ias;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000474
Isaac J. Manjarres4a77b122021-06-16 06:38:52 -0700475 if (WARN_ON(!pgsize || (pgsize & cfg->pgsize_bitmap) != pgsize))
Robin Murphyf7b90d22019-10-25 19:08:31 +0100476 return -EINVAL;
477
Robin Murphydb690302019-10-25 19:08:39 +0100478 if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_TTBR1)
479 iaext = ~iaext;
480 if (WARN_ON(iaext || paddr >> cfg->oas))
Robin Murphy76557392017-07-03 14:52:24 +0100481 return -ERANGE;
482
Keqian Zhuf12e0d22020-12-07 19:57:58 +0800483 /* If no access, then nothing to do */
484 if (!(iommu_prot & (IOMMU_READ | IOMMU_WRITE)))
485 return 0;
486
Will Deacone1d3c0f2014-11-14 17:18:23 +0000487 prot = arm_lpae_prot_to_pte(data, iommu_prot);
Isaac J. Manjarres4a77b122021-06-16 06:38:52 -0700488 ret = __arm_lpae_map(data, iova, paddr, pgsize, pgcount, prot, lvl,
489 ptep, gfp, mapped);
Robin Murphy87a91b12015-07-29 19:46:09 +0100490 /*
491 * Synchronise all PTE updates for the new mapping before there's
492 * a chance for anything to kick off a table walk for the new iova.
493 */
494 wmb();
495
496 return ret;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000497}
498
499static void __arm_lpae_free_pgtable(struct arm_lpae_io_pgtable *data, int lvl,
500 arm_lpae_iopte *ptep)
501{
502 arm_lpae_iopte *start, *end;
503 unsigned long table_size;
504
Robin Murphy594ab902019-10-25 19:08:33 +0100505 if (lvl == data->start_level)
Robin Murphyc79278c2019-10-25 19:08:34 +0100506 table_size = ARM_LPAE_PGD_SIZE(data);
Will Deacone1d3c0f2014-11-14 17:18:23 +0000507 else
Robin Murphy06c610e2015-12-07 18:18:53 +0000508 table_size = ARM_LPAE_GRANULE(data);
Will Deacone1d3c0f2014-11-14 17:18:23 +0000509
510 start = ptep;
Will Deacon12c2ab02015-12-15 16:08:12 +0000511
512 /* Only leaf entries at the last level */
513 if (lvl == ARM_LPAE_MAX_LEVELS - 1)
514 end = ptep;
515 else
516 end = (void *)ptep + table_size;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000517
518 while (ptep != end) {
519 arm_lpae_iopte pte = *ptep++;
520
Rob Herringd08d42d2019-02-21 14:23:25 -0600521 if (!pte || iopte_leaf(pte, lvl, data->iop.fmt))
Will Deacone1d3c0f2014-11-14 17:18:23 +0000522 continue;
523
524 __arm_lpae_free_pgtable(data, lvl + 1, iopte_deref(pte, data));
525 }
526
Robin Murphyf8d54962015-07-29 19:46:04 +0100527 __arm_lpae_free_pages(start, table_size, &data->iop.cfg);
Will Deacone1d3c0f2014-11-14 17:18:23 +0000528}
529
530static void arm_lpae_free_pgtable(struct io_pgtable *iop)
531{
532 struct arm_lpae_io_pgtable *data = io_pgtable_to_data(iop);
533
Robin Murphy594ab902019-10-25 19:08:33 +0100534 __arm_lpae_free_pgtable(data, data->start_level, data->pgd);
Will Deacone1d3c0f2014-11-14 17:18:23 +0000535 kfree(data);
536}
537
Vivek Gautam193e67c2018-02-05 23:29:19 +0530538static size_t arm_lpae_split_blk_unmap(struct arm_lpae_io_pgtable *data,
Will Deacon3951c412019-07-02 16:45:15 +0100539 struct iommu_iotlb_gather *gather,
Vivek Gautam193e67c2018-02-05 23:29:19 +0530540 unsigned long iova, size_t size,
541 arm_lpae_iopte blk_pte, int lvl,
Isaac J. Manjarres1fe27be2021-06-16 06:38:51 -0700542 arm_lpae_iopte *ptep, size_t pgcount)
Will Deacone1d3c0f2014-11-14 17:18:23 +0000543{
Robin Murphyfb3a9572017-06-22 16:53:51 +0100544 struct io_pgtable_cfg *cfg = &data->iop.cfg;
545 arm_lpae_iopte pte, *tablep;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000546 phys_addr_t blk_paddr;
Robin Murphyfb3a9572017-06-22 16:53:51 +0100547 size_t tablesz = ARM_LPAE_GRANULE(data);
548 size_t split_sz = ARM_LPAE_BLOCK_SIZE(lvl, data);
Isaac J. Manjarres1fe27be2021-06-16 06:38:51 -0700549 int ptes_per_table = ARM_LPAE_PTES_PER_TABLE(data);
550 int i, unmap_idx_start = -1, num_entries = 0, max_entries;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000551
Robin Murphyfb3a9572017-06-22 16:53:51 +0100552 if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS))
553 return 0;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000554
Robin Murphyfb3a9572017-06-22 16:53:51 +0100555 tablep = __arm_lpae_alloc_pages(tablesz, GFP_ATOMIC, cfg);
556 if (!tablep)
557 return 0; /* Bytes unmapped */
Will Deacone1d3c0f2014-11-14 17:18:23 +0000558
Isaac J. Manjarres1fe27be2021-06-16 06:38:51 -0700559 if (size == split_sz) {
560 unmap_idx_start = ARM_LPAE_LVL_IDX(iova, lvl, data);
561 max_entries = ptes_per_table - unmap_idx_start;
562 num_entries = min_t(int, pgcount, max_entries);
563 }
Robin Murphyfb3a9572017-06-22 16:53:51 +0100564
Robin Murphy6c899282018-03-26 13:35:13 +0100565 blk_paddr = iopte_to_paddr(blk_pte, data);
Robin Murphyfb3a9572017-06-22 16:53:51 +0100566 pte = iopte_prot(blk_pte);
567
Isaac J. Manjarres1fe27be2021-06-16 06:38:51 -0700568 for (i = 0; i < ptes_per_table; i++, blk_paddr += split_sz) {
Will Deacone1d3c0f2014-11-14 17:18:23 +0000569 /* Unmap! */
Isaac J. Manjarres1fe27be2021-06-16 06:38:51 -0700570 if (i >= unmap_idx_start && i < (unmap_idx_start + num_entries))
Will Deacone1d3c0f2014-11-14 17:18:23 +0000571 continue;
572
Isaac J. Manjarres41e1eb22021-06-16 06:38:50 -0700573 __arm_lpae_init_pte(data, blk_paddr, pte, lvl, 1, &tablep[i]);
Will Deacone1d3c0f2014-11-14 17:18:23 +0000574 }
575
Hector Martin9abe2ac2021-11-20 12:13:43 +0900576 pte = arm_lpae_install_table(tablep, ptep, blk_pte, data);
Robin Murphy2c3d2732017-06-22 16:53:54 +0100577 if (pte != blk_pte) {
578 __arm_lpae_free_pages(tablep, tablesz, cfg);
579 /*
580 * We may race against someone unmapping another part of this
581 * block, but anything else is invalid. We can't misinterpret
582 * a page entry here since we're never at the last level.
583 */
Kunkun Jiangf37eb482020-12-07 20:01:50 +0800584 if (iopte_type(pte) != ARM_LPAE_PTE_TYPE_TABLE)
Robin Murphy2c3d2732017-06-22 16:53:54 +0100585 return 0;
586
587 tablep = iopte_deref(pte, data);
Isaac J. Manjarres1fe27be2021-06-16 06:38:51 -0700588 } else if (unmap_idx_start >= 0) {
589 for (i = 0; i < num_entries; i++)
590 io_pgtable_tlb_add_page(&data->iop, gather, iova + i * size, size);
591
592 return num_entries * size;
Robin Murphy2c3d2732017-06-22 16:53:54 +0100593 }
Robin Murphyfb3a9572017-06-22 16:53:51 +0100594
Isaac J. Manjarres1fe27be2021-06-16 06:38:51 -0700595 return __arm_lpae_unmap(data, gather, iova, size, pgcount, lvl, tablep);
Will Deacone1d3c0f2014-11-14 17:18:23 +0000596}
597
Vivek Gautam193e67c2018-02-05 23:29:19 +0530598static size_t __arm_lpae_unmap(struct arm_lpae_io_pgtable *data,
Will Deacon3951c412019-07-02 16:45:15 +0100599 struct iommu_iotlb_gather *gather,
Isaac J. Manjarres1fe27be2021-06-16 06:38:51 -0700600 unsigned long iova, size_t size, size_t pgcount,
601 int lvl, arm_lpae_iopte *ptep)
Will Deacone1d3c0f2014-11-14 17:18:23 +0000602{
603 arm_lpae_iopte pte;
Robin Murphy507e4c92016-01-26 17:13:14 +0000604 struct io_pgtable *iop = &data->iop;
Isaac J. Manjarres1fe27be2021-06-16 06:38:51 -0700605 int i = 0, num_entries, max_entries, unmap_idx_start;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000606
Robin Murphy2eb97c72015-12-04 17:52:58 +0000607 /* Something went horribly wrong and we ran out of page table */
608 if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS))
609 return 0;
610
Isaac J. Manjarres1fe27be2021-06-16 06:38:51 -0700611 unmap_idx_start = ARM_LPAE_LVL_IDX(iova, lvl, data);
612 ptep += unmap_idx_start;
Robin Murphy2c3d2732017-06-22 16:53:54 +0100613 pte = READ_ONCE(*ptep);
Robin Murphy2eb97c72015-12-04 17:52:58 +0000614 if (WARN_ON(!pte))
Will Deacone1d3c0f2014-11-14 17:18:23 +0000615 return 0;
616
617 /* If the size matches this level, we're in the right place */
Robin Murphyfb3a9572017-06-22 16:53:51 +0100618 if (size == ARM_LPAE_BLOCK_SIZE(lvl, data)) {
Isaac J. Manjarres1fe27be2021-06-16 06:38:51 -0700619 max_entries = ARM_LPAE_PTES_PER_TABLE(data) - unmap_idx_start;
620 num_entries = min_t(int, pgcount, max_entries);
Will Deacone1d3c0f2014-11-14 17:18:23 +0000621
Isaac J. Manjarres1fe27be2021-06-16 06:38:51 -0700622 while (i < num_entries) {
623 pte = READ_ONCE(*ptep);
624 if (WARN_ON(!pte))
625 break;
626
627 __arm_lpae_clear_pte(ptep, &iop->cfg);
628
629 if (!iopte_leaf(pte, lvl, iop->fmt)) {
630 /* Also flush any partial walks */
631 io_pgtable_tlb_flush_walk(iop, iova + i * size, size,
632 ARM_LPAE_GRANULE(data));
633 __arm_lpae_free_pgtable(data, lvl + 1, iopte_deref(pte, data));
Robin Murphyf7403ab2021-08-20 14:14:42 +0100634 } else if (!iommu_iotlb_gather_queued(gather)) {
Isaac J. Manjarres1fe27be2021-06-16 06:38:51 -0700635 io_pgtable_tlb_add_page(iop, gather, iova + i * size, size);
636 }
637
638 ptep++;
639 i++;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000640 }
641
Isaac J. Manjarres1fe27be2021-06-16 06:38:51 -0700642 return i * size;
Rob Herringd08d42d2019-02-21 14:23:25 -0600643 } else if (iopte_leaf(pte, lvl, iop->fmt)) {
Will Deacone1d3c0f2014-11-14 17:18:23 +0000644 /*
645 * Insert a table at the next level to map the old region,
646 * minus the part we want to unmap
647 */
Will Deacon3951c412019-07-02 16:45:15 +0100648 return arm_lpae_split_blk_unmap(data, gather, iova, size, pte,
Isaac J. Manjarres1fe27be2021-06-16 06:38:51 -0700649 lvl + 1, ptep, pgcount);
Will Deacone1d3c0f2014-11-14 17:18:23 +0000650 }
651
652 /* Keep on walkin' */
653 ptep = iopte_deref(pte, data);
Isaac J. Manjarres1fe27be2021-06-16 06:38:51 -0700654 return __arm_lpae_unmap(data, gather, iova, size, pgcount, lvl + 1, ptep);
Will Deacone1d3c0f2014-11-14 17:18:23 +0000655}
656
Isaac J. Manjarres1fe27be2021-06-16 06:38:51 -0700657static size_t arm_lpae_unmap_pages(struct io_pgtable_ops *ops, unsigned long iova,
658 size_t pgsize, size_t pgcount,
659 struct iommu_iotlb_gather *gather)
Will Deacone1d3c0f2014-11-14 17:18:23 +0000660{
Will Deacone1d3c0f2014-11-14 17:18:23 +0000661 struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
Robin Murphyf7b90d22019-10-25 19:08:31 +0100662 struct io_pgtable_cfg *cfg = &data->iop.cfg;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000663 arm_lpae_iopte *ptep = data->pgd;
Robin Murphy08090742020-02-28 14:18:55 +0000664 long iaext = (s64)iova >> cfg->ias;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000665
Isaac J. Manjarres1fe27be2021-06-16 06:38:51 -0700666 if (WARN_ON(!pgsize || (pgsize & cfg->pgsize_bitmap) != pgsize || !pgcount))
Robin Murphyf7b90d22019-10-25 19:08:31 +0100667 return 0;
668
Robin Murphydb690302019-10-25 19:08:39 +0100669 if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_TTBR1)
670 iaext = ~iaext;
671 if (WARN_ON(iaext))
Robin Murphy76557392017-07-03 14:52:24 +0100672 return 0;
673
Isaac J. Manjarres1fe27be2021-06-16 06:38:51 -0700674 return __arm_lpae_unmap(data, gather, iova, pgsize, pgcount,
675 data->start_level, ptep);
676}
677
Will Deacone1d3c0f2014-11-14 17:18:23 +0000678static phys_addr_t arm_lpae_iova_to_phys(struct io_pgtable_ops *ops,
679 unsigned long iova)
680{
681 struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
682 arm_lpae_iopte pte, *ptep = data->pgd;
Robin Murphy594ab902019-10-25 19:08:33 +0100683 int lvl = data->start_level;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000684
685 do {
686 /* Valid IOPTE pointer? */
687 if (!ptep)
688 return 0;
689
690 /* Grab the IOPTE we're interested in */
Robin Murphy2c3d2732017-06-22 16:53:54 +0100691 ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
692 pte = READ_ONCE(*ptep);
Will Deacone1d3c0f2014-11-14 17:18:23 +0000693
694 /* Valid entry? */
695 if (!pte)
696 return 0;
697
698 /* Leaf entry? */
Rob Herringd08d42d2019-02-21 14:23:25 -0600699 if (iopte_leaf(pte, lvl, data->iop.fmt))
Will Deacone1d3c0f2014-11-14 17:18:23 +0000700 goto found_translation;
701
702 /* Take it to the next level */
703 ptep = iopte_deref(pte, data);
704 } while (++lvl < ARM_LPAE_MAX_LEVELS);
705
706 /* Ran out of page tables to walk */
707 return 0;
708
709found_translation:
Will Deacon7c6d90e2016-06-16 18:21:19 +0100710 iova &= (ARM_LPAE_BLOCK_SIZE(lvl, data) - 1);
Robin Murphy6c899282018-03-26 13:35:13 +0100711 return iopte_to_paddr(pte, data) | iova;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000712}
713
714static void arm_lpae_restrict_pgsizes(struct io_pgtable_cfg *cfg)
715{
Robin Murphy6c899282018-03-26 13:35:13 +0100716 unsigned long granule, page_sizes;
717 unsigned int max_addr_bits = 48;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000718
719 /*
720 * We need to restrict the supported page sizes to match the
721 * translation regime for a particular granule. Aim to match
722 * the CPU page size if possible, otherwise prefer smaller sizes.
723 * While we're at it, restrict the block sizes to match the
724 * chosen granule.
725 */
726 if (cfg->pgsize_bitmap & PAGE_SIZE)
727 granule = PAGE_SIZE;
728 else if (cfg->pgsize_bitmap & ~PAGE_MASK)
729 granule = 1UL << __fls(cfg->pgsize_bitmap & ~PAGE_MASK);
730 else if (cfg->pgsize_bitmap & PAGE_MASK)
731 granule = 1UL << __ffs(cfg->pgsize_bitmap & PAGE_MASK);
732 else
733 granule = 0;
734
735 switch (granule) {
736 case SZ_4K:
Robin Murphy6c899282018-03-26 13:35:13 +0100737 page_sizes = (SZ_4K | SZ_2M | SZ_1G);
Will Deacone1d3c0f2014-11-14 17:18:23 +0000738 break;
739 case SZ_16K:
Robin Murphy6c899282018-03-26 13:35:13 +0100740 page_sizes = (SZ_16K | SZ_32M);
Will Deacone1d3c0f2014-11-14 17:18:23 +0000741 break;
742 case SZ_64K:
Robin Murphy6c899282018-03-26 13:35:13 +0100743 max_addr_bits = 52;
744 page_sizes = (SZ_64K | SZ_512M);
745 if (cfg->oas > 48)
746 page_sizes |= 1ULL << 42; /* 4TB */
Will Deacone1d3c0f2014-11-14 17:18:23 +0000747 break;
748 default:
Robin Murphy6c899282018-03-26 13:35:13 +0100749 page_sizes = 0;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000750 }
Robin Murphy6c899282018-03-26 13:35:13 +0100751
752 cfg->pgsize_bitmap &= page_sizes;
753 cfg->ias = min(cfg->ias, max_addr_bits);
754 cfg->oas = min(cfg->oas, max_addr_bits);
Will Deacone1d3c0f2014-11-14 17:18:23 +0000755}
756
757static struct arm_lpae_io_pgtable *
758arm_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg)
759{
Will Deacone1d3c0f2014-11-14 17:18:23 +0000760 struct arm_lpae_io_pgtable *data;
Robin Murphy5fb190b2019-10-25 19:08:35 +0100761 int levels, va_bits, pg_shift;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000762
763 arm_lpae_restrict_pgsizes(cfg);
764
765 if (!(cfg->pgsize_bitmap & (SZ_4K | SZ_16K | SZ_64K)))
766 return NULL;
767
768 if (cfg->ias > ARM_LPAE_MAX_ADDR_BITS)
769 return NULL;
770
771 if (cfg->oas > ARM_LPAE_MAX_ADDR_BITS)
772 return NULL;
773
774 data = kmalloc(sizeof(*data), GFP_KERNEL);
775 if (!data)
776 return NULL;
777
Robin Murphy5fb190b2019-10-25 19:08:35 +0100778 pg_shift = __ffs(cfg->pgsize_bitmap);
779 data->bits_per_level = pg_shift - ilog2(sizeof(arm_lpae_iopte));
Will Deacone1d3c0f2014-11-14 17:18:23 +0000780
Robin Murphy5fb190b2019-10-25 19:08:35 +0100781 va_bits = cfg->ias - pg_shift;
Robin Murphy594ab902019-10-25 19:08:33 +0100782 levels = DIV_ROUND_UP(va_bits, data->bits_per_level);
783 data->start_level = ARM_LPAE_MAX_LEVELS - levels;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000784
785 /* Calculate the actual size of our pgd (without concatenation) */
Robin Murphyc79278c2019-10-25 19:08:34 +0100786 data->pgd_bits = va_bits - (data->bits_per_level * (levels - 1));
Will Deacone1d3c0f2014-11-14 17:18:23 +0000787
788 data->iop.ops = (struct io_pgtable_ops) {
Isaac J. Manjarres4a77b122021-06-16 06:38:52 -0700789 .map_pages = arm_lpae_map_pages,
Isaac J. Manjarres1fe27be2021-06-16 06:38:51 -0700790 .unmap_pages = arm_lpae_unmap_pages,
Will Deacone1d3c0f2014-11-14 17:18:23 +0000791 .iova_to_phys = arm_lpae_iova_to_phys,
792 };
793
794 return data;
795}
796
797static struct io_pgtable *
798arm_64_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
799{
800 u64 reg;
Robin Murphy3850db42016-02-12 17:09:46 +0000801 struct arm_lpae_io_pgtable *data;
Robin Murphyfb485eb2019-10-25 19:08:38 +0100802 typeof(&cfg->arm_lpae_s1_cfg.tcr) tcr = &cfg->arm_lpae_s1_cfg.tcr;
Robin Murphydb690302019-10-25 19:08:39 +0100803 bool tg1;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000804
Will Deacon4f418452019-06-25 12:51:25 +0100805 if (cfg->quirks & ~(IO_PGTABLE_QUIRK_ARM_NS |
Sai Prakash Ranjane67890c2020-11-25 12:30:11 +0530806 IO_PGTABLE_QUIRK_ARM_TTBR1 |
807 IO_PGTABLE_QUIRK_ARM_OUTER_WBWA))
Robin Murphy3850db42016-02-12 17:09:46 +0000808 return NULL;
809
810 data = arm_lpae_alloc_pgtable(cfg);
Will Deacone1d3c0f2014-11-14 17:18:23 +0000811 if (!data)
812 return NULL;
813
814 /* TCR */
Bjorn Andersson9e6ea592019-05-15 16:32:34 -0700815 if (cfg->coherent_walk) {
Robin Murphyfb485eb2019-10-25 19:08:38 +0100816 tcr->sh = ARM_LPAE_TCR_SH_IS;
817 tcr->irgn = ARM_LPAE_TCR_RGN_WBWA;
818 tcr->orgn = ARM_LPAE_TCR_RGN_WBWA;
Sai Prakash Ranjane67890c2020-11-25 12:30:11 +0530819 if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_OUTER_WBWA)
820 goto out_free_data;
Bjorn Andersson9e6ea592019-05-15 16:32:34 -0700821 } else {
Robin Murphyfb485eb2019-10-25 19:08:38 +0100822 tcr->sh = ARM_LPAE_TCR_SH_OS;
823 tcr->irgn = ARM_LPAE_TCR_RGN_NC;
Sai Prakash Ranjane67890c2020-11-25 12:30:11 +0530824 if (!(cfg->quirks & IO_PGTABLE_QUIRK_ARM_OUTER_WBWA))
825 tcr->orgn = ARM_LPAE_TCR_RGN_NC;
826 else
827 tcr->orgn = ARM_LPAE_TCR_RGN_WBWA;
Bjorn Andersson9e6ea592019-05-15 16:32:34 -0700828 }
Will Deacone1d3c0f2014-11-14 17:18:23 +0000829
Robin Murphydb690302019-10-25 19:08:39 +0100830 tg1 = cfg->quirks & IO_PGTABLE_QUIRK_ARM_TTBR1;
Robin Murphy06c610e2015-12-07 18:18:53 +0000831 switch (ARM_LPAE_GRANULE(data)) {
Will Deacone1d3c0f2014-11-14 17:18:23 +0000832 case SZ_4K:
Robin Murphydb690302019-10-25 19:08:39 +0100833 tcr->tg = tg1 ? ARM_LPAE_TCR_TG1_4K : ARM_LPAE_TCR_TG0_4K;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000834 break;
835 case SZ_16K:
Robin Murphydb690302019-10-25 19:08:39 +0100836 tcr->tg = tg1 ? ARM_LPAE_TCR_TG1_16K : ARM_LPAE_TCR_TG0_16K;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000837 break;
838 case SZ_64K:
Robin Murphydb690302019-10-25 19:08:39 +0100839 tcr->tg = tg1 ? ARM_LPAE_TCR_TG1_64K : ARM_LPAE_TCR_TG0_64K;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000840 break;
841 }
842
843 switch (cfg->oas) {
844 case 32:
Robin Murphyfb485eb2019-10-25 19:08:38 +0100845 tcr->ips = ARM_LPAE_TCR_PS_32_BIT;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000846 break;
847 case 36:
Robin Murphyfb485eb2019-10-25 19:08:38 +0100848 tcr->ips = ARM_LPAE_TCR_PS_36_BIT;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000849 break;
850 case 40:
Robin Murphyfb485eb2019-10-25 19:08:38 +0100851 tcr->ips = ARM_LPAE_TCR_PS_40_BIT;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000852 break;
853 case 42:
Robin Murphyfb485eb2019-10-25 19:08:38 +0100854 tcr->ips = ARM_LPAE_TCR_PS_42_BIT;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000855 break;
856 case 44:
Robin Murphyfb485eb2019-10-25 19:08:38 +0100857 tcr->ips = ARM_LPAE_TCR_PS_44_BIT;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000858 break;
859 case 48:
Robin Murphyfb485eb2019-10-25 19:08:38 +0100860 tcr->ips = ARM_LPAE_TCR_PS_48_BIT;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000861 break;
Robin Murphy6c899282018-03-26 13:35:13 +0100862 case 52:
Robin Murphyfb485eb2019-10-25 19:08:38 +0100863 tcr->ips = ARM_LPAE_TCR_PS_52_BIT;
Robin Murphy6c899282018-03-26 13:35:13 +0100864 break;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000865 default:
866 goto out_free_data;
867 }
868
Robin Murphyfb485eb2019-10-25 19:08:38 +0100869 tcr->tsz = 64ULL - cfg->ias;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000870
871 /* MAIRs */
872 reg = (ARM_LPAE_MAIR_ATTR_NC
873 << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_NC)) |
874 (ARM_LPAE_MAIR_ATTR_WBRWA
875 << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_CACHE)) |
876 (ARM_LPAE_MAIR_ATTR_DEVICE
Vivek Gautam90ec7a72019-05-16 15:00:20 +0530877 << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_DEV)) |
878 (ARM_LPAE_MAIR_ATTR_INC_OWBRWA
879 << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_INC_OCACHE));
Will Deacone1d3c0f2014-11-14 17:18:23 +0000880
Robin Murphy205577a2019-10-25 19:08:36 +0100881 cfg->arm_lpae_s1_cfg.mair = reg;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000882
883 /* Looking good; allocate a pgd */
Robin Murphyc79278c2019-10-25 19:08:34 +0100884 data->pgd = __arm_lpae_alloc_pages(ARM_LPAE_PGD_SIZE(data),
885 GFP_KERNEL, cfg);
Will Deacone1d3c0f2014-11-14 17:18:23 +0000886 if (!data->pgd)
887 goto out_free_data;
888
Robin Murphy87a91b12015-07-29 19:46:09 +0100889 /* Ensure the empty pgd is visible before any actual TTBR write */
890 wmb();
Will Deacone1d3c0f2014-11-14 17:18:23 +0000891
Robin Murphyd1e5f262019-10-25 19:08:37 +0100892 /* TTBR */
893 cfg->arm_lpae_s1_cfg.ttbr = virt_to_phys(data->pgd);
Will Deacone1d3c0f2014-11-14 17:18:23 +0000894 return &data->iop;
895
896out_free_data:
897 kfree(data);
898 return NULL;
899}
900
901static struct io_pgtable *
902arm_64_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
903{
Will Deaconac4b80e2020-01-10 14:51:59 +0000904 u64 sl;
Robin Murphy3850db42016-02-12 17:09:46 +0000905 struct arm_lpae_io_pgtable *data;
Will Deaconac4b80e2020-01-10 14:51:59 +0000906 typeof(&cfg->arm_lpae_s2_cfg.vtcr) vtcr = &cfg->arm_lpae_s2_cfg.vtcr;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000907
Robin Murphy3850db42016-02-12 17:09:46 +0000908 /* The NS quirk doesn't apply at stage 2 */
Robin Murphya8e5f042021-08-11 13:21:29 +0100909 if (cfg->quirks)
Robin Murphy3850db42016-02-12 17:09:46 +0000910 return NULL;
911
912 data = arm_lpae_alloc_pgtable(cfg);
Will Deacone1d3c0f2014-11-14 17:18:23 +0000913 if (!data)
914 return NULL;
915
916 /*
917 * Concatenate PGDs at level 1 if possible in order to reduce
918 * the depth of the stage-2 walk.
919 */
Robin Murphy594ab902019-10-25 19:08:33 +0100920 if (data->start_level == 0) {
Will Deacone1d3c0f2014-11-14 17:18:23 +0000921 unsigned long pgd_pages;
922
Robin Murphyc79278c2019-10-25 19:08:34 +0100923 pgd_pages = ARM_LPAE_PGD_SIZE(data) / sizeof(arm_lpae_iopte);
Will Deacone1d3c0f2014-11-14 17:18:23 +0000924 if (pgd_pages <= ARM_LPAE_S2_MAX_CONCAT_PAGES) {
Robin Murphyc79278c2019-10-25 19:08:34 +0100925 data->pgd_bits += data->bits_per_level;
Robin Murphy594ab902019-10-25 19:08:33 +0100926 data->start_level++;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000927 }
928 }
929
930 /* VTCR */
Will Deacon30d2acb2020-01-10 11:40:33 +0000931 if (cfg->coherent_walk) {
Will Deaconac4b80e2020-01-10 14:51:59 +0000932 vtcr->sh = ARM_LPAE_TCR_SH_IS;
933 vtcr->irgn = ARM_LPAE_TCR_RGN_WBWA;
934 vtcr->orgn = ARM_LPAE_TCR_RGN_WBWA;
Will Deacon30d2acb2020-01-10 11:40:33 +0000935 } else {
Will Deaconac4b80e2020-01-10 14:51:59 +0000936 vtcr->sh = ARM_LPAE_TCR_SH_OS;
937 vtcr->irgn = ARM_LPAE_TCR_RGN_NC;
938 vtcr->orgn = ARM_LPAE_TCR_RGN_NC;
Will Deacon30d2acb2020-01-10 11:40:33 +0000939 }
Will Deacone1d3c0f2014-11-14 17:18:23 +0000940
Robin Murphy594ab902019-10-25 19:08:33 +0100941 sl = data->start_level;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000942
Robin Murphy06c610e2015-12-07 18:18:53 +0000943 switch (ARM_LPAE_GRANULE(data)) {
Will Deacone1d3c0f2014-11-14 17:18:23 +0000944 case SZ_4K:
Will Deaconac4b80e2020-01-10 14:51:59 +0000945 vtcr->tg = ARM_LPAE_TCR_TG0_4K;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000946 sl++; /* SL0 format is different for 4K granule size */
947 break;
948 case SZ_16K:
Will Deaconac4b80e2020-01-10 14:51:59 +0000949 vtcr->tg = ARM_LPAE_TCR_TG0_16K;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000950 break;
951 case SZ_64K:
Will Deaconac4b80e2020-01-10 14:51:59 +0000952 vtcr->tg = ARM_LPAE_TCR_TG0_64K;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000953 break;
954 }
955
956 switch (cfg->oas) {
957 case 32:
Will Deaconac4b80e2020-01-10 14:51:59 +0000958 vtcr->ps = ARM_LPAE_TCR_PS_32_BIT;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000959 break;
960 case 36:
Will Deaconac4b80e2020-01-10 14:51:59 +0000961 vtcr->ps = ARM_LPAE_TCR_PS_36_BIT;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000962 break;
963 case 40:
Will Deaconac4b80e2020-01-10 14:51:59 +0000964 vtcr->ps = ARM_LPAE_TCR_PS_40_BIT;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000965 break;
966 case 42:
Will Deaconac4b80e2020-01-10 14:51:59 +0000967 vtcr->ps = ARM_LPAE_TCR_PS_42_BIT;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000968 break;
969 case 44:
Will Deaconac4b80e2020-01-10 14:51:59 +0000970 vtcr->ps = ARM_LPAE_TCR_PS_44_BIT;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000971 break;
972 case 48:
Will Deaconac4b80e2020-01-10 14:51:59 +0000973 vtcr->ps = ARM_LPAE_TCR_PS_48_BIT;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000974 break;
Robin Murphy6c899282018-03-26 13:35:13 +0100975 case 52:
Will Deaconac4b80e2020-01-10 14:51:59 +0000976 vtcr->ps = ARM_LPAE_TCR_PS_52_BIT;
Robin Murphy6c899282018-03-26 13:35:13 +0100977 break;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000978 default:
979 goto out_free_data;
980 }
981
Will Deaconac4b80e2020-01-10 14:51:59 +0000982 vtcr->tsz = 64ULL - cfg->ias;
983 vtcr->sl = ~sl & ARM_LPAE_VTCR_SL0_MASK;
Will Deacone1d3c0f2014-11-14 17:18:23 +0000984
985 /* Allocate pgd pages */
Robin Murphyc79278c2019-10-25 19:08:34 +0100986 data->pgd = __arm_lpae_alloc_pages(ARM_LPAE_PGD_SIZE(data),
987 GFP_KERNEL, cfg);
Will Deacone1d3c0f2014-11-14 17:18:23 +0000988 if (!data->pgd)
989 goto out_free_data;
990
Robin Murphy87a91b12015-07-29 19:46:09 +0100991 /* Ensure the empty pgd is visible before any actual TTBR write */
992 wmb();
Will Deacone1d3c0f2014-11-14 17:18:23 +0000993
994 /* VTTBR */
995 cfg->arm_lpae_s2_cfg.vttbr = virt_to_phys(data->pgd);
996 return &data->iop;
997
998out_free_data:
999 kfree(data);
1000 return NULL;
1001}
1002
1003static struct io_pgtable *
1004arm_32_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
1005{
Will Deacone1d3c0f2014-11-14 17:18:23 +00001006 if (cfg->ias > 32 || cfg->oas > 40)
1007 return NULL;
1008
1009 cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
Robin Murphyfb485eb2019-10-25 19:08:38 +01001010 return arm_64_lpae_alloc_pgtable_s1(cfg, cookie);
Will Deacone1d3c0f2014-11-14 17:18:23 +00001011}
1012
1013static struct io_pgtable *
1014arm_32_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
1015{
Will Deacone1d3c0f2014-11-14 17:18:23 +00001016 if (cfg->ias > 40 || cfg->oas > 40)
1017 return NULL;
1018
1019 cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
Will Deaconac4b80e2020-01-10 14:51:59 +00001020 return arm_64_lpae_alloc_pgtable_s2(cfg, cookie);
Will Deacone1d3c0f2014-11-14 17:18:23 +00001021}
1022
Rob Herringd08d42d2019-02-21 14:23:25 -06001023static struct io_pgtable *
1024arm_mali_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg, void *cookie)
1025{
Robin Murphy52f325f2019-09-30 15:11:00 +01001026 struct arm_lpae_io_pgtable *data;
Rob Herringd08d42d2019-02-21 14:23:25 -06001027
Robin Murphy52f325f2019-09-30 15:11:00 +01001028 /* No quirks for Mali (hopefully) */
1029 if (cfg->quirks)
1030 return NULL;
Rob Herringd08d42d2019-02-21 14:23:25 -06001031
Robin Murphy1be08f42019-09-30 15:11:01 +01001032 if (cfg->ias > 48 || cfg->oas > 40)
Rob Herringd08d42d2019-02-21 14:23:25 -06001033 return NULL;
1034
1035 cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
Rob Herringd08d42d2019-02-21 14:23:25 -06001036
Robin Murphy52f325f2019-09-30 15:11:00 +01001037 data = arm_lpae_alloc_pgtable(cfg);
1038 if (!data)
1039 return NULL;
Rob Herringd08d42d2019-02-21 14:23:25 -06001040
Robin Murphy1be08f42019-09-30 15:11:01 +01001041 /* Mali seems to need a full 4-level table regardless of IAS */
Robin Murphy594ab902019-10-25 19:08:33 +01001042 if (data->start_level > 0) {
1043 data->start_level = 0;
Robin Murphyc79278c2019-10-25 19:08:34 +01001044 data->pgd_bits = 0;
Rob Herringd08d42d2019-02-21 14:23:25 -06001045 }
Robin Murphy52f325f2019-09-30 15:11:00 +01001046 /*
1047 * MEMATTR: Mali has no actual notion of a non-cacheable type, so the
1048 * best we can do is mimic the out-of-tree driver and hope that the
1049 * "implementation-defined caching policy" is good enough. Similarly,
1050 * we'll use it for the sake of a valid attribute for our 'device'
1051 * index, although callers should never request that in practice.
1052 */
1053 cfg->arm_mali_lpae_cfg.memattr =
1054 (ARM_MALI_LPAE_MEMATTR_IMP_DEF
1055 << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_NC)) |
1056 (ARM_MALI_LPAE_MEMATTR_WRITE_ALLOC
1057 << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_CACHE)) |
1058 (ARM_MALI_LPAE_MEMATTR_IMP_DEF
1059 << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_DEV));
Rob Herringd08d42d2019-02-21 14:23:25 -06001060
Robin Murphyc79278c2019-10-25 19:08:34 +01001061 data->pgd = __arm_lpae_alloc_pages(ARM_LPAE_PGD_SIZE(data), GFP_KERNEL,
1062 cfg);
Robin Murphy52f325f2019-09-30 15:11:00 +01001063 if (!data->pgd)
1064 goto out_free_data;
1065
1066 /* Ensure the empty pgd is visible before TRANSTAB can be written */
1067 wmb();
1068
1069 cfg->arm_mali_lpae_cfg.transtab = virt_to_phys(data->pgd) |
1070 ARM_MALI_LPAE_TTBR_READ_INNER |
1071 ARM_MALI_LPAE_TTBR_ADRMODE_TABLE;
Robin Murphy728da602020-09-22 15:16:48 +01001072 if (cfg->coherent_walk)
1073 cfg->arm_mali_lpae_cfg.transtab |= ARM_MALI_LPAE_TTBR_SHARE_OUTER;
1074
Robin Murphy52f325f2019-09-30 15:11:00 +01001075 return &data->iop;
1076
1077out_free_data:
1078 kfree(data);
1079 return NULL;
Rob Herringd08d42d2019-02-21 14:23:25 -06001080}
1081
Will Deacone1d3c0f2014-11-14 17:18:23 +00001082struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s1_init_fns = {
1083 .alloc = arm_64_lpae_alloc_pgtable_s1,
1084 .free = arm_lpae_free_pgtable,
1085};
1086
1087struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s2_init_fns = {
1088 .alloc = arm_64_lpae_alloc_pgtable_s2,
1089 .free = arm_lpae_free_pgtable,
1090};
1091
1092struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s1_init_fns = {
1093 .alloc = arm_32_lpae_alloc_pgtable_s1,
1094 .free = arm_lpae_free_pgtable,
1095};
1096
1097struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s2_init_fns = {
1098 .alloc = arm_32_lpae_alloc_pgtable_s2,
1099 .free = arm_lpae_free_pgtable,
1100};
Will Deaconfe4b9912014-11-17 23:31:12 +00001101
Rob Herringd08d42d2019-02-21 14:23:25 -06001102struct io_pgtable_init_fns io_pgtable_arm_mali_lpae_init_fns = {
1103 .alloc = arm_mali_lpae_alloc_pgtable,
1104 .free = arm_lpae_free_pgtable,
1105};
1106
Will Deaconfe4b9912014-11-17 23:31:12 +00001107#ifdef CONFIG_IOMMU_IO_PGTABLE_LPAE_SELFTEST
1108
Robin Murphyb5813c12019-10-25 19:08:30 +01001109static struct io_pgtable_cfg *cfg_cookie __initdata;
Will Deaconfe4b9912014-11-17 23:31:12 +00001110
Robin Murphyb5813c12019-10-25 19:08:30 +01001111static void __init dummy_tlb_flush_all(void *cookie)
Will Deaconfe4b9912014-11-17 23:31:12 +00001112{
1113 WARN_ON(cookie != cfg_cookie);
1114}
1115
Robin Murphyb5813c12019-10-25 19:08:30 +01001116static void __init dummy_tlb_flush(unsigned long iova, size_t size,
1117 size_t granule, void *cookie)
Will Deaconfe4b9912014-11-17 23:31:12 +00001118{
1119 WARN_ON(cookie != cfg_cookie);
1120 WARN_ON(!(size & cfg_cookie->pgsize_bitmap));
1121}
1122
Robin Murphyb5813c12019-10-25 19:08:30 +01001123static void __init dummy_tlb_add_page(struct iommu_iotlb_gather *gather,
1124 unsigned long iova, size_t granule,
1125 void *cookie)
Will Deacon10b7a7d2019-07-02 16:44:32 +01001126{
Will Deaconabfd6fe2019-07-02 16:44:41 +01001127 dummy_tlb_flush(iova, granule, granule, cookie);
Will Deacon10b7a7d2019-07-02 16:44:32 +01001128}
1129
Will Deacon298f78892019-07-02 16:43:34 +01001130static const struct iommu_flush_ops dummy_tlb_ops __initconst = {
Will Deaconfe4b9912014-11-17 23:31:12 +00001131 .tlb_flush_all = dummy_tlb_flush_all,
Will Deacon10b7a7d2019-07-02 16:44:32 +01001132 .tlb_flush_walk = dummy_tlb_flush,
Will Deaconabfd6fe2019-07-02 16:44:41 +01001133 .tlb_add_page = dummy_tlb_add_page,
Will Deaconfe4b9912014-11-17 23:31:12 +00001134};
1135
1136static void __init arm_lpae_dump_ops(struct io_pgtable_ops *ops)
1137{
1138 struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
1139 struct io_pgtable_cfg *cfg = &data->iop.cfg;
1140
1141 pr_err("cfg: pgsize_bitmap 0x%lx, ias %u-bit\n",
1142 cfg->pgsize_bitmap, cfg->ias);
Robin Murphy5fb190b2019-10-25 19:08:35 +01001143 pr_err("data: %d levels, 0x%zx pgd_size, %u pg_shift, %u bits_per_level, pgd @ %p\n",
Robin Murphyc79278c2019-10-25 19:08:34 +01001144 ARM_LPAE_MAX_LEVELS - data->start_level, ARM_LPAE_PGD_SIZE(data),
Robin Murphy5fb190b2019-10-25 19:08:35 +01001145 ilog2(ARM_LPAE_GRANULE(data)), data->bits_per_level, data->pgd);
Will Deaconfe4b9912014-11-17 23:31:12 +00001146}
1147
1148#define __FAIL(ops, i) ({ \
1149 WARN(1, "selftest: test failed for fmt idx %d\n", (i)); \
1150 arm_lpae_dump_ops(ops); \
1151 selftest_running = false; \
1152 -EFAULT; \
1153})
1154
1155static int __init arm_lpae_run_tests(struct io_pgtable_cfg *cfg)
1156{
Christophe JAILLET9062c1d2019-09-09 22:19:19 +02001157 static const enum io_pgtable_fmt fmts[] __initconst = {
Will Deaconfe4b9912014-11-17 23:31:12 +00001158 ARM_64_LPAE_S1,
1159 ARM_64_LPAE_S2,
1160 };
1161
1162 int i, j;
1163 unsigned long iova;
Robin Murphy99cbb8e2022-11-15 15:26:41 +00001164 size_t size, mapped;
Will Deaconfe4b9912014-11-17 23:31:12 +00001165 struct io_pgtable_ops *ops;
1166
1167 selftest_running = true;
1168
1169 for (i = 0; i < ARRAY_SIZE(fmts); ++i) {
1170 cfg_cookie = cfg;
1171 ops = alloc_io_pgtable_ops(fmts[i], cfg, cfg);
1172 if (!ops) {
1173 pr_err("selftest: failed to allocate io pgtable ops\n");
1174 return -ENOMEM;
1175 }
1176
1177 /*
1178 * Initial sanity checks.
1179 * Empty page tables shouldn't provide any translations.
1180 */
1181 if (ops->iova_to_phys(ops, 42))
1182 return __FAIL(ops, i);
1183
1184 if (ops->iova_to_phys(ops, SZ_1G + 42))
1185 return __FAIL(ops, i);
1186
1187 if (ops->iova_to_phys(ops, SZ_2G + 42))
1188 return __FAIL(ops, i);
1189
1190 /*
1191 * Distinct mappings of different granule sizes.
1192 */
1193 iova = 0;
Kefeng Wang4ae8a5c2016-09-21 13:41:31 +08001194 for_each_set_bit(j, &cfg->pgsize_bitmap, BITS_PER_LONG) {
Will Deaconfe4b9912014-11-17 23:31:12 +00001195 size = 1UL << j;
1196
Robin Murphy99cbb8e2022-11-15 15:26:41 +00001197 if (ops->map_pages(ops, iova, iova, size, 1,
1198 IOMMU_READ | IOMMU_WRITE |
1199 IOMMU_NOEXEC | IOMMU_CACHE,
1200 GFP_KERNEL, &mapped))
Will Deaconfe4b9912014-11-17 23:31:12 +00001201 return __FAIL(ops, i);
1202
1203 /* Overlapping mappings */
Robin Murphy99cbb8e2022-11-15 15:26:41 +00001204 if (!ops->map_pages(ops, iova, iova + size, size, 1,
1205 IOMMU_READ | IOMMU_NOEXEC,
1206 GFP_KERNEL, &mapped))
Will Deaconfe4b9912014-11-17 23:31:12 +00001207 return __FAIL(ops, i);
1208
1209 if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
1210 return __FAIL(ops, i);
1211
1212 iova += SZ_1G;
Will Deaconfe4b9912014-11-17 23:31:12 +00001213 }
1214
1215 /* Partial unmap */
1216 size = 1UL << __ffs(cfg->pgsize_bitmap);
Robin Murphy99cbb8e2022-11-15 15:26:41 +00001217 if (ops->unmap_pages(ops, SZ_1G + size, size, 1, NULL) != size)
Will Deaconfe4b9912014-11-17 23:31:12 +00001218 return __FAIL(ops, i);
1219
1220 /* Remap of partial unmap */
Robin Murphy99cbb8e2022-11-15 15:26:41 +00001221 if (ops->map_pages(ops, SZ_1G + size, size, size, 1,
1222 IOMMU_READ, GFP_KERNEL, &mapped))
Will Deaconfe4b9912014-11-17 23:31:12 +00001223 return __FAIL(ops, i);
1224
1225 if (ops->iova_to_phys(ops, SZ_1G + size + 42) != (size + 42))
1226 return __FAIL(ops, i);
1227
1228 /* Full unmap */
1229 iova = 0;
YueHaibingf793b132018-04-26 12:49:29 +08001230 for_each_set_bit(j, &cfg->pgsize_bitmap, BITS_PER_LONG) {
Will Deaconfe4b9912014-11-17 23:31:12 +00001231 size = 1UL << j;
1232
Robin Murphy99cbb8e2022-11-15 15:26:41 +00001233 if (ops->unmap_pages(ops, iova, size, 1, NULL) != size)
Will Deaconfe4b9912014-11-17 23:31:12 +00001234 return __FAIL(ops, i);
1235
1236 if (ops->iova_to_phys(ops, iova + 42))
1237 return __FAIL(ops, i);
1238
1239 /* Remap full block */
Robin Murphy99cbb8e2022-11-15 15:26:41 +00001240 if (ops->map_pages(ops, iova, iova, size, 1,
1241 IOMMU_WRITE, GFP_KERNEL, &mapped))
Will Deaconfe4b9912014-11-17 23:31:12 +00001242 return __FAIL(ops, i);
1243
1244 if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
1245 return __FAIL(ops, i);
1246
1247 iova += SZ_1G;
Will Deaconfe4b9912014-11-17 23:31:12 +00001248 }
1249
1250 free_io_pgtable_ops(ops);
1251 }
1252
1253 selftest_running = false;
1254 return 0;
1255}
1256
1257static int __init arm_lpae_do_selftests(void)
1258{
Christophe JAILLET9062c1d2019-09-09 22:19:19 +02001259 static const unsigned long pgsize[] __initconst = {
Will Deaconfe4b9912014-11-17 23:31:12 +00001260 SZ_4K | SZ_2M | SZ_1G,
1261 SZ_16K | SZ_32M,
1262 SZ_64K | SZ_512M,
1263 };
1264
Christophe JAILLET9062c1d2019-09-09 22:19:19 +02001265 static const unsigned int ias[] __initconst = {
Will Deaconfe4b9912014-11-17 23:31:12 +00001266 32, 36, 40, 42, 44, 48,
1267 };
1268
1269 int i, j, pass = 0, fail = 0;
Robin Murphyca25ec22022-08-15 17:15:55 +01001270 struct device dev;
Will Deaconfe4b9912014-11-17 23:31:12 +00001271 struct io_pgtable_cfg cfg = {
1272 .tlb = &dummy_tlb_ops,
1273 .oas = 48,
Will Deacon4f418452019-06-25 12:51:25 +01001274 .coherent_walk = true,
Robin Murphyca25ec22022-08-15 17:15:55 +01001275 .iommu_dev = &dev,
Will Deaconfe4b9912014-11-17 23:31:12 +00001276 };
1277
Robin Murphyca25ec22022-08-15 17:15:55 +01001278 /* __arm_lpae_alloc_pages() merely needs dev_to_node() to work */
1279 set_dev_node(&dev, NUMA_NO_NODE);
1280
Will Deaconfe4b9912014-11-17 23:31:12 +00001281 for (i = 0; i < ARRAY_SIZE(pgsize); ++i) {
1282 for (j = 0; j < ARRAY_SIZE(ias); ++j) {
1283 cfg.pgsize_bitmap = pgsize[i];
1284 cfg.ias = ias[j];
1285 pr_info("selftest: pgsize_bitmap 0x%08lx, IAS %u\n",
1286 pgsize[i], ias[j]);
1287 if (arm_lpae_run_tests(&cfg))
1288 fail++;
1289 else
1290 pass++;
1291 }
1292 }
1293
1294 pr_info("selftest: completed with %d PASS %d FAIL\n", pass, fail);
1295 return fail ? -EFAULT : 0;
1296}
1297subsys_initcall(arm_lpae_do_selftests);
1298#endif