blob: 28c7f474be77b8b7ccab3379d81bdaa6006594ae [file] [log] [blame]
Marc Gonzalez59dbc862016-12-01 11:22:14 +01001/*
2 * Copyright (C) 2016 Sigma Designs
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * version 2 as published by the Free Software Foundation.
7 */
8
Marc Gonzalez6956e232016-10-25 18:10:47 +02009#include <linux/io.h>
10#include <linux/of.h>
11#include <linux/clk.h>
12#include <linux/iopoll.h>
13#include <linux/module.h>
14#include <linux/mtd/nand.h>
15#include <linux/dmaengine.h>
16#include <linux/dma-mapping.h>
17#include <linux/platform_device.h>
18
19/* Offsets relative to chip->base */
20#define PBUS_CMD 0
21#define PBUS_ADDR 4
22#define PBUS_DATA 8
23
24/* Offsets relative to reg_base */
25#define NFC_STATUS 0x00
26#define NFC_FLASH_CMD 0x04
27#define NFC_DEVICE_CFG 0x08
28#define NFC_TIMING1 0x0c
29#define NFC_TIMING2 0x10
30#define NFC_XFER_CFG 0x14
31#define NFC_PKT_0_CFG 0x18
32#define NFC_PKT_N_CFG 0x1c
33#define NFC_BB_CFG 0x20
34#define NFC_ADDR_PAGE 0x24
35#define NFC_ADDR_OFFSET 0x28
36#define NFC_XFER_STATUS 0x2c
37
38/* NFC_STATUS values */
39#define CMD_READY BIT(31)
40
41/* NFC_FLASH_CMD values */
42#define NFC_READ 1
43#define NFC_WRITE 2
44
45/* NFC_XFER_STATUS values */
46#define PAGE_IS_EMPTY BIT(16)
47
48/* Offsets relative to mem_base */
49#define METADATA 0x000
50#define ERROR_REPORT 0x1c0
51
52/*
53 * Error reports are split in two bytes:
54 * byte 0 for the first packet in the page (PKT_0)
55 * byte 1 for other packets in the page (PKT_N, for N > 0)
56 * ERR_COUNT_PKT_N is the max error count over all but the first packet.
57 */
58#define DECODE_OK_PKT_0(v) ((v) & BIT(7))
59#define DECODE_OK_PKT_N(v) ((v) & BIT(15))
60#define ERR_COUNT_PKT_0(v) (((v) >> 0) & 0x3f)
61#define ERR_COUNT_PKT_N(v) (((v) >> 8) & 0x3f)
62
63/* Offsets relative to pbus_base */
64#define PBUS_CS_CTRL 0x83c
65#define PBUS_PAD_MODE 0x8f0
66
67/* PBUS_CS_CTRL values */
68#define PBUS_IORDY BIT(31)
69
70/*
71 * PBUS_PAD_MODE values
72 * In raw mode, the driver communicates directly with the NAND chips.
73 * In NFC mode, the NAND Flash controller manages the communication.
74 * We use NFC mode for read and write; raw mode for everything else.
75 */
76#define MODE_RAW 0
77#define MODE_NFC BIT(31)
78
79#define METADATA_SIZE 4
80#define BBM_SIZE 6
81#define FIELD_ORDER 15
82
83#define MAX_CS 4
84
85struct tango_nfc {
86 struct nand_hw_control hw;
87 void __iomem *reg_base;
88 void __iomem *mem_base;
89 void __iomem *pbus_base;
90 struct tango_chip *chips[MAX_CS];
91 struct dma_chan *chan;
92 int freq_kHz;
93};
94
95#define to_tango_nfc(ptr) container_of(ptr, struct tango_nfc, hw)
96
97struct tango_chip {
98 struct nand_chip nand_chip;
99 void __iomem *base;
100 u32 timing1;
101 u32 timing2;
102 u32 xfer_cfg;
103 u32 pkt_0_cfg;
104 u32 pkt_n_cfg;
105 u32 bb_cfg;
106};
107
108#define to_tango_chip(ptr) container_of(ptr, struct tango_chip, nand_chip)
109
110#define XFER_CFG(cs, page_count, steps, metadata_size) \
111 ((cs) << 24 | (page_count) << 16 | (steps) << 8 | (metadata_size))
112
113#define PKT_CFG(size, strength) ((size) << 16 | (strength))
114
115#define BB_CFG(bb_offset, bb_size) ((bb_offset) << 16 | (bb_size))
116
117#define TIMING(t0, t1, t2, t3) ((t0) << 24 | (t1) << 16 | (t2) << 8 | (t3))
118
119static void tango_cmd_ctrl(struct mtd_info *mtd, int dat, unsigned int ctrl)
120{
121 struct tango_chip *tchip = to_tango_chip(mtd_to_nand(mtd));
122
123 if (ctrl & NAND_CLE)
124 writeb_relaxed(dat, tchip->base + PBUS_CMD);
125
126 if (ctrl & NAND_ALE)
127 writeb_relaxed(dat, tchip->base + PBUS_ADDR);
128}
129
130static int tango_dev_ready(struct mtd_info *mtd)
131{
132 struct nand_chip *chip = mtd_to_nand(mtd);
133 struct tango_nfc *nfc = to_tango_nfc(chip->controller);
134
135 return readl_relaxed(nfc->pbus_base + PBUS_CS_CTRL) & PBUS_IORDY;
136}
137
138static u8 tango_read_byte(struct mtd_info *mtd)
139{
140 struct tango_chip *tchip = to_tango_chip(mtd_to_nand(mtd));
141
142 return readb_relaxed(tchip->base + PBUS_DATA);
143}
144
145static void tango_read_buf(struct mtd_info *mtd, u8 *buf, int len)
146{
147 struct tango_chip *tchip = to_tango_chip(mtd_to_nand(mtd));
148
149 ioread8_rep(tchip->base + PBUS_DATA, buf, len);
150}
151
152static void tango_write_buf(struct mtd_info *mtd, const u8 *buf, int len)
153{
154 struct tango_chip *tchip = to_tango_chip(mtd_to_nand(mtd));
155
156 iowrite8_rep(tchip->base + PBUS_DATA, buf, len);
157}
158
159static void tango_select_chip(struct mtd_info *mtd, int idx)
160{
161 struct nand_chip *chip = mtd_to_nand(mtd);
162 struct tango_nfc *nfc = to_tango_nfc(chip->controller);
163 struct tango_chip *tchip = to_tango_chip(chip);
164
165 if (idx < 0)
166 return; /* No "chip unselect" function */
167
168 writel_relaxed(tchip->timing1, nfc->reg_base + NFC_TIMING1);
169 writel_relaxed(tchip->timing2, nfc->reg_base + NFC_TIMING2);
170 writel_relaxed(tchip->xfer_cfg, nfc->reg_base + NFC_XFER_CFG);
171 writel_relaxed(tchip->pkt_0_cfg, nfc->reg_base + NFC_PKT_0_CFG);
172 writel_relaxed(tchip->pkt_n_cfg, nfc->reg_base + NFC_PKT_N_CFG);
173 writel_relaxed(tchip->bb_cfg, nfc->reg_base + NFC_BB_CFG);
174}
175
176/*
177 * The controller does not check for bitflips in erased pages,
178 * therefore software must check instead.
179 */
180static int check_erased_page(struct nand_chip *chip, u8 *buf)
181{
Boris Brezillon8fcfba02016-11-21 10:03:04 +0100182 struct mtd_info *mtd = nand_to_mtd(chip);
Marc Gonzalez6956e232016-10-25 18:10:47 +0200183 u8 *meta = chip->oob_poi + BBM_SIZE;
184 u8 *ecc = chip->oob_poi + BBM_SIZE + METADATA_SIZE;
185 const int ecc_size = chip->ecc.bytes;
186 const int pkt_size = chip->ecc.size;
187 int i, res, meta_len, bitflips = 0;
188
189 for (i = 0; i < chip->ecc.steps; ++i) {
190 meta_len = i ? 0 : METADATA_SIZE;
191 res = nand_check_erased_ecc_chunk(buf, pkt_size, ecc, ecc_size,
192 meta, meta_len,
193 chip->ecc.strength);
194 if (res < 0)
Boris Brezillon8fcfba02016-11-21 10:03:04 +0100195 mtd->ecc_stats.failed++;
Marc Gonzalez6956e232016-10-25 18:10:47 +0200196
197 bitflips = max(res, bitflips);
198 buf += pkt_size;
199 ecc += ecc_size;
200 }
201
202 return bitflips;
203}
204
205static int decode_error_report(struct tango_nfc *nfc)
206{
207 u32 status, res;
208
209 status = readl_relaxed(nfc->reg_base + NFC_XFER_STATUS);
210 if (status & PAGE_IS_EMPTY)
211 return 0;
212
213 res = readl_relaxed(nfc->mem_base + ERROR_REPORT);
214
215 if (DECODE_OK_PKT_0(res) && DECODE_OK_PKT_N(res))
216 return max(ERR_COUNT_PKT_0(res), ERR_COUNT_PKT_N(res));
217
218 return -EBADMSG;
219}
220
221static void tango_dma_callback(void *arg)
222{
223 complete(arg);
224}
225
226static int do_dma(struct tango_nfc *nfc, int dir, int cmd, const void *buf,
227 int len, int page)
228{
229 void __iomem *addr = nfc->reg_base + NFC_STATUS;
230 struct dma_chan *chan = nfc->chan;
231 struct dma_async_tx_descriptor *desc;
232 struct scatterlist sg;
233 struct completion tx_done;
234 int err = -EIO;
235 u32 res, val;
236
237 sg_init_one(&sg, buf, len);
238 if (dma_map_sg(chan->device->dev, &sg, 1, dir) != 1)
239 return -EIO;
240
241 desc = dmaengine_prep_slave_sg(chan, &sg, 1, dir, DMA_PREP_INTERRUPT);
242 if (!desc)
243 goto dma_unmap;
244
245 desc->callback = tango_dma_callback;
246 desc->callback_param = &tx_done;
247 init_completion(&tx_done);
248
249 writel_relaxed(MODE_NFC, nfc->pbus_base + PBUS_PAD_MODE);
250
251 writel_relaxed(page, nfc->reg_base + NFC_ADDR_PAGE);
252 writel_relaxed(0, nfc->reg_base + NFC_ADDR_OFFSET);
253 writel_relaxed(cmd, nfc->reg_base + NFC_FLASH_CMD);
254
255 dmaengine_submit(desc);
256 dma_async_issue_pending(chan);
257
258 res = wait_for_completion_timeout(&tx_done, HZ);
259 if (res > 0)
260 err = readl_poll_timeout(addr, val, val & CMD_READY, 0, 1000);
261
262 writel_relaxed(MODE_RAW, nfc->pbus_base + PBUS_PAD_MODE);
263
264dma_unmap:
265 dma_unmap_sg(chan->device->dev, &sg, 1, dir);
266
267 return err;
268}
269
270static int tango_read_page(struct mtd_info *mtd, struct nand_chip *chip,
271 u8 *buf, int oob_required, int page)
272{
273 struct tango_nfc *nfc = to_tango_nfc(chip->controller);
274 int err, res, len = mtd->writesize;
275
276 if (oob_required)
277 chip->ecc.read_oob(mtd, chip, page);
278
279 err = do_dma(nfc, DMA_FROM_DEVICE, NFC_READ, buf, len, page);
280 if (err)
281 return err;
282
283 res = decode_error_report(nfc);
284 if (res < 0) {
285 chip->ecc.read_oob_raw(mtd, chip, page);
286 res = check_erased_page(chip, buf);
287 }
288
289 return res;
290}
291
292static int tango_write_page(struct mtd_info *mtd, struct nand_chip *chip,
293 const u8 *buf, int oob_required, int page)
294{
295 struct tango_nfc *nfc = to_tango_nfc(chip->controller);
296 int err, len = mtd->writesize;
297
298 /* Calling tango_write_oob() would send PAGEPROG twice */
299 if (oob_required)
300 return -ENOTSUPP;
301
302 writel_relaxed(0xffffffff, nfc->mem_base + METADATA);
303 err = do_dma(nfc, DMA_TO_DEVICE, NFC_WRITE, buf, len, page);
304 if (err)
305 return err;
306
307 return 0;
308}
309
310static void aux_read(struct nand_chip *chip, u8 **buf, int len, int *pos)
311{
Boris Brezillon8fcfba02016-11-21 10:03:04 +0100312 struct mtd_info *mtd = nand_to_mtd(chip);
313
Marc Gonzalez6956e232016-10-25 18:10:47 +0200314 *pos += len;
315
316 if (!*buf) {
317 /* skip over "len" bytes */
Boris Brezillon8fcfba02016-11-21 10:03:04 +0100318 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, *pos, -1);
Marc Gonzalez6956e232016-10-25 18:10:47 +0200319 } else {
Boris Brezillon8fcfba02016-11-21 10:03:04 +0100320 tango_read_buf(mtd, *buf, len);
Marc Gonzalez6956e232016-10-25 18:10:47 +0200321 *buf += len;
322 }
323}
324
325static void aux_write(struct nand_chip *chip, const u8 **buf, int len, int *pos)
326{
Boris Brezillon8fcfba02016-11-21 10:03:04 +0100327 struct mtd_info *mtd = nand_to_mtd(chip);
328
Marc Gonzalez6956e232016-10-25 18:10:47 +0200329 *pos += len;
330
331 if (!*buf) {
332 /* skip over "len" bytes */
Boris Brezillon8fcfba02016-11-21 10:03:04 +0100333 chip->cmdfunc(mtd, NAND_CMD_SEQIN, *pos, -1);
Marc Gonzalez6956e232016-10-25 18:10:47 +0200334 } else {
Boris Brezillon8fcfba02016-11-21 10:03:04 +0100335 tango_write_buf(mtd, *buf, len);
Marc Gonzalez6956e232016-10-25 18:10:47 +0200336 *buf += len;
337 }
338}
339
340/*
341 * Physical page layout (not drawn to scale)
342 *
343 * NB: Bad Block Marker area splits PKT_N in two (N1, N2).
344 *
345 * +---+-----------------+-------+-----+-----------+-----+----+-------+
346 * | M | PKT_0 | ECC_0 | ... | N1 | BBM | N2 | ECC_N |
347 * +---+-----------------+-------+-----+-----------+-----+----+-------+
348 *
349 * Logical page layout:
350 *
351 * +-----+---+-------+-----+-------+
352 * oob = | BBM | M | ECC_0 | ... | ECC_N |
353 * +-----+---+-------+-----+-------+
354 *
355 * +-----------------+-----+-----------------+
356 * buf = | PKT_0 | ... | PKT_N |
357 * +-----------------+-----+-----------------+
358 */
Marc Gonzalez37871ab2016-11-15 11:08:19 +0100359static void raw_read(struct nand_chip *chip, u8 *buf, u8 *oob)
Marc Gonzalez6956e232016-10-25 18:10:47 +0200360{
Boris Brezillon8fcfba02016-11-21 10:03:04 +0100361 struct mtd_info *mtd = nand_to_mtd(chip);
Marc Gonzalez6956e232016-10-25 18:10:47 +0200362 u8 *oob_orig = oob;
Boris Brezillon8fcfba02016-11-21 10:03:04 +0100363 const int page_size = mtd->writesize;
Marc Gonzalez6956e232016-10-25 18:10:47 +0200364 const int ecc_size = chip->ecc.bytes;
365 const int pkt_size = chip->ecc.size;
366 int pos = 0; /* position within physical page */
367 int rem = page_size; /* bytes remaining until BBM area */
368
369 if (oob)
370 oob += BBM_SIZE;
371
372 aux_read(chip, &oob, METADATA_SIZE, &pos);
373
374 while (rem > pkt_size) {
375 aux_read(chip, &buf, pkt_size, &pos);
376 aux_read(chip, &oob, ecc_size, &pos);
377 rem = page_size - pos;
378 }
379
380 aux_read(chip, &buf, rem, &pos);
381 aux_read(chip, &oob_orig, BBM_SIZE, &pos);
382 aux_read(chip, &buf, pkt_size - rem, &pos);
383 aux_read(chip, &oob, ecc_size, &pos);
Marc Gonzalez6956e232016-10-25 18:10:47 +0200384}
385
Marc Gonzalez37871ab2016-11-15 11:08:19 +0100386static void raw_write(struct nand_chip *chip, const u8 *buf, const u8 *oob)
Marc Gonzalez6956e232016-10-25 18:10:47 +0200387{
Boris Brezillon8fcfba02016-11-21 10:03:04 +0100388 struct mtd_info *mtd = nand_to_mtd(chip);
Marc Gonzalez6956e232016-10-25 18:10:47 +0200389 const u8 *oob_orig = oob;
Boris Brezillon8fcfba02016-11-21 10:03:04 +0100390 const int page_size = mtd->writesize;
Marc Gonzalez6956e232016-10-25 18:10:47 +0200391 const int ecc_size = chip->ecc.bytes;
392 const int pkt_size = chip->ecc.size;
393 int pos = 0; /* position within physical page */
394 int rem = page_size; /* bytes remaining until BBM area */
395
396 if (oob)
397 oob += BBM_SIZE;
398
399 aux_write(chip, &oob, METADATA_SIZE, &pos);
400
401 while (rem > pkt_size) {
402 aux_write(chip, &buf, pkt_size, &pos);
403 aux_write(chip, &oob, ecc_size, &pos);
404 rem = page_size - pos;
405 }
406
407 aux_write(chip, &buf, rem, &pos);
408 aux_write(chip, &oob_orig, BBM_SIZE, &pos);
409 aux_write(chip, &buf, pkt_size - rem, &pos);
410 aux_write(chip, &oob, ecc_size, &pos);
Marc Gonzalez6956e232016-10-25 18:10:47 +0200411}
412
413static int tango_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
414 u8 *buf, int oob_required, int page)
415{
Marc Gonzalezff9e9ea2016-11-15 11:05:39 +0100416 chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page);
Marc Gonzalez37871ab2016-11-15 11:08:19 +0100417 raw_read(chip, buf, chip->oob_poi);
418 return 0;
Marc Gonzalez6956e232016-10-25 18:10:47 +0200419}
420
421static int tango_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
422 const u8 *buf, int oob_required, int page)
423{
Marc Gonzalezff9e9ea2016-11-15 11:05:39 +0100424 chip->cmdfunc(mtd, NAND_CMD_SEQIN, 0, page);
425 raw_write(chip, buf, chip->oob_poi);
426 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
427 return 0;
Marc Gonzalez6956e232016-10-25 18:10:47 +0200428}
429
430static int tango_read_oob(struct mtd_info *mtd, struct nand_chip *chip,
431 int page)
432{
433 chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page);
Marc Gonzalez37871ab2016-11-15 11:08:19 +0100434 raw_read(chip, NULL, chip->oob_poi);
435 return 0;
Marc Gonzalez6956e232016-10-25 18:10:47 +0200436}
437
438static int tango_write_oob(struct mtd_info *mtd, struct nand_chip *chip,
439 int page)
440{
441 chip->cmdfunc(mtd, NAND_CMD_SEQIN, 0, page);
442 raw_write(chip, NULL, chip->oob_poi);
443 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
444 chip->waitfunc(mtd, chip);
445 return 0;
446}
447
448static int oob_ecc(struct mtd_info *mtd, int idx, struct mtd_oob_region *res)
449{
450 struct nand_chip *chip = mtd_to_nand(mtd);
451 struct nand_ecc_ctrl *ecc = &chip->ecc;
452
453 if (idx >= ecc->steps)
454 return -ERANGE;
455
456 res->offset = BBM_SIZE + METADATA_SIZE + ecc->bytes * idx;
457 res->length = ecc->bytes;
458
459 return 0;
460}
461
462static int oob_free(struct mtd_info *mtd, int idx, struct mtd_oob_region *res)
463{
464 return -ERANGE; /* no free space in spare area */
465}
466
467static const struct mtd_ooblayout_ops tango_nand_ooblayout_ops = {
468 .ecc = oob_ecc,
469 .free = oob_free,
470};
471
472static u32 to_ticks(int kHz, int ps)
473{
474 return DIV_ROUND_UP_ULL((u64)kHz * ps, NSEC_PER_SEC);
475}
476
477static int tango_set_timings(struct mtd_info *mtd,
478 const struct nand_data_interface *conf,
479 bool check_only)
480{
481 const struct nand_sdr_timings *sdr = nand_get_sdr_timings(conf);
482 struct nand_chip *chip = mtd_to_nand(mtd);
483 struct tango_nfc *nfc = to_tango_nfc(chip->controller);
484 struct tango_chip *tchip = to_tango_chip(chip);
485 u32 Trdy, Textw, Twc, Twpw, Tacc, Thold, Trpw, Textr;
486 int kHz = nfc->freq_kHz;
487
488 if (IS_ERR(sdr))
489 return PTR_ERR(sdr);
490
491 if (check_only)
492 return 0;
493
494 Trdy = to_ticks(kHz, sdr->tCEA_max - sdr->tREA_max);
495 Textw = to_ticks(kHz, sdr->tWB_max);
496 Twc = to_ticks(kHz, sdr->tWC_min);
497 Twpw = to_ticks(kHz, sdr->tWC_min - sdr->tWP_min);
498
499 Tacc = to_ticks(kHz, sdr->tREA_max);
500 Thold = to_ticks(kHz, sdr->tREH_min);
501 Trpw = to_ticks(kHz, sdr->tRC_min - sdr->tREH_min);
502 Textr = to_ticks(kHz, sdr->tRHZ_max);
503
504 tchip->timing1 = TIMING(Trdy, Textw, Twc, Twpw);
505 tchip->timing2 = TIMING(Tacc, Thold, Trpw, Textr);
506
507 return 0;
508}
509
510static int chip_init(struct device *dev, struct device_node *np)
511{
512 u32 cs;
513 int err, res;
514 struct mtd_info *mtd;
515 struct nand_chip *chip;
516 struct tango_chip *tchip;
517 struct nand_ecc_ctrl *ecc;
518 struct tango_nfc *nfc = dev_get_drvdata(dev);
519
520 tchip = devm_kzalloc(dev, sizeof(*tchip), GFP_KERNEL);
521 if (!tchip)
522 return -ENOMEM;
523
524 res = of_property_count_u32_elems(np, "reg");
525 if (res < 0)
526 return res;
527
528 if (res != 1)
529 return -ENOTSUPP; /* Multi-CS chips are not supported */
530
531 err = of_property_read_u32_index(np, "reg", 0, &cs);
532 if (err)
533 return err;
534
535 if (cs >= MAX_CS)
536 return -EINVAL;
537
538 chip = &tchip->nand_chip;
539 ecc = &chip->ecc;
Boris Brezillon8fcfba02016-11-21 10:03:04 +0100540 mtd = nand_to_mtd(chip);
Marc Gonzalez6956e232016-10-25 18:10:47 +0200541
542 chip->read_byte = tango_read_byte;
543 chip->write_buf = tango_write_buf;
544 chip->read_buf = tango_read_buf;
545 chip->select_chip = tango_select_chip;
546 chip->cmd_ctrl = tango_cmd_ctrl;
547 chip->dev_ready = tango_dev_ready;
548 chip->setup_data_interface = tango_set_timings;
549 chip->options = NAND_USE_BOUNCE_BUFFER |
550 NAND_NO_SUBPAGE_WRITE |
551 NAND_WAIT_TCCS;
552 chip->controller = &nfc->hw;
553 tchip->base = nfc->pbus_base + (cs * 256);
554
555 nand_set_flash_node(chip, np);
556 mtd_set_ooblayout(mtd, &tango_nand_ooblayout_ops);
557 mtd->dev.parent = dev;
558
559 err = nand_scan_ident(mtd, 1, NULL);
560 if (err)
561 return err;
562
563 ecc->mode = NAND_ECC_HW;
564 ecc->algo = NAND_ECC_BCH;
565 ecc->bytes = DIV_ROUND_UP(ecc->strength * FIELD_ORDER, BITS_PER_BYTE);
566
567 ecc->read_page_raw = tango_read_page_raw;
568 ecc->write_page_raw = tango_write_page_raw;
569 ecc->read_page = tango_read_page;
570 ecc->write_page = tango_write_page;
571 ecc->read_oob = tango_read_oob;
572 ecc->write_oob = tango_write_oob;
Marc Gonzalezff9e9ea2016-11-15 11:05:39 +0100573 ecc->options = NAND_ECC_CUSTOM_PAGE_ACCESS;
Marc Gonzalez6956e232016-10-25 18:10:47 +0200574
575 err = nand_scan_tail(mtd);
576 if (err)
577 return err;
578
579 tchip->xfer_cfg = XFER_CFG(cs, 1, ecc->steps, METADATA_SIZE);
580 tchip->pkt_0_cfg = PKT_CFG(ecc->size + METADATA_SIZE, ecc->strength);
581 tchip->pkt_n_cfg = PKT_CFG(ecc->size, ecc->strength);
582 tchip->bb_cfg = BB_CFG(mtd->writesize, BBM_SIZE);
583
584 err = mtd_device_register(mtd, NULL, 0);
585 if (err)
586 return err;
587
588 nfc->chips[cs] = tchip;
589
590 return 0;
591}
592
593static int tango_nand_remove(struct platform_device *pdev)
594{
595 int cs;
596 struct tango_nfc *nfc = platform_get_drvdata(pdev);
597
598 dma_release_channel(nfc->chan);
599
600 for (cs = 0; cs < MAX_CS; ++cs) {
601 if (nfc->chips[cs])
Boris Brezillon8fcfba02016-11-21 10:03:04 +0100602 nand_release(nand_to_mtd(&nfc->chips[cs]->nand_chip));
Marc Gonzalez6956e232016-10-25 18:10:47 +0200603 }
604
605 return 0;
606}
607
608static int tango_nand_probe(struct platform_device *pdev)
609{
610 int err;
611 struct clk *clk;
612 struct resource *res;
613 struct tango_nfc *nfc;
614 struct device_node *np;
615
616 nfc = devm_kzalloc(&pdev->dev, sizeof(*nfc), GFP_KERNEL);
617 if (!nfc)
618 return -ENOMEM;
619
620 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
621 nfc->reg_base = devm_ioremap_resource(&pdev->dev, res);
622 if (IS_ERR(nfc->reg_base))
623 return PTR_ERR(nfc->reg_base);
624
625 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
626 nfc->mem_base = devm_ioremap_resource(&pdev->dev, res);
627 if (IS_ERR(nfc->mem_base))
628 return PTR_ERR(nfc->mem_base);
629
630 res = platform_get_resource(pdev, IORESOURCE_MEM, 2);
631 nfc->pbus_base = devm_ioremap_resource(&pdev->dev, res);
632 if (IS_ERR(nfc->pbus_base))
633 return PTR_ERR(nfc->pbus_base);
634
635 clk = clk_get(&pdev->dev, NULL);
636 if (IS_ERR(clk))
637 return PTR_ERR(clk);
638
639 nfc->chan = dma_request_chan(&pdev->dev, "nfc_sbox");
640 if (IS_ERR(nfc->chan))
641 return PTR_ERR(nfc->chan);
642
643 platform_set_drvdata(pdev, nfc);
644 nand_hw_control_init(&nfc->hw);
645 nfc->freq_kHz = clk_get_rate(clk) / 1000;
646
647 for_each_child_of_node(pdev->dev.of_node, np) {
648 err = chip_init(&pdev->dev, np);
649 if (err) {
650 tango_nand_remove(pdev);
651 return err;
652 }
653 }
654
655 return 0;
656}
657
658static const struct of_device_id tango_nand_ids[] = {
659 { .compatible = "sigma,smp8758-nand" },
660 { /* sentinel */ }
661};
662
663static struct platform_driver tango_nand_driver = {
664 .probe = tango_nand_probe,
665 .remove = tango_nand_remove,
666 .driver = {
667 .name = "tango-nand",
668 .of_match_table = tango_nand_ids,
669 },
670};
671
672module_platform_driver(tango_nand_driver);
673
674MODULE_LICENSE("GPL");
675MODULE_AUTHOR("Sigma Designs");
676MODULE_DESCRIPTION("Tango4 NAND Flash controller driver");