blob: c451d7d1c817aafb37fd6d791906d1363d56882b [file] [log] [blame]
Thomas Gleixnerc82ee6d2019-05-19 15:51:48 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
3 * sata_promise.c - Promise SATA
4 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07005 * Maintained by: Tejun Heo <tj@kernel.org>
Mikael Pettersson743a7ec2013-09-25 22:21:55 +02006 * Mikael Pettersson
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Please ALWAYS copy linux-ide@vger.kernel.org
8 * on emails.
9 *
10 * Copyright 2003-2004 Red Hat, Inc.
11 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040012 * libata documentation is available via 'make {ps|pdf}docs',
Mauro Carvalho Chehab19285f32017-05-14 11:52:56 -030013 * as Documentation/driver-api/libata.rst
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040014 *
15 * Hardware information only available under NDA.
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
17
18#include <linux/kernel.h>
19#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/blkdev.h>
23#include <linux/delay.h>
24#include <linux/interrupt.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050025#include <linux/device.h>
Mikael Pettersson95006182007-01-09 10:51:46 +010026#include <scsi/scsi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050028#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include "sata_promise.h"
31
32#define DRV_NAME "sata_promise"
Mikael Petterssonc07a9c42008-03-23 18:41:01 +010033#define DRV_VERSION "2.12"
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
35enum {
Tejun Heoeca25dc2007-04-17 23:44:07 +090036 PDC_MAX_PORTS = 4,
Tejun Heo0d5ff562007-02-01 15:06:36 +090037 PDC_MMIO_BAR = 3,
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +010038 PDC_MAX_PRD = LIBATA_MAX_PRD - 1, /* -1 for ASIC PRD bug workaround */
Tejun Heo0d5ff562007-02-01 15:06:36 +090039
Mikael Pettersson821d22c2008-05-17 18:48:15 +020040 /* host register offsets (from host->iomap[PDC_MMIO_BAR]) */
41 PDC_INT_SEQMASK = 0x40, /* Mask of asserted SEQ INTs */
42 PDC_FLASH_CTL = 0x44, /* Flash control register */
Mikael Petterssonff7cddf2009-09-15 15:08:47 +020043 PDC_PCI_CTL = 0x48, /* PCI control/status reg */
Mikael Pettersson821d22c2008-05-17 18:48:15 +020044 PDC_SATA_PLUG_CSR = 0x6C, /* SATA Plug control/status reg */
45 PDC2_SATA_PLUG_CSR = 0x60, /* SATAII Plug control/status reg */
46 PDC_TBG_MODE = 0x41C, /* TBG mode (not SATAII) */
47 PDC_SLEW_CTL = 0x470, /* slew rate control reg (not SATAII) */
48
49 /* per-port ATA register offsets (from ap->ioaddr.cmd_addr) */
Mikael Pettersson95006182007-01-09 10:51:46 +010050 PDC_FEATURE = 0x04, /* Feature/Error reg (per port) */
51 PDC_SECTOR_COUNT = 0x08, /* Sector count reg (per port) */
52 PDC_SECTOR_NUMBER = 0x0C, /* Sector number reg (per port) */
53 PDC_CYLINDER_LOW = 0x10, /* Cylinder low reg (per port) */
54 PDC_CYLINDER_HIGH = 0x14, /* Cylinder high reg (per port) */
55 PDC_DEVICE = 0x18, /* Device/Head reg (per port) */
56 PDC_COMMAND = 0x1C, /* Command/status reg (per port) */
Mikael Pettersson73fd4562007-01-10 09:32:34 +010057 PDC_ALTSTATUS = 0x38, /* Alternate-status/device-control reg (per port) */
Linus Torvalds1da177e2005-04-16 15:20:36 -070058 PDC_PKT_SUBMIT = 0x40, /* Command packet pointer addr */
Linus Torvalds1da177e2005-04-16 15:20:36 -070059 PDC_GLOBAL_CTL = 0x48, /* Global control/status (per port) */
60 PDC_CTLSTAT = 0x60, /* IDE control and status (per port) */
Mikael Pettersson821d22c2008-05-17 18:48:15 +020061
62 /* per-port SATA register offsets (from ap->ioaddr.scr_addr) */
Mikael Petterssonff7cddf2009-09-15 15:08:47 +020063 PDC_SATA_ERROR = 0x04,
Mikael Pettersson821d22c2008-05-17 18:48:15 +020064 PDC_PHYMODE4 = 0x14,
Mikael Petterssonff7cddf2009-09-15 15:08:47 +020065 PDC_LINK_LAYER_ERRORS = 0x6C,
66 PDC_FPDMA_CTLSTAT = 0xD8,
67 PDC_INTERNAL_DEBUG_1 = 0xF8, /* also used for PATA */
68 PDC_INTERNAL_DEBUG_2 = 0xFC, /* also used for PATA */
69
70 /* PDC_FPDMA_CTLSTAT bit definitions */
71 PDC_FPDMA_CTLSTAT_RESET = 1 << 3,
72 PDC_FPDMA_CTLSTAT_DMASETUP_INT_FLAG = 1 << 10,
73 PDC_FPDMA_CTLSTAT_SETDB_INT_FLAG = 1 << 11,
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
Mikael Pettersson176efb052007-03-14 09:51:35 +010075 /* PDC_GLOBAL_CTL bit definitions */
76 PDC_PH_ERR = (1 << 8), /* PCI error while loading packet */
77 PDC_SH_ERR = (1 << 9), /* PCI error while loading S/G table */
78 PDC_DH_ERR = (1 << 10), /* PCI error while loading data */
79 PDC2_HTO_ERR = (1 << 12), /* host bus timeout */
80 PDC2_ATA_HBA_ERR = (1 << 13), /* error during SATA DATA FIS transmission */
81 PDC2_ATA_DMA_CNT_ERR = (1 << 14), /* DMA DATA FIS size differs from S/G count */
82 PDC_OVERRUN_ERR = (1 << 19), /* S/G byte count larger than HD requires */
83 PDC_UNDERRUN_ERR = (1 << 20), /* S/G byte count less than HD requires */
84 PDC_DRIVE_ERR = (1 << 21), /* drive error */
85 PDC_PCI_SYS_ERR = (1 << 22), /* PCI system error */
86 PDC1_PCI_PARITY_ERR = (1 << 23), /* PCI parity error (from SATA150 driver) */
87 PDC1_ERR_MASK = PDC1_PCI_PARITY_ERR,
Jeff Garzik5796d1c2007-10-26 00:03:37 -040088 PDC2_ERR_MASK = PDC2_HTO_ERR | PDC2_ATA_HBA_ERR |
89 PDC2_ATA_DMA_CNT_ERR,
90 PDC_ERR_MASK = PDC_PH_ERR | PDC_SH_ERR | PDC_DH_ERR |
91 PDC_OVERRUN_ERR | PDC_UNDERRUN_ERR |
92 PDC_DRIVE_ERR | PDC_PCI_SYS_ERR |
93 PDC1_ERR_MASK | PDC2_ERR_MASK,
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
95 board_2037x = 0, /* FastTrak S150 TX2plus */
Tejun Heoeca25dc2007-04-17 23:44:07 +090096 board_2037x_pata = 1, /* FastTrak S150 TX2plus PATA port */
97 board_20319 = 2, /* FastTrak S150 TX4 */
98 board_20619 = 3, /* FastTrak TX4000 */
99 board_2057x = 4, /* SATAII150 Tx2plus */
Mikael Petterssond0e58032007-06-19 21:53:30 +0200100 board_2057x_pata = 5, /* SATAII150 Tx2plus PATA port */
Tejun Heoeca25dc2007-04-17 23:44:07 +0900101 board_40518 = 6, /* SATAII150 Tx4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
Luke Kosewski6340f012006-01-28 12:39:29 -0500103 PDC_HAS_PATA = (1 << 1), /* PDC20375/20575 has PATA */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
Mikael Pettersson95006182007-01-09 10:51:46 +0100105 /* Sequence counter control registers bit definitions */
106 PDC_SEQCNTRL_INT_MASK = (1 << 5), /* Sequence Interrupt Mask */
107
108 /* Feature register values */
109 PDC_FEATURE_ATAPI_PIO = 0x00, /* ATAPI data xfer by PIO */
110 PDC_FEATURE_ATAPI_DMA = 0x01, /* ATAPI data xfer by DMA */
111
112 /* Device/Head register values */
113 PDC_DEVICE_SATA = 0xE0, /* Device/Head value for SATA devices */
114
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100115 /* PDC_CTLSTAT bit definitions */
116 PDC_DMA_ENABLE = (1 << 7),
117 PDC_IRQ_DISABLE = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 PDC_RESET = (1 << 11), /* HDMA reset */
Jeff Garzik50630192005-12-13 02:29:45 -0500119
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300120 PDC_COMMON_FLAGS = ATA_FLAG_PIO_POLLING,
Mikael Petterssonb2d1eee2006-11-22 22:00:15 +0100121
Tejun Heoeca25dc2007-04-17 23:44:07 +0900122 /* ap->flags bits */
123 PDC_FLAG_GEN_II = (1 << 24),
124 PDC_FLAG_SATA_PATA = (1 << 25), /* supports SATA + PATA */
125 PDC_FLAG_4_PORTS = (1 << 26), /* 4 ports */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126};
127
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128struct pdc_port_priv {
129 u8 *pkt;
130 dma_addr_t pkt_dma;
131};
132
Mikael Pettersson3100d492012-09-16 20:53:43 +0200133struct pdc_host_priv {
134 spinlock_t hard_reset_lock;
135};
136
Tejun Heo82ef04f2008-07-31 17:02:40 +0900137static int pdc_sata_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
138static int pdc_sata_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
Mikael Pettersson7715a6f2008-05-17 18:49:09 +0200139static int pdc_ata_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoeca25dc2007-04-17 23:44:07 +0900140static int pdc_common_port_start(struct ata_port *ap);
141static int pdc_sata_port_start(struct ata_port *ap);
Jiri Slaby95364f32019-10-31 10:59:45 +0100142static enum ata_completion_errors pdc_qc_prep(struct ata_queued_cmd *qc);
Jeff Garzik057ace52005-10-22 14:27:05 -0400143static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
144static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
Mikael Pettersson95006182007-01-09 10:51:46 +0100145static int pdc_check_atapi_dma(struct ata_queued_cmd *qc);
Mikael Pettersson724114a2007-03-11 21:20:43 +0100146static int pdc_old_sata_check_atapi_dma(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147static void pdc_irq_clear(struct ata_port *ap);
Tejun Heo9363c382008-04-07 22:47:16 +0900148static unsigned int pdc_qc_issue(struct ata_queued_cmd *qc);
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100149static void pdc_freeze(struct ata_port *ap);
Mikael Petterssonc07a9c42008-03-23 18:41:01 +0100150static void pdc_sata_freeze(struct ata_port *ap);
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100151static void pdc_thaw(struct ata_port *ap);
Mikael Petterssonc07a9c42008-03-23 18:41:01 +0100152static void pdc_sata_thaw(struct ata_port *ap);
Mikael Petterssoncadef672008-10-31 08:03:55 +0100153static int pdc_pata_softreset(struct ata_link *link, unsigned int *class,
154 unsigned long deadline);
155static int pdc_sata_hardreset(struct ata_link *link, unsigned int *class,
156 unsigned long deadline);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900157static void pdc_error_handler(struct ata_port *ap);
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100158static void pdc_post_internal_cmd(struct ata_queued_cmd *qc);
Mikael Pettersson724114a2007-03-11 21:20:43 +0100159static int pdc_pata_cable_detect(struct ata_port *ap);
160static int pdc_sata_cable_detect(struct ata_port *ap);
Jeff Garzik374b1872005-08-30 05:42:52 -0400161
Jeff Garzik193515d2005-11-07 00:59:37 -0500162static struct scsi_host_template pdc_ata_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900163 ATA_BASE_SHT(DRV_NAME),
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100164 .sg_tablesize = PDC_MAX_PRD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 .dma_boundary = ATA_DMA_BOUNDARY,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166};
167
Tejun Heo029cfd62008-03-25 12:22:49 +0900168static const struct ata_port_operations pdc_common_ops = {
169 .inherits = &ata_sff_port_ops,
Mikael Pettersson95006182007-01-09 10:51:46 +0100170
Tejun Heo5682ed32008-04-07 22:47:16 +0900171 .sff_tf_load = pdc_tf_load_mmio,
172 .sff_exec_command = pdc_exec_command_mmio,
Tejun Heo029cfd62008-03-25 12:22:49 +0900173 .check_atapi_dma = pdc_check_atapi_dma,
Mikael Pettersson95006182007-01-09 10:51:46 +0100174 .qc_prep = pdc_qc_prep,
Tejun Heo9363c382008-04-07 22:47:16 +0900175 .qc_issue = pdc_qc_issue,
Alan Coxc96f1732009-03-24 10:23:46 +0000176
Tejun Heo5682ed32008-04-07 22:47:16 +0900177 .sff_irq_clear = pdc_irq_clear,
Alan Coxc96f1732009-03-24 10:23:46 +0000178 .lost_interrupt = ATA_OP_NULL,
Tejun Heo029cfd62008-03-25 12:22:49 +0900179
180 .post_internal_cmd = pdc_post_internal_cmd,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900181 .error_handler = pdc_error_handler,
Tejun Heo029cfd62008-03-25 12:22:49 +0900182};
183
184static struct ata_port_operations pdc_sata_ops = {
185 .inherits = &pdc_common_ops,
186 .cable_detect = pdc_sata_cable_detect,
Mikael Petterssonc07a9c42008-03-23 18:41:01 +0100187 .freeze = pdc_sata_freeze,
188 .thaw = pdc_sata_thaw,
Mikael Pettersson95006182007-01-09 10:51:46 +0100189 .scr_read = pdc_sata_scr_read,
190 .scr_write = pdc_sata_scr_write,
Tejun Heoeca25dc2007-04-17 23:44:07 +0900191 .port_start = pdc_sata_port_start,
Mikael Petterssoncadef672008-10-31 08:03:55 +0100192 .hardreset = pdc_sata_hardreset,
Mikael Pettersson95006182007-01-09 10:51:46 +0100193};
194
Mikael Pettersson0ae66542009-09-15 15:07:32 +0200195/* First-generation chips need a more restrictive ->check_atapi_dma op,
196 and ->freeze/thaw that ignore the hotplug controls. */
Tejun Heo029cfd62008-03-25 12:22:49 +0900197static struct ata_port_operations pdc_old_sata_ops = {
198 .inherits = &pdc_sata_ops,
Mikael Pettersson0ae66542009-09-15 15:07:32 +0200199 .freeze = pdc_freeze,
200 .thaw = pdc_thaw,
Mikael Pettersson724114a2007-03-11 21:20:43 +0100201 .check_atapi_dma = pdc_old_sata_check_atapi_dma,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202};
203
Tejun Heo029cfd62008-03-25 12:22:49 +0900204static struct ata_port_operations pdc_pata_ops = {
205 .inherits = &pdc_common_ops,
206 .cable_detect = pdc_pata_cable_detect,
Mikael Pettersson53873732007-02-11 23:19:53 +0100207 .freeze = pdc_freeze,
208 .thaw = pdc_thaw,
Tejun Heoeca25dc2007-04-17 23:44:07 +0900209 .port_start = pdc_common_port_start,
Mikael Petterssoncadef672008-10-31 08:03:55 +0100210 .softreset = pdc_pata_softreset,
Jeff Garzik2cba5822005-08-29 05:12:30 -0400211};
212
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100213static const struct ata_port_info pdc_port_info[] = {
Mikael Pettersson5595ddf2007-10-30 14:21:55 +0100214 [board_2037x] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 {
Tejun Heoeca25dc2007-04-17 23:44:07 +0900216 .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA |
217 PDC_FLAG_SATA_PATA,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100218 .pio_mask = ATA_PIO4,
219 .mwdma_mask = ATA_MWDMA2,
Jeff Garzik469248a2007-07-08 01:13:16 -0400220 .udma_mask = ATA_UDMA6,
Mikael Pettersson95006182007-01-09 10:51:46 +0100221 .port_ops = &pdc_old_sata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 },
223
Mikael Pettersson5595ddf2007-10-30 14:21:55 +0100224 [board_2037x_pata] =
Tejun Heoeca25dc2007-04-17 23:44:07 +0900225 {
226 .flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100227 .pio_mask = ATA_PIO4,
228 .mwdma_mask = ATA_MWDMA2,
Jeff Garzik469248a2007-07-08 01:13:16 -0400229 .udma_mask = ATA_UDMA6,
Tejun Heoeca25dc2007-04-17 23:44:07 +0900230 .port_ops = &pdc_pata_ops,
231 },
232
Mikael Pettersson5595ddf2007-10-30 14:21:55 +0100233 [board_20319] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 {
Tejun Heoeca25dc2007-04-17 23:44:07 +0900235 .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA |
236 PDC_FLAG_4_PORTS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100237 .pio_mask = ATA_PIO4,
238 .mwdma_mask = ATA_MWDMA2,
Jeff Garzik469248a2007-07-08 01:13:16 -0400239 .udma_mask = ATA_UDMA6,
Mikael Pettersson95006182007-01-09 10:51:46 +0100240 .port_ops = &pdc_old_sata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 },
Tobias Lorenzf497ba72005-05-12 15:51:01 -0400242
Mikael Pettersson5595ddf2007-10-30 14:21:55 +0100243 [board_20619] =
Tobias Lorenzf497ba72005-05-12 15:51:01 -0400244 {
Tejun Heoeca25dc2007-04-17 23:44:07 +0900245 .flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS |
246 PDC_FLAG_4_PORTS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100247 .pio_mask = ATA_PIO4,
248 .mwdma_mask = ATA_MWDMA2,
Jeff Garzik469248a2007-07-08 01:13:16 -0400249 .udma_mask = ATA_UDMA6,
Jeff Garzik2cba5822005-08-29 05:12:30 -0400250 .port_ops = &pdc_pata_ops,
Tobias Lorenzf497ba72005-05-12 15:51:01 -0400251 },
Yusuf Iskenderoglu5a46fe82006-01-17 08:06:21 -0500252
Mikael Pettersson5595ddf2007-10-30 14:21:55 +0100253 [board_2057x] =
Luke Kosewski6340f012006-01-28 12:39:29 -0500254 {
Tejun Heoeca25dc2007-04-17 23:44:07 +0900255 .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA |
256 PDC_FLAG_GEN_II | PDC_FLAG_SATA_PATA,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100257 .pio_mask = ATA_PIO4,
258 .mwdma_mask = ATA_MWDMA2,
Jeff Garzik469248a2007-07-08 01:13:16 -0400259 .udma_mask = ATA_UDMA6,
Luke Kosewski6340f012006-01-28 12:39:29 -0500260 .port_ops = &pdc_sata_ops,
261 },
262
Mikael Pettersson5595ddf2007-10-30 14:21:55 +0100263 [board_2057x_pata] =
Tejun Heoeca25dc2007-04-17 23:44:07 +0900264 {
Jeff Garzikbb312232007-05-24 23:35:59 -0400265 .flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS |
Tejun Heoeca25dc2007-04-17 23:44:07 +0900266 PDC_FLAG_GEN_II,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100267 .pio_mask = ATA_PIO4,
268 .mwdma_mask = ATA_MWDMA2,
Jeff Garzik469248a2007-07-08 01:13:16 -0400269 .udma_mask = ATA_UDMA6,
Tejun Heoeca25dc2007-04-17 23:44:07 +0900270 .port_ops = &pdc_pata_ops,
271 },
272
Mikael Pettersson5595ddf2007-10-30 14:21:55 +0100273 [board_40518] =
Luke Kosewski6340f012006-01-28 12:39:29 -0500274 {
Tejun Heoeca25dc2007-04-17 23:44:07 +0900275 .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA |
276 PDC_FLAG_GEN_II | PDC_FLAG_4_PORTS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100277 .pio_mask = ATA_PIO4,
278 .mwdma_mask = ATA_MWDMA2,
Jeff Garzik469248a2007-07-08 01:13:16 -0400279 .udma_mask = ATA_UDMA6,
Luke Kosewski6340f012006-01-28 12:39:29 -0500280 .port_ops = &pdc_sata_ops,
281 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282};
283
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500284static const struct pci_device_id pdc_ata_pci_tbl[] = {
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400285 { PCI_VDEVICE(PROMISE, 0x3371), board_2037x },
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400286 { PCI_VDEVICE(PROMISE, 0x3373), board_2037x },
287 { PCI_VDEVICE(PROMISE, 0x3375), board_2037x },
288 { PCI_VDEVICE(PROMISE, 0x3376), board_2037x },
Mikael Petterssonb2d1eee2006-11-22 22:00:15 +0100289 { PCI_VDEVICE(PROMISE, 0x3570), board_2057x },
290 { PCI_VDEVICE(PROMISE, 0x3571), board_2057x },
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400291 { PCI_VDEVICE(PROMISE, 0x3574), board_2057x },
Mikael Petterssond324d4622006-12-06 09:55:43 +0100292 { PCI_VDEVICE(PROMISE, 0x3577), board_2057x },
Mikael Petterssonb2d1eee2006-11-22 22:00:15 +0100293 { PCI_VDEVICE(PROMISE, 0x3d73), board_2057x },
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400294 { PCI_VDEVICE(PROMISE, 0x3d75), board_2057x },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400296 { PCI_VDEVICE(PROMISE, 0x3318), board_20319 },
297 { PCI_VDEVICE(PROMISE, 0x3319), board_20319 },
Mikael Pettersson7f9992a2007-08-29 10:25:37 +0200298 { PCI_VDEVICE(PROMISE, 0x3515), board_40518 },
299 { PCI_VDEVICE(PROMISE, 0x3519), board_40518 },
Mikael Petterssonb2d1eee2006-11-22 22:00:15 +0100300 { PCI_VDEVICE(PROMISE, 0x3d17), board_40518 },
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400301 { PCI_VDEVICE(PROMISE, 0x3d18), board_40518 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400303 { PCI_VDEVICE(PROMISE, 0x6629), board_20619 },
Tobias Lorenzf497ba72005-05-12 15:51:01 -0400304
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 { } /* terminate list */
306};
307
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308static struct pci_driver pdc_ata_pci_driver = {
309 .name = DRV_NAME,
310 .id_table = pdc_ata_pci_tbl,
311 .probe = pdc_ata_init_one,
312 .remove = ata_pci_remove_one,
313};
314
Mikael Pettersson724114a2007-03-11 21:20:43 +0100315static int pdc_common_port_start(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316{
Jeff Garzikcca39742006-08-24 03:19:22 -0400317 struct device *dev = ap->host->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 struct pdc_port_priv *pp;
319 int rc;
320
Tejun Heoc7087652010-05-10 21:41:34 +0200321 /* we use the same prd table as bmdma, allocate it */
322 rc = ata_bmdma_port_start(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 if (rc)
324 return rc;
325
Tejun Heo24dc5f32007-01-20 16:00:28 +0900326 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
327 if (!pp)
328 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
Tejun Heo24dc5f32007-01-20 16:00:28 +0900330 pp->pkt = dmam_alloc_coherent(dev, 128, &pp->pkt_dma, GFP_KERNEL);
331 if (!pp->pkt)
332 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333
334 ap->private_data = pp;
335
Mikael Pettersson724114a2007-03-11 21:20:43 +0100336 return 0;
337}
338
339static int pdc_sata_port_start(struct ata_port *ap)
340{
Mikael Pettersson724114a2007-03-11 21:20:43 +0100341 int rc;
342
343 rc = pdc_common_port_start(ap);
344 if (rc)
345 return rc;
346
Mikael Pettersson599b7202006-12-01 10:55:58 +0100347 /* fix up PHYMODE4 align timing */
Tejun Heoeca25dc2007-04-17 23:44:07 +0900348 if (ap->flags & PDC_FLAG_GEN_II) {
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200349 void __iomem *sata_mmio = ap->ioaddr.scr_addr;
Mikael Pettersson599b7202006-12-01 10:55:58 +0100350 unsigned int tmp;
351
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200352 tmp = readl(sata_mmio + PDC_PHYMODE4);
Mikael Pettersson599b7202006-12-01 10:55:58 +0100353 tmp = (tmp & ~3) | 1; /* set bits 1:0 = 0:1 */
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200354 writel(tmp, sata_mmio + PDC_PHYMODE4);
Mikael Pettersson599b7202006-12-01 10:55:58 +0100355 }
356
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358}
359
Mikael Petterssonff7cddf2009-09-15 15:08:47 +0200360static void pdc_fpdma_clear_interrupt_flag(struct ata_port *ap)
361{
362 void __iomem *sata_mmio = ap->ioaddr.scr_addr;
363 u32 tmp;
364
365 tmp = readl(sata_mmio + PDC_FPDMA_CTLSTAT);
366 tmp |= PDC_FPDMA_CTLSTAT_DMASETUP_INT_FLAG;
367 tmp |= PDC_FPDMA_CTLSTAT_SETDB_INT_FLAG;
368
369 /* It's not allowed to write to the entire FPDMA_CTLSTAT register
370 when NCQ is running. So do a byte-sized write to bits 10 and 11. */
371 writeb(tmp >> 8, sata_mmio + PDC_FPDMA_CTLSTAT + 1);
372 readb(sata_mmio + PDC_FPDMA_CTLSTAT + 1); /* flush */
373}
374
375static void pdc_fpdma_reset(struct ata_port *ap)
376{
377 void __iomem *sata_mmio = ap->ioaddr.scr_addr;
378 u8 tmp;
379
380 tmp = (u8)readl(sata_mmio + PDC_FPDMA_CTLSTAT);
381 tmp &= 0x7F;
382 tmp |= PDC_FPDMA_CTLSTAT_RESET;
383 writeb(tmp, sata_mmio + PDC_FPDMA_CTLSTAT);
384 readl(sata_mmio + PDC_FPDMA_CTLSTAT); /* flush */
385 udelay(100);
386 tmp &= ~PDC_FPDMA_CTLSTAT_RESET;
387 writeb(tmp, sata_mmio + PDC_FPDMA_CTLSTAT);
388 readl(sata_mmio + PDC_FPDMA_CTLSTAT); /* flush */
389
390 pdc_fpdma_clear_interrupt_flag(ap);
391}
392
393static void pdc_not_at_command_packet_phase(struct ata_port *ap)
394{
395 void __iomem *sata_mmio = ap->ioaddr.scr_addr;
396 unsigned int i;
397 u32 tmp;
398
399 /* check not at ASIC packet command phase */
400 for (i = 0; i < 100; ++i) {
401 writel(0, sata_mmio + PDC_INTERNAL_DEBUG_1);
402 tmp = readl(sata_mmio + PDC_INTERNAL_DEBUG_2);
403 if ((tmp & 0xF) != 1)
404 break;
405 udelay(100);
406 }
407}
408
409static void pdc_clear_internal_debug_record_error_register(struct ata_port *ap)
410{
411 void __iomem *sata_mmio = ap->ioaddr.scr_addr;
412
413 writel(0xffffffff, sata_mmio + PDC_SATA_ERROR);
414 writel(0xffff0000, sata_mmio + PDC_LINK_LAYER_ERRORS);
415}
416
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417static void pdc_reset_port(struct ata_port *ap)
418{
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200419 void __iomem *ata_ctlstat_mmio = ap->ioaddr.cmd_addr + PDC_CTLSTAT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 unsigned int i;
421 u32 tmp;
422
Mikael Petterssonff7cddf2009-09-15 15:08:47 +0200423 if (ap->flags & PDC_FLAG_GEN_II)
424 pdc_not_at_command_packet_phase(ap);
425
426 tmp = readl(ata_ctlstat_mmio);
427 tmp |= PDC_RESET;
428 writel(tmp, ata_ctlstat_mmio);
429
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 for (i = 11; i > 0; i--) {
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200431 tmp = readl(ata_ctlstat_mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 if (tmp & PDC_RESET)
433 break;
434
435 udelay(100);
436
437 tmp |= PDC_RESET;
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200438 writel(tmp, ata_ctlstat_mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 }
440
441 tmp &= ~PDC_RESET;
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200442 writel(tmp, ata_ctlstat_mmio);
443 readl(ata_ctlstat_mmio); /* flush */
Mikael Petterssonff7cddf2009-09-15 15:08:47 +0200444
445 if (sata_scr_valid(&ap->link) && (ap->flags & PDC_FLAG_GEN_II)) {
446 pdc_fpdma_reset(ap);
447 pdc_clear_internal_debug_record_error_register(ap);
448 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449}
450
Mikael Pettersson724114a2007-03-11 21:20:43 +0100451static int pdc_pata_cable_detect(struct ata_port *ap)
Jeff Garzikd3fb4e82006-05-24 01:43:25 -0400452{
453 u8 tmp;
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200454 void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
Jeff Garzikd3fb4e82006-05-24 01:43:25 -0400455
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200456 tmp = readb(ata_mmio + PDC_CTLSTAT + 3);
Mikael Pettersson724114a2007-03-11 21:20:43 +0100457 if (tmp & 0x01)
458 return ATA_CBL_PATA40;
459 return ATA_CBL_PATA80;
460}
461
462static int pdc_sata_cable_detect(struct ata_port *ap)
463{
Alan Coxe2a97522007-03-08 23:06:47 +0000464 return ATA_CBL_SATA;
Jeff Garzikd3fb4e82006-05-24 01:43:25 -0400465}
466
Tejun Heo82ef04f2008-07-31 17:02:40 +0900467static int pdc_sata_scr_read(struct ata_link *link,
468 unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469{
Mikael Pettersson724114a2007-03-11 21:20:43 +0100470 if (sc_reg > SCR_CONTROL)
Tejun Heoda3dbb12007-07-16 14:29:40 +0900471 return -EINVAL;
Tejun Heo82ef04f2008-07-31 17:02:40 +0900472 *val = readl(link->ap->ioaddr.scr_addr + (sc_reg * 4));
Tejun Heoda3dbb12007-07-16 14:29:40 +0900473 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474}
475
Tejun Heo82ef04f2008-07-31 17:02:40 +0900476static int pdc_sata_scr_write(struct ata_link *link,
477 unsigned int sc_reg, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478{
Mikael Pettersson724114a2007-03-11 21:20:43 +0100479 if (sc_reg > SCR_CONTROL)
Tejun Heoda3dbb12007-07-16 14:29:40 +0900480 return -EINVAL;
Tejun Heo82ef04f2008-07-31 17:02:40 +0900481 writel(val, link->ap->ioaddr.scr_addr + (sc_reg * 4));
Tejun Heoda3dbb12007-07-16 14:29:40 +0900482 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483}
484
Mikael Petterssonfba6edb2007-01-13 21:32:30 +0100485static void pdc_atapi_pkt(struct ata_queued_cmd *qc)
Mikael Pettersson95006182007-01-09 10:51:46 +0100486{
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100487 struct ata_port *ap = qc->ap;
Tejun Heof60d7012010-05-10 21:41:41 +0200488 dma_addr_t sg_table = ap->bmdma_prd_dma;
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100489 unsigned int cdb_len = qc->dev->cdb_len;
490 u8 *cdb = qc->cdb;
491 struct pdc_port_priv *pp = ap->private_data;
492 u8 *buf = pp->pkt;
Al Viro826cd152008-03-25 05:18:11 +0000493 __le32 *buf32 = (__le32 *) buf;
Tejun Heo46a67142007-12-04 13:33:30 +0900494 unsigned int dev_sel, feature;
Mikael Pettersson95006182007-01-09 10:51:46 +0100495
496 /* set control bits (byte 0), zero delay seq id (byte 3),
497 * and seq id (byte 2)
498 */
Mikael Petterssonfba6edb2007-01-13 21:32:30 +0100499 switch (qc->tf.protocol) {
Tejun Heo0dc36882007-12-18 16:34:43 -0500500 case ATAPI_PROT_DMA:
Mikael Petterssonfba6edb2007-01-13 21:32:30 +0100501 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
502 buf32[0] = cpu_to_le32(PDC_PKT_READ);
503 else
504 buf32[0] = 0;
505 break;
Tejun Heo0dc36882007-12-18 16:34:43 -0500506 case ATAPI_PROT_NODATA:
Mikael Petterssonfba6edb2007-01-13 21:32:30 +0100507 buf32[0] = cpu_to_le32(PDC_PKT_NODATA);
508 break;
509 default:
510 BUG();
511 break;
512 }
Mikael Pettersson95006182007-01-09 10:51:46 +0100513 buf32[1] = cpu_to_le32(sg_table); /* S/G table addr */
514 buf32[2] = 0; /* no next-packet */
515
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100516 /* select drive */
Tejun Heo46a67142007-12-04 13:33:30 +0900517 if (sata_scr_valid(&ap->link))
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100518 dev_sel = PDC_DEVICE_SATA;
Tejun Heo46a67142007-12-04 13:33:30 +0900519 else
520 dev_sel = qc->tf.device;
521
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100522 buf[12] = (1 << 5) | ATA_REG_DEVICE;
523 buf[13] = dev_sel;
524 buf[14] = (1 << 5) | ATA_REG_DEVICE | PDC_PKT_CLEAR_BSY;
525 buf[15] = dev_sel; /* once more, waiting for BSY to clear */
526
527 buf[16] = (1 << 5) | ATA_REG_NSECT;
Tejun Heo46a67142007-12-04 13:33:30 +0900528 buf[17] = qc->tf.nsect;
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100529 buf[18] = (1 << 5) | ATA_REG_LBAL;
Tejun Heo46a67142007-12-04 13:33:30 +0900530 buf[19] = qc->tf.lbal;
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100531
532 /* set feature and byte counter registers */
Tejun Heo0dc36882007-12-18 16:34:43 -0500533 if (qc->tf.protocol != ATAPI_PROT_DMA)
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100534 feature = PDC_FEATURE_ATAPI_PIO;
Tejun Heo46a67142007-12-04 13:33:30 +0900535 else
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100536 feature = PDC_FEATURE_ATAPI_DMA;
Tejun Heo46a67142007-12-04 13:33:30 +0900537
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100538 buf[20] = (1 << 5) | ATA_REG_FEATURE;
539 buf[21] = feature;
540 buf[22] = (1 << 5) | ATA_REG_BYTEL;
Tejun Heo46a67142007-12-04 13:33:30 +0900541 buf[23] = qc->tf.lbam;
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100542 buf[24] = (1 << 5) | ATA_REG_BYTEH;
Tejun Heo46a67142007-12-04 13:33:30 +0900543 buf[25] = qc->tf.lbah;
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100544
545 /* send ATAPI packet command 0xA0 */
546 buf[26] = (1 << 5) | ATA_REG_CMD;
Tejun Heo46a67142007-12-04 13:33:30 +0900547 buf[27] = qc->tf.command;
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100548
549 /* select drive and check DRQ */
550 buf[28] = (1 << 5) | ATA_REG_DEVICE | PDC_PKT_WAIT_DRDY;
551 buf[29] = dev_sel;
552
Mikael Pettersson95006182007-01-09 10:51:46 +0100553 /* we can represent cdb lengths 2/4/6/8/10/12/14/16 */
554 BUG_ON(cdb_len & ~0x1E);
555
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100556 /* append the CDB as the final part */
557 buf[30] = (((cdb_len >> 1) & 7) << 5) | ATA_REG_DATA | PDC_LAST_REG;
558 memcpy(buf+31, cdb, cdb_len);
Mikael Pettersson95006182007-01-09 10:51:46 +0100559}
560
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100561/**
562 * pdc_fill_sg - Fill PCI IDE PRD table
563 * @qc: Metadata associated with taskfile to be transferred
564 *
565 * Fill PCI IDE PRD (scatter-gather) table with segments
566 * associated with the current disk command.
567 * Make sure hardware does not choke on it.
568 *
569 * LOCKING:
570 * spin_lock_irqsave(host lock)
571 *
572 */
573static void pdc_fill_sg(struct ata_queued_cmd *qc)
574{
575 struct ata_port *ap = qc->ap;
Tejun Heof60d7012010-05-10 21:41:41 +0200576 struct ata_bmdma_prd *prd = ap->bmdma_prd;
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100577 struct scatterlist *sg;
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100578 const u32 SG_COUNT_ASIC_BUG = 41*4;
Tejun Heoff2aeb12007-12-05 16:43:11 +0900579 unsigned int si, idx;
580 u32 len;
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100581
582 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
583 return;
584
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100585 idx = 0;
Tejun Heoff2aeb12007-12-05 16:43:11 +0900586 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100587 u32 addr, offset;
Harvey Harrison6903c0f2008-02-13 21:14:08 -0800588 u32 sg_len;
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100589
590 /* determine if physical DMA addr spans 64K boundary.
591 * Note h/w doesn't support 64-bit, so we unconditionally
592 * truncate dma_addr_t to u32.
593 */
594 addr = (u32) sg_dma_address(sg);
595 sg_len = sg_dma_len(sg);
596
597 while (sg_len) {
598 offset = addr & 0xffff;
599 len = sg_len;
600 if ((offset + sg_len) > 0x10000)
601 len = 0x10000 - offset;
602
Tejun Heof60d7012010-05-10 21:41:41 +0200603 prd[idx].addr = cpu_to_le32(addr);
604 prd[idx].flags_len = cpu_to_le32(len & 0xffff);
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100605 VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx, addr, len);
606
607 idx++;
608 sg_len -= len;
609 addr += len;
610 }
611 }
612
Tejun Heof60d7012010-05-10 21:41:41 +0200613 len = le32_to_cpu(prd[idx - 1].flags_len);
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100614
Tejun Heoff2aeb12007-12-05 16:43:11 +0900615 if (len > SG_COUNT_ASIC_BUG) {
616 u32 addr;
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100617
Tejun Heoff2aeb12007-12-05 16:43:11 +0900618 VPRINTK("Splitting last PRD.\n");
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100619
Tejun Heof60d7012010-05-10 21:41:41 +0200620 addr = le32_to_cpu(prd[idx - 1].addr);
621 prd[idx - 1].flags_len = cpu_to_le32(len - SG_COUNT_ASIC_BUG);
Tejun Heoff2aeb12007-12-05 16:43:11 +0900622 VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx - 1, addr, SG_COUNT_ASIC_BUG);
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100623
Tejun Heoff2aeb12007-12-05 16:43:11 +0900624 addr = addr + len - SG_COUNT_ASIC_BUG;
625 len = SG_COUNT_ASIC_BUG;
Tejun Heof60d7012010-05-10 21:41:41 +0200626 prd[idx].addr = cpu_to_le32(addr);
627 prd[idx].flags_len = cpu_to_le32(len);
Tejun Heoff2aeb12007-12-05 16:43:11 +0900628 VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx, addr, len);
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100629
Tejun Heoff2aeb12007-12-05 16:43:11 +0900630 idx++;
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100631 }
Tejun Heoff2aeb12007-12-05 16:43:11 +0900632
Tejun Heof60d7012010-05-10 21:41:41 +0200633 prd[idx - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT);
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100634}
635
Jiri Slaby95364f32019-10-31 10:59:45 +0100636static enum ata_completion_errors pdc_qc_prep(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637{
638 struct pdc_port_priv *pp = qc->ap->private_data;
639 unsigned int i;
640
641 VPRINTK("ENTER\n");
642
643 switch (qc->tf.protocol) {
644 case ATA_PROT_DMA:
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100645 pdc_fill_sg(qc);
Mikael Pettersson7715a6f2008-05-17 18:49:09 +0200646 /*FALLTHROUGH*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 case ATA_PROT_NODATA:
Tejun Heof60d7012010-05-10 21:41:41 +0200648 i = pdc_pkt_header(&qc->tf, qc->ap->bmdma_prd_dma,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 qc->dev->devno, pp->pkt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 if (qc->tf.flags & ATA_TFLAG_LBA48)
651 i = pdc_prep_lba48(&qc->tf, pp->pkt, i);
652 else
653 i = pdc_prep_lba28(&qc->tf, pp->pkt, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 pdc_pkt_footer(&qc->tf, pp->pkt, i);
655 break;
Tejun Heo0dc36882007-12-18 16:34:43 -0500656 case ATAPI_PROT_PIO:
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100657 pdc_fill_sg(qc);
Mikael Pettersson95006182007-01-09 10:51:46 +0100658 break;
Tejun Heo0dc36882007-12-18 16:34:43 -0500659 case ATAPI_PROT_DMA:
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100660 pdc_fill_sg(qc);
Mikael Petterssonfba6edb2007-01-13 21:32:30 +0100661 /*FALLTHROUGH*/
Tejun Heo0dc36882007-12-18 16:34:43 -0500662 case ATAPI_PROT_NODATA:
Mikael Petterssonfba6edb2007-01-13 21:32:30 +0100663 pdc_atapi_pkt(qc);
Mikael Pettersson95006182007-01-09 10:51:46 +0100664 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 default:
666 break;
667 }
Jiri Slaby95364f32019-10-31 10:59:45 +0100668
669 return AC_ERR_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670}
671
Mikael Petterssonc07a9c42008-03-23 18:41:01 +0100672static int pdc_is_sataii_tx4(unsigned long flags)
673{
674 const unsigned long mask = PDC_FLAG_GEN_II | PDC_FLAG_4_PORTS;
675 return (flags & mask) == mask;
676}
677
678static unsigned int pdc_port_no_to_ata_no(unsigned int port_no,
679 int is_sataii_tx4)
680{
681 static const unsigned char sataii_tx4_port_remap[4] = { 3, 1, 0, 2};
682 return is_sataii_tx4 ? sataii_tx4_port_remap[port_no] : port_no;
683}
684
685static unsigned int pdc_sata_nr_ports(const struct ata_port *ap)
686{
687 return (ap->flags & PDC_FLAG_4_PORTS) ? 4 : 2;
688}
689
690static unsigned int pdc_sata_ata_port_to_ata_no(const struct ata_port *ap)
691{
692 const struct ata_host *host = ap->host;
693 unsigned int nr_ports = pdc_sata_nr_ports(ap);
694 unsigned int i;
695
Mikael Pettersson7715a6f2008-05-17 18:49:09 +0200696 for (i = 0; i < nr_ports && host->ports[i] != ap; ++i)
Mikael Petterssonc07a9c42008-03-23 18:41:01 +0100697 ;
698 BUG_ON(i >= nr_ports);
699 return pdc_port_no_to_ata_no(i, pdc_is_sataii_tx4(ap->flags));
700}
701
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100702static void pdc_freeze(struct ata_port *ap)
703{
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200704 void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100705 u32 tmp;
706
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200707 tmp = readl(ata_mmio + PDC_CTLSTAT);
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100708 tmp |= PDC_IRQ_DISABLE;
709 tmp &= ~PDC_DMA_ENABLE;
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200710 writel(tmp, ata_mmio + PDC_CTLSTAT);
711 readl(ata_mmio + PDC_CTLSTAT); /* flush */
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100712}
713
Mikael Petterssonc07a9c42008-03-23 18:41:01 +0100714static void pdc_sata_freeze(struct ata_port *ap)
715{
716 struct ata_host *host = ap->host;
717 void __iomem *host_mmio = host->iomap[PDC_MMIO_BAR];
Mikael Pettersson0ae66542009-09-15 15:07:32 +0200718 unsigned int hotplug_offset = PDC2_SATA_PLUG_CSR;
Mikael Petterssonc07a9c42008-03-23 18:41:01 +0100719 unsigned int ata_no = pdc_sata_ata_port_to_ata_no(ap);
720 u32 hotplug_status;
721
722 /* Disable hotplug events on this port.
723 *
724 * Locking:
725 * 1) hotplug register accesses must be serialised via host->lock
726 * 2) ap->lock == &ap->host->lock
727 * 3) ->freeze() and ->thaw() are called with ap->lock held
728 */
729 hotplug_status = readl(host_mmio + hotplug_offset);
730 hotplug_status |= 0x11 << (ata_no + 16);
731 writel(hotplug_status, host_mmio + hotplug_offset);
732 readl(host_mmio + hotplug_offset); /* flush */
733
734 pdc_freeze(ap);
735}
736
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100737static void pdc_thaw(struct ata_port *ap)
738{
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200739 void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100740 u32 tmp;
741
742 /* clear IRQ */
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200743 readl(ata_mmio + PDC_COMMAND);
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100744
745 /* turn IRQ back on */
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200746 tmp = readl(ata_mmio + PDC_CTLSTAT);
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100747 tmp &= ~PDC_IRQ_DISABLE;
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200748 writel(tmp, ata_mmio + PDC_CTLSTAT);
749 readl(ata_mmio + PDC_CTLSTAT); /* flush */
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100750}
751
Mikael Petterssonc07a9c42008-03-23 18:41:01 +0100752static void pdc_sata_thaw(struct ata_port *ap)
753{
754 struct ata_host *host = ap->host;
755 void __iomem *host_mmio = host->iomap[PDC_MMIO_BAR];
Mikael Pettersson0ae66542009-09-15 15:07:32 +0200756 unsigned int hotplug_offset = PDC2_SATA_PLUG_CSR;
Mikael Petterssonc07a9c42008-03-23 18:41:01 +0100757 unsigned int ata_no = pdc_sata_ata_port_to_ata_no(ap);
758 u32 hotplug_status;
759
760 pdc_thaw(ap);
761
762 /* Enable hotplug events on this port.
763 * Locking: see pdc_sata_freeze().
764 */
765 hotplug_status = readl(host_mmio + hotplug_offset);
766 hotplug_status |= 0x11 << ata_no;
767 hotplug_status &= ~(0x11 << (ata_no + 16));
768 writel(hotplug_status, host_mmio + hotplug_offset);
769 readl(host_mmio + hotplug_offset); /* flush */
770}
771
Mikael Petterssoncadef672008-10-31 08:03:55 +0100772static int pdc_pata_softreset(struct ata_link *link, unsigned int *class,
773 unsigned long deadline)
774{
775 pdc_reset_port(link->ap);
776 return ata_sff_softreset(link, class, deadline);
777}
778
Mikael Petterssonff7cddf2009-09-15 15:08:47 +0200779static unsigned int pdc_ata_port_to_ata_no(const struct ata_port *ap)
780{
781 void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
782 void __iomem *host_mmio = ap->host->iomap[PDC_MMIO_BAR];
783
784 /* ata_mmio == host_mmio + 0x200 + ata_no * 0x80 */
785 return (ata_mmio - host_mmio - 0x200) / 0x80;
786}
787
788static void pdc_hard_reset_port(struct ata_port *ap)
789{
790 void __iomem *host_mmio = ap->host->iomap[PDC_MMIO_BAR];
791 void __iomem *pcictl_b1_mmio = host_mmio + PDC_PCI_CTL + 1;
792 unsigned int ata_no = pdc_ata_port_to_ata_no(ap);
Mikael Pettersson3100d492012-09-16 20:53:43 +0200793 struct pdc_host_priv *hpriv = ap->host->private_data;
Mikael Petterssonff7cddf2009-09-15 15:08:47 +0200794 u8 tmp;
795
Mikael Pettersson3100d492012-09-16 20:53:43 +0200796 spin_lock(&hpriv->hard_reset_lock);
Mikael Petterssonff7cddf2009-09-15 15:08:47 +0200797
798 tmp = readb(pcictl_b1_mmio);
799 tmp &= ~(0x10 << ata_no);
800 writeb(tmp, pcictl_b1_mmio);
801 readb(pcictl_b1_mmio); /* flush */
802 udelay(100);
803 tmp |= (0x10 << ata_no);
804 writeb(tmp, pcictl_b1_mmio);
805 readb(pcictl_b1_mmio); /* flush */
806
Mikael Pettersson3100d492012-09-16 20:53:43 +0200807 spin_unlock(&hpriv->hard_reset_lock);
Mikael Petterssonff7cddf2009-09-15 15:08:47 +0200808}
809
Mikael Petterssoncadef672008-10-31 08:03:55 +0100810static int pdc_sata_hardreset(struct ata_link *link, unsigned int *class,
811 unsigned long deadline)
812{
Mikael Petterssonff7cddf2009-09-15 15:08:47 +0200813 if (link->ap->flags & PDC_FLAG_GEN_II)
814 pdc_not_at_command_packet_phase(link->ap);
815 /* hotplug IRQs should have been masked by pdc_sata_freeze() */
816 pdc_hard_reset_port(link->ap);
Mikael Petterssoncadef672008-10-31 08:03:55 +0100817 pdc_reset_port(link->ap);
Mikael Petterssonff7cddf2009-09-15 15:08:47 +0200818
819 /* sata_promise can't reliably acquire the first D2H Reg FIS
820 * after hardreset. Do non-waiting hardreset and request
821 * follow-up SRST.
822 */
823 return sata_std_hardreset(link, class, deadline);
Mikael Petterssoncadef672008-10-31 08:03:55 +0100824}
825
Tejun Heoa1efdab2008-03-25 12:22:50 +0900826static void pdc_error_handler(struct ata_port *ap)
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100827{
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100828 if (!(ap->pflags & ATA_PFLAG_FROZEN))
829 pdc_reset_port(ap);
830
Tejun Heofe06e5f2010-05-10 21:41:39 +0200831 ata_sff_error_handler(ap);
Mikael Pettersson724114a2007-03-11 21:20:43 +0100832}
833
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100834static void pdc_post_internal_cmd(struct ata_queued_cmd *qc)
835{
836 struct ata_port *ap = qc->ap;
837
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100838 /* make DMA engine forget about the failed command */
Tejun Heoa51d6442007-03-20 15:24:11 +0900839 if (qc->flags & ATA_QCFLAG_FAILED)
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100840 pdc_reset_port(ap);
841}
842
Mikael Pettersson176efb052007-03-14 09:51:35 +0100843static void pdc_error_intr(struct ata_port *ap, struct ata_queued_cmd *qc,
844 u32 port_status, u32 err_mask)
845{
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900846 struct ata_eh_info *ehi = &ap->link.eh_info;
Mikael Pettersson176efb052007-03-14 09:51:35 +0100847 unsigned int ac_err_mask = 0;
848
849 ata_ehi_clear_desc(ehi);
850 ata_ehi_push_desc(ehi, "port_status 0x%08x", port_status);
851 port_status &= err_mask;
852
853 if (port_status & PDC_DRIVE_ERR)
854 ac_err_mask |= AC_ERR_DEV;
855 if (port_status & (PDC_OVERRUN_ERR | PDC_UNDERRUN_ERR))
Mikael Petterssona2342f42010-01-09 23:32:06 +0100856 ac_err_mask |= AC_ERR_OTHER;
Mikael Pettersson176efb052007-03-14 09:51:35 +0100857 if (port_status & (PDC2_ATA_HBA_ERR | PDC2_ATA_DMA_CNT_ERR))
858 ac_err_mask |= AC_ERR_ATA_BUS;
859 if (port_status & (PDC_PH_ERR | PDC_SH_ERR | PDC_DH_ERR | PDC2_HTO_ERR
860 | PDC_PCI_SYS_ERR | PDC1_PCI_PARITY_ERR))
861 ac_err_mask |= AC_ERR_HOST_BUS;
862
Tejun Heo936fd732007-08-06 18:36:23 +0900863 if (sata_scr_valid(&ap->link)) {
Tejun Heoda3dbb12007-07-16 14:29:40 +0900864 u32 serror;
865
Tejun Heo82ef04f2008-07-31 17:02:40 +0900866 pdc_sata_scr_read(&ap->link, SCR_ERROR, &serror);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900867 ehi->serror |= serror;
868 }
Mikael Petterssonce2d3ab2007-04-07 14:29:51 +0200869
Mikael Pettersson176efb052007-03-14 09:51:35 +0100870 qc->err_mask |= ac_err_mask;
Mikael Petterssonce2d3ab2007-04-07 14:29:51 +0200871
872 pdc_reset_port(ap);
Mikael Pettersson8ffcfd92007-05-06 22:12:31 +0200873
874 ata_port_abort(ap);
Mikael Pettersson176efb052007-03-14 09:51:35 +0100875}
876
Mikael Pettersson7715a6f2008-05-17 18:49:09 +0200877static unsigned int pdc_host_intr(struct ata_port *ap,
878 struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879{
Albert Leea22e2eb2005-12-05 15:38:02 +0800880 unsigned int handled = 0;
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200881 void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
Mikael Pettersson176efb052007-03-14 09:51:35 +0100882 u32 port_status, err_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883
Mikael Pettersson176efb052007-03-14 09:51:35 +0100884 err_mask = PDC_ERR_MASK;
Tejun Heoeca25dc2007-04-17 23:44:07 +0900885 if (ap->flags & PDC_FLAG_GEN_II)
Mikael Pettersson176efb052007-03-14 09:51:35 +0100886 err_mask &= ~PDC1_ERR_MASK;
887 else
888 err_mask &= ~PDC2_ERR_MASK;
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200889 port_status = readl(ata_mmio + PDC_GLOBAL_CTL);
Mikael Pettersson176efb052007-03-14 09:51:35 +0100890 if (unlikely(port_status & err_mask)) {
891 pdc_error_intr(ap, qc, port_status, err_mask);
892 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893 }
894
895 switch (qc->tf.protocol) {
896 case ATA_PROT_DMA:
897 case ATA_PROT_NODATA:
Tejun Heo0dc36882007-12-18 16:34:43 -0500898 case ATAPI_PROT_DMA:
899 case ATAPI_PROT_NODATA:
Albert Leea22e2eb2005-12-05 15:38:02 +0800900 qc->err_mask |= ac_err_mask(ata_wait_idle(ap));
901 ata_qc_complete(qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902 handled = 1;
903 break;
Mikael Petterssond0e58032007-06-19 21:53:30 +0200904 default:
Albert Leeee500aa2005-09-27 17:34:38 +0800905 ap->stats.idle_irq++;
906 break;
Mikael Petterssond0e58032007-06-19 21:53:30 +0200907 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908
Albert Leeee500aa2005-09-27 17:34:38 +0800909 return handled;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910}
911
912static void pdc_irq_clear(struct ata_port *ap)
913{
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200914 void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200916 readl(ata_mmio + PDC_COMMAND);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917}
918
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400919static irqreturn_t pdc_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920{
Jeff Garzikcca39742006-08-24 03:19:22 -0400921 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 struct ata_port *ap;
923 u32 mask = 0;
924 unsigned int i, tmp;
925 unsigned int handled = 0;
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200926 void __iomem *host_mmio;
Mikael Petterssona77720a2007-07-03 01:09:05 +0200927 unsigned int hotplug_offset, ata_no;
928 u32 hotplug_status;
929 int is_sataii_tx4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930
931 VPRINTK("ENTER\n");
932
Tejun Heo0d5ff562007-02-01 15:06:36 +0900933 if (!host || !host->iomap[PDC_MMIO_BAR]) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 VPRINTK("QUICK EXIT\n");
935 return IRQ_NONE;
936 }
937
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200938 host_mmio = host->iomap[PDC_MMIO_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939
Mikael Petterssonc07a9c42008-03-23 18:41:01 +0100940 spin_lock(&host->lock);
941
Mikael Petterssona77720a2007-07-03 01:09:05 +0200942 /* read and clear hotplug flags for all ports */
Mikael Pettersson0ae66542009-09-15 15:07:32 +0200943 if (host->ports[0]->flags & PDC_FLAG_GEN_II) {
Mikael Petterssona77720a2007-07-03 01:09:05 +0200944 hotplug_offset = PDC2_SATA_PLUG_CSR;
Mikael Pettersson0ae66542009-09-15 15:07:32 +0200945 hotplug_status = readl(host_mmio + hotplug_offset);
946 if (hotplug_status & 0xff)
947 writel(hotplug_status | 0xff, host_mmio + hotplug_offset);
948 hotplug_status &= 0xff; /* clear uninteresting bits */
949 } else
950 hotplug_status = 0;
Mikael Petterssona77720a2007-07-03 01:09:05 +0200951
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 /* reading should also clear interrupts */
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200953 mask = readl(host_mmio + PDC_INT_SEQMASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954
Mikael Petterssona77720a2007-07-03 01:09:05 +0200955 if (mask == 0xffffffff && hotplug_status == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 VPRINTK("QUICK EXIT 2\n");
Mikael Petterssonc07a9c42008-03-23 18:41:01 +0100957 goto done_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958 }
Luke Kosewski6340f012006-01-28 12:39:29 -0500959
Mikael Pettersson7715a6f2008-05-17 18:49:09 +0200960 mask &= 0xffff; /* only 16 SEQIDs possible */
Mikael Petterssona77720a2007-07-03 01:09:05 +0200961 if (mask == 0 && hotplug_status == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962 VPRINTK("QUICK EXIT 3\n");
Luke Kosewski6340f012006-01-28 12:39:29 -0500963 goto done_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964 }
965
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200966 writel(mask, host_mmio + PDC_INT_SEQMASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967
Mikael Petterssona77720a2007-07-03 01:09:05 +0200968 is_sataii_tx4 = pdc_is_sataii_tx4(host->ports[0]->flags);
969
Jeff Garzikcca39742006-08-24 03:19:22 -0400970 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971 VPRINTK("port %u\n", i);
Jeff Garzikcca39742006-08-24 03:19:22 -0400972 ap = host->ports[i];
Mikael Petterssona77720a2007-07-03 01:09:05 +0200973
974 /* check for a plug or unplug event */
975 ata_no = pdc_port_no_to_ata_no(i, is_sataii_tx4);
976 tmp = hotplug_status & (0x11 << ata_no);
Tejun Heo3e4ec342010-05-10 21:41:30 +0200977 if (tmp) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900978 struct ata_eh_info *ehi = &ap->link.eh_info;
Mikael Petterssona77720a2007-07-03 01:09:05 +0200979 ata_ehi_clear_desc(ehi);
980 ata_ehi_hotplugged(ehi);
981 ata_ehi_push_desc(ehi, "hotplug_status %#x", tmp);
982 ata_port_freeze(ap);
983 ++handled;
984 continue;
985 }
986
987 /* check for a packet interrupt */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988 tmp = mask & (1 << (i + 1));
Tejun Heo3e4ec342010-05-10 21:41:30 +0200989 if (tmp) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 struct ata_queued_cmd *qc;
991
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900992 qc = ata_qc_from_tag(ap, ap->link.active_tag);
Albert Leee50362e2005-09-27 17:39:50 +0800993 if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 handled += pdc_host_intr(ap, qc);
995 }
996 }
997
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998 VPRINTK("EXIT\n");
999
Luke Kosewski6340f012006-01-28 12:39:29 -05001000done_irq:
Jeff Garzikcca39742006-08-24 03:19:22 -04001001 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 return IRQ_RETVAL(handled);
1003}
1004
Mikael Pettersson7715a6f2008-05-17 18:49:09 +02001005static void pdc_packet_start(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006{
1007 struct ata_port *ap = qc->ap;
1008 struct pdc_port_priv *pp = ap->private_data;
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001009 void __iomem *host_mmio = ap->host->iomap[PDC_MMIO_BAR];
1010 void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 unsigned int port_no = ap->port_no;
1012 u8 seq = (u8) (port_no + 1);
1013
1014 VPRINTK("ENTER, ap %p\n", ap);
1015
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001016 writel(0x00000001, host_mmio + (seq * 4));
1017 readl(host_mmio + (seq * 4)); /* flush */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018
1019 pp->pkt[2] = seq;
1020 wmb(); /* flush PRD, pkt writes */
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001021 writel(pp->pkt_dma, ata_mmio + PDC_PKT_SUBMIT);
1022 readl(ata_mmio + PDC_PKT_SUBMIT); /* flush */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023}
1024
Tejun Heo9363c382008-04-07 22:47:16 +09001025static unsigned int pdc_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026{
1027 switch (qc->tf.protocol) {
Tejun Heo0dc36882007-12-18 16:34:43 -05001028 case ATAPI_PROT_NODATA:
Mikael Petterssonfba6edb2007-01-13 21:32:30 +01001029 if (qc->dev->flags & ATA_DFLAG_CDB_INTR)
1030 break;
1031 /*FALLTHROUGH*/
Tejun Heo51b94d22007-06-08 13:46:55 -07001032 case ATA_PROT_NODATA:
1033 if (qc->tf.flags & ATA_TFLAG_POLLING)
1034 break;
1035 /*FALLTHROUGH*/
Tejun Heo0dc36882007-12-18 16:34:43 -05001036 case ATAPI_PROT_DMA:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037 case ATA_PROT_DMA:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 pdc_packet_start(qc);
1039 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040 default:
1041 break;
1042 }
Tejun Heo9363c382008-04-07 22:47:16 +09001043 return ata_sff_qc_issue(qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044}
1045
Jeff Garzik057ace52005-10-22 14:27:05 -04001046static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047{
Tejun Heo0dc36882007-12-18 16:34:43 -05001048 WARN_ON(tf->protocol == ATA_PROT_DMA || tf->protocol == ATAPI_PROT_DMA);
Tejun Heo9363c382008-04-07 22:47:16 +09001049 ata_sff_tf_load(ap, tf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050}
1051
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001052static void pdc_exec_command_mmio(struct ata_port *ap,
1053 const struct ata_taskfile *tf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054{
Tejun Heo0dc36882007-12-18 16:34:43 -05001055 WARN_ON(tf->protocol == ATA_PROT_DMA || tf->protocol == ATAPI_PROT_DMA);
Tejun Heo9363c382008-04-07 22:47:16 +09001056 ata_sff_exec_command(ap, tf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057}
1058
Mikael Pettersson95006182007-01-09 10:51:46 +01001059static int pdc_check_atapi_dma(struct ata_queued_cmd *qc)
1060{
1061 u8 *scsicmd = qc->scsicmd->cmnd;
1062 int pio = 1; /* atapi dma off by default */
1063
1064 /* Whitelist commands that may use DMA. */
1065 switch (scsicmd[0]) {
1066 case WRITE_12:
1067 case WRITE_10:
1068 case WRITE_6:
1069 case READ_12:
1070 case READ_10:
1071 case READ_6:
1072 case 0xad: /* READ_DVD_STRUCTURE */
1073 case 0xbe: /* READ_CD */
1074 pio = 0;
1075 }
1076 /* -45150 (FFFF4FA2) to -1 (FFFFFFFF) shall use PIO mode */
1077 if (scsicmd[0] == WRITE_10) {
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001078 unsigned int lba =
1079 (scsicmd[2] << 24) |
1080 (scsicmd[3] << 16) |
1081 (scsicmd[4] << 8) |
1082 scsicmd[5];
Mikael Pettersson95006182007-01-09 10:51:46 +01001083 if (lba >= 0xFFFF4FA2)
1084 pio = 1;
1085 }
1086 return pio;
1087}
1088
Mikael Pettersson724114a2007-03-11 21:20:43 +01001089static int pdc_old_sata_check_atapi_dma(struct ata_queued_cmd *qc)
Mikael Pettersson95006182007-01-09 10:51:46 +01001090{
Mikael Pettersson95006182007-01-09 10:51:46 +01001091 /* First generation chips cannot use ATAPI DMA on SATA ports */
Mikael Pettersson724114a2007-03-11 21:20:43 +01001092 return 1;
Mikael Pettersson95006182007-01-09 10:51:46 +01001093}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094
Tejun Heoeca25dc2007-04-17 23:44:07 +09001095static void pdc_ata_setup_port(struct ata_port *ap,
1096 void __iomem *base, void __iomem *scr_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097{
Tejun Heoeca25dc2007-04-17 23:44:07 +09001098 ap->ioaddr.cmd_addr = base;
1099 ap->ioaddr.data_addr = base;
1100 ap->ioaddr.feature_addr =
1101 ap->ioaddr.error_addr = base + 0x4;
1102 ap->ioaddr.nsect_addr = base + 0x8;
1103 ap->ioaddr.lbal_addr = base + 0xc;
1104 ap->ioaddr.lbam_addr = base + 0x10;
1105 ap->ioaddr.lbah_addr = base + 0x14;
1106 ap->ioaddr.device_addr = base + 0x18;
1107 ap->ioaddr.command_addr =
1108 ap->ioaddr.status_addr = base + 0x1c;
1109 ap->ioaddr.altstatus_addr =
1110 ap->ioaddr.ctl_addr = base + 0x38;
1111 ap->ioaddr.scr_addr = scr_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112}
1113
Tejun Heoeca25dc2007-04-17 23:44:07 +09001114static void pdc_host_init(struct ata_host *host)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115{
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001116 void __iomem *host_mmio = host->iomap[PDC_MMIO_BAR];
Tejun Heoeca25dc2007-04-17 23:44:07 +09001117 int is_gen2 = host->ports[0]->flags & PDC_FLAG_GEN_II;
Mikael Petterssond324d4622006-12-06 09:55:43 +01001118 int hotplug_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119 u32 tmp;
1120
Tejun Heoeca25dc2007-04-17 23:44:07 +09001121 if (is_gen2)
Mikael Petterssond324d4622006-12-06 09:55:43 +01001122 hotplug_offset = PDC2_SATA_PLUG_CSR;
1123 else
1124 hotplug_offset = PDC_SATA_PLUG_CSR;
1125
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126 /*
1127 * Except for the hotplug stuff, this is voodoo from the
1128 * Promise driver. Label this entire section
1129 * "TODO: figure out why we do this"
1130 */
1131
Mikael Petterssonb2d1eee2006-11-22 22:00:15 +01001132 /* enable BMR_BURST, maybe change FIFO_SHD to 8 dwords */
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001133 tmp = readl(host_mmio + PDC_FLASH_CTL);
Mikael Petterssonb2d1eee2006-11-22 22:00:15 +01001134 tmp |= 0x02000; /* bit 13 (enable bmr burst) */
Tejun Heoeca25dc2007-04-17 23:44:07 +09001135 if (!is_gen2)
Mikael Petterssonb2d1eee2006-11-22 22:00:15 +01001136 tmp |= 0x10000; /* bit 16 (fifo threshold at 8 dw) */
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001137 writel(tmp, host_mmio + PDC_FLASH_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138
1139 /* clear plug/unplug flags for all ports */
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001140 tmp = readl(host_mmio + hotplug_offset);
1141 writel(tmp | 0xff, host_mmio + hotplug_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001143 tmp = readl(host_mmio + hotplug_offset);
Mikael Pettersson0ae66542009-09-15 15:07:32 +02001144 if (is_gen2) /* unmask plug/unplug ints */
1145 writel(tmp & ~0xff0000, host_mmio + hotplug_offset);
1146 else /* mask plug/unplug ints */
1147 writel(tmp | 0xff0000, host_mmio + hotplug_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148
Mikael Petterssonb2d1eee2006-11-22 22:00:15 +01001149 /* don't initialise TBG or SLEW on 2nd generation chips */
Tejun Heoeca25dc2007-04-17 23:44:07 +09001150 if (is_gen2)
Mikael Petterssonb2d1eee2006-11-22 22:00:15 +01001151 return;
1152
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153 /* reduce TBG clock to 133 Mhz. */
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001154 tmp = readl(host_mmio + PDC_TBG_MODE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 tmp &= ~0x30000; /* clear bit 17, 16*/
1156 tmp |= 0x10000; /* set bit 17:16 = 0:1 */
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001157 writel(tmp, host_mmio + PDC_TBG_MODE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001159 readl(host_mmio + PDC_TBG_MODE); /* flush */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 msleep(10);
1161
1162 /* adjust slew rate control register. */
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001163 tmp = readl(host_mmio + PDC_SLEW_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164 tmp &= 0xFFFFF03F; /* clear bit 11 ~ 6 */
1165 tmp |= 0x00000900; /* set bit 11-9 = 100b , bit 8-6 = 100 */
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001166 writel(tmp, host_mmio + PDC_SLEW_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167}
1168
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001169static int pdc_ata_init_one(struct pci_dev *pdev,
1170 const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171{
Tejun Heoeca25dc2007-04-17 23:44:07 +09001172 const struct ata_port_info *pi = &pdc_port_info[ent->driver_data];
1173 const struct ata_port_info *ppi[PDC_MAX_PORTS];
1174 struct ata_host *host;
Mikael Pettersson3100d492012-09-16 20:53:43 +02001175 struct pdc_host_priv *hpriv;
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001176 void __iomem *host_mmio;
Tejun Heoeca25dc2007-04-17 23:44:07 +09001177 int n_ports, i, rc;
Mikael Pettersson5ac2fe52007-05-06 22:14:01 +02001178 int is_sataii_tx4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179
Joe Perches06296a12011-04-15 15:52:00 -07001180 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181
Tejun Heoeca25dc2007-04-17 23:44:07 +09001182 /* enable and acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001183 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 if (rc)
1185 return rc;
1186
Tejun Heo0d5ff562007-02-01 15:06:36 +09001187 rc = pcim_iomap_regions(pdev, 1 << PDC_MMIO_BAR, DRV_NAME);
1188 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001189 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001190 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001191 return rc;
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001192 host_mmio = pcim_iomap_table(pdev)[PDC_MMIO_BAR];
Tejun Heoeca25dc2007-04-17 23:44:07 +09001193
1194 /* determine port configuration and setup host */
1195 n_ports = 2;
1196 if (pi->flags & PDC_FLAG_4_PORTS)
1197 n_ports = 4;
1198 for (i = 0; i < n_ports; i++)
1199 ppi[i] = pi;
1200
1201 if (pi->flags & PDC_FLAG_SATA_PATA) {
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001202 u8 tmp = readb(host_mmio + PDC_FLASH_CTL + 1);
Mikael Petterssond0e58032007-06-19 21:53:30 +02001203 if (!(tmp & 0x80))
Tejun Heoeca25dc2007-04-17 23:44:07 +09001204 ppi[n_ports++] = pi + 1;
Tejun Heoeca25dc2007-04-17 23:44:07 +09001205 }
1206
1207 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
1208 if (!host) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001209 dev_err(&pdev->dev, "failed to allocate host\n");
Tejun Heoeca25dc2007-04-17 23:44:07 +09001210 return -ENOMEM;
1211 }
Mikael Pettersson3100d492012-09-16 20:53:43 +02001212 hpriv = devm_kzalloc(&pdev->dev, sizeof *hpriv, GFP_KERNEL);
1213 if (!hpriv)
1214 return -ENOMEM;
1215 spin_lock_init(&hpriv->hard_reset_lock);
1216 host->private_data = hpriv;
Tejun Heoeca25dc2007-04-17 23:44:07 +09001217 host->iomap = pcim_iomap_table(pdev);
1218
Mikael Petterssond0e58032007-06-19 21:53:30 +02001219 is_sataii_tx4 = pdc_is_sataii_tx4(pi->flags);
Mikael Pettersson5ac2fe52007-05-06 22:14:01 +02001220 for (i = 0; i < host->n_ports; i++) {
Tejun Heocbcdd872007-08-18 13:14:55 +09001221 struct ata_port *ap = host->ports[i];
Mikael Petterssond0e58032007-06-19 21:53:30 +02001222 unsigned int ata_no = pdc_port_no_to_ata_no(i, is_sataii_tx4);
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001223 unsigned int ata_offset = 0x200 + ata_no * 0x80;
Tejun Heocbcdd872007-08-18 13:14:55 +09001224 unsigned int scr_offset = 0x400 + ata_no * 0x100;
1225
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001226 pdc_ata_setup_port(ap, host_mmio + ata_offset, host_mmio + scr_offset);
Tejun Heocbcdd872007-08-18 13:14:55 +09001227
1228 ata_port_pbar_desc(ap, PDC_MMIO_BAR, -1, "mmio");
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001229 ata_port_pbar_desc(ap, PDC_MMIO_BAR, ata_offset, "ata");
Mikael Pettersson5ac2fe52007-05-06 22:14:01 +02001230 }
Tejun Heoeca25dc2007-04-17 23:44:07 +09001231
1232 /* initialize adapter */
1233 pdc_host_init(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234
Christoph Hellwigb5e55552019-08-26 12:57:25 +02001235 rc = dma_set_mask_and_coherent(&pdev->dev, ATA_DMA_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001237 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238
Tejun Heoeca25dc2007-04-17 23:44:07 +09001239 /* start host, request IRQ and attach */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240 pci_set_master(pdev);
Tejun Heoeca25dc2007-04-17 23:44:07 +09001241 return ata_host_activate(host, pdev->irq, pdc_interrupt, IRQF_SHARED,
1242 &pdc_ata_sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243}
1244
Axel Lin2fc75da2012-04-19 13:43:05 +08001245module_pci_driver(pdc_ata_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247MODULE_AUTHOR("Jeff Garzik");
Tobias Lorenzf497ba72005-05-12 15:51:01 -04001248MODULE_DESCRIPTION("Promise ATA TX2/TX4/TX4000 low-level driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249MODULE_LICENSE("GPL");
1250MODULE_DEVICE_TABLE(pci, pdc_ata_pci_tbl);
1251MODULE_VERSION(DRV_VERSION);