blob: 525de2454a4de1d9d17b628d6d27a2898eaea36c [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002/* linux/drivers/mmc/host/sdhci-pci.c - SDHCI on PCI bus interface
3 *
4 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 *
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01006 * Thanks to the following companies for their support:
7 *
8 * - JMicron (hardware and technical support)
9 */
10
Adrian Hunter5305ec62018-11-19 14:53:07 +020011#include <linux/bitfield.h>
Adrian Huntera72016a2017-04-19 15:48:55 +030012#include <linux/string.h>
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +010013#include <linux/delay.h>
14#include <linux/highmem.h>
Paul Gortmaker88b47672011-07-03 15:15:51 -040015#include <linux/module.h>
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +010016#include <linux/pci.h>
17#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Maxim Levitskyccc92c22010-08-10 18:01:42 -070019#include <linux/device.h>
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +010020#include <linux/mmc/host.h>
Adrian Huntere1bfad62015-02-06 14:13:00 +020021#include <linux/mmc/mmc.h>
Ameya Palandeb177bc92011-04-05 21:13:13 +030022#include <linux/scatterlist.h>
23#include <linux/io.h>
Raul E Rangel7a869f02019-09-04 10:46:25 -060024#include <linux/iopoll.h>
Adrian Hunter0f201652011-08-29 16:42:13 +030025#include <linux/gpio.h>
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030026#include <linux/pm_runtime.h>
Adrian Hunterff59c522014-09-24 10:27:31 +030027#include <linux/mmc/slot-gpio.h>
Adrian Hunter52c506f2011-12-27 15:48:43 +020028#include <linux/mmc/sdhci-pci-data.h>
Zach Brown3f23df72016-11-28 13:16:39 -060029#include <linux/acpi.h>
Adrian Hunterbedf9fc2019-12-17 11:53:48 +020030#include <linux/dmi.h>
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +010031
Adrian Hunter0a49a612019-05-06 11:38:53 +030032#ifdef CONFIG_X86
33#include <asm/iosf_mbi.h>
34#endif
35
Adrian Hunter8ee82bd2017-11-29 15:41:06 +020036#include "cqhci.h"
37
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +010038#include "sdhci.h"
Adam Lee522624f2013-12-18 22:23:38 +080039#include "sdhci-pci.h"
Pierre Ossman22606402008-03-23 19:33:23 +010040
Adrian Hunterfee686b2016-10-05 12:11:24 +030041static void sdhci_pci_hw_reset(struct sdhci_host *host);
Adrian Hunterfee686b2016-10-05 12:11:24 +030042
Adrian Hunter30cf2802017-03-20 19:50:51 +020043#ifdef CONFIG_PM_SLEEP
Adrian Hunter30cf2802017-03-20 19:50:51 +020044static int sdhci_pci_init_wakeup(struct sdhci_pci_chip *chip)
45{
46 mmc_pm_flag_t pm_flags = 0;
Adrian Hunterd56ee1f2018-02-27 14:51:26 +020047 bool cap_cd_wake = false;
Adrian Hunter30cf2802017-03-20 19:50:51 +020048 int i;
49
50 for (i = 0; i < chip->num_slots; i++) {
51 struct sdhci_pci_slot *slot = chip->slots[i];
52
Adrian Hunterd56ee1f2018-02-27 14:51:26 +020053 if (slot) {
Adrian Hunter30cf2802017-03-20 19:50:51 +020054 pm_flags |= slot->host->mmc->pm_flags;
Adrian Hunterd56ee1f2018-02-27 14:51:26 +020055 if (slot->host->mmc->caps & MMC_CAP_CD_WAKE)
56 cap_cd_wake = true;
57 }
Adrian Hunter30cf2802017-03-20 19:50:51 +020058 }
59
Adrian Hunterd56ee1f2018-02-27 14:51:26 +020060 if ((pm_flags & MMC_PM_KEEP_POWER) && (pm_flags & MMC_PM_WAKE_SDIO_IRQ))
61 return device_wakeup_enable(&chip->pdev->dev);
62 else if (!cap_cd_wake)
63 return device_wakeup_disable(&chip->pdev->dev);
64
65 return 0;
Adrian Hunter30cf2802017-03-20 19:50:51 +020066}
67
68static int sdhci_pci_suspend_host(struct sdhci_pci_chip *chip)
69{
Adrian Hunter5c3c6122018-01-09 09:52:18 +020070 int i, ret;
Adrian Hunter30cf2802017-03-20 19:50:51 +020071
72 sdhci_pci_init_wakeup(chip);
73
Adrian Hunter5c3c6122018-01-09 09:52:18 +020074 for (i = 0; i < chip->num_slots; i++) {
75 struct sdhci_pci_slot *slot = chip->slots[i];
76 struct sdhci_host *host;
77
78 if (!slot)
79 continue;
80
81 host = slot->host;
82
83 if (chip->pm_retune && host->tuning_mode != SDHCI_TUNING_MODE_3)
84 mmc_retune_needed(host->mmc);
85
86 ret = sdhci_suspend_host(host);
87 if (ret)
88 goto err_pci_suspend;
Adrian Hunterd56ee1f2018-02-27 14:51:26 +020089
90 if (device_may_wakeup(&chip->pdev->dev))
91 mmc_gpio_set_cd_wake(host->mmc, true);
Adrian Hunter5c3c6122018-01-09 09:52:18 +020092 }
93
Adrian Hunter30cf2802017-03-20 19:50:51 +020094 return 0;
Adrian Hunter5c3c6122018-01-09 09:52:18 +020095
96err_pci_suspend:
97 while (--i >= 0)
98 sdhci_resume_host(chip->slots[i]->host);
99 return ret;
Adrian Hunter30cf2802017-03-20 19:50:51 +0200100}
101
102int sdhci_pci_resume_host(struct sdhci_pci_chip *chip)
103{
104 struct sdhci_pci_slot *slot;
105 int i, ret;
106
107 for (i = 0; i < chip->num_slots; i++) {
108 slot = chip->slots[i];
109 if (!slot)
110 continue;
111
112 ret = sdhci_resume_host(slot->host);
113 if (ret)
114 return ret;
Adrian Hunterd56ee1f2018-02-27 14:51:26 +0200115
116 mmc_gpio_set_cd_wake(slot->host->mmc, false);
Adrian Hunter30cf2802017-03-20 19:50:51 +0200117 }
118
119 return 0;
120}
Adrian Hunter8ee82bd2017-11-29 15:41:06 +0200121
122static int sdhci_cqhci_suspend(struct sdhci_pci_chip *chip)
123{
124 int ret;
125
126 ret = cqhci_suspend(chip->slots[0]->host->mmc);
127 if (ret)
128 return ret;
129
130 return sdhci_pci_suspend_host(chip);
131}
132
133static int sdhci_cqhci_resume(struct sdhci_pci_chip *chip)
134{
135 int ret;
136
137 ret = sdhci_pci_resume_host(chip);
138 if (ret)
139 return ret;
140
141 return cqhci_resume(chip->slots[0]->host->mmc);
142}
Adrian Hunter30cf2802017-03-20 19:50:51 +0200143#endif
144
Adrian Hunter966d6962017-03-20 19:50:52 +0200145#ifdef CONFIG_PM
146static int sdhci_pci_runtime_suspend_host(struct sdhci_pci_chip *chip)
147{
148 struct sdhci_pci_slot *slot;
149 struct sdhci_host *host;
150 int i, ret;
151
152 for (i = 0; i < chip->num_slots; i++) {
153 slot = chip->slots[i];
154 if (!slot)
155 continue;
156
157 host = slot->host;
158
159 ret = sdhci_runtime_suspend_host(host);
160 if (ret)
161 goto err_pci_runtime_suspend;
162
163 if (chip->rpm_retune &&
164 host->tuning_mode != SDHCI_TUNING_MODE_3)
165 mmc_retune_needed(host->mmc);
166 }
167
168 return 0;
169
170err_pci_runtime_suspend:
171 while (--i >= 0)
Baolin Wangc6303c52019-07-25 11:14:22 +0800172 sdhci_runtime_resume_host(chip->slots[i]->host, 0);
Adrian Hunter966d6962017-03-20 19:50:52 +0200173 return ret;
174}
175
176static int sdhci_pci_runtime_resume_host(struct sdhci_pci_chip *chip)
177{
178 struct sdhci_pci_slot *slot;
179 int i, ret;
180
181 for (i = 0; i < chip->num_slots; i++) {
182 slot = chip->slots[i];
183 if (!slot)
184 continue;
185
Baolin Wangc6303c52019-07-25 11:14:22 +0800186 ret = sdhci_runtime_resume_host(slot->host, 0);
Adrian Hunter966d6962017-03-20 19:50:52 +0200187 if (ret)
188 return ret;
189 }
190
191 return 0;
192}
Adrian Hunter8ee82bd2017-11-29 15:41:06 +0200193
194static int sdhci_cqhci_runtime_suspend(struct sdhci_pci_chip *chip)
195{
196 int ret;
197
198 ret = cqhci_suspend(chip->slots[0]->host->mmc);
199 if (ret)
200 return ret;
201
202 return sdhci_pci_runtime_suspend_host(chip);
203}
204
205static int sdhci_cqhci_runtime_resume(struct sdhci_pci_chip *chip)
206{
207 int ret;
208
209 ret = sdhci_pci_runtime_resume_host(chip);
210 if (ret)
211 return ret;
212
213 return cqhci_resume(chip->slots[0]->host->mmc);
214}
Adrian Hunter966d6962017-03-20 19:50:52 +0200215#endif
216
Adrian Hunter8ee82bd2017-11-29 15:41:06 +0200217static u32 sdhci_cqhci_irq(struct sdhci_host *host, u32 intmask)
218{
219 int cmd_error = 0;
220 int data_error = 0;
221
222 if (!sdhci_cqe_irq(host, intmask, &cmd_error, &data_error))
223 return intmask;
224
225 cqhci_irq(host->mmc, intmask, cmd_error, data_error);
226
227 return 0;
228}
229
230static void sdhci_pci_dumpregs(struct mmc_host *mmc)
231{
232 sdhci_dumpregs(mmc_priv(mmc));
233}
234
Pierre Ossman22606402008-03-23 19:33:23 +0100235/*****************************************************************************\
236 * *
237 * Hardware specific quirk handling *
238 * *
239\*****************************************************************************/
240
241static int ricoh_probe(struct sdhci_pci_chip *chip)
242{
Chris Ballc99436f2009-09-22 16:45:22 -0700243 if (chip->pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG ||
244 chip->pdev->subsystem_vendor == PCI_VENDOR_ID_SONY)
Pierre Ossman22606402008-03-23 19:33:23 +0100245 chip->quirks |= SDHCI_QUIRK_NO_CARD_NO_RESET;
Maxim Levitskyccc92c22010-08-10 18:01:42 -0700246 return 0;
247}
Pierre Ossman22606402008-03-23 19:33:23 +0100248
Maxim Levitskyccc92c22010-08-10 18:01:42 -0700249static int ricoh_mmc_probe_slot(struct sdhci_pci_slot *slot)
250{
251 slot->host->caps =
252 ((0x21 << SDHCI_TIMEOUT_CLK_SHIFT)
253 & SDHCI_TIMEOUT_CLK_MASK) |
254
255 ((0x21 << SDHCI_CLOCK_BASE_SHIFT)
256 & SDHCI_CLOCK_BASE_MASK) |
257
258 SDHCI_TIMEOUT_CLK_UNIT |
259 SDHCI_CAN_VDD_330 |
Madhvapathi Sriram1a1f1f02012-10-15 04:47:30 +0000260 SDHCI_CAN_DO_HISPD |
Maxim Levitskyccc92c22010-08-10 18:01:42 -0700261 SDHCI_CAN_DO_SDMA;
262 return 0;
263}
264
Adrian Hunterb7813f02017-03-20 19:50:50 +0200265#ifdef CONFIG_PM_SLEEP
Maxim Levitskyccc92c22010-08-10 18:01:42 -0700266static int ricoh_mmc_resume(struct sdhci_pci_chip *chip)
267{
268 /* Apply a delay to allow controller to settle */
269 /* Otherwise it becomes confused if card state changed
270 during suspend */
271 msleep(500);
Adrian Hunter30cf2802017-03-20 19:50:51 +0200272 return sdhci_pci_resume_host(chip);
Pierre Ossman22606402008-03-23 19:33:23 +0100273}
Adrian Hunterb7813f02017-03-20 19:50:50 +0200274#endif
Pierre Ossman22606402008-03-23 19:33:23 +0100275
276static const struct sdhci_pci_fixes sdhci_ricoh = {
277 .probe = ricoh_probe,
Vasily Khoruzhick84938292010-03-05 13:43:46 -0800278 .quirks = SDHCI_QUIRK_32BIT_DMA_ADDR |
279 SDHCI_QUIRK_FORCE_DMA |
280 SDHCI_QUIRK_CLOCK_BEFORE_RESET,
Pierre Ossman22606402008-03-23 19:33:23 +0100281};
282
Maxim Levitskyccc92c22010-08-10 18:01:42 -0700283static const struct sdhci_pci_fixes sdhci_ricoh_mmc = {
284 .probe_slot = ricoh_mmc_probe_slot,
Adrian Hunterb7813f02017-03-20 19:50:50 +0200285#ifdef CONFIG_PM_SLEEP
Maxim Levitskyccc92c22010-08-10 18:01:42 -0700286 .resume = ricoh_mmc_resume,
Adrian Hunterb7813f02017-03-20 19:50:50 +0200287#endif
Maxim Levitskyccc92c22010-08-10 18:01:42 -0700288 .quirks = SDHCI_QUIRK_32BIT_DMA_ADDR |
289 SDHCI_QUIRK_CLOCK_BEFORE_RESET |
290 SDHCI_QUIRK_NO_CARD_NO_RESET |
291 SDHCI_QUIRK_MISSING_CAPS
292};
293
Pierre Ossman22606402008-03-23 19:33:23 +0100294static const struct sdhci_pci_fixes sdhci_ene_712 = {
295 .quirks = SDHCI_QUIRK_SINGLE_POWER_WRITE |
296 SDHCI_QUIRK_BROKEN_DMA,
297};
298
299static const struct sdhci_pci_fixes sdhci_ene_714 = {
300 .quirks = SDHCI_QUIRK_SINGLE_POWER_WRITE |
301 SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS |
302 SDHCI_QUIRK_BROKEN_DMA,
303};
304
305static const struct sdhci_pci_fixes sdhci_cafe = {
306 .quirks = SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER |
Andres Salomona0874892009-03-02 21:48:20 +0100307 SDHCI_QUIRK_NO_BUSY_IRQ |
Daniel Drake55fc05b2012-07-03 23:13:39 +0100308 SDHCI_QUIRK_BROKEN_CARD_DETECTION |
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200309 SDHCI_QUIRK_BROKEN_TIMEOUT_VAL,
Pierre Ossman22606402008-03-23 19:33:23 +0100310};
311
Derek Browne43e968c2014-06-24 06:56:36 -0700312static const struct sdhci_pci_fixes sdhci_intel_qrk = {
313 .quirks = SDHCI_QUIRK_NO_HISPD_BIT,
314};
315
Major Lee68077b02011-06-29 14:23:46 +0300316static int mrst_hc_probe_slot(struct sdhci_pci_slot *slot)
317{
318 slot->host->mmc->caps |= MMC_CAP_8_BIT_DATA;
319 return 0;
320}
321
Alan Coxf9ee3ea2010-10-04 15:25:11 +0100322/*
323 * ADMA operation is disabled for Moorestown platform due to
324 * hardware bugs.
325 */
Jacob Pan35ac6f02010-11-09 13:57:29 +0000326static int mrst_hc_probe(struct sdhci_pci_chip *chip)
Alan Coxf9ee3ea2010-10-04 15:25:11 +0100327{
328 /*
Jacob Pan35ac6f02010-11-09 13:57:29 +0000329 * slots number is fixed here for MRST as SDIO3/5 are never used and
330 * have hardware bugs.
Alan Coxf9ee3ea2010-10-04 15:25:11 +0100331 */
332 chip->num_slots = 1;
333 return 0;
334}
335
Alexander Stein296e0b02012-03-14 08:38:58 +0100336static int pch_hc_probe_slot(struct sdhci_pci_slot *slot)
337{
338 slot->host->mmc->caps |= MMC_CAP_8_BIT_DATA;
339 return 0;
340}
341
Rafael J. Wysocki162d6f92014-12-05 03:05:33 +0100342#ifdef CONFIG_PM
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300343
Adrian Hunterc5e027a2011-12-27 15:48:44 +0200344static irqreturn_t sdhci_pci_sd_cd(int irq, void *dev_id)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300345{
346 struct sdhci_pci_slot *slot = dev_id;
347 struct sdhci_host *host = slot->host;
348
349 mmc_detect_change(host->mmc, msecs_to_jiffies(200));
350 return IRQ_HANDLED;
351}
352
Adrian Hunterc5e027a2011-12-27 15:48:44 +0200353static void sdhci_pci_add_own_cd(struct sdhci_pci_slot *slot)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300354{
Adrian Hunterc5e027a2011-12-27 15:48:44 +0200355 int err, irq, gpio = slot->cd_gpio;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300356
357 slot->cd_gpio = -EINVAL;
358 slot->cd_irq = -EINVAL;
359
Adrian Hunterc5e027a2011-12-27 15:48:44 +0200360 if (!gpio_is_valid(gpio))
361 return;
362
Andy Shevchenkoc10bc372016-08-18 14:59:13 +0300363 err = devm_gpio_request(&slot->chip->pdev->dev, gpio, "sd_cd");
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300364 if (err < 0)
365 goto out;
366
367 err = gpio_direction_input(gpio);
368 if (err < 0)
369 goto out_free;
370
371 irq = gpio_to_irq(gpio);
372 if (irq < 0)
373 goto out_free;
374
Adrian Hunterc5e027a2011-12-27 15:48:44 +0200375 err = request_irq(irq, sdhci_pci_sd_cd, IRQF_TRIGGER_RISING |
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300376 IRQF_TRIGGER_FALLING, "sd_cd", slot);
377 if (err)
378 goto out_free;
379
380 slot->cd_gpio = gpio;
381 slot->cd_irq = irq;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300382
Adrian Hunterc5e027a2011-12-27 15:48:44 +0200383 return;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300384
385out_free:
Andy Shevchenkoc10bc372016-08-18 14:59:13 +0300386 devm_gpio_free(&slot->chip->pdev->dev, gpio);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300387out:
388 dev_warn(&slot->chip->pdev->dev, "failed to setup card detect wake up\n");
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300389}
390
Adrian Hunterc5e027a2011-12-27 15:48:44 +0200391static void sdhci_pci_remove_own_cd(struct sdhci_pci_slot *slot)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300392{
393 if (slot->cd_irq >= 0)
394 free_irq(slot->cd_irq, slot);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300395}
396
397#else
398
Adrian Hunterc5e027a2011-12-27 15:48:44 +0200399static inline void sdhci_pci_add_own_cd(struct sdhci_pci_slot *slot)
400{
401}
402
403static inline void sdhci_pci_remove_own_cd(struct sdhci_pci_slot *slot)
404{
405}
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300406
407#endif
408
Adrian Hunter0d013bc2011-06-29 14:23:47 +0300409static int mfd_emmc_probe_slot(struct sdhci_pci_slot *slot)
410{
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300411 slot->host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_NONREMOVABLE;
Ulf Hanssond2a47172017-06-08 15:23:08 +0200412 slot->host->mmc->caps2 |= MMC_CAP2_BOOTPART_NOACC;
Adrian Hunter0d013bc2011-06-29 14:23:47 +0300413 return 0;
414}
415
Adrian Hunter93933502011-12-27 15:48:47 +0200416static int mfd_sdio_probe_slot(struct sdhci_pci_slot *slot)
417{
Adrian Hunter012e4672012-01-30 14:27:18 +0200418 slot->host->mmc->caps |= MMC_CAP_POWER_OFF_CARD | MMC_CAP_NONREMOVABLE;
Adrian Hunter93933502011-12-27 15:48:47 +0200419 return 0;
420}
421
Alan Coxf9ee3ea2010-10-04 15:25:11 +0100422static const struct sdhci_pci_fixes sdhci_intel_mrst_hc0 = {
423 .quirks = SDHCI_QUIRK_BROKEN_ADMA | SDHCI_QUIRK_NO_HISPD_BIT,
Major Lee68077b02011-06-29 14:23:46 +0300424 .probe_slot = mrst_hc_probe_slot,
Alan Coxf9ee3ea2010-10-04 15:25:11 +0100425};
426
Jacob Pan35ac6f02010-11-09 13:57:29 +0000427static const struct sdhci_pci_fixes sdhci_intel_mrst_hc1_hc2 = {
Alan Coxf9ee3ea2010-10-04 15:25:11 +0100428 .quirks = SDHCI_QUIRK_BROKEN_ADMA | SDHCI_QUIRK_NO_HISPD_BIT,
Jacob Pan35ac6f02010-11-09 13:57:29 +0000429 .probe = mrst_hc_probe,
Alan Coxf9ee3ea2010-10-04 15:25:11 +0100430};
431
Xiaochen Shen29229052010-10-04 15:24:52 +0100432static const struct sdhci_pci_fixes sdhci_intel_mfd_sd = {
433 .quirks = SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC,
Adrian Hunterc43fd772011-10-17 10:52:44 +0300434 .allow_runtime_pm = true,
Adrian Hunter77a01222014-01-13 09:49:16 +0200435 .own_cd_for_runtime_pm = true,
Xiaochen Shen29229052010-10-04 15:24:52 +0100436};
437
Adrian Hunter0d013bc2011-06-29 14:23:47 +0300438static const struct sdhci_pci_fixes sdhci_intel_mfd_sdio = {
Xiaochen Shen29229052010-10-04 15:24:52 +0100439 .quirks = SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC,
Adrian Hunterf3c55a72012-02-07 14:48:55 +0200440 .quirks2 = SDHCI_QUIRK2_HOST_OFF_CARD_ON,
Adrian Hunterc43fd772011-10-17 10:52:44 +0300441 .allow_runtime_pm = true,
Adrian Hunter93933502011-12-27 15:48:47 +0200442 .probe_slot = mfd_sdio_probe_slot,
Xiaochen Shen29229052010-10-04 15:24:52 +0100443};
444
Adrian Hunter0d013bc2011-06-29 14:23:47 +0300445static const struct sdhci_pci_fixes sdhci_intel_mfd_emmc = {
446 .quirks = SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC,
Adrian Hunterc43fd772011-10-17 10:52:44 +0300447 .allow_runtime_pm = true,
Adrian Hunter0d013bc2011-06-29 14:23:47 +0300448 .probe_slot = mfd_emmc_probe_slot,
449};
450
Alexander Stein296e0b02012-03-14 08:38:58 +0100451static const struct sdhci_pci_fixes sdhci_intel_pch_sdio = {
452 .quirks = SDHCI_QUIRK_BROKEN_ADMA,
453 .probe_slot = pch_hc_probe_slot,
454};
455
Adrian Hunter0a49a612019-05-06 11:38:53 +0300456#ifdef CONFIG_X86
457
458#define BYT_IOSF_SCCEP 0x63
459#define BYT_IOSF_OCP_NETCTRL0 0x1078
460#define BYT_IOSF_OCP_TIMEOUT_BASE GENMASK(10, 8)
461
462static void byt_ocp_setting(struct pci_dev *pdev)
463{
464 u32 val = 0;
465
466 if (pdev->device != PCI_DEVICE_ID_INTEL_BYT_EMMC &&
467 pdev->device != PCI_DEVICE_ID_INTEL_BYT_SDIO &&
468 pdev->device != PCI_DEVICE_ID_INTEL_BYT_SD &&
469 pdev->device != PCI_DEVICE_ID_INTEL_BYT_EMMC2)
470 return;
471
472 if (iosf_mbi_read(BYT_IOSF_SCCEP, MBI_CR_READ, BYT_IOSF_OCP_NETCTRL0,
473 &val)) {
474 dev_err(&pdev->dev, "%s read error\n", __func__);
475 return;
476 }
477
478 if (!(val & BYT_IOSF_OCP_TIMEOUT_BASE))
479 return;
480
481 val &= ~BYT_IOSF_OCP_TIMEOUT_BASE;
482
483 if (iosf_mbi_write(BYT_IOSF_SCCEP, MBI_CR_WRITE, BYT_IOSF_OCP_NETCTRL0,
484 val)) {
485 dev_err(&pdev->dev, "%s write error\n", __func__);
486 return;
487 }
488
489 dev_dbg(&pdev->dev, "%s completed\n", __func__);
490}
491
492#else
493
494static inline void byt_ocp_setting(struct pci_dev *pdev)
495{
496}
497
498#endif
499
Adrian Hunterc959a6b2017-03-20 19:50:34 +0200500enum {
501 INTEL_DSM_FNS = 0,
Adrian Hunter6ae03362017-09-18 15:16:08 +0300502 INTEL_DSM_V18_SWITCH = 3,
Adrian Hunterbe173552018-04-13 16:18:27 +0300503 INTEL_DSM_V33_SWITCH = 4,
Adrian Hunter51ced592017-03-20 19:50:35 +0200504 INTEL_DSM_DRV_STRENGTH = 9,
Adrian Hunterc959a6b2017-03-20 19:50:34 +0200505 INTEL_DSM_D3_RETUNE = 10,
506};
507
508struct intel_host {
509 u32 dsm_fns;
Adrian Hunter51ced592017-03-20 19:50:35 +0200510 int drv_strength;
Adrian Hunterc959a6b2017-03-20 19:50:34 +0200511 bool d3_retune;
Adrian Hunter5305ec62018-11-19 14:53:07 +0200512 bool rpm_retune_ok;
513 u32 glk_rx_ctrl1;
514 u32 glk_tun_val;
Adrian Hunterc959a6b2017-03-20 19:50:34 +0200515};
516
Colin Ian Kingc37f69f2017-06-19 11:55:21 +0100517static const guid_t intel_dsm_guid =
Andy Shevchenko94116f82017-06-05 19:40:46 +0300518 GUID_INIT(0xF6C13EA5, 0x65CD, 0x461F,
519 0xAB, 0x7A, 0x29, 0xF7, 0xE8, 0xD5, 0xBD, 0x61);
Adrian Hunterc959a6b2017-03-20 19:50:34 +0200520
521static int __intel_dsm(struct intel_host *intel_host, struct device *dev,
522 unsigned int fn, u32 *result)
523{
524 union acpi_object *obj;
525 int err = 0;
Adrian Huntera72016a2017-04-19 15:48:55 +0300526 size_t len;
Adrian Hunterc959a6b2017-03-20 19:50:34 +0200527
Andy Shevchenko94116f82017-06-05 19:40:46 +0300528 obj = acpi_evaluate_dsm(ACPI_HANDLE(dev), &intel_dsm_guid, 0, fn, NULL);
Adrian Hunterc959a6b2017-03-20 19:50:34 +0200529 if (!obj)
530 return -EOPNOTSUPP;
531
532 if (obj->type != ACPI_TYPE_BUFFER || obj->buffer.length < 1) {
533 err = -EINVAL;
534 goto out;
535 }
536
Adrian Huntera72016a2017-04-19 15:48:55 +0300537 len = min_t(size_t, obj->buffer.length, 4);
538
539 *result = 0;
540 memcpy(result, obj->buffer.pointer, len);
Adrian Hunterc959a6b2017-03-20 19:50:34 +0200541out:
542 ACPI_FREE(obj);
543
544 return err;
545}
546
547static int intel_dsm(struct intel_host *intel_host, struct device *dev,
548 unsigned int fn, u32 *result)
549{
550 if (fn > 31 || !(intel_host->dsm_fns & (1 << fn)))
551 return -EOPNOTSUPP;
552
553 return __intel_dsm(intel_host, dev, fn, result);
554}
555
556static void intel_dsm_init(struct intel_host *intel_host, struct device *dev,
557 struct mmc_host *mmc)
558{
559 int err;
560 u32 val;
561
Adrian Huntereb701ce2017-10-09 10:24:01 +0300562 intel_host->d3_retune = true;
563
Adrian Hunterc959a6b2017-03-20 19:50:34 +0200564 err = __intel_dsm(intel_host, dev, INTEL_DSM_FNS, &intel_host->dsm_fns);
565 if (err) {
566 pr_debug("%s: DSM not supported, error %d\n",
567 mmc_hostname(mmc), err);
568 return;
569 }
570
571 pr_debug("%s: DSM function mask %#x\n",
572 mmc_hostname(mmc), intel_host->dsm_fns);
573
Adrian Hunter51ced592017-03-20 19:50:35 +0200574 err = intel_dsm(intel_host, dev, INTEL_DSM_DRV_STRENGTH, &val);
575 intel_host->drv_strength = err ? 0 : val;
576
Adrian Hunterc959a6b2017-03-20 19:50:34 +0200577 err = intel_dsm(intel_host, dev, INTEL_DSM_D3_RETUNE, &val);
578 intel_host->d3_retune = err ? true : !!val;
579}
580
Adrian Hunterc9faff62013-06-13 11:50:26 +0300581static void sdhci_pci_int_hw_reset(struct sdhci_host *host)
582{
583 u8 reg;
584
585 reg = sdhci_readb(host, SDHCI_POWER_CONTROL);
586 reg |= 0x10;
587 sdhci_writeb(host, reg, SDHCI_POWER_CONTROL);
588 /* For eMMC, minimum is 1us but give it 9us for good measure */
589 udelay(9);
590 reg &= ~0x10;
591 sdhci_writeb(host, reg, SDHCI_POWER_CONTROL);
592 /* For eMMC, minimum is 200us but give it 300us for good measure */
593 usleep_range(300, 1000);
594}
595
Adrian Hunter51ced592017-03-20 19:50:35 +0200596static int intel_select_drive_strength(struct mmc_card *card,
597 unsigned int max_dtr, int host_drv,
598 int card_drv, int *drv_type)
Adrian Huntere1bfad62015-02-06 14:13:00 +0200599{
Adrian Hunter51ced592017-03-20 19:50:35 +0200600 struct sdhci_host *host = mmc_priv(card->host);
601 struct sdhci_pci_slot *slot = sdhci_priv(host);
602 struct intel_host *intel_host = sdhci_pci_priv(slot);
Adrian Huntere1bfad62015-02-06 14:13:00 +0200603
Adrian Hunter51ced592017-03-20 19:50:35 +0200604 return intel_host->drv_strength;
Adrian Huntere1bfad62015-02-06 14:13:00 +0200605}
606
Adrian Hunter163cbe32016-02-09 16:12:37 +0200607static int bxt_get_cd(struct mmc_host *mmc)
608{
609 int gpio_cd = mmc_gpio_get_cd(mmc);
610 struct sdhci_host *host = mmc_priv(mmc);
611 unsigned long flags;
612 int ret = 0;
613
614 if (!gpio_cd)
615 return 0;
616
Adrian Hunter163cbe32016-02-09 16:12:37 +0200617 spin_lock_irqsave(&host->lock, flags);
618
619 if (host->flags & SDHCI_DEVICE_DEAD)
620 goto out;
621
622 ret = !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
623out:
624 spin_unlock_irqrestore(&host->lock, flags);
625
Adrian Hunter163cbe32016-02-09 16:12:37 +0200626 return ret;
627}
628
Adrian Hunter48d685a2017-03-20 19:50:53 +0200629#define SDHCI_INTEL_PWR_TIMEOUT_CNT 20
630#define SDHCI_INTEL_PWR_TIMEOUT_UDELAY 100
631
632static void sdhci_intel_set_power(struct sdhci_host *host, unsigned char mode,
633 unsigned short vdd)
634{
635 int cntr;
636 u8 reg;
637
638 sdhci_set_power(host, mode, vdd);
639
640 if (mode == MMC_POWER_OFF)
641 return;
642
643 /*
644 * Bus power might not enable after D3 -> D0 transition due to the
645 * present state not yet having propagated. Retry for up to 2ms.
646 */
647 for (cntr = 0; cntr < SDHCI_INTEL_PWR_TIMEOUT_CNT; cntr++) {
648 reg = sdhci_readb(host, SDHCI_POWER_CONTROL);
649 if (reg & SDHCI_POWER_ON)
650 break;
651 udelay(SDHCI_INTEL_PWR_TIMEOUT_UDELAY);
652 reg |= SDHCI_POWER_ON;
653 sdhci_writeb(host, reg, SDHCI_POWER_CONTROL);
654 }
655}
656
Adrian Hunterbc55dcd2017-06-01 12:10:07 +0300657#define INTEL_HS400_ES_REG 0x78
658#define INTEL_HS400_ES_BIT BIT(0)
659
660static void intel_hs400_enhanced_strobe(struct mmc_host *mmc,
661 struct mmc_ios *ios)
662{
663 struct sdhci_host *host = mmc_priv(mmc);
664 u32 val;
665
666 val = sdhci_readl(host, INTEL_HS400_ES_REG);
667 if (ios->enhanced_strobe)
668 val |= INTEL_HS400_ES_BIT;
669 else
670 val &= ~INTEL_HS400_ES_BIT;
671 sdhci_writel(host, val, INTEL_HS400_ES_REG);
672}
673
Adrian Hunterbe173552018-04-13 16:18:27 +0300674static int intel_start_signal_voltage_switch(struct mmc_host *mmc,
675 struct mmc_ios *ios)
Adrian Hunter6ae03362017-09-18 15:16:08 +0300676{
Adrian Hunterbe173552018-04-13 16:18:27 +0300677 struct device *dev = mmc_dev(mmc);
678 struct sdhci_host *host = mmc_priv(mmc);
Adrian Hunter6ae03362017-09-18 15:16:08 +0300679 struct sdhci_pci_slot *slot = sdhci_priv(host);
680 struct intel_host *intel_host = sdhci_pci_priv(slot);
Adrian Hunterbe173552018-04-13 16:18:27 +0300681 unsigned int fn;
Adrian Hunter6ae03362017-09-18 15:16:08 +0300682 u32 result = 0;
683 int err;
684
Adrian Hunterbe173552018-04-13 16:18:27 +0300685 err = sdhci_start_signal_voltage_switch(mmc, ios);
686 if (err)
687 return err;
688
689 switch (ios->signal_voltage) {
690 case MMC_SIGNAL_VOLTAGE_330:
691 fn = INTEL_DSM_V33_SWITCH;
692 break;
693 case MMC_SIGNAL_VOLTAGE_180:
694 fn = INTEL_DSM_V18_SWITCH;
695 break;
696 default:
697 return 0;
698 }
699
700 err = intel_dsm(intel_host, dev, fn, &result);
701 pr_debug("%s: %s DSM fn %u error %d result %u\n",
702 mmc_hostname(mmc), __func__, fn, err, result);
703
704 return 0;
Adrian Hunter6ae03362017-09-18 15:16:08 +0300705}
706
Adrian Hunter48d685a2017-03-20 19:50:53 +0200707static const struct sdhci_ops sdhci_intel_byt_ops = {
708 .set_clock = sdhci_set_clock,
709 .set_power = sdhci_intel_set_power,
710 .enable_dma = sdhci_pci_enable_dma,
Michał Mirosławadc16392017-08-14 22:00:26 +0200711 .set_bus_width = sdhci_set_bus_width,
Adrian Hunter48d685a2017-03-20 19:50:53 +0200712 .reset = sdhci_reset,
713 .set_uhs_signaling = sdhci_set_uhs_signaling,
714 .hw_reset = sdhci_pci_hw_reset,
715};
716
Adrian Hunter8ee82bd2017-11-29 15:41:06 +0200717static const struct sdhci_ops sdhci_intel_glk_ops = {
718 .set_clock = sdhci_set_clock,
719 .set_power = sdhci_intel_set_power,
720 .enable_dma = sdhci_pci_enable_dma,
721 .set_bus_width = sdhci_set_bus_width,
722 .reset = sdhci_reset,
723 .set_uhs_signaling = sdhci_set_uhs_signaling,
724 .hw_reset = sdhci_pci_hw_reset,
Adrian Hunter8ee82bd2017-11-29 15:41:06 +0200725 .irq = sdhci_cqhci_irq,
726};
727
Adrian Hunterc959a6b2017-03-20 19:50:34 +0200728static void byt_read_dsm(struct sdhci_pci_slot *slot)
729{
730 struct intel_host *intel_host = sdhci_pci_priv(slot);
731 struct device *dev = &slot->chip->pdev->dev;
732 struct mmc_host *mmc = slot->host->mmc;
733
734 intel_dsm_init(intel_host, dev, mmc);
735 slot->chip->rpm_retune = intel_host->d3_retune;
736}
737
Adrian Hunterf8870ae2018-02-14 15:57:43 +0200738static int intel_execute_tuning(struct mmc_host *mmc, u32 opcode)
739{
740 int err = sdhci_execute_tuning(mmc, opcode);
741 struct sdhci_host *host = mmc_priv(mmc);
742
743 if (err)
744 return err;
745
746 /*
747 * Tuning can leave the IP in an active state (Buffer Read Enable bit
748 * set) which prevents the entry to low power states (i.e. S0i3). Data
749 * reset will clear it.
750 */
751 sdhci_reset(host, SDHCI_RESET_DATA);
752
753 return 0;
754}
755
756static void byt_probe_slot(struct sdhci_pci_slot *slot)
757{
758 struct mmc_host_ops *ops = &slot->host->mmc_host_ops;
Adrian Hunter809090e2018-11-27 13:58:33 +0200759 struct device *dev = &slot->chip->pdev->dev;
760 struct mmc_host *mmc = slot->host->mmc;
Adrian Hunterf8870ae2018-02-14 15:57:43 +0200761
762 byt_read_dsm(slot);
763
Adrian Hunter0a49a612019-05-06 11:38:53 +0300764 byt_ocp_setting(slot->chip->pdev);
765
Adrian Hunterf8870ae2018-02-14 15:57:43 +0200766 ops->execute_tuning = intel_execute_tuning;
Adrian Hunterbe173552018-04-13 16:18:27 +0300767 ops->start_signal_voltage_switch = intel_start_signal_voltage_switch;
Adrian Hunter809090e2018-11-27 13:58:33 +0200768
769 device_property_read_u32(dev, "max-frequency", &mmc->f_max);
Adrian Hunterf8870ae2018-02-14 15:57:43 +0200770}
771
Adrian Hunter728ef3d2013-04-26 11:27:23 +0300772static int byt_emmc_probe_slot(struct sdhci_pci_slot *slot)
773{
Adrian Hunterf8870ae2018-02-14 15:57:43 +0200774 byt_probe_slot(slot);
Adrian Hunterc9faff62013-06-13 11:50:26 +0300775 slot->host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_NONREMOVABLE |
Adrian Hunter6aab23a2014-12-01 15:51:18 +0200776 MMC_CAP_HW_RESET | MMC_CAP_1_8V_DDR |
Adrian Hunter32828852016-08-16 13:44:14 +0300777 MMC_CAP_CMD_DURING_TFR |
Adrian Hunter6aab23a2014-12-01 15:51:18 +0200778 MMC_CAP_WAIT_WHILE_BUSY;
Adrian Hunterc9faff62013-06-13 11:50:26 +0300779 slot->hw_reset = sdhci_pci_int_hw_reset;
Adrian Huntera06586b2014-09-24 10:27:33 +0300780 if (slot->chip->pdev->device == PCI_DEVICE_ID_INTEL_BSW_EMMC)
781 slot->host->timeout_clk = 1000; /* 1000 kHz i.e. 1 MHz */
Adrian Hunter51ced592017-03-20 19:50:35 +0200782 slot->host->mmc_host_ops.select_drive_strength =
783 intel_select_drive_strength;
Adrian Hunter728ef3d2013-04-26 11:27:23 +0300784 return 0;
785}
786
Adrian Hunterbedf9fc2019-12-17 11:53:48 +0200787static bool glk_broken_cqhci(struct sdhci_pci_slot *slot)
788{
789 return slot->chip->pdev->device == PCI_DEVICE_ID_INTEL_GLK_EMMC &&
790 dmi_match(DMI_BIOS_VENDOR, "LENOVO");
791}
792
Adrian Hunterbc55dcd2017-06-01 12:10:07 +0300793static int glk_emmc_probe_slot(struct sdhci_pci_slot *slot)
794{
795 int ret = byt_emmc_probe_slot(slot);
796
Adrian Hunterbedf9fc2019-12-17 11:53:48 +0200797 if (!glk_broken_cqhci(slot))
798 slot->host->mmc->caps2 |= MMC_CAP2_CQE;
Adrian Hunter8ee82bd2017-11-29 15:41:06 +0200799
Adrian Hunterbc55dcd2017-06-01 12:10:07 +0300800 if (slot->chip->pdev->device != PCI_DEVICE_ID_INTEL_GLK_EMMC) {
801 slot->host->mmc->caps2 |= MMC_CAP2_HS400_ES,
802 slot->host->mmc_host_ops.hs400_enhanced_strobe =
803 intel_hs400_enhanced_strobe;
Adrian Hunter8ee82bd2017-11-29 15:41:06 +0200804 slot->host->mmc->caps2 |= MMC_CAP2_CQE_DCMD;
Adrian Hunterbc55dcd2017-06-01 12:10:07 +0300805 }
806
807 return ret;
808}
809
Adrian Hunter8ee82bd2017-11-29 15:41:06 +0200810static const struct cqhci_host_ops glk_cqhci_ops = {
Adrian Hunter7b7d57f2018-02-14 15:57:44 +0200811 .enable = sdhci_cqe_enable,
Adrian Hunter8ee82bd2017-11-29 15:41:06 +0200812 .disable = sdhci_cqe_disable,
813 .dumpregs = sdhci_pci_dumpregs,
814};
815
816static int glk_emmc_add_host(struct sdhci_pci_slot *slot)
817{
818 struct device *dev = &slot->chip->pdev->dev;
819 struct sdhci_host *host = slot->host;
820 struct cqhci_host *cq_host;
821 bool dma64;
822 int ret;
823
824 ret = sdhci_setup_host(host);
825 if (ret)
826 return ret;
827
828 cq_host = devm_kzalloc(dev, sizeof(*cq_host), GFP_KERNEL);
829 if (!cq_host) {
830 ret = -ENOMEM;
831 goto cleanup;
832 }
833
834 cq_host->mmio = host->ioaddr + 0x200;
835 cq_host->quirks |= CQHCI_QUIRK_SHORT_TXFR_DESC_SZ;
836 cq_host->ops = &glk_cqhci_ops;
837
838 dma64 = host->flags & SDHCI_USE_64_BIT_DMA;
839 if (dma64)
840 cq_host->caps |= CQHCI_TASK_DESC_SZ_128;
841
842 ret = cqhci_init(cq_host, host->mmc, dma64);
843 if (ret)
844 goto cleanup;
845
846 ret = __sdhci_add_host(host);
847 if (ret)
848 goto cleanup;
849
850 return 0;
851
852cleanup:
853 sdhci_cleanup_host(host);
854 return ret;
855}
856
Adrian Hunter5305ec62018-11-19 14:53:07 +0200857#ifdef CONFIG_PM
858#define GLK_RX_CTRL1 0x834
859#define GLK_TUN_VAL 0x840
860#define GLK_PATH_PLL GENMASK(13, 8)
861#define GLK_DLY GENMASK(6, 0)
862/* Workaround firmware failing to restore the tuning value */
863static void glk_rpm_retune_wa(struct sdhci_pci_chip *chip, bool susp)
864{
865 struct sdhci_pci_slot *slot = chip->slots[0];
866 struct intel_host *intel_host = sdhci_pci_priv(slot);
867 struct sdhci_host *host = slot->host;
868 u32 glk_rx_ctrl1;
869 u32 glk_tun_val;
870 u32 dly;
871
872 if (intel_host->rpm_retune_ok || !mmc_can_retune(host->mmc))
873 return;
874
875 glk_rx_ctrl1 = sdhci_readl(host, GLK_RX_CTRL1);
876 glk_tun_val = sdhci_readl(host, GLK_TUN_VAL);
877
878 if (susp) {
879 intel_host->glk_rx_ctrl1 = glk_rx_ctrl1;
880 intel_host->glk_tun_val = glk_tun_val;
881 return;
882 }
883
884 if (!intel_host->glk_tun_val)
885 return;
886
887 if (glk_rx_ctrl1 != intel_host->glk_rx_ctrl1) {
888 intel_host->rpm_retune_ok = true;
889 return;
890 }
891
892 dly = FIELD_PREP(GLK_DLY, FIELD_GET(GLK_PATH_PLL, glk_rx_ctrl1) +
893 (intel_host->glk_tun_val << 1));
894 if (dly == FIELD_GET(GLK_DLY, glk_rx_ctrl1))
895 return;
896
897 glk_rx_ctrl1 = (glk_rx_ctrl1 & ~GLK_DLY) | dly;
898 sdhci_writel(host, glk_rx_ctrl1, GLK_RX_CTRL1);
899
900 intel_host->rpm_retune_ok = true;
901 chip->rpm_retune = true;
902 mmc_retune_needed(host->mmc);
903 pr_info("%s: Requiring re-tune after rpm resume", mmc_hostname(host->mmc));
904}
905
906static void glk_rpm_retune_chk(struct sdhci_pci_chip *chip, bool susp)
907{
908 if (chip->pdev->device == PCI_DEVICE_ID_INTEL_GLK_EMMC &&
909 !chip->rpm_retune)
910 glk_rpm_retune_wa(chip, susp);
911}
912
913static int glk_runtime_suspend(struct sdhci_pci_chip *chip)
914{
915 glk_rpm_retune_chk(chip, true);
916
917 return sdhci_cqhci_runtime_suspend(chip);
918}
919
920static int glk_runtime_resume(struct sdhci_pci_chip *chip)
921{
922 glk_rpm_retune_chk(chip, false);
923
924 return sdhci_cqhci_runtime_resume(chip);
925}
926#endif
927
Zach Brown3f23df72016-11-28 13:16:39 -0600928#ifdef CONFIG_ACPI
929static int ni_set_max_freq(struct sdhci_pci_slot *slot)
930{
931 acpi_status status;
932 unsigned long long max_freq;
933
934 status = acpi_evaluate_integer(ACPI_HANDLE(&slot->chip->pdev->dev),
935 "MXFQ", NULL, &max_freq);
936 if (ACPI_FAILURE(status)) {
937 dev_err(&slot->chip->pdev->dev,
938 "MXFQ not found in acpi table\n");
939 return -EINVAL;
940 }
941
942 slot->host->mmc->f_max = max_freq * 1000000;
943
944 return 0;
945}
946#else
947static inline int ni_set_max_freq(struct sdhci_pci_slot *slot)
948{
949 return 0;
950}
951#endif
952
Zach Brown42b06492016-11-28 13:16:38 -0600953static int ni_byt_sdio_probe_slot(struct sdhci_pci_slot *slot)
954{
Zach Brown3f23df72016-11-28 13:16:39 -0600955 int err;
956
Adrian Hunterf8870ae2018-02-14 15:57:43 +0200957 byt_probe_slot(slot);
Adrian Hunterc959a6b2017-03-20 19:50:34 +0200958
Zach Brown3f23df72016-11-28 13:16:39 -0600959 err = ni_set_max_freq(slot);
960 if (err)
961 return err;
962
Zach Brown42b06492016-11-28 13:16:38 -0600963 slot->host->mmc->caps |= MMC_CAP_POWER_OFF_CARD | MMC_CAP_NONREMOVABLE |
964 MMC_CAP_WAIT_WHILE_BUSY;
965 return 0;
966}
967
Adrian Hunter728ef3d2013-04-26 11:27:23 +0300968static int byt_sdio_probe_slot(struct sdhci_pci_slot *slot)
969{
Adrian Hunterf8870ae2018-02-14 15:57:43 +0200970 byt_probe_slot(slot);
Adrian Hunter6aab23a2014-12-01 15:51:18 +0200971 slot->host->mmc->caps |= MMC_CAP_POWER_OFF_CARD | MMC_CAP_NONREMOVABLE |
Adrian Hunter6aab23a2014-12-01 15:51:18 +0200972 MMC_CAP_WAIT_WHILE_BUSY;
Adrian Hunter728ef3d2013-04-26 11:27:23 +0300973 return 0;
974}
975
Adrian Hunterff59c522014-09-24 10:27:31 +0300976static int byt_sd_probe_slot(struct sdhci_pci_slot *slot)
977{
Adrian Hunterf8870ae2018-02-14 15:57:43 +0200978 byt_probe_slot(slot);
Azhar Shaikhc2c49a22017-03-29 11:16:33 -0700979 slot->host->mmc->caps |= MMC_CAP_WAIT_WHILE_BUSY |
Adrian Hunter6cf41562017-06-13 15:07:52 +0300980 MMC_CAP_AGGRESSIVE_PM | MMC_CAP_CD_WAKE;
Adrian Hunterff59c522014-09-24 10:27:31 +0300981 slot->cd_idx = 0;
982 slot->cd_override_level = true;
Adrian Hunter163cbe32016-02-09 16:12:37 +0200983 if (slot->chip->pdev->device == PCI_DEVICE_ID_INTEL_BXT_SD ||
Adrian Hunter01d6b2a2016-04-04 12:40:37 +0300984 slot->chip->pdev->device == PCI_DEVICE_ID_INTEL_BXTM_SD ||
Adrian Hunter2d1956d2016-11-22 11:03:37 +0200985 slot->chip->pdev->device == PCI_DEVICE_ID_INTEL_APL_SD ||
Azhar Shaikhc2c49a22017-03-29 11:16:33 -0700986 slot->chip->pdev->device == PCI_DEVICE_ID_INTEL_GLK_SD)
Adrian Hunter163cbe32016-02-09 16:12:37 +0200987 slot->host->mmc_host_ops.get_cd = bxt_get_cd;
988
Kyle Roeschleybb26b842018-04-13 16:54:58 -0500989 if (slot->chip->pdev->subsystem_vendor == PCI_VENDOR_ID_NI &&
990 slot->chip->pdev->subsystem_device == PCI_SUBDEVICE_ID_NI_78E3)
991 slot->host->mmc->caps2 |= MMC_CAP2_AVOID_3_3V;
992
Adrian Hunterff59c522014-09-24 10:27:31 +0300993 return 0;
994}
995
Adrian Hunter0a49a612019-05-06 11:38:53 +0300996#ifdef CONFIG_PM_SLEEP
997
998static int byt_resume(struct sdhci_pci_chip *chip)
999{
1000 byt_ocp_setting(chip->pdev);
1001
1002 return sdhci_pci_resume_host(chip);
1003}
1004
1005#endif
1006
1007#ifdef CONFIG_PM
1008
1009static int byt_runtime_resume(struct sdhci_pci_chip *chip)
1010{
1011 byt_ocp_setting(chip->pdev);
1012
1013 return sdhci_pci_runtime_resume_host(chip);
1014}
1015
1016#endif
1017
Adrian Hunter728ef3d2013-04-26 11:27:23 +03001018static const struct sdhci_pci_fixes sdhci_intel_byt_emmc = {
Adrian Hunter0a49a612019-05-06 11:38:53 +03001019#ifdef CONFIG_PM_SLEEP
1020 .resume = byt_resume,
1021#endif
1022#ifdef CONFIG_PM
1023 .runtime_resume = byt_runtime_resume,
1024#endif
Adrian Hunter728ef3d2013-04-26 11:27:23 +03001025 .allow_runtime_pm = true,
1026 .probe_slot = byt_emmc_probe_slot,
Adrian Hunteraeae6ad2018-12-11 15:10:43 +02001027 .quirks = SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC |
1028 SDHCI_QUIRK_NO_LED,
Adrian Huntere58e4a02014-09-24 10:27:30 +03001029 .quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN |
Adrian Hunterb69587e2015-02-06 14:13:01 +02001030 SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 |
Adrian Huntere58e4a02014-09-24 10:27:30 +03001031 SDHCI_QUIRK2_STOP_WITH_TC,
Adrian Hunterfee686b2016-10-05 12:11:24 +03001032 .ops = &sdhci_intel_byt_ops,
Adrian Hunterc959a6b2017-03-20 19:50:34 +02001033 .priv_size = sizeof(struct intel_host),
Adrian Hunter728ef3d2013-04-26 11:27:23 +03001034};
1035
Adrian Hunterbc55dcd2017-06-01 12:10:07 +03001036static const struct sdhci_pci_fixes sdhci_intel_glk_emmc = {
1037 .allow_runtime_pm = true,
1038 .probe_slot = glk_emmc_probe_slot,
Adrian Hunter8ee82bd2017-11-29 15:41:06 +02001039 .add_host = glk_emmc_add_host,
1040#ifdef CONFIG_PM_SLEEP
1041 .suspend = sdhci_cqhci_suspend,
1042 .resume = sdhci_cqhci_resume,
1043#endif
1044#ifdef CONFIG_PM
Adrian Hunter5305ec62018-11-19 14:53:07 +02001045 .runtime_suspend = glk_runtime_suspend,
1046 .runtime_resume = glk_runtime_resume,
Adrian Hunter8ee82bd2017-11-29 15:41:06 +02001047#endif
Adrian Hunteraeae6ad2018-12-11 15:10:43 +02001048 .quirks = SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC |
1049 SDHCI_QUIRK_NO_LED,
Adrian Hunterbc55dcd2017-06-01 12:10:07 +03001050 .quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN |
1051 SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 |
1052 SDHCI_QUIRK2_STOP_WITH_TC,
Adrian Hunter8ee82bd2017-11-29 15:41:06 +02001053 .ops = &sdhci_intel_glk_ops,
Adrian Hunterbc55dcd2017-06-01 12:10:07 +03001054 .priv_size = sizeof(struct intel_host),
1055};
1056
Zach Brown42b06492016-11-28 13:16:38 -06001057static const struct sdhci_pci_fixes sdhci_ni_byt_sdio = {
Adrian Hunter0a49a612019-05-06 11:38:53 +03001058#ifdef CONFIG_PM_SLEEP
1059 .resume = byt_resume,
1060#endif
1061#ifdef CONFIG_PM
1062 .runtime_resume = byt_runtime_resume,
1063#endif
Adrian Hunteraeae6ad2018-12-11 15:10:43 +02001064 .quirks = SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC |
1065 SDHCI_QUIRK_NO_LED,
Zach Brown42b06492016-11-28 13:16:38 -06001066 .quirks2 = SDHCI_QUIRK2_HOST_OFF_CARD_ON |
1067 SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
1068 .allow_runtime_pm = true,
1069 .probe_slot = ni_byt_sdio_probe_slot,
1070 .ops = &sdhci_intel_byt_ops,
Adrian Hunterc959a6b2017-03-20 19:50:34 +02001071 .priv_size = sizeof(struct intel_host),
Zach Brown42b06492016-11-28 13:16:38 -06001072};
1073
Adrian Hunter728ef3d2013-04-26 11:27:23 +03001074static const struct sdhci_pci_fixes sdhci_intel_byt_sdio = {
Adrian Hunter0a49a612019-05-06 11:38:53 +03001075#ifdef CONFIG_PM_SLEEP
1076 .resume = byt_resume,
1077#endif
1078#ifdef CONFIG_PM
1079 .runtime_resume = byt_runtime_resume,
1080#endif
Adrian Hunteraeae6ad2018-12-11 15:10:43 +02001081 .quirks = SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC |
1082 SDHCI_QUIRK_NO_LED,
Gao, Yunpengb7574ba2014-09-04 15:18:05 +08001083 .quirks2 = SDHCI_QUIRK2_HOST_OFF_CARD_ON |
1084 SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
Adrian Hunter728ef3d2013-04-26 11:27:23 +03001085 .allow_runtime_pm = true,
1086 .probe_slot = byt_sdio_probe_slot,
Adrian Hunterfee686b2016-10-05 12:11:24 +03001087 .ops = &sdhci_intel_byt_ops,
Adrian Hunterc959a6b2017-03-20 19:50:34 +02001088 .priv_size = sizeof(struct intel_host),
Adrian Hunter728ef3d2013-04-26 11:27:23 +03001089};
1090
1091static const struct sdhci_pci_fixes sdhci_intel_byt_sd = {
Adrian Hunter0a49a612019-05-06 11:38:53 +03001092#ifdef CONFIG_PM_SLEEP
1093 .resume = byt_resume,
1094#endif
1095#ifdef CONFIG_PM
1096 .runtime_resume = byt_runtime_resume,
1097#endif
Adrian Hunteraeae6ad2018-12-11 15:10:43 +02001098 .quirks = SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC |
1099 SDHCI_QUIRK_NO_LED,
Gao, Yunpengb7574ba2014-09-04 15:18:05 +08001100 .quirks2 = SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON |
Adrian Huntere58e4a02014-09-24 10:27:30 +03001101 SDHCI_QUIRK2_PRESET_VALUE_BROKEN |
1102 SDHCI_QUIRK2_STOP_WITH_TC,
Adrian Hunter7396e312013-05-06 12:17:34 +03001103 .allow_runtime_pm = true,
Adrian Hunter77a01222014-01-13 09:49:16 +02001104 .own_cd_for_runtime_pm = true,
Adrian Hunterff59c522014-09-24 10:27:31 +03001105 .probe_slot = byt_sd_probe_slot,
Adrian Hunterfee686b2016-10-05 12:11:24 +03001106 .ops = &sdhci_intel_byt_ops,
Adrian Hunterc959a6b2017-03-20 19:50:34 +02001107 .priv_size = sizeof(struct intel_host),
Adrian Hunter728ef3d2013-04-26 11:27:23 +03001108};
1109
David Cohen8776a162013-10-01 13:18:15 -07001110/* Define Host controllers for Intel Merrifield platform */
Andy Shevchenko1f64cec2016-07-12 14:03:42 +03001111#define INTEL_MRFLD_EMMC_0 0
1112#define INTEL_MRFLD_EMMC_1 1
Andy Shevchenko4674b6c2016-08-29 12:33:41 +03001113#define INTEL_MRFLD_SD 2
Andy Shevchenkod5565572016-08-29 12:33:40 +03001114#define INTEL_MRFLD_SDIO 3
David Cohen8776a162013-10-01 13:18:15 -07001115
Andy Shevchenko0e392202017-07-24 18:07:50 +03001116#ifdef CONFIG_ACPI
1117static void intel_mrfld_mmc_fix_up_power_slot(struct sdhci_pci_slot *slot)
1118{
1119 struct acpi_device *device, *child;
1120
1121 device = ACPI_COMPANION(&slot->chip->pdev->dev);
1122 if (!device)
1123 return;
1124
1125 acpi_device_fix_up_power(device);
1126 list_for_each_entry(child, &device->children, node)
1127 if (child->status.present && child->status.enabled)
1128 acpi_device_fix_up_power(child);
1129}
1130#else
1131static inline void intel_mrfld_mmc_fix_up_power_slot(struct sdhci_pci_slot *slot) {}
1132#endif
1133
Andy Shevchenko1f64cec2016-07-12 14:03:42 +03001134static int intel_mrfld_mmc_probe_slot(struct sdhci_pci_slot *slot)
David Cohen8776a162013-10-01 13:18:15 -07001135{
Andy Shevchenko2e57bbe2016-08-29 12:33:39 +03001136 unsigned int func = PCI_FUNC(slot->chip->pdev->devfn);
1137
1138 switch (func) {
1139 case INTEL_MRFLD_EMMC_0:
1140 case INTEL_MRFLD_EMMC_1:
1141 slot->host->mmc->caps |= MMC_CAP_NONREMOVABLE |
1142 MMC_CAP_8_BIT_DATA |
1143 MMC_CAP_1_8V_DDR;
1144 break;
Andy Shevchenko4674b6c2016-08-29 12:33:41 +03001145 case INTEL_MRFLD_SD:
1146 slot->host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
1147 break;
Andy Shevchenkod5565572016-08-29 12:33:40 +03001148 case INTEL_MRFLD_SDIO:
Andy Shevchenko2a609ab2018-01-11 15:51:58 +02001149 /* Advertise 2.0v for compatibility with the SDIO card's OCR */
1150 slot->host->ocr_mask = MMC_VDD_20_21 | MMC_VDD_165_195;
Andy Shevchenkod5565572016-08-29 12:33:40 +03001151 slot->host->mmc->caps |= MMC_CAP_NONREMOVABLE |
1152 MMC_CAP_POWER_OFF_CARD;
1153 break;
Andy Shevchenko2e57bbe2016-08-29 12:33:39 +03001154 default:
David Cohen8776a162013-10-01 13:18:15 -07001155 return -ENODEV;
Andy Shevchenko2e57bbe2016-08-29 12:33:39 +03001156 }
Andy Shevchenko0e392202017-07-24 18:07:50 +03001157
1158 intel_mrfld_mmc_fix_up_power_slot(slot);
David Cohen8776a162013-10-01 13:18:15 -07001159 return 0;
1160}
1161
Andy Shevchenko1f64cec2016-07-12 14:03:42 +03001162static const struct sdhci_pci_fixes sdhci_intel_mrfld_mmc = {
David Cohen8776a162013-10-01 13:18:15 -07001163 .quirks = SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC,
Gao, Yunpengb7574ba2014-09-04 15:18:05 +08001164 .quirks2 = SDHCI_QUIRK2_BROKEN_HS200 |
1165 SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
Gao, Yunpengf1b55a52014-08-18 15:05:52 +08001166 .allow_runtime_pm = true,
Andy Shevchenko1f64cec2016-07-12 14:03:42 +03001167 .probe_slot = intel_mrfld_mmc_probe_slot,
David Cohen8776a162013-10-01 13:18:15 -07001168};
1169
Pierre Ossman45211e22008-03-24 13:09:09 +01001170static int jmicron_pmos(struct sdhci_pci_chip *chip, int on)
1171{
1172 u8 scratch;
1173 int ret;
1174
1175 ret = pci_read_config_byte(chip->pdev, 0xAE, &scratch);
1176 if (ret)
1177 return ret;
1178
1179 /*
1180 * Turn PMOS on [bit 0], set over current detection to 2.4 V
1181 * [bit 1:2] and enable over current debouncing [bit 6].
1182 */
1183 if (on)
1184 scratch |= 0x47;
1185 else
1186 scratch &= ~0x47;
1187
kbuild test robot75820412015-10-06 04:01:04 +08001188 return pci_write_config_byte(chip->pdev, 0xAE, scratch);
Pierre Ossman45211e22008-03-24 13:09:09 +01001189}
1190
1191static int jmicron_probe(struct sdhci_pci_chip *chip)
1192{
1193 int ret;
Takashi Iwai8f230f452010-12-08 10:04:30 +01001194 u16 mmcdev = 0;
Pierre Ossman45211e22008-03-24 13:09:09 +01001195
Pierre Ossman93fc48c2008-06-28 18:21:41 +02001196 if (chip->pdev->revision == 0) {
1197 chip->quirks |= SDHCI_QUIRK_32BIT_DMA_ADDR |
1198 SDHCI_QUIRK_32BIT_DMA_SIZE |
Pierre Ossman2134a922008-06-28 18:28:51 +02001199 SDHCI_QUIRK_32BIT_ADMA_SIZE |
Pierre Ossman4a3cba32008-07-29 00:11:16 +02001200 SDHCI_QUIRK_RESET_AFTER_REQUEST |
Pierre Ossman86a6a872009-02-02 21:13:49 +01001201 SDHCI_QUIRK_BROKEN_SMALL_PIO;
Pierre Ossman93fc48c2008-06-28 18:21:41 +02001202 }
1203
Pierre Ossman45211e22008-03-24 13:09:09 +01001204 /*
Pierre Ossman44894282008-04-04 19:36:59 +02001205 * JMicron chips can have two interfaces to the same hardware
1206 * in order to work around limitations in Microsoft's driver.
1207 * We need to make sure we only bind to one of them.
1208 *
1209 * This code assumes two things:
1210 *
1211 * 1. The PCI code adds subfunctions in order.
1212 *
1213 * 2. The MMC interface has a lower subfunction number
1214 * than the SD interface.
1215 */
Takashi Iwai8f230f452010-12-08 10:04:30 +01001216 if (chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB38X_SD)
1217 mmcdev = PCI_DEVICE_ID_JMICRON_JMB38X_MMC;
1218 else if (chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_SD)
1219 mmcdev = PCI_DEVICE_ID_JMICRON_JMB388_ESD;
1220
1221 if (mmcdev) {
Pierre Ossman44894282008-04-04 19:36:59 +02001222 struct pci_dev *sd_dev;
1223
1224 sd_dev = NULL;
1225 while ((sd_dev = pci_get_device(PCI_VENDOR_ID_JMICRON,
Takashi Iwai8f230f452010-12-08 10:04:30 +01001226 mmcdev, sd_dev)) != NULL) {
Pierre Ossman44894282008-04-04 19:36:59 +02001227 if ((PCI_SLOT(chip->pdev->devfn) ==
1228 PCI_SLOT(sd_dev->devfn)) &&
1229 (chip->pdev->bus == sd_dev->bus))
1230 break;
1231 }
1232
1233 if (sd_dev) {
1234 pci_dev_put(sd_dev);
1235 dev_info(&chip->pdev->dev, "Refusing to bind to "
1236 "secondary interface.\n");
1237 return -ENODEV;
1238 }
1239 }
1240
1241 /*
Pierre Ossman45211e22008-03-24 13:09:09 +01001242 * JMicron chips need a bit of a nudge to enable the power
1243 * output pins.
1244 */
1245 ret = jmicron_pmos(chip, 1);
1246 if (ret) {
1247 dev_err(&chip->pdev->dev, "Failure enabling card power\n");
1248 return ret;
1249 }
1250
Takashi Iwai82b0e232011-04-21 20:26:38 +02001251 /* quirk for unsable RO-detection on JM388 chips */
1252 if (chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_SD ||
1253 chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_ESD)
1254 chip->quirks |= SDHCI_QUIRK_UNSTABLE_RO_DETECT;
1255
Pierre Ossman45211e22008-03-24 13:09:09 +01001256 return 0;
1257}
1258
Pierre Ossman44894282008-04-04 19:36:59 +02001259static void jmicron_enable_mmc(struct sdhci_host *host, int on)
1260{
1261 u8 scratch;
1262
1263 scratch = readb(host->ioaddr + 0xC0);
1264
1265 if (on)
1266 scratch |= 0x01;
1267 else
1268 scratch &= ~0x01;
1269
1270 writeb(scratch, host->ioaddr + 0xC0);
1271}
1272
1273static int jmicron_probe_slot(struct sdhci_pci_slot *slot)
1274{
Pierre Ossman2134a922008-06-28 18:28:51 +02001275 if (slot->chip->pdev->revision == 0) {
1276 u16 version;
1277
1278 version = readl(slot->host->ioaddr + SDHCI_HOST_VERSION);
1279 version = (version & SDHCI_VENDOR_VER_MASK) >>
1280 SDHCI_VENDOR_VER_SHIFT;
1281
1282 /*
1283 * Older versions of the chip have lots of nasty glitches
1284 * in the ADMA engine. It's best just to avoid it
1285 * completely.
1286 */
1287 if (version < 0xAC)
1288 slot->host->quirks |= SDHCI_QUIRK_BROKEN_ADMA;
1289 }
1290
Takashi Iwai8f230f452010-12-08 10:04:30 +01001291 /* JM388 MMC doesn't support 1.8V while SD supports it */
1292 if (slot->chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_ESD) {
1293 slot->host->ocr_avail_sd = MMC_VDD_32_33 | MMC_VDD_33_34 |
1294 MMC_VDD_29_30 | MMC_VDD_30_31 |
1295 MMC_VDD_165_195; /* allow 1.8V */
1296 slot->host->ocr_avail_mmc = MMC_VDD_32_33 | MMC_VDD_33_34 |
1297 MMC_VDD_29_30 | MMC_VDD_30_31; /* no 1.8V for MMC */
1298 }
1299
Pierre Ossman44894282008-04-04 19:36:59 +02001300 /*
1301 * The secondary interface requires a bit set to get the
1302 * interrupts.
1303 */
Takashi Iwai8f230f452010-12-08 10:04:30 +01001304 if (slot->chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB38X_MMC ||
1305 slot->chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_ESD)
Pierre Ossman44894282008-04-04 19:36:59 +02001306 jmicron_enable_mmc(slot->host, 1);
1307
Takashi Iwaid75c1082010-12-16 17:54:14 +01001308 slot->host->mmc->caps |= MMC_CAP_BUS_WIDTH_TEST;
1309
Pierre Ossman44894282008-04-04 19:36:59 +02001310 return 0;
1311}
1312
Pierre Ossman1e728592008-04-16 19:13:13 +02001313static void jmicron_remove_slot(struct sdhci_pci_slot *slot, int dead)
Pierre Ossman44894282008-04-04 19:36:59 +02001314{
Pierre Ossman1e728592008-04-16 19:13:13 +02001315 if (dead)
1316 return;
1317
Takashi Iwai8f230f452010-12-08 10:04:30 +01001318 if (slot->chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB38X_MMC ||
1319 slot->chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_ESD)
Pierre Ossman44894282008-04-04 19:36:59 +02001320 jmicron_enable_mmc(slot->host, 0);
1321}
1322
Adrian Hunterb7813f02017-03-20 19:50:50 +02001323#ifdef CONFIG_PM_SLEEP
Manuel Lauss29495aa2011-11-03 11:09:45 +01001324static int jmicron_suspend(struct sdhci_pci_chip *chip)
Pierre Ossman44894282008-04-04 19:36:59 +02001325{
Adrian Hunter30cf2802017-03-20 19:50:51 +02001326 int i, ret;
1327
Adrian Hunter5c3c6122018-01-09 09:52:18 +02001328 ret = sdhci_pci_suspend_host(chip);
Adrian Hunter30cf2802017-03-20 19:50:51 +02001329 if (ret)
1330 return ret;
Pierre Ossman44894282008-04-04 19:36:59 +02001331
Takashi Iwai8f230f452010-12-08 10:04:30 +01001332 if (chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB38X_MMC ||
1333 chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_ESD) {
Ameya Palandeb177bc92011-04-05 21:13:13 +03001334 for (i = 0; i < chip->num_slots; i++)
Pierre Ossman44894282008-04-04 19:36:59 +02001335 jmicron_enable_mmc(chip->slots[i]->host, 0);
1336 }
1337
1338 return 0;
1339}
1340
Pierre Ossman45211e22008-03-24 13:09:09 +01001341static int jmicron_resume(struct sdhci_pci_chip *chip)
1342{
Pierre Ossman44894282008-04-04 19:36:59 +02001343 int ret, i;
1344
Takashi Iwai8f230f452010-12-08 10:04:30 +01001345 if (chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB38X_MMC ||
1346 chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_ESD) {
Ameya Palandeb177bc92011-04-05 21:13:13 +03001347 for (i = 0; i < chip->num_slots; i++)
Pierre Ossman44894282008-04-04 19:36:59 +02001348 jmicron_enable_mmc(chip->slots[i]->host, 1);
1349 }
Pierre Ossman45211e22008-03-24 13:09:09 +01001350
1351 ret = jmicron_pmos(chip, 1);
1352 if (ret) {
1353 dev_err(&chip->pdev->dev, "Failure enabling card power\n");
1354 return ret;
1355 }
1356
Adrian Hunter30cf2802017-03-20 19:50:51 +02001357 return sdhci_pci_resume_host(chip);
Pierre Ossman45211e22008-03-24 13:09:09 +01001358}
Adrian Hunterb7813f02017-03-20 19:50:50 +02001359#endif
Pierre Ossman45211e22008-03-24 13:09:09 +01001360
Pierre Ossman22606402008-03-23 19:33:23 +01001361static const struct sdhci_pci_fixes sdhci_jmicron = {
Pierre Ossman45211e22008-03-24 13:09:09 +01001362 .probe = jmicron_probe,
1363
Pierre Ossman44894282008-04-04 19:36:59 +02001364 .probe_slot = jmicron_probe_slot,
1365 .remove_slot = jmicron_remove_slot,
1366
Adrian Hunterb7813f02017-03-20 19:50:50 +02001367#ifdef CONFIG_PM_SLEEP
Pierre Ossman44894282008-04-04 19:36:59 +02001368 .suspend = jmicron_suspend,
Pierre Ossman45211e22008-03-24 13:09:09 +01001369 .resume = jmicron_resume,
Adrian Hunterb7813f02017-03-20 19:50:50 +02001370#endif
Pierre Ossman22606402008-03-23 19:33:23 +01001371};
1372
Nicolas Pitrea7a61862009-12-14 18:01:26 -08001373/* SysKonnect CardBus2SDIO extra registers */
1374#define SYSKT_CTRL 0x200
1375#define SYSKT_RDFIFO_STAT 0x204
1376#define SYSKT_WRFIFO_STAT 0x208
1377#define SYSKT_POWER_DATA 0x20c
1378#define SYSKT_POWER_330 0xef
1379#define SYSKT_POWER_300 0xf8
1380#define SYSKT_POWER_184 0xcc
1381#define SYSKT_POWER_CMD 0x20d
1382#define SYSKT_POWER_START (1 << 7)
1383#define SYSKT_POWER_STATUS 0x20e
1384#define SYSKT_POWER_STATUS_OK (1 << 0)
1385#define SYSKT_BOARD_REV 0x210
1386#define SYSKT_CHIP_REV 0x211
1387#define SYSKT_CONF_DATA 0x212
1388#define SYSKT_CONF_DATA_1V8 (1 << 2)
1389#define SYSKT_CONF_DATA_2V5 (1 << 1)
1390#define SYSKT_CONF_DATA_3V3 (1 << 0)
1391
1392static int syskt_probe(struct sdhci_pci_chip *chip)
1393{
1394 if ((chip->pdev->class & 0x0000FF) == PCI_SDHCI_IFVENDOR) {
1395 chip->pdev->class &= ~0x0000FF;
1396 chip->pdev->class |= PCI_SDHCI_IFDMA;
1397 }
1398 return 0;
1399}
1400
1401static int syskt_probe_slot(struct sdhci_pci_slot *slot)
1402{
1403 int tm, ps;
1404
1405 u8 board_rev = readb(slot->host->ioaddr + SYSKT_BOARD_REV);
1406 u8 chip_rev = readb(slot->host->ioaddr + SYSKT_CHIP_REV);
1407 dev_info(&slot->chip->pdev->dev, "SysKonnect CardBus2SDIO, "
1408 "board rev %d.%d, chip rev %d.%d\n",
1409 board_rev >> 4, board_rev & 0xf,
1410 chip_rev >> 4, chip_rev & 0xf);
1411 if (chip_rev >= 0x20)
1412 slot->host->quirks |= SDHCI_QUIRK_FORCE_DMA;
1413
1414 writeb(SYSKT_POWER_330, slot->host->ioaddr + SYSKT_POWER_DATA);
1415 writeb(SYSKT_POWER_START, slot->host->ioaddr + SYSKT_POWER_CMD);
1416 udelay(50);
1417 tm = 10; /* Wait max 1 ms */
1418 do {
1419 ps = readw(slot->host->ioaddr + SYSKT_POWER_STATUS);
1420 if (ps & SYSKT_POWER_STATUS_OK)
1421 break;
1422 udelay(100);
1423 } while (--tm);
1424 if (!tm) {
1425 dev_err(&slot->chip->pdev->dev,
1426 "power regulator never stabilized");
1427 writeb(0, slot->host->ioaddr + SYSKT_POWER_CMD);
1428 return -ENODEV;
1429 }
1430
1431 return 0;
1432}
1433
1434static const struct sdhci_pci_fixes sdhci_syskt = {
1435 .quirks = SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER,
1436 .probe = syskt_probe,
1437 .probe_slot = syskt_probe_slot,
1438};
1439
Harald Welte557b0692009-06-18 16:53:38 +02001440static int via_probe(struct sdhci_pci_chip *chip)
1441{
1442 if (chip->pdev->revision == 0x10)
1443 chip->quirks |= SDHCI_QUIRK_DELAY_AFTER_POWER;
1444
1445 return 0;
1446}
1447
1448static const struct sdhci_pci_fixes sdhci_via = {
1449 .probe = via_probe,
1450};
1451
Micky Ching9107ebb2014-02-21 18:40:35 +08001452static int rtsx_probe_slot(struct sdhci_pci_slot *slot)
1453{
1454 slot->host->mmc->caps2 |= MMC_CAP2_HS200;
1455 return 0;
1456}
1457
1458static const struct sdhci_pci_fixes sdhci_rtsx = {
1459 .quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN |
Micky Chinge30b9782015-04-07 11:32:01 +08001460 SDHCI_QUIRK2_BROKEN_64_BIT_DMA |
Micky Ching9107ebb2014-02-21 18:40:35 +08001461 SDHCI_QUIRK2_BROKEN_DDR50,
1462 .probe_slot = rtsx_probe_slot,
1463};
1464
Vincent Wanb5e97d62015-06-11 20:11:47 +08001465/*AMD chipset generation*/
1466enum amd_chipset_gen {
1467 AMD_CHIPSET_BEFORE_ML,
1468 AMD_CHIPSET_CZ,
1469 AMD_CHIPSET_NL,
1470 AMD_CHIPSET_UNKNOWN,
1471};
1472
Shyam Sundar S Kc31165d2017-01-12 18:09:00 +05301473/* AMD registers */
1474#define AMD_SD_AUTO_PATTERN 0xB8
1475#define AMD_MSLEEP_DURATION 4
1476#define AMD_SD_MISC_CONTROL 0xD0
1477#define AMD_MAX_TUNE_VALUE 0x0B
1478#define AMD_AUTO_TUNE_SEL 0x10800
1479#define AMD_FIFO_PTR 0x30
1480#define AMD_BIT_MASK 0x1F
1481
1482static void amd_tuning_reset(struct sdhci_host *host)
1483{
1484 unsigned int val;
1485
1486 val = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1487 val |= SDHCI_CTRL_PRESET_VAL_ENABLE | SDHCI_CTRL_EXEC_TUNING;
1488 sdhci_writew(host, val, SDHCI_HOST_CONTROL2);
1489
1490 val = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1491 val &= ~SDHCI_CTRL_EXEC_TUNING;
1492 sdhci_writew(host, val, SDHCI_HOST_CONTROL2);
1493}
1494
1495static void amd_config_tuning_phase(struct pci_dev *pdev, u8 phase)
1496{
1497 unsigned int val;
1498
1499 pci_read_config_dword(pdev, AMD_SD_AUTO_PATTERN, &val);
1500 val &= ~AMD_BIT_MASK;
1501 val |= (AMD_AUTO_TUNE_SEL | (phase << 1));
1502 pci_write_config_dword(pdev, AMD_SD_AUTO_PATTERN, val);
1503}
1504
1505static void amd_enable_manual_tuning(struct pci_dev *pdev)
1506{
1507 unsigned int val;
1508
1509 pci_read_config_dword(pdev, AMD_SD_MISC_CONTROL, &val);
1510 val |= AMD_FIFO_PTR;
1511 pci_write_config_dword(pdev, AMD_SD_MISC_CONTROL, val);
1512}
1513
Daniel Kurtz300ad892018-04-06 16:07:59 -06001514static int amd_execute_tuning_hs200(struct sdhci_host *host, u32 opcode)
Shyam Sundar S Kc31165d2017-01-12 18:09:00 +05301515{
1516 struct sdhci_pci_slot *slot = sdhci_priv(host);
1517 struct pci_dev *pdev = slot->chip->pdev;
1518 u8 valid_win = 0;
1519 u8 valid_win_max = 0;
1520 u8 valid_win_end = 0;
1521 u8 ctrl, tune_around;
1522
1523 amd_tuning_reset(host);
1524
1525 for (tune_around = 0; tune_around < 12; tune_around++) {
1526 amd_config_tuning_phase(pdev, tune_around);
1527
1528 if (mmc_send_tuning(host->mmc, opcode, NULL)) {
1529 valid_win = 0;
1530 msleep(AMD_MSLEEP_DURATION);
1531 ctrl = SDHCI_RESET_CMD | SDHCI_RESET_DATA;
1532 sdhci_writeb(host, ctrl, SDHCI_SOFTWARE_RESET);
1533 } else if (++valid_win > valid_win_max) {
1534 valid_win_max = valid_win;
1535 valid_win_end = tune_around;
1536 }
1537 }
1538
1539 if (!valid_win_max) {
1540 dev_err(&pdev->dev, "no tuning point found\n");
1541 return -EIO;
1542 }
1543
1544 amd_config_tuning_phase(pdev, valid_win_end - valid_win_max / 2);
1545
1546 amd_enable_manual_tuning(pdev);
1547
1548 host->mmc->retune_period = 0;
1549
1550 return 0;
1551}
1552
Daniel Kurtz300ad892018-04-06 16:07:59 -06001553static int amd_execute_tuning(struct mmc_host *mmc, u32 opcode)
1554{
1555 struct sdhci_host *host = mmc_priv(mmc);
1556
1557 /* AMD requires custom HS200 tuning */
1558 if (host->timing == MMC_TIMING_MMC_HS200)
1559 return amd_execute_tuning_hs200(host, opcode);
1560
1561 /* Otherwise perform standard SDHCI tuning */
1562 return sdhci_execute_tuning(mmc, opcode);
1563}
1564
1565static int amd_probe_slot(struct sdhci_pci_slot *slot)
1566{
1567 struct mmc_host_ops *ops = &slot->host->mmc_host_ops;
1568
1569 ops->execute_tuning = amd_execute_tuning;
1570
1571 return 0;
1572}
1573
Vincent Wand44f88d2014-11-05 14:09:14 +08001574static int amd_probe(struct sdhci_pci_chip *chip)
1575{
1576 struct pci_dev *smbus_dev;
Vincent Wanb5e97d62015-06-11 20:11:47 +08001577 enum amd_chipset_gen gen;
Vincent Wand44f88d2014-11-05 14:09:14 +08001578
1579 smbus_dev = pci_get_device(PCI_VENDOR_ID_AMD,
1580 PCI_DEVICE_ID_AMD_HUDSON2_SMBUS, NULL);
Vincent Wanb5e97d62015-06-11 20:11:47 +08001581 if (smbus_dev) {
1582 gen = AMD_CHIPSET_BEFORE_ML;
1583 } else {
1584 smbus_dev = pci_get_device(PCI_VENDOR_ID_AMD,
1585 PCI_DEVICE_ID_AMD_KERNCZ_SMBUS, NULL);
1586 if (smbus_dev) {
1587 if (smbus_dev->revision < 0x51)
1588 gen = AMD_CHIPSET_CZ;
1589 else
1590 gen = AMD_CHIPSET_NL;
1591 } else {
1592 gen = AMD_CHIPSET_UNKNOWN;
1593 }
1594 }
Vincent Wand44f88d2014-11-05 14:09:14 +08001595
Shyam Sundar S Kc31165d2017-01-12 18:09:00 +05301596 if (gen == AMD_CHIPSET_BEFORE_ML || gen == AMD_CHIPSET_CZ)
Vincent Wand44f88d2014-11-05 14:09:14 +08001597 chip->quirks2 |= SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD;
1598
1599 return 0;
1600}
1601
Raul E Rangel7a869f02019-09-04 10:46:25 -06001602static u32 sdhci_read_present_state(struct sdhci_host *host)
1603{
1604 return sdhci_readl(host, SDHCI_PRESENT_STATE);
1605}
1606
zhengbin38413ce2019-10-04 17:44:20 +08001607static void amd_sdhci_reset(struct sdhci_host *host, u8 mask)
Raul E Rangel7a869f02019-09-04 10:46:25 -06001608{
1609 struct sdhci_pci_slot *slot = sdhci_priv(host);
1610 struct pci_dev *pdev = slot->chip->pdev;
1611 u32 present_state;
1612
1613 /*
1614 * SDHC 0x7906 requires a hard reset to clear all internal state.
1615 * Otherwise it can get into a bad state where the DATA lines are always
1616 * read as zeros.
1617 */
1618 if (pdev->device == 0x7906 && (mask & SDHCI_RESET_ALL)) {
1619 pci_clear_master(pdev);
1620
1621 pci_save_state(pdev);
1622
1623 pci_set_power_state(pdev, PCI_D3cold);
1624 pr_debug("%s: power_state=%u\n", mmc_hostname(host->mmc),
1625 pdev->current_state);
1626 pci_set_power_state(pdev, PCI_D0);
1627
1628 pci_restore_state(pdev);
1629
1630 /*
1631 * SDHCI_RESET_ALL says the card detect logic should not be
1632 * reset, but since we need to reset the entire controller
1633 * we should wait until the card detect logic has stabilized.
1634 *
1635 * This normally takes about 40ms.
1636 */
1637 readx_poll_timeout(
1638 sdhci_read_present_state,
1639 host,
1640 present_state,
1641 present_state & SDHCI_CD_STABLE,
1642 10000,
1643 100000
1644 );
1645 }
1646
1647 return sdhci_reset(host, mask);
1648}
1649
Shyam Sundar S Kc31165d2017-01-12 18:09:00 +05301650static const struct sdhci_ops amd_sdhci_pci_ops = {
1651 .set_clock = sdhci_set_clock,
1652 .enable_dma = sdhci_pci_enable_dma,
Michał Mirosławadc16392017-08-14 22:00:26 +02001653 .set_bus_width = sdhci_set_bus_width,
Raul E Rangel7a869f02019-09-04 10:46:25 -06001654 .reset = amd_sdhci_reset,
Shyam Sundar S Kc31165d2017-01-12 18:09:00 +05301655 .set_uhs_signaling = sdhci_set_uhs_signaling,
Shyam Sundar S Kc31165d2017-01-12 18:09:00 +05301656};
1657
Vincent Wand44f88d2014-11-05 14:09:14 +08001658static const struct sdhci_pci_fixes sdhci_amd = {
1659 .probe = amd_probe,
Shyam Sundar S Kc31165d2017-01-12 18:09:00 +05301660 .ops = &amd_sdhci_pci_ops,
Daniel Kurtz300ad892018-04-06 16:07:59 -06001661 .probe_slot = amd_probe_slot,
Vincent Wand44f88d2014-11-05 14:09:14 +08001662};
1663
Bill Pemberton9647f842012-11-19 13:25:11 -05001664static const struct pci_device_id pci_ids[] = {
Matthias Kraemerc949c902017-05-15 23:44:17 +02001665 SDHCI_PCI_DEVICE(RICOH, R5C822, ricoh),
1666 SDHCI_PCI_DEVICE(RICOH, R5C843, ricoh_mmc),
1667 SDHCI_PCI_DEVICE(RICOH, R5CE822, ricoh_mmc),
1668 SDHCI_PCI_DEVICE(RICOH, R5CE823, ricoh_mmc),
1669 SDHCI_PCI_DEVICE(ENE, CB712_SD, ene_712),
1670 SDHCI_PCI_DEVICE(ENE, CB712_SD_2, ene_712),
1671 SDHCI_PCI_DEVICE(ENE, CB714_SD, ene_714),
1672 SDHCI_PCI_DEVICE(ENE, CB714_SD_2, ene_714),
1673 SDHCI_PCI_DEVICE(MARVELL, 88ALP01_SD, cafe),
1674 SDHCI_PCI_DEVICE(JMICRON, JMB38X_SD, jmicron),
1675 SDHCI_PCI_DEVICE(JMICRON, JMB38X_MMC, jmicron),
1676 SDHCI_PCI_DEVICE(JMICRON, JMB388_SD, jmicron),
1677 SDHCI_PCI_DEVICE(JMICRON, JMB388_ESD, jmicron),
1678 SDHCI_PCI_DEVICE(SYSKONNECT, 8000, syskt),
1679 SDHCI_PCI_DEVICE(VIA, 95D0, via),
1680 SDHCI_PCI_DEVICE(REALTEK, 5250, rtsx),
1681 SDHCI_PCI_DEVICE(INTEL, QRK_SD, intel_qrk),
1682 SDHCI_PCI_DEVICE(INTEL, MRST_SD0, intel_mrst_hc0),
1683 SDHCI_PCI_DEVICE(INTEL, MRST_SD1, intel_mrst_hc1_hc2),
1684 SDHCI_PCI_DEVICE(INTEL, MRST_SD2, intel_mrst_hc1_hc2),
1685 SDHCI_PCI_DEVICE(INTEL, MFD_SD, intel_mfd_sd),
1686 SDHCI_PCI_DEVICE(INTEL, MFD_SDIO1, intel_mfd_sdio),
1687 SDHCI_PCI_DEVICE(INTEL, MFD_SDIO2, intel_mfd_sdio),
1688 SDHCI_PCI_DEVICE(INTEL, MFD_EMMC0, intel_mfd_emmc),
1689 SDHCI_PCI_DEVICE(INTEL, MFD_EMMC1, intel_mfd_emmc),
1690 SDHCI_PCI_DEVICE(INTEL, PCH_SDIO0, intel_pch_sdio),
1691 SDHCI_PCI_DEVICE(INTEL, PCH_SDIO1, intel_pch_sdio),
1692 SDHCI_PCI_DEVICE(INTEL, BYT_EMMC, intel_byt_emmc),
1693 SDHCI_PCI_SUBDEVICE(INTEL, BYT_SDIO, NI, 7884, ni_byt_sdio),
1694 SDHCI_PCI_DEVICE(INTEL, BYT_SDIO, intel_byt_sdio),
1695 SDHCI_PCI_DEVICE(INTEL, BYT_SD, intel_byt_sd),
1696 SDHCI_PCI_DEVICE(INTEL, BYT_EMMC2, intel_byt_emmc),
1697 SDHCI_PCI_DEVICE(INTEL, BSW_EMMC, intel_byt_emmc),
1698 SDHCI_PCI_DEVICE(INTEL, BSW_SDIO, intel_byt_sdio),
1699 SDHCI_PCI_DEVICE(INTEL, BSW_SD, intel_byt_sd),
1700 SDHCI_PCI_DEVICE(INTEL, CLV_SDIO0, intel_mfd_sd),
1701 SDHCI_PCI_DEVICE(INTEL, CLV_SDIO1, intel_mfd_sdio),
1702 SDHCI_PCI_DEVICE(INTEL, CLV_SDIO2, intel_mfd_sdio),
1703 SDHCI_PCI_DEVICE(INTEL, CLV_EMMC0, intel_mfd_emmc),
1704 SDHCI_PCI_DEVICE(INTEL, CLV_EMMC1, intel_mfd_emmc),
1705 SDHCI_PCI_DEVICE(INTEL, MRFLD_MMC, intel_mrfld_mmc),
1706 SDHCI_PCI_DEVICE(INTEL, SPT_EMMC, intel_byt_emmc),
1707 SDHCI_PCI_DEVICE(INTEL, SPT_SDIO, intel_byt_sdio),
1708 SDHCI_PCI_DEVICE(INTEL, SPT_SD, intel_byt_sd),
1709 SDHCI_PCI_DEVICE(INTEL, DNV_EMMC, intel_byt_emmc),
Adrian Huntercdaba732017-09-18 15:17:05 +03001710 SDHCI_PCI_DEVICE(INTEL, CDF_EMMC, intel_glk_emmc),
Matthias Kraemerc949c902017-05-15 23:44:17 +02001711 SDHCI_PCI_DEVICE(INTEL, BXT_EMMC, intel_byt_emmc),
1712 SDHCI_PCI_DEVICE(INTEL, BXT_SDIO, intel_byt_sdio),
1713 SDHCI_PCI_DEVICE(INTEL, BXT_SD, intel_byt_sd),
1714 SDHCI_PCI_DEVICE(INTEL, BXTM_EMMC, intel_byt_emmc),
1715 SDHCI_PCI_DEVICE(INTEL, BXTM_SDIO, intel_byt_sdio),
1716 SDHCI_PCI_DEVICE(INTEL, BXTM_SD, intel_byt_sd),
1717 SDHCI_PCI_DEVICE(INTEL, APL_EMMC, intel_byt_emmc),
1718 SDHCI_PCI_DEVICE(INTEL, APL_SDIO, intel_byt_sdio),
1719 SDHCI_PCI_DEVICE(INTEL, APL_SD, intel_byt_sd),
Adrian Hunterbc55dcd2017-06-01 12:10:07 +03001720 SDHCI_PCI_DEVICE(INTEL, GLK_EMMC, intel_glk_emmc),
Matthias Kraemerc949c902017-05-15 23:44:17 +02001721 SDHCI_PCI_DEVICE(INTEL, GLK_SDIO, intel_byt_sdio),
1722 SDHCI_PCI_DEVICE(INTEL, GLK_SD, intel_byt_sd),
Adrian Hunterbc55dcd2017-06-01 12:10:07 +03001723 SDHCI_PCI_DEVICE(INTEL, CNP_EMMC, intel_glk_emmc),
1724 SDHCI_PCI_DEVICE(INTEL, CNP_SD, intel_byt_sd),
1725 SDHCI_PCI_DEVICE(INTEL, CNPH_SD, intel_byt_sd),
Adrian Hunter5637ffa2018-06-20 09:23:13 +03001726 SDHCI_PCI_DEVICE(INTEL, ICP_EMMC, intel_glk_emmc),
1727 SDHCI_PCI_DEVICE(INTEL, ICP_SD, intel_byt_sd),
Adrian Huntercb3a7d4a2019-06-20 12:49:01 +03001728 SDHCI_PCI_DEVICE(INTEL, EHL_EMMC, intel_glk_emmc),
1729 SDHCI_PCI_DEVICE(INTEL, EHL_SD, intel_byt_sd),
Adrian Hunter765c5962019-04-08 11:32:11 +03001730 SDHCI_PCI_DEVICE(INTEL, CML_EMMC, intel_glk_emmc),
1731 SDHCI_PCI_DEVICE(INTEL, CML_SD, intel_byt_sd),
Adrian Hunter8f05eee2019-07-30 09:07:23 +03001732 SDHCI_PCI_DEVICE(INTEL, CMLH_SD, intel_byt_sd),
Adrian Hunter315e3bd7a2019-10-10 15:46:30 +03001733 SDHCI_PCI_DEVICE(INTEL, JSL_EMMC, intel_glk_emmc),
1734 SDHCI_PCI_DEVICE(INTEL, JSL_SD, intel_byt_sd),
Matthias Kraemerc949c902017-05-15 23:44:17 +02001735 SDHCI_PCI_DEVICE(O2, 8120, o2),
1736 SDHCI_PCI_DEVICE(O2, 8220, o2),
1737 SDHCI_PCI_DEVICE(O2, 8221, o2),
1738 SDHCI_PCI_DEVICE(O2, 8320, o2),
1739 SDHCI_PCI_DEVICE(O2, 8321, o2),
1740 SDHCI_PCI_DEVICE(O2, FUJIN2, o2),
1741 SDHCI_PCI_DEVICE(O2, SDS0, o2),
1742 SDHCI_PCI_DEVICE(O2, SDS1, o2),
1743 SDHCI_PCI_DEVICE(O2, SEABIRD0, o2),
1744 SDHCI_PCI_DEVICE(O2, SEABIRD1, o2),
Atul Gargd72d72c2018-01-03 20:17:36 -08001745 SDHCI_PCI_DEVICE(ARASAN, PHY_EMMC, arasan),
Prabu Thangamuthu152f8202018-07-11 13:26:17 +05301746 SDHCI_PCI_DEVICE(SYNOPSYS, DWC_MSHC, snps),
Ben Chuange51df6c2019-09-11 15:23:44 +08001747 SDHCI_PCI_DEVICE(GLI, 9750, gl9750),
1748 SDHCI_PCI_DEVICE(GLI, 9755, gl9755),
Matthias Kraemerc949c902017-05-15 23:44:17 +02001749 SDHCI_PCI_DEVICE_CLASS(AMD, SYSTEM_SDHCI, PCI_CLASS_MASK, amd),
1750 /* Generic SD host controller */
1751 {PCI_DEVICE_CLASS(SYSTEM_SDHCI, PCI_CLASS_MASK)},
Pierre Ossman22606402008-03-23 19:33:23 +01001752 { /* end: all zeroes */ },
1753};
1754
1755MODULE_DEVICE_TABLE(pci, pci_ids);
1756
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001757/*****************************************************************************\
1758 * *
1759 * SDHCI core callbacks *
1760 * *
1761\*****************************************************************************/
1762
Atul Gargd72d72c2018-01-03 20:17:36 -08001763int sdhci_pci_enable_dma(struct sdhci_host *host)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001764{
1765 struct sdhci_pci_slot *slot;
1766 struct pci_dev *pdev;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001767
1768 slot = sdhci_priv(host);
1769 pdev = slot->chip->pdev;
1770
1771 if (((pdev->class & 0xFFFF00) == (PCI_CLASS_SYSTEM_SDHCI << 8)) &&
1772 ((pdev->class & 0x0000FF) != PCI_SDHCI_IFDMA) &&
Richard Röjforsa13abc72009-09-22 16:45:30 -07001773 (host->flags & SDHCI_USE_SDMA)) {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001774 dev_warn(&pdev->dev, "Will use DMA mode even though HW "
1775 "doesn't fully claim to support it.\n");
1776 }
1777
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001778 pci_set_master(pdev);
1779
1780 return 0;
1781}
1782
Adrian Hunterc9faff62013-06-13 11:50:26 +03001783static void sdhci_pci_gpio_hw_reset(struct sdhci_host *host)
Adrian Hunter0f201652011-08-29 16:42:13 +03001784{
1785 struct sdhci_pci_slot *slot = sdhci_priv(host);
1786 int rst_n_gpio = slot->rst_n_gpio;
1787
1788 if (!gpio_is_valid(rst_n_gpio))
1789 return;
1790 gpio_set_value_cansleep(rst_n_gpio, 0);
1791 /* For eMMC, minimum is 1us but give it 10us for good measure */
1792 udelay(10);
1793 gpio_set_value_cansleep(rst_n_gpio, 1);
1794 /* For eMMC, minimum is 200us but give it 300us for good measure */
1795 usleep_range(300, 1000);
1796}
1797
Adrian Hunterc9faff62013-06-13 11:50:26 +03001798static void sdhci_pci_hw_reset(struct sdhci_host *host)
1799{
1800 struct sdhci_pci_slot *slot = sdhci_priv(host);
1801
1802 if (slot->hw_reset)
1803 slot->hw_reset(host);
1804}
1805
Lars-Peter Clausenc9155682013-03-13 19:26:05 +01001806static const struct sdhci_ops sdhci_pci_ops = {
Russell King17710592014-04-25 12:58:55 +01001807 .set_clock = sdhci_set_clock,
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001808 .enable_dma = sdhci_pci_enable_dma,
Michał Mirosławadc16392017-08-14 22:00:26 +02001809 .set_bus_width = sdhci_set_bus_width,
Russell King03231f92014-04-25 12:57:12 +01001810 .reset = sdhci_reset,
Russell King96d7b782014-04-25 12:59:26 +01001811 .set_uhs_signaling = sdhci_set_uhs_signaling,
Adrian Hunter0f201652011-08-29 16:42:13 +03001812 .hw_reset = sdhci_pci_hw_reset,
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001813};
1814
1815/*****************************************************************************\
1816 * *
1817 * Suspend/resume *
1818 * *
1819\*****************************************************************************/
1820
Ulf Hanssonf9900f12016-07-27 10:31:41 +02001821#ifdef CONFIG_PM_SLEEP
Manuel Lauss29495aa2011-11-03 11:09:45 +01001822static int sdhci_pci_suspend(struct device *dev)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001823{
Chuhong Yuan90b51e32019-07-23 20:47:07 +08001824 struct sdhci_pci_chip *chip = dev_get_drvdata(dev);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001825
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001826 if (!chip)
1827 return 0;
1828
Adrian Hunter30cf2802017-03-20 19:50:51 +02001829 if (chip->fixes && chip->fixes->suspend)
1830 return chip->fixes->suspend(chip);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001831
Adrian Hunter30cf2802017-03-20 19:50:51 +02001832 return sdhci_pci_suspend_host(chip);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001833}
1834
Manuel Lauss29495aa2011-11-03 11:09:45 +01001835static int sdhci_pci_resume(struct device *dev)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001836{
Chuhong Yuan90b51e32019-07-23 20:47:07 +08001837 struct sdhci_pci_chip *chip = dev_get_drvdata(dev);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001838
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001839 if (!chip)
1840 return 0;
1841
Adrian Hunter30cf2802017-03-20 19:50:51 +02001842 if (chip->fixes && chip->fixes->resume)
1843 return chip->fixes->resume(chip);
Pierre Ossman45211e22008-03-24 13:09:09 +01001844
Adrian Hunter30cf2802017-03-20 19:50:51 +02001845 return sdhci_pci_resume_host(chip);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001846}
Ulf Hanssonf9900f12016-07-27 10:31:41 +02001847#endif
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001848
Ulf Hanssonf9900f12016-07-27 10:31:41 +02001849#ifdef CONFIG_PM
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001850static int sdhci_pci_runtime_suspend(struct device *dev)
1851{
Chuhong Yuan90b51e32019-07-23 20:47:07 +08001852 struct sdhci_pci_chip *chip = dev_get_drvdata(dev);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001853
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001854 if (!chip)
1855 return 0;
1856
Adrian Hunter966d6962017-03-20 19:50:52 +02001857 if (chip->fixes && chip->fixes->runtime_suspend)
1858 return chip->fixes->runtime_suspend(chip);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001859
Adrian Hunter966d6962017-03-20 19:50:52 +02001860 return sdhci_pci_runtime_suspend_host(chip);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001861}
1862
1863static int sdhci_pci_runtime_resume(struct device *dev)
1864{
Chuhong Yuan90b51e32019-07-23 20:47:07 +08001865 struct sdhci_pci_chip *chip = dev_get_drvdata(dev);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001866
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001867 if (!chip)
1868 return 0;
1869
Adrian Hunter966d6962017-03-20 19:50:52 +02001870 if (chip->fixes && chip->fixes->runtime_resume)
1871 return chip->fixes->runtime_resume(chip);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001872
Adrian Hunter966d6962017-03-20 19:50:52 +02001873 return sdhci_pci_runtime_resume_host(chip);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001874}
Ulf Hanssonf9900f12016-07-27 10:31:41 +02001875#endif
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001876
1877static const struct dev_pm_ops sdhci_pci_pm_ops = {
Ulf Hanssonf9900f12016-07-27 10:31:41 +02001878 SET_SYSTEM_SLEEP_PM_OPS(sdhci_pci_suspend, sdhci_pci_resume)
Peter Griffinf3a92b12014-08-12 17:14:28 +01001879 SET_RUNTIME_PM_OPS(sdhci_pci_runtime_suspend,
Ulf Hansson106276b2014-12-10 16:49:23 +01001880 sdhci_pci_runtime_resume, NULL)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001881};
1882
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001883/*****************************************************************************\
1884 * *
1885 * Device probing/removal *
1886 * *
1887\*****************************************************************************/
1888
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001889static struct sdhci_pci_slot *sdhci_pci_probe_slot(
Adrian Hunter52c506f2011-12-27 15:48:43 +02001890 struct pci_dev *pdev, struct sdhci_pci_chip *chip, int first_bar,
1891 int slotno)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001892{
1893 struct sdhci_pci_slot *slot;
1894 struct sdhci_host *host;
Adrian Hunter52c506f2011-12-27 15:48:43 +02001895 int ret, bar = first_bar + slotno;
Adrian Hunterac9f67b2017-03-20 19:50:33 +02001896 size_t priv_size = chip->fixes ? chip->fixes->priv_size : 0;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001897
1898 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
1899 dev_err(&pdev->dev, "BAR %d is not iomem. Aborting.\n", bar);
1900 return ERR_PTR(-ENODEV);
1901 }
1902
Adrian Hunter90b3e6c2012-10-18 09:54:31 +03001903 if (pci_resource_len(pdev, bar) < 0x100) {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001904 dev_err(&pdev->dev, "Invalid iomem size. You may "
1905 "experience problems.\n");
1906 }
1907
1908 if ((pdev->class & 0x0000FF) == PCI_SDHCI_IFVENDOR) {
1909 dev_err(&pdev->dev, "Vendor specific interface. Aborting.\n");
1910 return ERR_PTR(-ENODEV);
1911 }
1912
1913 if ((pdev->class & 0x0000FF) > PCI_SDHCI_IFVENDOR) {
1914 dev_err(&pdev->dev, "Unknown interface. Aborting.\n");
1915 return ERR_PTR(-ENODEV);
1916 }
1917
Adrian Hunterac9f67b2017-03-20 19:50:33 +02001918 host = sdhci_alloc_host(&pdev->dev, sizeof(*slot) + priv_size);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001919 if (IS_ERR(host)) {
Dan Carpenterc60a32c2009-04-10 23:31:10 +02001920 dev_err(&pdev->dev, "cannot allocate host\n");
Julia Lawalldc0fd7b2010-05-26 14:42:11 -07001921 return ERR_CAST(host);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001922 }
1923
1924 slot = sdhci_priv(host);
1925
1926 slot->chip = chip;
1927 slot->host = host;
Adrian Hunter0f201652011-08-29 16:42:13 +03001928 slot->rst_n_gpio = -EINVAL;
Adrian Hunterc5e027a2011-12-27 15:48:44 +02001929 slot->cd_gpio = -EINVAL;
Adrian Hunterff59c522014-09-24 10:27:31 +03001930 slot->cd_idx = -1;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001931
Adrian Hunter52c506f2011-12-27 15:48:43 +02001932 /* Retrieve platform data if there is any */
1933 if (*sdhci_pci_get_data)
1934 slot->data = sdhci_pci_get_data(pdev, slotno);
1935
1936 if (slot->data) {
1937 if (slot->data->setup) {
1938 ret = slot->data->setup(slot->data);
1939 if (ret) {
1940 dev_err(&pdev->dev, "platform setup failed\n");
1941 goto free;
1942 }
1943 }
Adrian Hunterc5e027a2011-12-27 15:48:44 +02001944 slot->rst_n_gpio = slot->data->rst_n_gpio;
1945 slot->cd_gpio = slot->data->cd_gpio;
Adrian Hunter52c506f2011-12-27 15:48:43 +02001946 }
1947
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001948 host->hw_name = "PCI";
Adrian Hunter6bc09062016-10-05 12:11:23 +03001949 host->ops = chip->fixes && chip->fixes->ops ?
1950 chip->fixes->ops :
1951 &sdhci_pci_ops;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001952 host->quirks = chip->quirks;
Adrian Hunterf3c55a72012-02-07 14:48:55 +02001953 host->quirks2 = chip->quirks2;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001954
1955 host->irq = pdev->irq;
1956
Andy Shevchenkoc10bc372016-08-18 14:59:13 +03001957 ret = pcim_iomap_regions(pdev, BIT(bar), mmc_hostname(host->mmc));
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001958 if (ret) {
1959 dev_err(&pdev->dev, "cannot request region\n");
Adrian Hunter52c506f2011-12-27 15:48:43 +02001960 goto cleanup;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001961 }
1962
Andy Shevchenkoc10bc372016-08-18 14:59:13 +03001963 host->ioaddr = pcim_iomap_table(pdev)[bar];
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001964
Pierre Ossman44894282008-04-04 19:36:59 +02001965 if (chip->fixes && chip->fixes->probe_slot) {
1966 ret = chip->fixes->probe_slot(slot);
1967 if (ret)
Andy Shevchenkoc10bc372016-08-18 14:59:13 +03001968 goto cleanup;
Pierre Ossman44894282008-04-04 19:36:59 +02001969 }
1970
Adrian Hunterc5e027a2011-12-27 15:48:44 +02001971 if (gpio_is_valid(slot->rst_n_gpio)) {
Andy Shevchenkoc10bc372016-08-18 14:59:13 +03001972 if (!devm_gpio_request(&pdev->dev, slot->rst_n_gpio, "eMMC_reset")) {
Adrian Hunterc5e027a2011-12-27 15:48:44 +02001973 gpio_direction_output(slot->rst_n_gpio, 1);
1974 slot->host->mmc->caps |= MMC_CAP_HW_RESET;
Adrian Hunterc9faff62013-06-13 11:50:26 +03001975 slot->hw_reset = sdhci_pci_gpio_hw_reset;
Adrian Hunterc5e027a2011-12-27 15:48:44 +02001976 } else {
1977 dev_warn(&pdev->dev, "failed to request rst_n_gpio\n");
1978 slot->rst_n_gpio = -EINVAL;
1979 }
1980 }
1981
Adrian Huntere92cc352018-01-09 09:52:19 +02001982 host->mmc->pm_caps = MMC_PM_KEEP_POWER;
Aaron Lueed222a2013-03-05 11:24:52 +08001983 host->mmc->slotno = slotno;
Adrian Huntera08b17b2013-04-15 11:27:25 -04001984 host->mmc->caps2 |= MMC_CAP2_NO_PRESCAN_POWERUP;
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -08001985
Adrian Huntere92cc352018-01-09 09:52:19 +02001986 if (device_can_wakeup(&pdev->dev))
1987 host->mmc->pm_caps |= MMC_PM_WAKE_SDIO_IRQ;
1988
Adrian Hunterd56ee1f2018-02-27 14:51:26 +02001989 if (host->mmc->caps & MMC_CAP_CD_WAKE)
1990 device_init_wakeup(&pdev->dev, true);
1991
David E. Box8f743d02016-11-22 11:03:38 +02001992 if (slot->cd_idx >= 0) {
Rajat Jaincdcefe62018-10-29 15:17:01 -07001993 ret = mmc_gpiod_request_cd(host->mmc, "cd", slot->cd_idx,
Michał Mirosławd0052ad2019-12-11 03:40:56 +01001994 slot->cd_override_level, 0);
Rajat Jaincdcefe62018-10-29 15:17:01 -07001995 if (ret && ret != -EPROBE_DEFER)
1996 ret = mmc_gpiod_request_cd(host->mmc, NULL,
1997 slot->cd_idx,
1998 slot->cd_override_level,
Michał Mirosławd0052ad2019-12-11 03:40:56 +01001999 0);
David E. Box8f743d02016-11-22 11:03:38 +02002000 if (ret == -EPROBE_DEFER)
2001 goto remove;
2002
2003 if (ret) {
2004 dev_warn(&pdev->dev, "failed to setup card detect gpio\n");
2005 slot->cd_idx = -1;
2006 }
Adrian Hunterff59c522014-09-24 10:27:31 +03002007 }
2008
Adrian Hunter61c951d2017-03-20 19:50:48 +02002009 if (chip->fixes && chip->fixes->add_host)
2010 ret = chip->fixes->add_host(slot);
2011 else
2012 ret = sdhci_add_host(host);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002013 if (ret)
Pierre Ossman44894282008-04-04 19:36:59 +02002014 goto remove;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002015
Adrian Hunterc5e027a2011-12-27 15:48:44 +02002016 sdhci_pci_add_own_cd(slot);
2017
Adrian Hunter77a01222014-01-13 09:49:16 +02002018 /*
2019 * Check if the chip needs a separate GPIO for card detect to wake up
2020 * from runtime suspend. If it is not there, don't allow runtime PM.
2021 * Note sdhci_pci_add_own_cd() sets slot->cd_gpio to -EINVAL on failure.
2022 */
Adrian Hunter945be382014-01-21 09:52:39 +02002023 if (chip->fixes && chip->fixes->own_cd_for_runtime_pm &&
Adrian Hunterff59c522014-09-24 10:27:31 +03002024 !gpio_is_valid(slot->cd_gpio) && slot->cd_idx < 0)
Adrian Hunter77a01222014-01-13 09:49:16 +02002025 chip->allow_runtime_pm = false;
2026
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002027 return slot;
2028
Pierre Ossman44894282008-04-04 19:36:59 +02002029remove:
2030 if (chip->fixes && chip->fixes->remove_slot)
Pierre Ossman1e728592008-04-16 19:13:13 +02002031 chip->fixes->remove_slot(slot, 0);
Pierre Ossman44894282008-04-04 19:36:59 +02002032
Adrian Hunter52c506f2011-12-27 15:48:43 +02002033cleanup:
2034 if (slot->data && slot->data->cleanup)
2035 slot->data->cleanup(slot->data);
2036
Dan Carpenterc60a32c2009-04-10 23:31:10 +02002037free:
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002038 sdhci_free_host(host);
2039
2040 return ERR_PTR(ret);
2041}
2042
2043static void sdhci_pci_remove_slot(struct sdhci_pci_slot *slot)
2044{
Pierre Ossman1e728592008-04-16 19:13:13 +02002045 int dead;
2046 u32 scratch;
2047
Adrian Hunterc5e027a2011-12-27 15:48:44 +02002048 sdhci_pci_remove_own_cd(slot);
2049
Pierre Ossman1e728592008-04-16 19:13:13 +02002050 dead = 0;
2051 scratch = readl(slot->host->ioaddr + SDHCI_INT_STATUS);
2052 if (scratch == (u32)-1)
2053 dead = 1;
2054
2055 sdhci_remove_host(slot->host, dead);
Pierre Ossman44894282008-04-04 19:36:59 +02002056
2057 if (slot->chip->fixes && slot->chip->fixes->remove_slot)
Pierre Ossman1e728592008-04-16 19:13:13 +02002058 slot->chip->fixes->remove_slot(slot, dead);
Pierre Ossman44894282008-04-04 19:36:59 +02002059
Adrian Hunter52c506f2011-12-27 15:48:43 +02002060 if (slot->data && slot->data->cleanup)
2061 slot->data->cleanup(slot->data);
2062
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002063 sdhci_free_host(slot->host);
2064}
2065
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05002066static void sdhci_pci_runtime_pm_allow(struct device *dev)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002067{
Adrian Hunter00884b62016-06-29 16:24:19 +03002068 pm_suspend_ignore_children(dev, 1);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002069 pm_runtime_set_autosuspend_delay(dev, 50);
2070 pm_runtime_use_autosuspend(dev);
Adrian Hunter00884b62016-06-29 16:24:19 +03002071 pm_runtime_allow(dev);
2072 /* Stay active until mmc core scans for a card */
2073 pm_runtime_put_noidle(dev);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002074}
2075
Bill Pemberton6e0ee712012-11-19 13:26:03 -05002076static void sdhci_pci_runtime_pm_forbid(struct device *dev)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002077{
2078 pm_runtime_forbid(dev);
2079 pm_runtime_get_noresume(dev);
2080}
2081
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05002082static int sdhci_pci_probe(struct pci_dev *pdev,
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002083 const struct pci_device_id *ent)
2084{
2085 struct sdhci_pci_chip *chip;
2086 struct sdhci_pci_slot *slot;
2087
Sergei Shtylyovcf5e23e2011-03-17 16:46:17 -04002088 u8 slots, first_bar;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002089 int ret, i;
2090
2091 BUG_ON(pdev == NULL);
2092 BUG_ON(ent == NULL);
2093
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002094 dev_info(&pdev->dev, "SDHCI controller found [%04x:%04x] (rev %x)\n",
Sergei Shtylyovcf5e23e2011-03-17 16:46:17 -04002095 (int)pdev->vendor, (int)pdev->device, (int)pdev->revision);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002096
2097 ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &slots);
2098 if (ret)
2099 return ret;
2100
2101 slots = PCI_SLOT_INFO_SLOTS(slots) + 1;
2102 dev_dbg(&pdev->dev, "found %d slot(s)\n", slots);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002103
2104 BUG_ON(slots > MAX_SLOTS);
2105
2106 ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &first_bar);
2107 if (ret)
2108 return ret;
2109
2110 first_bar &= PCI_SLOT_INFO_FIRST_BAR_MASK;
2111
2112 if (first_bar > 5) {
2113 dev_err(&pdev->dev, "Invalid first BAR. Aborting.\n");
2114 return -ENODEV;
2115 }
2116
Andy Shevchenko52ac7ac2016-07-09 16:41:43 +03002117 ret = pcim_enable_device(pdev);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002118 if (ret)
2119 return ret;
2120
Andy Shevchenko52ac7ac2016-07-09 16:41:43 +03002121 chip = devm_kzalloc(&pdev->dev, sizeof(*chip), GFP_KERNEL);
2122 if (!chip)
2123 return -ENOMEM;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002124
2125 chip->pdev = pdev;
Ameya Palandeb177bc92011-04-05 21:13:13 +03002126 chip->fixes = (const struct sdhci_pci_fixes *)ent->driver_data;
Adrian Hunterc43fd772011-10-17 10:52:44 +03002127 if (chip->fixes) {
Pierre Ossman22606402008-03-23 19:33:23 +01002128 chip->quirks = chip->fixes->quirks;
Adrian Hunterf3c55a72012-02-07 14:48:55 +02002129 chip->quirks2 = chip->fixes->quirks2;
Adrian Hunterc43fd772011-10-17 10:52:44 +03002130 chip->allow_runtime_pm = chip->fixes->allow_runtime_pm;
2131 }
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002132 chip->num_slots = slots;
Adrian Hunterd38dcad2017-03-20 19:50:32 +02002133 chip->pm_retune = true;
2134 chip->rpm_retune = true;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002135
2136 pci_set_drvdata(pdev, chip);
2137
Pierre Ossman22606402008-03-23 19:33:23 +01002138 if (chip->fixes && chip->fixes->probe) {
2139 ret = chip->fixes->probe(chip);
2140 if (ret)
Andy Shevchenko52ac7ac2016-07-09 16:41:43 +03002141 return ret;
Pierre Ossman22606402008-03-23 19:33:23 +01002142 }
2143
Alan Cox225d85f2010-10-04 15:24:21 +01002144 slots = chip->num_slots; /* Quirk may have changed this */
2145
Ameya Palandeb177bc92011-04-05 21:13:13 +03002146 for (i = 0; i < slots; i++) {
Adrian Hunter52c506f2011-12-27 15:48:43 +02002147 slot = sdhci_pci_probe_slot(pdev, chip, first_bar, i);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002148 if (IS_ERR(slot)) {
Ameya Palandeb177bc92011-04-05 21:13:13 +03002149 for (i--; i >= 0; i--)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002150 sdhci_pci_remove_slot(chip->slots[i]);
Andy Shevchenko52ac7ac2016-07-09 16:41:43 +03002151 return PTR_ERR(slot);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002152 }
2153
2154 chip->slots[i] = slot;
2155 }
2156
Adrian Hunterc43fd772011-10-17 10:52:44 +03002157 if (chip->allow_runtime_pm)
2158 sdhci_pci_runtime_pm_allow(&pdev->dev);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002159
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002160 return 0;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002161}
2162
Bill Pemberton6e0ee712012-11-19 13:26:03 -05002163static void sdhci_pci_remove(struct pci_dev *pdev)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002164{
2165 int i;
Andy Shevchenko52ac7ac2016-07-09 16:41:43 +03002166 struct sdhci_pci_chip *chip = pci_get_drvdata(pdev);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002167
Andy Shevchenko52ac7ac2016-07-09 16:41:43 +03002168 if (chip->allow_runtime_pm)
2169 sdhci_pci_runtime_pm_forbid(&pdev->dev);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002170
Andy Shevchenko52ac7ac2016-07-09 16:41:43 +03002171 for (i = 0; i < chip->num_slots; i++)
2172 sdhci_pci_remove_slot(chip->slots[i]);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002173}
2174
2175static struct pci_driver sdhci_driver = {
Ameya Palandeb177bc92011-04-05 21:13:13 +03002176 .name = "sdhci-pci",
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002177 .id_table = pci_ids,
Ameya Palandeb177bc92011-04-05 21:13:13 +03002178 .probe = sdhci_pci_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -05002179 .remove = sdhci_pci_remove,
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002180 .driver = {
2181 .pm = &sdhci_pci_pm_ops
2182 },
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002183};
2184
Sachin Kamatacc69642012-08-27 11:57:02 +05302185module_pci_driver(sdhci_driver);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002186
Pierre Ossman32710e82009-04-08 20:14:54 +02002187MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002188MODULE_DESCRIPTION("Secure Digital Host Controller Interface PCI driver");
2189MODULE_LICENSE("GPL");