blob: 4cfecd88ede045c22150c8efe7199548a9846f06 [file] [log] [blame]
Wolfram Sange4ab5172018-08-22 00:02:21 +02001// SPDX-License-Identifier: GPL-2.0
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +09002/*
3 * R-Car PWM Timer driver
4 *
5 * Copyright (C) 2015 Renesas Electronics Corporation
Uwe Kleine-Königaf4fab82019-10-24 09:14:10 +02006 *
7 * Limitations:
8 * - The hardware cannot generate a 0% duty cycle.
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +09009 */
10
11#include <linux/clk.h>
12#include <linux/err.h>
13#include <linux/io.h>
Yoshihiro Shimodab4f9a722019-01-09 17:19:08 +090014#include <linux/log2.h>
15#include <linux/math64.h>
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +090016#include <linux/module.h>
17#include <linux/of.h>
18#include <linux/platform_device.h>
19#include <linux/pm_runtime.h>
20#include <linux/pwm.h>
21#include <linux/slab.h>
22
23#define RCAR_PWM_MAX_DIVISION 24
24#define RCAR_PWM_MAX_CYCLE 1023
25
26#define RCAR_PWMCR 0x00
27#define RCAR_PWMCR_CC0_MASK 0x000f0000
28#define RCAR_PWMCR_CC0_SHIFT 16
29#define RCAR_PWMCR_CCMD BIT(15)
30#define RCAR_PWMCR_SYNC BIT(11)
31#define RCAR_PWMCR_SS0 BIT(4)
32#define RCAR_PWMCR_EN0 BIT(0)
33
34#define RCAR_PWMCNT 0x04
35#define RCAR_PWMCNT_CYC0_MASK 0x03ff0000
36#define RCAR_PWMCNT_CYC0_SHIFT 16
37#define RCAR_PWMCNT_PH0_MASK 0x000003ff
38#define RCAR_PWMCNT_PH0_SHIFT 0
39
40struct rcar_pwm_chip {
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +090041 void __iomem *base;
42 struct clk *clk;
43};
44
45static inline struct rcar_pwm_chip *to_rcar_pwm_chip(struct pwm_chip *chip)
46{
Uwe Kleine-Königf0d90762024-02-14 10:32:16 +010047 return pwmchip_get_drvdata(chip);
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +090048}
49
50static void rcar_pwm_write(struct rcar_pwm_chip *rp, u32 data,
51 unsigned int offset)
52{
53 writel(data, rp->base + offset);
54}
55
56static u32 rcar_pwm_read(struct rcar_pwm_chip *rp, unsigned int offset)
57{
58 return readl(rp->base + offset);
59}
60
61static void rcar_pwm_update(struct rcar_pwm_chip *rp, u32 mask, u32 data,
62 unsigned int offset)
63{
64 u32 value;
65
66 value = rcar_pwm_read(rp, offset);
67 value &= ~mask;
68 value |= data & mask;
69 rcar_pwm_write(rp, value, offset);
70}
71
72static int rcar_pwm_get_clock_division(struct rcar_pwm_chip *rp, int period_ns)
73{
74 unsigned long clk_rate = clk_get_rate(rp->clk);
Yoshihiro Shimodab4f9a722019-01-09 17:19:08 +090075 u64 div, tmp;
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +090076
77 if (clk_rate == 0)
78 return -EINVAL;
79
Yoshihiro Shimodab4f9a722019-01-09 17:19:08 +090080 div = (u64)NSEC_PER_SEC * RCAR_PWM_MAX_CYCLE;
81 tmp = (u64)period_ns * clk_rate + div - 1;
82 tmp = div64_u64(tmp, div);
83 div = ilog2(tmp - 1) + 1;
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +090084
85 return (div <= RCAR_PWM_MAX_DIVISION) ? div : -ERANGE;
86}
87
88static void rcar_pwm_set_clock_control(struct rcar_pwm_chip *rp,
89 unsigned int div)
90{
91 u32 value;
92
93 value = rcar_pwm_read(rp, RCAR_PWMCR);
94 value &= ~(RCAR_PWMCR_CCMD | RCAR_PWMCR_CC0_MASK);
95
96 if (div & 1)
97 value |= RCAR_PWMCR_CCMD;
98
99 div >>= 1;
100
101 value |= div << RCAR_PWMCR_CC0_SHIFT;
102 rcar_pwm_write(rp, value, RCAR_PWMCR);
103}
104
105static int rcar_pwm_set_counter(struct rcar_pwm_chip *rp, int div, int duty_ns,
106 int period_ns)
107{
108 unsigned long long one_cycle, tmp; /* 0.01 nanoseconds */
109 unsigned long clk_rate = clk_get_rate(rp->clk);
110 u32 cyc, ph;
111
Geert Uytterhoevened14d362022-02-21 17:28:16 +0100112 one_cycle = NSEC_PER_SEC * 100ULL << div;
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +0900113 do_div(one_cycle, clk_rate);
114
115 tmp = period_ns * 100ULL;
116 do_div(tmp, one_cycle);
117 cyc = (tmp << RCAR_PWMCNT_CYC0_SHIFT) & RCAR_PWMCNT_CYC0_MASK;
118
119 tmp = duty_ns * 100ULL;
120 do_div(tmp, one_cycle);
121 ph = tmp & RCAR_PWMCNT_PH0_MASK;
122
123 /* Avoid prohibited setting */
124 if (cyc == 0 || ph == 0)
125 return -EINVAL;
126
127 rcar_pwm_write(rp, cyc | ph, RCAR_PWMCNT);
128
129 return 0;
130}
131
132static int rcar_pwm_request(struct pwm_chip *chip, struct pwm_device *pwm)
133{
Uwe Kleine-Königba0c1822024-02-14 10:32:14 +0100134 return pm_runtime_get_sync(pwmchip_parent(chip));
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +0900135}
136
137static void rcar_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm)
138{
Uwe Kleine-Königba0c1822024-02-14 10:32:14 +0100139 pm_runtime_put(pwmchip_parent(chip));
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +0900140}
141
Yoshihiro Shimoda8cc2b972019-01-09 17:19:07 +0900142static int rcar_pwm_enable(struct rcar_pwm_chip *rp)
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +0900143{
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +0900144 u32 value;
145
146 /* Don't enable the PWM device if CYC0 or PH0 is 0 */
147 value = rcar_pwm_read(rp, RCAR_PWMCNT);
148 if ((value & RCAR_PWMCNT_CYC0_MASK) == 0 ||
149 (value & RCAR_PWMCNT_PH0_MASK) == 0)
150 return -EINVAL;
151
152 rcar_pwm_update(rp, RCAR_PWMCR_EN0, RCAR_PWMCR_EN0, RCAR_PWMCR);
153
154 return 0;
155}
156
Yoshihiro Shimoda8cc2b972019-01-09 17:19:07 +0900157static void rcar_pwm_disable(struct rcar_pwm_chip *rp)
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +0900158{
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +0900159 rcar_pwm_update(rp, RCAR_PWMCR_EN0, 0, RCAR_PWMCR);
160}
161
Yoshihiro Shimoda7f68ce82019-01-09 17:19:05 +0900162static int rcar_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
Uwe Kleine-König71523d12019-08-24 17:37:07 +0200163 const struct pwm_state *state)
Yoshihiro Shimoda7f68ce82019-01-09 17:19:05 +0900164{
165 struct rcar_pwm_chip *rp = to_rcar_pwm_chip(chip);
Yoshihiro Shimoda7f68ce82019-01-09 17:19:05 +0900166 int div, ret;
167
168 /* This HW/driver only supports normal polarity */
Yoshihiro Shimoda7f68ce82019-01-09 17:19:05 +0900169 if (state->polarity != PWM_POLARITY_NORMAL)
Thierry Reding2b1c1a52020-11-11 21:18:11 +0100170 return -EINVAL;
Yoshihiro Shimoda7f68ce82019-01-09 17:19:05 +0900171
172 if (!state->enabled) {
Yoshihiro Shimoda8cc2b972019-01-09 17:19:07 +0900173 rcar_pwm_disable(rp);
Yoshihiro Shimoda7f68ce82019-01-09 17:19:05 +0900174 return 0;
175 }
176
177 div = rcar_pwm_get_clock_division(rp, state->period);
178 if (div < 0)
179 return div;
180
181 rcar_pwm_update(rp, RCAR_PWMCR_SYNC, RCAR_PWMCR_SYNC, RCAR_PWMCR);
182
183 ret = rcar_pwm_set_counter(rp, div, state->duty_cycle, state->period);
184 if (!ret)
185 rcar_pwm_set_clock_control(rp, div);
186
187 /* The SYNC should be set to 0 even if rcar_pwm_set_counter failed */
188 rcar_pwm_update(rp, RCAR_PWMCR_SYNC, 0, RCAR_PWMCR);
189
Yoshihiro Shimodac79468b2019-08-19 15:20:12 +0900190 if (!ret)
Yoshihiro Shimoda8cc2b972019-01-09 17:19:07 +0900191 ret = rcar_pwm_enable(rp);
Yoshihiro Shimoda7f68ce82019-01-09 17:19:05 +0900192
193 return ret;
194}
195
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +0900196static const struct pwm_ops rcar_pwm_ops = {
197 .request = rcar_pwm_request,
198 .free = rcar_pwm_free,
Yoshihiro Shimoda7f68ce82019-01-09 17:19:05 +0900199 .apply = rcar_pwm_apply,
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +0900200};
201
202static int rcar_pwm_probe(struct platform_device *pdev)
203{
Uwe Kleine-Königaa1b9f162024-02-14 10:32:15 +0100204 struct pwm_chip *chip;
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +0900205 struct rcar_pwm_chip *rcar_pwm;
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +0900206 int ret;
207
Uwe Kleine-Königf0d90762024-02-14 10:32:16 +0100208 chip = devm_pwmchip_alloc(&pdev->dev, 1, sizeof(*rcar_pwm));
209 if (IS_ERR(chip))
210 return PTR_ERR(chip);
211 rcar_pwm = to_rcar_pwm_chip(chip);
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +0900212
Yangtao Li3d3a3252019-12-29 08:05:41 +0000213 rcar_pwm->base = devm_platform_ioremap_resource(pdev, 0);
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +0900214 if (IS_ERR(rcar_pwm->base))
215 return PTR_ERR(rcar_pwm->base);
216
217 rcar_pwm->clk = devm_clk_get(&pdev->dev, NULL);
218 if (IS_ERR(rcar_pwm->clk)) {
219 dev_err(&pdev->dev, "cannot get clock\n");
220 return PTR_ERR(rcar_pwm->clk);
221 }
222
Uwe Kleine-Königaa1b9f162024-02-14 10:32:15 +0100223 chip->ops = &rcar_pwm_ops;
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +0900224
Uwe Kleine-Königaa1b9f162024-02-14 10:32:15 +0100225 platform_set_drvdata(pdev, chip);
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +0900226
Geert Uytterhoeven1451a3e2020-03-16 11:32:14 +0100227 pm_runtime_enable(&pdev->dev);
228
Uwe Kleine-Königaa1b9f162024-02-14 10:32:15 +0100229 ret = pwmchip_add(chip);
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +0900230 if (ret < 0) {
231 dev_err(&pdev->dev, "failed to register PWM chip: %d\n", ret);
Geert Uytterhoeven1451a3e2020-03-16 11:32:14 +0100232 pm_runtime_disable(&pdev->dev);
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +0900233 return ret;
234 }
235
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +0900236 return 0;
237}
238
Uwe Kleine-Könige7fa6e82023-03-03 19:54:32 +0100239static void rcar_pwm_remove(struct platform_device *pdev)
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +0900240{
Uwe Kleine-Königaa1b9f162024-02-14 10:32:15 +0100241 struct pwm_chip *chip = platform_get_drvdata(pdev);
Geert Uytterhoeven1451a3e2020-03-16 11:32:14 +0100242
Uwe Kleine-Königaa1b9f162024-02-14 10:32:15 +0100243 pwmchip_remove(chip);
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +0900244
245 pm_runtime_disable(&pdev->dev);
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +0900246}
247
248static const struct of_device_id rcar_pwm_of_table[] = {
249 { .compatible = "renesas,pwm-rcar", },
250 { },
251};
252MODULE_DEVICE_TABLE(of, rcar_pwm_of_table);
253
254static struct platform_driver rcar_pwm_driver = {
255 .probe = rcar_pwm_probe,
Uwe Kleine-Könige7fa6e82023-03-03 19:54:32 +0100256 .remove_new = rcar_pwm_remove,
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +0900257 .driver = {
258 .name = "pwm-rcar",
Krzysztof Kozlowskid6a436c2023-03-12 14:51:19 +0100259 .of_match_table = rcar_pwm_of_table,
Yoshihiro Shimodaed6c1472015-09-30 17:47:53 +0900260 }
261};
262module_platform_driver(rcar_pwm_driver);
263
264MODULE_AUTHOR("Yoshihiro Shimoda <yoshihiro.shimoda.uh@renesas.com>");
265MODULE_DESCRIPTION("Renesas PWM Timer Driver");
266MODULE_LICENSE("GPL v2");
267MODULE_ALIAS("platform:pwm-rcar");