blob: a13298bd37a85777ea6135eaa451cebc7105898d [file] [log] [blame]
Magnus Dammf411fad2011-12-14 01:36:12 +09001/*
2 * r8a7779 clock framework support
3 *
4 * Copyright (C) 2011 Renesas Solutions Corp.
5 * Copyright (C) 2011 Magnus Damm
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
Kuninori Morimotoec0728d2013-03-27 00:57:38 -070020#include <linux/bitops.h>
Magnus Dammf411fad2011-12-14 01:36:12 +090021#include <linux/init.h>
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/sh_clk.h>
25#include <linux/clkdev.h>
Kuninori Morimotoec0728d2013-03-27 00:57:38 -070026#include <mach/clock.h>
Magnus Dammf411fad2011-12-14 01:36:12 +090027#include <mach/common.h>
28
Kuninori Morimotof0ff5a02013-04-04 00:07:14 -070029/*
30 * MD1 = 1 MD1 = 0
31 * (PLLA = 1500) (PLLA = 1600)
32 * (MHz) (MHz)
33 *------------------------------------------------+--------------------
34 * clkz 1000 (2/3) 800 (1/2)
35 * clkzs 250 (1/6) 200 (1/8)
36 * clki 750 (1/2) 800 (1/2)
37 * clks 250 (1/6) 200 (1/8)
38 * clks1 125 (1/12) 100 (1/16)
39 * clks3 187.5 (1/8) 200 (1/8)
40 * clks4 93.7 (1/16) 100 (1/16)
41 * clkp 62.5 (1/24) 50 (1/32)
42 * clkg 62.5 (1/24) 66.6 (1/24)
43 * clkb, CLKOUT
44 * (MD2 = 0) 62.5 (1/24) 66.6 (1/24)
45 * (MD2 = 1) 41.6 (1/36) 50 (1/32)
46*/
47
Kuninori Morimotoec0728d2013-03-27 00:57:38 -070048#define MD(nr) BIT(nr)
49
Kuninori Morimoto11f93572012-10-15 01:10:28 -070050#define MSTPCR0 IOMEM(0xffc80030)
51#define MSTPCR1 IOMEM(0xffc80034)
52#define MSTPCR3 IOMEM(0xffc8003c)
53#define MSTPSR1 IOMEM(0xffc80044)
Magnus Dammf411fad2011-12-14 01:36:12 +090054
Kuninori Morimotoec0728d2013-03-27 00:57:38 -070055#define MODEMR 0xffcc0020
56
57
Magnus Dammf411fad2011-12-14 01:36:12 +090058/* ioremap() through clock mapping mandatory to avoid
59 * collision with ARM coherent DMA virtual memory range.
60 */
61
62static struct clk_mapping cpg_mapping = {
63 .phys = 0xffc80000,
64 .len = 0x80,
65};
66
Kuninori Morimotob5813c72011-12-20 00:52:06 -080067/*
68 * Default rate for the root input clock, reset this with clk_set_rate()
69 * from the platform code.
70 */
71static struct clk plla_clk = {
Kuninori Morimotoec0728d2013-03-27 00:57:38 -070072 /* .rate will be updated on r8a7779_clock_init() */
Kuninori Morimotob5813c72011-12-20 00:52:06 -080073 .mapping = &cpg_mapping,
Magnus Dammf411fad2011-12-14 01:36:12 +090074};
75
Kuninori Morimotoec0728d2013-03-27 00:57:38 -070076/*
77 * clock ratio of these clock will be updated
78 * on r8a7779_clock_init()
79 */
80SH_FIXED_RATIO_CLK_SET(clkz_clk, plla_clk, 1, 1);
81SH_FIXED_RATIO_CLK_SET(clkzs_clk, plla_clk, 1, 1);
82SH_FIXED_RATIO_CLK_SET(clki_clk, plla_clk, 1, 1);
83SH_FIXED_RATIO_CLK_SET(clks_clk, plla_clk, 1, 1);
84SH_FIXED_RATIO_CLK_SET(clks1_clk, plla_clk, 1, 1);
85SH_FIXED_RATIO_CLK_SET(clks3_clk, plla_clk, 1, 1);
86SH_FIXED_RATIO_CLK_SET(clks4_clk, plla_clk, 1, 1);
87SH_FIXED_RATIO_CLK_SET(clkb_clk, plla_clk, 1, 1);
88SH_FIXED_RATIO_CLK_SET(clkout_clk, plla_clk, 1, 1);
89SH_FIXED_RATIO_CLK_SET(clkp_clk, plla_clk, 1, 1);
90SH_FIXED_RATIO_CLK_SET(clkg_clk, plla_clk, 1, 1);
91
Magnus Dammf411fad2011-12-14 01:36:12 +090092static struct clk *main_clks[] = {
Kuninori Morimotob5813c72011-12-20 00:52:06 -080093 &plla_clk,
Kuninori Morimotoec0728d2013-03-27 00:57:38 -070094 &clkz_clk,
95 &clkzs_clk,
96 &clki_clk,
97 &clks_clk,
98 &clks1_clk,
99 &clks3_clk,
100 &clks4_clk,
101 &clkb_clk,
102 &clkout_clk,
103 &clkp_clk,
104 &clkg_clk,
Magnus Dammf411fad2011-12-14 01:36:12 +0900105};
106
Phil Edworthy263510e2012-08-06 13:31:04 +0100107enum { MSTP323, MSTP322, MSTP321, MSTP320,
Vladimir Barinov4714a022013-08-22 17:23:13 -0300108 MSTP120,
Phil Edworthy0f704e122013-04-09 14:35:15 +0000109 MSTP116, MSTP115, MSTP114,
Vladimir Barinov4714a022013-08-22 17:23:13 -0300110 MSTP110, MSTP109, MSTP108,
Phil Edworthyd75bc782013-01-31 02:45:01 +0100111 MSTP103, MSTP101, MSTP100,
Kuninori Morimoto16c40ab2012-10-10 19:56:42 -0700112 MSTP030,
113 MSTP029, MSTP028, MSTP027, MSTP026, MSTP025, MSTP024, MSTP023, MSTP022, MSTP021,
Magnus Dammf411fad2011-12-14 01:36:12 +0900114 MSTP016, MSTP015, MSTP014,
Kuninori Morimotof92246e2012-10-10 19:56:33 -0700115 MSTP007,
Magnus Dammf411fad2011-12-14 01:36:12 +0900116 MSTP_NR };
117
Magnus Dammf411fad2011-12-14 01:36:12 +0900118static struct clk mstp_clks[MSTP_NR] = {
Kuninori Morimotoec0728d2013-03-27 00:57:38 -0700119 [MSTP323] = SH_CLK_MSTP32(&clkp_clk, MSTPCR3, 23, 0), /* SDHI0 */
120 [MSTP322] = SH_CLK_MSTP32(&clkp_clk, MSTPCR3, 22, 0), /* SDHI1 */
121 [MSTP321] = SH_CLK_MSTP32(&clkp_clk, MSTPCR3, 21, 0), /* SDHI2 */
122 [MSTP320] = SH_CLK_MSTP32(&clkp_clk, MSTPCR3, 20, 0), /* SDHI3 */
Laurent Pinchart017410f2013-12-14 16:23:52 +0100123 [MSTP120] = SH_CLK_MSTP32_STS(&clks_clk, MSTPCR1, 20, MSTPSR1, 0), /* VIN3 */
124 [MSTP116] = SH_CLK_MSTP32_STS(&clkp_clk, MSTPCR1, 16, MSTPSR1, 0), /* PCIe */
125 [MSTP115] = SH_CLK_MSTP32_STS(&clkp_clk, MSTPCR1, 15, MSTPSR1, 0), /* SATA */
126 [MSTP114] = SH_CLK_MSTP32_STS(&clkp_clk, MSTPCR1, 14, MSTPSR1, 0), /* Ether */
127 [MSTP110] = SH_CLK_MSTP32_STS(&clks_clk, MSTPCR1, 10, MSTPSR1, 0), /* VIN0 */
128 [MSTP109] = SH_CLK_MSTP32_STS(&clks_clk, MSTPCR1, 9, MSTPSR1, 0), /* VIN1 */
129 [MSTP108] = SH_CLK_MSTP32_STS(&clks_clk, MSTPCR1, 8, MSTPSR1, 0), /* VIN2 */
130 [MSTP103] = SH_CLK_MSTP32_STS(&clks_clk, MSTPCR1, 3, MSTPSR1, 0), /* DU */
131 [MSTP101] = SH_CLK_MSTP32_STS(&clkp_clk, MSTPCR1, 1, MSTPSR1, 0), /* USB2 */
132 [MSTP100] = SH_CLK_MSTP32_STS(&clkp_clk, MSTPCR1, 0, MSTPSR1, 0), /* USB0/1 */
Kuninori Morimotoec0728d2013-03-27 00:57:38 -0700133 [MSTP030] = SH_CLK_MSTP32(&clkp_clk, MSTPCR0, 30, 0), /* I2C0 */
134 [MSTP029] = SH_CLK_MSTP32(&clkp_clk, MSTPCR0, 29, 0), /* I2C1 */
135 [MSTP028] = SH_CLK_MSTP32(&clkp_clk, MSTPCR0, 28, 0), /* I2C2 */
136 [MSTP027] = SH_CLK_MSTP32(&clkp_clk, MSTPCR0, 27, 0), /* I2C3 */
137 [MSTP026] = SH_CLK_MSTP32(&clkp_clk, MSTPCR0, 26, 0), /* SCIF0 */
138 [MSTP025] = SH_CLK_MSTP32(&clkp_clk, MSTPCR0, 25, 0), /* SCIF1 */
139 [MSTP024] = SH_CLK_MSTP32(&clkp_clk, MSTPCR0, 24, 0), /* SCIF2 */
140 [MSTP023] = SH_CLK_MSTP32(&clkp_clk, MSTPCR0, 23, 0), /* SCIF3 */
141 [MSTP022] = SH_CLK_MSTP32(&clkp_clk, MSTPCR0, 22, 0), /* SCIF4 */
142 [MSTP021] = SH_CLK_MSTP32(&clkp_clk, MSTPCR0, 21, 0), /* SCIF5 */
143 [MSTP016] = SH_CLK_MSTP32(&clkp_clk, MSTPCR0, 16, 0), /* TMU0 */
144 [MSTP015] = SH_CLK_MSTP32(&clkp_clk, MSTPCR0, 15, 0), /* TMU1 */
145 [MSTP014] = SH_CLK_MSTP32(&clkp_clk, MSTPCR0, 14, 0), /* TMU2 */
146 [MSTP007] = SH_CLK_MSTP32(&clks_clk, MSTPCR0, 7, 0), /* HSPI */
Kuninori Morimoto916b1f82011-12-20 00:53:52 -0800147};
148
Magnus Dammf411fad2011-12-14 01:36:12 +0900149static struct clk_lookup lookups[] = {
Kuninori Morimotob5813c72011-12-20 00:52:06 -0800150 /* main clocks */
151 CLKDEV_CON_ID("plla_clk", &plla_clk),
Kuninori Morimoto916b1f82011-12-20 00:53:52 -0800152 CLKDEV_CON_ID("clkz_clk", &clkz_clk),
153 CLKDEV_CON_ID("clkzs_clk", &clkzs_clk),
Kuninori Morimotob5813c72011-12-20 00:52:06 -0800154
155 /* DIV4 clocks */
Kuninori Morimotoec0728d2013-03-27 00:57:38 -0700156 CLKDEV_CON_ID("shyway_clk", &clks_clk),
157 CLKDEV_CON_ID("bus_clk", &clkout_clk),
158 CLKDEV_CON_ID("shyway4_clk", &clks4_clk),
159 CLKDEV_CON_ID("shyway3_clk", &clks3_clk),
160 CLKDEV_CON_ID("shyway1_clk", &clks1_clk),
161 CLKDEV_CON_ID("peripheral_clk", &clkp_clk),
Kuninori Morimotob5813c72011-12-20 00:52:06 -0800162
Magnus Dammf411fad2011-12-14 01:36:12 +0900163 /* MSTP32 clocks */
Vladimir Barinov4714a022013-08-22 17:23:13 -0300164 CLKDEV_DEV_ID("r8a7779-vin.3", &mstp_clks[MSTP120]), /* VIN3 */
Phil Edworthy0f704e122013-04-09 14:35:15 +0000165 CLKDEV_DEV_ID("rcar-pcie", &mstp_clks[MSTP116]), /* PCIe */
Vladimir Barinova7b98372013-02-27 23:39:14 +0300166 CLKDEV_DEV_ID("sata_rcar", &mstp_clks[MSTP115]), /* SATA */
167 CLKDEV_DEV_ID("fc600000.sata", &mstp_clks[MSTP115]), /* SATA w/DT */
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000168 CLKDEV_DEV_ID("r8a777x-ether", &mstp_clks[MSTP114]), /* Ether */
Vladimir Barinov4714a022013-08-22 17:23:13 -0300169 CLKDEV_DEV_ID("r8a7779-vin.0", &mstp_clks[MSTP110]), /* VIN0 */
170 CLKDEV_DEV_ID("r8a7779-vin.1", &mstp_clks[MSTP109]), /* VIN1 */
171 CLKDEV_DEV_ID("r8a7779-vin.2", &mstp_clks[MSTP108]), /* VIN2 */
Kuninori Morimoto88419542012-10-29 01:15:00 -0700172 CLKDEV_DEV_ID("ehci-platform.1", &mstp_clks[MSTP101]), /* USB EHCI port2 */
Kuninori Morimoto9d69f5b2012-10-29 01:15:11 -0700173 CLKDEV_DEV_ID("ohci-platform.1", &mstp_clks[MSTP101]), /* USB OHCI port2 */
Kuninori Morimoto88419542012-10-29 01:15:00 -0700174 CLKDEV_DEV_ID("ehci-platform.0", &mstp_clks[MSTP100]), /* USB EHCI port0/1 */
Kuninori Morimoto9d69f5b2012-10-29 01:15:11 -0700175 CLKDEV_DEV_ID("ohci-platform.0", &mstp_clks[MSTP100]), /* USB OHCI port0/1 */
Laurent Pincharte4ae34e2014-04-23 13:15:20 +0200176 CLKDEV_ICK_ID("fck", "sh-tmu.0", &mstp_clks[MSTP016]), /* TMU0 */
Kuninori Morimoto16c40ab2012-10-10 19:56:42 -0700177 CLKDEV_DEV_ID("i2c-rcar.0", &mstp_clks[MSTP030]), /* I2C0 */
Kuninori Morimotob918b682013-10-03 23:45:03 -0700178 CLKDEV_DEV_ID("ffc70000.i2c", &mstp_clks[MSTP030]), /* I2C0 */
Kuninori Morimoto16c40ab2012-10-10 19:56:42 -0700179 CLKDEV_DEV_ID("i2c-rcar.1", &mstp_clks[MSTP029]), /* I2C1 */
Kuninori Morimotob918b682013-10-03 23:45:03 -0700180 CLKDEV_DEV_ID("ffc71000.i2c", &mstp_clks[MSTP029]), /* I2C1 */
Kuninori Morimoto16c40ab2012-10-10 19:56:42 -0700181 CLKDEV_DEV_ID("i2c-rcar.2", &mstp_clks[MSTP028]), /* I2C2 */
Kuninori Morimotob918b682013-10-03 23:45:03 -0700182 CLKDEV_DEV_ID("ffc72000.i2c", &mstp_clks[MSTP028]), /* I2C2 */
Kuninori Morimoto16c40ab2012-10-10 19:56:42 -0700183 CLKDEV_DEV_ID("i2c-rcar.3", &mstp_clks[MSTP027]), /* I2C3 */
Kuninori Morimotob918b682013-10-03 23:45:03 -0700184 CLKDEV_DEV_ID("ffc73000.i2c", &mstp_clks[MSTP027]), /* I2C3 */
Magnus Dammf411fad2011-12-14 01:36:12 +0900185 CLKDEV_DEV_ID("sh-sci.0", &mstp_clks[MSTP026]), /* SCIF0 */
186 CLKDEV_DEV_ID("sh-sci.1", &mstp_clks[MSTP025]), /* SCIF1 */
187 CLKDEV_DEV_ID("sh-sci.2", &mstp_clks[MSTP024]), /* SCIF2 */
188 CLKDEV_DEV_ID("sh-sci.3", &mstp_clks[MSTP023]), /* SCIF3 */
189 CLKDEV_DEV_ID("sh-sci.4", &mstp_clks[MSTP022]), /* SCIF4 */
190 CLKDEV_DEV_ID("sh-sci.5", &mstp_clks[MSTP021]), /* SCIF6 */
Kuninori Morimotof92246e2012-10-10 19:56:33 -0700191 CLKDEV_DEV_ID("sh-hspi.0", &mstp_clks[MSTP007]), /* HSPI0 */
Simon Hormanfee05eb2013-11-26 16:47:10 +0900192 CLKDEV_DEV_ID("fffc7000.spi", &mstp_clks[MSTP007]), /* HSPI0 */
Kuninori Morimotof92246e2012-10-10 19:56:33 -0700193 CLKDEV_DEV_ID("sh-hspi.1", &mstp_clks[MSTP007]), /* HSPI1 */
Simon Hormanfee05eb2013-11-26 16:47:10 +0900194 CLKDEV_DEV_ID("fffc8000.spi", &mstp_clks[MSTP007]), /* HSPI1 */
Kuninori Morimotof92246e2012-10-10 19:56:33 -0700195 CLKDEV_DEV_ID("sh-hspi.2", &mstp_clks[MSTP007]), /* HSPI2 */
Simon Hormanfee05eb2013-11-26 16:47:10 +0900196 CLKDEV_DEV_ID("fffc6000.spi", &mstp_clks[MSTP007]), /* HSPI2 */
Phil Edworthy263510e2012-08-06 13:31:04 +0100197 CLKDEV_DEV_ID("sh_mobile_sdhi.0", &mstp_clks[MSTP323]), /* SDHI0 */
Kuninori Morimoto26247052013-10-21 19:36:02 -0700198 CLKDEV_DEV_ID("ffe4c000.sd", &mstp_clks[MSTP323]), /* SDHI0 */
Phil Edworthy263510e2012-08-06 13:31:04 +0100199 CLKDEV_DEV_ID("sh_mobile_sdhi.1", &mstp_clks[MSTP322]), /* SDHI1 */
Kuninori Morimoto26247052013-10-21 19:36:02 -0700200 CLKDEV_DEV_ID("ffe4d000.sd", &mstp_clks[MSTP322]), /* SDHI1 */
Phil Edworthy263510e2012-08-06 13:31:04 +0100201 CLKDEV_DEV_ID("sh_mobile_sdhi.2", &mstp_clks[MSTP321]), /* SDHI2 */
Kuninori Morimoto26247052013-10-21 19:36:02 -0700202 CLKDEV_DEV_ID("ffe4e000.sd", &mstp_clks[MSTP321]), /* SDHI2 */
Phil Edworthy263510e2012-08-06 13:31:04 +0100203 CLKDEV_DEV_ID("sh_mobile_sdhi.3", &mstp_clks[MSTP320]), /* SDHI3 */
Kuninori Morimoto26247052013-10-21 19:36:02 -0700204 CLKDEV_DEV_ID("ffe4f000.sd", &mstp_clks[MSTP320]), /* SDHI3 */
Laurent Pinchartacf47ee2013-08-08 04:25:00 +0200205 CLKDEV_DEV_ID("rcar-du-r8a7779", &mstp_clks[MSTP103]), /* DU */
Magnus Dammf411fad2011-12-14 01:36:12 +0900206};
207
208void __init r8a7779_clock_init(void)
209{
Kuninori Morimotoec0728d2013-03-27 00:57:38 -0700210 void __iomem *modemr = ioremap_nocache(MODEMR, PAGE_SIZE);
211 u32 mode;
Magnus Dammf411fad2011-12-14 01:36:12 +0900212 int k, ret = 0;
213
Kuninori Morimotoec0728d2013-03-27 00:57:38 -0700214 BUG_ON(!modemr);
215 mode = ioread32(modemr);
216 iounmap(modemr);
217
218 if (mode & MD(1)) {
219 plla_clk.rate = 1500000000;
220
221 SH_CLK_SET_RATIO(&clkz_clk_ratio, 2, 3);
222 SH_CLK_SET_RATIO(&clkzs_clk_ratio, 1, 6);
223 SH_CLK_SET_RATIO(&clki_clk_ratio, 1, 2);
224 SH_CLK_SET_RATIO(&clks_clk_ratio, 1, 6);
225 SH_CLK_SET_RATIO(&clks1_clk_ratio, 1, 12);
226 SH_CLK_SET_RATIO(&clks3_clk_ratio, 1, 8);
227 SH_CLK_SET_RATIO(&clks4_clk_ratio, 1, 16);
228 SH_CLK_SET_RATIO(&clkp_clk_ratio, 1, 24);
229 SH_CLK_SET_RATIO(&clkg_clk_ratio, 1, 24);
230 if (mode & MD(2)) {
231 SH_CLK_SET_RATIO(&clkb_clk_ratio, 1, 36);
232 SH_CLK_SET_RATIO(&clkout_clk_ratio, 1, 36);
233 } else {
234 SH_CLK_SET_RATIO(&clkb_clk_ratio, 1, 24);
235 SH_CLK_SET_RATIO(&clkout_clk_ratio, 1, 24);
236 }
237 } else {
238 plla_clk.rate = 1600000000;
239
240 SH_CLK_SET_RATIO(&clkz_clk_ratio, 1, 2);
241 SH_CLK_SET_RATIO(&clkzs_clk_ratio, 1, 8);
242 SH_CLK_SET_RATIO(&clki_clk_ratio, 1, 2);
243 SH_CLK_SET_RATIO(&clks_clk_ratio, 1, 8);
244 SH_CLK_SET_RATIO(&clks1_clk_ratio, 1, 16);
245 SH_CLK_SET_RATIO(&clks3_clk_ratio, 1, 8);
246 SH_CLK_SET_RATIO(&clks4_clk_ratio, 1, 16);
247 SH_CLK_SET_RATIO(&clkp_clk_ratio, 1, 32);
248 SH_CLK_SET_RATIO(&clkg_clk_ratio, 1, 24);
249 if (mode & MD(2)) {
250 SH_CLK_SET_RATIO(&clkb_clk_ratio, 1, 32);
251 SH_CLK_SET_RATIO(&clkout_clk_ratio, 1, 32);
252 } else {
253 SH_CLK_SET_RATIO(&clkb_clk_ratio, 1, 24);
254 SH_CLK_SET_RATIO(&clkout_clk_ratio, 1, 24);
255 }
256 }
257
Magnus Dammf411fad2011-12-14 01:36:12 +0900258 for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
259 ret = clk_register(main_clks[k]);
260
261 if (!ret)
Nobuhiro Iwamatsu64e9de22012-06-27 09:59:00 +0900262 ret = sh_clk_mstp_register(mstp_clks, MSTP_NR);
Magnus Dammf411fad2011-12-14 01:36:12 +0900263
Magnus Dammf411fad2011-12-14 01:36:12 +0900264 clkdev_add_table(lookups, ARRAY_SIZE(lookups));
265
266 if (!ret)
Magnus Damm6b6a4c02012-02-29 21:41:30 +0900267 shmobile_clk_init();
Magnus Dammf411fad2011-12-14 01:36:12 +0900268 else
269 panic("failed to setup r8a7779 clocks\n");
270}