blob: c45fc8f4744d01715425cb6d0e8af8f8aa217dac [file] [log] [blame]
Fabio Estevam946485d2018-09-28 16:13:25 -03001// SPDX-License-Identifier: GPL-2.0+
Sascha Hauerac4c1a92013-06-18 09:23:57 +08002/*
3 * i.MX drm driver - LVDS display bridge
4 *
5 * Copyright (C) 2012 Sascha Hauer, Pengutronix
Sascha Hauerac4c1a92013-06-18 09:23:57 +08006 */
7
Sascha Hauerac4c1a92013-06-18 09:23:57 +08008#include <linux/clk.h>
Russell King17b50012013-11-03 11:23:34 +00009#include <linux/component.h>
Thomas Zimmermann45b64fd2022-11-03 16:14:45 +010010#include <linux/i2c.h>
Ville Syrjälä72bd9ea2022-06-30 22:51:13 +030011#include <linux/media-bus-format.h>
Sam Ravnborg05f09402019-07-16 08:42:18 +020012#include <linux/mfd/syscon.h>
13#include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
14#include <linux/module.h>
15#include <linux/of_device.h>
16#include <linux/of_graph.h>
17#include <linux/regmap.h>
18#include <linux/videodev2.h>
19
20#include <video/of_display_timing.h>
21#include <video/of_videomode.h>
22
Philipp Zabel49f98bc2016-07-06 14:49:24 +020023#include <drm/drm_atomic.h>
Liu Ying255c35f2016-07-08 17:40:56 +080024#include <drm/drm_atomic_helper.h>
Boris Brezillonee68c742019-08-26 17:26:29 +020025#include <drm/drm_bridge.h>
Ville Syrjälä255490f92022-06-14 12:02:45 +030026#include <drm/drm_edid.h>
Philipp Zabelb0d0bf52020-12-10 16:38:41 +010027#include <drm/drm_managed.h>
Philipp Zabel53141e42015-02-24 11:41:28 +010028#include <drm/drm_of.h>
Philipp Zabel751e2672014-03-06 14:54:39 +010029#include <drm/drm_panel.h>
Sam Ravnborg05f09402019-07-16 08:42:18 +020030#include <drm/drm_print.h>
Daniel Vetterfcd70cd2019-01-17 22:03:34 +010031#include <drm/drm_probe_helper.h>
Thomas Zimmermann62fbddd2020-03-05 16:59:36 +010032#include <drm/drm_simple_kms_helper.h>
Sascha Hauerac4c1a92013-06-18 09:23:57 +080033
34#include "imx-drm.h"
35
36#define DRIVER_NAME "imx-ldb"
37
38#define LDB_CH0_MODE_EN_TO_DI0 (1 << 0)
39#define LDB_CH0_MODE_EN_TO_DI1 (3 << 0)
40#define LDB_CH0_MODE_EN_MASK (3 << 0)
41#define LDB_CH1_MODE_EN_TO_DI0 (1 << 2)
42#define LDB_CH1_MODE_EN_TO_DI1 (3 << 2)
43#define LDB_CH1_MODE_EN_MASK (3 << 2)
44#define LDB_SPLIT_MODE_EN (1 << 4)
45#define LDB_DATA_WIDTH_CH0_24 (1 << 5)
46#define LDB_BIT_MAP_CH0_JEIDA (1 << 6)
47#define LDB_DATA_WIDTH_CH1_24 (1 << 7)
48#define LDB_BIT_MAP_CH1_JEIDA (1 << 8)
49#define LDB_DI0_VS_POL_ACT_LOW (1 << 9)
50#define LDB_DI1_VS_POL_ACT_LOW (1 << 10)
51#define LDB_BGREF_RMODE_INT (1 << 15)
52
Philipp Zabelb0d0bf52020-12-10 16:38:41 +010053struct imx_ldb_channel;
54
55struct imx_ldb_encoder {
56 struct drm_connector connector;
57 struct drm_encoder encoder;
58 struct imx_ldb_channel *channel;
59};
60
Sascha Hauerac4c1a92013-06-18 09:23:57 +080061struct imx_ldb;
62
63struct imx_ldb_channel {
64 struct imx_ldb *ldb;
Peter Senna Tschudindc80d702016-08-05 00:36:58 +020065
66 /* Defines what is connected to the ldb, only one at a time */
Philipp Zabel751e2672014-03-06 14:54:39 +010067 struct drm_panel *panel;
Peter Senna Tschudindc80d702016-08-05 00:36:58 +020068 struct drm_bridge *bridge;
69
Russell King1b3f7672013-11-03 13:30:48 +000070 struct device_node *child;
Steve Longerbeama6d206e2016-04-27 16:23:33 -040071 struct i2c_adapter *ddc;
Sascha Hauerac4c1a92013-06-18 09:23:57 +080072 int chno;
73 void *edid;
Sascha Hauerac4c1a92013-06-18 09:23:57 +080074 struct drm_display_mode mode;
75 int mode_valid;
Philipp Zabel49f98bc2016-07-06 14:49:24 +020076 u32 bus_format;
Lothar Waßmannfafc79e2016-07-12 15:30:03 +020077 u32 bus_flags;
Sascha Hauerac4c1a92013-06-18 09:23:57 +080078};
79
Philipp Zabel3df07392016-07-06 15:47:11 +020080static inline struct imx_ldb_channel *con_to_imx_ldb_ch(struct drm_connector *c)
81{
Philipp Zabelb0d0bf52020-12-10 16:38:41 +010082 return container_of(c, struct imx_ldb_encoder, connector)->channel;
Philipp Zabel3df07392016-07-06 15:47:11 +020083}
84
Philipp Zabel49f98bc2016-07-06 14:49:24 +020085static inline struct imx_ldb_channel *enc_to_imx_ldb_ch(struct drm_encoder *e)
86{
Philipp Zabelb0d0bf52020-12-10 16:38:41 +010087 return container_of(e, struct imx_ldb_encoder, encoder)->channel;
Philipp Zabel49f98bc2016-07-06 14:49:24 +020088}
89
Sascha Hauerac4c1a92013-06-18 09:23:57 +080090struct bus_mux {
91 int reg;
92 int shift;
93 int mask;
94};
95
96struct imx_ldb {
97 struct regmap *regmap;
98 struct device *dev;
99 struct imx_ldb_channel channel[2];
100 struct clk *clk[2]; /* our own clock */
101 struct clk *clk_sel[4]; /* parent of display clock */
Philipp Zabel3973aff2014-11-26 13:59:11 +0100102 struct clk *clk_parent[4]; /* original parent of clk_sel */
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800103 struct clk *clk_pll[2]; /* upstream clock we can adjust */
104 u32 ldb_ctrl;
105 const struct bus_mux *lvds_mux;
106};
107
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200108static void imx_ldb_ch_set_bus_format(struct imx_ldb_channel *imx_ldb_ch,
109 u32 bus_format)
Liu Ying032003c2016-07-08 17:40:58 +0800110{
111 struct imx_ldb *ldb = imx_ldb_ch->ldb;
112 int dual = ldb->ldb_ctrl & LDB_SPLIT_MODE_EN;
113
114 switch (bus_format) {
115 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
Liu Ying032003c2016-07-08 17:40:58 +0800116 break;
117 case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
Liu Ying032003c2016-07-08 17:40:58 +0800118 if (imx_ldb_ch->chno == 0 || dual)
119 ldb->ldb_ctrl |= LDB_DATA_WIDTH_CH0_24;
120 if (imx_ldb_ch->chno == 1 || dual)
121 ldb->ldb_ctrl |= LDB_DATA_WIDTH_CH1_24;
122 break;
123 case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
Liu Ying032003c2016-07-08 17:40:58 +0800124 if (imx_ldb_ch->chno == 0 || dual)
125 ldb->ldb_ctrl |= LDB_DATA_WIDTH_CH0_24 |
126 LDB_BIT_MAP_CH0_JEIDA;
127 if (imx_ldb_ch->chno == 1 || dual)
128 ldb->ldb_ctrl |= LDB_DATA_WIDTH_CH1_24 |
129 LDB_BIT_MAP_CH1_JEIDA;
130 break;
131 }
132}
133
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800134static int imx_ldb_connector_get_modes(struct drm_connector *connector)
135{
136 struct imx_ldb_channel *imx_ldb_ch = con_to_imx_ldb_ch(connector);
Sam Ravnborg90fbc512019-08-04 22:16:25 +0200137 int num_modes;
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800138
Sam Ravnborg06c4a9c2019-12-07 15:03:34 +0100139 num_modes = drm_panel_get_modes(imx_ldb_ch->panel, connector);
Sam Ravnborg90fbc512019-08-04 22:16:25 +0200140 if (num_modes > 0)
141 return num_modes;
Philipp Zabel751e2672014-03-06 14:54:39 +0100142
Steve Longerbeama6d206e2016-04-27 16:23:33 -0400143 if (!imx_ldb_ch->edid && imx_ldb_ch->ddc)
144 imx_ldb_ch->edid = drm_get_edid(connector, imx_ldb_ch->ddc);
145
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800146 if (imx_ldb_ch->edid) {
Daniel Vetterc555f022018-07-09 10:40:06 +0200147 drm_connector_update_edid_property(connector,
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800148 imx_ldb_ch->edid);
149 num_modes = drm_add_edid_modes(connector, imx_ldb_ch->edid);
150 }
151
152 if (imx_ldb_ch->mode_valid) {
153 struct drm_display_mode *mode;
154
Ville Syrjälä193c4df2022-02-18 12:03:50 +0200155 mode = drm_mode_duplicate(connector->dev, &imx_ldb_ch->mode);
Fabio Estevam9f9b0362014-02-26 20:53:40 -0300156 if (!mode)
157 return -EINVAL;
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800158 mode->type |= DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED;
159 drm_mode_probed_add(connector, mode);
160 num_modes++;
161 }
162
163 return num_modes;
164}
165
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800166static void imx_ldb_set_clock(struct imx_ldb *ldb, int mux, int chno,
167 unsigned long serial_clk, unsigned long di_clk)
168{
169 int ret;
170
171 dev_dbg(ldb->dev, "%s: now: %ld want: %ld\n", __func__,
172 clk_get_rate(ldb->clk_pll[chno]), serial_clk);
173 clk_set_rate(ldb->clk_pll[chno], serial_clk);
174
175 dev_dbg(ldb->dev, "%s after: %ld\n", __func__,
176 clk_get_rate(ldb->clk_pll[chno]));
177
178 dev_dbg(ldb->dev, "%s: now: %ld want: %ld\n", __func__,
179 clk_get_rate(ldb->clk[chno]),
180 (long int)di_clk);
181 clk_set_rate(ldb->clk[chno], di_clk);
182
183 dev_dbg(ldb->dev, "%s after: %ld\n", __func__,
184 clk_get_rate(ldb->clk[chno]));
185
186 /* set display clock mux to LDB input clock */
187 ret = clk_set_parent(ldb->clk_sel[mux], ldb->clk[chno]);
Sima Baymani49f4a9c2013-11-03 11:18:57 +0100188 if (ret)
Aybuke Ozdemire5e1b162014-03-17 23:55:53 +0200189 dev_err(ldb->dev,
190 "unable to set di%d parent clock to ldb_di%d\n", mux,
191 chno);
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800192}
193
Liu Yingf6e396e2016-07-08 17:41:01 +0800194static void imx_ldb_encoder_enable(struct drm_encoder *encoder)
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800195{
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200196 struct imx_ldb_channel *imx_ldb_ch = enc_to_imx_ldb_ch(encoder);
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800197 struct imx_ldb *ldb = imx_ldb_ch->ldb;
198 int dual = ldb->ldb_ctrl & LDB_SPLIT_MODE_EN;
Philipp Zabel53141e42015-02-24 11:41:28 +0100199 int mux = drm_of_encoder_active_port_id(imx_ldb_ch->child, encoder);
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800200
Arnd Bergmann33ce7f22021-03-24 17:47:41 +0100201 if (mux < 0 || mux >= ARRAY_SIZE(ldb->clk_sel)) {
202 dev_warn(ldb->dev, "%s: invalid mux %d\n", __func__, mux);
203 return;
204 }
205
Philipp Zabel751e2672014-03-06 14:54:39 +0100206 drm_panel_prepare(imx_ldb_ch->panel);
207
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800208 if (dual) {
Liu Yingf6e396e2016-07-08 17:41:01 +0800209 clk_set_parent(ldb->clk_sel[mux], ldb->clk[0]);
210 clk_set_parent(ldb->clk_sel[mux], ldb->clk[1]);
211
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800212 clk_prepare_enable(ldb->clk[0]);
213 clk_prepare_enable(ldb->clk[1]);
Liu Yingf6e396e2016-07-08 17:41:01 +0800214 } else {
215 clk_set_parent(ldb->clk_sel[mux], ldb->clk[imx_ldb_ch->chno]);
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800216 }
217
218 if (imx_ldb_ch == &ldb->channel[0] || dual) {
219 ldb->ldb_ctrl &= ~LDB_CH0_MODE_EN_MASK;
220 if (mux == 0 || ldb->lvds_mux)
221 ldb->ldb_ctrl |= LDB_CH0_MODE_EN_TO_DI0;
222 else if (mux == 1)
223 ldb->ldb_ctrl |= LDB_CH0_MODE_EN_TO_DI1;
224 }
225 if (imx_ldb_ch == &ldb->channel[1] || dual) {
226 ldb->ldb_ctrl &= ~LDB_CH1_MODE_EN_MASK;
227 if (mux == 1 || ldb->lvds_mux)
228 ldb->ldb_ctrl |= LDB_CH1_MODE_EN_TO_DI1;
229 else if (mux == 0)
230 ldb->ldb_ctrl |= LDB_CH1_MODE_EN_TO_DI0;
231 }
232
233 if (ldb->lvds_mux) {
234 const struct bus_mux *lvds_mux = NULL;
235
236 if (imx_ldb_ch == &ldb->channel[0])
237 lvds_mux = &ldb->lvds_mux[0];
238 else if (imx_ldb_ch == &ldb->channel[1])
239 lvds_mux = &ldb->lvds_mux[1];
240
241 regmap_update_bits(ldb->regmap, lvds_mux->reg, lvds_mux->mask,
242 mux << lvds_mux->shift);
243 }
244
245 regmap_write(ldb->regmap, IOMUXC_GPR2, ldb->ldb_ctrl);
Philipp Zabel751e2672014-03-06 14:54:39 +0100246
247 drm_panel_enable(imx_ldb_ch->panel);
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800248}
249
Philipp Zabel3a2ad502016-07-22 12:43:04 +0200250static void
251imx_ldb_encoder_atomic_mode_set(struct drm_encoder *encoder,
252 struct drm_crtc_state *crtc_state,
253 struct drm_connector_state *connector_state)
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800254{
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200255 struct imx_ldb_channel *imx_ldb_ch = enc_to_imx_ldb_ch(encoder);
Philipp Zabel3a2ad502016-07-22 12:43:04 +0200256 struct drm_display_mode *mode = &crtc_state->adjusted_mode;
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800257 struct imx_ldb *ldb = imx_ldb_ch->ldb;
258 int dual = ldb->ldb_ctrl & LDB_SPLIT_MODE_EN;
Philipp Zabel51dac942015-01-23 17:10:01 +0100259 unsigned long serial_clk;
260 unsigned long di_clk = mode->clock * 1000;
Philipp Zabel53141e42015-02-24 11:41:28 +0100261 int mux = drm_of_encoder_active_port_id(imx_ldb_ch->child, encoder);
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200262 u32 bus_format = imx_ldb_ch->bus_format;
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800263
Arnd Bergmann33ce7f22021-03-24 17:47:41 +0100264 if (mux < 0 || mux >= ARRAY_SIZE(ldb->clk_sel)) {
265 dev_warn(ldb->dev, "%s: invalid mux %d\n", __func__, mux);
266 return;
267 }
268
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800269 if (mode->clock > 170000) {
270 dev_warn(ldb->dev,
271 "%s: mode exceeds 170 MHz pixel clock\n", __func__);
272 }
273 if (mode->clock > 85000 && !dual) {
274 dev_warn(ldb->dev,
275 "%s: mode exceeds 85 MHz pixel clock\n", __func__);
276 }
277
Sebastian Reichel94dfec42021-04-29 00:29:50 +0200278 if (!IS_ALIGNED(mode->hdisplay, 8)) {
279 dev_warn(ldb->dev,
280 "%s: hdisplay does not align to 8 byte\n", __func__);
281 }
282
Philipp Zabel51dac942015-01-23 17:10:01 +0100283 if (dual) {
284 serial_clk = 3500UL * mode->clock;
285 imx_ldb_set_clock(ldb, mux, 0, serial_clk, di_clk);
286 imx_ldb_set_clock(ldb, mux, 1, serial_clk, di_clk);
287 } else {
288 serial_clk = 7000UL * mode->clock;
289 imx_ldb_set_clock(ldb, mux, imx_ldb_ch->chno, serial_clk,
290 di_clk);
291 }
292
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800293 /* FIXME - assumes straight connections DI0 --> CH0, DI1 --> CH1 */
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200294 if (imx_ldb_ch == &ldb->channel[0] || dual) {
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800295 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
296 ldb->ldb_ctrl |= LDB_DI0_VS_POL_ACT_LOW;
297 else if (mode->flags & DRM_MODE_FLAG_PVSYNC)
298 ldb->ldb_ctrl &= ~LDB_DI0_VS_POL_ACT_LOW;
299 }
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200300 if (imx_ldb_ch == &ldb->channel[1] || dual) {
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800301 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
302 ldb->ldb_ctrl |= LDB_DI1_VS_POL_ACT_LOW;
303 else if (mode->flags & DRM_MODE_FLAG_PVSYNC)
304 ldb->ldb_ctrl &= ~LDB_DI1_VS_POL_ACT_LOW;
305 }
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200306
307 if (!bus_format) {
Philipp Zabel3a2ad502016-07-22 12:43:04 +0200308 struct drm_connector *connector = connector_state->connector;
309 struct drm_display_info *di = &connector->display_info;
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200310
Philipp Zabel3a2ad502016-07-22 12:43:04 +0200311 if (di->num_bus_formats)
312 bus_format = di->bus_formats[0];
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200313 }
314 imx_ldb_ch_set_bus_format(imx_ldb_ch, bus_format);
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800315}
316
317static void imx_ldb_encoder_disable(struct drm_encoder *encoder)
318{
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200319 struct imx_ldb_channel *imx_ldb_ch = enc_to_imx_ldb_ch(encoder);
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800320 struct imx_ldb *ldb = imx_ldb_ch->ldb;
Liu Ying3b2a9992020-07-09 10:28:52 +0800321 int dual = ldb->ldb_ctrl & LDB_SPLIT_MODE_EN;
Philipp Zabel3973aff2014-11-26 13:59:11 +0100322 int mux, ret;
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800323
Philipp Zabel751e2672014-03-06 14:54:39 +0100324 drm_panel_disable(imx_ldb_ch->panel);
325
Liu Ying3b2a9992020-07-09 10:28:52 +0800326 if (imx_ldb_ch == &ldb->channel[0] || dual)
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800327 ldb->ldb_ctrl &= ~LDB_CH0_MODE_EN_MASK;
Liu Ying3b2a9992020-07-09 10:28:52 +0800328 if (imx_ldb_ch == &ldb->channel[1] || dual)
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800329 ldb->ldb_ctrl &= ~LDB_CH1_MODE_EN_MASK;
330
331 regmap_write(ldb->regmap, IOMUXC_GPR2, ldb->ldb_ctrl);
332
Liu Ying3b2a9992020-07-09 10:28:52 +0800333 if (dual) {
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800334 clk_disable_unprepare(ldb->clk[0]);
335 clk_disable_unprepare(ldb->clk[1]);
336 }
Philipp Zabel751e2672014-03-06 14:54:39 +0100337
Philipp Zabel3973aff2014-11-26 13:59:11 +0100338 if (ldb->lvds_mux) {
339 const struct bus_mux *lvds_mux = NULL;
340
341 if (imx_ldb_ch == &ldb->channel[0])
342 lvds_mux = &ldb->lvds_mux[0];
343 else if (imx_ldb_ch == &ldb->channel[1])
344 lvds_mux = &ldb->lvds_mux[1];
345
346 regmap_read(ldb->regmap, lvds_mux->reg, &mux);
347 mux &= lvds_mux->mask;
348 mux >>= lvds_mux->shift;
349 } else {
350 mux = (imx_ldb_ch == &ldb->channel[0]) ? 0 : 1;
351 }
352
353 /* set display clock mux back to original input clock */
354 ret = clk_set_parent(ldb->clk_sel[mux], ldb->clk_parent[mux]);
355 if (ret)
356 dev_err(ldb->dev,
357 "unable to set di%d parent clock to original parent\n",
358 mux);
359
Philipp Zabel751e2672014-03-06 14:54:39 +0100360 drm_panel_unprepare(imx_ldb_ch->panel);
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800361}
362
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200363static int imx_ldb_encoder_atomic_check(struct drm_encoder *encoder,
364 struct drm_crtc_state *crtc_state,
365 struct drm_connector_state *conn_state)
366{
367 struct imx_crtc_state *imx_crtc_state = to_imx_crtc_state(crtc_state);
368 struct imx_ldb_channel *imx_ldb_ch = enc_to_imx_ldb_ch(encoder);
369 struct drm_display_info *di = &conn_state->connector->display_info;
370 u32 bus_format = imx_ldb_ch->bus_format;
371
372 /* Bus format description in DT overrides connector display info. */
Lothar Waßmannfafc79e2016-07-12 15:30:03 +0200373 if (!bus_format && di->num_bus_formats) {
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200374 bus_format = di->bus_formats[0];
Lothar Waßmannfafc79e2016-07-12 15:30:03 +0200375 imx_crtc_state->bus_flags = di->bus_flags;
376 } else {
377 bus_format = imx_ldb_ch->bus_format;
378 imx_crtc_state->bus_flags = imx_ldb_ch->bus_flags;
379 }
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200380 switch (bus_format) {
381 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
382 imx_crtc_state->bus_format = MEDIA_BUS_FMT_RGB666_1X18;
383 break;
384 case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
385 case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
386 imx_crtc_state->bus_format = MEDIA_BUS_FMT_RGB888_1X24;
387 break;
388 default:
389 return -EINVAL;
390 }
391
392 imx_crtc_state->di_hsync_pin = 2;
393 imx_crtc_state->di_vsync_pin = 3;
394
395 return 0;
396}
397
398
Ville Syrjälä7ae847dd2015-12-15 12:21:09 +0100399static const struct drm_connector_funcs imx_ldb_connector_funcs = {
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800400 .fill_modes = drm_helper_probe_single_connector_modes,
Russell King1b3f7672013-11-03 13:30:48 +0000401 .destroy = imx_drm_connector_destroy,
Liu Ying255c35f2016-07-08 17:40:56 +0800402 .reset = drm_atomic_helper_connector_reset,
403 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
404 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800405};
406
Ville Syrjälä7ae847dd2015-12-15 12:21:09 +0100407static const struct drm_connector_helper_funcs imx_ldb_connector_helper_funcs = {
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800408 .get_modes = imx_ldb_connector_get_modes,
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800409};
410
Ville Syrjälä7ae847dd2015-12-15 12:21:09 +0100411static const struct drm_encoder_helper_funcs imx_ldb_encoder_helper_funcs = {
Philipp Zabel3a2ad502016-07-22 12:43:04 +0200412 .atomic_mode_set = imx_ldb_encoder_atomic_mode_set,
Liu Yingf6e396e2016-07-08 17:41:01 +0800413 .enable = imx_ldb_encoder_enable,
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800414 .disable = imx_ldb_encoder_disable,
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200415 .atomic_check = imx_ldb_encoder_atomic_check,
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800416};
417
418static int imx_ldb_get_clk(struct imx_ldb *ldb, int chno)
419{
420 char clkname[16];
421
Fabio Estevam98dd3b22014-02-28 11:39:42 -0300422 snprintf(clkname, sizeof(clkname), "di%d", chno);
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800423 ldb->clk[chno] = devm_clk_get(ldb->dev, clkname);
424 if (IS_ERR(ldb->clk[chno]))
425 return PTR_ERR(ldb->clk[chno]);
426
Fabio Estevam98dd3b22014-02-28 11:39:42 -0300427 snprintf(clkname, sizeof(clkname), "di%d_pll", chno);
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800428 ldb->clk_pll[chno] = devm_clk_get(ldb->dev, clkname);
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800429
Valentina Manea1f933fa2013-10-23 10:29:55 +0300430 return PTR_ERR_OR_ZERO(ldb->clk_pll[chno]);
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800431}
432
Russell King1b3f7672013-11-03 13:30:48 +0000433static int imx_ldb_register(struct drm_device *drm,
434 struct imx_ldb_channel *imx_ldb_ch)
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800435{
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800436 struct imx_ldb *ldb = imx_ldb_ch->ldb;
Philipp Zabelb0d0bf52020-12-10 16:38:41 +0100437 struct imx_ldb_encoder *ldb_encoder;
438 struct drm_connector *connector;
439 struct drm_encoder *encoder;
Russell King1b3f7672013-11-03 13:30:48 +0000440 int ret;
441
Philipp Zabelb0d0bf52020-12-10 16:38:41 +0100442 ldb_encoder = drmm_simple_encoder_alloc(drm, struct imx_ldb_encoder,
443 encoder, DRM_MODE_ENCODER_LVDS);
444 if (IS_ERR(ldb_encoder))
445 return PTR_ERR(ldb_encoder);
446
447 ldb_encoder->channel = imx_ldb_ch;
448 connector = &ldb_encoder->connector;
449 encoder = &ldb_encoder->encoder;
Philipp Zabel8767f472020-12-10 16:38:34 +0100450
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200451 ret = imx_drm_encoder_parse_of(drm, encoder, imx_ldb_ch->child);
Russell King1b3f7672013-11-03 13:30:48 +0000452 if (ret)
453 return ret;
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800454
455 ret = imx_ldb_get_clk(ldb, imx_ldb_ch->chno);
456 if (ret)
457 return ret;
Russell King1b3f7672013-11-03 13:30:48 +0000458
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800459 if (ldb->ldb_ctrl & LDB_SPLIT_MODE_EN) {
Russell King1b3f7672013-11-03 13:30:48 +0000460 ret = imx_ldb_get_clk(ldb, 1);
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800461 if (ret)
462 return ret;
463 }
464
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200465 drm_encoder_helper_add(encoder, &imx_ldb_encoder_helper_funcs);
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800466
Peter Senna Tschudindc80d702016-08-05 00:36:58 +0200467 if (imx_ldb_ch->bridge) {
Philipp Zabelbed00dd2020-12-10 16:38:33 +0100468 ret = drm_bridge_attach(encoder, imx_ldb_ch->bridge, NULL, 0);
Laurent Pinchartfb8d6172021-03-23 23:50:08 +0200469 if (ret)
Peter Senna Tschudindc80d702016-08-05 00:36:58 +0200470 return ret;
Peter Senna Tschudindc80d702016-08-05 00:36:58 +0200471 } else {
472 /*
473 * We want to add the connector whenever there is no bridge
474 * that brings its own, not only when there is a panel. For
475 * historical reasons, the ldb driver can also work without
476 * a panel.
477 */
Philipp Zabelbed00dd2020-12-10 16:38:33 +0100478 drm_connector_helper_add(connector,
479 &imx_ldb_connector_helper_funcs);
480 drm_connector_init_with_ddc(drm, connector,
Andrzej Pietrasiewiczbe0ec352019-07-26 19:23:04 +0200481 &imx_ldb_connector_funcs,
482 DRM_MODE_CONNECTOR_LVDS,
483 imx_ldb_ch->ddc);
Philipp Zabelbed00dd2020-12-10 16:38:33 +0100484 drm_connector_attach_encoder(connector, encoder);
Peter Senna Tschudindc80d702016-08-05 00:36:58 +0200485 }
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800486
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800487 return 0;
488}
489
Philipp Zabel5e501ed2014-12-02 20:22:49 +0100490struct imx_ldb_bit_mapping {
491 u32 bus_format;
492 u32 datawidth;
493 const char * const mapping;
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800494};
495
Philipp Zabel5e501ed2014-12-02 20:22:49 +0100496static const struct imx_ldb_bit_mapping imx_ldb_bit_mappings[] = {
497 { MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, 18, "spwg" },
498 { MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 24, "spwg" },
499 { MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA, 24, "jeida" },
500};
501
502static u32 of_get_bus_format(struct device *dev, struct device_node *np)
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800503{
504 const char *bm;
Philipp Zabel5e501ed2014-12-02 20:22:49 +0100505 u32 datawidth = 0;
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800506 int ret, i;
507
508 ret = of_property_read_string(np, "fsl,data-mapping", &bm);
509 if (ret < 0)
510 return ret;
511
Philipp Zabel5e501ed2014-12-02 20:22:49 +0100512 of_property_read_u32(np, "fsl,data-width", &datawidth);
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800513
Philipp Zabel5e501ed2014-12-02 20:22:49 +0100514 for (i = 0; i < ARRAY_SIZE(imx_ldb_bit_mappings); i++) {
515 if (!strcasecmp(bm, imx_ldb_bit_mappings[i].mapping) &&
516 datawidth == imx_ldb_bit_mappings[i].datawidth)
517 return imx_ldb_bit_mappings[i].bus_format;
518 }
519
520 dev_err(dev, "invalid data mapping: %d-bit \"%s\"\n", datawidth, bm);
521
522 return -ENOENT;
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800523}
524
525static struct bus_mux imx6q_lvds_mux[2] = {
526 {
527 .reg = IOMUXC_GPR3,
528 .shift = 6,
529 .mask = IMX6Q_GPR3_LVDS0_MUX_CTL_MASK,
530 }, {
531 .reg = IOMUXC_GPR3,
532 .shift = 8,
533 .mask = IMX6Q_GPR3_LVDS1_MUX_CTL_MASK,
534 }
535};
536
537/*
538 * For a device declaring compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb",
539 * of_match_device will walk through this list and take the first entry
540 * matching any of its compatible values. Therefore, the more generic
541 * entries (in this case fsl,imx53-ldb) need to be ordered last.
542 */
543static const struct of_device_id imx_ldb_dt_ids[] = {
544 { .compatible = "fsl,imx6q-ldb", .data = imx6q_lvds_mux, },
545 { .compatible = "fsl,imx53-ldb", .data = NULL, },
546 { }
547};
548MODULE_DEVICE_TABLE(of, imx_ldb_dt_ids);
549
Peter Senna Tschudindc80d702016-08-05 00:36:58 +0200550static int imx_ldb_panel_ddc(struct device *dev,
551 struct imx_ldb_channel *channel, struct device_node *child)
552{
553 struct device_node *ddc_node;
554 const u8 *edidp;
555 int ret;
556
557 ddc_node = of_parse_phandle(child, "ddc-i2c-bus", 0);
558 if (ddc_node) {
559 channel->ddc = of_find_i2c_adapter_by_node(ddc_node);
560 of_node_put(ddc_node);
561 if (!channel->ddc) {
562 dev_warn(dev, "failed to get ddc i2c adapter\n");
563 return -EPROBE_DEFER;
564 }
565 }
566
567 if (!channel->ddc) {
Philipp Zabel754e0b52020-07-15 10:18:10 +0200568 int edid_len;
569
Peter Senna Tschudindc80d702016-08-05 00:36:58 +0200570 /* if no DDC available, fallback to hardcoded EDID */
571 dev_dbg(dev, "no ddc available\n");
572
Philipp Zabel754e0b52020-07-15 10:18:10 +0200573 edidp = of_get_property(child, "edid", &edid_len);
Peter Senna Tschudindc80d702016-08-05 00:36:58 +0200574 if (edidp) {
Philipp Zabel754e0b52020-07-15 10:18:10 +0200575 channel->edid = kmemdup(edidp, edid_len, GFP_KERNEL);
Jiasheng Jiang8027a9a2022-01-05 15:47:29 +0800576 if (!channel->edid)
577 return -ENOMEM;
Peter Senna Tschudindc80d702016-08-05 00:36:58 +0200578 } else if (!channel->panel) {
579 /* fallback to display-timings node */
580 ret = of_get_drm_display_mode(child,
581 &channel->mode,
582 &channel->bus_flags,
583 OF_USE_NATIVE_MODE);
584 if (!ret)
585 channel->mode_valid = 1;
586 }
587 }
588 return 0;
589}
590
Russell King17b50012013-11-03 11:23:34 +0000591static int imx_ldb_bind(struct device *dev, struct device *master, void *data)
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800592{
Russell King1b3f7672013-11-03 13:30:48 +0000593 struct drm_device *drm = data;
Philipp Zabel8767f472020-12-10 16:38:34 +0100594 struct imx_ldb *imx_ldb = dev_get_drvdata(dev);
595 int ret;
596 int i;
597
598 for (i = 0; i < 2; i++) {
599 struct imx_ldb_channel *channel = &imx_ldb->channel[i];
600
601 if (!channel->ldb)
Liu Ying12d0ca82021-03-22 10:56:40 +0800602 continue;
Philipp Zabel8767f472020-12-10 16:38:34 +0100603
604 ret = imx_ldb_register(drm, channel);
605 if (ret)
606 return ret;
607 }
608
609 return 0;
610}
611
612static const struct component_ops imx_ldb_ops = {
613 .bind = imx_ldb_bind,
614};
615
616static int imx_ldb_probe(struct platform_device *pdev)
617{
618 struct device *dev = &pdev->dev;
Russell King17b50012013-11-03 11:23:34 +0000619 struct device_node *np = dev->of_node;
Philipp Zabel8767f472020-12-10 16:38:34 +0100620 const struct of_device_id *of_id = of_match_device(imx_ldb_dt_ids, dev);
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800621 struct device_node *child;
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800622 struct imx_ldb *imx_ldb;
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800623 int dual;
624 int ret;
625 int i;
626
Philipp Zabel8767f472020-12-10 16:38:34 +0100627 imx_ldb = devm_kzalloc(dev, sizeof(*imx_ldb), GFP_KERNEL);
628 if (!imx_ldb)
629 return -ENOMEM;
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800630
631 imx_ldb->regmap = syscon_regmap_lookup_by_phandle(np, "gpr");
632 if (IS_ERR(imx_ldb->regmap)) {
Russell King17b50012013-11-03 11:23:34 +0000633 dev_err(dev, "failed to get parent regmap\n");
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800634 return PTR_ERR(imx_ldb->regmap);
635 }
636
Lucas Stachb5826232018-04-11 17:31:35 +0200637 /* disable LDB by resetting the control register to POR default */
638 regmap_write(imx_ldb->regmap, IOMUXC_GPR2, 0);
639
Russell King17b50012013-11-03 11:23:34 +0000640 imx_ldb->dev = dev;
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800641
642 if (of_id)
643 imx_ldb->lvds_mux = of_id->data;
644
645 dual = of_property_read_bool(np, "fsl,dual-channel");
646 if (dual)
647 imx_ldb->ldb_ctrl |= LDB_SPLIT_MODE_EN;
648
649 /*
Masanari Iida45999342013-07-24 01:05:07 +0900650 * There are three different possible clock mux configurations:
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800651 * i.MX53: ipu1_di0_sel, ipu1_di1_sel
652 * i.MX6q: ipu1_di0_sel, ipu1_di1_sel, ipu2_di0_sel, ipu2_di1_sel
653 * i.MX6dl: ipu1_di0_sel, ipu1_di1_sel, lcdif_sel
654 * Map them all to di0_sel...di3_sel.
655 */
656 for (i = 0; i < 4; i++) {
657 char clkname[16];
658
659 sprintf(clkname, "di%d_sel", i);
660 imx_ldb->clk_sel[i] = devm_clk_get(imx_ldb->dev, clkname);
661 if (IS_ERR(imx_ldb->clk_sel[i])) {
662 ret = PTR_ERR(imx_ldb->clk_sel[i]);
663 imx_ldb->clk_sel[i] = NULL;
664 break;
665 }
Philipp Zabel3973aff2014-11-26 13:59:11 +0100666
667 imx_ldb->clk_parent[i] = clk_get_parent(imx_ldb->clk_sel[i]);
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800668 }
669 if (i == 0)
670 return ret;
671
672 for_each_child_of_node(np, child) {
673 struct imx_ldb_channel *channel;
Liu Ying032003c2016-07-08 17:40:58 +0800674 int bus_format;
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800675
676 ret = of_property_read_u32(child, "reg", &i);
Julia Lawallaa3312012019-01-13 09:47:42 +0100677 if (ret || i < 0 || i > 1) {
678 ret = -EINVAL;
679 goto free_child;
680 }
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800681
Lucas Stachc80d6732018-04-11 17:31:36 +0200682 if (!of_device_is_available(child))
683 continue;
684
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800685 if (dual && i > 0) {
Russell King17b50012013-11-03 11:23:34 +0000686 dev_warn(dev, "dual-channel mode, ignoring second output\n");
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800687 continue;
688 }
689
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800690 channel = &imx_ldb->channel[i];
691 channel->ldb = imx_ldb;
692 channel->chno = i;
693
Philipp Zabel751e2672014-03-06 14:54:39 +0100694 /*
695 * The output port is port@4 with an external 4-port mux or
696 * port@2 with the internal 2-port mux.
697 */
Rob Herringebc94462017-03-29 13:55:46 -0500698 ret = drm_of_find_panel_or_bridge(child,
699 imx_ldb->lvds_mux ? 4 : 2, 0,
700 &channel->panel, &channel->bridge);
Leonard Cresteze36aecb2017-05-10 16:17:13 +0300701 if (ret && ret != -ENODEV)
Julia Lawallaa3312012019-01-13 09:47:42 +0100702 goto free_child;
Philipp Zabel751e2672014-03-06 14:54:39 +0100703
Peter Senna Tschudindc80d702016-08-05 00:36:58 +0200704 /* panel ddc only if there is no bridge */
705 if (!channel->bridge) {
706 ret = imx_ldb_panel_ddc(dev, channel, child);
707 if (ret)
Julia Lawallaa3312012019-01-13 09:47:42 +0100708 goto free_child;
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800709 }
710
Liu Ying032003c2016-07-08 17:40:58 +0800711 bus_format = of_get_bus_format(dev, child);
712 if (bus_format == -EINVAL) {
Philipp Zabel5e501ed2014-12-02 20:22:49 +0100713 /*
714 * If no bus format was specified in the device tree,
715 * we can still get it from the connected panel later.
716 */
717 if (channel->panel && channel->panel->funcs &&
718 channel->panel->funcs->get_modes)
Liu Ying032003c2016-07-08 17:40:58 +0800719 bus_format = 0;
Philipp Zabel5e501ed2014-12-02 20:22:49 +0100720 }
Liu Ying032003c2016-07-08 17:40:58 +0800721 if (bus_format < 0) {
Philipp Zabel5e501ed2014-12-02 20:22:49 +0100722 dev_err(dev, "could not determine data mapping: %d\n",
Liu Ying032003c2016-07-08 17:40:58 +0800723 bus_format);
Julia Lawallaa3312012019-01-13 09:47:42 +0100724 ret = bus_format;
725 goto free_child;
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800726 }
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200727 channel->bus_format = bus_format;
Julia Lawallaa3312012019-01-13 09:47:42 +0100728 channel->child = child;
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800729 }
730
Philipp Zabel8767f472020-12-10 16:38:34 +0100731 platform_set_drvdata(pdev, imx_ldb);
732
733 return component_add(&pdev->dev, &imx_ldb_ops);
Julia Lawallaa3312012019-01-13 09:47:42 +0100734
735free_child:
736 of_node_put(child);
737 return ret;
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800738}
739
Philipp Zabel8767f472020-12-10 16:38:34 +0100740static int imx_ldb_remove(struct platform_device *pdev)
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800741{
Philipp Zabel8767f472020-12-10 16:38:34 +0100742 struct imx_ldb *imx_ldb = platform_get_drvdata(pdev);
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800743 int i;
744
745 for (i = 0; i < 2; i++) {
746 struct imx_ldb_channel *channel = &imx_ldb->channel[i];
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800747
Peter Seidererf4876ff2013-12-08 22:03:57 +0100748 kfree(channel->edid);
Steve Longerbeama6d206e2016-04-27 16:23:33 -0400749 i2c_put_adapter(channel->ddc);
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800750 }
751
Russell King17b50012013-11-03 11:23:34 +0000752 component_del(&pdev->dev, &imx_ldb_ops);
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800753 return 0;
754}
755
756static struct platform_driver imx_ldb_driver = {
757 .probe = imx_ldb_probe,
758 .remove = imx_ldb_remove,
759 .driver = {
760 .of_match_table = imx_ldb_dt_ids,
761 .name = DRIVER_NAME,
Sascha Hauerac4c1a92013-06-18 09:23:57 +0800762 },
763};
764
765module_platform_driver(imx_ldb_driver);
766
767MODULE_DESCRIPTION("i.MX LVDS driver");
768MODULE_AUTHOR("Sascha Hauer, Pengutronix");
769MODULE_LICENSE("GPL");
Fabio Estevambc627382013-08-18 21:40:03 -0300770MODULE_ALIAS("platform:" DRIVER_NAME);