blob: ba75e3661a4159afa45ac15516db9e16d2fdae29 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001# SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002config ARM
3 bool
4 default y
Yury Norov942fa982018-05-16 11:18:49 +03005 select ARCH_32BIT_OFF_T
Scott Wood1d8f51d2016-09-22 03:35:18 -05006 select ARCH_CLOCKSOURCE_DATA
Christoph Hellwigaef0f782019-06-13 09:08:57 +02007 select ARCH_HAS_BINFMT_FLAT
Vladimir Murzinc7780ab2017-12-18 11:48:42 +01008 select ARCH_HAS_DEBUG_VIRTUAL if MMU
Dan Williams21266be2015-11-19 18:19:29 -08009 select ARCH_HAS_DEVMEM_IS_ALLOWED
Christoph Hellwig419e2f12019-08-26 09:03:44 +020010 select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE
Kees Cook2b68f6c2015-04-14 15:48:00 -070011 select ARCH_HAS_ELF_RANDOMIZE
Jinbum Parkee333552018-03-06 01:39:24 +010012 select ARCH_HAS_FORTIFY_SOURCE
Christoph Hellwigd8ae8a32019-05-13 17:18:30 -070013 select ARCH_HAS_KEEPINITRD
Dmitry Vyukov75851722018-06-14 15:27:44 -070014 select ARCH_HAS_KCOV
Will Deacone69244d22018-06-26 15:52:38 +010015 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Laurent Dufour3010a5e2018-06-07 17:06:08 -070016 select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
Christoph Hellwigea8c64a2018-01-10 16:21:13 +010017 select ARCH_HAS_PHYS_TO_DMA
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050018 select ARCH_HAS_SETUP_DMA_OPS
Dmitry Vyukov75851722018-06-14 15:27:44 -070019 select ARCH_HAS_SET_MEMORY
Laura Abbottad21fc42017-02-06 16:31:57 -080020 select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
21 select ARCH_HAS_STRICT_MODULE_RWX if MMU
Christoph Hellwig936376f2019-08-20 10:08:38 +090022 select ARCH_HAS_SYNC_DMA_FOR_DEVICE if SWIOTLB
23 select ARCH_HAS_SYNC_DMA_FOR_CPU if SWIOTLB
Christoph Hellwigdc2acde2018-12-21 22:14:44 +010024 select ARCH_HAS_TEARDOWN_DMA_OPS if MMU
Mark Rutland3d067702012-10-30 12:13:42 +000025 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Russell King171b3f02013-09-12 21:24:42 +010026 select ARCH_HAVE_CUSTOM_GPIO_H
Riku Voipio957e3fa2014-12-12 16:57:44 -080027 select ARCH_HAS_GCOV_PROFILE_ALL
Mike Rapoport350e88b2019-05-13 17:22:59 -070028 select ARCH_KEEP_MEMBLOCK if HAVE_ARCH_PFN_VALID || KEXEC
Mark Salterd7018842013-10-07 22:07:58 -040029 select ARCH_MIGHT_HAVE_PC_PARPORT
Christoph Hellwig7c703e52018-11-09 09:51:00 +010030 select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN
Laura Abbottad21fc42017-02-06 16:31:57 -080031 select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
32 select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
Peter Zijlstra4badad32014-06-06 19:53:16 +020033 select ARCH_SUPPORTS_ATOMIC_RMW
Kim Phillips017f1612013-11-06 05:15:24 +010034 select ARCH_USE_BUILTIN_BSWAP
Will Deacon0cbad9c2013-10-09 17:19:22 +010035 select ARCH_USE_CMPXCHG_LOCKREF
Alexandre Ghitidba79c3d2019-09-23 15:39:01 -070036 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +010037 select ARCH_WANT_IPC_PARSE_VERSION
Christoph Hellwigbdd15a22019-06-13 09:08:51 +020038 select BINFMT_FLAT_ARGVP_ENVP_ON_STACK
Stephen Boydee951c62012-10-29 19:19:34 +010039 select BUILDTIME_EXTABLE_SORT if MMU
Russell King171b3f02013-09-12 21:24:42 +010040 select CLONE_BACKWARDS
Russell Kingf00790a2018-10-24 10:20:16 +010041 select CPU_PM if SUSPEND || CPU_IDLE
Will Deacondce5c9e2013-12-17 19:50:16 +010042 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
Christoph Hellwigff4c25f2019-02-03 20:12:02 +010043 select DMA_DECLARE_COHERENT
Christoph Hellwigf0edfea2018-08-24 10:31:08 +020044 select DMA_REMAP if MMU
Borislav Petkovb01aec92015-05-21 19:59:31 +020045 select EDAC_SUPPORT
46 select EDAC_ATOMIC_SCRUB
Laura Abbott36d0fd22014-10-09 15:26:42 -070047 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010048 select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
Russell Kingf00790a2018-10-24 10:20:16 +010049 select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
Russell Kingb1b3f492012-10-06 17:12:25 +010050 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
Ard Biesheuvelea2d9a92017-03-19 17:23:31 +010051 select GENERIC_CPU_AUTOPROBE
Ard Biesheuvel29373672015-09-01 08:59:28 +020052 select GENERIC_EARLY_IOREMAP
Russell King171b3f02013-09-12 21:24:42 +010053 select GENERIC_IDLE_POLL_SETUP
Russell Kingb1b3f492012-10-06 17:12:25 +010054 select GENERIC_IRQ_PROBE
55 select GENERIC_IRQ_SHOW
Geert Uytterhoeven7c070052015-04-01 13:37:11 +010056 select GENERIC_IRQ_SHOW_LEVEL
Russell Kingb1b3f492012-10-06 17:12:25 +010057 select GENERIC_PCI_IOMAP
Stephen Boyd38ff87f2013-06-01 23:39:40 -070058 select GENERIC_SCHED_CLOCK
Russell Kingb1b3f492012-10-06 17:12:25 +010059 select GENERIC_SMP_IDLE_THREAD
60 select GENERIC_STRNCPY_FROM_USER
61 select GENERIC_STRNLEN_USER
Marc Zyngiera71b0922014-08-26 11:03:18 +010062 select HANDLE_DOMAIN_IRQ
Russell Kingb1b3f492012-10-06 17:12:25 +010063 select HARDIRQS_SW_RESEND
Russell Kingf00790a2018-10-24 10:20:16 +010064 select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
Yalin Wang0b7857d2015-01-16 02:45:55 +010065 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
Arnd Bergmann437682ee2015-11-19 13:30:42 +010066 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
67 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
Daniel Cashmane0c25d92016-01-14 15:19:57 -080068 select HAVE_ARCH_MMAP_RND_BITS if MMU
Russell Kingf00790a2018-10-24 10:20:16 +010069 select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
Kees Cook08626a62017-08-16 14:09:13 -070070 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Wade Farnsworth0693bf62012-04-04 16:19:47 +010071 select HAVE_ARCH_TRACEHOOK
Jens Wiklanderb329f952016-01-04 15:42:55 +010072 select HAVE_ARM_SMCCC if CPU_V7
Shubham Bansal39c13c22017-08-22 12:02:33 +053073 select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
Russell King171b3f02013-09-12 21:24:42 +010074 select HAVE_CONTEXT_TRACKING
Russell Kingb1b3f492012-10-06 17:12:25 +010075 select HAVE_C_RECORDMCOUNT
76 select HAVE_DEBUG_KMEMLEAK
Russell Kingb1b3f492012-10-06 17:12:25 +010077 select HAVE_DMA_CONTIGUOUS if MMU
Russell Kingf00790a2018-10-24 10:20:16 +010078 select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
Abel Vesa620176f2017-05-26 21:49:47 +010079 select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
Will Deacondce5c9e2013-12-17 19:50:16 +010080 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
Jiri Slaby5f56a5d2016-05-20 17:00:16 -070081 select HAVE_EXIT_THREAD
Christoph Hellwig67a929e2019-07-11 20:57:14 -070082 select HAVE_FAST_GUP if ARM_LPAE
Russell Kingf00790a2018-10-24 10:20:16 +010083 select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL
Russell King503621622019-04-23 17:09:38 +010084 select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL && !CC_IS_CLANG
Nathan Chancellorb0fe66c2019-09-04 01:13:15 +010085 select HAVE_FUNCTION_TRACER if !XIP_KERNEL && (CC_IS_GCC || CLANG_VERSION >= 100000)
Emese Revfy6b90bd42016-05-24 00:09:38 +020086 select HAVE_GCC_PLUGINS
Russell Kingf00790a2018-10-24 10:20:16 +010087 select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
Russell Kingb1b3f492012-10-06 17:12:25 +010088 select HAVE_IDE if PCI || ISA || PCMCIA
Russell King87c46b62013-05-04 14:38:59 +010089 select HAVE_IRQ_TIME_ACCOUNTING
Russell Kingb1b3f492012-10-06 17:12:25 +010090 select HAVE_KERNEL_GZIP
Kyungsik Leef9b493a2013-07-08 16:01:48 -070091 select HAVE_KERNEL_LZ4
Russell Kingb1b3f492012-10-06 17:12:25 +010092 select HAVE_KERNEL_LZMA
93 select HAVE_KERNEL_LZO
94 select HAVE_KERNEL_XZ
Arnd Bergmanncb1293e2015-05-26 15:40:44 +010095 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
Russell Kingf00790a2018-10-24 10:20:16 +010096 select HAVE_KRETPROBES if HAVE_KPROBES
Ard Biesheuvel7d485f62014-11-24 16:54:35 +010097 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -070098 select HAVE_NMI
Russell Kingf00790a2018-10-24 10:20:16 +010099 select HAVE_OPROFILE if HAVE_PERF_EVENTS
Wang Nan0dc016d2015-01-09 14:37:36 +0800100 select HAVE_OPTPROBES if !THUMB2_KERNEL
Jamie Iles7ada1892010-02-02 20:24:58 +0100101 select HAVE_PERF_EVENTS
Will Deacon49863892013-09-26 12:36:35 +0100102 select HAVE_PERF_REGS
103 select HAVE_PERF_USER_STACK_DUMP
Russell Kingf00790a2018-10-24 10:20:16 +0100104 select HAVE_RCU_TABLE_FREE if SMP && ARM_LPAE
Will Deacone513f8b2010-06-25 12:24:53 +0100105 select HAVE_REGS_AND_STACK_ACCESS_API
Mathieu Desnoyers9800b9d2018-06-02 08:43:55 -0400106 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900107 select HAVE_STACKPROTECTOR
Russell Kingb1b3f492012-10-06 17:12:25 +0100108 select HAVE_SYSCALL_TRACEPOINTS
Catalin Marinasaf1839e2012-10-08 16:28:08 -0700109 select HAVE_UID16
Kevin Hilman31c1fc82013-09-16 15:28:22 -0700110 select HAVE_VIRT_CPU_ACCOUNTING_GEN
Thomas Gleixnerda0ec6f2013-08-14 20:43:17 +0100111 select IRQ_FORCED_THREADING
Russell King171b3f02013-09-12 21:24:42 +0100112 select MODULES_USE_ELF_REL
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200113 select NEED_DMA_MAP_STATE
Arnd Bergmannaa7d5f12015-11-19 13:20:54 +0100114 select OF_EARLY_FLATTREE if OF
Russell King171b3f02013-09-12 21:24:42 +0100115 select OLD_SIGACTION
116 select OLD_SIGSUSPEND3
Christoph Hellwig20f1b792018-11-15 20:05:34 +0100117 select PCI_SYSCALL if PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100118 select PERF_USE_VMALLOC
119 select RTC_LIB
120 select SYS_SUPPORTS_APM_EMULATION
Russell King171b3f02013-09-12 21:24:42 +0100121 # Above selects are sorted alphabetically; please add new ones
122 # according to that. Thanks.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 help
124 The ARM series is a line of low-power-consumption RISC chip designs
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000125 licensed by ARM Ltd and targeted at embedded applications and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000127 manufactured, but legacy ARM-based PC hardware remains popular in
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 Europe. There is an ARM Linux project with a web page at
129 <http://www.arm.linux.org.uk/>.
130
Russell King74facff2011-06-02 11:16:22 +0100131config ARM_HAS_SG_CHAIN
132 bool
133
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200134config ARM_DMA_USE_IOMMU
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200135 bool
Russell Kingb1b3f492012-10-06 17:12:25 +0100136 select ARM_HAS_SG_CHAIN
137 select NEED_SG_DMA_LENGTH
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200138
Seung-Woo Kim60460ab2013-02-06 13:21:14 +0900139if ARM_DMA_USE_IOMMU
140
141config ARM_DMA_IOMMU_ALIGNMENT
142 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
143 range 4 9
144 default 8
145 help
146 DMA mapping framework by default aligns all buffers to the smallest
147 PAGE_SIZE order which is greater than or equal to the requested buffer
148 size. This works well for buffers up to a few hundreds kilobytes, but
149 for larger buffers it just a waste of address space. Drivers which has
150 relatively small addressing window (like 64Mib) might run out of
151 virtual space with just a few allocations.
152
153 With this parameter you can specify the maximum PAGE_SIZE order for
154 DMA IOMMU buffers. Larger buffers will be aligned only to this
155 specified order. The order is expressed as a power of two multiplied
156 by the PAGE_SIZE.
157
158endif
159
Ralf Baechle75e71532007-02-09 17:08:58 +0000160config SYS_SUPPORTS_APM_EMULATION
161 bool
162
Linus Walleijbc581772009-09-15 17:30:37 +0100163config HAVE_TCM
164 bool
165 select GENERIC_ALLOCATOR
166
Russell Kinge119bff2010-01-10 17:23:29 +0000167config HAVE_PROC_CPU
168 bool
169
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700170config NO_IOPORT_MAP
Al Viro5ea81762007-02-11 15:41:31 +0000171 bool
Al Viro5ea81762007-02-11 15:41:31 +0000172
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173config SBUS
174 bool
175
Russell Kingf16fb1e2007-04-28 09:59:37 +0100176config STACKTRACE_SUPPORT
177 bool
178 default y
179
180config LOCKDEP_SUPPORT
181 bool
182 default y
183
Russell King7ad1bcb2006-08-27 12:07:02 +0100184config TRACE_IRQFLAGS_SUPPORT
185 bool
Arnd Bergmanncb1293e2015-05-26 15:40:44 +0100186 default !CPU_V7M
Russell King7ad1bcb2006-08-27 12:07:02 +0100187
David Howellsf0d1b0b2006-12-08 02:37:49 -0800188config ARCH_HAS_ILOG2_U32
189 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800190
191config ARCH_HAS_ILOG2_U64
192 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800193
Eduardo Valentin4a1b5732013-06-13 22:58:52 +0100194config ARCH_HAS_BANDGAP
195 bool
196
Stefan Agnera5f4c562015-08-13 00:01:52 +0100197config FIX_EARLYCON_MEM
198 def_bool y if MMU
199
Akinobu Mitab89c3b12006-03-26 01:39:19 -0800200config GENERIC_HWEIGHT
201 bool
202 default y
203
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204config GENERIC_CALIBRATE_DELAY
205 bool
206 default y
207
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100208config ARCH_MAY_HAVE_PC_FDC
209 bool
210
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800211config ZONE_DMA
212 bool
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800213
David A. Longc7edc9e2014-03-07 11:23:04 -0500214config ARCH_SUPPORTS_UPROBES
215 def_bool y
216
Rob Herring58af4a22012-03-20 14:33:01 -0500217config ARCH_HAS_DMA_SET_COHERENT_MASK
218 bool
219
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220config GENERIC_ISA_DMA
221 bool
222
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223config FIQ
224 bool
225
Rob Herring13a5045d2012-02-07 09:28:22 -0600226config NEED_RET_TO_USER
227 bool
228
Al Viro034d2f52005-12-19 16:27:59 -0500229config ARCH_MTD_XIP
230 bool
231
Russell Kingdc21af92011-01-04 19:09:43 +0000232config ARM_PATCH_PHYS_VIRT
Russell Kingc1beced2011-08-10 10:23:45 +0100233 bool "Patch physical to virtual translations at runtime" if EMBEDDED
234 default y
Nicolas Pitreb511d752011-02-21 06:53:35 +0100235 depends on !XIP_KERNEL && MMU
Russell Kingdc21af92011-01-04 19:09:43 +0000236 help
Russell King111e9a52011-05-12 10:02:42 +0100237 Patch phys-to-virt and virt-to-phys translation functions at
238 boot and module load time according to the position of the
239 kernel in system memory.
Russell Kingdc21af92011-01-04 19:09:43 +0000240
Russell King111e9a52011-05-12 10:02:42 +0100241 This can only be used with non-XIP MMU kernels where the base
Nicolas Pitredaece592011-08-12 00:14:29 +0100242 of physical memory is at a 16MB boundary.
Russell Kingdc21af92011-01-04 19:09:43 +0000243
Russell Kingc1beced2011-08-10 10:23:45 +0100244 Only disable this option if you know that you do not require
245 this feature (eg, building a kernel for a single machine) and
246 you need to shrink the kernel to the minimal size.
247
Rob Herringc334bc12012-03-04 22:03:33 -0600248config NEED_MACH_IO_H
249 bool
250 help
251 Select this when mach/io.h is required to provide special
252 definitions for this platform. The need for mach/io.h should
253 be avoided when possible.
254
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400255config NEED_MACH_MEMORY_H
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400256 bool
Russell King111e9a52011-05-12 10:02:42 +0100257 help
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400258 Select this when mach/memory.h is required to provide special
259 definitions for this platform. The need for mach/memory.h should
260 be avoided when possible.
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400261
262config PHYS_OFFSET
Nicolas Pitre974c0722011-12-02 23:09:42 +0100263 hex "Physical address of main memory" if MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100264 depends on !ARM_PATCH_PHYS_VIRT
Nicolas Pitre974c0722011-12-02 23:09:42 +0100265 default DRAM_BASE if !MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100266 default 0x00000000 if ARCH_EBSA110 || \
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100267 ARCH_FOOTBRIDGE || \
268 ARCH_INTEGRATOR || \
Linus Walleij8f2c0062016-08-10 14:30:35 +0200269 ARCH_REALVIEW
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100270 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
271 default 0x20000000 if ARCH_S5PV210
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700272 default 0xc0000000 if ARCH_SA1100
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400273 help
274 Please provide the physical address corresponding to the
275 location of main memory in your system.
Russell Kingcada3c02011-01-04 19:39:29 +0000276
Simon Glass87e040b2011-08-16 23:44:26 +0100277config GENERIC_BUG
278 def_bool y
279 depends on BUG
280
Kirill A. Shutemov1bcad262015-04-14 15:45:42 -0700281config PGTABLE_LEVELS
282 int
283 default 3 if ARM_LPAE
284 default 2
285
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286menu "System Type"
287
Hyok S. Choi3c427972009-07-24 12:35:00 +0100288config MMU
289 bool "MMU-based Paged Memory Management Support"
290 default y
291 help
292 Select if you want MMU-based virtualised addressing space
293 support by paged memory management. If unsure, say 'Y'.
294
Daniel Cashmane0c25d92016-01-14 15:19:57 -0800295config ARCH_MMAP_RND_BITS_MIN
296 default 8
297
298config ARCH_MMAP_RND_BITS_MAX
299 default 14 if PAGE_OFFSET=0x40000000
300 default 15 if PAGE_OFFSET=0x80000000
301 default 16
302
Russell Kingccf50e22010-03-15 19:03:06 +0000303#
304# The "ARM system type" choice list is ordered alphabetically by option
305# text. Please add new entries in the option alphabetic order.
306#
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307choice
308 prompt "ARM system type"
Arnd Bergmann70722802015-12-17 17:45:47 +0100309 default ARM_SINGLE_ARMV7M if !MMU
Arnd Bergmann1420b222013-02-14 13:33:36 +0100310 default ARCH_MULTIPLATFORM if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
Rob Herring387798b2012-09-06 13:41:12 -0500312config ARCH_MULTIPLATFORM
313 bool "Allow multiple platforms to be selected"
Russell Kingb1b3f492012-10-06 17:12:25 +0100314 depends on MMU
Olof Johansson42dc8362014-03-09 12:46:59 -0700315 select ARM_HAS_SG_CHAIN
Rob Herring387798b2012-09-06 13:41:12 -0500316 select ARM_PATCH_PHYS_VIRT
317 select AUTO_ZRELADDR
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200318 select TIMER_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600319 select COMMON_CLK
Rob Herringddb902c2013-11-22 09:29:37 -0600320 select GENERIC_CLOCKEVENTS
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700321 select GENERIC_IRQ_MULTI_HANDLER
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100322 select HAVE_PCI
Christoph Hellwig2eac9c22018-11-15 20:05:33 +0100323 select PCI_DOMAINS_GENERIC if PCI
Dinh Nguyen66314222012-07-18 16:07:18 -0600324 select SPARSE_IRQ
325 select USE_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600326
Stefan Agner9c77bc42015-05-20 00:03:51 +0200327config ARM_SINGLE_ARMV7M
328 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
329 depends on !MMU
Stefan Agner9c77bc42015-05-20 00:03:51 +0200330 select ARM_NVIC
Stefan Agner499f1642015-05-21 00:35:44 +0200331 select AUTO_ZRELADDR
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200332 select TIMER_OF
Stefan Agner9c77bc42015-05-20 00:03:51 +0200333 select COMMON_CLK
334 select CPU_V7M
335 select GENERIC_CLOCKEVENTS
336 select NO_IOPORT_MAP
337 select SPARSE_IRQ
338 select USE_OF
339
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340config ARCH_EBSA110
341 bool "EBSA-110"
Russell Kingb1b3f492012-10-06 17:12:25 +0100342 select ARCH_USES_GETTIMEOFFSET
Russell Kingc7508152008-10-26 10:55:14 +0000343 select CPU_SA110
Russell Kingf7e68bb2005-05-05 14:49:01 +0100344 select ISA
Rob Herringc334bc12012-03-04 22:03:33 -0600345 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400346 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700347 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 help
349 This is an evaluation board for the StrongARM processor available
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000350 from Digital. It has limited hardware on-board, including an
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 Ethernet interface, two PCMCIA sockets, two serial ports and a
352 parallel port.
353
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000354config ARCH_EP93XX
355 bool "EP93xx-based"
H Hartley Sweeten80320922017-09-03 10:43:44 -0700356 select ARCH_SPARSEMEM_ENABLE
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000357 select ARM_AMBA
Arnd Bergmanncd5bad42014-03-26 00:17:09 +0100358 imply ARM_PATCH_PHYS_VIRT
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000359 select ARM_VIC
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700360 select AUTO_ZRELADDR
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100361 select CLKDEV_LOOKUP
Linus Walleij000bc172015-06-15 14:34:03 +0200362 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100363 select CPU_ARM920T
Linus Walleij000bc172015-06-15 14:34:03 +0200364 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200365 select GPIOLIB
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000366 help
367 This enables support for the Cirrus EP93xx series of CPUs.
368
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369config ARCH_FOOTBRIDGE
370 bool "FootBridge"
Russell Kingc7508152008-10-26 10:55:14 +0000371 select CPU_SA110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 select FOOTBRIDGE
Russell King4e8d7632011-01-28 21:00:39 +0000373 select GENERIC_CLOCKEVENTS
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200374 select HAVE_IDE
Rob Herring8ef6e622012-03-01 20:48:12 -0600375 select NEED_MACH_IO_H if !MMU
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400376 select NEED_MACH_MEMORY_H
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000377 help
378 Support for systems based on the DC21285 companion chip
379 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100381config ARCH_IOP32X
382 bool "IOP32x-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100383 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000384 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200385 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200386 select GPIOLIB
Rob Herring13a5045d2012-02-07 09:28:22 -0600387 select NEED_RET_TO_USER
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100388 select FORCE_PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100389 select PLAT_IOP
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000390 help
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100391 Support for Intel's 80219 and IOP32X (XScale) family of
392 processors.
393
Russell King3b938be2007-05-12 11:25:44 +0100394config ARCH_IXP4XX
395 bool "IXP4xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100396 depends on MMU
Rob Herring58af4a22012-03-20 14:33:01 -0500397 select ARCH_HAS_DMA_SET_COHERENT_MASK
Russell King51aaf812014-04-22 22:26:27 +0100398 select ARCH_SUPPORTS_BIG_ENDIAN
Russell Kingc7508152008-10-26 10:55:14 +0000399 select CPU_XSCALE
Russell Kingb1b3f492012-10-06 17:12:25 +0100400 select DMABOUNCE if PCI
Russell King3b938be2007-05-12 11:25:44 +0100401 select GENERIC_CLOCKEVENTS
Linus Walleij98ac0cc2018-12-29 14:30:27 +0100402 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij55ec4652019-01-25 22:58:39 +0100403 select GPIO_IXP4XX
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200404 select GPIOLIB
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100405 select HAVE_PCI
Linus Walleij55ec4652019-01-25 22:58:39 +0100406 select IXP4XX_IRQ
Linus Walleij65af6662019-01-26 00:51:51 +0100407 select IXP4XX_TIMER
Rob Herringc334bc12012-03-04 22:03:33 -0600408 select NEED_MACH_IO_H
Florian Fainelli9296d942013-04-09 14:29:26 +0200409 select USB_EHCI_BIG_ENDIAN_DESC
Russell King171b3f02013-09-12 21:24:42 +0100410 select USB_EHCI_BIG_ENDIAN_MMIO
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100411 help
Russell King3b938be2007-05-12 11:25:44 +0100412 Support for Intel's IXP4XX (XScale) family of processors.
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100413
Saeed Bisharaedabd382009-08-06 15:12:43 +0300414config ARCH_DOVE
415 bool "Marvell Dove"
Sebastian Hesselbarth756b2532013-05-02 19:56:12 +0100416 select CPU_PJ4
Saeed Bisharaedabd382009-08-06 15:12:43 +0300417 select GENERIC_CLOCKEVENTS
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700418 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200419 select GPIOLIB
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100420 select HAVE_PCI
Russell King171b3f02013-09-12 21:24:42 +0100421 select MVEBU_MBUS
Sebastian Hesselbarth9139acd2012-11-19 10:39:55 +0100422 select PINCTRL
423 select PINCTRL_DOVE
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200424 select PLAT_ORION_LEGACY
Arnd Bergmann5cdbe5d2015-12-02 22:27:05 +0100425 select SPARSE_IRQ
Russell Kingc5d431e2015-12-08 10:58:09 +0000426 select PM_GENERIC_DOMAINS if PM
Saeed Bisharaedabd382009-08-06 15:12:43 +0300427 help
428 Support for the Marvell Dove SoC 88AP510
429
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430config ARCH_PXA
eric miao2c8086a2007-09-11 19:13:17 -0700431 bool "PXA2xx/PXA3xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100432 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100433 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100434 select ARM_CPU_SUSPEND if PM
435 select AUTO_ZRELADDR
Robert Jarzmika1c0a6a2015-02-07 22:54:03 +0100436 select COMMON_CLK
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100437 select CLKDEV_LOOKUP
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200438 select CLKSRC_PXA
Russell King234b6ced2011-05-08 14:09:47 +0100439 select CLKSRC_MMIO
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200440 select TIMER_OF
Arnd Bergmann2f202862016-01-29 15:06:29 +0100441 select CPU_XSCALE if !CPU_XSC3
Eric Miao981d0f32007-07-24 01:22:43 +0100442 select GENERIC_CLOCKEVENTS
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700443 select GENERIC_IRQ_MULTI_HANDLER
Haojian Zhuang157d2642011-10-17 20:37:52 +0800444 select GPIO_PXA
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200445 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100446 select HAVE_IDE
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100447 select IRQ_DOMAIN
Eric Miaobd5ce432009-01-20 12:06:01 +0800448 select PLAT_PXA
Haojian Zhuang6ac6b812010-08-20 15:23:59 +0800449 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000450 help
eric miao2c8086a2007-09-11 19:13:17 -0700451 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
453config ARCH_RPC
454 bool "RiscPC"
Russell King868e87c2015-09-28 10:31:50 +0100455 depends on MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 select ARCH_ACORN
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100457 select ARCH_MAY_HAVE_PC_FDC
Russell King07f841b2008-10-01 17:11:06 +0100458 select ARCH_SPARSEMEM_ENABLE
Russell King0b40dee2019-05-04 13:35:12 +0100459 select ARM_HAS_SG_CHAIN
Arnd Bergmannfa04e202014-02-26 17:39:12 +0100460 select CPU_SA110
Russell Kingb1b3f492012-10-06 17:12:25 +0100461 select FIQ
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200462 select HAVE_IDE
Russell Kingb1b3f492012-10-06 17:12:25 +0100463 select HAVE_PATA_PLATFORM
464 select ISA_DMA_API
Rob Herringc334bc12012-03-04 22:03:33 -0600465 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400466 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700467 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 help
469 On the Acorn Risc-PC, Linux can support the internal IDE disk and
470 CD-ROM interface, serial and parallel port, and the floppy drive.
471
472config ARCH_SA1100
473 bool "SA1100-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100474 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100475 select ARCH_SPARSEMEM_ENABLE
476 select CLKDEV_LOOKUP
477 select CLKSRC_MMIO
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200478 select CLKSRC_PXA
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200479 select TIMER_OF if OF
Russell Kingd6c82042016-08-31 08:49:53 +0100480 select COMMON_CLK
Russell Kingb1b3f492012-10-06 17:12:25 +0100481 select CPU_FREQ
482 select CPU_SA1100
483 select GENERIC_CLOCKEVENTS
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700484 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200485 select GPIOLIB
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200486 select HAVE_IDE
Dmitry Eremin-Solenikov1eca42b2014-11-28 15:56:54 +0100487 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100488 select ISA
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400489 select NEED_MACH_MEMORY_H
Russell King375dec92012-02-23 14:29:33 +0100490 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000491 help
492 Support for StrongARM 11x0 based boards.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900494config ARCH_S3C24XX
495 bool "Samsung S3C24XX SoCs"
Arnd Bergmann335cce72014-03-13 14:11:16 +0100496 select ATAGS
Russell Kingb1b3f492012-10-06 17:12:25 +0100497 select CLKDEV_LOOKUP
Tomasz Figa42805062013-04-28 02:25:01 +0200498 select CLKSRC_SAMSUNG_PWM
Romain Naour7f78b6e2013-01-09 18:47:04 -0800499 select GENERIC_CLOCKEVENTS
Tomasz Figa880cf072013-06-19 01:22:20 +0900500 select GPIO_SAMSUNG
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200501 select GPIOLIB
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700502 select GENERIC_IRQ_MULTI_HANDLER
Kukjin Kim20676c12010-11-13 16:08:32 +0900503 select HAVE_S3C2410_I2C if I2C
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900504 select HAVE_S3C2410_WATCHDOG if WATCHDOG
Russell Kingb1b3f492012-10-06 17:12:25 +0100505 select HAVE_S3C_RTC if RTC_CLASS
Rob Herringc334bc12012-03-04 22:03:33 -0600506 select NEED_MACH_IO_H
Tomasz Figacd8dc7a2013-06-15 09:01:49 +0900507 select SAMSUNG_ATAGS
Masahiro Yamadaea04d6b2017-11-27 11:19:23 +0900508 select USE_OF
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 help
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900510 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
511 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
512 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
513 Samsung SMDK2410 development board (and derivatives).
Ben Dooks63b1f512010-04-30 16:32:26 +0900514
Tony Lindgrena0694862013-01-11 11:24:20 -0800515config ARCH_OMAP1
516 bool "TI OMAP1"
Arnd Bergmann00a36692012-06-07 18:50:51 -0600517 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100518 select ARCH_HAS_HOLES_MEMORYMODEL
Tony Lindgrena0694862013-01-11 11:24:20 -0800519 select ARCH_OMAP
Tony Priske9a91de2012-08-03 21:00:06 +1200520 select CLKDEV_LOOKUP
viresh kumarcee37e52010-04-01 12:31:05 +0100521 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100522 select GENERIC_CLOCKEVENTS
Tony Lindgrena0694862013-01-11 11:24:20 -0800523 select GENERIC_IRQ_CHIP
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700524 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200525 select GPIOLIB
Tony Lindgrena0694862013-01-11 11:24:20 -0800526 select HAVE_IDE
527 select IRQ_DOMAIN
528 select NEED_MACH_IO_H if PCCARD
529 select NEED_MACH_MEMORY_H
Tony Lindgren685e2d02015-05-20 09:01:21 -0700530 select SPARSE_IRQ
Alexey Charkov21f47fb2010-12-23 13:11:21 +0100531 help
Tony Lindgrena0694862013-01-11 11:24:20 -0800532 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
Binghua Duan02c981c2011-07-08 17:40:12 +0800533
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534endchoice
535
Rob Herring387798b2012-09-06 13:41:12 -0500536menu "Multiple platform selection"
537 depends on ARCH_MULTIPLATFORM
538
539comment "CPU Core family selection"
540
Arnd Bergmannf8afae42014-03-25 22:19:00 +0100541config ARCH_MULTI_V4
542 bool "ARMv4 based platforms (FA526)"
543 depends on !ARCH_MULTI_V6_V7
544 select ARCH_MULTI_V4_V5
545 select CPU_FA526
546
Rob Herring387798b2012-09-06 13:41:12 -0500547config ARCH_MULTI_V4T
548 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500549 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100550 select ARCH_MULTI_V4_V5
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200551 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
552 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
553 CPU_ARM925T || CPU_ARM940T)
Rob Herring387798b2012-09-06 13:41:12 -0500554
555config ARCH_MULTI_V5
556 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500557 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100558 select ARCH_MULTI_V4_V5
Andrew Lunn12567bb2014-02-22 20:14:54 +0100559 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200560 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
561 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
Rob Herring387798b2012-09-06 13:41:12 -0500562
563config ARCH_MULTI_V4_V5
564 bool
565
566config ARCH_MULTI_V6
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800567 bool "ARMv6 based platforms (ARM11)"
Rob Herring387798b2012-09-06 13:41:12 -0500568 select ARCH_MULTI_V6_V7
Rob Herring42f47542014-01-31 14:26:04 -0600569 select CPU_V6K
Rob Herring387798b2012-09-06 13:41:12 -0500570
571config ARCH_MULTI_V7
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800572 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
Rob Herring387798b2012-09-06 13:41:12 -0500573 default y
574 select ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100575 select CPU_V7
Rob Herring90bc8ac72014-01-31 15:32:02 -0600576 select HAVE_SMP
Rob Herring387798b2012-09-06 13:41:12 -0500577
578config ARCH_MULTI_V6_V7
579 bool
Rob Herring9352b052014-01-31 15:36:10 -0600580 select MIGHT_HAVE_CACHE_L2X0
Rob Herring387798b2012-09-06 13:41:12 -0500581
582config ARCH_MULTI_CPU_AUTO
583 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
584 select ARCH_MULTI_V5
585
586endmenu
587
Rob Herring05e2a3d2013-12-05 10:04:54 -0600588config ARCH_VIRT
Masahiro Yamadae3246542015-11-16 12:06:10 +0900589 bool "Dummy Virtual Machine"
590 depends on ARCH_MULTI_V7
Rob Herring4b8b5f22013-12-05 10:10:34 -0600591 select ARM_AMBA
Rob Herring05e2a3d2013-12-05 10:04:54 -0600592 select ARM_GIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -0500593 select ARM_GIC_V2M if PCI
Jean-Philippe Brucker0b28f1d2015-10-01 13:47:18 +0100594 select ARM_GIC_V3
Vladimir Murzinbb29cec2016-11-02 11:54:08 +0000595 select ARM_GIC_V3_ITS if PCI
Rob Herring05e2a3d2013-12-05 10:04:54 -0600596 select ARM_PSCI
Rob Herring4b8b5f22013-12-05 10:10:34 -0600597 select HAVE_ARM_ARCH_TIMER
Jason A. Donenfeld8e2649d2018-09-26 15:51:10 +0200598 select ARCH_SUPPORTS_BIG_ENDIAN
Rob Herring05e2a3d2013-12-05 10:04:54 -0600599
Russell Kingccf50e22010-03-15 19:03:06 +0000600#
601# This is sorted alphabetically by mach-* pathname. However, plat-*
602# Kconfigs may be included either alphabetically (according to the
603# plat- suffix) or along side the corresponding mach-* source.
604#
Andreas Färber6bb85362017-02-15 11:03:22 +0100605source "arch/arm/mach-actions/Kconfig"
606
Tsahee Zidenberg445d9b32015-03-12 13:53:00 +0200607source "arch/arm/mach-alpine/Kconfig"
608
Lars Persson590b4602016-02-11 17:06:19 +0100609source "arch/arm/mach-artpec/Kconfig"
610
Oleksij Rempeld9bfc862014-11-24 12:08:27 +0100611source "arch/arm/mach-asm9260/Kconfig"
612
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100613source "arch/arm/mach-aspeed/Kconfig"
614
Russell King95b8f202010-01-14 11:43:54 +0000615source "arch/arm/mach-at91/Kconfig"
616
Anders Berg1d22924e2014-05-23 11:08:35 +0200617source "arch/arm/mach-axxia/Kconfig"
618
Christian Daudt8ac49e02012-11-19 09:46:10 -0800619source "arch/arm/mach-bcm/Kconfig"
620
Sebastian Hesselbarth1c37fa12013-09-09 14:36:19 +0200621source "arch/arm/mach-berlin/Kconfig"
622
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623source "arch/arm/mach-clps711x/Kconfig"
624
Anton Vorontsovd94f9442010-03-25 17:12:41 +0300625source "arch/arm/mach-cns3xxx/Kconfig"
626
Russell King95b8f202010-01-14 11:43:54 +0000627source "arch/arm/mach-davinci/Kconfig"
628
Baruch Siachdf8d7422015-01-14 10:40:30 +0200629source "arch/arm/mach-digicolor/Kconfig"
630
Russell King95b8f202010-01-14 11:43:54 +0000631source "arch/arm/mach-dove/Kconfig"
632
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000633source "arch/arm/mach-ep93xx/Kconfig"
634
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100635source "arch/arm/mach-exynos/Kconfig"
636source "arch/arm/plat-samsung/Kconfig"
637
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638source "arch/arm/mach-footbridge/Kconfig"
639
Paulius Zaleckas59d3a192009-03-26 10:06:08 +0200640source "arch/arm/mach-gemini/Kconfig"
641
Rob Herring387798b2012-09-06 13:41:12 -0500642source "arch/arm/mach-highbank/Kconfig"
643
Haojian Zhuang389ee0c2013-12-20 10:52:56 +0800644source "arch/arm/mach-hisi/Kconfig"
645
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100646source "arch/arm/mach-imx/Kconfig"
647
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648source "arch/arm/mach-integrator/Kconfig"
649
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100650source "arch/arm/mach-iop32x/Kconfig"
651
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652source "arch/arm/mach-ixp4xx/Kconfig"
653
Santosh Shilimkar828989a2013-06-10 11:27:13 -0400654source "arch/arm/mach-keystone/Kconfig"
655
Arnd Bergmann75bf1bd2019-08-09 16:40:39 +0200656source "arch/arm/mach-lpc32xx/Kconfig"
Russell King95b8f202010-01-14 11:43:54 +0000657
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100658source "arch/arm/mach-mediatek/Kconfig"
659
Carlo Caione3b8f5032014-09-10 22:16:59 +0200660source "arch/arm/mach-meson/Kconfig"
661
Sugaya Taichi9fb29c72019-02-27 13:52:33 +0900662source "arch/arm/mach-milbeaut/Kconfig"
663
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100664source "arch/arm/mach-mmp/Kconfig"
665
Jonas Jensen17723fd32013-12-18 13:58:45 +0100666source "arch/arm/mach-moxart/Kconfig"
667
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200668source "arch/arm/mach-mv78xx0/Kconfig"
669
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100670source "arch/arm/mach-mvebu/Kconfig"
Matthias Bruggerf682a212014-05-13 01:06:13 +0200671
Shawn Guo1d3f33d2010-12-13 20:55:03 +0800672source "arch/arm/mach-mxs/Kconfig"
673
Russell King95b8f202010-01-14 11:43:54 +0000674source "arch/arm/mach-nomadik/Kconfig"
Russell King95b8f202010-01-14 11:43:54 +0000675
Brendan Higgins7bffa142017-08-16 12:18:39 -0700676source "arch/arm/mach-npcm/Kconfig"
677
Daniel Tang9851ca52013-06-11 18:40:17 +1000678source "arch/arm/mach-nspire/Kconfig"
679
Tony Lindgrend48af152005-07-10 19:58:17 +0100680source "arch/arm/plat-omap/Kconfig"
681
682source "arch/arm/mach-omap1/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683
Tony Lindgren1dbae812005-11-10 14:26:51 +0000684source "arch/arm/mach-omap2/Kconfig"
685
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400686source "arch/arm/mach-orion5x/Kconfig"
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400687
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100688source "arch/arm/mach-oxnas/Kconfig"
689
Rob Herring387798b2012-09-06 13:41:12 -0500690source "arch/arm/mach-picoxcell/Kconfig"
691
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100692source "arch/arm/mach-prima2/Kconfig"
693
Russell King95b8f202010-01-14 11:43:54 +0000694source "arch/arm/mach-pxa/Kconfig"
695source "arch/arm/plat-pxa/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696
Kumar Gala8fc1b0f2014-01-21 17:14:10 -0600697source "arch/arm/mach-qcom/Kconfig"
698
Andreas Färber78e3dbc12018-12-18 20:32:30 +0530699source "arch/arm/mach-rda/Kconfig"
700
Russell King95b8f202010-01-14 11:43:54 +0000701source "arch/arm/mach-realview/Kconfig"
702
Heiko Stuebnerd63dc0512013-06-02 23:09:41 +0200703source "arch/arm/mach-rockchip/Kconfig"
704
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100705source "arch/arm/mach-s3c24xx/Kconfig"
706
707source "arch/arm/mach-s3c64xx/Kconfig"
708
709source "arch/arm/mach-s5pv210/Kconfig"
710
Russell King95b8f202010-01-14 11:43:54 +0000711source "arch/arm/mach-sa1100/Kconfig"
Saeed Bisharaedabd382009-08-06 15:12:43 +0300712
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100713source "arch/arm/mach-shmobile/Kconfig"
714
Rob Herring387798b2012-09-06 13:41:12 -0500715source "arch/arm/mach-socfpga/Kconfig"
716
Arnd Bergmanna7ed0992012-12-02 15:12:47 +0100717source "arch/arm/mach-spear/Kconfig"
Ben Dooksa21765a2007-02-11 18:31:01 +0100718
Srinivas Kandagatla65ebcc12013-06-25 12:15:10 +0100719source "arch/arm/mach-sti/Kconfig"
720
Alexandre TORGUEbcb84fb2017-01-30 17:33:13 +0100721source "arch/arm/mach-stm32/Kconfig"
722
Maxime Ripard3b526342012-11-08 12:40:16 +0100723source "arch/arm/mach-sunxi/Kconfig"
724
Marc Gonzalezd6de5b02015-12-15 10:41:13 +0100725source "arch/arm/mach-tango/Kconfig"
726
Erik Gillingc5f80062010-01-21 16:53:02 -0800727source "arch/arm/mach-tegra/Kconfig"
728
Russell King95b8f202010-01-14 11:43:54 +0000729source "arch/arm/mach-u300/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730
Masahiro Yamadaba56a982015-05-08 13:07:11 +0900731source "arch/arm/mach-uniphier/Kconfig"
732
Russell King95b8f202010-01-14 11:43:54 +0000733source "arch/arm/mach-ux500/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734
735source "arch/arm/mach-versatile/Kconfig"
736
Russell Kingceade892010-02-11 21:44:53 +0000737source "arch/arm/mach-vexpress/Kconfig"
Russell King420c34e2011-01-18 20:08:06 +0000738source "arch/arm/plat-versatile/Kconfig"
Russell Kingceade892010-02-11 21:44:53 +0000739
Tony Prisk6f35f9a2012-10-11 20:13:09 +1300740source "arch/arm/mach-vt8500/Kconfig"
741
Jun Nieacede512015-04-28 17:18:05 +0800742source "arch/arm/mach-zx/Kconfig"
743
Josh Cartwright9a45eb62012-11-19 11:38:29 -0600744source "arch/arm/mach-zynq/Kconfig"
745
Stefan Agner499f1642015-05-21 00:35:44 +0200746# ARMv7-M architecture
747config ARCH_EFM32
748 bool "Energy Micro efm32"
749 depends on ARM_SINGLE_ARMV7M
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200750 select GPIOLIB
Stefan Agner499f1642015-05-21 00:35:44 +0200751 help
752 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
753 processors.
754
755config ARCH_LPC18XX
756 bool "NXP LPC18xx/LPC43xx"
757 depends on ARM_SINGLE_ARMV7M
758 select ARCH_HAS_RESET_CONTROLLER
759 select ARM_AMBA
760 select CLKSRC_LPC32XX
761 select PINCTRL
762 help
763 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
764 high performance microcontrollers.
765
Vladimir Murzin18471192016-04-25 09:49:13 +0100766config ARCH_MPS2
Baruch Siach17bd2742016-07-17 11:35:29 +0300767 bool "ARM MPS2 platform"
Vladimir Murzin18471192016-04-25 09:49:13 +0100768 depends on ARM_SINGLE_ARMV7M
769 select ARM_AMBA
770 select CLKSRC_MPS2
771 help
772 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
773 with a range of available cores like Cortex-M3/M4/M7.
774
775 Please, note that depends which Application Note is used memory map
776 for the platform may vary, so adjustment of RAM base might be needed.
777
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778# Definitions to make life easier
779config ARCH_ACORN
780 bool
781
Lennert Buytenhek7ae1f7ec2006-09-18 23:12:53 +0100782config PLAT_IOP
783 bool
Mikael Pettersson469d30442009-10-29 11:46:54 -0700784 select GENERIC_CLOCKEVENTS
Lennert Buytenhek7ae1f7ec2006-09-18 23:12:53 +0100785
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400786config PLAT_ORION
787 bool
Russell Kingbfe45e02011-05-08 15:33:30 +0100788 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100789 select COMMON_CLK
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100790 select GENERIC_IRQ_CHIP
Andrew Lunn278b45b2012-06-27 13:40:04 +0200791 select IRQ_DOMAIN
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400792
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200793config PLAT_ORION_LEGACY
794 bool
795 select PLAT_ORION
796
Eric Miaobd5ce432009-01-20 12:06:01 +0800797config PLAT_PXA
798 bool
799
Russell Kingf4b8b312010-01-14 12:48:06 +0000800config PLAT_VERSATILE
801 bool
802
Masahiro Yamada8636a1f2018-12-11 20:01:04 +0900803source "arch/arm/mm/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100805config IWMMXT
Sebastian Hesselbarthd93003e2014-04-24 22:58:30 +0100806 bool "Enable iWMMXt support"
807 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
808 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100809 help
810 Enable support for iWMMXt context switching at run time if
811 running on a CPU that supports it.
812
Hyok S. Choi3b93e7b2006-06-22 11:48:56 +0100813if !MMU
814source "arch/arm/Kconfig-nommu"
815endif
816
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100817config PJ4B_ERRATA_4742
818 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
819 depends on CPU_PJ4B && MACH_ARMADA_370
820 default y
821 help
822 When coming out of either a Wait for Interrupt (WFI) or a Wait for
823 Event (WFE) IDLE states, a specific timing sensitivity exists between
824 the retiring WFI/WFE instructions and the newly issued subsequent
825 instructions. This sensitivity can result in a CPU hang scenario.
826 Workaround:
827 The software must insert either a Data Synchronization Barrier (DSB)
828 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
829 instruction
830
Will Deaconf0c4b8d2012-04-20 17:20:08 +0100831config ARM_ERRATA_326103
832 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
833 depends on CPU_V6
834 help
835 Executing a SWP instruction to read-only memory does not set bit 11
836 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
837 treat the access as a read, preventing a COW from occurring and
838 causing the faulting task to livelock.
839
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100840config ARM_ERRATA_411920
841 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
Russell Kinge399b1a2011-01-17 15:08:32 +0000842 depends on CPU_V6 || CPU_V6K
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100843 help
844 Invalidation of the Instruction Cache operation can
845 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
846 It does not affect the MPCore. This option enables the ARM Ltd.
847 recommended workaround.
848
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100849config ARM_ERRATA_430973
850 bool "ARM errata: Stale prediction on replaced interworking branch"
851 depends on CPU_V7
852 help
853 This option enables the workaround for the 430973 Cortex-A8
Russell King79403cd2015-04-13 16:14:37 +0100854 r1p* erratum. If a code sequence containing an ARM/Thumb
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100855 interworking branch is replaced with another code sequence at the
856 same virtual address, whether due to self-modifying code or virtual
857 to physical address re-mapping, Cortex-A8 does not recover from the
858 stale interworking branch prediction. This results in Cortex-A8
859 executing the new code sequence in the incorrect ARM or Thumb state.
860 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
861 and also flushes the branch target cache at every context switch.
862 Note that setting specific bits in the ACTLR register may not be
863 available in non-secure mode.
864
Catalin Marinas855c5512009-04-30 17:06:15 +0100865config ARM_ERRATA_458693
866 bool "ARM errata: Processor deadlock when a false hazard is created"
867 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100868 depends on !ARCH_MULTIPLATFORM
Catalin Marinas855c5512009-04-30 17:06:15 +0100869 help
870 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
871 erratum. For very specific sequences of memory operations, it is
872 possible for a hazard condition intended for a cache line to instead
873 be incorrectly associated with a different cache line. This false
874 hazard might then cause a processor deadlock. The workaround enables
875 the L1 caching of the NEON accesses and disables the PLD instruction
876 in the ACTLR register. Note that setting specific bits in the ACTLR
877 register may not be available in non-secure mode.
878
Catalin Marinas0516e462009-04-30 17:06:20 +0100879config ARM_ERRATA_460075
880 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
881 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100882 depends on !ARCH_MULTIPLATFORM
Catalin Marinas0516e462009-04-30 17:06:20 +0100883 help
884 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
885 erratum. Any asynchronous access to the L2 cache may encounter a
886 situation in which recent store transactions to the L2 cache are lost
887 and overwritten with stale memory contents from external memory. The
888 workaround disables the write-allocate mode for the L2 cache via the
889 ACTLR register. Note that setting specific bits in the ACTLR register
890 may not be available in non-secure mode.
891
Will Deacon9f050272010-09-14 09:51:43 +0100892config ARM_ERRATA_742230
893 bool "ARM errata: DMB operation may be faulty"
894 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +0100895 depends on !ARCH_MULTIPLATFORM
Will Deacon9f050272010-09-14 09:51:43 +0100896 help
897 This option enables the workaround for the 742230 Cortex-A9
898 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
899 between two write operations may not ensure the correct visibility
900 ordering of the two writes. This workaround sets a specific bit in
901 the diagnostic register of the Cortex-A9 which causes the DMB
902 instruction to behave as a DSB, ensuring the correct behaviour of
903 the two writes.
904
Will Deacona672e992010-09-14 09:53:02 +0100905config ARM_ERRATA_742231
906 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
907 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +0100908 depends on !ARCH_MULTIPLATFORM
Will Deacona672e992010-09-14 09:53:02 +0100909 help
910 This option enables the workaround for the 742231 Cortex-A9
911 (r2p0..r2p2) erratum. Under certain conditions, specific to the
912 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
913 accessing some data located in the same cache line, may get corrupted
914 data due to bad handling of the address hazard when the line gets
915 replaced from one of the CPUs at the same time as another CPU is
916 accessing it. This workaround sets specific bits in the diagnostic
917 register of the Cortex-A9 which reduces the linefill issuing
918 capabilities of the processor.
919
Jon Medhurst69155792013-06-07 10:35:35 +0100920config ARM_ERRATA_643719
921 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
922 depends on CPU_V7 && SMP
Russell Kinge5a5de42015-04-02 23:58:55 +0100923 default y
Jon Medhurst69155792013-06-07 10:35:35 +0100924 help
925 This option enables the workaround for the 643719 Cortex-A9 (prior to
926 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
927 register returns zero when it should return one. The workaround
928 corrects this value, ensuring cache maintenance operations which use
929 it behave as intended and avoiding data corruption.
930
Will Deaconcdf357f2010-08-05 11:20:51 +0100931config ARM_ERRATA_720789
932 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
Dave Martine66dc742011-12-08 13:37:46 +0100933 depends on CPU_V7
Will Deaconcdf357f2010-08-05 11:20:51 +0100934 help
935 This option enables the workaround for the 720789 Cortex-A9 (prior to
936 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
937 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
938 As a consequence of this erratum, some TLB entries which should be
939 invalidated are not, resulting in an incoherency in the system page
940 tables. The workaround changes the TLB flushing routines to invalidate
941 entries regardless of the ASID.
Will Deacon475d92f2010-09-28 14:02:02 +0100942
943config ARM_ERRATA_743622
944 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
945 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100946 depends on !ARCH_MULTIPLATFORM
Will Deacon475d92f2010-09-28 14:02:02 +0100947 help
948 This option enables the workaround for the 743622 Cortex-A9
Will Deaconefbc74a2012-02-24 12:12:38 +0100949 (r2p*) erratum. Under very rare conditions, a faulty
Will Deacon475d92f2010-09-28 14:02:02 +0100950 optimisation in the Cortex-A9 Store Buffer may lead to data
951 corruption. This workaround sets a specific bit in the diagnostic
952 register of the Cortex-A9 which disables the Store Buffer
953 optimisation, preventing the defect from occurring. This has no
954 visible impact on the overall performance or power consumption of the
955 processor.
956
Will Deacon9a27c272011-02-18 16:36:35 +0100957config ARM_ERRATA_751472
958 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
Dave Martinba90c512011-12-08 13:41:06 +0100959 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100960 depends on !ARCH_MULTIPLATFORM
Will Deacon9a27c272011-02-18 16:36:35 +0100961 help
962 This option enables the workaround for the 751472 Cortex-A9 (prior
963 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
964 completion of a following broadcasted operation if the second
965 operation is received by a CPU before the ICIALLUIS has completed,
966 potentially leading to corrupted entries in the cache or TLB.
967
Will Deaconfcbdc5fe2011-02-28 18:15:16 +0100968config ARM_ERRATA_754322
969 bool "ARM errata: possible faulty MMU translations following an ASID switch"
970 depends on CPU_V7
971 help
972 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
973 r3p*) erratum. A speculative memory access may cause a page table walk
974 which starts prior to an ASID switch but completes afterwards. This
975 can populate the micro-TLB with a stale entry which may be hit with
976 the new ASID. This workaround places two dsb instructions in the mm
977 switching code so that no page table walks can cross the ASID switch.
978
Will Deacon5dab26a2011-03-04 12:38:54 +0100979config ARM_ERRATA_754327
980 bool "ARM errata: no automatic Store Buffer drain"
981 depends on CPU_V7 && SMP
982 help
983 This option enables the workaround for the 754327 Cortex-A9 (prior to
984 r2p0) erratum. The Store Buffer does not have any automatic draining
985 mechanism and therefore a livelock may occur if an external agent
986 continuously polls a memory location waiting to observe an update.
987 This workaround defines cpu_relax() as smp_mb(), preventing correctly
988 written polling loops from denying visibility of updates to memory.
989
Catalin Marinas145e10e2011-08-15 11:04:41 +0100990config ARM_ERRATA_364296
991 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
Fabio Estevamfd832472013-07-09 18:34:01 +0100992 depends on CPU_V6
Catalin Marinas145e10e2011-08-15 11:04:41 +0100993 help
994 This options enables the workaround for the 364296 ARM1136
995 r0p2 erratum (possible cache data corruption with
996 hit-under-miss enabled). It sets the undocumented bit 31 in
997 the auxiliary control register and the FI bit in the control
998 register, thus disabling hit-under-miss without putting the
999 processor into full low interrupt latency mode. ARM11MPCore
1000 is not affected.
1001
Will Deaconf630c1b2011-09-15 11:45:15 +01001002config ARM_ERRATA_764369
1003 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1004 depends on CPU_V7 && SMP
1005 help
1006 This option enables the workaround for erratum 764369
1007 affecting Cortex-A9 MPCore with two or more processors (all
1008 current revisions). Under certain timing circumstances, a data
1009 cache line maintenance operation by MVA targeting an Inner
1010 Shareable memory region may fail to proceed up to either the
1011 Point of Coherency or to the Point of Unification of the
1012 system. This workaround adds a DSB instruction before the
1013 relevant cache maintenance functions and sets a specific bit
1014 in the diagnostic control register of the SCU.
1015
Simon Horman7253b852012-09-28 02:12:45 +01001016config ARM_ERRATA_775420
1017 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1018 depends on CPU_V7
1019 help
1020 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
Geert Uytterhoevencb737372019-10-25 12:38:43 +01001021 r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance
Simon Horman7253b852012-09-28 02:12:45 +01001022 operation aborts with MMU exception, it might cause the processor
1023 to deadlock. This workaround puts DSB before executing ISB if
1024 an abort may occur on cache maintenance.
1025
Catalin Marinas93dc6882013-03-26 23:35:04 +01001026config ARM_ERRATA_798181
1027 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1028 depends on CPU_V7 && SMP
1029 help
1030 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1031 adequately shooting down all use of the old entries. This
1032 option enables the Linux kernel workaround for this erratum
1033 which sends an IPI to the CPUs that are running the same ASID
1034 as the one being invalidated.
1035
Will Deacon84b65042013-08-20 17:29:55 +01001036config ARM_ERRATA_773022
1037 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1038 depends on CPU_V7
1039 help
1040 This option enables the workaround for the 773022 Cortex-A15
1041 (up to r0p4) erratum. In certain rare sequences of code, the
1042 loop buffer may deliver incorrect instructions. This
1043 workaround disables the loop buffer to avoid the erratum.
1044
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001045config ARM_ERRATA_818325_852422
1046 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1047 depends on CPU_V7
1048 help
1049 This option enables the workaround for:
1050 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
1051 instruction might deadlock. Fixed in r0p1.
1052 - Cortex-A12 852422: Execution of a sequence of instructions might
1053 lead to either a data corruption or a CPU deadlock. Not fixed in
1054 any Cortex-A12 cores yet.
1055 This workaround for all both errata involves setting bit[12] of the
1056 Feature Register. This bit disables an optimisation applied to a
1057 sequence of 2 instructions that use opposing condition codes.
1058
Doug Anderson416bcf22016-04-07 00:26:05 +01001059config ARM_ERRATA_821420
1060 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1061 depends on CPU_V7
1062 help
1063 This option enables the workaround for the 821420 Cortex-A12
1064 (all revs) erratum. In very rare timing conditions, a sequence
1065 of VMOV to Core registers instructions, for which the second
1066 one is in the shadow of a branch or abort, can lead to a
1067 deadlock when the VMOV instructions are issued out-of-order.
1068
Doug Anderson9f6f9352016-04-07 00:27:26 +01001069config ARM_ERRATA_825619
1070 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1071 depends on CPU_V7
1072 help
1073 This option enables the workaround for the 825619 Cortex-A12
1074 (all revs) erratum. Within rare timing constraints, executing a
1075 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
1076 and Device/Strongly-Ordered loads and stores might cause deadlock
1077
Doug Anderson304009a2019-04-26 23:35:46 +01001078config ARM_ERRATA_857271
1079 bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions"
1080 depends on CPU_V7
1081 help
1082 This option enables the workaround for the 857271 Cortex-A12
1083 (all revs) erratum. Under very rare timing conditions, the CPU might
1084 hang. The workaround is expected to have a < 1% performance impact.
1085
Doug Anderson9f6f9352016-04-07 00:27:26 +01001086config ARM_ERRATA_852421
1087 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1088 depends on CPU_V7
1089 help
1090 This option enables the workaround for the 852421 Cortex-A17
1091 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
1092 execution of a DMB ST instruction might fail to properly order
1093 stores from GroupA and stores from GroupB.
1094
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001095config ARM_ERRATA_852423
1096 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1097 depends on CPU_V7
1098 help
1099 This option enables the workaround for:
1100 - Cortex-A17 852423: Execution of a sequence of instructions might
1101 lead to either a data corruption or a CPU deadlock. Not fixed in
1102 any Cortex-A17 cores yet.
1103 This is identical to Cortex-A12 erratum 852422. It is a separate
1104 config option from the A12 erratum due to the way errata are checked
1105 for and handled.
1106
Doug Anderson304009a2019-04-26 23:35:46 +01001107config ARM_ERRATA_857272
1108 bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions"
1109 depends on CPU_V7
1110 help
1111 This option enables the workaround for the 857272 Cortex-A17 erratum.
1112 This erratum is not known to be fixed in any A17 revision.
1113 This is identical to Cortex-A12 erratum 857271. It is a separate
1114 config option from the A12 erratum due to the way errata are checked
1115 for and handled.
1116
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117endmenu
1118
1119source "arch/arm/common/Kconfig"
1120
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121menu "Bus support"
1122
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123config ISA
1124 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125 help
1126 Find out whether you have ISA slots on your motherboard. ISA is the
1127 name of a bus system, i.e. the way the CPU talks to the other stuff
1128 inside your box. Other bus systems are PCI, EISA, MicroChannel
1129 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1130 newer boards don't support it. If you have ISA, say Y, otherwise N.
1131
Russell King065909b2006-01-04 15:44:16 +00001132# Select ISA DMA controller support
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133config ISA_DMA
1134 bool
Russell King065909b2006-01-04 15:44:16 +00001135 select ISA_DMA_API
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136
Russell King065909b2006-01-04 15:44:16 +00001137# Select ISA DMA interface
Al Viro5cae841b2005-05-04 05:39:22 +01001138config ISA_DMA_API
1139 bool
Al Viro5cae841b2005-05-04 05:39:22 +01001140
Marcelo Roberto Jimenezb080ac82010-12-16 21:34:51 +01001141config PCI_NANOENGINE
1142 bool "BSE nanoEngine PCI support"
1143 depends on SA1100_NANOENGINE
1144 help
1145 Enable PCI on the BSE nanoEngine board.
1146
Mike Rapoporta0113a92007-11-25 08:55:34 +01001147config PCI_HOST_ITE8152
1148 bool
1149 depends on PCI && MACH_ARMCORE
1150 default y
1151 select DMABOUNCE
1152
Benjamin Gaignard779eb412019-05-21 10:17:39 +01001153config ARM_ERRATA_814220
1154 bool "ARM errata: Cache maintenance by set/way operations can execute out of order"
1155 depends on CPU_V7
1156 help
1157 The v7 ARM states that all cache and branch predictor maintenance
1158 operations that do not specify an address execute, relative to
1159 each other, in program order.
1160 However, because of this erratum, an L2 set/way cache maintenance
1161 operation can overtake an L1 set/way cache maintenance operation.
1162 This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3,
1163 r0p4, r0p5.
1164
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165endmenu
1166
1167menu "Kernel Features"
1168
Dave Martin3b556582011-12-07 15:38:04 +00001169config HAVE_SMP
1170 bool
1171 help
1172 This option should be selected by machines which have an SMP-
1173 capable CPU.
1174
1175 The only effect of this option is to make the SMP-related
1176 options available to the user for configuration.
1177
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178config SMP
Russell Kingbb2d8132011-05-12 09:52:02 +01001179 bool "Symmetric Multi-Processing"
Russell Kingfbb4dda2011-01-17 18:01:58 +00001180 depends on CPU_V6K || CPU_V7
Russell Kingbc282482009-05-17 18:58:34 +01001181 depends on GENERIC_CLOCKEVENTS
Dave Martin3b556582011-12-07 15:38:04 +00001182 depends on HAVE_SMP
Jonathan Austin801bb212013-02-22 18:56:04 +00001183 depends on MMU || ARM_MPU
Arnd Bergmann03617482015-05-26 15:36:58 +01001184 select IRQ_WORK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185 help
1186 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08001187 a system with only one CPU, say N. If you have a system with more
1188 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189
Robert Graffham4a474152014-01-23 15:55:29 -08001190 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191 machines, but will use only one CPU of a multiprocessor machine. If
Robert Graffham4a474152014-01-23 15:55:29 -08001192 you say Y here, the kernel will run on many, but not all,
1193 uniprocessor machines. On a uniprocessor machine, the kernel
1194 will run faster if you say N here.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195
Mauro Carvalho Chehabcb1aaeb2019-06-07 15:54:32 -03001196 See also <file:Documentation/x86/i386/IO-APIC.rst>,
Mauro Carvalho Chehab4f4cfa62019-06-27 14:56:51 -03001197 <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at
Justin P. Mattock50a23e62010-10-16 10:36:23 -07001198 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199
1200 If you don't know what to do here, say N.
1201
Russell Kingf00ec482010-09-04 10:47:48 +01001202config SMP_ON_UP
Russell King5744ff42015-02-13 11:04:21 +00001203 bool "Allow booting SMP kernel on uniprocessor systems"
Jonathan Austin801bb212013-02-22 18:56:04 +00001204 depends on SMP && !XIP_KERNEL && MMU
Russell Kingf00ec482010-09-04 10:47:48 +01001205 default y
1206 help
1207 SMP kernels contain instructions which fail on non-SMP processors.
1208 Enabling this option allows the kernel to modify itself to make
1209 these instructions safe. Disabling it allows about 1K of space
1210 savings.
1211
1212 If you don't know what to do here, say Y.
1213
Vincent Guittotc9018aa2011-08-08 13:21:59 +01001214config ARM_CPU_TOPOLOGY
1215 bool "Support cpu topology definition"
1216 depends on SMP && CPU_V7
1217 default y
1218 help
1219 Support ARM cpu topology definition. The MPIDR register defines
1220 affinity between processors which is then used to describe the cpu
1221 topology of an ARM System.
1222
1223config SCHED_MC
1224 bool "Multi-core scheduler support"
1225 depends on ARM_CPU_TOPOLOGY
1226 help
1227 Multi-core scheduler support improves the CPU scheduler's decision
1228 making when dealing with multi-core CPU chips at a cost of slightly
1229 increased overhead in some places. If unsure say N here.
1230
1231config SCHED_SMT
1232 bool "SMT scheduler support"
1233 depends on ARM_CPU_TOPOLOGY
1234 help
1235 Improves the CPU scheduler's decision making when dealing with
1236 MultiThreading at a cost of slightly increased overhead in some
1237 places. If unsure say N here.
1238
Russell Kinga8cbcd92009-05-16 11:51:14 +01001239config HAVE_ARM_SCU
1240 bool
Russell Kinga8cbcd92009-05-16 11:51:14 +01001241 help
Geert Uytterhoeven8f433ec2019-01-08 14:28:05 +01001242 This option enables support for the ARM snoop control unit
Russell Kinga8cbcd92009-05-16 11:51:14 +01001243
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001244config HAVE_ARM_ARCH_TIMER
Marc Zyngier022c03a2012-01-11 17:25:17 +00001245 bool "Architected timer support"
1246 depends on CPU_V7
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001247 select ARM_ARCH_TIMER
Will Deacon0c4034622013-11-19 15:46:17 +01001248 select GENERIC_CLOCKEVENTS
Marc Zyngier022c03a2012-01-11 17:25:17 +00001249 help
1250 This option enables support for the ARM architected timer
1251
Russell Kingf32f4ce2009-05-16 12:14:21 +01001252config HAVE_ARM_TWD
1253 bool
Russell Kingf32f4ce2009-05-16 12:14:21 +01001254 help
1255 This options enables support for the ARM timer and watchdog unit
1256
Nicolas Pitree8db2882012-04-12 02:45:22 -04001257config MCPM
1258 bool "Multi-Cluster Power Management"
1259 depends on CPU_V7 && SMP
1260 help
1261 This option provides the common power management infrastructure
1262 for (multi-)cluster based systems, such as big.LITTLE based
1263 systems.
1264
Haojian Zhuangebf4a5c2014-04-15 14:52:00 +08001265config MCPM_QUAD_CLUSTER
1266 bool
1267 depends on MCPM
1268 help
1269 To avoid wasting resources unnecessarily, MCPM only supports up
1270 to 2 clusters by default.
1271 Platforms with 3 or 4 clusters that use MCPM must select this
1272 option to allow the additional clusters to be managed.
1273
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001274config BIG_LITTLE
1275 bool "big.LITTLE support (Experimental)"
1276 depends on CPU_V7 && SMP
1277 select MCPM
1278 help
1279 This option enables support selections for the big.LITTLE
1280 system architecture.
1281
1282config BL_SWITCHER
1283 bool "big.LITTLE switcher support"
Arnd Bergmann6c044fe2015-11-19 15:49:23 +01001284 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
Russell King51aaf812014-04-22 22:26:27 +01001285 select CPU_PM
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001286 help
1287 The big.LITTLE "switcher" provides the core functionality to
1288 transparently handle transition between a cluster of A15's
1289 and a cluster of A7's in a big.LITTLE system.
1290
Nicolas Pitreb22537c2012-04-12 03:04:28 -04001291config BL_SWITCHER_DUMMY_IF
1292 tristate "Simple big.LITTLE switcher user interface"
1293 depends on BL_SWITCHER && DEBUG_KERNEL
1294 help
1295 This is a simple and dummy char dev interface to control
1296 the big.LITTLE switcher core code. It is meant for
1297 debugging purposes only.
1298
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001299choice
1300 prompt "Memory split"
Russell King006fa252014-02-26 19:40:46 +00001301 depends on MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001302 default VMSPLIT_3G
1303 help
1304 Select the desired split between kernel and user memory.
1305
1306 If you are not absolutely sure what you are doing, leave this
1307 option alone!
1308
1309 config VMSPLIT_3G
1310 bool "3G/1G user/kernel split"
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001311 config VMSPLIT_3G_OPT
Yisheng Xiebbeedfd2017-06-09 15:28:18 +01001312 depends on !ARM_LPAE
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001313 bool "3G/1G user/kernel split (for full 1G low memory)"
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001314 config VMSPLIT_2G
1315 bool "2G/2G user/kernel split"
1316 config VMSPLIT_1G
1317 bool "1G/3G user/kernel split"
1318endchoice
1319
1320config PAGE_OFFSET
1321 hex
Russell King006fa252014-02-26 19:40:46 +00001322 default PHYS_OFFSET if !MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001323 default 0x40000000 if VMSPLIT_1G
1324 default 0x80000000 if VMSPLIT_2G
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001325 default 0xB0000000 if VMSPLIT_3G_OPT
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001326 default 0xC0000000
1327
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328config NR_CPUS
1329 int "Maximum number of CPUs (2-32)"
1330 range 2 32
1331 depends on SMP
1332 default "4"
1333
Russell Kinga054a812005-11-02 22:24:33 +00001334config HOTPLUG_CPU
Russell King00b7ded2012-10-22 22:54:30 +01001335 bool "Support for hot-pluggable CPUs"
Stephen Rothwell40b31362013-05-21 13:49:35 +10001336 depends on SMP
Dietmar Eggemann1b5ba352019-01-21 14:42:42 +01001337 select GENERIC_IRQ_MIGRATION
Russell Kinga054a812005-11-02 22:24:33 +00001338 help
1339 Say Y here to experiment with turning CPUs off and on. CPUs
1340 can be controlled through /sys/devices/system/cpu.
1341
Will Deacon2bdd4242012-12-12 19:20:52 +00001342config ARM_PSCI
1343 bool "Support for the ARM Power State Coordination Interface (PSCI)"
Jens Wiklandere6796602016-01-04 15:46:47 +01001344 depends on HAVE_ARM_SMCCC
Mark Rutlandbe120392015-07-31 15:46:19 +01001345 select ARM_PSCI_FW
Will Deacon2bdd4242012-12-12 19:20:52 +00001346 help
1347 Say Y here if you want Linux to communicate with system firmware
1348 implementing the PSCI specification for CPU-centric power
1349 management operations described in ARM document number ARM DEN
1350 0022A ("Power State Coordination Interface System Software on
1351 ARM processors").
1352
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001353# The GPIO number here must be sorted by descending number. In case of
1354# a multiplatform kernel, we just want the highest value required by the
1355# selected platforms.
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001356config ARCH_NR_GPIO
1357 int
Marek Vasut139358b2017-05-09 08:20:03 -05001358 default 2048 if ARCH_SOCFPGA
Geert Uytterhoevend9be9ce2018-04-20 15:28:27 +02001359 default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \
Tao Rena3ee4fe2019-10-30 18:40:40 -07001360 ARCH_ZYNQ || ARCH_ASPEED
Tomasz Figaaa425872014-07-03 13:17:12 +02001361 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1362 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
Boris BREZILLONeb171a92014-04-10 15:52:46 +02001363 default 416 if ARCH_SUNXI
Olof Johansson06b851e2013-04-02 18:33:58 -07001364 default 392 if ARCH_U8500
Tony Prisk01bb9142013-03-09 18:22:30 +13001365 default 352 if ARCH_VT8500
Heiko Stuebner7b5da4c2014-05-26 00:13:51 +02001366 default 288 if ARCH_ROCKCHIP
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001367 default 264 if MACH_H4700
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001368 default 0
1369 help
1370 Maximum number of GPIOs in the system.
1371
1372 If unsure, leave the default value.
1373
Russell Kingc9218b12013-04-27 23:31:10 +01001374config HZ_FIXED
Russell Kingf8065812006-03-02 22:41:59 +00001375 int
Krzysztof Kozlowskida6b21e2016-11-18 13:15:12 +02001376 default 200 if ARCH_EBSA110
Alexandre Belloni1164f672015-03-13 22:57:24 +01001377 default 128 if SOC_AT91RM9200
Russell King47d84682013-09-10 23:47:55 +01001378 default 0
Russell Kingc9218b12013-04-27 23:31:10 +01001379
1380choice
Russell King47d84682013-09-10 23:47:55 +01001381 depends on HZ_FIXED = 0
Russell Kingc9218b12013-04-27 23:31:10 +01001382 prompt "Timer frequency"
1383
1384config HZ_100
1385 bool "100 Hz"
1386
1387config HZ_200
1388 bool "200 Hz"
1389
1390config HZ_250
1391 bool "250 Hz"
1392
1393config HZ_300
1394 bool "300 Hz"
1395
1396config HZ_500
1397 bool "500 Hz"
1398
1399config HZ_1000
1400 bool "1000 Hz"
1401
1402endchoice
1403
1404config HZ
1405 int
Russell King47d84682013-09-10 23:47:55 +01001406 default HZ_FIXED if HZ_FIXED != 0
Russell Kingc9218b12013-04-27 23:31:10 +01001407 default 100 if HZ_100
1408 default 200 if HZ_200
1409 default 250 if HZ_250
1410 default 300 if HZ_300
1411 default 500 if HZ_500
1412 default 1000
1413
1414config SCHED_HRTICK
1415 def_bool HIGH_RES_TIMERS
Russell Kingf8065812006-03-02 22:41:59 +00001416
Catalin Marinas16c79652009-07-24 12:33:02 +01001417config THUMB2_KERNEL
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001418 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
Uwe Kleine-König4477ca42013-03-21 21:02:37 +01001419 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001420 default y if CPU_THUMBONLY
Arnd Bergmann89bace62011-06-10 14:12:21 +00001421 select ARM_UNWIND
Catalin Marinas16c79652009-07-24 12:33:02 +01001422 help
1423 By enabling this option, the kernel will be compiled in
Nicolas Pitre75fea302017-11-29 07:52:52 +01001424 Thumb-2 mode.
Catalin Marinas16c79652009-07-24 12:33:02 +01001425
1426 If unsure, say N.
1427
Dave Martin6f685c52011-03-03 11:41:12 +01001428config THUMB2_AVOID_R_ARM_THM_JUMP11
1429 bool "Work around buggy Thumb-2 short branch relocations in gas"
1430 depends on THUMB2_KERNEL && MODULES
1431 default y
1432 help
1433 Various binutils versions can resolve Thumb-2 branches to
1434 locally-defined, preemptible global symbols as short-range "b.n"
1435 branch instructions.
1436
1437 This is a problem, because there's no guarantee the final
1438 destination of the symbol, or any candidate locations for a
1439 trampoline, are within range of the branch. For this reason, the
1440 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1441 relocation in modules at all, and it makes little sense to add
1442 support.
1443
1444 The symptom is that the kernel fails with an "unsupported
1445 relocation" error when loading some modules.
1446
1447 Until fixed tools are available, passing
1448 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1449 code which hits this problem, at the cost of a bit of extra runtime
1450 stack usage in some cases.
1451
1452 The problem is described in more detail at:
1453 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1454
1455 Only Thumb-2 kernels are affected.
1456
1457 Unless you are sure your tools don't have this problem, say Y.
1458
Nicolas Pitre42f25bd2015-12-12 02:49:21 +01001459config ARM_PATCH_IDIV
1460 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1461 depends on CPU_32v7 && !XIP_KERNEL
1462 default y
1463 help
1464 The ARM compiler inserts calls to __aeabi_idiv() and
1465 __aeabi_uidiv() when it needs to perform division on signed
1466 and unsigned integers. Some v7 CPUs have support for the sdiv
1467 and udiv instructions that can be used to implement those
1468 functions.
1469
1470 Enabling this option allows the kernel to modify itself to
1471 replace the first two instructions of these library functions
1472 with the sdiv or udiv plus "bx lr" instructions when the CPU
1473 it is running on supports them. Typically this will be faster
1474 and less power intensive than running the original library
1475 code to do integer division.
1476
Nicolas Pitre704bdda2006-01-14 16:33:50 +00001477config AEABI
Nick Desaulniersa05b9602019-07-08 20:38:15 +01001478 bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \
1479 !CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG
1480 default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG
Nicolas Pitre704bdda2006-01-14 16:33:50 +00001481 help
1482 This option allows for the kernel to be compiled using the latest
1483 ARM ABI (aka EABI). This is only useful if you are using a user
1484 space environment that is also compiled with EABI.
1485
1486 Since there are major incompatibilities between the legacy ABI and
1487 EABI, especially with regard to structure member alignment, this
1488 option also changes the kernel syscall calling convention to
1489 disambiguate both ABIs and allow for backward compatibility support
1490 (selected with CONFIG_OABI_COMPAT).
1491
1492 To use this you need GCC version 4.0.0 or later.
1493
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001494config OABI_COMPAT
Russell Kinga73a3ff2006-02-08 21:09:55 +00001495 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08001496 depends on AEABI && !THUMB2_KERNEL
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001497 help
1498 This option preserves the old syscall interface along with the
1499 new (ARM EABI) one. It also provides a compatibility layer to
1500 intercept syscalls that have structure arguments which layout
1501 in memory differs between the legacy ABI and the new ARM EABI
1502 (only for non "thumb" binaries). This option adds a tiny
1503 overhead to all syscalls and produces a slightly larger kernel.
Kees Cook91702172013-11-09 00:51:56 +01001504
1505 The seccomp filter system will not be available when this is
1506 selected, since there is no way yet to sensibly distinguish
1507 between calling conventions during filtering.
1508
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001509 If you know you'll be using only pure EABI user space then you
1510 can say N here. If this option is not selected and you attempt
1511 to execute a legacy ABI binary then the result will be
1512 UNPREDICTABLE (in fact it can be predicted that it won't work
Kees Cookb02f8462013-11-09 00:31:11 +01001513 at all). If in doubt say N.
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001514
Mel Gormaneb335752009-05-13 17:34:48 +01001515config ARCH_HAS_HOLES_MEMORYMODEL
Mel Gormane80d6a22008-08-14 11:10:14 +01001516 bool
Mel Gormane80d6a22008-08-14 11:10:14 +01001517
Russell King05944d72006-11-30 20:43:51 +00001518config ARCH_SPARSEMEM_ENABLE
1519 bool
1520
Russell King07a2f732008-10-01 21:39:58 +01001521config ARCH_SPARSEMEM_DEFAULT
1522 def_bool ARCH_SPARSEMEM_ENABLE
1523
Will Deacon7b7bf492011-05-19 13:21:14 +01001524config HAVE_ARCH_PFN_VALID
1525 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1526
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001527config HIGHMEM
Russell Kinge8db89a2011-05-12 09:53:05 +01001528 bool "High Memory Support"
1529 depends on MMU
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001530 help
1531 The address space of ARM processors is only 4 Gigabytes large
1532 and it has to accommodate user address space, kernel address
1533 space as well as some memory mapped IO. That means that, if you
1534 have a large amount of physical memory and/or IO, not all of the
1535 memory can be "permanently mapped" by the kernel. The physical
1536 memory that is not permanently mapped is called "high memory".
1537
1538 Depending on the selected kernel/user memory split, minimum
1539 vmalloc space and actual amount of RAM, you may not need this
1540 option which should result in a slightly faster kernel.
1541
1542 If unsure, say n.
1543
Russell King65cec8e2009-08-17 20:02:06 +01001544config HIGHPTE
Russell King9a431bd2015-06-25 10:44:08 +01001545 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
Russell King65cec8e2009-08-17 20:02:06 +01001546 depends on HIGHMEM
Russell King9a431bd2015-06-25 10:44:08 +01001547 default y
Russell Kingb4d103d2015-06-25 10:49:45 +01001548 help
1549 The VM uses one page of physical memory for each page table.
1550 For systems with a lot of processes, this can use a lot of
1551 precious low memory, eventually leading to low memory being
1552 consumed by page tables. Setting this option will allow
1553 user-space 2nd level page tables to reside in high memory.
Russell King65cec8e2009-08-17 20:02:06 +01001554
Russell Kinga5e090a2015-08-19 20:40:41 +01001555config CPU_SW_DOMAIN_PAN
1556 bool "Enable use of CPU domains to implement privileged no-access"
1557 depends on MMU && !ARM_LPAE
Jamie Iles1b8873a2010-02-02 20:25:44 +01001558 default y
1559 help
Russell Kinga5e090a2015-08-19 20:40:41 +01001560 Increase kernel security by ensuring that normal kernel accesses
1561 are unable to access userspace addresses. This can help prevent
1562 use-after-free bugs becoming an exploitable privilege escalation
1563 by ensuring that magic values (such as LIST_POISON) will always
1564 fault when dereferenced.
1565
1566 CPUs with low-vector mappings use a best-efforts implementation.
1567 Their lower 1MB needs to remain accessible for the vectors, but
1568 the remainder of userspace will become appropriately inaccessible.
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07001569
1570config HW_PERF_EVENTS
Mark Rutlandfa8ad782015-07-06 12:23:53 +01001571 def_bool y
1572 depends on ARM_PMU
Jamie Iles1b8873a2010-02-02 20:25:44 +01001573
Catalin Marinas1355e2a2012-07-25 14:32:38 +01001574config SYS_SUPPORTS_HUGETLBFS
1575 def_bool y
1576 depends on ARM_LPAE
1577
Catalin Marinas8d962502012-07-25 14:39:26 +01001578config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1579 def_bool y
1580 depends on ARM_LPAE
1581
Steven Capper4bfab202013-07-26 14:58:22 +01001582config ARCH_WANT_GENERAL_HUGETLB
1583 def_bool y
1584
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001585config ARM_MODULE_PLTS
1586 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1587 depends on MODULES
Anders Roxelle7229f72018-03-26 14:54:25 +01001588 default y
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001589 help
1590 Allocate PLTs when loading modules so that jumps and calls whose
1591 targets are too far away for their relative offsets to be encoded
1592 in the instructions themselves can be bounced via veneers in the
1593 module's PLT. This allows modules to be allocated in the generic
1594 vmalloc area after the dedicated module memory area has been
1595 exhausted. The modules will use slightly more memory, but after
1596 rounding up to page size, the actual memory footprint is usually
1597 the same.
1598
Anders Roxelle7229f72018-03-26 14:54:25 +01001599 Disabling this is usually safe for small single-platform
1600 configurations. If unsure, say y.
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001601
Magnus Dammc1b2d972010-07-05 10:00:11 +01001602config FORCE_MAX_ZONEORDER
Ulrich Hecht36d6c922015-08-14 15:51:06 +02001603 int "Maximum zone order"
Yegor Yefremov898f08e2012-10-08 14:37:53 -07001604 default "12" if SOC_AM33XX
Uwe Kleine-König6d85e2b2011-11-17 14:36:23 +01001605 default "9" if SA1111 || ARCH_EFM32
Magnus Dammc1b2d972010-07-05 10:00:11 +01001606 default "11"
1607 help
1608 The kernel memory allocator divides physically contiguous memory
1609 blocks into "zones", where each zone is a power of two number of
1610 pages. This option selects the largest power of two that the kernel
1611 keeps in the memory allocator. If you need to allocate very large
1612 blocks of physically contiguous memory, then you may need to
1613 increase this value.
1614
1615 This config option is actually maximum order plus one. For example,
1616 a value of 11 means that the largest free memory block is 2^10 pages.
1617
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618config ALIGNMENT_TRAP
1619 bool
Hyok S. Choif12d0d72006-09-26 17:36:37 +09001620 depends on CPU_CP15_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621 default y if !ARCH_EBSA110
Russell Kinge119bff2010-01-10 17:23:29 +00001622 select HAVE_PROC_CPU if PROC_FS
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623 help
Matt LaPlante84eb8d02006-10-03 22:53:09 +02001624 ARM processors cannot fetch/store information which is not
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1626 address divisible by 4. On 32-bit ARM processors, these non-aligned
1627 fetch/store instructions will be emulated in software if you say
1628 here, which has a severe performance impact. This is necessary for
1629 correct operation of some network protocols. With an IP-only
1630 configuration it is safe to say N, otherwise say Y.
1631
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001632config UACCESS_WITH_MEMCPY
Linus Walleij38ef2ad2012-09-10 16:36:37 +01001633 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1634 depends on MMU
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001635 default y if CPU_FEROCEON
1636 help
1637 Implement faster copy_to_user and clear_user methods for CPU
1638 cores where a 8-word STM instruction give significantly higher
1639 memory write throughput than a sequence of individual 32bit stores.
1640
1641 A possible side effect is a slight increase in scheduling latency
1642 between threads sharing the same address space if they invoke
1643 such copy operations with large buffers.
1644
1645 However, if the CPU data cache is using a write-allocate mode,
1646 this option is unlikely to provide any performance gain.
1647
Nicolas Pitre70c70d92010-08-26 15:08:35 -07001648config SECCOMP
1649 bool
1650 prompt "Enable seccomp to safely compute untrusted bytecode"
1651 ---help---
1652 This kernel feature is useful for number crunching applications
1653 that may need to compute untrusted bytecode during their
1654 execution. By using pipes or other transports made available to
1655 the process as file descriptors supporting the read/write
1656 syscalls, it's possible to isolate those applications in
1657 their own address space using seccomp. Once seccomp is
1658 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1659 and the task is only allowed to execute a few safe syscalls
1660 defined by each seccomp mode.
1661
Stefano Stabellini02c24332015-11-23 10:32:57 +00001662config PARAVIRT
1663 bool "Enable paravirtualization code"
1664 help
1665 This changes the kernel so it can modify itself when it is run
1666 under a hypervisor, potentially improving performance significantly
1667 over full virtualization.
1668
1669config PARAVIRT_TIME_ACCOUNTING
1670 bool "Paravirtual steal time accounting"
1671 select PARAVIRT
Stefano Stabellini02c24332015-11-23 10:32:57 +00001672 help
1673 Select this option to enable fine granularity task steal time
1674 accounting. Time spent executing other tasks in parallel with
1675 the current vCPU is discounted from the vCPU power. To account for
1676 that, there can be a small performance impact.
1677
1678 If in doubt, say N here.
1679
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001680config XEN_DOM0
1681 def_bool y
1682 depends on XEN
1683
1684config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001685 bool "Xen guest support on ARM"
Ian Campbell85323a92013-03-07 07:17:25 +00001686 depends on ARM && AEABI && OF
Arnd Bergmannf880b672012-10-09 10:33:52 +00001687 depends on CPU_V7 && !CPU_V6
Ian Campbell85323a92013-03-07 07:17:25 +00001688 depends on !GENERIC_ATOMIC64
Uwe Kleine-König7693dec2014-03-03 09:25:52 -05001689 depends on MMU
Russell King51aaf812014-04-22 22:26:27 +01001690 select ARCH_DMA_ADDR_T_64BIT
Stefano Stabellini17b7ab82013-04-24 18:47:18 +00001691 select ARM_PSCI
Christoph Hellwigf21254c2018-04-03 16:43:51 +02001692 select SWIOTLB
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001693 select SWIOTLB_XEN
Stefano Stabellini02c24332015-11-23 10:32:57 +00001694 select PARAVIRT
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001695 help
1696 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1697
Ard Biesheuvel189af462018-12-06 09:32:57 +01001698config STACKPROTECTOR_PER_TASK
1699 bool "Use a unique stack canary value for each task"
1700 depends on GCC_PLUGINS && STACKPROTECTOR && SMP && !XIP_DEFLATED_DATA
1701 select GCC_PLUGIN_ARM_SSP_PER_TASK
1702 default y
1703 help
1704 Due to the fact that GCC uses an ordinary symbol reference from
1705 which to load the value of the stack canary, this value can only
1706 change at reboot time on SMP systems, and all tasks running in the
1707 kernel's address space are forced to use the same canary value for
1708 the entire duration that the system is up.
1709
1710 Enable this option to switch to a different method that uses a
1711 different canary value for each task.
1712
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713endmenu
1714
1715menu "Boot options"
1716
Grant Likely9eb8f672011-04-28 14:27:20 -06001717config USE_OF
1718 bool "Flattened Device Tree support"
Russell Kingb1b3f492012-10-06 17:12:25 +01001719 select IRQ_DOMAIN
Grant Likely9eb8f672011-04-28 14:27:20 -06001720 select OF
Grant Likely9eb8f672011-04-28 14:27:20 -06001721 help
1722 Include support for flattened device tree machine descriptions.
1723
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001724config ATAGS
1725 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1726 default y
1727 help
1728 This is the traditional way of passing data to the kernel at boot
1729 time. If you are solely relying on the flattened device tree (or
1730 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1731 to remove ATAGS support from your kernel binary. If unsure,
1732 leave this to y.
1733
1734config DEPRECATED_PARAM_STRUCT
1735 bool "Provide old way to pass kernel parameters"
1736 depends on ATAGS
1737 help
1738 This was deprecated in 2001 and announced to live on for 5 years.
1739 Some old boot loaders still use this way.
1740
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741# Compressed boot loader in ROM. Yes, we really want to ask about
1742# TEXT and BSS so we preserve their values in the config files.
1743config ZBOOT_ROM_TEXT
1744 hex "Compressed ROM boot loader base address"
1745 default "0"
1746 help
1747 The physical address at which the ROM-able zImage is to be
1748 placed in the target. Platforms which normally make use of
1749 ROM-able zImage formats normally set this to a suitable
1750 value in their defconfig file.
1751
1752 If ZBOOT_ROM is not enabled, this has no effect.
1753
1754config ZBOOT_ROM_BSS
1755 hex "Compressed ROM boot loader BSS address"
1756 default "0"
1757 help
Dan Fandrichf8c440b2006-09-20 23:28:51 +01001758 The base address of an area of read/write memory in the target
1759 for the ROM-able zImage which must be available while the
1760 decompressor is running. It must be large enough to hold the
1761 entire decompressed kernel plus an additional 128 KiB.
1762 Platforms which normally make use of ROM-able zImage formats
1763 normally set this to a suitable value in their defconfig file.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764
1765 If ZBOOT_ROM is not enabled, this has no effect.
1766
1767config ZBOOT_ROM
1768 bool "Compressed boot loader in ROM/flash"
1769 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
Russell King10968132014-01-01 11:59:44 +00001770 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771 help
1772 Say Y here if you intend to execute your compressed kernel image
1773 (zImage) directly from ROM or flash. If unsure, say N.
1774
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001775config ARM_APPENDED_DTB
1776 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
Russell King10968132014-01-01 11:59:44 +00001777 depends on OF
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001778 help
1779 With this option, the boot code will look for a device tree binary
1780 (DTB) appended to zImage
1781 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1782
1783 This is meant as a backward compatibility convenience for those
1784 systems with a bootloader that can't be upgraded to accommodate
1785 the documented boot protocol using a device tree.
1786
1787 Beware that there is very little in terms of protection against
1788 this option being confused by leftover garbage in memory that might
1789 look like a DTB header after a reboot if no actual DTB is appended
1790 to zImage. Do not leave this option active in a production kernel
1791 if you don't intend to always append a DTB. Proper passing of the
1792 location into r2 of a bootloader provided DTB is always preferable
1793 to this option.
1794
Nicolas Pitreb90b9a32011-09-13 22:37:07 -04001795config ARM_ATAG_DTB_COMPAT
1796 bool "Supplement the appended DTB with traditional ATAG information"
1797 depends on ARM_APPENDED_DTB
1798 help
1799 Some old bootloaders can't be updated to a DTB capable one, yet
1800 they provide ATAGs with memory configuration, the ramdisk address,
1801 the kernel cmdline string, etc. Such information is dynamically
1802 provided by the bootloader and can't always be stored in a static
1803 DTB. To allow a device tree enabled kernel to be used with such
1804 bootloaders, this option allows zImage to extract the information
1805 from the ATAG list and store it at run time into the appended DTB.
1806
Genoud Richardd0f34a12012-06-26 16:37:59 +01001807choice
1808 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1809 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1810
1811config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1812 bool "Use bootloader kernel arguments if available"
1813 help
1814 Uses the command-line options passed by the boot loader instead of
1815 the device tree bootargs property. If the boot loader doesn't provide
1816 any, the device tree bootargs property will be used.
1817
1818config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1819 bool "Extend with bootloader kernel arguments"
1820 help
1821 The command-line arguments provided by the boot loader will be
1822 appended to the the device tree bootargs property.
1823
1824endchoice
1825
Linus Torvalds1da177e2005-04-16 15:20:36 -07001826config CMDLINE
1827 string "Default kernel command string"
1828 default ""
1829 help
1830 On some architectures (EBSA110 and CATS), there is currently no way
1831 for the boot loader to pass arguments to the kernel. For these
1832 architectures, you should supply some command-line options at build
1833 time by entering them here. As a minimum, you should specify the
1834 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1835
Victor Boivie4394c122011-05-04 17:07:55 +01001836choice
1837 prompt "Kernel command line type" if CMDLINE != ""
1838 default CMDLINE_FROM_BOOTLOADER
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001839 depends on ATAGS
Victor Boivie4394c122011-05-04 17:07:55 +01001840
1841config CMDLINE_FROM_BOOTLOADER
1842 bool "Use bootloader kernel arguments if available"
1843 help
1844 Uses the command-line options passed by the boot loader. If
1845 the boot loader doesn't provide any, the default kernel command
1846 string provided in CMDLINE will be used.
1847
1848config CMDLINE_EXTEND
1849 bool "Extend bootloader kernel arguments"
1850 help
1851 The command-line arguments provided by the boot loader will be
1852 appended to the default kernel command string.
1853
Alexander Holler92d20402010-02-16 19:04:53 +01001854config CMDLINE_FORCE
1855 bool "Always use the default kernel command string"
Alexander Holler92d20402010-02-16 19:04:53 +01001856 help
1857 Always use the default kernel command string, even if the boot
1858 loader passes other arguments to the kernel.
1859 This is useful if you cannot or don't want to change the
1860 command-line options your boot loader passes to the kernel.
Victor Boivie4394c122011-05-04 17:07:55 +01001861endchoice
Alexander Holler92d20402010-02-16 19:04:53 +01001862
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863config XIP_KERNEL
1864 bool "Kernel Execute-In-Place from ROM"
Russell King10968132014-01-01 11:59:44 +00001865 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866 help
1867 Execute-In-Place allows the kernel to run from non-volatile storage
1868 directly addressable by the CPU, such as NOR flash. This saves RAM
1869 space since the text section of the kernel is not loaded from flash
1870 to RAM. Read-write sections, such as the data section and stack,
1871 are still copied to RAM. The XIP kernel is not compressed since
1872 it has to run directly from flash, so it will take more space to
1873 store it. The flash address used to link the kernel object files,
1874 and for storing it, is configuration dependent. Therefore, if you
1875 say Y here, you must know the proper physical address where to
1876 store the kernel image depending on your own flash memory usage.
1877
1878 Also note that the make target becomes "make xipImage" rather than
1879 "make zImage" or "make Image". The final kernel binary to put in
1880 ROM memory will be arch/arm/boot/xipImage.
1881
1882 If unsure, say N.
1883
1884config XIP_PHYS_ADDR
1885 hex "XIP Kernel Physical Location"
1886 depends on XIP_KERNEL
1887 default "0x00080000"
1888 help
1889 This is the physical address in your flash memory the kernel will
1890 be linked for and stored to. This address is dependent on your
1891 own flash usage.
1892
Nicolas Pitreca8b5d92017-08-25 00:54:18 -04001893config XIP_DEFLATED_DATA
1894 bool "Store kernel .data section compressed in ROM"
1895 depends on XIP_KERNEL
1896 select ZLIB_INFLATE
1897 help
1898 Before the kernel is actually executed, its .data section has to be
1899 copied to RAM from ROM. This option allows for storing that data
1900 in compressed form and decompressed to RAM rather than merely being
1901 copied, saving some precious ROM space. A possible drawback is a
1902 slightly longer boot delay.
1903
Richard Purdiec587e4a2007-02-06 21:29:00 +01001904config KEXEC
1905 bool "Kexec system call (EXPERIMENTAL)"
Stephen Warren19ab4282013-06-14 16:14:14 +01001906 depends on (!SMP || PM_SLEEP_SMP)
Arnd Bergmanncb1293e2015-05-26 15:40:44 +01001907 depends on !CPU_V7M
Dave Young2965faa2015-09-09 15:38:55 -07001908 select KEXEC_CORE
Richard Purdiec587e4a2007-02-06 21:29:00 +01001909 help
1910 kexec is a system call that implements the ability to shutdown your
1911 current kernel, and to start another kernel. It is like a reboot
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02001912 but it is independent of the system firmware. And like a reboot
Richard Purdiec587e4a2007-02-06 21:29:00 +01001913 you can start any kernel with it, not just Linux.
1914
1915 It is an ongoing process to be certain the hardware in a machine
1916 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02001917 initially work for you.
Richard Purdiec587e4a2007-02-06 21:29:00 +01001918
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01001919config ATAGS_PROC
1920 bool "Export atags in procfs"
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001921 depends on ATAGS && KEXEC
Uli Luckasb98d7292008-02-22 16:45:18 +01001922 default y
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01001923 help
1924 Should the atags used to boot the kernel be exported in an "atags"
1925 file in procfs. Useful with kexec.
1926
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01001927config CRASH_DUMP
1928 bool "Build kdump crash kernel (EXPERIMENTAL)"
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01001929 help
1930 Generate crash dump after being started by kexec. This should
1931 be normally only set in special crash dump kernels which are
1932 loaded in the main kernel with kexec-tools into a specially
1933 reserved region and then later executed after a crash by
1934 kdump/kexec. The crash dump kernel must be compiled to a
1935 memory address not used by the main kernel
1936
Mauro Carvalho Chehab330d4812019-06-13 15:21:39 -03001937 For more details see Documentation/admin-guide/kdump/kdump.rst
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01001938
Eric Miaoe69edc792010-07-05 15:56:50 +02001939config AUTO_ZRELADDR
1940 bool "Auto calculation of the decompressed kernel image address"
Eric Miaoe69edc792010-07-05 15:56:50 +02001941 help
1942 ZRELADDR is the physical address where the decompressed kernel
1943 image will be placed. If AUTO_ZRELADDR is selected, the address
1944 will be determined at run-time by masking the current IP with
1945 0xf8000000. This assumes the zImage being placed in the first 128MB
1946 from start of memory.
1947
Roy Franz81a0bc32015-09-23 20:17:54 -07001948config EFI_STUB
1949 bool
1950
1951config EFI
1952 bool "UEFI runtime support"
1953 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
1954 select UCS2_STRING
1955 select EFI_PARAMS_FROM_FDT
1956 select EFI_STUB
1957 select EFI_ARMSTUB
1958 select EFI_RUNTIME_WRAPPERS
1959 ---help---
1960 This option provides support for runtime services provided
1961 by UEFI firmware (such as non-volatile variables, realtime
1962 clock, and platform reset). A UEFI stub is also provided to
1963 allow the kernel to be booted as an EFI application. This
1964 is only useful for kernels that may run on systems that have
1965 UEFI firmware.
1966
Ard Biesheuvelbb817be2017-06-02 13:52:07 +00001967config DMI
1968 bool "Enable support for SMBIOS (DMI) tables"
1969 depends on EFI
1970 default y
1971 help
1972 This enables SMBIOS/DMI feature for systems.
1973
1974 This option is only useful on systems that have UEFI firmware.
1975 However, even with this option, the resultant kernel should
1976 continue to boot on existing non-UEFI platforms.
1977
1978 NOTE: This does *NOT* enable or encourage the use of DMI quirks,
1979 i.e., the the practice of identifying the platform via DMI to
1980 decide whether certain workarounds for buggy hardware and/or
1981 firmware need to be enabled. This would require the DMI subsystem
1982 to be enabled much earlier than we do on ARM, which is non-trivial.
1983
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984endmenu
1985
Russell Kingac9d7ef2008-08-18 17:26:00 +01001986menu "CPU Power Management"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988source "drivers/cpufreq/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989
Russell Kingac9d7ef2008-08-18 17:26:00 +01001990source "drivers/cpuidle/Kconfig"
1991
1992endmenu
1993
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994menu "Floating point emulation"
1995
1996comment "At least one emulation must be selected"
1997
1998config FPE_NWFPE
1999 bool "NWFPE math emulation"
Dave Martin593c2522010-12-13 21:56:03 +01002000 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -07002001 ---help---
2002 Say Y to include the NWFPE floating point emulator in the kernel.
2003 This is necessary to run most binaries. Linux does not currently
2004 support floating point hardware so you need to say Y here even if
2005 your machine has an FPA or floating point co-processor podule.
2006
2007 You may say N here if you are going to load the Acorn FPEmulator
2008 early in the bootup.
2009
2010config FPE_NWFPE_XP
2011 bool "Support extended precision"
Lennert Buytenhekbedf1422005-11-07 21:12:08 +00002012 depends on FPE_NWFPE
Linus Torvalds1da177e2005-04-16 15:20:36 -07002013 help
2014 Say Y to include 80-bit support in the kernel floating-point
2015 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2016 Note that gcc does not generate 80-bit operations by default,
2017 so in most cases this option only enlarges the size of the
2018 floating point emulator without any good reason.
2019
2020 You almost surely want to say N here.
2021
2022config FPE_FASTFPE
2023 bool "FastFPE math emulation (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08002024 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
Linus Torvalds1da177e2005-04-16 15:20:36 -07002025 ---help---
2026 Say Y here to include the FAST floating point emulator in the kernel.
2027 This is an experimental much faster emulator which now also has full
2028 precision for the mantissa. It does not support any exceptions.
2029 It is very simple, and approximately 3-6 times faster than NWFPE.
2030
2031 It should be sufficient for most programs. It may be not suitable
2032 for scientific calculations, but you have to check this for yourself.
2033 If you do not feel you need a faster FP emulation you should better
2034 choose NWFPE.
2035
2036config VFP
2037 bool "VFP-format floating point maths"
Russell Kinge399b1a2011-01-17 15:08:32 +00002038 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
Linus Torvalds1da177e2005-04-16 15:20:36 -07002039 help
2040 Say Y to include VFP support code in the kernel. This is needed
2041 if your hardware includes a VFP unit.
2042
Mauro Carvalho Chehabdc7a12b2019-04-14 15:51:10 -03002043 Please see <file:Documentation/arm/vfp/release-notes.rst> for
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044 release notes and additional status information.
2045
2046 Say N if your target does not have VFP hardware.
2047
Catalin Marinas25ebee02007-09-25 15:22:24 +01002048config VFPv3
2049 bool
2050 depends on VFP
2051 default y if CPU_V7
2052
Catalin Marinasb5872db2008-01-10 19:16:17 +01002053config NEON
2054 bool "Advanced SIMD (NEON) Extension support"
2055 depends on VFPv3 && CPU_V7
2056 help
2057 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2058 Extension.
2059
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002060config KERNEL_MODE_NEON
2061 bool "Support for NEON in kernel mode"
Russell Kingc4a30c32013-09-22 11:08:50 +01002062 depends on NEON && AEABI
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002063 help
2064 Say Y to include support for NEON in kernel mode.
2065
Linus Torvalds1da177e2005-04-16 15:20:36 -07002066endmenu
2067
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068menu "Power management options"
2069
Russell Kingeceab4a2005-11-15 11:31:41 +00002070source "kernel/power/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071
Johannes Bergf4cb5702007-12-08 02:14:00 +01002072config ARCH_SUSPEND_POSSIBLE
Ezequiel Garcia19a05192013-08-16 10:28:24 +01002073 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
Uwe Kleine-Königf0d75152012-02-01 10:00:00 +01002074 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
Johannes Bergf4cb5702007-12-08 02:14:00 +01002075 def_bool y
2076
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002077config ARM_CPU_SUSPEND
Lorenzo Pieralisi8b6f2492016-02-01 18:01:30 +01002078 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
Lorenzo Pieralisi1b9bdf52016-02-01 18:01:29 +01002079 depends on ARCH_SUSPEND_POSSIBLE
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002080
Sebastian Capella603fb422014-03-25 01:20:29 +01002081config ARCH_HIBERNATION_POSSIBLE
2082 bool
2083 depends on MMU
2084 default y if ARCH_SUSPEND_POSSIBLE
2085
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086endmenu
2087
Kumar Gala916f743d2015-02-26 15:49:09 -06002088source "drivers/firmware/Kconfig"
2089
Ard Biesheuvel652ccae2015-03-10 09:47:44 +01002090if CRYPTO
2091source "arch/arm/crypto/Kconfig"
2092endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093
Christoffer Dall749cf76c2013-01-20 18:28:06 -05002094source "arch/arm/kvm/Kconfig"