blob: 8634884aa11ce421fb9a3485d6f1af2408bd5fd4 [file] [log] [blame]
Thomas Abraham721c42a2013-03-09 17:02:44 +09001/*
2 * Copyright (c) 2013 Samsung Electronics Co., Ltd.
3 * Copyright (c) 2013 Linaro Ltd.
4 * Author: Thomas Abraham <thomas.ab@samsung.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This file includes utility functions to register clocks to common
11 * clock framework for Samsung platforms.
12*/
13
Stephen Boyd6f1ed072015-06-19 15:00:46 -070014#include <linux/slab.h>
15#include <linux/clkdev.h>
16#include <linux/clk.h>
17#include <linux/clk-provider.h>
Pankaj Dubey8b2f6362014-09-29 13:17:48 +053018#include <linux/of_address.h>
Thomas Abraham721c42a2013-03-09 17:02:44 +090019#include <linux/syscore_ops.h>
Pankaj Dubey8b2f6362014-09-29 13:17:48 +053020
Thomas Abraham721c42a2013-03-09 17:02:44 +090021#include "clk.h"
22
Naveen Krishna Ch16a90132014-09-22 10:17:02 +053023static LIST_HEAD(clock_reg_cache_list);
24
Tomasz Figa3ccefbd2014-02-14 08:16:00 +090025void samsung_clk_save(void __iomem *base,
26 struct samsung_clk_reg_dump *rd,
27 unsigned int num_regs)
28{
29 for (; num_regs > 0; --num_regs, ++rd)
30 rd->value = readl(base + rd->offset);
31}
32
33void samsung_clk_restore(void __iomem *base,
34 const struct samsung_clk_reg_dump *rd,
35 unsigned int num_regs)
36{
37 for (; num_regs > 0; --num_regs, ++rd)
38 writel(rd->value, base + rd->offset);
39}
40
Tomasz Figac3b6c1d2014-02-14 08:16:00 +090041struct samsung_clk_reg_dump *samsung_clk_alloc_reg_dump(
42 const unsigned long *rdump,
43 unsigned long nr_rdump)
Tomasz Figa3ccefbd2014-02-14 08:16:00 +090044{
45 struct samsung_clk_reg_dump *rd;
46 unsigned int i;
47
48 rd = kcalloc(nr_rdump, sizeof(*rd), GFP_KERNEL);
49 if (!rd)
50 return NULL;
51
52 for (i = 0; i < nr_rdump; ++i)
53 rd[i].offset = rdump[i];
54
55 return rd;
56}
57
Thomas Abraham721c42a2013-03-09 17:02:44 +090058/* setup the essentials required to support clock lookup using ccf */
Rahul Sharma976face2014-03-12 20:26:44 +053059struct samsung_clk_provider *__init samsung_clk_init(struct device_node *np,
60 void __iomem *base, unsigned long nr_clks)
Thomas Abraham721c42a2013-03-09 17:02:44 +090061{
Rahul Sharma976face2014-03-12 20:26:44 +053062 struct samsung_clk_provider *ctx;
Tomasz Figa91a12632014-02-06 19:33:11 +010063 int i;
64
Marek Szyprowskiecb1f1f2017-04-24 08:42:20 +020065 ctx = kzalloc(sizeof(struct samsung_clk_provider) +
66 sizeof(*ctx->clk_data.hws) * nr_clks, GFP_KERNEL);
Rahul Sharma976face2014-03-12 20:26:44 +053067 if (!ctx)
68 panic("could not allocate clock provider context.\n");
Thomas Abraham721c42a2013-03-09 17:02:44 +090069
Tomasz Figa91a12632014-02-06 19:33:11 +010070 for (i = 0; i < nr_clks; ++i)
Marek Szyprowskiecb1f1f2017-04-24 08:42:20 +020071 ctx->clk_data.hws[i] = ERR_PTR(-ENOENT);
Tomasz Figa91a12632014-02-06 19:33:11 +010072
Rahul Sharma976face2014-03-12 20:26:44 +053073 ctx->reg_base = base;
Marek Szyprowskiecb1f1f2017-04-24 08:42:20 +020074 ctx->clk_data.num = nr_clks;
Rahul Sharma976face2014-03-12 20:26:44 +053075 spin_lock_init(&ctx->lock);
Heiko Stuebner6e92bf5a2013-03-18 13:43:52 +090076
Rahul Sharma976face2014-03-12 20:26:44 +053077 return ctx;
Thomas Abraham721c42a2013-03-09 17:02:44 +090078}
79
Sylwester Nawrockid5e136a2014-06-18 17:46:52 +020080void __init samsung_clk_of_add_provider(struct device_node *np,
81 struct samsung_clk_provider *ctx)
82{
83 if (np) {
Marek Szyprowskiecb1f1f2017-04-24 08:42:20 +020084 if (of_clk_add_hw_provider(np, of_clk_hw_onecell_get,
Sylwester Nawrockid5e136a2014-06-18 17:46:52 +020085 &ctx->clk_data))
86 panic("could not register clk provider\n");
87 }
88}
89
Thomas Abraham721c42a2013-03-09 17:02:44 +090090/* add a clock instance to the clock lookup table used for dt based lookup */
Marek Szyprowskiecb1f1f2017-04-24 08:42:20 +020091void samsung_clk_add_lookup(struct samsung_clk_provider *ctx,
92 struct clk_hw *clk_hw, unsigned int id)
Thomas Abraham721c42a2013-03-09 17:02:44 +090093{
Marek Szyprowskiecb1f1f2017-04-24 08:42:20 +020094 if (id)
95 ctx->clk_data.hws[id] = clk_hw;
Thomas Abraham721c42a2013-03-09 17:02:44 +090096}
97
Heiko Stuebner5e2e0192013-03-18 13:43:56 +090098/* register a list of aliases */
Rahul Sharma976face2014-03-12 20:26:44 +053099void __init samsung_clk_register_alias(struct samsung_clk_provider *ctx,
Uwe Kleine-König4a1caed2015-05-28 10:45:51 +0200100 const struct samsung_clock_alias *list,
Rahul Sharma976face2014-03-12 20:26:44 +0530101 unsigned int nr_clk)
Heiko Stuebner5e2e0192013-03-18 13:43:56 +0900102{
Marek Szyprowskiecb1f1f2017-04-24 08:42:20 +0200103 struct clk_hw *clk_hw;
Heiko Stuebner5e2e0192013-03-18 13:43:56 +0900104 unsigned int idx, ret;
105
Heiko Stuebner5e2e0192013-03-18 13:43:56 +0900106 for (idx = 0; idx < nr_clk; idx++, list++) {
107 if (!list->id) {
108 pr_err("%s: clock id missing for index %d\n", __func__,
109 idx);
110 continue;
111 }
112
Marek Szyprowskiecb1f1f2017-04-24 08:42:20 +0200113 clk_hw = ctx->clk_data.hws[list->id];
114 if (!clk_hw) {
Heiko Stuebner5e2e0192013-03-18 13:43:56 +0900115 pr_err("%s: failed to find clock %d\n", __func__,
116 list->id);
117 continue;
118 }
119
Marek Szyprowskiecb1f1f2017-04-24 08:42:20 +0200120 ret = clk_hw_register_clkdev(clk_hw, list->alias,
121 list->dev_name);
Heiko Stuebner5e2e0192013-03-18 13:43:56 +0900122 if (ret)
123 pr_err("%s: failed to register lookup %s\n",
124 __func__, list->alias);
125 }
126}
127
Thomas Abraham721c42a2013-03-09 17:02:44 +0900128/* register a list of fixed clocks */
Rahul Sharma976face2014-03-12 20:26:44 +0530129void __init samsung_clk_register_fixed_rate(struct samsung_clk_provider *ctx,
Uwe Kleine-König4a1caed2015-05-28 10:45:51 +0200130 const struct samsung_fixed_rate_clock *list,
131 unsigned int nr_clk)
Thomas Abraham721c42a2013-03-09 17:02:44 +0900132{
Marek Szyprowskiecb1f1f2017-04-24 08:42:20 +0200133 struct clk_hw *clk_hw;
Thomas Abraham721c42a2013-03-09 17:02:44 +0900134 unsigned int idx, ret;
135
136 for (idx = 0; idx < nr_clk; idx++, list++) {
Marek Szyprowskid2f18d72017-08-21 10:05:00 +0200137 clk_hw = clk_hw_register_fixed_rate(ctx->dev, list->name,
Thomas Abraham721c42a2013-03-09 17:02:44 +0900138 list->parent_name, list->flags, list->fixed_rate);
Marek Szyprowskiecb1f1f2017-04-24 08:42:20 +0200139 if (IS_ERR(clk_hw)) {
Thomas Abraham721c42a2013-03-09 17:02:44 +0900140 pr_err("%s: failed to register clock %s\n", __func__,
141 list->name);
142 continue;
143 }
144
Marek Szyprowskiecb1f1f2017-04-24 08:42:20 +0200145 samsung_clk_add_lookup(ctx, clk_hw, list->id);
Thomas Abraham721c42a2013-03-09 17:02:44 +0900146
147 /*
148 * Unconditionally add a clock lookup for the fixed rate clocks.
149 * There are not many of these on any of Samsung platforms.
150 */
Marek Szyprowskiecb1f1f2017-04-24 08:42:20 +0200151 ret = clk_hw_register_clkdev(clk_hw, list->name, NULL);
Thomas Abraham721c42a2013-03-09 17:02:44 +0900152 if (ret)
153 pr_err("%s: failed to register clock lookup for %s",
154 __func__, list->name);
155 }
156}
157
158/* register a list of fixed factor clocks */
Rahul Sharma976face2014-03-12 20:26:44 +0530159void __init samsung_clk_register_fixed_factor(struct samsung_clk_provider *ctx,
Uwe Kleine-König4a1caed2015-05-28 10:45:51 +0200160 const struct samsung_fixed_factor_clock *list, unsigned int nr_clk)
Thomas Abraham721c42a2013-03-09 17:02:44 +0900161{
Marek Szyprowskiecb1f1f2017-04-24 08:42:20 +0200162 struct clk_hw *clk_hw;
Thomas Abraham721c42a2013-03-09 17:02:44 +0900163 unsigned int idx;
164
165 for (idx = 0; idx < nr_clk; idx++, list++) {
Marek Szyprowskid2f18d72017-08-21 10:05:00 +0200166 clk_hw = clk_hw_register_fixed_factor(ctx->dev, list->name,
Thomas Abraham721c42a2013-03-09 17:02:44 +0900167 list->parent_name, list->flags, list->mult, list->div);
Marek Szyprowskiecb1f1f2017-04-24 08:42:20 +0200168 if (IS_ERR(clk_hw)) {
Thomas Abraham721c42a2013-03-09 17:02:44 +0900169 pr_err("%s: failed to register clock %s\n", __func__,
170 list->name);
171 continue;
172 }
173
Marek Szyprowskiecb1f1f2017-04-24 08:42:20 +0200174 samsung_clk_add_lookup(ctx, clk_hw, list->id);
Thomas Abraham721c42a2013-03-09 17:02:44 +0900175 }
176}
177
178/* register a list of mux clocks */
Rahul Sharma976face2014-03-12 20:26:44 +0530179void __init samsung_clk_register_mux(struct samsung_clk_provider *ctx,
Uwe Kleine-König4a1caed2015-05-28 10:45:51 +0200180 const struct samsung_mux_clock *list,
Rahul Sharma976face2014-03-12 20:26:44 +0530181 unsigned int nr_clk)
Thomas Abraham721c42a2013-03-09 17:02:44 +0900182{
Marek Szyprowskiecb1f1f2017-04-24 08:42:20 +0200183 struct clk_hw *clk_hw;
Marek Szyprowskia4f21e92017-10-03 12:00:16 +0200184 unsigned int idx;
Thomas Abraham721c42a2013-03-09 17:02:44 +0900185
186 for (idx = 0; idx < nr_clk; idx++, list++) {
Marek Szyprowskid2f18d72017-08-21 10:05:00 +0200187 clk_hw = clk_hw_register_mux(ctx->dev, list->name,
Marek Szyprowskiecb1f1f2017-04-24 08:42:20 +0200188 list->parent_names, list->num_parents, list->flags,
Rahul Sharma976face2014-03-12 20:26:44 +0530189 ctx->reg_base + list->offset,
190 list->shift, list->width, list->mux_flags, &ctx->lock);
Marek Szyprowskiecb1f1f2017-04-24 08:42:20 +0200191 if (IS_ERR(clk_hw)) {
Thomas Abraham721c42a2013-03-09 17:02:44 +0900192 pr_err("%s: failed to register clock %s\n", __func__,
193 list->name);
194 continue;
195 }
196
Marek Szyprowskiecb1f1f2017-04-24 08:42:20 +0200197 samsung_clk_add_lookup(ctx, clk_hw, list->id);
Thomas Abraham721c42a2013-03-09 17:02:44 +0900198 }
199}
200
201/* register a list of div clocks */
Rahul Sharma976face2014-03-12 20:26:44 +0530202void __init samsung_clk_register_div(struct samsung_clk_provider *ctx,
Uwe Kleine-König4a1caed2015-05-28 10:45:51 +0200203 const struct samsung_div_clock *list,
Rahul Sharma976face2014-03-12 20:26:44 +0530204 unsigned int nr_clk)
Thomas Abraham721c42a2013-03-09 17:02:44 +0900205{
Marek Szyprowskiecb1f1f2017-04-24 08:42:20 +0200206 struct clk_hw *clk_hw;
Marek Szyprowskia4f21e92017-10-03 12:00:16 +0200207 unsigned int idx;
Thomas Abraham721c42a2013-03-09 17:02:44 +0900208
209 for (idx = 0; idx < nr_clk; idx++, list++) {
Heiko Stuebner798ed612013-03-18 13:43:52 +0900210 if (list->table)
Marek Szyprowskid2f18d72017-08-21 10:05:00 +0200211 clk_hw = clk_hw_register_divider_table(ctx->dev,
Marek Szyprowskiecb1f1f2017-04-24 08:42:20 +0200212 list->name, list->parent_name, list->flags,
Rahul Sharma976face2014-03-12 20:26:44 +0530213 ctx->reg_base + list->offset,
214 list->shift, list->width, list->div_flags,
215 list->table, &ctx->lock);
Heiko Stuebner798ed612013-03-18 13:43:52 +0900216 else
Marek Szyprowskid2f18d72017-08-21 10:05:00 +0200217 clk_hw = clk_hw_register_divider(ctx->dev, list->name,
Rahul Sharma976face2014-03-12 20:26:44 +0530218 list->parent_name, list->flags,
219 ctx->reg_base + list->offset, list->shift,
220 list->width, list->div_flags, &ctx->lock);
Marek Szyprowskiecb1f1f2017-04-24 08:42:20 +0200221 if (IS_ERR(clk_hw)) {
Thomas Abraham721c42a2013-03-09 17:02:44 +0900222 pr_err("%s: failed to register clock %s\n", __func__,
223 list->name);
224 continue;
225 }
226
Marek Szyprowskiecb1f1f2017-04-24 08:42:20 +0200227 samsung_clk_add_lookup(ctx, clk_hw, list->id);
Thomas Abraham721c42a2013-03-09 17:02:44 +0900228 }
229}
230
231/* register a list of gate clocks */
Rahul Sharma976face2014-03-12 20:26:44 +0530232void __init samsung_clk_register_gate(struct samsung_clk_provider *ctx,
Uwe Kleine-König4a1caed2015-05-28 10:45:51 +0200233 const struct samsung_gate_clock *list,
Rahul Sharma976face2014-03-12 20:26:44 +0530234 unsigned int nr_clk)
Thomas Abraham721c42a2013-03-09 17:02:44 +0900235{
Marek Szyprowskiecb1f1f2017-04-24 08:42:20 +0200236 struct clk_hw *clk_hw;
Marek Szyprowskia4f21e92017-10-03 12:00:16 +0200237 unsigned int idx;
Thomas Abraham721c42a2013-03-09 17:02:44 +0900238
239 for (idx = 0; idx < nr_clk; idx++, list++) {
Marek Szyprowskid2f18d72017-08-21 10:05:00 +0200240 clk_hw = clk_hw_register_gate(ctx->dev, list->name, list->parent_name,
Rahul Sharma976face2014-03-12 20:26:44 +0530241 list->flags, ctx->reg_base + list->offset,
242 list->bit_idx, list->gate_flags, &ctx->lock);
Marek Szyprowskiecb1f1f2017-04-24 08:42:20 +0200243 if (IS_ERR(clk_hw)) {
Thomas Abraham721c42a2013-03-09 17:02:44 +0900244 pr_err("%s: failed to register clock %s\n", __func__,
245 list->name);
246 continue;
247 }
248
Marek Szyprowskiecb1f1f2017-04-24 08:42:20 +0200249 samsung_clk_add_lookup(ctx, clk_hw, list->id);
Thomas Abraham721c42a2013-03-09 17:02:44 +0900250 }
251}
252
253/*
254 * obtain the clock speed of all external fixed clock sources from device
255 * tree and register it
256 */
Rahul Sharma976face2014-03-12 20:26:44 +0530257void __init samsung_clk_of_register_fixed_ext(struct samsung_clk_provider *ctx,
Thomas Abraham721c42a2013-03-09 17:02:44 +0900258 struct samsung_fixed_rate_clock *fixed_rate_clk,
259 unsigned int nr_fixed_rate_clk,
Krzysztof Kozlowski305cfab2014-06-26 14:00:06 +0200260 const struct of_device_id *clk_matches)
Thomas Abraham721c42a2013-03-09 17:02:44 +0900261{
262 const struct of_device_id *match;
Rahul Sharma976face2014-03-12 20:26:44 +0530263 struct device_node *clk_np;
Thomas Abraham721c42a2013-03-09 17:02:44 +0900264 u32 freq;
265
Rahul Sharma976face2014-03-12 20:26:44 +0530266 for_each_matching_node_and_match(clk_np, clk_matches, &match) {
267 if (of_property_read_u32(clk_np, "clock-frequency", &freq))
Thomas Abraham721c42a2013-03-09 17:02:44 +0900268 continue;
Pankaj Dubey42fb57c2014-02-26 11:42:41 +0900269 fixed_rate_clk[(unsigned long)match->data].fixed_rate = freq;
Thomas Abraham721c42a2013-03-09 17:02:44 +0900270 }
Rahul Sharma976face2014-03-12 20:26:44 +0530271 samsung_clk_register_fixed_rate(ctx, fixed_rate_clk, nr_fixed_rate_clk);
Thomas Abraham721c42a2013-03-09 17:02:44 +0900272}
Thomas Abraham721c42a2013-03-09 17:02:44 +0900273
274/* utility function to get the rate of a specified clock */
275unsigned long _get_rate(const char *clk_name)
276{
277 struct clk *clk;
Thomas Abraham721c42a2013-03-09 17:02:44 +0900278
Tomasz Figa3a647892013-08-26 19:09:00 +0200279 clk = __clk_lookup(clk_name);
280 if (!clk) {
Thomas Abraham721c42a2013-03-09 17:02:44 +0900281 pr_err("%s: could not find clock %s\n", __func__, clk_name);
282 return 0;
283 }
Tomasz Figa3a647892013-08-26 19:09:00 +0200284
285 return clk_get_rate(clk);
Thomas Abraham721c42a2013-03-09 17:02:44 +0900286}
Naveen Krishna Ch16a90132014-09-22 10:17:02 +0530287
288#ifdef CONFIG_PM_SLEEP
289static int samsung_clk_suspend(void)
290{
291 struct samsung_clock_reg_cache *reg_cache;
292
293 list_for_each_entry(reg_cache, &clock_reg_cache_list, node)
294 samsung_clk_save(reg_cache->reg_base, reg_cache->rdump,
295 reg_cache->rd_num);
296 return 0;
297}
298
299static void samsung_clk_resume(void)
300{
301 struct samsung_clock_reg_cache *reg_cache;
302
303 list_for_each_entry(reg_cache, &clock_reg_cache_list, node)
304 samsung_clk_restore(reg_cache->reg_base, reg_cache->rdump,
305 reg_cache->rd_num);
306}
307
308static struct syscore_ops samsung_clk_syscore_ops = {
309 .suspend = samsung_clk_suspend,
310 .resume = samsung_clk_resume,
311};
312
Bartlomiej Zolnierkiewicz0c0cd592016-05-24 15:19:15 +0200313void samsung_clk_sleep_init(void __iomem *reg_base,
314 const unsigned long *rdump,
315 unsigned long nr_rdump)
Naveen Krishna Ch16a90132014-09-22 10:17:02 +0530316{
317 struct samsung_clock_reg_cache *reg_cache;
318
319 reg_cache = kzalloc(sizeof(struct samsung_clock_reg_cache),
320 GFP_KERNEL);
321 if (!reg_cache)
322 panic("could not allocate register reg_cache.\n");
323 reg_cache->rdump = samsung_clk_alloc_reg_dump(rdump, nr_rdump);
324
325 if (!reg_cache->rdump)
326 panic("could not allocate register dump storage.\n");
327
328 if (list_empty(&clock_reg_cache_list))
329 register_syscore_ops(&samsung_clk_syscore_ops);
330
331 reg_cache->reg_base = reg_base;
332 reg_cache->rd_num = nr_rdump;
333 list_add_tail(&reg_cache->node, &clock_reg_cache_list);
334}
335
336#else
Bartlomiej Zolnierkiewicz0c0cd592016-05-24 15:19:15 +0200337void samsung_clk_sleep_init(void __iomem *reg_base,
338 const unsigned long *rdump,
339 unsigned long nr_rdump) {}
Naveen Krishna Ch16a90132014-09-22 10:17:02 +0530340#endif
341
342/*
343 * Common function which registers plls, muxes, dividers and gates
344 * for each CMU. It also add CMU register list to register cache.
345 */
Chanwoo Choi151d4d32014-12-23 16:40:21 +0900346struct samsung_clk_provider * __init samsung_cmu_register_one(
347 struct device_node *np,
Krzysztof Kozlowski9f92c0b2016-05-11 14:01:57 +0200348 const struct samsung_cmu_info *cmu)
Naveen Krishna Ch16a90132014-09-22 10:17:02 +0530349{
350 void __iomem *reg_base;
351 struct samsung_clk_provider *ctx;
352
353 reg_base = of_iomap(np, 0);
Chanwoo Choi151d4d32014-12-23 16:40:21 +0900354 if (!reg_base) {
Naveen Krishna Ch16a90132014-09-22 10:17:02 +0530355 panic("%s: failed to map registers\n", __func__);
Chanwoo Choi151d4d32014-12-23 16:40:21 +0900356 return NULL;
357 }
Naveen Krishna Ch16a90132014-09-22 10:17:02 +0530358
359 ctx = samsung_clk_init(np, reg_base, cmu->nr_clk_ids);
Chanwoo Choi151d4d32014-12-23 16:40:21 +0900360 if (!ctx) {
Shailendra Vermac3063172015-05-21 23:26:03 +0530361 panic("%s: unable to allocate ctx\n", __func__);
Chanwoo Choi151d4d32014-12-23 16:40:21 +0900362 return ctx;
363 }
Naveen Krishna Ch16a90132014-09-22 10:17:02 +0530364
365 if (cmu->pll_clks)
366 samsung_clk_register_pll(ctx, cmu->pll_clks, cmu->nr_pll_clks,
367 reg_base);
368 if (cmu->mux_clks)
369 samsung_clk_register_mux(ctx, cmu->mux_clks,
370 cmu->nr_mux_clks);
371 if (cmu->div_clks)
372 samsung_clk_register_div(ctx, cmu->div_clks, cmu->nr_div_clks);
373 if (cmu->gate_clks)
374 samsung_clk_register_gate(ctx, cmu->gate_clks,
375 cmu->nr_gate_clks);
376 if (cmu->fixed_clks)
377 samsung_clk_register_fixed_rate(ctx, cmu->fixed_clks,
378 cmu->nr_fixed_clks);
Naveen Krishna Ch0e5af272014-09-22 10:17:03 +0530379 if (cmu->fixed_factor_clks)
380 samsung_clk_register_fixed_factor(ctx, cmu->fixed_factor_clks,
381 cmu->nr_fixed_factor_clks);
Naveen Krishna Ch16a90132014-09-22 10:17:02 +0530382 if (cmu->clk_regs)
383 samsung_clk_sleep_init(reg_base, cmu->clk_regs,
384 cmu->nr_clk_regs);
385
386 samsung_clk_of_add_provider(np, ctx);
Chanwoo Choi151d4d32014-12-23 16:40:21 +0900387
388 return ctx;
Naveen Krishna Ch16a90132014-09-22 10:17:02 +0530389}