blob: a429c9750add1bddcd5f1afaa1174d6f7ca7a9e4 [file] [log] [blame]
Michal Vokáč63a786a2018-05-23 08:20:23 +02001// SPDX-License-Identifier: GPL-2.0
John Crispin6b93fb42016-09-15 16:26:41 +02002/*
3 * Copyright (C) 2009 Felix Fietkau <nbd@nbd.name>
4 * Copyright (C) 2011-2012 Gabor Juhos <juhosg@openwrt.org>
xiaofeisabb48f82019-07-28 08:57:50 +08005 * Copyright (c) 2015, 2019, The Linux Foundation. All rights reserved.
John Crispin6b93fb42016-09-15 16:26:41 +02006 * Copyright (c) 2016 John Crispin <john@phrozen.org>
John Crispin6b93fb42016-09-15 16:26:41 +02007 */
8
9#include <linux/module.h>
10#include <linux/phy.h>
11#include <linux/netdevice.h>
12#include <net/dsa.h>
John Crispin6b93fb42016-09-15 16:26:41 +020013#include <linux/of_net.h>
Ansuel Smith759bafb2021-05-14 23:00:10 +020014#include <linux/of_mdio.h>
John Crispin6b93fb42016-09-15 16:26:41 +020015#include <linux/of_platform.h>
16#include <linux/if_bridge.h>
17#include <linux/mdio.h>
Jonathan McDowellb3591c22020-06-20 11:30:32 +010018#include <linux/phylink.h>
Christian Lamparterf32ae8a2019-07-12 17:33:36 +020019#include <linux/gpio/consumer.h>
John Crispin6b93fb42016-09-15 16:26:41 +020020#include <linux/etherdevice.h>
21
22#include "qca8k.h"
23
24#define MIB_DESC(_s, _o, _n) \
25 { \
26 .size = (_s), \
27 .offset = (_o), \
28 .name = (_n), \
29 }
30
31static const struct qca8k_mib_desc ar8327_mib[] = {
32 MIB_DESC(1, 0x00, "RxBroad"),
33 MIB_DESC(1, 0x04, "RxPause"),
34 MIB_DESC(1, 0x08, "RxMulti"),
35 MIB_DESC(1, 0x0c, "RxFcsErr"),
36 MIB_DESC(1, 0x10, "RxAlignErr"),
37 MIB_DESC(1, 0x14, "RxRunt"),
38 MIB_DESC(1, 0x18, "RxFragment"),
39 MIB_DESC(1, 0x1c, "Rx64Byte"),
40 MIB_DESC(1, 0x20, "Rx128Byte"),
41 MIB_DESC(1, 0x24, "Rx256Byte"),
42 MIB_DESC(1, 0x28, "Rx512Byte"),
43 MIB_DESC(1, 0x2c, "Rx1024Byte"),
44 MIB_DESC(1, 0x30, "Rx1518Byte"),
45 MIB_DESC(1, 0x34, "RxMaxByte"),
46 MIB_DESC(1, 0x38, "RxTooLong"),
47 MIB_DESC(2, 0x3c, "RxGoodByte"),
48 MIB_DESC(2, 0x44, "RxBadByte"),
49 MIB_DESC(1, 0x4c, "RxOverFlow"),
50 MIB_DESC(1, 0x50, "Filtered"),
51 MIB_DESC(1, 0x54, "TxBroad"),
52 MIB_DESC(1, 0x58, "TxPause"),
53 MIB_DESC(1, 0x5c, "TxMulti"),
54 MIB_DESC(1, 0x60, "TxUnderRun"),
55 MIB_DESC(1, 0x64, "Tx64Byte"),
56 MIB_DESC(1, 0x68, "Tx128Byte"),
57 MIB_DESC(1, 0x6c, "Tx256Byte"),
58 MIB_DESC(1, 0x70, "Tx512Byte"),
59 MIB_DESC(1, 0x74, "Tx1024Byte"),
60 MIB_DESC(1, 0x78, "Tx1518Byte"),
61 MIB_DESC(1, 0x7c, "TxMaxByte"),
62 MIB_DESC(1, 0x80, "TxOverSize"),
63 MIB_DESC(2, 0x84, "TxByte"),
64 MIB_DESC(1, 0x8c, "TxCollision"),
65 MIB_DESC(1, 0x90, "TxAbortCol"),
66 MIB_DESC(1, 0x94, "TxMultiCol"),
67 MIB_DESC(1, 0x98, "TxSingleCol"),
68 MIB_DESC(1, 0x9c, "TxExcDefer"),
69 MIB_DESC(1, 0xa0, "TxDefer"),
70 MIB_DESC(1, 0xa4, "TxLateCol"),
71};
72
73/* The 32bit switch registers are accessed indirectly. To achieve this we need
74 * to set the page of the register. Track the last page that was set to reduce
75 * mdio writes
76 */
77static u16 qca8k_current_page = 0xffff;
78
79static void
80qca8k_split_addr(u32 regaddr, u16 *r1, u16 *r2, u16 *page)
81{
82 regaddr >>= 1;
83 *r1 = regaddr & 0x1e;
84
85 regaddr >>= 5;
86 *r2 = regaddr & 0x7;
87
88 regaddr >>= 3;
89 *page = regaddr & 0x3ff;
90}
91
Yang Yingliang7c9896e2021-05-29 11:04:38 +080092static int
93qca8k_mii_read32(struct mii_bus *bus, int phy_id, u32 regnum, u32 *val)
John Crispin6b93fb42016-09-15 16:26:41 +020094{
John Crispin6b93fb42016-09-15 16:26:41 +020095 int ret;
96
97 ret = bus->read(bus, phy_id, regnum);
98 if (ret >= 0) {
Yang Yingliang7c9896e2021-05-29 11:04:38 +080099 *val = ret;
John Crispin6b93fb42016-09-15 16:26:41 +0200100 ret = bus->read(bus, phy_id, regnum + 1);
Yang Yingliang7c9896e2021-05-29 11:04:38 +0800101 *val |= ret << 16;
John Crispin6b93fb42016-09-15 16:26:41 +0200102 }
103
104 if (ret < 0) {
105 dev_err_ratelimited(&bus->dev,
106 "failed to read qca8k 32bit register\n");
Yang Yingliang7c9896e2021-05-29 11:04:38 +0800107 *val = 0;
John Crispin6b93fb42016-09-15 16:26:41 +0200108 return ret;
109 }
110
Yang Yingliang7c9896e2021-05-29 11:04:38 +0800111 return 0;
John Crispin6b93fb42016-09-15 16:26:41 +0200112}
113
114static void
115qca8k_mii_write32(struct mii_bus *bus, int phy_id, u32 regnum, u32 val)
116{
117 u16 lo, hi;
118 int ret;
119
120 lo = val & 0xffff;
121 hi = (u16)(val >> 16);
122
123 ret = bus->write(bus, phy_id, regnum, lo);
124 if (ret >= 0)
125 ret = bus->write(bus, phy_id, regnum + 1, hi);
126 if (ret < 0)
127 dev_err_ratelimited(&bus->dev,
128 "failed to write qca8k 32bit register\n");
129}
130
Ansuel Smithba5707e2021-05-14 22:59:54 +0200131static int
John Crispin6b93fb42016-09-15 16:26:41 +0200132qca8k_set_page(struct mii_bus *bus, u16 page)
133{
Ansuel Smithba5707e2021-05-14 22:59:54 +0200134 int ret;
John Crispin6b93fb42016-09-15 16:26:41 +0200135
Ansuel Smithba5707e2021-05-14 22:59:54 +0200136 if (page == qca8k_current_page)
137 return 0;
138
139 ret = bus->write(bus, 0x18, 0, page);
140 if (ret < 0) {
John Crispin6b93fb42016-09-15 16:26:41 +0200141 dev_err_ratelimited(&bus->dev,
142 "failed to set qca8k page\n");
Ansuel Smithba5707e2021-05-14 22:59:54 +0200143 return ret;
144 }
145
John Crispin6b93fb42016-09-15 16:26:41 +0200146 qca8k_current_page = page;
Ansuel Smith617960d2021-05-14 23:00:09 +0200147 usleep_range(1000, 2000);
Ansuel Smithba5707e2021-05-14 22:59:54 +0200148 return 0;
John Crispin6b93fb42016-09-15 16:26:41 +0200149}
150
Yang Yingliang7c9896e2021-05-29 11:04:38 +0800151static int
152qca8k_read(struct qca8k_priv *priv, u32 reg, u32 *val)
John Crispin6b93fb42016-09-15 16:26:41 +0200153{
Ansuel Smith504bf652021-05-14 22:59:53 +0200154 struct mii_bus *bus = priv->bus;
John Crispin6b93fb42016-09-15 16:26:41 +0200155 u16 r1, r2, page;
Yang Yingliang7c9896e2021-05-29 11:04:38 +0800156 int ret;
John Crispin6b93fb42016-09-15 16:26:41 +0200157
158 qca8k_split_addr(reg, &r1, &r2, &page);
159
Ansuel Smith504bf652021-05-14 22:59:53 +0200160 mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
John Crispin6b93fb42016-09-15 16:26:41 +0200161
Yang Yingliang7c9896e2021-05-29 11:04:38 +0800162 ret = qca8k_set_page(bus, page);
163 if (ret < 0)
Ansuel Smithba5707e2021-05-14 22:59:54 +0200164 goto exit;
165
Yang Yingliang7c9896e2021-05-29 11:04:38 +0800166 ret = qca8k_mii_read32(bus, 0x10 | r2, r1, val);
John Crispin6b93fb42016-09-15 16:26:41 +0200167
Ansuel Smithba5707e2021-05-14 22:59:54 +0200168exit:
Ansuel Smith504bf652021-05-14 22:59:53 +0200169 mutex_unlock(&bus->mdio_lock);
Yang Yingliang7c9896e2021-05-29 11:04:38 +0800170 return ret;
John Crispin6b93fb42016-09-15 16:26:41 +0200171}
172
Ansuel Smithd7805752021-05-14 22:59:56 +0200173static int
John Crispin6b93fb42016-09-15 16:26:41 +0200174qca8k_write(struct qca8k_priv *priv, u32 reg, u32 val)
175{
Ansuel Smith504bf652021-05-14 22:59:53 +0200176 struct mii_bus *bus = priv->bus;
John Crispin6b93fb42016-09-15 16:26:41 +0200177 u16 r1, r2, page;
Ansuel Smithba5707e2021-05-14 22:59:54 +0200178 int ret;
John Crispin6b93fb42016-09-15 16:26:41 +0200179
180 qca8k_split_addr(reg, &r1, &r2, &page);
181
Ansuel Smith504bf652021-05-14 22:59:53 +0200182 mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
John Crispin6b93fb42016-09-15 16:26:41 +0200183
Ansuel Smithba5707e2021-05-14 22:59:54 +0200184 ret = qca8k_set_page(bus, page);
185 if (ret < 0)
186 goto exit;
187
Ansuel Smith504bf652021-05-14 22:59:53 +0200188 qca8k_mii_write32(bus, 0x10 | r2, r1, val);
John Crispin6b93fb42016-09-15 16:26:41 +0200189
Ansuel Smithba5707e2021-05-14 22:59:54 +0200190exit:
Ansuel Smith504bf652021-05-14 22:59:53 +0200191 mutex_unlock(&bus->mdio_lock);
Ansuel Smithd7805752021-05-14 22:59:56 +0200192 return ret;
John Crispin6b93fb42016-09-15 16:26:41 +0200193}
194
Ansuel Smithaaf42142021-05-14 22:59:57 +0200195static int
196qca8k_rmw(struct qca8k_priv *priv, u32 reg, u32 mask, u32 write_val)
John Crispin6b93fb42016-09-15 16:26:41 +0200197{
Ansuel Smith504bf652021-05-14 22:59:53 +0200198 struct mii_bus *bus = priv->bus;
John Crispin6b93fb42016-09-15 16:26:41 +0200199 u16 r1, r2, page;
Ansuel Smithaaf42142021-05-14 22:59:57 +0200200 u32 val;
201 int ret;
John Crispin6b93fb42016-09-15 16:26:41 +0200202
203 qca8k_split_addr(reg, &r1, &r2, &page);
204
Ansuel Smith504bf652021-05-14 22:59:53 +0200205 mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
John Crispin6b93fb42016-09-15 16:26:41 +0200206
Ansuel Smithba5707e2021-05-14 22:59:54 +0200207 ret = qca8k_set_page(bus, page);
208 if (ret < 0)
209 goto exit;
210
Yang Yingliang7c9896e2021-05-29 11:04:38 +0800211 ret = qca8k_mii_read32(bus, 0x10 | r2, r1, &val);
212 if (ret < 0)
Ansuel Smithaaf42142021-05-14 22:59:57 +0200213 goto exit;
Ansuel Smithaaf42142021-05-14 22:59:57 +0200214
215 val &= ~mask;
216 val |= write_val;
217 qca8k_mii_write32(bus, 0x10 | r2, r1, val);
John Crispin6b93fb42016-09-15 16:26:41 +0200218
Ansuel Smithba5707e2021-05-14 22:59:54 +0200219exit:
Ansuel Smith504bf652021-05-14 22:59:53 +0200220 mutex_unlock(&bus->mdio_lock);
John Crispin6b93fb42016-09-15 16:26:41 +0200221
222 return ret;
223}
224
Ansuel Smithaaf42142021-05-14 22:59:57 +0200225static int
John Crispin6b93fb42016-09-15 16:26:41 +0200226qca8k_reg_set(struct qca8k_priv *priv, u32 reg, u32 val)
227{
Ansuel Smithaaf42142021-05-14 22:59:57 +0200228 return qca8k_rmw(priv, reg, 0, val);
John Crispin6b93fb42016-09-15 16:26:41 +0200229}
230
Ansuel Smithaaf42142021-05-14 22:59:57 +0200231static int
John Crispin6b93fb42016-09-15 16:26:41 +0200232qca8k_reg_clear(struct qca8k_priv *priv, u32 reg, u32 val)
233{
Ansuel Smithaaf42142021-05-14 22:59:57 +0200234 return qca8k_rmw(priv, reg, val, 0);
John Crispin6b93fb42016-09-15 16:26:41 +0200235}
236
237static int
238qca8k_regmap_read(void *ctx, uint32_t reg, uint32_t *val)
239{
240 struct qca8k_priv *priv = (struct qca8k_priv *)ctx;
241
Yang Yingliang7c9896e2021-05-29 11:04:38 +0800242 return qca8k_read(priv, reg, val);
John Crispin6b93fb42016-09-15 16:26:41 +0200243}
244
245static int
246qca8k_regmap_write(void *ctx, uint32_t reg, uint32_t val)
247{
248 struct qca8k_priv *priv = (struct qca8k_priv *)ctx;
249
Ansuel Smithd7805752021-05-14 22:59:56 +0200250 return qca8k_write(priv, reg, val);
John Crispin6b93fb42016-09-15 16:26:41 +0200251}
252
253static const struct regmap_range qca8k_readable_ranges[] = {
254 regmap_reg_range(0x0000, 0x00e4), /* Global control */
255 regmap_reg_range(0x0100, 0x0168), /* EEE control */
256 regmap_reg_range(0x0200, 0x0270), /* Parser control */
257 regmap_reg_range(0x0400, 0x0454), /* ACL */
258 regmap_reg_range(0x0600, 0x0718), /* Lookup */
259 regmap_reg_range(0x0800, 0x0b70), /* QM */
260 regmap_reg_range(0x0c00, 0x0c80), /* PKT */
261 regmap_reg_range(0x0e00, 0x0e98), /* L3 */
262 regmap_reg_range(0x1000, 0x10ac), /* MIB - Port0 */
263 regmap_reg_range(0x1100, 0x11ac), /* MIB - Port1 */
264 regmap_reg_range(0x1200, 0x12ac), /* MIB - Port2 */
265 regmap_reg_range(0x1300, 0x13ac), /* MIB - Port3 */
266 regmap_reg_range(0x1400, 0x14ac), /* MIB - Port4 */
267 regmap_reg_range(0x1500, 0x15ac), /* MIB - Port5 */
268 regmap_reg_range(0x1600, 0x16ac), /* MIB - Port6 */
269
270};
271
Bhumika Goyal7e3108f2017-08-29 22:17:52 +0530272static const struct regmap_access_table qca8k_readable_table = {
John Crispin6b93fb42016-09-15 16:26:41 +0200273 .yes_ranges = qca8k_readable_ranges,
274 .n_yes_ranges = ARRAY_SIZE(qca8k_readable_ranges),
275};
276
Wei Yongjunfcfbfd62016-09-21 15:04:43 +0000277static struct regmap_config qca8k_regmap_config = {
John Crispin6b93fb42016-09-15 16:26:41 +0200278 .reg_bits = 16,
279 .val_bits = 32,
280 .reg_stride = 4,
281 .max_register = 0x16ac, /* end MIB - Port6 range */
282 .reg_read = qca8k_regmap_read,
283 .reg_write = qca8k_regmap_write,
284 .rd_table = &qca8k_readable_table,
285};
286
287static int
288qca8k_busy_wait(struct qca8k_priv *priv, u32 reg, u32 mask)
289{
Yang Yingliang7c9896e2021-05-29 11:04:38 +0800290 int ret, ret1;
Ansuel Smith2ad255f2021-05-14 22:59:52 +0200291 u32 val;
John Crispin6b93fb42016-09-15 16:26:41 +0200292
Yang Yingliang7c9896e2021-05-29 11:04:38 +0800293 ret = read_poll_timeout(qca8k_read, ret1, !(val & mask),
Ansuel Smith2ad255f2021-05-14 22:59:52 +0200294 0, QCA8K_BUSY_WAIT_TIMEOUT * USEC_PER_MSEC, false,
Yang Yingliang7c9896e2021-05-29 11:04:38 +0800295 priv, reg, &val);
John Crispin6b93fb42016-09-15 16:26:41 +0200296
Ansuel Smith2ad255f2021-05-14 22:59:52 +0200297 /* Check if qca8k_read has failed for a different reason
298 * before returning -ETIMEDOUT
299 */
Yang Yingliang7c9896e2021-05-29 11:04:38 +0800300 if (ret < 0 && ret1 < 0)
301 return ret1;
John Crispin6b93fb42016-09-15 16:26:41 +0200302
Ansuel Smith2ad255f2021-05-14 22:59:52 +0200303 return ret;
John Crispin6b93fb42016-09-15 16:26:41 +0200304}
305
Ansuel Smith028f5f82021-05-14 22:59:55 +0200306static int
John Crispin6b93fb42016-09-15 16:26:41 +0200307qca8k_fdb_read(struct qca8k_priv *priv, struct qca8k_fdb *fdb)
308{
Ansuel Smith028f5f82021-05-14 22:59:55 +0200309 u32 reg[4], val;
Yang Yingliang7c9896e2021-05-29 11:04:38 +0800310 int i, ret;
John Crispin6b93fb42016-09-15 16:26:41 +0200311
312 /* load the ARL table into an array */
Ansuel Smith028f5f82021-05-14 22:59:55 +0200313 for (i = 0; i < 4; i++) {
Yang Yingliang7c9896e2021-05-29 11:04:38 +0800314 ret = qca8k_read(priv, QCA8K_REG_ATU_DATA0 + (i * 4), &val);
315 if (ret < 0)
316 return ret;
Ansuel Smith028f5f82021-05-14 22:59:55 +0200317
318 reg[i] = val;
319 }
John Crispin6b93fb42016-09-15 16:26:41 +0200320
321 /* vid - 83:72 */
322 fdb->vid = (reg[2] >> QCA8K_ATU_VID_S) & QCA8K_ATU_VID_M;
323 /* aging - 67:64 */
324 fdb->aging = reg[2] & QCA8K_ATU_STATUS_M;
325 /* portmask - 54:48 */
326 fdb->port_mask = (reg[1] >> QCA8K_ATU_PORT_S) & QCA8K_ATU_PORT_M;
327 /* mac - 47:0 */
328 fdb->mac[0] = (reg[1] >> QCA8K_ATU_ADDR0_S) & 0xff;
329 fdb->mac[1] = reg[1] & 0xff;
330 fdb->mac[2] = (reg[0] >> QCA8K_ATU_ADDR2_S) & 0xff;
331 fdb->mac[3] = (reg[0] >> QCA8K_ATU_ADDR3_S) & 0xff;
332 fdb->mac[4] = (reg[0] >> QCA8K_ATU_ADDR4_S) & 0xff;
333 fdb->mac[5] = reg[0] & 0xff;
Ansuel Smith028f5f82021-05-14 22:59:55 +0200334
335 return 0;
John Crispin6b93fb42016-09-15 16:26:41 +0200336}
337
338static void
339qca8k_fdb_write(struct qca8k_priv *priv, u16 vid, u8 port_mask, const u8 *mac,
340 u8 aging)
341{
342 u32 reg[3] = { 0 };
343 int i;
344
345 /* vid - 83:72 */
346 reg[2] = (vid & QCA8K_ATU_VID_M) << QCA8K_ATU_VID_S;
347 /* aging - 67:64 */
348 reg[2] |= aging & QCA8K_ATU_STATUS_M;
349 /* portmask - 54:48 */
350 reg[1] = (port_mask & QCA8K_ATU_PORT_M) << QCA8K_ATU_PORT_S;
351 /* mac - 47:0 */
352 reg[1] |= mac[0] << QCA8K_ATU_ADDR0_S;
353 reg[1] |= mac[1];
354 reg[0] |= mac[2] << QCA8K_ATU_ADDR2_S;
355 reg[0] |= mac[3] << QCA8K_ATU_ADDR3_S;
356 reg[0] |= mac[4] << QCA8K_ATU_ADDR4_S;
357 reg[0] |= mac[5];
358
359 /* load the array into the ARL table */
360 for (i = 0; i < 3; i++)
361 qca8k_write(priv, QCA8K_REG_ATU_DATA0 + (i * 4), reg[i]);
362}
363
364static int
365qca8k_fdb_access(struct qca8k_priv *priv, enum qca8k_fdb_cmd cmd, int port)
366{
367 u32 reg;
Ansuel Smithd7805752021-05-14 22:59:56 +0200368 int ret;
John Crispin6b93fb42016-09-15 16:26:41 +0200369
370 /* Set the command and FDB index */
371 reg = QCA8K_ATU_FUNC_BUSY;
372 reg |= cmd;
373 if (port >= 0) {
374 reg |= QCA8K_ATU_FUNC_PORT_EN;
375 reg |= (port & QCA8K_ATU_FUNC_PORT_M) << QCA8K_ATU_FUNC_PORT_S;
376 }
377
378 /* Write the function register triggering the table access */
Ansuel Smithd7805752021-05-14 22:59:56 +0200379 ret = qca8k_write(priv, QCA8K_REG_ATU_FUNC, reg);
380 if (ret)
381 return ret;
John Crispin6b93fb42016-09-15 16:26:41 +0200382
383 /* wait for completion */
Ansuel Smithb7c818d2021-05-14 22:59:58 +0200384 ret = qca8k_busy_wait(priv, QCA8K_REG_ATU_FUNC, QCA8K_ATU_FUNC_BUSY);
385 if (ret)
386 return ret;
John Crispin6b93fb42016-09-15 16:26:41 +0200387
388 /* Check for table full violation when adding an entry */
389 if (cmd == QCA8K_FDB_LOAD) {
Yang Yingliang7c9896e2021-05-29 11:04:38 +0800390 ret = qca8k_read(priv, QCA8K_REG_ATU_FUNC, &reg);
391 if (ret < 0)
392 return ret;
John Crispin6b93fb42016-09-15 16:26:41 +0200393 if (reg & QCA8K_ATU_FUNC_FULL)
394 return -1;
395 }
396
397 return 0;
398}
399
400static int
401qca8k_fdb_next(struct qca8k_priv *priv, struct qca8k_fdb *fdb, int port)
402{
403 int ret;
404
405 qca8k_fdb_write(priv, fdb->vid, fdb->port_mask, fdb->mac, fdb->aging);
406 ret = qca8k_fdb_access(priv, QCA8K_FDB_NEXT, port);
Ansuel Smith028f5f82021-05-14 22:59:55 +0200407 if (ret < 0)
408 return ret;
John Crispin6b93fb42016-09-15 16:26:41 +0200409
Ansuel Smith028f5f82021-05-14 22:59:55 +0200410 return qca8k_fdb_read(priv, fdb);
John Crispin6b93fb42016-09-15 16:26:41 +0200411}
412
413static int
414qca8k_fdb_add(struct qca8k_priv *priv, const u8 *mac, u16 port_mask,
415 u16 vid, u8 aging)
416{
417 int ret;
418
419 mutex_lock(&priv->reg_mutex);
420 qca8k_fdb_write(priv, vid, port_mask, mac, aging);
421 ret = qca8k_fdb_access(priv, QCA8K_FDB_LOAD, -1);
422 mutex_unlock(&priv->reg_mutex);
423
424 return ret;
425}
426
427static int
428qca8k_fdb_del(struct qca8k_priv *priv, const u8 *mac, u16 port_mask, u16 vid)
429{
430 int ret;
431
432 mutex_lock(&priv->reg_mutex);
433 qca8k_fdb_write(priv, vid, port_mask, mac, 0);
434 ret = qca8k_fdb_access(priv, QCA8K_FDB_PURGE, -1);
435 mutex_unlock(&priv->reg_mutex);
436
437 return ret;
438}
439
440static void
441qca8k_fdb_flush(struct qca8k_priv *priv)
442{
443 mutex_lock(&priv->reg_mutex);
444 qca8k_fdb_access(priv, QCA8K_FDB_FLUSH, -1);
445 mutex_unlock(&priv->reg_mutex);
446}
447
Jonathan McDowell69462fe2020-08-01 18:06:46 +0100448static int
449qca8k_vlan_access(struct qca8k_priv *priv, enum qca8k_vlan_cmd cmd, u16 vid)
450{
451 u32 reg;
Ansuel Smithd7805752021-05-14 22:59:56 +0200452 int ret;
Jonathan McDowell69462fe2020-08-01 18:06:46 +0100453
454 /* Set the command and VLAN index */
455 reg = QCA8K_VTU_FUNC1_BUSY;
456 reg |= cmd;
457 reg |= vid << QCA8K_VTU_FUNC1_VID_S;
458
459 /* Write the function register triggering the table access */
Ansuel Smithd7805752021-05-14 22:59:56 +0200460 ret = qca8k_write(priv, QCA8K_REG_VTU_FUNC1, reg);
461 if (ret)
462 return ret;
Jonathan McDowell69462fe2020-08-01 18:06:46 +0100463
464 /* wait for completion */
Ansuel Smithb7c818d2021-05-14 22:59:58 +0200465 ret = qca8k_busy_wait(priv, QCA8K_REG_VTU_FUNC1, QCA8K_VTU_FUNC1_BUSY);
466 if (ret)
467 return ret;
Jonathan McDowell69462fe2020-08-01 18:06:46 +0100468
469 /* Check for table full violation when adding an entry */
470 if (cmd == QCA8K_VLAN_LOAD) {
Yang Yingliang7c9896e2021-05-29 11:04:38 +0800471 ret = qca8k_read(priv, QCA8K_REG_VTU_FUNC1, &reg);
472 if (ret < 0)
473 return ret;
Jonathan McDowell69462fe2020-08-01 18:06:46 +0100474 if (reg & QCA8K_VTU_FUNC1_FULL)
475 return -ENOMEM;
476 }
477
478 return 0;
479}
480
481static int
482qca8k_vlan_add(struct qca8k_priv *priv, u8 port, u16 vid, bool untagged)
483{
484 u32 reg;
485 int ret;
486
487 /*
488 We do the right thing with VLAN 0 and treat it as untagged while
489 preserving the tag on egress.
490 */
491 if (vid == 0)
492 return 0;
493
494 mutex_lock(&priv->reg_mutex);
495 ret = qca8k_vlan_access(priv, QCA8K_VLAN_READ, vid);
496 if (ret < 0)
497 goto out;
498
Yang Yingliang7c9896e2021-05-29 11:04:38 +0800499 ret = qca8k_read(priv, QCA8K_REG_VTU_FUNC0, &reg);
500 if (ret < 0)
Wei Yongjun0d56e5c2021-05-18 11:24:13 +0000501 goto out;
Jonathan McDowell69462fe2020-08-01 18:06:46 +0100502 reg |= QCA8K_VTU_FUNC0_VALID | QCA8K_VTU_FUNC0_IVL_EN;
503 reg &= ~(QCA8K_VTU_FUNC0_EG_MODE_MASK << QCA8K_VTU_FUNC0_EG_MODE_S(port));
504 if (untagged)
505 reg |= QCA8K_VTU_FUNC0_EG_MODE_UNTAG <<
506 QCA8K_VTU_FUNC0_EG_MODE_S(port);
507 else
508 reg |= QCA8K_VTU_FUNC0_EG_MODE_TAG <<
509 QCA8K_VTU_FUNC0_EG_MODE_S(port);
510
Ansuel Smithd7805752021-05-14 22:59:56 +0200511 ret = qca8k_write(priv, QCA8K_REG_VTU_FUNC0, reg);
512 if (ret)
Wei Yongjun0d56e5c2021-05-18 11:24:13 +0000513 goto out;
Jonathan McDowell69462fe2020-08-01 18:06:46 +0100514 ret = qca8k_vlan_access(priv, QCA8K_VLAN_LOAD, vid);
515
516out:
517 mutex_unlock(&priv->reg_mutex);
518
519 return ret;
520}
521
522static int
523qca8k_vlan_del(struct qca8k_priv *priv, u8 port, u16 vid)
524{
525 u32 reg, mask;
526 int ret, i;
527 bool del;
528
529 mutex_lock(&priv->reg_mutex);
530 ret = qca8k_vlan_access(priv, QCA8K_VLAN_READ, vid);
531 if (ret < 0)
532 goto out;
533
Yang Yingliang7c9896e2021-05-29 11:04:38 +0800534 ret = qca8k_read(priv, QCA8K_REG_VTU_FUNC0, &reg);
535 if (ret < 0)
Wei Yongjun0d56e5c2021-05-18 11:24:13 +0000536 goto out;
Jonathan McDowell69462fe2020-08-01 18:06:46 +0100537 reg &= ~(3 << QCA8K_VTU_FUNC0_EG_MODE_S(port));
538 reg |= QCA8K_VTU_FUNC0_EG_MODE_NOT <<
539 QCA8K_VTU_FUNC0_EG_MODE_S(port);
540
541 /* Check if we're the last member to be removed */
542 del = true;
543 for (i = 0; i < QCA8K_NUM_PORTS; i++) {
544 mask = QCA8K_VTU_FUNC0_EG_MODE_NOT;
545 mask <<= QCA8K_VTU_FUNC0_EG_MODE_S(i);
546
547 if ((reg & mask) != mask) {
548 del = false;
549 break;
550 }
551 }
552
553 if (del) {
554 ret = qca8k_vlan_access(priv, QCA8K_VLAN_PURGE, vid);
555 } else {
Ansuel Smithd7805752021-05-14 22:59:56 +0200556 ret = qca8k_write(priv, QCA8K_REG_VTU_FUNC0, reg);
557 if (ret)
Wei Yongjun0d56e5c2021-05-18 11:24:13 +0000558 goto out;
Jonathan McDowell69462fe2020-08-01 18:06:46 +0100559 ret = qca8k_vlan_access(priv, QCA8K_VLAN_LOAD, vid);
560 }
561
562out:
563 mutex_unlock(&priv->reg_mutex);
564
565 return ret;
566}
567
Ansuel Smithd7805752021-05-14 22:59:56 +0200568static int
John Crispin6b93fb42016-09-15 16:26:41 +0200569qca8k_mib_init(struct qca8k_priv *priv)
570{
Ansuel Smithd7805752021-05-14 22:59:56 +0200571 int ret;
572
John Crispin6b93fb42016-09-15 16:26:41 +0200573 mutex_lock(&priv->reg_mutex);
Ansuel Smithaaf42142021-05-14 22:59:57 +0200574 ret = qca8k_reg_set(priv, QCA8K_REG_MIB, QCA8K_MIB_FLUSH | QCA8K_MIB_BUSY);
575 if (ret)
576 goto exit;
577
Ansuel Smithb7c818d2021-05-14 22:59:58 +0200578 ret = qca8k_busy_wait(priv, QCA8K_REG_MIB, QCA8K_MIB_BUSY);
579 if (ret)
580 goto exit;
Ansuel Smithaaf42142021-05-14 22:59:57 +0200581
582 ret = qca8k_reg_set(priv, QCA8K_REG_MIB, QCA8K_MIB_CPU_KEEP);
583 if (ret)
584 goto exit;
Ansuel Smithd7805752021-05-14 22:59:56 +0200585
586 ret = qca8k_write(priv, QCA8K_REG_MODULE_EN, QCA8K_MODULE_EN_MIB);
587
Ansuel Smithaaf42142021-05-14 22:59:57 +0200588exit:
John Crispin6b93fb42016-09-15 16:26:41 +0200589 mutex_unlock(&priv->reg_mutex);
Ansuel Smithd7805752021-05-14 22:59:56 +0200590 return ret;
John Crispin6b93fb42016-09-15 16:26:41 +0200591}
592
John Crispin6b93fb42016-09-15 16:26:41 +0200593static void
594qca8k_port_set_status(struct qca8k_priv *priv, int port, int enable)
595{
Michal Vokáčeee1fe62018-05-23 08:20:20 +0200596 u32 mask = QCA8K_PORT_STATUS_TXMAC | QCA8K_PORT_STATUS_RXMAC;
John Crispin6b93fb42016-09-15 16:26:41 +0200597
598 /* Port 0 and 6 have no internal PHY */
Michal Vokáč38222b12018-05-23 08:20:24 +0200599 if (port > 0 && port < 6)
John Crispin6b93fb42016-09-15 16:26:41 +0200600 mask |= QCA8K_PORT_STATUS_LINK_AUTO;
601
602 if (enable)
603 qca8k_reg_set(priv, QCA8K_REG_PORT_STATUS(port), mask);
604 else
605 qca8k_reg_clear(priv, QCA8K_REG_PORT_STATUS(port), mask);
606}
607
Christian Lamparterdb460c52019-03-22 01:05:03 +0100608static u32
609qca8k_port_to_phy(int port)
610{
611 /* From Andrew Lunn:
612 * Port 0 has no internal phy.
613 * Port 1 has an internal PHY at MDIO address 0.
614 * Port 2 has an internal PHY at MDIO address 1.
615 * ...
616 * Port 5 has an internal PHY at MDIO address 4.
617 * Port 6 has no internal PHY.
618 */
619
620 return port - 1;
621}
622
623static int
Ansuel Smith759bafb2021-05-14 23:00:10 +0200624qca8k_mdio_busy_wait(struct mii_bus *bus, u32 reg, u32 mask)
Ansuel Smith60df02b2021-05-14 23:00:08 +0200625{
626 u16 r1, r2, page;
627 u32 val;
Yang Yingliang7c9896e2021-05-29 11:04:38 +0800628 int ret, ret1;
Ansuel Smith60df02b2021-05-14 23:00:08 +0200629
630 qca8k_split_addr(reg, &r1, &r2, &page);
631
Yang Yingliang7c9896e2021-05-29 11:04:38 +0800632 ret = read_poll_timeout(qca8k_mii_read32, ret1, !(val & mask), 0,
Ansuel Smith60df02b2021-05-14 23:00:08 +0200633 QCA8K_BUSY_WAIT_TIMEOUT * USEC_PER_MSEC, false,
Yang Yingliang7c9896e2021-05-29 11:04:38 +0800634 bus, 0x10 | r2, r1, &val);
Ansuel Smith60df02b2021-05-14 23:00:08 +0200635
636 /* Check if qca8k_read has failed for a different reason
637 * before returnting -ETIMEDOUT
638 */
Yang Yingliang7c9896e2021-05-29 11:04:38 +0800639 if (ret < 0 && ret1 < 0)
640 return ret1;
Ansuel Smith60df02b2021-05-14 23:00:08 +0200641
642 return ret;
643}
644
645static int
Ansuel Smithce062a02021-09-11 17:50:09 +0200646qca8k_mdio_write(struct mii_bus *bus, int phy, int regnum, u16 data)
Christian Lamparterdb460c52019-03-22 01:05:03 +0100647{
Ansuel Smith60df02b2021-05-14 23:00:08 +0200648 u16 r1, r2, page;
Ansuel Smith759bafb2021-05-14 23:00:10 +0200649 u32 val;
Ansuel Smithd7805752021-05-14 22:59:56 +0200650 int ret;
Christian Lamparterdb460c52019-03-22 01:05:03 +0100651
652 if (regnum >= QCA8K_MDIO_MASTER_MAX_REG)
653 return -EINVAL;
654
Christian Lamparterdb460c52019-03-22 01:05:03 +0100655 val = QCA8K_MDIO_MASTER_BUSY | QCA8K_MDIO_MASTER_EN |
656 QCA8K_MDIO_MASTER_WRITE | QCA8K_MDIO_MASTER_PHY_ADDR(phy) |
657 QCA8K_MDIO_MASTER_REG_ADDR(regnum) |
658 QCA8K_MDIO_MASTER_DATA(data);
659
Ansuel Smith60df02b2021-05-14 23:00:08 +0200660 qca8k_split_addr(QCA8K_MDIO_MASTER_CTRL, &r1, &r2, &page);
Christian Lamparterdb460c52019-03-22 01:05:03 +0100661
Ansuel Smithb7ebac32021-05-14 23:00:12 +0200662 mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
Ansuel Smith60df02b2021-05-14 23:00:08 +0200663
Ansuel Smithb7ebac32021-05-14 23:00:12 +0200664 ret = qca8k_set_page(bus, page);
Ansuel Smith60df02b2021-05-14 23:00:08 +0200665 if (ret)
666 goto exit;
667
Ansuel Smithb7ebac32021-05-14 23:00:12 +0200668 qca8k_mii_write32(bus, 0x10 | r2, r1, val);
Ansuel Smith60df02b2021-05-14 23:00:08 +0200669
Ansuel Smithb7ebac32021-05-14 23:00:12 +0200670 ret = qca8k_mdio_busy_wait(bus, QCA8K_MDIO_MASTER_CTRL,
Ansuel Smith60df02b2021-05-14 23:00:08 +0200671 QCA8K_MDIO_MASTER_BUSY);
672
673exit:
Ansuel Smith63c33bb2021-05-14 23:00:07 +0200674 /* even if the busy_wait timeouts try to clear the MASTER_EN */
Ansuel Smithb7ebac32021-05-14 23:00:12 +0200675 qca8k_mii_write32(bus, 0x10 | r2, r1, 0);
Ansuel Smith759bafb2021-05-14 23:00:10 +0200676
Ansuel Smithb7ebac32021-05-14 23:00:12 +0200677 mutex_unlock(&bus->mdio_lock);
Ansuel Smith63c33bb2021-05-14 23:00:07 +0200678
679 return ret;
Christian Lamparterdb460c52019-03-22 01:05:03 +0100680}
681
682static int
Ansuel Smithce062a02021-09-11 17:50:09 +0200683qca8k_mdio_read(struct mii_bus *bus, int phy, int regnum)
Christian Lamparterdb460c52019-03-22 01:05:03 +0100684{
Ansuel Smith60df02b2021-05-14 23:00:08 +0200685 u16 r1, r2, page;
Ansuel Smith759bafb2021-05-14 23:00:10 +0200686 u32 val;
Ansuel Smithd7805752021-05-14 22:59:56 +0200687 int ret;
Christian Lamparterdb460c52019-03-22 01:05:03 +0100688
689 if (regnum >= QCA8K_MDIO_MASTER_MAX_REG)
690 return -EINVAL;
691
Christian Lamparterdb460c52019-03-22 01:05:03 +0100692 val = QCA8K_MDIO_MASTER_BUSY | QCA8K_MDIO_MASTER_EN |
693 QCA8K_MDIO_MASTER_READ | QCA8K_MDIO_MASTER_PHY_ADDR(phy) |
694 QCA8K_MDIO_MASTER_REG_ADDR(regnum);
695
Ansuel Smith60df02b2021-05-14 23:00:08 +0200696 qca8k_split_addr(QCA8K_MDIO_MASTER_CTRL, &r1, &r2, &page);
697
Ansuel Smithb7ebac32021-05-14 23:00:12 +0200698 mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
Ansuel Smith60df02b2021-05-14 23:00:08 +0200699
Ansuel Smithb7ebac32021-05-14 23:00:12 +0200700 ret = qca8k_set_page(bus, page);
Ansuel Smithd7805752021-05-14 22:59:56 +0200701 if (ret)
Ansuel Smith60df02b2021-05-14 23:00:08 +0200702 goto exit;
Christian Lamparterdb460c52019-03-22 01:05:03 +0100703
Ansuel Smithb7ebac32021-05-14 23:00:12 +0200704 qca8k_mii_write32(bus, 0x10 | r2, r1, val);
Ansuel Smith60df02b2021-05-14 23:00:08 +0200705
Ansuel Smithb7ebac32021-05-14 23:00:12 +0200706 ret = qca8k_mdio_busy_wait(bus, QCA8K_MDIO_MASTER_CTRL,
Ansuel Smith60df02b2021-05-14 23:00:08 +0200707 QCA8K_MDIO_MASTER_BUSY);
Ansuel Smithb7c818d2021-05-14 22:59:58 +0200708 if (ret)
Ansuel Smith60df02b2021-05-14 23:00:08 +0200709 goto exit;
Christian Lamparterdb460c52019-03-22 01:05:03 +0100710
Yang Yingliang7c9896e2021-05-29 11:04:38 +0800711 ret = qca8k_mii_read32(bus, 0x10 | r2, r1, &val);
Christian Lamparterdb460c52019-03-22 01:05:03 +0100712
Ansuel Smith60df02b2021-05-14 23:00:08 +0200713exit:
Ansuel Smith759bafb2021-05-14 23:00:10 +0200714 /* even if the busy_wait timeouts try to clear the MASTER_EN */
Ansuel Smithb7ebac32021-05-14 23:00:12 +0200715 qca8k_mii_write32(bus, 0x10 | r2, r1, 0);
Ansuel Smith759bafb2021-05-14 23:00:10 +0200716
Ansuel Smithb7ebac32021-05-14 23:00:12 +0200717 mutex_unlock(&bus->mdio_lock);
Ansuel Smith60df02b2021-05-14 23:00:08 +0200718
Yang Yingliang7c9896e2021-05-29 11:04:38 +0800719 if (ret >= 0)
720 ret = val & QCA8K_MDIO_MASTER_DATA_MASK;
Ansuel Smith60df02b2021-05-14 23:00:08 +0200721
Yang Yingliang7c9896e2021-05-29 11:04:38 +0800722 return ret;
Christian Lamparterdb460c52019-03-22 01:05:03 +0100723}
724
725static int
Ansuel Smithce062a02021-09-11 17:50:09 +0200726qca8k_internal_mdio_write(struct mii_bus *slave_bus, int phy, int regnum, u16 data)
727{
728 struct qca8k_priv *priv = slave_bus->priv;
729 struct mii_bus *bus = priv->bus;
730
731 return qca8k_mdio_write(bus, phy, regnum, data);
732}
733
734static int
735qca8k_internal_mdio_read(struct mii_bus *slave_bus, int phy, int regnum)
736{
737 struct qca8k_priv *priv = slave_bus->priv;
738 struct mii_bus *bus = priv->bus;
739
740 return qca8k_mdio_read(bus, phy, regnum);
741}
742
743static int
Christian Lamparterdb460c52019-03-22 01:05:03 +0100744qca8k_phy_write(struct dsa_switch *ds, int port, int regnum, u16 data)
745{
746 struct qca8k_priv *priv = ds->priv;
747
Ansuel Smith759bafb2021-05-14 23:00:10 +0200748 /* Check if the legacy mapping should be used and the
749 * port is not correctly mapped to the right PHY in the
750 * devicetree
751 */
752 if (priv->legacy_phy_port_mapping)
753 port = qca8k_port_to_phy(port) % PHY_MAX_ADDR;
754
755 return qca8k_mdio_write(priv->bus, port, regnum, data);
Christian Lamparterdb460c52019-03-22 01:05:03 +0100756}
757
758static int
759qca8k_phy_read(struct dsa_switch *ds, int port, int regnum)
760{
761 struct qca8k_priv *priv = ds->priv;
762 int ret;
763
Ansuel Smith759bafb2021-05-14 23:00:10 +0200764 /* Check if the legacy mapping should be used and the
765 * port is not correctly mapped to the right PHY in the
766 * devicetree
767 */
768 if (priv->legacy_phy_port_mapping)
769 port = qca8k_port_to_phy(port) % PHY_MAX_ADDR;
770
771 ret = qca8k_mdio_read(priv->bus, port, regnum);
Christian Lamparterdb460c52019-03-22 01:05:03 +0100772
773 if (ret < 0)
774 return 0xffff;
775
776 return ret;
777}
778
779static int
Ansuel Smith759bafb2021-05-14 23:00:10 +0200780qca8k_mdio_register(struct qca8k_priv *priv, struct device_node *mdio)
781{
782 struct dsa_switch *ds = priv->ds;
783 struct mii_bus *bus;
784
785 bus = devm_mdiobus_alloc(ds->dev);
786
787 if (!bus)
788 return -ENOMEM;
789
790 bus->priv = (void *)priv;
791 bus->name = "qca8k slave mii";
Ansuel Smithce062a02021-09-11 17:50:09 +0200792 bus->read = qca8k_internal_mdio_read;
793 bus->write = qca8k_internal_mdio_write;
Ansuel Smith759bafb2021-05-14 23:00:10 +0200794 snprintf(bus->id, MII_BUS_ID_SIZE, "qca8k-%d",
795 ds->index);
796
797 bus->parent = ds->dev;
798 bus->phy_mask = ~ds->phys_mii_mask;
799
800 ds->slave_mii_bus = bus;
801
802 return devm_of_mdiobus_register(priv->dev, bus, mdio);
803}
804
805static int
Christian Lamparterdb460c52019-03-22 01:05:03 +0100806qca8k_setup_mdio_bus(struct qca8k_priv *priv)
807{
808 u32 internal_mdio_mask = 0, external_mdio_mask = 0, reg;
Ansuel Smith759bafb2021-05-14 23:00:10 +0200809 struct device_node *ports, *port, *mdio;
810 phy_interface_t mode;
Christian Lamparterdb460c52019-03-22 01:05:03 +0100811 int err;
812
813 ports = of_get_child_by_name(priv->dev->of_node, "ports");
814 if (!ports)
Ansuel Smith1ee05912021-05-14 23:00:05 +0200815 ports = of_get_child_by_name(priv->dev->of_node, "ethernet-ports");
816
817 if (!ports)
Christian Lamparterdb460c52019-03-22 01:05:03 +0100818 return -EINVAL;
819
820 for_each_available_child_of_node(ports, port) {
821 err = of_property_read_u32(port, "reg", &reg);
Nishka Dasguptaf26e0cc2019-08-04 21:00:18 +0530822 if (err) {
823 of_node_put(port);
824 of_node_put(ports);
Christian Lamparterdb460c52019-03-22 01:05:03 +0100825 return err;
Nishka Dasguptaf26e0cc2019-08-04 21:00:18 +0530826 }
Christian Lamparterdb460c52019-03-22 01:05:03 +0100827
828 if (!dsa_is_user_port(priv->ds, reg))
829 continue;
830
Ansuel Smith759bafb2021-05-14 23:00:10 +0200831 of_get_phy_mode(port, &mode);
832
833 if (of_property_read_bool(port, "phy-handle") &&
834 mode != PHY_INTERFACE_MODE_INTERNAL)
Christian Lamparterdb460c52019-03-22 01:05:03 +0100835 external_mdio_mask |= BIT(reg);
836 else
837 internal_mdio_mask |= BIT(reg);
838 }
839
Nishka Dasguptaf26e0cc2019-08-04 21:00:18 +0530840 of_node_put(ports);
Christian Lamparterdb460c52019-03-22 01:05:03 +0100841 if (!external_mdio_mask && !internal_mdio_mask) {
842 dev_err(priv->dev, "no PHYs are defined.\n");
843 return -EINVAL;
844 }
845
846 /* The QCA8K_MDIO_MASTER_EN Bit, which grants access to PHYs through
847 * the MDIO_MASTER register also _disconnects_ the external MDC
848 * passthrough to the internal PHYs. It's not possible to use both
849 * configurations at the same time!
850 *
851 * Because this came up during the review process:
852 * If the external mdio-bus driver is capable magically disabling
853 * the QCA8K_MDIO_MASTER_EN and mutex/spin-locking out the qca8k's
854 * accessors for the time being, it would be possible to pull this
855 * off.
856 */
857 if (!!external_mdio_mask && !!internal_mdio_mask) {
858 dev_err(priv->dev, "either internal or external mdio bus configuration is supported.\n");
859 return -EINVAL;
860 }
861
862 if (external_mdio_mask) {
863 /* Make sure to disable the internal mdio bus in cases
864 * a dt-overlay and driver reload changed the configuration
865 */
866
Ansuel Smithaaf42142021-05-14 22:59:57 +0200867 return qca8k_reg_clear(priv, QCA8K_MDIO_MASTER_CTRL,
868 QCA8K_MDIO_MASTER_EN);
Christian Lamparterdb460c52019-03-22 01:05:03 +0100869 }
870
Ansuel Smith759bafb2021-05-14 23:00:10 +0200871 /* Check if the devicetree declare the port:phy mapping */
872 mdio = of_get_child_by_name(priv->dev->of_node, "mdio");
873 if (of_device_is_available(mdio)) {
874 err = qca8k_mdio_register(priv, mdio);
875 if (err)
876 of_node_put(mdio);
877
878 return err;
879 }
880
881 /* If a mapping can't be found the legacy mapping is used,
882 * using the qca8k_port_to_phy function
883 */
884 priv->legacy_phy_port_mapping = true;
Christian Lamparterdb460c52019-03-22 01:05:03 +0100885 priv->ops.phy_read = qca8k_phy_read;
886 priv->ops.phy_write = qca8k_phy_write;
Ansuel Smith759bafb2021-05-14 23:00:10 +0200887
Christian Lamparterdb460c52019-03-22 01:05:03 +0100888 return 0;
889}
890
John Crispin6b93fb42016-09-15 16:26:41 +0200891static int
Ansuel Smithd8b6f5b2021-10-14 00:39:06 +0200892qca8k_setup_mac_pwr_sel(struct qca8k_priv *priv)
893{
894 u32 mask = 0;
895 int ret = 0;
896
897 /* SoC specific settings for ipq8064.
898 * If more device require this consider adding
899 * a dedicated binding.
900 */
901 if (of_machine_is_compatible("qcom,ipq8064"))
902 mask |= QCA8K_MAC_PWR_RGMII0_1_8V;
903
904 /* SoC specific settings for ipq8065 */
905 if (of_machine_is_compatible("qcom,ipq8065"))
906 mask |= QCA8K_MAC_PWR_RGMII1_1_8V;
907
908 if (mask) {
909 ret = qca8k_rmw(priv, QCA8K_REG_MAC_PWR_SEL,
910 QCA8K_MAC_PWR_RGMII0_1_8V |
911 QCA8K_MAC_PWR_RGMII1_1_8V,
912 mask);
913 }
914
915 return ret;
916}
917
Ansuel Smith3fcf734a2021-10-14 00:39:10 +0200918static int qca8k_find_cpu_port(struct dsa_switch *ds)
919{
920 struct qca8k_priv *priv = ds->priv;
921
922 /* Find the connected cpu port. Valid port are 0 or 6 */
923 if (dsa_is_cpu_port(ds, 0))
924 return 0;
925
926 dev_dbg(priv->dev, "port 0 is not the CPU port. Checking port 6");
927
928 if (dsa_is_cpu_port(ds, 6))
929 return 6;
930
931 return -EINVAL;
932}
933
Ansuel Smithd8b6f5b2021-10-14 00:39:06 +0200934static int
Ansuel Smith362bb232021-10-14 00:39:15 +0200935qca8k_setup_of_pws_reg(struct qca8k_priv *priv)
936{
937 struct device_node *node = priv->dev->of_node;
Ansuel Smithf477d1c2021-10-14 00:39:17 +0200938 const struct qca8k_match_data *data;
Ansuel Smith362bb232021-10-14 00:39:15 +0200939 u32 val = 0;
940 int ret;
941
942 /* QCA8327 require to set to the correct mode.
943 * His bigger brother QCA8328 have the 172 pin layout.
944 * Should be applied by default but we set this just to make sure.
945 */
946 if (priv->switch_id == QCA8K_ID_QCA8327) {
Ansuel Smithf477d1c2021-10-14 00:39:17 +0200947 data = of_device_get_match_data(priv->dev);
948
949 /* Set the correct package of 148 pin for QCA8327 */
950 if (data->reduced_package)
951 val |= QCA8327_PWS_PACKAGE148_EN;
952
Ansuel Smith362bb232021-10-14 00:39:15 +0200953 ret = qca8k_rmw(priv, QCA8K_REG_PWS, QCA8327_PWS_PACKAGE148_EN,
Ansuel Smithf477d1c2021-10-14 00:39:17 +0200954 val);
Ansuel Smith362bb232021-10-14 00:39:15 +0200955 if (ret)
956 return ret;
957 }
958
959 if (of_property_read_bool(node, "qca,ignore-power-on-sel"))
960 val |= QCA8K_PWS_POWER_ON_SEL;
961
962 if (of_property_read_bool(node, "qca,led-open-drain")) {
963 if (!(val & QCA8K_PWS_POWER_ON_SEL)) {
964 dev_err(priv->dev, "qca,led-open-drain require qca,ignore-power-on-sel to be set.");
965 return -EINVAL;
966 }
967
968 val |= QCA8K_PWS_LED_OPEN_EN_CSR;
969 }
970
971 return qca8k_rmw(priv, QCA8K_REG_PWS,
972 QCA8K_PWS_LED_OPEN_EN_CSR | QCA8K_PWS_POWER_ON_SEL,
973 val);
974}
975
976static int
Ansuel Smith6c438092021-10-14 00:39:08 +0200977qca8k_parse_port_config(struct qca8k_priv *priv)
978{
Ansuel Smith06dd34a2021-10-17 16:56:46 +0200979 int port, cpu_port_index = -1, ret;
Ansuel Smith6c438092021-10-14 00:39:08 +0200980 struct device_node *port_dn;
981 phy_interface_t mode;
982 struct dsa_port *dp;
Ansuel Smith5654ec72021-10-14 00:39:11 +0200983 u32 delay;
Ansuel Smith6c438092021-10-14 00:39:08 +0200984
985 /* We have 2 CPU port. Check them */
Ansuel Smith5654ec72021-10-14 00:39:11 +0200986 for (port = 0; port < QCA8K_NUM_PORTS && cpu_port_index < QCA8K_NUM_CPU_PORTS; port++) {
Ansuel Smith6c438092021-10-14 00:39:08 +0200987 /* Skip every other port */
988 if (port != 0 && port != 6)
989 continue;
990
991 dp = dsa_to_port(priv->ds, port);
992 port_dn = dp->dn;
Ansuel Smith5654ec72021-10-14 00:39:11 +0200993 cpu_port_index++;
Ansuel Smith6c438092021-10-14 00:39:08 +0200994
995 if (!of_device_is_available(port_dn))
996 continue;
997
998 ret = of_get_phy_mode(port_dn, &mode);
999 if (ret)
1000 continue;
1001
Ansuel Smith5654ec72021-10-14 00:39:11 +02001002 switch (mode) {
1003 case PHY_INTERFACE_MODE_RGMII:
1004 case PHY_INTERFACE_MODE_RGMII_ID:
1005 case PHY_INTERFACE_MODE_RGMII_TXID:
1006 case PHY_INTERFACE_MODE_RGMII_RXID:
Ansuel Smithcef08112021-10-14 00:39:18 +02001007 case PHY_INTERFACE_MODE_SGMII:
Ansuel Smith5654ec72021-10-14 00:39:11 +02001008 delay = 0;
1009
1010 if (!of_property_read_u32(port_dn, "tx-internal-delay-ps", &delay))
1011 /* Switch regs accept value in ns, convert ps to ns */
1012 delay = delay / 1000;
1013 else if (mode == PHY_INTERFACE_MODE_RGMII_ID ||
1014 mode == PHY_INTERFACE_MODE_RGMII_TXID)
1015 delay = 1;
1016
1017 if (delay > QCA8K_MAX_DELAY) {
1018 dev_err(priv->dev, "rgmii tx delay is limited to a max value of 3ns, setting to the max value");
1019 delay = 3;
1020 }
1021
Ansuel Smithfd0bb282021-10-14 00:39:19 +02001022 priv->ports_config.rgmii_tx_delay[cpu_port_index] = delay;
Ansuel Smith5654ec72021-10-14 00:39:11 +02001023
1024 delay = 0;
1025
1026 if (!of_property_read_u32(port_dn, "rx-internal-delay-ps", &delay))
1027 /* Switch regs accept value in ns, convert ps to ns */
1028 delay = delay / 1000;
1029 else if (mode == PHY_INTERFACE_MODE_RGMII_ID ||
1030 mode == PHY_INTERFACE_MODE_RGMII_RXID)
1031 delay = 2;
1032
1033 if (delay > QCA8K_MAX_DELAY) {
1034 dev_err(priv->dev, "rgmii rx delay is limited to a max value of 3ns, setting to the max value");
1035 delay = 3;
1036 }
1037
Ansuel Smithfd0bb282021-10-14 00:39:19 +02001038 priv->ports_config.rgmii_rx_delay[cpu_port_index] = delay;
Ansuel Smith5654ec72021-10-14 00:39:11 +02001039
Ansuel Smithcef08112021-10-14 00:39:18 +02001040 /* Skip sgmii parsing for rgmii* mode */
1041 if (mode == PHY_INTERFACE_MODE_RGMII ||
1042 mode == PHY_INTERFACE_MODE_RGMII_ID ||
1043 mode == PHY_INTERFACE_MODE_RGMII_TXID ||
1044 mode == PHY_INTERFACE_MODE_RGMII_RXID)
1045 break;
1046
Ansuel Smith6c438092021-10-14 00:39:08 +02001047 if (of_property_read_bool(port_dn, "qca,sgmii-txclk-falling-edge"))
Ansuel Smithfd0bb282021-10-14 00:39:19 +02001048 priv->ports_config.sgmii_tx_clk_falling_edge = true;
Ansuel Smith6c438092021-10-14 00:39:08 +02001049
1050 if (of_property_read_bool(port_dn, "qca,sgmii-rxclk-falling-edge"))
Ansuel Smithfd0bb282021-10-14 00:39:19 +02001051 priv->ports_config.sgmii_rx_clk_falling_edge = true;
Ansuel Smith5654ec72021-10-14 00:39:11 +02001052
Ansuel Smithbbc47992021-10-14 00:39:13 +02001053 if (of_property_read_bool(port_dn, "qca,sgmii-enable-pll")) {
Ansuel Smithfd0bb282021-10-14 00:39:19 +02001054 priv->ports_config.sgmii_enable_pll = true;
Ansuel Smithbbc47992021-10-14 00:39:13 +02001055
1056 if (priv->switch_id == QCA8K_ID_QCA8327) {
1057 dev_err(priv->dev, "SGMII PLL should NOT be enabled for qca8327. Aborting enabling");
Ansuel Smithfd0bb282021-10-14 00:39:19 +02001058 priv->ports_config.sgmii_enable_pll = false;
Ansuel Smithbbc47992021-10-14 00:39:13 +02001059 }
1060
1061 if (priv->switch_revision < 2)
1062 dev_warn(priv->dev, "SGMII PLL should NOT be enabled for qca8337 with revision 2 or more.");
1063 }
1064
Ansuel Smith5654ec72021-10-14 00:39:11 +02001065 break;
1066 default:
1067 continue;
Ansuel Smith6c438092021-10-14 00:39:08 +02001068 }
1069 }
1070
1071 return 0;
1072}
1073
1074static int
John Crispin6b93fb42016-09-15 16:26:41 +02001075qca8k_setup(struct dsa_switch *ds)
1076{
1077 struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
Ansuel Smith3fcf734a2021-10-14 00:39:10 +02001078 int cpu_port, ret, i;
Ansuel Smith83a3ceb2021-05-14 23:00:01 +02001079 u32 mask;
John Crispin6b93fb42016-09-15 16:26:41 +02001080
Ansuel Smith3fcf734a2021-10-14 00:39:10 +02001081 cpu_port = qca8k_find_cpu_port(ds);
1082 if (cpu_port < 0) {
1083 dev_err(priv->dev, "No cpu port configured in both cpu port0 and port6");
1084 return cpu_port;
John Crispin6b93fb42016-09-15 16:26:41 +02001085 }
1086
Ansuel Smith6c438092021-10-14 00:39:08 +02001087 /* Parse CPU port config to be later used in phy_link mac_config */
1088 ret = qca8k_parse_port_config(priv);
1089 if (ret)
1090 return ret;
1091
John Crispin6b93fb42016-09-15 16:26:41 +02001092 mutex_init(&priv->reg_mutex);
1093
1094 /* Start by setting up the register mapping */
1095 priv->regmap = devm_regmap_init(ds->dev, NULL, priv,
1096 &qca8k_regmap_config);
1097 if (IS_ERR(priv->regmap))
Ansuel Smith5d9e0682021-05-14 22:59:51 +02001098 dev_warn(priv->dev, "regmap initialization failed");
John Crispin6b93fb42016-09-15 16:26:41 +02001099
Christian Lamparterdb460c52019-03-22 01:05:03 +01001100 ret = qca8k_setup_mdio_bus(priv);
1101 if (ret)
1102 return ret;
1103
Ansuel Smith362bb232021-10-14 00:39:15 +02001104 ret = qca8k_setup_of_pws_reg(priv);
1105 if (ret)
1106 return ret;
1107
Ansuel Smithd8b6f5b2021-10-14 00:39:06 +02001108 ret = qca8k_setup_mac_pwr_sel(priv);
1109 if (ret)
1110 return ret;
1111
Ansuel Smith5f15d392021-11-02 19:30:41 +01001112 /* Make sure MAC06 is disabled */
1113 ret = qca8k_reg_clear(priv, QCA8K_REG_PORT0_PAD_CTRL,
1114 QCA8K_PORT0_PAD_MAC06_EXCHANGE_EN);
1115 if (ret) {
1116 dev_err(priv->dev, "failed disabling MAC06 exchange");
1117 return ret;
1118 }
1119
Jonathan McDowellb3591c22020-06-20 11:30:32 +01001120 /* Enable CPU Port */
Ansuel Smithaaf42142021-05-14 22:59:57 +02001121 ret = qca8k_reg_set(priv, QCA8K_REG_GLOBAL_FW_CTRL0,
1122 QCA8K_GLOBAL_FW_CTRL0_CPU_PORT_EN);
1123 if (ret) {
1124 dev_err(priv->dev, "failed enabling CPU port");
1125 return ret;
1126 }
John Crispin6b93fb42016-09-15 16:26:41 +02001127
1128 /* Enable MIB counters */
Ansuel Smithd7805752021-05-14 22:59:56 +02001129 ret = qca8k_mib_init(priv);
1130 if (ret)
1131 dev_warn(priv->dev, "mib init failed");
John Crispin6b93fb42016-09-15 16:26:41 +02001132
Ansuel Smith040e9262021-10-19 02:08:50 +02001133 /* Initial setup of all ports */
Ansuel Smithaaf42142021-05-14 22:59:57 +02001134 for (i = 0; i < QCA8K_NUM_PORTS; i++) {
Ansuel Smith040e9262021-10-19 02:08:50 +02001135 /* Disable forwarding by default on all ports */
Ansuel Smithaaf42142021-05-14 22:59:57 +02001136 ret = qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(i),
1137 QCA8K_PORT_LOOKUP_MEMBER, 0);
1138 if (ret)
1139 return ret;
Ansuel Smith040e9262021-10-19 02:08:50 +02001140
1141 /* Enable QCA header mode on all cpu ports */
1142 if (dsa_is_cpu_port(ds, i)) {
1143 ret = qca8k_write(priv, QCA8K_REG_PORT_HDR_CTRL(i),
1144 QCA8K_PORT_HDR_CTRL_ALL << QCA8K_PORT_HDR_CTRL_TX_S |
1145 QCA8K_PORT_HDR_CTRL_ALL << QCA8K_PORT_HDR_CTRL_RX_S);
1146 if (ret) {
1147 dev_err(priv->dev, "failed enabling QCA header mode");
1148 return ret;
1149 }
1150 }
1151
1152 /* Disable MAC by default on all user ports */
1153 if (dsa_is_user_port(ds, i))
1154 qca8k_port_set_status(priv, i, 0);
Ansuel Smithaaf42142021-05-14 22:59:57 +02001155 }
John Crispin6b93fb42016-09-15 16:26:41 +02001156
Ansuel Smith040e9262021-10-19 02:08:50 +02001157 /* Forward all unknown frames to CPU port for Linux processing
1158 * Notice that in multi-cpu config only one port should be set
1159 * for igmp, unknown, multicast and broadcast packet
1160 */
Ansuel Smithd7805752021-05-14 22:59:56 +02001161 ret = qca8k_write(priv, QCA8K_REG_GLOBAL_FW_CTRL1,
Ansuel Smith3fcf734a2021-10-14 00:39:10 +02001162 BIT(cpu_port) << QCA8K_GLOBAL_FW_CTRL1_IGMP_DP_S |
1163 BIT(cpu_port) << QCA8K_GLOBAL_FW_CTRL1_BC_DP_S |
1164 BIT(cpu_port) << QCA8K_GLOBAL_FW_CTRL1_MC_DP_S |
1165 BIT(cpu_port) << QCA8K_GLOBAL_FW_CTRL1_UC_DP_S);
Ansuel Smithd7805752021-05-14 22:59:56 +02001166 if (ret)
1167 return ret;
John Crispin6b93fb42016-09-15 16:26:41 +02001168
Ansuel Smith040e9262021-10-19 02:08:50 +02001169 /* Setup connection between CPU port & user ports
1170 * Configure specific switch configuration for ports
1171 */
Michal Vokáč7ae6d932019-09-26 10:59:17 +02001172 for (i = 0; i < QCA8K_NUM_PORTS; i++) {
John Crispin6b93fb42016-09-15 16:26:41 +02001173 /* CPU port gets connected to all user ports of the switch */
1174 if (dsa_is_cpu_port(ds, i)) {
Ansuel Smith040e9262021-10-19 02:08:50 +02001175 ret = qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(i),
Ansuel Smithaaf42142021-05-14 22:59:57 +02001176 QCA8K_PORT_LOOKUP_MEMBER, dsa_user_ports(ds));
1177 if (ret)
1178 return ret;
John Crispin6b93fb42016-09-15 16:26:41 +02001179 }
1180
Jonathan McDowella997b332020-06-20 11:31:16 +01001181 /* Individual user ports get connected to CPU port only */
Vivien Didelot4a5b85f2017-10-26 11:22:55 -04001182 if (dsa_is_user_port(ds, i)) {
John Crispin6b93fb42016-09-15 16:26:41 +02001183 int shift = 16 * (i % 2);
1184
Ansuel Smithaaf42142021-05-14 22:59:57 +02001185 ret = qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(i),
1186 QCA8K_PORT_LOOKUP_MEMBER,
Ansuel Smith3fcf734a2021-10-14 00:39:10 +02001187 BIT(cpu_port));
Ansuel Smithaaf42142021-05-14 22:59:57 +02001188 if (ret)
1189 return ret;
John Crispin6b93fb42016-09-15 16:26:41 +02001190
1191 /* Enable ARP Auto-learning by default */
Ansuel Smithaaf42142021-05-14 22:59:57 +02001192 ret = qca8k_reg_set(priv, QCA8K_PORT_LOOKUP_CTRL(i),
1193 QCA8K_PORT_LOOKUP_LEARN);
1194 if (ret)
1195 return ret;
John Crispin6b93fb42016-09-15 16:26:41 +02001196
1197 /* For port based vlans to work we need to set the
1198 * default egress vid
1199 */
Ansuel Smithaaf42142021-05-14 22:59:57 +02001200 ret = qca8k_rmw(priv, QCA8K_EGRESS_VLAN(i),
1201 0xfff << shift,
1202 QCA8K_PORT_VID_DEF << shift);
1203 if (ret)
1204 return ret;
1205
Ansuel Smithd7805752021-05-14 22:59:56 +02001206 ret = qca8k_write(priv, QCA8K_REG_PORT_VLAN_CTRL0(i),
1207 QCA8K_PORT_VLAN_CVID(QCA8K_PORT_VID_DEF) |
1208 QCA8K_PORT_VLAN_SVID(QCA8K_PORT_VID_DEF));
1209 if (ret)
1210 return ret;
John Crispin6b93fb42016-09-15 16:26:41 +02001211 }
John Crispin6b93fb42016-09-15 16:26:41 +02001212
Ansuel Smith040e9262021-10-19 02:08:50 +02001213 /* The port 5 of the qca8337 have some problem in flood condition. The
1214 * original legacy driver had some specific buffer and priority settings
1215 * for the different port suggested by the QCA switch team. Add this
1216 * missing settings to improve switch stability under load condition.
1217 * This problem is limited to qca8337 and other qca8k switch are not affected.
1218 */
1219 if (priv->switch_id == QCA8K_ID_QCA8337) {
Ansuel Smith83a3ceb2021-05-14 23:00:01 +02001220 switch (i) {
1221 /* The 2 CPU port and port 5 requires some different
1222 * priority than any other ports.
1223 */
1224 case 0:
1225 case 5:
1226 case 6:
1227 mask = QCA8K_PORT_HOL_CTRL0_EG_PRI0(0x3) |
1228 QCA8K_PORT_HOL_CTRL0_EG_PRI1(0x4) |
1229 QCA8K_PORT_HOL_CTRL0_EG_PRI2(0x4) |
1230 QCA8K_PORT_HOL_CTRL0_EG_PRI3(0x4) |
1231 QCA8K_PORT_HOL_CTRL0_EG_PRI4(0x6) |
1232 QCA8K_PORT_HOL_CTRL0_EG_PRI5(0x8) |
1233 QCA8K_PORT_HOL_CTRL0_EG_PORT(0x1e);
1234 break;
1235 default:
1236 mask = QCA8K_PORT_HOL_CTRL0_EG_PRI0(0x3) |
1237 QCA8K_PORT_HOL_CTRL0_EG_PRI1(0x4) |
1238 QCA8K_PORT_HOL_CTRL0_EG_PRI2(0x6) |
1239 QCA8K_PORT_HOL_CTRL0_EG_PRI3(0x8) |
1240 QCA8K_PORT_HOL_CTRL0_EG_PORT(0x19);
1241 }
1242 qca8k_write(priv, QCA8K_REG_PORT_HOL_CTRL0(i), mask);
1243
1244 mask = QCA8K_PORT_HOL_CTRL1_ING(0x6) |
1245 QCA8K_PORT_HOL_CTRL1_EG_PRI_BUF_EN |
1246 QCA8K_PORT_HOL_CTRL1_EG_PORT_BUF_EN |
1247 QCA8K_PORT_HOL_CTRL1_WRED_EN;
1248 qca8k_rmw(priv, QCA8K_REG_PORT_HOL_CTRL1(i),
1249 QCA8K_PORT_HOL_CTRL1_ING_BUF |
1250 QCA8K_PORT_HOL_CTRL1_EG_PRI_BUF_EN |
1251 QCA8K_PORT_HOL_CTRL1_EG_PORT_BUF_EN |
1252 QCA8K_PORT_HOL_CTRL1_WRED_EN,
1253 mask);
1254 }
Ansuel Smith040e9262021-10-19 02:08:50 +02001255
1256 /* Set initial MTU for every port.
1257 * We have only have a general MTU setting. So track
1258 * every port and set the max across all port.
1259 */
1260 priv->port_mtu[i] = ETH_FRAME_LEN + ETH_FCS_LEN;
Ansuel Smith83a3ceb2021-05-14 23:00:01 +02001261 }
1262
Ansuel Smith0fc57e42021-05-14 23:00:03 +02001263 /* Special GLOBAL_FC_THRESH value are needed for ar8327 switch */
1264 if (priv->switch_id == QCA8K_ID_QCA8327) {
1265 mask = QCA8K_GLOBAL_FC_GOL_XON_THRES(288) |
1266 QCA8K_GLOBAL_FC_GOL_XOFF_THRES(496);
1267 qca8k_rmw(priv, QCA8K_REG_GLOBAL_FC_THRESH,
1268 QCA8K_GLOBAL_FC_GOL_XON_THRES_S |
1269 QCA8K_GLOBAL_FC_GOL_XOFF_THRES_S,
1270 mask);
1271 }
1272
Jonathan McDowellf58d2592020-07-18 17:32:14 +01001273 /* Setup our port MTUs to match power on defaults */
Ansuel Smithd7805752021-05-14 22:59:56 +02001274 ret = qca8k_write(priv, QCA8K_MAX_FRAME_SIZE, ETH_FRAME_LEN + ETH_FCS_LEN);
1275 if (ret)
1276 dev_warn(priv->dev, "failed setting MTU settings");
Jonathan McDowellf58d2592020-07-18 17:32:14 +01001277
John Crispin6b93fb42016-09-15 16:26:41 +02001278 /* Flush the FDB table */
1279 qca8k_fdb_flush(priv);
1280
Jonathan McDowellf6dadd52020-06-20 11:31:05 +01001281 /* We don't have interrupts for link changes, so we need to poll */
1282 ds->pcs_poll = true;
1283
John Crispin6b93fb42016-09-15 16:26:41 +02001284 return 0;
1285}
1286
Michal Vokáč9bb22892018-05-23 08:20:22 +02001287static void
Ansuel Smithcef08112021-10-14 00:39:18 +02001288qca8k_mac_config_setup_internal_delay(struct qca8k_priv *priv, int cpu_port_index,
1289 u32 reg)
1290{
1291 u32 delay, val = 0;
1292 int ret;
1293
1294 /* Delay can be declared in 3 different way.
1295 * Mode to rgmii and internal-delay standard binding defined
1296 * rgmii-id or rgmii-tx/rx phy mode set.
1297 * The parse logic set a delay different than 0 only when one
1298 * of the 3 different way is used. In all other case delay is
1299 * not enabled. With ID or TX/RXID delay is enabled and set
1300 * to the default and recommended value.
1301 */
Ansuel Smithfd0bb282021-10-14 00:39:19 +02001302 if (priv->ports_config.rgmii_tx_delay[cpu_port_index]) {
1303 delay = priv->ports_config.rgmii_tx_delay[cpu_port_index];
Ansuel Smithcef08112021-10-14 00:39:18 +02001304
1305 val |= QCA8K_PORT_PAD_RGMII_TX_DELAY(delay) |
1306 QCA8K_PORT_PAD_RGMII_TX_DELAY_EN;
1307 }
1308
Ansuel Smithfd0bb282021-10-14 00:39:19 +02001309 if (priv->ports_config.rgmii_rx_delay[cpu_port_index]) {
1310 delay = priv->ports_config.rgmii_rx_delay[cpu_port_index];
Ansuel Smithcef08112021-10-14 00:39:18 +02001311
1312 val |= QCA8K_PORT_PAD_RGMII_RX_DELAY(delay) |
1313 QCA8K_PORT_PAD_RGMII_RX_DELAY_EN;
1314 }
1315
1316 /* Set RGMII delay based on the selected values */
1317 ret = qca8k_rmw(priv, reg,
1318 QCA8K_PORT_PAD_RGMII_TX_DELAY_MASK |
1319 QCA8K_PORT_PAD_RGMII_RX_DELAY_MASK |
1320 QCA8K_PORT_PAD_RGMII_TX_DELAY_EN |
1321 QCA8K_PORT_PAD_RGMII_RX_DELAY_EN,
1322 val);
1323 if (ret)
1324 dev_err(priv->dev, "Failed to set internal delay for CPU port%d",
1325 cpu_port_index == QCA8K_CPU_PORT0 ? 0 : 6);
1326}
1327
1328static void
Jonathan McDowellb3591c22020-06-20 11:30:32 +01001329qca8k_phylink_mac_config(struct dsa_switch *ds, int port, unsigned int mode,
1330 const struct phylink_link_state *state)
Michal Vokáč9bb22892018-05-23 08:20:22 +02001331{
1332 struct qca8k_priv *priv = ds->priv;
Ansuel Smith5654ec72021-10-14 00:39:11 +02001333 int cpu_port_index, ret;
Ansuel Smithcef08112021-10-14 00:39:18 +02001334 u32 reg, val;
Michal Vokáč9bb22892018-05-23 08:20:22 +02001335
Jonathan McDowellb3591c22020-06-20 11:30:32 +01001336 switch (port) {
1337 case 0: /* 1st CPU port */
1338 if (state->interface != PHY_INTERFACE_MODE_RGMII &&
1339 state->interface != PHY_INTERFACE_MODE_RGMII_ID &&
Ansuel Smithe4b99772021-05-14 23:00:06 +02001340 state->interface != PHY_INTERFACE_MODE_RGMII_TXID &&
1341 state->interface != PHY_INTERFACE_MODE_RGMII_RXID &&
Jonathan McDowellb3591c22020-06-20 11:30:32 +01001342 state->interface != PHY_INTERFACE_MODE_SGMII)
1343 return;
Michal Vokáč9bb22892018-05-23 08:20:22 +02001344
Jonathan McDowellb3591c22020-06-20 11:30:32 +01001345 reg = QCA8K_REG_PORT0_PAD_CTRL;
Ansuel Smith5654ec72021-10-14 00:39:11 +02001346 cpu_port_index = QCA8K_CPU_PORT0;
Michal Vokáč9bb22892018-05-23 08:20:22 +02001347 break;
Jonathan McDowellb3591c22020-06-20 11:30:32 +01001348 case 1:
1349 case 2:
1350 case 3:
1351 case 4:
1352 case 5:
1353 /* Internal PHY, nothing to do */
1354 return;
1355 case 6: /* 2nd CPU port / external PHY */
1356 if (state->interface != PHY_INTERFACE_MODE_RGMII &&
1357 state->interface != PHY_INTERFACE_MODE_RGMII_ID &&
Ansuel Smithe4b99772021-05-14 23:00:06 +02001358 state->interface != PHY_INTERFACE_MODE_RGMII_TXID &&
1359 state->interface != PHY_INTERFACE_MODE_RGMII_RXID &&
Jonathan McDowellb3591c22020-06-20 11:30:32 +01001360 state->interface != PHY_INTERFACE_MODE_SGMII &&
1361 state->interface != PHY_INTERFACE_MODE_1000BASEX)
1362 return;
1363
1364 reg = QCA8K_REG_PORT6_PAD_CTRL;
Ansuel Smith5654ec72021-10-14 00:39:11 +02001365 cpu_port_index = QCA8K_CPU_PORT6;
Michal Vokáč9bb22892018-05-23 08:20:22 +02001366 break;
1367 default:
Jonathan McDowellb3591c22020-06-20 11:30:32 +01001368 dev_err(ds->dev, "%s: unsupported port: %i\n", __func__, port);
Michal Vokáč9bb22892018-05-23 08:20:22 +02001369 return;
1370 }
1371
Jonathan McDowellb3591c22020-06-20 11:30:32 +01001372 if (port != 6 && phylink_autoneg_inband(mode)) {
1373 dev_err(ds->dev, "%s: in-band negotiation unsupported\n",
1374 __func__);
1375 return;
1376 }
Michal Vokáč9bb22892018-05-23 08:20:22 +02001377
Jonathan McDowellb3591c22020-06-20 11:30:32 +01001378 switch (state->interface) {
1379 case PHY_INTERFACE_MODE_RGMII:
Jonathan McDowellb3591c22020-06-20 11:30:32 +01001380 case PHY_INTERFACE_MODE_RGMII_ID:
Ansuel Smithe4b99772021-05-14 23:00:06 +02001381 case PHY_INTERFACE_MODE_RGMII_TXID:
1382 case PHY_INTERFACE_MODE_RGMII_RXID:
Ansuel Smithcef08112021-10-14 00:39:18 +02001383 qca8k_write(priv, reg, QCA8K_PORT_PAD_RGMII_EN);
Ansuel Smith5654ec72021-10-14 00:39:11 +02001384
Ansuel Smithcef08112021-10-14 00:39:18 +02001385 /* Configure rgmii delay */
1386 qca8k_mac_config_setup_internal_delay(priv, cpu_port_index, reg);
Ansuel Smith5654ec72021-10-14 00:39:11 +02001387
1388 /* QCA8337 requires to set rgmii rx delay for all ports.
1389 * This is enabled through PORT5_PAD_CTRL for all ports,
1390 * rather than individual port registers.
1391 */
Ansuel Smith5bf9ff32021-05-14 23:00:02 +02001392 if (priv->switch_id == QCA8K_ID_QCA8337)
1393 qca8k_write(priv, QCA8K_REG_PORT5_PAD_CTRL,
1394 QCA8K_PORT_PAD_RGMII_RX_DELAY_EN);
Jonathan McDowellb3591c22020-06-20 11:30:32 +01001395 break;
1396 case PHY_INTERFACE_MODE_SGMII:
1397 case PHY_INTERFACE_MODE_1000BASEX:
1398 /* Enable SGMII on the port */
1399 qca8k_write(priv, reg, QCA8K_PORT_PAD_SGMII_EN);
Jonathan McDowellf6dadd52020-06-20 11:31:05 +01001400
1401 /* Enable/disable SerDes auto-negotiation as necessary */
Yang Yingliang9fe99de2021-05-29 11:04:39 +08001402 ret = qca8k_read(priv, QCA8K_REG_PWS, &val);
1403 if (ret)
1404 return;
Jonathan McDowellf6dadd52020-06-20 11:31:05 +01001405 if (phylink_autoneg_inband(mode))
1406 val &= ~QCA8K_PWS_SERDES_AEN_DIS;
1407 else
1408 val |= QCA8K_PWS_SERDES_AEN_DIS;
1409 qca8k_write(priv, QCA8K_REG_PWS, val);
1410
1411 /* Configure the SGMII parameters */
Yang Yingliang9fe99de2021-05-29 11:04:39 +08001412 ret = qca8k_read(priv, QCA8K_REG_SGMII_CTRL, &val);
1413 if (ret)
1414 return;
Jonathan McDowellf6dadd52020-06-20 11:31:05 +01001415
Ansuel Smithbbc47992021-10-14 00:39:13 +02001416 val |= QCA8K_SGMII_EN_SD;
1417
Ansuel Smithfd0bb282021-10-14 00:39:19 +02001418 if (priv->ports_config.sgmii_enable_pll)
Ansuel Smithbbc47992021-10-14 00:39:13 +02001419 val |= QCA8K_SGMII_EN_PLL | QCA8K_SGMII_EN_RX |
1420 QCA8K_SGMII_EN_TX;
Jonathan McDowellf6dadd52020-06-20 11:31:05 +01001421
1422 if (dsa_is_cpu_port(ds, port)) {
1423 /* CPU port, we're talking to the CPU MAC, be a PHY */
1424 val &= ~QCA8K_SGMII_MODE_CTRL_MASK;
1425 val |= QCA8K_SGMII_MODE_CTRL_PHY;
1426 } else if (state->interface == PHY_INTERFACE_MODE_SGMII) {
1427 val &= ~QCA8K_SGMII_MODE_CTRL_MASK;
1428 val |= QCA8K_SGMII_MODE_CTRL_MAC;
1429 } else if (state->interface == PHY_INTERFACE_MODE_1000BASEX) {
1430 val &= ~QCA8K_SGMII_MODE_CTRL_MASK;
1431 val |= QCA8K_SGMII_MODE_CTRL_BASEX;
1432 }
1433
1434 qca8k_write(priv, QCA8K_REG_SGMII_CTRL, val);
Ansuel Smith6c438092021-10-14 00:39:08 +02001435
1436 /* For qca8327/qca8328/qca8334/qca8338 sgmii is unique and
1437 * falling edge is set writing in the PORT0 PAD reg
1438 */
1439 if (priv->switch_id == QCA8K_ID_QCA8327 ||
1440 priv->switch_id == QCA8K_ID_QCA8337)
1441 reg = QCA8K_REG_PORT0_PAD_CTRL;
1442
1443 val = 0;
1444
1445 /* SGMII Clock phase configuration */
Ansuel Smithfd0bb282021-10-14 00:39:19 +02001446 if (priv->ports_config.sgmii_rx_clk_falling_edge)
Ansuel Smith6c438092021-10-14 00:39:08 +02001447 val |= QCA8K_PORT0_PAD_SGMII_RXCLK_FALLING_EDGE;
1448
Ansuel Smithfd0bb282021-10-14 00:39:19 +02001449 if (priv->ports_config.sgmii_tx_clk_falling_edge)
Ansuel Smith6c438092021-10-14 00:39:08 +02001450 val |= QCA8K_PORT0_PAD_SGMII_TXCLK_FALLING_EDGE;
1451
1452 if (val)
1453 ret = qca8k_rmw(priv, reg,
1454 QCA8K_PORT0_PAD_SGMII_RXCLK_FALLING_EDGE |
1455 QCA8K_PORT0_PAD_SGMII_TXCLK_FALLING_EDGE,
1456 val);
Ansuel Smithcef08112021-10-14 00:39:18 +02001457
1458 /* From original code is reported port instability as SGMII also
1459 * require delay set. Apply advised values here or take them from DT.
1460 */
1461 if (state->interface == PHY_INTERFACE_MODE_SGMII)
1462 qca8k_mac_config_setup_internal_delay(priv, cpu_port_index, reg);
1463
Jonathan McDowellb3591c22020-06-20 11:30:32 +01001464 break;
1465 default:
1466 dev_err(ds->dev, "xMII mode %s not supported for port %d\n",
1467 phy_modes(state->interface), port);
1468 return;
1469 }
1470}
Michal Vokáč9bb22892018-05-23 08:20:22 +02001471
Jonathan McDowellb3591c22020-06-20 11:30:32 +01001472static void
1473qca8k_phylink_validate(struct dsa_switch *ds, int port,
1474 unsigned long *supported,
1475 struct phylink_link_state *state)
1476{
1477 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
1478
1479 switch (port) {
1480 case 0: /* 1st CPU port */
1481 if (state->interface != PHY_INTERFACE_MODE_NA &&
1482 state->interface != PHY_INTERFACE_MODE_RGMII &&
1483 state->interface != PHY_INTERFACE_MODE_RGMII_ID &&
Ansuel Smithe4b99772021-05-14 23:00:06 +02001484 state->interface != PHY_INTERFACE_MODE_RGMII_TXID &&
1485 state->interface != PHY_INTERFACE_MODE_RGMII_RXID &&
Jonathan McDowellb3591c22020-06-20 11:30:32 +01001486 state->interface != PHY_INTERFACE_MODE_SGMII)
1487 goto unsupported;
1488 break;
1489 case 1:
1490 case 2:
1491 case 3:
1492 case 4:
1493 case 5:
1494 /* Internal PHY */
1495 if (state->interface != PHY_INTERFACE_MODE_NA &&
Ansuel Smith759bafb2021-05-14 23:00:10 +02001496 state->interface != PHY_INTERFACE_MODE_GMII &&
1497 state->interface != PHY_INTERFACE_MODE_INTERNAL)
Jonathan McDowellb3591c22020-06-20 11:30:32 +01001498 goto unsupported;
1499 break;
1500 case 6: /* 2nd CPU port / external PHY */
1501 if (state->interface != PHY_INTERFACE_MODE_NA &&
1502 state->interface != PHY_INTERFACE_MODE_RGMII &&
1503 state->interface != PHY_INTERFACE_MODE_RGMII_ID &&
Ansuel Smithe4b99772021-05-14 23:00:06 +02001504 state->interface != PHY_INTERFACE_MODE_RGMII_TXID &&
1505 state->interface != PHY_INTERFACE_MODE_RGMII_RXID &&
Jonathan McDowellb3591c22020-06-20 11:30:32 +01001506 state->interface != PHY_INTERFACE_MODE_SGMII &&
1507 state->interface != PHY_INTERFACE_MODE_1000BASEX)
1508 goto unsupported;
1509 break;
1510 default:
1511unsupported:
1512 linkmode_zero(supported);
1513 return;
1514 }
1515
1516 phylink_set_port_modes(mask);
1517 phylink_set(mask, Autoneg);
1518
1519 phylink_set(mask, 1000baseT_Full);
1520 phylink_set(mask, 10baseT_Half);
1521 phylink_set(mask, 10baseT_Full);
1522 phylink_set(mask, 100baseT_Half);
1523 phylink_set(mask, 100baseT_Full);
1524
1525 if (state->interface == PHY_INTERFACE_MODE_1000BASEX)
1526 phylink_set(mask, 1000baseX_Full);
1527
1528 phylink_set(mask, Pause);
1529 phylink_set(mask, Asym_Pause);
1530
1531 linkmode_and(supported, supported, mask);
1532 linkmode_and(state->advertising, state->advertising, mask);
1533}
1534
1535static int
1536qca8k_phylink_mac_link_state(struct dsa_switch *ds, int port,
1537 struct phylink_link_state *state)
1538{
1539 struct qca8k_priv *priv = ds->priv;
1540 u32 reg;
Yang Yingliang7c9896e2021-05-29 11:04:38 +08001541 int ret;
Jonathan McDowellb3591c22020-06-20 11:30:32 +01001542
Yang Yingliang7c9896e2021-05-29 11:04:38 +08001543 ret = qca8k_read(priv, QCA8K_REG_PORT_STATUS(port), &reg);
1544 if (ret < 0)
1545 return ret;
Jonathan McDowellb3591c22020-06-20 11:30:32 +01001546
1547 state->link = !!(reg & QCA8K_PORT_STATUS_LINK_UP);
1548 state->an_complete = state->link;
1549 state->an_enabled = !!(reg & QCA8K_PORT_STATUS_LINK_AUTO);
1550 state->duplex = (reg & QCA8K_PORT_STATUS_DUPLEX) ? DUPLEX_FULL :
1551 DUPLEX_HALF;
1552
1553 switch (reg & QCA8K_PORT_STATUS_SPEED) {
1554 case QCA8K_PORT_STATUS_SPEED_10:
1555 state->speed = SPEED_10;
1556 break;
1557 case QCA8K_PORT_STATUS_SPEED_100:
1558 state->speed = SPEED_100;
1559 break;
1560 case QCA8K_PORT_STATUS_SPEED_1000:
1561 state->speed = SPEED_1000;
1562 break;
1563 default:
1564 state->speed = SPEED_UNKNOWN;
1565 break;
1566 }
1567
1568 state->pause = MLO_PAUSE_NONE;
1569 if (reg & QCA8K_PORT_STATUS_RXFLOW)
1570 state->pause |= MLO_PAUSE_RX;
1571 if (reg & QCA8K_PORT_STATUS_TXFLOW)
1572 state->pause |= MLO_PAUSE_TX;
1573
1574 return 1;
1575}
1576
1577static void
1578qca8k_phylink_mac_link_down(struct dsa_switch *ds, int port, unsigned int mode,
1579 phy_interface_t interface)
1580{
1581 struct qca8k_priv *priv = ds->priv;
1582
Michal Vokáč9bb22892018-05-23 08:20:22 +02001583 qca8k_port_set_status(priv, port, 0);
Jonathan McDowellb3591c22020-06-20 11:30:32 +01001584}
1585
1586static void
1587qca8k_phylink_mac_link_up(struct dsa_switch *ds, int port, unsigned int mode,
1588 phy_interface_t interface, struct phy_device *phydev,
1589 int speed, int duplex, bool tx_pause, bool rx_pause)
1590{
1591 struct qca8k_priv *priv = ds->priv;
1592 u32 reg;
1593
1594 if (phylink_autoneg_inband(mode)) {
1595 reg = QCA8K_PORT_STATUS_LINK_AUTO;
1596 } else {
1597 switch (speed) {
1598 case SPEED_10:
1599 reg = QCA8K_PORT_STATUS_SPEED_10;
1600 break;
1601 case SPEED_100:
1602 reg = QCA8K_PORT_STATUS_SPEED_100;
1603 break;
1604 case SPEED_1000:
1605 reg = QCA8K_PORT_STATUS_SPEED_1000;
1606 break;
1607 default:
1608 reg = QCA8K_PORT_STATUS_LINK_AUTO;
1609 break;
1610 }
1611
1612 if (duplex == DUPLEX_FULL)
1613 reg |= QCA8K_PORT_STATUS_DUPLEX;
1614
1615 if (rx_pause || dsa_is_cpu_port(ds, port))
1616 reg |= QCA8K_PORT_STATUS_RXFLOW;
1617
1618 if (tx_pause || dsa_is_cpu_port(ds, port))
1619 reg |= QCA8K_PORT_STATUS_TXFLOW;
1620 }
1621
1622 reg |= QCA8K_PORT_STATUS_TXMAC | QCA8K_PORT_STATUS_RXMAC;
1623
Michal Vokáč9bb22892018-05-23 08:20:22 +02001624 qca8k_write(priv, QCA8K_REG_PORT_STATUS(port), reg);
Michal Vokáč9bb22892018-05-23 08:20:22 +02001625}
1626
John Crispin6b93fb42016-09-15 16:26:41 +02001627static void
Florian Fainelli89f09042018-04-25 12:12:50 -07001628qca8k_get_strings(struct dsa_switch *ds, int port, u32 stringset, uint8_t *data)
John Crispin6b93fb42016-09-15 16:26:41 +02001629{
1630 int i;
1631
Florian Fainelli89f09042018-04-25 12:12:50 -07001632 if (stringset != ETH_SS_STATS)
1633 return;
1634
John Crispin6b93fb42016-09-15 16:26:41 +02001635 for (i = 0; i < ARRAY_SIZE(ar8327_mib); i++)
1636 strncpy(data + i * ETH_GSTRING_LEN, ar8327_mib[i].name,
1637 ETH_GSTRING_LEN);
1638}
1639
1640static void
1641qca8k_get_ethtool_stats(struct dsa_switch *ds, int port,
1642 uint64_t *data)
1643{
1644 struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
1645 const struct qca8k_mib_desc *mib;
Ansuel Smith028f5f82021-05-14 22:59:55 +02001646 u32 reg, i, val;
Dan Carpenteraa3d020b2021-06-09 12:52:12 +03001647 u32 hi = 0;
Yang Yingliang7c9896e2021-05-29 11:04:38 +08001648 int ret;
John Crispin6b93fb42016-09-15 16:26:41 +02001649
1650 for (i = 0; i < ARRAY_SIZE(ar8327_mib); i++) {
1651 mib = &ar8327_mib[i];
1652 reg = QCA8K_PORT_MIB_COUNTER(port) + mib->offset;
1653
Yang Yingliang7c9896e2021-05-29 11:04:38 +08001654 ret = qca8k_read(priv, reg, &val);
1655 if (ret < 0)
Ansuel Smith028f5f82021-05-14 22:59:55 +02001656 continue;
1657
John Crispin6b93fb42016-09-15 16:26:41 +02001658 if (mib->size == 2) {
Dan Carpenteraa3d020b2021-06-09 12:52:12 +03001659 ret = qca8k_read(priv, reg + 4, &hi);
Yang Yingliang7c9896e2021-05-29 11:04:38 +08001660 if (ret < 0)
Ansuel Smith028f5f82021-05-14 22:59:55 +02001661 continue;
John Crispin6b93fb42016-09-15 16:26:41 +02001662 }
Ansuel Smith028f5f82021-05-14 22:59:55 +02001663
1664 data[i] = val;
1665 if (mib->size == 2)
Dan Carpenteraa3d020b2021-06-09 12:52:12 +03001666 data[i] |= (u64)hi << 32;
John Crispin6b93fb42016-09-15 16:26:41 +02001667 }
1668}
1669
1670static int
Florian Fainelli89f09042018-04-25 12:12:50 -07001671qca8k_get_sset_count(struct dsa_switch *ds, int port, int sset)
John Crispin6b93fb42016-09-15 16:26:41 +02001672{
Florian Fainelli89f09042018-04-25 12:12:50 -07001673 if (sset != ETH_SS_STATS)
1674 return 0;
1675
John Crispin6b93fb42016-09-15 16:26:41 +02001676 return ARRAY_SIZE(ar8327_mib);
1677}
1678
Vivien Didelot46587e42017-08-01 16:32:39 -04001679static int
Vivien Didelot08f50062017-08-01 16:32:41 -04001680qca8k_set_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *eee)
John Crispin6b93fb42016-09-15 16:26:41 +02001681{
1682 struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
1683 u32 lpi_en = QCA8K_REG_EEE_CTRL_LPI_EN(port);
1684 u32 reg;
Ansuel Smithd7805752021-05-14 22:59:56 +02001685 int ret;
John Crispin6b93fb42016-09-15 16:26:41 +02001686
1687 mutex_lock(&priv->reg_mutex);
Yang Yingliang7c9896e2021-05-29 11:04:38 +08001688 ret = qca8k_read(priv, QCA8K_REG_EEE_CTRL, &reg);
Dan Carpenter3d0167f2021-06-09 12:53:03 +03001689 if (ret < 0)
Ansuel Smith028f5f82021-05-14 22:59:55 +02001690 goto exit;
Ansuel Smith028f5f82021-05-14 22:59:55 +02001691
Vivien Didelot46587e42017-08-01 16:32:39 -04001692 if (eee->eee_enabled)
John Crispin6b93fb42016-09-15 16:26:41 +02001693 reg |= lpi_en;
1694 else
1695 reg &= ~lpi_en;
Ansuel Smithd7805752021-05-14 22:59:56 +02001696 ret = qca8k_write(priv, QCA8K_REG_EEE_CTRL, reg);
John Crispin6b93fb42016-09-15 16:26:41 +02001697
Ansuel Smith028f5f82021-05-14 22:59:55 +02001698exit:
1699 mutex_unlock(&priv->reg_mutex);
1700 return ret;
John Crispin6b93fb42016-09-15 16:26:41 +02001701}
1702
1703static int
Vivien Didelot08f50062017-08-01 16:32:41 -04001704qca8k_get_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e)
John Crispin6b93fb42016-09-15 16:26:41 +02001705{
Vivien Didelot193da902017-08-01 16:32:35 -04001706 /* Nothing to do on the port's MAC */
1707 return 0;
John Crispin6b93fb42016-09-15 16:26:41 +02001708}
1709
1710static void
1711qca8k_port_stp_state_set(struct dsa_switch *ds, int port, u8 state)
1712{
1713 struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
1714 u32 stp_state;
1715
1716 switch (state) {
1717 case BR_STATE_DISABLED:
1718 stp_state = QCA8K_PORT_LOOKUP_STATE_DISABLED;
1719 break;
1720 case BR_STATE_BLOCKING:
1721 stp_state = QCA8K_PORT_LOOKUP_STATE_BLOCKING;
1722 break;
1723 case BR_STATE_LISTENING:
1724 stp_state = QCA8K_PORT_LOOKUP_STATE_LISTENING;
1725 break;
1726 case BR_STATE_LEARNING:
1727 stp_state = QCA8K_PORT_LOOKUP_STATE_LEARNING;
1728 break;
1729 case BR_STATE_FORWARDING:
1730 default:
1731 stp_state = QCA8K_PORT_LOOKUP_STATE_FORWARD;
1732 break;
1733 }
1734
1735 qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port),
1736 QCA8K_PORT_LOOKUP_STATE_MASK, stp_state);
1737}
1738
1739static int
Vivien Didelot922754a2017-01-27 15:29:43 -05001740qca8k_port_bridge_join(struct dsa_switch *ds, int port, struct net_device *br)
John Crispin6b93fb42016-09-15 16:26:41 +02001741{
1742 struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
Ansuel Smith3fcf734a2021-10-14 00:39:10 +02001743 int port_mask, cpu_port;
Ansuel Smithaaf42142021-05-14 22:59:57 +02001744 int i, ret;
John Crispin6b93fb42016-09-15 16:26:41 +02001745
Ansuel Smith3fcf734a2021-10-14 00:39:10 +02001746 cpu_port = dsa_to_port(ds, port)->cpu_dp->index;
1747 port_mask = BIT(cpu_port);
1748
Ansuel Smith040e9262021-10-19 02:08:50 +02001749 for (i = 0; i < QCA8K_NUM_PORTS; i++) {
1750 if (dsa_is_cpu_port(ds, i))
1751 continue;
Vivien Didelotc8652c82017-10-16 11:12:19 -04001752 if (dsa_to_port(ds, i)->bridge_dev != br)
John Crispin6b93fb42016-09-15 16:26:41 +02001753 continue;
1754 /* Add this port to the portvlan mask of the other ports
1755 * in the bridge
1756 */
Ansuel Smithaaf42142021-05-14 22:59:57 +02001757 ret = qca8k_reg_set(priv,
1758 QCA8K_PORT_LOOKUP_CTRL(i),
1759 BIT(port));
1760 if (ret)
1761 return ret;
John Crispin6b93fb42016-09-15 16:26:41 +02001762 if (i != port)
1763 port_mask |= BIT(i);
1764 }
John Crispin6b93fb42016-09-15 16:26:41 +02001765
Ansuel Smithaaf42142021-05-14 22:59:57 +02001766 /* Add all other ports to this ports portvlan mask */
1767 ret = qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port),
1768 QCA8K_PORT_LOOKUP_MEMBER, port_mask);
1769
1770 return ret;
John Crispin6b93fb42016-09-15 16:26:41 +02001771}
1772
1773static void
Vivien Didelotf123f2f2017-01-27 15:29:41 -05001774qca8k_port_bridge_leave(struct dsa_switch *ds, int port, struct net_device *br)
John Crispin6b93fb42016-09-15 16:26:41 +02001775{
1776 struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
Ansuel Smith3fcf734a2021-10-14 00:39:10 +02001777 int cpu_port, i;
1778
1779 cpu_port = dsa_to_port(ds, port)->cpu_dp->index;
John Crispin6b93fb42016-09-15 16:26:41 +02001780
Ansuel Smith040e9262021-10-19 02:08:50 +02001781 for (i = 0; i < QCA8K_NUM_PORTS; i++) {
1782 if (dsa_is_cpu_port(ds, i))
1783 continue;
Vivien Didelotc8652c82017-10-16 11:12:19 -04001784 if (dsa_to_port(ds, i)->bridge_dev != br)
John Crispin6b93fb42016-09-15 16:26:41 +02001785 continue;
1786 /* Remove this port to the portvlan mask of the other ports
1787 * in the bridge
1788 */
1789 qca8k_reg_clear(priv,
1790 QCA8K_PORT_LOOKUP_CTRL(i),
1791 BIT(port));
1792 }
Vivien Didelot922754a2017-01-27 15:29:43 -05001793
John Crispin6b93fb42016-09-15 16:26:41 +02001794 /* Set the cpu port to be the only one in the portvlan mask of
1795 * this port
1796 */
1797 qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port),
Ansuel Smith3fcf734a2021-10-14 00:39:10 +02001798 QCA8K_PORT_LOOKUP_MEMBER, BIT(cpu_port));
John Crispin6b93fb42016-09-15 16:26:41 +02001799}
1800
1801static int
1802qca8k_port_enable(struct dsa_switch *ds, int port,
1803 struct phy_device *phy)
1804{
1805 struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
1806
1807 qca8k_port_set_status(priv, port, 1);
1808 priv->port_sts[port].enabled = 1;
1809
Jonathan McDowellb3591c22020-06-20 11:30:32 +01001810 if (dsa_is_user_port(ds, port))
1811 phy_support_asym_pause(phy);
xiaofeisabb48f82019-07-28 08:57:50 +08001812
John Crispin6b93fb42016-09-15 16:26:41 +02001813 return 0;
1814}
1815
1816static void
Andrew Lunn75104db2019-02-24 20:44:43 +01001817qca8k_port_disable(struct dsa_switch *ds, int port)
John Crispin6b93fb42016-09-15 16:26:41 +02001818{
1819 struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
1820
1821 qca8k_port_set_status(priv, port, 0);
1822 priv->port_sts[port].enabled = 0;
1823}
1824
1825static int
Jonathan McDowellf58d2592020-07-18 17:32:14 +01001826qca8k_port_change_mtu(struct dsa_switch *ds, int port, int new_mtu)
1827{
1828 struct qca8k_priv *priv = ds->priv;
1829 int i, mtu = 0;
1830
1831 priv->port_mtu[port] = new_mtu;
1832
1833 for (i = 0; i < QCA8K_NUM_PORTS; i++)
Jonathan McDowell99cab712020-10-30 18:33:15 +00001834 if (priv->port_mtu[i] > mtu)
1835 mtu = priv->port_mtu[i];
Jonathan McDowellf58d2592020-07-18 17:32:14 +01001836
1837 /* Include L2 header / FCS length */
Ansuel Smithd7805752021-05-14 22:59:56 +02001838 return qca8k_write(priv, QCA8K_MAX_FRAME_SIZE, mtu + ETH_HLEN + ETH_FCS_LEN);
Jonathan McDowellf58d2592020-07-18 17:32:14 +01001839}
1840
1841static int
1842qca8k_port_max_mtu(struct dsa_switch *ds, int port)
1843{
1844 return QCA8K_MAX_MTU;
1845}
1846
1847static int
John Crispin6b93fb42016-09-15 16:26:41 +02001848qca8k_port_fdb_insert(struct qca8k_priv *priv, const u8 *addr,
1849 u16 port_mask, u16 vid)
1850{
1851 /* Set the vid to the port vlan id if no vid is set */
1852 if (!vid)
Jonathan McDowelle9d204f2020-08-01 18:05:54 +01001853 vid = QCA8K_PORT_VID_DEF;
John Crispin6b93fb42016-09-15 16:26:41 +02001854
1855 return qca8k_fdb_add(priv, addr, port_mask, vid,
1856 QCA8K_ATU_STATUS_STATIC);
1857}
1858
1859static int
John Crispin6b93fb42016-09-15 16:26:41 +02001860qca8k_port_fdb_add(struct dsa_switch *ds, int port,
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001861 const unsigned char *addr, u16 vid)
John Crispin6b93fb42016-09-15 16:26:41 +02001862{
1863 struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
1864 u16 port_mask = BIT(port);
1865
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001866 return qca8k_port_fdb_insert(priv, addr, port_mask, vid);
John Crispin6b93fb42016-09-15 16:26:41 +02001867}
1868
1869static int
1870qca8k_port_fdb_del(struct dsa_switch *ds, int port,
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001871 const unsigned char *addr, u16 vid)
John Crispin6b93fb42016-09-15 16:26:41 +02001872{
1873 struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
1874 u16 port_mask = BIT(port);
John Crispin6b93fb42016-09-15 16:26:41 +02001875
1876 if (!vid)
Jonathan McDowelle9d204f2020-08-01 18:05:54 +01001877 vid = QCA8K_PORT_VID_DEF;
John Crispin6b93fb42016-09-15 16:26:41 +02001878
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001879 return qca8k_fdb_del(priv, addr, port_mask, vid);
John Crispin6b93fb42016-09-15 16:26:41 +02001880}
1881
1882static int
1883qca8k_port_fdb_dump(struct dsa_switch *ds, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001884 dsa_fdb_dump_cb_t *cb, void *data)
John Crispin6b93fb42016-09-15 16:26:41 +02001885{
1886 struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
1887 struct qca8k_fdb _fdb = { 0 };
1888 int cnt = QCA8K_NUM_FDB_RECORDS;
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001889 bool is_static;
John Crispin6b93fb42016-09-15 16:26:41 +02001890 int ret = 0;
1891
1892 mutex_lock(&priv->reg_mutex);
1893 while (cnt-- && !qca8k_fdb_next(priv, &_fdb, port)) {
1894 if (!_fdb.aging)
1895 break;
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001896 is_static = (_fdb.aging == QCA8K_ATU_STATUS_STATIC);
1897 ret = cb(_fdb.mac, _fdb.vid, is_static, data);
John Crispin6b93fb42016-09-15 16:26:41 +02001898 if (ret)
1899 break;
1900 }
1901 mutex_unlock(&priv->reg_mutex);
1902
1903 return 0;
1904}
1905
Jonathan McDowell69462fe2020-08-01 18:06:46 +01001906static int
Vladimir Oltean89153ed2021-02-13 22:43:19 +02001907qca8k_port_vlan_filtering(struct dsa_switch *ds, int port, bool vlan_filtering,
1908 struct netlink_ext_ack *extack)
Jonathan McDowell69462fe2020-08-01 18:06:46 +01001909{
1910 struct qca8k_priv *priv = ds->priv;
Ansuel Smithaaf42142021-05-14 22:59:57 +02001911 int ret;
Jonathan McDowell69462fe2020-08-01 18:06:46 +01001912
1913 if (vlan_filtering) {
Ansuel Smithaaf42142021-05-14 22:59:57 +02001914 ret = qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port),
1915 QCA8K_PORT_LOOKUP_VLAN_MODE,
1916 QCA8K_PORT_LOOKUP_VLAN_MODE_SECURE);
Jonathan McDowell69462fe2020-08-01 18:06:46 +01001917 } else {
Ansuel Smithaaf42142021-05-14 22:59:57 +02001918 ret = qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port),
1919 QCA8K_PORT_LOOKUP_VLAN_MODE,
1920 QCA8K_PORT_LOOKUP_VLAN_MODE_NONE);
Jonathan McDowell69462fe2020-08-01 18:06:46 +01001921 }
1922
Ansuel Smithaaf42142021-05-14 22:59:57 +02001923 return ret;
Jonathan McDowell69462fe2020-08-01 18:06:46 +01001924}
1925
1926static int
Jonathan McDowell69462fe2020-08-01 18:06:46 +01001927qca8k_port_vlan_add(struct dsa_switch *ds, int port,
Vladimir Oltean31046a52021-02-13 22:43:18 +02001928 const struct switchdev_obj_port_vlan *vlan,
1929 struct netlink_ext_ack *extack)
Jonathan McDowell69462fe2020-08-01 18:06:46 +01001930{
1931 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1932 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1933 struct qca8k_priv *priv = ds->priv;
Ansuel Smithd7805752021-05-14 22:59:56 +02001934 int ret;
Jonathan McDowell69462fe2020-08-01 18:06:46 +01001935
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001936 ret = qca8k_vlan_add(priv, port, vlan->vid, untagged);
Vladimir Oltean1958d582021-01-09 02:01:53 +02001937 if (ret) {
Jonathan McDowell69462fe2020-08-01 18:06:46 +01001938 dev_err(priv->dev, "Failed to add VLAN to port %d (%d)", port, ret);
Vladimir Oltean1958d582021-01-09 02:01:53 +02001939 return ret;
1940 }
Jonathan McDowell69462fe2020-08-01 18:06:46 +01001941
1942 if (pvid) {
1943 int shift = 16 * (port % 2);
1944
Ansuel Smithaaf42142021-05-14 22:59:57 +02001945 ret = qca8k_rmw(priv, QCA8K_EGRESS_VLAN(port),
1946 0xfff << shift, vlan->vid << shift);
1947 if (ret)
1948 return ret;
1949
Ansuel Smithd7805752021-05-14 22:59:56 +02001950 ret = qca8k_write(priv, QCA8K_REG_PORT_VLAN_CTRL0(port),
1951 QCA8K_PORT_VLAN_CVID(vlan->vid) |
1952 QCA8K_PORT_VLAN_SVID(vlan->vid));
Jonathan McDowell69462fe2020-08-01 18:06:46 +01001953 }
Vladimir Oltean1958d582021-01-09 02:01:53 +02001954
Ansuel Smithaaf42142021-05-14 22:59:57 +02001955 return ret;
Jonathan McDowell69462fe2020-08-01 18:06:46 +01001956}
1957
1958static int
1959qca8k_port_vlan_del(struct dsa_switch *ds, int port,
1960 const struct switchdev_obj_port_vlan *vlan)
1961{
1962 struct qca8k_priv *priv = ds->priv;
Ansuel Smithd7805752021-05-14 22:59:56 +02001963 int ret;
Jonathan McDowell69462fe2020-08-01 18:06:46 +01001964
Vladimir Olteanb7a9e0d2021-01-09 02:01:46 +02001965 ret = qca8k_vlan_del(priv, port, vlan->vid);
Jonathan McDowell69462fe2020-08-01 18:06:46 +01001966 if (ret)
1967 dev_err(priv->dev, "Failed to delete VLAN from port %d (%d)", port, ret);
1968
1969 return ret;
1970}
1971
Ansuel Smitha46aec02021-05-14 23:00:13 +02001972static u32 qca8k_get_phy_flags(struct dsa_switch *ds, int port)
1973{
1974 struct qca8k_priv *priv = ds->priv;
1975
1976 /* Communicate to the phy internal driver the switch revision.
1977 * Based on the switch revision different values needs to be
1978 * set to the dbg and mmd reg on the phy.
1979 * The first 2 bit are used to communicate the switch revision
1980 * to the phy driver.
1981 */
1982 if (port > 0 && port < 6)
1983 return priv->switch_revision;
1984
1985 return 0;
1986}
1987
John Crispin6b93fb42016-09-15 16:26:41 +02001988static enum dsa_tag_protocol
Florian Fainelli4d776482020-01-07 21:06:05 -08001989qca8k_get_tag_protocol(struct dsa_switch *ds, int port,
1990 enum dsa_tag_protocol mp)
John Crispin6b93fb42016-09-15 16:26:41 +02001991{
1992 return DSA_TAG_PROTO_QCA;
1993}
1994
Florian Fainellia82f67a2017-01-08 14:52:08 -08001995static const struct dsa_switch_ops qca8k_switch_ops = {
John Crispin6b93fb42016-09-15 16:26:41 +02001996 .get_tag_protocol = qca8k_get_tag_protocol,
1997 .setup = qca8k_setup,
John Crispin6b93fb42016-09-15 16:26:41 +02001998 .get_strings = qca8k_get_strings,
John Crispin6b93fb42016-09-15 16:26:41 +02001999 .get_ethtool_stats = qca8k_get_ethtool_stats,
2000 .get_sset_count = qca8k_get_sset_count,
Vivien Didelot08f50062017-08-01 16:32:41 -04002001 .get_mac_eee = qca8k_get_mac_eee,
2002 .set_mac_eee = qca8k_set_mac_eee,
John Crispin6b93fb42016-09-15 16:26:41 +02002003 .port_enable = qca8k_port_enable,
2004 .port_disable = qca8k_port_disable,
Jonathan McDowellf58d2592020-07-18 17:32:14 +01002005 .port_change_mtu = qca8k_port_change_mtu,
2006 .port_max_mtu = qca8k_port_max_mtu,
John Crispin6b93fb42016-09-15 16:26:41 +02002007 .port_stp_state_set = qca8k_port_stp_state_set,
2008 .port_bridge_join = qca8k_port_bridge_join,
2009 .port_bridge_leave = qca8k_port_bridge_leave,
John Crispin6b93fb42016-09-15 16:26:41 +02002010 .port_fdb_add = qca8k_port_fdb_add,
2011 .port_fdb_del = qca8k_port_fdb_del,
2012 .port_fdb_dump = qca8k_port_fdb_dump,
Jonathan McDowell69462fe2020-08-01 18:06:46 +01002013 .port_vlan_filtering = qca8k_port_vlan_filtering,
Jonathan McDowell69462fe2020-08-01 18:06:46 +01002014 .port_vlan_add = qca8k_port_vlan_add,
2015 .port_vlan_del = qca8k_port_vlan_del,
Jonathan McDowellb3591c22020-06-20 11:30:32 +01002016 .phylink_validate = qca8k_phylink_validate,
2017 .phylink_mac_link_state = qca8k_phylink_mac_link_state,
2018 .phylink_mac_config = qca8k_phylink_mac_config,
2019 .phylink_mac_link_down = qca8k_phylink_mac_link_down,
2020 .phylink_mac_link_up = qca8k_phylink_mac_link_up,
Ansuel Smitha46aec02021-05-14 23:00:13 +02002021 .get_phy_flags = qca8k_get_phy_flags,
John Crispin6b93fb42016-09-15 16:26:41 +02002022};
2023
Ansuel Smith95ffeaf2021-05-14 23:00:04 +02002024static int qca8k_read_switch_id(struct qca8k_priv *priv)
2025{
2026 const struct qca8k_match_data *data;
2027 u32 val;
2028 u8 id;
Yang Yingliang7c9896e2021-05-29 11:04:38 +08002029 int ret;
Ansuel Smith95ffeaf2021-05-14 23:00:04 +02002030
2031 /* get the switches ID from the compatible */
2032 data = of_device_get_match_data(priv->dev);
2033 if (!data)
2034 return -ENODEV;
2035
Yang Yingliang7c9896e2021-05-29 11:04:38 +08002036 ret = qca8k_read(priv, QCA8K_REG_MASK_CTRL, &val);
2037 if (ret < 0)
Ansuel Smith95ffeaf2021-05-14 23:00:04 +02002038 return -ENODEV;
2039
2040 id = QCA8K_MASK_CTRL_DEVICE_ID(val & QCA8K_MASK_CTRL_DEVICE_ID_MASK);
2041 if (id != data->id) {
2042 dev_err(priv->dev, "Switch id detected %x but expected %x", id, data->id);
2043 return -ENODEV;
2044 }
2045
2046 priv->switch_id = id;
2047
2048 /* Save revision to communicate to the internal PHY driver */
2049 priv->switch_revision = (val & QCA8K_MASK_CTRL_REV_ID_MASK);
2050
2051 return 0;
2052}
2053
John Crispin6b93fb42016-09-15 16:26:41 +02002054static int
2055qca8k_sw_probe(struct mdio_device *mdiodev)
2056{
2057 struct qca8k_priv *priv;
Ansuel Smith95ffeaf2021-05-14 23:00:04 +02002058 int ret;
John Crispin6b93fb42016-09-15 16:26:41 +02002059
2060 /* allocate the private data struct so that we can probe the switches
2061 * ID register
2062 */
2063 priv = devm_kzalloc(&mdiodev->dev, sizeof(*priv), GFP_KERNEL);
2064 if (!priv)
2065 return -ENOMEM;
2066
2067 priv->bus = mdiodev->bus;
Michal Vokáč9bb22892018-05-23 08:20:22 +02002068 priv->dev = &mdiodev->dev;
John Crispin6b93fb42016-09-15 16:26:41 +02002069
Christian Lampartera653f2f2019-06-25 10:41:51 +02002070 priv->reset_gpio = devm_gpiod_get_optional(priv->dev, "reset",
2071 GPIOD_ASIS);
2072 if (IS_ERR(priv->reset_gpio))
2073 return PTR_ERR(priv->reset_gpio);
2074
2075 if (priv->reset_gpio) {
2076 gpiod_set_value_cansleep(priv->reset_gpio, 1);
2077 /* The active low duration must be greater than 10 ms
2078 * and checkpatch.pl wants 20 ms.
2079 */
2080 msleep(20);
2081 gpiod_set_value_cansleep(priv->reset_gpio, 0);
2082 }
2083
Ansuel Smith95ffeaf2021-05-14 23:00:04 +02002084 /* Check the detected switch id */
2085 ret = qca8k_read_switch_id(priv);
2086 if (ret)
2087 return ret;
Ansuel Smith6e82a452021-05-14 22:59:59 +02002088
Michal Vokáč67122a72020-06-03 13:31:39 +02002089 priv->ds = devm_kzalloc(&mdiodev->dev, sizeof(*priv->ds), GFP_KERNEL);
John Crispin6b93fb42016-09-15 16:26:41 +02002090 if (!priv->ds)
2091 return -ENOMEM;
2092
Vivien Didelot7e99e3472019-10-21 16:51:30 -04002093 priv->ds->dev = &mdiodev->dev;
Michal Vokáčf0d532c2019-10-24 15:46:58 +02002094 priv->ds->num_ports = QCA8K_NUM_PORTS;
John Crispin6b93fb42016-09-15 16:26:41 +02002095 priv->ds->priv = priv;
Christian Lamparterdb460c52019-03-22 01:05:03 +01002096 priv->ops = qca8k_switch_ops;
2097 priv->ds->ops = &priv->ops;
John Crispin6b93fb42016-09-15 16:26:41 +02002098 mutex_init(&priv->reg_mutex);
2099 dev_set_drvdata(&mdiodev->dev, priv);
2100
Vivien Didelot23c9ee42017-05-26 18:12:51 -04002101 return dsa_register_switch(priv->ds);
John Crispin6b93fb42016-09-15 16:26:41 +02002102}
2103
2104static void
2105qca8k_sw_remove(struct mdio_device *mdiodev)
2106{
2107 struct qca8k_priv *priv = dev_get_drvdata(&mdiodev->dev);
2108 int i;
2109
Vladimir Oltean0650bf52021-09-17 16:34:33 +03002110 if (!priv)
2111 return;
2112
John Crispin6b93fb42016-09-15 16:26:41 +02002113 for (i = 0; i < QCA8K_NUM_PORTS; i++)
2114 qca8k_port_set_status(priv, i, 0);
2115
2116 dsa_unregister_switch(priv->ds);
Vladimir Oltean0650bf52021-09-17 16:34:33 +03002117
2118 dev_set_drvdata(&mdiodev->dev, NULL);
2119}
2120
2121static void qca8k_sw_shutdown(struct mdio_device *mdiodev)
2122{
2123 struct qca8k_priv *priv = dev_get_drvdata(&mdiodev->dev);
2124
2125 if (!priv)
2126 return;
2127
2128 dsa_switch_shutdown(priv->ds);
2129
2130 dev_set_drvdata(&mdiodev->dev, NULL);
John Crispin6b93fb42016-09-15 16:26:41 +02002131}
2132
2133#ifdef CONFIG_PM_SLEEP
2134static void
2135qca8k_set_pm(struct qca8k_priv *priv, int enable)
2136{
2137 int i;
2138
2139 for (i = 0; i < QCA8K_NUM_PORTS; i++) {
2140 if (!priv->port_sts[i].enabled)
2141 continue;
2142
2143 qca8k_port_set_status(priv, i, enable);
2144 }
2145}
2146
2147static int qca8k_suspend(struct device *dev)
2148{
Wolfram Sang717de372018-10-21 22:00:13 +02002149 struct qca8k_priv *priv = dev_get_drvdata(dev);
John Crispin6b93fb42016-09-15 16:26:41 +02002150
2151 qca8k_set_pm(priv, 0);
2152
2153 return dsa_switch_suspend(priv->ds);
2154}
2155
2156static int qca8k_resume(struct device *dev)
2157{
Wolfram Sang717de372018-10-21 22:00:13 +02002158 struct qca8k_priv *priv = dev_get_drvdata(dev);
John Crispin6b93fb42016-09-15 16:26:41 +02002159
2160 qca8k_set_pm(priv, 1);
2161
2162 return dsa_switch_resume(priv->ds);
2163}
2164#endif /* CONFIG_PM_SLEEP */
2165
2166static SIMPLE_DEV_PM_OPS(qca8k_pm_ops,
2167 qca8k_suspend, qca8k_resume);
2168
Ansuel Smithf477d1c2021-10-14 00:39:17 +02002169static const struct qca8k_match_data qca8327 = {
2170 .id = QCA8K_ID_QCA8327,
2171 .reduced_package = true,
2172};
2173
2174static const struct qca8k_match_data qca8328 = {
Ansuel Smith6e82a452021-05-14 22:59:59 +02002175 .id = QCA8K_ID_QCA8327,
2176};
2177
2178static const struct qca8k_match_data qca833x = {
2179 .id = QCA8K_ID_QCA8337,
2180};
2181
John Crispin6b93fb42016-09-15 16:26:41 +02002182static const struct of_device_id qca8k_of_match[] = {
Ansuel Smithf477d1c2021-10-14 00:39:17 +02002183 { .compatible = "qca,qca8327", .data = &qca8327 },
2184 { .compatible = "qca,qca8328", .data = &qca8328 },
Ansuel Smith6e82a452021-05-14 22:59:59 +02002185 { .compatible = "qca,qca8334", .data = &qca833x },
2186 { .compatible = "qca,qca8337", .data = &qca833x },
John Crispin6b93fb42016-09-15 16:26:41 +02002187 { /* sentinel */ },
2188};
2189
2190static struct mdio_driver qca8kmdio_driver = {
2191 .probe = qca8k_sw_probe,
2192 .remove = qca8k_sw_remove,
Vladimir Oltean0650bf52021-09-17 16:34:33 +03002193 .shutdown = qca8k_sw_shutdown,
John Crispin6b93fb42016-09-15 16:26:41 +02002194 .mdiodrv.driver = {
2195 .name = "qca8k",
2196 .of_match_table = qca8k_of_match,
2197 .pm = &qca8k_pm_ops,
2198 },
2199};
2200
Wei Yongjuna084ab32016-09-21 15:05:05 +00002201mdio_module_driver(qca8kmdio_driver);
John Crispin6b93fb42016-09-15 16:26:41 +02002202
2203MODULE_AUTHOR("Mathieu Olivari, John Crispin <john@phrozen.org>");
2204MODULE_DESCRIPTION("Driver for QCA8K ethernet switch family");
2205MODULE_LICENSE("GPL v2");
2206MODULE_ALIAS("platform:qca8k");