Michal Vokáč | 63a786a | 2018-05-23 08:20:23 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2009 Felix Fietkau <nbd@nbd.name> |
| 4 | * Copyright (C) 2011-2012 Gabor Juhos <juhosg@openwrt.org> |
xiaofeis | abb48f8 | 2019-07-28 08:57:50 +0800 | [diff] [blame] | 5 | * Copyright (c) 2015, 2019, The Linux Foundation. All rights reserved. |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 6 | * Copyright (c) 2016 John Crispin <john@phrozen.org> |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #include <linux/module.h> |
| 10 | #include <linux/phy.h> |
| 11 | #include <linux/netdevice.h> |
| 12 | #include <net/dsa.h> |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 13 | #include <linux/of_net.h> |
Ansuel Smith | 759bafb | 2021-05-14 23:00:10 +0200 | [diff] [blame] | 14 | #include <linux/of_mdio.h> |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 15 | #include <linux/of_platform.h> |
| 16 | #include <linux/if_bridge.h> |
| 17 | #include <linux/mdio.h> |
Jonathan McDowell | b3591c2 | 2020-06-20 11:30:32 +0100 | [diff] [blame] | 18 | #include <linux/phylink.h> |
Christian Lamparter | f32ae8a | 2019-07-12 17:33:36 +0200 | [diff] [blame] | 19 | #include <linux/gpio/consumer.h> |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 20 | #include <linux/etherdevice.h> |
| 21 | |
| 22 | #include "qca8k.h" |
| 23 | |
| 24 | #define MIB_DESC(_s, _o, _n) \ |
| 25 | { \ |
| 26 | .size = (_s), \ |
| 27 | .offset = (_o), \ |
| 28 | .name = (_n), \ |
| 29 | } |
| 30 | |
| 31 | static const struct qca8k_mib_desc ar8327_mib[] = { |
| 32 | MIB_DESC(1, 0x00, "RxBroad"), |
| 33 | MIB_DESC(1, 0x04, "RxPause"), |
| 34 | MIB_DESC(1, 0x08, "RxMulti"), |
| 35 | MIB_DESC(1, 0x0c, "RxFcsErr"), |
| 36 | MIB_DESC(1, 0x10, "RxAlignErr"), |
| 37 | MIB_DESC(1, 0x14, "RxRunt"), |
| 38 | MIB_DESC(1, 0x18, "RxFragment"), |
| 39 | MIB_DESC(1, 0x1c, "Rx64Byte"), |
| 40 | MIB_DESC(1, 0x20, "Rx128Byte"), |
| 41 | MIB_DESC(1, 0x24, "Rx256Byte"), |
| 42 | MIB_DESC(1, 0x28, "Rx512Byte"), |
| 43 | MIB_DESC(1, 0x2c, "Rx1024Byte"), |
| 44 | MIB_DESC(1, 0x30, "Rx1518Byte"), |
| 45 | MIB_DESC(1, 0x34, "RxMaxByte"), |
| 46 | MIB_DESC(1, 0x38, "RxTooLong"), |
| 47 | MIB_DESC(2, 0x3c, "RxGoodByte"), |
| 48 | MIB_DESC(2, 0x44, "RxBadByte"), |
| 49 | MIB_DESC(1, 0x4c, "RxOverFlow"), |
| 50 | MIB_DESC(1, 0x50, "Filtered"), |
| 51 | MIB_DESC(1, 0x54, "TxBroad"), |
| 52 | MIB_DESC(1, 0x58, "TxPause"), |
| 53 | MIB_DESC(1, 0x5c, "TxMulti"), |
| 54 | MIB_DESC(1, 0x60, "TxUnderRun"), |
| 55 | MIB_DESC(1, 0x64, "Tx64Byte"), |
| 56 | MIB_DESC(1, 0x68, "Tx128Byte"), |
| 57 | MIB_DESC(1, 0x6c, "Tx256Byte"), |
| 58 | MIB_DESC(1, 0x70, "Tx512Byte"), |
| 59 | MIB_DESC(1, 0x74, "Tx1024Byte"), |
| 60 | MIB_DESC(1, 0x78, "Tx1518Byte"), |
| 61 | MIB_DESC(1, 0x7c, "TxMaxByte"), |
| 62 | MIB_DESC(1, 0x80, "TxOverSize"), |
| 63 | MIB_DESC(2, 0x84, "TxByte"), |
| 64 | MIB_DESC(1, 0x8c, "TxCollision"), |
| 65 | MIB_DESC(1, 0x90, "TxAbortCol"), |
| 66 | MIB_DESC(1, 0x94, "TxMultiCol"), |
| 67 | MIB_DESC(1, 0x98, "TxSingleCol"), |
| 68 | MIB_DESC(1, 0x9c, "TxExcDefer"), |
| 69 | MIB_DESC(1, 0xa0, "TxDefer"), |
| 70 | MIB_DESC(1, 0xa4, "TxLateCol"), |
| 71 | }; |
| 72 | |
| 73 | /* The 32bit switch registers are accessed indirectly. To achieve this we need |
| 74 | * to set the page of the register. Track the last page that was set to reduce |
| 75 | * mdio writes |
| 76 | */ |
| 77 | static u16 qca8k_current_page = 0xffff; |
| 78 | |
| 79 | static void |
| 80 | qca8k_split_addr(u32 regaddr, u16 *r1, u16 *r2, u16 *page) |
| 81 | { |
| 82 | regaddr >>= 1; |
| 83 | *r1 = regaddr & 0x1e; |
| 84 | |
| 85 | regaddr >>= 5; |
| 86 | *r2 = regaddr & 0x7; |
| 87 | |
| 88 | regaddr >>= 3; |
| 89 | *page = regaddr & 0x3ff; |
| 90 | } |
| 91 | |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 92 | static int |
| 93 | qca8k_mii_read32(struct mii_bus *bus, int phy_id, u32 regnum, u32 *val) |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 94 | { |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 95 | int ret; |
| 96 | |
| 97 | ret = bus->read(bus, phy_id, regnum); |
| 98 | if (ret >= 0) { |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 99 | *val = ret; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 100 | ret = bus->read(bus, phy_id, regnum + 1); |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 101 | *val |= ret << 16; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 102 | } |
| 103 | |
| 104 | if (ret < 0) { |
| 105 | dev_err_ratelimited(&bus->dev, |
| 106 | "failed to read qca8k 32bit register\n"); |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 107 | *val = 0; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 108 | return ret; |
| 109 | } |
| 110 | |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 111 | return 0; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 112 | } |
| 113 | |
| 114 | static void |
| 115 | qca8k_mii_write32(struct mii_bus *bus, int phy_id, u32 regnum, u32 val) |
| 116 | { |
| 117 | u16 lo, hi; |
| 118 | int ret; |
| 119 | |
| 120 | lo = val & 0xffff; |
| 121 | hi = (u16)(val >> 16); |
| 122 | |
| 123 | ret = bus->write(bus, phy_id, regnum, lo); |
| 124 | if (ret >= 0) |
| 125 | ret = bus->write(bus, phy_id, regnum + 1, hi); |
| 126 | if (ret < 0) |
| 127 | dev_err_ratelimited(&bus->dev, |
| 128 | "failed to write qca8k 32bit register\n"); |
| 129 | } |
| 130 | |
Ansuel Smith | ba5707e | 2021-05-14 22:59:54 +0200 | [diff] [blame] | 131 | static int |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 132 | qca8k_set_page(struct mii_bus *bus, u16 page) |
| 133 | { |
Ansuel Smith | ba5707e | 2021-05-14 22:59:54 +0200 | [diff] [blame] | 134 | int ret; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 135 | |
Ansuel Smith | ba5707e | 2021-05-14 22:59:54 +0200 | [diff] [blame] | 136 | if (page == qca8k_current_page) |
| 137 | return 0; |
| 138 | |
| 139 | ret = bus->write(bus, 0x18, 0, page); |
| 140 | if (ret < 0) { |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 141 | dev_err_ratelimited(&bus->dev, |
| 142 | "failed to set qca8k page\n"); |
Ansuel Smith | ba5707e | 2021-05-14 22:59:54 +0200 | [diff] [blame] | 143 | return ret; |
| 144 | } |
| 145 | |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 146 | qca8k_current_page = page; |
Ansuel Smith | 617960d | 2021-05-14 23:00:09 +0200 | [diff] [blame] | 147 | usleep_range(1000, 2000); |
Ansuel Smith | ba5707e | 2021-05-14 22:59:54 +0200 | [diff] [blame] | 148 | return 0; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 149 | } |
| 150 | |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 151 | static int |
| 152 | qca8k_read(struct qca8k_priv *priv, u32 reg, u32 *val) |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 153 | { |
Ansuel Smith | 504bf65 | 2021-05-14 22:59:53 +0200 | [diff] [blame] | 154 | struct mii_bus *bus = priv->bus; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 155 | u16 r1, r2, page; |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 156 | int ret; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 157 | |
| 158 | qca8k_split_addr(reg, &r1, &r2, &page); |
| 159 | |
Ansuel Smith | 504bf65 | 2021-05-14 22:59:53 +0200 | [diff] [blame] | 160 | mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED); |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 161 | |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 162 | ret = qca8k_set_page(bus, page); |
| 163 | if (ret < 0) |
Ansuel Smith | ba5707e | 2021-05-14 22:59:54 +0200 | [diff] [blame] | 164 | goto exit; |
| 165 | |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 166 | ret = qca8k_mii_read32(bus, 0x10 | r2, r1, val); |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 167 | |
Ansuel Smith | ba5707e | 2021-05-14 22:59:54 +0200 | [diff] [blame] | 168 | exit: |
Ansuel Smith | 504bf65 | 2021-05-14 22:59:53 +0200 | [diff] [blame] | 169 | mutex_unlock(&bus->mdio_lock); |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 170 | return ret; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 171 | } |
| 172 | |
Ansuel Smith | d780575 | 2021-05-14 22:59:56 +0200 | [diff] [blame] | 173 | static int |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 174 | qca8k_write(struct qca8k_priv *priv, u32 reg, u32 val) |
| 175 | { |
Ansuel Smith | 504bf65 | 2021-05-14 22:59:53 +0200 | [diff] [blame] | 176 | struct mii_bus *bus = priv->bus; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 177 | u16 r1, r2, page; |
Ansuel Smith | ba5707e | 2021-05-14 22:59:54 +0200 | [diff] [blame] | 178 | int ret; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 179 | |
| 180 | qca8k_split_addr(reg, &r1, &r2, &page); |
| 181 | |
Ansuel Smith | 504bf65 | 2021-05-14 22:59:53 +0200 | [diff] [blame] | 182 | mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED); |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 183 | |
Ansuel Smith | ba5707e | 2021-05-14 22:59:54 +0200 | [diff] [blame] | 184 | ret = qca8k_set_page(bus, page); |
| 185 | if (ret < 0) |
| 186 | goto exit; |
| 187 | |
Ansuel Smith | 504bf65 | 2021-05-14 22:59:53 +0200 | [diff] [blame] | 188 | qca8k_mii_write32(bus, 0x10 | r2, r1, val); |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 189 | |
Ansuel Smith | ba5707e | 2021-05-14 22:59:54 +0200 | [diff] [blame] | 190 | exit: |
Ansuel Smith | 504bf65 | 2021-05-14 22:59:53 +0200 | [diff] [blame] | 191 | mutex_unlock(&bus->mdio_lock); |
Ansuel Smith | d780575 | 2021-05-14 22:59:56 +0200 | [diff] [blame] | 192 | return ret; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 193 | } |
| 194 | |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 195 | static int |
| 196 | qca8k_rmw(struct qca8k_priv *priv, u32 reg, u32 mask, u32 write_val) |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 197 | { |
Ansuel Smith | 504bf65 | 2021-05-14 22:59:53 +0200 | [diff] [blame] | 198 | struct mii_bus *bus = priv->bus; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 199 | u16 r1, r2, page; |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 200 | u32 val; |
| 201 | int ret; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 202 | |
| 203 | qca8k_split_addr(reg, &r1, &r2, &page); |
| 204 | |
Ansuel Smith | 504bf65 | 2021-05-14 22:59:53 +0200 | [diff] [blame] | 205 | mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED); |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 206 | |
Ansuel Smith | ba5707e | 2021-05-14 22:59:54 +0200 | [diff] [blame] | 207 | ret = qca8k_set_page(bus, page); |
| 208 | if (ret < 0) |
| 209 | goto exit; |
| 210 | |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 211 | ret = qca8k_mii_read32(bus, 0x10 | r2, r1, &val); |
| 212 | if (ret < 0) |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 213 | goto exit; |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 214 | |
| 215 | val &= ~mask; |
| 216 | val |= write_val; |
| 217 | qca8k_mii_write32(bus, 0x10 | r2, r1, val); |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 218 | |
Ansuel Smith | ba5707e | 2021-05-14 22:59:54 +0200 | [diff] [blame] | 219 | exit: |
Ansuel Smith | 504bf65 | 2021-05-14 22:59:53 +0200 | [diff] [blame] | 220 | mutex_unlock(&bus->mdio_lock); |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 221 | |
| 222 | return ret; |
| 223 | } |
| 224 | |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 225 | static int |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 226 | qca8k_reg_set(struct qca8k_priv *priv, u32 reg, u32 val) |
| 227 | { |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 228 | return qca8k_rmw(priv, reg, 0, val); |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 229 | } |
| 230 | |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 231 | static int |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 232 | qca8k_reg_clear(struct qca8k_priv *priv, u32 reg, u32 val) |
| 233 | { |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 234 | return qca8k_rmw(priv, reg, val, 0); |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 235 | } |
| 236 | |
| 237 | static int |
| 238 | qca8k_regmap_read(void *ctx, uint32_t reg, uint32_t *val) |
| 239 | { |
| 240 | struct qca8k_priv *priv = (struct qca8k_priv *)ctx; |
| 241 | |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 242 | return qca8k_read(priv, reg, val); |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 243 | } |
| 244 | |
| 245 | static int |
| 246 | qca8k_regmap_write(void *ctx, uint32_t reg, uint32_t val) |
| 247 | { |
| 248 | struct qca8k_priv *priv = (struct qca8k_priv *)ctx; |
| 249 | |
Ansuel Smith | d780575 | 2021-05-14 22:59:56 +0200 | [diff] [blame] | 250 | return qca8k_write(priv, reg, val); |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 251 | } |
| 252 | |
| 253 | static const struct regmap_range qca8k_readable_ranges[] = { |
| 254 | regmap_reg_range(0x0000, 0x00e4), /* Global control */ |
| 255 | regmap_reg_range(0x0100, 0x0168), /* EEE control */ |
| 256 | regmap_reg_range(0x0200, 0x0270), /* Parser control */ |
| 257 | regmap_reg_range(0x0400, 0x0454), /* ACL */ |
| 258 | regmap_reg_range(0x0600, 0x0718), /* Lookup */ |
| 259 | regmap_reg_range(0x0800, 0x0b70), /* QM */ |
| 260 | regmap_reg_range(0x0c00, 0x0c80), /* PKT */ |
| 261 | regmap_reg_range(0x0e00, 0x0e98), /* L3 */ |
| 262 | regmap_reg_range(0x1000, 0x10ac), /* MIB - Port0 */ |
| 263 | regmap_reg_range(0x1100, 0x11ac), /* MIB - Port1 */ |
| 264 | regmap_reg_range(0x1200, 0x12ac), /* MIB - Port2 */ |
| 265 | regmap_reg_range(0x1300, 0x13ac), /* MIB - Port3 */ |
| 266 | regmap_reg_range(0x1400, 0x14ac), /* MIB - Port4 */ |
| 267 | regmap_reg_range(0x1500, 0x15ac), /* MIB - Port5 */ |
| 268 | regmap_reg_range(0x1600, 0x16ac), /* MIB - Port6 */ |
| 269 | |
| 270 | }; |
| 271 | |
Bhumika Goyal | 7e3108f | 2017-08-29 22:17:52 +0530 | [diff] [blame] | 272 | static const struct regmap_access_table qca8k_readable_table = { |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 273 | .yes_ranges = qca8k_readable_ranges, |
| 274 | .n_yes_ranges = ARRAY_SIZE(qca8k_readable_ranges), |
| 275 | }; |
| 276 | |
Wei Yongjun | fcfbfd6 | 2016-09-21 15:04:43 +0000 | [diff] [blame] | 277 | static struct regmap_config qca8k_regmap_config = { |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 278 | .reg_bits = 16, |
| 279 | .val_bits = 32, |
| 280 | .reg_stride = 4, |
| 281 | .max_register = 0x16ac, /* end MIB - Port6 range */ |
| 282 | .reg_read = qca8k_regmap_read, |
| 283 | .reg_write = qca8k_regmap_write, |
| 284 | .rd_table = &qca8k_readable_table, |
| 285 | }; |
| 286 | |
| 287 | static int |
| 288 | qca8k_busy_wait(struct qca8k_priv *priv, u32 reg, u32 mask) |
| 289 | { |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 290 | int ret, ret1; |
Ansuel Smith | 2ad255f | 2021-05-14 22:59:52 +0200 | [diff] [blame] | 291 | u32 val; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 292 | |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 293 | ret = read_poll_timeout(qca8k_read, ret1, !(val & mask), |
Ansuel Smith | 2ad255f | 2021-05-14 22:59:52 +0200 | [diff] [blame] | 294 | 0, QCA8K_BUSY_WAIT_TIMEOUT * USEC_PER_MSEC, false, |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 295 | priv, reg, &val); |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 296 | |
Ansuel Smith | 2ad255f | 2021-05-14 22:59:52 +0200 | [diff] [blame] | 297 | /* Check if qca8k_read has failed for a different reason |
| 298 | * before returning -ETIMEDOUT |
| 299 | */ |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 300 | if (ret < 0 && ret1 < 0) |
| 301 | return ret1; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 302 | |
Ansuel Smith | 2ad255f | 2021-05-14 22:59:52 +0200 | [diff] [blame] | 303 | return ret; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 304 | } |
| 305 | |
Ansuel Smith | 028f5f8 | 2021-05-14 22:59:55 +0200 | [diff] [blame] | 306 | static int |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 307 | qca8k_fdb_read(struct qca8k_priv *priv, struct qca8k_fdb *fdb) |
| 308 | { |
Ansuel Smith | 028f5f8 | 2021-05-14 22:59:55 +0200 | [diff] [blame] | 309 | u32 reg[4], val; |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 310 | int i, ret; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 311 | |
| 312 | /* load the ARL table into an array */ |
Ansuel Smith | 028f5f8 | 2021-05-14 22:59:55 +0200 | [diff] [blame] | 313 | for (i = 0; i < 4; i++) { |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 314 | ret = qca8k_read(priv, QCA8K_REG_ATU_DATA0 + (i * 4), &val); |
| 315 | if (ret < 0) |
| 316 | return ret; |
Ansuel Smith | 028f5f8 | 2021-05-14 22:59:55 +0200 | [diff] [blame] | 317 | |
| 318 | reg[i] = val; |
| 319 | } |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 320 | |
| 321 | /* vid - 83:72 */ |
| 322 | fdb->vid = (reg[2] >> QCA8K_ATU_VID_S) & QCA8K_ATU_VID_M; |
| 323 | /* aging - 67:64 */ |
| 324 | fdb->aging = reg[2] & QCA8K_ATU_STATUS_M; |
| 325 | /* portmask - 54:48 */ |
| 326 | fdb->port_mask = (reg[1] >> QCA8K_ATU_PORT_S) & QCA8K_ATU_PORT_M; |
| 327 | /* mac - 47:0 */ |
| 328 | fdb->mac[0] = (reg[1] >> QCA8K_ATU_ADDR0_S) & 0xff; |
| 329 | fdb->mac[1] = reg[1] & 0xff; |
| 330 | fdb->mac[2] = (reg[0] >> QCA8K_ATU_ADDR2_S) & 0xff; |
| 331 | fdb->mac[3] = (reg[0] >> QCA8K_ATU_ADDR3_S) & 0xff; |
| 332 | fdb->mac[4] = (reg[0] >> QCA8K_ATU_ADDR4_S) & 0xff; |
| 333 | fdb->mac[5] = reg[0] & 0xff; |
Ansuel Smith | 028f5f8 | 2021-05-14 22:59:55 +0200 | [diff] [blame] | 334 | |
| 335 | return 0; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 336 | } |
| 337 | |
| 338 | static void |
| 339 | qca8k_fdb_write(struct qca8k_priv *priv, u16 vid, u8 port_mask, const u8 *mac, |
| 340 | u8 aging) |
| 341 | { |
| 342 | u32 reg[3] = { 0 }; |
| 343 | int i; |
| 344 | |
| 345 | /* vid - 83:72 */ |
| 346 | reg[2] = (vid & QCA8K_ATU_VID_M) << QCA8K_ATU_VID_S; |
| 347 | /* aging - 67:64 */ |
| 348 | reg[2] |= aging & QCA8K_ATU_STATUS_M; |
| 349 | /* portmask - 54:48 */ |
| 350 | reg[1] = (port_mask & QCA8K_ATU_PORT_M) << QCA8K_ATU_PORT_S; |
| 351 | /* mac - 47:0 */ |
| 352 | reg[1] |= mac[0] << QCA8K_ATU_ADDR0_S; |
| 353 | reg[1] |= mac[1]; |
| 354 | reg[0] |= mac[2] << QCA8K_ATU_ADDR2_S; |
| 355 | reg[0] |= mac[3] << QCA8K_ATU_ADDR3_S; |
| 356 | reg[0] |= mac[4] << QCA8K_ATU_ADDR4_S; |
| 357 | reg[0] |= mac[5]; |
| 358 | |
| 359 | /* load the array into the ARL table */ |
| 360 | for (i = 0; i < 3; i++) |
| 361 | qca8k_write(priv, QCA8K_REG_ATU_DATA0 + (i * 4), reg[i]); |
| 362 | } |
| 363 | |
| 364 | static int |
| 365 | qca8k_fdb_access(struct qca8k_priv *priv, enum qca8k_fdb_cmd cmd, int port) |
| 366 | { |
| 367 | u32 reg; |
Ansuel Smith | d780575 | 2021-05-14 22:59:56 +0200 | [diff] [blame] | 368 | int ret; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 369 | |
| 370 | /* Set the command and FDB index */ |
| 371 | reg = QCA8K_ATU_FUNC_BUSY; |
| 372 | reg |= cmd; |
| 373 | if (port >= 0) { |
| 374 | reg |= QCA8K_ATU_FUNC_PORT_EN; |
| 375 | reg |= (port & QCA8K_ATU_FUNC_PORT_M) << QCA8K_ATU_FUNC_PORT_S; |
| 376 | } |
| 377 | |
| 378 | /* Write the function register triggering the table access */ |
Ansuel Smith | d780575 | 2021-05-14 22:59:56 +0200 | [diff] [blame] | 379 | ret = qca8k_write(priv, QCA8K_REG_ATU_FUNC, reg); |
| 380 | if (ret) |
| 381 | return ret; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 382 | |
| 383 | /* wait for completion */ |
Ansuel Smith | b7c818d | 2021-05-14 22:59:58 +0200 | [diff] [blame] | 384 | ret = qca8k_busy_wait(priv, QCA8K_REG_ATU_FUNC, QCA8K_ATU_FUNC_BUSY); |
| 385 | if (ret) |
| 386 | return ret; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 387 | |
| 388 | /* Check for table full violation when adding an entry */ |
| 389 | if (cmd == QCA8K_FDB_LOAD) { |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 390 | ret = qca8k_read(priv, QCA8K_REG_ATU_FUNC, ®); |
| 391 | if (ret < 0) |
| 392 | return ret; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 393 | if (reg & QCA8K_ATU_FUNC_FULL) |
| 394 | return -1; |
| 395 | } |
| 396 | |
| 397 | return 0; |
| 398 | } |
| 399 | |
| 400 | static int |
| 401 | qca8k_fdb_next(struct qca8k_priv *priv, struct qca8k_fdb *fdb, int port) |
| 402 | { |
| 403 | int ret; |
| 404 | |
| 405 | qca8k_fdb_write(priv, fdb->vid, fdb->port_mask, fdb->mac, fdb->aging); |
| 406 | ret = qca8k_fdb_access(priv, QCA8K_FDB_NEXT, port); |
Ansuel Smith | 028f5f8 | 2021-05-14 22:59:55 +0200 | [diff] [blame] | 407 | if (ret < 0) |
| 408 | return ret; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 409 | |
Ansuel Smith | 028f5f8 | 2021-05-14 22:59:55 +0200 | [diff] [blame] | 410 | return qca8k_fdb_read(priv, fdb); |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 411 | } |
| 412 | |
| 413 | static int |
| 414 | qca8k_fdb_add(struct qca8k_priv *priv, const u8 *mac, u16 port_mask, |
| 415 | u16 vid, u8 aging) |
| 416 | { |
| 417 | int ret; |
| 418 | |
| 419 | mutex_lock(&priv->reg_mutex); |
| 420 | qca8k_fdb_write(priv, vid, port_mask, mac, aging); |
| 421 | ret = qca8k_fdb_access(priv, QCA8K_FDB_LOAD, -1); |
| 422 | mutex_unlock(&priv->reg_mutex); |
| 423 | |
| 424 | return ret; |
| 425 | } |
| 426 | |
| 427 | static int |
| 428 | qca8k_fdb_del(struct qca8k_priv *priv, const u8 *mac, u16 port_mask, u16 vid) |
| 429 | { |
| 430 | int ret; |
| 431 | |
| 432 | mutex_lock(&priv->reg_mutex); |
| 433 | qca8k_fdb_write(priv, vid, port_mask, mac, 0); |
| 434 | ret = qca8k_fdb_access(priv, QCA8K_FDB_PURGE, -1); |
| 435 | mutex_unlock(&priv->reg_mutex); |
| 436 | |
| 437 | return ret; |
| 438 | } |
| 439 | |
| 440 | static void |
| 441 | qca8k_fdb_flush(struct qca8k_priv *priv) |
| 442 | { |
| 443 | mutex_lock(&priv->reg_mutex); |
| 444 | qca8k_fdb_access(priv, QCA8K_FDB_FLUSH, -1); |
| 445 | mutex_unlock(&priv->reg_mutex); |
| 446 | } |
| 447 | |
Jonathan McDowell | 69462fe | 2020-08-01 18:06:46 +0100 | [diff] [blame] | 448 | static int |
| 449 | qca8k_vlan_access(struct qca8k_priv *priv, enum qca8k_vlan_cmd cmd, u16 vid) |
| 450 | { |
| 451 | u32 reg; |
Ansuel Smith | d780575 | 2021-05-14 22:59:56 +0200 | [diff] [blame] | 452 | int ret; |
Jonathan McDowell | 69462fe | 2020-08-01 18:06:46 +0100 | [diff] [blame] | 453 | |
| 454 | /* Set the command and VLAN index */ |
| 455 | reg = QCA8K_VTU_FUNC1_BUSY; |
| 456 | reg |= cmd; |
| 457 | reg |= vid << QCA8K_VTU_FUNC1_VID_S; |
| 458 | |
| 459 | /* Write the function register triggering the table access */ |
Ansuel Smith | d780575 | 2021-05-14 22:59:56 +0200 | [diff] [blame] | 460 | ret = qca8k_write(priv, QCA8K_REG_VTU_FUNC1, reg); |
| 461 | if (ret) |
| 462 | return ret; |
Jonathan McDowell | 69462fe | 2020-08-01 18:06:46 +0100 | [diff] [blame] | 463 | |
| 464 | /* wait for completion */ |
Ansuel Smith | b7c818d | 2021-05-14 22:59:58 +0200 | [diff] [blame] | 465 | ret = qca8k_busy_wait(priv, QCA8K_REG_VTU_FUNC1, QCA8K_VTU_FUNC1_BUSY); |
| 466 | if (ret) |
| 467 | return ret; |
Jonathan McDowell | 69462fe | 2020-08-01 18:06:46 +0100 | [diff] [blame] | 468 | |
| 469 | /* Check for table full violation when adding an entry */ |
| 470 | if (cmd == QCA8K_VLAN_LOAD) { |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 471 | ret = qca8k_read(priv, QCA8K_REG_VTU_FUNC1, ®); |
| 472 | if (ret < 0) |
| 473 | return ret; |
Jonathan McDowell | 69462fe | 2020-08-01 18:06:46 +0100 | [diff] [blame] | 474 | if (reg & QCA8K_VTU_FUNC1_FULL) |
| 475 | return -ENOMEM; |
| 476 | } |
| 477 | |
| 478 | return 0; |
| 479 | } |
| 480 | |
| 481 | static int |
| 482 | qca8k_vlan_add(struct qca8k_priv *priv, u8 port, u16 vid, bool untagged) |
| 483 | { |
| 484 | u32 reg; |
| 485 | int ret; |
| 486 | |
| 487 | /* |
| 488 | We do the right thing with VLAN 0 and treat it as untagged while |
| 489 | preserving the tag on egress. |
| 490 | */ |
| 491 | if (vid == 0) |
| 492 | return 0; |
| 493 | |
| 494 | mutex_lock(&priv->reg_mutex); |
| 495 | ret = qca8k_vlan_access(priv, QCA8K_VLAN_READ, vid); |
| 496 | if (ret < 0) |
| 497 | goto out; |
| 498 | |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 499 | ret = qca8k_read(priv, QCA8K_REG_VTU_FUNC0, ®); |
| 500 | if (ret < 0) |
Wei Yongjun | 0d56e5c | 2021-05-18 11:24:13 +0000 | [diff] [blame] | 501 | goto out; |
Jonathan McDowell | 69462fe | 2020-08-01 18:06:46 +0100 | [diff] [blame] | 502 | reg |= QCA8K_VTU_FUNC0_VALID | QCA8K_VTU_FUNC0_IVL_EN; |
| 503 | reg &= ~(QCA8K_VTU_FUNC0_EG_MODE_MASK << QCA8K_VTU_FUNC0_EG_MODE_S(port)); |
| 504 | if (untagged) |
| 505 | reg |= QCA8K_VTU_FUNC0_EG_MODE_UNTAG << |
| 506 | QCA8K_VTU_FUNC0_EG_MODE_S(port); |
| 507 | else |
| 508 | reg |= QCA8K_VTU_FUNC0_EG_MODE_TAG << |
| 509 | QCA8K_VTU_FUNC0_EG_MODE_S(port); |
| 510 | |
Ansuel Smith | d780575 | 2021-05-14 22:59:56 +0200 | [diff] [blame] | 511 | ret = qca8k_write(priv, QCA8K_REG_VTU_FUNC0, reg); |
| 512 | if (ret) |
Wei Yongjun | 0d56e5c | 2021-05-18 11:24:13 +0000 | [diff] [blame] | 513 | goto out; |
Jonathan McDowell | 69462fe | 2020-08-01 18:06:46 +0100 | [diff] [blame] | 514 | ret = qca8k_vlan_access(priv, QCA8K_VLAN_LOAD, vid); |
| 515 | |
| 516 | out: |
| 517 | mutex_unlock(&priv->reg_mutex); |
| 518 | |
| 519 | return ret; |
| 520 | } |
| 521 | |
| 522 | static int |
| 523 | qca8k_vlan_del(struct qca8k_priv *priv, u8 port, u16 vid) |
| 524 | { |
| 525 | u32 reg, mask; |
| 526 | int ret, i; |
| 527 | bool del; |
| 528 | |
| 529 | mutex_lock(&priv->reg_mutex); |
| 530 | ret = qca8k_vlan_access(priv, QCA8K_VLAN_READ, vid); |
| 531 | if (ret < 0) |
| 532 | goto out; |
| 533 | |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 534 | ret = qca8k_read(priv, QCA8K_REG_VTU_FUNC0, ®); |
| 535 | if (ret < 0) |
Wei Yongjun | 0d56e5c | 2021-05-18 11:24:13 +0000 | [diff] [blame] | 536 | goto out; |
Jonathan McDowell | 69462fe | 2020-08-01 18:06:46 +0100 | [diff] [blame] | 537 | reg &= ~(3 << QCA8K_VTU_FUNC0_EG_MODE_S(port)); |
| 538 | reg |= QCA8K_VTU_FUNC0_EG_MODE_NOT << |
| 539 | QCA8K_VTU_FUNC0_EG_MODE_S(port); |
| 540 | |
| 541 | /* Check if we're the last member to be removed */ |
| 542 | del = true; |
| 543 | for (i = 0; i < QCA8K_NUM_PORTS; i++) { |
| 544 | mask = QCA8K_VTU_FUNC0_EG_MODE_NOT; |
| 545 | mask <<= QCA8K_VTU_FUNC0_EG_MODE_S(i); |
| 546 | |
| 547 | if ((reg & mask) != mask) { |
| 548 | del = false; |
| 549 | break; |
| 550 | } |
| 551 | } |
| 552 | |
| 553 | if (del) { |
| 554 | ret = qca8k_vlan_access(priv, QCA8K_VLAN_PURGE, vid); |
| 555 | } else { |
Ansuel Smith | d780575 | 2021-05-14 22:59:56 +0200 | [diff] [blame] | 556 | ret = qca8k_write(priv, QCA8K_REG_VTU_FUNC0, reg); |
| 557 | if (ret) |
Wei Yongjun | 0d56e5c | 2021-05-18 11:24:13 +0000 | [diff] [blame] | 558 | goto out; |
Jonathan McDowell | 69462fe | 2020-08-01 18:06:46 +0100 | [diff] [blame] | 559 | ret = qca8k_vlan_access(priv, QCA8K_VLAN_LOAD, vid); |
| 560 | } |
| 561 | |
| 562 | out: |
| 563 | mutex_unlock(&priv->reg_mutex); |
| 564 | |
| 565 | return ret; |
| 566 | } |
| 567 | |
Ansuel Smith | d780575 | 2021-05-14 22:59:56 +0200 | [diff] [blame] | 568 | static int |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 569 | qca8k_mib_init(struct qca8k_priv *priv) |
| 570 | { |
Ansuel Smith | d780575 | 2021-05-14 22:59:56 +0200 | [diff] [blame] | 571 | int ret; |
| 572 | |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 573 | mutex_lock(&priv->reg_mutex); |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 574 | ret = qca8k_reg_set(priv, QCA8K_REG_MIB, QCA8K_MIB_FLUSH | QCA8K_MIB_BUSY); |
| 575 | if (ret) |
| 576 | goto exit; |
| 577 | |
Ansuel Smith | b7c818d | 2021-05-14 22:59:58 +0200 | [diff] [blame] | 578 | ret = qca8k_busy_wait(priv, QCA8K_REG_MIB, QCA8K_MIB_BUSY); |
| 579 | if (ret) |
| 580 | goto exit; |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 581 | |
| 582 | ret = qca8k_reg_set(priv, QCA8K_REG_MIB, QCA8K_MIB_CPU_KEEP); |
| 583 | if (ret) |
| 584 | goto exit; |
Ansuel Smith | d780575 | 2021-05-14 22:59:56 +0200 | [diff] [blame] | 585 | |
| 586 | ret = qca8k_write(priv, QCA8K_REG_MODULE_EN, QCA8K_MODULE_EN_MIB); |
| 587 | |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 588 | exit: |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 589 | mutex_unlock(&priv->reg_mutex); |
Ansuel Smith | d780575 | 2021-05-14 22:59:56 +0200 | [diff] [blame] | 590 | return ret; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 591 | } |
| 592 | |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 593 | static void |
| 594 | qca8k_port_set_status(struct qca8k_priv *priv, int port, int enable) |
| 595 | { |
Michal Vokáč | eee1fe6 | 2018-05-23 08:20:20 +0200 | [diff] [blame] | 596 | u32 mask = QCA8K_PORT_STATUS_TXMAC | QCA8K_PORT_STATUS_RXMAC; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 597 | |
| 598 | /* Port 0 and 6 have no internal PHY */ |
Michal Vokáč | 38222b1 | 2018-05-23 08:20:24 +0200 | [diff] [blame] | 599 | if (port > 0 && port < 6) |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 600 | mask |= QCA8K_PORT_STATUS_LINK_AUTO; |
| 601 | |
| 602 | if (enable) |
| 603 | qca8k_reg_set(priv, QCA8K_REG_PORT_STATUS(port), mask); |
| 604 | else |
| 605 | qca8k_reg_clear(priv, QCA8K_REG_PORT_STATUS(port), mask); |
| 606 | } |
| 607 | |
Christian Lamparter | db460c5 | 2019-03-22 01:05:03 +0100 | [diff] [blame] | 608 | static u32 |
| 609 | qca8k_port_to_phy(int port) |
| 610 | { |
| 611 | /* From Andrew Lunn: |
| 612 | * Port 0 has no internal phy. |
| 613 | * Port 1 has an internal PHY at MDIO address 0. |
| 614 | * Port 2 has an internal PHY at MDIO address 1. |
| 615 | * ... |
| 616 | * Port 5 has an internal PHY at MDIO address 4. |
| 617 | * Port 6 has no internal PHY. |
| 618 | */ |
| 619 | |
| 620 | return port - 1; |
| 621 | } |
| 622 | |
| 623 | static int |
Ansuel Smith | 759bafb | 2021-05-14 23:00:10 +0200 | [diff] [blame] | 624 | qca8k_mdio_busy_wait(struct mii_bus *bus, u32 reg, u32 mask) |
Ansuel Smith | 60df02b | 2021-05-14 23:00:08 +0200 | [diff] [blame] | 625 | { |
| 626 | u16 r1, r2, page; |
| 627 | u32 val; |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 628 | int ret, ret1; |
Ansuel Smith | 60df02b | 2021-05-14 23:00:08 +0200 | [diff] [blame] | 629 | |
| 630 | qca8k_split_addr(reg, &r1, &r2, &page); |
| 631 | |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 632 | ret = read_poll_timeout(qca8k_mii_read32, ret1, !(val & mask), 0, |
Ansuel Smith | 60df02b | 2021-05-14 23:00:08 +0200 | [diff] [blame] | 633 | QCA8K_BUSY_WAIT_TIMEOUT * USEC_PER_MSEC, false, |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 634 | bus, 0x10 | r2, r1, &val); |
Ansuel Smith | 60df02b | 2021-05-14 23:00:08 +0200 | [diff] [blame] | 635 | |
| 636 | /* Check if qca8k_read has failed for a different reason |
| 637 | * before returnting -ETIMEDOUT |
| 638 | */ |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 639 | if (ret < 0 && ret1 < 0) |
| 640 | return ret1; |
Ansuel Smith | 60df02b | 2021-05-14 23:00:08 +0200 | [diff] [blame] | 641 | |
| 642 | return ret; |
| 643 | } |
| 644 | |
| 645 | static int |
Ansuel Smith | ce062a0 | 2021-09-11 17:50:09 +0200 | [diff] [blame] | 646 | qca8k_mdio_write(struct mii_bus *bus, int phy, int regnum, u16 data) |
Christian Lamparter | db460c5 | 2019-03-22 01:05:03 +0100 | [diff] [blame] | 647 | { |
Ansuel Smith | 60df02b | 2021-05-14 23:00:08 +0200 | [diff] [blame] | 648 | u16 r1, r2, page; |
Ansuel Smith | 759bafb | 2021-05-14 23:00:10 +0200 | [diff] [blame] | 649 | u32 val; |
Ansuel Smith | d780575 | 2021-05-14 22:59:56 +0200 | [diff] [blame] | 650 | int ret; |
Christian Lamparter | db460c5 | 2019-03-22 01:05:03 +0100 | [diff] [blame] | 651 | |
| 652 | if (regnum >= QCA8K_MDIO_MASTER_MAX_REG) |
| 653 | return -EINVAL; |
| 654 | |
Christian Lamparter | db460c5 | 2019-03-22 01:05:03 +0100 | [diff] [blame] | 655 | val = QCA8K_MDIO_MASTER_BUSY | QCA8K_MDIO_MASTER_EN | |
| 656 | QCA8K_MDIO_MASTER_WRITE | QCA8K_MDIO_MASTER_PHY_ADDR(phy) | |
| 657 | QCA8K_MDIO_MASTER_REG_ADDR(regnum) | |
| 658 | QCA8K_MDIO_MASTER_DATA(data); |
| 659 | |
Ansuel Smith | 60df02b | 2021-05-14 23:00:08 +0200 | [diff] [blame] | 660 | qca8k_split_addr(QCA8K_MDIO_MASTER_CTRL, &r1, &r2, &page); |
Christian Lamparter | db460c5 | 2019-03-22 01:05:03 +0100 | [diff] [blame] | 661 | |
Ansuel Smith | b7ebac3 | 2021-05-14 23:00:12 +0200 | [diff] [blame] | 662 | mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED); |
Ansuel Smith | 60df02b | 2021-05-14 23:00:08 +0200 | [diff] [blame] | 663 | |
Ansuel Smith | b7ebac3 | 2021-05-14 23:00:12 +0200 | [diff] [blame] | 664 | ret = qca8k_set_page(bus, page); |
Ansuel Smith | 60df02b | 2021-05-14 23:00:08 +0200 | [diff] [blame] | 665 | if (ret) |
| 666 | goto exit; |
| 667 | |
Ansuel Smith | b7ebac3 | 2021-05-14 23:00:12 +0200 | [diff] [blame] | 668 | qca8k_mii_write32(bus, 0x10 | r2, r1, val); |
Ansuel Smith | 60df02b | 2021-05-14 23:00:08 +0200 | [diff] [blame] | 669 | |
Ansuel Smith | b7ebac3 | 2021-05-14 23:00:12 +0200 | [diff] [blame] | 670 | ret = qca8k_mdio_busy_wait(bus, QCA8K_MDIO_MASTER_CTRL, |
Ansuel Smith | 60df02b | 2021-05-14 23:00:08 +0200 | [diff] [blame] | 671 | QCA8K_MDIO_MASTER_BUSY); |
| 672 | |
| 673 | exit: |
Ansuel Smith | 63c33bb | 2021-05-14 23:00:07 +0200 | [diff] [blame] | 674 | /* even if the busy_wait timeouts try to clear the MASTER_EN */ |
Ansuel Smith | b7ebac3 | 2021-05-14 23:00:12 +0200 | [diff] [blame] | 675 | qca8k_mii_write32(bus, 0x10 | r2, r1, 0); |
Ansuel Smith | 759bafb | 2021-05-14 23:00:10 +0200 | [diff] [blame] | 676 | |
Ansuel Smith | b7ebac3 | 2021-05-14 23:00:12 +0200 | [diff] [blame] | 677 | mutex_unlock(&bus->mdio_lock); |
Ansuel Smith | 63c33bb | 2021-05-14 23:00:07 +0200 | [diff] [blame] | 678 | |
| 679 | return ret; |
Christian Lamparter | db460c5 | 2019-03-22 01:05:03 +0100 | [diff] [blame] | 680 | } |
| 681 | |
| 682 | static int |
Ansuel Smith | ce062a0 | 2021-09-11 17:50:09 +0200 | [diff] [blame] | 683 | qca8k_mdio_read(struct mii_bus *bus, int phy, int regnum) |
Christian Lamparter | db460c5 | 2019-03-22 01:05:03 +0100 | [diff] [blame] | 684 | { |
Ansuel Smith | 60df02b | 2021-05-14 23:00:08 +0200 | [diff] [blame] | 685 | u16 r1, r2, page; |
Ansuel Smith | 759bafb | 2021-05-14 23:00:10 +0200 | [diff] [blame] | 686 | u32 val; |
Ansuel Smith | d780575 | 2021-05-14 22:59:56 +0200 | [diff] [blame] | 687 | int ret; |
Christian Lamparter | db460c5 | 2019-03-22 01:05:03 +0100 | [diff] [blame] | 688 | |
| 689 | if (regnum >= QCA8K_MDIO_MASTER_MAX_REG) |
| 690 | return -EINVAL; |
| 691 | |
Christian Lamparter | db460c5 | 2019-03-22 01:05:03 +0100 | [diff] [blame] | 692 | val = QCA8K_MDIO_MASTER_BUSY | QCA8K_MDIO_MASTER_EN | |
| 693 | QCA8K_MDIO_MASTER_READ | QCA8K_MDIO_MASTER_PHY_ADDR(phy) | |
| 694 | QCA8K_MDIO_MASTER_REG_ADDR(regnum); |
| 695 | |
Ansuel Smith | 60df02b | 2021-05-14 23:00:08 +0200 | [diff] [blame] | 696 | qca8k_split_addr(QCA8K_MDIO_MASTER_CTRL, &r1, &r2, &page); |
| 697 | |
Ansuel Smith | b7ebac3 | 2021-05-14 23:00:12 +0200 | [diff] [blame] | 698 | mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED); |
Ansuel Smith | 60df02b | 2021-05-14 23:00:08 +0200 | [diff] [blame] | 699 | |
Ansuel Smith | b7ebac3 | 2021-05-14 23:00:12 +0200 | [diff] [blame] | 700 | ret = qca8k_set_page(bus, page); |
Ansuel Smith | d780575 | 2021-05-14 22:59:56 +0200 | [diff] [blame] | 701 | if (ret) |
Ansuel Smith | 60df02b | 2021-05-14 23:00:08 +0200 | [diff] [blame] | 702 | goto exit; |
Christian Lamparter | db460c5 | 2019-03-22 01:05:03 +0100 | [diff] [blame] | 703 | |
Ansuel Smith | b7ebac3 | 2021-05-14 23:00:12 +0200 | [diff] [blame] | 704 | qca8k_mii_write32(bus, 0x10 | r2, r1, val); |
Ansuel Smith | 60df02b | 2021-05-14 23:00:08 +0200 | [diff] [blame] | 705 | |
Ansuel Smith | b7ebac3 | 2021-05-14 23:00:12 +0200 | [diff] [blame] | 706 | ret = qca8k_mdio_busy_wait(bus, QCA8K_MDIO_MASTER_CTRL, |
Ansuel Smith | 60df02b | 2021-05-14 23:00:08 +0200 | [diff] [blame] | 707 | QCA8K_MDIO_MASTER_BUSY); |
Ansuel Smith | b7c818d | 2021-05-14 22:59:58 +0200 | [diff] [blame] | 708 | if (ret) |
Ansuel Smith | 60df02b | 2021-05-14 23:00:08 +0200 | [diff] [blame] | 709 | goto exit; |
Christian Lamparter | db460c5 | 2019-03-22 01:05:03 +0100 | [diff] [blame] | 710 | |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 711 | ret = qca8k_mii_read32(bus, 0x10 | r2, r1, &val); |
Christian Lamparter | db460c5 | 2019-03-22 01:05:03 +0100 | [diff] [blame] | 712 | |
Ansuel Smith | 60df02b | 2021-05-14 23:00:08 +0200 | [diff] [blame] | 713 | exit: |
Ansuel Smith | 759bafb | 2021-05-14 23:00:10 +0200 | [diff] [blame] | 714 | /* even if the busy_wait timeouts try to clear the MASTER_EN */ |
Ansuel Smith | b7ebac3 | 2021-05-14 23:00:12 +0200 | [diff] [blame] | 715 | qca8k_mii_write32(bus, 0x10 | r2, r1, 0); |
Ansuel Smith | 759bafb | 2021-05-14 23:00:10 +0200 | [diff] [blame] | 716 | |
Ansuel Smith | b7ebac3 | 2021-05-14 23:00:12 +0200 | [diff] [blame] | 717 | mutex_unlock(&bus->mdio_lock); |
Ansuel Smith | 60df02b | 2021-05-14 23:00:08 +0200 | [diff] [blame] | 718 | |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 719 | if (ret >= 0) |
| 720 | ret = val & QCA8K_MDIO_MASTER_DATA_MASK; |
Ansuel Smith | 60df02b | 2021-05-14 23:00:08 +0200 | [diff] [blame] | 721 | |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 722 | return ret; |
Christian Lamparter | db460c5 | 2019-03-22 01:05:03 +0100 | [diff] [blame] | 723 | } |
| 724 | |
| 725 | static int |
Ansuel Smith | ce062a0 | 2021-09-11 17:50:09 +0200 | [diff] [blame] | 726 | qca8k_internal_mdio_write(struct mii_bus *slave_bus, int phy, int regnum, u16 data) |
| 727 | { |
| 728 | struct qca8k_priv *priv = slave_bus->priv; |
| 729 | struct mii_bus *bus = priv->bus; |
| 730 | |
| 731 | return qca8k_mdio_write(bus, phy, regnum, data); |
| 732 | } |
| 733 | |
| 734 | static int |
| 735 | qca8k_internal_mdio_read(struct mii_bus *slave_bus, int phy, int regnum) |
| 736 | { |
| 737 | struct qca8k_priv *priv = slave_bus->priv; |
| 738 | struct mii_bus *bus = priv->bus; |
| 739 | |
| 740 | return qca8k_mdio_read(bus, phy, regnum); |
| 741 | } |
| 742 | |
| 743 | static int |
Christian Lamparter | db460c5 | 2019-03-22 01:05:03 +0100 | [diff] [blame] | 744 | qca8k_phy_write(struct dsa_switch *ds, int port, int regnum, u16 data) |
| 745 | { |
| 746 | struct qca8k_priv *priv = ds->priv; |
| 747 | |
Ansuel Smith | 759bafb | 2021-05-14 23:00:10 +0200 | [diff] [blame] | 748 | /* Check if the legacy mapping should be used and the |
| 749 | * port is not correctly mapped to the right PHY in the |
| 750 | * devicetree |
| 751 | */ |
| 752 | if (priv->legacy_phy_port_mapping) |
| 753 | port = qca8k_port_to_phy(port) % PHY_MAX_ADDR; |
| 754 | |
| 755 | return qca8k_mdio_write(priv->bus, port, regnum, data); |
Christian Lamparter | db460c5 | 2019-03-22 01:05:03 +0100 | [diff] [blame] | 756 | } |
| 757 | |
| 758 | static int |
| 759 | qca8k_phy_read(struct dsa_switch *ds, int port, int regnum) |
| 760 | { |
| 761 | struct qca8k_priv *priv = ds->priv; |
| 762 | int ret; |
| 763 | |
Ansuel Smith | 759bafb | 2021-05-14 23:00:10 +0200 | [diff] [blame] | 764 | /* Check if the legacy mapping should be used and the |
| 765 | * port is not correctly mapped to the right PHY in the |
| 766 | * devicetree |
| 767 | */ |
| 768 | if (priv->legacy_phy_port_mapping) |
| 769 | port = qca8k_port_to_phy(port) % PHY_MAX_ADDR; |
| 770 | |
| 771 | ret = qca8k_mdio_read(priv->bus, port, regnum); |
Christian Lamparter | db460c5 | 2019-03-22 01:05:03 +0100 | [diff] [blame] | 772 | |
| 773 | if (ret < 0) |
| 774 | return 0xffff; |
| 775 | |
| 776 | return ret; |
| 777 | } |
| 778 | |
| 779 | static int |
Ansuel Smith | 759bafb | 2021-05-14 23:00:10 +0200 | [diff] [blame] | 780 | qca8k_mdio_register(struct qca8k_priv *priv, struct device_node *mdio) |
| 781 | { |
| 782 | struct dsa_switch *ds = priv->ds; |
| 783 | struct mii_bus *bus; |
| 784 | |
| 785 | bus = devm_mdiobus_alloc(ds->dev); |
| 786 | |
| 787 | if (!bus) |
| 788 | return -ENOMEM; |
| 789 | |
| 790 | bus->priv = (void *)priv; |
| 791 | bus->name = "qca8k slave mii"; |
Ansuel Smith | ce062a0 | 2021-09-11 17:50:09 +0200 | [diff] [blame] | 792 | bus->read = qca8k_internal_mdio_read; |
| 793 | bus->write = qca8k_internal_mdio_write; |
Ansuel Smith | 759bafb | 2021-05-14 23:00:10 +0200 | [diff] [blame] | 794 | snprintf(bus->id, MII_BUS_ID_SIZE, "qca8k-%d", |
| 795 | ds->index); |
| 796 | |
| 797 | bus->parent = ds->dev; |
| 798 | bus->phy_mask = ~ds->phys_mii_mask; |
| 799 | |
| 800 | ds->slave_mii_bus = bus; |
| 801 | |
| 802 | return devm_of_mdiobus_register(priv->dev, bus, mdio); |
| 803 | } |
| 804 | |
| 805 | static int |
Christian Lamparter | db460c5 | 2019-03-22 01:05:03 +0100 | [diff] [blame] | 806 | qca8k_setup_mdio_bus(struct qca8k_priv *priv) |
| 807 | { |
| 808 | u32 internal_mdio_mask = 0, external_mdio_mask = 0, reg; |
Ansuel Smith | 759bafb | 2021-05-14 23:00:10 +0200 | [diff] [blame] | 809 | struct device_node *ports, *port, *mdio; |
| 810 | phy_interface_t mode; |
Christian Lamparter | db460c5 | 2019-03-22 01:05:03 +0100 | [diff] [blame] | 811 | int err; |
| 812 | |
| 813 | ports = of_get_child_by_name(priv->dev->of_node, "ports"); |
| 814 | if (!ports) |
Ansuel Smith | 1ee0591 | 2021-05-14 23:00:05 +0200 | [diff] [blame] | 815 | ports = of_get_child_by_name(priv->dev->of_node, "ethernet-ports"); |
| 816 | |
| 817 | if (!ports) |
Christian Lamparter | db460c5 | 2019-03-22 01:05:03 +0100 | [diff] [blame] | 818 | return -EINVAL; |
| 819 | |
| 820 | for_each_available_child_of_node(ports, port) { |
| 821 | err = of_property_read_u32(port, "reg", ®); |
Nishka Dasgupta | f26e0cc | 2019-08-04 21:00:18 +0530 | [diff] [blame] | 822 | if (err) { |
| 823 | of_node_put(port); |
| 824 | of_node_put(ports); |
Christian Lamparter | db460c5 | 2019-03-22 01:05:03 +0100 | [diff] [blame] | 825 | return err; |
Nishka Dasgupta | f26e0cc | 2019-08-04 21:00:18 +0530 | [diff] [blame] | 826 | } |
Christian Lamparter | db460c5 | 2019-03-22 01:05:03 +0100 | [diff] [blame] | 827 | |
| 828 | if (!dsa_is_user_port(priv->ds, reg)) |
| 829 | continue; |
| 830 | |
Ansuel Smith | 759bafb | 2021-05-14 23:00:10 +0200 | [diff] [blame] | 831 | of_get_phy_mode(port, &mode); |
| 832 | |
| 833 | if (of_property_read_bool(port, "phy-handle") && |
| 834 | mode != PHY_INTERFACE_MODE_INTERNAL) |
Christian Lamparter | db460c5 | 2019-03-22 01:05:03 +0100 | [diff] [blame] | 835 | external_mdio_mask |= BIT(reg); |
| 836 | else |
| 837 | internal_mdio_mask |= BIT(reg); |
| 838 | } |
| 839 | |
Nishka Dasgupta | f26e0cc | 2019-08-04 21:00:18 +0530 | [diff] [blame] | 840 | of_node_put(ports); |
Christian Lamparter | db460c5 | 2019-03-22 01:05:03 +0100 | [diff] [blame] | 841 | if (!external_mdio_mask && !internal_mdio_mask) { |
| 842 | dev_err(priv->dev, "no PHYs are defined.\n"); |
| 843 | return -EINVAL; |
| 844 | } |
| 845 | |
| 846 | /* The QCA8K_MDIO_MASTER_EN Bit, which grants access to PHYs through |
| 847 | * the MDIO_MASTER register also _disconnects_ the external MDC |
| 848 | * passthrough to the internal PHYs. It's not possible to use both |
| 849 | * configurations at the same time! |
| 850 | * |
| 851 | * Because this came up during the review process: |
| 852 | * If the external mdio-bus driver is capable magically disabling |
| 853 | * the QCA8K_MDIO_MASTER_EN and mutex/spin-locking out the qca8k's |
| 854 | * accessors for the time being, it would be possible to pull this |
| 855 | * off. |
| 856 | */ |
| 857 | if (!!external_mdio_mask && !!internal_mdio_mask) { |
| 858 | dev_err(priv->dev, "either internal or external mdio bus configuration is supported.\n"); |
| 859 | return -EINVAL; |
| 860 | } |
| 861 | |
| 862 | if (external_mdio_mask) { |
| 863 | /* Make sure to disable the internal mdio bus in cases |
| 864 | * a dt-overlay and driver reload changed the configuration |
| 865 | */ |
| 866 | |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 867 | return qca8k_reg_clear(priv, QCA8K_MDIO_MASTER_CTRL, |
| 868 | QCA8K_MDIO_MASTER_EN); |
Christian Lamparter | db460c5 | 2019-03-22 01:05:03 +0100 | [diff] [blame] | 869 | } |
| 870 | |
Ansuel Smith | 759bafb | 2021-05-14 23:00:10 +0200 | [diff] [blame] | 871 | /* Check if the devicetree declare the port:phy mapping */ |
| 872 | mdio = of_get_child_by_name(priv->dev->of_node, "mdio"); |
| 873 | if (of_device_is_available(mdio)) { |
| 874 | err = qca8k_mdio_register(priv, mdio); |
| 875 | if (err) |
| 876 | of_node_put(mdio); |
| 877 | |
| 878 | return err; |
| 879 | } |
| 880 | |
| 881 | /* If a mapping can't be found the legacy mapping is used, |
| 882 | * using the qca8k_port_to_phy function |
| 883 | */ |
| 884 | priv->legacy_phy_port_mapping = true; |
Christian Lamparter | db460c5 | 2019-03-22 01:05:03 +0100 | [diff] [blame] | 885 | priv->ops.phy_read = qca8k_phy_read; |
| 886 | priv->ops.phy_write = qca8k_phy_write; |
Ansuel Smith | 759bafb | 2021-05-14 23:00:10 +0200 | [diff] [blame] | 887 | |
Christian Lamparter | db460c5 | 2019-03-22 01:05:03 +0100 | [diff] [blame] | 888 | return 0; |
| 889 | } |
| 890 | |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 891 | static int |
Ansuel Smith | d8b6f5b | 2021-10-14 00:39:06 +0200 | [diff] [blame] | 892 | qca8k_setup_mac_pwr_sel(struct qca8k_priv *priv) |
| 893 | { |
| 894 | u32 mask = 0; |
| 895 | int ret = 0; |
| 896 | |
| 897 | /* SoC specific settings for ipq8064. |
| 898 | * If more device require this consider adding |
| 899 | * a dedicated binding. |
| 900 | */ |
| 901 | if (of_machine_is_compatible("qcom,ipq8064")) |
| 902 | mask |= QCA8K_MAC_PWR_RGMII0_1_8V; |
| 903 | |
| 904 | /* SoC specific settings for ipq8065 */ |
| 905 | if (of_machine_is_compatible("qcom,ipq8065")) |
| 906 | mask |= QCA8K_MAC_PWR_RGMII1_1_8V; |
| 907 | |
| 908 | if (mask) { |
| 909 | ret = qca8k_rmw(priv, QCA8K_REG_MAC_PWR_SEL, |
| 910 | QCA8K_MAC_PWR_RGMII0_1_8V | |
| 911 | QCA8K_MAC_PWR_RGMII1_1_8V, |
| 912 | mask); |
| 913 | } |
| 914 | |
| 915 | return ret; |
| 916 | } |
| 917 | |
Ansuel Smith | 3fcf734a | 2021-10-14 00:39:10 +0200 | [diff] [blame] | 918 | static int qca8k_find_cpu_port(struct dsa_switch *ds) |
| 919 | { |
| 920 | struct qca8k_priv *priv = ds->priv; |
| 921 | |
| 922 | /* Find the connected cpu port. Valid port are 0 or 6 */ |
| 923 | if (dsa_is_cpu_port(ds, 0)) |
| 924 | return 0; |
| 925 | |
| 926 | dev_dbg(priv->dev, "port 0 is not the CPU port. Checking port 6"); |
| 927 | |
| 928 | if (dsa_is_cpu_port(ds, 6)) |
| 929 | return 6; |
| 930 | |
| 931 | return -EINVAL; |
| 932 | } |
| 933 | |
Ansuel Smith | d8b6f5b | 2021-10-14 00:39:06 +0200 | [diff] [blame] | 934 | static int |
Ansuel Smith | 362bb23 | 2021-10-14 00:39:15 +0200 | [diff] [blame] | 935 | qca8k_setup_of_pws_reg(struct qca8k_priv *priv) |
| 936 | { |
| 937 | struct device_node *node = priv->dev->of_node; |
Ansuel Smith | f477d1c | 2021-10-14 00:39:17 +0200 | [diff] [blame] | 938 | const struct qca8k_match_data *data; |
Ansuel Smith | 362bb23 | 2021-10-14 00:39:15 +0200 | [diff] [blame] | 939 | u32 val = 0; |
| 940 | int ret; |
| 941 | |
| 942 | /* QCA8327 require to set to the correct mode. |
| 943 | * His bigger brother QCA8328 have the 172 pin layout. |
| 944 | * Should be applied by default but we set this just to make sure. |
| 945 | */ |
| 946 | if (priv->switch_id == QCA8K_ID_QCA8327) { |
Ansuel Smith | f477d1c | 2021-10-14 00:39:17 +0200 | [diff] [blame] | 947 | data = of_device_get_match_data(priv->dev); |
| 948 | |
| 949 | /* Set the correct package of 148 pin for QCA8327 */ |
| 950 | if (data->reduced_package) |
| 951 | val |= QCA8327_PWS_PACKAGE148_EN; |
| 952 | |
Ansuel Smith | 362bb23 | 2021-10-14 00:39:15 +0200 | [diff] [blame] | 953 | ret = qca8k_rmw(priv, QCA8K_REG_PWS, QCA8327_PWS_PACKAGE148_EN, |
Ansuel Smith | f477d1c | 2021-10-14 00:39:17 +0200 | [diff] [blame] | 954 | val); |
Ansuel Smith | 362bb23 | 2021-10-14 00:39:15 +0200 | [diff] [blame] | 955 | if (ret) |
| 956 | return ret; |
| 957 | } |
| 958 | |
| 959 | if (of_property_read_bool(node, "qca,ignore-power-on-sel")) |
| 960 | val |= QCA8K_PWS_POWER_ON_SEL; |
| 961 | |
| 962 | if (of_property_read_bool(node, "qca,led-open-drain")) { |
| 963 | if (!(val & QCA8K_PWS_POWER_ON_SEL)) { |
| 964 | dev_err(priv->dev, "qca,led-open-drain require qca,ignore-power-on-sel to be set."); |
| 965 | return -EINVAL; |
| 966 | } |
| 967 | |
| 968 | val |= QCA8K_PWS_LED_OPEN_EN_CSR; |
| 969 | } |
| 970 | |
| 971 | return qca8k_rmw(priv, QCA8K_REG_PWS, |
| 972 | QCA8K_PWS_LED_OPEN_EN_CSR | QCA8K_PWS_POWER_ON_SEL, |
| 973 | val); |
| 974 | } |
| 975 | |
| 976 | static int |
Ansuel Smith | 6c43809 | 2021-10-14 00:39:08 +0200 | [diff] [blame] | 977 | qca8k_parse_port_config(struct qca8k_priv *priv) |
| 978 | { |
Ansuel Smith | 06dd34a | 2021-10-17 16:56:46 +0200 | [diff] [blame] | 979 | int port, cpu_port_index = -1, ret; |
Ansuel Smith | 6c43809 | 2021-10-14 00:39:08 +0200 | [diff] [blame] | 980 | struct device_node *port_dn; |
| 981 | phy_interface_t mode; |
| 982 | struct dsa_port *dp; |
Ansuel Smith | 5654ec7 | 2021-10-14 00:39:11 +0200 | [diff] [blame] | 983 | u32 delay; |
Ansuel Smith | 6c43809 | 2021-10-14 00:39:08 +0200 | [diff] [blame] | 984 | |
| 985 | /* We have 2 CPU port. Check them */ |
Ansuel Smith | 5654ec7 | 2021-10-14 00:39:11 +0200 | [diff] [blame] | 986 | for (port = 0; port < QCA8K_NUM_PORTS && cpu_port_index < QCA8K_NUM_CPU_PORTS; port++) { |
Ansuel Smith | 6c43809 | 2021-10-14 00:39:08 +0200 | [diff] [blame] | 987 | /* Skip every other port */ |
| 988 | if (port != 0 && port != 6) |
| 989 | continue; |
| 990 | |
| 991 | dp = dsa_to_port(priv->ds, port); |
| 992 | port_dn = dp->dn; |
Ansuel Smith | 5654ec7 | 2021-10-14 00:39:11 +0200 | [diff] [blame] | 993 | cpu_port_index++; |
Ansuel Smith | 6c43809 | 2021-10-14 00:39:08 +0200 | [diff] [blame] | 994 | |
| 995 | if (!of_device_is_available(port_dn)) |
| 996 | continue; |
| 997 | |
| 998 | ret = of_get_phy_mode(port_dn, &mode); |
| 999 | if (ret) |
| 1000 | continue; |
| 1001 | |
Ansuel Smith | 5654ec7 | 2021-10-14 00:39:11 +0200 | [diff] [blame] | 1002 | switch (mode) { |
| 1003 | case PHY_INTERFACE_MODE_RGMII: |
| 1004 | case PHY_INTERFACE_MODE_RGMII_ID: |
| 1005 | case PHY_INTERFACE_MODE_RGMII_TXID: |
| 1006 | case PHY_INTERFACE_MODE_RGMII_RXID: |
Ansuel Smith | cef0811 | 2021-10-14 00:39:18 +0200 | [diff] [blame] | 1007 | case PHY_INTERFACE_MODE_SGMII: |
Ansuel Smith | 5654ec7 | 2021-10-14 00:39:11 +0200 | [diff] [blame] | 1008 | delay = 0; |
| 1009 | |
| 1010 | if (!of_property_read_u32(port_dn, "tx-internal-delay-ps", &delay)) |
| 1011 | /* Switch regs accept value in ns, convert ps to ns */ |
| 1012 | delay = delay / 1000; |
| 1013 | else if (mode == PHY_INTERFACE_MODE_RGMII_ID || |
| 1014 | mode == PHY_INTERFACE_MODE_RGMII_TXID) |
| 1015 | delay = 1; |
| 1016 | |
| 1017 | if (delay > QCA8K_MAX_DELAY) { |
| 1018 | dev_err(priv->dev, "rgmii tx delay is limited to a max value of 3ns, setting to the max value"); |
| 1019 | delay = 3; |
| 1020 | } |
| 1021 | |
Ansuel Smith | fd0bb28 | 2021-10-14 00:39:19 +0200 | [diff] [blame] | 1022 | priv->ports_config.rgmii_tx_delay[cpu_port_index] = delay; |
Ansuel Smith | 5654ec7 | 2021-10-14 00:39:11 +0200 | [diff] [blame] | 1023 | |
| 1024 | delay = 0; |
| 1025 | |
| 1026 | if (!of_property_read_u32(port_dn, "rx-internal-delay-ps", &delay)) |
| 1027 | /* Switch regs accept value in ns, convert ps to ns */ |
| 1028 | delay = delay / 1000; |
| 1029 | else if (mode == PHY_INTERFACE_MODE_RGMII_ID || |
| 1030 | mode == PHY_INTERFACE_MODE_RGMII_RXID) |
| 1031 | delay = 2; |
| 1032 | |
| 1033 | if (delay > QCA8K_MAX_DELAY) { |
| 1034 | dev_err(priv->dev, "rgmii rx delay is limited to a max value of 3ns, setting to the max value"); |
| 1035 | delay = 3; |
| 1036 | } |
| 1037 | |
Ansuel Smith | fd0bb28 | 2021-10-14 00:39:19 +0200 | [diff] [blame] | 1038 | priv->ports_config.rgmii_rx_delay[cpu_port_index] = delay; |
Ansuel Smith | 5654ec7 | 2021-10-14 00:39:11 +0200 | [diff] [blame] | 1039 | |
Ansuel Smith | cef0811 | 2021-10-14 00:39:18 +0200 | [diff] [blame] | 1040 | /* Skip sgmii parsing for rgmii* mode */ |
| 1041 | if (mode == PHY_INTERFACE_MODE_RGMII || |
| 1042 | mode == PHY_INTERFACE_MODE_RGMII_ID || |
| 1043 | mode == PHY_INTERFACE_MODE_RGMII_TXID || |
| 1044 | mode == PHY_INTERFACE_MODE_RGMII_RXID) |
| 1045 | break; |
| 1046 | |
Ansuel Smith | 6c43809 | 2021-10-14 00:39:08 +0200 | [diff] [blame] | 1047 | if (of_property_read_bool(port_dn, "qca,sgmii-txclk-falling-edge")) |
Ansuel Smith | fd0bb28 | 2021-10-14 00:39:19 +0200 | [diff] [blame] | 1048 | priv->ports_config.sgmii_tx_clk_falling_edge = true; |
Ansuel Smith | 6c43809 | 2021-10-14 00:39:08 +0200 | [diff] [blame] | 1049 | |
| 1050 | if (of_property_read_bool(port_dn, "qca,sgmii-rxclk-falling-edge")) |
Ansuel Smith | fd0bb28 | 2021-10-14 00:39:19 +0200 | [diff] [blame] | 1051 | priv->ports_config.sgmii_rx_clk_falling_edge = true; |
Ansuel Smith | 5654ec7 | 2021-10-14 00:39:11 +0200 | [diff] [blame] | 1052 | |
Ansuel Smith | bbc4799 | 2021-10-14 00:39:13 +0200 | [diff] [blame] | 1053 | if (of_property_read_bool(port_dn, "qca,sgmii-enable-pll")) { |
Ansuel Smith | fd0bb28 | 2021-10-14 00:39:19 +0200 | [diff] [blame] | 1054 | priv->ports_config.sgmii_enable_pll = true; |
Ansuel Smith | bbc4799 | 2021-10-14 00:39:13 +0200 | [diff] [blame] | 1055 | |
| 1056 | if (priv->switch_id == QCA8K_ID_QCA8327) { |
| 1057 | dev_err(priv->dev, "SGMII PLL should NOT be enabled for qca8327. Aborting enabling"); |
Ansuel Smith | fd0bb28 | 2021-10-14 00:39:19 +0200 | [diff] [blame] | 1058 | priv->ports_config.sgmii_enable_pll = false; |
Ansuel Smith | bbc4799 | 2021-10-14 00:39:13 +0200 | [diff] [blame] | 1059 | } |
| 1060 | |
| 1061 | if (priv->switch_revision < 2) |
| 1062 | dev_warn(priv->dev, "SGMII PLL should NOT be enabled for qca8337 with revision 2 or more."); |
| 1063 | } |
| 1064 | |
Ansuel Smith | 5654ec7 | 2021-10-14 00:39:11 +0200 | [diff] [blame] | 1065 | break; |
| 1066 | default: |
| 1067 | continue; |
Ansuel Smith | 6c43809 | 2021-10-14 00:39:08 +0200 | [diff] [blame] | 1068 | } |
| 1069 | } |
| 1070 | |
| 1071 | return 0; |
| 1072 | } |
| 1073 | |
| 1074 | static int |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1075 | qca8k_setup(struct dsa_switch *ds) |
| 1076 | { |
| 1077 | struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv; |
Ansuel Smith | 3fcf734a | 2021-10-14 00:39:10 +0200 | [diff] [blame] | 1078 | int cpu_port, ret, i; |
Ansuel Smith | 83a3ceb | 2021-05-14 23:00:01 +0200 | [diff] [blame] | 1079 | u32 mask; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1080 | |
Ansuel Smith | 3fcf734a | 2021-10-14 00:39:10 +0200 | [diff] [blame] | 1081 | cpu_port = qca8k_find_cpu_port(ds); |
| 1082 | if (cpu_port < 0) { |
| 1083 | dev_err(priv->dev, "No cpu port configured in both cpu port0 and port6"); |
| 1084 | return cpu_port; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1085 | } |
| 1086 | |
Ansuel Smith | 6c43809 | 2021-10-14 00:39:08 +0200 | [diff] [blame] | 1087 | /* Parse CPU port config to be later used in phy_link mac_config */ |
| 1088 | ret = qca8k_parse_port_config(priv); |
| 1089 | if (ret) |
| 1090 | return ret; |
| 1091 | |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1092 | mutex_init(&priv->reg_mutex); |
| 1093 | |
| 1094 | /* Start by setting up the register mapping */ |
| 1095 | priv->regmap = devm_regmap_init(ds->dev, NULL, priv, |
| 1096 | &qca8k_regmap_config); |
| 1097 | if (IS_ERR(priv->regmap)) |
Ansuel Smith | 5d9e068 | 2021-05-14 22:59:51 +0200 | [diff] [blame] | 1098 | dev_warn(priv->dev, "regmap initialization failed"); |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1099 | |
Christian Lamparter | db460c5 | 2019-03-22 01:05:03 +0100 | [diff] [blame] | 1100 | ret = qca8k_setup_mdio_bus(priv); |
| 1101 | if (ret) |
| 1102 | return ret; |
| 1103 | |
Ansuel Smith | 362bb23 | 2021-10-14 00:39:15 +0200 | [diff] [blame] | 1104 | ret = qca8k_setup_of_pws_reg(priv); |
| 1105 | if (ret) |
| 1106 | return ret; |
| 1107 | |
Ansuel Smith | d8b6f5b | 2021-10-14 00:39:06 +0200 | [diff] [blame] | 1108 | ret = qca8k_setup_mac_pwr_sel(priv); |
| 1109 | if (ret) |
| 1110 | return ret; |
| 1111 | |
Ansuel Smith | 5f15d39 | 2021-11-02 19:30:41 +0100 | [diff] [blame] | 1112 | /* Make sure MAC06 is disabled */ |
| 1113 | ret = qca8k_reg_clear(priv, QCA8K_REG_PORT0_PAD_CTRL, |
| 1114 | QCA8K_PORT0_PAD_MAC06_EXCHANGE_EN); |
| 1115 | if (ret) { |
| 1116 | dev_err(priv->dev, "failed disabling MAC06 exchange"); |
| 1117 | return ret; |
| 1118 | } |
| 1119 | |
Jonathan McDowell | b3591c2 | 2020-06-20 11:30:32 +0100 | [diff] [blame] | 1120 | /* Enable CPU Port */ |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 1121 | ret = qca8k_reg_set(priv, QCA8K_REG_GLOBAL_FW_CTRL0, |
| 1122 | QCA8K_GLOBAL_FW_CTRL0_CPU_PORT_EN); |
| 1123 | if (ret) { |
| 1124 | dev_err(priv->dev, "failed enabling CPU port"); |
| 1125 | return ret; |
| 1126 | } |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1127 | |
| 1128 | /* Enable MIB counters */ |
Ansuel Smith | d780575 | 2021-05-14 22:59:56 +0200 | [diff] [blame] | 1129 | ret = qca8k_mib_init(priv); |
| 1130 | if (ret) |
| 1131 | dev_warn(priv->dev, "mib init failed"); |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1132 | |
Ansuel Smith | 040e926 | 2021-10-19 02:08:50 +0200 | [diff] [blame] | 1133 | /* Initial setup of all ports */ |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 1134 | for (i = 0; i < QCA8K_NUM_PORTS; i++) { |
Ansuel Smith | 040e926 | 2021-10-19 02:08:50 +0200 | [diff] [blame] | 1135 | /* Disable forwarding by default on all ports */ |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 1136 | ret = qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(i), |
| 1137 | QCA8K_PORT_LOOKUP_MEMBER, 0); |
| 1138 | if (ret) |
| 1139 | return ret; |
Ansuel Smith | 040e926 | 2021-10-19 02:08:50 +0200 | [diff] [blame] | 1140 | |
| 1141 | /* Enable QCA header mode on all cpu ports */ |
| 1142 | if (dsa_is_cpu_port(ds, i)) { |
| 1143 | ret = qca8k_write(priv, QCA8K_REG_PORT_HDR_CTRL(i), |
| 1144 | QCA8K_PORT_HDR_CTRL_ALL << QCA8K_PORT_HDR_CTRL_TX_S | |
| 1145 | QCA8K_PORT_HDR_CTRL_ALL << QCA8K_PORT_HDR_CTRL_RX_S); |
| 1146 | if (ret) { |
| 1147 | dev_err(priv->dev, "failed enabling QCA header mode"); |
| 1148 | return ret; |
| 1149 | } |
| 1150 | } |
| 1151 | |
| 1152 | /* Disable MAC by default on all user ports */ |
| 1153 | if (dsa_is_user_port(ds, i)) |
| 1154 | qca8k_port_set_status(priv, i, 0); |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 1155 | } |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1156 | |
Ansuel Smith | 040e926 | 2021-10-19 02:08:50 +0200 | [diff] [blame] | 1157 | /* Forward all unknown frames to CPU port for Linux processing |
| 1158 | * Notice that in multi-cpu config only one port should be set |
| 1159 | * for igmp, unknown, multicast and broadcast packet |
| 1160 | */ |
Ansuel Smith | d780575 | 2021-05-14 22:59:56 +0200 | [diff] [blame] | 1161 | ret = qca8k_write(priv, QCA8K_REG_GLOBAL_FW_CTRL1, |
Ansuel Smith | 3fcf734a | 2021-10-14 00:39:10 +0200 | [diff] [blame] | 1162 | BIT(cpu_port) << QCA8K_GLOBAL_FW_CTRL1_IGMP_DP_S | |
| 1163 | BIT(cpu_port) << QCA8K_GLOBAL_FW_CTRL1_BC_DP_S | |
| 1164 | BIT(cpu_port) << QCA8K_GLOBAL_FW_CTRL1_MC_DP_S | |
| 1165 | BIT(cpu_port) << QCA8K_GLOBAL_FW_CTRL1_UC_DP_S); |
Ansuel Smith | d780575 | 2021-05-14 22:59:56 +0200 | [diff] [blame] | 1166 | if (ret) |
| 1167 | return ret; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1168 | |
Ansuel Smith | 040e926 | 2021-10-19 02:08:50 +0200 | [diff] [blame] | 1169 | /* Setup connection between CPU port & user ports |
| 1170 | * Configure specific switch configuration for ports |
| 1171 | */ |
Michal Vokáč | 7ae6d93 | 2019-09-26 10:59:17 +0200 | [diff] [blame] | 1172 | for (i = 0; i < QCA8K_NUM_PORTS; i++) { |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1173 | /* CPU port gets connected to all user ports of the switch */ |
| 1174 | if (dsa_is_cpu_port(ds, i)) { |
Ansuel Smith | 040e926 | 2021-10-19 02:08:50 +0200 | [diff] [blame] | 1175 | ret = qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(i), |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 1176 | QCA8K_PORT_LOOKUP_MEMBER, dsa_user_ports(ds)); |
| 1177 | if (ret) |
| 1178 | return ret; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1179 | } |
| 1180 | |
Jonathan McDowell | a997b33 | 2020-06-20 11:31:16 +0100 | [diff] [blame] | 1181 | /* Individual user ports get connected to CPU port only */ |
Vivien Didelot | 4a5b85f | 2017-10-26 11:22:55 -0400 | [diff] [blame] | 1182 | if (dsa_is_user_port(ds, i)) { |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1183 | int shift = 16 * (i % 2); |
| 1184 | |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 1185 | ret = qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(i), |
| 1186 | QCA8K_PORT_LOOKUP_MEMBER, |
Ansuel Smith | 3fcf734a | 2021-10-14 00:39:10 +0200 | [diff] [blame] | 1187 | BIT(cpu_port)); |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 1188 | if (ret) |
| 1189 | return ret; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1190 | |
| 1191 | /* Enable ARP Auto-learning by default */ |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 1192 | ret = qca8k_reg_set(priv, QCA8K_PORT_LOOKUP_CTRL(i), |
| 1193 | QCA8K_PORT_LOOKUP_LEARN); |
| 1194 | if (ret) |
| 1195 | return ret; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1196 | |
| 1197 | /* For port based vlans to work we need to set the |
| 1198 | * default egress vid |
| 1199 | */ |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 1200 | ret = qca8k_rmw(priv, QCA8K_EGRESS_VLAN(i), |
| 1201 | 0xfff << shift, |
| 1202 | QCA8K_PORT_VID_DEF << shift); |
| 1203 | if (ret) |
| 1204 | return ret; |
| 1205 | |
Ansuel Smith | d780575 | 2021-05-14 22:59:56 +0200 | [diff] [blame] | 1206 | ret = qca8k_write(priv, QCA8K_REG_PORT_VLAN_CTRL0(i), |
| 1207 | QCA8K_PORT_VLAN_CVID(QCA8K_PORT_VID_DEF) | |
| 1208 | QCA8K_PORT_VLAN_SVID(QCA8K_PORT_VID_DEF)); |
| 1209 | if (ret) |
| 1210 | return ret; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1211 | } |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1212 | |
Ansuel Smith | 040e926 | 2021-10-19 02:08:50 +0200 | [diff] [blame] | 1213 | /* The port 5 of the qca8337 have some problem in flood condition. The |
| 1214 | * original legacy driver had some specific buffer and priority settings |
| 1215 | * for the different port suggested by the QCA switch team. Add this |
| 1216 | * missing settings to improve switch stability under load condition. |
| 1217 | * This problem is limited to qca8337 and other qca8k switch are not affected. |
| 1218 | */ |
| 1219 | if (priv->switch_id == QCA8K_ID_QCA8337) { |
Ansuel Smith | 83a3ceb | 2021-05-14 23:00:01 +0200 | [diff] [blame] | 1220 | switch (i) { |
| 1221 | /* The 2 CPU port and port 5 requires some different |
| 1222 | * priority than any other ports. |
| 1223 | */ |
| 1224 | case 0: |
| 1225 | case 5: |
| 1226 | case 6: |
| 1227 | mask = QCA8K_PORT_HOL_CTRL0_EG_PRI0(0x3) | |
| 1228 | QCA8K_PORT_HOL_CTRL0_EG_PRI1(0x4) | |
| 1229 | QCA8K_PORT_HOL_CTRL0_EG_PRI2(0x4) | |
| 1230 | QCA8K_PORT_HOL_CTRL0_EG_PRI3(0x4) | |
| 1231 | QCA8K_PORT_HOL_CTRL0_EG_PRI4(0x6) | |
| 1232 | QCA8K_PORT_HOL_CTRL0_EG_PRI5(0x8) | |
| 1233 | QCA8K_PORT_HOL_CTRL0_EG_PORT(0x1e); |
| 1234 | break; |
| 1235 | default: |
| 1236 | mask = QCA8K_PORT_HOL_CTRL0_EG_PRI0(0x3) | |
| 1237 | QCA8K_PORT_HOL_CTRL0_EG_PRI1(0x4) | |
| 1238 | QCA8K_PORT_HOL_CTRL0_EG_PRI2(0x6) | |
| 1239 | QCA8K_PORT_HOL_CTRL0_EG_PRI3(0x8) | |
| 1240 | QCA8K_PORT_HOL_CTRL0_EG_PORT(0x19); |
| 1241 | } |
| 1242 | qca8k_write(priv, QCA8K_REG_PORT_HOL_CTRL0(i), mask); |
| 1243 | |
| 1244 | mask = QCA8K_PORT_HOL_CTRL1_ING(0x6) | |
| 1245 | QCA8K_PORT_HOL_CTRL1_EG_PRI_BUF_EN | |
| 1246 | QCA8K_PORT_HOL_CTRL1_EG_PORT_BUF_EN | |
| 1247 | QCA8K_PORT_HOL_CTRL1_WRED_EN; |
| 1248 | qca8k_rmw(priv, QCA8K_REG_PORT_HOL_CTRL1(i), |
| 1249 | QCA8K_PORT_HOL_CTRL1_ING_BUF | |
| 1250 | QCA8K_PORT_HOL_CTRL1_EG_PRI_BUF_EN | |
| 1251 | QCA8K_PORT_HOL_CTRL1_EG_PORT_BUF_EN | |
| 1252 | QCA8K_PORT_HOL_CTRL1_WRED_EN, |
| 1253 | mask); |
| 1254 | } |
Ansuel Smith | 040e926 | 2021-10-19 02:08:50 +0200 | [diff] [blame] | 1255 | |
| 1256 | /* Set initial MTU for every port. |
| 1257 | * We have only have a general MTU setting. So track |
| 1258 | * every port and set the max across all port. |
| 1259 | */ |
| 1260 | priv->port_mtu[i] = ETH_FRAME_LEN + ETH_FCS_LEN; |
Ansuel Smith | 83a3ceb | 2021-05-14 23:00:01 +0200 | [diff] [blame] | 1261 | } |
| 1262 | |
Ansuel Smith | 0fc57e4 | 2021-05-14 23:00:03 +0200 | [diff] [blame] | 1263 | /* Special GLOBAL_FC_THRESH value are needed for ar8327 switch */ |
| 1264 | if (priv->switch_id == QCA8K_ID_QCA8327) { |
| 1265 | mask = QCA8K_GLOBAL_FC_GOL_XON_THRES(288) | |
| 1266 | QCA8K_GLOBAL_FC_GOL_XOFF_THRES(496); |
| 1267 | qca8k_rmw(priv, QCA8K_REG_GLOBAL_FC_THRESH, |
| 1268 | QCA8K_GLOBAL_FC_GOL_XON_THRES_S | |
| 1269 | QCA8K_GLOBAL_FC_GOL_XOFF_THRES_S, |
| 1270 | mask); |
| 1271 | } |
| 1272 | |
Jonathan McDowell | f58d259 | 2020-07-18 17:32:14 +0100 | [diff] [blame] | 1273 | /* Setup our port MTUs to match power on defaults */ |
Ansuel Smith | d780575 | 2021-05-14 22:59:56 +0200 | [diff] [blame] | 1274 | ret = qca8k_write(priv, QCA8K_MAX_FRAME_SIZE, ETH_FRAME_LEN + ETH_FCS_LEN); |
| 1275 | if (ret) |
| 1276 | dev_warn(priv->dev, "failed setting MTU settings"); |
Jonathan McDowell | f58d259 | 2020-07-18 17:32:14 +0100 | [diff] [blame] | 1277 | |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1278 | /* Flush the FDB table */ |
| 1279 | qca8k_fdb_flush(priv); |
| 1280 | |
Jonathan McDowell | f6dadd5 | 2020-06-20 11:31:05 +0100 | [diff] [blame] | 1281 | /* We don't have interrupts for link changes, so we need to poll */ |
| 1282 | ds->pcs_poll = true; |
| 1283 | |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1284 | return 0; |
| 1285 | } |
| 1286 | |
Michal Vokáč | 9bb2289 | 2018-05-23 08:20:22 +0200 | [diff] [blame] | 1287 | static void |
Ansuel Smith | cef0811 | 2021-10-14 00:39:18 +0200 | [diff] [blame] | 1288 | qca8k_mac_config_setup_internal_delay(struct qca8k_priv *priv, int cpu_port_index, |
| 1289 | u32 reg) |
| 1290 | { |
| 1291 | u32 delay, val = 0; |
| 1292 | int ret; |
| 1293 | |
| 1294 | /* Delay can be declared in 3 different way. |
| 1295 | * Mode to rgmii and internal-delay standard binding defined |
| 1296 | * rgmii-id or rgmii-tx/rx phy mode set. |
| 1297 | * The parse logic set a delay different than 0 only when one |
| 1298 | * of the 3 different way is used. In all other case delay is |
| 1299 | * not enabled. With ID or TX/RXID delay is enabled and set |
| 1300 | * to the default and recommended value. |
| 1301 | */ |
Ansuel Smith | fd0bb28 | 2021-10-14 00:39:19 +0200 | [diff] [blame] | 1302 | if (priv->ports_config.rgmii_tx_delay[cpu_port_index]) { |
| 1303 | delay = priv->ports_config.rgmii_tx_delay[cpu_port_index]; |
Ansuel Smith | cef0811 | 2021-10-14 00:39:18 +0200 | [diff] [blame] | 1304 | |
| 1305 | val |= QCA8K_PORT_PAD_RGMII_TX_DELAY(delay) | |
| 1306 | QCA8K_PORT_PAD_RGMII_TX_DELAY_EN; |
| 1307 | } |
| 1308 | |
Ansuel Smith | fd0bb28 | 2021-10-14 00:39:19 +0200 | [diff] [blame] | 1309 | if (priv->ports_config.rgmii_rx_delay[cpu_port_index]) { |
| 1310 | delay = priv->ports_config.rgmii_rx_delay[cpu_port_index]; |
Ansuel Smith | cef0811 | 2021-10-14 00:39:18 +0200 | [diff] [blame] | 1311 | |
| 1312 | val |= QCA8K_PORT_PAD_RGMII_RX_DELAY(delay) | |
| 1313 | QCA8K_PORT_PAD_RGMII_RX_DELAY_EN; |
| 1314 | } |
| 1315 | |
| 1316 | /* Set RGMII delay based on the selected values */ |
| 1317 | ret = qca8k_rmw(priv, reg, |
| 1318 | QCA8K_PORT_PAD_RGMII_TX_DELAY_MASK | |
| 1319 | QCA8K_PORT_PAD_RGMII_RX_DELAY_MASK | |
| 1320 | QCA8K_PORT_PAD_RGMII_TX_DELAY_EN | |
| 1321 | QCA8K_PORT_PAD_RGMII_RX_DELAY_EN, |
| 1322 | val); |
| 1323 | if (ret) |
| 1324 | dev_err(priv->dev, "Failed to set internal delay for CPU port%d", |
| 1325 | cpu_port_index == QCA8K_CPU_PORT0 ? 0 : 6); |
| 1326 | } |
| 1327 | |
| 1328 | static void |
Jonathan McDowell | b3591c2 | 2020-06-20 11:30:32 +0100 | [diff] [blame] | 1329 | qca8k_phylink_mac_config(struct dsa_switch *ds, int port, unsigned int mode, |
| 1330 | const struct phylink_link_state *state) |
Michal Vokáč | 9bb2289 | 2018-05-23 08:20:22 +0200 | [diff] [blame] | 1331 | { |
| 1332 | struct qca8k_priv *priv = ds->priv; |
Ansuel Smith | 5654ec7 | 2021-10-14 00:39:11 +0200 | [diff] [blame] | 1333 | int cpu_port_index, ret; |
Ansuel Smith | cef0811 | 2021-10-14 00:39:18 +0200 | [diff] [blame] | 1334 | u32 reg, val; |
Michal Vokáč | 9bb2289 | 2018-05-23 08:20:22 +0200 | [diff] [blame] | 1335 | |
Jonathan McDowell | b3591c2 | 2020-06-20 11:30:32 +0100 | [diff] [blame] | 1336 | switch (port) { |
| 1337 | case 0: /* 1st CPU port */ |
| 1338 | if (state->interface != PHY_INTERFACE_MODE_RGMII && |
| 1339 | state->interface != PHY_INTERFACE_MODE_RGMII_ID && |
Ansuel Smith | e4b9977 | 2021-05-14 23:00:06 +0200 | [diff] [blame] | 1340 | state->interface != PHY_INTERFACE_MODE_RGMII_TXID && |
| 1341 | state->interface != PHY_INTERFACE_MODE_RGMII_RXID && |
Jonathan McDowell | b3591c2 | 2020-06-20 11:30:32 +0100 | [diff] [blame] | 1342 | state->interface != PHY_INTERFACE_MODE_SGMII) |
| 1343 | return; |
Michal Vokáč | 9bb2289 | 2018-05-23 08:20:22 +0200 | [diff] [blame] | 1344 | |
Jonathan McDowell | b3591c2 | 2020-06-20 11:30:32 +0100 | [diff] [blame] | 1345 | reg = QCA8K_REG_PORT0_PAD_CTRL; |
Ansuel Smith | 5654ec7 | 2021-10-14 00:39:11 +0200 | [diff] [blame] | 1346 | cpu_port_index = QCA8K_CPU_PORT0; |
Michal Vokáč | 9bb2289 | 2018-05-23 08:20:22 +0200 | [diff] [blame] | 1347 | break; |
Jonathan McDowell | b3591c2 | 2020-06-20 11:30:32 +0100 | [diff] [blame] | 1348 | case 1: |
| 1349 | case 2: |
| 1350 | case 3: |
| 1351 | case 4: |
| 1352 | case 5: |
| 1353 | /* Internal PHY, nothing to do */ |
| 1354 | return; |
| 1355 | case 6: /* 2nd CPU port / external PHY */ |
| 1356 | if (state->interface != PHY_INTERFACE_MODE_RGMII && |
| 1357 | state->interface != PHY_INTERFACE_MODE_RGMII_ID && |
Ansuel Smith | e4b9977 | 2021-05-14 23:00:06 +0200 | [diff] [blame] | 1358 | state->interface != PHY_INTERFACE_MODE_RGMII_TXID && |
| 1359 | state->interface != PHY_INTERFACE_MODE_RGMII_RXID && |
Jonathan McDowell | b3591c2 | 2020-06-20 11:30:32 +0100 | [diff] [blame] | 1360 | state->interface != PHY_INTERFACE_MODE_SGMII && |
| 1361 | state->interface != PHY_INTERFACE_MODE_1000BASEX) |
| 1362 | return; |
| 1363 | |
| 1364 | reg = QCA8K_REG_PORT6_PAD_CTRL; |
Ansuel Smith | 5654ec7 | 2021-10-14 00:39:11 +0200 | [diff] [blame] | 1365 | cpu_port_index = QCA8K_CPU_PORT6; |
Michal Vokáč | 9bb2289 | 2018-05-23 08:20:22 +0200 | [diff] [blame] | 1366 | break; |
| 1367 | default: |
Jonathan McDowell | b3591c2 | 2020-06-20 11:30:32 +0100 | [diff] [blame] | 1368 | dev_err(ds->dev, "%s: unsupported port: %i\n", __func__, port); |
Michal Vokáč | 9bb2289 | 2018-05-23 08:20:22 +0200 | [diff] [blame] | 1369 | return; |
| 1370 | } |
| 1371 | |
Jonathan McDowell | b3591c2 | 2020-06-20 11:30:32 +0100 | [diff] [blame] | 1372 | if (port != 6 && phylink_autoneg_inband(mode)) { |
| 1373 | dev_err(ds->dev, "%s: in-band negotiation unsupported\n", |
| 1374 | __func__); |
| 1375 | return; |
| 1376 | } |
Michal Vokáč | 9bb2289 | 2018-05-23 08:20:22 +0200 | [diff] [blame] | 1377 | |
Jonathan McDowell | b3591c2 | 2020-06-20 11:30:32 +0100 | [diff] [blame] | 1378 | switch (state->interface) { |
| 1379 | case PHY_INTERFACE_MODE_RGMII: |
Jonathan McDowell | b3591c2 | 2020-06-20 11:30:32 +0100 | [diff] [blame] | 1380 | case PHY_INTERFACE_MODE_RGMII_ID: |
Ansuel Smith | e4b9977 | 2021-05-14 23:00:06 +0200 | [diff] [blame] | 1381 | case PHY_INTERFACE_MODE_RGMII_TXID: |
| 1382 | case PHY_INTERFACE_MODE_RGMII_RXID: |
Ansuel Smith | cef0811 | 2021-10-14 00:39:18 +0200 | [diff] [blame] | 1383 | qca8k_write(priv, reg, QCA8K_PORT_PAD_RGMII_EN); |
Ansuel Smith | 5654ec7 | 2021-10-14 00:39:11 +0200 | [diff] [blame] | 1384 | |
Ansuel Smith | cef0811 | 2021-10-14 00:39:18 +0200 | [diff] [blame] | 1385 | /* Configure rgmii delay */ |
| 1386 | qca8k_mac_config_setup_internal_delay(priv, cpu_port_index, reg); |
Ansuel Smith | 5654ec7 | 2021-10-14 00:39:11 +0200 | [diff] [blame] | 1387 | |
| 1388 | /* QCA8337 requires to set rgmii rx delay for all ports. |
| 1389 | * This is enabled through PORT5_PAD_CTRL for all ports, |
| 1390 | * rather than individual port registers. |
| 1391 | */ |
Ansuel Smith | 5bf9ff3 | 2021-05-14 23:00:02 +0200 | [diff] [blame] | 1392 | if (priv->switch_id == QCA8K_ID_QCA8337) |
| 1393 | qca8k_write(priv, QCA8K_REG_PORT5_PAD_CTRL, |
| 1394 | QCA8K_PORT_PAD_RGMII_RX_DELAY_EN); |
Jonathan McDowell | b3591c2 | 2020-06-20 11:30:32 +0100 | [diff] [blame] | 1395 | break; |
| 1396 | case PHY_INTERFACE_MODE_SGMII: |
| 1397 | case PHY_INTERFACE_MODE_1000BASEX: |
| 1398 | /* Enable SGMII on the port */ |
| 1399 | qca8k_write(priv, reg, QCA8K_PORT_PAD_SGMII_EN); |
Jonathan McDowell | f6dadd5 | 2020-06-20 11:31:05 +0100 | [diff] [blame] | 1400 | |
| 1401 | /* Enable/disable SerDes auto-negotiation as necessary */ |
Yang Yingliang | 9fe99de | 2021-05-29 11:04:39 +0800 | [diff] [blame] | 1402 | ret = qca8k_read(priv, QCA8K_REG_PWS, &val); |
| 1403 | if (ret) |
| 1404 | return; |
Jonathan McDowell | f6dadd5 | 2020-06-20 11:31:05 +0100 | [diff] [blame] | 1405 | if (phylink_autoneg_inband(mode)) |
| 1406 | val &= ~QCA8K_PWS_SERDES_AEN_DIS; |
| 1407 | else |
| 1408 | val |= QCA8K_PWS_SERDES_AEN_DIS; |
| 1409 | qca8k_write(priv, QCA8K_REG_PWS, val); |
| 1410 | |
| 1411 | /* Configure the SGMII parameters */ |
Yang Yingliang | 9fe99de | 2021-05-29 11:04:39 +0800 | [diff] [blame] | 1412 | ret = qca8k_read(priv, QCA8K_REG_SGMII_CTRL, &val); |
| 1413 | if (ret) |
| 1414 | return; |
Jonathan McDowell | f6dadd5 | 2020-06-20 11:31:05 +0100 | [diff] [blame] | 1415 | |
Ansuel Smith | bbc4799 | 2021-10-14 00:39:13 +0200 | [diff] [blame] | 1416 | val |= QCA8K_SGMII_EN_SD; |
| 1417 | |
Ansuel Smith | fd0bb28 | 2021-10-14 00:39:19 +0200 | [diff] [blame] | 1418 | if (priv->ports_config.sgmii_enable_pll) |
Ansuel Smith | bbc4799 | 2021-10-14 00:39:13 +0200 | [diff] [blame] | 1419 | val |= QCA8K_SGMII_EN_PLL | QCA8K_SGMII_EN_RX | |
| 1420 | QCA8K_SGMII_EN_TX; |
Jonathan McDowell | f6dadd5 | 2020-06-20 11:31:05 +0100 | [diff] [blame] | 1421 | |
| 1422 | if (dsa_is_cpu_port(ds, port)) { |
| 1423 | /* CPU port, we're talking to the CPU MAC, be a PHY */ |
| 1424 | val &= ~QCA8K_SGMII_MODE_CTRL_MASK; |
| 1425 | val |= QCA8K_SGMII_MODE_CTRL_PHY; |
| 1426 | } else if (state->interface == PHY_INTERFACE_MODE_SGMII) { |
| 1427 | val &= ~QCA8K_SGMII_MODE_CTRL_MASK; |
| 1428 | val |= QCA8K_SGMII_MODE_CTRL_MAC; |
| 1429 | } else if (state->interface == PHY_INTERFACE_MODE_1000BASEX) { |
| 1430 | val &= ~QCA8K_SGMII_MODE_CTRL_MASK; |
| 1431 | val |= QCA8K_SGMII_MODE_CTRL_BASEX; |
| 1432 | } |
| 1433 | |
| 1434 | qca8k_write(priv, QCA8K_REG_SGMII_CTRL, val); |
Ansuel Smith | 6c43809 | 2021-10-14 00:39:08 +0200 | [diff] [blame] | 1435 | |
| 1436 | /* For qca8327/qca8328/qca8334/qca8338 sgmii is unique and |
| 1437 | * falling edge is set writing in the PORT0 PAD reg |
| 1438 | */ |
| 1439 | if (priv->switch_id == QCA8K_ID_QCA8327 || |
| 1440 | priv->switch_id == QCA8K_ID_QCA8337) |
| 1441 | reg = QCA8K_REG_PORT0_PAD_CTRL; |
| 1442 | |
| 1443 | val = 0; |
| 1444 | |
| 1445 | /* SGMII Clock phase configuration */ |
Ansuel Smith | fd0bb28 | 2021-10-14 00:39:19 +0200 | [diff] [blame] | 1446 | if (priv->ports_config.sgmii_rx_clk_falling_edge) |
Ansuel Smith | 6c43809 | 2021-10-14 00:39:08 +0200 | [diff] [blame] | 1447 | val |= QCA8K_PORT0_PAD_SGMII_RXCLK_FALLING_EDGE; |
| 1448 | |
Ansuel Smith | fd0bb28 | 2021-10-14 00:39:19 +0200 | [diff] [blame] | 1449 | if (priv->ports_config.sgmii_tx_clk_falling_edge) |
Ansuel Smith | 6c43809 | 2021-10-14 00:39:08 +0200 | [diff] [blame] | 1450 | val |= QCA8K_PORT0_PAD_SGMII_TXCLK_FALLING_EDGE; |
| 1451 | |
| 1452 | if (val) |
| 1453 | ret = qca8k_rmw(priv, reg, |
| 1454 | QCA8K_PORT0_PAD_SGMII_RXCLK_FALLING_EDGE | |
| 1455 | QCA8K_PORT0_PAD_SGMII_TXCLK_FALLING_EDGE, |
| 1456 | val); |
Ansuel Smith | cef0811 | 2021-10-14 00:39:18 +0200 | [diff] [blame] | 1457 | |
| 1458 | /* From original code is reported port instability as SGMII also |
| 1459 | * require delay set. Apply advised values here or take them from DT. |
| 1460 | */ |
| 1461 | if (state->interface == PHY_INTERFACE_MODE_SGMII) |
| 1462 | qca8k_mac_config_setup_internal_delay(priv, cpu_port_index, reg); |
| 1463 | |
Jonathan McDowell | b3591c2 | 2020-06-20 11:30:32 +0100 | [diff] [blame] | 1464 | break; |
| 1465 | default: |
| 1466 | dev_err(ds->dev, "xMII mode %s not supported for port %d\n", |
| 1467 | phy_modes(state->interface), port); |
| 1468 | return; |
| 1469 | } |
| 1470 | } |
Michal Vokáč | 9bb2289 | 2018-05-23 08:20:22 +0200 | [diff] [blame] | 1471 | |
Jonathan McDowell | b3591c2 | 2020-06-20 11:30:32 +0100 | [diff] [blame] | 1472 | static void |
| 1473 | qca8k_phylink_validate(struct dsa_switch *ds, int port, |
| 1474 | unsigned long *supported, |
| 1475 | struct phylink_link_state *state) |
| 1476 | { |
| 1477 | __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, }; |
| 1478 | |
| 1479 | switch (port) { |
| 1480 | case 0: /* 1st CPU port */ |
| 1481 | if (state->interface != PHY_INTERFACE_MODE_NA && |
| 1482 | state->interface != PHY_INTERFACE_MODE_RGMII && |
| 1483 | state->interface != PHY_INTERFACE_MODE_RGMII_ID && |
Ansuel Smith | e4b9977 | 2021-05-14 23:00:06 +0200 | [diff] [blame] | 1484 | state->interface != PHY_INTERFACE_MODE_RGMII_TXID && |
| 1485 | state->interface != PHY_INTERFACE_MODE_RGMII_RXID && |
Jonathan McDowell | b3591c2 | 2020-06-20 11:30:32 +0100 | [diff] [blame] | 1486 | state->interface != PHY_INTERFACE_MODE_SGMII) |
| 1487 | goto unsupported; |
| 1488 | break; |
| 1489 | case 1: |
| 1490 | case 2: |
| 1491 | case 3: |
| 1492 | case 4: |
| 1493 | case 5: |
| 1494 | /* Internal PHY */ |
| 1495 | if (state->interface != PHY_INTERFACE_MODE_NA && |
Ansuel Smith | 759bafb | 2021-05-14 23:00:10 +0200 | [diff] [blame] | 1496 | state->interface != PHY_INTERFACE_MODE_GMII && |
| 1497 | state->interface != PHY_INTERFACE_MODE_INTERNAL) |
Jonathan McDowell | b3591c2 | 2020-06-20 11:30:32 +0100 | [diff] [blame] | 1498 | goto unsupported; |
| 1499 | break; |
| 1500 | case 6: /* 2nd CPU port / external PHY */ |
| 1501 | if (state->interface != PHY_INTERFACE_MODE_NA && |
| 1502 | state->interface != PHY_INTERFACE_MODE_RGMII && |
| 1503 | state->interface != PHY_INTERFACE_MODE_RGMII_ID && |
Ansuel Smith | e4b9977 | 2021-05-14 23:00:06 +0200 | [diff] [blame] | 1504 | state->interface != PHY_INTERFACE_MODE_RGMII_TXID && |
| 1505 | state->interface != PHY_INTERFACE_MODE_RGMII_RXID && |
Jonathan McDowell | b3591c2 | 2020-06-20 11:30:32 +0100 | [diff] [blame] | 1506 | state->interface != PHY_INTERFACE_MODE_SGMII && |
| 1507 | state->interface != PHY_INTERFACE_MODE_1000BASEX) |
| 1508 | goto unsupported; |
| 1509 | break; |
| 1510 | default: |
| 1511 | unsupported: |
| 1512 | linkmode_zero(supported); |
| 1513 | return; |
| 1514 | } |
| 1515 | |
| 1516 | phylink_set_port_modes(mask); |
| 1517 | phylink_set(mask, Autoneg); |
| 1518 | |
| 1519 | phylink_set(mask, 1000baseT_Full); |
| 1520 | phylink_set(mask, 10baseT_Half); |
| 1521 | phylink_set(mask, 10baseT_Full); |
| 1522 | phylink_set(mask, 100baseT_Half); |
| 1523 | phylink_set(mask, 100baseT_Full); |
| 1524 | |
| 1525 | if (state->interface == PHY_INTERFACE_MODE_1000BASEX) |
| 1526 | phylink_set(mask, 1000baseX_Full); |
| 1527 | |
| 1528 | phylink_set(mask, Pause); |
| 1529 | phylink_set(mask, Asym_Pause); |
| 1530 | |
| 1531 | linkmode_and(supported, supported, mask); |
| 1532 | linkmode_and(state->advertising, state->advertising, mask); |
| 1533 | } |
| 1534 | |
| 1535 | static int |
| 1536 | qca8k_phylink_mac_link_state(struct dsa_switch *ds, int port, |
| 1537 | struct phylink_link_state *state) |
| 1538 | { |
| 1539 | struct qca8k_priv *priv = ds->priv; |
| 1540 | u32 reg; |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 1541 | int ret; |
Jonathan McDowell | b3591c2 | 2020-06-20 11:30:32 +0100 | [diff] [blame] | 1542 | |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 1543 | ret = qca8k_read(priv, QCA8K_REG_PORT_STATUS(port), ®); |
| 1544 | if (ret < 0) |
| 1545 | return ret; |
Jonathan McDowell | b3591c2 | 2020-06-20 11:30:32 +0100 | [diff] [blame] | 1546 | |
| 1547 | state->link = !!(reg & QCA8K_PORT_STATUS_LINK_UP); |
| 1548 | state->an_complete = state->link; |
| 1549 | state->an_enabled = !!(reg & QCA8K_PORT_STATUS_LINK_AUTO); |
| 1550 | state->duplex = (reg & QCA8K_PORT_STATUS_DUPLEX) ? DUPLEX_FULL : |
| 1551 | DUPLEX_HALF; |
| 1552 | |
| 1553 | switch (reg & QCA8K_PORT_STATUS_SPEED) { |
| 1554 | case QCA8K_PORT_STATUS_SPEED_10: |
| 1555 | state->speed = SPEED_10; |
| 1556 | break; |
| 1557 | case QCA8K_PORT_STATUS_SPEED_100: |
| 1558 | state->speed = SPEED_100; |
| 1559 | break; |
| 1560 | case QCA8K_PORT_STATUS_SPEED_1000: |
| 1561 | state->speed = SPEED_1000; |
| 1562 | break; |
| 1563 | default: |
| 1564 | state->speed = SPEED_UNKNOWN; |
| 1565 | break; |
| 1566 | } |
| 1567 | |
| 1568 | state->pause = MLO_PAUSE_NONE; |
| 1569 | if (reg & QCA8K_PORT_STATUS_RXFLOW) |
| 1570 | state->pause |= MLO_PAUSE_RX; |
| 1571 | if (reg & QCA8K_PORT_STATUS_TXFLOW) |
| 1572 | state->pause |= MLO_PAUSE_TX; |
| 1573 | |
| 1574 | return 1; |
| 1575 | } |
| 1576 | |
| 1577 | static void |
| 1578 | qca8k_phylink_mac_link_down(struct dsa_switch *ds, int port, unsigned int mode, |
| 1579 | phy_interface_t interface) |
| 1580 | { |
| 1581 | struct qca8k_priv *priv = ds->priv; |
| 1582 | |
Michal Vokáč | 9bb2289 | 2018-05-23 08:20:22 +0200 | [diff] [blame] | 1583 | qca8k_port_set_status(priv, port, 0); |
Jonathan McDowell | b3591c2 | 2020-06-20 11:30:32 +0100 | [diff] [blame] | 1584 | } |
| 1585 | |
| 1586 | static void |
| 1587 | qca8k_phylink_mac_link_up(struct dsa_switch *ds, int port, unsigned int mode, |
| 1588 | phy_interface_t interface, struct phy_device *phydev, |
| 1589 | int speed, int duplex, bool tx_pause, bool rx_pause) |
| 1590 | { |
| 1591 | struct qca8k_priv *priv = ds->priv; |
| 1592 | u32 reg; |
| 1593 | |
| 1594 | if (phylink_autoneg_inband(mode)) { |
| 1595 | reg = QCA8K_PORT_STATUS_LINK_AUTO; |
| 1596 | } else { |
| 1597 | switch (speed) { |
| 1598 | case SPEED_10: |
| 1599 | reg = QCA8K_PORT_STATUS_SPEED_10; |
| 1600 | break; |
| 1601 | case SPEED_100: |
| 1602 | reg = QCA8K_PORT_STATUS_SPEED_100; |
| 1603 | break; |
| 1604 | case SPEED_1000: |
| 1605 | reg = QCA8K_PORT_STATUS_SPEED_1000; |
| 1606 | break; |
| 1607 | default: |
| 1608 | reg = QCA8K_PORT_STATUS_LINK_AUTO; |
| 1609 | break; |
| 1610 | } |
| 1611 | |
| 1612 | if (duplex == DUPLEX_FULL) |
| 1613 | reg |= QCA8K_PORT_STATUS_DUPLEX; |
| 1614 | |
| 1615 | if (rx_pause || dsa_is_cpu_port(ds, port)) |
| 1616 | reg |= QCA8K_PORT_STATUS_RXFLOW; |
| 1617 | |
| 1618 | if (tx_pause || dsa_is_cpu_port(ds, port)) |
| 1619 | reg |= QCA8K_PORT_STATUS_TXFLOW; |
| 1620 | } |
| 1621 | |
| 1622 | reg |= QCA8K_PORT_STATUS_TXMAC | QCA8K_PORT_STATUS_RXMAC; |
| 1623 | |
Michal Vokáč | 9bb2289 | 2018-05-23 08:20:22 +0200 | [diff] [blame] | 1624 | qca8k_write(priv, QCA8K_REG_PORT_STATUS(port), reg); |
Michal Vokáč | 9bb2289 | 2018-05-23 08:20:22 +0200 | [diff] [blame] | 1625 | } |
| 1626 | |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1627 | static void |
Florian Fainelli | 89f0904 | 2018-04-25 12:12:50 -0700 | [diff] [blame] | 1628 | qca8k_get_strings(struct dsa_switch *ds, int port, u32 stringset, uint8_t *data) |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1629 | { |
| 1630 | int i; |
| 1631 | |
Florian Fainelli | 89f0904 | 2018-04-25 12:12:50 -0700 | [diff] [blame] | 1632 | if (stringset != ETH_SS_STATS) |
| 1633 | return; |
| 1634 | |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1635 | for (i = 0; i < ARRAY_SIZE(ar8327_mib); i++) |
| 1636 | strncpy(data + i * ETH_GSTRING_LEN, ar8327_mib[i].name, |
| 1637 | ETH_GSTRING_LEN); |
| 1638 | } |
| 1639 | |
| 1640 | static void |
| 1641 | qca8k_get_ethtool_stats(struct dsa_switch *ds, int port, |
| 1642 | uint64_t *data) |
| 1643 | { |
| 1644 | struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv; |
| 1645 | const struct qca8k_mib_desc *mib; |
Ansuel Smith | 028f5f8 | 2021-05-14 22:59:55 +0200 | [diff] [blame] | 1646 | u32 reg, i, val; |
Dan Carpenter | aa3d020b | 2021-06-09 12:52:12 +0300 | [diff] [blame] | 1647 | u32 hi = 0; |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 1648 | int ret; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1649 | |
| 1650 | for (i = 0; i < ARRAY_SIZE(ar8327_mib); i++) { |
| 1651 | mib = &ar8327_mib[i]; |
| 1652 | reg = QCA8K_PORT_MIB_COUNTER(port) + mib->offset; |
| 1653 | |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 1654 | ret = qca8k_read(priv, reg, &val); |
| 1655 | if (ret < 0) |
Ansuel Smith | 028f5f8 | 2021-05-14 22:59:55 +0200 | [diff] [blame] | 1656 | continue; |
| 1657 | |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1658 | if (mib->size == 2) { |
Dan Carpenter | aa3d020b | 2021-06-09 12:52:12 +0300 | [diff] [blame] | 1659 | ret = qca8k_read(priv, reg + 4, &hi); |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 1660 | if (ret < 0) |
Ansuel Smith | 028f5f8 | 2021-05-14 22:59:55 +0200 | [diff] [blame] | 1661 | continue; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1662 | } |
Ansuel Smith | 028f5f8 | 2021-05-14 22:59:55 +0200 | [diff] [blame] | 1663 | |
| 1664 | data[i] = val; |
| 1665 | if (mib->size == 2) |
Dan Carpenter | aa3d020b | 2021-06-09 12:52:12 +0300 | [diff] [blame] | 1666 | data[i] |= (u64)hi << 32; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1667 | } |
| 1668 | } |
| 1669 | |
| 1670 | static int |
Florian Fainelli | 89f0904 | 2018-04-25 12:12:50 -0700 | [diff] [blame] | 1671 | qca8k_get_sset_count(struct dsa_switch *ds, int port, int sset) |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1672 | { |
Florian Fainelli | 89f0904 | 2018-04-25 12:12:50 -0700 | [diff] [blame] | 1673 | if (sset != ETH_SS_STATS) |
| 1674 | return 0; |
| 1675 | |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1676 | return ARRAY_SIZE(ar8327_mib); |
| 1677 | } |
| 1678 | |
Vivien Didelot | 46587e4 | 2017-08-01 16:32:39 -0400 | [diff] [blame] | 1679 | static int |
Vivien Didelot | 08f5006 | 2017-08-01 16:32:41 -0400 | [diff] [blame] | 1680 | qca8k_set_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *eee) |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1681 | { |
| 1682 | struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv; |
| 1683 | u32 lpi_en = QCA8K_REG_EEE_CTRL_LPI_EN(port); |
| 1684 | u32 reg; |
Ansuel Smith | d780575 | 2021-05-14 22:59:56 +0200 | [diff] [blame] | 1685 | int ret; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1686 | |
| 1687 | mutex_lock(&priv->reg_mutex); |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 1688 | ret = qca8k_read(priv, QCA8K_REG_EEE_CTRL, ®); |
Dan Carpenter | 3d0167f | 2021-06-09 12:53:03 +0300 | [diff] [blame] | 1689 | if (ret < 0) |
Ansuel Smith | 028f5f8 | 2021-05-14 22:59:55 +0200 | [diff] [blame] | 1690 | goto exit; |
Ansuel Smith | 028f5f8 | 2021-05-14 22:59:55 +0200 | [diff] [blame] | 1691 | |
Vivien Didelot | 46587e4 | 2017-08-01 16:32:39 -0400 | [diff] [blame] | 1692 | if (eee->eee_enabled) |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1693 | reg |= lpi_en; |
| 1694 | else |
| 1695 | reg &= ~lpi_en; |
Ansuel Smith | d780575 | 2021-05-14 22:59:56 +0200 | [diff] [blame] | 1696 | ret = qca8k_write(priv, QCA8K_REG_EEE_CTRL, reg); |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1697 | |
Ansuel Smith | 028f5f8 | 2021-05-14 22:59:55 +0200 | [diff] [blame] | 1698 | exit: |
| 1699 | mutex_unlock(&priv->reg_mutex); |
| 1700 | return ret; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1701 | } |
| 1702 | |
| 1703 | static int |
Vivien Didelot | 08f5006 | 2017-08-01 16:32:41 -0400 | [diff] [blame] | 1704 | qca8k_get_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e) |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1705 | { |
Vivien Didelot | 193da90 | 2017-08-01 16:32:35 -0400 | [diff] [blame] | 1706 | /* Nothing to do on the port's MAC */ |
| 1707 | return 0; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1708 | } |
| 1709 | |
| 1710 | static void |
| 1711 | qca8k_port_stp_state_set(struct dsa_switch *ds, int port, u8 state) |
| 1712 | { |
| 1713 | struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv; |
| 1714 | u32 stp_state; |
| 1715 | |
| 1716 | switch (state) { |
| 1717 | case BR_STATE_DISABLED: |
| 1718 | stp_state = QCA8K_PORT_LOOKUP_STATE_DISABLED; |
| 1719 | break; |
| 1720 | case BR_STATE_BLOCKING: |
| 1721 | stp_state = QCA8K_PORT_LOOKUP_STATE_BLOCKING; |
| 1722 | break; |
| 1723 | case BR_STATE_LISTENING: |
| 1724 | stp_state = QCA8K_PORT_LOOKUP_STATE_LISTENING; |
| 1725 | break; |
| 1726 | case BR_STATE_LEARNING: |
| 1727 | stp_state = QCA8K_PORT_LOOKUP_STATE_LEARNING; |
| 1728 | break; |
| 1729 | case BR_STATE_FORWARDING: |
| 1730 | default: |
| 1731 | stp_state = QCA8K_PORT_LOOKUP_STATE_FORWARD; |
| 1732 | break; |
| 1733 | } |
| 1734 | |
| 1735 | qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port), |
| 1736 | QCA8K_PORT_LOOKUP_STATE_MASK, stp_state); |
| 1737 | } |
| 1738 | |
| 1739 | static int |
Vivien Didelot | 922754a | 2017-01-27 15:29:43 -0500 | [diff] [blame] | 1740 | qca8k_port_bridge_join(struct dsa_switch *ds, int port, struct net_device *br) |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1741 | { |
| 1742 | struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv; |
Ansuel Smith | 3fcf734a | 2021-10-14 00:39:10 +0200 | [diff] [blame] | 1743 | int port_mask, cpu_port; |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 1744 | int i, ret; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1745 | |
Ansuel Smith | 3fcf734a | 2021-10-14 00:39:10 +0200 | [diff] [blame] | 1746 | cpu_port = dsa_to_port(ds, port)->cpu_dp->index; |
| 1747 | port_mask = BIT(cpu_port); |
| 1748 | |
Ansuel Smith | 040e926 | 2021-10-19 02:08:50 +0200 | [diff] [blame] | 1749 | for (i = 0; i < QCA8K_NUM_PORTS; i++) { |
| 1750 | if (dsa_is_cpu_port(ds, i)) |
| 1751 | continue; |
Vivien Didelot | c8652c8 | 2017-10-16 11:12:19 -0400 | [diff] [blame] | 1752 | if (dsa_to_port(ds, i)->bridge_dev != br) |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1753 | continue; |
| 1754 | /* Add this port to the portvlan mask of the other ports |
| 1755 | * in the bridge |
| 1756 | */ |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 1757 | ret = qca8k_reg_set(priv, |
| 1758 | QCA8K_PORT_LOOKUP_CTRL(i), |
| 1759 | BIT(port)); |
| 1760 | if (ret) |
| 1761 | return ret; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1762 | if (i != port) |
| 1763 | port_mask |= BIT(i); |
| 1764 | } |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1765 | |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 1766 | /* Add all other ports to this ports portvlan mask */ |
| 1767 | ret = qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port), |
| 1768 | QCA8K_PORT_LOOKUP_MEMBER, port_mask); |
| 1769 | |
| 1770 | return ret; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1771 | } |
| 1772 | |
| 1773 | static void |
Vivien Didelot | f123f2f | 2017-01-27 15:29:41 -0500 | [diff] [blame] | 1774 | qca8k_port_bridge_leave(struct dsa_switch *ds, int port, struct net_device *br) |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1775 | { |
| 1776 | struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv; |
Ansuel Smith | 3fcf734a | 2021-10-14 00:39:10 +0200 | [diff] [blame] | 1777 | int cpu_port, i; |
| 1778 | |
| 1779 | cpu_port = dsa_to_port(ds, port)->cpu_dp->index; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1780 | |
Ansuel Smith | 040e926 | 2021-10-19 02:08:50 +0200 | [diff] [blame] | 1781 | for (i = 0; i < QCA8K_NUM_PORTS; i++) { |
| 1782 | if (dsa_is_cpu_port(ds, i)) |
| 1783 | continue; |
Vivien Didelot | c8652c8 | 2017-10-16 11:12:19 -0400 | [diff] [blame] | 1784 | if (dsa_to_port(ds, i)->bridge_dev != br) |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1785 | continue; |
| 1786 | /* Remove this port to the portvlan mask of the other ports |
| 1787 | * in the bridge |
| 1788 | */ |
| 1789 | qca8k_reg_clear(priv, |
| 1790 | QCA8K_PORT_LOOKUP_CTRL(i), |
| 1791 | BIT(port)); |
| 1792 | } |
Vivien Didelot | 922754a | 2017-01-27 15:29:43 -0500 | [diff] [blame] | 1793 | |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1794 | /* Set the cpu port to be the only one in the portvlan mask of |
| 1795 | * this port |
| 1796 | */ |
| 1797 | qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port), |
Ansuel Smith | 3fcf734a | 2021-10-14 00:39:10 +0200 | [diff] [blame] | 1798 | QCA8K_PORT_LOOKUP_MEMBER, BIT(cpu_port)); |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1799 | } |
| 1800 | |
| 1801 | static int |
| 1802 | qca8k_port_enable(struct dsa_switch *ds, int port, |
| 1803 | struct phy_device *phy) |
| 1804 | { |
| 1805 | struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv; |
| 1806 | |
| 1807 | qca8k_port_set_status(priv, port, 1); |
| 1808 | priv->port_sts[port].enabled = 1; |
| 1809 | |
Jonathan McDowell | b3591c2 | 2020-06-20 11:30:32 +0100 | [diff] [blame] | 1810 | if (dsa_is_user_port(ds, port)) |
| 1811 | phy_support_asym_pause(phy); |
xiaofeis | abb48f8 | 2019-07-28 08:57:50 +0800 | [diff] [blame] | 1812 | |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1813 | return 0; |
| 1814 | } |
| 1815 | |
| 1816 | static void |
Andrew Lunn | 75104db | 2019-02-24 20:44:43 +0100 | [diff] [blame] | 1817 | qca8k_port_disable(struct dsa_switch *ds, int port) |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1818 | { |
| 1819 | struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv; |
| 1820 | |
| 1821 | qca8k_port_set_status(priv, port, 0); |
| 1822 | priv->port_sts[port].enabled = 0; |
| 1823 | } |
| 1824 | |
| 1825 | static int |
Jonathan McDowell | f58d259 | 2020-07-18 17:32:14 +0100 | [diff] [blame] | 1826 | qca8k_port_change_mtu(struct dsa_switch *ds, int port, int new_mtu) |
| 1827 | { |
| 1828 | struct qca8k_priv *priv = ds->priv; |
| 1829 | int i, mtu = 0; |
| 1830 | |
| 1831 | priv->port_mtu[port] = new_mtu; |
| 1832 | |
| 1833 | for (i = 0; i < QCA8K_NUM_PORTS; i++) |
Jonathan McDowell | 99cab71 | 2020-10-30 18:33:15 +0000 | [diff] [blame] | 1834 | if (priv->port_mtu[i] > mtu) |
| 1835 | mtu = priv->port_mtu[i]; |
Jonathan McDowell | f58d259 | 2020-07-18 17:32:14 +0100 | [diff] [blame] | 1836 | |
| 1837 | /* Include L2 header / FCS length */ |
Ansuel Smith | d780575 | 2021-05-14 22:59:56 +0200 | [diff] [blame] | 1838 | return qca8k_write(priv, QCA8K_MAX_FRAME_SIZE, mtu + ETH_HLEN + ETH_FCS_LEN); |
Jonathan McDowell | f58d259 | 2020-07-18 17:32:14 +0100 | [diff] [blame] | 1839 | } |
| 1840 | |
| 1841 | static int |
| 1842 | qca8k_port_max_mtu(struct dsa_switch *ds, int port) |
| 1843 | { |
| 1844 | return QCA8K_MAX_MTU; |
| 1845 | } |
| 1846 | |
| 1847 | static int |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1848 | qca8k_port_fdb_insert(struct qca8k_priv *priv, const u8 *addr, |
| 1849 | u16 port_mask, u16 vid) |
| 1850 | { |
| 1851 | /* Set the vid to the port vlan id if no vid is set */ |
| 1852 | if (!vid) |
Jonathan McDowell | e9d204f | 2020-08-01 18:05:54 +0100 | [diff] [blame] | 1853 | vid = QCA8K_PORT_VID_DEF; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1854 | |
| 1855 | return qca8k_fdb_add(priv, addr, port_mask, vid, |
| 1856 | QCA8K_ATU_STATUS_STATIC); |
| 1857 | } |
| 1858 | |
| 1859 | static int |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1860 | qca8k_port_fdb_add(struct dsa_switch *ds, int port, |
Arkadi Sharshevsky | 6c2c1dc | 2017-08-06 16:15:39 +0300 | [diff] [blame] | 1861 | const unsigned char *addr, u16 vid) |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1862 | { |
| 1863 | struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv; |
| 1864 | u16 port_mask = BIT(port); |
| 1865 | |
Arkadi Sharshevsky | 1b6dd55 | 2017-08-06 16:15:40 +0300 | [diff] [blame] | 1866 | return qca8k_port_fdb_insert(priv, addr, port_mask, vid); |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1867 | } |
| 1868 | |
| 1869 | static int |
| 1870 | qca8k_port_fdb_del(struct dsa_switch *ds, int port, |
Arkadi Sharshevsky | 6c2c1dc | 2017-08-06 16:15:39 +0300 | [diff] [blame] | 1871 | const unsigned char *addr, u16 vid) |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1872 | { |
| 1873 | struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv; |
| 1874 | u16 port_mask = BIT(port); |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1875 | |
| 1876 | if (!vid) |
Jonathan McDowell | e9d204f | 2020-08-01 18:05:54 +0100 | [diff] [blame] | 1877 | vid = QCA8K_PORT_VID_DEF; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1878 | |
Arkadi Sharshevsky | 6c2c1dc | 2017-08-06 16:15:39 +0300 | [diff] [blame] | 1879 | return qca8k_fdb_del(priv, addr, port_mask, vid); |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1880 | } |
| 1881 | |
| 1882 | static int |
| 1883 | qca8k_port_fdb_dump(struct dsa_switch *ds, int port, |
Arkadi Sharshevsky | 2bedde1 | 2017-08-06 16:15:49 +0300 | [diff] [blame] | 1884 | dsa_fdb_dump_cb_t *cb, void *data) |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1885 | { |
| 1886 | struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv; |
| 1887 | struct qca8k_fdb _fdb = { 0 }; |
| 1888 | int cnt = QCA8K_NUM_FDB_RECORDS; |
Arkadi Sharshevsky | 2bedde1 | 2017-08-06 16:15:49 +0300 | [diff] [blame] | 1889 | bool is_static; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1890 | int ret = 0; |
| 1891 | |
| 1892 | mutex_lock(&priv->reg_mutex); |
| 1893 | while (cnt-- && !qca8k_fdb_next(priv, &_fdb, port)) { |
| 1894 | if (!_fdb.aging) |
| 1895 | break; |
Arkadi Sharshevsky | 2bedde1 | 2017-08-06 16:15:49 +0300 | [diff] [blame] | 1896 | is_static = (_fdb.aging == QCA8K_ATU_STATUS_STATIC); |
| 1897 | ret = cb(_fdb.mac, _fdb.vid, is_static, data); |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1898 | if (ret) |
| 1899 | break; |
| 1900 | } |
| 1901 | mutex_unlock(&priv->reg_mutex); |
| 1902 | |
| 1903 | return 0; |
| 1904 | } |
| 1905 | |
Jonathan McDowell | 69462fe | 2020-08-01 18:06:46 +0100 | [diff] [blame] | 1906 | static int |
Vladimir Oltean | 89153ed | 2021-02-13 22:43:19 +0200 | [diff] [blame] | 1907 | qca8k_port_vlan_filtering(struct dsa_switch *ds, int port, bool vlan_filtering, |
| 1908 | struct netlink_ext_ack *extack) |
Jonathan McDowell | 69462fe | 2020-08-01 18:06:46 +0100 | [diff] [blame] | 1909 | { |
| 1910 | struct qca8k_priv *priv = ds->priv; |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 1911 | int ret; |
Jonathan McDowell | 69462fe | 2020-08-01 18:06:46 +0100 | [diff] [blame] | 1912 | |
| 1913 | if (vlan_filtering) { |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 1914 | ret = qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port), |
| 1915 | QCA8K_PORT_LOOKUP_VLAN_MODE, |
| 1916 | QCA8K_PORT_LOOKUP_VLAN_MODE_SECURE); |
Jonathan McDowell | 69462fe | 2020-08-01 18:06:46 +0100 | [diff] [blame] | 1917 | } else { |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 1918 | ret = qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port), |
| 1919 | QCA8K_PORT_LOOKUP_VLAN_MODE, |
| 1920 | QCA8K_PORT_LOOKUP_VLAN_MODE_NONE); |
Jonathan McDowell | 69462fe | 2020-08-01 18:06:46 +0100 | [diff] [blame] | 1921 | } |
| 1922 | |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 1923 | return ret; |
Jonathan McDowell | 69462fe | 2020-08-01 18:06:46 +0100 | [diff] [blame] | 1924 | } |
| 1925 | |
| 1926 | static int |
Jonathan McDowell | 69462fe | 2020-08-01 18:06:46 +0100 | [diff] [blame] | 1927 | qca8k_port_vlan_add(struct dsa_switch *ds, int port, |
Vladimir Oltean | 31046a5 | 2021-02-13 22:43:18 +0200 | [diff] [blame] | 1928 | const struct switchdev_obj_port_vlan *vlan, |
| 1929 | struct netlink_ext_ack *extack) |
Jonathan McDowell | 69462fe | 2020-08-01 18:06:46 +0100 | [diff] [blame] | 1930 | { |
| 1931 | bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED; |
| 1932 | bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID; |
| 1933 | struct qca8k_priv *priv = ds->priv; |
Ansuel Smith | d780575 | 2021-05-14 22:59:56 +0200 | [diff] [blame] | 1934 | int ret; |
Jonathan McDowell | 69462fe | 2020-08-01 18:06:46 +0100 | [diff] [blame] | 1935 | |
Vladimir Oltean | b7a9e0d | 2021-01-09 02:01:46 +0200 | [diff] [blame] | 1936 | ret = qca8k_vlan_add(priv, port, vlan->vid, untagged); |
Vladimir Oltean | 1958d58 | 2021-01-09 02:01:53 +0200 | [diff] [blame] | 1937 | if (ret) { |
Jonathan McDowell | 69462fe | 2020-08-01 18:06:46 +0100 | [diff] [blame] | 1938 | dev_err(priv->dev, "Failed to add VLAN to port %d (%d)", port, ret); |
Vladimir Oltean | 1958d58 | 2021-01-09 02:01:53 +0200 | [diff] [blame] | 1939 | return ret; |
| 1940 | } |
Jonathan McDowell | 69462fe | 2020-08-01 18:06:46 +0100 | [diff] [blame] | 1941 | |
| 1942 | if (pvid) { |
| 1943 | int shift = 16 * (port % 2); |
| 1944 | |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 1945 | ret = qca8k_rmw(priv, QCA8K_EGRESS_VLAN(port), |
| 1946 | 0xfff << shift, vlan->vid << shift); |
| 1947 | if (ret) |
| 1948 | return ret; |
| 1949 | |
Ansuel Smith | d780575 | 2021-05-14 22:59:56 +0200 | [diff] [blame] | 1950 | ret = qca8k_write(priv, QCA8K_REG_PORT_VLAN_CTRL0(port), |
| 1951 | QCA8K_PORT_VLAN_CVID(vlan->vid) | |
| 1952 | QCA8K_PORT_VLAN_SVID(vlan->vid)); |
Jonathan McDowell | 69462fe | 2020-08-01 18:06:46 +0100 | [diff] [blame] | 1953 | } |
Vladimir Oltean | 1958d58 | 2021-01-09 02:01:53 +0200 | [diff] [blame] | 1954 | |
Ansuel Smith | aaf4214 | 2021-05-14 22:59:57 +0200 | [diff] [blame] | 1955 | return ret; |
Jonathan McDowell | 69462fe | 2020-08-01 18:06:46 +0100 | [diff] [blame] | 1956 | } |
| 1957 | |
| 1958 | static int |
| 1959 | qca8k_port_vlan_del(struct dsa_switch *ds, int port, |
| 1960 | const struct switchdev_obj_port_vlan *vlan) |
| 1961 | { |
| 1962 | struct qca8k_priv *priv = ds->priv; |
Ansuel Smith | d780575 | 2021-05-14 22:59:56 +0200 | [diff] [blame] | 1963 | int ret; |
Jonathan McDowell | 69462fe | 2020-08-01 18:06:46 +0100 | [diff] [blame] | 1964 | |
Vladimir Oltean | b7a9e0d | 2021-01-09 02:01:46 +0200 | [diff] [blame] | 1965 | ret = qca8k_vlan_del(priv, port, vlan->vid); |
Jonathan McDowell | 69462fe | 2020-08-01 18:06:46 +0100 | [diff] [blame] | 1966 | if (ret) |
| 1967 | dev_err(priv->dev, "Failed to delete VLAN from port %d (%d)", port, ret); |
| 1968 | |
| 1969 | return ret; |
| 1970 | } |
| 1971 | |
Ansuel Smith | a46aec0 | 2021-05-14 23:00:13 +0200 | [diff] [blame] | 1972 | static u32 qca8k_get_phy_flags(struct dsa_switch *ds, int port) |
| 1973 | { |
| 1974 | struct qca8k_priv *priv = ds->priv; |
| 1975 | |
| 1976 | /* Communicate to the phy internal driver the switch revision. |
| 1977 | * Based on the switch revision different values needs to be |
| 1978 | * set to the dbg and mmd reg on the phy. |
| 1979 | * The first 2 bit are used to communicate the switch revision |
| 1980 | * to the phy driver. |
| 1981 | */ |
| 1982 | if (port > 0 && port < 6) |
| 1983 | return priv->switch_revision; |
| 1984 | |
| 1985 | return 0; |
| 1986 | } |
| 1987 | |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1988 | static enum dsa_tag_protocol |
Florian Fainelli | 4d77648 | 2020-01-07 21:06:05 -0800 | [diff] [blame] | 1989 | qca8k_get_tag_protocol(struct dsa_switch *ds, int port, |
| 1990 | enum dsa_tag_protocol mp) |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1991 | { |
| 1992 | return DSA_TAG_PROTO_QCA; |
| 1993 | } |
| 1994 | |
Florian Fainelli | a82f67a | 2017-01-08 14:52:08 -0800 | [diff] [blame] | 1995 | static const struct dsa_switch_ops qca8k_switch_ops = { |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1996 | .get_tag_protocol = qca8k_get_tag_protocol, |
| 1997 | .setup = qca8k_setup, |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1998 | .get_strings = qca8k_get_strings, |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 1999 | .get_ethtool_stats = qca8k_get_ethtool_stats, |
| 2000 | .get_sset_count = qca8k_get_sset_count, |
Vivien Didelot | 08f5006 | 2017-08-01 16:32:41 -0400 | [diff] [blame] | 2001 | .get_mac_eee = qca8k_get_mac_eee, |
| 2002 | .set_mac_eee = qca8k_set_mac_eee, |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 2003 | .port_enable = qca8k_port_enable, |
| 2004 | .port_disable = qca8k_port_disable, |
Jonathan McDowell | f58d259 | 2020-07-18 17:32:14 +0100 | [diff] [blame] | 2005 | .port_change_mtu = qca8k_port_change_mtu, |
| 2006 | .port_max_mtu = qca8k_port_max_mtu, |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 2007 | .port_stp_state_set = qca8k_port_stp_state_set, |
| 2008 | .port_bridge_join = qca8k_port_bridge_join, |
| 2009 | .port_bridge_leave = qca8k_port_bridge_leave, |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 2010 | .port_fdb_add = qca8k_port_fdb_add, |
| 2011 | .port_fdb_del = qca8k_port_fdb_del, |
| 2012 | .port_fdb_dump = qca8k_port_fdb_dump, |
Jonathan McDowell | 69462fe | 2020-08-01 18:06:46 +0100 | [diff] [blame] | 2013 | .port_vlan_filtering = qca8k_port_vlan_filtering, |
Jonathan McDowell | 69462fe | 2020-08-01 18:06:46 +0100 | [diff] [blame] | 2014 | .port_vlan_add = qca8k_port_vlan_add, |
| 2015 | .port_vlan_del = qca8k_port_vlan_del, |
Jonathan McDowell | b3591c2 | 2020-06-20 11:30:32 +0100 | [diff] [blame] | 2016 | .phylink_validate = qca8k_phylink_validate, |
| 2017 | .phylink_mac_link_state = qca8k_phylink_mac_link_state, |
| 2018 | .phylink_mac_config = qca8k_phylink_mac_config, |
| 2019 | .phylink_mac_link_down = qca8k_phylink_mac_link_down, |
| 2020 | .phylink_mac_link_up = qca8k_phylink_mac_link_up, |
Ansuel Smith | a46aec0 | 2021-05-14 23:00:13 +0200 | [diff] [blame] | 2021 | .get_phy_flags = qca8k_get_phy_flags, |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 2022 | }; |
| 2023 | |
Ansuel Smith | 95ffeaf | 2021-05-14 23:00:04 +0200 | [diff] [blame] | 2024 | static int qca8k_read_switch_id(struct qca8k_priv *priv) |
| 2025 | { |
| 2026 | const struct qca8k_match_data *data; |
| 2027 | u32 val; |
| 2028 | u8 id; |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 2029 | int ret; |
Ansuel Smith | 95ffeaf | 2021-05-14 23:00:04 +0200 | [diff] [blame] | 2030 | |
| 2031 | /* get the switches ID from the compatible */ |
| 2032 | data = of_device_get_match_data(priv->dev); |
| 2033 | if (!data) |
| 2034 | return -ENODEV; |
| 2035 | |
Yang Yingliang | 7c9896e | 2021-05-29 11:04:38 +0800 | [diff] [blame] | 2036 | ret = qca8k_read(priv, QCA8K_REG_MASK_CTRL, &val); |
| 2037 | if (ret < 0) |
Ansuel Smith | 95ffeaf | 2021-05-14 23:00:04 +0200 | [diff] [blame] | 2038 | return -ENODEV; |
| 2039 | |
| 2040 | id = QCA8K_MASK_CTRL_DEVICE_ID(val & QCA8K_MASK_CTRL_DEVICE_ID_MASK); |
| 2041 | if (id != data->id) { |
| 2042 | dev_err(priv->dev, "Switch id detected %x but expected %x", id, data->id); |
| 2043 | return -ENODEV; |
| 2044 | } |
| 2045 | |
| 2046 | priv->switch_id = id; |
| 2047 | |
| 2048 | /* Save revision to communicate to the internal PHY driver */ |
| 2049 | priv->switch_revision = (val & QCA8K_MASK_CTRL_REV_ID_MASK); |
| 2050 | |
| 2051 | return 0; |
| 2052 | } |
| 2053 | |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 2054 | static int |
| 2055 | qca8k_sw_probe(struct mdio_device *mdiodev) |
| 2056 | { |
| 2057 | struct qca8k_priv *priv; |
Ansuel Smith | 95ffeaf | 2021-05-14 23:00:04 +0200 | [diff] [blame] | 2058 | int ret; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 2059 | |
| 2060 | /* allocate the private data struct so that we can probe the switches |
| 2061 | * ID register |
| 2062 | */ |
| 2063 | priv = devm_kzalloc(&mdiodev->dev, sizeof(*priv), GFP_KERNEL); |
| 2064 | if (!priv) |
| 2065 | return -ENOMEM; |
| 2066 | |
| 2067 | priv->bus = mdiodev->bus; |
Michal Vokáč | 9bb2289 | 2018-05-23 08:20:22 +0200 | [diff] [blame] | 2068 | priv->dev = &mdiodev->dev; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 2069 | |
Christian Lamparter | a653f2f | 2019-06-25 10:41:51 +0200 | [diff] [blame] | 2070 | priv->reset_gpio = devm_gpiod_get_optional(priv->dev, "reset", |
| 2071 | GPIOD_ASIS); |
| 2072 | if (IS_ERR(priv->reset_gpio)) |
| 2073 | return PTR_ERR(priv->reset_gpio); |
| 2074 | |
| 2075 | if (priv->reset_gpio) { |
| 2076 | gpiod_set_value_cansleep(priv->reset_gpio, 1); |
| 2077 | /* The active low duration must be greater than 10 ms |
| 2078 | * and checkpatch.pl wants 20 ms. |
| 2079 | */ |
| 2080 | msleep(20); |
| 2081 | gpiod_set_value_cansleep(priv->reset_gpio, 0); |
| 2082 | } |
| 2083 | |
Ansuel Smith | 95ffeaf | 2021-05-14 23:00:04 +0200 | [diff] [blame] | 2084 | /* Check the detected switch id */ |
| 2085 | ret = qca8k_read_switch_id(priv); |
| 2086 | if (ret) |
| 2087 | return ret; |
Ansuel Smith | 6e82a45 | 2021-05-14 22:59:59 +0200 | [diff] [blame] | 2088 | |
Michal Vokáč | 67122a7 | 2020-06-03 13:31:39 +0200 | [diff] [blame] | 2089 | priv->ds = devm_kzalloc(&mdiodev->dev, sizeof(*priv->ds), GFP_KERNEL); |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 2090 | if (!priv->ds) |
| 2091 | return -ENOMEM; |
| 2092 | |
Vivien Didelot | 7e99e347 | 2019-10-21 16:51:30 -0400 | [diff] [blame] | 2093 | priv->ds->dev = &mdiodev->dev; |
Michal Vokáč | f0d532c | 2019-10-24 15:46:58 +0200 | [diff] [blame] | 2094 | priv->ds->num_ports = QCA8K_NUM_PORTS; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 2095 | priv->ds->priv = priv; |
Christian Lamparter | db460c5 | 2019-03-22 01:05:03 +0100 | [diff] [blame] | 2096 | priv->ops = qca8k_switch_ops; |
| 2097 | priv->ds->ops = &priv->ops; |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 2098 | mutex_init(&priv->reg_mutex); |
| 2099 | dev_set_drvdata(&mdiodev->dev, priv); |
| 2100 | |
Vivien Didelot | 23c9ee4 | 2017-05-26 18:12:51 -0400 | [diff] [blame] | 2101 | return dsa_register_switch(priv->ds); |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 2102 | } |
| 2103 | |
| 2104 | static void |
| 2105 | qca8k_sw_remove(struct mdio_device *mdiodev) |
| 2106 | { |
| 2107 | struct qca8k_priv *priv = dev_get_drvdata(&mdiodev->dev); |
| 2108 | int i; |
| 2109 | |
Vladimir Oltean | 0650bf5 | 2021-09-17 16:34:33 +0300 | [diff] [blame] | 2110 | if (!priv) |
| 2111 | return; |
| 2112 | |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 2113 | for (i = 0; i < QCA8K_NUM_PORTS; i++) |
| 2114 | qca8k_port_set_status(priv, i, 0); |
| 2115 | |
| 2116 | dsa_unregister_switch(priv->ds); |
Vladimir Oltean | 0650bf5 | 2021-09-17 16:34:33 +0300 | [diff] [blame] | 2117 | |
| 2118 | dev_set_drvdata(&mdiodev->dev, NULL); |
| 2119 | } |
| 2120 | |
| 2121 | static void qca8k_sw_shutdown(struct mdio_device *mdiodev) |
| 2122 | { |
| 2123 | struct qca8k_priv *priv = dev_get_drvdata(&mdiodev->dev); |
| 2124 | |
| 2125 | if (!priv) |
| 2126 | return; |
| 2127 | |
| 2128 | dsa_switch_shutdown(priv->ds); |
| 2129 | |
| 2130 | dev_set_drvdata(&mdiodev->dev, NULL); |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 2131 | } |
| 2132 | |
| 2133 | #ifdef CONFIG_PM_SLEEP |
| 2134 | static void |
| 2135 | qca8k_set_pm(struct qca8k_priv *priv, int enable) |
| 2136 | { |
| 2137 | int i; |
| 2138 | |
| 2139 | for (i = 0; i < QCA8K_NUM_PORTS; i++) { |
| 2140 | if (!priv->port_sts[i].enabled) |
| 2141 | continue; |
| 2142 | |
| 2143 | qca8k_port_set_status(priv, i, enable); |
| 2144 | } |
| 2145 | } |
| 2146 | |
| 2147 | static int qca8k_suspend(struct device *dev) |
| 2148 | { |
Wolfram Sang | 717de37 | 2018-10-21 22:00:13 +0200 | [diff] [blame] | 2149 | struct qca8k_priv *priv = dev_get_drvdata(dev); |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 2150 | |
| 2151 | qca8k_set_pm(priv, 0); |
| 2152 | |
| 2153 | return dsa_switch_suspend(priv->ds); |
| 2154 | } |
| 2155 | |
| 2156 | static int qca8k_resume(struct device *dev) |
| 2157 | { |
Wolfram Sang | 717de37 | 2018-10-21 22:00:13 +0200 | [diff] [blame] | 2158 | struct qca8k_priv *priv = dev_get_drvdata(dev); |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 2159 | |
| 2160 | qca8k_set_pm(priv, 1); |
| 2161 | |
| 2162 | return dsa_switch_resume(priv->ds); |
| 2163 | } |
| 2164 | #endif /* CONFIG_PM_SLEEP */ |
| 2165 | |
| 2166 | static SIMPLE_DEV_PM_OPS(qca8k_pm_ops, |
| 2167 | qca8k_suspend, qca8k_resume); |
| 2168 | |
Ansuel Smith | f477d1c | 2021-10-14 00:39:17 +0200 | [diff] [blame] | 2169 | static const struct qca8k_match_data qca8327 = { |
| 2170 | .id = QCA8K_ID_QCA8327, |
| 2171 | .reduced_package = true, |
| 2172 | }; |
| 2173 | |
| 2174 | static const struct qca8k_match_data qca8328 = { |
Ansuel Smith | 6e82a45 | 2021-05-14 22:59:59 +0200 | [diff] [blame] | 2175 | .id = QCA8K_ID_QCA8327, |
| 2176 | }; |
| 2177 | |
| 2178 | static const struct qca8k_match_data qca833x = { |
| 2179 | .id = QCA8K_ID_QCA8337, |
| 2180 | }; |
| 2181 | |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 2182 | static const struct of_device_id qca8k_of_match[] = { |
Ansuel Smith | f477d1c | 2021-10-14 00:39:17 +0200 | [diff] [blame] | 2183 | { .compatible = "qca,qca8327", .data = &qca8327 }, |
| 2184 | { .compatible = "qca,qca8328", .data = &qca8328 }, |
Ansuel Smith | 6e82a45 | 2021-05-14 22:59:59 +0200 | [diff] [blame] | 2185 | { .compatible = "qca,qca8334", .data = &qca833x }, |
| 2186 | { .compatible = "qca,qca8337", .data = &qca833x }, |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 2187 | { /* sentinel */ }, |
| 2188 | }; |
| 2189 | |
| 2190 | static struct mdio_driver qca8kmdio_driver = { |
| 2191 | .probe = qca8k_sw_probe, |
| 2192 | .remove = qca8k_sw_remove, |
Vladimir Oltean | 0650bf5 | 2021-09-17 16:34:33 +0300 | [diff] [blame] | 2193 | .shutdown = qca8k_sw_shutdown, |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 2194 | .mdiodrv.driver = { |
| 2195 | .name = "qca8k", |
| 2196 | .of_match_table = qca8k_of_match, |
| 2197 | .pm = &qca8k_pm_ops, |
| 2198 | }, |
| 2199 | }; |
| 2200 | |
Wei Yongjun | a084ab3 | 2016-09-21 15:05:05 +0000 | [diff] [blame] | 2201 | mdio_module_driver(qca8kmdio_driver); |
John Crispin | 6b93fb4 | 2016-09-15 16:26:41 +0200 | [diff] [blame] | 2202 | |
| 2203 | MODULE_AUTHOR("Mathieu Olivari, John Crispin <john@phrozen.org>"); |
| 2204 | MODULE_DESCRIPTION("Driver for QCA8K ethernet switch family"); |
| 2205 | MODULE_LICENSE("GPL v2"); |
| 2206 | MODULE_ALIAS("platform:qca8k"); |