Greg Kroah-Hartman | b244131 | 2017-11-01 15:07:57 +0100 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Andy Lutomirski | b7b7c78 | 2015-07-20 11:49:06 -0400 | [diff] [blame] | 2 | #include <linux/perf_event.h> |
Jiri Olsa | dde5e72 | 2019-06-16 16:03:52 +0200 | [diff] [blame] | 3 | #include <linux/sysfs.h> |
Peter Zijlstra | 06ce6e9 | 2018-04-20 14:23:36 +0200 | [diff] [blame] | 4 | #include <linux/nospec.h> |
Dave Hansen | 353bf60 | 2016-06-02 17:19:33 -0700 | [diff] [blame] | 5 | #include <asm/intel-family.h> |
Jiri Olsa | dde5e72 | 2019-06-16 16:03:52 +0200 | [diff] [blame] | 6 | #include "probe.h" |
Andy Lutomirski | b7b7c78 | 2015-07-20 11:49:06 -0400 | [diff] [blame] | 7 | |
| 8 | enum perf_msr_id { |
| 9 | PERF_MSR_TSC = 0, |
| 10 | PERF_MSR_APERF = 1, |
| 11 | PERF_MSR_MPERF = 2, |
| 12 | PERF_MSR_PPERF = 3, |
| 13 | PERF_MSR_SMI = 4, |
Huang Rui | 8a22426 | 2016-01-29 16:29:56 +0800 | [diff] [blame] | 14 | PERF_MSR_PTSC = 5, |
Huang Rui | aaf2488 | 2016-01-29 16:29:57 +0800 | [diff] [blame] | 15 | PERF_MSR_IRPERF = 6, |
Stephane Eranian | 9ae21dd | 2018-01-05 08:18:52 -0800 | [diff] [blame] | 16 | PERF_MSR_THERM = 7, |
Andy Lutomirski | b7b7c78 | 2015-07-20 11:49:06 -0400 | [diff] [blame] | 17 | PERF_MSR_EVENT_MAX, |
| 18 | }; |
| 19 | |
Jiri Olsa | dde5e72 | 2019-06-16 16:03:52 +0200 | [diff] [blame] | 20 | static bool test_aperfmperf(int idx, void *data) |
Peter Zijlstra | 19b3340 | 2015-08-06 17:26:58 +0200 | [diff] [blame] | 21 | { |
| 22 | return boot_cpu_has(X86_FEATURE_APERFMPERF); |
| 23 | } |
Andy Lutomirski | b7b7c78 | 2015-07-20 11:49:06 -0400 | [diff] [blame] | 24 | |
Jiri Olsa | dde5e72 | 2019-06-16 16:03:52 +0200 | [diff] [blame] | 25 | static bool test_ptsc(int idx, void *data) |
Huang Rui | 8a22426 | 2016-01-29 16:29:56 +0800 | [diff] [blame] | 26 | { |
| 27 | return boot_cpu_has(X86_FEATURE_PTSC); |
| 28 | } |
| 29 | |
Jiri Olsa | dde5e72 | 2019-06-16 16:03:52 +0200 | [diff] [blame] | 30 | static bool test_irperf(int idx, void *data) |
Huang Rui | aaf2488 | 2016-01-29 16:29:57 +0800 | [diff] [blame] | 31 | { |
| 32 | return boot_cpu_has(X86_FEATURE_IRPERF); |
| 33 | } |
| 34 | |
Jiri Olsa | dde5e72 | 2019-06-16 16:03:52 +0200 | [diff] [blame] | 35 | static bool test_therm_status(int idx, void *data) |
Stephane Eranian | 9ae21dd | 2018-01-05 08:18:52 -0800 | [diff] [blame] | 36 | { |
| 37 | return boot_cpu_has(X86_FEATURE_DTHERM); |
| 38 | } |
| 39 | |
Jiri Olsa | dde5e72 | 2019-06-16 16:03:52 +0200 | [diff] [blame] | 40 | static bool test_intel(int idx, void *data) |
Peter Zijlstra | 19b3340 | 2015-08-06 17:26:58 +0200 | [diff] [blame] | 41 | { |
| 42 | if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL || |
| 43 | boot_cpu_data.x86 != 6) |
| 44 | return false; |
| 45 | |
| 46 | switch (boot_cpu_data.x86_model) { |
Dave Hansen | 353bf60 | 2016-06-02 17:19:33 -0700 | [diff] [blame] | 47 | case INTEL_FAM6_NEHALEM: |
Linus Torvalds | b325e04 | 2016-07-30 12:56:26 -0700 | [diff] [blame] | 48 | case INTEL_FAM6_NEHALEM_G: |
Dave Hansen | 353bf60 | 2016-06-02 17:19:33 -0700 | [diff] [blame] | 49 | case INTEL_FAM6_NEHALEM_EP: |
| 50 | case INTEL_FAM6_NEHALEM_EX: |
Peter Zijlstra | 19b3340 | 2015-08-06 17:26:58 +0200 | [diff] [blame] | 51 | |
Dave Hansen | 353bf60 | 2016-06-02 17:19:33 -0700 | [diff] [blame] | 52 | case INTEL_FAM6_WESTMERE: |
| 53 | case INTEL_FAM6_WESTMERE_EP: |
| 54 | case INTEL_FAM6_WESTMERE_EX: |
Peter Zijlstra | 19b3340 | 2015-08-06 17:26:58 +0200 | [diff] [blame] | 55 | |
Dave Hansen | 353bf60 | 2016-06-02 17:19:33 -0700 | [diff] [blame] | 56 | case INTEL_FAM6_SANDYBRIDGE: |
| 57 | case INTEL_FAM6_SANDYBRIDGE_X: |
Peter Zijlstra | 19b3340 | 2015-08-06 17:26:58 +0200 | [diff] [blame] | 58 | |
Dave Hansen | 353bf60 | 2016-06-02 17:19:33 -0700 | [diff] [blame] | 59 | case INTEL_FAM6_IVYBRIDGE: |
| 60 | case INTEL_FAM6_IVYBRIDGE_X: |
Peter Zijlstra | 19b3340 | 2015-08-06 17:26:58 +0200 | [diff] [blame] | 61 | |
Peter Zijlstra | c66f78a | 2019-08-27 21:48:21 +0200 | [diff] [blame] | 62 | case INTEL_FAM6_HASWELL: |
Dave Hansen | 353bf60 | 2016-06-02 17:19:33 -0700 | [diff] [blame] | 63 | case INTEL_FAM6_HASWELL_X: |
Peter Zijlstra | af239c4 | 2019-08-27 21:48:22 +0200 | [diff] [blame] | 64 | case INTEL_FAM6_HASWELL_L: |
Peter Zijlstra | 5e74140 | 2019-08-27 21:48:23 +0200 | [diff] [blame] | 65 | case INTEL_FAM6_HASWELL_G: |
Peter Zijlstra | 19b3340 | 2015-08-06 17:26:58 +0200 | [diff] [blame] | 66 | |
Peter Zijlstra | c66f78a | 2019-08-27 21:48:21 +0200 | [diff] [blame] | 67 | case INTEL_FAM6_BROADWELL: |
Peter Zijlstra | 5ebb34e | 2019-08-27 21:48:24 +0200 | [diff] [blame] | 68 | case INTEL_FAM6_BROADWELL_D: |
Peter Zijlstra | 5e74140 | 2019-08-27 21:48:23 +0200 | [diff] [blame] | 69 | case INTEL_FAM6_BROADWELL_G: |
Dave Hansen | 353bf60 | 2016-06-02 17:19:33 -0700 | [diff] [blame] | 70 | case INTEL_FAM6_BROADWELL_X: |
Kan Liang | 71920ea | 2021-10-06 13:12:17 -0700 | [diff] [blame] | 71 | case INTEL_FAM6_SAPPHIRERAPIDS_X: |
Peter Zijlstra | 19b3340 | 2015-08-06 17:26:58 +0200 | [diff] [blame] | 72 | |
Peter Zijlstra | f2c4db1 | 2018-08-07 10:17:27 -0700 | [diff] [blame] | 73 | case INTEL_FAM6_ATOM_SILVERMONT: |
Peter Zijlstra | 5ebb34e | 2019-08-27 21:48:24 +0200 | [diff] [blame] | 74 | case INTEL_FAM6_ATOM_SILVERMONT_D: |
Dave Hansen | 353bf60 | 2016-06-02 17:19:33 -0700 | [diff] [blame] | 75 | case INTEL_FAM6_ATOM_AIRMONT: |
Kan Liang | 1aaccc4 | 2017-09-08 17:34:48 -0400 | [diff] [blame] | 76 | |
| 77 | case INTEL_FAM6_ATOM_GOLDMONT: |
Peter Zijlstra | 5ebb34e | 2019-08-27 21:48:24 +0200 | [diff] [blame] | 78 | case INTEL_FAM6_ATOM_GOLDMONT_D: |
Peter Zijlstra | f2c4db1 | 2018-08-07 10:17:27 -0700 | [diff] [blame] | 79 | case INTEL_FAM6_ATOM_GOLDMONT_PLUS: |
Kan Liang | 0aa0e0d | 2020-01-28 10:31:19 -0800 | [diff] [blame] | 80 | case INTEL_FAM6_ATOM_TREMONT_D: |
| 81 | case INTEL_FAM6_ATOM_TREMONT: |
Kan Liang | c3bb8a9 | 2020-09-28 05:30:42 -0700 | [diff] [blame] | 82 | case INTEL_FAM6_ATOM_TREMONT_L: |
Kan Liang | 1aaccc4 | 2017-09-08 17:34:48 -0400 | [diff] [blame] | 83 | |
| 84 | case INTEL_FAM6_XEON_PHI_KNL: |
| 85 | case INTEL_FAM6_XEON_PHI_KNM: |
Peter Zijlstra | 19b3340 | 2015-08-06 17:26:58 +0200 | [diff] [blame] | 86 | if (idx == PERF_MSR_SMI) |
| 87 | return true; |
| 88 | break; |
| 89 | |
Peter Zijlstra | af239c4 | 2019-08-27 21:48:22 +0200 | [diff] [blame] | 90 | case INTEL_FAM6_SKYLAKE_L: |
Peter Zijlstra | c66f78a | 2019-08-27 21:48:21 +0200 | [diff] [blame] | 91 | case INTEL_FAM6_SKYLAKE: |
Dave Hansen | 5134596 | 2016-06-02 17:19:35 -0700 | [diff] [blame] | 92 | case INTEL_FAM6_SKYLAKE_X: |
Peter Zijlstra | af239c4 | 2019-08-27 21:48:22 +0200 | [diff] [blame] | 93 | case INTEL_FAM6_KABYLAKE_L: |
Peter Zijlstra | c66f78a | 2019-08-27 21:48:21 +0200 | [diff] [blame] | 94 | case INTEL_FAM6_KABYLAKE: |
Kan Liang | 9674b1c | 2019-10-08 08:50:04 -0700 | [diff] [blame] | 95 | case INTEL_FAM6_COMETLAKE_L: |
| 96 | case INTEL_FAM6_COMETLAKE: |
Peter Zijlstra | af239c4 | 2019-08-27 21:48:22 +0200 | [diff] [blame] | 97 | case INTEL_FAM6_ICELAKE_L: |
Kan Liang | 1a5da78 | 2019-10-08 08:50:06 -0700 | [diff] [blame] | 98 | case INTEL_FAM6_ICELAKE: |
| 99 | case INTEL_FAM6_ICELAKE_X: |
| 100 | case INTEL_FAM6_ICELAKE_D: |
Kan Liang | 0917b950 | 2019-10-08 08:50:09 -0700 | [diff] [blame] | 101 | case INTEL_FAM6_TIGERLAKE_L: |
| 102 | case INTEL_FAM6_TIGERLAKE: |
Kan Liang | 907a196 | 2020-10-19 08:35:27 -0700 | [diff] [blame] | 103 | case INTEL_FAM6_ROCKETLAKE: |
Kan Liang | 19d3a81 | 2021-04-12 07:31:03 -0700 | [diff] [blame] | 104 | case INTEL_FAM6_ALDERLAKE: |
| 105 | case INTEL_FAM6_ALDERLAKE_L: |
Peter Zijlstra | 19b3340 | 2015-08-06 17:26:58 +0200 | [diff] [blame] | 106 | if (idx == PERF_MSR_SMI || idx == PERF_MSR_PPERF) |
| 107 | return true; |
| 108 | break; |
| 109 | } |
| 110 | |
| 111 | return false; |
| 112 | } |
| 113 | |
Jiri Olsa | dde5e72 | 2019-06-16 16:03:52 +0200 | [diff] [blame] | 114 | PMU_EVENT_ATTR_STRING(tsc, attr_tsc, "event=0x00" ); |
| 115 | PMU_EVENT_ATTR_STRING(aperf, attr_aperf, "event=0x01" ); |
| 116 | PMU_EVENT_ATTR_STRING(mperf, attr_mperf, "event=0x02" ); |
| 117 | PMU_EVENT_ATTR_STRING(pperf, attr_pperf, "event=0x03" ); |
| 118 | PMU_EVENT_ATTR_STRING(smi, attr_smi, "event=0x04" ); |
| 119 | PMU_EVENT_ATTR_STRING(ptsc, attr_ptsc, "event=0x05" ); |
| 120 | PMU_EVENT_ATTR_STRING(irperf, attr_irperf, "event=0x06" ); |
| 121 | PMU_EVENT_ATTR_STRING(cpu_thermal_margin, attr_therm, "event=0x07" ); |
| 122 | PMU_EVENT_ATTR_STRING(cpu_thermal_margin.snapshot, attr_therm_snap, "1" ); |
| 123 | PMU_EVENT_ATTR_STRING(cpu_thermal_margin.unit, attr_therm_unit, "C" ); |
| 124 | |
| 125 | static unsigned long msr_mask; |
| 126 | |
| 127 | PMU_EVENT_GROUP(events, aperf); |
| 128 | PMU_EVENT_GROUP(events, mperf); |
| 129 | PMU_EVENT_GROUP(events, pperf); |
| 130 | PMU_EVENT_GROUP(events, smi); |
| 131 | PMU_EVENT_GROUP(events, ptsc); |
| 132 | PMU_EVENT_GROUP(events, irperf); |
| 133 | |
| 134 | static struct attribute *attrs_therm[] = { |
| 135 | &attr_therm.attr.attr, |
| 136 | &attr_therm_snap.attr.attr, |
| 137 | &attr_therm_unit.attr.attr, |
| 138 | NULL, |
Andy Lutomirski | b7b7c78 | 2015-07-20 11:49:06 -0400 | [diff] [blame] | 139 | }; |
| 140 | |
Jiri Olsa | dde5e72 | 2019-06-16 16:03:52 +0200 | [diff] [blame] | 141 | static struct attribute_group group_therm = { |
| 142 | .name = "events", |
| 143 | .attrs = attrs_therm, |
| 144 | }; |
Andy Lutomirski | b7b7c78 | 2015-07-20 11:49:06 -0400 | [diff] [blame] | 145 | |
Peter Zijlstra | 19b3340 | 2015-08-06 17:26:58 +0200 | [diff] [blame] | 146 | static struct perf_msr msr[] = { |
Jiri Olsa | dde5e72 | 2019-06-16 16:03:52 +0200 | [diff] [blame] | 147 | [PERF_MSR_TSC] = { .no_check = true, }, |
| 148 | [PERF_MSR_APERF] = { MSR_IA32_APERF, &group_aperf, test_aperfmperf, }, |
| 149 | [PERF_MSR_MPERF] = { MSR_IA32_MPERF, &group_mperf, test_aperfmperf, }, |
| 150 | [PERF_MSR_PPERF] = { MSR_PPERF, &group_pperf, test_intel, }, |
| 151 | [PERF_MSR_SMI] = { MSR_SMI_COUNT, &group_smi, test_intel, }, |
| 152 | [PERF_MSR_PTSC] = { MSR_F15H_PTSC, &group_ptsc, test_ptsc, }, |
| 153 | [PERF_MSR_IRPERF] = { MSR_F17H_IRPERF, &group_irperf, test_irperf, }, |
| 154 | [PERF_MSR_THERM] = { MSR_IA32_THERM_STATUS, &group_therm, test_therm_status, }, |
Peter Zijlstra | 19b3340 | 2015-08-06 17:26:58 +0200 | [diff] [blame] | 155 | }; |
| 156 | |
Jiri Olsa | dde5e72 | 2019-06-16 16:03:52 +0200 | [diff] [blame] | 157 | static struct attribute *events_attrs[] = { |
| 158 | &attr_tsc.attr.attr, |
Peter Zijlstra | 19b3340 | 2015-08-06 17:26:58 +0200 | [diff] [blame] | 159 | NULL, |
Andy Lutomirski | b7b7c78 | 2015-07-20 11:49:06 -0400 | [diff] [blame] | 160 | }; |
| 161 | |
| 162 | static struct attribute_group events_attr_group = { |
| 163 | .name = "events", |
| 164 | .attrs = events_attrs, |
| 165 | }; |
| 166 | |
| 167 | PMU_FORMAT_ATTR(event, "config:0-63"); |
| 168 | static struct attribute *format_attrs[] = { |
| 169 | &format_attr_event.attr, |
| 170 | NULL, |
| 171 | }; |
| 172 | static struct attribute_group format_attr_group = { |
| 173 | .name = "format", |
| 174 | .attrs = format_attrs, |
| 175 | }; |
| 176 | |
| 177 | static const struct attribute_group *attr_groups[] = { |
| 178 | &events_attr_group, |
| 179 | &format_attr_group, |
| 180 | NULL, |
| 181 | }; |
| 182 | |
Valdis Klētnieks | d9f3b45 | 2019-08-08 13:44:02 -0400 | [diff] [blame] | 183 | static const struct attribute_group *attr_update[] = { |
Jiri Olsa | dde5e72 | 2019-06-16 16:03:52 +0200 | [diff] [blame] | 184 | &group_aperf, |
| 185 | &group_mperf, |
| 186 | &group_pperf, |
| 187 | &group_smi, |
| 188 | &group_ptsc, |
| 189 | &group_irperf, |
| 190 | &group_therm, |
| 191 | NULL, |
| 192 | }; |
| 193 | |
Andy Lutomirski | b7b7c78 | 2015-07-20 11:49:06 -0400 | [diff] [blame] | 194 | static int msr_event_init(struct perf_event *event) |
| 195 | { |
| 196 | u64 cfg = event->attr.config; |
| 197 | |
| 198 | if (event->attr.type != event->pmu->type) |
| 199 | return -ENOENT; |
| 200 | |
Andy Lutomirski | b7b7c78 | 2015-07-20 11:49:06 -0400 | [diff] [blame] | 201 | /* unsupported modes and filters */ |
Andrew Murray | 2ff4025 | 2019-01-10 13:53:32 +0000 | [diff] [blame] | 202 | if (event->attr.sample_period) /* no sampling */ |
Andy Lutomirski | b7b7c78 | 2015-07-20 11:49:06 -0400 | [diff] [blame] | 203 | return -EINVAL; |
| 204 | |
Peter Zijlstra | 06ce6e9 | 2018-04-20 14:23:36 +0200 | [diff] [blame] | 205 | if (cfg >= PERF_MSR_EVENT_MAX) |
| 206 | return -EINVAL; |
| 207 | |
| 208 | cfg = array_index_nospec((unsigned long)cfg, PERF_MSR_EVENT_MAX); |
| 209 | |
Jiri Olsa | dde5e72 | 2019-06-16 16:03:52 +0200 | [diff] [blame] | 210 | if (!(msr_mask & (1 << cfg))) |
Peter Zijlstra | 19b3340 | 2015-08-06 17:26:58 +0200 | [diff] [blame] | 211 | return -EINVAL; |
| 212 | |
Ingo Molnar | 9128d3e | 2018-01-05 08:18:52 -0800 | [diff] [blame] | 213 | event->hw.idx = -1; |
| 214 | event->hw.event_base = msr[cfg].msr; |
| 215 | event->hw.config = cfg; |
Andy Lutomirski | b7b7c78 | 2015-07-20 11:49:06 -0400 | [diff] [blame] | 216 | |
| 217 | return 0; |
| 218 | } |
| 219 | |
| 220 | static inline u64 msr_read_counter(struct perf_event *event) |
| 221 | { |
| 222 | u64 now; |
| 223 | |
| 224 | if (event->hw.event_base) |
| 225 | rdmsrl(event->hw.event_base, now); |
| 226 | else |
Thomas Gleixner | ea89c06 | 2018-03-23 00:05:29 +0100 | [diff] [blame] | 227 | now = rdtsc_ordered(); |
Andy Lutomirski | b7b7c78 | 2015-07-20 11:49:06 -0400 | [diff] [blame] | 228 | |
| 229 | return now; |
| 230 | } |
Thomas Gleixner | ea89c06 | 2018-03-23 00:05:29 +0100 | [diff] [blame] | 231 | |
Andy Lutomirski | b7b7c78 | 2015-07-20 11:49:06 -0400 | [diff] [blame] | 232 | static void msr_event_update(struct perf_event *event) |
| 233 | { |
| 234 | u64 prev, now; |
| 235 | s64 delta; |
| 236 | |
Ingo Molnar | 9128d3e | 2018-01-05 08:18:52 -0800 | [diff] [blame] | 237 | /* Careful, an NMI might modify the previous event value: */ |
Andy Lutomirski | b7b7c78 | 2015-07-20 11:49:06 -0400 | [diff] [blame] | 238 | again: |
| 239 | prev = local64_read(&event->hw.prev_count); |
| 240 | now = msr_read_counter(event); |
| 241 | |
| 242 | if (local64_cmpxchg(&event->hw.prev_count, prev, now) != prev) |
| 243 | goto again; |
| 244 | |
| 245 | delta = now - prev; |
Stephane Eranian | 9ae21dd | 2018-01-05 08:18:52 -0800 | [diff] [blame] | 246 | if (unlikely(event->hw.event_base == MSR_SMI_COUNT)) { |
Martin Kepplinger | 78e3c79 | 2015-11-06 16:31:08 -0800 | [diff] [blame] | 247 | delta = sign_extend64(delta, 31); |
Stephane Eranian | 9ae21dd | 2018-01-05 08:18:52 -0800 | [diff] [blame] | 248 | local64_add(delta, &event->count); |
| 249 | } else if (unlikely(event->hw.event_base == MSR_IA32_THERM_STATUS)) { |
Ingo Molnar | 9128d3e | 2018-01-05 08:18:52 -0800 | [diff] [blame] | 250 | /* If valid, extract digital readout, otherwise set to -1: */ |
Stephane Eranian | 9ae21dd | 2018-01-05 08:18:52 -0800 | [diff] [blame] | 251 | now = now & (1ULL << 31) ? (now >> 16) & 0x3f : -1; |
| 252 | local64_set(&event->count, now); |
Ingo Molnar | 9128d3e | 2018-01-05 08:18:52 -0800 | [diff] [blame] | 253 | } else { |
Stephane Eranian | 9ae21dd | 2018-01-05 08:18:52 -0800 | [diff] [blame] | 254 | local64_add(delta, &event->count); |
Ingo Molnar | 9128d3e | 2018-01-05 08:18:52 -0800 | [diff] [blame] | 255 | } |
Andy Lutomirski | b7b7c78 | 2015-07-20 11:49:06 -0400 | [diff] [blame] | 256 | } |
| 257 | |
| 258 | static void msr_event_start(struct perf_event *event, int flags) |
| 259 | { |
Ingo Molnar | 9128d3e | 2018-01-05 08:18:52 -0800 | [diff] [blame] | 260 | u64 now = msr_read_counter(event); |
Andy Lutomirski | b7b7c78 | 2015-07-20 11:49:06 -0400 | [diff] [blame] | 261 | |
Andy Lutomirski | b7b7c78 | 2015-07-20 11:49:06 -0400 | [diff] [blame] | 262 | local64_set(&event->hw.prev_count, now); |
| 263 | } |
| 264 | |
| 265 | static void msr_event_stop(struct perf_event *event, int flags) |
| 266 | { |
| 267 | msr_event_update(event); |
| 268 | } |
| 269 | |
| 270 | static void msr_event_del(struct perf_event *event, int flags) |
| 271 | { |
| 272 | msr_event_stop(event, PERF_EF_UPDATE); |
| 273 | } |
| 274 | |
| 275 | static int msr_event_add(struct perf_event *event, int flags) |
| 276 | { |
| 277 | if (flags & PERF_EF_START) |
| 278 | msr_event_start(event, flags); |
| 279 | |
| 280 | return 0; |
| 281 | } |
| 282 | |
| 283 | static struct pmu pmu_msr = { |
| 284 | .task_ctx_nr = perf_sw_context, |
| 285 | .attr_groups = attr_groups, |
| 286 | .event_init = msr_event_init, |
| 287 | .add = msr_event_add, |
| 288 | .del = msr_event_del, |
| 289 | .start = msr_event_start, |
| 290 | .stop = msr_event_stop, |
| 291 | .read = msr_event_update, |
Andrew Murray | 2ff4025 | 2019-01-10 13:53:32 +0000 | [diff] [blame] | 292 | .capabilities = PERF_PMU_CAP_NO_INTERRUPT | PERF_PMU_CAP_NO_EXCLUDE, |
Jiri Olsa | dde5e72 | 2019-06-16 16:03:52 +0200 | [diff] [blame] | 293 | .attr_update = attr_update, |
Andy Lutomirski | b7b7c78 | 2015-07-20 11:49:06 -0400 | [diff] [blame] | 294 | }; |
| 295 | |
Andy Lutomirski | b7b7c78 | 2015-07-20 11:49:06 -0400 | [diff] [blame] | 296 | static int __init msr_init(void) |
| 297 | { |
Peter Zijlstra | 19b3340 | 2015-08-06 17:26:58 +0200 | [diff] [blame] | 298 | if (!boot_cpu_has(X86_FEATURE_TSC)) { |
| 299 | pr_cont("no MSR PMU driver.\n"); |
Andy Lutomirski | b7b7c78 | 2015-07-20 11:49:06 -0400 | [diff] [blame] | 300 | return 0; |
| 301 | } |
| 302 | |
Jiri Olsa | dde5e72 | 2019-06-16 16:03:52 +0200 | [diff] [blame] | 303 | msr_mask = perf_msr_probe(msr, PERF_MSR_EVENT_MAX, true, NULL); |
Peter Zijlstra | 19b3340 | 2015-08-06 17:26:58 +0200 | [diff] [blame] | 304 | |
Andy Lutomirski | b7b7c78 | 2015-07-20 11:49:06 -0400 | [diff] [blame] | 305 | perf_pmu_register(&pmu_msr, "msr", -1); |
| 306 | |
| 307 | return 0; |
| 308 | } |
| 309 | device_initcall(msr_init); |