blob: 7e0eb201cc26d22c12d8d847c47231e87f86c98e [file] [log] [blame]
Steve Wisecfdda9d2010-04-21 15:30:06 -07001/*
2 * Copyright (c) 2009-2010 Chelsio, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
Vipul Pandya42b6a942013-03-14 05:09:01 +000033#include <linux/module.h>
34#include <linux/moduleparam.h>
Steve Wisecfdda9d2010-04-21 15:30:06 -070035#include <rdma/ib_umem.h>
Arun Sharma600634972011-07-26 16:09:06 -070036#include <linux/atomic.h>
Matan Barakb2a239d2016-02-29 18:05:29 +020037#include <rdma/ib_user_verbs.h>
Steve Wisecfdda9d2010-04-21 15:30:06 -070038
39#include "iw_cxgb4.h"
40
Ganesh Goudare8213032017-02-23 12:31:43 +053041int use_dsgl = 1;
Vipul Pandya42b6a942013-03-14 05:09:01 +000042module_param(use_dsgl, int, 0644);
Ganesh Goudare8213032017-02-23 12:31:43 +053043MODULE_PARM_DESC(use_dsgl, "Use DSGL for PBL/FastReg (default=1) (DEPRECATED)");
Vipul Pandya42b6a942013-03-14 05:09:01 +000044
Steve Wisecfdda9d2010-04-21 15:30:06 -070045#define T4_ULPTX_MIN_IO 32
46#define C4IW_MAX_INLINE_SIZE 96
Vipul Pandya42b6a942013-03-14 05:09:01 +000047#define T4_ULPTX_MAX_DMA 1024
48#define C4IW_INLINE_THRESHOLD 128
Steve Wisecfdda9d2010-04-21 15:30:06 -070049
Vipul Pandya42b6a942013-03-14 05:09:01 +000050static int inline_threshold = C4IW_INLINE_THRESHOLD;
51module_param(inline_threshold, int, 0644);
52MODULE_PARM_DESC(inline_threshold, "inline vs dsgl threshold (default=128)");
53
Hariprasad Shenai2550a882014-11-21 09:36:36 -060054static int mr_exceeds_hw_limits(struct c4iw_dev *dev, u64 length)
55{
56 return (is_t4(dev->rdev.lldi.adapter_type) ||
57 is_t5(dev->rdev.lldi.adapter_type)) &&
58 length >= 8*1024*1024*1024ULL;
59}
60
Vipul Pandya42b6a942013-03-14 05:09:01 +000061static int _c4iw_write_mem_dma_aligned(struct c4iw_rdev *rdev, u32 addr,
Hariprasad S0f8ab0b2016-06-10 01:05:16 +053062 u32 len, dma_addr_t data,
Steve Wisea3f12da2017-09-26 13:07:26 -070063 struct sk_buff *skb,
64 struct c4iw_wr_wait *wr_waitp)
Vipul Pandya42b6a942013-03-14 05:09:01 +000065{
Vipul Pandya42b6a942013-03-14 05:09:01 +000066 struct ulp_mem_io *req;
67 struct ulptx_sgl *sgl;
68 u8 wr_len;
69 int ret = 0;
Vipul Pandya42b6a942013-03-14 05:09:01 +000070
71 addr &= 0x7FFFFFF;
72
Steve Wisea3f12da2017-09-26 13:07:26 -070073 if (wr_waitp)
74 c4iw_init_wr_wait(wr_waitp);
Vipul Pandya42b6a942013-03-14 05:09:01 +000075 wr_len = roundup(sizeof(*req) + sizeof(*sgl), 16);
76
Hariprasad S0f8ab0b2016-06-10 01:05:16 +053077 if (!skb) {
78 skb = alloc_skb(wr_len, GFP_KERNEL | __GFP_NOFAIL);
79 if (!skb)
80 return -ENOMEM;
81 }
Vipul Pandya42b6a942013-03-14 05:09:01 +000082 set_wr_txq(skb, CPL_PRIORITY_CONTROL, 0);
83
yuan linyude77b962017-06-18 22:48:17 +080084 req = __skb_put_zero(skb, wr_len);
Vipul Pandya42b6a942013-03-14 05:09:01 +000085 INIT_ULPTX_WR(req, wr_len, 0, 0);
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +053086 req->wr.wr_hi = cpu_to_be32(FW_WR_OP_V(FW_ULPTX_WR) |
Steve Wisea3f12da2017-09-26 13:07:26 -070087 (wr_waitp ? FW_WR_COMPL_F : 0));
88 req->wr.wr_lo = wr_waitp ? (__force __be64)(unsigned long)wr_waitp : 0L;
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +053089 req->wr.wr_mid = cpu_to_be32(FW_WR_LEN16_V(DIV_ROUND_UP(wr_len, 16)));
Hariprasad S92f850e2016-05-06 22:17:56 +053090 req->cmd = cpu_to_be32(ULPTX_CMD_V(ULP_TX_MEM_WRITE) |
91 T5_ULP_MEMIO_ORDER_V(1) |
92 T5_ULP_MEMIO_FID_V(rdev->lldi.rxq_ids[0]));
Anish Bhattd7990b02014-11-12 17:15:57 -080093 req->dlen = cpu_to_be32(ULP_MEMIO_DATA_LEN_V(len>>5));
Vipul Pandya42b6a942013-03-14 05:09:01 +000094 req->len16 = cpu_to_be32(DIV_ROUND_UP(wr_len-sizeof(req->wr), 16));
Anish Bhattd7990b02014-11-12 17:15:57 -080095 req->lock_addr = cpu_to_be32(ULP_MEMIO_ADDR_V(addr));
Vipul Pandya42b6a942013-03-14 05:09:01 +000096
97 sgl = (struct ulptx_sgl *)(req + 1);
Anish Bhattd7990b02014-11-12 17:15:57 -080098 sgl->cmd_nsge = cpu_to_be32(ULPTX_CMD_V(ULP_TX_SC_DSGL) |
Hariprasad Shenaibdc590b2015-01-08 21:38:16 -080099 ULPTX_NSGE_V(1));
Vipul Pandya42b6a942013-03-14 05:09:01 +0000100 sgl->len0 = cpu_to_be32(len);
Vipul Pandya0e5eca72013-03-14 05:09:02 +0000101 sgl->addr0 = cpu_to_be64(data);
Vipul Pandya42b6a942013-03-14 05:09:01 +0000102
Steve Wisea3f12da2017-09-26 13:07:26 -0700103 if (wr_waitp)
Steve Wise2015f262017-09-26 13:13:17 -0700104 ret = c4iw_ref_send_wait(rdev, skb, wr_waitp, 0, 0, __func__);
105 else
106 ret = c4iw_ofld_send(rdev, skb);
Vipul Pandya42b6a942013-03-14 05:09:01 +0000107 return ret;
108}
109
110static int _c4iw_write_mem_inline(struct c4iw_rdev *rdev, u32 addr, u32 len,
Steve Wisea3f12da2017-09-26 13:07:26 -0700111 void *data, struct sk_buff *skb,
112 struct c4iw_wr_wait *wr_waitp)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700113{
Steve Wisecfdda9d2010-04-21 15:30:06 -0700114 struct ulp_mem_io *req;
115 struct ulptx_idata *sc;
116 u8 wr_len, *to_dp, *from_dp;
117 int copy_len, num_wqe, i, ret = 0;
Anish Bhattd7990b02014-11-12 17:15:57 -0800118 __be32 cmd = cpu_to_be32(ULPTX_CMD_V(ULP_TX_MEM_WRITE));
Vipul Pandya42b6a942013-03-14 05:09:01 +0000119
120 if (is_t4(rdev->lldi.adapter_type))
Anish Bhattd7990b02014-11-12 17:15:57 -0800121 cmd |= cpu_to_be32(ULP_MEMIO_ORDER_F);
Vipul Pandya42b6a942013-03-14 05:09:01 +0000122 else
Anish Bhattd7990b02014-11-12 17:15:57 -0800123 cmd |= cpu_to_be32(T5_ULP_MEMIO_IMM_F);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700124
125 addr &= 0x7FFFFFF;
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530126 pr_debug("addr 0x%x len %u\n", addr, len);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700127 num_wqe = DIV_ROUND_UP(len, C4IW_MAX_INLINE_SIZE);
Steve Wisea3f12da2017-09-26 13:07:26 -0700128 c4iw_init_wr_wait(wr_waitp);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700129 for (i = 0; i < num_wqe; i++) {
130
131 copy_len = len > C4IW_MAX_INLINE_SIZE ? C4IW_MAX_INLINE_SIZE :
132 len;
133 wr_len = roundup(sizeof *req + sizeof *sc +
134 roundup(copy_len, T4_ULPTX_MIN_IO), 16);
135
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530136 if (!skb) {
137 skb = alloc_skb(wr_len, GFP_KERNEL | __GFP_NOFAIL);
138 if (!skb)
139 return -ENOMEM;
140 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700141 set_wr_txq(skb, CPL_PRIORITY_CONTROL, 0);
142
yuan linyude77b962017-06-18 22:48:17 +0800143 req = __skb_put_zero(skb, wr_len);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700144 INIT_ULPTX_WR(req, wr_len, 0, 0);
145
146 if (i == (num_wqe-1)) {
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +0530147 req->wr.wr_hi = cpu_to_be32(FW_WR_OP_V(FW_ULPTX_WR) |
148 FW_WR_COMPL_F);
Steve Wisea3f12da2017-09-26 13:07:26 -0700149 req->wr.wr_lo = (__force __be64)(unsigned long)wr_waitp;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700150 } else
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +0530151 req->wr.wr_hi = cpu_to_be32(FW_WR_OP_V(FW_ULPTX_WR));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700152 req->wr.wr_mid = cpu_to_be32(
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +0530153 FW_WR_LEN16_V(DIV_ROUND_UP(wr_len, 16)));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700154
Vipul Pandya42b6a942013-03-14 05:09:01 +0000155 req->cmd = cmd;
Anish Bhattd7990b02014-11-12 17:15:57 -0800156 req->dlen = cpu_to_be32(ULP_MEMIO_DATA_LEN_V(
Steve Wisecfdda9d2010-04-21 15:30:06 -0700157 DIV_ROUND_UP(copy_len, T4_ULPTX_MIN_IO)));
158 req->len16 = cpu_to_be32(DIV_ROUND_UP(wr_len-sizeof(req->wr),
159 16));
Anish Bhattd7990b02014-11-12 17:15:57 -0800160 req->lock_addr = cpu_to_be32(ULP_MEMIO_ADDR_V(addr + i * 3));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700161
162 sc = (struct ulptx_idata *)(req + 1);
Anish Bhattd7990b02014-11-12 17:15:57 -0800163 sc->cmd_more = cpu_to_be32(ULPTX_CMD_V(ULP_TX_SC_IMM));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700164 sc->len = cpu_to_be32(roundup(copy_len, T4_ULPTX_MIN_IO));
165
166 to_dp = (u8 *)(sc + 1);
167 from_dp = (u8 *)data + i * C4IW_MAX_INLINE_SIZE;
168 if (data)
169 memcpy(to_dp, from_dp, copy_len);
170 else
171 memset(to_dp, 0, copy_len);
172 if (copy_len % T4_ULPTX_MIN_IO)
173 memset(to_dp + copy_len, 0, T4_ULPTX_MIN_IO -
174 (copy_len % T4_ULPTX_MIN_IO));
Steve Wise2015f262017-09-26 13:13:17 -0700175 if (i == (num_wqe-1))
176 ret = c4iw_ref_send_wait(rdev, skb, wr_waitp, 0, 0,
177 __func__);
178 else
179 ret = c4iw_ofld_send(rdev, skb);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700180 if (ret)
Steve Wise2015f262017-09-26 13:13:17 -0700181 break;
182 skb = NULL;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700183 len -= C4IW_MAX_INLINE_SIZE;
184 }
185
Steve Wisecfdda9d2010-04-21 15:30:06 -0700186 return ret;
187}
188
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530189static int _c4iw_write_mem_dma(struct c4iw_rdev *rdev, u32 addr, u32 len,
Steve Wisea3f12da2017-09-26 13:07:26 -0700190 void *data, struct sk_buff *skb,
191 struct c4iw_wr_wait *wr_waitp)
Vipul Pandya42b6a942013-03-14 05:09:01 +0000192{
193 u32 remain = len;
194 u32 dmalen;
195 int ret = 0;
Vipul Pandya0e5eca72013-03-14 05:09:02 +0000196 dma_addr_t daddr;
197 dma_addr_t save;
198
199 daddr = dma_map_single(&rdev->lldi.pdev->dev, data, len, DMA_TO_DEVICE);
200 if (dma_mapping_error(&rdev->lldi.pdev->dev, daddr))
201 return -1;
202 save = daddr;
Vipul Pandya42b6a942013-03-14 05:09:01 +0000203
204 while (remain > inline_threshold) {
205 if (remain < T4_ULPTX_MAX_DMA) {
206 if (remain & ~T4_ULPTX_MIN_IO)
207 dmalen = remain & ~(T4_ULPTX_MIN_IO-1);
208 else
209 dmalen = remain;
210 } else
211 dmalen = T4_ULPTX_MAX_DMA;
212 remain -= dmalen;
Vipul Pandya0e5eca72013-03-14 05:09:02 +0000213 ret = _c4iw_write_mem_dma_aligned(rdev, addr, dmalen, daddr,
Steve Wisea3f12da2017-09-26 13:07:26 -0700214 skb, remain ? NULL : wr_waitp);
Vipul Pandya42b6a942013-03-14 05:09:01 +0000215 if (ret)
216 goto out;
217 addr += dmalen >> 5;
218 data += dmalen;
Vipul Pandya0e5eca72013-03-14 05:09:02 +0000219 daddr += dmalen;
Vipul Pandya42b6a942013-03-14 05:09:01 +0000220 }
221 if (remain)
Steve Wisea3f12da2017-09-26 13:07:26 -0700222 ret = _c4iw_write_mem_inline(rdev, addr, remain, data, skb,
223 wr_waitp);
Vipul Pandya42b6a942013-03-14 05:09:01 +0000224out:
Vipul Pandya0e5eca72013-03-14 05:09:02 +0000225 dma_unmap_single(&rdev->lldi.pdev->dev, save, len, DMA_TO_DEVICE);
Vipul Pandya42b6a942013-03-14 05:09:01 +0000226 return ret;
227}
228
229/*
230 * write len bytes of data into addr (32B aligned address)
231 * If data is NULL, clear len byte of memory to zero.
232 */
233static int write_adapter_mem(struct c4iw_rdev *rdev, u32 addr, u32 len,
Steve Wisea3f12da2017-09-26 13:07:26 -0700234 void *data, struct sk_buff *skb,
235 struct c4iw_wr_wait *wr_waitp)
Vipul Pandya42b6a942013-03-14 05:09:01 +0000236{
Steve Wisea3f12da2017-09-26 13:07:26 -0700237 int ret;
238
239 if (!rdev->lldi.ulptx_memwrite_dsgl || !use_dsgl) {
240 ret = _c4iw_write_mem_inline(rdev, addr, len, data, skb,
241 wr_waitp);
242 goto out;
243 }
244
245 if (len <= inline_threshold) {
246 ret = _c4iw_write_mem_inline(rdev, addr, len, data, skb,
247 wr_waitp);
248 goto out;
249 }
250
251 ret = _c4iw_write_mem_dma(rdev, addr, len, data, skb, wr_waitp);
252 if (ret) {
253 pr_warn_ratelimited("%s: dma map failure (non fatal)\n",
254 pci_name(rdev->lldi.pdev));
255 ret = _c4iw_write_mem_inline(rdev, addr, len, data, skb,
256 wr_waitp);
257 }
258out:
259 return ret;
260
Vipul Pandya42b6a942013-03-14 05:09:01 +0000261}
262
Steve Wisecfdda9d2010-04-21 15:30:06 -0700263/*
264 * Build and write a TPT entry.
265 * IN: stag key, pdid, perm, bind_enabled, zbva, to, len, page_size,
266 * pbl_size and pbl_addr
267 * OUT: stag index
268 */
269static int write_tpt_entry(struct c4iw_rdev *rdev, u32 reset_tpt_entry,
270 u32 *stag, u8 stag_state, u32 pdid,
271 enum fw_ri_stag_type type, enum fw_ri_mem_perms perm,
272 int bind_enabled, u32 zbva, u64 to,
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530273 u64 len, u8 page_size, u32 pbl_size, u32 pbl_addr,
Steve Wisea3f12da2017-09-26 13:07:26 -0700274 struct sk_buff *skb, struct c4iw_wr_wait *wr_waitp)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700275{
276 int err;
277 struct fw_ri_tpte tpt;
278 u32 stag_idx;
279 static atomic_t key;
280
281 if (c4iw_fatal_error(rdev))
282 return -EIO;
283
284 stag_state = stag_state > 0;
285 stag_idx = (*stag) >> 8;
286
287 if ((!reset_tpt_entry) && (*stag == T4_STAG_UNSET)) {
Vipul Pandyaec3eead2012-05-18 15:29:32 +0530288 stag_idx = c4iw_get_resource(&rdev->resource.tpt_table);
Steve Wise98a3e872014-04-09 09:38:28 -0500289 if (!stag_idx) {
290 mutex_lock(&rdev->stats.lock);
291 rdev->stats.stag.fail++;
292 mutex_unlock(&rdev->stats.lock);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700293 return -ENOMEM;
Steve Wise98a3e872014-04-09 09:38:28 -0500294 }
Vipul Pandya8d81ef32012-05-18 15:29:27 +0530295 mutex_lock(&rdev->stats.lock);
296 rdev->stats.stag.cur += 32;
297 if (rdev->stats.stag.cur > rdev->stats.stag.max)
298 rdev->stats.stag.max = rdev->stats.stag.cur;
299 mutex_unlock(&rdev->stats.lock);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700300 *stag = (stag_idx << 8) | (atomic_inc_return(&key) & 0xff);
301 }
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530302 pr_debug("stag_state 0x%0x type 0x%0x pdid 0x%0x, stag_idx 0x%x\n",
303 stag_state, type, pdid, stag_idx);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700304
305 /* write TPT entry */
306 if (reset_tpt_entry)
307 memset(&tpt, 0, sizeof(tpt));
308 else {
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530309 tpt.valid_to_pdid = cpu_to_be32(FW_RI_TPTE_VALID_F |
310 FW_RI_TPTE_STAGKEY_V((*stag & FW_RI_TPTE_STAGKEY_M)) |
311 FW_RI_TPTE_STAGSTATE_V(stag_state) |
312 FW_RI_TPTE_STAGTYPE_V(type) | FW_RI_TPTE_PDID_V(pdid));
313 tpt.locread_to_qpid = cpu_to_be32(FW_RI_TPTE_PERM_V(perm) |
314 (bind_enabled ? FW_RI_TPTE_MWBINDEN_F : 0) |
315 FW_RI_TPTE_ADDRTYPE_V((zbva ? FW_RI_ZERO_BASED_TO :
Steve Wisecfdda9d2010-04-21 15:30:06 -0700316 FW_RI_VA_BASED_TO))|
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530317 FW_RI_TPTE_PS_V(page_size));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700318 tpt.nosnoop_pbladdr = !pbl_size ? 0 : cpu_to_be32(
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530319 FW_RI_TPTE_PBLADDR_V(PBL_OFF(rdev, pbl_addr)>>3));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700320 tpt.len_lo = cpu_to_be32((u32)(len & 0xffffffffUL));
321 tpt.va_hi = cpu_to_be32((u32)(to >> 32));
322 tpt.va_lo_fbo = cpu_to_be32((u32)(to & 0xffffffffUL));
323 tpt.dca_mwbcnt_pstag = cpu_to_be32(0);
324 tpt.len_hi = cpu_to_be32((u32)(len >> 32));
325 }
326 err = write_adapter_mem(rdev, stag_idx +
327 (rdev->lldi.vr->stag.start >> 5),
Steve Wisea3f12da2017-09-26 13:07:26 -0700328 sizeof(tpt), &tpt, skb, wr_waitp);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700329
Vipul Pandya8d81ef32012-05-18 15:29:27 +0530330 if (reset_tpt_entry) {
Vipul Pandyaec3eead2012-05-18 15:29:32 +0530331 c4iw_put_resource(&rdev->resource.tpt_table, stag_idx);
Vipul Pandya8d81ef32012-05-18 15:29:27 +0530332 mutex_lock(&rdev->stats.lock);
333 rdev->stats.stag.cur -= 32;
334 mutex_unlock(&rdev->stats.lock);
335 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700336 return err;
337}
338
339static int write_pbl(struct c4iw_rdev *rdev, __be64 *pbl,
Steve Wisea3f12da2017-09-26 13:07:26 -0700340 u32 pbl_addr, u32 pbl_size, struct c4iw_wr_wait *wr_waitp)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700341{
342 int err;
343
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530344 pr_debug("*pdb_addr 0x%x, pbl_base 0x%x, pbl_size %d\n",
345 pbl_addr, rdev->lldi.vr->pbl.start,
Joe Perchesa9a42882017-02-09 14:23:51 -0800346 pbl_size);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700347
Steve Wisea3f12da2017-09-26 13:07:26 -0700348 err = write_adapter_mem(rdev, pbl_addr >> 5, pbl_size << 3, pbl, NULL,
349 wr_waitp);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700350 return err;
351}
352
353static int dereg_mem(struct c4iw_rdev *rdev, u32 stag, u32 pbl_size,
Steve Wisea3f12da2017-09-26 13:07:26 -0700354 u32 pbl_addr, struct sk_buff *skb,
355 struct c4iw_wr_wait *wr_waitp)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700356{
357 return write_tpt_entry(rdev, 1, &stag, 0, 0, 0, 0, 0, 0, 0UL, 0, 0,
Steve Wisea3f12da2017-09-26 13:07:26 -0700358 pbl_size, pbl_addr, skb, wr_waitp);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700359}
360
Steve Wisea3f12da2017-09-26 13:07:26 -0700361static int allocate_window(struct c4iw_rdev *rdev, u32 *stag, u32 pdid,
362 struct c4iw_wr_wait *wr_waitp)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700363{
364 *stag = T4_STAG_UNSET;
365 return write_tpt_entry(rdev, 0, stag, 0, pdid, FW_RI_STAG_MW, 0, 0, 0,
Steve Wisea3f12da2017-09-26 13:07:26 -0700366 0UL, 0, 0, 0, 0, NULL, wr_waitp);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700367}
368
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530369static int deallocate_window(struct c4iw_rdev *rdev, u32 stag,
Steve Wisea3f12da2017-09-26 13:07:26 -0700370 struct sk_buff *skb,
371 struct c4iw_wr_wait *wr_waitp)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700372{
373 return write_tpt_entry(rdev, 1, &stag, 0, 0, 0, 0, 0, 0, 0UL, 0, 0, 0,
Steve Wisea3f12da2017-09-26 13:07:26 -0700374 0, skb, wr_waitp);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700375}
376
377static int allocate_stag(struct c4iw_rdev *rdev, u32 *stag, u32 pdid,
Steve Wisea3f12da2017-09-26 13:07:26 -0700378 u32 pbl_size, u32 pbl_addr,
379 struct c4iw_wr_wait *wr_waitp)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700380{
381 *stag = T4_STAG_UNSET;
382 return write_tpt_entry(rdev, 0, stag, 0, pdid, FW_RI_STAG_NSMR, 0, 0, 0,
Steve Wisea3f12da2017-09-26 13:07:26 -0700383 0UL, 0, 0, pbl_size, pbl_addr, NULL, wr_waitp);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700384}
385
386static int finish_mem_reg(struct c4iw_mr *mhp, u32 stag)
387{
388 u32 mmid;
389
390 mhp->attr.state = 1;
391 mhp->attr.stag = stag;
392 mmid = stag >> 8;
393 mhp->ibmr.rkey = mhp->ibmr.lkey = stag;
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530394 pr_debug("mmid 0x%x mhp %p\n", mmid, mhp);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700395 return insert_handle(mhp->rhp, &mhp->rhp->mmidr, mhp, mmid);
396}
397
398static int register_mem(struct c4iw_dev *rhp, struct c4iw_pd *php,
399 struct c4iw_mr *mhp, int shift)
400{
401 u32 stag = T4_STAG_UNSET;
402 int ret;
403
404 ret = write_tpt_entry(&rhp->rdev, 0, &stag, 1, mhp->attr.pdid,
Pramod Kumar123bc2a2014-11-21 09:36:35 -0600405 FW_RI_STAG_NSMR, mhp->attr.len ?
406 mhp->attr.perms : 0,
Steve Wisecfdda9d2010-04-21 15:30:06 -0700407 mhp->attr.mw_bind_enable, mhp->attr.zbva,
Pramod Kumar123bc2a2014-11-21 09:36:35 -0600408 mhp->attr.va_fbo, mhp->attr.len ?
409 mhp->attr.len : -1, shift - 12,
Steve Wisea3f12da2017-09-26 13:07:26 -0700410 mhp->attr.pbl_size, mhp->attr.pbl_addr, NULL,
411 mhp->wr_waitp);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700412 if (ret)
413 return ret;
414
415 ret = finish_mem_reg(mhp, stag);
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530416 if (ret) {
Steve Wisecfdda9d2010-04-21 15:30:06 -0700417 dereg_mem(&rhp->rdev, mhp->attr.stag, mhp->attr.pbl_size,
Steve Wisea3f12da2017-09-26 13:07:26 -0700418 mhp->attr.pbl_addr, mhp->dereg_skb, mhp->wr_waitp);
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530419 mhp->dereg_skb = NULL;
420 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700421 return ret;
422}
423
Steve Wisecfdda9d2010-04-21 15:30:06 -0700424static int alloc_pbl(struct c4iw_mr *mhp, int npages)
425{
426 mhp->attr.pbl_addr = c4iw_pblpool_alloc(&mhp->rhp->rdev,
427 npages << 3);
428
429 if (!mhp->attr.pbl_addr)
430 return -ENOMEM;
431
432 mhp->attr.pbl_size = npages;
433
434 return 0;
435}
436
Steve Wisecfdda9d2010-04-21 15:30:06 -0700437struct ib_mr *c4iw_get_dma_mr(struct ib_pd *pd, int acc)
438{
439 struct c4iw_dev *rhp;
440 struct c4iw_pd *php;
441 struct c4iw_mr *mhp;
442 int ret;
443 u32 stag = T4_STAG_UNSET;
444
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530445 pr_debug("ib_pd %p\n", pd);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700446 php = to_c4iw_pd(pd);
447 rhp = php->rhp;
448
449 mhp = kzalloc(sizeof(*mhp), GFP_KERNEL);
450 if (!mhp)
451 return ERR_PTR(-ENOMEM);
Steve Wise2015f262017-09-26 13:13:17 -0700452 mhp->wr_waitp = c4iw_alloc_wr_wait(GFP_KERNEL);
Steve Wisea3f12da2017-09-26 13:07:26 -0700453 if (!mhp->wr_waitp) {
454 ret = -ENOMEM;
455 goto err_free_mhp;
456 }
457 c4iw_init_wr_wait(mhp->wr_waitp);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700458
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530459 mhp->dereg_skb = alloc_skb(SGE_MAX_WR_LEN, GFP_KERNEL);
460 if (!mhp->dereg_skb) {
461 ret = -ENOMEM;
Steve Wisea3f12da2017-09-26 13:07:26 -0700462 goto err_free_wr_wait;
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530463 }
464
Steve Wisecfdda9d2010-04-21 15:30:06 -0700465 mhp->rhp = rhp;
466 mhp->attr.pdid = php->pdid;
467 mhp->attr.perms = c4iw_ib_to_tpt_access(acc);
468 mhp->attr.mw_bind_enable = (acc&IB_ACCESS_MW_BIND) == IB_ACCESS_MW_BIND;
469 mhp->attr.zbva = 0;
470 mhp->attr.va_fbo = 0;
471 mhp->attr.page_size = 0;
Hariprasad S6198dd82015-04-22 01:44:59 +0530472 mhp->attr.len = ~0ULL;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700473 mhp->attr.pbl_size = 0;
474
475 ret = write_tpt_entry(&rhp->rdev, 0, &stag, 1, php->pdid,
476 FW_RI_STAG_NSMR, mhp->attr.perms,
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530477 mhp->attr.mw_bind_enable, 0, 0, ~0ULL, 0, 0, 0,
Steve Wisea3f12da2017-09-26 13:07:26 -0700478 NULL, mhp->wr_waitp);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700479 if (ret)
Steve Wisea3f12da2017-09-26 13:07:26 -0700480 goto err_free_skb;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700481
482 ret = finish_mem_reg(mhp, stag);
483 if (ret)
Steve Wisea3f12da2017-09-26 13:07:26 -0700484 goto err_dereg_mem;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700485 return &mhp->ibmr;
Steve Wisea3f12da2017-09-26 13:07:26 -0700486err_dereg_mem:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700487 dereg_mem(&rhp->rdev, mhp->attr.stag, mhp->attr.pbl_size,
Steve Wisea3f12da2017-09-26 13:07:26 -0700488 mhp->attr.pbl_addr, mhp->dereg_skb, mhp->wr_waitp);
489err_free_wr_wait:
Steve Wise2015f262017-09-26 13:13:17 -0700490 c4iw_put_wr_wait(mhp->wr_waitp);
Steve Wisea3f12da2017-09-26 13:07:26 -0700491err_free_skb:
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530492 kfree_skb(mhp->dereg_skb);
Steve Wisea3f12da2017-09-26 13:07:26 -0700493err_free_mhp:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700494 kfree(mhp);
495 return ERR_PTR(ret);
496}
497
498struct ib_mr *c4iw_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
499 u64 virt, int acc, struct ib_udata *udata)
500{
501 __be64 *pages;
502 int shift, n, len;
Yishai Hadaseeb84612014-01-28 13:40:15 +0200503 int i, k, entry;
Steve Wisea3f12da2017-09-26 13:07:26 -0700504 int err = -ENOMEM;
Yishai Hadaseeb84612014-01-28 13:40:15 +0200505 struct scatterlist *sg;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700506 struct c4iw_dev *rhp;
507 struct c4iw_pd *php;
508 struct c4iw_mr *mhp;
509
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530510 pr_debug("ib_pd %p\n", pd);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700511
512 if (length == ~0ULL)
513 return ERR_PTR(-EINVAL);
514
515 if ((length + start) < start)
516 return ERR_PTR(-EINVAL);
517
518 php = to_c4iw_pd(pd);
519 rhp = php->rhp;
Hariprasad Shenai2550a882014-11-21 09:36:36 -0600520
521 if (mr_exceeds_hw_limits(rhp, length))
522 return ERR_PTR(-EINVAL);
523
Steve Wisecfdda9d2010-04-21 15:30:06 -0700524 mhp = kzalloc(sizeof(*mhp), GFP_KERNEL);
525 if (!mhp)
526 return ERR_PTR(-ENOMEM);
Steve Wise2015f262017-09-26 13:13:17 -0700527 mhp->wr_waitp = c4iw_alloc_wr_wait(GFP_KERNEL);
Steve Wisea3f12da2017-09-26 13:07:26 -0700528 if (!mhp->wr_waitp)
529 goto err_free_mhp;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700530
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530531 mhp->dereg_skb = alloc_skb(SGE_MAX_WR_LEN, GFP_KERNEL);
Steve Wisea3f12da2017-09-26 13:07:26 -0700532 if (!mhp->dereg_skb)
533 goto err_free_wr_wait;
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530534
Steve Wisecfdda9d2010-04-21 15:30:06 -0700535 mhp->rhp = rhp;
536
537 mhp->umem = ib_umem_get(pd->uobject->context, start, length, acc, 0);
Steve Wisea3f12da2017-09-26 13:07:26 -0700538 if (IS_ERR(mhp->umem))
539 goto err_free_skb;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700540
Artemy Kovalyov3e7e1192017-04-05 09:23:50 +0300541 shift = mhp->umem->page_shift;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700542
Yishai Hadaseeb84612014-01-28 13:40:15 +0200543 n = mhp->umem->nmap;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700544 err = alloc_pbl(mhp, n);
545 if (err)
Steve Wisea3f12da2017-09-26 13:07:26 -0700546 goto err_umem_release;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700547
548 pages = (__be64 *) __get_free_page(GFP_KERNEL);
549 if (!pages) {
550 err = -ENOMEM;
Steve Wisea3f12da2017-09-26 13:07:26 -0700551 goto err_pbl_free;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700552 }
553
554 i = n = 0;
555
Yishai Hadaseeb84612014-01-28 13:40:15 +0200556 for_each_sg(mhp->umem->sg_head.sgl, sg, mhp->umem->nmap, entry) {
557 len = sg_dma_len(sg) >> shift;
558 for (k = 0; k < len; ++k) {
559 pages[i++] = cpu_to_be64(sg_dma_address(sg) +
Artemy Kovalyov3e7e1192017-04-05 09:23:50 +0300560 (k << shift));
Yishai Hadaseeb84612014-01-28 13:40:15 +0200561 if (i == PAGE_SIZE / sizeof *pages) {
562 err = write_pbl(&mhp->rhp->rdev,
563 pages,
Steve Wisea3f12da2017-09-26 13:07:26 -0700564 mhp->attr.pbl_addr + (n << 3), i,
565 mhp->wr_waitp);
Yishai Hadaseeb84612014-01-28 13:40:15 +0200566 if (err)
567 goto pbl_done;
568 n += i;
569 i = 0;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700570 }
571 }
Yishai Hadaseeb84612014-01-28 13:40:15 +0200572 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700573
574 if (i)
575 err = write_pbl(&mhp->rhp->rdev, pages,
Steve Wisea3f12da2017-09-26 13:07:26 -0700576 mhp->attr.pbl_addr + (n << 3), i,
577 mhp->wr_waitp);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700578
579pbl_done:
580 free_page((unsigned long) pages);
581 if (err)
Steve Wisea3f12da2017-09-26 13:07:26 -0700582 goto err_pbl_free;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700583
584 mhp->attr.pdid = php->pdid;
585 mhp->attr.zbva = 0;
586 mhp->attr.perms = c4iw_ib_to_tpt_access(acc);
587 mhp->attr.va_fbo = virt;
588 mhp->attr.page_size = shift - 12;
Steve Wise301c2c3f2011-06-14 20:59:21 +0000589 mhp->attr.len = length;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700590
591 err = register_mem(rhp, php, mhp, shift);
592 if (err)
Steve Wisea3f12da2017-09-26 13:07:26 -0700593 goto err_pbl_free;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700594
595 return &mhp->ibmr;
596
Steve Wisea3f12da2017-09-26 13:07:26 -0700597err_pbl_free:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700598 c4iw_pblpool_free(&mhp->rhp->rdev, mhp->attr.pbl_addr,
599 mhp->attr.pbl_size << 3);
Steve Wisea3f12da2017-09-26 13:07:26 -0700600err_umem_release:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700601 ib_umem_release(mhp->umem);
Steve Wisea3f12da2017-09-26 13:07:26 -0700602err_free_skb:
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530603 kfree_skb(mhp->dereg_skb);
Steve Wisea3f12da2017-09-26 13:07:26 -0700604err_free_wr_wait:
Steve Wise2015f262017-09-26 13:13:17 -0700605 c4iw_put_wr_wait(mhp->wr_waitp);
Steve Wisea3f12da2017-09-26 13:07:26 -0700606err_free_mhp:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700607 kfree(mhp);
608 return ERR_PTR(err);
609}
610
Matan Barakb2a239d2016-02-29 18:05:29 +0200611struct ib_mw *c4iw_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
612 struct ib_udata *udata)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700613{
614 struct c4iw_dev *rhp;
615 struct c4iw_pd *php;
616 struct c4iw_mw *mhp;
617 u32 mmid;
618 u32 stag = 0;
619 int ret;
620
Shani Michaeli7083e422013-02-06 16:19:12 +0000621 if (type != IB_MW_TYPE_1)
622 return ERR_PTR(-EINVAL);
623
Steve Wisecfdda9d2010-04-21 15:30:06 -0700624 php = to_c4iw_pd(pd);
625 rhp = php->rhp;
626 mhp = kzalloc(sizeof(*mhp), GFP_KERNEL);
627 if (!mhp)
628 return ERR_PTR(-ENOMEM);
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530629
Steve Wise2015f262017-09-26 13:13:17 -0700630 mhp->wr_waitp = c4iw_alloc_wr_wait(GFP_KERNEL);
Steve Wisea3f12da2017-09-26 13:07:26 -0700631 if (!mhp->wr_waitp) {
Hariprasad S56b2eca2016-06-30 11:44:33 +0530632 ret = -ENOMEM;
633 goto free_mhp;
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530634 }
635
Steve Wisea3f12da2017-09-26 13:07:26 -0700636 mhp->dereg_skb = alloc_skb(SGE_MAX_WR_LEN, GFP_KERNEL);
637 if (!mhp->dereg_skb) {
638 ret = -ENOMEM;
639 goto free_wr_wait;
640 }
641
642 ret = allocate_window(&rhp->rdev, &stag, php->pdid, mhp->wr_waitp);
Hariprasad S56b2eca2016-06-30 11:44:33 +0530643 if (ret)
644 goto free_skb;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700645 mhp->rhp = rhp;
646 mhp->attr.pdid = php->pdid;
647 mhp->attr.type = FW_RI_STAG_MW;
648 mhp->attr.stag = stag;
649 mmid = (stag) >> 8;
650 mhp->ibmw.rkey = stag;
651 if (insert_handle(rhp, &rhp->mmidr, mhp, mmid)) {
Hariprasad S56b2eca2016-06-30 11:44:33 +0530652 ret = -ENOMEM;
653 goto dealloc_win;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700654 }
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530655 pr_debug("mmid 0x%x mhp %p stag 0x%x\n", mmid, mhp, stag);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700656 return &(mhp->ibmw);
Hariprasad S56b2eca2016-06-30 11:44:33 +0530657
658dealloc_win:
Steve Wisea3f12da2017-09-26 13:07:26 -0700659 deallocate_window(&rhp->rdev, mhp->attr.stag, mhp->dereg_skb,
660 mhp->wr_waitp);
Hariprasad S56b2eca2016-06-30 11:44:33 +0530661free_skb:
662 kfree_skb(mhp->dereg_skb);
Steve Wisea3f12da2017-09-26 13:07:26 -0700663free_wr_wait:
Steve Wise2015f262017-09-26 13:13:17 -0700664 c4iw_put_wr_wait(mhp->wr_waitp);
Hariprasad S56b2eca2016-06-30 11:44:33 +0530665free_mhp:
666 kfree(mhp);
667 return ERR_PTR(ret);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700668}
669
670int c4iw_dealloc_mw(struct ib_mw *mw)
671{
672 struct c4iw_dev *rhp;
673 struct c4iw_mw *mhp;
674 u32 mmid;
675
676 mhp = to_c4iw_mw(mw);
677 rhp = mhp->rhp;
678 mmid = (mw->rkey) >> 8;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700679 remove_handle(rhp, &rhp->mmidr, mmid);
Steve Wisea3f12da2017-09-26 13:07:26 -0700680 deallocate_window(&rhp->rdev, mhp->attr.stag, mhp->dereg_skb,
681 mhp->wr_waitp);
Hariprasad S56b2eca2016-06-30 11:44:33 +0530682 kfree_skb(mhp->dereg_skb);
Steve Wise2015f262017-09-26 13:13:17 -0700683 c4iw_put_wr_wait(mhp->wr_waitp);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700684 kfree(mhp);
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530685 pr_debug("ib_mw %p mmid 0x%x ptr %p\n", mw, mmid, mhp);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700686 return 0;
687}
688
Sagi Grimberga2164032015-07-30 10:32:44 +0300689struct ib_mr *c4iw_alloc_mr(struct ib_pd *pd,
690 enum ib_mr_type mr_type,
691 u32 max_num_sg)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700692{
693 struct c4iw_dev *rhp;
694 struct c4iw_pd *php;
695 struct c4iw_mr *mhp;
696 u32 mmid;
697 u32 stag = 0;
698 int ret = 0;
Sagi Grimberg8376b862015-10-13 19:11:30 +0300699 int length = roundup(max_num_sg * sizeof(u64), 32);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700700
701 php = to_c4iw_pd(pd);
702 rhp = php->rhp;
Hariprasad See30f7d2016-02-12 16:10:35 +0530703
704 if (mr_type != IB_MR_TYPE_MEM_REG ||
Steve Wised4ba61d2017-07-25 06:51:15 -0700705 max_num_sg > t4_max_fr_depth(rhp->rdev.lldi.ulptx_memwrite_dsgl &&
Hariprasad See30f7d2016-02-12 16:10:35 +0530706 use_dsgl))
707 return ERR_PTR(-EINVAL);
708
Steve Wisecfdda9d2010-04-21 15:30:06 -0700709 mhp = kzalloc(sizeof(*mhp), GFP_KERNEL);
Steve Wise841dba92010-05-20 16:57:54 -0500710 if (!mhp) {
711 ret = -ENOMEM;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700712 goto err;
Steve Wise841dba92010-05-20 16:57:54 -0500713 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700714
Steve Wise2015f262017-09-26 13:13:17 -0700715 mhp->wr_waitp = c4iw_alloc_wr_wait(GFP_KERNEL);
Steve Wisea3f12da2017-09-26 13:07:26 -0700716 if (!mhp->wr_waitp) {
717 ret = -ENOMEM;
718 goto err_free_mhp;
719 }
720 c4iw_init_wr_wait(mhp->wr_waitp);
721
Sagi Grimberg8376b862015-10-13 19:11:30 +0300722 mhp->mpl = dma_alloc_coherent(&rhp->rdev.lldi.pdev->dev,
723 length, &mhp->mpl_addr, GFP_KERNEL);
724 if (!mhp->mpl) {
725 ret = -ENOMEM;
Steve Wisea3f12da2017-09-26 13:07:26 -0700726 goto err_free_wr_wait;
Sagi Grimberg8376b862015-10-13 19:11:30 +0300727 }
728 mhp->max_mpl_len = length;
729
Steve Wisecfdda9d2010-04-21 15:30:06 -0700730 mhp->rhp = rhp;
Sagi Grimberga2164032015-07-30 10:32:44 +0300731 ret = alloc_pbl(mhp, max_num_sg);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700732 if (ret)
Steve Wisea3f12da2017-09-26 13:07:26 -0700733 goto err_free_dma;
Sagi Grimberga2164032015-07-30 10:32:44 +0300734 mhp->attr.pbl_size = max_num_sg;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700735 ret = allocate_stag(&rhp->rdev, &stag, php->pdid,
Steve Wisea3f12da2017-09-26 13:07:26 -0700736 mhp->attr.pbl_size, mhp->attr.pbl_addr,
737 mhp->wr_waitp);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700738 if (ret)
Steve Wisea3f12da2017-09-26 13:07:26 -0700739 goto err_free_pbl;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700740 mhp->attr.pdid = php->pdid;
741 mhp->attr.type = FW_RI_STAG_NSMR;
742 mhp->attr.stag = stag;
Steve Wise49b53a92016-09-16 07:54:52 -0700743 mhp->attr.state = 0;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700744 mmid = (stag) >> 8;
745 mhp->ibmr.rkey = mhp->ibmr.lkey = stag;
Steve Wise841dba92010-05-20 16:57:54 -0500746 if (insert_handle(rhp, &rhp->mmidr, mhp, mmid)) {
747 ret = -ENOMEM;
Steve Wisea3f12da2017-09-26 13:07:26 -0700748 goto err_dereg;
Steve Wise841dba92010-05-20 16:57:54 -0500749 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700750
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530751 pr_debug("mmid 0x%x mhp %p stag 0x%x\n", mmid, mhp, stag);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700752 return &(mhp->ibmr);
Steve Wisea3f12da2017-09-26 13:07:26 -0700753err_dereg:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700754 dereg_mem(&rhp->rdev, stag, mhp->attr.pbl_size,
Steve Wisea3f12da2017-09-26 13:07:26 -0700755 mhp->attr.pbl_addr, mhp->dereg_skb, mhp->wr_waitp);
756err_free_pbl:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700757 c4iw_pblpool_free(&mhp->rhp->rdev, mhp->attr.pbl_addr,
758 mhp->attr.pbl_size << 3);
Steve Wisea3f12da2017-09-26 13:07:26 -0700759err_free_dma:
Sagi Grimberg8376b862015-10-13 19:11:30 +0300760 dma_free_coherent(&mhp->rhp->rdev.lldi.pdev->dev,
761 mhp->max_mpl_len, mhp->mpl, mhp->mpl_addr);
Steve Wisea3f12da2017-09-26 13:07:26 -0700762err_free_wr_wait:
Steve Wise2015f262017-09-26 13:13:17 -0700763 c4iw_put_wr_wait(mhp->wr_waitp);
Steve Wisea3f12da2017-09-26 13:07:26 -0700764err_free_mhp:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700765 kfree(mhp);
766err:
767 return ERR_PTR(ret);
768}
769
Sagi Grimberg8376b862015-10-13 19:11:30 +0300770static int c4iw_set_page(struct ib_mr *ibmr, u64 addr)
771{
772 struct c4iw_mr *mhp = to_c4iw_mr(ibmr);
773
774 if (unlikely(mhp->mpl_len == mhp->max_mpl_len))
775 return -ENOMEM;
776
777 mhp->mpl[mhp->mpl_len++] = addr;
778
779 return 0;
780}
781
Christoph Hellwigff2ba992016-05-03 18:01:04 +0200782int c4iw_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
Bart Van Assche9aa8b322016-05-12 10:49:15 -0700783 unsigned int *sg_offset)
Sagi Grimberg8376b862015-10-13 19:11:30 +0300784{
785 struct c4iw_mr *mhp = to_c4iw_mr(ibmr);
786
787 mhp->mpl_len = 0;
788
Christoph Hellwigff2ba992016-05-03 18:01:04 +0200789 return ib_sg_to_pages(ibmr, sg, sg_nents, sg_offset, c4iw_set_page);
Sagi Grimberg8376b862015-10-13 19:11:30 +0300790}
791
Steve Wisecfdda9d2010-04-21 15:30:06 -0700792int c4iw_dereg_mr(struct ib_mr *ib_mr)
793{
794 struct c4iw_dev *rhp;
795 struct c4iw_mr *mhp;
796 u32 mmid;
797
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530798 pr_debug("ib_mr %p\n", ib_mr);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700799
800 mhp = to_c4iw_mr(ib_mr);
801 rhp = mhp->rhp;
802 mmid = mhp->attr.stag >> 8;
Vipul Pandyaec3eead2012-05-18 15:29:32 +0530803 remove_handle(rhp, &rhp->mmidr, mmid);
Sagi Grimberg8376b862015-10-13 19:11:30 +0300804 if (mhp->mpl)
805 dma_free_coherent(&mhp->rhp->rdev.lldi.pdev->dev,
806 mhp->max_mpl_len, mhp->mpl, mhp->mpl_addr);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700807 dereg_mem(&rhp->rdev, mhp->attr.stag, mhp->attr.pbl_size,
Steve Wisea3f12da2017-09-26 13:07:26 -0700808 mhp->attr.pbl_addr, mhp->dereg_skb, mhp->wr_waitp);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700809 if (mhp->attr.pbl_size)
810 c4iw_pblpool_free(&mhp->rhp->rdev, mhp->attr.pbl_addr,
811 mhp->attr.pbl_size << 3);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700812 if (mhp->kva)
813 kfree((void *) (unsigned long) mhp->kva);
814 if (mhp->umem)
815 ib_umem_release(mhp->umem);
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530816 pr_debug("mmid 0x%x ptr %p\n", mmid, mhp);
Steve Wise2015f262017-09-26 13:13:17 -0700817 c4iw_put_wr_wait(mhp->wr_waitp);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700818 kfree(mhp);
819 return 0;
820}
Steve Wise5c6b2aa2016-11-03 12:09:38 -0700821
822void c4iw_invalidate_mr(struct c4iw_dev *rhp, u32 rkey)
823{
824 struct c4iw_mr *mhp;
825 unsigned long flags;
826
827 spin_lock_irqsave(&rhp->lock, flags);
828 mhp = get_mhp(rhp, rkey >> 8);
829 if (mhp)
830 mhp->attr.state = 0;
831 spin_unlock_irqrestore(&rhp->lock, flags);
832}