blob: 953b752a50526dd37c0968258d972df4cef2b645 [file] [log] [blame]
Greg Kroah-Hartman5fd54ac2017-11-03 11:28:30 +01001// SPDX-License-Identifier: GPL-2.0
Felipe Balbibfad65e2017-04-19 14:59:27 +03002/*
Felipe Balbi72246da2011-08-19 18:10:58 +03003 * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
4 *
Alexander A. Klimov10623b82020-07-11 15:58:04 +02005 * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03006 *
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
Felipe Balbi72246da2011-08-19 18:10:58 +03009 */
10
11#include <linux/kernel.h>
12#include <linux/slab.h>
13#include <linux/spinlock.h>
14#include <linux/platform_device.h>
15#include <linux/pm_runtime.h>
16#include <linux/interrupt.h>
17#include <linux/io.h>
18#include <linux/list.h>
19#include <linux/dma-mapping.h>
20
21#include <linux/usb/ch9.h>
22#include <linux/usb/gadget.h>
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +010023#include <linux/usb/composite.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030024
25#include "core.h"
Felipe Balbi80977dc2014-08-19 16:37:22 -050026#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030027#include "gadget.h"
28#include "io.h"
29
Felipe Balbi788a23f2012-05-21 14:22:41 +030030static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep);
Felipe Balbia0807882012-05-04 13:03:54 +030031static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
32 struct dwc3_ep *dep, struct dwc3_request *req);
Elson Roy Serrao92c08a82023-03-24 14:48:00 -070033static int dwc3_ep0_delegate_req(struct dwc3 *dwc,
34 struct usb_ctrlrequest *ctrl);
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +010035
Felipe Balbid686a5f2017-04-07 13:47:49 +030036static void dwc3_ep0_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbi7931ec82016-12-20 13:57:32 +020037 dma_addr_t buf_dma, u32 len, u32 type, bool chain)
Felipe Balbi72246da2011-08-19 18:10:58 +030038{
Felipe Balbif6bafc62012-02-06 11:04:53 +020039 struct dwc3_trb *trb;
Felipe Balbid686a5f2017-04-07 13:47:49 +030040 struct dwc3 *dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +030041
Felipe Balbid686a5f2017-04-07 13:47:49 +030042 dwc = dep->dwc;
Felipe Balbi53fd8812016-04-04 15:33:41 +030043 trb = &dwc->ep0_trb[dep->trb_enqueue];
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +053044
45 if (chain)
Felipe Balbi53fd8812016-04-04 15:33:41 +030046 dep->trb_enqueue++;
Felipe Balbi72246da2011-08-19 18:10:58 +030047
Felipe Balbif6bafc62012-02-06 11:04:53 +020048 trb->bpl = lower_32_bits(buf_dma);
49 trb->bph = upper_32_bits(buf_dma);
50 trb->size = len;
51 trb->ctrl = type;
Felipe Balbi72246da2011-08-19 18:10:58 +030052
Felipe Balbif6bafc62012-02-06 11:04:53 +020053 trb->ctrl |= (DWC3_TRB_CTRL_HWO
Felipe Balbif6bafc62012-02-06 11:04:53 +020054 | DWC3_TRB_CTRL_ISP_IMI);
Felipe Balbi72246da2011-08-19 18:10:58 +030055
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +053056 if (chain)
57 trb->ctrl |= DWC3_TRB_CTRL_CHN;
58 else
59 trb->ctrl |= (DWC3_TRB_CTRL_IOC
60 | DWC3_TRB_CTRL_LST);
61
Felipe Balbi7931ec82016-12-20 13:57:32 +020062 trace_dwc3_prepare_trb(dep, trb);
63}
64
Felipe Balbid686a5f2017-04-07 13:47:49 +030065static int dwc3_ep0_start_trans(struct dwc3_ep *dep)
Felipe Balbi7931ec82016-12-20 13:57:32 +020066{
67 struct dwc3_gadget_ep_cmd_params params;
Felipe Balbid686a5f2017-04-07 13:47:49 +030068 struct dwc3 *dwc;
Felipe Balbi7931ec82016-12-20 13:57:32 +020069 int ret;
70
Felipe Balbi5f2e7972018-03-29 11:10:45 +030071 if (dep->flags & DWC3_EP_TRANSFER_STARTED)
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +053072 return 0;
73
Felipe Balbid686a5f2017-04-07 13:47:49 +030074 dwc = dep->dwc;
75
Felipe Balbi72246da2011-08-19 18:10:58 +030076 memset(&params, 0, sizeof(params));
Felipe Balbidc1c70a2011-09-30 10:58:51 +030077 params.param0 = upper_32_bits(dwc->ep0_trb_addr);
78 params.param1 = lower_32_bits(dwc->ep0_trb_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +030079
Felipe Balbi2cd47182016-04-12 16:42:43 +030080 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_STARTTRANSFER, &params);
Felipe Balbi8566cd12016-09-26 11:16:39 +030081 if (ret < 0)
Felipe Balbi72246da2011-08-19 18:10:58 +030082 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +030083
Felipe Balbi1ddcb212011-08-30 15:52:17 +030084 dwc->ep0_next_event = DWC3_EP0_COMPLETE;
85
Felipe Balbi72246da2011-08-19 18:10:58 +030086 return 0;
87}
88
89static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
90 struct dwc3_request *req)
91{
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +010092 struct dwc3 *dwc = dep->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +030093
94 req->request.actual = 0;
95 req->request.status = -EINPROGRESS;
Felipe Balbi72246da2011-08-19 18:10:58 +030096 req->epnum = dep->number;
97
Felipe Balbiaa3342c2016-03-14 11:01:31 +020098 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +030099
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300100 /*
101 * Gadget driver might not be quick enough to queue a request
102 * before we get a Transfer Not Ready event on this endpoint.
103 *
104 * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
105 * flag is set, it's telling us that as soon as Gadget queues the
106 * required request, we should kick the transfer here because the
107 * IRQ we were waiting for is long gone.
108 */
109 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
Felipe Balbic64b4752020-08-13 09:14:09 +0300110 unsigned int direction;
Felipe Balbia6829702011-08-27 22:18:09 +0300111
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300112 direction = !!(dep->flags & DWC3_EP0_DIR_IN);
Felipe Balbia6829702011-08-27 22:18:09 +0300113
Felipe Balbi68d8a782011-12-29 06:32:29 +0200114 if (dwc->ep0state != EP0_DATA_PHASE) {
115 dev_WARN(dwc->dev, "Unexpected pending request\n");
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300116 return 0;
117 }
Felipe Balbia6829702011-08-27 22:18:09 +0300118
Felipe Balbia0807882012-05-04 13:03:54 +0300119 __dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);
120
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300121 dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
122 DWC3_EP0_DIR_IN);
Felipe Balbid9b33c62012-07-19 08:51:13 +0300123
124 return 0;
125 }
126
127 /*
128 * In case gadget driver asked us to delay the STATUS phase,
129 * handle it here.
130 */
131 if (dwc->delayed_status) {
Felipe Balbic64b4752020-08-13 09:14:09 +0300132 unsigned int direction;
Felipe Balbi7125d582012-07-19 21:05:08 +0300133
134 direction = !dwc->ep0_expect_in;
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100135 dwc->delayed_status = false;
Peter Chene81a70182020-08-21 10:55:48 +0800136 usb_gadget_set_state(dwc->gadget, USB_STATE_CONFIGURED);
Felipe Balbi68d3e662011-12-08 13:56:27 +0200137
138 if (dwc->ep0state == EP0_STATUS_PHASE)
Felipe Balbi7125d582012-07-19 21:05:08 +0300139 __dwc3_ep0_do_control_status(dwc, dwc->eps[direction]);
Felipe Balbid9b33c62012-07-19 08:51:13 +0300140
141 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300142 }
143
Felipe Balbifca8892a2012-07-19 09:05:35 +0300144 /*
145 * Unfortunately we have uncovered a limitation wrt the Data Phase.
146 *
147 * Section 9.4 says we can wait for the XferNotReady(DATA) event to
148 * come before issueing Start Transfer command, but if we do, we will
149 * miss situations where the host starts another SETUP phase instead of
150 * the DATA phase. Such cases happen at least on TD.7.6 of the Link
151 * Layer Compliance Suite.
152 *
153 * The problem surfaces due to the fact that in case of back-to-back
154 * SETUP packets there will be no XferNotReady(DATA) generated and we
155 * will be stuck waiting for XferNotReady(DATA) forever.
156 *
157 * By looking at tables 9-13 and 9-14 of the Databook, we can see that
158 * it tells us to start Data Phase right away. It also mentions that if
159 * we receive a SETUP phase instead of the DATA phase, core will issue
160 * XferComplete for the DATA phase, before actually initiating it in
161 * the wire, with the TRB's status set to "SETUP_PENDING". Such status
162 * can only be used to print some debugging logs, as the core expects
163 * us to go through to the STATUS phase and start a CONTROL_STATUS TRB,
164 * just so it completes right away, without transferring anything and,
165 * only then, we can go back to the SETUP phase.
166 *
167 * Because of this scenario, SNPS decided to change the programming
168 * model of control transfers and support on-demand transfers only for
169 * the STATUS phase. To fix the issue we have now, we will always wait
170 * for gadget driver to queue the DATA phase's struct usb_request, then
171 * start it right away.
172 *
173 * If we're actually in a 2-stage transfer, we will wait for
174 * XferNotReady(STATUS).
175 */
176 if (dwc->three_stage_setup) {
Felipe Balbic64b4752020-08-13 09:14:09 +0300177 unsigned int direction;
Felipe Balbifca8892a2012-07-19 09:05:35 +0300178
179 direction = dwc->ep0_expect_in;
180 dwc->ep0state = EP0_DATA_PHASE;
181
182 __dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);
183
184 dep->flags &= ~DWC3_EP0_DIR_IN;
185 }
186
Felipe Balbi35f75692012-07-19 08:49:01 +0300187 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300188}
189
190int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
191 gfp_t gfp_flags)
192{
193 struct dwc3_request *req = to_dwc3_request(request);
194 struct dwc3_ep *dep = to_dwc3_ep(ep);
195 struct dwc3 *dwc = dep->dwc;
196
197 unsigned long flags;
198
199 int ret;
200
Felipe Balbi72246da2011-08-19 18:10:58 +0300201 spin_lock_irqsave(&dwc->lock, flags);
Wesley Cheng359d5a82022-08-17 11:23:51 -0700202 if (!dep->endpoint.desc || !dwc->pullups_connected || !dwc->connected) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +0200203 dev_err(dwc->dev, "%s: can't queue to disabled endpoint\n",
204 dep->name);
Felipe Balbi72246da2011-08-19 18:10:58 +0300205 ret = -ESHUTDOWN;
206 goto out;
207 }
208
209 /* we share one TRB for ep0/1 */
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200210 if (!list_empty(&dep->pending_list)) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300211 ret = -EBUSY;
212 goto out;
213 }
214
Felipe Balbi72246da2011-08-19 18:10:58 +0300215 ret = __dwc3_gadget_ep0_queue(dep, req);
216
217out:
218 spin_unlock_irqrestore(&dwc->lock, flags);
219
220 return ret;
221}
222
Mayank Rana9d778f02022-05-04 12:36:41 -0700223void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300224{
Felipe Balbi2dfe37d2012-07-23 09:07:41 +0300225 struct dwc3_ep *dep;
226
227 /* reinitialize physical ep1 */
228 dep = dwc->eps[1];
229 dep->flags = DWC3_EP_ENABLED;
Felipe Balbid7422202011-09-08 18:17:12 +0300230
Felipe Balbi72246da2011-08-19 18:10:58 +0300231 /* stall is always issued on EP0 */
Felipe Balbi2dfe37d2012-07-23 09:07:41 +0300232 dep = dwc->eps[0];
Felipe Balbi7a608552014-09-24 14:19:52 -0500233 __dwc3_gadget_ep_set_halt(dep, 1, false);
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200234 dep->flags = DWC3_EP_ENABLED;
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100235 dwc->delayed_status = false;
Felipe Balbid7422202011-09-08 18:17:12 +0300236
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200237 if (!list_empty(&dep->pending_list)) {
Felipe Balbid7422202011-09-08 18:17:12 +0300238 struct dwc3_request *req;
239
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200240 req = next_request(&dep->pending_list);
Felipe Balbid7422202011-09-08 18:17:12 +0300241 dwc3_gadget_giveback(dep, req, -ECONNRESET);
242 }
243
Wesley Cheng5e76ee92022-07-11 18:44:03 -0700244 dwc->eps[0]->trb_enqueue = 0;
245 dwc->eps[1]->trb_enqueue = 0;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300246 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +0300247 dwc3_ep0_out_start(dwc);
248}
249
Felipe Balbi33fb6912014-09-24 10:46:46 -0500250int __dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
Pratyush Anand08f0d962012-06-25 22:40:43 +0530251{
252 struct dwc3_ep *dep = to_dwc3_ep(ep);
253 struct dwc3 *dwc = dep->dwc;
254
255 dwc3_ep0_stall_and_restart(dwc);
256
257 return 0;
258}
259
Felipe Balbi33fb6912014-09-24 10:46:46 -0500260int dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
261{
262 struct dwc3_ep *dep = to_dwc3_ep(ep);
263 struct dwc3 *dwc = dep->dwc;
264 unsigned long flags;
265 int ret;
266
267 spin_lock_irqsave(&dwc->lock, flags);
268 ret = __dwc3_gadget_ep0_set_halt(ep, value);
269 spin_unlock_irqrestore(&dwc->lock, flags);
270
271 return ret;
272}
273
Felipe Balbi72246da2011-08-19 18:10:58 +0300274void dwc3_ep0_out_start(struct dwc3 *dwc)
275{
Felipe Balbid686a5f2017-04-07 13:47:49 +0300276 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300277 int ret;
Thinh Nguyene4cf6582022-03-09 12:54:02 -0800278 int i;
Felipe Balbi72246da2011-08-19 18:10:58 +0300279
Baolin Wangbb014732016-10-14 17:11:33 +0800280 complete(&dwc->ep0_in_setup);
281
Felipe Balbid686a5f2017-04-07 13:47:49 +0300282 dep = dwc->eps[0];
283 dwc3_ep0_prepare_one_trb(dep, dwc->ep0_trb_addr, 8,
Kishon Vijay Abraham I368ca112015-07-27 12:25:30 +0530284 DWC3_TRBCTL_CONTROL_SETUP, false);
Felipe Balbid686a5f2017-04-07 13:47:49 +0300285 ret = dwc3_ep0_start_trans(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300286 WARN_ON(ret < 0);
Thinh Nguyene4cf6582022-03-09 12:54:02 -0800287 for (i = 2; i < DWC3_ENDPOINTS_NUM; i++) {
288 struct dwc3_ep *dwc3_ep;
289
290 dwc3_ep = dwc->eps[i];
291 if (!dwc3_ep)
292 continue;
293
294 if (!(dwc3_ep->flags & DWC3_EP_DELAY_STOP))
295 continue;
296
297 dwc3_ep->flags &= ~DWC3_EP_DELAY_STOP;
Wesley Cheng2b2da652022-09-01 12:36:21 -0700298 if (dwc->connected)
299 dwc3_stop_active_transfer(dwc3_ep, true, true);
300 else
301 dwc3_remove_requests(dwc, dwc3_ep, -ESHUTDOWN);
Thinh Nguyene4cf6582022-03-09 12:54:02 -0800302 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300303}
304
Felipe Balbi72246da2011-08-19 18:10:58 +0300305static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
306{
307 struct dwc3_ep *dep;
308 u32 windex = le16_to_cpu(wIndex_le);
309 u32 epnum;
310
311 epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
312 if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
313 epnum |= 1;
314
315 dep = dwc->eps[epnum];
Marian-Cristian Rotariud0088902021-06-08 19:26:50 +0300316 if (dep == NULL)
317 return NULL;
318
Felipe Balbi72246da2011-08-19 18:10:58 +0300319 if (dep->flags & DWC3_EP_ENABLED)
320 return dep;
321
322 return NULL;
323}
324
Sebastian Andrzej Siewior8ee62702011-10-18 19:13:29 +0200325static void dwc3_ep0_status_cmpl(struct usb_ep *ep, struct usb_request *req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300326{
Felipe Balbi72246da2011-08-19 18:10:58 +0300327}
Felipe Balbi72246da2011-08-19 18:10:58 +0300328/*
329 * ch 9.4.5
330 */
Felipe Balbi25b8ff62011-11-04 12:32:47 +0200331static int dwc3_ep0_handle_status(struct dwc3 *dwc,
332 struct usb_ctrlrequest *ctrl)
Felipe Balbi72246da2011-08-19 18:10:58 +0300333{
334 struct dwc3_ep *dep;
335 u32 recip;
Felipe Balbi9b0a1f92017-06-08 13:16:18 +0300336 u32 value;
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200337 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +0300338 u16 usb_status = 0;
339 __le16 *response_pkt;
340
Felipe Balbi9b0a1f92017-06-08 13:16:18 +0300341 /* We don't support PTM_STATUS */
342 value = le16_to_cpu(ctrl->wValue);
343 if (value != 0)
344 return -EINVAL;
345
Felipe Balbi72246da2011-08-19 18:10:58 +0300346 recip = ctrl->bRequestType & USB_RECIP_MASK;
347 switch (recip) {
348 case USB_RECIP_DEVICE:
349 /*
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200350 * LTM will be set once we know how to set this in HW.
Felipe Balbi72246da2011-08-19 18:10:58 +0300351 */
Peter Chene81a70182020-08-21 10:55:48 +0800352 usb_status |= dwc->gadget->is_selfpowered;
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200353
John Younee5cd412016-02-05 17:08:45 -0800354 if ((dwc->speed == DWC3_DSTS_SUPERSPEED) ||
355 (dwc->speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200356 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
357 if (reg & DWC3_DCTL_INITU1ENA)
358 usb_status |= 1 << USB_DEV_STAT_U1_ENABLED;
359 if (reg & DWC3_DCTL_INITU2ENA)
360 usb_status |= 1 << USB_DEV_STAT_U2_ENABLED;
Elson Roy Serrao04716162023-03-24 14:47:58 -0700361 } else {
362 usb_status |= dwc->gadget->wakeup_armed <<
363 USB_DEVICE_REMOTE_WAKEUP;
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200364 }
365
Felipe Balbi72246da2011-08-19 18:10:58 +0300366 break;
367
368 case USB_RECIP_INTERFACE:
369 /*
370 * Function Remote Wake Capable D0
371 * Function Remote Wakeup D1
372 */
Elson Roy Serrao92c08a82023-03-24 14:48:00 -0700373 return dwc3_ep0_delegate_req(dwc, ctrl);
Felipe Balbi72246da2011-08-19 18:10:58 +0300374
375 case USB_RECIP_ENDPOINT:
376 dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
377 if (!dep)
Felipe Balbi25b8ff62011-11-04 12:32:47 +0200378 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300379
380 if (dep->flags & DWC3_EP_STALL)
381 usb_status = 1 << USB_ENDPOINT_HALT;
382 break;
383 default:
384 return -EINVAL;
Joe Perches2b84f922013-10-08 16:01:37 -0700385 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300386
387 response_pkt = (__le16 *) dwc->setup_buf;
388 *response_pkt = cpu_to_le16(usb_status);
Felipe Balbie2617792011-11-29 10:35:47 +0200389
390 dep = dwc->eps[0];
391 dwc->ep0_usb_req.dep = dep;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100392 dwc->ep0_usb_req.request.length = sizeof(*response_pkt);
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +0200393 dwc->ep0_usb_req.request.buf = dwc->setup_buf;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100394 dwc->ep0_usb_req.request.complete = dwc3_ep0_status_cmpl;
Felipe Balbie2617792011-11-29 10:35:47 +0200395
396 return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300397}
398
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300399static int dwc3_ep0_handle_u1(struct dwc3 *dwc, enum usb_device_state state,
400 int set)
Felipe Balbi72246da2011-08-19 18:10:58 +0300401{
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300402 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +0300403
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300404 if (state != USB_STATE_CONFIGURED)
405 return -EINVAL;
406 if ((dwc->speed != DWC3_DSTS_SUPERSPEED) &&
407 (dwc->speed != DWC3_DSTS_SUPERSPEED_PLUS))
408 return -EINVAL;
Anurag Kumar Vulisha729dcff2019-05-10 12:37:28 +0530409 if (set && dwc->dis_u1_entry_quirk)
410 return -EINVAL;
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200411
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300412 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
413 if (set)
414 reg |= DWC3_DCTL_INITU1ENA;
415 else
416 reg &= ~DWC3_DCTL_INITU1ENA;
417 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300418
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300419 return 0;
420}
Felipe Balbi72246da2011-08-19 18:10:58 +0300421
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300422static int dwc3_ep0_handle_u2(struct dwc3 *dwc, enum usb_device_state state,
423 int set)
424{
425 u32 reg;
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200426
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200427
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300428 if (state != USB_STATE_CONFIGURED)
429 return -EINVAL;
430 if ((dwc->speed != DWC3_DSTS_SUPERSPEED) &&
431 (dwc->speed != DWC3_DSTS_SUPERSPEED_PLUS))
432 return -EINVAL;
Anurag Kumar Vulisha729dcff2019-05-10 12:37:28 +0530433 if (set && dwc->dis_u2_entry_quirk)
434 return -EINVAL;
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200435
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300436 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
437 if (set)
438 reg |= DWC3_DCTL_INITU2ENA;
439 else
440 reg &= ~DWC3_DCTL_INITU2ENA;
441 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300442
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300443 return 0;
444}
Felipe Balbi72246da2011-08-19 18:10:58 +0300445
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300446static int dwc3_ep0_handle_test(struct dwc3 *dwc, enum usb_device_state state,
447 u32 wIndex, int set)
448{
449 if ((wIndex & 0xff) != 0)
450 return -EINVAL;
451 if (!set)
452 return -EINVAL;
453
454 switch (wIndex >> 8) {
Greg Kroah-Hartman62fb45d2020-06-18 16:42:06 +0200455 case USB_TEST_J:
456 case USB_TEST_K:
457 case USB_TEST_SE0_NAK:
458 case USB_TEST_PACKET:
459 case USB_TEST_FORCE_ENABLE:
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300460 dwc->test_mode_nr = wIndex >> 8;
461 dwc->test_mode = true;
Felipe Balbi72246da2011-08-19 18:10:58 +0300462 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300463 default:
464 return -EINVAL;
Joe Perches2b84f922013-10-08 16:01:37 -0700465 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300466
Felipe Balbi72246da2011-08-19 18:10:58 +0300467 return 0;
468}
469
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300470static int dwc3_ep0_handle_device(struct dwc3 *dwc,
471 struct usb_ctrlrequest *ctrl, int set)
472{
473 enum usb_device_state state;
474 u32 wValue;
475 u32 wIndex;
476 int ret = 0;
477
478 wValue = le16_to_cpu(ctrl->wValue);
479 wIndex = le16_to_cpu(ctrl->wIndex);
Peter Chene81a70182020-08-21 10:55:48 +0800480 state = dwc->gadget->state;
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300481
482 switch (wValue) {
483 case USB_DEVICE_REMOTE_WAKEUP:
Elson Roy Serrao04716162023-03-24 14:47:58 -0700484 if (dwc->wakeup_configured)
485 dwc->gadget->wakeup_armed = set;
486 else
487 ret = -EINVAL;
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300488 break;
489 /*
Kushagra Vermad1b39dd2022-05-20 17:40:46 +0530490 * 9.4.1 says only for SS, in AddressState only for
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300491 * default control pipe
492 */
493 case USB_DEVICE_U1_ENABLE:
494 ret = dwc3_ep0_handle_u1(dwc, state, set);
495 break;
496 case USB_DEVICE_U2_ENABLE:
497 ret = dwc3_ep0_handle_u2(dwc, state, set);
498 break;
499 case USB_DEVICE_LTM_ENABLE:
500 ret = -EINVAL;
501 break;
502 case USB_DEVICE_TEST_MODE:
503 ret = dwc3_ep0_handle_test(dwc, state, wIndex, set);
504 break;
505 default:
506 ret = -EINVAL;
507 }
508
509 return ret;
510}
511
512static int dwc3_ep0_handle_intf(struct dwc3 *dwc,
513 struct usb_ctrlrequest *ctrl, int set)
514{
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300515 u32 wValue;
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300516 int ret = 0;
517
518 wValue = le16_to_cpu(ctrl->wValue);
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300519
520 switch (wValue) {
521 case USB_INTRF_FUNC_SUSPEND:
Elson Roy Serrao92c08a82023-03-24 14:48:00 -0700522 ret = dwc3_ep0_delegate_req(dwc, ctrl);
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300523 break;
524 default:
525 ret = -EINVAL;
526 }
527
528 return ret;
529}
530
531static int dwc3_ep0_handle_endpoint(struct dwc3 *dwc,
532 struct usb_ctrlrequest *ctrl, int set)
533{
534 struct dwc3_ep *dep;
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300535 u32 wValue;
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300536 int ret;
537
538 wValue = le16_to_cpu(ctrl->wValue);
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300539
540 switch (wValue) {
541 case USB_ENDPOINT_HALT:
542 dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
543 if (!dep)
544 return -EINVAL;
545
546 if (set == 0 && (dep->flags & DWC3_EP_WEDGE))
547 break;
548
549 ret = __dwc3_gadget_ep_set_halt(dep, set, true);
550 if (ret)
551 return -EINVAL;
Thinh Nguyend97c78a2020-09-02 18:43:04 -0700552
553 /* ClearFeature(Halt) may need delayed status */
554 if (!set && (dep->flags & DWC3_EP_END_TRANSFER_PENDING))
555 return USB_GADGET_DELAYED_STATUS;
556
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300557 break;
558 default:
559 return -EINVAL;
560 }
561
562 return 0;
563}
564
565static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
566 struct usb_ctrlrequest *ctrl, int set)
567{
568 u32 recip;
569 int ret;
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300570
571 recip = ctrl->bRequestType & USB_RECIP_MASK;
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300572
573 switch (recip) {
574 case USB_RECIP_DEVICE:
575 ret = dwc3_ep0_handle_device(dwc, ctrl, set);
576 break;
577 case USB_RECIP_INTERFACE:
578 ret = dwc3_ep0_handle_intf(dwc, ctrl, set);
579 break;
580 case USB_RECIP_ENDPOINT:
581 ret = dwc3_ep0_handle_endpoint(dwc, ctrl, set);
582 break;
583 default:
584 ret = -EINVAL;
585 }
586
587 return ret;
588}
589
Felipe Balbi72246da2011-08-19 18:10:58 +0300590static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
591{
Peter Chene81a70182020-08-21 10:55:48 +0800592 enum usb_device_state state = dwc->gadget->state;
Felipe Balbi72246da2011-08-19 18:10:58 +0300593 u32 addr;
594 u32 reg;
595
596 addr = le16_to_cpu(ctrl->wValue);
Felipe Balbif96a6ec2011-10-15 21:37:35 +0300597 if (addr > 127) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +0200598 dev_err(dwc->dev, "invalid device address %d\n", addr);
Felipe Balbi72246da2011-08-19 18:10:58 +0300599 return -EINVAL;
Felipe Balbif96a6ec2011-10-15 21:37:35 +0300600 }
601
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200602 if (state == USB_STATE_CONFIGURED) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +0200603 dev_err(dwc->dev, "can't SetAddress() from Configured State\n");
Felipe Balbif96a6ec2011-10-15 21:37:35 +0300604 return -EINVAL;
605 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300606
Felipe Balbi26460212011-09-30 10:58:36 +0300607 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
608 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
609 reg |= DWC3_DCFG_DEVADDR(addr);
610 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300611
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200612 if (addr)
Peter Chene81a70182020-08-21 10:55:48 +0800613 usb_gadget_set_state(dwc->gadget, USB_STATE_ADDRESS);
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200614 else
Peter Chene81a70182020-08-21 10:55:48 +0800615 usb_gadget_set_state(dwc->gadget, USB_STATE_DEFAULT);
Felipe Balbi72246da2011-08-19 18:10:58 +0300616
Felipe Balbi26460212011-09-30 10:58:36 +0300617 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300618}
619
620static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
621{
Linyu Yuan40edb522021-06-29 09:51:18 +0800622 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300623
Linyu Yuan40edb522021-06-29 09:51:18 +0800624 if (dwc->async_callbacks) {
625 spin_unlock(&dwc->lock);
626 ret = dwc->gadget_driver->setup(dwc->gadget, ctrl);
627 spin_lock(&dwc->lock);
628 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300629 return ret;
630}
631
632static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
633{
Peter Chene81a70182020-08-21 10:55:48 +0800634 enum usb_device_state state = dwc->gadget->state;
Felipe Balbi72246da2011-08-19 18:10:58 +0300635 u32 cfg;
636 int ret;
Pratyush Anande274a312012-07-02 10:21:54 +0530637 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +0300638
639 cfg = le16_to_cpu(ctrl->wValue);
640
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200641 switch (state) {
642 case USB_STATE_DEFAULT:
Felipe Balbi72246da2011-08-19 18:10:58 +0300643 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300644
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200645 case USB_STATE_ADDRESS:
Wesley Cheng9f607a32021-07-10 02:13:12 -0700646 dwc3_gadget_clear_tx_fifos(dwc);
647
Felipe Balbi72246da2011-08-19 18:10:58 +0300648 ret = dwc3_ep0_delegate_req(dwc, ctrl);
649 /* if the cfg matches and the cfg is non zero */
Felipe Balbi457e84b2012-01-18 18:04:09 +0200650 if (cfg && (!ret || (ret == USB_GADGET_DELAYED_STATUS))) {
Felipe Balbi7c812902013-07-22 12:41:47 +0300651
652 /*
653 * only change state if set_config has already
654 * been processed. If gadget driver returns
655 * USB_GADGET_DELAYED_STATUS, we will wait
656 * to change the state on the next usb_ep_queue()
657 */
658 if (ret == 0)
Peter Chene81a70182020-08-21 10:55:48 +0800659 usb_gadget_set_state(dwc->gadget,
Felipe Balbi7c812902013-07-22 12:41:47 +0300660 USB_STATE_CONFIGURED);
Felipe Balbi14cd5922011-12-19 13:01:52 +0200661
Pratyush Anande274a312012-07-02 10:21:54 +0530662 /*
663 * Enable transition to U1/U2 state when
664 * nothing is pending from application.
665 */
666 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Anurag Kumar Vulisha729dcff2019-05-10 12:37:28 +0530667 if (!dwc->dis_u1_entry_quirk)
668 reg |= DWC3_DCTL_ACCEPTU1ENA;
669 if (!dwc->dis_u2_entry_quirk)
670 reg |= DWC3_DCTL_ACCEPTU2ENA;
Pratyush Anande274a312012-07-02 10:21:54 +0530671 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200672 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300673 break;
674
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200675 case USB_STATE_CONFIGURED:
Felipe Balbi72246da2011-08-19 18:10:58 +0300676 ret = dwc3_ep0_delegate_req(dwc, ctrl);
Felipe Balbi7a42d832013-07-22 12:31:31 +0300677 if (!cfg && !ret)
Peter Chene81a70182020-08-21 10:55:48 +0800678 usb_gadget_set_state(dwc->gadget,
Felipe Balbi14cd5922011-12-19 13:01:52 +0200679 USB_STATE_ADDRESS);
Felipe Balbi72246da2011-08-19 18:10:58 +0300680 break;
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100681 default:
682 ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300683 }
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100684 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300685}
686
Felipe Balbi865e09e2012-04-24 16:19:49 +0300687static void dwc3_ep0_set_sel_cmpl(struct usb_ep *ep, struct usb_request *req)
688{
689 struct dwc3_ep *dep = to_dwc3_ep(ep);
690 struct dwc3 *dwc = dep->dwc;
691
692 u32 param = 0;
693 u32 reg;
694
695 struct timing {
696 u8 u1sel;
697 u8 u1pel;
John Youn501058e2016-05-23 11:32:40 -0700698 __le16 u2sel;
699 __le16 u2pel;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300700 } __packed timing;
701
702 int ret;
703
704 memcpy(&timing, req->buf, sizeof(timing));
705
706 dwc->u1sel = timing.u1sel;
707 dwc->u1pel = timing.u1pel;
Felipe Balbic8cf7af2012-05-31 11:00:28 +0300708 dwc->u2sel = le16_to_cpu(timing.u2sel);
709 dwc->u2pel = le16_to_cpu(timing.u2pel);
Felipe Balbi865e09e2012-04-24 16:19:49 +0300710
711 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
712 if (reg & DWC3_DCTL_INITU2ENA)
713 param = dwc->u2pel;
714 if (reg & DWC3_DCTL_INITU1ENA)
715 param = dwc->u1pel;
716
717 /*
718 * According to Synopsys Databook, if parameter is
719 * greater than 125, a value of zero should be
720 * programmed in the register.
721 */
722 if (param > 125)
723 param = 0;
724
725 /* now that we have the time, issue DGCMD Set Sel */
726 ret = dwc3_send_gadget_generic_command(dwc,
727 DWC3_DGCMD_SET_PERIODIC_PAR, param);
728 WARN_ON(ret < 0);
729}
730
731static int dwc3_ep0_set_sel(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
732{
733 struct dwc3_ep *dep;
Peter Chene81a70182020-08-21 10:55:48 +0800734 enum usb_device_state state = dwc->gadget->state;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300735 u16 wLength;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300736
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200737 if (state == USB_STATE_DEFAULT)
Felipe Balbi865e09e2012-04-24 16:19:49 +0300738 return -EINVAL;
739
Felipe Balbi865e09e2012-04-24 16:19:49 +0300740 wLength = le16_to_cpu(ctrl->wLength);
741
742 if (wLength != 6) {
743 dev_err(dwc->dev, "Set SEL should be 6 bytes, got %d\n",
744 wLength);
745 return -EINVAL;
746 }
747
748 /*
749 * To handle Set SEL we need to receive 6 bytes from Host. So let's
750 * queue a usb_request for 6 bytes.
751 *
752 * Remember, though, this controller can't handle non-wMaxPacketSize
753 * aligned transfers on the OUT direction, so we queue a request for
754 * wMaxPacketSize instead.
755 */
756 dep = dwc->eps[0];
757 dwc->ep0_usb_req.dep = dep;
758 dwc->ep0_usb_req.request.length = dep->endpoint.maxpacket;
759 dwc->ep0_usb_req.request.buf = dwc->setup_buf;
760 dwc->ep0_usb_req.request.complete = dwc3_ep0_set_sel_cmpl;
761
762 return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
763}
764
Felipe Balbic12a0d82012-04-25 10:45:05 +0300765static int dwc3_ep0_set_isoch_delay(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
766{
767 u16 wLength;
768 u16 wValue;
769 u16 wIndex;
770
771 wValue = le16_to_cpu(ctrl->wValue);
772 wLength = le16_to_cpu(ctrl->wLength);
773 wIndex = le16_to_cpu(ctrl->wIndex);
774
775 if (wIndex || wLength)
776 return -EINVAL;
777
Peter Chene81a70182020-08-21 10:55:48 +0800778 dwc->gadget->isoch_delay = wValue;
Felipe Balbic12a0d82012-04-25 10:45:05 +0300779
780 return 0;
781}
782
Felipe Balbi72246da2011-08-19 18:10:58 +0300783static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
784{
785 int ret;
786
787 switch (ctrl->bRequest) {
788 case USB_REQ_GET_STATUS:
Felipe Balbi72246da2011-08-19 18:10:58 +0300789 ret = dwc3_ep0_handle_status(dwc, ctrl);
790 break;
791 case USB_REQ_CLEAR_FEATURE:
Felipe Balbi72246da2011-08-19 18:10:58 +0300792 ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
793 break;
794 case USB_REQ_SET_FEATURE:
Felipe Balbi72246da2011-08-19 18:10:58 +0300795 ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
796 break;
797 case USB_REQ_SET_ADDRESS:
Felipe Balbi72246da2011-08-19 18:10:58 +0300798 ret = dwc3_ep0_set_address(dwc, ctrl);
799 break;
800 case USB_REQ_SET_CONFIGURATION:
Felipe Balbi72246da2011-08-19 18:10:58 +0300801 ret = dwc3_ep0_set_config(dwc, ctrl);
802 break;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300803 case USB_REQ_SET_SEL:
Felipe Balbi865e09e2012-04-24 16:19:49 +0300804 ret = dwc3_ep0_set_sel(dwc, ctrl);
805 break;
Felipe Balbic12a0d82012-04-25 10:45:05 +0300806 case USB_REQ_SET_ISOCH_DELAY:
Felipe Balbic12a0d82012-04-25 10:45:05 +0300807 ret = dwc3_ep0_set_isoch_delay(dwc, ctrl);
808 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300809 default:
Felipe Balbi72246da2011-08-19 18:10:58 +0300810 ret = dwc3_ep0_delegate_req(dwc, ctrl);
811 break;
Joe Perches2b84f922013-10-08 16:01:37 -0700812 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300813
814 return ret;
815}
816
817static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
818 const struct dwc3_event_depevt *event)
819{
Felipe Balbi7d5e6502017-04-07 13:34:21 +0300820 struct usb_ctrlrequest *ctrl = (void *) dwc->ep0_trb;
Felipe Balbief21ede2012-05-31 10:29:49 +0300821 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300822 u32 len;
823
Wesley Cheng359d5a82022-08-17 11:23:51 -0700824 if (!dwc->gadget_driver || !dwc->softconnect || !dwc->connected)
Felipe Balbief21ede2012-05-31 10:29:49 +0300825 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +0300826
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500827 trace_dwc3_ctrl_req(ctrl);
828
Felipe Balbi72246da2011-08-19 18:10:58 +0300829 len = le16_to_cpu(ctrl->wLength);
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300830 if (!len) {
Felipe Balbid95b09b2011-09-30 10:58:37 +0300831 dwc->three_stage_setup = false;
832 dwc->ep0_expect_in = false;
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300833 dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
834 } else {
Felipe Balbid95b09b2011-09-30 10:58:37 +0300835 dwc->three_stage_setup = true;
836 dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300837 dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
838 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300839
840 if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
841 ret = dwc3_ep0_std_request(dwc, ctrl);
842 else
843 ret = dwc3_ep0_delegate_req(dwc, ctrl);
844
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100845 if (ret == USB_GADGET_DELAYED_STATUS)
846 dwc->delayed_status = true;
847
Felipe Balbief21ede2012-05-31 10:29:49 +0300848out:
849 if (ret < 0)
850 dwc3_ep0_stall_and_restart(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +0300851}
852
853static void dwc3_ep0_complete_data(struct dwc3 *dwc,
854 const struct dwc3_event_depevt *event)
855{
Heinrich Schuchardt7642d832018-03-18 15:47:40 +0100856 struct dwc3_request *r;
Felipe Balbi72246da2011-08-19 18:10:58 +0300857 struct usb_request *ur;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200858 struct dwc3_trb *trb;
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200859 struct dwc3_ep *ep0;
Kishon Vijay Abraham I8a344222015-07-27 12:25:29 +0530860 u32 transferred = 0;
Felipe Balbifca8892a2012-07-19 09:05:35 +0300861 u32 status;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200862 u32 length;
Felipe Balbi72246da2011-08-19 18:10:58 +0300863 u8 epnum;
864
865 epnum = event->endpoint_number;
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200866 ep0 = dwc->eps[0];
Felipe Balbi72246da2011-08-19 18:10:58 +0300867
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300868 dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200869 trb = dwc->ep0_trb;
Felipe Balbiccb072d2014-10-01 12:20:29 -0500870 trace_dwc3_complete_trb(ep0, trb);
871
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200872 r = next_request(&ep0->pending_list);
Felipe Balbi520fe762014-11-10 14:39:44 -0600873 if (!r)
874 return;
875
Felipe Balbifca8892a2012-07-19 09:05:35 +0300876 status = DWC3_TRB_SIZE_TRBSTS(trb->size);
877 if (status == DWC3_TRBSTS_SETUP_PENDING) {
Felipe Balbib5d335e2015-11-16 16:20:34 -0600878 dwc->setup_packet_pending = true;
Felipe Balbifca8892a2012-07-19 09:05:35 +0300879 if (r)
880 dwc3_gadget_giveback(ep0, r, -ECONNRESET);
881
882 return;
883 }
884
Felipe Balbi6856d302014-09-30 11:43:20 -0500885 ur = &r->request;
886
Felipe Balbif6bafc62012-02-06 11:04:53 +0200887 length = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbi4199c5f2017-04-07 14:09:13 +0300888 transferred = ur->length - length;
889 ur->actual += transferred;
Kishon Vijay Abraham I8a344222015-07-27 12:25:29 +0530890
Felipe Balbid6e5a542017-04-07 16:34:38 +0300891 if ((IS_ALIGNED(ur->length, ep0->endpoint.maxpacket) &&
892 ur->length && ur->zero) || dwc->ep0_bounced) {
Felipe Balbi4199c5f2017-04-07 14:09:13 +0300893 trb++;
894 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
Felipe Balbid6e5a542017-04-07 16:34:38 +0300895 trace_dwc3_complete_trb(ep0, trb);
Thinh Nguyenf035d132018-01-12 18:18:27 -0800896
897 if (r->direction)
898 dwc->eps[1]->trb_enqueue = 0;
899 else
900 dwc->eps[0]->trb_enqueue = 0;
901
Felipe Balbi4199c5f2017-04-07 14:09:13 +0300902 dwc->ep0_bounced = false;
Felipe Balbia6829702011-08-27 22:18:09 +0300903 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300904
Felipe Balbid6e5a542017-04-07 16:34:38 +0300905 if ((epnum & 1) && ur->actual < ur->length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300906 dwc3_ep0_stall_and_restart(dwc);
Felipe Balbid6e5a542017-04-07 16:34:38 +0300907 else
Felipe Balbi36f84ff2014-09-30 10:39:14 -0500908 dwc3_gadget_giveback(ep0, r, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300909}
910
Felipe Balbi85a78102012-05-31 12:32:37 +0300911static void dwc3_ep0_complete_status(struct dwc3 *dwc,
Felipe Balbi72246da2011-08-19 18:10:58 +0300912 const struct dwc3_event_depevt *event)
913{
914 struct dwc3_request *r;
915 struct dwc3_ep *dep;
Felipe Balbifca8892a2012-07-19 09:05:35 +0300916 struct dwc3_trb *trb;
917 u32 status;
Felipe Balbi72246da2011-08-19 18:10:58 +0300918
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300919 dep = dwc->eps[0];
Felipe Balbifca8892a2012-07-19 09:05:35 +0300920 trb = dwc->ep0_trb;
Felipe Balbi72246da2011-08-19 18:10:58 +0300921
Felipe Balbiccb072d2014-10-01 12:20:29 -0500922 trace_dwc3_complete_trb(dep, trb);
923
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200924 if (!list_empty(&dep->pending_list)) {
925 r = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300926
927 dwc3_gadget_giveback(dep, r, 0);
928 }
929
Gerard Cauvy3b637362012-02-10 12:21:18 +0200930 if (dwc->test_mode) {
931 int ret;
932
933 ret = dwc3_gadget_set_test_mode(dwc, dwc->test_mode_nr);
934 if (ret < 0) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +0200935 dev_err(dwc->dev, "invalid test #%d\n",
Gerard Cauvy3b637362012-02-10 12:21:18 +0200936 dwc->test_mode_nr);
937 dwc3_ep0_stall_and_restart(dwc);
Felipe Balbi5c81aba2012-06-25 19:30:49 +0300938 return;
Gerard Cauvy3b637362012-02-10 12:21:18 +0200939 }
940 }
941
Felipe Balbifca8892a2012-07-19 09:05:35 +0300942 status = DWC3_TRB_SIZE_TRBSTS(trb->size);
Felipe Balbi5eb30ce2016-11-03 14:07:51 +0200943 if (status == DWC3_TRBSTS_SETUP_PENDING)
Felipe Balbib5d335e2015-11-16 16:20:34 -0600944 dwc->setup_packet_pending = true;
Felipe Balbifca8892a2012-07-19 09:05:35 +0300945
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300946 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +0300947 dwc3_ep0_out_start(dwc);
948}
949
950static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
951 const struct dwc3_event_depevt *event)
952{
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300953 struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
954
Felipe Balbi5f2e7972018-03-29 11:10:45 +0300955 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
Felipe Balbib4996a82012-06-06 12:04:13 +0300956 dep->resource_index = 0;
Felipe Balbidf62df52011-10-14 15:11:49 +0300957 dwc->setup_packet_pending = false;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300958
Felipe Balbi72246da2011-08-19 18:10:58 +0300959 switch (dwc->ep0state) {
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300960 case EP0_SETUP_PHASE:
Felipe Balbi72246da2011-08-19 18:10:58 +0300961 dwc3_ep0_inspect_setup(dwc, event);
962 break;
963
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300964 case EP0_DATA_PHASE:
Felipe Balbi72246da2011-08-19 18:10:58 +0300965 dwc3_ep0_complete_data(dwc, event);
966 break;
967
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300968 case EP0_STATUS_PHASE:
Felipe Balbi85a78102012-05-31 12:32:37 +0300969 dwc3_ep0_complete_status(dwc, event);
Felipe Balbi72246da2011-08-19 18:10:58 +0300970 break;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300971 default:
972 WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
Felipe Balbi72246da2011-08-19 18:10:58 +0300973 }
974}
975
Felipe Balbia0807882012-05-04 13:03:54 +0300976static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
977 struct dwc3_ep *dep, struct dwc3_request *req)
978{
Thinh Nguyen66706072020-09-24 01:21:43 -0700979 unsigned int trb_length = 0;
Felipe Balbia0807882012-05-04 13:03:54 +0300980 int ret;
981
982 req->direction = !!dep->number;
983
984 if (req->request.length == 0) {
Thinh Nguyen66706072020-09-24 01:21:43 -0700985 if (!req->direction)
986 trb_length = dep->endpoint.maxpacket;
987
988 dwc3_ep0_prepare_one_trb(dep, dwc->bounce_addr, trb_length,
Kishon Vijay Abraham I368ca112015-07-27 12:25:30 +0530989 DWC3_TRBCTL_CONTROL_DATA, false);
Felipe Balbid686a5f2017-04-07 13:47:49 +0300990 ret = dwc3_ep0_start_trans(dep);
Felipe Balbic74c6d42012-05-04 13:08:22 +0300991 } else if (!IS_ALIGNED(req->request.length, dep->endpoint.maxpacket)
Felipe Balbia0807882012-05-04 13:03:54 +0300992 && (dep->number == 0)) {
Andrew Mortonc390b032013-03-08 09:42:50 +0200993 u32 maxpacket;
Felipe Balbi4199c5f2017-04-07 14:09:13 +0300994 u32 rem;
Felipe Balbia0807882012-05-04 13:03:54 +0300995
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530996 ret = usb_gadget_map_request_by_dev(dwc->sysdev,
997 &req->request, dep->number);
Felipe Balbi5eb30ce2016-11-03 14:07:51 +0200998 if (ret)
Felipe Balbia0807882012-05-04 13:03:54 +0300999 return;
Felipe Balbia0807882012-05-04 13:03:54 +03001000
Andrew Mortonc390b032013-03-08 09:42:50 +02001001 maxpacket = dep->endpoint.maxpacket;
Felipe Balbi4199c5f2017-04-07 14:09:13 +03001002 rem = req->request.length % maxpacket;
Felipe Balbia0807882012-05-04 13:03:54 +03001003 dwc->ep0_bounced = true;
1004
Felipe Balbi4199c5f2017-04-07 14:09:13 +03001005 /* prepare normal TRB */
1006 dwc3_ep0_prepare_one_trb(dep, req->request.dma,
1007 req->request.length,
1008 DWC3_TRBCTL_CONTROL_DATA,
1009 true);
1010
Felipe Balbi55168472017-09-11 10:45:12 +03001011 req->trb = &dwc->ep0_trb[dep->trb_enqueue - 1];
1012
Felipe Balbi4199c5f2017-04-07 14:09:13 +03001013 /* Now prepare one extra TRB to align transfer size */
1014 dwc3_ep0_prepare_one_trb(dep, dwc->bounce_addr,
1015 maxpacket - rem,
1016 DWC3_TRBCTL_CONTROL_DATA,
Felipe Balbid686a5f2017-04-07 13:47:49 +03001017 false);
1018 ret = dwc3_ep0_start_trans(dep);
Felipe Balbid6e5a542017-04-07 16:34:38 +03001019 } else if (IS_ALIGNED(req->request.length, dep->endpoint.maxpacket) &&
1020 req->request.length && req->request.zero) {
Felipe Balbid6e5a542017-04-07 16:34:38 +03001021
1022 ret = usb_gadget_map_request_by_dev(dwc->sysdev,
1023 &req->request, dep->number);
1024 if (ret)
1025 return;
1026
Felipe Balbid6e5a542017-04-07 16:34:38 +03001027 /* prepare normal TRB */
1028 dwc3_ep0_prepare_one_trb(dep, req->request.dma,
1029 req->request.length,
1030 DWC3_TRBCTL_CONTROL_DATA,
1031 true);
1032
Felipe Balbi55168472017-09-11 10:45:12 +03001033 req->trb = &dwc->ep0_trb[dep->trb_enqueue - 1];
1034
Thinh Nguyen66706072020-09-24 01:21:43 -07001035 if (!req->direction)
1036 trb_length = dep->endpoint.maxpacket;
1037
Felipe Balbid6e5a542017-04-07 16:34:38 +03001038 /* Now prepare one extra TRB to align transfer size */
1039 dwc3_ep0_prepare_one_trb(dep, dwc->bounce_addr,
Thinh Nguyen66706072020-09-24 01:21:43 -07001040 trb_length, DWC3_TRBCTL_CONTROL_DATA,
Felipe Balbid6e5a542017-04-07 16:34:38 +03001041 false);
1042 ret = dwc3_ep0_start_trans(dep);
Felipe Balbia0807882012-05-04 13:03:54 +03001043 } else {
Arnd Bergmannd64ff402016-11-17 17:13:47 +05301044 ret = usb_gadget_map_request_by_dev(dwc->sysdev,
1045 &req->request, dep->number);
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001046 if (ret)
Felipe Balbia0807882012-05-04 13:03:54 +03001047 return;
Felipe Balbia0807882012-05-04 13:03:54 +03001048
Felipe Balbid686a5f2017-04-07 13:47:49 +03001049 dwc3_ep0_prepare_one_trb(dep, req->request.dma,
Kishon Vijay Abraham I368ca112015-07-27 12:25:30 +05301050 req->request.length, DWC3_TRBCTL_CONTROL_DATA,
1051 false);
Felipe Balbi55168472017-09-11 10:45:12 +03001052
1053 req->trb = &dwc->ep0_trb[dep->trb_enqueue];
1054
Felipe Balbid686a5f2017-04-07 13:47:49 +03001055 ret = dwc3_ep0_start_trans(dep);
Felipe Balbia0807882012-05-04 13:03:54 +03001056 }
1057
1058 WARN_ON(ret < 0);
1059}
1060
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +01001061static int dwc3_ep0_start_control_status(struct dwc3_ep *dep)
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001062{
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +01001063 struct dwc3 *dwc = dep->dwc;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001064 u32 type;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001065
1066 type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
1067 : DWC3_TRBCTL_CONTROL_STATUS2;
1068
Felipe Balbid686a5f2017-04-07 13:47:49 +03001069 dwc3_ep0_prepare_one_trb(dep, dwc->ep0_trb_addr, 0, type, false);
1070 return dwc3_ep0_start_trans(dep);
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +01001071}
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001072
Felipe Balbi788a23f2012-05-21 14:22:41 +03001073static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep)
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +01001074{
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +01001075 WARN_ON(dwc3_ep0_start_control_status(dep));
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001076}
1077
Felipe Balbi788a23f2012-05-21 14:22:41 +03001078static void dwc3_ep0_do_control_status(struct dwc3 *dwc,
1079 const struct dwc3_event_depevt *event)
1080{
1081 struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
1082
1083 __dwc3_ep0_do_control_status(dwc, dep);
1084}
1085
Thinh Nguyend97c78a2020-09-02 18:43:04 -07001086void dwc3_ep0_send_delayed_status(struct dwc3 *dwc)
1087{
1088 unsigned int direction = !dwc->ep0_expect_in;
1089
Thinh Nguyenfa27e2f2020-10-22 15:44:59 -07001090 dwc->delayed_status = false;
Wesley Cheng2840d6d2022-04-14 00:39:02 -07001091 dwc->clear_stall_protocol = 0;
Thinh Nguyenfa27e2f2020-10-22 15:44:59 -07001092
Thinh Nguyend97c78a2020-09-02 18:43:04 -07001093 if (dwc->ep0state != EP0_STATUS_PHASE)
1094 return;
1095
Thinh Nguyend97c78a2020-09-02 18:43:04 -07001096 __dwc3_ep0_do_control_status(dwc, dwc->eps[direction]);
1097}
1098
Mayank Rana9d778f02022-05-04 12:36:41 -07001099void dwc3_ep0_end_control_data(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi2e3db062012-07-19 09:26:59 +03001100{
1101 struct dwc3_gadget_ep_cmd_params params;
1102 u32 cmd;
1103 int ret;
1104
Mayank Rana9d778f02022-05-04 12:36:41 -07001105 /*
1106 * For status/DATA OUT stage, TRB will be queued on ep0 out
1107 * endpoint for which resource index is zero. Hence allow
1108 * queuing ENDXFER command for ep0 out endpoint.
1109 */
1110 if (!dep->resource_index && dep->number)
Felipe Balbi2e3db062012-07-19 09:26:59 +03001111 return;
1112
1113 cmd = DWC3_DEPCMD_ENDTRANSFER;
1114 cmd |= DWC3_DEPCMD_CMDIOC;
1115 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
1116 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03001117 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi2e3db062012-07-19 09:26:59 +03001118 WARN_ON_ONCE(ret);
1119 dep->resource_index = 0;
1120}
1121
Felipe Balbi72246da2011-08-19 18:10:58 +03001122static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
1123 const struct dwc3_event_depevt *event)
1124{
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001125 switch (event->status) {
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001126 case DEPEVT_STATUS_CONTROL_DATA:
Wesley Cheng359d5a82022-08-17 11:23:51 -07001127 if (!dwc->softconnect || !dwc->connected)
1128 return;
Felipe Balbi55f3fba2011-09-08 18:27:33 +03001129 /*
Felipe Balbi2e3db062012-07-19 09:26:59 +03001130 * We already have a DATA transfer in the controller's cache,
1131 * if we receive a XferNotReady(DATA) we will ignore it, unless
1132 * it's for the wrong direction.
Felipe Balbi55f3fba2011-09-08 18:27:33 +03001133 *
Felipe Balbi2e3db062012-07-19 09:26:59 +03001134 * In that case, we must issue END_TRANSFER command to the Data
1135 * Phase we already have started and issue SetStall on the
1136 * control endpoint.
Felipe Balbi55f3fba2011-09-08 18:27:33 +03001137 */
1138 if (dwc->ep0_expect_in != event->endpoint_number) {
Felipe Balbi2e3db062012-07-19 09:26:59 +03001139 struct dwc3_ep *dep = dwc->eps[dwc->ep0_expect_in];
1140
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001141 dev_err(dwc->dev, "unexpected direction for Data Phase\n");
Felipe Balbi2e3db062012-07-19 09:26:59 +03001142 dwc3_ep0_end_control_data(dwc, dep);
Felipe Balbi55f3fba2011-09-08 18:27:33 +03001143 dwc3_ep0_stall_and_restart(dwc);
1144 return;
1145 }
1146
Felipe Balbi72246da2011-08-19 18:10:58 +03001147 break;
Felipe Balbi1ddcb212011-08-30 15:52:17 +03001148
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001149 case DEPEVT_STATUS_CONTROL_STATUS:
Felipe Balbi77fa6df2012-07-23 09:09:32 +03001150 if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS)
1151 return;
1152
Wesley Cheng5e76ee92022-07-11 18:44:03 -07001153 if (dwc->setup_packet_pending) {
1154 dwc3_ep0_stall_and_restart(dwc);
1155 return;
1156 }
1157
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +01001158 dwc->ep0state = EP0_STATUS_PHASE;
1159
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +01001160 if (dwc->delayed_status) {
Baolin Wang53896792017-01-14 16:40:39 +08001161 struct dwc3_ep *dep = dwc->eps[0];
1162
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +01001163 WARN_ON_ONCE(event->endpoint_number != 1);
Baolin Wang53896792017-01-14 16:40:39 +08001164 /*
1165 * We should handle the delay STATUS phase here if the
1166 * request for handling delay STATUS has been queued
1167 * into the list.
1168 */
1169 if (!list_empty(&dep->pending_list)) {
1170 dwc->delayed_status = false;
Peter Chene81a70182020-08-21 10:55:48 +08001171 usb_gadget_set_state(dwc->gadget,
Baolin Wang53896792017-01-14 16:40:39 +08001172 USB_STATE_CONFIGURED);
1173 dwc3_ep0_do_control_status(dwc, event);
1174 }
1175
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +01001176 return;
1177 }
1178
Felipe Balbi788a23f2012-05-21 14:22:41 +03001179 dwc3_ep0_do_control_status(dwc, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03001180 }
1181}
1182
1183void dwc3_ep0_interrupt(struct dwc3 *dwc,
Felipe Balbi8becf272011-11-04 12:40:05 +02001184 const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03001185{
Thinh Nguyen2d7b78f2019-11-27 13:10:54 -08001186 struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
1187 u8 cmd;
1188
Felipe Balbi72246da2011-08-19 18:10:58 +03001189 switch (event->endpoint_event) {
1190 case DWC3_DEPEVT_XFERCOMPLETE:
1191 dwc3_ep0_xfer_complete(dwc, event);
1192 break;
1193
1194 case DWC3_DEPEVT_XFERNOTREADY:
1195 dwc3_ep0_xfernotready(dwc, event);
1196 break;
1197
1198 case DWC3_DEPEVT_XFERINPROGRESS:
1199 case DWC3_DEPEVT_RXTXFIFOEVT:
1200 case DWC3_DEPEVT_STREAMEVT:
Thinh Nguyen2d7b78f2019-11-27 13:10:54 -08001201 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03001202 case DWC3_DEPEVT_EPCMDCMPLT:
Thinh Nguyen2d7b78f2019-11-27 13:10:54 -08001203 cmd = DEPEVT_PARAMETER_CMD(event->parameters);
1204
Thinh Nguyenc58d8bf2019-12-18 18:14:44 -08001205 if (cmd == DWC3_DEPCMD_ENDTRANSFER) {
1206 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
Thinh Nguyen2d7b78f2019-11-27 13:10:54 -08001207 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
Thinh Nguyenc58d8bf2019-12-18 18:14:44 -08001208 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001209 break;
1210 }
1211}