blob: 8b4e3da1de5a51775d1d484c7d1b217227f1ed6c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Andrew Vasquezfa90c542005-10-27 11:10:08 -07002 * QLogic Fibre Channel HBA Driver
Armen Baloyanbd21eaf2014-04-11 16:54:24 -04003 * Copyright (c) 2003-2014 QLogic Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
Andrew Vasquezfa90c542005-10-27 11:10:08 -07005 * See LICENSE.qla2xxx for copyright and licensing details.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 */
7#include "qla_def.h"
8
9#include <linux/moduleparam.h>
10#include <linux/vmalloc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/delay.h>
Christoph Hellwig39a11242006-02-14 18:46:22 +010012#include <linux/kthread.h>
Daniel Walkere1e82b62008-05-12 22:21:10 -070013#include <linux/mutex.h>
Andrew Vasquez3420d362009-10-13 15:16:45 -070014#include <linux/kobject.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Michael Hernandez56012362016-12-12 14:40:08 -080016#include <linux/blk-mq-pci.h>
Quinn Tran585def92018-09-04 14:19:20 -070017#include <linux/refcount.h>
18
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <scsi/scsi_tcq.h>
20#include <scsi/scsicam.h>
21#include <scsi/scsi_transport.h>
22#include <scsi/scsi_transport_fc.h>
23
Nicholas Bellinger2d70c102012-05-15 14:34:28 -040024#include "qla_target.h"
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026/*
27 * Driver version
28 */
29char qla2x00_version_str[40];
30
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -070031static int apidev_major;
32
Linus Torvalds1da177e2005-04-16 15:20:36 -070033/*
34 * SRB allocation cache
35 */
Michael Hernandezd7459522016-12-12 14:40:07 -080036struct kmem_cache *srb_cachep;
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Arun Easicbb01c22020-03-31 03:40:13 -070038int ql2xfulldump_on_mpifail;
39module_param(ql2xfulldump_on_mpifail, int, S_IRUGO | S_IWUSR);
40MODULE_PARM_DESC(ql2xfulldump_on_mpifail,
41 "Set this to take full dump on MPI hang.");
42
Giridhar Malavalia9083012010-04-12 17:59:55 -070043/*
44 * CT6 CTX allocation cache
45 */
46static struct kmem_cache *ctx_cachep;
Saurav Kashyap3ce88662011-07-14 12:00:12 -070047/*
48 * error level for logging
49 */
Michael Hernandez3f006ac2019-03-12 11:08:22 -070050uint ql_errlev = 0x8001;
Giridhar Malavalia9083012010-04-12 17:59:55 -070051
Saurav Kashyapfa492632012-11-21 02:40:29 -050052static int ql2xenableclass2;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -040053module_param(ql2xenableclass2, int, S_IRUGO|S_IRUSR);
54MODULE_PARM_DESC(ql2xenableclass2,
55 "Specify if Class 2 operations are supported from the very "
56 "beginning. Default is 0 - class 2 not supported.");
57
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -040058
Linus Torvalds1da177e2005-04-16 15:20:36 -070059int ql2xlogintimeout = 20;
Joe Carnucciof2019cb2010-12-21 16:00:22 -080060module_param(ql2xlogintimeout, int, S_IRUGO);
Linus Torvalds1da177e2005-04-16 15:20:36 -070061MODULE_PARM_DESC(ql2xlogintimeout,
62 "Login timeout value in seconds.");
63
Andrew Vasqueza7b61842007-05-07 07:42:59 -070064int qlport_down_retry;
Joe Carnucciof2019cb2010-12-21 16:00:22 -080065module_param(qlport_down_retry, int, S_IRUGO);
Linus Torvalds1da177e2005-04-16 15:20:36 -070066MODULE_PARM_DESC(qlport_down_retry,
Jesper Juhl900d9f92006-06-30 02:33:07 -070067 "Maximum number of command retries to a port that returns "
Linus Torvalds1da177e2005-04-16 15:20:36 -070068 "a PORT-DOWN status.");
69
Linus Torvalds1da177e2005-04-16 15:20:36 -070070int ql2xplogiabsentdevice;
71module_param(ql2xplogiabsentdevice, int, S_IRUGO|S_IWUSR);
72MODULE_PARM_DESC(ql2xplogiabsentdevice,
73 "Option to enable PLOGI to devices that are not present after "
Jesper Juhl900d9f92006-06-30 02:33:07 -070074 "a Fabric scan. This is needed for several broken switches. "
Masanari Iida0d52e642018-10-28 14:05:48 +090075 "Default is 0 - no PLOGI. 1 - perform PLOGI.");
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
Bart Van Asschec1c71782019-08-08 20:01:24 -070077int ql2xloginretrycount;
Joe Carnucciof2019cb2010-12-21 16:00:22 -080078module_param(ql2xloginretrycount, int, S_IRUGO);
Linus Torvalds1da177e2005-04-16 15:20:36 -070079MODULE_PARM_DESC(ql2xloginretrycount,
80 "Specify an alternate value for the NVRAM login retry count.");
81
Andrew Vasqueza7a167b2006-06-23 16:10:29 -070082int ql2xallocfwdump = 1;
Joe Carnucciof2019cb2010-12-21 16:00:22 -080083module_param(ql2xallocfwdump, int, S_IRUGO);
Andrew Vasqueza7a167b2006-06-23 16:10:29 -070084MODULE_PARM_DESC(ql2xallocfwdump,
85 "Option to enable allocation of memory for a firmware dump "
86 "during HBA initialization. Memory allocation requirements "
87 "vary by ISP type. Default is 1 - allocate memory.");
88
Andrew Vasquez11010fe2006-10-06 09:54:59 -070089int ql2xextended_error_logging;
Andrew Vasquez27d94032007-03-12 10:41:30 -070090module_param(ql2xextended_error_logging, int, S_IRUGO|S_IWUSR);
Joe Carnuccioa2b3e012016-07-06 11:14:21 -040091module_param_named(logging, ql2xextended_error_logging, int, S_IRUGO|S_IWUSR);
Andrew Vasquez11010fe2006-10-06 09:54:59 -070092MODULE_PARM_DESC(ql2xextended_error_logging,
Saurav Kashyap3ce88662011-07-14 12:00:12 -070093 "Option to enable extended error logging,\n"
94 "\t\tDefault is 0 - no logging. 0x40000000 - Module Init & Probe.\n"
95 "\t\t0x20000000 - Mailbox Cmnds. 0x10000000 - Device Discovery.\n"
96 "\t\t0x08000000 - IO tracing. 0x04000000 - DPC Thread.\n"
97 "\t\t0x02000000 - Async events. 0x01000000 - Timer routines.\n"
98 "\t\t0x00800000 - User space. 0x00400000 - Task Management.\n"
99 "\t\t0x00200000 - AER/EEH. 0x00100000 - Multi Q.\n"
100 "\t\t0x00080000 - P3P Specific. 0x00040000 - Virtual Port.\n"
101 "\t\t0x00020000 - Buffer Dump. 0x00010000 - Misc.\n"
Chad Dupuis29f9f902012-11-21 02:40:41 -0500102 "\t\t0x00008000 - Verbose. 0x00004000 - Target.\n"
103 "\t\t0x00002000 - Target Mgmt. 0x00001000 - Target TMF.\n"
Saurav Kashyap3ce88662011-07-14 12:00:12 -0700104 "\t\t0x7fffffff - For enabling all logs, can be too many logs.\n"
Chad Dupuiscfb09192011-11-18 09:03:07 -0800105 "\t\t0x1e400000 - Preferred value for capturing essential "
106 "debug information (equivalent to old "
107 "ql2xextended_error_logging=1).\n"
Saurav Kashyap3ce88662011-07-14 12:00:12 -0700108 "\t\tDo LOGICAL OR of the value to enable more than one level");
Andrew Vasquez01819442006-06-23 16:11:10 -0700109
Giridhar Malavalia9083012010-04-12 17:59:55 -0700110int ql2xshiftctondsd = 6;
Joe Carnucciof2019cb2010-12-21 16:00:22 -0800111module_param(ql2xshiftctondsd, int, S_IRUGO);
Giridhar Malavalia9083012010-04-12 17:59:55 -0700112MODULE_PARM_DESC(ql2xshiftctondsd,
113 "Set to control shifting of command type processing "
114 "based on total number of SG elements.");
115
Bart Van Assche58e27532019-04-11 14:53:19 -0700116int ql2xfdmienable = 1;
Himanshu Madhanide187df2014-09-25 05:16:50 -0400117module_param(ql2xfdmienable, int, S_IRUGO|S_IWUSR);
Joe Carnuccioa2b3e012016-07-06 11:14:21 -0400118module_param_named(fdmi, ql2xfdmienable, int, S_IRUGO|S_IWUSR);
Andrew Vasquezcca53352005-08-26 19:08:30 -0700119MODULE_PARM_DESC(ql2xfdmienable,
Ferenc Wagner7794a5a2010-03-23 18:14:59 +0100120 "Enables FDMI registrations. "
Joe Carnucciobd7de0b2020-02-12 13:44:19 -0800121 "0 - no FDMI registrations. "
122 "1 - provide FDMI registrations (default).");
Andrew Vasquezcca53352005-08-26 19:08:30 -0700123
Michael Hernandezd213a4b2017-08-23 15:05:20 -0700124#define MAX_Q_DEPTH 64
Chad Dupuis50280c02013-10-30 03:38:14 -0400125static int ql2xmaxqdepth = MAX_Q_DEPTH;
Andrew Vasquezdf7baa52006-10-13 09:33:39 -0700126module_param(ql2xmaxqdepth, int, S_IRUGO|S_IWUSR);
127MODULE_PARM_DESC(ql2xmaxqdepth,
Chad Dupuise92e4a82012-08-22 14:21:23 -0400128 "Maximum queue depth to set for each LUN. "
Michael Hernandezd213a4b2017-08-23 15:05:20 -0700129 "Default is 64.");
Andrew Vasquezdf7baa52006-10-13 09:33:39 -0700130
Arun Easi9e522cd2012-08-22 14:21:31 -0400131int ql2xenabledif = 2;
132module_param(ql2xenabledif, int, S_IRUGO);
Arun Easibad75002010-05-04 15:01:30 -0700133MODULE_PARM_DESC(ql2xenabledif,
Steven J. Magnanib97f5d02014-02-04 12:50:35 -0600134 " Enable T10-CRC-DIF:\n"
135 " Default is 2.\n"
136 " 0 -- No DIF Support\n"
137 " 1 -- Enable DIF for all types\n"
138 " 2 -- Enable DIF for all types, except Type 0.\n");
Arun Easibad75002010-05-04 15:01:30 -0700139
Duane Grigsbye84067d2017-06-21 13:48:43 -0700140#if (IS_ENABLED(CONFIG_NVME_FC))
141int ql2xnvmeenable = 1;
142#else
143int ql2xnvmeenable;
144#endif
145module_param(ql2xnvmeenable, int, 0644);
146MODULE_PARM_DESC(ql2xnvmeenable,
147 "Enables NVME support. "
148 "0 - no NVMe. Default is Y");
149
Arun Easi8cb20492011-08-16 11:29:22 -0700150int ql2xenablehba_err_chk = 2;
Arun Easibad75002010-05-04 15:01:30 -0700151module_param(ql2xenablehba_err_chk, int, S_IRUGO|S_IWUSR);
152MODULE_PARM_DESC(ql2xenablehba_err_chk,
Arun Easi8cb20492011-08-16 11:29:22 -0700153 " Enable T10-CRC-DIF Error isolation by HBA:\n"
Steven J. Magnanib97f5d02014-02-04 12:50:35 -0600154 " Default is 2.\n"
Arun Easi8cb20492011-08-16 11:29:22 -0700155 " 0 -- Error isolation disabled\n"
156 " 1 -- Error isolation enabled only for DIX Type 0\n"
157 " 2 -- Error isolation enabled for all Types\n");
Arun Easibad75002010-05-04 15:01:30 -0700158
Bart Van Assche58e27532019-04-11 14:53:19 -0700159int ql2xiidmaenable = 1;
Joe Carnucciof2019cb2010-12-21 16:00:22 -0800160module_param(ql2xiidmaenable, int, S_IRUGO);
Andrew Vasqueze5896bd2008-07-10 16:55:52 -0700161MODULE_PARM_DESC(ql2xiidmaenable,
162 "Enables iIDMA settings "
163 "Default is 1 - perform iIDMA. 0 - no iIDMA.");
164
Michael Hernandezd7459522016-12-12 14:40:07 -0800165int ql2xmqsupport = 1;
166module_param(ql2xmqsupport, int, S_IRUGO);
167MODULE_PARM_DESC(ql2xmqsupport,
168 "Enable on demand multiple queue pairs support "
169 "Default is 1 for supported. "
170 "Set it to 0 to turn off mq qpair support.");
Andrew Vasqueze337d902009-04-06 22:33:49 -0700171
172int ql2xfwloadbin;
Chad Dupuis86e45bf2011-08-16 11:31:47 -0700173module_param(ql2xfwloadbin, int, S_IRUGO|S_IWUSR);
Joe Carnuccioa2b3e012016-07-06 11:14:21 -0400174module_param_named(fwload, ql2xfwloadbin, int, S_IRUGO|S_IWUSR);
Andrew Vasqueze337d902009-04-06 22:33:49 -0700175MODULE_PARM_DESC(ql2xfwloadbin,
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700176 "Option to specify location from which to load ISP firmware:.\n"
177 " 2 -- load firmware via the request_firmware() (hotplug).\n"
Andrew Vasqueze337d902009-04-06 22:33:49 -0700178 " interface.\n"
179 " 1 -- load firmware from flash.\n"
180 " 0 -- use default semantics.\n");
181
Andrew Vasquezae97c912010-02-18 10:07:28 -0800182int ql2xetsenable;
Joe Carnucciof2019cb2010-12-21 16:00:22 -0800183module_param(ql2xetsenable, int, S_IRUGO);
Andrew Vasquezae97c912010-02-18 10:07:28 -0800184MODULE_PARM_DESC(ql2xetsenable,
185 "Enables firmware ETS burst."
186 "Default is 0 - skip ETS enablement.");
187
Giridhar Malavali69078692010-05-28 15:08:28 -0700188int ql2xdbwr = 1;
Chad Dupuis86e45bf2011-08-16 11:31:47 -0700189module_param(ql2xdbwr, int, S_IRUGO|S_IWUSR);
Giridhar Malavalia9083012010-04-12 17:59:55 -0700190MODULE_PARM_DESC(ql2xdbwr,
Giridhar Malavali08de2842011-08-16 11:31:44 -0700191 "Option to specify scheme for request queue posting.\n"
192 " 0 -- Regular doorbell.\n"
193 " 1 -- CAMRAM doorbell (faster).\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -0700194
Giridhar Malavalif4c496c2010-05-04 15:01:33 -0700195int ql2xtargetreset = 1;
Joe Carnucciof2019cb2010-12-21 16:00:22 -0800196module_param(ql2xtargetreset, int, S_IRUGO);
Giridhar Malavalif4c496c2010-05-04 15:01:33 -0700197MODULE_PARM_DESC(ql2xtargetreset,
198 "Enable target reset."
199 "Default is 1 - use hw defaults.");
200
Chad Dupuis4da26e12010-10-15 11:27:40 -0700201int ql2xgffidenable;
Joe Carnucciof2019cb2010-12-21 16:00:22 -0800202module_param(ql2xgffidenable, int, S_IRUGO);
Chad Dupuis4da26e12010-10-15 11:27:40 -0700203MODULE_PARM_DESC(ql2xgffidenable,
204 "Enables GFF_ID checks of port type. "
205 "Default is 0 - Do not use GFF_ID information.");
Giridhar Malavalia9083012010-04-12 17:59:55 -0700206
himanshu.madhani@cavium.com043dc1d2017-08-23 15:05:19 -0700207int ql2xasynctmfenable = 1;
Joe Carnucciof2019cb2010-12-21 16:00:22 -0800208module_param(ql2xasynctmfenable, int, S_IRUGO);
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700209MODULE_PARM_DESC(ql2xasynctmfenable,
210 "Enables issue of TM IOCBs asynchronously via IOCB mechanism"
Masanari Iida84e13c42018-09-11 18:48:11 +0900211 "Default is 1 - Issue TM IOCBs via mailbox mechanism.");
Giridhar Malavalied0de872011-03-30 11:46:29 -0700212
213int ql2xdontresethba;
Chad Dupuis86e45bf2011-08-16 11:31:47 -0700214module_param(ql2xdontresethba, int, S_IRUGO|S_IWUSR);
Giridhar Malavalied0de872011-03-30 11:46:29 -0700215MODULE_PARM_DESC(ql2xdontresethba,
Giridhar Malavali08de2842011-08-16 11:31:44 -0700216 "Option to specify reset behaviour.\n"
217 " 0 (Default) -- Reset on failure.\n"
218 " 1 -- Do not reset on failure.\n");
Giridhar Malavalied0de872011-03-30 11:46:29 -0700219
Hannes Reinecke1abf6352014-06-25 15:27:38 +0200220uint64_t ql2xmaxlun = MAX_LUNS;
221module_param(ql2xmaxlun, ullong, S_IRUGO);
Andrew Vasquez82515922011-05-10 11:30:13 -0700222MODULE_PARM_DESC(ql2xmaxlun,
223 "Defines the maximum LU number to register with the SCSI "
224 "midlayer. Default is 65535.");
225
Giridhar Malavali08de2842011-08-16 11:31:44 -0700226int ql2xmdcapmask = 0x1F;
227module_param(ql2xmdcapmask, int, S_IRUGO);
228MODULE_PARM_DESC(ql2xmdcapmask,
229 "Set the Minidump driver capture mask level. "
Giridhar Malavali6e96fa72011-11-18 09:03:14 -0800230 "Default is 0x1F - Can be set to 0x3, 0x7, 0xF, 0x1F, 0x7F.");
Giridhar Malavali08de2842011-08-16 11:31:44 -0700231
Giridhar Malavali3aadff32011-11-18 09:02:14 -0800232int ql2xmdenable = 1;
Giridhar Malavali08de2842011-08-16 11:31:44 -0700233module_param(ql2xmdenable, int, S_IRUGO);
234MODULE_PARM_DESC(ql2xmdenable,
235 "Enable/disable MiniDump. "
Giridhar Malavali3aadff32011-11-18 09:02:14 -0800236 "0 - MiniDump disabled. "
237 "1 (Default) - MiniDump enabled.");
Giridhar Malavali08de2842011-08-16 11:31:44 -0700238
Bart Van Asschec1c71782019-08-08 20:01:24 -0700239int ql2xexlogins;
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -0500240module_param(ql2xexlogins, uint, S_IRUGO|S_IWUSR);
241MODULE_PARM_DESC(ql2xexlogins,
242 "Number of extended Logins. "
243 "0 (Default)- Disabled.");
244
Quinn Tran99e1b682017-06-02 09:12:03 -0700245int ql2xexchoffld = 1024;
246module_param(ql2xexchoffld, uint, 0644);
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -0500247MODULE_PARM_DESC(ql2xexchoffld,
Quinn Tran99e1b682017-06-02 09:12:03 -0700248 "Number of target exchanges.");
249
250int ql2xiniexchg = 1024;
251module_param(ql2xiniexchg, uint, 0644);
252MODULE_PARM_DESC(ql2xiniexchg,
253 "Number of initiator exchanges.");
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -0500254
Bart Van Asschec1c71782019-08-08 20:01:24 -0700255int ql2xfwholdabts;
Himanshu Madhanif198caf2016-01-27 12:03:30 -0500256module_param(ql2xfwholdabts, int, S_IRUGO);
257MODULE_PARM_DESC(ql2xfwholdabts,
258 "Allow FW to hold status IOCB until ABTS rsp received. "
259 "0 (Default) Do not set fw option. "
260 "1 - Set fw option to hold ABTS.");
261
Quinn Tran41dc5292017-01-19 22:28:03 -0800262int ql2xmvasynctoatio = 1;
263module_param(ql2xmvasynctoatio, int, S_IRUGO|S_IWUSR);
264MODULE_PARM_DESC(ql2xmvasynctoatio,
265 "Move PUREX, ABTS RX and RIDA IOCBs to ATIOQ"
266 "0 (Default). Do not move IOCBs"
267 "1 - Move IOCBs.");
268
Quinn Trane4e3a2c2017-08-23 15:05:07 -0700269int ql2xautodetectsfp = 1;
270module_param(ql2xautodetectsfp, int, 0444);
271MODULE_PARM_DESC(ql2xautodetectsfp,
272 "Detect SFP range and set appropriate distance.\n"
273 "1 (Default): Enable\n");
274
Himanshu Madhanie7240af2017-10-13 09:34:03 -0700275int ql2xenablemsix = 1;
276module_param(ql2xenablemsix, int, 0444);
277MODULE_PARM_DESC(ql2xenablemsix,
278 "Set to enable MSI or MSI-X interrupt mechanism.\n"
279 " Default is 1, enable MSI-X interrupt mechanism.\n"
280 " 0 -- enable traditional pin-based mechanism.\n"
281 " 1 -- enable MSI-X interrupt mechanism.\n"
282 " 2 -- enable MSI interrupt mechanism.\n");
283
Quinn Tran9ecf0b02017-12-28 12:33:19 -0800284int qla2xuseresexchforels;
285module_param(qla2xuseresexchforels, int, 0444);
286MODULE_PARM_DESC(qla2xuseresexchforels,
287 "Reserve 1/2 of emergency exchanges for ELS.\n"
288 " 0 (default): disabled");
289
Bart Van Asscheb3ede8e2019-04-04 12:44:42 -0700290static int ql2xprotmask;
Martin K. Petersen7855d2b2018-12-21 09:33:44 -0800291module_param(ql2xprotmask, int, 0644);
292MODULE_PARM_DESC(ql2xprotmask,
293 "Override DIF/DIX protection capabilities mask\n"
294 "Default is 0 which sets protection mask based on "
295 "capabilities reported by HBA firmware.\n");
296
Bart Van Asscheb3ede8e2019-04-04 12:44:42 -0700297static int ql2xprotguard;
Martin K. Petersen7855d2b2018-12-21 09:33:44 -0800298module_param(ql2xprotguard, int, 0644);
299MODULE_PARM_DESC(ql2xprotguard, "Override choice of DIX checksum\n"
300 " 0 -- Let HBA firmware decide\n"
301 " 1 -- Force T10 CRC\n"
302 " 2 -- Force IP checksum\n");
303
Giridhar Malavali50b81272018-12-21 09:33:45 -0800304int ql2xdifbundlinginternalbuffers;
305module_param(ql2xdifbundlinginternalbuffers, int, 0644);
306MODULE_PARM_DESC(ql2xdifbundlinginternalbuffers,
307 "Force using internal buffers for DIF information\n"
308 "0 (Default). Based on check.\n"
309 "1 Force using internal buffers\n");
310
Joe Carnucciod83a80e2020-02-12 13:44:18 -0800311int ql2xsmartsan;
312module_param(ql2xsmartsan, int, 0444);
313module_param_named(smartsan, ql2xsmartsan, int, 0444);
314MODULE_PARM_DESC(ql2xsmartsan,
315 "Send SmartSAN Management Attributes for FDMI Registration."
316 " Default is 0 - No SmartSAN registration,"
317 " 1 - Register SmartSAN Management Attributes.");
318
Joe Carnucciobd7de0b2020-02-12 13:44:19 -0800319int ql2xrdpenable;
320module_param(ql2xrdpenable, int, 0444);
321module_param_named(rdpenable, ql2xrdpenable, int, 0444);
322MODULE_PARM_DESC(ql2xrdpenable,
323 "Enables RDP responses. "
324 "0 - no RDP responses (default). "
325 "1 - provide RDP responses.");
Joe Carnucciod83a80e2020-02-12 13:44:18 -0800326
Joe Lawrence1a2fbf12014-08-26 17:11:18 -0400327static void qla2x00_clear_drv_active(struct qla_hw_data *);
Saurav Kashyap34912552013-06-25 11:27:18 -0400328static void qla2x00_free_device(scsi_qla_host_t *);
Michael Hernandez56012362016-12-12 14:40:08 -0800329static int qla2xxx_map_queues(struct Scsi_Host *shost);
Duane Grigsbye84067d2017-06-21 13:48:43 -0700330static void qla2x00_destroy_deferred_work(struct qla_hw_data *);
Andrew Vasquezce7e4af2005-08-26 19:09:30 -0700331
Quinn Tran45235022018-07-18 14:29:53 -0700332
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333static struct scsi_transport_template *qla2xxx_transport_template = NULL;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -0700334struct scsi_transport_template *qla2xxx_transport_vport_template = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336/* TODO Convert to inlines
337 *
338 * Timer routines
339 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340
Seokmann Ju2c3dfe32007-07-05 13:16:51 -0700341__inline__ void
Kees Cook8e5f4ba2017-09-03 13:23:32 -0700342qla2x00_start_timer(scsi_qla_host_t *vha, unsigned long interval)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343{
Kees Cook8e5f4ba2017-09-03 13:23:32 -0700344 timer_setup(&vha->timer, qla2x00_timer, 0);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800345 vha->timer.expires = jiffies + interval * HZ;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800346 add_timer(&vha->timer);
347 vha->timer_active = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348}
349
350static inline void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800351qla2x00_restart_timer(scsi_qla_host_t *vha, unsigned long interval)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352{
Giridhar Malavalia9083012010-04-12 17:59:55 -0700353 /* Currently used for 82XX only. */
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700354 if (vha->device_flags & DFLG_DEV_FAILED) {
355 ql_dbg(ql_dbg_timer, vha, 0x600d,
356 "Device in a failed state, returning.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -0700357 return;
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700358 }
Giridhar Malavalia9083012010-04-12 17:59:55 -0700359
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800360 mod_timer(&vha->timer, jiffies + interval * HZ);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361}
362
Adrian Bunka824ebb2008-01-17 09:02:15 -0800363static __inline__ void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800364qla2x00_stop_timer(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800366 del_timer_sync(&vha->timer);
367 vha->timer_active = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368}
369
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370static int qla2x00_do_dpc(void *data);
371
372static void qla2x00_rst_aen(scsi_qla_host_t *);
373
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800374static int qla2x00_mem_alloc(struct qla_hw_data *, uint16_t, uint16_t,
375 struct req_que **, struct rsp_que **);
Madhuranath Iyengare30d1752010-10-15 11:27:46 -0700376static void qla2x00_free_fw_dump(struct qla_hw_data *);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800377static void qla2x00_mem_free(struct qla_hw_data *);
Michael Hernandezd7459522016-12-12 14:40:07 -0800378int qla2xxx_mqueuecommand(struct Scsi_Host *host, struct scsi_cmnd *cmd,
379 struct qla_qpair *qpair);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381/* -------------------------------------------------------------------------- */
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700382static void qla_init_base_qpair(struct scsi_qla_host *vha, struct req_que *req,
383 struct rsp_que *rsp)
384{
385 struct qla_hw_data *ha = vha->hw;
Bart Van Asschebd432bb2019-04-11 14:53:17 -0700386
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700387 rsp->qpair = ha->base_qpair;
388 rsp->req = req;
Quinn Tran06910942018-09-04 14:19:12 -0700389 ha->base_qpair->hw = ha;
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700390 ha->base_qpair->req = req;
391 ha->base_qpair->rsp = rsp;
392 ha->base_qpair->vha = vha;
393 ha->base_qpair->qp_lock_ptr = &ha->hardware_lock;
394 ha->base_qpair->use_shadow_reg = IS_SHADOW_REG_CAPABLE(ha) ? 1 : 0;
395 ha->base_qpair->msix = &ha->msix_entries[QLA_MSIX_RSP_Q];
Quinn Tran6a629462018-09-04 14:19:15 -0700396 ha->base_qpair->srb_mempool = ha->srb_mempool;
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700397 INIT_LIST_HEAD(&ha->base_qpair->hints_list);
398 ha->base_qpair->enable_class_2 = ql2xenableclass2;
399 /* init qpair to this cpu. Will adjust at run time. */
Bart Van Assche86531882017-11-06 11:59:05 -0800400 qla_cpu_update(rsp->qpair, raw_smp_processor_id());
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700401 ha->base_qpair->pdev = ha->pdev;
402
Joe Carnuccioecc89f22019-03-12 11:08:13 -0700403 if (IS_QLA27XX(ha) || IS_QLA83XX(ha) || IS_QLA28XX(ha))
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700404 ha->base_qpair->reqq_start_iocbs = qla_83xx_start_iocbs;
405}
406
Chad Dupuis9a347ff2012-05-15 14:34:14 -0400407static int qla2x00_alloc_queues(struct qla_hw_data *ha, struct req_que *req,
408 struct rsp_que *rsp)
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800409{
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700410 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
Bart Van Asschebd432bb2019-04-11 14:53:17 -0700411
Kees Cook6396bb22018-06-12 14:03:40 -0700412 ha->req_q_map = kcalloc(ha->max_req_queues, sizeof(struct req_que *),
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800413 GFP_KERNEL);
414 if (!ha->req_q_map) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700415 ql_log(ql_log_fatal, vha, 0x003b,
416 "Unable to allocate memory for request queue ptrs.\n");
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800417 goto fail_req_map;
418 }
419
Kees Cook6396bb22018-06-12 14:03:40 -0700420 ha->rsp_q_map = kcalloc(ha->max_rsp_queues, sizeof(struct rsp_que *),
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800421 GFP_KERNEL);
422 if (!ha->rsp_q_map) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700423 ql_log(ql_log_fatal, vha, 0x003c,
424 "Unable to allocate memory for response queue ptrs.\n");
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800425 goto fail_rsp_map;
426 }
Michael Hernandezd7459522016-12-12 14:40:07 -0800427
Quinn Trane326d222017-06-13 20:47:18 -0700428 ha->base_qpair = kzalloc(sizeof(struct qla_qpair), GFP_KERNEL);
429 if (ha->base_qpair == NULL) {
430 ql_log(ql_log_warn, vha, 0x00e0,
431 "Failed to allocate base queue pair memory.\n");
432 goto fail_base_qpair;
433 }
434
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700435 qla_init_base_qpair(vha, req, rsp);
Quinn Trane326d222017-06-13 20:47:18 -0700436
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -0700437 if ((ql2xmqsupport || ql2xnvmeenable) && ha->max_qpairs) {
Michael Hernandezd7459522016-12-12 14:40:07 -0800438 ha->queue_pair_map = kcalloc(ha->max_qpairs, sizeof(struct qla_qpair *),
439 GFP_KERNEL);
440 if (!ha->queue_pair_map) {
441 ql_log(ql_log_fatal, vha, 0x0180,
442 "Unable to allocate memory for queue pair ptrs.\n");
443 goto fail_qpair_map;
444 }
Michael Hernandezd7459522016-12-12 14:40:07 -0800445 }
446
Chad Dupuis9a347ff2012-05-15 14:34:14 -0400447 /*
448 * Make sure we record at least the request and response queue zero in
449 * case we need to free them if part of the probe fails.
450 */
451 ha->rsp_q_map[0] = rsp;
452 ha->req_q_map[0] = req;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800453 set_bit(0, ha->rsp_qid_map);
454 set_bit(0, ha->req_qid_map);
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -0500455 return 0;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800456
Michael Hernandezd7459522016-12-12 14:40:07 -0800457fail_qpair_map:
Quinn Tran82de8022017-06-13 20:47:17 -0700458 kfree(ha->base_qpair);
459 ha->base_qpair = NULL;
460fail_base_qpair:
Michael Hernandezd7459522016-12-12 14:40:07 -0800461 kfree(ha->rsp_q_map);
462 ha->rsp_q_map = NULL;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800463fail_rsp_map:
464 kfree(ha->req_q_map);
465 ha->req_q_map = NULL;
466fail_req_map:
467 return -ENOMEM;
468}
469
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700470static void qla2x00_free_req_que(struct qla_hw_data *ha, struct req_que *req)
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800471{
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400472 if (IS_QLAFX00(ha)) {
473 if (req && req->ring_fx00)
474 dma_free_coherent(&ha->pdev->dev,
475 (req->length_fx00 + 1) * sizeof(request_t),
476 req->ring_fx00, req->dma_fx00);
477 } else if (req && req->ring)
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800478 dma_free_coherent(&ha->pdev->dev,
479 (req->length + 1) * sizeof(request_t),
480 req->ring, req->dma);
481
Bill Kuzeja6d634062018-03-23 10:37:25 -0400482 if (req)
Chad Dupuis8d93f552013-01-30 03:34:37 -0500483 kfree(req->outstanding_cmds);
Bill Kuzeja6d634062018-03-23 10:37:25 -0400484
485 kfree(req);
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800486}
487
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700488static void qla2x00_free_rsp_que(struct qla_hw_data *ha, struct rsp_que *rsp)
489{
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400490 if (IS_QLAFX00(ha)) {
Meelis Roos3f6c9be2018-03-08 15:44:37 +0200491 if (rsp && rsp->ring_fx00)
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400492 dma_free_coherent(&ha->pdev->dev,
493 (rsp->length_fx00 + 1) * sizeof(request_t),
494 rsp->ring_fx00, rsp->dma_fx00);
495 } else if (rsp && rsp->ring) {
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700496 dma_free_coherent(&ha->pdev->dev,
497 (rsp->length + 1) * sizeof(response_t),
498 rsp->ring, rsp->dma);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400499 }
Bill Kuzeja6d634062018-03-23 10:37:25 -0400500 kfree(rsp);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700501}
502
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800503static void qla2x00_free_queues(struct qla_hw_data *ha)
504{
505 struct req_que *req;
506 struct rsp_que *rsp;
507 int cnt;
Quinn Tran093df732016-12-12 14:40:09 -0800508 unsigned long flags;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800509
Quinn Tran82de8022017-06-13 20:47:17 -0700510 if (ha->queue_pair_map) {
511 kfree(ha->queue_pair_map);
512 ha->queue_pair_map = NULL;
513 }
514 if (ha->base_qpair) {
515 kfree(ha->base_qpair);
516 ha->base_qpair = NULL;
517 }
518
Quinn Tran093df732016-12-12 14:40:09 -0800519 spin_lock_irqsave(&ha->hardware_lock, flags);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700520 for (cnt = 0; cnt < ha->max_req_queues; cnt++) {
Quinn Trancb432852016-02-04 11:45:16 -0500521 if (!test_bit(cnt, ha->req_qid_map))
522 continue;
523
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800524 req = ha->req_q_map[cnt];
Quinn Tran093df732016-12-12 14:40:09 -0800525 clear_bit(cnt, ha->req_qid_map);
526 ha->req_q_map[cnt] = NULL;
527
528 spin_unlock_irqrestore(&ha->hardware_lock, flags);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700529 qla2x00_free_req_que(ha, req);
Quinn Tran093df732016-12-12 14:40:09 -0800530 spin_lock_irqsave(&ha->hardware_lock, flags);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700531 }
Quinn Tran093df732016-12-12 14:40:09 -0800532 spin_unlock_irqrestore(&ha->hardware_lock, flags);
533
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700534 kfree(ha->req_q_map);
535 ha->req_q_map = NULL;
536
Quinn Tran093df732016-12-12 14:40:09 -0800537
538 spin_lock_irqsave(&ha->hardware_lock, flags);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700539 for (cnt = 0; cnt < ha->max_rsp_queues; cnt++) {
Quinn Trancb432852016-02-04 11:45:16 -0500540 if (!test_bit(cnt, ha->rsp_qid_map))
541 continue;
542
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700543 rsp = ha->rsp_q_map[cnt];
Dave Jonesc3c4239462016-12-27 13:13:21 -0500544 clear_bit(cnt, ha->rsp_qid_map);
Quinn Tran093df732016-12-12 14:40:09 -0800545 ha->rsp_q_map[cnt] = NULL;
546 spin_unlock_irqrestore(&ha->hardware_lock, flags);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700547 qla2x00_free_rsp_que(ha, rsp);
Quinn Tran093df732016-12-12 14:40:09 -0800548 spin_lock_irqsave(&ha->hardware_lock, flags);
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800549 }
Quinn Tran093df732016-12-12 14:40:09 -0800550 spin_unlock_irqrestore(&ha->hardware_lock, flags);
551
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800552 kfree(ha->rsp_q_map);
553 ha->rsp_q_map = NULL;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800554}
555
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556static char *
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700557qla2x00_pci_info_str(struct scsi_qla_host *vha, char *str, size_t str_len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800559 struct qla_hw_data *ha = vha->hw;
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700560 static const char *const pci_bus_modes[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 "33", "66", "100", "133",
562 };
563 uint16_t pci_bus;
564
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565 pci_bus = (ha->pci_attr & (BIT_9 | BIT_10)) >> 9;
566 if (pci_bus) {
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700567 snprintf(str, str_len, "PCI-X (%s MHz)",
568 pci_bus_modes[pci_bus]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 } else {
570 pci_bus = (ha->pci_attr & BIT_8) >> 8;
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700571 snprintf(str, str_len, "PCI (%s MHz)", pci_bus_modes[pci_bus]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700574 return str;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575}
576
Andrew Vasquezfca29702005-07-06 10:31:47 -0700577static char *
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700578qla24xx_pci_info_str(struct scsi_qla_host *vha, char *str, size_t str_len)
Andrew Vasquezfca29702005-07-06 10:31:47 -0700579{
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700580 static const char *const pci_bus_modes[] = {
581 "33", "66", "100", "133",
582 };
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800583 struct qla_hw_data *ha = vha->hw;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700584 uint32_t pci_bus;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700585
Bjorn Helgaas62a276f2013-09-06 11:26:24 -0600586 if (pci_is_pcie(ha->pdev)) {
Bjorn Helgaas62a276f2013-09-06 11:26:24 -0600587 uint32_t lstat, lspeed, lwidth;
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700588 const char *speed_str;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700589
Bjorn Helgaas62a276f2013-09-06 11:26:24 -0600590 pcie_capability_read_dword(ha->pdev, PCI_EXP_LNKCAP, &lstat);
591 lspeed = lstat & PCI_EXP_LNKCAP_SLS;
592 lwidth = (lstat & PCI_EXP_LNKCAP_MLW) >> 4;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700593
Saurav Kashyap49300af2012-11-21 02:40:34 -0500594 switch (lspeed) {
595 case 1:
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700596 speed_str = "2.5GT/s";
Saurav Kashyap49300af2012-11-21 02:40:34 -0500597 break;
598 case 2:
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700599 speed_str = "5.0GT/s";
Saurav Kashyap49300af2012-11-21 02:40:34 -0500600 break;
601 case 3:
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700602 speed_str = "8.0GT/s";
Saurav Kashyap49300af2012-11-21 02:40:34 -0500603 break;
Himanshu Madhaniefd39a22020-02-26 14:40:05 -0800604 case 4:
605 speed_str = "16.0GT/s";
606 break;
Saurav Kashyap49300af2012-11-21 02:40:34 -0500607 default:
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700608 speed_str = "<unknown>";
Saurav Kashyap49300af2012-11-21 02:40:34 -0500609 break;
610 }
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700611 snprintf(str, str_len, "PCIe (%s x%d)", speed_str, lwidth);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700612
613 return str;
614 }
615
Andrew Vasquezfca29702005-07-06 10:31:47 -0700616 pci_bus = (ha->pci_attr & CSRX_PCIX_BUS_MODE_MASK) >> 8;
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700617 if (pci_bus == 0 || pci_bus == 8)
618 snprintf(str, str_len, "PCI (%s MHz)",
619 pci_bus_modes[pci_bus >> 3]);
620 else
621 snprintf(str, str_len, "PCI-X Mode %d (%s MHz)",
622 pci_bus & 4 ? 2 : 1,
623 pci_bus_modes[pci_bus & 3]);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700624
625 return str;
626}
627
Adrian Bunke5f82ab2006-11-08 19:55:50 -0800628static char *
Himanshu Madhanidf57cab2014-09-25 05:16:46 -0400629qla2x00_fw_version_str(struct scsi_qla_host *vha, char *str, size_t size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630{
631 char un_str[10];
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800632 struct qla_hw_data *ha = vha->hw;
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700633
Himanshu Madhanidf57cab2014-09-25 05:16:46 -0400634 snprintf(str, size, "%d.%02d.%02d ", ha->fw_major_version,
635 ha->fw_minor_version, ha->fw_subminor_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636
637 if (ha->fw_attributes & BIT_9) {
638 strcat(str, "FLX");
639 return (str);
640 }
641
642 switch (ha->fw_attributes & 0xFF) {
643 case 0x7:
644 strcat(str, "EF");
645 break;
646 case 0x17:
647 strcat(str, "TP");
648 break;
649 case 0x37:
650 strcat(str, "IP");
651 break;
652 case 0x77:
653 strcat(str, "VI");
654 break;
655 default:
656 sprintf(un_str, "(%x)", ha->fw_attributes);
657 strcat(str, un_str);
658 break;
659 }
660 if (ha->fw_attributes & 0x100)
661 strcat(str, "X");
662
663 return (str);
664}
665
Adrian Bunke5f82ab2006-11-08 19:55:50 -0800666static char *
Himanshu Madhanidf57cab2014-09-25 05:16:46 -0400667qla24xx_fw_version_str(struct scsi_qla_host *vha, char *str, size_t size)
Andrew Vasquezfca29702005-07-06 10:31:47 -0700668{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800669 struct qla_hw_data *ha = vha->hw;
Andrew Vasquezf0883ac2005-07-08 17:58:43 -0700670
Himanshu Madhanidf57cab2014-09-25 05:16:46 -0400671 snprintf(str, size, "%d.%02d.%02d (%x)", ha->fw_major_version,
Andrew Vasquez3a03eb72009-01-05 11:18:11 -0800672 ha->fw_minor_version, ha->fw_subminor_version, ha->fw_attributes);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700673 return str;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700674}
675
Bart Van Assche6c18a432019-08-08 20:02:04 -0700676void qla2x00_sp_free_dma(srb_t *sp)
Andrew Vasquezfca29702005-07-06 10:31:47 -0700677{
Joe Carnuccio25ff6af2017-01-19 22:28:04 -0800678 struct qla_hw_data *ha = sp->vha->hw;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800679 struct scsi_cmnd *cmd = GET_CMD_SP(sp);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700680
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800681 if (sp->flags & SRB_DMA_VALID) {
682 scsi_dma_unmap(cmd);
683 sp->flags &= ~SRB_DMA_VALID;
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700684 }
Andrew Vasquezfca29702005-07-06 10:31:47 -0700685
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800686 if (sp->flags & SRB_CRC_PROT_DMA_VALID) {
687 dma_unmap_sg(&ha->pdev->dev, scsi_prot_sglist(cmd),
688 scsi_prot_sg_count(cmd), cmd->sc_data_direction);
689 sp->flags &= ~SRB_CRC_PROT_DMA_VALID;
690 }
Andrew Vasquezfca29702005-07-06 10:31:47 -0700691
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800692 if (sp->flags & SRB_CRC_CTX_DSD_VALID) {
693 /* List assured to be having elements */
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700694 qla2x00_clean_dsd_pool(ha, sp->u.scmd.crc_ctx);
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800695 sp->flags &= ~SRB_CRC_CTX_DSD_VALID;
696 }
697
698 if (sp->flags & SRB_CRC_CTX_DMA_VALID) {
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700699 struct crc_context *ctx0 = sp->u.scmd.crc_ctx;
Joe Carnucciod5ff0ee2017-05-24 18:06:24 -0700700
701 dma_pool_free(ha->dl_dma_pool, ctx0, ctx0->crc_ctx_dma);
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800702 sp->flags &= ~SRB_CRC_CTX_DMA_VALID;
703 }
704
705 if (sp->flags & SRB_FCP_CMND_DMA_VALID) {
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700706 struct ct6_dsd *ctx1 = sp->u.scmd.ct6_ctx;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800707
708 dma_pool_free(ha->fcp_cmnd_dma_pool, ctx1->fcp_cmnd,
Joe Carnucciod5ff0ee2017-05-24 18:06:24 -0700709 ctx1->fcp_cmnd_dma);
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800710 list_splice(&ctx1->dsd_list, &ha->gbl_dsd_list);
711 ha->gbl_dsd_inuse -= ctx1->dsd_use_cnt;
712 ha->gbl_dsd_avail += ctx1->dsd_use_cnt;
713 mempool_free(ctx1, ha->ctx_mempool);
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800714 }
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800715}
716
Bart Van Assche6c18a432019-08-08 20:02:04 -0700717void qla2x00_sp_compl(srb_t *sp, int res)
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800718{
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800719 struct scsi_cmnd *cmd = GET_CMD_SP(sp);
Bart Van Assche219d27d2019-04-17 14:44:35 -0700720 struct completion *comp = sp->comp;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800721
Joe Carnucciof3caa992017-08-23 15:05:09 -0700722 sp->free(sp);
Giridhar Malavali740e2932019-04-02 14:24:20 -0700723 cmd->result = res;
Giridhar Malavali711a08d2019-04-02 14:24:33 -0700724 CMD_SP(cmd) = NULL;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800725 cmd->scsi_done(cmd);
Bart Van Assche219d27d2019-04-17 14:44:35 -0700726 if (comp)
727 complete(comp);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700728}
729
Bart Van Assche6c18a432019-08-08 20:02:04 -0700730void qla2xxx_qpair_sp_free_dma(srb_t *sp)
Michael Hernandezd7459522016-12-12 14:40:07 -0800731{
Michael Hernandezd7459522016-12-12 14:40:07 -0800732 struct scsi_cmnd *cmd = GET_CMD_SP(sp);
733 struct qla_hw_data *ha = sp->fcport->vha->hw;
Michael Hernandezd7459522016-12-12 14:40:07 -0800734
735 if (sp->flags & SRB_DMA_VALID) {
736 scsi_dma_unmap(cmd);
737 sp->flags &= ~SRB_DMA_VALID;
738 }
739
740 if (sp->flags & SRB_CRC_PROT_DMA_VALID) {
741 dma_unmap_sg(&ha->pdev->dev, scsi_prot_sglist(cmd),
742 scsi_prot_sg_count(cmd), cmd->sc_data_direction);
743 sp->flags &= ~SRB_CRC_PROT_DMA_VALID;
744 }
745
746 if (sp->flags & SRB_CRC_CTX_DSD_VALID) {
747 /* List assured to be having elements */
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700748 qla2x00_clean_dsd_pool(ha, sp->u.scmd.crc_ctx);
Michael Hernandezd7459522016-12-12 14:40:07 -0800749 sp->flags &= ~SRB_CRC_CTX_DSD_VALID;
750 }
751
Giridhar Malavali50b81272018-12-21 09:33:45 -0800752 if (sp->flags & SRB_DIF_BUNDL_DMA_VALID) {
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700753 struct crc_context *difctx = sp->u.scmd.crc_ctx;
Giridhar Malavali50b81272018-12-21 09:33:45 -0800754 struct dsd_dma *dif_dsd, *nxt_dsd;
755
756 list_for_each_entry_safe(dif_dsd, nxt_dsd,
757 &difctx->ldif_dma_hndl_list, list) {
758 list_del(&dif_dsd->list);
759 dma_pool_free(ha->dif_bundl_pool, dif_dsd->dsd_addr,
760 dif_dsd->dsd_list_dma);
761 kfree(dif_dsd);
762 difctx->no_dif_bundl--;
763 }
764
765 list_for_each_entry_safe(dif_dsd, nxt_dsd,
766 &difctx->ldif_dsd_list, list) {
767 list_del(&dif_dsd->list);
768 dma_pool_free(ha->dl_dma_pool, dif_dsd->dsd_addr,
769 dif_dsd->dsd_list_dma);
770 kfree(dif_dsd);
771 difctx->no_ldif_dsd--;
772 }
773
774 if (difctx->no_ldif_dsd) {
775 ql_dbg(ql_dbg_tgt+ql_dbg_verbose, sp->vha, 0xe022,
776 "%s: difctx->no_ldif_dsd=%x\n",
777 __func__, difctx->no_ldif_dsd);
778 }
779
780 if (difctx->no_dif_bundl) {
781 ql_dbg(ql_dbg_tgt+ql_dbg_verbose, sp->vha, 0xe022,
782 "%s: difctx->no_dif_bundl=%x\n",
783 __func__, difctx->no_dif_bundl);
784 }
785 sp->flags &= ~SRB_DIF_BUNDL_DMA_VALID;
786 }
Bart Van Assched8f945b2019-04-17 14:44:25 -0700787
788 if (sp->flags & SRB_FCP_CMND_DMA_VALID) {
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700789 struct ct6_dsd *ctx1 = sp->u.scmd.ct6_ctx;
Bart Van Assched8f945b2019-04-17 14:44:25 -0700790
791 dma_pool_free(ha->fcp_cmnd_dma_pool, ctx1->fcp_cmnd,
792 ctx1->fcp_cmnd_dma);
793 list_splice(&ctx1->dsd_list, &ha->gbl_dsd_list);
794 ha->gbl_dsd_inuse -= ctx1->dsd_use_cnt;
795 ha->gbl_dsd_avail += ctx1->dsd_use_cnt;
796 mempool_free(ctx1, ha->ctx_mempool);
797 sp->flags &= ~SRB_FCP_CMND_DMA_VALID;
798 }
799
800 if (sp->flags & SRB_CRC_CTX_DMA_VALID) {
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700801 struct crc_context *ctx0 = sp->u.scmd.crc_ctx;
Bart Van Assched8f945b2019-04-17 14:44:25 -0700802
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700803 dma_pool_free(ha->dl_dma_pool, ctx0, ctx0->crc_ctx_dma);
Bart Van Assched8f945b2019-04-17 14:44:25 -0700804 sp->flags &= ~SRB_CRC_CTX_DMA_VALID;
805 }
Michael Hernandezd7459522016-12-12 14:40:07 -0800806}
807
Bart Van Assche6c18a432019-08-08 20:02:04 -0700808void qla2xxx_qpair_sp_compl(srb_t *sp, int res)
Michael Hernandezd7459522016-12-12 14:40:07 -0800809{
Michael Hernandezd7459522016-12-12 14:40:07 -0800810 struct scsi_cmnd *cmd = GET_CMD_SP(sp);
Bart Van Assche219d27d2019-04-17 14:44:35 -0700811 struct completion *comp = sp->comp;
Michael Hernandezd7459522016-12-12 14:40:07 -0800812
Joe Carnucciof3caa992017-08-23 15:05:09 -0700813 sp->free(sp);
Giridhar Malavali711a08d2019-04-02 14:24:33 -0700814 cmd->result = res;
815 CMD_SP(cmd) = NULL;
Michael Hernandezd7459522016-12-12 14:40:07 -0800816 cmd->scsi_done(cmd);
Bart Van Assche219d27d2019-04-17 14:44:35 -0700817 if (comp)
818 complete(comp);
Michael Hernandezd7459522016-12-12 14:40:07 -0800819}
820
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821static int
Madhuranath Iyengarf5e3e402011-02-23 15:27:06 -0800822qla2xxx_queuecommand(struct Scsi_Host *host, struct scsi_cmnd *cmd)
Andrew Vasquezfca29702005-07-06 10:31:47 -0700823{
Madhuranath Iyengar134ae072011-05-10 11:30:08 -0700824 scsi_qla_host_t *vha = shost_priv(host);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700825 fc_port_t *fcport = (struct fc_port *) cmd->device->hostdata;
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -0400826 struct fc_rport *rport = starget_to_rport(scsi_target(cmd->device));
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800827 struct qla_hw_data *ha = vha->hw;
828 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700829 srb_t *sp;
830 int rval;
831
Bart Van Assche2dbb02f2019-04-17 14:44:19 -0700832 if (unlikely(test_bit(UNLOADING, &base_vha->dpc_flags)) ||
833 WARN_ON_ONCE(!rport)) {
Mauricio Faria de Oliveira04dfaa52016-11-07 17:53:30 -0200834 cmd->result = DID_NO_CONNECT << 16;
835 goto qc24_fail_command;
836 }
837
Michael Hernandez56012362016-12-12 14:40:08 -0800838 if (ha->mqenable) {
Bart Van Assche6d58ef02019-08-08 20:01:31 -0700839 uint32_t tag;
840 uint16_t hwq;
841 struct qla_qpair *qpair = NULL;
842
Jens Axboef664a3c2018-11-01 16:36:27 -0600843 tag = blk_mq_unique_tag(cmd->request);
844 hwq = blk_mq_unique_tag_to_hwq(tag);
845 qpair = ha->queue_pair_map[hwq];
Michael Hernandez56012362016-12-12 14:40:08 -0800846
847 if (qpair)
848 return qla2xxx_mqueuecommand(host, cmd, qpair);
Michael Hernandezd7459522016-12-12 14:40:07 -0800849 }
850
Andrew Vasquez85880802009-12-15 21:29:46 -0800851 if (ha->flags.eeh_busy) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700852 if (ha->flags.pci_channel_io_perm_failure) {
Saurav Kashyap5f28d2d2012-05-15 14:34:15 -0400853 ql_dbg(ql_dbg_aer, vha, 0x9010,
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700854 "PCI Channel IO permanent failure, exiting "
855 "cmd=%p.\n", cmd);
Seokmann Jub9b12f72009-03-24 09:08:18 -0700856 cmd->result = DID_NO_CONNECT << 16;
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700857 } else {
Saurav Kashyap5f28d2d2012-05-15 14:34:15 -0400858 ql_dbg(ql_dbg_aer, vha, 0x9011,
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700859 "EEH_Busy, Requeuing the cmd=%p.\n", cmd);
Andrew Vasquez85880802009-12-15 21:29:46 -0800860 cmd->result = DID_REQUEUE << 16;
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700861 }
Seokmann Ju14e660e2007-09-20 14:07:36 -0700862 goto qc24_fail_command;
863 }
864
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -0400865 rval = fc_remote_port_chkready(rport);
866 if (rval) {
867 cmd->result = rval;
Saurav Kashyap5f28d2d2012-05-15 14:34:15 -0400868 ql_dbg(ql_dbg_io + ql_dbg_verbose, vha, 0x3003,
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700869 "fc_remote_port_chkready failed for cmd=%p, rval=0x%x.\n",
870 cmd, rval);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700871 goto qc24_fail_command;
872 }
873
Arun Easibad75002010-05-04 15:01:30 -0700874 if (!vha->flags.difdix_supported &&
875 scsi_get_prot_op(cmd) != SCSI_PROT_NORMAL) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700876 ql_dbg(ql_dbg_io, vha, 0x3004,
877 "DIF Cap not reg, fail DIF capable cmd's:%p.\n",
878 cmd);
Arun Easibad75002010-05-04 15:01:30 -0700879 cmd->result = DID_NO_CONNECT << 16;
880 goto qc24_fail_command;
881 }
Chad Dupuisaa651be2012-02-09 11:14:04 -0800882
883 if (!fcport) {
884 cmd->result = DID_NO_CONNECT << 16;
885 goto qc24_fail_command;
886 }
887
Arun Easi78c3e5e2020-03-13 01:50:01 -0700888 if (atomic_read(&fcport->state) != FCS_ONLINE || fcport->deleted) {
Andrew Vasquezfca29702005-07-06 10:31:47 -0700889 if (atomic_read(&fcport->state) == FCS_DEVICE_DEAD ||
Giridhar Malavali38170fa2010-10-15 11:27:49 -0700890 atomic_read(&base_vha->loop_state) == LOOP_DEAD) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700891 ql_dbg(ql_dbg_io, vha, 0x3005,
892 "Returning DNC, fcport_state=%d loop_state=%d.\n",
893 atomic_read(&fcport->state),
894 atomic_read(&base_vha->loop_state));
Andrew Vasquezfca29702005-07-06 10:31:47 -0700895 cmd->result = DID_NO_CONNECT << 16;
896 goto qc24_fail_command;
897 }
Mike Christie7b594132008-08-17 15:24:40 -0500898 goto qc24_target_busy;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700899 }
900
Chad Dupuise05fe292014-09-25 05:16:59 -0400901 /*
902 * Return target busy if we've received a non-zero retry_delay_timer
903 * in a FCP_RSP.
904 */
Bruno Prémont975f7d42014-12-19 10:29:16 +0100905 if (fcport->retry_delay_timestamp == 0) {
906 /* retry delay not set */
907 } else if (time_after(jiffies, fcport->retry_delay_timestamp))
Chad Dupuise05fe292014-09-25 05:16:59 -0400908 fcport->retry_delay_timestamp = 0;
909 else
910 goto qc24_target_busy;
911
Bart Van Assche85cffef2019-08-08 20:02:06 -0700912 sp = scsi_cmd_priv(cmd);
913 qla2xxx_init_sp(sp, vha, vha->hw->base_qpair, fcport);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700914
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800915 sp->u.scmd.cmd = cmd;
916 sp->type = SRB_SCSI_CMD;
Quinn Tranf45bca82019-11-05 07:06:54 -0800917
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800918 CMD_SP(cmd) = (void *)sp;
919 sp->free = qla2x00_sp_free_dma;
920 sp->done = qla2x00_sp_compl;
921
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800922 rval = ha->isp_ops->start_scsi(sp);
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700923 if (rval != QLA_SUCCESS) {
Chad Dupuis53016ed2012-11-21 02:40:32 -0500924 ql_dbg(ql_dbg_io + ql_dbg_verbose, vha, 0x3013,
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700925 "Start scsi failed rval=%d for cmd=%p.\n", rval, cmd);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700926 goto qc24_host_busy_free_sp;
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700927 }
Andrew Vasquezfca29702005-07-06 10:31:47 -0700928
Andrew Vasquezfca29702005-07-06 10:31:47 -0700929 return 0;
930
931qc24_host_busy_free_sp:
Joe Carnucciof3caa992017-08-23 15:05:09 -0700932 sp->free(sp);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700933
Mike Christie7b594132008-08-17 15:24:40 -0500934qc24_target_busy:
935 return SCSI_MLQUEUE_TARGET_BUSY;
936
Andrew Vasquezfca29702005-07-06 10:31:47 -0700937qc24_fail_command:
Madhuranath Iyengarf5e3e402011-02-23 15:27:06 -0800938 cmd->scsi_done(cmd);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700939
940 return 0;
941}
942
Michael Hernandezd7459522016-12-12 14:40:07 -0800943/* For MQ supported I/O */
944int
945qla2xxx_mqueuecommand(struct Scsi_Host *host, struct scsi_cmnd *cmd,
946 struct qla_qpair *qpair)
947{
948 scsi_qla_host_t *vha = shost_priv(host);
949 fc_port_t *fcport = (struct fc_port *) cmd->device->hostdata;
950 struct fc_rport *rport = starget_to_rport(scsi_target(cmd->device));
951 struct qla_hw_data *ha = vha->hw;
952 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
953 srb_t *sp;
954 int rval;
955
Bart Van Assche2dbb02f2019-04-17 14:44:19 -0700956 rval = rport ? fc_remote_port_chkready(rport) : FC_PORTSTATE_OFFLINE;
Michael Hernandezd7459522016-12-12 14:40:07 -0800957 if (rval) {
958 cmd->result = rval;
959 ql_dbg(ql_dbg_io + ql_dbg_verbose, vha, 0x3076,
960 "fc_remote_port_chkready failed for cmd=%p, rval=0x%x.\n",
961 cmd, rval);
962 goto qc24_fail_command;
963 }
964
965 if (!fcport) {
966 cmd->result = DID_NO_CONNECT << 16;
967 goto qc24_fail_command;
968 }
969
Arun Easi78c3e5e2020-03-13 01:50:01 -0700970 if (atomic_read(&fcport->state) != FCS_ONLINE || fcport->deleted) {
Michael Hernandezd7459522016-12-12 14:40:07 -0800971 if (atomic_read(&fcport->state) == FCS_DEVICE_DEAD ||
972 atomic_read(&base_vha->loop_state) == LOOP_DEAD) {
973 ql_dbg(ql_dbg_io, vha, 0x3077,
974 "Returning DNC, fcport_state=%d loop_state=%d.\n",
975 atomic_read(&fcport->state),
976 atomic_read(&base_vha->loop_state));
977 cmd->result = DID_NO_CONNECT << 16;
978 goto qc24_fail_command;
979 }
980 goto qc24_target_busy;
981 }
982
983 /*
984 * Return target busy if we've received a non-zero retry_delay_timer
985 * in a FCP_RSP.
986 */
987 if (fcport->retry_delay_timestamp == 0) {
988 /* retry delay not set */
989 } else if (time_after(jiffies, fcport->retry_delay_timestamp))
990 fcport->retry_delay_timestamp = 0;
991 else
992 goto qc24_target_busy;
993
Bart Van Assche85cffef2019-08-08 20:02:06 -0700994 sp = scsi_cmd_priv(cmd);
995 qla2xxx_init_sp(sp, vha, qpair, fcport);
Michael Hernandezd7459522016-12-12 14:40:07 -0800996
997 sp->u.scmd.cmd = cmd;
998 sp->type = SRB_SCSI_CMD;
Michael Hernandezd7459522016-12-12 14:40:07 -0800999 CMD_SP(cmd) = (void *)sp;
1000 sp->free = qla2xxx_qpair_sp_free_dma;
1001 sp->done = qla2xxx_qpair_sp_compl;
Michael Hernandezd7459522016-12-12 14:40:07 -08001002
1003 rval = ha->isp_ops->start_scsi_mq(sp);
1004 if (rval != QLA_SUCCESS) {
1005 ql_dbg(ql_dbg_io + ql_dbg_verbose, vha, 0x3078,
1006 "Start scsi failed rval=%d for cmd=%p.\n", rval, cmd);
1007 if (rval == QLA_INTERFACE_ERROR)
Quinn Tranaf2a0c52019-11-05 07:06:52 -08001008 goto qc24_free_sp_fail_command;
Michael Hernandezd7459522016-12-12 14:40:07 -08001009 goto qc24_host_busy_free_sp;
1010 }
1011
1012 return 0;
1013
1014qc24_host_busy_free_sp:
Joe Carnucciof3caa992017-08-23 15:05:09 -07001015 sp->free(sp);
Michael Hernandezd7459522016-12-12 14:40:07 -08001016
Michael Hernandezd7459522016-12-12 14:40:07 -08001017qc24_target_busy:
1018 return SCSI_MLQUEUE_TARGET_BUSY;
1019
Quinn Tranaf2a0c52019-11-05 07:06:52 -08001020qc24_free_sp_fail_command:
1021 sp->free(sp);
1022 CMD_SP(cmd) = NULL;
1023 qla2xxx_rel_qpair_sp(sp->qpair, sp);
1024
Michael Hernandezd7459522016-12-12 14:40:07 -08001025qc24_fail_command:
1026 cmd->scsi_done(cmd);
1027
1028 return 0;
1029}
1030
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031/*
1032 * qla2x00_eh_wait_on_command
1033 * Waits for the command to be returned by the Firmware for some
1034 * max time.
1035 *
1036 * Input:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037 * cmd = Scsi Command to wait on.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 *
1039 * Return:
Bart Van Asschefcef0892019-08-08 20:01:54 -07001040 * Completed in time : QLA_SUCCESS
1041 * Did not complete in time : QLA_FUNCTION_FAILED
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042 */
1043static int
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001044qla2x00_eh_wait_on_command(struct scsi_cmnd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045{
Andrew Vasquezfe74c712005-08-26 19:10:10 -07001046#define ABORT_POLLING_PERIOD 1000
Chad Dupuis478c3b02014-04-11 16:54:35 -04001047#define ABORT_WAIT_ITER ((2 * 1000) / (ABORT_POLLING_PERIOD))
f4f051e2005-04-17 15:02:26 -05001048 unsigned long wait_iter = ABORT_WAIT_ITER;
Andrew Vasquez85880802009-12-15 21:29:46 -08001049 scsi_qla_host_t *vha = shost_priv(cmd->device->host);
1050 struct qla_hw_data *ha = vha->hw;
f4f051e2005-04-17 15:02:26 -05001051 int ret = QLA_SUCCESS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052
Andrew Vasquez85880802009-12-15 21:29:46 -08001053 if (unlikely(pci_channel_offline(ha->pdev)) || ha->flags.eeh_busy) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001054 ql_dbg(ql_dbg_taskm, vha, 0x8005,
1055 "Return:eh_wait.\n");
Andrew Vasquez85880802009-12-15 21:29:46 -08001056 return ret;
1057 }
1058
Lalit Chandivaded9704322009-08-25 11:36:18 -07001059 while (CMD_SP(cmd) && wait_iter--) {
Andrew Vasquezfe74c712005-08-26 19:10:10 -07001060 msleep(ABORT_POLLING_PERIOD);
f4f051e2005-04-17 15:02:26 -05001061 }
1062 if (CMD_SP(cmd))
1063 ret = QLA_FUNCTION_FAILED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064
f4f051e2005-04-17 15:02:26 -05001065 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066}
1067
1068/*
1069 * qla2x00_wait_for_hba_online
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001070 * Wait till the HBA is online after going through
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071 * <= MAX_RETRIES_OF_ISP_ABORT or
1072 * finally HBA is disabled ie marked offline
1073 *
1074 * Input:
1075 * ha - pointer to host adapter structure
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001076 *
1077 * Note:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078 * Does context switching-Release SPIN_LOCK
1079 * (if any) before calling this routine.
1080 *
1081 * Return:
1082 * Success (Adapter is online) : 0
1083 * Failed (Adapter is offline/disabled) : 1
1084 */
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08001085int
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001086qla2x00_wait_for_hba_online(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087{
Andrew Vasquezfca29702005-07-06 10:31:47 -07001088 int return_status;
1089 unsigned long wait_online;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001090 struct qla_hw_data *ha = vha->hw;
1091 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001093 wait_online = jiffies + (MAX_LOOP_TIMEOUT * HZ);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001094 while (((test_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags)) ||
1095 test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags) ||
1096 test_bit(ISP_ABORT_RETRY, &base_vha->dpc_flags) ||
1097 ha->dpc_active) && time_before(jiffies, wait_online)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098
1099 msleep(1000);
1100 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001101 if (base_vha->flags.online)
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001102 return_status = QLA_SUCCESS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103 else
1104 return_status = QLA_FUNCTION_FAILED;
1105
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106 return (return_status);
1107}
1108
Quinn Tran726b8542017-01-19 22:28:00 -08001109static inline int test_fcport_count(scsi_qla_host_t *vha)
1110{
1111 struct qla_hw_data *ha = vha->hw;
1112 unsigned long flags;
1113 int res;
1114
1115 spin_lock_irqsave(&ha->tgt.sess_lock, flags);
Quinn Tran83548fe2017-06-02 09:12:01 -07001116 ql_dbg(ql_dbg_init, vha, 0x00ec,
1117 "tgt %p, fcport_count=%d\n",
1118 vha, vha->fcport_count);
Quinn Tran726b8542017-01-19 22:28:00 -08001119 res = (vha->fcport_count == 0);
1120 spin_unlock_irqrestore(&ha->tgt.sess_lock, flags);
1121
1122 return res;
1123}
1124
1125/*
1126 * qla2x00_wait_for_sess_deletion can only be called from remove_one.
1127 * it has dependency on UNLOADING flag to stop device discovery
1128 */
Quinn Tranefa93f42018-07-18 14:29:52 -07001129void
Quinn Tran726b8542017-01-19 22:28:00 -08001130qla2x00_wait_for_sess_deletion(scsi_qla_host_t *vha)
1131{
Quinn Tranf5187b72019-09-12 11:09:08 -07001132 u8 i;
1133
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08001134 qla2x00_mark_all_devices_lost(vha);
Quinn Tran726b8542017-01-19 22:28:00 -08001135
Martin Wilck8b1062d2019-11-05 14:56:00 +00001136 for (i = 0; i < 10; i++) {
1137 if (wait_event_timeout(vha->fcport_waitQ,
1138 test_fcport_count(vha), HZ) > 0)
1139 break;
1140 }
Quinn Tranf5187b72019-09-12 11:09:08 -07001141
Quinn Tranfd5564b2019-09-12 11:09:07 -07001142 flush_workqueue(vha->hw->wq);
Quinn Tran726b8542017-01-19 22:28:00 -08001143}
1144
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001145/*
Sawan Chandak638a1a02014-04-11 16:54:38 -04001146 * qla2x00_wait_for_hba_ready
1147 * Wait till the HBA is ready before doing driver unload
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001148 *
1149 * Input:
1150 * ha - pointer to host adapter structure
1151 *
1152 * Note:
1153 * Does context switching-Release SPIN_LOCK
1154 * (if any) before calling this routine.
1155 *
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001156 */
Sawan Chandak638a1a02014-04-11 16:54:38 -04001157static void
1158qla2x00_wait_for_hba_ready(scsi_qla_host_t *vha)
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001159{
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001160 struct qla_hw_data *ha = vha->hw;
Sawan Chandak783e0dc2016-07-06 11:14:25 -04001161 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001162
Dan Carpenter1d483902016-08-03 21:42:32 +03001163 while ((qla2x00_reset_active(vha) || ha->dpc_active ||
1164 ha->flags.mbox_busy) ||
1165 test_bit(FX00_RESET_RECOVERY, &vha->dpc_flags) ||
1166 test_bit(FX00_TARGET_SCAN, &vha->dpc_flags)) {
1167 if (test_bit(UNLOADING, &base_vha->dpc_flags))
1168 break;
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001169 msleep(1000);
Sawan Chandak783e0dc2016-07-06 11:14:25 -04001170 }
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001171}
1172
Lalit Chandivade2533cf62009-03-24 09:08:07 -07001173int
1174qla2x00_wait_for_chip_reset(scsi_qla_host_t *vha)
1175{
1176 int return_status;
1177 unsigned long wait_reset;
1178 struct qla_hw_data *ha = vha->hw;
1179 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
1180
1181 wait_reset = jiffies + (MAX_LOOP_TIMEOUT * HZ);
1182 while (((test_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags)) ||
1183 test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags) ||
1184 test_bit(ISP_ABORT_RETRY, &base_vha->dpc_flags) ||
1185 ha->dpc_active) && time_before(jiffies, wait_reset)) {
1186
1187 msleep(1000);
1188
1189 if (!test_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags) &&
1190 ha->flags.chip_reset_done)
1191 break;
1192 }
1193 if (ha->flags.chip_reset_done)
1194 return_status = QLA_SUCCESS;
1195 else
1196 return_status = QLA_FUNCTION_FAILED;
1197
1198 return return_status;
1199}
1200
Sawan Chandaka4655372016-07-06 11:14:32 -04001201#define ISP_REG_DISCONNECT 0xffffffffU
1202/**************************************************************************
1203* qla2x00_isp_reg_stat
1204*
1205* Description:
1206* Read the host status register of ISP before aborting the command.
1207*
1208* Input:
1209* ha = pointer to host adapter structure.
1210*
1211*
1212* Returns:
1213* Either true or false.
1214*
1215* Note: Return true if there is register disconnect.
1216**************************************************************************/
1217static inline
1218uint32_t qla2x00_isp_reg_stat(struct qla_hw_data *ha)
1219{
1220 struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
Sawan Chandakbf6061b12017-03-31 14:37:03 -07001221 struct device_reg_82xx __iomem *reg82 = &ha->iobase->isp82;
Sawan Chandaka4655372016-07-06 11:14:32 -04001222
Sawan Chandakbf6061b12017-03-31 14:37:03 -07001223 if (IS_P3P_TYPE(ha))
Bart Van Assche04474d32020-05-18 14:17:08 -07001224 return ((rd_reg_dword(&reg82->host_int)) == ISP_REG_DISCONNECT);
Sawan Chandakbf6061b12017-03-31 14:37:03 -07001225 else
Bart Van Assche04474d32020-05-18 14:17:08 -07001226 return ((rd_reg_dword(&reg->host_status)) ==
Sawan Chandakbf6061b12017-03-31 14:37:03 -07001227 ISP_REG_DISCONNECT);
Sawan Chandaka4655372016-07-06 11:14:32 -04001228}
1229
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230/**************************************************************************
1231* qla2xxx_eh_abort
1232*
1233* Description:
1234* The abort function will abort the specified command.
1235*
1236* Input:
1237* cmd = Linux SCSI command packet to be aborted.
1238*
1239* Returns:
1240* Either SUCCESS or FAILED.
1241*
1242* Note:
Michael Reed2ea00202006-04-27 16:25:30 -07001243* Only return FAILED if command not returned by firmware.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244**************************************************************************/
Adrian Bunke5f82ab2006-11-08 19:55:50 -08001245static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246qla2xxx_eh_abort(struct scsi_cmnd *cmd)
1247{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001248 scsi_qla_host_t *vha = shost_priv(cmd->device->host);
Bart Van Assche8dd95932019-08-08 20:01:23 -07001249 DECLARE_COMPLETION_ONSTACK(comp);
f4f051e2005-04-17 15:02:26 -05001250 srb_t *sp;
Andrew Vasquez4e98d3b2011-02-23 15:27:17 -08001251 int ret;
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001252 unsigned int id;
1253 uint64_t lun;
Bart Van Assche219d27d2019-04-17 14:44:35 -07001254 int rval;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001255 struct qla_hw_data *ha = vha->hw;
Quinn Tranf45bca82019-11-05 07:06:54 -08001256 uint32_t ratov_j;
1257 struct qla_qpair *qpair;
1258 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259
Sawan Chandaka4655372016-07-06 11:14:32 -04001260 if (qla2x00_isp_reg_stat(ha)) {
1261 ql_log(ql_log_info, vha, 0x8042,
1262 "PCI/Register disconnect, exiting.\n");
1263 return FAILED;
1264 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265
Andrew Vasquez4e98d3b2011-02-23 15:27:17 -08001266 ret = fc_block_scsi_eh(cmd);
1267 if (ret != 0)
1268 return ret;
Andrew Vasquez4e98d3b2011-02-23 15:27:17 -08001269
Bart Van Assche85cffef2019-08-08 20:02:06 -07001270 sp = scsi_cmd_priv(cmd);
Quinn Tranf45bca82019-11-05 07:06:54 -08001271 qpair = sp->qpair;
Quinn Tran585def92018-09-04 14:19:20 -07001272
Quinn Tranf45bca82019-11-05 07:06:54 -08001273 if ((sp->fcport && sp->fcport->deleted) || !qpair)
Quinn Tran585def92018-09-04 14:19:20 -07001274 return SUCCESS;
1275
Quinn Tranf45bca82019-11-05 07:06:54 -08001276 spin_lock_irqsave(qpair->qp_lock_ptr, flags);
Quinn Tranf45bca82019-11-05 07:06:54 -08001277 sp->comp = &comp;
1278 spin_unlock_irqrestore(qpair->qp_lock_ptr, flags);
1279
Quinn Tran585def92018-09-04 14:19:20 -07001280
Quinn Tran585def92018-09-04 14:19:20 -07001281 id = cmd->device->id;
1282 lun = cmd->device->lun;
1283
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001284 ql_dbg(ql_dbg_taskm, vha, 0x8002,
Chad Dupuisc7bc4ca2015-08-04 13:37:57 -04001285 "Aborting from RISC nexus=%ld:%d:%llu sp=%p cmd=%p handle=%x\n",
1286 vha->host_no, id, lun, sp, cmd, sp->handle);
Mike Christie170babc2010-10-15 11:27:47 -07001287
Quinn Tranf45bca82019-11-05 07:06:54 -08001288 /*
1289 * Abort will release the original Command/sp from FW. Let the
1290 * original command call scsi_done. In return, he will wakeup
1291 * this sleeping thread.
1292 */
Chad Dupuisf934c9d2014-04-11 16:54:31 -04001293 rval = ha->isp_ops->abort_command(sp);
Quinn Tranf45bca82019-11-05 07:06:54 -08001294
Bart Van Assche219d27d2019-04-17 14:44:35 -07001295 ql_dbg(ql_dbg_taskm, vha, 0x8003,
1296 "Abort command mbx cmd=%p, rval=%x.\n", cmd, rval);
Chad Dupuisf934c9d2014-04-11 16:54:31 -04001297
Quinn Tranf45bca82019-11-05 07:06:54 -08001298 /* Wait for the command completion. */
1299 ratov_j = ha->r_a_tov/10 * 4 * 1000;
1300 ratov_j = msecs_to_jiffies(ratov_j);
Bart Van Assche219d27d2019-04-17 14:44:35 -07001301 switch (rval) {
1302 case QLA_SUCCESS:
Bart Van Assche8dd95932019-08-08 20:01:23 -07001303 if (!wait_for_completion_timeout(&comp, ratov_j)) {
1304 ql_dbg(ql_dbg_taskm, vha, 0xffff,
1305 "%s: Abort wait timer (4 * R_A_TOV[%d]) expired\n",
Quinn Tranf45bca82019-11-05 07:06:54 -08001306 __func__, ha->r_a_tov/10);
Bart Van Assche8dd95932019-08-08 20:01:23 -07001307 ret = FAILED;
1308 } else {
1309 ret = SUCCESS;
1310 }
1311 break;
Bart Van Assche219d27d2019-04-17 14:44:35 -07001312 default:
Bart Van Assche219d27d2019-04-17 14:44:35 -07001313 ret = FAILED;
1314 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315 }
Bart Van Assche219d27d2019-04-17 14:44:35 -07001316
Bart Van Assche8dd95932019-08-08 20:01:23 -07001317 sp->comp = NULL;
Quinn Tranf45bca82019-11-05 07:06:54 -08001318
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001319 ql_log(ql_log_info, vha, 0x801c,
Bart Van Assche219d27d2019-04-17 14:44:35 -07001320 "Abort command issued nexus=%ld:%d:%llu -- %x.\n",
1321 vha->host_no, id, lun, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322
f4f051e2005-04-17 15:02:26 -05001323 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324}
1325
Bart Van Asschefcef0892019-08-08 20:01:54 -07001326/*
1327 * Returns: QLA_SUCCESS or QLA_FUNCTION_FAILED.
1328 */
Giridhar Malavali4d78c972010-07-23 15:28:35 +05001329int
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001330qla2x00_eh_wait_for_pending_commands(scsi_qla_host_t *vha, unsigned int t,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001331 uint64_t l, enum nexus_wait_type type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332{
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001333 int cnt, match, status;
Andrew Vasquez18e144d2005-05-27 15:04:47 -07001334 unsigned long flags;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001335 struct qla_hw_data *ha = vha->hw;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08001336 struct req_que *req;
Giridhar Malavali4d78c972010-07-23 15:28:35 +05001337 srb_t *sp;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08001338 struct scsi_cmnd *cmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339
Andrew Vasquez523ec772008-04-03 13:13:24 -07001340 status = QLA_SUCCESS;
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001341
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001342 spin_lock_irqsave(&ha->hardware_lock, flags);
Anirban Chakraborty67c2e932009-04-06 22:33:42 -07001343 req = vha->req;
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001344 for (cnt = 1; status == QLA_SUCCESS &&
Chad Dupuis8d93f552013-01-30 03:34:37 -05001345 cnt < req->num_outstanding_cmds; cnt++) {
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001346 sp = req->outstanding_cmds[cnt];
1347 if (!sp)
Andrew Vasquez523ec772008-04-03 13:13:24 -07001348 continue;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08001349 if (sp->type != SRB_SCSI_CMD)
Andrew Vasquezcf53b062009-08-20 11:06:04 -07001350 continue;
Joe Carnuccio25ff6af2017-01-19 22:28:04 -08001351 if (vha->vp_idx != sp->vha->vp_idx)
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001352 continue;
1353 match = 0;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08001354 cmd = GET_CMD_SP(sp);
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001355 switch (type) {
1356 case WAIT_HOST:
1357 match = 1;
1358 break;
1359 case WAIT_TARGET:
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08001360 match = cmd->device->id == t;
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001361 break;
1362 case WAIT_LUN:
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08001363 match = (cmd->device->id == t &&
1364 cmd->device->lun == l);
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001365 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366 }
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001367 if (!match)
1368 continue;
1369
1370 spin_unlock_irqrestore(&ha->hardware_lock, flags);
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08001371 status = qla2x00_eh_wait_on_command(cmd);
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001372 spin_lock_irqsave(&ha->hardware_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001374 spin_unlock_irqrestore(&ha->hardware_lock, flags);
Andrew Vasquez523ec772008-04-03 13:13:24 -07001375
1376 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377}
1378
Andrew Vasquez523ec772008-04-03 13:13:24 -07001379static char *reset_errors[] = {
1380 "HBA not online",
1381 "HBA not ready",
1382 "Task management failed",
1383 "Waiting for command completions",
1384};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385
Andrew Vasquez523ec772008-04-03 13:13:24 -07001386static int
1387__qla2xxx_eh_generic_reset(char *name, enum nexus_wait_type type,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001388 struct scsi_cmnd *cmd, int (*do_reset)(struct fc_port *, uint64_t, int))
Andrew Vasquez523ec772008-04-03 13:13:24 -07001389{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001390 scsi_qla_host_t *vha = shost_priv(cmd->device->host);
Andrew Vasquez523ec772008-04-03 13:13:24 -07001391 fc_port_t *fcport = (struct fc_port *) cmd->device->hostdata;
1392 int err;
1393
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001394 if (!fcport) {
Andrew Vasquez523ec772008-04-03 13:13:24 -07001395 return FAILED;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001396 }
Andrew Vasquez523ec772008-04-03 13:13:24 -07001397
Andrew Vasquez4e98d3b2011-02-23 15:27:17 -08001398 err = fc_block_scsi_eh(cmd);
1399 if (err != 0)
1400 return err;
1401
Quinn Tran7f4374e2019-07-26 09:07:31 -07001402 if (fcport->deleted)
1403 return SUCCESS;
1404
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001405 ql_log(ql_log_info, vha, 0x8009,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001406 "%s RESET ISSUED nexus=%ld:%d:%llu cmd=%p.\n", name, vha->host_no,
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001407 cmd->device->id, cmd->device->lun, cmd);
Andrew Vasquez523ec772008-04-03 13:13:24 -07001408
1409 err = 0;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001410 if (qla2x00_wait_for_hba_online(vha) != QLA_SUCCESS) {
1411 ql_log(ql_log_warn, vha, 0x800a,
1412 "Wait for hba online failed for cmd=%p.\n", cmd);
Andrew Vasquez523ec772008-04-03 13:13:24 -07001413 goto eh_reset_failed;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001414 }
Andrew Vasquez523ec772008-04-03 13:13:24 -07001415 err = 2;
Himanshu Madhaniac444b42019-03-15 15:04:19 -07001416 if (do_reset(fcport, cmd->device->lun, 1)
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001417 != QLA_SUCCESS) {
1418 ql_log(ql_log_warn, vha, 0x800c,
1419 "do_reset failed for cmd=%p.\n", cmd);
Andrew Vasquez523ec772008-04-03 13:13:24 -07001420 goto eh_reset_failed;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001421 }
Andrew Vasquez523ec772008-04-03 13:13:24 -07001422 err = 3;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001423 if (qla2x00_eh_wait_for_pending_commands(vha, cmd->device->id,
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001424 cmd->device->lun, type) != QLA_SUCCESS) {
1425 ql_log(ql_log_warn, vha, 0x800d,
Masanari Iidad6a03582012-08-22 14:20:58 -04001426 "wait for pending cmds failed for cmd=%p.\n", cmd);
Andrew Vasquez523ec772008-04-03 13:13:24 -07001427 goto eh_reset_failed;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001428 }
Andrew Vasquez523ec772008-04-03 13:13:24 -07001429
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001430 ql_log(ql_log_info, vha, 0x800e,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001431 "%s RESET SUCCEEDED nexus:%ld:%d:%llu cmd=%p.\n", name,
Chad Dupuiscfb09192011-11-18 09:03:07 -08001432 vha->host_no, cmd->device->id, cmd->device->lun, cmd);
Andrew Vasquez523ec772008-04-03 13:13:24 -07001433
1434 return SUCCESS;
1435
Giridhar Malavali4d78c972010-07-23 15:28:35 +05001436eh_reset_failed:
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001437 ql_log(ql_log_info, vha, 0x800f,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001438 "%s RESET FAILED: %s nexus=%ld:%d:%llu cmd=%p.\n", name,
Chad Dupuiscfb09192011-11-18 09:03:07 -08001439 reset_errors[err], vha->host_no, cmd->device->id, cmd->device->lun,
1440 cmd);
Andrew Vasquez523ec772008-04-03 13:13:24 -07001441 return FAILED;
1442}
1443
Adrian Bunke5f82ab2006-11-08 19:55:50 -08001444static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445qla2xxx_eh_device_reset(struct scsi_cmnd *cmd)
1446{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001447 scsi_qla_host_t *vha = shost_priv(cmd->device->host);
1448 struct qla_hw_data *ha = vha->hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449
Sawan Chandaka4655372016-07-06 11:14:32 -04001450 if (qla2x00_isp_reg_stat(ha)) {
1451 ql_log(ql_log_info, vha, 0x803e,
1452 "PCI/Register disconnect, exiting.\n");
1453 return FAILED;
1454 }
1455
Andrew Vasquez523ec772008-04-03 13:13:24 -07001456 return __qla2xxx_eh_generic_reset("DEVICE", WAIT_LUN, cmd,
1457 ha->isp_ops->lun_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458}
1459
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460static int
Andrew Vasquez523ec772008-04-03 13:13:24 -07001461qla2xxx_eh_target_reset(struct scsi_cmnd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001463 scsi_qla_host_t *vha = shost_priv(cmd->device->host);
1464 struct qla_hw_data *ha = vha->hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465
Sawan Chandaka4655372016-07-06 11:14:32 -04001466 if (qla2x00_isp_reg_stat(ha)) {
1467 ql_log(ql_log_info, vha, 0x803f,
1468 "PCI/Register disconnect, exiting.\n");
1469 return FAILED;
1470 }
1471
Andrew Vasquez523ec772008-04-03 13:13:24 -07001472 return __qla2xxx_eh_generic_reset("TARGET", WAIT_TARGET, cmd,
1473 ha->isp_ops->target_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474}
1475
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476/**************************************************************************
1477* qla2xxx_eh_bus_reset
1478*
1479* Description:
1480* The bus reset function will reset the bus and abort any executing
1481* commands.
1482*
1483* Input:
1484* cmd = Linux SCSI command packet of the command that cause the
1485* bus reset.
1486*
1487* Returns:
1488* SUCCESS/FAILURE (defined as macro in scsi.h).
1489*
1490**************************************************************************/
Adrian Bunke5f82ab2006-11-08 19:55:50 -08001491static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492qla2xxx_eh_bus_reset(struct scsi_cmnd *cmd)
1493{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001494 scsi_qla_host_t *vha = shost_priv(cmd->device->host);
bdf79622005-04-17 15:06:53 -05001495 fc_port_t *fcport = (struct fc_port *) cmd->device->hostdata;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07001496 int ret = FAILED;
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001497 unsigned int id;
1498 uint64_t lun;
Sawan Chandaka4655372016-07-06 11:14:32 -04001499 struct qla_hw_data *ha = vha->hw;
1500
1501 if (qla2x00_isp_reg_stat(ha)) {
1502 ql_log(ql_log_info, vha, 0x8040,
1503 "PCI/Register disconnect, exiting.\n");
1504 return FAILED;
1505 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506
f4f051e2005-04-17 15:02:26 -05001507 id = cmd->device->id;
1508 lun = cmd->device->lun;
f4f051e2005-04-17 15:02:26 -05001509
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001510 if (!fcport) {
f4f051e2005-04-17 15:02:26 -05001511 return ret;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001512 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513
Andrew Vasquez4e98d3b2011-02-23 15:27:17 -08001514 ret = fc_block_scsi_eh(cmd);
1515 if (ret != 0)
1516 return ret;
1517 ret = FAILED;
1518
Quinn Tran7f4374e2019-07-26 09:07:31 -07001519 if (qla2x00_chip_is_down(vha))
1520 return ret;
1521
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001522 ql_log(ql_log_info, vha, 0x8012,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001523 "BUS RESET ISSUED nexus=%ld:%d:%llu.\n", vha->host_no, id, lun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001525 if (qla2x00_wait_for_hba_online(vha) != QLA_SUCCESS) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001526 ql_log(ql_log_fatal, vha, 0x8013,
1527 "Wait for hba online failed board disabled.\n");
f4f051e2005-04-17 15:02:26 -05001528 goto eh_bus_reset_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529 }
1530
Saurav Kashyapad5376892011-11-18 09:02:09 -08001531 if (qla2x00_loop_reset(vha) == QLA_SUCCESS)
1532 ret = SUCCESS;
1533
f4f051e2005-04-17 15:02:26 -05001534 if (ret == FAILED)
1535 goto eh_bus_reset_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536
Andrew Vasquez9a41a622005-09-20 13:25:53 -07001537 /* Flush outstanding commands. */
Giridhar Malavali4d78c972010-07-23 15:28:35 +05001538 if (qla2x00_eh_wait_for_pending_commands(vha, 0, 0, WAIT_HOST) !=
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001539 QLA_SUCCESS) {
1540 ql_log(ql_log_warn, vha, 0x8014,
1541 "Wait for pending commands failed.\n");
Andrew Vasquez9a41a622005-09-20 13:25:53 -07001542 ret = FAILED;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001543 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544
f4f051e2005-04-17 15:02:26 -05001545eh_bus_reset_done:
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001546 ql_log(ql_log_warn, vha, 0x802b,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001547 "BUS RESET %s nexus=%ld:%d:%llu.\n",
Masanari Iidad6a03582012-08-22 14:20:58 -04001548 (ret == FAILED) ? "FAILED" : "SUCCEEDED", vha->host_no, id, lun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549
f4f051e2005-04-17 15:02:26 -05001550 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551}
1552
1553/**************************************************************************
1554* qla2xxx_eh_host_reset
1555*
1556* Description:
1557* The reset function will reset the Adapter.
1558*
1559* Input:
1560* cmd = Linux SCSI command packet of the command that cause the
1561* adapter reset.
1562*
1563* Returns:
1564* Either SUCCESS or FAILED.
1565*
1566* Note:
1567**************************************************************************/
Adrian Bunke5f82ab2006-11-08 19:55:50 -08001568static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569qla2xxx_eh_host_reset(struct scsi_cmnd *cmd)
1570{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001571 scsi_qla_host_t *vha = shost_priv(cmd->device->host);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001572 struct qla_hw_data *ha = vha->hw;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07001573 int ret = FAILED;
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001574 unsigned int id;
1575 uint64_t lun;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001576 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577
Sawan Chandaka4655372016-07-06 11:14:32 -04001578 if (qla2x00_isp_reg_stat(ha)) {
1579 ql_log(ql_log_info, vha, 0x8041,
1580 "PCI/Register disconnect, exiting.\n");
1581 schedule_work(&ha->board_disable);
1582 return SUCCESS;
1583 }
1584
f4f051e2005-04-17 15:02:26 -05001585 id = cmd->device->id;
1586 lun = cmd->device->lun;
f4f051e2005-04-17 15:02:26 -05001587
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001588 ql_log(ql_log_info, vha, 0x8018,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001589 "ADAPTER RESET ISSUED nexus=%ld:%d:%llu.\n", vha->host_no, id, lun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590
Chad Dupuis63ee7072014-04-11 16:54:46 -04001591 /*
1592 * No point in issuing another reset if one is active. Also do not
1593 * attempt a reset if we are updating flash.
1594 */
1595 if (qla2x00_reset_active(vha) || ha->optrom_state != QLA_SWAITING)
f4f051e2005-04-17 15:02:26 -05001596 goto eh_host_reset_lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001598 if (vha != base_vha) {
1599 if (qla2x00_vp_abort_isp(vha))
f4f051e2005-04-17 15:02:26 -05001600 goto eh_host_reset_lock;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001601 } else {
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04001602 if (IS_P3P_TYPE(vha->hw)) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07001603 if (!qla82xx_fcoe_ctx_reset(vha)) {
1604 /* Ctx reset success */
1605 ret = SUCCESS;
1606 goto eh_host_reset_lock;
1607 }
1608 /* fall thru if ctx reset failed */
1609 }
Anirban Chakraborty68ca9492009-04-06 22:33:41 -07001610 if (ha->wq)
1611 flush_workqueue(ha->wq);
1612
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001613 set_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
Giridhar Malavalia9083012010-04-12 17:59:55 -07001614 if (ha->isp_ops->abort_isp(base_vha)) {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001615 clear_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
1616 /* failed. schedule dpc to try */
1617 set_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags);
1618
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001619 if (qla2x00_wait_for_hba_online(vha) != QLA_SUCCESS) {
1620 ql_log(ql_log_warn, vha, 0x802a,
1621 "wait for hba online failed.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001622 goto eh_host_reset_lock;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001623 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001624 }
1625 clear_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001626 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001628 /* Waiting for command to be returned to OS.*/
Giridhar Malavali4d78c972010-07-23 15:28:35 +05001629 if (qla2x00_eh_wait_for_pending_commands(vha, 0, 0, WAIT_HOST) ==
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001630 QLA_SUCCESS)
f4f051e2005-04-17 15:02:26 -05001631 ret = SUCCESS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632
f4f051e2005-04-17 15:02:26 -05001633eh_host_reset_lock:
Chad Dupuiscfb09192011-11-18 09:03:07 -08001634 ql_log(ql_log_info, vha, 0x8017,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001635 "ADAPTER RESET %s nexus=%ld:%d:%llu.\n",
Chad Dupuiscfb09192011-11-18 09:03:07 -08001636 (ret == FAILED) ? "FAILED" : "SUCCEEDED", vha->host_no, id, lun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637
f4f051e2005-04-17 15:02:26 -05001638 return ret;
1639}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640
1641/*
1642* qla2x00_loop_reset
1643* Issue loop reset.
1644*
1645* Input:
1646* ha = adapter block pointer.
1647*
1648* Returns:
1649* 0 = success
1650*/
Andrew Vasqueza4722cf2008-01-17 09:02:12 -08001651int
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001652qla2x00_loop_reset(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653{
Andrew Vasquez0c8c39a2006-12-13 19:20:30 -08001654 int ret;
bdf79622005-04-17 15:06:53 -05001655 struct fc_port *fcport;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001656 struct qla_hw_data *ha = vha->hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657
Armen Baloyan58547712013-08-27 01:37:33 -04001658 if (IS_QLAFX00(ha)) {
1659 return qlafx00_loop_reset(vha);
1660 }
1661
Giridhar Malavalif4c496c2010-05-04 15:01:33 -07001662 if (ql2xtargetreset == 1 && ha->flags.enable_target_reset) {
Andrew Vasquez55e5ed22010-02-18 10:07:25 -08001663 list_for_each_entry(fcport, &vha->vp_fcports, list) {
1664 if (fcport->port_type != FCT_TARGET)
1665 continue;
1666
1667 ret = ha->isp_ops->target_reset(fcport, 0, 0);
1668 if (ret != QLA_SUCCESS) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001669 ql_dbg(ql_dbg_taskm, vha, 0x802c,
Armen Baloyan58547712013-08-27 01:37:33 -04001670 "Bus Reset failed: Reset=%d "
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001671 "d_id=%x.\n", ret, fcport->d_id.b24);
Andrew Vasquez55e5ed22010-02-18 10:07:25 -08001672 }
1673 }
1674 }
1675
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001676
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08001677 if (ha->flags.enable_lip_full_login && !IS_CNA_CAPABLE(ha)) {
Andrew Vasquez0b7e7c52013-02-08 01:57:42 -05001678 atomic_set(&vha->loop_state, LOOP_DOWN);
1679 atomic_set(&vha->loop_down_timer, LOOP_DOWN_TIME);
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08001680 qla2x00_mark_all_devices_lost(vha);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001681 ret = qla2x00_full_login_lip(vha);
Andrew Vasquez0c8c39a2006-12-13 19:20:30 -08001682 if (ret != QLA_SUCCESS) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001683 ql_dbg(ql_dbg_taskm, vha, 0x802d,
1684 "full_login_lip=%d.\n", ret);
Anirban Chakraborty749af3d2008-11-14 13:48:12 -08001685 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686 }
1687
Andrew Vasquez0d6e61b2009-08-25 11:36:19 -07001688 if (ha->flags.enable_lip_reset) {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001689 ret = qla2x00_lip_reset(vha);
Saurav Kashyapad5376892011-11-18 09:02:09 -08001690 if (ret != QLA_SUCCESS)
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001691 ql_dbg(ql_dbg_taskm, vha, 0x802e,
1692 "lip_reset failed (%d).\n", ret);
Andrew Vasquez0c8c39a2006-12-13 19:20:30 -08001693 }
1694
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695 /* Issue marker command only when we are going to start the I/O */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001696 vha->marker_needed = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697
Andrew Vasquez0c8c39a2006-12-13 19:20:30 -08001698 return QLA_SUCCESS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699}
1700
Bart Van Asschec81ef0e2020-02-19 20:34:37 -08001701/*
1702 * The caller must ensure that no completion interrupts will happen
1703 * while this function is in progress.
1704 */
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001705static void qla2x00_abort_srb(struct qla_qpair *qp, srb_t *sp, const int res,
1706 unsigned long *flags)
1707 __releases(qp->qp_lock_ptr)
1708 __acquires(qp->qp_lock_ptr)
1709{
Bart Van Assche219d27d2019-04-17 14:44:35 -07001710 DECLARE_COMPLETION_ONSTACK(comp);
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001711 scsi_qla_host_t *vha = qp->vha;
1712 struct qla_hw_data *ha = vha->hw;
Bart Van Asschec81ef0e2020-02-19 20:34:37 -08001713 struct scsi_cmnd *cmd = GET_CMD_SP(sp);
Bart Van Assche219d27d2019-04-17 14:44:35 -07001714 int rval;
Quinn Tranf45bca82019-11-05 07:06:54 -08001715 bool ret_cmd;
1716 uint32_t ratov_j;
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001717
Bart Van Assche2494c282020-01-22 20:23:40 -08001718 lockdep_assert_held(qp->qp_lock_ptr);
1719
Quinn Tranf45bca82019-11-05 07:06:54 -08001720 if (qla2x00_chip_is_down(vha)) {
1721 sp->done(sp, res);
Bart Van Assche219d27d2019-04-17 14:44:35 -07001722 return;
Quinn Tranf45bca82019-11-05 07:06:54 -08001723 }
Linus Torvalds938edb82018-12-28 14:48:06 -08001724
Bart Van Assche219d27d2019-04-17 14:44:35 -07001725 if (sp->type == SRB_NVME_CMD || sp->type == SRB_NVME_LS ||
1726 (sp->type == SRB_SCSI_CMD && !ha->flags.eeh_busy &&
1727 !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
1728 !qla2x00_isp_reg_stat(ha))) {
Quinn Tranf45bca82019-11-05 07:06:54 -08001729 if (sp->comp) {
1730 sp->done(sp, res);
1731 return;
1732 }
Bart Van Assche219d27d2019-04-17 14:44:35 -07001733
Quinn Tranf45bca82019-11-05 07:06:54 -08001734 sp->comp = &comp;
Quinn Tranf45bca82019-11-05 07:06:54 -08001735 spin_unlock_irqrestore(qp->qp_lock_ptr, *flags);
1736
1737 rval = ha->isp_ops->abort_command(sp);
1738 /* Wait for command completion. */
1739 ret_cmd = false;
1740 ratov_j = ha->r_a_tov/10 * 4 * 1000;
1741 ratov_j = msecs_to_jiffies(ratov_j);
Bart Van Assche219d27d2019-04-17 14:44:35 -07001742 switch (rval) {
1743 case QLA_SUCCESS:
Quinn Tranf45bca82019-11-05 07:06:54 -08001744 if (wait_for_completion_timeout(&comp, ratov_j)) {
1745 ql_dbg(ql_dbg_taskm, vha, 0xffff,
1746 "%s: Abort wait timer (4 * R_A_TOV[%d]) expired\n",
1747 __func__, ha->r_a_tov/10);
1748 ret_cmd = true;
1749 }
1750 /* else FW return SP to driver */
Bart Van Assche219d27d2019-04-17 14:44:35 -07001751 break;
Quinn Tranf45bca82019-11-05 07:06:54 -08001752 default:
1753 ret_cmd = true;
Bart Van Assche219d27d2019-04-17 14:44:35 -07001754 break;
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001755 }
Bart Van Assche219d27d2019-04-17 14:44:35 -07001756
1757 spin_lock_irqsave(qp->qp_lock_ptr, *flags);
Bart Van Asschec81ef0e2020-02-19 20:34:37 -08001758 if (ret_cmd && blk_mq_request_started(cmd->request))
Quinn Tranf45bca82019-11-05 07:06:54 -08001759 sp->done(sp, res);
1760 } else {
1761 sp->done(sp, res);
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001762 }
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001763}
1764
Bart Van Asschec81ef0e2020-02-19 20:34:37 -08001765/*
1766 * The caller must ensure that no completion interrupts will happen
1767 * while this function is in progress.
1768 */
Quinn Tranbbead492017-12-28 12:33:13 -08001769static void
1770__qla2x00_abort_all_cmds(struct qla_qpair *qp, int res)
Andrew Vasquezdf4bf0b2008-01-31 12:33:46 -08001771{
Bart Van Asscheeb023222018-10-18 15:45:44 -07001772 int cnt;
Andrew Vasquezdf4bf0b2008-01-31 12:33:46 -08001773 unsigned long flags;
1774 srb_t *sp;
Quinn Tranbbead492017-12-28 12:33:13 -08001775 scsi_qla_host_t *vha = qp->vha;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001776 struct qla_hw_data *ha = vha->hw;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08001777 struct req_que *req;
Quinn Tranc5419e22017-06-13 20:47:16 -07001778 struct qla_tgt *tgt = vha->vha_tgt.qla_tgt;
1779 struct qla_tgt_cmd *cmd;
Arun Easic0cb4492014-09-25 06:14:51 -04001780
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -05001781 if (!ha->req_q_map)
1782 return;
Quinn Tranbbead492017-12-28 12:33:13 -08001783 spin_lock_irqsave(qp->qp_lock_ptr, flags);
1784 req = qp->req;
1785 for (cnt = 1; cnt < req->num_outstanding_cmds; cnt++) {
1786 sp = req->outstanding_cmds[cnt];
1787 if (sp) {
Quinn Tran6b0431d2018-09-04 14:19:13 -07001788 switch (sp->cmd_type) {
1789 case TYPE_SRB:
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001790 qla2x00_abort_srb(qp, sp, res, &flags);
Quinn Tran585def92018-09-04 14:19:20 -07001791 break;
1792 case TYPE_TGT_CMD:
Quinn Tranbbead492017-12-28 12:33:13 -08001793 if (!vha->hw->tgt.tgt_ops || !tgt ||
1794 qla_ini_mode_enabled(vha)) {
Quinn Tran585def92018-09-04 14:19:20 -07001795 ql_dbg(ql_dbg_tgt_mgt, vha, 0xf003,
1796 "HOST-ABORT-HNDLR: dpc_flags=%lx. Target mode disabled\n",
1797 vha->dpc_flags);
Quinn Tranbbead492017-12-28 12:33:13 -08001798 continue;
1799 }
1800 cmd = (struct qla_tgt_cmd *)sp;
Bart Van Asscheaefed3e2019-04-17 14:44:29 -07001801 cmd->aborted = 1;
Quinn Tran585def92018-09-04 14:19:20 -07001802 break;
1803 case TYPE_TGT_TMCMD:
Bart Van Asscheaefed3e2019-04-17 14:44:29 -07001804 /* Skip task management functions. */
Quinn Tran585def92018-09-04 14:19:20 -07001805 break;
1806 default:
1807 break;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08001808 }
Quinn Tranf45bca82019-11-05 07:06:54 -08001809 req->outstanding_cmds[cnt] = NULL;
Andrew Vasquezdf4bf0b2008-01-31 12:33:46 -08001810 }
1811 }
Quinn Tranbbead492017-12-28 12:33:13 -08001812 spin_unlock_irqrestore(qp->qp_lock_ptr, flags);
1813}
1814
Bart Van Asschec81ef0e2020-02-19 20:34:37 -08001815/*
1816 * The caller must ensure that no completion interrupts will happen
1817 * while this function is in progress.
1818 */
Quinn Tranbbead492017-12-28 12:33:13 -08001819void
1820qla2x00_abort_all_cmds(scsi_qla_host_t *vha, int res)
1821{
1822 int que;
1823 struct qla_hw_data *ha = vha->hw;
1824
Andrew Vasquez26a77792019-07-26 09:07:35 -07001825 /* Continue only if initialization complete. */
1826 if (!ha->base_qpair)
1827 return;
Quinn Tranbbead492017-12-28 12:33:13 -08001828 __qla2x00_abort_all_cmds(ha->base_qpair, res);
1829
Andrew Vasquez26a77792019-07-26 09:07:35 -07001830 if (!ha->queue_pair_map)
1831 return;
Quinn Tranbbead492017-12-28 12:33:13 -08001832 for (que = 0; que < ha->max_qpairs; que++) {
1833 if (!ha->queue_pair_map[que])
1834 continue;
1835
1836 __qla2x00_abort_all_cmds(ha->queue_pair_map[que], res);
1837 }
Andrew Vasquezdf4bf0b2008-01-31 12:33:46 -08001838}
1839
f4f051e2005-04-17 15:02:26 -05001840static int
1841qla2xxx_slave_alloc(struct scsi_device *sdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842{
bdf79622005-04-17 15:06:53 -05001843 struct fc_rport *rport = starget_to_rport(scsi_target(sdev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -04001845 if (!rport || fc_remote_port_chkready(rport))
f4f051e2005-04-17 15:02:26 -05001846 return -ENXIO;
1847
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -04001848 sdev->hostdata = *(fc_port_t **)rport->dd_data;
f4f051e2005-04-17 15:02:26 -05001849
1850 return 0;
1851}
1852
1853static int
1854qla2xxx_slave_configure(struct scsi_device *sdev)
1855{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001856 scsi_qla_host_t *vha = shost_priv(sdev->host);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07001857 struct req_que *req = vha->req;
8482e1182005-04-17 15:04:54 -05001858
Arun Easi9e522cd2012-08-22 14:21:31 -04001859 if (IS_T10_PI_CAPABLE(vha->hw))
1860 blk_queue_update_dma_alignment(sdev->request_queue, 0x7);
1861
Christoph Hellwigdb5ed4d2014-11-13 15:08:42 +01001862 scsi_change_queue_depth(sdev, req->max_q_depth);
f4f051e2005-04-17 15:02:26 -05001863 return 0;
1864}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865
f4f051e2005-04-17 15:02:26 -05001866static void
1867qla2xxx_slave_destroy(struct scsi_device *sdev)
1868{
1869 sdev->hostdata = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870}
1871
1872/**
1873 * qla2x00_config_dma_addressing() - Configure OS DMA addressing method.
1874 * @ha: HA context
1875 *
1876 * At exit, the @ha's flags.enable_64bit_addressing set to indicated
1877 * supported addressing method.
1878 */
1879static void
Andrew Vasquez53303c42009-01-22 09:45:37 -08001880qla2x00_config_dma_addressing(struct qla_hw_data *ha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001881{
Andrew Vasquez7524f9b2005-08-26 19:08:00 -07001882 /* Assume a 32bit DMA mask. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883 ha->flags.enable_64bit_addressing = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884
Yang Hongyang6a355282009-04-06 19:01:13 -07001885 if (!dma_set_mask(&ha->pdev->dev, DMA_BIT_MASK(64))) {
Andrew Vasquez7524f9b2005-08-26 19:08:00 -07001886 /* Any upper-dword bits set? */
1887 if (MSD(dma_get_required_mask(&ha->pdev->dev)) &&
Suraj Upadhyay8d1f1ff2020-07-29 23:42:40 +05301888 !dma_set_coherent_mask(&ha->pdev->dev, DMA_BIT_MASK(64))) {
Andrew Vasquez7524f9b2005-08-26 19:08:00 -07001889 /* Ok, a 64bit DMA mask is applicable. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890 ha->flags.enable_64bit_addressing = 1;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001891 ha->isp_ops->calc_req_entries = qla2x00_calc_iocbs_64;
1892 ha->isp_ops->build_iocbs = qla2x00_build_scsi_iocbs_64;
Andrew Vasquez7524f9b2005-08-26 19:08:00 -07001893 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895 }
Andrew Vasquez7524f9b2005-08-26 19:08:00 -07001896
Yang Hongyang284901a2009-04-06 19:01:15 -07001897 dma_set_mask(&ha->pdev->dev, DMA_BIT_MASK(32));
Suraj Upadhyay8d1f1ff2020-07-29 23:42:40 +05301898 dma_set_coherent_mask(&ha->pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899}
1900
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001901static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001902qla2x00_enable_intrs(struct qla_hw_data *ha)
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001903{
1904 unsigned long flags = 0;
1905 struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
1906
1907 spin_lock_irqsave(&ha->hardware_lock, flags);
1908 ha->interrupts_on = 1;
1909 /* enable risc and host interrupts */
Bart Van Assche04474d32020-05-18 14:17:08 -07001910 wrt_reg_word(&reg->ictrl, ICR_EN_INT | ICR_EN_RISC);
1911 rd_reg_word(&reg->ictrl);
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001912 spin_unlock_irqrestore(&ha->hardware_lock, flags);
1913
1914}
1915
1916static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001917qla2x00_disable_intrs(struct qla_hw_data *ha)
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001918{
1919 unsigned long flags = 0;
1920 struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
1921
1922 spin_lock_irqsave(&ha->hardware_lock, flags);
1923 ha->interrupts_on = 0;
1924 /* disable risc and host interrupts */
Bart Van Assche04474d32020-05-18 14:17:08 -07001925 wrt_reg_word(&reg->ictrl, 0);
1926 rd_reg_word(&reg->ictrl);
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001927 spin_unlock_irqrestore(&ha->hardware_lock, flags);
1928}
1929
1930static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001931qla24xx_enable_intrs(struct qla_hw_data *ha)
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001932{
1933 unsigned long flags = 0;
1934 struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
1935
1936 spin_lock_irqsave(&ha->hardware_lock, flags);
1937 ha->interrupts_on = 1;
Bart Van Assche04474d32020-05-18 14:17:08 -07001938 wrt_reg_dword(&reg->ictrl, ICRX_EN_RISC_INT);
1939 rd_reg_dword(&reg->ictrl);
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001940 spin_unlock_irqrestore(&ha->hardware_lock, flags);
1941}
1942
1943static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001944qla24xx_disable_intrs(struct qla_hw_data *ha)
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001945{
1946 unsigned long flags = 0;
1947 struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
1948
Andrew Vasquez124f85e2009-01-05 11:18:06 -08001949 if (IS_NOPOLLING_TYPE(ha))
1950 return;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001951 spin_lock_irqsave(&ha->hardware_lock, flags);
1952 ha->interrupts_on = 0;
Bart Van Assche04474d32020-05-18 14:17:08 -07001953 wrt_reg_dword(&reg->ictrl, 0);
1954 rd_reg_dword(&reg->ictrl);
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001955 spin_unlock_irqrestore(&ha->hardware_lock, flags);
1956}
1957
Giridhar Malavali706f4572011-11-18 09:03:16 -08001958static int
1959qla2x00_iospace_config(struct qla_hw_data *ha)
1960{
1961 resource_size_t pio;
1962 uint16_t msix;
Giridhar Malavali706f4572011-11-18 09:03:16 -08001963
Giridhar Malavali706f4572011-11-18 09:03:16 -08001964 if (pci_request_selected_regions(ha->pdev, ha->bars,
1965 QLA2XXX_DRIVER_NAME)) {
1966 ql_log_pci(ql_log_fatal, ha->pdev, 0x0011,
1967 "Failed to reserve PIO/MMIO regions (%s), aborting.\n",
1968 pci_name(ha->pdev));
1969 goto iospace_error_exit;
1970 }
1971 if (!(ha->bars & 1))
1972 goto skip_pio;
1973
1974 /* We only need PIO for Flash operations on ISP2312 v2 chips. */
1975 pio = pci_resource_start(ha->pdev, 0);
1976 if (pci_resource_flags(ha->pdev, 0) & IORESOURCE_IO) {
1977 if (pci_resource_len(ha->pdev, 0) < MIN_IOBASE_LEN) {
1978 ql_log_pci(ql_log_warn, ha->pdev, 0x0012,
1979 "Invalid pci I/O region size (%s).\n",
1980 pci_name(ha->pdev));
1981 pio = 0;
1982 }
1983 } else {
1984 ql_log_pci(ql_log_warn, ha->pdev, 0x0013,
1985 "Region #0 no a PIO resource (%s).\n",
1986 pci_name(ha->pdev));
1987 pio = 0;
1988 }
1989 ha->pio_address = pio;
1990 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0014,
1991 "PIO address=%llu.\n",
1992 (unsigned long long)ha->pio_address);
1993
1994skip_pio:
1995 /* Use MMIO operations for all accesses. */
1996 if (!(pci_resource_flags(ha->pdev, 1) & IORESOURCE_MEM)) {
1997 ql_log_pci(ql_log_fatal, ha->pdev, 0x0015,
1998 "Region #1 not an MMIO resource (%s), aborting.\n",
1999 pci_name(ha->pdev));
2000 goto iospace_error_exit;
2001 }
2002 if (pci_resource_len(ha->pdev, 1) < MIN_IOBASE_LEN) {
2003 ql_log_pci(ql_log_fatal, ha->pdev, 0x0016,
2004 "Invalid PCI mem region size (%s), aborting.\n",
2005 pci_name(ha->pdev));
2006 goto iospace_error_exit;
2007 }
2008
2009 ha->iobase = ioremap(pci_resource_start(ha->pdev, 1), MIN_IOBASE_LEN);
2010 if (!ha->iobase) {
2011 ql_log_pci(ql_log_fatal, ha->pdev, 0x0017,
2012 "Cannot remap MMIO (%s), aborting.\n",
2013 pci_name(ha->pdev));
2014 goto iospace_error_exit;
2015 }
2016
2017 /* Determine queue resources */
2018 ha->max_req_queues = ha->max_rsp_queues = 1;
Michael Hernandezf54f2cb2017-02-15 15:37:19 -08002019 ha->msix_count = QLA_BASE_VECTORS;
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -07002020 if (!ql2xmqsupport || !ql2xnvmeenable ||
2021 (!IS_QLA25XX(ha) && !IS_QLA81XX(ha)))
Giridhar Malavali706f4572011-11-18 09:03:16 -08002022 goto mqiobase_exit;
2023
2024 ha->mqiobase = ioremap(pci_resource_start(ha->pdev, 3),
2025 pci_resource_len(ha->pdev, 3));
2026 if (ha->mqiobase) {
2027 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0018,
2028 "MQIO Base=%p.\n", ha->mqiobase);
2029 /* Read MSIX vector size of the board */
2030 pci_read_config_word(ha->pdev, QLA_PCI_MSIX_CONTROL, &msix);
Michael Hernandezd7459522016-12-12 14:40:07 -08002031 ha->msix_count = msix + 1;
Giridhar Malavali706f4572011-11-18 09:03:16 -08002032 /* Max queues are bounded by available msix vectors */
Michael Hernandezd7459522016-12-12 14:40:07 -08002033 /* MB interrupt uses 1 vector */
2034 ha->max_req_queues = ha->msix_count - 1;
2035 ha->max_rsp_queues = ha->max_req_queues;
2036 /* Queue pairs is the max value minus the base queue pair */
2037 ha->max_qpairs = ha->max_rsp_queues - 1;
2038 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0188,
2039 "Max no of queues pairs: %d.\n", ha->max_qpairs);
2040
Giridhar Malavali706f4572011-11-18 09:03:16 -08002041 ql_log_pci(ql_log_info, ha->pdev, 0x001a,
Michael Hernandezd7459522016-12-12 14:40:07 -08002042 "MSI-X vector count: %d.\n", ha->msix_count);
Giridhar Malavali706f4572011-11-18 09:03:16 -08002043 } else
2044 ql_log_pci(ql_log_info, ha->pdev, 0x001b,
2045 "BAR 3 not enabled.\n");
2046
2047mqiobase_exit:
Giridhar Malavali706f4572011-11-18 09:03:16 -08002048 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x001c,
Michael Hernandezf54f2cb2017-02-15 15:37:19 -08002049 "MSIX Count: %d.\n", ha->msix_count);
Giridhar Malavali706f4572011-11-18 09:03:16 -08002050 return (0);
2051
2052iospace_error_exit:
2053 return (-ENOMEM);
2054}
2055
2056
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002057static int
2058qla83xx_iospace_config(struct qla_hw_data *ha)
2059{
2060 uint16_t msix;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002061
2062 if (pci_request_selected_regions(ha->pdev, ha->bars,
2063 QLA2XXX_DRIVER_NAME)) {
2064 ql_log_pci(ql_log_fatal, ha->pdev, 0x0117,
2065 "Failed to reserve PIO/MMIO regions (%s), aborting.\n",
2066 pci_name(ha->pdev));
2067
2068 goto iospace_error_exit;
2069 }
2070
2071 /* Use MMIO operations for all accesses. */
2072 if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) {
2073 ql_log_pci(ql_log_warn, ha->pdev, 0x0118,
2074 "Invalid pci I/O region size (%s).\n",
2075 pci_name(ha->pdev));
2076 goto iospace_error_exit;
2077 }
2078 if (pci_resource_len(ha->pdev, 0) < MIN_IOBASE_LEN) {
2079 ql_log_pci(ql_log_warn, ha->pdev, 0x0119,
2080 "Invalid PCI mem region size (%s), aborting\n",
2081 pci_name(ha->pdev));
2082 goto iospace_error_exit;
2083 }
2084
2085 ha->iobase = ioremap(pci_resource_start(ha->pdev, 0), MIN_IOBASE_LEN);
2086 if (!ha->iobase) {
2087 ql_log_pci(ql_log_fatal, ha->pdev, 0x011a,
2088 "Cannot remap MMIO (%s), aborting.\n",
2089 pci_name(ha->pdev));
2090 goto iospace_error_exit;
2091 }
2092
2093 /* 64bit PCI BAR - BAR2 will correspoond to region 4 */
2094 /* 83XX 26XX always use MQ type access for queues
2095 * - mbar 2, a.k.a region 4 */
2096 ha->max_req_queues = ha->max_rsp_queues = 1;
Michael Hernandezf54f2cb2017-02-15 15:37:19 -08002097 ha->msix_count = QLA_BASE_VECTORS;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002098 ha->mqiobase = ioremap(pci_resource_start(ha->pdev, 4),
2099 pci_resource_len(ha->pdev, 4));
2100
2101 if (!ha->mqiobase) {
2102 ql_log_pci(ql_log_fatal, ha->pdev, 0x011d,
2103 "BAR2/region4 not enabled\n");
2104 goto mqiobase_exit;
2105 }
2106
2107 ha->msixbase = ioremap(pci_resource_start(ha->pdev, 2),
2108 pci_resource_len(ha->pdev, 2));
2109 if (ha->msixbase) {
2110 /* Read MSIX vector size of the board */
2111 pci_read_config_word(ha->pdev,
2112 QLA_83XX_PCI_MSIX_CONTROL, &msix);
Quinn Trane326d222017-06-13 20:47:18 -07002113 ha->msix_count = (msix & PCI_MSIX_FLAGS_QSIZE) + 1;
Quinn Tran093df732016-12-12 14:40:09 -08002114 /*
2115 * By default, driver uses at least two msix vectors
2116 * (default & rspq)
2117 */
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -07002118 if (ql2xmqsupport || ql2xnvmeenable) {
Michael Hernandezd7459522016-12-12 14:40:07 -08002119 /* MB interrupt uses 1 vector */
2120 ha->max_req_queues = ha->msix_count - 1;
Quinn Tran093df732016-12-12 14:40:09 -08002121
2122 /* ATIOQ needs 1 vector. That's 1 less QPair */
2123 if (QLA_TGT_MODE_ENABLED())
2124 ha->max_req_queues--;
2125
Michael Hernandezd0d2c682017-02-15 15:37:20 -08002126 ha->max_rsp_queues = ha->max_req_queues;
2127
Michael Hernandezd7459522016-12-12 14:40:07 -08002128 /* Queue pairs is the max value minus
2129 * the base queue pair */
2130 ha->max_qpairs = ha->max_req_queues - 1;
Quinn Tran83548fe2017-06-02 09:12:01 -07002131 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x00e3,
Michael Hernandezd7459522016-12-12 14:40:07 -08002132 "Max no of queues pairs: %d.\n", ha->max_qpairs);
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002133 }
2134 ql_log_pci(ql_log_info, ha->pdev, 0x011c,
Michael Hernandezd7459522016-12-12 14:40:07 -08002135 "MSI-X vector count: %d.\n", ha->msix_count);
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002136 } else
2137 ql_log_pci(ql_log_info, ha->pdev, 0x011e,
2138 "BAR 1 not enabled.\n");
2139
2140mqiobase_exit:
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002141 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x011f,
Michael Hernandezf54f2cb2017-02-15 15:37:19 -08002142 "MSIX Count: %d.\n", ha->msix_count);
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002143 return 0;
2144
2145iospace_error_exit:
2146 return -ENOMEM;
2147}
2148
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002149static struct isp_operations qla2100_isp_ops = {
2150 .pci_config = qla2100_pci_config,
2151 .reset_chip = qla2x00_reset_chip,
2152 .chip_diag = qla2x00_chip_diag,
2153 .config_rings = qla2x00_config_rings,
2154 .reset_adapter = qla2x00_reset_adapter,
2155 .nvram_config = qla2x00_nvram_config,
2156 .update_fw_options = qla2x00_update_fw_options,
2157 .load_risc = qla2x00_load_risc,
2158 .pci_info_str = qla2x00_pci_info_str,
2159 .fw_version_str = qla2x00_fw_version_str,
2160 .intr_handler = qla2100_intr_handler,
2161 .enable_intrs = qla2x00_enable_intrs,
2162 .disable_intrs = qla2x00_disable_intrs,
2163 .abort_command = qla2x00_abort_command,
Andrew Vasquez523ec772008-04-03 13:13:24 -07002164 .target_reset = qla2x00_abort_target,
2165 .lun_reset = qla2x00_lun_reset,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002166 .fabric_login = qla2x00_login_fabric,
2167 .fabric_logout = qla2x00_fabric_logout,
2168 .calc_req_entries = qla2x00_calc_iocbs_32,
2169 .build_iocbs = qla2x00_build_scsi_iocbs_32,
2170 .prep_ms_iocb = qla2x00_prep_ms_iocb,
2171 .prep_ms_fdmi_iocb = qla2x00_prep_ms_fdmi_iocb,
2172 .read_nvram = qla2x00_read_nvram_data,
2173 .write_nvram = qla2x00_write_nvram_data,
2174 .fw_dump = qla2100_fw_dump,
2175 .beacon_on = NULL,
2176 .beacon_off = NULL,
2177 .beacon_blink = NULL,
2178 .read_optrom = qla2x00_read_optrom_data,
2179 .write_optrom = qla2x00_write_optrom_data,
2180 .get_flash_version = qla2x00_get_flash_version,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002181 .start_scsi = qla2x00_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002182 .start_scsi_mq = NULL,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002183 .abort_isp = qla2x00_abort_isp,
Giridhar Malavali706f4572011-11-18 09:03:16 -08002184 .iospace_config = qla2x00_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002185 .initialize_adapter = qla2x00_initialize_adapter,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002186};
2187
2188static struct isp_operations qla2300_isp_ops = {
2189 .pci_config = qla2300_pci_config,
2190 .reset_chip = qla2x00_reset_chip,
2191 .chip_diag = qla2x00_chip_diag,
2192 .config_rings = qla2x00_config_rings,
2193 .reset_adapter = qla2x00_reset_adapter,
2194 .nvram_config = qla2x00_nvram_config,
2195 .update_fw_options = qla2x00_update_fw_options,
2196 .load_risc = qla2x00_load_risc,
2197 .pci_info_str = qla2x00_pci_info_str,
2198 .fw_version_str = qla2x00_fw_version_str,
2199 .intr_handler = qla2300_intr_handler,
2200 .enable_intrs = qla2x00_enable_intrs,
2201 .disable_intrs = qla2x00_disable_intrs,
2202 .abort_command = qla2x00_abort_command,
Andrew Vasquez523ec772008-04-03 13:13:24 -07002203 .target_reset = qla2x00_abort_target,
2204 .lun_reset = qla2x00_lun_reset,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002205 .fabric_login = qla2x00_login_fabric,
2206 .fabric_logout = qla2x00_fabric_logout,
2207 .calc_req_entries = qla2x00_calc_iocbs_32,
2208 .build_iocbs = qla2x00_build_scsi_iocbs_32,
2209 .prep_ms_iocb = qla2x00_prep_ms_iocb,
2210 .prep_ms_fdmi_iocb = qla2x00_prep_ms_fdmi_iocb,
2211 .read_nvram = qla2x00_read_nvram_data,
2212 .write_nvram = qla2x00_write_nvram_data,
2213 .fw_dump = qla2300_fw_dump,
2214 .beacon_on = qla2x00_beacon_on,
2215 .beacon_off = qla2x00_beacon_off,
2216 .beacon_blink = qla2x00_beacon_blink,
2217 .read_optrom = qla2x00_read_optrom_data,
2218 .write_optrom = qla2x00_write_optrom_data,
2219 .get_flash_version = qla2x00_get_flash_version,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002220 .start_scsi = qla2x00_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002221 .start_scsi_mq = NULL,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002222 .abort_isp = qla2x00_abort_isp,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002223 .iospace_config = qla2x00_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002224 .initialize_adapter = qla2x00_initialize_adapter,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002225};
2226
2227static struct isp_operations qla24xx_isp_ops = {
2228 .pci_config = qla24xx_pci_config,
2229 .reset_chip = qla24xx_reset_chip,
2230 .chip_diag = qla24xx_chip_diag,
2231 .config_rings = qla24xx_config_rings,
2232 .reset_adapter = qla24xx_reset_adapter,
2233 .nvram_config = qla24xx_nvram_config,
2234 .update_fw_options = qla24xx_update_fw_options,
2235 .load_risc = qla24xx_load_risc,
2236 .pci_info_str = qla24xx_pci_info_str,
2237 .fw_version_str = qla24xx_fw_version_str,
2238 .intr_handler = qla24xx_intr_handler,
2239 .enable_intrs = qla24xx_enable_intrs,
2240 .disable_intrs = qla24xx_disable_intrs,
2241 .abort_command = qla24xx_abort_command,
Andrew Vasquez523ec772008-04-03 13:13:24 -07002242 .target_reset = qla24xx_abort_target,
2243 .lun_reset = qla24xx_lun_reset,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002244 .fabric_login = qla24xx_login_fabric,
2245 .fabric_logout = qla24xx_fabric_logout,
2246 .calc_req_entries = NULL,
2247 .build_iocbs = NULL,
2248 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2249 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2250 .read_nvram = qla24xx_read_nvram_data,
2251 .write_nvram = qla24xx_write_nvram_data,
2252 .fw_dump = qla24xx_fw_dump,
2253 .beacon_on = qla24xx_beacon_on,
2254 .beacon_off = qla24xx_beacon_off,
2255 .beacon_blink = qla24xx_beacon_blink,
2256 .read_optrom = qla24xx_read_optrom_data,
2257 .write_optrom = qla24xx_write_optrom_data,
2258 .get_flash_version = qla24xx_get_flash_version,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002259 .start_scsi = qla24xx_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002260 .start_scsi_mq = NULL,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002261 .abort_isp = qla2x00_abort_isp,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002262 .iospace_config = qla2x00_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002263 .initialize_adapter = qla2x00_initialize_adapter,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002264};
2265
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002266static struct isp_operations qla25xx_isp_ops = {
2267 .pci_config = qla25xx_pci_config,
2268 .reset_chip = qla24xx_reset_chip,
2269 .chip_diag = qla24xx_chip_diag,
2270 .config_rings = qla24xx_config_rings,
2271 .reset_adapter = qla24xx_reset_adapter,
2272 .nvram_config = qla24xx_nvram_config,
2273 .update_fw_options = qla24xx_update_fw_options,
2274 .load_risc = qla24xx_load_risc,
2275 .pci_info_str = qla24xx_pci_info_str,
2276 .fw_version_str = qla24xx_fw_version_str,
2277 .intr_handler = qla24xx_intr_handler,
2278 .enable_intrs = qla24xx_enable_intrs,
2279 .disable_intrs = qla24xx_disable_intrs,
2280 .abort_command = qla24xx_abort_command,
Andrew Vasquez523ec772008-04-03 13:13:24 -07002281 .target_reset = qla24xx_abort_target,
2282 .lun_reset = qla24xx_lun_reset,
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002283 .fabric_login = qla24xx_login_fabric,
2284 .fabric_logout = qla24xx_fabric_logout,
2285 .calc_req_entries = NULL,
2286 .build_iocbs = NULL,
2287 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2288 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2289 .read_nvram = qla25xx_read_nvram_data,
2290 .write_nvram = qla25xx_write_nvram_data,
2291 .fw_dump = qla25xx_fw_dump,
2292 .beacon_on = qla24xx_beacon_on,
2293 .beacon_off = qla24xx_beacon_off,
2294 .beacon_blink = qla24xx_beacon_blink,
Andrew Vasquez338c9162007-09-20 14:07:33 -07002295 .read_optrom = qla25xx_read_optrom_data,
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002296 .write_optrom = qla24xx_write_optrom_data,
2297 .get_flash_version = qla24xx_get_flash_version,
Arun Easibad75002010-05-04 15:01:30 -07002298 .start_scsi = qla24xx_dif_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002299 .start_scsi_mq = qla2xxx_dif_start_scsi_mq,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002300 .abort_isp = qla2x00_abort_isp,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002301 .iospace_config = qla2x00_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002302 .initialize_adapter = qla2x00_initialize_adapter,
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002303};
2304
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002305static struct isp_operations qla81xx_isp_ops = {
2306 .pci_config = qla25xx_pci_config,
2307 .reset_chip = qla24xx_reset_chip,
2308 .chip_diag = qla24xx_chip_diag,
2309 .config_rings = qla24xx_config_rings,
2310 .reset_adapter = qla24xx_reset_adapter,
2311 .nvram_config = qla81xx_nvram_config,
Giridhar Malavali37efd512020-02-26 14:40:07 -08002312 .update_fw_options = qla24xx_update_fw_options,
Andrew Vasquezeaac30b2009-01-22 09:45:32 -08002313 .load_risc = qla81xx_load_risc,
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002314 .pci_info_str = qla24xx_pci_info_str,
2315 .fw_version_str = qla24xx_fw_version_str,
2316 .intr_handler = qla24xx_intr_handler,
2317 .enable_intrs = qla24xx_enable_intrs,
2318 .disable_intrs = qla24xx_disable_intrs,
2319 .abort_command = qla24xx_abort_command,
2320 .target_reset = qla24xx_abort_target,
2321 .lun_reset = qla24xx_lun_reset,
2322 .fabric_login = qla24xx_login_fabric,
2323 .fabric_logout = qla24xx_fabric_logout,
2324 .calc_req_entries = NULL,
2325 .build_iocbs = NULL,
2326 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2327 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
Andrew Vasquez3d79038f2009-03-24 09:08:14 -07002328 .read_nvram = NULL,
2329 .write_nvram = NULL,
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002330 .fw_dump = qla81xx_fw_dump,
2331 .beacon_on = qla24xx_beacon_on,
2332 .beacon_off = qla24xx_beacon_off,
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002333 .beacon_blink = qla83xx_beacon_blink,
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002334 .read_optrom = qla25xx_read_optrom_data,
2335 .write_optrom = qla24xx_write_optrom_data,
2336 .get_flash_version = qla24xx_get_flash_version,
Arun Easiba77ef52010-05-28 15:08:27 -07002337 .start_scsi = qla24xx_dif_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002338 .start_scsi_mq = qla2xxx_dif_start_scsi_mq,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002339 .abort_isp = qla2x00_abort_isp,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002340 .iospace_config = qla2x00_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002341 .initialize_adapter = qla2x00_initialize_adapter,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002342};
2343
2344static struct isp_operations qla82xx_isp_ops = {
2345 .pci_config = qla82xx_pci_config,
2346 .reset_chip = qla82xx_reset_chip,
2347 .chip_diag = qla24xx_chip_diag,
2348 .config_rings = qla82xx_config_rings,
2349 .reset_adapter = qla24xx_reset_adapter,
2350 .nvram_config = qla81xx_nvram_config,
2351 .update_fw_options = qla24xx_update_fw_options,
2352 .load_risc = qla82xx_load_risc,
Atul Deshmukh9d55ca62012-08-22 14:21:14 -04002353 .pci_info_str = qla24xx_pci_info_str,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002354 .fw_version_str = qla24xx_fw_version_str,
2355 .intr_handler = qla82xx_intr_handler,
2356 .enable_intrs = qla82xx_enable_intrs,
2357 .disable_intrs = qla82xx_disable_intrs,
2358 .abort_command = qla24xx_abort_command,
2359 .target_reset = qla24xx_abort_target,
2360 .lun_reset = qla24xx_lun_reset,
2361 .fabric_login = qla24xx_login_fabric,
2362 .fabric_logout = qla24xx_fabric_logout,
2363 .calc_req_entries = NULL,
2364 .build_iocbs = NULL,
2365 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2366 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2367 .read_nvram = qla24xx_read_nvram_data,
2368 .write_nvram = qla24xx_write_nvram_data,
Chad Dupuisa1b23c52014-02-26 04:15:12 -05002369 .fw_dump = qla82xx_fw_dump,
Saurav Kashyap999916d2011-08-16 11:31:45 -07002370 .beacon_on = qla82xx_beacon_on,
2371 .beacon_off = qla82xx_beacon_off,
2372 .beacon_blink = NULL,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002373 .read_optrom = qla82xx_read_optrom_data,
2374 .write_optrom = qla82xx_write_optrom_data,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002375 .get_flash_version = qla82xx_get_flash_version,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002376 .start_scsi = qla82xx_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002377 .start_scsi_mq = NULL,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002378 .abort_isp = qla82xx_abort_isp,
Giridhar Malavali706f4572011-11-18 09:03:16 -08002379 .iospace_config = qla82xx_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002380 .initialize_adapter = qla2x00_initialize_adapter,
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002381};
2382
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002383static struct isp_operations qla8044_isp_ops = {
2384 .pci_config = qla82xx_pci_config,
2385 .reset_chip = qla82xx_reset_chip,
2386 .chip_diag = qla24xx_chip_diag,
2387 .config_rings = qla82xx_config_rings,
2388 .reset_adapter = qla24xx_reset_adapter,
2389 .nvram_config = qla81xx_nvram_config,
2390 .update_fw_options = qla24xx_update_fw_options,
2391 .load_risc = qla82xx_load_risc,
2392 .pci_info_str = qla24xx_pci_info_str,
2393 .fw_version_str = qla24xx_fw_version_str,
2394 .intr_handler = qla8044_intr_handler,
2395 .enable_intrs = qla82xx_enable_intrs,
2396 .disable_intrs = qla82xx_disable_intrs,
2397 .abort_command = qla24xx_abort_command,
2398 .target_reset = qla24xx_abort_target,
2399 .lun_reset = qla24xx_lun_reset,
2400 .fabric_login = qla24xx_login_fabric,
2401 .fabric_logout = qla24xx_fabric_logout,
2402 .calc_req_entries = NULL,
2403 .build_iocbs = NULL,
2404 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2405 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2406 .read_nvram = NULL,
2407 .write_nvram = NULL,
Chad Dupuisa1b23c52014-02-26 04:15:12 -05002408 .fw_dump = qla8044_fw_dump,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002409 .beacon_on = qla82xx_beacon_on,
2410 .beacon_off = qla82xx_beacon_off,
2411 .beacon_blink = NULL,
Saurav Kashyap888e6392014-02-26 04:15:13 -05002412 .read_optrom = qla8044_read_optrom_data,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002413 .write_optrom = qla8044_write_optrom_data,
2414 .get_flash_version = qla82xx_get_flash_version,
2415 .start_scsi = qla82xx_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002416 .start_scsi_mq = NULL,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002417 .abort_isp = qla8044_abort_isp,
2418 .iospace_config = qla82xx_iospace_config,
2419 .initialize_adapter = qla2x00_initialize_adapter,
2420};
2421
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002422static struct isp_operations qla83xx_isp_ops = {
2423 .pci_config = qla25xx_pci_config,
2424 .reset_chip = qla24xx_reset_chip,
2425 .chip_diag = qla24xx_chip_diag,
2426 .config_rings = qla24xx_config_rings,
2427 .reset_adapter = qla24xx_reset_adapter,
2428 .nvram_config = qla81xx_nvram_config,
Giridhar Malavali37efd512020-02-26 14:40:07 -08002429 .update_fw_options = qla24xx_update_fw_options,
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002430 .load_risc = qla81xx_load_risc,
2431 .pci_info_str = qla24xx_pci_info_str,
2432 .fw_version_str = qla24xx_fw_version_str,
2433 .intr_handler = qla24xx_intr_handler,
2434 .enable_intrs = qla24xx_enable_intrs,
2435 .disable_intrs = qla24xx_disable_intrs,
2436 .abort_command = qla24xx_abort_command,
2437 .target_reset = qla24xx_abort_target,
2438 .lun_reset = qla24xx_lun_reset,
2439 .fabric_login = qla24xx_login_fabric,
2440 .fabric_logout = qla24xx_fabric_logout,
2441 .calc_req_entries = NULL,
2442 .build_iocbs = NULL,
2443 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2444 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2445 .read_nvram = NULL,
2446 .write_nvram = NULL,
2447 .fw_dump = qla83xx_fw_dump,
2448 .beacon_on = qla24xx_beacon_on,
2449 .beacon_off = qla24xx_beacon_off,
2450 .beacon_blink = qla83xx_beacon_blink,
2451 .read_optrom = qla25xx_read_optrom_data,
2452 .write_optrom = qla24xx_write_optrom_data,
2453 .get_flash_version = qla24xx_get_flash_version,
2454 .start_scsi = qla24xx_dif_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002455 .start_scsi_mq = qla2xxx_dif_start_scsi_mq,
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002456 .abort_isp = qla2x00_abort_isp,
2457 .iospace_config = qla83xx_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002458 .initialize_adapter = qla2x00_initialize_adapter,
2459};
2460
2461static struct isp_operations qlafx00_isp_ops = {
2462 .pci_config = qlafx00_pci_config,
2463 .reset_chip = qlafx00_soft_reset,
2464 .chip_diag = qlafx00_chip_diag,
2465 .config_rings = qlafx00_config_rings,
2466 .reset_adapter = qlafx00_soft_reset,
2467 .nvram_config = NULL,
2468 .update_fw_options = NULL,
2469 .load_risc = NULL,
2470 .pci_info_str = qlafx00_pci_info_str,
2471 .fw_version_str = qlafx00_fw_version_str,
2472 .intr_handler = qlafx00_intr_handler,
2473 .enable_intrs = qlafx00_enable_intrs,
2474 .disable_intrs = qlafx00_disable_intrs,
Armen Baloyan4440e462014-02-26 04:15:18 -05002475 .abort_command = qla24xx_async_abort_command,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002476 .target_reset = qlafx00_abort_target,
2477 .lun_reset = qlafx00_lun_reset,
2478 .fabric_login = NULL,
2479 .fabric_logout = NULL,
2480 .calc_req_entries = NULL,
2481 .build_iocbs = NULL,
2482 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2483 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2484 .read_nvram = qla24xx_read_nvram_data,
2485 .write_nvram = qla24xx_write_nvram_data,
2486 .fw_dump = NULL,
2487 .beacon_on = qla24xx_beacon_on,
2488 .beacon_off = qla24xx_beacon_off,
2489 .beacon_blink = NULL,
2490 .read_optrom = qla24xx_read_optrom_data,
2491 .write_optrom = qla24xx_write_optrom_data,
2492 .get_flash_version = qla24xx_get_flash_version,
2493 .start_scsi = qlafx00_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002494 .start_scsi_mq = NULL,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002495 .abort_isp = qlafx00_abort_isp,
2496 .iospace_config = qlafx00_iospace_config,
2497 .initialize_adapter = qlafx00_initialize_adapter,
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002498};
2499
Chad Dupuisf73cb692014-02-26 04:15:06 -05002500static struct isp_operations qla27xx_isp_ops = {
2501 .pci_config = qla25xx_pci_config,
2502 .reset_chip = qla24xx_reset_chip,
2503 .chip_diag = qla24xx_chip_diag,
2504 .config_rings = qla24xx_config_rings,
2505 .reset_adapter = qla24xx_reset_adapter,
2506 .nvram_config = qla81xx_nvram_config,
Andrew Vasqueza36f1442019-07-26 09:07:37 -07002507 .update_fw_options = qla24xx_update_fw_options,
Chad Dupuisf73cb692014-02-26 04:15:06 -05002508 .load_risc = qla81xx_load_risc,
2509 .pci_info_str = qla24xx_pci_info_str,
2510 .fw_version_str = qla24xx_fw_version_str,
2511 .intr_handler = qla24xx_intr_handler,
2512 .enable_intrs = qla24xx_enable_intrs,
2513 .disable_intrs = qla24xx_disable_intrs,
2514 .abort_command = qla24xx_abort_command,
2515 .target_reset = qla24xx_abort_target,
2516 .lun_reset = qla24xx_lun_reset,
2517 .fabric_login = qla24xx_login_fabric,
2518 .fabric_logout = qla24xx_fabric_logout,
2519 .calc_req_entries = NULL,
2520 .build_iocbs = NULL,
2521 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2522 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2523 .read_nvram = NULL,
2524 .write_nvram = NULL,
2525 .fw_dump = qla27xx_fwdump,
Arun Easicbb01c22020-03-31 03:40:13 -07002526 .mpi_fw_dump = qla27xx_mpi_fwdump,
Chad Dupuisf73cb692014-02-26 04:15:06 -05002527 .beacon_on = qla24xx_beacon_on,
2528 .beacon_off = qla24xx_beacon_off,
2529 .beacon_blink = qla83xx_beacon_blink,
2530 .read_optrom = qla25xx_read_optrom_data,
2531 .write_optrom = qla24xx_write_optrom_data,
2532 .get_flash_version = qla24xx_get_flash_version,
2533 .start_scsi = qla24xx_dif_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002534 .start_scsi_mq = qla2xxx_dif_start_scsi_mq,
Chad Dupuisf73cb692014-02-26 04:15:06 -05002535 .abort_isp = qla2x00_abort_isp,
2536 .iospace_config = qla83xx_iospace_config,
2537 .initialize_adapter = qla2x00_initialize_adapter,
2538};
2539
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002540static inline void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002541qla2x00_set_isp_flags(struct qla_hw_data *ha)
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002542{
2543 ha->device_type = DT_EXTENDED_IDS;
2544 switch (ha->pdev->device) {
2545 case PCI_DEVICE_ID_QLOGIC_ISP2100:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002546 ha->isp_type |= DT_ISP2100;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002547 ha->device_type &= ~DT_EXTENDED_IDS;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002548 ha->fw_srisc_address = RISC_START_ADDRESS_2100;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002549 break;
2550 case PCI_DEVICE_ID_QLOGIC_ISP2200:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002551 ha->isp_type |= DT_ISP2200;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002552 ha->device_type &= ~DT_EXTENDED_IDS;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002553 ha->fw_srisc_address = RISC_START_ADDRESS_2100;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002554 break;
2555 case PCI_DEVICE_ID_QLOGIC_ISP2300:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002556 ha->isp_type |= DT_ISP2300;
andrew.vasquez@qlogic.com4a59f712006-03-09 14:27:39 -08002557 ha->device_type |= DT_ZIO_SUPPORTED;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002558 ha->fw_srisc_address = RISC_START_ADDRESS_2300;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002559 break;
2560 case PCI_DEVICE_ID_QLOGIC_ISP2312:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002561 ha->isp_type |= DT_ISP2312;
andrew.vasquez@qlogic.com4a59f712006-03-09 14:27:39 -08002562 ha->device_type |= DT_ZIO_SUPPORTED;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002563 ha->fw_srisc_address = RISC_START_ADDRESS_2300;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002564 break;
2565 case PCI_DEVICE_ID_QLOGIC_ISP2322:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002566 ha->isp_type |= DT_ISP2322;
andrew.vasquez@qlogic.com4a59f712006-03-09 14:27:39 -08002567 ha->device_type |= DT_ZIO_SUPPORTED;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002568 if (ha->pdev->subsystem_vendor == 0x1028 &&
2569 ha->pdev->subsystem_device == 0x0170)
2570 ha->device_type |= DT_OEM_001;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002571 ha->fw_srisc_address = RISC_START_ADDRESS_2300;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002572 break;
2573 case PCI_DEVICE_ID_QLOGIC_ISP6312:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002574 ha->isp_type |= DT_ISP6312;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002575 ha->fw_srisc_address = RISC_START_ADDRESS_2300;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002576 break;
2577 case PCI_DEVICE_ID_QLOGIC_ISP6322:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002578 ha->isp_type |= DT_ISP6322;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002579 ha->fw_srisc_address = RISC_START_ADDRESS_2300;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002580 break;
2581 case PCI_DEVICE_ID_QLOGIC_ISP2422:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002582 ha->isp_type |= DT_ISP2422;
andrew.vasquez@qlogic.com4a59f712006-03-09 14:27:39 -08002583 ha->device_type |= DT_ZIO_SUPPORTED;
Andrew Vasqueze4289242007-07-19 15:05:56 -07002584 ha->device_type |= DT_FWI2;
Andrew Vasquezc76f2c02007-07-19 15:05:57 -07002585 ha->device_type |= DT_IIDMA;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002586 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002587 break;
2588 case PCI_DEVICE_ID_QLOGIC_ISP2432:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002589 ha->isp_type |= DT_ISP2432;
andrew.vasquez@qlogic.com4a59f712006-03-09 14:27:39 -08002590 ha->device_type |= DT_ZIO_SUPPORTED;
Andrew Vasqueze4289242007-07-19 15:05:56 -07002591 ha->device_type |= DT_FWI2;
Andrew Vasquezc76f2c02007-07-19 15:05:57 -07002592 ha->device_type |= DT_IIDMA;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002593 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002594 break;
Harihara Kadayam4d4df192008-04-03 13:13:26 -07002595 case PCI_DEVICE_ID_QLOGIC_ISP8432:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002596 ha->isp_type |= DT_ISP8432;
Harihara Kadayam4d4df192008-04-03 13:13:26 -07002597 ha->device_type |= DT_ZIO_SUPPORTED;
2598 ha->device_type |= DT_FWI2;
2599 ha->device_type |= DT_IIDMA;
2600 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2601 break;
andrew.vasquez@qlogic.com044cc6c2006-03-09 14:27:13 -08002602 case PCI_DEVICE_ID_QLOGIC_ISP5422:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002603 ha->isp_type |= DT_ISP5422;
Andrew Vasqueze4289242007-07-19 15:05:56 -07002604 ha->device_type |= DT_FWI2;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002605 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002606 break;
andrew.vasquez@qlogic.com044cc6c2006-03-09 14:27:13 -08002607 case PCI_DEVICE_ID_QLOGIC_ISP5432:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002608 ha->isp_type |= DT_ISP5432;
Andrew Vasqueze4289242007-07-19 15:05:56 -07002609 ha->device_type |= DT_FWI2;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002610 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002611 break;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002612 case PCI_DEVICE_ID_QLOGIC_ISP2532:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002613 ha->isp_type |= DT_ISP2532;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002614 ha->device_type |= DT_ZIO_SUPPORTED;
2615 ha->device_type |= DT_FWI2;
2616 ha->device_type |= DT_IIDMA;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002617 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2618 break;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002619 case PCI_DEVICE_ID_QLOGIC_ISP8001:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002620 ha->isp_type |= DT_ISP8001;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002621 ha->device_type |= DT_ZIO_SUPPORTED;
2622 ha->device_type |= DT_FWI2;
2623 ha->device_type |= DT_IIDMA;
2624 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2625 break;
Giridhar Malavalia9083012010-04-12 17:59:55 -07002626 case PCI_DEVICE_ID_QLOGIC_ISP8021:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002627 ha->isp_type |= DT_ISP8021;
Giridhar Malavalia9083012010-04-12 17:59:55 -07002628 ha->device_type |= DT_ZIO_SUPPORTED;
2629 ha->device_type |= DT_FWI2;
2630 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2631 /* Initialize 82XX ISP flags */
2632 qla82xx_init_flags(ha);
2633 break;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002634 case PCI_DEVICE_ID_QLOGIC_ISP8044:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002635 ha->isp_type |= DT_ISP8044;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002636 ha->device_type |= DT_ZIO_SUPPORTED;
2637 ha->device_type |= DT_FWI2;
2638 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2639 /* Initialize 82XX ISP flags */
2640 qla82xx_init_flags(ha);
2641 break;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002642 case PCI_DEVICE_ID_QLOGIC_ISP2031:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002643 ha->isp_type |= DT_ISP2031;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002644 ha->device_type |= DT_ZIO_SUPPORTED;
2645 ha->device_type |= DT_FWI2;
2646 ha->device_type |= DT_IIDMA;
2647 ha->device_type |= DT_T10_PI;
2648 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2649 break;
2650 case PCI_DEVICE_ID_QLOGIC_ISP8031:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002651 ha->isp_type |= DT_ISP8031;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002652 ha->device_type |= DT_ZIO_SUPPORTED;
2653 ha->device_type |= DT_FWI2;
2654 ha->device_type |= DT_IIDMA;
2655 ha->device_type |= DT_T10_PI;
2656 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2657 break;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002658 case PCI_DEVICE_ID_QLOGIC_ISPF001:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002659 ha->isp_type |= DT_ISPFX00;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002660 break;
Chad Dupuisf73cb692014-02-26 04:15:06 -05002661 case PCI_DEVICE_ID_QLOGIC_ISP2071:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002662 ha->isp_type |= DT_ISP2071;
Chad Dupuisf73cb692014-02-26 04:15:06 -05002663 ha->device_type |= DT_ZIO_SUPPORTED;
2664 ha->device_type |= DT_FWI2;
2665 ha->device_type |= DT_IIDMA;
Himanshu Madhani8ce3f572016-01-27 12:03:36 -05002666 ha->device_type |= DT_T10_PI;
Chad Dupuisf73cb692014-02-26 04:15:06 -05002667 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2668 break;
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04002669 case PCI_DEVICE_ID_QLOGIC_ISP2271:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002670 ha->isp_type |= DT_ISP2271;
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04002671 ha->device_type |= DT_ZIO_SUPPORTED;
2672 ha->device_type |= DT_FWI2;
2673 ha->device_type |= DT_IIDMA;
Himanshu Madhani8ce3f572016-01-27 12:03:36 -05002674 ha->device_type |= DT_T10_PI;
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04002675 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2676 break;
Sawan Chandak2b489922015-08-04 13:38:03 -04002677 case PCI_DEVICE_ID_QLOGIC_ISP2261:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002678 ha->isp_type |= DT_ISP2261;
Sawan Chandak2b489922015-08-04 13:38:03 -04002679 ha->device_type |= DT_ZIO_SUPPORTED;
2680 ha->device_type |= DT_FWI2;
2681 ha->device_type |= DT_IIDMA;
Himanshu Madhani8ce3f572016-01-27 12:03:36 -05002682 ha->device_type |= DT_T10_PI;
Sawan Chandak2b489922015-08-04 13:38:03 -04002683 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2684 break;
Joe Carnuccioecc89f22019-03-12 11:08:13 -07002685 case PCI_DEVICE_ID_QLOGIC_ISP2081:
2686 case PCI_DEVICE_ID_QLOGIC_ISP2089:
2687 ha->isp_type |= DT_ISP2081;
2688 ha->device_type |= DT_ZIO_SUPPORTED;
2689 ha->device_type |= DT_FWI2;
2690 ha->device_type |= DT_IIDMA;
2691 ha->device_type |= DT_T10_PI;
2692 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2693 break;
2694 case PCI_DEVICE_ID_QLOGIC_ISP2281:
2695 case PCI_DEVICE_ID_QLOGIC_ISP2289:
2696 ha->isp_type |= DT_ISP2281;
2697 ha->device_type |= DT_ZIO_SUPPORTED;
2698 ha->device_type |= DT_FWI2;
2699 ha->device_type |= DT_IIDMA;
2700 ha->device_type |= DT_T10_PI;
2701 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2702 break;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002703 }
Anirban Chakrabortye5b68a62009-04-06 22:33:50 -07002704
Giridhar Malavalia9083012010-04-12 17:59:55 -07002705 if (IS_QLA82XX(ha))
Saurav Kashyap43a9c382014-02-26 04:15:16 -05002706 ha->port_no = ha->portnum & 1;
Chad Dupuisf73cb692014-02-26 04:15:06 -05002707 else {
Giridhar Malavalia9083012010-04-12 17:59:55 -07002708 /* Get adapter physical port no from interrupt pin register. */
2709 pci_read_config_byte(ha->pdev, PCI_INTERRUPT_PIN, &ha->port_no);
Joe Carnuccioecc89f22019-03-12 11:08:13 -07002710 if (IS_QLA25XX(ha) || IS_QLA2031(ha) ||
2711 IS_QLA27XX(ha) || IS_QLA28XX(ha))
Chad Dupuisf73cb692014-02-26 04:15:06 -05002712 ha->port_no--;
2713 else
2714 ha->port_no = !(ha->port_no & 1);
2715 }
Giridhar Malavalia9083012010-04-12 17:59:55 -07002716
Saurav Kashyap7c3df132011-07-14 12:00:13 -07002717 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x000b,
Joe Perchesd8424f62011-11-18 09:03:06 -08002718 "device_type=0x%x port=%d fw_srisc_address=0x%x.\n",
Chad Dupuisf73cb692014-02-26 04:15:06 -05002719 ha->device_type, ha->port_no, ha->fw_srisc_address);
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002720}
2721
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002722static void
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002723qla2xxx_scan_start(struct Scsi_Host *shost)
2724{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002725 scsi_qla_host_t *vha = shost_priv(shost);
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002726
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07002727 if (vha->hw->flags.running_gold_fw)
2728 return;
2729
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002730 set_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags);
2731 set_bit(LOCAL_LOOP_UPDATE, &vha->dpc_flags);
2732 set_bit(RSCN_UPDATE, &vha->dpc_flags);
2733 set_bit(NPIV_CONFIG_NEEDED, &vha->dpc_flags);
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002734}
2735
2736static int
2737qla2xxx_scan_finished(struct Scsi_Host *shost, unsigned long time)
2738{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002739 scsi_qla_host_t *vha = shost_priv(shost);
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002740
Bill Kuzejaa5dd506e2016-10-21 16:45:27 -04002741 if (test_bit(UNLOADING, &vha->dpc_flags))
2742 return 1;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002743 if (!vha->host)
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002744 return 1;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002745 if (time > vha->hw->loop_reset_delay * HZ)
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002746 return 1;
2747
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002748 return atomic_read(&vha->loop_state) == LOOP_READY;
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002749}
2750
Quinn Tranec7193e2017-03-15 09:48:55 -07002751static void qla2x00_iocb_work_fn(struct work_struct *work)
2752{
2753 struct scsi_qla_host *vha = container_of(work,
2754 struct scsi_qla_host, iocb_work);
Quinn Tran9b3e0f42017-12-28 12:33:16 -08002755 struct qla_hw_data *ha = vha->hw;
2756 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
Quinn Tran0aca7782018-09-04 14:19:16 -07002757 int i = 2;
Quinn Tran9b3e0f42017-12-28 12:33:16 -08002758 unsigned long flags;
Quinn Tranec7193e2017-03-15 09:48:55 -07002759
Quinn Tran9b3e0f42017-12-28 12:33:16 -08002760 if (test_bit(UNLOADING, &base_vha->dpc_flags))
2761 return;
2762
2763 while (!list_empty(&vha->work_list) && i > 0) {
Quinn Tranec7193e2017-03-15 09:48:55 -07002764 qla2x00_do_work(vha);
Quinn Tran9b3e0f42017-12-28 12:33:16 -08002765 i--;
Quinn Tranec7193e2017-03-15 09:48:55 -07002766 }
Quinn Tran9b3e0f42017-12-28 12:33:16 -08002767
2768 spin_lock_irqsave(&vha->work_lock, flags);
2769 clear_bit(IOCB_WORK_ACTIVE, &vha->dpc_flags);
2770 spin_unlock_irqrestore(&vha->work_lock, flags);
Quinn Tranec7193e2017-03-15 09:48:55 -07002771}
2772
Linus Torvalds1da177e2005-04-16 15:20:36 -07002773/*
2774 * PCI driver interface
2775 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -08002776static int
Andrew Vasquez7ee61392006-06-23 16:11:22 -07002777qla2x00_probe_one(struct pci_dev *pdev, const struct pci_device_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002778{
Andrew Vasqueza1541d52005-06-09 17:21:28 -07002779 int ret = -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002780 struct Scsi_Host *host;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002781 scsi_qla_host_t *base_vha = NULL;
2782 struct qla_hw_data *ha;
Andrew Vasquez29856e22007-08-12 18:22:52 -07002783 char pci_info[30];
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04002784 char fw_str[30], wq_name[30];
Andrew Vasquez54333832005-11-09 15:49:04 -08002785 struct scsi_host_template *sht;
Chad Dupuis642ef982012-02-09 11:15:57 -08002786 int bars, mem_only = 0;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002787 uint16_t req_length = 0, rsp_length = 0;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002788 struct req_que *req = NULL;
2789 struct rsp_que *rsp = NULL;
Michael Hernandez56012362016-12-12 14:40:08 -08002790 int i;
Michael Hernandezd7459522016-12-12 14:40:07 -08002791
Andrew Vasquez285d0322007-10-19 15:59:17 -07002792 bars = pci_select_bars(pdev, IORESOURCE_MEM | IORESOURCE_IO);
Giridhar Malavalia5326f82009-03-24 09:07:56 -07002793 sht = &qla2xxx_driver_template;
Andrew Vasquez285d0322007-10-19 15:59:17 -07002794 if (pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2422 ||
2795 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2432 ||
Harihara Kadayam4d4df192008-04-03 13:13:26 -07002796 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8432 ||
Andrew Vasquez285d0322007-10-19 15:59:17 -07002797 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP5422 ||
2798 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP5432 ||
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002799 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2532 ||
Giridhar Malavalia9083012010-04-12 17:59:55 -07002800 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8001 ||
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002801 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8021 ||
2802 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2031 ||
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002803 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8031 ||
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002804 pdev->device == PCI_DEVICE_ID_QLOGIC_ISPF001 ||
Chad Dupuisf73cb692014-02-26 04:15:06 -05002805 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8044 ||
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04002806 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2071 ||
Sawan Chandak2b489922015-08-04 13:38:03 -04002807 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2271 ||
Joe Carnuccioecc89f22019-03-12 11:08:13 -07002808 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2261 ||
2809 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2081 ||
2810 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2281 ||
2811 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2089 ||
2812 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2289) {
Andrew Vasquez285d0322007-10-19 15:59:17 -07002813 bars = pci_select_bars(pdev, IORESOURCE_MEM);
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002814 mem_only = 1;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07002815 ql_dbg_pci(ql_dbg_init, pdev, 0x0007,
2816 "Mem only adapter.\n");
Andrew Vasquez285d0322007-10-19 15:59:17 -07002817 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07002818 ql_dbg_pci(ql_dbg_init, pdev, 0x0008,
2819 "Bars=%d.\n", bars);
Andrew Vasquez285d0322007-10-19 15:59:17 -07002820
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002821 if (mem_only) {
2822 if (pci_enable_device_mem(pdev))
Johannes Thumshirnddff7ed2017-05-23 16:50:47 +02002823 return ret;
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002824 } else {
2825 if (pci_enable_device(pdev))
Johannes Thumshirnddff7ed2017-05-23 16:50:47 +02002826 return ret;
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002827 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002828
Jesse Barnes09276782008-10-18 17:33:19 -07002829 /* This may fail but that's ok */
2830 pci_enable_pcie_error_reporting(pdev);
Seokmann Ju14e660e2007-09-20 14:07:36 -07002831
Giridhar Malavali5da05a22019-04-02 14:24:24 -07002832 /* Turn off T10-DIF when FC-NVMe is enabled */
2833 if (ql2xnvmeenable)
2834 ql2xenabledif = 0;
2835
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002836 ha = kzalloc(sizeof(struct qla_hw_data), GFP_KERNEL);
2837 if (!ha) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07002838 ql_log_pci(ql_log_fatal, pdev, 0x0009,
2839 "Unable to allocate memory for ha.\n");
Johannes Thumshirnddff7ed2017-05-23 16:50:47 +02002840 goto disable_device;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002841 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07002842 ql_dbg_pci(ql_dbg_init, pdev, 0x000a,
2843 "Memory allocated for ha=%p.\n", ha);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002844 ha->pdev = pdev;
Quinn Tran33e79972014-09-25 06:14:55 -04002845 INIT_LIST_HEAD(&ha->tgt.q_full_list);
2846 spin_lock_init(&ha->tgt.q_full_lock);
Quinn Tran75601512015-12-17 14:57:04 -05002847 spin_lock_init(&ha->tgt.sess_lock);
Quinn Tran2f424b92015-12-17 14:57:07 -05002848 spin_lock_init(&ha->tgt.atio_lock);
2849
Duane Grigsbydeeae7a2017-07-21 09:32:25 -07002850 atomic_set(&ha->nvme_active_aen_cnt, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002851
2852 /* Clear our data area */
Andrew Vasquez285d0322007-10-19 15:59:17 -07002853 ha->bars = bars;
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002854 ha->mem_only = mem_only;
Andrew Vasquezdf4bf0b2008-01-31 12:33:46 -08002855 spin_lock_init(&ha->hardware_lock);
Andrew Vasquez339aa702010-10-15 11:27:45 -07002856 spin_lock_init(&ha->vport_slock);
Saurav Kashyapa9b6f722012-08-22 14:21:01 -04002857 mutex_init(&ha->selflogin_lock);
Chad Dupuis7a8ab9c2014-02-26 04:14:56 -05002858 mutex_init(&ha->optrom_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002859
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002860 /* Set ISP-type information. */
2861 qla2x00_set_isp_flags(ha);
Duane Grigsbyca79cf62009-12-15 21:29:47 -08002862
2863 /* Set EEH reset type to fundamental if required by hba */
Joe Carnuccio95676112012-08-22 14:21:20 -04002864 if (IS_QLA24XX(ha) || IS_QLA25XX(ha) || IS_QLA81XX(ha) ||
Joe Carnuccioecc89f22019-03-12 11:08:13 -07002865 IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
Duane Grigsbyca79cf62009-12-15 21:29:47 -08002866 pdev->needs_freset = 1;
Duane Grigsbyca79cf62009-12-15 21:29:47 -08002867
Chad Dupuiscba1e472011-11-18 09:03:21 -08002868 ha->prev_topology = 0;
2869 ha->init_cb_size = sizeof(init_cb_t);
2870 ha->link_data_rate = PORT_SPEED_UNKNOWN;
2871 ha->optrom_size = OPTROM_SIZE_2300;
Quinn Trand1e36352017-12-28 12:33:12 -08002872 ha->max_exchg = FW_MAX_EXCHANGES_CNT;
Quinn Tranb2000802018-08-02 13:16:52 -07002873 atomic_set(&ha->num_pend_mbx_stage1, 0);
2874 atomic_set(&ha->num_pend_mbx_stage2, 0);
2875 atomic_set(&ha->num_pend_mbx_stage3, 0);
Quinn Tran8b4673b2018-09-04 14:19:14 -07002876 atomic_set(&ha->zio_threshold, DEFAULT_ZIO_THRESHOLD);
2877 ha->last_zio_threshold = DEFAULT_ZIO_THRESHOLD;
Chad Dupuiscba1e472011-11-18 09:03:21 -08002878
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002879 /* Assign ISP specific operations. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002880 if (IS_QLA2100(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08002881 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2100;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002882 ha->mbx_count = MAILBOX_REGISTER_COUNT_2100;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002883 req_length = REQUEST_ENTRY_CNT_2100;
2884 rsp_length = RESPONSE_ENTRY_CNT_2100;
2885 ha->max_loop_id = SNS_LAST_LOOP_ID_2100;
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002886 ha->gid_list_info_size = 4;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002887 ha->flash_conf_off = ~0;
2888 ha->flash_data_off = ~0;
2889 ha->nvram_conf_off = ~0;
2890 ha->nvram_data_off = ~0;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002891 ha->isp_ops = &qla2100_isp_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002892 } else if (IS_QLA2200(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08002893 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2100;
Andrew Vasquez67ddda32012-02-09 11:14:08 -08002894 ha->mbx_count = MAILBOX_REGISTER_COUNT_2200;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002895 req_length = REQUEST_ENTRY_CNT_2200;
2896 rsp_length = RESPONSE_ENTRY_CNT_2100;
2897 ha->max_loop_id = SNS_LAST_LOOP_ID_2100;
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002898 ha->gid_list_info_size = 4;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002899 ha->flash_conf_off = ~0;
2900 ha->flash_data_off = ~0;
2901 ha->nvram_conf_off = ~0;
2902 ha->nvram_data_off = ~0;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002903 ha->isp_ops = &qla2100_isp_ops;
Andrew Vasquezfca29702005-07-06 10:31:47 -07002904 } else if (IS_QLA23XX(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08002905 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2100;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002906 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002907 req_length = REQUEST_ENTRY_CNT_2200;
2908 rsp_length = RESPONSE_ENTRY_CNT_2300;
2909 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002910 ha->gid_list_info_size = 6;
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08002911 if (IS_QLA2322(ha) || IS_QLA6322(ha))
2912 ha->optrom_size = OPTROM_SIZE_2322;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002913 ha->flash_conf_off = ~0;
2914 ha->flash_data_off = ~0;
2915 ha->nvram_conf_off = ~0;
2916 ha->nvram_data_off = ~0;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002917 ha->isp_ops = &qla2300_isp_ops;
Harihara Kadayam4d4df192008-04-03 13:13:26 -07002918 } else if (IS_QLA24XX_TYPE(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08002919 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
Andrew Vasquezfca29702005-07-06 10:31:47 -07002920 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002921 req_length = REQUEST_ENTRY_CNT_24XX;
2922 rsp_length = RESPONSE_ENTRY_CNT_2300;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002923 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002924 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002925 ha->init_cb_size = sizeof(struct mid_init_cb_24xx);
Andrew Vasquezfca29702005-07-06 10:31:47 -07002926 ha->gid_list_info_size = 8;
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08002927 ha->optrom_size = OPTROM_SIZE_24XX;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002928 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA24XX;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002929 ha->isp_ops = &qla24xx_isp_ops;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002930 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF;
2931 ha->flash_data_off = FARX_ACCESS_FLASH_DATA;
2932 ha->nvram_conf_off = FARX_ACCESS_NVRAM_CONF;
2933 ha->nvram_data_off = FARX_ACCESS_NVRAM_DATA;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002934 } else if (IS_QLA25XX(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08002935 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002936 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002937 req_length = REQUEST_ENTRY_CNT_24XX;
2938 rsp_length = RESPONSE_ENTRY_CNT_2300;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002939 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002940 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002941 ha->init_cb_size = sizeof(struct mid_init_cb_24xx);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002942 ha->gid_list_info_size = 8;
2943 ha->optrom_size = OPTROM_SIZE_25XX;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002944 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002945 ha->isp_ops = &qla25xx_isp_ops;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002946 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF;
2947 ha->flash_data_off = FARX_ACCESS_FLASH_DATA;
2948 ha->nvram_conf_off = FARX_ACCESS_NVRAM_CONF;
2949 ha->nvram_data_off = FARX_ACCESS_NVRAM_DATA;
2950 } else if (IS_QLA81XX(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08002951 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002952 ha->mbx_count = MAILBOX_REGISTER_COUNT;
2953 req_length = REQUEST_ENTRY_CNT_24XX;
2954 rsp_length = RESPONSE_ENTRY_CNT_2300;
Arun Easiaa230bc2013-01-30 03:34:39 -05002955 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002956 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
2957 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
2958 ha->gid_list_info_size = 8;
2959 ha->optrom_size = OPTROM_SIZE_81XX;
Anirban Chakraborty40859ae2009-06-03 09:55:16 -07002960 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002961 ha->isp_ops = &qla81xx_isp_ops;
2962 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF_81XX;
2963 ha->flash_data_off = FARX_ACCESS_FLASH_DATA_81XX;
2964 ha->nvram_conf_off = ~0;
2965 ha->nvram_data_off = ~0;
Giridhar Malavalia9083012010-04-12 17:59:55 -07002966 } else if (IS_QLA82XX(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08002967 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
Giridhar Malavalia9083012010-04-12 17:59:55 -07002968 ha->mbx_count = MAILBOX_REGISTER_COUNT;
2969 req_length = REQUEST_ENTRY_CNT_82XX;
2970 rsp_length = RESPONSE_ENTRY_CNT_82XX;
2971 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
2972 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
2973 ha->gid_list_info_size = 8;
2974 ha->optrom_size = OPTROM_SIZE_82XX;
Andrew Vasquez087c6212010-11-23 16:52:48 -08002975 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
Giridhar Malavalia9083012010-04-12 17:59:55 -07002976 ha->isp_ops = &qla82xx_isp_ops;
2977 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF;
2978 ha->flash_data_off = FARX_ACCESS_FLASH_DATA;
2979 ha->nvram_conf_off = FARX_ACCESS_NVRAM_CONF;
2980 ha->nvram_data_off = FARX_ACCESS_NVRAM_DATA;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002981 } else if (IS_QLA8044(ha)) {
2982 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
2983 ha->mbx_count = MAILBOX_REGISTER_COUNT;
2984 req_length = REQUEST_ENTRY_CNT_82XX;
2985 rsp_length = RESPONSE_ENTRY_CNT_82XX;
2986 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
2987 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
2988 ha->gid_list_info_size = 8;
2989 ha->optrom_size = OPTROM_SIZE_83XX;
2990 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
2991 ha->isp_ops = &qla8044_isp_ops;
2992 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF;
2993 ha->flash_data_off = FARX_ACCESS_FLASH_DATA;
2994 ha->nvram_conf_off = FARX_ACCESS_NVRAM_CONF;
2995 ha->nvram_data_off = FARX_ACCESS_NVRAM_DATA;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002996 } else if (IS_QLA83XX(ha)) {
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04002997 ha->portnum = PCI_FUNC(ha->pdev->devfn);
Chad Dupuis642ef982012-02-09 11:15:57 -08002998 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002999 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Saurav Kashyapf2ea6532014-09-25 06:14:54 -04003000 req_length = REQUEST_ENTRY_CNT_83XX;
Quinn Trane7b42e32015-12-17 14:57:09 -05003001 rsp_length = RESPONSE_ENTRY_CNT_83XX;
Arun Easib8aa4bd2013-01-30 03:34:40 -05003002 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003003 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
3004 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
3005 ha->gid_list_info_size = 8;
3006 ha->optrom_size = OPTROM_SIZE_83XX;
3007 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
3008 ha->isp_ops = &qla83xx_isp_ops;
3009 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF_81XX;
3010 ha->flash_data_off = FARX_ACCESS_FLASH_DATA_81XX;
3011 ha->nvram_conf_off = ~0;
3012 ha->nvram_data_off = ~0;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003013 } else if (IS_QLAFX00(ha)) {
3014 ha->max_fibre_devices = MAX_FIBRE_DEVICES_FX00;
3015 ha->mbx_count = MAILBOX_REGISTER_COUNT_FX00;
3016 ha->aen_mbx_count = AEN_MAILBOX_REGISTER_COUNT_FX00;
3017 req_length = REQUEST_ENTRY_CNT_FX00;
3018 rsp_length = RESPONSE_ENTRY_CNT_FX00;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003019 ha->isp_ops = &qlafx00_isp_ops;
3020 ha->port_down_retry_count = 30; /* default value */
3021 ha->mr.fw_hbt_cnt = QLAFX00_HEARTBEAT_INTERVAL;
3022 ha->mr.fw_reset_timer_tick = QLAFX00_RESET_INTERVAL;
Armen Baloyan71e56002013-08-27 01:37:38 -04003023 ha->mr.fw_critemp_timer_tick = QLAFX00_CRITEMP_INTERVAL;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003024 ha->mr.fw_hbt_en = 1;
Armen Baloyane8f5e952013-10-30 03:38:17 -04003025 ha->mr.host_info_resend = false;
3026 ha->mr.hinfo_resend_timer_tick = QLAFX00_HINFO_RESEND_INTERVAL;
Chad Dupuisf73cb692014-02-26 04:15:06 -05003027 } else if (IS_QLA27XX(ha)) {
3028 ha->portnum = PCI_FUNC(ha->pdev->devfn);
3029 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
3030 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Quinn Trane7b42e32015-12-17 14:57:09 -05003031 req_length = REQUEST_ENTRY_CNT_83XX;
3032 rsp_length = RESPONSE_ENTRY_CNT_83XX;
Himanshu Madhanib20f02e2015-06-10 11:05:18 -04003033 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
Chad Dupuisf73cb692014-02-26 04:15:06 -05003034 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
3035 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
3036 ha->gid_list_info_size = 8;
3037 ha->optrom_size = OPTROM_SIZE_83XX;
3038 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
3039 ha->isp_ops = &qla27xx_isp_ops;
3040 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF_81XX;
3041 ha->flash_data_off = FARX_ACCESS_FLASH_DATA_81XX;
3042 ha->nvram_conf_off = ~0;
3043 ha->nvram_data_off = ~0;
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003044 } else if (IS_QLA28XX(ha)) {
3045 ha->portnum = PCI_FUNC(ha->pdev->devfn);
3046 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
3047 ha->mbx_count = MAILBOX_REGISTER_COUNT;
3048 req_length = REQUEST_ENTRY_CNT_24XX;
3049 rsp_length = RESPONSE_ENTRY_CNT_2300;
3050 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
3051 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
3052 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
3053 ha->gid_list_info_size = 8;
3054 ha->optrom_size = OPTROM_SIZE_28XX;
3055 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
3056 ha->isp_ops = &qla27xx_isp_ops;
3057 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF_28XX;
3058 ha->flash_data_off = FARX_ACCESS_FLASH_DATA_28XX;
3059 ha->nvram_conf_off = ~0;
3060 ha->nvram_data_off = ~0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003061 }
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003062
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003063 ql_dbg_pci(ql_dbg_init, pdev, 0x001e,
3064 "mbx_count=%d, req_length=%d, "
3065 "rsp_length=%d, max_loop_id=%d, init_cb_size=%d, "
Chad Dupuis642ef982012-02-09 11:15:57 -08003066 "gid_list_info_size=%d, optrom_size=%d, nvram_npiv_size=%d, "
3067 "max_fibre_devices=%d.\n",
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003068 ha->mbx_count, req_length, rsp_length, ha->max_loop_id,
3069 ha->init_cb_size, ha->gid_list_info_size, ha->optrom_size,
Chad Dupuis642ef982012-02-09 11:15:57 -08003070 ha->nvram_npiv_size, ha->max_fibre_devices);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003071 ql_dbg_pci(ql_dbg_init, pdev, 0x001f,
3072 "isp_ops=%p, flash_conf_off=%d, "
3073 "flash_data_off=%d, nvram_conf_off=%d, nvram_data_off=%d.\n",
3074 ha->isp_ops, ha->flash_conf_off, ha->flash_data_off,
3075 ha->nvram_conf_off, ha->nvram_data_off);
Giridhar Malavali706f4572011-11-18 09:03:16 -08003076
3077 /* Configure PCI I/O space */
3078 ret = ha->isp_ops->iospace_config(ha);
3079 if (ret)
Saurav Kashyap0a63ad12012-11-21 02:40:43 -05003080 goto iospace_config_failed;
Giridhar Malavali706f4572011-11-18 09:03:16 -08003081
3082 ql_log_pci(ql_log_info, pdev, 0x001d,
3083 "Found an ISP%04X irq %d iobase 0x%p.\n",
3084 pdev->device, pdev->irq, ha->iobase);
matthias@kaehlcke.net6c2f5272008-05-12 22:21:11 -07003085 mutex_init(&ha->vport_lock);
Michael Hernandezd7459522016-12-12 14:40:07 -08003086 mutex_init(&ha->mq_lock);
Marcus Barrow0b05a1f2008-01-17 09:02:13 -08003087 init_completion(&ha->mbx_cmd_comp);
3088 complete(&ha->mbx_cmd_comp);
3089 init_completion(&ha->mbx_intr_comp);
Sarang Radke23f2ebd2010-05-28 15:08:21 -07003090 init_completion(&ha->dcbx_comp);
Chad Dupuisf356bef2013-02-08 01:58:04 -05003091 init_completion(&ha->lb_portup_comp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003092
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003093 set_bit(0, (unsigned long *) ha->vp_idx_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003094
Andrew Vasquez53303c42009-01-22 09:45:37 -08003095 qla2x00_config_dma_addressing(ha);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003096 ql_dbg_pci(ql_dbg_init, pdev, 0x0020,
3097 "64 Bit addressing is %s.\n",
3098 ha->flags.enable_64bit_addressing ? "enable" :
3099 "disable");
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003100 ret = qla2x00_mem_alloc(ha, req_length, rsp_length, &req, &rsp);
Dan Carpenterb2a72ec32014-01-21 10:00:10 +03003101 if (ret) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003102 ql_log_pci(ql_log_fatal, pdev, 0x0031,
3103 "Failed to allocate memory for adapter, aborting.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003104
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003105 goto probe_hw_failed;
3106 }
3107
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003108 req->max_q_depth = MAX_Q_DEPTH;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003109 if (ql2xmaxqdepth != 0 && ql2xmaxqdepth <= 0xffffU)
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003110 req->max_q_depth = ql2xmaxqdepth;
3111
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003112
3113 base_vha = qla2x00_create_host(sht, ha);
3114 if (!base_vha) {
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003115 ret = -ENOMEM;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003116 goto probe_hw_failed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003117 }
3118
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003119 pci_set_drvdata(pdev, base_vha);
Joe Lawrence6b383972014-08-26 17:12:29 -04003120 set_bit(PFLG_DRIVER_PROBING, &base_vha->pci_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003121
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003122 host = base_vha->host;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07003123 base_vha->req = req;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003124 if (IS_QLA2XXX_MIDTYPE(ha))
Quinn Tranf6602f32018-08-02 13:16:53 -07003125 base_vha->mgmt_svr_loop_id =
3126 qla2x00_reserve_mgmt_server_loop_id(base_vha);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003127 else
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003128 base_vha->mgmt_svr_loop_id = MANAGEMENT_SERVER +
3129 base_vha->vp_idx;
Giridhar Malavali58548cb2010-09-03 15:20:56 -07003130
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003131 /* Setup fcport template structure. */
3132 ha->mr.fcport.vha = base_vha;
3133 ha->mr.fcport.port_type = FCT_UNKNOWN;
3134 ha->mr.fcport.loop_id = FC_NO_LOOP_ID;
3135 qla2x00_set_fcport_state(&ha->mr.fcport, FCS_UNCONFIGURED);
3136 ha->mr.fcport.supported_classes = FC_COS_UNSPECIFIED;
3137 ha->mr.fcport.scan_state = 1;
3138
Giridhar Malavali58548cb2010-09-03 15:20:56 -07003139 /* Set the SG table size based on ISP type */
3140 if (!IS_FWI2_CAPABLE(ha)) {
3141 if (IS_QLA2100(ha))
3142 host->sg_tablesize = 32;
3143 } else {
3144 if (!IS_QLA82XX(ha))
3145 host->sg_tablesize = QLA_SG_ALL;
3146 }
Chad Dupuis642ef982012-02-09 11:15:57 -08003147 host->max_id = ha->max_fibre_devices;
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003148 host->cmd_per_lun = 3;
Seokmann Ju711c1d92008-07-10 16:55:51 -07003149 host->unique_id = host->host_no;
Arun Easie02587d2011-08-16 11:29:23 -07003150 if (IS_T10_PI_CAPABLE(ha) && ql2xenabledif)
Arun Easi0c470872010-07-23 15:28:38 +05003151 host->max_cmd_len = 32;
3152 else
3153 host->max_cmd_len = MAX_CMDSZ;
Andrew Vasquez75bc4192006-05-17 15:09:22 -07003154 host->max_channel = MAX_BUSES - 1;
Hannes Reinecke755f5162014-06-03 10:58:54 +02003155 /* Older HBAs support only 16-bit LUNs */
3156 if (!IS_QLAFX00(ha) && !IS_FWI2_CAPABLE(ha) &&
3157 ql2xmaxlun > 0xffff)
3158 host->max_lun = 0xffff;
3159 else
3160 host->max_lun = ql2xmaxlun;
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003161 host->transportt = qla2xxx_transport_template;
Giridhar Malavali9a069e12010-01-12 13:02:47 -08003162 sht->vendor_id = (SCSI_NL_VID_TYPE_PCI | PCI_VENDOR_ID_QLOGIC);
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003163
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003164 ql_dbg(ql_dbg_init, base_vha, 0x0033,
3165 "max_id=%d this_id=%d "
3166 "cmd_per_len=%d unique_id=%d max_cmd_len=%d max_channel=%d "
Hannes Reinecke1abf6352014-06-25 15:27:38 +02003167 "max_lun=%llu transportt=%p, vendor_id=%llu.\n", host->max_id,
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003168 host->this_id, host->cmd_per_lun, host->unique_id,
3169 host->max_cmd_len, host->max_channel, host->max_lun,
3170 host->transportt, sht->vendor_id);
3171
Himanshu Madhani1010f212017-10-16 11:26:05 -07003172 INIT_WORK(&base_vha->iocb_work, qla2x00_iocb_work_fn);
3173
Michael Hernandezd7459522016-12-12 14:40:07 -08003174 /* Set up the irqs */
3175 ret = qla2x00_request_irqs(ha, rsp);
3176 if (ret)
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -05003177 goto probe_failed;
Michael Hernandezd7459522016-12-12 14:40:07 -08003178
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003179 /* Alloc arrays of request and response ring ptrs */
Bill Kuzeja6d634062018-03-23 10:37:25 -04003180 ret = qla2x00_alloc_queues(ha, req, rsp);
3181 if (ret) {
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003182 ql_log(ql_log_fatal, base_vha, 0x003d,
3183 "Failed to allocate memory for queue pointers..."
3184 "aborting.\n");
Andrew Vasquez26a77792019-07-26 09:07:35 -07003185 ret = -ENODEV;
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -05003186 goto probe_failed;
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003187 }
3188
Jens Axboef664a3c2018-11-01 16:36:27 -06003189 if (ha->mqenable) {
Michael Hernandez56012362016-12-12 14:40:08 -08003190 /* number of hardware queues supported by blk/scsi-mq*/
3191 host->nr_hw_queues = ha->max_qpairs;
3192
3193 ql_dbg(ql_dbg_init, base_vha, 0x0192,
3194 "blk/scsi-mq enabled, HW queues = %d.\n", host->nr_hw_queues);
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -07003195 } else {
3196 if (ql2xnvmeenable) {
3197 host->nr_hw_queues = ha->max_qpairs;
3198 ql_dbg(ql_dbg_init, base_vha, 0x0194,
3199 "FC-NVMe support is enabled, HW queues=%d\n",
3200 host->nr_hw_queues);
3201 } else {
3202 ql_dbg(ql_dbg_init, base_vha, 0x0193,
3203 "blk/scsi-mq disabled.\n");
3204 }
3205 }
Michael Hernandez56012362016-12-12 14:40:08 -08003206
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003207 qlt_probe_one_stage1(base_vha, ha);
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003208
Joe Carnuccio90a86fc2010-01-12 13:02:46 -08003209 pci_save_state(pdev);
3210
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003211 /* Assign back pointers */
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07003212 rsp->req = req;
3213 req->rsp = rsp;
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003214
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003215 if (IS_QLAFX00(ha)) {
3216 ha->rsp_q_map[0] = rsp;
3217 ha->req_q_map[0] = req;
3218 set_bit(0, ha->req_qid_map);
3219 set_bit(0, ha->rsp_qid_map);
3220 }
3221
Andrew Vasquez080299902009-03-24 09:07:55 -07003222 /* FWI2-capable only. */
3223 req->req_q_in = &ha->iobase->isp24.req_q_in;
3224 req->req_q_out = &ha->iobase->isp24.req_q_out;
3225 rsp->rsp_q_in = &ha->iobase->isp24.rsp_q_in;
3226 rsp->rsp_q_out = &ha->iobase->isp24.rsp_q_out;
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003227 if (ha->mqenable || IS_QLA83XX(ha) || IS_QLA27XX(ha) ||
3228 IS_QLA28XX(ha)) {
Andrew Vasquez080299902009-03-24 09:07:55 -07003229 req->req_q_in = &ha->mqiobase->isp25mq.req_q_in;
3230 req->req_q_out = &ha->mqiobase->isp25mq.req_q_out;
3231 rsp->rsp_q_in = &ha->mqiobase->isp25mq.rsp_q_in;
3232 rsp->rsp_q_out = &ha->mqiobase->isp25mq.rsp_q_out;
Anirban Chakraborty17d98632008-12-18 10:06:15 -08003233 }
3234
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003235 if (IS_QLAFX00(ha)) {
3236 req->req_q_in = &ha->iobase->ispfx00.req_q_in;
3237 req->req_q_out = &ha->iobase->ispfx00.req_q_out;
3238 rsp->rsp_q_in = &ha->iobase->ispfx00.rsp_q_in;
3239 rsp->rsp_q_out = &ha->iobase->ispfx00.rsp_q_out;
3240 }
3241
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003242 if (IS_P3P_TYPE(ha)) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07003243 req->req_q_out = &ha->iobase->isp82.req_q_out[0];
3244 rsp->rsp_q_in = &ha->iobase->isp82.rsp_q_in[0];
3245 rsp->rsp_q_out = &ha->iobase->isp82.rsp_q_out[0];
3246 }
3247
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003248 ql_dbg(ql_dbg_multiq, base_vha, 0xc009,
3249 "rsp_q_map=%p req_q_map=%p rsp->req=%p req->rsp=%p.\n",
3250 ha->rsp_q_map, ha->req_q_map, rsp->req, req->rsp);
3251 ql_dbg(ql_dbg_multiq, base_vha, 0xc00a,
3252 "req->req_q_in=%p req->req_q_out=%p "
3253 "rsp->rsp_q_in=%p rsp->rsp_q_out=%p.\n",
3254 req->req_q_in, req->req_q_out,
3255 rsp->rsp_q_in, rsp->rsp_q_out);
3256 ql_dbg(ql_dbg_init, base_vha, 0x003e,
3257 "rsp_q_map=%p req_q_map=%p rsp->req=%p req->rsp=%p.\n",
3258 ha->rsp_q_map, ha->req_q_map, rsp->req, req->rsp);
3259 ql_dbg(ql_dbg_init, base_vha, 0x003f,
3260 "req->req_q_in=%p req->req_q_out=%p rsp->rsp_q_in=%p rsp->rsp_q_out=%p.\n",
3261 req->req_q_in, req->req_q_out, rsp->rsp_q_in, rsp->rsp_q_out);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003262
himanshu.madhani@cavium.comd48cc672018-07-02 13:01:59 -07003263 ha->wq = alloc_workqueue("qla2xxx_wq", 0, 0);
Allen Pais35a79a62019-09-18 22:06:58 +05303264 if (unlikely(!ha->wq)) {
3265 ret = -ENOMEM;
3266 goto probe_failed;
3267 }
himanshu.madhani@cavium.comd48cc672018-07-02 13:01:59 -07003268
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003269 if (ha->isp_ops->initialize_adapter(base_vha)) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003270 ql_log(ql_log_fatal, base_vha, 0x00d6,
3271 "Failed to initialize adapter - Adapter flags %x.\n",
3272 base_vha->device_flags);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003273
Giridhar Malavalia9083012010-04-12 17:59:55 -07003274 if (IS_QLA82XX(ha)) {
3275 qla82xx_idc_lock(ha);
3276 qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003277 QLA8XXX_DEV_FAILED);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003278 qla82xx_idc_unlock(ha);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003279 ql_log(ql_log_fatal, base_vha, 0x00d7,
3280 "HW State: FAILED.\n");
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003281 } else if (IS_QLA8044(ha)) {
3282 qla8044_idc_lock(ha);
3283 qla8044_wr_direct(base_vha,
3284 QLA8044_CRB_DEV_STATE_INDEX,
3285 QLA8XXX_DEV_FAILED);
3286 qla8044_idc_unlock(ha);
3287 ql_log(ql_log_fatal, base_vha, 0x0150,
3288 "HW State: FAILED.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07003289 }
3290
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003291 ret = -ENODEV;
3292 goto probe_failed;
3293 }
3294
Chad Dupuis3b1bef642014-02-26 04:15:04 -05003295 if (IS_QLAFX00(ha))
3296 host->can_queue = QLAFX00_MAX_CANQUEUE;
3297 else
3298 host->can_queue = req->num_outstanding_cmds - 10;
3299
3300 ql_dbg(ql_dbg_init, base_vha, 0x0032,
3301 "can_queue=%d, req=%p, mgmt_svr_loop_id=%d, sg_tablesize=%d.\n",
3302 host->can_queue, base_vha->req,
3303 base_vha->mgmt_svr_loop_id, host->sg_tablesize);
3304
Quinn Trane326d222017-06-13 20:47:18 -07003305 if (ha->mqenable) {
Quinn Trane326d222017-06-13 20:47:18 -07003306 bool startit = false;
Quinn Trane326d222017-06-13 20:47:18 -07003307
Jens Axboef664a3c2018-11-01 16:36:27 -06003308 if (QLA_TGT_MODE_ENABLED())
Quinn Trane326d222017-06-13 20:47:18 -07003309 startit = false;
Quinn Trane326d222017-06-13 20:47:18 -07003310
Jens Axboef664a3c2018-11-01 16:36:27 -06003311 if (ql2x_ini_mode == QLA2XXX_INI_MODE_ENABLED)
Quinn Trane326d222017-06-13 20:47:18 -07003312 startit = true;
Quinn Trane326d222017-06-13 20:47:18 -07003313
Jens Axboef664a3c2018-11-01 16:36:27 -06003314 /* Create start of day qpairs for Block MQ */
3315 for (i = 0; i < ha->max_qpairs; i++)
3316 qla2xxx_create_qpair(base_vha, 5, 0, startit);
Michael Hernandez56012362016-12-12 14:40:08 -08003317 }
Anirban Chakraborty68ca9492009-04-06 22:33:41 -07003318
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07003319 if (ha->flags.running_gold_fw)
3320 goto skip_dpc;
3321
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003322 /*
3323 * Startup the kernel thread for this host adapter
3324 */
3325 ha->dpc_thread = kthread_create(qla2x00_do_dpc, ha,
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003326 "%s_dpc", base_vha->host_str);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003327 if (IS_ERR(ha->dpc_thread)) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003328 ql_log(ql_log_fatal, base_vha, 0x00ed,
3329 "Failed to start DPC thread.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003330 ret = PTR_ERR(ha->dpc_thread);
Douglas Millere2532b42017-10-20 08:17:22 -05003331 ha->dpc_thread = NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003332 goto probe_failed;
3333 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003334 ql_dbg(ql_dbg_init, base_vha, 0x00ee,
3335 "DPC thread started successfully.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003336
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003337 /*
3338 * If we're not coming up in initiator mode, we might sit for
3339 * a while without waking up the dpc thread, which leads to a
3340 * stuck process warning. So just kick the dpc once here and
3341 * let the kthread start (and go back to sleep in qla2x00_do_dpc).
3342 */
3343 qla2xxx_wake_dpc(base_vha);
3344
Chad Dupuisf3ddac12013-10-30 03:38:16 -04003345 INIT_WORK(&ha->board_disable, qla2x00_disable_board_on_pci_error);
3346
Saurav Kashyap81178772012-08-22 14:21:04 -04003347 if (IS_QLA8031(ha) || IS_MCTP_CAPABLE(ha)) {
3348 sprintf(wq_name, "qla2xxx_%lu_dpc_lp_wq", base_vha->host_no);
3349 ha->dpc_lp_wq = create_singlethread_workqueue(wq_name);
3350 INIT_WORK(&ha->idc_aen, qla83xx_service_idc_aen);
3351
3352 sprintf(wq_name, "qla2xxx_%lu_dpc_hp_wq", base_vha->host_no);
3353 ha->dpc_hp_wq = create_singlethread_workqueue(wq_name);
3354 INIT_WORK(&ha->nic_core_reset, qla83xx_nic_core_reset_work);
3355 INIT_WORK(&ha->idc_state_handler,
3356 qla83xx_idc_state_handler_work);
3357 INIT_WORK(&ha->nic_core_unrecoverable,
3358 qla83xx_nic_core_unrecoverable_work);
3359 }
3360
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07003361skip_dpc:
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003362 list_add_tail(&base_vha->list, &ha->vp_list);
3363 base_vha->host->irq = ha->pdev->irq;
3364
Linus Torvalds1da177e2005-04-16 15:20:36 -07003365 /* Initialized the timer */
Kees Cook8e5f4ba2017-09-03 13:23:32 -07003366 qla2x00_start_timer(base_vha, WATCH_INTERVAL);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003367 ql_dbg(ql_dbg_init, base_vha, 0x00ef,
3368 "Started qla2x00_timer with "
3369 "interval=%d.\n", WATCH_INTERVAL);
3370 ql_dbg(ql_dbg_init, base_vha, 0x00f0,
3371 "Detected hba at address=%p.\n",
3372 ha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003373
Arun Easie02587d2011-08-16 11:29:23 -07003374 if (IS_T10_PI_CAPABLE(ha) && ql2xenabledif) {
Arun Easibad75002010-05-04 15:01:30 -07003375 if (ha->fw_attributes & BIT_4) {
Arun Easi9e522cd2012-08-22 14:21:31 -04003376 int prot = 0, guard;
Bart Van Asschebd432bb2019-04-11 14:53:17 -07003377
Arun Easibad75002010-05-04 15:01:30 -07003378 base_vha->flags.difdix_supported = 1;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003379 ql_dbg(ql_dbg_init, base_vha, 0x00f1,
3380 "Registering for DIF/DIX type 1 and 3 protection.\n");
Arun Easi8cb20492011-08-16 11:29:22 -07003381 if (ql2xenabledif == 1)
3382 prot = SHOST_DIX_TYPE0_PROTECTION;
Martin K. Petersen7855d2b2018-12-21 09:33:44 -08003383 if (ql2xprotmask)
3384 scsi_host_set_prot(host, ql2xprotmask);
3385 else
3386 scsi_host_set_prot(host,
3387 prot | SHOST_DIF_TYPE1_PROTECTION
3388 | SHOST_DIF_TYPE2_PROTECTION
3389 | SHOST_DIF_TYPE3_PROTECTION
3390 | SHOST_DIX_TYPE1_PROTECTION
3391 | SHOST_DIX_TYPE2_PROTECTION
3392 | SHOST_DIX_TYPE3_PROTECTION);
Arun Easi9e522cd2012-08-22 14:21:31 -04003393
3394 guard = SHOST_DIX_GUARD_CRC;
3395
3396 if (IS_PI_IPGUARD_CAPABLE(ha) &&
3397 (ql2xenabledif > 1 || IS_PI_DIFB_DIX0_CAPABLE(ha)))
3398 guard |= SHOST_DIX_GUARD_IP;
3399
Martin K. Petersen7855d2b2018-12-21 09:33:44 -08003400 if (ql2xprotguard)
3401 scsi_host_set_guard(host, ql2xprotguard);
3402 else
3403 scsi_host_set_guard(host, guard);
Arun Easibad75002010-05-04 15:01:30 -07003404 } else
3405 base_vha->flags.difdix_supported = 0;
3406 }
3407
Giridhar Malavalia9083012010-04-12 17:59:55 -07003408 ha->isp_ops->enable_intrs(ha);
3409
Armen Baloyan1fe19ee2013-08-27 01:37:41 -04003410 if (IS_QLAFX00(ha)) {
3411 ret = qlafx00_fx_disc(base_vha,
3412 &base_vha->hw->mr.fcport, FXDISC_GET_CONFIG_INFO);
3413 host->sg_tablesize = (ha->mr.extended_io_enabled) ?
3414 QLA_SG_ALL : 128;
3415 }
3416
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003417 ret = scsi_add_host(host, &pdev->dev);
3418 if (ret)
3419 goto probe_failed;
3420
Michael Reed14864002009-12-02 09:11:16 -06003421 base_vha->flags.init_done = 1;
3422 base_vha->flags.online = 1;
Saurav Kashyapedaa5c72014-04-11 16:54:14 -04003423 ha->prev_minidump_failed = 0;
Michael Reed14864002009-12-02 09:11:16 -06003424
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003425 ql_dbg(ql_dbg_init, base_vha, 0x00f2,
3426 "Init done and hba is online.\n");
3427
Quinn Tran726b8542017-01-19 22:28:00 -08003428 if (qla_ini_mode_enabled(base_vha) ||
3429 qla_dual_mode_enabled(base_vha))
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003430 scsi_scan_host(host);
3431 else
3432 ql_dbg(ql_dbg_init, base_vha, 0x0122,
3433 "skipping scsi_scan_host() for non-initiator port\n");
Andrew Vasquez1e99e332006-11-22 08:24:48 -08003434
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003435 qla2x00_alloc_sysfs_attr(base_vha);
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003436
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003437 if (IS_QLAFX00(ha)) {
3438 ret = qlafx00_fx_disc(base_vha,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003439 &base_vha->hw->mr.fcport, FXDISC_GET_PORT_INFO);
3440
3441 /* Register system information */
3442 ret = qlafx00_fx_disc(base_vha,
3443 &base_vha->hw->mr.fcport, FXDISC_REG_HOST_INFO);
3444 }
3445
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003446 qla2x00_init_host_attr(base_vha);
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003447
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003448 qla2x00_dfs_setup(base_vha);
Andrew Vasquezdf613b92008-01-17 09:02:17 -08003449
Armen Baloyan03eb9122013-10-30 03:38:22 -04003450 ql_log(ql_log_info, base_vha, 0x00fb,
3451 "QLogic %s - %s.\n", ha->model_number, ha->model_desc);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003452 ql_log(ql_log_info, base_vha, 0x00fc,
3453 "ISP%04X: %s @ %s hdma%c host#=%ld fw=%s.\n",
Bart Van Asschedc6d6d32019-08-08 20:01:55 -07003454 pdev->device, ha->isp_ops->pci_info_str(base_vha, pci_info,
3455 sizeof(pci_info)),
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003456 pci_name(pdev), ha->flags.enable_64bit_addressing ? '+' : '-',
3457 base_vha->host_no,
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04003458 ha->isp_ops->fw_version_str(base_vha, fw_str, sizeof(fw_str)));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003459
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003460 qlt_add_target(ha, base_vha);
3461
Joe Lawrence6b383972014-08-26 17:12:29 -04003462 clear_bit(PFLG_DRIVER_PROBING, &base_vha->pci_flags);
Joe Carnuccioa29b3dd2016-07-06 11:14:19 -04003463
3464 if (test_bit(UNLOADING, &base_vha->dpc_flags))
3465 return -ENODEV;
3466
Linus Torvalds1da177e2005-04-16 15:20:36 -07003467 return 0;
3468
3469probe_failed:
Bill Kuzeja26fa6562019-08-14 10:24:41 -04003470 if (base_vha->gnl.l) {
3471 dma_free_coherent(&ha->pdev->dev, base_vha->gnl.size,
3472 base_vha->gnl.l, base_vha->gnl.ldma);
3473 base_vha->gnl.l = NULL;
3474 }
3475
Andrew Vasquezb9978762009-03-24 09:08:05 -07003476 if (base_vha->timer_active)
3477 qla2x00_stop_timer(base_vha);
3478 base_vha->flags.online = 0;
3479 if (ha->dpc_thread) {
3480 struct task_struct *t = ha->dpc_thread;
3481
3482 ha->dpc_thread = NULL;
3483 kthread_stop(t);
3484 }
3485
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003486 qla2x00_free_device(base_vha);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003487 scsi_host_put(base_vha->host);
Bill Kuzeja6d634062018-03-23 10:37:25 -04003488 /*
3489 * Need to NULL out local req/rsp after
3490 * qla2x00_free_device => qla2x00_free_queues frees
3491 * what these are pointing to. Or else we'll
3492 * fall over below in qla2x00_free_req/rsp_que.
3493 */
3494 req = NULL;
3495 rsp = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003496
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003497probe_hw_failed:
himanshu.madhani@cavium.comd64d6c52018-01-15 20:46:46 -08003498 qla2x00_mem_free(ha);
3499 qla2x00_free_req_que(ha, req);
3500 qla2x00_free_rsp_que(ha, rsp);
Joe Lawrence1a2fbf12014-08-26 17:11:18 -04003501 qla2x00_clear_drv_active(ha);
3502
Saurav Kashyap0a63ad12012-11-21 02:40:43 -05003503iospace_config_failed:
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003504 if (IS_P3P_TYPE(ha)) {
Saurav Kashyap0a63ad12012-11-21 02:40:43 -05003505 if (!ha->nx_pcibase)
Chad Dupuisf73cb692014-02-26 04:15:06 -05003506 iounmap((device_reg_t *)ha->nx_pcibase);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003507 if (!ql2xdbwr)
Chad Dupuisf73cb692014-02-26 04:15:06 -05003508 iounmap((device_reg_t *)ha->nxdb_wr_ptr);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003509 } else {
3510 if (ha->iobase)
3511 iounmap(ha->iobase);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003512 if (ha->cregbase)
3513 iounmap(ha->cregbase);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003514 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003515 pci_release_selected_regions(ha->pdev, ha->bars);
3516 kfree(ha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003517
Johannes Thumshirnddff7ed2017-05-23 16:50:47 +02003518disable_device:
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003519 pci_disable_device(pdev);
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003520 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003521}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003522
Quinn Tran6997db92019-09-12 11:09:14 -07003523static void __qla_set_remove_flag(scsi_qla_host_t *base_vha)
3524{
3525 scsi_qla_host_t *vp;
3526 unsigned long flags;
3527 struct qla_hw_data *ha;
3528
3529 if (!base_vha)
3530 return;
3531
3532 ha = base_vha->hw;
3533
3534 spin_lock_irqsave(&ha->vport_slock, flags);
3535 list_for_each_entry(vp, &ha->vp_list, list)
3536 set_bit(PFLG_DRIVER_REMOVING, &vp->pci_flags);
3537
3538 /*
3539 * Indicate device removal to prevent future board_disable
3540 * and wait until any pending board_disable has completed.
3541 */
3542 set_bit(PFLG_DRIVER_REMOVING, &base_vha->pci_flags);
3543 spin_unlock_irqrestore(&ha->vport_slock, flags);
3544}
3545
Adrian Bunk4c993f72008-01-14 00:55:16 -08003546static void
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003547qla2x00_shutdown(struct pci_dev *pdev)
3548{
3549 scsi_qla_host_t *vha;
3550 struct qla_hw_data *ha;
3551
3552 vha = pci_get_drvdata(pdev);
3553 ha = vha->hw;
3554
Sawan Chandakefdb5762017-08-23 15:05:00 -07003555 ql_log(ql_log_info, vha, 0xfffa,
3556 "Adapter shutdown\n");
3557
3558 /*
3559 * Prevent future board_disable and wait
3560 * until any pending board_disable has completed.
3561 */
Quinn Tran6997db92019-09-12 11:09:14 -07003562 __qla_set_remove_flag(vha);
Sawan Chandakefdb5762017-08-23 15:05:00 -07003563 cancel_work_sync(&ha->board_disable);
3564
3565 if (!atomic_read(&pdev->enable_cnt))
3566 return;
3567
Armen Baloyan42479342013-08-27 01:37:37 -04003568 /* Notify ISPFX00 firmware */
3569 if (IS_QLAFX00(ha))
3570 qlafx00_driver_shutdown(vha, 20);
3571
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003572 /* Turn-off FCE trace */
3573 if (ha->flags.fce_enabled) {
3574 qla2x00_disable_fce_trace(vha, NULL, NULL);
3575 ha->flags.fce_enabled = 0;
3576 }
3577
3578 /* Turn-off EFT trace */
3579 if (ha->eft)
3580 qla2x00_disable_eft_trace(vha);
3581
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003582 if (IS_QLA25XX(ha) || IS_QLA2031(ha) || IS_QLA27XX(ha) ||
3583 IS_QLA28XX(ha)) {
Quinn Tran3407fc32017-12-28 12:33:11 -08003584 if (ha->flags.fw_started)
3585 qla2x00_abort_isp_cleanup(vha);
3586 } else {
3587 /* Stop currently executing firmware. */
3588 qla2x00_try_to_stop_firmware(vha);
3589 }
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003590
Nicholas Piggind3566ab2019-10-24 16:38:04 +10003591 /* Disable timer */
3592 if (vha->timer_active)
3593 qla2x00_stop_timer(vha);
3594
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003595 /* Turn adapter off line */
3596 vha->flags.online = 0;
3597
3598 /* turn-off interrupts on the card */
3599 if (ha->interrupts_on) {
3600 vha->flags.init_done = 0;
3601 ha->isp_ops->disable_intrs(ha);
3602 }
3603
3604 qla2x00_free_irqs(vha);
3605
3606 qla2x00_free_fw_dump(ha);
Chad Dupuis61d41f62014-09-25 05:17:02 -04003607
Chad Dupuis61d41f62014-09-25 05:17:02 -04003608 pci_disable_device(pdev);
Sawan Chandakefdb5762017-08-23 15:05:00 -07003609 ql_log(ql_log_info, vha, 0xfffe,
3610 "Adapter shutdown successfully.\n");
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003611}
3612
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003613/* Deletes all the virtual ports for a given ha */
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003614static void
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003615qla2x00_delete_all_vps(struct qla_hw_data *ha, scsi_qla_host_t *base_vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003616{
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003617 scsi_qla_host_t *vha;
Arun Easifeafb7b2010-09-03 14:57:00 -07003618 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003619
Arun Easi43ebf162011-05-10 11:18:16 -07003620 mutex_lock(&ha->vport_lock);
3621 while (ha->cur_vport_count) {
Arun Easi43ebf162011-05-10 11:18:16 -07003622 spin_lock_irqsave(&ha->vport_slock, flags);
Arun Easifeafb7b2010-09-03 14:57:00 -07003623
Arun Easi43ebf162011-05-10 11:18:16 -07003624 BUG_ON(base_vha->list.next == &ha->vp_list);
3625 /* This assumes first entry in ha->vp_list is always base vha */
3626 vha = list_first_entry(&base_vha->list, scsi_qla_host_t, list);
Bart Van Assche52c82822015-07-09 07:23:26 -07003627 scsi_host_get(vha->host);
Arun Easifeafb7b2010-09-03 14:57:00 -07003628
Arun Easi43ebf162011-05-10 11:18:16 -07003629 spin_unlock_irqrestore(&ha->vport_slock, flags);
3630 mutex_unlock(&ha->vport_lock);
Arun Easifeafb7b2010-09-03 14:57:00 -07003631
Himanshu Madhani5e6803b2018-12-10 12:36:23 -08003632 qla_nvme_delete(vha);
3633
Arun Easi43ebf162011-05-10 11:18:16 -07003634 fc_vport_terminate(vha->fc_vport);
3635 scsi_host_put(vha->host);
3636
3637 mutex_lock(&ha->vport_lock);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003638 }
Arun Easi43ebf162011-05-10 11:18:16 -07003639 mutex_unlock(&ha->vport_lock);
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003640}
Andrew Vasquezc795c1e2008-08-13 21:37:01 -07003641
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003642/* Stops all deferred work threads */
3643static void
3644qla2x00_destroy_deferred_work(struct qla_hw_data *ha)
3645{
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003646 /* Cancel all work and destroy DPC workqueues */
3647 if (ha->dpc_lp_wq) {
3648 cancel_work_sync(&ha->idc_aen);
3649 destroy_workqueue(ha->dpc_lp_wq);
3650 ha->dpc_lp_wq = NULL;
3651 }
3652
3653 if (ha->dpc_hp_wq) {
3654 cancel_work_sync(&ha->nic_core_reset);
3655 cancel_work_sync(&ha->idc_state_handler);
3656 cancel_work_sync(&ha->nic_core_unrecoverable);
3657 destroy_workqueue(ha->dpc_hp_wq);
3658 ha->dpc_hp_wq = NULL;
3659 }
3660
Andrew Vasquezb9978762009-03-24 09:08:05 -07003661 /* Kill the kernel thread for this host */
3662 if (ha->dpc_thread) {
3663 struct task_struct *t = ha->dpc_thread;
3664
3665 /*
3666 * qla2xxx_wake_dpc checks for ->dpc_thread
3667 * so we need to zero it out.
3668 */
3669 ha->dpc_thread = NULL;
3670 kthread_stop(t);
3671 }
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003672}
Andrew Vasquezb9978762009-03-24 09:08:05 -07003673
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003674static void
3675qla2x00_unmap_iobases(struct qla_hw_data *ha)
3676{
Giridhar Malavalia9083012010-04-12 17:59:55 -07003677 if (IS_QLA82XX(ha)) {
Giridhar Malavalib9637522010-05-28 15:08:15 -07003678
Chad Dupuisf73cb692014-02-26 04:15:06 -05003679 iounmap((device_reg_t *)ha->nx_pcibase);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003680 if (!ql2xdbwr)
Chad Dupuisf73cb692014-02-26 04:15:06 -05003681 iounmap((device_reg_t *)ha->nxdb_wr_ptr);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003682 } else {
3683 if (ha->iobase)
3684 iounmap(ha->iobase);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003685
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003686 if (ha->cregbase)
3687 iounmap(ha->cregbase);
3688
Giridhar Malavalia9083012010-04-12 17:59:55 -07003689 if (ha->mqiobase)
3690 iounmap(ha->mqiobase);
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003691
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003692 if ((IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha)) &&
3693 ha->msixbase)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003694 iounmap(ha->msixbase);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003695 }
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003696}
3697
3698static void
Joe Lawrencedb7157d2014-08-26 17:10:41 -04003699qla2x00_clear_drv_active(struct qla_hw_data *ha)
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003700{
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003701 if (IS_QLA8044(ha)) {
3702 qla8044_idc_lock(ha);
Saurav Kashyapc41afc92013-11-07 02:54:56 -05003703 qla8044_clear_drv_active(ha);
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003704 qla8044_idc_unlock(ha);
3705 } else if (IS_QLA82XX(ha)) {
3706 qla82xx_idc_lock(ha);
3707 qla82xx_clear_drv_active(ha);
3708 qla82xx_idc_unlock(ha);
3709 }
3710}
3711
3712static void
3713qla2x00_remove_one(struct pci_dev *pdev)
3714{
3715 scsi_qla_host_t *base_vha;
3716 struct qla_hw_data *ha;
3717
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003718 base_vha = pci_get_drvdata(pdev);
3719 ha = base_vha->hw;
Quinn Tran45235022018-07-18 14:29:53 -07003720 ql_log(ql_log_info, base_vha, 0xb079,
3721 "Removing driver\n");
Quinn Tran6997db92019-09-12 11:09:14 -07003722 __qla_set_remove_flag(base_vha);
Joe Lawrencebeb9e312014-08-26 17:12:14 -04003723 cancel_work_sync(&ha->board_disable);
3724
3725 /*
3726 * If the PCI device is disabled then there was a PCI-disconnect and
3727 * qla2x00_disable_board_on_pci_error has taken care of most of the
3728 * resources.
3729 */
3730 if (!atomic_read(&pdev->enable_cnt)) {
Quinn Tran726b8542017-01-19 22:28:00 -08003731 dma_free_coherent(&ha->pdev->dev, base_vha->gnl.size,
3732 base_vha->gnl.l, base_vha->gnl.ldma);
Bill Kuzeja26fa6562019-08-14 10:24:41 -04003733 base_vha->gnl.l = NULL;
Joe Lawrencebeb9e312014-08-26 17:12:14 -04003734 scsi_host_put(base_vha->host);
3735 kfree(ha);
3736 pci_set_drvdata(pdev, NULL);
3737 return;
3738 }
Sawan Chandak638a1a02014-04-11 16:54:38 -04003739 qla2x00_wait_for_hba_ready(base_vha);
3740
Martin Wilck856e1522020-04-21 22:46:20 +02003741 /*
3742 * if UNLOADING flag is already set, then continue unload,
3743 * where it was set first.
3744 */
3745 if (test_and_set_bit(UNLOADING, &base_vha->dpc_flags))
3746 return;
3747
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003748 if (IS_QLA25XX(ha) || IS_QLA2031(ha) || IS_QLA27XX(ha) ||
3749 IS_QLA28XX(ha)) {
Quinn Tran45235022018-07-18 14:29:53 -07003750 if (ha->flags.fw_started)
3751 qla2x00_abort_isp_cleanup(base_vha);
3752 } else if (!IS_QLAFX00(ha)) {
3753 if (IS_QLA8031(ha)) {
3754 ql_dbg(ql_dbg_p3p, base_vha, 0xb07e,
3755 "Clearing fcoe driver presence.\n");
3756 if (qla83xx_clear_drv_presence(base_vha) != QLA_SUCCESS)
3757 ql_dbg(ql_dbg_p3p, base_vha, 0xb079,
3758 "Error while clearing DRV-Presence.\n");
3759 }
3760
3761 qla2x00_try_to_stop_firmware(base_vha);
3762 }
3763
Quinn Tran2ce87cc2018-01-23 11:05:21 -08003764 qla2x00_wait_for_sess_deletion(base_vha);
3765
Duane Grigsbye84067d2017-06-21 13:48:43 -07003766 qla_nvme_delete(base_vha);
3767
Quinn Tran726b8542017-01-19 22:28:00 -08003768 dma_free_coherent(&ha->pdev->dev,
3769 base_vha->gnl.size, base_vha->gnl.l, base_vha->gnl.ldma);
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003770
Bill Kuzeja26fa6562019-08-14 10:24:41 -04003771 base_vha->gnl.l = NULL;
3772
Quinn Trana4239942017-12-28 12:33:26 -08003773 vfree(base_vha->scan.l);
3774
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003775 if (IS_QLAFX00(ha))
3776 qlafx00_driver_shutdown(base_vha, 20);
3777
3778 qla2x00_delete_all_vps(ha, base_vha);
3779
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003780 qla2x00_dfs_remove(base_vha);
3781
3782 qla84xx_put_chip(base_vha);
3783
3784 /* Disable timer */
3785 if (base_vha->timer_active)
3786 qla2x00_stop_timer(base_vha);
3787
3788 base_vha->flags.online = 0;
3789
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05003790 /* free DMA memory */
3791 if (ha->exlogin_buf)
3792 qla2x00_free_exlogin_buffer(ha);
3793
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05003794 /* free DMA memory */
3795 if (ha->exchoffld_buf)
3796 qla2x00_free_exchoffld_buffer(ha);
3797
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003798 qla2x00_destroy_deferred_work(ha);
3799
3800 qlt_remove_target(ha, base_vha);
3801
3802 qla2x00_free_sysfs_attr(base_vha, true);
3803
3804 fc_remove_host(base_vha->host);
Quinn Tran482c9dc2017-03-15 09:48:54 -07003805 qlt_remove_target_resources(ha);
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003806
3807 scsi_remove_host(base_vha->host);
3808
3809 qla2x00_free_device(base_vha);
3810
Joe Lawrencedb7157d2014-08-26 17:10:41 -04003811 qla2x00_clear_drv_active(ha);
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003812
Arun Easid2749ff2014-09-25 05:16:51 -04003813 scsi_host_put(base_vha->host);
3814
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003815 qla2x00_unmap_iobases(ha);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003816
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003817 pci_release_selected_regions(ha->pdev, ha->bars);
3818 kfree(ha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003819
Joe Carnuccio90a86fc2010-01-12 13:02:46 -08003820 pci_disable_pcie_error_reporting(pdev);
3821
Bernhard Walle665db932007-03-28 00:49:49 +02003822 pci_disable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003823}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003824
Joe Carnuccio576bfde2020-02-12 13:44:24 -08003825static inline void
3826qla24xx_free_purex_list(struct purex_list *list)
3827{
3828 struct list_head *item, *next;
3829 ulong flags;
3830
3831 spin_lock_irqsave(&list->lock, flags);
3832 list_for_each_safe(item, next, &list->head) {
3833 list_del(item);
3834 kfree(list_entry(item, struct purex_item, list));
3835 }
3836 spin_unlock_irqrestore(&list->lock, flags);
3837}
3838
Linus Torvalds1da177e2005-04-16 15:20:36 -07003839static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003840qla2x00_free_device(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003841{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003842 struct qla_hw_data *ha = vha->hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003843
Andrew Vasquez85880802009-12-15 21:29:46 -08003844 qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
3845
3846 /* Disable timer */
3847 if (vha->timer_active)
3848 qla2x00_stop_timer(vha);
3849
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07003850 qla25xx_delete_queues(vha);
Andrew Vasquez85880802009-12-15 21:29:46 -08003851 vha->flags.online = 0;
3852
Andrew Vasquezf6ef3b12005-08-26 19:10:20 -07003853 /* turn-off interrupts on the card */
Giridhar Malavalia9083012010-04-12 17:59:55 -07003854 if (ha->interrupts_on) {
3855 vha->flags.init_done = 0;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07003856 ha->isp_ops->disable_intrs(ha);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003857 }
Andrew Vasquezf6ef3b12005-08-26 19:10:20 -07003858
Quinn Tran093df732016-12-12 14:40:09 -08003859 qla2x00_free_fcports(vha);
3860
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003861 qla2x00_free_irqs(vha);
3862
Quinn Tran093df732016-12-12 14:40:09 -08003863 /* Flush the work queue and remove it */
3864 if (ha->wq) {
3865 flush_workqueue(ha->wq);
3866 destroy_workqueue(ha->wq);
3867 ha->wq = NULL;
3868 }
3869
Chad Dupuis88670482010-07-23 15:28:30 +05003870
Joe Carnuccio576bfde2020-02-12 13:44:24 -08003871 qla24xx_free_purex_list(&vha->purex_list);
3872
Andrew Vasquezf6ef3b12005-08-26 19:10:20 -07003873 qla2x00_mem_free(ha);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003874
Giridhar Malavali08de2842011-08-16 11:31:44 -07003875 qla82xx_md_free(vha);
3876
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003877 qla2x00_free_queues(ha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003878}
3879
Chad Dupuis88670482010-07-23 15:28:30 +05003880void qla2x00_free_fcports(struct scsi_qla_host *vha)
3881{
3882 fc_port_t *fcport, *tfcport;
3883
Quinn Tranffbc6472019-04-02 14:24:29 -07003884 list_for_each_entry_safe(fcport, tfcport, &vha->vp_fcports, list)
3885 qla2x00_free_fcport(fcport);
Chad Dupuis88670482010-07-23 15:28:30 +05003886}
3887
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08003888static inline void
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003889qla2x00_schedule_rport_del(struct scsi_qla_host *vha, fc_port_t *fcport)
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08003890{
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003891 int now;
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08003892
3893 if (!fcport->rport)
3894 return;
3895
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003896 if (fcport->rport) {
3897 ql_dbg(ql_dbg_disc, fcport->vha, 0x2109,
3898 "%s %8phN. rport %p roles %x\n",
3899 __func__, fcport->port_name, fcport->rport,
3900 fcport->rport->roles);
3901 fc_remote_port_delete(fcport->rport);
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003902 }
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003903 qlt_do_generation_tick(vha, &now);
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08003904}
3905
Linus Torvalds1da177e2005-04-16 15:20:36 -07003906/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003907 * qla2x00_mark_device_lost Updates fcport state when device goes offline.
3908 *
3909 * Input: ha = adapter block pointer. fcport = port structure pointer.
3910 *
3911 * Return: None.
3912 *
3913 * Context:
3914 */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003915void qla2x00_mark_device_lost(scsi_qla_host_t *vha, fc_port_t *fcport,
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003916 int do_login)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003917{
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003918 if (IS_QLAFX00(vha->hw)) {
3919 qla2x00_set_fcport_state(fcport, FCS_DEVICE_LOST);
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003920 qla2x00_schedule_rport_del(vha, fcport);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003921 return;
3922 }
3923
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003924 if (atomic_read(&fcport->state) == FCS_ONLINE &&
Joe Carnuccioc6d39e22012-05-15 14:34:20 -04003925 vha->vp_idx == fcport->vha->vp_idx) {
Chad Dupuisec426e12011-03-30 11:46:32 -07003926 qla2x00_set_fcport_state(fcport, FCS_DEVICE_LOST);
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003927 qla2x00_schedule_rport_del(vha, fcport);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003928 }
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07003929 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003930 * We may need to retry the login, so don't change the state of the
3931 * port but do the retries.
3932 */
3933 if (atomic_read(&fcport->state) != FCS_DEVICE_DEAD)
Chad Dupuisec426e12011-03-30 11:46:32 -07003934 qla2x00_set_fcport_state(fcport, FCS_DEVICE_LOST);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003935
3936 if (!do_login)
3937 return;
3938
Arun Easia1d02852015-08-04 13:38:02 -04003939 set_bit(RELOGIN_NEEDED, &vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003940}
3941
Linus Torvalds1da177e2005-04-16 15:20:36 -07003942void
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003943qla2x00_mark_all_devices_lost(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003944{
3945 fc_port_t *fcport;
3946
Quinn Tran83548fe2017-06-02 09:12:01 -07003947 ql_dbg(ql_dbg_disc, vha, 0x20f1,
3948 "Mark all dev lost\n");
Quinn Tran726b8542017-01-19 22:28:00 -08003949
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003950 list_for_each_entry(fcport, &vha->vp_fcports, list) {
Quinn Tran726b8542017-01-19 22:28:00 -08003951 fcport->scan_state = 0;
Quinn Trand8630bb2017-12-28 12:33:43 -08003952 qlt_schedule_sess_for_deletion(fcport);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003953 }
3954}
3955
Bart Van Assche0e145a52019-04-17 14:44:12 -07003956static void qla2x00_set_reserved_loop_ids(struct qla_hw_data *ha)
3957{
3958 int i;
3959
3960 if (IS_FWI2_CAPABLE(ha))
3961 return;
3962
3963 for (i = 0; i < SNS_FIRST_LOOP_ID; i++)
3964 set_bit(i, ha->loop_id_map);
3965 set_bit(MANAGEMENT_SERVER, ha->loop_id_map);
3966 set_bit(BROADCAST, ha->loop_id_map);
3967}
3968
Linus Torvalds1da177e2005-04-16 15:20:36 -07003969/*
3970* qla2x00_mem_alloc
3971* Allocates adapter memory.
3972*
3973* Returns:
3974* 0 = success.
Andrew Vasqueze8711082008-01-31 12:33:48 -08003975* !0 = failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003976*/
Andrew Vasqueze8711082008-01-31 12:33:48 -08003977static int
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003978qla2x00_mem_alloc(struct qla_hw_data *ha, uint16_t req_len, uint16_t rsp_len,
3979 struct req_que **req, struct rsp_que **rsp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003980{
3981 char name[16];
Linus Torvalds1da177e2005-04-16 15:20:36 -07003982
Andrew Vasqueze8711082008-01-31 12:33:48 -08003983 ha->init_cb = dma_alloc_coherent(&ha->pdev->dev, ha->init_cb_size,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003984 &ha->init_cb_dma, GFP_KERNEL);
Andrew Vasqueze8711082008-01-31 12:33:48 -08003985 if (!ha->init_cb)
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003986 goto fail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003987
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003988 if (qlt_mem_alloc(ha) < 0)
3989 goto fail_free_init_cb;
3990
Chad Dupuis642ef982012-02-09 11:15:57 -08003991 ha->gid_list = dma_alloc_coherent(&ha->pdev->dev,
3992 qla2x00_gid_list_size(ha), &ha->gid_list_dma, GFP_KERNEL);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003993 if (!ha->gid_list)
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003994 goto fail_free_tgt_mem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003995
Andrew Vasqueze8711082008-01-31 12:33:48 -08003996 ha->srb_mempool = mempool_create_slab_pool(SRB_MIN_REQ, srb_cachep);
3997 if (!ha->srb_mempool)
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003998 goto fail_free_gid_list;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003999
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04004000 if (IS_P3P_TYPE(ha)) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07004001 /* Allocate cache for CT6 Ctx. */
4002 if (!ctx_cachep) {
4003 ctx_cachep = kmem_cache_create("qla2xxx_ctx",
4004 sizeof(struct ct6_dsd), 0,
4005 SLAB_HWCACHE_ALIGN, NULL);
4006 if (!ctx_cachep)
Quinn Tranfc1ffd62016-12-23 18:06:10 -08004007 goto fail_free_srb_mempool;
Giridhar Malavalia9083012010-04-12 17:59:55 -07004008 }
4009 ha->ctx_mempool = mempool_create_slab_pool(SRB_MIN_REQ,
4010 ctx_cachep);
4011 if (!ha->ctx_mempool)
4012 goto fail_free_srb_mempool;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004013 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0021,
4014 "ctx_cachep=%p ctx_mempool=%p.\n",
4015 ctx_cachep, ha->ctx_mempool);
Giridhar Malavalia9083012010-04-12 17:59:55 -07004016 }
4017
Andrew Vasqueze8711082008-01-31 12:33:48 -08004018 /* Get memory for cached NVRAM */
4019 ha->nvram = kzalloc(MAX_NVRAM_SIZE, GFP_KERNEL);
4020 if (!ha->nvram)
Giridhar Malavalia9083012010-04-12 17:59:55 -07004021 goto fail_free_ctx_mempool;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004022
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004023 snprintf(name, sizeof(name), "%s_%d", QLA2XXX_DRIVER_NAME,
4024 ha->pdev->device);
4025 ha->s_dma_pool = dma_pool_create(name, &ha->pdev->dev,
4026 DMA_POOL_SIZE, 8, 0);
4027 if (!ha->s_dma_pool)
4028 goto fail_free_nvram;
4029
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004030 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0022,
4031 "init_cb=%p gid_list=%p, srb_mempool=%p s_dma_pool=%p.\n",
4032 ha->init_cb, ha->gid_list, ha->srb_mempool, ha->s_dma_pool);
4033
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04004034 if (IS_P3P_TYPE(ha) || ql2xenabledif) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07004035 ha->dl_dma_pool = dma_pool_create(name, &ha->pdev->dev,
4036 DSD_LIST_DMA_POOL_SIZE, 8, 0);
4037 if (!ha->dl_dma_pool) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004038 ql_log_pci(ql_log_fatal, ha->pdev, 0x0023,
4039 "Failed to allocate memory for dl_dma_pool.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07004040 goto fail_s_dma_pool;
4041 }
4042
4043 ha->fcp_cmnd_dma_pool = dma_pool_create(name, &ha->pdev->dev,
4044 FCP_CMND_DMA_POOL_SIZE, 8, 0);
4045 if (!ha->fcp_cmnd_dma_pool) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004046 ql_log_pci(ql_log_fatal, ha->pdev, 0x0024,
4047 "Failed to allocate memory for fcp_cmnd_dma_pool.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07004048 goto fail_dl_dma_pool;
4049 }
Giridhar Malavali50b81272018-12-21 09:33:45 -08004050
4051 if (ql2xenabledif) {
4052 u64 bufsize = DIF_BUNDLING_DMA_POOL_SIZE;
4053 struct dsd_dma *dsd, *nxt;
4054 uint i;
4055 /* Creata a DMA pool of buffers for DIF bundling */
4056 ha->dif_bundl_pool = dma_pool_create(name,
4057 &ha->pdev->dev, DIF_BUNDLING_DMA_POOL_SIZE, 8, 0);
4058 if (!ha->dif_bundl_pool) {
4059 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0024,
4060 "%s: failed create dif_bundl_pool\n",
4061 __func__);
4062 goto fail_dif_bundl_dma_pool;
4063 }
4064
4065 INIT_LIST_HEAD(&ha->pool.good.head);
4066 INIT_LIST_HEAD(&ha->pool.unusable.head);
4067 ha->pool.good.count = 0;
4068 ha->pool.unusable.count = 0;
4069 for (i = 0; i < 128; i++) {
4070 dsd = kzalloc(sizeof(*dsd), GFP_ATOMIC);
4071 if (!dsd) {
4072 ql_dbg_pci(ql_dbg_init, ha->pdev,
4073 0xe0ee, "%s: failed alloc dsd\n",
4074 __func__);
4075 return 1;
4076 }
4077 ha->dif_bundle_kallocs++;
4078
4079 dsd->dsd_addr = dma_pool_alloc(
4080 ha->dif_bundl_pool, GFP_ATOMIC,
4081 &dsd->dsd_list_dma);
4082 if (!dsd->dsd_addr) {
4083 ql_dbg_pci(ql_dbg_init, ha->pdev,
4084 0xe0ee,
4085 "%s: failed alloc ->dsd_addr\n",
4086 __func__);
4087 kfree(dsd);
4088 ha->dif_bundle_kallocs--;
4089 continue;
4090 }
4091 ha->dif_bundle_dma_allocs++;
4092
4093 /*
4094 * if DMA buffer crosses 4G boundary,
4095 * put it on bad list
4096 */
4097 if (MSD(dsd->dsd_list_dma) ^
4098 MSD(dsd->dsd_list_dma + bufsize)) {
4099 list_add_tail(&dsd->list,
4100 &ha->pool.unusable.head);
4101 ha->pool.unusable.count++;
4102 } else {
4103 list_add_tail(&dsd->list,
4104 &ha->pool.good.head);
4105 ha->pool.good.count++;
4106 }
4107 }
4108
4109 /* return the good ones back to the pool */
4110 list_for_each_entry_safe(dsd, nxt,
4111 &ha->pool.good.head, list) {
4112 list_del(&dsd->list);
4113 dma_pool_free(ha->dif_bundl_pool,
4114 dsd->dsd_addr, dsd->dsd_list_dma);
4115 ha->dif_bundle_dma_allocs--;
4116 kfree(dsd);
4117 ha->dif_bundle_kallocs--;
4118 }
4119
4120 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0024,
4121 "%s: dif dma pool (good=%u unusable=%u)\n",
4122 __func__, ha->pool.good.count,
4123 ha->pool.unusable.count);
4124 }
4125
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004126 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0025,
Giridhar Malavali50b81272018-12-21 09:33:45 -08004127 "dl_dma_pool=%p fcp_cmnd_dma_pool=%p dif_bundl_pool=%p.\n",
4128 ha->dl_dma_pool, ha->fcp_cmnd_dma_pool,
4129 ha->dif_bundl_pool);
Giridhar Malavalia9083012010-04-12 17:59:55 -07004130 }
4131
Andrew Vasqueze8711082008-01-31 12:33:48 -08004132 /* Allocate memory for SNS commands */
4133 if (IS_QLA2100(ha) || IS_QLA2200(ha)) {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004134 /* Get consistent memory allocated for SNS commands */
Andrew Vasqueze8711082008-01-31 12:33:48 -08004135 ha->sns_cmd = dma_alloc_coherent(&ha->pdev->dev,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004136 sizeof(struct sns_cmd_pkt), &ha->sns_cmd_dma, GFP_KERNEL);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004137 if (!ha->sns_cmd)
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004138 goto fail_dma_pool;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004139 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0026,
Joe Perchesd8424f62011-11-18 09:03:06 -08004140 "sns_cmd: %p.\n", ha->sns_cmd);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004141 } else {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004142 /* Get consistent memory allocated for MS IOCB */
Andrew Vasqueze8711082008-01-31 12:33:48 -08004143 ha->ms_iocb = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004144 &ha->ms_iocb_dma);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004145 if (!ha->ms_iocb)
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004146 goto fail_dma_pool;
4147 /* Get consistent memory allocated for CT SNS commands */
Andrew Vasqueze8711082008-01-31 12:33:48 -08004148 ha->ct_sns = dma_alloc_coherent(&ha->pdev->dev,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004149 sizeof(struct ct_sns_pkt), &ha->ct_sns_dma, GFP_KERNEL);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004150 if (!ha->ct_sns)
4151 goto fail_free_ms_iocb;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004152 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0027,
4153 "ms_iocb=%p ct_sns=%p.\n",
4154 ha->ms_iocb, ha->ct_sns);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004155 }
4156
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004157 /* Allocate memory for request ring */
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004158 *req = kzalloc(sizeof(struct req_que), GFP_KERNEL);
4159 if (!*req) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004160 ql_log_pci(ql_log_fatal, ha->pdev, 0x0028,
4161 "Failed to allocate memory for req.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004162 goto fail_req;
4163 }
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004164 (*req)->length = req_len;
4165 (*req)->ring = dma_alloc_coherent(&ha->pdev->dev,
4166 ((*req)->length + 1) * sizeof(request_t),
4167 &(*req)->dma, GFP_KERNEL);
4168 if (!(*req)->ring) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004169 ql_log_pci(ql_log_fatal, ha->pdev, 0x0029,
4170 "Failed to allocate memory for req_ring.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004171 goto fail_req_ring;
4172 }
4173 /* Allocate memory for response ring */
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004174 *rsp = kzalloc(sizeof(struct rsp_que), GFP_KERNEL);
4175 if (!*rsp) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004176 ql_log_pci(ql_log_fatal, ha->pdev, 0x002a,
4177 "Failed to allocate memory for rsp.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004178 goto fail_rsp;
4179 }
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004180 (*rsp)->hw = ha;
4181 (*rsp)->length = rsp_len;
4182 (*rsp)->ring = dma_alloc_coherent(&ha->pdev->dev,
4183 ((*rsp)->length + 1) * sizeof(response_t),
4184 &(*rsp)->dma, GFP_KERNEL);
4185 if (!(*rsp)->ring) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004186 ql_log_pci(ql_log_fatal, ha->pdev, 0x002b,
4187 "Failed to allocate memory for rsp_ring.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004188 goto fail_rsp_ring;
4189 }
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004190 (*req)->rsp = *rsp;
4191 (*rsp)->req = *req;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004192 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x002c,
4193 "req=%p req->length=%d req->ring=%p rsp=%p "
4194 "rsp->length=%d rsp->ring=%p.\n",
4195 *req, (*req)->length, (*req)->ring, *rsp, (*rsp)->length,
4196 (*rsp)->ring);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004197 /* Allocate memory for NVRAM data for vports */
4198 if (ha->nvram_npiv_size) {
Kees Cook6396bb22018-06-12 14:03:40 -07004199 ha->npiv_info = kcalloc(ha->nvram_npiv_size,
4200 sizeof(struct qla_npiv_entry),
4201 GFP_KERNEL);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004202 if (!ha->npiv_info) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004203 ql_log_pci(ql_log_fatal, ha->pdev, 0x002d,
4204 "Failed to allocate memory for npiv_info.\n");
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004205 goto fail_npiv_info;
4206 }
4207 } else
4208 ha->npiv_info = NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004209
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004210 /* Get consistent memory allocated for EX-INIT-CB. */
Joe Carnuccioecc89f22019-03-12 11:08:13 -07004211 if (IS_CNA_CAPABLE(ha) || IS_QLA2031(ha) || IS_QLA27XX(ha) ||
4212 IS_QLA28XX(ha)) {
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004213 ha->ex_init_cb = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL,
4214 &ha->ex_init_cb_dma);
4215 if (!ha->ex_init_cb)
4216 goto fail_ex_init_cb;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004217 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x002e,
4218 "ex_init_cb=%p.\n", ha->ex_init_cb);
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004219 }
4220
Shyam Sundar9f2475f2020-06-30 03:22:29 -07004221 /* Get consistent memory allocated for Special Features-CB. */
4222 if (IS_QLA27XX(ha) || IS_QLA28XX(ha)) {
4223 ha->sf_init_cb = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL,
4224 &ha->sf_init_cb_dma);
4225 if (!ha->sf_init_cb)
4226 goto fail_sf_init_cb;
4227 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0199,
4228 "sf_init_cb=%p.\n", ha->sf_init_cb);
4229 }
4230
Giridhar Malavalia9083012010-04-12 17:59:55 -07004231 INIT_LIST_HEAD(&ha->gbl_dsd_list);
4232
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004233 /* Get consistent memory allocated for Async Port-Database. */
4234 if (!IS_FWI2_CAPABLE(ha)) {
4235 ha->async_pd = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL,
4236 &ha->async_pd_dma);
4237 if (!ha->async_pd)
4238 goto fail_async_pd;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004239 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x002f,
4240 "async_pd=%p.\n", ha->async_pd);
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004241 }
4242
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004243 INIT_LIST_HEAD(&ha->vp_list);
Chad Dupuis5f16b332012-08-22 14:21:00 -04004244
4245 /* Allocate memory for our loop_id bitmap */
Kees Cook6396bb22018-06-12 14:03:40 -07004246 ha->loop_id_map = kcalloc(BITS_TO_LONGS(LOOPID_MAP_SIZE),
4247 sizeof(long),
4248 GFP_KERNEL);
Chad Dupuis5f16b332012-08-22 14:21:00 -04004249 if (!ha->loop_id_map)
Quinn Tranfc1ffd62016-12-23 18:06:10 -08004250 goto fail_loop_id_map;
Chad Dupuis5f16b332012-08-22 14:21:00 -04004251 else {
4252 qla2x00_set_reserved_loop_ids(ha);
4253 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0123,
Dan Carpenterb2a72ec32014-01-21 10:00:10 +03004254 "loop_id_map=%p.\n", ha->loop_id_map);
Chad Dupuis5f16b332012-08-22 14:21:00 -04004255 }
4256
Quinn Trane4e3a2c2017-08-23 15:05:07 -07004257 ha->sfp_data = dma_alloc_coherent(&ha->pdev->dev,
4258 SFP_DEV_SIZE, &ha->sfp_data_dma, GFP_KERNEL);
4259 if (!ha->sfp_data) {
4260 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x011b,
4261 "Unable to allocate memory for SFP read-data.\n");
4262 goto fail_sfp_data;
4263 }
4264
Michael Hernandez3f006ac2019-03-12 11:08:22 -07004265 ha->flt = dma_alloc_coherent(&ha->pdev->dev,
4266 sizeof(struct qla_flt_header) + FLT_REGIONS_SIZE, &ha->flt_dma,
4267 GFP_KERNEL);
4268 if (!ha->flt) {
4269 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x011b,
4270 "Unable to allocate memory for FLT.\n");
4271 goto fail_flt_buffer;
4272 }
4273
Dan Carpenterb2a72ec32014-01-21 10:00:10 +03004274 return 0;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004275
Michael Hernandez3f006ac2019-03-12 11:08:22 -07004276fail_flt_buffer:
4277 dma_free_coherent(&ha->pdev->dev, SFP_DEV_SIZE,
4278 ha->sfp_data, ha->sfp_data_dma);
Quinn Trane4e3a2c2017-08-23 15:05:07 -07004279fail_sfp_data:
4280 kfree(ha->loop_id_map);
Quinn Tranfc1ffd62016-12-23 18:06:10 -08004281fail_loop_id_map:
4282 dma_pool_free(ha->s_dma_pool, ha->async_pd, ha->async_pd_dma);
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004283fail_async_pd:
Shyam Sundar9f2475f2020-06-30 03:22:29 -07004284 dma_pool_free(ha->s_dma_pool, ha->sf_init_cb, ha->sf_init_cb_dma);
4285fail_sf_init_cb:
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004286 dma_pool_free(ha->s_dma_pool, ha->ex_init_cb, ha->ex_init_cb_dma);
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004287fail_ex_init_cb:
4288 kfree(ha->npiv_info);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004289fail_npiv_info:
4290 dma_free_coherent(&ha->pdev->dev, ((*rsp)->length + 1) *
4291 sizeof(response_t), (*rsp)->ring, (*rsp)->dma);
4292 (*rsp)->ring = NULL;
4293 (*rsp)->dma = 0;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004294fail_rsp_ring:
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004295 kfree(*rsp);
Bill Kuzeja6d634062018-03-23 10:37:25 -04004296 *rsp = NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004297fail_rsp:
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004298 dma_free_coherent(&ha->pdev->dev, ((*req)->length + 1) *
4299 sizeof(request_t), (*req)->ring, (*req)->dma);
4300 (*req)->ring = NULL;
4301 (*req)->dma = 0;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004302fail_req_ring:
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004303 kfree(*req);
Bill Kuzeja6d634062018-03-23 10:37:25 -04004304 *req = NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004305fail_req:
4306 dma_free_coherent(&ha->pdev->dev, sizeof(struct ct_sns_pkt),
4307 ha->ct_sns, ha->ct_sns_dma);
4308 ha->ct_sns = NULL;
4309 ha->ct_sns_dma = 0;
Andrew Vasqueze8711082008-01-31 12:33:48 -08004310fail_free_ms_iocb:
4311 dma_pool_free(ha->s_dma_pool, ha->ms_iocb, ha->ms_iocb_dma);
4312 ha->ms_iocb = NULL;
4313 ha->ms_iocb_dma = 0;
Quinn Tranfc1ffd62016-12-23 18:06:10 -08004314
4315 if (ha->sns_cmd)
4316 dma_free_coherent(&ha->pdev->dev, sizeof(struct sns_cmd_pkt),
4317 ha->sns_cmd, ha->sns_cmd_dma);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004318fail_dma_pool:
Giridhar Malavali50b81272018-12-21 09:33:45 -08004319 if (ql2xenabledif) {
4320 struct dsd_dma *dsd, *nxt;
4321
4322 list_for_each_entry_safe(dsd, nxt, &ha->pool.unusable.head,
4323 list) {
4324 list_del(&dsd->list);
4325 dma_pool_free(ha->dif_bundl_pool, dsd->dsd_addr,
4326 dsd->dsd_list_dma);
4327 ha->dif_bundle_dma_allocs--;
4328 kfree(dsd);
4329 ha->dif_bundle_kallocs--;
4330 ha->pool.unusable.count--;
4331 }
4332 dma_pool_destroy(ha->dif_bundl_pool);
4333 ha->dif_bundl_pool = NULL;
4334 }
4335
4336fail_dif_bundl_dma_pool:
Arun Easibad75002010-05-04 15:01:30 -07004337 if (IS_QLA82XX(ha) || ql2xenabledif) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07004338 dma_pool_destroy(ha->fcp_cmnd_dma_pool);
4339 ha->fcp_cmnd_dma_pool = NULL;
4340 }
4341fail_dl_dma_pool:
Arun Easibad75002010-05-04 15:01:30 -07004342 if (IS_QLA82XX(ha) || ql2xenabledif) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07004343 dma_pool_destroy(ha->dl_dma_pool);
4344 ha->dl_dma_pool = NULL;
4345 }
4346fail_s_dma_pool:
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004347 dma_pool_destroy(ha->s_dma_pool);
4348 ha->s_dma_pool = NULL;
Andrew Vasqueze8711082008-01-31 12:33:48 -08004349fail_free_nvram:
4350 kfree(ha->nvram);
4351 ha->nvram = NULL;
Giridhar Malavalia9083012010-04-12 17:59:55 -07004352fail_free_ctx_mempool:
Thomas Meyer75c1d482018-12-02 21:52:11 +01004353 mempool_destroy(ha->ctx_mempool);
Giridhar Malavalia9083012010-04-12 17:59:55 -07004354 ha->ctx_mempool = NULL;
Andrew Vasqueze8711082008-01-31 12:33:48 -08004355fail_free_srb_mempool:
Thomas Meyer75c1d482018-12-02 21:52:11 +01004356 mempool_destroy(ha->srb_mempool);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004357 ha->srb_mempool = NULL;
Andrew Vasqueze8711082008-01-31 12:33:48 -08004358fail_free_gid_list:
Chad Dupuis642ef982012-02-09 11:15:57 -08004359 dma_free_coherent(&ha->pdev->dev, qla2x00_gid_list_size(ha),
4360 ha->gid_list,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004361 ha->gid_list_dma);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004362 ha->gid_list = NULL;
4363 ha->gid_list_dma = 0;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04004364fail_free_tgt_mem:
4365 qlt_mem_free(ha);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004366fail_free_init_cb:
4367 dma_free_coherent(&ha->pdev->dev, ha->init_cb_size, ha->init_cb,
4368 ha->init_cb_dma);
4369 ha->init_cb = NULL;
4370 ha->init_cb_dma = 0;
Andrew Vasqueze8711082008-01-31 12:33:48 -08004371fail:
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004372 ql_log(ql_log_fatal, NULL, 0x0030,
4373 "Memory allocation failure.\n");
Andrew Vasqueze8711082008-01-31 12:33:48 -08004374 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004375}
4376
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004377int
4378qla2x00_set_exlogins_buffer(scsi_qla_host_t *vha)
4379{
4380 int rval;
4381 uint16_t size, max_cnt, temp;
4382 struct qla_hw_data *ha = vha->hw;
4383
4384 /* Return if we don't need to alloacate any extended logins */
4385 if (!ql2xexlogins)
4386 return QLA_SUCCESS;
4387
Quinn Tran99e1b682017-06-02 09:12:03 -07004388 if (!IS_EXLOGIN_OFFLD_CAPABLE(ha))
4389 return QLA_SUCCESS;
4390
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004391 ql_log(ql_log_info, vha, 0xd021, "EXLOGIN count: %d.\n", ql2xexlogins);
4392 max_cnt = 0;
4393 rval = qla_get_exlogin_status(vha, &size, &max_cnt);
4394 if (rval != QLA_SUCCESS) {
4395 ql_log_pci(ql_log_fatal, ha->pdev, 0xd029,
4396 "Failed to get exlogin status.\n");
4397 return rval;
4398 }
4399
4400 temp = (ql2xexlogins > max_cnt) ? max_cnt : ql2xexlogins;
Quinn Tran99e1b682017-06-02 09:12:03 -07004401 temp *= size;
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004402
Quinn Tran99e1b682017-06-02 09:12:03 -07004403 if (temp != ha->exlogin_size) {
4404 qla2x00_free_exlogin_buffer(ha);
4405 ha->exlogin_size = temp;
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004406
Quinn Tran99e1b682017-06-02 09:12:03 -07004407 ql_log(ql_log_info, vha, 0xd024,
4408 "EXLOGIN: max_logins=%d, portdb=0x%x, total=%d.\n",
4409 max_cnt, size, temp);
4410
4411 ql_log(ql_log_info, vha, 0xd025,
4412 "EXLOGIN: requested size=0x%x\n", ha->exlogin_size);
4413
4414 /* Get consistent memory for extended logins */
4415 ha->exlogin_buf = dma_alloc_coherent(&ha->pdev->dev,
4416 ha->exlogin_size, &ha->exlogin_buf_dma, GFP_KERNEL);
4417 if (!ha->exlogin_buf) {
4418 ql_log_pci(ql_log_fatal, ha->pdev, 0xd02a,
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004419 "Failed to allocate memory for exlogin_buf_dma.\n");
Quinn Tran99e1b682017-06-02 09:12:03 -07004420 return -ENOMEM;
4421 }
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004422 }
4423
4424 /* Now configure the dma buffer */
4425 rval = qla_set_exlogin_mem_cfg(vha, ha->exlogin_buf_dma);
4426 if (rval) {
Quinn Tran83548fe2017-06-02 09:12:01 -07004427 ql_log(ql_log_fatal, vha, 0xd033,
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004428 "Setup extended login buffer ****FAILED****.\n");
4429 qla2x00_free_exlogin_buffer(ha);
4430 }
4431
4432 return rval;
4433}
4434
4435/*
4436* qla2x00_free_exlogin_buffer
4437*
4438* Input:
4439* ha = adapter block pointer
4440*/
4441void
4442qla2x00_free_exlogin_buffer(struct qla_hw_data *ha)
4443{
4444 if (ha->exlogin_buf) {
4445 dma_free_coherent(&ha->pdev->dev, ha->exlogin_size,
4446 ha->exlogin_buf, ha->exlogin_buf_dma);
4447 ha->exlogin_buf = NULL;
4448 ha->exlogin_size = 0;
4449 }
4450}
4451
Quinn Tran99e1b682017-06-02 09:12:03 -07004452static void
4453qla2x00_number_of_exch(scsi_qla_host_t *vha, u32 *ret_cnt, u16 max_cnt)
4454{
4455 u32 temp;
Quinn Tran0645cb82018-09-11 10:18:18 -07004456 struct init_cb_81xx *icb = (struct init_cb_81xx *)&vha->hw->init_cb;
Quinn Tran99e1b682017-06-02 09:12:03 -07004457 *ret_cnt = FW_DEF_EXCHANGES_CNT;
4458
Quinn Trand1e36352017-12-28 12:33:12 -08004459 if (max_cnt > vha->hw->max_exchg)
4460 max_cnt = vha->hw->max_exchg;
4461
Quinn Tran99e1b682017-06-02 09:12:03 -07004462 if (qla_ini_mode_enabled(vha)) {
Quinn Tran0645cb82018-09-11 10:18:18 -07004463 if (vha->ql2xiniexchg > max_cnt)
4464 vha->ql2xiniexchg = max_cnt;
Quinn Tran99e1b682017-06-02 09:12:03 -07004465
Quinn Tran0645cb82018-09-11 10:18:18 -07004466 if (vha->ql2xiniexchg > FW_DEF_EXCHANGES_CNT)
4467 *ret_cnt = vha->ql2xiniexchg;
4468
Quinn Tran99e1b682017-06-02 09:12:03 -07004469 } else if (qla_tgt_mode_enabled(vha)) {
Quinn Tran0645cb82018-09-11 10:18:18 -07004470 if (vha->ql2xexchoffld > max_cnt) {
4471 vha->ql2xexchoffld = max_cnt;
4472 icb->exchange_count = cpu_to_le16(vha->ql2xexchoffld);
4473 }
Quinn Tran99e1b682017-06-02 09:12:03 -07004474
Quinn Tran0645cb82018-09-11 10:18:18 -07004475 if (vha->ql2xexchoffld > FW_DEF_EXCHANGES_CNT)
4476 *ret_cnt = vha->ql2xexchoffld;
Quinn Tran99e1b682017-06-02 09:12:03 -07004477 } else if (qla_dual_mode_enabled(vha)) {
Quinn Tran0645cb82018-09-11 10:18:18 -07004478 temp = vha->ql2xiniexchg + vha->ql2xexchoffld;
Quinn Tran99e1b682017-06-02 09:12:03 -07004479 if (temp > max_cnt) {
Quinn Tran0645cb82018-09-11 10:18:18 -07004480 vha->ql2xiniexchg -= (temp - max_cnt)/2;
4481 vha->ql2xexchoffld -= (((temp - max_cnt)/2) + 1);
Quinn Tran99e1b682017-06-02 09:12:03 -07004482 temp = max_cnt;
Quinn Tran0645cb82018-09-11 10:18:18 -07004483 icb->exchange_count = cpu_to_le16(vha->ql2xexchoffld);
Quinn Tran99e1b682017-06-02 09:12:03 -07004484 }
4485
4486 if (temp > FW_DEF_EXCHANGES_CNT)
4487 *ret_cnt = temp;
4488 }
4489}
4490
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004491int
4492qla2x00_set_exchoffld_buffer(scsi_qla_host_t *vha)
4493{
4494 int rval;
Quinn Trand1e36352017-12-28 12:33:12 -08004495 u16 size, max_cnt;
4496 u32 actual_cnt, totsz;
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004497 struct qla_hw_data *ha = vha->hw;
4498
Quinn Tran99e1b682017-06-02 09:12:03 -07004499 if (!ha->flags.exchoffld_enabled)
4500 return QLA_SUCCESS;
4501
4502 if (!IS_EXCHG_OFFLD_CAPABLE(ha))
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004503 return QLA_SUCCESS;
4504
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004505 max_cnt = 0;
4506 rval = qla_get_exchoffld_status(vha, &size, &max_cnt);
4507 if (rval != QLA_SUCCESS) {
4508 ql_log_pci(ql_log_fatal, ha->pdev, 0xd012,
4509 "Failed to get exlogin status.\n");
4510 return rval;
4511 }
4512
Quinn Trand1e36352017-12-28 12:33:12 -08004513 qla2x00_number_of_exch(vha, &actual_cnt, max_cnt);
4514 ql_log(ql_log_info, vha, 0xd014,
4515 "Actual exchange offload count: %d.\n", actual_cnt);
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004516
Quinn Trand1e36352017-12-28 12:33:12 -08004517 totsz = actual_cnt * size;
4518
4519 if (totsz != ha->exchoffld_size) {
Quinn Tran99e1b682017-06-02 09:12:03 -07004520 qla2x00_free_exchoffld_buffer(ha);
Quinn Tran0645cb82018-09-11 10:18:18 -07004521 if (actual_cnt <= FW_DEF_EXCHANGES_CNT) {
4522 ha->exchoffld_size = 0;
4523 ha->flags.exchoffld_enabled = 0;
4524 return QLA_SUCCESS;
4525 }
4526
Quinn Trand1e36352017-12-28 12:33:12 -08004527 ha->exchoffld_size = totsz;
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004528
Quinn Tran99e1b682017-06-02 09:12:03 -07004529 ql_log(ql_log_info, vha, 0xd016,
Quinn Trand1e36352017-12-28 12:33:12 -08004530 "Exchange offload: max_count=%d, actual count=%d entry sz=0x%x, total sz=0x%x\n",
4531 max_cnt, actual_cnt, size, totsz);
Quinn Tran99e1b682017-06-02 09:12:03 -07004532
4533 ql_log(ql_log_info, vha, 0xd017,
4534 "Exchange Buffers requested size = 0x%x\n",
4535 ha->exchoffld_size);
4536
4537 /* Get consistent memory for extended logins */
4538 ha->exchoffld_buf = dma_alloc_coherent(&ha->pdev->dev,
4539 ha->exchoffld_size, &ha->exchoffld_buf_dma, GFP_KERNEL);
4540 if (!ha->exchoffld_buf) {
4541 ql_log_pci(ql_log_fatal, ha->pdev, 0xd013,
Quinn Trand1e36352017-12-28 12:33:12 -08004542 "Failed to allocate memory for Exchange Offload.\n");
4543
4544 if (ha->max_exchg >
4545 (FW_DEF_EXCHANGES_CNT + REDUCE_EXCHANGES_CNT)) {
4546 ha->max_exchg -= REDUCE_EXCHANGES_CNT;
4547 } else if (ha->max_exchg >
4548 (FW_DEF_EXCHANGES_CNT + 512)) {
4549 ha->max_exchg -= 512;
4550 } else {
4551 ha->flags.exchoffld_enabled = 0;
4552 ql_log_pci(ql_log_fatal, ha->pdev, 0xd013,
4553 "Disabling Exchange offload due to lack of memory\n");
4554 }
4555 ha->exchoffld_size = 0;
4556
Quinn Tran99e1b682017-06-02 09:12:03 -07004557 return -ENOMEM;
4558 }
Quinn Tran0645cb82018-09-11 10:18:18 -07004559 } else if (!ha->exchoffld_buf || (actual_cnt <= FW_DEF_EXCHANGES_CNT)) {
4560 /* pathological case */
4561 qla2x00_free_exchoffld_buffer(ha);
4562 ha->exchoffld_size = 0;
4563 ha->flags.exchoffld_enabled = 0;
4564 ql_log(ql_log_info, vha, 0xd016,
4565 "Exchange offload not enable: offld size=%d, actual count=%d entry sz=0x%x, total sz=0x%x.\n",
4566 ha->exchoffld_size, actual_cnt, size, totsz);
4567 return 0;
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004568 }
4569
4570 /* Now configure the dma buffer */
Quinn Tran99e1b682017-06-02 09:12:03 -07004571 rval = qla_set_exchoffld_mem_cfg(vha);
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004572 if (rval) {
4573 ql_log(ql_log_fatal, vha, 0xd02e,
4574 "Setup exchange offload buffer ****FAILED****.\n");
4575 qla2x00_free_exchoffld_buffer(ha);
Quinn Tran99e1b682017-06-02 09:12:03 -07004576 } else {
4577 /* re-adjust number of target exchange */
4578 struct init_cb_81xx *icb = (struct init_cb_81xx *)ha->init_cb;
4579
4580 if (qla_ini_mode_enabled(vha))
4581 icb->exchange_count = 0;
4582 else
Quinn Tran0645cb82018-09-11 10:18:18 -07004583 icb->exchange_count = cpu_to_le16(vha->ql2xexchoffld);
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004584 }
4585
4586 return rval;
4587}
4588
4589/*
4590* qla2x00_free_exchoffld_buffer
4591*
4592* Input:
4593* ha = adapter block pointer
4594*/
4595void
4596qla2x00_free_exchoffld_buffer(struct qla_hw_data *ha)
4597{
4598 if (ha->exchoffld_buf) {
4599 dma_free_coherent(&ha->pdev->dev, ha->exchoffld_size,
4600 ha->exchoffld_buf, ha->exchoffld_buf_dma);
4601 ha->exchoffld_buf = NULL;
4602 ha->exchoffld_size = 0;
4603 }
4604}
4605
Linus Torvalds1da177e2005-04-16 15:20:36 -07004606/*
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004607* qla2x00_free_fw_dump
4608* Frees fw dump stuff.
4609*
4610* Input:
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04004611* ha = adapter block pointer
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004612*/
4613static void
4614qla2x00_free_fw_dump(struct qla_hw_data *ha)
4615{
Joe Carnuccioa28d9e42019-03-12 11:08:17 -07004616 struct fwdt *fwdt = ha->fwdt;
4617 uint j;
4618
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004619 if (ha->fce)
Chad Dupuisf73cb692014-02-26 04:15:06 -05004620 dma_free_coherent(&ha->pdev->dev,
4621 FCE_SIZE, ha->fce, ha->fce_dma);
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004622
Chad Dupuisf73cb692014-02-26 04:15:06 -05004623 if (ha->eft)
4624 dma_free_coherent(&ha->pdev->dev,
4625 EFT_SIZE, ha->eft, ha->eft_dma);
4626
4627 if (ha->fw_dump)
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004628 vfree(ha->fw_dump);
Chad Dupuisf73cb692014-02-26 04:15:06 -05004629
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004630 ha->fce = NULL;
4631 ha->fce_dma = 0;
Martin Wilck3cf92f42019-08-14 13:28:29 +00004632 ha->flags.fce_enabled = 0;
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004633 ha->eft = NULL;
4634 ha->eft_dma = 0;
Jason Yandbe6f492020-04-30 20:18:00 +08004635 ha->fw_dumped = false;
Hiral Patel61f098d2014-04-11 16:54:21 -04004636 ha->fw_dump_cap_flags = 0;
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004637 ha->fw_dump_reading = 0;
Chad Dupuisf73cb692014-02-26 04:15:06 -05004638 ha->fw_dump = NULL;
4639 ha->fw_dump_len = 0;
Joe Carnuccioa28d9e42019-03-12 11:08:17 -07004640
4641 for (j = 0; j < 2; j++, fwdt++) {
4642 if (fwdt->template)
4643 vfree(fwdt->template);
4644 fwdt->template = NULL;
4645 fwdt->length = 0;
4646 }
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004647}
4648
4649/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004650* qla2x00_mem_free
4651* Frees all adapter allocated memory.
4652*
4653* Input:
4654* ha = adapter block pointer.
4655*/
Adrian Bunka824ebb2008-01-17 09:02:15 -08004656static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004657qla2x00_mem_free(struct qla_hw_data *ha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004658{
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004659 qla2x00_free_fw_dump(ha);
4660
Saurav Kashyap81178772012-08-22 14:21:04 -04004661 if (ha->mctp_dump)
4662 dma_free_coherent(&ha->pdev->dev, MCTP_DUMP_SIZE, ha->mctp_dump,
4663 ha->mctp_dump_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004664 ha->mctp_dump = NULL;
Saurav Kashyap81178772012-08-22 14:21:04 -04004665
Thomas Meyer75c1d482018-12-02 21:52:11 +01004666 mempool_destroy(ha->srb_mempool);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004667 ha->srb_mempool = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004668
Andrew Vasquez11bbc1d2009-06-03 09:55:14 -07004669 if (ha->dcbx_tlv)
4670 dma_free_coherent(&ha->pdev->dev, DCBX_TLV_DATA_SIZE,
4671 ha->dcbx_tlv, ha->dcbx_tlv_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004672 ha->dcbx_tlv = NULL;
Andrew Vasquez11bbc1d2009-06-03 09:55:14 -07004673
Andrew Vasquezce0423f2009-06-03 09:55:13 -07004674 if (ha->xgmac_data)
4675 dma_free_coherent(&ha->pdev->dev, XGMAC_DATA_SIZE,
4676 ha->xgmac_data, ha->xgmac_data_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004677 ha->xgmac_data = NULL;
Andrew Vasquezce0423f2009-06-03 09:55:13 -07004678
Linus Torvalds1da177e2005-04-16 15:20:36 -07004679 if (ha->sns_cmd)
4680 dma_free_coherent(&ha->pdev->dev, sizeof(struct sns_cmd_pkt),
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004681 ha->sns_cmd, ha->sns_cmd_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004682 ha->sns_cmd = NULL;
4683 ha->sns_cmd_dma = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004684
4685 if (ha->ct_sns)
4686 dma_free_coherent(&ha->pdev->dev, sizeof(struct ct_sns_pkt),
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004687 ha->ct_sns, ha->ct_sns_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004688 ha->ct_sns = NULL;
4689 ha->ct_sns_dma = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004690
Andrew Vasquez88729e52006-06-23 16:10:50 -07004691 if (ha->sfp_data)
Quinn Trane4e3a2c2017-08-23 15:05:07 -07004692 dma_free_coherent(&ha->pdev->dev, SFP_DEV_SIZE, ha->sfp_data,
4693 ha->sfp_data_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004694 ha->sfp_data = NULL;
Andrew Vasquez88729e52006-06-23 16:10:50 -07004695
Michael Hernandez3f006ac2019-03-12 11:08:22 -07004696 if (ha->flt)
Bart Van Assche162b8052019-11-05 20:42:26 -08004697 dma_free_coherent(&ha->pdev->dev,
4698 sizeof(struct qla_flt_header) + FLT_REGIONS_SIZE,
Michael Hernandez3f006ac2019-03-12 11:08:22 -07004699 ha->flt, ha->flt_dma);
Bart Van Asschedc035d42019-04-17 14:44:23 -07004700 ha->flt = NULL;
4701 ha->flt_dma = 0;
Michael Hernandez3f006ac2019-03-12 11:08:22 -07004702
Linus Torvalds1da177e2005-04-16 15:20:36 -07004703 if (ha->ms_iocb)
4704 dma_pool_free(ha->s_dma_pool, ha->ms_iocb, ha->ms_iocb_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004705 ha->ms_iocb = NULL;
4706 ha->ms_iocb_dma = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004707
Shyam Sundar9f2475f2020-06-30 03:22:29 -07004708 if (ha->sf_init_cb)
4709 dma_pool_free(ha->s_dma_pool,
4710 ha->sf_init_cb, ha->sf_init_cb_dma);
4711
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004712 if (ha->ex_init_cb)
Giridhar Malavalia9083012010-04-12 17:59:55 -07004713 dma_pool_free(ha->s_dma_pool,
4714 ha->ex_init_cb, ha->ex_init_cb_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004715 ha->ex_init_cb = NULL;
4716 ha->ex_init_cb_dma = 0;
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004717
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004718 if (ha->async_pd)
4719 dma_pool_free(ha->s_dma_pool, ha->async_pd, ha->async_pd_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004720 ha->async_pd = NULL;
4721 ha->async_pd_dma = 0;
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004722
Thomas Meyer75c1d482018-12-02 21:52:11 +01004723 dma_pool_destroy(ha->s_dma_pool);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004724 ha->s_dma_pool = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004725
Linus Torvalds1da177e2005-04-16 15:20:36 -07004726 if (ha->gid_list)
Chad Dupuis642ef982012-02-09 11:15:57 -08004727 dma_free_coherent(&ha->pdev->dev, qla2x00_gid_list_size(ha),
4728 ha->gid_list, ha->gid_list_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004729 ha->gid_list = NULL;
4730 ha->gid_list_dma = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004731
Giridhar Malavalia9083012010-04-12 17:59:55 -07004732 if (IS_QLA82XX(ha)) {
4733 if (!list_empty(&ha->gbl_dsd_list)) {
4734 struct dsd_dma *dsd_ptr, *tdsd_ptr;
4735
4736 /* clean up allocated prev pool */
4737 list_for_each_entry_safe(dsd_ptr,
4738 tdsd_ptr, &ha->gbl_dsd_list, list) {
4739 dma_pool_free(ha->dl_dma_pool,
4740 dsd_ptr->dsd_addr, dsd_ptr->dsd_list_dma);
4741 list_del(&dsd_ptr->list);
4742 kfree(dsd_ptr);
4743 }
4744 }
4745 }
4746
Thomas Meyer75c1d482018-12-02 21:52:11 +01004747 dma_pool_destroy(ha->dl_dma_pool);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004748 ha->dl_dma_pool = NULL;
Giridhar Malavalia9083012010-04-12 17:59:55 -07004749
Thomas Meyer75c1d482018-12-02 21:52:11 +01004750 dma_pool_destroy(ha->fcp_cmnd_dma_pool);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004751 ha->fcp_cmnd_dma_pool = NULL;
Giridhar Malavalia9083012010-04-12 17:59:55 -07004752
Thomas Meyer75c1d482018-12-02 21:52:11 +01004753 mempool_destroy(ha->ctx_mempool);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004754 ha->ctx_mempool = NULL;
Giridhar Malavalia9083012010-04-12 17:59:55 -07004755
Andrew Vasquez26a77792019-07-26 09:07:35 -07004756 if (ql2xenabledif && ha->dif_bundl_pool) {
Giridhar Malavali50b81272018-12-21 09:33:45 -08004757 struct dsd_dma *dsd, *nxt;
4758
4759 list_for_each_entry_safe(dsd, nxt, &ha->pool.unusable.head,
4760 list) {
4761 list_del(&dsd->list);
4762 dma_pool_free(ha->dif_bundl_pool, dsd->dsd_addr,
4763 dsd->dsd_list_dma);
4764 ha->dif_bundle_dma_allocs--;
4765 kfree(dsd);
4766 ha->dif_bundle_kallocs--;
4767 ha->pool.unusable.count--;
4768 }
4769 list_for_each_entry_safe(dsd, nxt, &ha->pool.good.head, list) {
4770 list_del(&dsd->list);
4771 dma_pool_free(ha->dif_bundl_pool, dsd->dsd_addr,
4772 dsd->dsd_list_dma);
4773 ha->dif_bundle_dma_allocs--;
4774 kfree(dsd);
4775 ha->dif_bundle_kallocs--;
4776 }
4777 }
4778
YueHaibing0b3b6fe2019-07-11 22:13:17 +08004779 dma_pool_destroy(ha->dif_bundl_pool);
Bart Van Asschedc035d42019-04-17 14:44:23 -07004780 ha->dif_bundl_pool = NULL;
Giridhar Malavali50b81272018-12-21 09:33:45 -08004781
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04004782 qlt_mem_free(ha);
4783
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004784 if (ha->init_cb)
4785 dma_free_coherent(&ha->pdev->dev, ha->init_cb_size,
Giridhar Malavalia9083012010-04-12 17:59:55 -07004786 ha->init_cb, ha->init_cb_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004787 ha->init_cb = NULL;
4788 ha->init_cb_dma = 0;
Bart Van Assche5365bf92019-04-17 14:44:22 -07004789
4790 vfree(ha->optrom_buffer);
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -05004791 ha->optrom_buffer = NULL;
Bart Van Assche5365bf92019-04-17 14:44:22 -07004792 kfree(ha->nvram);
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -05004793 ha->nvram = NULL;
Bart Van Assche5365bf92019-04-17 14:44:22 -07004794 kfree(ha->npiv_info);
4795 ha->npiv_info = NULL;
4796 kfree(ha->swl);
4797 ha->swl = NULL;
4798 kfree(ha->loop_id_map);
Shyam Sundar9f2475f2020-06-30 03:22:29 -07004799 ha->sf_init_cb = NULL;
4800 ha->sf_init_cb_dma = 0;
Bart Van Assche5365bf92019-04-17 14:44:22 -07004801 ha->loop_id_map = NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004802}
4803
4804struct scsi_qla_host *qla2x00_create_host(struct scsi_host_template *sht,
4805 struct qla_hw_data *ha)
4806{
4807 struct Scsi_Host *host;
4808 struct scsi_qla_host *vha = NULL;
4809
4810 host = scsi_host_alloc(sht, sizeof(scsi_qla_host_t));
Quinn Tran41dc5292017-01-19 22:28:03 -08004811 if (!host) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004812 ql_log_pci(ql_log_fatal, ha->pdev, 0x0107,
4813 "Failed to allocate host from the scsi layer, aborting.\n");
Quinn Tran41dc5292017-01-19 22:28:03 -08004814 return NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004815 }
4816
4817 /* Clear our data area */
4818 vha = shost_priv(host);
4819 memset(vha, 0, sizeof(scsi_qla_host_t));
4820
4821 vha->host = host;
4822 vha->host_no = host->host_no;
4823 vha->hw = ha;
4824
Quinn Tran0645cb82018-09-11 10:18:18 -07004825 vha->qlini_mode = ql2x_ini_mode;
4826 vha->ql2xexchoffld = ql2xexchoffld;
4827 vha->ql2xiniexchg = ql2xiniexchg;
4828
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004829 INIT_LIST_HEAD(&vha->vp_fcports);
4830 INIT_LIST_HEAD(&vha->work_list);
4831 INIT_LIST_HEAD(&vha->list);
Swapnil Nagle8b2f5ff2015-07-14 16:00:43 -04004832 INIT_LIST_HEAD(&vha->qla_cmd_list);
4833 INIT_LIST_HEAD(&vha->qla_sess_op_cmd_list);
Alexei Potashnik71cdc072015-12-17 14:57:01 -05004834 INIT_LIST_HEAD(&vha->logo_list);
Alexei Potashnikb7bd1042015-12-17 14:57:02 -05004835 INIT_LIST_HEAD(&vha->plogi_ack_list);
Michael Hernandezd7459522016-12-12 14:40:07 -08004836 INIT_LIST_HEAD(&vha->qp_list);
Quinn Tran41dc5292017-01-19 22:28:03 -08004837 INIT_LIST_HEAD(&vha->gnl.fcports);
Quinn Tran2d73ac62017-12-04 14:45:02 -08004838 INIT_LIST_HEAD(&vha->gpnid_list);
Quinn Tran9b3e0f42017-12-28 12:33:16 -08004839 INIT_WORK(&vha->iocb_work, qla2x00_iocb_work_fn);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004840
Joe Carnuccio576bfde2020-02-12 13:44:24 -08004841 INIT_LIST_HEAD(&vha->purex_list.head);
4842 spin_lock_init(&vha->purex_list.lock);
4843
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07004844 spin_lock_init(&vha->work_lock);
Swapnil Nagle8b2f5ff2015-07-14 16:00:43 -04004845 spin_lock_init(&vha->cmd_list_lock);
Quinn Tran726b8542017-01-19 22:28:00 -08004846 init_waitqueue_head(&vha->fcport_waitQ);
Joe Carnuccioc4a9b532017-03-15 09:48:43 -07004847 init_waitqueue_head(&vha->vref_waitq);
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07004848
Bart Van Assche2fdbc652017-01-20 13:31:13 -08004849 vha->gnl.size = sizeof(struct get_name_list_extended) *
4850 (ha->max_loop_id + 1);
Quinn Tran41dc5292017-01-19 22:28:03 -08004851 vha->gnl.l = dma_alloc_coherent(&ha->pdev->dev,
4852 vha->gnl.size, &vha->gnl.ldma, GFP_KERNEL);
4853 if (!vha->gnl.l) {
Quinn Tran83548fe2017-06-02 09:12:01 -07004854 ql_log(ql_log_fatal, vha, 0xd04a,
Quinn Tran41dc5292017-01-19 22:28:03 -08004855 "Alloc failed for name list.\n");
Andrew Vasquez26a77792019-07-26 09:07:35 -07004856 scsi_host_put(vha->host);
Quinn Tran41dc5292017-01-19 22:28:03 -08004857 return NULL;
4858 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004859
Quinn Trana4239942017-12-28 12:33:26 -08004860 /* todo: what about ext login? */
4861 vha->scan.size = ha->max_fibre_devices * sizeof(struct fab_scan_rp);
4862 vha->scan.l = vmalloc(vha->scan.size);
4863 if (!vha->scan.l) {
4864 ql_log(ql_log_fatal, vha, 0xd04a,
4865 "Alloc failed for scan database.\n");
4866 dma_free_coherent(&ha->pdev->dev, vha->gnl.size,
4867 vha->gnl.l, vha->gnl.ldma);
Bill Kuzeja26fa6562019-08-14 10:24:41 -04004868 vha->gnl.l = NULL;
Andrew Vasquez26a77792019-07-26 09:07:35 -07004869 scsi_host_put(vha->host);
Quinn Trana4239942017-12-28 12:33:26 -08004870 return NULL;
4871 }
Quinn Tranf352eeb2017-12-28 12:33:35 -08004872 INIT_DELAYED_WORK(&vha->scan.scan_work, qla_scan_work_fn);
Quinn Trana4239942017-12-28 12:33:26 -08004873
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004874 sprintf(vha->host_str, "%s_%ld", QLA2XXX_DRIVER_NAME, vha->host_no);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004875 ql_dbg(ql_dbg_init, vha, 0x0041,
4876 "Allocated the host=%p hw=%p vha=%p dev_name=%s",
4877 vha->host, vha->hw, vha,
4878 dev_name(&(ha->pdev->dev)));
4879
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004880 return vha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004881}
4882
Quinn Tran726b8542017-01-19 22:28:00 -08004883struct qla_work_evt *
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07004884qla2x00_alloc_work(struct scsi_qla_host *vha, enum qla_work_type type)
Andrew Vasquez0971de72008-04-03 13:13:18 -07004885{
4886 struct qla_work_evt *e;
Arun Easifeafb7b2010-09-03 14:57:00 -07004887 uint8_t bail;
4888
Martin Wilck5a263892020-04-21 22:46:21 +02004889 if (test_bit(UNLOADING, &vha->dpc_flags))
4890 return NULL;
4891
Arun Easifeafb7b2010-09-03 14:57:00 -07004892 QLA_VHA_MARK_BUSY(vha, bail);
4893 if (bail)
4894 return NULL;
Andrew Vasquez0971de72008-04-03 13:13:18 -07004895
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07004896 e = kzalloc(sizeof(struct qla_work_evt), GFP_ATOMIC);
Arun Easifeafb7b2010-09-03 14:57:00 -07004897 if (!e) {
4898 QLA_VHA_MARK_NOT_BUSY(vha);
Andrew Vasquez0971de72008-04-03 13:13:18 -07004899 return NULL;
Arun Easifeafb7b2010-09-03 14:57:00 -07004900 }
Andrew Vasquez0971de72008-04-03 13:13:18 -07004901
4902 INIT_LIST_HEAD(&e->list);
4903 e->type = type;
4904 e->flags = QLA_EVT_FLAG_FREE;
4905 return e;
4906}
4907
Quinn Tran726b8542017-01-19 22:28:00 -08004908int
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07004909qla2x00_post_work(struct scsi_qla_host *vha, struct qla_work_evt *e)
Andrew Vasquez0971de72008-04-03 13:13:18 -07004910{
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07004911 unsigned long flags;
Quinn Tran9b3e0f42017-12-28 12:33:16 -08004912 bool q = false;
Andrew Vasquez0971de72008-04-03 13:13:18 -07004913
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07004914 spin_lock_irqsave(&vha->work_lock, flags);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004915 list_add_tail(&e->list, &vha->work_list);
Quinn Tran9b3e0f42017-12-28 12:33:16 -08004916
4917 if (!test_and_set_bit(IOCB_WORK_ACTIVE, &vha->dpc_flags))
4918 q = true;
4919
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07004920 spin_unlock_irqrestore(&vha->work_lock, flags);
Quinn Tranec7193e2017-03-15 09:48:55 -07004921
Quinn Tran9b3e0f42017-12-28 12:33:16 -08004922 if (q)
4923 queue_work(vha->hw->wq, &vha->iocb_work);
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07004924
Andrew Vasquez0971de72008-04-03 13:13:18 -07004925 return QLA_SUCCESS;
4926}
4927
4928int
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004929qla2x00_post_aen_work(struct scsi_qla_host *vha, enum fc_host_event_code code,
Andrew Vasquez0971de72008-04-03 13:13:18 -07004930 u32 data)
4931{
4932 struct qla_work_evt *e;
4933
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07004934 e = qla2x00_alloc_work(vha, QLA_EVT_AEN);
Andrew Vasquez0971de72008-04-03 13:13:18 -07004935 if (!e)
4936 return QLA_FUNCTION_FAILED;
4937
4938 e->u.aen.code = code;
4939 e->u.aen.data = data;
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07004940 return qla2x00_post_work(vha, e);
Andrew Vasquez0971de72008-04-03 13:13:18 -07004941}
4942
Andrew Vasquez8a659572009-02-08 20:50:12 -08004943int
4944qla2x00_post_idc_ack_work(struct scsi_qla_host *vha, uint16_t *mb)
4945{
4946 struct qla_work_evt *e;
4947
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07004948 e = qla2x00_alloc_work(vha, QLA_EVT_IDC_ACK);
Andrew Vasquez8a659572009-02-08 20:50:12 -08004949 if (!e)
4950 return QLA_FUNCTION_FAILED;
4951
4952 memcpy(e->u.idc_ack.mb, mb, QLA_IDC_ACK_REGS * sizeof(uint16_t));
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07004953 return qla2x00_post_work(vha, e);
Andrew Vasquez8a659572009-02-08 20:50:12 -08004954}
4955
Andrew Vasquezac280b62009-08-20 11:06:05 -07004956#define qla2x00_post_async_work(name, type) \
4957int qla2x00_post_async_##name##_work( \
4958 struct scsi_qla_host *vha, \
4959 fc_port_t *fcport, uint16_t *data) \
4960{ \
4961 struct qla_work_evt *e; \
4962 \
4963 e = qla2x00_alloc_work(vha, type); \
4964 if (!e) \
4965 return QLA_FUNCTION_FAILED; \
4966 \
4967 e->u.logio.fcport = fcport; \
4968 if (data) { \
4969 e->u.logio.data[0] = data[0]; \
4970 e->u.logio.data[1] = data[1]; \
4971 } \
Quinn Tran6d6749272017-12-28 12:33:41 -08004972 fcport->flags |= FCF_ASYNC_ACTIVE; \
Andrew Vasquezac280b62009-08-20 11:06:05 -07004973 return qla2x00_post_work(vha, e); \
4974}
4975
4976qla2x00_post_async_work(login, QLA_EVT_ASYNC_LOGIN);
Andrew Vasquezac280b62009-08-20 11:06:05 -07004977qla2x00_post_async_work(logout, QLA_EVT_ASYNC_LOGOUT);
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004978qla2x00_post_async_work(adisc, QLA_EVT_ASYNC_ADISC);
Quinn Tran11aea162017-12-28 12:33:20 -08004979qla2x00_post_async_work(prlo, QLA_EVT_ASYNC_PRLO);
4980qla2x00_post_async_work(prlo_done, QLA_EVT_ASYNC_PRLO_DONE);
Andrew Vasquezac280b62009-08-20 11:06:05 -07004981
Andrew Vasquez3420d362009-10-13 15:16:45 -07004982int
4983qla2x00_post_uevent_work(struct scsi_qla_host *vha, u32 code)
4984{
4985 struct qla_work_evt *e;
4986
4987 e = qla2x00_alloc_work(vha, QLA_EVT_UEVENT);
4988 if (!e)
4989 return QLA_FUNCTION_FAILED;
4990
4991 e->u.uevent.code = code;
4992 return qla2x00_post_work(vha, e);
4993}
4994
4995static void
4996qla2x00_uevent_emit(struct scsi_qla_host *vha, u32 code)
4997{
4998 char event_string[40];
4999 char *envp[] = { event_string, NULL };
5000
5001 switch (code) {
5002 case QLA_UEVENT_CODE_FW_DUMP:
5003 snprintf(event_string, sizeof(event_string), "FW_DUMP=%ld",
5004 vha->host_no);
5005 break;
5006 default:
5007 /* do nothing */
5008 break;
5009 }
5010 kobject_uevent_env(&vha->hw->pdev->dev.kobj, KOBJ_CHANGE, envp);
5011}
5012
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04005013int
5014qlafx00_post_aenfx_work(struct scsi_qla_host *vha, uint32_t evtcode,
5015 uint32_t *data, int cnt)
5016{
5017 struct qla_work_evt *e;
5018
5019 e = qla2x00_alloc_work(vha, QLA_EVT_AENFX);
5020 if (!e)
5021 return QLA_FUNCTION_FAILED;
5022
5023 e->u.aenfx.evtcode = evtcode;
5024 e->u.aenfx.count = cnt;
5025 memcpy(e->u.aenfx.mbx, data, sizeof(*data) * cnt);
5026 return qla2x00_post_work(vha, e);
5027}
5028
Quinn Trancd4ed6b2018-08-31 11:24:31 -07005029void qla24xx_sched_upd_fcport(fc_port_t *fcport)
Quinn Tran726b8542017-01-19 22:28:00 -08005030{
Quinn Trancd4ed6b2018-08-31 11:24:31 -07005031 unsigned long flags;
Quinn Tran726b8542017-01-19 22:28:00 -08005032
Quinn Trancd4ed6b2018-08-31 11:24:31 -07005033 if (IS_SW_RESV_ADDR(fcport->d_id))
5034 return;
Quinn Tran726b8542017-01-19 22:28:00 -08005035
Quinn Trancd4ed6b2018-08-31 11:24:31 -07005036 spin_lock_irqsave(&fcport->vha->work_lock, flags);
5037 if (fcport->disc_state == DSC_UPD_FCPORT) {
5038 spin_unlock_irqrestore(&fcport->vha->work_lock, flags);
5039 return;
5040 }
5041 fcport->jiffies_at_registration = jiffies;
5042 fcport->sec_since_registration = 0;
5043 fcport->next_disc_state = DSC_DELETED;
Shyam Sundar27258a52019-12-17 14:06:06 -08005044 qla2x00_set_fcport_disc_state(fcport, DSC_UPD_FCPORT);
Quinn Trancd4ed6b2018-08-31 11:24:31 -07005045 spin_unlock_irqrestore(&fcport->vha->work_lock, flags);
5046
5047 queue_work(system_unbound_wq, &fcport->reg_work);
Quinn Tran726b8542017-01-19 22:28:00 -08005048}
5049
5050static
5051void qla24xx_create_new_sess(struct scsi_qla_host *vha, struct qla_work_evt *e)
5052{
5053 unsigned long flags;
Quinn Tranb5d15312017-08-30 10:16:49 -07005054 fc_port_t *fcport = NULL, *tfcp;
Quinn Tran726b8542017-01-19 22:28:00 -08005055 struct qlt_plogi_ack_t *pla =
5056 (struct qlt_plogi_ack_t *)e->u.new_sess.pla;
Quinn Tranb5d15312017-08-30 10:16:49 -07005057 uint8_t free_fcport = 0;
Quinn Tran726b8542017-01-19 22:28:00 -08005058
Quinn Tran9cd883f2017-12-28 12:33:24 -08005059 ql_dbg(ql_dbg_disc, vha, 0xffff,
5060 "%s %d %8phC enter\n",
5061 __func__, __LINE__, e->u.new_sess.port_name);
5062
Quinn Tran726b8542017-01-19 22:28:00 -08005063 spin_lock_irqsave(&vha->hw->tgt.sess_lock, flags);
5064 fcport = qla2x00_find_fcport_by_wwpn(vha, e->u.new_sess.port_name, 1);
5065 if (fcport) {
5066 fcport->d_id = e->u.new_sess.id;
5067 if (pla) {
5068 fcport->fw_login_state = DSC_LS_PLOGI_PEND;
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005069 memcpy(fcport->node_name,
5070 pla->iocb.u.isp24.u.plogi.node_name,
5071 WWN_SIZE);
Quinn Tran726b8542017-01-19 22:28:00 -08005072 qlt_plogi_ack_link(vha, pla, fcport, QLT_PLOGI_LINK_SAME_WWN);
5073 /* we took an extra ref_count to prevent PLOGI ACK when
5074 * fcport/sess has not been created.
5075 */
5076 pla->ref_count--;
5077 }
5078 } else {
Quinn Tranb5d15312017-08-30 10:16:49 -07005079 spin_unlock_irqrestore(&vha->hw->tgt.sess_lock, flags);
Quinn Tran726b8542017-01-19 22:28:00 -08005080 fcport = qla2x00_alloc_fcport(vha, GFP_KERNEL);
5081 if (fcport) {
5082 fcport->d_id = e->u.new_sess.id;
Quinn Tran726b8542017-01-19 22:28:00 -08005083 fcport->flags |= FCF_FABRIC_DEVICE;
5084 fcport->fw_login_state = DSC_LS_PLOGI_PEND;
Quinn Tran33b28352018-03-20 23:09:40 -07005085
Quinn Tran726b8542017-01-19 22:28:00 -08005086 memcpy(fcport->port_name, e->u.new_sess.port_name,
5087 WWN_SIZE);
Quinn Tran7f2a3982019-09-12 11:09:09 -07005088
Michael Hernandez84ed3622019-09-12 11:09:12 -07005089 fcport->fc4_type = e->u.new_sess.fc4_type;
5090 if (e->u.new_sess.fc4_type & FS_FCP_IS_N2N) {
5091 fcport->fc4_type = FS_FC4TYPE_FCP;
Quinn Tran7f2a3982019-09-12 11:09:09 -07005092 fcport->n2n_flag = 1;
Michael Hernandez84ed3622019-09-12 11:09:12 -07005093 if (vha->flags.nvme_enabled)
5094 fcport->fc4_type |= FS_FC4TYPE_NVME;
5095 }
Quinn Tran7f2a3982019-09-12 11:09:09 -07005096
Quinn Tranb5d15312017-08-30 10:16:49 -07005097 } else {
5098 ql_dbg(ql_dbg_disc, vha, 0xffff,
5099 "%s %8phC mem alloc fail.\n",
5100 __func__, e->u.new_sess.port_name);
5101
Bart Van Assche1df627b2019-08-08 20:01:42 -07005102 if (pla) {
5103 list_del(&pla->list);
Quinn Tranb5d15312017-08-30 10:16:49 -07005104 kmem_cache_free(qla_tgt_plogi_cachep, pla);
Bart Van Assche1df627b2019-08-08 20:01:42 -07005105 }
Quinn Tranb5d15312017-08-30 10:16:49 -07005106 return;
5107 }
5108
5109 spin_lock_irqsave(&vha->hw->tgt.sess_lock, flags);
Quinn Trana4239942017-12-28 12:33:26 -08005110 /* search again to make sure no one else got ahead */
Quinn Tranb5d15312017-08-30 10:16:49 -07005111 tfcp = qla2x00_find_fcport_by_wwpn(vha,
5112 e->u.new_sess.port_name, 1);
5113 if (tfcp) {
5114 /* should rarily happen */
5115 ql_dbg(ql_dbg_disc, vha, 0xffff,
5116 "%s %8phC found existing fcport b4 add. DS %d LS %d\n",
5117 __func__, tfcp->port_name, tfcp->disc_state,
5118 tfcp->fw_login_state);
5119
5120 free_fcport = 1;
5121 } else {
Quinn Tran726b8542017-01-19 22:28:00 -08005122 list_add_tail(&fcport->list, &vha->vp_fcports);
5123
Quinn Tran19759032017-12-04 14:45:15 -08005124 }
5125 if (pla) {
5126 qlt_plogi_ack_link(vha, pla, fcport,
5127 QLT_PLOGI_LINK_SAME_WWN);
5128 pla->ref_count--;
Quinn Tran726b8542017-01-19 22:28:00 -08005129 }
5130 }
5131 spin_unlock_irqrestore(&vha->hw->tgt.sess_lock, flags);
5132
5133 if (fcport) {
Quinn Trana4239942017-12-28 12:33:26 -08005134 fcport->id_changed = 1;
5135 fcport->scan_state = QLA_FCPORT_FOUND;
Quinn Tran8b5292bc2019-07-26 09:07:32 -07005136 fcport->chip_reset = vha->hw->base_qpair->chip_reset;
Quinn Trana4239942017-12-28 12:33:26 -08005137 memcpy(fcport->node_name, e->u.new_sess.node_name, WWN_SIZE);
5138
Quinn Tran5ef696a2017-12-04 14:45:05 -08005139 if (pla) {
Quinn Tran9cd883f2017-12-28 12:33:24 -08005140 if (pla->iocb.u.isp24.status_subcode == ELS_PRLI) {
5141 u16 wd3_lo;
5142
5143 fcport->fw_login_state = DSC_LS_PRLI_PEND;
5144 fcport->local = 0;
5145 fcport->loop_id =
5146 le16_to_cpu(
5147 pla->iocb.u.isp24.nport_handle);
5148 fcport->fw_login_state = DSC_LS_PRLI_PEND;
5149 wd3_lo =
5150 le16_to_cpu(
5151 pla->iocb.u.isp24.u.prli.wd3_lo);
5152
5153 if (wd3_lo & BIT_7)
5154 fcport->conf_compl_supported = 1;
5155
5156 if ((wd3_lo & BIT_4) == 0)
5157 fcport->port_type = FCT_INITIATOR;
5158 else
5159 fcport->port_type = FCT_TARGET;
5160 }
Quinn Tran726b8542017-01-19 22:28:00 -08005161 qlt_plogi_ack_unref(vha, pla);
Quinn Tran5ef696a2017-12-04 14:45:05 -08005162 } else {
Hannes Reinecke1c6cacf2018-02-22 09:49:35 +01005163 fc_port_t *dfcp = NULL;
5164
Quinn Tran5ef696a2017-12-04 14:45:05 -08005165 spin_lock_irqsave(&vha->hw->tgt.sess_lock, flags);
5166 tfcp = qla2x00_find_fcport_by_nportid(vha,
5167 &e->u.new_sess.id, 1);
5168 if (tfcp && (tfcp != fcport)) {
5169 /*
5170 * We have a conflict fcport with same NportID.
5171 */
5172 ql_dbg(ql_dbg_disc, vha, 0xffff,
5173 "%s %8phC found conflict b4 add. DS %d LS %d\n",
5174 __func__, tfcp->port_name, tfcp->disc_state,
5175 tfcp->fw_login_state);
5176
5177 switch (tfcp->disc_state) {
5178 case DSC_DELETED:
5179 break;
5180 case DSC_DELETE_PEND:
5181 fcport->login_pause = 1;
5182 tfcp->conflict = fcport;
5183 break;
5184 default:
5185 fcport->login_pause = 1;
5186 tfcp->conflict = fcport;
Hannes Reinecke1c6cacf2018-02-22 09:49:35 +01005187 dfcp = tfcp;
Quinn Tran5ef696a2017-12-04 14:45:05 -08005188 break;
5189 }
5190 }
5191 spin_unlock_irqrestore(&vha->hw->tgt.sess_lock, flags);
Hannes Reinecke1c6cacf2018-02-22 09:49:35 +01005192 if (dfcp)
5193 qlt_schedule_sess_for_deletion(tfcp);
Quinn Trana4239942017-12-28 12:33:26 -08005194
Quinn Tran8777e432018-08-02 13:16:57 -07005195 if (N2N_TOPO(vha->hw)) {
Quinn Tranf3f19382019-09-12 11:09:10 -07005196 fcport->flags &= ~FCF_FABRIC_DEVICE;
5197 fcport->keep_nport_handle = 1;
Quinn Tran8777e432018-08-02 13:16:57 -07005198 if (vha->flags.nvme_enabled) {
Michael Hernandez84ed3622019-09-12 11:09:12 -07005199 fcport->fc4_type =
5200 (FS_FC4TYPE_NVME | FS_FC4TYPE_FCP);
Quinn Tran8777e432018-08-02 13:16:57 -07005201 fcport->n2n_flag = 1;
5202 }
5203 fcport->fw_login_state = 0;
Quinn Tran11efe872020-02-26 14:40:18 -08005204
5205 schedule_delayed_work(&vha->scan.scan_work, 5);
Quinn Tran8777e432018-08-02 13:16:57 -07005206 } else {
5207 qla24xx_fcport_handle_login(vha, fcport);
5208 }
Quinn Tran5ef696a2017-12-04 14:45:05 -08005209 }
Quinn Tran726b8542017-01-19 22:28:00 -08005210 }
Quinn Tranb5d15312017-08-30 10:16:49 -07005211
5212 if (free_fcport) {
5213 qla2x00_free_fcport(fcport);
Bart Van Assche1df627b2019-08-08 20:01:42 -07005214 if (pla) {
5215 list_del(&pla->list);
Quinn Tranb5d15312017-08-30 10:16:49 -07005216 kmem_cache_free(qla_tgt_plogi_cachep, pla);
Bart Van Assche1df627b2019-08-08 20:01:42 -07005217 }
Quinn Tranb5d15312017-08-30 10:16:49 -07005218 }
Quinn Tran726b8542017-01-19 22:28:00 -08005219}
5220
Quinn Trane374f9f2017-12-28 12:33:31 -08005221static void qla_sp_retry(struct scsi_qla_host *vha, struct qla_work_evt *e)
5222{
5223 struct srb *sp = e->u.iosb.sp;
5224 int rval;
5225
5226 rval = qla2x00_start_sp(sp);
5227 if (rval != QLA_SUCCESS) {
5228 ql_dbg(ql_dbg_disc, vha, 0x2043,
5229 "%s: %s: Re-issue IOCB failed (%d).\n",
5230 __func__, sp->name, rval);
5231 qla24xx_sp_unmap(vha, sp);
5232 }
5233}
5234
Andrew Vasquezac280b62009-08-20 11:06:05 -07005235void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005236qla2x00_do_work(struct scsi_qla_host *vha)
Andrew Vasquez0971de72008-04-03 13:13:18 -07005237{
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005238 struct qla_work_evt *e, *tmp;
5239 unsigned long flags;
5240 LIST_HEAD(work);
Quinn Tran80676d02019-01-24 23:23:42 -08005241 int rc;
Andrew Vasquez0971de72008-04-03 13:13:18 -07005242
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005243 spin_lock_irqsave(&vha->work_lock, flags);
5244 list_splice_init(&vha->work_list, &work);
5245 spin_unlock_irqrestore(&vha->work_lock, flags);
5246
5247 list_for_each_entry_safe(e, tmp, &work, list) {
Quinn Tran80676d02019-01-24 23:23:42 -08005248 rc = QLA_SUCCESS;
Andrew Vasquez0971de72008-04-03 13:13:18 -07005249 switch (e->type) {
5250 case QLA_EVT_AEN:
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005251 fc_host_post_event(vha->host, fc_get_event_number(),
Andrew Vasquez0971de72008-04-03 13:13:18 -07005252 e->u.aen.code, e->u.aen.data);
5253 break;
Andrew Vasquez8a659572009-02-08 20:50:12 -08005254 case QLA_EVT_IDC_ACK:
5255 qla81xx_idc_ack(vha, e->u.idc_ack.mb);
5256 break;
Andrew Vasquezac280b62009-08-20 11:06:05 -07005257 case QLA_EVT_ASYNC_LOGIN:
5258 qla2x00_async_login(vha, e->u.logio.fcport,
5259 e->u.logio.data);
5260 break;
Andrew Vasquezac280b62009-08-20 11:06:05 -07005261 case QLA_EVT_ASYNC_LOGOUT:
Quinn Tran80676d02019-01-24 23:23:42 -08005262 rc = qla2x00_async_logout(vha, e->u.logio.fcport);
Andrew Vasquezac280b62009-08-20 11:06:05 -07005263 break;
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07005264 case QLA_EVT_ASYNC_ADISC:
5265 qla2x00_async_adisc(vha, e->u.logio.fcport,
5266 e->u.logio.data);
5267 break;
Andrew Vasquez3420d362009-10-13 15:16:45 -07005268 case QLA_EVT_UEVENT:
5269 qla2x00_uevent_emit(vha, e->u.uevent.code);
5270 break;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04005271 case QLA_EVT_AENFX:
5272 qlafx00_process_aen(vha, e);
5273 break;
Quinn Tran726b8542017-01-19 22:28:00 -08005274 case QLA_EVT_GPNID:
5275 qla24xx_async_gpnid(vha, &e->u.gpnid.id);
5276 break;
Quinn Trane374f9f2017-12-28 12:33:31 -08005277 case QLA_EVT_UNMAP:
5278 qla24xx_sp_unmap(vha, e->u.iosb.sp);
Quinn Tran726b8542017-01-19 22:28:00 -08005279 break;
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005280 case QLA_EVT_RELOGIN:
5281 qla2x00_relogin(vha);
5282 break;
Quinn Tran726b8542017-01-19 22:28:00 -08005283 case QLA_EVT_NEW_SESS:
5284 qla24xx_create_new_sess(vha, e);
5285 break;
5286 case QLA_EVT_GPDB:
5287 qla24xx_async_gpdb(vha, e->u.fcport.fcport,
5288 e->u.fcport.opt);
5289 break;
Duane Grigsbya5d42f42017-06-21 13:48:41 -07005290 case QLA_EVT_PRLI:
5291 qla24xx_async_prli(vha, e->u.fcport.fcport);
5292 break;
Quinn Tran726b8542017-01-19 22:28:00 -08005293 case QLA_EVT_GPSC:
5294 qla24xx_async_gpsc(vha, e->u.fcport.fcport);
5295 break;
Quinn Tran726b8542017-01-19 22:28:00 -08005296 case QLA_EVT_GNL:
5297 qla24xx_async_gnl(vha, e->u.fcport.fcport);
5298 break;
5299 case QLA_EVT_NACK:
5300 qla24xx_do_nack_work(vha, e);
5301 break;
Quinn Tran11aea162017-12-28 12:33:20 -08005302 case QLA_EVT_ASYNC_PRLO:
Quinn Tran80676d02019-01-24 23:23:42 -08005303 rc = qla2x00_async_prlo(vha, e->u.logio.fcport);
Quinn Tran11aea162017-12-28 12:33:20 -08005304 break;
5305 case QLA_EVT_ASYNC_PRLO_DONE:
5306 qla2x00_async_prlo_done(vha, e->u.logio.fcport,
5307 e->u.logio.data);
5308 break;
Quinn Trana4239942017-12-28 12:33:26 -08005309 case QLA_EVT_GPNFT:
Quinn Tran33b28352018-03-20 23:09:40 -07005310 qla24xx_async_gpnft(vha, e->u.gpnft.fc4_type,
5311 e->u.gpnft.sp);
Quinn Trana4239942017-12-28 12:33:26 -08005312 break;
5313 case QLA_EVT_GPNFT_DONE:
5314 qla24xx_async_gpnft_done(vha, e->u.iosb.sp);
5315 break;
5316 case QLA_EVT_GNNFT_DONE:
5317 qla24xx_async_gnnft_done(vha, e->u.iosb.sp);
5318 break;
5319 case QLA_EVT_GNNID:
5320 qla24xx_async_gnnid(vha, e->u.fcport.fcport);
5321 break;
5322 case QLA_EVT_GFPNID:
5323 qla24xx_async_gfpnid(vha, e->u.fcport.fcport);
5324 break;
Quinn Trane374f9f2017-12-28 12:33:31 -08005325 case QLA_EVT_SP_RETRY:
5326 qla_sp_retry(vha, e);
Quinn Trancc28e0a2018-05-01 09:01:48 -07005327 break;
5328 case QLA_EVT_IIDMA:
5329 qla_do_iidma_work(vha, e->u.fcport.fcport);
5330 break;
Quinn Tran8777e432018-08-02 13:16:57 -07005331 case QLA_EVT_ELS_PLOGI:
5332 qla24xx_els_dcmd2_iocb(vha, ELS_DCMD_PLOGI,
5333 e->u.fcport.fcport, false);
5334 break;
Andrew Vasquez0971de72008-04-03 13:13:18 -07005335 }
Quinn Tran80676d02019-01-24 23:23:42 -08005336
5337 if (rc == EAGAIN) {
5338 /* put 'work' at head of 'vha->work_list' */
5339 spin_lock_irqsave(&vha->work_lock, flags);
5340 list_splice(&work, &vha->work_list);
5341 spin_unlock_irqrestore(&vha->work_lock, flags);
5342 break;
5343 }
5344 list_del_init(&e->list);
Andrew Vasquez0971de72008-04-03 13:13:18 -07005345 if (e->flags & QLA_EVT_FLAG_FREE)
5346 kfree(e);
Arun Easifeafb7b2010-09-03 14:57:00 -07005347
5348 /* For each work completed decrement vha ref count */
5349 QLA_VHA_MARK_NOT_BUSY(vha);
Andrew Vasquez0971de72008-04-03 13:13:18 -07005350 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005351}
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005352
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005353int qla24xx_post_relogin_work(struct scsi_qla_host *vha)
5354{
5355 struct qla_work_evt *e;
5356
5357 e = qla2x00_alloc_work(vha, QLA_EVT_RELOGIN);
5358
5359 if (!e) {
5360 set_bit(RELOGIN_NEEDED, &vha->dpc_flags);
5361 return QLA_FUNCTION_FAILED;
5362 }
5363
5364 return qla2x00_post_work(vha, e);
5365}
5366
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005367/* Relogins all the fcports of a vport
5368 * Context: dpc thread
5369 */
5370void qla2x00_relogin(struct scsi_qla_host *vha)
5371{
5372 fc_port_t *fcport;
Quinn Tran23dd98a2018-08-02 13:16:45 -07005373 int status, relogin_needed = 0;
Quinn Tran726b8542017-01-19 22:28:00 -08005374 struct event_arg ea;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005375
5376 list_for_each_entry(fcport, &vha->vp_fcports, list) {
Quinn Tran9cd883f2017-12-28 12:33:24 -08005377 /*
5378 * If the port is not ONLINE then try to login
5379 * to it if we haven't run out of retries.
5380 */
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07005381 if (atomic_read(&fcport->state) != FCS_ONLINE &&
Quinn Tran23dd98a2018-08-02 13:16:45 -07005382 fcport->login_retry) {
5383 if (fcport->scan_state != QLA_FCPORT_FOUND ||
5384 fcport->disc_state == DSC_LOGIN_COMPLETE)
5385 continue;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005386
Quinn Tran23dd98a2018-08-02 13:16:45 -07005387 if (fcport->flags & (FCF_ASYNC_SENT|FCF_ASYNC_ACTIVE) ||
5388 fcport->disc_state == DSC_DELETE_PEND) {
5389 relogin_needed = 1;
5390 } else {
5391 if (vha->hw->current_topology != ISP_CFG_NL) {
5392 memset(&ea, 0, sizeof(ea));
Quinn Tran23dd98a2018-08-02 13:16:45 -07005393 ea.fcport = fcport;
Bart Van Assche897def22019-08-08 20:02:15 -07005394 qla24xx_handle_relogin_event(vha, &ea);
Quinn Tran23dd98a2018-08-02 13:16:45 -07005395 } else if (vha->hw->current_topology ==
5396 ISP_CFG_NL) {
5397 fcport->login_retry--;
5398 status =
5399 qla2x00_local_device_login(vha,
5400 fcport);
5401 if (status == QLA_SUCCESS) {
5402 fcport->old_loop_id =
5403 fcport->loop_id;
5404 ql_dbg(ql_dbg_disc, vha, 0x2003,
5405 "Port login OK: logged in ID 0x%x.\n",
5406 fcport->loop_id);
5407 qla2x00_update_fcport
5408 (vha, fcport);
5409 } else if (status == 1) {
5410 set_bit(RELOGIN_NEEDED,
5411 &vha->dpc_flags);
5412 /* retry the login again */
5413 ql_dbg(ql_dbg_disc, vha, 0x2007,
5414 "Retrying %d login again loop_id 0x%x.\n",
5415 fcport->login_retry,
5416 fcport->loop_id);
5417 } else {
5418 fcport->login_retry = 0;
5419 }
5420
5421 if (fcport->login_retry == 0 &&
5422 status != QLA_SUCCESS)
5423 qla2x00_clear_loop_id(fcport);
5424 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005425 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005426 }
5427 if (test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags))
5428 break;
5429 }
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005430
Quinn Tran23dd98a2018-08-02 13:16:45 -07005431 if (relogin_needed)
5432 set_bit(RELOGIN_NEEDED, &vha->dpc_flags);
5433
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005434 ql_dbg(ql_dbg_disc, vha, 0x400e,
5435 "Relogin end.\n");
Andrew Vasquez0971de72008-04-03 13:13:18 -07005436}
5437
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005438/* Schedule work on any of the dpc-workqueues */
5439void
5440qla83xx_schedule_work(scsi_qla_host_t *base_vha, int work_code)
5441{
5442 struct qla_hw_data *ha = base_vha->hw;
5443
5444 switch (work_code) {
5445 case MBA_IDC_AEN: /* 0x8200 */
5446 if (ha->dpc_lp_wq)
5447 queue_work(ha->dpc_lp_wq, &ha->idc_aen);
5448 break;
5449
5450 case QLA83XX_NIC_CORE_RESET: /* 0x1 */
5451 if (!ha->flags.nic_core_reset_hdlr_active) {
5452 if (ha->dpc_hp_wq)
5453 queue_work(ha->dpc_hp_wq, &ha->nic_core_reset);
5454 } else
5455 ql_dbg(ql_dbg_p3p, base_vha, 0xb05e,
5456 "NIC Core reset is already active. Skip "
5457 "scheduling it again.\n");
5458 break;
5459 case QLA83XX_IDC_STATE_HANDLER: /* 0x2 */
5460 if (ha->dpc_hp_wq)
5461 queue_work(ha->dpc_hp_wq, &ha->idc_state_handler);
5462 break;
5463 case QLA83XX_NIC_CORE_UNRECOVERABLE: /* 0x3 */
5464 if (ha->dpc_hp_wq)
5465 queue_work(ha->dpc_hp_wq, &ha->nic_core_unrecoverable);
5466 break;
5467 default:
5468 ql_log(ql_log_warn, base_vha, 0xb05f,
Masanari Iidad939be32015-02-27 23:52:31 +09005469 "Unknown work-code=0x%x.\n", work_code);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005470 }
5471
5472 return;
5473}
5474
5475/* Work: Perform NIC Core Unrecoverable state handling */
5476void
5477qla83xx_nic_core_unrecoverable_work(struct work_struct *work)
5478{
5479 struct qla_hw_data *ha =
Arun Easi2ad1b672012-08-22 14:21:35 -04005480 container_of(work, struct qla_hw_data, nic_core_unrecoverable);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005481 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
5482 uint32_t dev_state = 0;
5483
5484 qla83xx_idc_lock(base_vha, 0);
5485 qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE, &dev_state);
5486 qla83xx_reset_ownership(base_vha);
5487 if (ha->flags.nic_core_reset_owner) {
5488 ha->flags.nic_core_reset_owner = 0;
5489 qla83xx_wr_reg(base_vha, QLA83XX_IDC_DEV_STATE,
5490 QLA8XXX_DEV_FAILED);
5491 ql_log(ql_log_info, base_vha, 0xb060, "HW State: FAILED.\n");
5492 qla83xx_schedule_work(base_vha, QLA83XX_IDC_STATE_HANDLER);
5493 }
5494 qla83xx_idc_unlock(base_vha, 0);
5495}
5496
5497/* Work: Execute IDC state handler */
5498void
5499qla83xx_idc_state_handler_work(struct work_struct *work)
5500{
5501 struct qla_hw_data *ha =
Arun Easi2ad1b672012-08-22 14:21:35 -04005502 container_of(work, struct qla_hw_data, idc_state_handler);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005503 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
5504 uint32_t dev_state = 0;
5505
5506 qla83xx_idc_lock(base_vha, 0);
5507 qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE, &dev_state);
5508 if (dev_state == QLA8XXX_DEV_FAILED ||
5509 dev_state == QLA8XXX_DEV_NEED_QUIESCENT)
5510 qla83xx_idc_state_handler(base_vha);
5511 qla83xx_idc_unlock(base_vha, 0);
5512}
5513
Saurav Kashyapfa492632012-11-21 02:40:29 -05005514static int
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005515qla83xx_check_nic_core_fw_alive(scsi_qla_host_t *base_vha)
5516{
5517 int rval = QLA_SUCCESS;
5518 unsigned long heart_beat_wait = jiffies + (1 * HZ);
5519 uint32_t heart_beat_counter1, heart_beat_counter2;
5520
5521 do {
5522 if (time_after(jiffies, heart_beat_wait)) {
5523 ql_dbg(ql_dbg_p3p, base_vha, 0xb07c,
5524 "Nic Core f/w is not alive.\n");
5525 rval = QLA_FUNCTION_FAILED;
5526 break;
5527 }
5528
5529 qla83xx_idc_lock(base_vha, 0);
5530 qla83xx_rd_reg(base_vha, QLA83XX_FW_HEARTBEAT,
5531 &heart_beat_counter1);
5532 qla83xx_idc_unlock(base_vha, 0);
5533 msleep(100);
5534 qla83xx_idc_lock(base_vha, 0);
5535 qla83xx_rd_reg(base_vha, QLA83XX_FW_HEARTBEAT,
5536 &heart_beat_counter2);
5537 qla83xx_idc_unlock(base_vha, 0);
5538 } while (heart_beat_counter1 == heart_beat_counter2);
5539
5540 return rval;
5541}
5542
5543/* Work: Perform NIC Core Reset handling */
5544void
5545qla83xx_nic_core_reset_work(struct work_struct *work)
5546{
5547 struct qla_hw_data *ha =
5548 container_of(work, struct qla_hw_data, nic_core_reset);
5549 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
5550 uint32_t dev_state = 0;
5551
Saurav Kashyap81178772012-08-22 14:21:04 -04005552 if (IS_QLA2031(ha)) {
5553 if (qla2xxx_mctp_dump(base_vha) != QLA_SUCCESS)
5554 ql_log(ql_log_warn, base_vha, 0xb081,
5555 "Failed to dump mctp\n");
5556 return;
5557 }
5558
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005559 if (!ha->flags.nic_core_reset_hdlr_active) {
5560 if (qla83xx_check_nic_core_fw_alive(base_vha) == QLA_SUCCESS) {
5561 qla83xx_idc_lock(base_vha, 0);
5562 qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE,
5563 &dev_state);
5564 qla83xx_idc_unlock(base_vha, 0);
5565 if (dev_state != QLA8XXX_DEV_NEED_RESET) {
5566 ql_dbg(ql_dbg_p3p, base_vha, 0xb07a,
5567 "Nic Core f/w is alive.\n");
5568 return;
5569 }
5570 }
5571
5572 ha->flags.nic_core_reset_hdlr_active = 1;
5573 if (qla83xx_nic_core_reset(base_vha)) {
5574 /* NIC Core reset failed. */
5575 ql_dbg(ql_dbg_p3p, base_vha, 0xb061,
5576 "NIC Core reset failed.\n");
5577 }
5578 ha->flags.nic_core_reset_hdlr_active = 0;
5579 }
5580}
5581
5582/* Work: Handle 8200 IDC aens */
5583void
5584qla83xx_service_idc_aen(struct work_struct *work)
5585{
5586 struct qla_hw_data *ha =
5587 container_of(work, struct qla_hw_data, idc_aen);
5588 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
5589 uint32_t dev_state, idc_control;
5590
5591 qla83xx_idc_lock(base_vha, 0);
5592 qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE, &dev_state);
5593 qla83xx_rd_reg(base_vha, QLA83XX_IDC_CONTROL, &idc_control);
5594 qla83xx_idc_unlock(base_vha, 0);
5595 if (dev_state == QLA8XXX_DEV_NEED_RESET) {
5596 if (idc_control & QLA83XX_IDC_GRACEFUL_RESET) {
5597 ql_dbg(ql_dbg_p3p, base_vha, 0xb062,
5598 "Application requested NIC Core Reset.\n");
5599 qla83xx_schedule_work(base_vha, QLA83XX_NIC_CORE_RESET);
5600 } else if (qla83xx_check_nic_core_fw_alive(base_vha) ==
5601 QLA_SUCCESS) {
5602 ql_dbg(ql_dbg_p3p, base_vha, 0xb07b,
5603 "Other protocol driver requested NIC Core Reset.\n");
5604 qla83xx_schedule_work(base_vha, QLA83XX_NIC_CORE_RESET);
5605 }
5606 } else if (dev_state == QLA8XXX_DEV_FAILED ||
5607 dev_state == QLA8XXX_DEV_NEED_QUIESCENT) {
5608 qla83xx_schedule_work(base_vha, QLA83XX_IDC_STATE_HANDLER);
5609 }
5610}
5611
5612static void
5613qla83xx_wait_logic(void)
5614{
5615 int i;
5616
5617 /* Yield CPU */
5618 if (!in_interrupt()) {
5619 /*
5620 * Wait about 200ms before retrying again.
5621 * This controls the number of retries for single
5622 * lock operation.
5623 */
5624 msleep(100);
5625 schedule();
5626 } else {
5627 for (i = 0; i < 20; i++)
5628 cpu_relax(); /* This a nop instr on i386 */
5629 }
5630}
5631
Saurav Kashyapfa492632012-11-21 02:40:29 -05005632static int
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005633qla83xx_force_lock_recovery(scsi_qla_host_t *base_vha)
5634{
5635 int rval;
5636 uint32_t data;
5637 uint32_t idc_lck_rcvry_stage_mask = 0x3;
5638 uint32_t idc_lck_rcvry_owner_mask = 0x3c;
5639 struct qla_hw_data *ha = base_vha->hw;
Bart Van Asschebd432bb2019-04-11 14:53:17 -07005640
Saurav Kashyap6c315552013-02-08 01:57:53 -05005641 ql_dbg(ql_dbg_p3p, base_vha, 0xb086,
5642 "Trying force recovery of the IDC lock.\n");
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005643
5644 rval = qla83xx_rd_reg(base_vha, QLA83XX_IDC_LOCK_RECOVERY, &data);
5645 if (rval)
5646 return rval;
5647
5648 if ((data & idc_lck_rcvry_stage_mask) > 0) {
5649 return QLA_SUCCESS;
5650 } else {
5651 data = (IDC_LOCK_RECOVERY_STAGE1) | (ha->portnum << 2);
5652 rval = qla83xx_wr_reg(base_vha, QLA83XX_IDC_LOCK_RECOVERY,
5653 data);
5654 if (rval)
5655 return rval;
5656
5657 msleep(200);
5658
5659 rval = qla83xx_rd_reg(base_vha, QLA83XX_IDC_LOCK_RECOVERY,
5660 &data);
5661 if (rval)
5662 return rval;
5663
5664 if (((data & idc_lck_rcvry_owner_mask) >> 2) == ha->portnum) {
5665 data &= (IDC_LOCK_RECOVERY_STAGE2 |
5666 ~(idc_lck_rcvry_stage_mask));
5667 rval = qla83xx_wr_reg(base_vha,
5668 QLA83XX_IDC_LOCK_RECOVERY, data);
5669 if (rval)
5670 return rval;
5671
5672 /* Forcefully perform IDC UnLock */
5673 rval = qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_UNLOCK,
5674 &data);
5675 if (rval)
5676 return rval;
5677 /* Clear lock-id by setting 0xff */
5678 rval = qla83xx_wr_reg(base_vha, QLA83XX_DRIVER_LOCKID,
5679 0xff);
5680 if (rval)
5681 return rval;
5682 /* Clear lock-recovery by setting 0x0 */
5683 rval = qla83xx_wr_reg(base_vha,
5684 QLA83XX_IDC_LOCK_RECOVERY, 0x0);
5685 if (rval)
5686 return rval;
5687 } else
5688 return QLA_SUCCESS;
5689 }
5690
5691 return rval;
5692}
5693
Saurav Kashyapfa492632012-11-21 02:40:29 -05005694static int
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005695qla83xx_idc_lock_recovery(scsi_qla_host_t *base_vha)
5696{
5697 int rval = QLA_SUCCESS;
5698 uint32_t o_drv_lockid, n_drv_lockid;
5699 unsigned long lock_recovery_timeout;
5700
5701 lock_recovery_timeout = jiffies + QLA83XX_MAX_LOCK_RECOVERY_WAIT;
5702retry_lockid:
5703 rval = qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCKID, &o_drv_lockid);
5704 if (rval)
5705 goto exit;
5706
5707 /* MAX wait time before forcing IDC Lock recovery = 2 secs */
5708 if (time_after_eq(jiffies, lock_recovery_timeout)) {
5709 if (qla83xx_force_lock_recovery(base_vha) == QLA_SUCCESS)
5710 return QLA_SUCCESS;
5711 else
5712 return QLA_FUNCTION_FAILED;
5713 }
5714
5715 rval = qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCKID, &n_drv_lockid);
5716 if (rval)
5717 goto exit;
5718
5719 if (o_drv_lockid == n_drv_lockid) {
5720 qla83xx_wait_logic();
5721 goto retry_lockid;
5722 } else
5723 return QLA_SUCCESS;
5724
5725exit:
5726 return rval;
5727}
5728
5729void
5730qla83xx_idc_lock(scsi_qla_host_t *base_vha, uint16_t requester_id)
5731{
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005732 uint32_t data;
Saurav Kashyap6c315552013-02-08 01:57:53 -05005733 uint32_t lock_owner;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005734 struct qla_hw_data *ha = base_vha->hw;
5735
5736 /* IDC-lock implementation using driver-lock/lock-id remote registers */
5737retry_lock:
5738 if (qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCK, &data)
5739 == QLA_SUCCESS) {
5740 if (data) {
5741 /* Setting lock-id to our function-number */
5742 qla83xx_wr_reg(base_vha, QLA83XX_DRIVER_LOCKID,
5743 ha->portnum);
5744 } else {
Saurav Kashyap6c315552013-02-08 01:57:53 -05005745 qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCKID,
5746 &lock_owner);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005747 ql_dbg(ql_dbg_p3p, base_vha, 0xb063,
Saurav Kashyap6c315552013-02-08 01:57:53 -05005748 "Failed to acquire IDC lock, acquired by %d, "
5749 "retrying...\n", lock_owner);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005750
5751 /* Retry/Perform IDC-Lock recovery */
5752 if (qla83xx_idc_lock_recovery(base_vha)
5753 == QLA_SUCCESS) {
5754 qla83xx_wait_logic();
5755 goto retry_lock;
5756 } else
5757 ql_log(ql_log_warn, base_vha, 0xb075,
5758 "IDC Lock recovery FAILED.\n");
5759 }
5760
5761 }
5762
5763 return;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005764}
5765
Joe Carnuccio48792372020-02-12 13:44:25 -08005766static bool
5767qla25xx_rdp_rsp_reduce_size(struct scsi_qla_host *vha,
5768 struct purex_entry_24xx *purex)
5769{
5770 char fwstr[16];
5771 u32 sid = purex->s_id[2] << 16 | purex->s_id[1] << 8 | purex->s_id[0];
Himanshu Madhani84f7d2e2020-02-12 13:44:26 -08005772 struct port_database_24xx *pdb;
Joe Carnuccio48792372020-02-12 13:44:25 -08005773
5774 /* Domain Controller is always logged-out. */
5775 /* if RDP request is not from Domain Controller: */
5776 if (sid != 0xfffc01)
5777 return false;
5778
5779 ql_dbg(ql_dbg_init, vha, 0x0181, "%s: s_id=%#x\n", __func__, sid);
5780
Himanshu Madhani84f7d2e2020-02-12 13:44:26 -08005781 pdb = kzalloc(sizeof(*pdb), GFP_KERNEL);
5782 if (!pdb) {
5783 ql_dbg(ql_dbg_init, vha, 0x0181,
5784 "%s: Failed allocate pdb\n", __func__);
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07005785 } else if (qla24xx_get_port_database(vha,
5786 le16_to_cpu(purex->nport_handle), pdb)) {
Himanshu Madhani84f7d2e2020-02-12 13:44:26 -08005787 ql_dbg(ql_dbg_init, vha, 0x0181,
5788 "%s: Failed get pdb sid=%x\n", __func__, sid);
5789 } else if (pdb->current_login_state != PDS_PLOGI_COMPLETE &&
5790 pdb->current_login_state != PDS_PRLI_COMPLETE) {
5791 ql_dbg(ql_dbg_init, vha, 0x0181,
5792 "%s: Port not logged in sid=%#x\n", __func__, sid);
5793 } else {
5794 /* RDP request is from logged in port */
5795 kfree(pdb);
5796 return false;
5797 }
5798 kfree(pdb);
5799
Joe Carnuccio48792372020-02-12 13:44:25 -08005800 vha->hw->isp_ops->fw_version_str(vha, fwstr, sizeof(fwstr));
5801 fwstr[strcspn(fwstr, " ")] = 0;
5802 /* if FW version allows RDP response length upto 2048 bytes: */
5803 if (strcmp(fwstr, "8.09.00") > 0 || strcmp(fwstr, "8.05.65") == 0)
5804 return false;
5805
5806 ql_dbg(ql_dbg_init, vha, 0x0181, "%s: fw=%s\n", __func__, fwstr);
5807
5808 /* RDP response length is to be reduced to maximum 256 bytes */
5809 return true;
5810}
5811
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005812static uint
5813qla25xx_rdp_port_speed_capability(struct qla_hw_data *ha)
5814{
5815 if (IS_CNA_CAPABLE(ha))
5816 return RDP_PORT_SPEED_10GB;
5817
Himanshu Madhani8b01e4d2020-02-12 13:44:22 -08005818 if (IS_QLA27XX(ha) || IS_QLA28XX(ha)) {
5819 unsigned int speeds = 0;
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005820
Himanshu Madhani8b01e4d2020-02-12 13:44:22 -08005821 if (ha->max_supported_speed == 2) {
5822 if (ha->min_supported_speed <= 6)
5823 speeds |= RDP_PORT_SPEED_64GB;
5824 }
5825
5826 if (ha->max_supported_speed == 2 ||
5827 ha->max_supported_speed == 1) {
5828 if (ha->min_supported_speed <= 5)
5829 speeds |= RDP_PORT_SPEED_32GB;
5830 }
5831
5832 if (ha->max_supported_speed == 2 ||
5833 ha->max_supported_speed == 1 ||
5834 ha->max_supported_speed == 0) {
5835 if (ha->min_supported_speed <= 4)
5836 speeds |= RDP_PORT_SPEED_16GB;
5837 }
5838
5839 if (ha->max_supported_speed == 1 ||
5840 ha->max_supported_speed == 0) {
5841 if (ha->min_supported_speed <= 3)
5842 speeds |= RDP_PORT_SPEED_8GB;
5843 }
5844
5845 if (ha->max_supported_speed == 0) {
5846 if (ha->min_supported_speed <= 2)
5847 speeds |= RDP_PORT_SPEED_4GB;
5848 }
5849
5850 return speeds;
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005851 }
5852
5853 if (IS_QLA2031(ha))
5854 return RDP_PORT_SPEED_16GB|RDP_PORT_SPEED_8GB|
5855 RDP_PORT_SPEED_4GB;
5856
5857 if (IS_QLA25XX(ha))
5858 return RDP_PORT_SPEED_8GB|RDP_PORT_SPEED_4GB|
5859 RDP_PORT_SPEED_2GB|RDP_PORT_SPEED_1GB;
5860
5861 if (IS_QLA24XX_TYPE(ha))
5862 return RDP_PORT_SPEED_4GB|RDP_PORT_SPEED_2GB|
5863 RDP_PORT_SPEED_1GB;
5864
5865 if (IS_QLA23XX(ha))
5866 return RDP_PORT_SPEED_2GB|RDP_PORT_SPEED_1GB;
5867
5868 return RDP_PORT_SPEED_1GB;
5869}
5870
5871static uint
5872qla25xx_rdp_port_speed_currently(struct qla_hw_data *ha)
5873{
5874 switch (ha->link_data_rate) {
5875 case PORT_SPEED_1GB:
5876 return RDP_PORT_SPEED_1GB;
5877
5878 case PORT_SPEED_2GB:
5879 return RDP_PORT_SPEED_2GB;
5880
5881 case PORT_SPEED_4GB:
5882 return RDP_PORT_SPEED_4GB;
5883
5884 case PORT_SPEED_8GB:
5885 return RDP_PORT_SPEED_8GB;
5886
5887 case PORT_SPEED_10GB:
5888 return RDP_PORT_SPEED_10GB;
5889
5890 case PORT_SPEED_16GB:
5891 return RDP_PORT_SPEED_16GB;
5892
5893 case PORT_SPEED_32GB:
5894 return RDP_PORT_SPEED_32GB;
5895
Himanshu Madhani8b01e4d2020-02-12 13:44:22 -08005896 case PORT_SPEED_64GB:
5897 return RDP_PORT_SPEED_64GB;
5898
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005899 default:
5900 return RDP_PORT_SPEED_UNKNOWN;
5901 }
5902}
5903
5904/*
5905 * Function Name: qla24xx_process_purex_iocb
5906 *
5907 * Description:
5908 * Prepare a RDP response and send to Fabric switch
5909 *
5910 * PARAMETERS:
5911 * vha: SCSI qla host
5912 * purex: RDP request received by HBA
5913 */
Shyam Sundar62e9dd12020-06-30 03:22:28 -07005914void qla24xx_process_purex_rdp(struct scsi_qla_host *vha,
5915 struct purex_item *item)
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005916{
5917 struct qla_hw_data *ha = vha->hw;
Shyam Sundar62e9dd12020-06-30 03:22:28 -07005918 struct purex_entry_24xx *purex =
5919 (struct purex_entry_24xx *)&item->iocb;
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005920 dma_addr_t rsp_els_dma;
5921 dma_addr_t rsp_payload_dma;
5922 dma_addr_t stat_dma;
5923 dma_addr_t bbc_dma;
5924 dma_addr_t sfp_dma;
5925 struct els_entry_24xx *rsp_els = NULL;
5926 struct rdp_rsp_payload *rsp_payload = NULL;
5927 struct link_statistics *stat = NULL;
5928 struct buffer_credit_24xx *bbc = NULL;
5929 uint8_t *sfp = NULL;
5930 uint16_t sfp_flags = 0;
Joe Carnuccio48792372020-02-12 13:44:25 -08005931 uint rsp_payload_length = sizeof(*rsp_payload);
Joe Carnuccio576bfde2020-02-12 13:44:24 -08005932 int rval;
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005933
5934 ql_dbg(ql_dbg_init + ql_dbg_verbose, vha, 0x0180,
5935 "%s: Enter\n", __func__);
5936
5937 ql_dbg(ql_dbg_init + ql_dbg_verbose, vha, 0x0181,
5938 "-------- ELS REQ -------\n");
5939 ql_dump_buffer(ql_dbg_init + ql_dbg_verbose, vha, 0x0182,
Bart Van Asscheab053c02020-05-18 14:17:09 -07005940 purex, sizeof(*purex));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005941
Joe Carnuccio48792372020-02-12 13:44:25 -08005942 if (qla25xx_rdp_rsp_reduce_size(vha, purex)) {
5943 rsp_payload_length =
5944 offsetof(typeof(*rsp_payload), optical_elmt_desc);
5945 ql_dbg(ql_dbg_init, vha, 0x0181,
5946 "Reducing RSP payload length to %u bytes...\n",
5947 rsp_payload_length);
5948 }
5949
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005950 rsp_els = dma_alloc_coherent(&ha->pdev->dev, sizeof(*rsp_els),
5951 &rsp_els_dma, GFP_KERNEL);
Joe Carnuccio09e382b2020-02-12 13:44:23 -08005952 if (!rsp_els) {
5953 ql_log(ql_log_warn, vha, 0x0183,
5954 "Failed allocate dma buffer ELS RSP.\n");
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005955 goto dealloc;
Joe Carnuccio09e382b2020-02-12 13:44:23 -08005956 }
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005957
5958 rsp_payload = dma_alloc_coherent(&ha->pdev->dev, sizeof(*rsp_payload),
5959 &rsp_payload_dma, GFP_KERNEL);
Joe Carnuccio09e382b2020-02-12 13:44:23 -08005960 if (!rsp_payload) {
5961 ql_log(ql_log_warn, vha, 0x0184,
5962 "Failed allocate dma buffer ELS RSP payload.\n");
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005963 goto dealloc;
Joe Carnuccio09e382b2020-02-12 13:44:23 -08005964 }
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005965
5966 sfp = dma_alloc_coherent(&ha->pdev->dev, SFP_RTDI_LEN,
5967 &sfp_dma, GFP_KERNEL);
5968
5969 stat = dma_alloc_coherent(&ha->pdev->dev, sizeof(*stat),
5970 &stat_dma, GFP_KERNEL);
5971
5972 bbc = dma_alloc_coherent(&ha->pdev->dev, sizeof(*bbc),
5973 &bbc_dma, GFP_KERNEL);
5974
5975 /* Prepare Response IOCB */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005976 rsp_els->entry_type = ELS_IOCB_TYPE;
5977 rsp_els->entry_count = 1;
5978 rsp_els->sys_define = 0;
5979 rsp_els->entry_status = 0;
5980 rsp_els->handle = 0;
5981 rsp_els->nport_handle = purex->nport_handle;
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07005982 rsp_els->tx_dsd_count = cpu_to_le16(1);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005983 rsp_els->vp_index = purex->vp_idx;
5984 rsp_els->sof_type = EST_SOFI3;
5985 rsp_els->rx_xchg_address = purex->rx_xchg_addr;
5986 rsp_els->rx_dsd_count = 0;
5987 rsp_els->opcode = purex->els_frame_payload[0];
5988
Joe Carnuccio09e382b2020-02-12 13:44:23 -08005989 rsp_els->d_id[0] = purex->s_id[0];
5990 rsp_els->d_id[1] = purex->s_id[1];
5991 rsp_els->d_id[2] = purex->s_id[2];
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005992
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07005993 rsp_els->control_flags = cpu_to_le16(EPD_ELS_ACC);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005994 rsp_els->rx_byte_count = 0;
Joe Carnuccio48792372020-02-12 13:44:25 -08005995 rsp_els->tx_byte_count = cpu_to_le32(rsp_payload_length);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005996
5997 put_unaligned_le64(rsp_payload_dma, &rsp_els->tx_address);
5998 rsp_els->tx_len = rsp_els->tx_byte_count;
5999
6000 rsp_els->rx_address = 0;
6001 rsp_els->rx_len = 0;
6002
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006003 /* Prepare Response Payload */
6004 rsp_payload->hdr.cmd = cpu_to_be32(0x2 << 24); /* LS_ACC */
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006005 rsp_payload->hdr.len = cpu_to_be32(le32_to_cpu(rsp_els->tx_byte_count) -
6006 sizeof(rsp_payload->hdr));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006007
6008 /* Link service Request Info Descriptor */
6009 rsp_payload->ls_req_info_desc.desc_tag = cpu_to_be32(0x1);
6010 rsp_payload->ls_req_info_desc.desc_len =
6011 cpu_to_be32(RDP_DESC_LEN(rsp_payload->ls_req_info_desc));
6012 rsp_payload->ls_req_info_desc.req_payload_word_0 =
6013 cpu_to_be32p((uint32_t *)purex->els_frame_payload);
6014
6015 /* Link service Request Info Descriptor 2 */
6016 rsp_payload->ls_req_info_desc2.desc_tag = cpu_to_be32(0x1);
6017 rsp_payload->ls_req_info_desc2.desc_len =
6018 cpu_to_be32(RDP_DESC_LEN(rsp_payload->ls_req_info_desc2));
6019 rsp_payload->ls_req_info_desc2.req_payload_word_0 =
6020 cpu_to_be32p((uint32_t *)purex->els_frame_payload);
6021
Quinn Tran770538c2020-02-26 14:40:16 -08006022
6023 rsp_payload->sfp_diag_desc.desc_tag = cpu_to_be32(0x10000);
6024 rsp_payload->sfp_diag_desc.desc_len =
6025 cpu_to_be32(RDP_DESC_LEN(rsp_payload->sfp_diag_desc));
6026
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006027 if (sfp) {
6028 /* SFP Flags */
6029 memset(sfp, 0, SFP_RTDI_LEN);
6030 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa0, 0x7, 2, 0);
6031 if (!rval) {
6032 /* SFP Flags bits 3-0: Port Tx Laser Type */
6033 if (sfp[0] & BIT_2 || sfp[1] & (BIT_6|BIT_5))
6034 sfp_flags |= BIT_0; /* short wave */
6035 else if (sfp[0] & BIT_1)
6036 sfp_flags |= BIT_1; /* long wave 1310nm */
6037 else if (sfp[1] & BIT_4)
6038 sfp_flags |= BIT_1|BIT_0; /* long wave 1550nm */
6039 }
6040
6041 /* SFP Type */
6042 memset(sfp, 0, SFP_RTDI_LEN);
6043 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa0, 0x0, 1, 0);
6044 if (!rval) {
6045 sfp_flags |= BIT_4; /* optical */
6046 if (sfp[0] == 0x3)
6047 sfp_flags |= BIT_6; /* sfp+ */
6048 }
6049
Quinn Tran770538c2020-02-26 14:40:16 -08006050 rsp_payload->sfp_diag_desc.sfp_flags = cpu_to_be16(sfp_flags);
6051
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006052 /* SFP Diagnostics */
6053 memset(sfp, 0, SFP_RTDI_LEN);
6054 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa2, 0x60, 10, 0);
Quinn Tran770538c2020-02-26 14:40:16 -08006055 if (!rval) {
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006056 __be16 *trx = (__force __be16 *)sfp; /* already be16 */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006057 rsp_payload->sfp_diag_desc.temperature = trx[0];
6058 rsp_payload->sfp_diag_desc.vcc = trx[1];
6059 rsp_payload->sfp_diag_desc.tx_bias = trx[2];
6060 rsp_payload->sfp_diag_desc.tx_power = trx[3];
6061 rsp_payload->sfp_diag_desc.rx_power = trx[4];
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006062 }
6063 }
6064
6065 /* Port Speed Descriptor */
6066 rsp_payload->port_speed_desc.desc_tag = cpu_to_be32(0x10001);
6067 rsp_payload->port_speed_desc.desc_len =
6068 cpu_to_be32(RDP_DESC_LEN(rsp_payload->port_speed_desc));
6069 rsp_payload->port_speed_desc.speed_capab = cpu_to_be16(
6070 qla25xx_rdp_port_speed_capability(ha));
6071 rsp_payload->port_speed_desc.operating_speed = cpu_to_be16(
6072 qla25xx_rdp_port_speed_currently(ha));
6073
Quinn Tran770538c2020-02-26 14:40:16 -08006074 /* Link Error Status Descriptor */
6075 rsp_payload->ls_err_desc.desc_tag = cpu_to_be32(0x10002);
6076 rsp_payload->ls_err_desc.desc_len =
6077 cpu_to_be32(RDP_DESC_LEN(rsp_payload->ls_err_desc));
6078
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006079 if (stat) {
6080 rval = qla24xx_get_isp_stats(vha, stat, stat_dma, 0);
6081 if (!rval) {
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006082 rsp_payload->ls_err_desc.link_fail_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006083 cpu_to_be32(le32_to_cpu(stat->link_fail_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006084 rsp_payload->ls_err_desc.loss_sync_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006085 cpu_to_be32(le32_to_cpu(stat->loss_sync_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006086 rsp_payload->ls_err_desc.loss_sig_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006087 cpu_to_be32(le32_to_cpu(stat->loss_sig_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006088 rsp_payload->ls_err_desc.prim_seq_err_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006089 cpu_to_be32(le32_to_cpu(stat->prim_seq_err_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006090 rsp_payload->ls_err_desc.inval_xmit_word_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006091 cpu_to_be32(le32_to_cpu(stat->inval_xmit_word_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006092 rsp_payload->ls_err_desc.inval_crc_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006093 cpu_to_be32(le32_to_cpu(stat->inval_crc_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006094 rsp_payload->ls_err_desc.pn_port_phy_type |= BIT_6;
6095 }
6096 }
6097
6098 /* Portname Descriptor */
6099 rsp_payload->port_name_diag_desc.desc_tag = cpu_to_be32(0x10003);
6100 rsp_payload->port_name_diag_desc.desc_len =
6101 cpu_to_be32(RDP_DESC_LEN(rsp_payload->port_name_diag_desc));
6102 memcpy(rsp_payload->port_name_diag_desc.WWNN,
6103 vha->node_name,
6104 sizeof(rsp_payload->port_name_diag_desc.WWNN));
6105 memcpy(rsp_payload->port_name_diag_desc.WWPN,
6106 vha->port_name,
6107 sizeof(rsp_payload->port_name_diag_desc.WWPN));
6108
6109 /* F-Port Portname Descriptor */
6110 rsp_payload->port_name_direct_desc.desc_tag = cpu_to_be32(0x10003);
6111 rsp_payload->port_name_direct_desc.desc_len =
6112 cpu_to_be32(RDP_DESC_LEN(rsp_payload->port_name_direct_desc));
6113 memcpy(rsp_payload->port_name_direct_desc.WWNN,
6114 vha->fabric_node_name,
6115 sizeof(rsp_payload->port_name_direct_desc.WWNN));
6116 memcpy(rsp_payload->port_name_direct_desc.WWPN,
6117 vha->fabric_port_name,
6118 sizeof(rsp_payload->port_name_direct_desc.WWPN));
6119
Quinn Tran770538c2020-02-26 14:40:16 -08006120 /* Bufer Credit Descriptor */
6121 rsp_payload->buffer_credit_desc.desc_tag = cpu_to_be32(0x10006);
6122 rsp_payload->buffer_credit_desc.desc_len =
6123 cpu_to_be32(RDP_DESC_LEN(rsp_payload->buffer_credit_desc));
6124 rsp_payload->buffer_credit_desc.fcport_b2b = 0;
6125 rsp_payload->buffer_credit_desc.attached_fcport_b2b = cpu_to_be32(0);
6126 rsp_payload->buffer_credit_desc.fcport_rtt = cpu_to_be32(0);
6127
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006128 if (bbc) {
6129 memset(bbc, 0, sizeof(*bbc));
6130 rval = qla24xx_get_buffer_credits(vha, bbc, bbc_dma);
6131 if (!rval) {
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006132 rsp_payload->buffer_credit_desc.fcport_b2b =
6133 cpu_to_be32(LSW(bbc->parameter[0]));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006134 }
6135 }
6136
Joe Carnuccio48792372020-02-12 13:44:25 -08006137 if (rsp_payload_length < sizeof(*rsp_payload))
6138 goto send;
6139
Quinn Tran770538c2020-02-26 14:40:16 -08006140 /* Optical Element Descriptor, Temperature */
6141 rsp_payload->optical_elmt_desc[0].desc_tag = cpu_to_be32(0x10007);
6142 rsp_payload->optical_elmt_desc[0].desc_len =
6143 cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6144 /* Optical Element Descriptor, Voltage */
6145 rsp_payload->optical_elmt_desc[1].desc_tag = cpu_to_be32(0x10007);
6146 rsp_payload->optical_elmt_desc[1].desc_len =
6147 cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6148 /* Optical Element Descriptor, Tx Bias Current */
6149 rsp_payload->optical_elmt_desc[2].desc_tag = cpu_to_be32(0x10007);
6150 rsp_payload->optical_elmt_desc[2].desc_len =
6151 cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6152 /* Optical Element Descriptor, Tx Power */
6153 rsp_payload->optical_elmt_desc[3].desc_tag = cpu_to_be32(0x10007);
6154 rsp_payload->optical_elmt_desc[3].desc_len =
6155 cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6156 /* Optical Element Descriptor, Rx Power */
6157 rsp_payload->optical_elmt_desc[4].desc_tag = cpu_to_be32(0x10007);
6158 rsp_payload->optical_elmt_desc[4].desc_len =
6159 cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6160
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006161 if (sfp) {
6162 memset(sfp, 0, SFP_RTDI_LEN);
6163 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa2, 0, 64, 0);
6164 if (!rval) {
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006165 __be16 *trx = (__force __be16 *)sfp; /* already be16 */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006166
6167 /* Optical Element Descriptor, Temperature */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006168 rsp_payload->optical_elmt_desc[0].high_alarm = trx[0];
6169 rsp_payload->optical_elmt_desc[0].low_alarm = trx[1];
6170 rsp_payload->optical_elmt_desc[0].high_warn = trx[2];
6171 rsp_payload->optical_elmt_desc[0].low_warn = trx[3];
6172 rsp_payload->optical_elmt_desc[0].element_flags =
6173 cpu_to_be32(1 << 28);
6174
6175 /* Optical Element Descriptor, Voltage */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006176 rsp_payload->optical_elmt_desc[1].high_alarm = trx[4];
6177 rsp_payload->optical_elmt_desc[1].low_alarm = trx[5];
6178 rsp_payload->optical_elmt_desc[1].high_warn = trx[6];
6179 rsp_payload->optical_elmt_desc[1].low_warn = trx[7];
6180 rsp_payload->optical_elmt_desc[1].element_flags =
6181 cpu_to_be32(2 << 28);
6182
6183 /* Optical Element Descriptor, Tx Bias Current */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006184 rsp_payload->optical_elmt_desc[2].high_alarm = trx[8];
6185 rsp_payload->optical_elmt_desc[2].low_alarm = trx[9];
6186 rsp_payload->optical_elmt_desc[2].high_warn = trx[10];
6187 rsp_payload->optical_elmt_desc[2].low_warn = trx[11];
6188 rsp_payload->optical_elmt_desc[2].element_flags =
6189 cpu_to_be32(3 << 28);
6190
6191 /* Optical Element Descriptor, Tx Power */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006192 rsp_payload->optical_elmt_desc[3].high_alarm = trx[12];
6193 rsp_payload->optical_elmt_desc[3].low_alarm = trx[13];
6194 rsp_payload->optical_elmt_desc[3].high_warn = trx[14];
6195 rsp_payload->optical_elmt_desc[3].low_warn = trx[15];
6196 rsp_payload->optical_elmt_desc[3].element_flags =
6197 cpu_to_be32(4 << 28);
6198
6199 /* Optical Element Descriptor, Rx Power */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006200 rsp_payload->optical_elmt_desc[4].high_alarm = trx[16];
6201 rsp_payload->optical_elmt_desc[4].low_alarm = trx[17];
6202 rsp_payload->optical_elmt_desc[4].high_warn = trx[18];
6203 rsp_payload->optical_elmt_desc[4].low_warn = trx[19];
6204 rsp_payload->optical_elmt_desc[4].element_flags =
6205 cpu_to_be32(5 << 28);
6206 }
6207
6208 memset(sfp, 0, SFP_RTDI_LEN);
6209 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa2, 112, 64, 0);
6210 if (!rval) {
6211 /* Temperature high/low alarm/warning */
6212 rsp_payload->optical_elmt_desc[0].element_flags |=
6213 cpu_to_be32(
6214 (sfp[0] >> 7 & 1) << 3 |
6215 (sfp[0] >> 6 & 1) << 2 |
6216 (sfp[4] >> 7 & 1) << 1 |
6217 (sfp[4] >> 6 & 1) << 0);
6218
6219 /* Voltage high/low alarm/warning */
6220 rsp_payload->optical_elmt_desc[1].element_flags |=
6221 cpu_to_be32(
6222 (sfp[0] >> 5 & 1) << 3 |
6223 (sfp[0] >> 4 & 1) << 2 |
6224 (sfp[4] >> 5 & 1) << 1 |
6225 (sfp[4] >> 4 & 1) << 0);
6226
6227 /* Tx Bias Current high/low alarm/warning */
6228 rsp_payload->optical_elmt_desc[2].element_flags |=
6229 cpu_to_be32(
6230 (sfp[0] >> 3 & 1) << 3 |
6231 (sfp[0] >> 2 & 1) << 2 |
6232 (sfp[4] >> 3 & 1) << 1 |
6233 (sfp[4] >> 2 & 1) << 0);
6234
6235 /* Tx Power high/low alarm/warning */
6236 rsp_payload->optical_elmt_desc[3].element_flags |=
6237 cpu_to_be32(
6238 (sfp[0] >> 1 & 1) << 3 |
6239 (sfp[0] >> 0 & 1) << 2 |
6240 (sfp[4] >> 1 & 1) << 1 |
6241 (sfp[4] >> 0 & 1) << 0);
6242
6243 /* Rx Power high/low alarm/warning */
6244 rsp_payload->optical_elmt_desc[4].element_flags |=
6245 cpu_to_be32(
6246 (sfp[1] >> 7 & 1) << 3 |
6247 (sfp[1] >> 6 & 1) << 2 |
6248 (sfp[5] >> 7 & 1) << 1 |
6249 (sfp[5] >> 6 & 1) << 0);
6250 }
6251 }
6252
Quinn Tran770538c2020-02-26 14:40:16 -08006253 /* Optical Product Data Descriptor */
6254 rsp_payload->optical_prod_desc.desc_tag = cpu_to_be32(0x10008);
6255 rsp_payload->optical_prod_desc.desc_len =
6256 cpu_to_be32(RDP_DESC_LEN(rsp_payload->optical_prod_desc));
6257
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006258 if (sfp) {
6259 memset(sfp, 0, SFP_RTDI_LEN);
6260 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa0, 20, 64, 0);
6261 if (!rval) {
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006262 memcpy(rsp_payload->optical_prod_desc.vendor_name,
6263 sfp + 0,
6264 sizeof(rsp_payload->optical_prod_desc.vendor_name));
6265 memcpy(rsp_payload->optical_prod_desc.part_number,
6266 sfp + 20,
6267 sizeof(rsp_payload->optical_prod_desc.part_number));
6268 memcpy(rsp_payload->optical_prod_desc.revision,
6269 sfp + 36,
6270 sizeof(rsp_payload->optical_prod_desc.revision));
6271 memcpy(rsp_payload->optical_prod_desc.serial_number,
6272 sfp + 48,
6273 sizeof(rsp_payload->optical_prod_desc.serial_number));
6274 }
6275
6276 memset(sfp, 0, SFP_RTDI_LEN);
6277 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa0, 84, 8, 0);
6278 if (!rval) {
6279 memcpy(rsp_payload->optical_prod_desc.date,
6280 sfp + 0,
6281 sizeof(rsp_payload->optical_prod_desc.date));
6282 }
6283 }
6284
6285send:
6286 ql_dbg(ql_dbg_init, vha, 0x0183,
6287 "Sending ELS Response to RDP Request...\n");
6288 ql_dbg(ql_dbg_init + ql_dbg_verbose, vha, 0x0184,
6289 "-------- ELS RSP -------\n");
6290 ql_dump_buffer(ql_dbg_init + ql_dbg_verbose, vha, 0x0185,
Bart Van Asscheab053c02020-05-18 14:17:09 -07006291 rsp_els, sizeof(*rsp_els));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006292 ql_dbg(ql_dbg_init + ql_dbg_verbose, vha, 0x0186,
6293 "-------- ELS RSP PAYLOAD -------\n");
6294 ql_dump_buffer(ql_dbg_init + ql_dbg_verbose, vha, 0x0187,
Bart Van Asscheab053c02020-05-18 14:17:09 -07006295 rsp_payload, rsp_payload_length);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006296
6297 rval = qla2x00_issue_iocb(vha, rsp_els, rsp_els_dma, 0);
6298
Joe Carnuccio09e382b2020-02-12 13:44:23 -08006299 if (rval) {
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006300 ql_log(ql_log_warn, vha, 0x0188,
Joe Carnuccio09e382b2020-02-12 13:44:23 -08006301 "%s: iocb failed to execute -> %x\n", __func__, rval);
6302 } else if (rsp_els->comp_status) {
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006303 ql_log(ql_log_warn, vha, 0x0189,
Joe Carnuccio09e382b2020-02-12 13:44:23 -08006304 "%s: iocb failed to complete -> completion=%#x subcode=(%#x,%#x)\n",
6305 __func__, rsp_els->comp_status,
6306 rsp_els->error_subcode_1, rsp_els->error_subcode_2);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006307 } else {
6308 ql_dbg(ql_dbg_init, vha, 0x018a, "%s: done.\n", __func__);
6309 }
6310
6311dealloc:
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006312 if (bbc)
6313 dma_free_coherent(&ha->pdev->dev, sizeof(*bbc),
6314 bbc, bbc_dma);
6315 if (stat)
6316 dma_free_coherent(&ha->pdev->dev, sizeof(*stat),
6317 stat, stat_dma);
6318 if (sfp)
6319 dma_free_coherent(&ha->pdev->dev, SFP_RTDI_LEN,
6320 sfp, sfp_dma);
6321 if (rsp_payload)
6322 dma_free_coherent(&ha->pdev->dev, sizeof(*rsp_payload),
6323 rsp_payload, rsp_payload_dma);
6324 if (rsp_els)
6325 dma_free_coherent(&ha->pdev->dev, sizeof(*rsp_els),
6326 rsp_els, rsp_els_dma);
Joe Carnuccio576bfde2020-02-12 13:44:24 -08006327}
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006328
Shyam Sundar62e9dd12020-06-30 03:22:28 -07006329void
6330qla24xx_free_purex_item(struct purex_item *item)
6331{
6332 if (item == &item->vha->default_item)
6333 memset(&item->vha->default_item, 0, sizeof(struct purex_item));
6334 else
6335 kfree(item);
6336}
6337
Joe Carnuccio576bfde2020-02-12 13:44:24 -08006338void qla24xx_process_purex_list(struct purex_list *list)
6339{
6340 struct list_head head = LIST_HEAD_INIT(head);
6341 struct purex_item *item, *next;
6342 ulong flags;
6343
6344 spin_lock_irqsave(&list->lock, flags);
6345 list_splice_init(&list->head, &head);
6346 spin_unlock_irqrestore(&list->lock, flags);
6347
6348 list_for_each_entry_safe(item, next, &head, list) {
6349 list_del(&item->list);
Shyam Sundar62e9dd12020-06-30 03:22:28 -07006350 item->process_item(item->vha, item);
6351 qla24xx_free_purex_item(item);
Joe Carnuccio576bfde2020-02-12 13:44:24 -08006352 }
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006353}
6354
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006355void
6356qla83xx_idc_unlock(scsi_qla_host_t *base_vha, uint16_t requester_id)
6357{
Bart Van Assche5897cb22015-06-04 15:57:20 -07006358#if 0
6359 uint16_t options = (requester_id << 15) | BIT_7;
6360#endif
6361 uint16_t retry;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006362 uint32_t data;
6363 struct qla_hw_data *ha = base_vha->hw;
6364
6365 /* IDC-unlock implementation using driver-unlock/lock-id
6366 * remote registers
6367 */
6368 retry = 0;
6369retry_unlock:
6370 if (qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCKID, &data)
6371 == QLA_SUCCESS) {
6372 if (data == ha->portnum) {
6373 qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_UNLOCK, &data);
6374 /* Clearing lock-id by setting 0xff */
6375 qla83xx_wr_reg(base_vha, QLA83XX_DRIVER_LOCKID, 0xff);
6376 } else if (retry < 10) {
6377 /* SV: XXX: IDC unlock retrying needed here? */
6378
6379 /* Retry for IDC-unlock */
6380 qla83xx_wait_logic();
6381 retry++;
6382 ql_dbg(ql_dbg_p3p, base_vha, 0xb064,
Colin Ian Kingee6a8772016-08-28 12:24:48 +01006383 "Failed to release IDC lock, retrying=%d\n", retry);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006384 goto retry_unlock;
6385 }
6386 } else if (retry < 10) {
6387 /* Retry for IDC-unlock */
6388 qla83xx_wait_logic();
6389 retry++;
6390 ql_dbg(ql_dbg_p3p, base_vha, 0xb065,
Colin Ian Kingee6a8772016-08-28 12:24:48 +01006391 "Failed to read drv-lockid, retrying=%d\n", retry);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006392 goto retry_unlock;
6393 }
6394
6395 return;
6396
Bart Van Assche5897cb22015-06-04 15:57:20 -07006397#if 0
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006398 /* XXX: IDC-unlock implementation using access-control mbx */
6399 retry = 0;
6400retry_unlock2:
6401 if (qla83xx_access_control(base_vha, options, 0, 0, NULL)) {
6402 if (retry < 10) {
6403 /* Retry for IDC-unlock */
6404 qla83xx_wait_logic();
6405 retry++;
6406 ql_dbg(ql_dbg_p3p, base_vha, 0xb066,
Colin Ian Kingee6a8772016-08-28 12:24:48 +01006407 "Failed to release IDC lock, retrying=%d\n", retry);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006408 goto retry_unlock2;
6409 }
6410 }
6411
6412 return;
Bart Van Assche5897cb22015-06-04 15:57:20 -07006413#endif
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006414}
6415
6416int
6417__qla83xx_set_drv_presence(scsi_qla_host_t *vha)
6418{
6419 int rval = QLA_SUCCESS;
6420 struct qla_hw_data *ha = vha->hw;
6421 uint32_t drv_presence;
6422
6423 rval = qla83xx_rd_reg(vha, QLA83XX_IDC_DRV_PRESENCE, &drv_presence);
6424 if (rval == QLA_SUCCESS) {
6425 drv_presence |= (1 << ha->portnum);
6426 rval = qla83xx_wr_reg(vha, QLA83XX_IDC_DRV_PRESENCE,
6427 drv_presence);
6428 }
6429
6430 return rval;
6431}
6432
6433int
6434qla83xx_set_drv_presence(scsi_qla_host_t *vha)
6435{
6436 int rval = QLA_SUCCESS;
6437
6438 qla83xx_idc_lock(vha, 0);
6439 rval = __qla83xx_set_drv_presence(vha);
6440 qla83xx_idc_unlock(vha, 0);
6441
6442 return rval;
6443}
6444
6445int
6446__qla83xx_clear_drv_presence(scsi_qla_host_t *vha)
6447{
6448 int rval = QLA_SUCCESS;
6449 struct qla_hw_data *ha = vha->hw;
6450 uint32_t drv_presence;
6451
6452 rval = qla83xx_rd_reg(vha, QLA83XX_IDC_DRV_PRESENCE, &drv_presence);
6453 if (rval == QLA_SUCCESS) {
6454 drv_presence &= ~(1 << ha->portnum);
6455 rval = qla83xx_wr_reg(vha, QLA83XX_IDC_DRV_PRESENCE,
6456 drv_presence);
6457 }
6458
6459 return rval;
6460}
6461
6462int
6463qla83xx_clear_drv_presence(scsi_qla_host_t *vha)
6464{
6465 int rval = QLA_SUCCESS;
6466
6467 qla83xx_idc_lock(vha, 0);
6468 rval = __qla83xx_clear_drv_presence(vha);
6469 qla83xx_idc_unlock(vha, 0);
6470
6471 return rval;
6472}
6473
Saurav Kashyapfa492632012-11-21 02:40:29 -05006474static void
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006475qla83xx_need_reset_handler(scsi_qla_host_t *vha)
6476{
6477 struct qla_hw_data *ha = vha->hw;
6478 uint32_t drv_ack, drv_presence;
6479 unsigned long ack_timeout;
6480
6481 /* Wait for IDC ACK from all functions (DRV-ACK == DRV-PRESENCE) */
6482 ack_timeout = jiffies + (ha->fcoe_reset_timeout * HZ);
6483 while (1) {
6484 qla83xx_rd_reg(vha, QLA83XX_IDC_DRIVER_ACK, &drv_ack);
6485 qla83xx_rd_reg(vha, QLA83XX_IDC_DRV_PRESENCE, &drv_presence);
Saurav Kashyap807fb6d2012-11-21 02:40:36 -05006486 if ((drv_ack & drv_presence) == drv_presence)
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006487 break;
6488
6489 if (time_after_eq(jiffies, ack_timeout)) {
6490 ql_log(ql_log_warn, vha, 0xb067,
6491 "RESET ACK TIMEOUT! drv_presence=0x%x "
6492 "drv_ack=0x%x\n", drv_presence, drv_ack);
6493 /*
6494 * The function(s) which did not ack in time are forced
6495 * to withdraw any further participation in the IDC
6496 * reset.
6497 */
6498 if (drv_ack != drv_presence)
6499 qla83xx_wr_reg(vha, QLA83XX_IDC_DRV_PRESENCE,
6500 drv_ack);
6501 break;
6502 }
6503
6504 qla83xx_idc_unlock(vha, 0);
6505 msleep(1000);
6506 qla83xx_idc_lock(vha, 0);
6507 }
6508
6509 qla83xx_wr_reg(vha, QLA83XX_IDC_DEV_STATE, QLA8XXX_DEV_COLD);
6510 ql_log(ql_log_info, vha, 0xb068, "HW State: COLD/RE-INIT.\n");
6511}
6512
Saurav Kashyapfa492632012-11-21 02:40:29 -05006513static int
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006514qla83xx_device_bootstrap(scsi_qla_host_t *vha)
6515{
6516 int rval = QLA_SUCCESS;
6517 uint32_t idc_control;
6518
6519 qla83xx_wr_reg(vha, QLA83XX_IDC_DEV_STATE, QLA8XXX_DEV_INITIALIZING);
6520 ql_log(ql_log_info, vha, 0xb069, "HW State: INITIALIZING.\n");
6521
6522 /* Clearing IDC-Control Graceful-Reset Bit before resetting f/w */
6523 __qla83xx_get_idc_control(vha, &idc_control);
6524 idc_control &= ~QLA83XX_IDC_GRACEFUL_RESET;
6525 __qla83xx_set_idc_control(vha, 0);
6526
6527 qla83xx_idc_unlock(vha, 0);
6528 rval = qla83xx_restart_nic_firmware(vha);
6529 qla83xx_idc_lock(vha, 0);
6530
6531 if (rval != QLA_SUCCESS) {
6532 ql_log(ql_log_fatal, vha, 0xb06a,
6533 "Failed to restart NIC f/w.\n");
6534 qla83xx_wr_reg(vha, QLA83XX_IDC_DEV_STATE, QLA8XXX_DEV_FAILED);
6535 ql_log(ql_log_info, vha, 0xb06b, "HW State: FAILED.\n");
6536 } else {
6537 ql_dbg(ql_dbg_p3p, vha, 0xb06c,
6538 "Success in restarting nic f/w.\n");
6539 qla83xx_wr_reg(vha, QLA83XX_IDC_DEV_STATE, QLA8XXX_DEV_READY);
6540 ql_log(ql_log_info, vha, 0xb06d, "HW State: READY.\n");
6541 }
6542
6543 return rval;
6544}
6545
6546/* Assumes idc_lock always held on entry */
6547int
6548qla83xx_idc_state_handler(scsi_qla_host_t *base_vha)
6549{
6550 struct qla_hw_data *ha = base_vha->hw;
6551 int rval = QLA_SUCCESS;
6552 unsigned long dev_init_timeout;
6553 uint32_t dev_state;
6554
6555 /* Wait for MAX-INIT-TIMEOUT for the device to go ready */
6556 dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout * HZ);
6557
6558 while (1) {
6559
6560 if (time_after_eq(jiffies, dev_init_timeout)) {
6561 ql_log(ql_log_warn, base_vha, 0xb06e,
6562 "Initialization TIMEOUT!\n");
6563 /* Init timeout. Disable further NIC Core
6564 * communication.
6565 */
6566 qla83xx_wr_reg(base_vha, QLA83XX_IDC_DEV_STATE,
6567 QLA8XXX_DEV_FAILED);
6568 ql_log(ql_log_info, base_vha, 0xb06f,
6569 "HW State: FAILED.\n");
6570 }
6571
6572 qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE, &dev_state);
6573 switch (dev_state) {
6574 case QLA8XXX_DEV_READY:
6575 if (ha->flags.nic_core_reset_owner)
6576 qla83xx_idc_audit(base_vha,
6577 IDC_AUDIT_COMPLETION);
6578 ha->flags.nic_core_reset_owner = 0;
6579 ql_dbg(ql_dbg_p3p, base_vha, 0xb070,
6580 "Reset_owner reset by 0x%x.\n",
6581 ha->portnum);
6582 goto exit;
6583 case QLA8XXX_DEV_COLD:
6584 if (ha->flags.nic_core_reset_owner)
6585 rval = qla83xx_device_bootstrap(base_vha);
6586 else {
6587 /* Wait for AEN to change device-state */
6588 qla83xx_idc_unlock(base_vha, 0);
6589 msleep(1000);
6590 qla83xx_idc_lock(base_vha, 0);
6591 }
6592 break;
6593 case QLA8XXX_DEV_INITIALIZING:
6594 /* Wait for AEN to change device-state */
6595 qla83xx_idc_unlock(base_vha, 0);
6596 msleep(1000);
6597 qla83xx_idc_lock(base_vha, 0);
6598 break;
6599 case QLA8XXX_DEV_NEED_RESET:
6600 if (!ql2xdontresethba && ha->flags.nic_core_reset_owner)
6601 qla83xx_need_reset_handler(base_vha);
6602 else {
6603 /* Wait for AEN to change device-state */
6604 qla83xx_idc_unlock(base_vha, 0);
6605 msleep(1000);
6606 qla83xx_idc_lock(base_vha, 0);
6607 }
6608 /* reset timeout value after need reset handler */
6609 dev_init_timeout = jiffies +
6610 (ha->fcoe_dev_init_timeout * HZ);
6611 break;
6612 case QLA8XXX_DEV_NEED_QUIESCENT:
6613 /* XXX: DEBUG for now */
6614 qla83xx_idc_unlock(base_vha, 0);
6615 msleep(1000);
6616 qla83xx_idc_lock(base_vha, 0);
6617 break;
6618 case QLA8XXX_DEV_QUIESCENT:
6619 /* XXX: DEBUG for now */
6620 if (ha->flags.quiesce_owner)
6621 goto exit;
6622
6623 qla83xx_idc_unlock(base_vha, 0);
6624 msleep(1000);
6625 qla83xx_idc_lock(base_vha, 0);
6626 dev_init_timeout = jiffies +
6627 (ha->fcoe_dev_init_timeout * HZ);
6628 break;
6629 case QLA8XXX_DEV_FAILED:
6630 if (ha->flags.nic_core_reset_owner)
6631 qla83xx_idc_audit(base_vha,
6632 IDC_AUDIT_COMPLETION);
6633 ha->flags.nic_core_reset_owner = 0;
6634 __qla83xx_clear_drv_presence(base_vha);
6635 qla83xx_idc_unlock(base_vha, 0);
6636 qla8xxx_dev_failed_handler(base_vha);
6637 rval = QLA_FUNCTION_FAILED;
6638 qla83xx_idc_lock(base_vha, 0);
6639 goto exit;
6640 case QLA8XXX_BAD_VALUE:
6641 qla83xx_idc_unlock(base_vha, 0);
6642 msleep(1000);
6643 qla83xx_idc_lock(base_vha, 0);
6644 break;
6645 default:
6646 ql_log(ql_log_warn, base_vha, 0xb071,
Masanari Iidad939be32015-02-27 23:52:31 +09006647 "Unknown Device State: %x.\n", dev_state);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006648 qla83xx_idc_unlock(base_vha, 0);
6649 qla8xxx_dev_failed_handler(base_vha);
6650 rval = QLA_FUNCTION_FAILED;
6651 qla83xx_idc_lock(base_vha, 0);
6652 goto exit;
6653 }
6654 }
6655
6656exit:
6657 return rval;
6658}
6659
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006660void
6661qla2x00_disable_board_on_pci_error(struct work_struct *work)
6662{
6663 struct qla_hw_data *ha = container_of(work, struct qla_hw_data,
6664 board_disable);
6665 struct pci_dev *pdev = ha->pdev;
6666 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
6667
6668 ql_log(ql_log_warn, base_vha, 0x015b,
6669 "Disabling adapter.\n");
6670
Sawan Chandakefdb5762017-08-23 15:05:00 -07006671 if (!atomic_read(&pdev->enable_cnt)) {
6672 ql_log(ql_log_info, base_vha, 0xfffc,
6673 "PCI device disabled, no action req for PCI error=%lx\n",
6674 base_vha->pci_flags);
6675 return;
6676 }
6677
Martin Wilck856e1522020-04-21 22:46:20 +02006678 /*
6679 * if UNLOADING flag is already set, then continue unload,
6680 * where it was set first.
6681 */
6682 if (test_and_set_bit(UNLOADING, &base_vha->dpc_flags))
6683 return;
Quinn Tran726b8542017-01-19 22:28:00 -08006684
Martin Wilck856e1522020-04-21 22:46:20 +02006685 qla2x00_wait_for_sess_deletion(base_vha);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006686
6687 qla2x00_delete_all_vps(ha, base_vha);
6688
6689 qla2x00_abort_all_cmds(base_vha, DID_NO_CONNECT << 16);
6690
6691 qla2x00_dfs_remove(base_vha);
6692
6693 qla84xx_put_chip(base_vha);
6694
6695 if (base_vha->timer_active)
6696 qla2x00_stop_timer(base_vha);
6697
6698 base_vha->flags.online = 0;
6699
6700 qla2x00_destroy_deferred_work(ha);
6701
6702 /*
6703 * Do not try to stop beacon blink as it will issue a mailbox
6704 * command.
6705 */
6706 qla2x00_free_sysfs_attr(base_vha, false);
6707
6708 fc_remove_host(base_vha->host);
6709
6710 scsi_remove_host(base_vha->host);
6711
6712 base_vha->flags.init_done = 0;
6713 qla25xx_delete_queues(base_vha);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006714 qla2x00_free_fcports(base_vha);
Quinn Tran093df732016-12-12 14:40:09 -08006715 qla2x00_free_irqs(base_vha);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006716 qla2x00_mem_free(ha);
6717 qla82xx_md_free(base_vha);
6718 qla2x00_free_queues(ha);
6719
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006720 qla2x00_unmap_iobases(ha);
6721
6722 pci_release_selected_regions(ha->pdev, ha->bars);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006723 pci_disable_pcie_error_reporting(pdev);
6724 pci_disable_device(pdev);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006725
Joe Lawrencebeb9e312014-08-26 17:12:14 -04006726 /*
6727 * Let qla2x00_remove_one cleanup qla_hw_data on device removal.
6728 */
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006729}
6730
Linus Torvalds1da177e2005-04-16 15:20:36 -07006731/**************************************************************************
6732* qla2x00_do_dpc
6733* This kernel thread is a task that is schedule by the interrupt handler
6734* to perform the background processing for interrupts.
6735*
6736* Notes:
6737* This task always run in the context of a kernel thread. It
6738* is kick-off by the driver's detect code and starts up
6739* up one per adapter. It immediately goes to sleep and waits for
6740* some fibre event. When either the interrupt handler or
6741* the timer routine detects a event it will one of the task
6742* bits then wake us up.
6743**************************************************************************/
6744static int
6745qla2x00_do_dpc(void *data)
6746{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006747 scsi_qla_host_t *base_vha;
6748 struct qla_hw_data *ha;
Michael Hernandezd7459522016-12-12 14:40:07 -08006749 uint32_t online;
6750 struct qla_qpair *qpair;
Seokmann Ju99363ef2008-01-31 12:33:51 -08006751
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006752 ha = (struct qla_hw_data *)data;
6753 base_vha = pci_get_drvdata(ha->pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006754
Dongsheng Yang8698a742014-03-11 18:09:12 +08006755 set_user_nice(current, MIN_NICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006756
James Bottomley563585e2011-01-27 16:12:37 -05006757 set_current_state(TASK_INTERRUPTIBLE);
Christoph Hellwig39a11242006-02-14 18:46:22 +01006758 while (!kthread_should_stop()) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006759 ql_dbg(ql_dbg_dpc, base_vha, 0x4000,
6760 "DPC handler sleeping.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006761
Christoph Hellwig39a11242006-02-14 18:46:22 +01006762 schedule();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006763
Andrew Vasquezc142caf2011-11-18 09:03:10 -08006764 if (!base_vha->flags.init_done || ha->flags.mbox_busy)
6765 goto end_loop;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006766
Andrew Vasquez85880802009-12-15 21:29:46 -08006767 if (ha->flags.eeh_busy) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006768 ql_dbg(ql_dbg_dpc, base_vha, 0x4003,
6769 "eeh_busy=%d.\n", ha->flags.eeh_busy);
Andrew Vasquezc142caf2011-11-18 09:03:10 -08006770 goto end_loop;
Andrew Vasquez85880802009-12-15 21:29:46 -08006771 }
6772
Linus Torvalds1da177e2005-04-16 15:20:36 -07006773 ha->dpc_active = 1;
6774
Saurav Kashyap5f28d2d2012-05-15 14:34:15 -04006775 ql_dbg(ql_dbg_dpc + ql_dbg_verbose, base_vha, 0x4001,
6776 "DPC handler waking up, dpc_flags=0x%lx.\n",
6777 base_vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006778
Joe Carnuccioa29b3dd2016-07-06 11:14:19 -04006779 if (test_bit(UNLOADING, &base_vha->dpc_flags))
6780 break;
6781
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04006782 if (IS_P3P_TYPE(ha)) {
6783 if (IS_QLA8044(ha)) {
6784 if (test_and_clear_bit(ISP_UNRECOVERABLE,
6785 &base_vha->dpc_flags)) {
6786 qla8044_idc_lock(ha);
6787 qla8044_wr_direct(base_vha,
6788 QLA8044_CRB_DEV_STATE_INDEX,
6789 QLA8XXX_DEV_FAILED);
6790 qla8044_idc_unlock(ha);
6791 ql_log(ql_log_info, base_vha, 0x4004,
6792 "HW State: FAILED.\n");
6793 qla8044_device_state_handler(base_vha);
6794 continue;
6795 }
6796
6797 } else {
6798 if (test_and_clear_bit(ISP_UNRECOVERABLE,
6799 &base_vha->dpc_flags)) {
6800 qla82xx_idc_lock(ha);
6801 qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
6802 QLA8XXX_DEV_FAILED);
6803 qla82xx_idc_unlock(ha);
6804 ql_log(ql_log_info, base_vha, 0x0151,
6805 "HW State: FAILED.\n");
6806 qla82xx_device_state_handler(base_vha);
6807 continue;
6808 }
Giridhar Malavalia9083012010-04-12 17:59:55 -07006809 }
6810
6811 if (test_and_clear_bit(FCOE_CTX_RESET_NEEDED,
6812 &base_vha->dpc_flags)) {
6813
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006814 ql_dbg(ql_dbg_dpc, base_vha, 0x4005,
6815 "FCoE context reset scheduled.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07006816 if (!(test_and_set_bit(ABORT_ISP_ACTIVE,
6817 &base_vha->dpc_flags))) {
6818 if (qla82xx_fcoe_ctx_reset(base_vha)) {
6819 /* FCoE-ctx reset failed.
6820 * Escalate to chip-reset
6821 */
6822 set_bit(ISP_ABORT_NEEDED,
6823 &base_vha->dpc_flags);
6824 }
6825 clear_bit(ABORT_ISP_ACTIVE,
6826 &base_vha->dpc_flags);
6827 }
6828
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006829 ql_dbg(ql_dbg_dpc, base_vha, 0x4006,
6830 "FCoE context reset end.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07006831 }
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04006832 } else if (IS_QLAFX00(ha)) {
6833 if (test_and_clear_bit(ISP_UNRECOVERABLE,
6834 &base_vha->dpc_flags)) {
6835 ql_dbg(ql_dbg_dpc, base_vha, 0x4020,
6836 "Firmware Reset Recovery\n");
6837 if (qlafx00_reset_initialize(base_vha)) {
6838 /* Failed. Abort isp later. */
6839 if (!test_bit(UNLOADING,
Dan Carpenterf92f82d2014-05-05 12:47:57 +03006840 &base_vha->dpc_flags)) {
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04006841 set_bit(ISP_UNRECOVERABLE,
6842 &base_vha->dpc_flags);
6843 ql_dbg(ql_dbg_dpc, base_vha,
6844 0x4021,
6845 "Reset Recovery Failed\n");
Dan Carpenterf92f82d2014-05-05 12:47:57 +03006846 }
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04006847 }
6848 }
6849
6850 if (test_and_clear_bit(FX00_TARGET_SCAN,
6851 &base_vha->dpc_flags)) {
6852 ql_dbg(ql_dbg_dpc, base_vha, 0x4022,
6853 "ISPFx00 Target Scan scheduled\n");
6854 if (qlafx00_rescan_isp(base_vha)) {
6855 if (!test_bit(UNLOADING,
6856 &base_vha->dpc_flags))
6857 set_bit(ISP_UNRECOVERABLE,
6858 &base_vha->dpc_flags);
6859 ql_dbg(ql_dbg_dpc, base_vha, 0x401e,
6860 "ISPFx00 Target Scan Failed\n");
6861 }
6862 ql_dbg(ql_dbg_dpc, base_vha, 0x401f,
6863 "ISPFx00 Target Scan End\n");
6864 }
Armen Baloyane8f5e952013-10-30 03:38:17 -04006865 if (test_and_clear_bit(FX00_HOST_INFO_RESEND,
6866 &base_vha->dpc_flags)) {
6867 ql_dbg(ql_dbg_dpc, base_vha, 0x4023,
6868 "ISPFx00 Host Info resend scheduled\n");
6869 qlafx00_fx_disc(base_vha,
6870 &base_vha->hw->mr.fcport,
6871 FXDISC_REG_HOST_INFO);
6872 }
Giridhar Malavalia9083012010-04-12 17:59:55 -07006873 }
6874
Quinn Trane4e3a2c2017-08-23 15:05:07 -07006875 if (test_and_clear_bit(DETECT_SFP_CHANGE,
Andrew Vasquezb0f18ee2020-02-26 14:40:13 -08006876 &base_vha->dpc_flags)) {
6877 /* Semantic:
6878 * - NO-OP -- await next ISP-ABORT. Preferred method
6879 * to minimize disruptions that will occur
6880 * when a forced chip-reset occurs.
6881 * - Force -- ISP-ABORT scheduled.
6882 */
6883 /* set_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags); */
Quinn Trane4e3a2c2017-08-23 15:05:07 -07006884 }
6885
Quinn Tranb08abbd2018-07-18 14:29:54 -07006886 if (test_and_clear_bit
6887 (ISP_ABORT_NEEDED, &base_vha->dpc_flags) &&
6888 !test_bit(UNLOADING, &base_vha->dpc_flags)) {
Quinn Tran93eca612018-08-31 11:24:37 -07006889 bool do_reset = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006890
Quinn Tran0645cb82018-09-11 10:18:18 -07006891 switch (base_vha->qlini_mode) {
Quinn Tran93eca612018-08-31 11:24:37 -07006892 case QLA2XXX_INI_MODE_ENABLED:
6893 break;
6894 case QLA2XXX_INI_MODE_DISABLED:
Quinn Tran0645cb82018-09-11 10:18:18 -07006895 if (!qla_tgt_mode_enabled(base_vha) &&
6896 !ha->flags.fw_started)
Quinn Tran93eca612018-08-31 11:24:37 -07006897 do_reset = false;
6898 break;
6899 case QLA2XXX_INI_MODE_DUAL:
Quinn Tran0645cb82018-09-11 10:18:18 -07006900 if (!qla_dual_mode_enabled(base_vha) &&
6901 !ha->flags.fw_started)
Quinn Tran93eca612018-08-31 11:24:37 -07006902 do_reset = false;
6903 break;
6904 default:
6905 break;
6906 }
6907
6908 if (do_reset && !(test_and_set_bit(ABORT_ISP_ACTIVE,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006909 &base_vha->dpc_flags))) {
Viacheslav Dubeykof8395442020-04-10 11:07:08 +03006910 base_vha->flags.online = 1;
Quinn Tran93eca612018-08-31 11:24:37 -07006911 ql_dbg(ql_dbg_dpc, base_vha, 0x4007,
6912 "ISP abort scheduled.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07006913 if (ha->isp_ops->abort_isp(base_vha)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006914 /* failed. retry later */
6915 set_bit(ISP_ABORT_NEEDED,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006916 &base_vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006917 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006918 clear_bit(ABORT_ISP_ACTIVE,
6919 &base_vha->dpc_flags);
Quinn Tran93eca612018-08-31 11:24:37 -07006920 ql_dbg(ql_dbg_dpc, base_vha, 0x4008,
6921 "ISP abort end.\n");
Seokmann Ju99363ef2008-01-31 12:33:51 -08006922 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006923 }
6924
Joe Carnuccio576bfde2020-02-12 13:44:24 -08006925 if (test_bit(PROCESS_PUREX_IOCB, &base_vha->dpc_flags)) {
6926 if (atomic_read(&base_vha->loop_state) == LOOP_READY) {
6927 qla24xx_process_purex_list
6928 (&base_vha->purex_list);
6929 clear_bit(PROCESS_PUREX_IOCB,
6930 &base_vha->dpc_flags);
6931 }
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006932 }
6933
David Jefferya394aac2012-11-21 02:39:54 -05006934 if (test_and_clear_bit(FCPORT_UPDATE_NEEDED,
6935 &base_vha->dpc_flags)) {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006936 qla2x00_update_fcports(base_vha);
Andrew Vasquezc9c5ced2008-07-24 08:31:49 -07006937 }
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08006938
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04006939 if (IS_QLAFX00(ha))
6940 goto loop_resync_check;
6941
Saurav Kashyap579d12b2010-12-21 16:00:14 -08006942 if (test_bit(ISP_QUIESCE_NEEDED, &base_vha->dpc_flags)) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006943 ql_dbg(ql_dbg_dpc, base_vha, 0x4009,
6944 "Quiescence mode scheduled.\n");
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04006945 if (IS_P3P_TYPE(ha)) {
6946 if (IS_QLA82XX(ha))
6947 qla82xx_device_state_handler(base_vha);
6948 if (IS_QLA8044(ha))
6949 qla8044_device_state_handler(base_vha);
Chad Dupuis8fcd6b82012-08-22 14:21:06 -04006950 clear_bit(ISP_QUIESCE_NEEDED,
6951 &base_vha->dpc_flags);
6952 if (!ha->flags.quiesce_owner) {
6953 qla2x00_perform_loop_resync(base_vha);
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04006954 if (IS_QLA82XX(ha)) {
6955 qla82xx_idc_lock(ha);
6956 qla82xx_clear_qsnt_ready(
6957 base_vha);
6958 qla82xx_idc_unlock(ha);
6959 } else if (IS_QLA8044(ha)) {
6960 qla8044_idc_lock(ha);
6961 qla8044_clear_qsnt_ready(
6962 base_vha);
6963 qla8044_idc_unlock(ha);
6964 }
Chad Dupuis8fcd6b82012-08-22 14:21:06 -04006965 }
6966 } else {
6967 clear_bit(ISP_QUIESCE_NEEDED,
6968 &base_vha->dpc_flags);
6969 qla2x00_quiesce_io(base_vha);
Saurav Kashyap579d12b2010-12-21 16:00:14 -08006970 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006971 ql_dbg(ql_dbg_dpc, base_vha, 0x400a,
6972 "Quiescence mode end.\n");
Saurav Kashyap579d12b2010-12-21 16:00:14 -08006973 }
6974
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006975 if (test_and_clear_bit(RESET_MARKER_NEEDED,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04006976 &base_vha->dpc_flags) &&
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006977 (!(test_and_set_bit(RESET_ACTIVE, &base_vha->dpc_flags)))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006978
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006979 ql_dbg(ql_dbg_dpc, base_vha, 0x400b,
6980 "Reset marker scheduled.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006981 qla2x00_rst_aen(base_vha);
6982 clear_bit(RESET_ACTIVE, &base_vha->dpc_flags);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006983 ql_dbg(ql_dbg_dpc, base_vha, 0x400c,
6984 "Reset marker end.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006985 }
6986
6987 /* Retry each device up to login retry count */
Quinn Tran4005a992017-12-04 14:45:06 -08006988 if (test_bit(RELOGIN_NEEDED, &base_vha->dpc_flags) &&
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006989 !test_bit(LOOP_RESYNC_NEEDED, &base_vha->dpc_flags) &&
6990 atomic_read(&base_vha->loop_state) != LOOP_DOWN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006991
Quinn Tran4005a992017-12-04 14:45:06 -08006992 if (!base_vha->relogin_jif ||
6993 time_after_eq(jiffies, base_vha->relogin_jif)) {
6994 base_vha->relogin_jif = jiffies + HZ;
6995 clear_bit(RELOGIN_NEEDED, &base_vha->dpc_flags);
6996
Quinn Tran9b3e0f42017-12-28 12:33:16 -08006997 ql_dbg(ql_dbg_disc, base_vha, 0x400d,
Quinn Tran4005a992017-12-04 14:45:06 -08006998 "Relogin scheduled.\n");
Quinn Tran9b3e0f42017-12-28 12:33:16 -08006999 qla24xx_post_relogin_work(base_vha);
Quinn Tran4005a992017-12-04 14:45:06 -08007000 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007001 }
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007002loop_resync_check:
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007003 if (test_and_clear_bit(LOOP_RESYNC_NEEDED,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007004 &base_vha->dpc_flags)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007005
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007006 ql_dbg(ql_dbg_dpc, base_vha, 0x400f,
7007 "Loop resync scheduled.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007008
7009 if (!(test_and_set_bit(LOOP_RESYNC_ACTIVE,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007010 &base_vha->dpc_flags))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007011
Bart Van Assche52c82822015-07-09 07:23:26 -07007012 qla2x00_loop_resync(base_vha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007013
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007014 clear_bit(LOOP_RESYNC_ACTIVE,
7015 &base_vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007016 }
7017
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007018 ql_dbg(ql_dbg_dpc, base_vha, 0x4010,
7019 "Loop resync end.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007020 }
7021
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007022 if (IS_QLAFX00(ha))
7023 goto intr_on_check;
7024
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007025 if (test_bit(NPIV_CONFIG_NEEDED, &base_vha->dpc_flags) &&
7026 atomic_read(&base_vha->loop_state) == LOOP_READY) {
7027 clear_bit(NPIV_CONFIG_NEEDED, &base_vha->dpc_flags);
7028 qla2xxx_flash_npiv_conf(base_vha);
Andrew Vasquez272976c2008-09-11 21:22:50 -07007029 }
7030
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007031intr_on_check:
Linus Torvalds1da177e2005-04-16 15:20:36 -07007032 if (!ha->interrupts_on)
Andrew Vasquezfd34f552007-07-19 15:06:00 -07007033 ha->isp_ops->enable_intrs(ha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007034
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007035 if (test_and_clear_bit(BEACON_BLINK_NEEDED,
Himanshu Madani90b604f2014-04-11 16:54:40 -04007036 &base_vha->dpc_flags)) {
7037 if (ha->beacon_blink_led == 1)
7038 ha->isp_ops->beacon_blink(base_vha);
7039 }
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -08007040
Michael Hernandezd7459522016-12-12 14:40:07 -08007041 /* qpair online check */
7042 if (test_and_clear_bit(QPAIR_ONLINE_CHECK_NEEDED,
7043 &base_vha->dpc_flags)) {
7044 if (ha->flags.eeh_busy ||
7045 ha->flags.pci_channel_io_perm_failure)
7046 online = 0;
7047 else
7048 online = 1;
7049
7050 mutex_lock(&ha->mq_lock);
7051 list_for_each_entry(qpair, &base_vha->qp_list,
7052 qp_list_elem)
7053 qpair->online = online;
7054 mutex_unlock(&ha->mq_lock);
7055 }
7056
Quinn Tran8b4673b2018-09-04 14:19:14 -07007057 if (test_and_clear_bit(SET_NVME_ZIO_THRESHOLD_NEEDED,
7058 &base_vha->dpc_flags)) {
Duane Grigsbydeeae7a2017-07-21 09:32:25 -07007059 ql_log(ql_log_info, base_vha, 0xffffff,
7060 "nvme: SET ZIO Activity exchange threshold to %d.\n",
7061 ha->nvme_last_rptd_aen);
Quinn Tran8b4673b2018-09-04 14:19:14 -07007062 if (qla27xx_set_zio_threshold(base_vha,
7063 ha->nvme_last_rptd_aen)) {
Duane Grigsbydeeae7a2017-07-21 09:32:25 -07007064 ql_log(ql_log_info, base_vha, 0xffffff,
Quinn Tran8b4673b2018-09-04 14:19:14 -07007065 "nvme: Unable to SET ZIO Activity exchange threshold to %d.\n",
7066 ha->nvme_last_rptd_aen);
Duane Grigsbydeeae7a2017-07-21 09:32:25 -07007067 }
7068 }
7069
Quinn Tran8b4673b2018-09-04 14:19:14 -07007070 if (test_and_clear_bit(SET_ZIO_THRESHOLD_NEEDED,
7071 &base_vha->dpc_flags)) {
7072 ql_log(ql_log_info, base_vha, 0xffffff,
7073 "SET ZIO Activity exchange threshold to %d.\n",
7074 ha->last_zio_threshold);
7075 qla27xx_set_zio_threshold(base_vha,
7076 ha->last_zio_threshold);
7077 }
7078
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007079 if (!IS_QLAFX00(ha))
7080 qla2x00_do_dpc_all_vps(base_vha);
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007081
Quinn Tran48acad02018-08-02 13:16:44 -07007082 if (test_and_clear_bit(N2N_LINK_RESET,
7083 &base_vha->dpc_flags)) {
7084 qla2x00_lip_reset(base_vha);
7085 }
7086
Linus Torvalds1da177e2005-04-16 15:20:36 -07007087 ha->dpc_active = 0;
Andrew Vasquezc142caf2011-11-18 09:03:10 -08007088end_loop:
James Bottomley563585e2011-01-27 16:12:37 -05007089 set_current_state(TASK_INTERRUPTIBLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007090 } /* End of while(1) */
James Bottomley563585e2011-01-27 16:12:37 -05007091 __set_current_state(TASK_RUNNING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007092
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007093 ql_dbg(ql_dbg_dpc, base_vha, 0x4011,
7094 "DPC handler exiting.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007095
7096 /*
7097 * Make sure that nobody tries to wake us up again.
7098 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007099 ha->dpc_active = 0;
7100
Andrew Vasquezac280b62009-08-20 11:06:05 -07007101 /* Cleanup any residual CTX SRBs. */
7102 qla2x00_abort_all_cmds(base_vha, DID_NO_CONNECT << 16);
7103
Christoph Hellwig39a11242006-02-14 18:46:22 +01007104 return 0;
7105}
7106
7107void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007108qla2xxx_wake_dpc(struct scsi_qla_host *vha)
Christoph Hellwig39a11242006-02-14 18:46:22 +01007109{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007110 struct qla_hw_data *ha = vha->hw;
Andrew Vasquezc795c1e2008-08-13 21:37:01 -07007111 struct task_struct *t = ha->dpc_thread;
7112
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007113 if (!test_bit(UNLOADING, &vha->dpc_flags) && t)
Andrew Vasquezc795c1e2008-08-13 21:37:01 -07007114 wake_up_process(t);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007115}
7116
7117/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07007118* qla2x00_rst_aen
7119* Processes asynchronous reset.
7120*
7121* Input:
7122* ha = adapter block pointer.
7123*/
7124static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007125qla2x00_rst_aen(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007126{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007127 if (vha->flags.online && !vha->flags.reset_active &&
7128 !atomic_read(&vha->loop_down_timer) &&
7129 !(test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007130 do {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007131 clear_bit(RESET_MARKER_NEEDED, &vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007132
7133 /*
7134 * Issue marker command only when we are going to start
7135 * the I/O.
7136 */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007137 vha->marker_needed = 1;
7138 } while (!atomic_read(&vha->loop_down_timer) &&
7139 (test_bit(RESET_MARKER_NEEDED, &vha->dpc_flags)));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007140 }
7141}
7142
Linus Torvalds1da177e2005-04-16 15:20:36 -07007143/**************************************************************************
7144* qla2x00_timer
7145*
7146* Description:
7147* One second timer
7148*
7149* Context: Interrupt
7150***************************************************************************/
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007151void
Kees Cook8e5f4ba2017-09-03 13:23:32 -07007152qla2x00_timer(struct timer_list *t)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007153{
Kees Cook8e5f4ba2017-09-03 13:23:32 -07007154 scsi_qla_host_t *vha = from_timer(vha, t, timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007155 unsigned long cpu_flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007156 int start_dpc = 0;
7157 int index;
7158 srb_t *sp;
Andrew Vasquez85880802009-12-15 21:29:46 -08007159 uint16_t w;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007160 struct qla_hw_data *ha = vha->hw;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08007161 struct req_que *req;
Andrew Vasquez85880802009-12-15 21:29:46 -08007162
Lalit Chandivadea5b36322010-09-03 15:20:50 -07007163 if (ha->flags.eeh_busy) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007164 ql_dbg(ql_dbg_timer, vha, 0x6000,
7165 "EEH = %d, restarting timer.\n",
7166 ha->flags.eeh_busy);
Lalit Chandivadea5b36322010-09-03 15:20:50 -07007167 qla2x00_restart_timer(vha, WATCH_INTERVAL);
7168 return;
7169 }
7170
Chad Dupuisf3ddac12013-10-30 03:38:16 -04007171 /*
7172 * Hardware read to raise pending EEH errors during mailbox waits. If
7173 * the read returns -1 then disable the board.
7174 */
7175 if (!pci_channel_offline(ha->pdev)) {
Andrew Vasquez85880802009-12-15 21:29:46 -08007176 pci_read_config_word(ha->pdev, PCI_VENDOR_ID, &w);
Joe Lawrencec821e0d2014-08-26 17:11:41 -04007177 qla2x00_check_reg16_for_disconnect(vha, w);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04007178 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007179
Saurav Kashyapcefcaba2011-05-10 11:18:18 -07007180 /* Make sure qla82xx_watchdog is run only for physical port */
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04007181 if (!vha->vp_idx && IS_P3P_TYPE(ha)) {
Saurav Kashyap579d12b2010-12-21 16:00:14 -08007182 if (test_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags))
7183 start_dpc++;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04007184 if (IS_QLA82XX(ha))
7185 qla82xx_watchdog(vha);
7186 else if (IS_QLA8044(ha))
7187 qla8044_watchdog(vha);
Saurav Kashyap579d12b2010-12-21 16:00:14 -08007188 }
7189
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007190 if (!vha->vp_idx && IS_QLAFX00(ha))
7191 qlafx00_timer_routine(vha);
7192
Linus Torvalds1da177e2005-04-16 15:20:36 -07007193 /* Loop down handler. */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007194 if (atomic_read(&vha->loop_down_timer) > 0 &&
Giridhar Malavali8f7daea2011-03-30 11:46:26 -07007195 !(test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) &&
7196 !(test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags))
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007197 && vha->flags.online) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007198
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007199 if (atomic_read(&vha->loop_down_timer) ==
7200 vha->loop_down_abort_time) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007201
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007202 ql_log(ql_log_info, vha, 0x6008,
7203 "Loop down - aborting the queues before time expires.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007204
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007205 if (!IS_QLA2100(ha) && vha->link_down_timeout)
7206 atomic_set(&vha->loop_state, LOOP_DEAD);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007207
Andrew Vasquezf08b7252010-01-12 12:59:48 -08007208 /*
7209 * Schedule an ISP abort to return any FCP2-device
7210 * commands.
7211 */
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007212 /* NPIV - scan physical port only */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007213 if (!vha->vp_idx) {
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007214 spin_lock_irqsave(&ha->hardware_lock,
7215 cpu_flags);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08007216 req = ha->req_q_map[0];
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007217 for (index = 1;
Chad Dupuis8d93f552013-01-30 03:34:37 -05007218 index < req->num_outstanding_cmds;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007219 index++) {
7220 fc_port_t *sfcp;
bdf79622005-04-17 15:06:53 -05007221
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007222 sp = req->outstanding_cmds[index];
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007223 if (!sp)
7224 continue;
Quinn Tranc5419e22017-06-13 20:47:16 -07007225 if (sp->cmd_type != TYPE_SRB)
7226 continue;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08007227 if (sp->type != SRB_SCSI_CMD)
Andrew Vasquezcf53b062009-08-20 11:06:04 -07007228 continue;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007229 sfcp = sp->fcport;
Andrew Vasquezf08b7252010-01-12 12:59:48 -08007230 if (!(sfcp->flags & FCF_FCP2_DEVICE))
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007231 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007232
Giridhar Malavali8f7daea2011-03-30 11:46:26 -07007233 if (IS_QLA82XX(ha))
7234 set_bit(FCOE_CTX_RESET_NEEDED,
7235 &vha->dpc_flags);
7236 else
7237 set_bit(ISP_ABORT_NEEDED,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007238 &vha->dpc_flags);
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007239 break;
7240 }
7241 spin_unlock_irqrestore(&ha->hardware_lock,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007242 cpu_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007243 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007244 start_dpc++;
7245 }
7246
7247 /* if the loop has been down for 4 minutes, reinit adapter */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007248 if (atomic_dec_and_test(&vha->loop_down_timer) != 0) {
Andrew Vasquez0d6e61b2009-08-25 11:36:19 -07007249 if (!(vha->device_flags & DFLG_NO_CABLE)) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007250 ql_log(ql_log_warn, vha, 0x6009,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007251 "Loop down - aborting ISP.\n");
7252
Giridhar Malavali8f7daea2011-03-30 11:46:26 -07007253 if (IS_QLA82XX(ha))
7254 set_bit(FCOE_CTX_RESET_NEEDED,
7255 &vha->dpc_flags);
7256 else
7257 set_bit(ISP_ABORT_NEEDED,
7258 &vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007259 }
7260 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007261 ql_dbg(ql_dbg_timer, vha, 0x600a,
7262 "Loop down - seconds remaining %d.\n",
7263 atomic_read(&vha->loop_down_timer));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007264 }
Saurav Kashyapcefcaba2011-05-10 11:18:18 -07007265 /* Check if beacon LED needs to be blinked for physical host only */
7266 if (!vha->vp_idx && (ha->beacon_blink_led == 1)) {
Saurav Kashyap999916d2011-08-16 11:31:45 -07007267 /* There is no beacon_blink function for ISP82xx */
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04007268 if (!IS_P3P_TYPE(ha)) {
Saurav Kashyap999916d2011-08-16 11:31:45 -07007269 set_bit(BEACON_BLINK_NEEDED, &vha->dpc_flags);
7270 start_dpc++;
7271 }
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -08007272 }
7273
Andrew Vasquez550bf572008-04-24 15:21:23 -07007274 /* Process any deferred work. */
Quinn Tran9b3e0f42017-12-28 12:33:16 -08007275 if (!list_empty(&vha->work_list)) {
7276 unsigned long flags;
7277 bool q = false;
7278
7279 spin_lock_irqsave(&vha->work_lock, flags);
7280 if (!test_and_set_bit(IOCB_WORK_ACTIVE, &vha->dpc_flags))
7281 q = true;
7282 spin_unlock_irqrestore(&vha->work_lock, flags);
7283 if (q)
7284 queue_work(vha->hw->wq, &vha->iocb_work);
7285 }
Andrew Vasquez550bf572008-04-24 15:21:23 -07007286
Duane Grigsby7401bc12017-06-21 13:48:42 -07007287 /*
7288 * FC-NVME
7289 * see if the active AEN count has changed from what was last reported.
7290 */
Giridhar Malavalib2d1453a2019-04-02 14:24:32 -07007291 if (!vha->vp_idx &&
7292 (atomic_read(&ha->nvme_active_aen_cnt) != ha->nvme_last_rptd_aen) &&
7293 ha->zio_mode == QLA_ZIO_MODE_6 &&
7294 !ha->flags.host_shutting_down) {
Duane Grigsby7401bc12017-06-21 13:48:42 -07007295 ql_log(ql_log_info, vha, 0x3002,
Quinn Tran8b4673b2018-09-04 14:19:14 -07007296 "nvme: Sched: Set ZIO exchange threshold to %d.\n",
7297 ha->nvme_last_rptd_aen);
Duane Grigsbydeeae7a2017-07-21 09:32:25 -07007298 ha->nvme_last_rptd_aen = atomic_read(&ha->nvme_active_aen_cnt);
Quinn Tran8b4673b2018-09-04 14:19:14 -07007299 set_bit(SET_NVME_ZIO_THRESHOLD_NEEDED, &vha->dpc_flags);
7300 start_dpc++;
7301 }
7302
7303 if (!vha->vp_idx &&
7304 (atomic_read(&ha->zio_threshold) != ha->last_zio_threshold) &&
7305 (ha->zio_mode == QLA_ZIO_MODE_6) &&
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007306 (IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))) {
Quinn Tran8b4673b2018-09-04 14:19:14 -07007307 ql_log(ql_log_info, vha, 0x3002,
7308 "Sched: Set ZIO exchange threshold to %d.\n",
7309 ha->last_zio_threshold);
7310 ha->last_zio_threshold = atomic_read(&ha->zio_threshold);
Duane Grigsbydeeae7a2017-07-21 09:32:25 -07007311 set_bit(SET_ZIO_THRESHOLD_NEEDED, &vha->dpc_flags);
7312 start_dpc++;
Duane Grigsby7401bc12017-06-21 13:48:42 -07007313 }
7314
Linus Torvalds1da177e2005-04-16 15:20:36 -07007315 /* Schedule the DPC routine if needed */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007316 if ((test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) ||
7317 test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags) ||
7318 test_bit(FCPORT_UPDATE_NEEDED, &vha->dpc_flags) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -07007319 start_dpc ||
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007320 test_bit(RESET_MARKER_NEEDED, &vha->dpc_flags) ||
7321 test_bit(BEACON_BLINK_NEEDED, &vha->dpc_flags) ||
Giridhar Malavalia9083012010-04-12 17:59:55 -07007322 test_bit(ISP_UNRECOVERABLE, &vha->dpc_flags) ||
7323 test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) ||
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007324 test_bit(VP_DPC_NEEDED, &vha->dpc_flags) ||
Joe Carnucciod83a80e2020-02-12 13:44:18 -08007325 test_bit(RELOGIN_NEEDED, &vha->dpc_flags) ||
7326 test_bit(PROCESS_PUREX_IOCB, &vha->dpc_flags))) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007327 ql_dbg(ql_dbg_timer, vha, 0x600b,
7328 "isp_abort_needed=%d loop_resync_needed=%d "
7329 "fcport_update_needed=%d start_dpc=%d "
7330 "reset_marker_needed=%d",
7331 test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags),
7332 test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags),
7333 test_bit(FCPORT_UPDATE_NEEDED, &vha->dpc_flags),
7334 start_dpc,
7335 test_bit(RESET_MARKER_NEEDED, &vha->dpc_flags));
7336 ql_dbg(ql_dbg_timer, vha, 0x600c,
7337 "beacon_blink_needed=%d isp_unrecoverable=%d "
7338 "fcoe_ctx_reset_needed=%d vp_dpc_needed=%d "
Joe Carnucciod83a80e2020-02-12 13:44:18 -08007339 "relogin_needed=%d, Process_purex_iocb=%d.\n",
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007340 test_bit(BEACON_BLINK_NEEDED, &vha->dpc_flags),
7341 test_bit(ISP_UNRECOVERABLE, &vha->dpc_flags),
7342 test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags),
7343 test_bit(VP_DPC_NEEDED, &vha->dpc_flags),
Joe Carnucciod83a80e2020-02-12 13:44:18 -08007344 test_bit(RELOGIN_NEEDED, &vha->dpc_flags),
7345 test_bit(PROCESS_PUREX_IOCB, &vha->dpc_flags));
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007346 qla2xxx_wake_dpc(vha);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007347 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007348
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007349 qla2x00_restart_timer(vha, WATCH_INTERVAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007350}
7351
Andrew Vasquez54333832005-11-09 15:49:04 -08007352/* Firmware interface routines. */
7353
Andrew Vasquez54333832005-11-09 15:49:04 -08007354#define FW_ISP21XX 0
7355#define FW_ISP22XX 1
7356#define FW_ISP2300 2
7357#define FW_ISP2322 3
andrew.vasquez@qlogic.com48c02fd2006-03-09 14:27:18 -08007358#define FW_ISP24XX 4
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07007359#define FW_ISP25XX 5
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08007360#define FW_ISP81XX 6
Giridhar Malavalia9083012010-04-12 17:59:55 -07007361#define FW_ISP82XX 7
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08007362#define FW_ISP2031 8
7363#define FW_ISP8031 9
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04007364#define FW_ISP27XX 10
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007365#define FW_ISP28XX 11
Andrew Vasquez54333832005-11-09 15:49:04 -08007366
Andrew Vasquezbb8ee492006-10-02 12:00:48 -07007367#define FW_FILE_ISP21XX "ql2100_fw.bin"
7368#define FW_FILE_ISP22XX "ql2200_fw.bin"
7369#define FW_FILE_ISP2300 "ql2300_fw.bin"
7370#define FW_FILE_ISP2322 "ql2322_fw.bin"
7371#define FW_FILE_ISP24XX "ql2400_fw.bin"
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07007372#define FW_FILE_ISP25XX "ql2500_fw.bin"
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08007373#define FW_FILE_ISP81XX "ql8100_fw.bin"
Giridhar Malavalia9083012010-04-12 17:59:55 -07007374#define FW_FILE_ISP82XX "ql8200_fw.bin"
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08007375#define FW_FILE_ISP2031 "ql2600_fw.bin"
7376#define FW_FILE_ISP8031 "ql8300_fw.bin"
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04007377#define FW_FILE_ISP27XX "ql2700_fw.bin"
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007378#define FW_FILE_ISP28XX "ql2800_fw.bin"
Chad Dupuisf73cb692014-02-26 04:15:06 -05007379
Andrew Vasquezbb8ee492006-10-02 12:00:48 -07007380
Daniel Walkere1e82b62008-05-12 22:21:10 -07007381static DEFINE_MUTEX(qla_fw_lock);
Andrew Vasquez54333832005-11-09 15:49:04 -08007382
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007383static struct fw_blob qla_fw_blobs[] = {
Andrew Vasquezbb8ee492006-10-02 12:00:48 -07007384 { .name = FW_FILE_ISP21XX, .segs = { 0x1000, 0 }, },
7385 { .name = FW_FILE_ISP22XX, .segs = { 0x1000, 0 }, },
7386 { .name = FW_FILE_ISP2300, .segs = { 0x800, 0 }, },
7387 { .name = FW_FILE_ISP2322, .segs = { 0x800, 0x1c000, 0x1e000, 0 }, },
7388 { .name = FW_FILE_ISP24XX, },
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07007389 { .name = FW_FILE_ISP25XX, },
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08007390 { .name = FW_FILE_ISP81XX, },
Giridhar Malavalia9083012010-04-12 17:59:55 -07007391 { .name = FW_FILE_ISP82XX, },
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08007392 { .name = FW_FILE_ISP2031, },
7393 { .name = FW_FILE_ISP8031, },
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04007394 { .name = FW_FILE_ISP27XX, },
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007395 { .name = FW_FILE_ISP28XX, },
7396 { .name = NULL, },
Andrew Vasquez54333832005-11-09 15:49:04 -08007397};
7398
7399struct fw_blob *
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007400qla2x00_request_firmware(scsi_qla_host_t *vha)
Andrew Vasquez54333832005-11-09 15:49:04 -08007401{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007402 struct qla_hw_data *ha = vha->hw;
Andrew Vasquez54333832005-11-09 15:49:04 -08007403 struct fw_blob *blob;
7404
Andrew Vasquez54333832005-11-09 15:49:04 -08007405 if (IS_QLA2100(ha)) {
7406 blob = &qla_fw_blobs[FW_ISP21XX];
7407 } else if (IS_QLA2200(ha)) {
7408 blob = &qla_fw_blobs[FW_ISP22XX];
andrew.vasquez@qlogic.com48c02fd2006-03-09 14:27:18 -08007409 } else if (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA6312(ha)) {
Andrew Vasquez54333832005-11-09 15:49:04 -08007410 blob = &qla_fw_blobs[FW_ISP2300];
andrew.vasquez@qlogic.com48c02fd2006-03-09 14:27:18 -08007411 } else if (IS_QLA2322(ha) || IS_QLA6322(ha)) {
Andrew Vasquez54333832005-11-09 15:49:04 -08007412 blob = &qla_fw_blobs[FW_ISP2322];
Harihara Kadayam4d4df192008-04-03 13:13:26 -07007413 } else if (IS_QLA24XX_TYPE(ha)) {
Andrew Vasquez54333832005-11-09 15:49:04 -08007414 blob = &qla_fw_blobs[FW_ISP24XX];
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07007415 } else if (IS_QLA25XX(ha)) {
7416 blob = &qla_fw_blobs[FW_ISP25XX];
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08007417 } else if (IS_QLA81XX(ha)) {
7418 blob = &qla_fw_blobs[FW_ISP81XX];
Giridhar Malavalia9083012010-04-12 17:59:55 -07007419 } else if (IS_QLA82XX(ha)) {
7420 blob = &qla_fw_blobs[FW_ISP82XX];
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08007421 } else if (IS_QLA2031(ha)) {
7422 blob = &qla_fw_blobs[FW_ISP2031];
7423 } else if (IS_QLA8031(ha)) {
7424 blob = &qla_fw_blobs[FW_ISP8031];
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04007425 } else if (IS_QLA27XX(ha)) {
7426 blob = &qla_fw_blobs[FW_ISP27XX];
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007427 } else if (IS_QLA28XX(ha)) {
7428 blob = &qla_fw_blobs[FW_ISP28XX];
Dan Carpenter8a655222012-02-21 10:29:40 +03007429 } else {
7430 return NULL;
Andrew Vasquez54333832005-11-09 15:49:04 -08007431 }
7432
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007433 if (!blob->name)
7434 return NULL;
7435
Daniel Walkere1e82b62008-05-12 22:21:10 -07007436 mutex_lock(&qla_fw_lock);
Andrew Vasquez54333832005-11-09 15:49:04 -08007437 if (blob->fw)
7438 goto out;
7439
7440 if (request_firmware(&blob->fw, blob->name, &ha->pdev->dev)) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007441 ql_log(ql_log_warn, vha, 0x0063,
7442 "Failed to load firmware image (%s).\n", blob->name);
Andrew Vasquez54333832005-11-09 15:49:04 -08007443 blob->fw = NULL;
7444 blob = NULL;
Andrew Vasquez54333832005-11-09 15:49:04 -08007445 }
7446
7447out:
Daniel Walkere1e82b62008-05-12 22:21:10 -07007448 mutex_unlock(&qla_fw_lock);
Andrew Vasquez54333832005-11-09 15:49:04 -08007449 return blob;
7450}
7451
7452static void
7453qla2x00_release_firmware(void)
7454{
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007455 struct fw_blob *blob;
Andrew Vasquez54333832005-11-09 15:49:04 -08007456
Daniel Walkere1e82b62008-05-12 22:21:10 -07007457 mutex_lock(&qla_fw_lock);
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007458 for (blob = qla_fw_blobs; blob->name; blob++)
7459 release_firmware(blob->fw);
Daniel Walkere1e82b62008-05-12 22:21:10 -07007460 mutex_unlock(&qla_fw_lock);
Andrew Vasquez54333832005-11-09 15:49:04 -08007461}
7462
Quinn Tran5386a4e2019-05-06 13:52:19 -07007463static void qla_pci_error_cleanup(scsi_qla_host_t *vha)
7464{
7465 struct qla_hw_data *ha = vha->hw;
7466 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
7467 struct qla_qpair *qpair = NULL;
7468 struct scsi_qla_host *vp;
7469 fc_port_t *fcport;
7470 int i;
7471 unsigned long flags;
7472
7473 ha->chip_reset++;
7474
7475 ha->base_qpair->chip_reset = ha->chip_reset;
7476 for (i = 0; i < ha->max_qpairs; i++) {
7477 if (ha->queue_pair_map[i])
7478 ha->queue_pair_map[i]->chip_reset =
7479 ha->base_qpair->chip_reset;
7480 }
7481
7482 /* purge MBox commands */
7483 if (atomic_read(&ha->num_pend_mbx_stage3)) {
7484 clear_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
7485 complete(&ha->mbx_intr_comp);
7486 }
7487
7488 i = 0;
7489
7490 while (atomic_read(&ha->num_pend_mbx_stage3) ||
7491 atomic_read(&ha->num_pend_mbx_stage2) ||
7492 atomic_read(&ha->num_pend_mbx_stage1)) {
7493 msleep(20);
7494 i++;
7495 if (i > 50)
7496 break;
7497 }
7498
7499 ha->flags.purge_mbox = 0;
7500
7501 mutex_lock(&ha->mq_lock);
7502 list_for_each_entry(qpair, &base_vha->qp_list, qp_list_elem)
7503 qpair->online = 0;
7504 mutex_unlock(&ha->mq_lock);
7505
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08007506 qla2x00_mark_all_devices_lost(vha);
Quinn Tran5386a4e2019-05-06 13:52:19 -07007507
7508 spin_lock_irqsave(&ha->vport_slock, flags);
7509 list_for_each_entry(vp, &ha->vp_list, list) {
7510 atomic_inc(&vp->vref_count);
7511 spin_unlock_irqrestore(&ha->vport_slock, flags);
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08007512 qla2x00_mark_all_devices_lost(vp);
Quinn Tran5386a4e2019-05-06 13:52:19 -07007513 spin_lock_irqsave(&ha->vport_slock, flags);
7514 atomic_dec(&vp->vref_count);
7515 }
7516 spin_unlock_irqrestore(&ha->vport_slock, flags);
7517
7518 /* Clear all async request states across all VPs. */
7519 list_for_each_entry(fcport, &vha->vp_fcports, list)
7520 fcport->flags &= ~(FCF_LOGIN_NEEDED | FCF_ASYNC_SENT);
7521
7522 spin_lock_irqsave(&ha->vport_slock, flags);
7523 list_for_each_entry(vp, &ha->vp_list, list) {
7524 atomic_inc(&vp->vref_count);
7525 spin_unlock_irqrestore(&ha->vport_slock, flags);
7526 list_for_each_entry(fcport, &vp->vp_fcports, list)
7527 fcport->flags &= ~(FCF_LOGIN_NEEDED | FCF_ASYNC_SENT);
7528 spin_lock_irqsave(&ha->vport_slock, flags);
7529 atomic_dec(&vp->vref_count);
7530 }
7531 spin_unlock_irqrestore(&ha->vport_slock, flags);
7532}
7533
7534
Seokmann Ju14e660e2007-09-20 14:07:36 -07007535static pci_ers_result_t
7536qla2xxx_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
7537{
Andrew Vasquez85880802009-12-15 21:29:46 -08007538 scsi_qla_host_t *vha = pci_get_drvdata(pdev);
7539 struct qla_hw_data *ha = vha->hw;
7540
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007541 ql_dbg(ql_dbg_aer, vha, 0x9000,
7542 "PCI error detected, state %x.\n", state);
Seokmann Jub9b12f72009-03-24 09:08:18 -07007543
Sawan Chandakefdb5762017-08-23 15:05:00 -07007544 if (!atomic_read(&pdev->enable_cnt)) {
7545 ql_log(ql_log_info, vha, 0xffff,
7546 "PCI device is disabled,state %x\n", state);
7547 return PCI_ERS_RESULT_NEED_RESET;
7548 }
7549
Seokmann Ju14e660e2007-09-20 14:07:36 -07007550 switch (state) {
7551 case pci_channel_io_normal:
Andrew Vasquez85880802009-12-15 21:29:46 -08007552 ha->flags.eeh_busy = 0;
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -07007553 if (ql2xmqsupport || ql2xnvmeenable) {
Michael Hernandezd7459522016-12-12 14:40:07 -08007554 set_bit(QPAIR_ONLINE_CHECK_NEEDED, &vha->dpc_flags);
7555 qla2xxx_wake_dpc(vha);
7556 }
Seokmann Ju14e660e2007-09-20 14:07:36 -07007557 return PCI_ERS_RESULT_CAN_RECOVER;
7558 case pci_channel_io_frozen:
Andrew Vasquez85880802009-12-15 21:29:46 -08007559 ha->flags.eeh_busy = 1;
Quinn Tran5386a4e2019-05-06 13:52:19 -07007560 qla_pci_error_cleanup(vha);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007561 return PCI_ERS_RESULT_NEED_RESET;
7562 case pci_channel_io_perm_failure:
Andrew Vasquez85880802009-12-15 21:29:46 -08007563 ha->flags.pci_channel_io_perm_failure = 1;
7564 qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -07007565 if (ql2xmqsupport || ql2xnvmeenable) {
Michael Hernandezd7459522016-12-12 14:40:07 -08007566 set_bit(QPAIR_ONLINE_CHECK_NEEDED, &vha->dpc_flags);
7567 qla2xxx_wake_dpc(vha);
7568 }
Seokmann Ju14e660e2007-09-20 14:07:36 -07007569 return PCI_ERS_RESULT_DISCONNECT;
7570 }
7571 return PCI_ERS_RESULT_NEED_RESET;
7572}
7573
7574static pci_ers_result_t
7575qla2xxx_pci_mmio_enabled(struct pci_dev *pdev)
7576{
7577 int risc_paused = 0;
7578 uint32_t stat;
7579 unsigned long flags;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007580 scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
7581 struct qla_hw_data *ha = base_vha->hw;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007582 struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
7583 struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
7584
Saurav Kashyapbcc5b6d2010-09-03 15:20:57 -07007585 if (IS_QLA82XX(ha))
7586 return PCI_ERS_RESULT_RECOVERED;
7587
Seokmann Ju14e660e2007-09-20 14:07:36 -07007588 spin_lock_irqsave(&ha->hardware_lock, flags);
7589 if (IS_QLA2100(ha) || IS_QLA2200(ha)){
Bart Van Assche04474d32020-05-18 14:17:08 -07007590 stat = rd_reg_word(&reg->hccr);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007591 if (stat & HCCR_RISC_PAUSE)
7592 risc_paused = 1;
7593 } else if (IS_QLA23XX(ha)) {
Bart Van Assche04474d32020-05-18 14:17:08 -07007594 stat = rd_reg_dword(&reg->u.isp2300.host_status);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007595 if (stat & HSR_RISC_PAUSED)
7596 risc_paused = 1;
7597 } else if (IS_FWI2_CAPABLE(ha)) {
Bart Van Assche04474d32020-05-18 14:17:08 -07007598 stat = rd_reg_dword(&reg24->host_status);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007599 if (stat & HSRX_RISC_PAUSED)
7600 risc_paused = 1;
7601 }
7602 spin_unlock_irqrestore(&ha->hardware_lock, flags);
7603
7604 if (risc_paused) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007605 ql_log(ql_log_info, base_vha, 0x9003,
7606 "RISC paused -- mmio_enabled, Dumping firmware.\n");
Bart Van Assche8ae17872020-05-18 14:17:00 -07007607 qla2xxx_dump_fw(base_vha);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007608
7609 return PCI_ERS_RESULT_NEED_RESET;
7610 } else
7611 return PCI_ERS_RESULT_RECOVERED;
7612}
7613
7614static pci_ers_result_t
7615qla2xxx_pci_slot_reset(struct pci_dev *pdev)
7616{
7617 pci_ers_result_t ret = PCI_ERS_RESULT_DISCONNECT;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007618 scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
7619 struct qla_hw_data *ha = base_vha->hw;
Quinn Tran5386a4e2019-05-06 13:52:19 -07007620 int rc;
7621 struct qla_qpair *qpair = NULL;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007622
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007623 ql_dbg(ql_dbg_aer, base_vha, 0x9004,
7624 "Slot Reset.\n");
Andrew Vasquez85880802009-12-15 21:29:46 -08007625
Joe Carnuccio90a86fc2010-01-12 13:02:46 -08007626 /* Workaround: qla2xxx driver which access hardware earlier
7627 * needs error state to be pci_channel_io_online.
7628 * Otherwise mailbox command timesout.
7629 */
7630 pdev->error_state = pci_channel_io_normal;
7631
7632 pci_restore_state(pdev);
7633
Richard Lary8c1496b2010-02-18 10:07:29 -08007634 /* pci_restore_state() clears the saved_state flag of the device
7635 * save restored state which resets saved_state flag
7636 */
7637 pci_save_state(pdev);
7638
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11007639 if (ha->mem_only)
7640 rc = pci_enable_device_mem(pdev);
7641 else
7642 rc = pci_enable_device(pdev);
7643
7644 if (rc) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007645 ql_log(ql_log_warn, base_vha, 0x9005,
Seokmann Ju14e660e2007-09-20 14:07:36 -07007646 "Can't re-enable PCI device after reset.\n");
Lalit Chandivadea5b36322010-09-03 15:20:50 -07007647 goto exit_slot_reset;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007648 }
Seokmann Ju14e660e2007-09-20 14:07:36 -07007649
Joe Carnuccio90a86fc2010-01-12 13:02:46 -08007650
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007651 if (ha->isp_ops->pci_config(base_vha))
Lalit Chandivadea5b36322010-09-03 15:20:50 -07007652 goto exit_slot_reset;
7653
Quinn Tran5386a4e2019-05-06 13:52:19 -07007654 mutex_lock(&ha->mq_lock);
7655 list_for_each_entry(qpair, &base_vha->qp_list, qp_list_elem)
7656 qpair->online = 1;
7657 mutex_unlock(&ha->mq_lock);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007658
Quinn Tran5386a4e2019-05-06 13:52:19 -07007659 base_vha->flags.online = 1;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007660 set_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
Giridhar Malavalia9083012010-04-12 17:59:55 -07007661 if (ha->isp_ops->abort_isp(base_vha) == QLA_SUCCESS)
Seokmann Ju14e660e2007-09-20 14:07:36 -07007662 ret = PCI_ERS_RESULT_RECOVERED;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007663 clear_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007664
Joe Carnuccio90a86fc2010-01-12 13:02:46 -08007665
Lalit Chandivadea5b36322010-09-03 15:20:50 -07007666exit_slot_reset:
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007667 ql_dbg(ql_dbg_aer, base_vha, 0x900e,
7668 "slot_reset return %x.\n", ret);
Andrew Vasquez85880802009-12-15 21:29:46 -08007669
Seokmann Ju14e660e2007-09-20 14:07:36 -07007670 return ret;
7671}
7672
7673static void
7674qla2xxx_pci_resume(struct pci_dev *pdev)
7675{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007676 scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
7677 struct qla_hw_data *ha = base_vha->hw;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007678 int ret;
7679
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007680 ql_dbg(ql_dbg_aer, base_vha, 0x900f,
7681 "pci_resume.\n");
Andrew Vasquez85880802009-12-15 21:29:46 -08007682
Quinn Tran5386a4e2019-05-06 13:52:19 -07007683 ha->flags.eeh_busy = 0;
7684
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007685 ret = qla2x00_wait_for_hba_online(base_vha);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007686 if (ret != QLA_SUCCESS) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007687 ql_log(ql_log_fatal, base_vha, 0x9002,
7688 "The device failed to resume I/O from slot/link_reset.\n");
Seokmann Ju14e660e2007-09-20 14:07:36 -07007689 }
Seokmann Ju14e660e2007-09-20 14:07:36 -07007690}
7691
Quinn Tran590f8062019-01-24 23:23:40 -08007692static void
7693qla_pci_reset_prepare(struct pci_dev *pdev)
7694{
7695 scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
7696 struct qla_hw_data *ha = base_vha->hw;
7697 struct qla_qpair *qpair;
7698
7699 ql_log(ql_log_warn, base_vha, 0xffff,
7700 "%s.\n", __func__);
7701
7702 /*
7703 * PCI FLR/function reset is about to reset the
7704 * slot. Stop the chip to stop all DMA access.
7705 * It is assumed that pci_reset_done will be called
7706 * after FLR to resume Chip operation.
7707 */
7708 ha->flags.eeh_busy = 1;
7709 mutex_lock(&ha->mq_lock);
7710 list_for_each_entry(qpair, &base_vha->qp_list, qp_list_elem)
7711 qpair->online = 0;
7712 mutex_unlock(&ha->mq_lock);
7713
7714 set_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
7715 qla2x00_abort_isp_cleanup(base_vha);
7716 qla2x00_abort_all_cmds(base_vha, DID_RESET << 16);
7717}
7718
7719static void
7720qla_pci_reset_done(struct pci_dev *pdev)
7721{
7722 scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
7723 struct qla_hw_data *ha = base_vha->hw;
7724 struct qla_qpair *qpair;
7725
7726 ql_log(ql_log_warn, base_vha, 0xffff,
7727 "%s.\n", __func__);
7728
7729 /*
7730 * FLR just completed by PCI layer. Resume adapter
7731 */
7732 ha->flags.eeh_busy = 0;
7733 mutex_lock(&ha->mq_lock);
7734 list_for_each_entry(qpair, &base_vha->qp_list, qp_list_elem)
7735 qpair->online = 1;
7736 mutex_unlock(&ha->mq_lock);
7737
7738 base_vha->flags.online = 1;
7739 ha->isp_ops->abort_isp(base_vha);
7740 clear_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
7741}
7742
Michael Hernandez56012362016-12-12 14:40:08 -08007743static int qla2xxx_map_queues(struct Scsi_Host *shost)
7744{
Quinn Trand68b8502017-12-04 14:44:59 -08007745 int rc;
Michael Hernandez56012362016-12-12 14:40:08 -08007746 scsi_qla_host_t *vha = (scsi_qla_host_t *)shost->hostdata;
Dongli Zhang485b0ec2019-03-12 09:00:30 +08007747 struct blk_mq_queue_map *qmap = &shost->tag_set.map[HCTX_TYPE_DEFAULT];
Michael Hernandez56012362016-12-12 14:40:08 -08007748
Giridhar Malavalif3e02692019-02-15 16:42:55 -08007749 if (USER_CTRL_IRQ(vha->hw) || !vha->hw->mqiobase)
Jens Axboeed76e322018-10-29 13:06:14 -06007750 rc = blk_mq_map_queues(qmap);
Quinn Trand68b8502017-12-04 14:44:59 -08007751 else
Ming Leif0783d42019-01-11 09:40:47 -08007752 rc = blk_mq_pci_map_queues(qmap, vha->hw->pdev, vha->irq_offset);
Quinn Trand68b8502017-12-04 14:44:59 -08007753 return rc;
Michael Hernandez56012362016-12-12 14:40:08 -08007754}
7755
Bart Van Assche6515ad72019-04-04 12:44:43 -07007756struct scsi_host_template qla2xxx_driver_template = {
7757 .module = THIS_MODULE,
7758 .name = QLA2XXX_DRIVER_NAME,
7759 .queuecommand = qla2xxx_queuecommand,
7760
7761 .eh_timed_out = fc_eh_timed_out,
7762 .eh_abort_handler = qla2xxx_eh_abort,
7763 .eh_device_reset_handler = qla2xxx_eh_device_reset,
7764 .eh_target_reset_handler = qla2xxx_eh_target_reset,
7765 .eh_bus_reset_handler = qla2xxx_eh_bus_reset,
7766 .eh_host_reset_handler = qla2xxx_eh_host_reset,
7767
7768 .slave_configure = qla2xxx_slave_configure,
7769
7770 .slave_alloc = qla2xxx_slave_alloc,
7771 .slave_destroy = qla2xxx_slave_destroy,
7772 .scan_finished = qla2xxx_scan_finished,
7773 .scan_start = qla2xxx_scan_start,
7774 .change_queue_depth = scsi_change_queue_depth,
7775 .map_queues = qla2xxx_map_queues,
7776 .this_id = -1,
7777 .cmd_per_lun = 3,
7778 .sg_tablesize = SG_ALL,
7779
7780 .max_sectors = 0xFFFF,
7781 .shost_attrs = qla2x00_host_attrs,
7782
7783 .supported_mode = MODE_INITIATOR,
7784 .track_queue_depth = 1,
Bart Van Assche85cffef2019-08-08 20:02:06 -07007785 .cmd_size = sizeof(srb_t),
Bart Van Assche6515ad72019-04-04 12:44:43 -07007786};
7787
Stephen Hemmingera55b2d22012-09-07 09:33:16 -07007788static const struct pci_error_handlers qla2xxx_err_handler = {
Seokmann Ju14e660e2007-09-20 14:07:36 -07007789 .error_detected = qla2xxx_pci_error_detected,
7790 .mmio_enabled = qla2xxx_pci_mmio_enabled,
7791 .slot_reset = qla2xxx_pci_slot_reset,
7792 .resume = qla2xxx_pci_resume,
Quinn Tran590f8062019-01-24 23:23:40 -08007793 .reset_prepare = qla_pci_reset_prepare,
7794 .reset_done = qla_pci_reset_done,
Seokmann Ju14e660e2007-09-20 14:07:36 -07007795};
7796
Andrew Vasquez54333832005-11-09 15:49:04 -08007797static struct pci_device_id qla2xxx_pci_tbl[] = {
Andrew Vasquez47f5e062006-05-17 15:09:39 -07007798 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2100) },
7799 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2200) },
7800 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2300) },
7801 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2312) },
7802 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2322) },
7803 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP6312) },
7804 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP6322) },
7805 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2422) },
7806 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2432) },
Harihara Kadayam4d4df192008-04-03 13:13:26 -07007807 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8432) },
Andrew Vasquez47f5e062006-05-17 15:09:39 -07007808 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP5422) },
7809 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP5432) },
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07007810 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2532) },
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08007811 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2031) },
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08007812 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8001) },
Giridhar Malavalia9083012010-04-12 17:59:55 -07007813 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8021) },
Chad Dupuis650f5282012-08-22 14:20:55 -04007814 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8031) },
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007815 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISPF001) },
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04007816 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8044) },
Chad Dupuisf73cb692014-02-26 04:15:06 -05007817 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2071) },
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04007818 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2271) },
Sawan Chandak2b489922015-08-04 13:38:03 -04007819 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2261) },
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007820 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2061) },
7821 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2081) },
7822 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2281) },
7823 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2089) },
7824 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2289) },
Andrew Vasquez54333832005-11-09 15:49:04 -08007825 { 0 },
7826};
7827MODULE_DEVICE_TABLE(pci, qla2xxx_pci_tbl);
7828
Andrew Vasquezfca29702005-07-06 10:31:47 -07007829static struct pci_driver qla2xxx_pci_driver = {
Andrew Vasquezcb630672006-05-17 15:09:45 -07007830 .name = QLA2XXX_DRIVER_NAME,
James Bottomley0a21ef12005-12-01 12:51:50 -06007831 .driver = {
7832 .owner = THIS_MODULE,
7833 },
Andrew Vasquezfca29702005-07-06 10:31:47 -07007834 .id_table = qla2xxx_pci_tbl,
Andrew Vasquez7ee61392006-06-23 16:11:22 -07007835 .probe = qla2x00_probe_one,
Adrian Bunk4c993f72008-01-14 00:55:16 -08007836 .remove = qla2x00_remove_one,
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07007837 .shutdown = qla2x00_shutdown,
Seokmann Ju14e660e2007-09-20 14:07:36 -07007838 .err_handler = &qla2xxx_err_handler,
Andrew Vasquezfca29702005-07-06 10:31:47 -07007839};
7840
Al Viro75ef9de2013-04-04 19:09:41 -04007841static const struct file_operations apidev_fops = {
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -07007842 .owner = THIS_MODULE,
Arnd Bergmann6038f372010-08-15 18:52:59 +02007843 .llseek = noop_llseek,
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -07007844};
7845
Linus Torvalds1da177e2005-04-16 15:20:36 -07007846/**
7847 * qla2x00_module_init - Module initialization.
7848 **/
7849static int __init
7850qla2x00_module_init(void)
7851{
Andrew Vasquezfca29702005-07-06 10:31:47 -07007852 int ret = 0;
7853
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07007854 BUILD_BUG_ON(sizeof(cmd_a64_entry_t) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07007855 BUILD_BUG_ON(sizeof(cmd_entry_t) != 64);
7856 BUILD_BUG_ON(sizeof(cont_a64_entry_t) != 64);
7857 BUILD_BUG_ON(sizeof(cont_entry_t) != 64);
7858 BUILD_BUG_ON(sizeof(init_cb_t) != 96);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07007859 BUILD_BUG_ON(sizeof(mrk_entry_t) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07007860 BUILD_BUG_ON(sizeof(ms_iocb_entry_t) != 64);
7861 BUILD_BUG_ON(sizeof(request_t) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07007862 BUILD_BUG_ON(sizeof(struct abort_entry_24xx) != 64);
7863 BUILD_BUG_ON(sizeof(struct abort_iocb_entry_fx00) != 64);
7864 BUILD_BUG_ON(sizeof(struct abts_entry_24xx) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07007865 BUILD_BUG_ON(sizeof(struct access_chip_84xx) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07007866 BUILD_BUG_ON(sizeof(struct access_chip_rsp_84xx) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07007867 BUILD_BUG_ON(sizeof(struct cmd_bidir) != 64);
7868 BUILD_BUG_ON(sizeof(struct cmd_nvme) != 64);
7869 BUILD_BUG_ON(sizeof(struct cmd_type_6) != 64);
7870 BUILD_BUG_ON(sizeof(struct cmd_type_7) != 64);
7871 BUILD_BUG_ON(sizeof(struct cmd_type_7_fx00) != 64);
7872 BUILD_BUG_ON(sizeof(struct cmd_type_crc_2) != 64);
7873 BUILD_BUG_ON(sizeof(struct ct_entry_24xx) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07007874 BUILD_BUG_ON(sizeof(struct ct_fdmi1_hba_attributes) != 2344);
7875 BUILD_BUG_ON(sizeof(struct ct_fdmi2_hba_attributes) != 4424);
7876 BUILD_BUG_ON(sizeof(struct ct_fdmi2_port_attributes) != 4164);
7877 BUILD_BUG_ON(sizeof(struct ct_fdmi_hba_attr) != 260);
7878 BUILD_BUG_ON(sizeof(struct ct_fdmi_port_attr) != 260);
7879 BUILD_BUG_ON(sizeof(struct ct_rsp_hdr) != 16);
Bart Van Asschebc044592019-04-17 14:44:37 -07007880 BUILD_BUG_ON(sizeof(struct ctio_crc2_to_fw) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07007881 BUILD_BUG_ON(sizeof(struct device_reg_24xx) != 256);
7882 BUILD_BUG_ON(sizeof(struct device_reg_25xxmq) != 24);
7883 BUILD_BUG_ON(sizeof(struct device_reg_2xxx) != 256);
7884 BUILD_BUG_ON(sizeof(struct device_reg_82xx) != 1288);
7885 BUILD_BUG_ON(sizeof(struct device_reg_fx00) != 216);
Bart Van Asschebc044592019-04-17 14:44:37 -07007886 BUILD_BUG_ON(sizeof(struct els_entry_24xx) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07007887 BUILD_BUG_ON(sizeof(struct els_sts_entry_24xx) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07007888 BUILD_BUG_ON(sizeof(struct fxdisc_entry_fx00) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07007889 BUILD_BUG_ON(sizeof(struct imm_ntfy_from_isp) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07007890 BUILD_BUG_ON(sizeof(struct init_cb_24xx) != 128);
7891 BUILD_BUG_ON(sizeof(struct init_cb_81xx) != 128);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07007892 BUILD_BUG_ON(sizeof(struct logio_entry_24xx) != 64);
7893 BUILD_BUG_ON(sizeof(struct mbx_entry) != 64);
7894 BUILD_BUG_ON(sizeof(struct mid_init_cb_24xx) != 5252);
7895 BUILD_BUG_ON(sizeof(struct mrk_entry_24xx) != 64);
7896 BUILD_BUG_ON(sizeof(struct nvram_24xx) != 512);
7897 BUILD_BUG_ON(sizeof(struct nvram_81xx) != 512);
Bart Van Asschebc044592019-04-17 14:44:37 -07007898 BUILD_BUG_ON(sizeof(struct pt_ls4_request) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07007899 BUILD_BUG_ON(sizeof(struct pt_ls4_rx_unsol) != 64);
7900 BUILD_BUG_ON(sizeof(struct purex_entry_24xx) != 64);
7901 BUILD_BUG_ON(sizeof(struct qla2100_fw_dump) != 123634);
7902 BUILD_BUG_ON(sizeof(struct qla2300_fw_dump) != 136100);
7903 BUILD_BUG_ON(sizeof(struct qla24xx_fw_dump) != 37976);
7904 BUILD_BUG_ON(sizeof(struct qla25xx_fw_dump) != 39228);
7905 BUILD_BUG_ON(sizeof(struct qla2xxx_fce_chain) != 52);
7906 BUILD_BUG_ON(sizeof(struct qla2xxx_fw_dump) != 136172);
7907 BUILD_BUG_ON(sizeof(struct qla2xxx_mq_chain) != 524);
7908 BUILD_BUG_ON(sizeof(struct qla2xxx_mqueue_chain) != 8);
7909 BUILD_BUG_ON(sizeof(struct qla2xxx_mqueue_header) != 12);
7910 BUILD_BUG_ON(sizeof(struct qla2xxx_offld_chain) != 24);
7911 BUILD_BUG_ON(sizeof(struct qla81xx_fw_dump) != 39420);
7912 BUILD_BUG_ON(sizeof(struct qla82xx_uri_data_desc) != 28);
7913 BUILD_BUG_ON(sizeof(struct qla82xx_uri_table_desc) != 32);
7914 BUILD_BUG_ON(sizeof(struct qla83xx_fw_dump) != 51196);
Bart Van Assched9ab5f12020-05-18 14:17:04 -07007915 BUILD_BUG_ON(sizeof(struct qla_fcp_prio_cfg) != FCP_PRIO_CFG_SIZE);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07007916 BUILD_BUG_ON(sizeof(struct qla_fdt_layout) != 128);
Bart Van Asschea27747a2019-12-18 16:47:06 -08007917 BUILD_BUG_ON(sizeof(struct qla_flt_header) != 8);
Bart Van Assche59d23cf2020-05-18 14:17:01 -07007918 BUILD_BUG_ON(sizeof(struct qla_flt_region) != 16);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07007919 BUILD_BUG_ON(sizeof(struct qla_npiv_entry) != 24);
7920 BUILD_BUG_ON(sizeof(struct qla_npiv_header) != 16);
7921 BUILD_BUG_ON(sizeof(struct rdp_rsp_payload) != 336);
Bart Van Asschebc044592019-04-17 14:44:37 -07007922 BUILD_BUG_ON(sizeof(struct sns_cmd_pkt) != 2064);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07007923 BUILD_BUG_ON(sizeof(struct sts_entry_24xx) != 64);
7924 BUILD_BUG_ON(sizeof(struct tsk_mgmt_entry) != 64);
7925 BUILD_BUG_ON(sizeof(struct tsk_mgmt_entry_fx00) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07007926 BUILD_BUG_ON(sizeof(struct verify_chip_entry_84xx) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07007927 BUILD_BUG_ON(sizeof(struct verify_chip_rsp_84xx) != 52);
Bart Van Asschebc044592019-04-17 14:44:37 -07007928 BUILD_BUG_ON(sizeof(struct vf_evfp_entry_24xx) != 56);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07007929 BUILD_BUG_ON(sizeof(struct vp_config_entry_24xx) != 64);
7930 BUILD_BUG_ON(sizeof(struct vp_ctrl_entry_24xx) != 64);
7931 BUILD_BUG_ON(sizeof(struct vp_rpt_id_entry_24xx) != 64);
7932 BUILD_BUG_ON(sizeof(sts21_entry_t) != 64);
7933 BUILD_BUG_ON(sizeof(sts22_entry_t) != 64);
7934 BUILD_BUG_ON(sizeof(sts_cont_entry_t) != 64);
7935 BUILD_BUG_ON(sizeof(sts_entry_t) != 64);
7936 BUILD_BUG_ON(sizeof(sw_info_t) != 32);
7937 BUILD_BUG_ON(sizeof(target_id_t) != 2);
Bart Van Asschebc044592019-04-17 14:44:37 -07007938
Linus Torvalds1da177e2005-04-16 15:20:36 -07007939 /* Allocate cache for SRBs. */
Andrew Vasquez 354d6b22005-04-23 02:47:27 -04007940 srb_cachep = kmem_cache_create("qla2xxx_srbs", sizeof(srb_t), 0,
Paul Mundt20c2df82007-07-20 10:11:58 +09007941 SLAB_HWCACHE_ALIGN, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007942 if (srb_cachep == NULL) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007943 ql_log(ql_log_fatal, NULL, 0x0001,
7944 "Unable to allocate SRB cache...Failing load!.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007945 return -ENOMEM;
7946 }
7947
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04007948 /* Initialize target kmem_cache and mem_pools */
7949 ret = qlt_init();
7950 if (ret < 0) {
Bart Van Asschec794d242019-04-04 12:44:46 -07007951 goto destroy_cache;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04007952 } else if (ret > 0) {
7953 /*
7954 * If initiator mode is explictly disabled by qlt_init(),
7955 * prevent scsi_transport_fc.c:fc_scsi_scan_rport() from
7956 * performing scsi_scan_target() during LOOP UP event.
7957 */
7958 qla2xxx_transport_functions.disable_target_scan = 1;
7959 qla2xxx_transport_vport_functions.disable_target_scan = 1;
7960 }
7961
Linus Torvalds1da177e2005-04-16 15:20:36 -07007962 /* Derive version string. */
7963 strcpy(qla2x00_version_str, QLA2XXX_VERSION);
Andrew Vasquez11010fe2006-10-06 09:54:59 -07007964 if (ql2xextended_error_logging)
Andrew Vasquez01819442006-06-23 16:11:10 -07007965 strcat(qla2x00_version_str, "-debug");
Joe Carnucciofed0f682017-08-23 15:05:10 -07007966 if (ql2xextended_error_logging == 1)
7967 ql2xextended_error_logging = QL_DBG_DEFAULT1_MASK;
Andrew Vasquez01819442006-06-23 16:11:10 -07007968
Quinn Tran0645cb82018-09-11 10:18:18 -07007969 if (ql2x_ini_mode == QLA2XXX_INI_MODE_DUAL)
7970 qla_insert_tgt_attrs();
7971
Andrew Vasquez1c97a122005-04-21 16:13:36 -04007972 qla2xxx_transport_template =
7973 fc_attach_transport(&qla2xxx_transport_functions);
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007974 if (!qla2xxx_transport_template) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007975 ql_log(ql_log_fatal, NULL, 0x0002,
7976 "fc_attach_transport failed...Failing load!.\n");
Bart Van Asschec794d242019-04-04 12:44:46 -07007977 ret = -ENODEV;
7978 goto qlt_exit;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007979 }
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -07007980
7981 apidev_major = register_chrdev(0, QLA2XXX_APIDEV, &apidev_fops);
7982 if (apidev_major < 0) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007983 ql_log(ql_log_fatal, NULL, 0x0003,
7984 "Unable to register char device %s.\n", QLA2XXX_APIDEV);
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -07007985 }
7986
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007987 qla2xxx_transport_vport_template =
7988 fc_attach_transport(&qla2xxx_transport_vport_functions);
7989 if (!qla2xxx_transport_vport_template) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007990 ql_log(ql_log_fatal, NULL, 0x0004,
7991 "fc_attach_transport vport failed...Failing load!.\n");
Bart Van Asschec794d242019-04-04 12:44:46 -07007992 ret = -ENODEV;
7993 goto unreg_chrdev;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007994 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007995 ql_log(ql_log_info, NULL, 0x0005,
7996 "QLogic Fibre Channel HBA Driver: %s.\n",
Andrew Vasquezfd9a29f02008-05-12 22:21:08 -07007997 qla2x00_version_str);
Andrew Vasquez7ee61392006-06-23 16:11:22 -07007998 ret = pci_register_driver(&qla2xxx_pci_driver);
Andrew Vasquezfca29702005-07-06 10:31:47 -07007999 if (ret) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07008000 ql_log(ql_log_fatal, NULL, 0x0006,
8001 "pci_register_driver failed...ret=%d Failing load!.\n",
8002 ret);
Bart Van Asschec794d242019-04-04 12:44:46 -07008003 goto release_vport_transport;
Andrew Vasquezfca29702005-07-06 10:31:47 -07008004 }
8005 return ret;
Bart Van Asschec794d242019-04-04 12:44:46 -07008006
8007release_vport_transport:
8008 fc_release_transport(qla2xxx_transport_vport_template);
8009
8010unreg_chrdev:
8011 if (apidev_major >= 0)
8012 unregister_chrdev(apidev_major, QLA2XXX_APIDEV);
8013 fc_release_transport(qla2xxx_transport_template);
8014
8015qlt_exit:
8016 qlt_exit();
8017
8018destroy_cache:
8019 kmem_cache_destroy(srb_cachep);
8020 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008021}
8022
8023/**
8024 * qla2x00_module_exit - Module cleanup.
8025 **/
8026static void __exit
8027qla2x00_module_exit(void)
8028{
Andrew Vasquez7ee61392006-06-23 16:11:22 -07008029 pci_unregister_driver(&qla2xxx_pci_driver);
Andrew Vasquez54333832005-11-09 15:49:04 -08008030 qla2x00_release_firmware();
Thomas Meyer75c1d482018-12-02 21:52:11 +01008031 kmem_cache_destroy(ctx_cachep);
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07008032 fc_release_transport(qla2xxx_transport_vport_template);
Bart Van Assche59c209a2019-04-04 12:44:47 -07008033 if (apidev_major >= 0)
8034 unregister_chrdev(apidev_major, QLA2XXX_APIDEV);
8035 fc_release_transport(qla2xxx_transport_template);
8036 qlt_exit();
8037 kmem_cache_destroy(srb_cachep);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008038}
8039
8040module_init(qla2x00_module_init);
8041module_exit(qla2x00_module_exit);
8042
8043MODULE_AUTHOR("QLogic Corporation");
8044MODULE_DESCRIPTION("QLogic Fibre Channel HBA Driver");
8045MODULE_LICENSE("GPL");
8046MODULE_VERSION(QLA2XXX_VERSION);
Andrew Vasquezbb8ee492006-10-02 12:00:48 -07008047MODULE_FIRMWARE(FW_FILE_ISP21XX);
8048MODULE_FIRMWARE(FW_FILE_ISP22XX);
8049MODULE_FIRMWARE(FW_FILE_ISP2300);
8050MODULE_FIRMWARE(FW_FILE_ISP2322);
8051MODULE_FIRMWARE(FW_FILE_ISP24XX);
Andrew Vasquez61623fc2008-01-31 12:33:45 -08008052MODULE_FIRMWARE(FW_FILE_ISP25XX);