blob: 7aa3c32e4a4924ba5f35b835faa1e6fbb20898ce [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002/*
3 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
4 *
5 * Multi-channel Audio Serial Port Driver
6 *
7 * Author: Nirmal Pandey <n-pandey@ti.com>,
8 * Suresh Rajashekara <suresh.r@ti.com>
9 * Steve Chen <schen@.mvista.com>
10 *
11 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
12 * Copyright: (C) 2009 Texas Instruments, India
Chaithrika U Sb67f4482009-06-05 06:28:40 -040013 */
14
15#include <linux/init.h>
16#include <linux/module.h>
17#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040019#include <linux/delay.h>
20#include <linux/io.h>
Peter Ujfalusiae726e92013-11-14 11:35:35 +020021#include <linux/clk.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053022#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053023#include <linux/of.h>
24#include <linux/of_platform.h>
25#include <linux/of_device.h>
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +020026#include <linux/platform_data/davinci_asp.h>
Jyri Sarhaa75a0532015-03-20 13:31:08 +020027#include <linux/math64.h>
Peter Ujfalusica3d9432018-11-16 15:41:39 +020028#include <linux/bitmap.h>
Peter Ujfalusi540f1ba72019-01-03 16:05:52 +020029#include <linux/gpio/driver.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040030
Daniel Mack64792852014-03-27 11:27:40 +010031#include <sound/asoundef.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040032#include <sound/core.h>
33#include <sound/pcm.h>
34#include <sound/pcm_params.h>
35#include <sound/initval.h>
36#include <sound/soc.h>
Peter Ujfalusi453c4992013-11-14 11:35:34 +020037#include <sound/dmaengine_pcm.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040038
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +030039#include "edma-pcm.h"
Peter Ujfalusif2055e12018-12-17 14:21:34 +020040#include "sdma-pcm.h"
Chaithrika U Sb67f4482009-06-05 06:28:40 -040041#include "davinci-mcasp.h"
42
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +030043#define MCASP_MAX_AFIFO_DEPTH 64
44
Arnd Bergmann8ca51042019-03-07 11:11:30 +010045#ifdef CONFIG_PM
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030046static u32 context_regs[] = {
47 DAVINCI_MCASP_TXFMCTL_REG,
48 DAVINCI_MCASP_RXFMCTL_REG,
49 DAVINCI_MCASP_TXFMT_REG,
50 DAVINCI_MCASP_RXFMT_REG,
51 DAVINCI_MCASP_ACLKXCTL_REG,
52 DAVINCI_MCASP_ACLKRCTL_REG,
Peter Ujfalusif114ce62014-10-01 16:02:12 +030053 DAVINCI_MCASP_AHCLKXCTL_REG,
54 DAVINCI_MCASP_AHCLKRCTL_REG,
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030055 DAVINCI_MCASP_PDIR_REG,
Peter Ujfalusi540f1ba72019-01-03 16:05:52 +020056 DAVINCI_MCASP_PFUNC_REG,
Peter Ujfalusif114ce62014-10-01 16:02:12 +030057 DAVINCI_MCASP_RXMASK_REG,
58 DAVINCI_MCASP_TXMASK_REG,
59 DAVINCI_MCASP_RXTDM_REG,
60 DAVINCI_MCASP_TXTDM_REG,
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030061};
62
Peter Ujfalusi790bb942014-02-03 14:51:52 +020063struct davinci_mcasp_context {
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030064 u32 config_regs[ARRAY_SIZE(context_regs)];
Peter Ujfalusif114ce62014-10-01 16:02:12 +030065 u32 afifo_regs[2]; /* for read/write fifo control registers */
66 u32 *xrsr_regs; /* for serializer configuration */
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +020067 bool pm_state;
Peter Ujfalusi790bb942014-02-03 14:51:52 +020068};
Arnd Bergmann8ca51042019-03-07 11:11:30 +010069#endif
Peter Ujfalusi790bb942014-02-03 14:51:52 +020070
Jyri Sarhaa75a0532015-03-20 13:31:08 +020071struct davinci_mcasp_ruledata {
72 struct davinci_mcasp *mcasp;
73 int serializers;
74};
75
Peter Ujfalusi70091a32013-11-14 11:35:29 +020076struct davinci_mcasp {
Peter Ujfalusi453c4992013-11-14 11:35:34 +020077 struct snd_dmaengine_dai_dma_data dma_data[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020078 void __iomem *base;
Peter Ujfalusi487dce82013-11-14 11:35:31 +020079 u32 fifo_base;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020080 struct device *dev;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +020081 struct snd_pcm_substream *substreams[2];
Peter Ujfalusi4a11ff22016-03-11 13:18:51 +020082 unsigned int dai_fmt;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020083
84 /* McASP specific data */
85 int tdm_slots;
Jyri Sarhadd55ff82015-09-09 21:27:44 +030086 u32 tdm_mask[2];
87 int slot_width;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020088 u8 op_mode;
Peter Ujfalusibc184542018-11-16 15:41:41 +020089 u8 dismod;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020090 u8 num_serializer;
91 u8 *serial_dir;
92 u8 version;
Daniel Mack82675252014-07-16 14:04:41 +020093 u8 bclk_div;
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +020094 int streams;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +020095 u32 irq_request[2];
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +020096 int dma_request[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020097
Jyri Sarhaab8b14b2014-01-27 17:37:52 +020098 int sysclk_freq;
99 bool bclk_master;
Peter Ujfalusi764958f2019-06-11 15:29:41 +0300100 u32 auxclk_fs_ratio;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200101
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200102 unsigned long pdir; /* Pin direction bitfield */
103
Peter Ujfalusi21400a72013-11-14 11:35:26 +0200104 /* McASP FIFO related */
105 u8 txnumevt;
106 u8 rxnumevt;
107
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200108 bool dat_port;
109
Peter Ujfalusi11277832014-11-10 12:32:16 +0200110 /* Used for comstraint setting on the second stream */
111 u32 channels;
Peter Ujfalusi2448c8132019-07-26 09:42:44 +0300112 int max_format_width;
Peter Ujfalusib7989e272019-07-25 11:34:32 +0300113 u8 active_serializers[2];
Peter Ujfalusi11277832014-11-10 12:32:16 +0200114
Peter Ujfalusi540f1ba72019-01-03 16:05:52 +0200115#ifdef CONFIG_GPIOLIB
116 struct gpio_chip gpio_chip;
117#endif
118
Peter Ujfalusi61754712019-01-03 16:05:50 +0200119#ifdef CONFIG_PM
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200120 struct davinci_mcasp_context context;
Peter Ujfalusi21400a72013-11-14 11:35:26 +0200121#endif
Jyri Sarhaa75a0532015-03-20 13:31:08 +0200122
123 struct davinci_mcasp_ruledata ruledata[2];
Jyri Sarha5935a052015-04-23 16:16:05 +0300124 struct snd_pcm_hw_constraint_list chconstr[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +0200125};
126
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200127static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
128 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400129{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200130 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400131 __raw_writel(__raw_readl(reg) | val, reg);
132}
133
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200134static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
135 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400136{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200137 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400138 __raw_writel((__raw_readl(reg) & ~(val)), reg);
139}
140
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200141static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
142 u32 val, u32 mask)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400143{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200144 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400145 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
146}
147
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200148static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
149 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400150{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200151 __raw_writel(val, mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400152}
153
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200154static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400155{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200156 return (u32)__raw_readl(mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400157}
158
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200159static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400160{
161 int i = 0;
162
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200163 mcasp_set_bits(mcasp, ctl_reg, val);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400164
165 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
166 /* loop count is to avoid the lock-up */
167 for (i = 0; i < 1000; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200168 if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400169 break;
170 }
171
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200172 if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400173 printk(KERN_ERR "GBLCTL write error\n");
174}
175
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200176static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
177{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200178 u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
179 u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200180
181 return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
182}
183
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200184static inline void mcasp_set_clk_pdir(struct davinci_mcasp *mcasp, bool enable)
185{
186 u32 bit = PIN_BIT_AMUTE;
187
188 for_each_set_bit_from(bit, &mcasp->pdir, PIN_BIT_AFSR + 1) {
189 if (enable)
190 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(bit));
191 else
192 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(bit));
193 }
194}
195
196static inline void mcasp_set_axr_pdir(struct davinci_mcasp *mcasp, bool enable)
197{
198 u32 bit;
199
Peter Ujfalusi34a2a802019-07-25 11:34:23 +0300200 for_each_set_bit(bit, &mcasp->pdir, PIN_BIT_AMUTE) {
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200201 if (enable)
202 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(bit));
203 else
204 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(bit));
205 }
206}
207
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200208static void mcasp_start_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400209{
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200210 if (mcasp->rxnumevt) { /* enable FIFO */
211 u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
212
213 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
214 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
215 }
216
Peter Ujfalusi44982732014-10-29 13:55:45 +0200217 /* Start clocks */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200218 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
219 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200220 /*
221 * When ASYNC == 0 the transmit and receive sections operate
222 * synchronously from the transmit clock and frame sync. We need to make
223 * sure that the TX signlas are enabled when starting reception.
224 */
225 if (mcasp_is_synchronous(mcasp)) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200226 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
227 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi34a2a802019-07-25 11:34:23 +0300228 mcasp_set_clk_pdir(mcasp, true);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200229 }
230
Peter Ujfalusi44982732014-10-29 13:55:45 +0200231 /* Activate serializer(s) */
Peter Ujfalusi1003c272018-11-16 15:41:38 +0200232 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200233 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
Peter Ujfalusi44982732014-10-29 13:55:45 +0200234 /* Release RX state machine */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200235 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
Peter Ujfalusi44982732014-10-29 13:55:45 +0200236 /* Release Frame Sync generator */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200237 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200238 if (mcasp_is_synchronous(mcasp))
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200239 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200240
241 /* enable receive IRQs */
242 mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
243 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400244}
245
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200246static void mcasp_start_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400247{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400248 u32 cnt;
249
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200250 if (mcasp->txnumevt) { /* enable FIFO */
251 u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
252
253 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
254 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
255 }
256
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200257 /* Start clocks */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200258 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
259 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200260 mcasp_set_clk_pdir(mcasp, true);
261
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200262 /* Activate serializer(s) */
Peter Ujfalusi1003c272018-11-16 15:41:38 +0200263 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200264 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400265
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200266 /* wait for XDATA to be cleared */
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400267 cnt = 0;
Peter Ujfalusie2a0c9f2015-12-11 13:06:24 +0200268 while ((mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG) & XRDATA) &&
269 (cnt < 100000))
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400270 cnt++;
271
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200272 mcasp_set_axr_pdir(mcasp, true);
273
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200274 /* Release TX state machine */
275 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
276 /* Release Frame Sync generator */
277 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200278
279 /* enable transmit IRQs */
280 mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
281 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400282}
283
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200284static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400285{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200286 mcasp->streams++;
287
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200288 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200289 mcasp_start_tx(mcasp);
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200290 else
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200291 mcasp_start_rx(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400292}
293
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200294static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400295{
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200296 /* disable IRQ sources */
297 mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
298 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
299
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200300 /*
301 * In synchronous mode stop the TX clocks if no other stream is
302 * running
303 */
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200304 if (mcasp_is_synchronous(mcasp) && !mcasp->streams) {
305 mcasp_set_clk_pdir(mcasp, false);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200306 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200307 }
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200308
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200309 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
310 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200311
312 if (mcasp->rxnumevt) { /* disable FIFO */
313 u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
314
315 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
316 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400317}
318
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200319static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400320{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200321 u32 val = 0;
322
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200323 /* disable IRQ sources */
324 mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
325 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
326
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200327 /*
328 * In synchronous mode keep TX clocks running if the capture stream is
329 * still running.
330 */
331 if (mcasp_is_synchronous(mcasp) && mcasp->streams)
332 val = TXHCLKRST | TXCLKRST | TXFSRST;
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200333 else
334 mcasp_set_clk_pdir(mcasp, false);
335
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200336
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200337 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
338 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200339
340 if (mcasp->txnumevt) { /* disable FIFO */
341 u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
342
343 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
344 }
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200345
346 mcasp_set_axr_pdir(mcasp, false);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400347}
348
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200349static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400350{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200351 mcasp->streams--;
352
Peter Ujfalusi03808662014-10-29 13:55:46 +0200353 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200354 mcasp_stop_tx(mcasp);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200355 else
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200356 mcasp_stop_rx(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400357}
358
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200359static irqreturn_t davinci_mcasp_tx_irq_handler(int irq, void *data)
360{
361 struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
362 struct snd_pcm_substream *substream;
363 u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK];
364 u32 handled_mask = 0;
365 u32 stat;
366
367 stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG);
368 if (stat & XUNDRN & irq_mask) {
369 dev_warn(mcasp->dev, "Transmit buffer underflow\n");
370 handled_mask |= XUNDRN;
371
372 substream = mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK];
Takashi Iwaidae35d12018-07-04 16:01:43 +0200373 if (substream)
374 snd_pcm_stop_xrun(substream);
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200375 }
376
377 if (!handled_mask)
378 dev_warn(mcasp->dev, "unhandled tx event. txstat: 0x%08x\n",
379 stat);
380
381 if (stat & XRERR)
382 handled_mask |= XRERR;
383
384 /* Ack the handled event only */
385 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, handled_mask);
386
387 return IRQ_RETVAL(handled_mask);
388}
389
390static irqreturn_t davinci_mcasp_rx_irq_handler(int irq, void *data)
391{
392 struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
393 struct snd_pcm_substream *substream;
394 u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE];
395 u32 handled_mask = 0;
396 u32 stat;
397
398 stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG);
399 if (stat & ROVRN & irq_mask) {
400 dev_warn(mcasp->dev, "Receive buffer overflow\n");
401 handled_mask |= ROVRN;
402
403 substream = mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE];
Takashi Iwaidae35d12018-07-04 16:01:43 +0200404 if (substream)
405 snd_pcm_stop_xrun(substream);
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200406 }
407
408 if (!handled_mask)
409 dev_warn(mcasp->dev, "unhandled rx event. rxstat: 0x%08x\n",
410 stat);
411
412 if (stat & XRERR)
413 handled_mask |= XRERR;
414
415 /* Ack the handled event only */
416 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, handled_mask);
417
418 return IRQ_RETVAL(handled_mask);
419}
420
Peter Ujfalusi5a1b8a82014-12-30 16:10:32 +0200421static irqreturn_t davinci_mcasp_common_irq_handler(int irq, void *data)
422{
423 struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
424 irqreturn_t ret = IRQ_NONE;
425
426 if (mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK])
427 ret = davinci_mcasp_tx_irq_handler(irq, data);
428
429 if (mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE])
430 ret |= davinci_mcasp_rx_irq_handler(irq, data);
431
432 return ret;
433}
434
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400435static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
436 unsigned int fmt)
437{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200438 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200439 int ret = 0;
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300440 u32 data_delay;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300441 bool fs_pol_rising;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300442 bool inv_fs = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400443
Peter Ujfalusi4a11ff22016-03-11 13:18:51 +0200444 if (!fmt)
445 return 0;
446
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200447 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5296cf22012-10-04 15:08:42 +0200448 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300449 case SND_SOC_DAIFMT_DSP_A:
450 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
451 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300452 /* 1st data bit occur one ACLK cycle after the frame sync */
453 data_delay = 1;
454 break;
Daniel Mack5296cf22012-10-04 15:08:42 +0200455 case SND_SOC_DAIFMT_DSP_B:
456 case SND_SOC_DAIFMT_AC97:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200457 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
458 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300459 /* No delay after FS */
460 data_delay = 0;
Daniel Mack5296cf22012-10-04 15:08:42 +0200461 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300462 case SND_SOC_DAIFMT_I2S:
Daniel Mack5296cf22012-10-04 15:08:42 +0200463 /* configure a full-word SYNC pulse (LRCLK) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200464 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
465 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300466 /* 1st data bit occur one ACLK cycle after the frame sync */
467 data_delay = 1;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300468 /* FS need to be inverted */
469 inv_fs = true;
Daniel Mack5296cf22012-10-04 15:08:42 +0200470 break;
Peter Ujfalusi816fe202019-07-25 11:34:11 +0300471 case SND_SOC_DAIFMT_RIGHT_J:
Peter Ujfalusi423761e2014-04-04 14:31:46 +0300472 case SND_SOC_DAIFMT_LEFT_J:
473 /* configure a full-word SYNC pulse (LRCLK) */
474 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
475 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
476 /* No delay after FS */
477 data_delay = 0;
478 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300479 default:
480 ret = -EINVAL;
481 goto out;
Daniel Mack5296cf22012-10-04 15:08:42 +0200482 }
483
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300484 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
485 FSXDLY(3));
486 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
487 FSRDLY(3));
488
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400489 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
490 case SND_SOC_DAIFMT_CBS_CFS:
491 /* codec is clock and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200492 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
493 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400494
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200495 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
496 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400497
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200498 /* BCLK */
499 set_bit(PIN_BIT_ACLKX, &mcasp->pdir);
500 set_bit(PIN_BIT_ACLKR, &mcasp->pdir);
501 /* Frame Sync */
502 set_bit(PIN_BIT_AFSX, &mcasp->pdir);
503 set_bit(PIN_BIT_AFSR, &mcasp->pdir);
504
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200505 mcasp->bclk_master = 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400506 break;
Peter Ujfalusi226e2f12015-02-12 16:41:26 +0200507 case SND_SOC_DAIFMT_CBS_CFM:
508 /* codec is clock slave and frame master */
509 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
510 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
511
512 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
513 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
514
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200515 /* BCLK */
516 set_bit(PIN_BIT_ACLKX, &mcasp->pdir);
517 set_bit(PIN_BIT_ACLKR, &mcasp->pdir);
518 /* Frame Sync */
519 clear_bit(PIN_BIT_AFSX, &mcasp->pdir);
520 clear_bit(PIN_BIT_AFSR, &mcasp->pdir);
521
Peter Ujfalusi226e2f12015-02-12 16:41:26 +0200522 mcasp->bclk_master = 1;
523 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400524 case SND_SOC_DAIFMT_CBM_CFS:
525 /* codec is clock master and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200526 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
527 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400528
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200529 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
530 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400531
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200532 /* BCLK */
533 clear_bit(PIN_BIT_ACLKX, &mcasp->pdir);
534 clear_bit(PIN_BIT_ACLKR, &mcasp->pdir);
535 /* Frame Sync */
536 set_bit(PIN_BIT_AFSX, &mcasp->pdir);
537 set_bit(PIN_BIT_AFSR, &mcasp->pdir);
538
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200539 mcasp->bclk_master = 0;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400540 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400541 case SND_SOC_DAIFMT_CBM_CFM:
542 /* codec is clock and frame master */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200543 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
544 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400545
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200546 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
547 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400548
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200549 /* BCLK */
550 clear_bit(PIN_BIT_ACLKX, &mcasp->pdir);
551 clear_bit(PIN_BIT_ACLKR, &mcasp->pdir);
552 /* Frame Sync */
553 clear_bit(PIN_BIT_AFSX, &mcasp->pdir);
554 clear_bit(PIN_BIT_AFSR, &mcasp->pdir);
555
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200556 mcasp->bclk_master = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400557 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400558 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200559 ret = -EINVAL;
560 goto out;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400561 }
562
563 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
564 case SND_SOC_DAIFMT_IB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200565 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300566 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300567 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400568 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400569 case SND_SOC_DAIFMT_NB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200570 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300571 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300572 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400573 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400574 case SND_SOC_DAIFMT_IB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200575 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300576 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300577 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400578 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400579 case SND_SOC_DAIFMT_NB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200580 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200581 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300582 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400583 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400584 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200585 ret = -EINVAL;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300586 goto out;
587 }
588
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300589 if (inv_fs)
590 fs_pol_rising = !fs_pol_rising;
591
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300592 if (fs_pol_rising) {
593 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
594 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
595 } else {
596 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
597 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400598 }
Peter Ujfalusi4a11ff22016-03-11 13:18:51 +0200599
600 mcasp->dai_fmt = fmt;
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200601out:
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +0200602 pm_runtime_put(mcasp->dev);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200603 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400604}
605
Peter Ujfalusi226e73e2016-05-09 13:42:30 +0300606static int __davinci_mcasp_set_clkdiv(struct davinci_mcasp *mcasp, int div_id,
Jyri Sarha88135432014-08-06 16:47:16 +0300607 int div, bool explicit)
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200608{
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +0200609 pm_runtime_get_sync(mcasp->dev);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200610 switch (div_id) {
Peter Ujfalusi20d4b102016-05-09 13:42:29 +0300611 case MCASP_CLKDIV_AUXCLK: /* MCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200612 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200613 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200614 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200615 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
616 break;
617
Peter Ujfalusi20d4b102016-05-09 13:42:29 +0300618 case MCASP_CLKDIV_BCLK: /* BCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200619 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200620 ACLKXDIV(div - 1), ACLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200621 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200622 ACLKRDIV(div - 1), ACLKRDIV_MASK);
Jyri Sarha88135432014-08-06 16:47:16 +0300623 if (explicit)
624 mcasp->bclk_div = div;
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200625 break;
626
Peter Ujfalusi20d4b102016-05-09 13:42:29 +0300627 case MCASP_CLKDIV_BCLK_FS_RATIO:
628 /*
Jyri Sarha14a998b2015-09-17 10:39:05 +0300629 * BCLK/LRCLK ratio descries how many bit-clock cycles
630 * fit into one frame. The clock ratio is given for a
631 * full period of data (for I2S format both left and
632 * right channels), so it has to be divided by number
633 * of tdm-slots (for I2S - divided by 2).
634 * Instead of storing this ratio, we calculate a new
635 * tdm_slot width by dividing the the ratio by the
636 * number of configured tdm slots.
637 */
638 mcasp->slot_width = div / mcasp->tdm_slots;
639 if (div % mcasp->tdm_slots)
640 dev_warn(mcasp->dev,
641 "%s(): BCLK/LRCLK %d is not divisible by %d tdm slots",
642 __func__, div, mcasp->tdm_slots);
Daniel Mack1b3bc062012-12-05 18:20:38 +0100643 break;
644
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200645 default:
646 return -EINVAL;
647 }
648
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +0200649 pm_runtime_put(mcasp->dev);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200650 return 0;
651}
652
Jyri Sarha88135432014-08-06 16:47:16 +0300653static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
654 int div)
655{
Peter Ujfalusi226e73e2016-05-09 13:42:30 +0300656 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
657
658 return __davinci_mcasp_set_clkdiv(mcasp, div_id, div, 1);
Jyri Sarha88135432014-08-06 16:47:16 +0300659}
660
Daniel Mack5b66aa22012-10-04 15:08:41 +0200661static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
662 unsigned int freq, int dir)
663{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200664 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200665
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +0200666 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200667 if (dir == SND_SOC_CLOCK_OUT) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200668 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
669 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200670 set_bit(PIN_BIT_AHCLKX, &mcasp->pdir);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200671 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200672 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
673 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200674 clear_bit(PIN_BIT_AHCLKX, &mcasp->pdir);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200675 }
676
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200677 mcasp->sysclk_freq = freq;
678
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +0200679 pm_runtime_put(mcasp->dev);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200680 return 0;
681}
682
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300683/* All serializers must have equal number of channels */
684static int davinci_mcasp_ch_constraint(struct davinci_mcasp *mcasp, int stream,
685 int serializers)
686{
687 struct snd_pcm_hw_constraint_list *cl = &mcasp->chconstr[stream];
688 unsigned int *list = (unsigned int *) cl->list;
689 int slots = mcasp->tdm_slots;
690 int i, count = 0;
691
692 if (mcasp->tdm_mask[stream])
693 slots = hweight32(mcasp->tdm_mask[stream]);
694
Peter Ujfalusie4798d22017-05-11 09:58:22 +0300695 for (i = 1; i <= slots; i++)
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300696 list[count++] = i;
697
698 for (i = 2; i <= serializers; i++)
699 list[count++] = i*slots;
700
701 cl->count = count;
702
703 return 0;
704}
705
706static int davinci_mcasp_set_ch_constraints(struct davinci_mcasp *mcasp)
707{
708 int rx_serializers = 0, tx_serializers = 0, ret, i;
709
710 for (i = 0; i < mcasp->num_serializer; i++)
711 if (mcasp->serial_dir[i] == TX_MODE)
712 tx_serializers++;
713 else if (mcasp->serial_dir[i] == RX_MODE)
714 rx_serializers++;
715
716 ret = davinci_mcasp_ch_constraint(mcasp, SNDRV_PCM_STREAM_PLAYBACK,
717 tx_serializers);
718 if (ret)
719 return ret;
720
721 ret = davinci_mcasp_ch_constraint(mcasp, SNDRV_PCM_STREAM_CAPTURE,
722 rx_serializers);
723
724 return ret;
725}
726
727
728static int davinci_mcasp_set_tdm_slot(struct snd_soc_dai *dai,
729 unsigned int tx_mask,
730 unsigned int rx_mask,
731 int slots, int slot_width)
732{
733 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
734
735 dev_dbg(mcasp->dev,
736 "%s() tx_mask 0x%08x rx_mask 0x%08x slots %d width %d\n",
737 __func__, tx_mask, rx_mask, slots, slot_width);
738
739 if (tx_mask >= (1<<slots) || rx_mask >= (1<<slots)) {
740 dev_err(mcasp->dev,
741 "Bad tdm mask tx: 0x%08x rx: 0x%08x slots %d\n",
742 tx_mask, rx_mask, slots);
743 return -EINVAL;
744 }
745
746 if (slot_width &&
747 (slot_width < 8 || slot_width > 32 || slot_width % 4 != 0)) {
748 dev_err(mcasp->dev, "%s: Unsupported slot_width %d\n",
749 __func__, slot_width);
750 return -EINVAL;
751 }
752
753 mcasp->tdm_slots = slots;
Andreas Dannenberg1bdd5932015-11-09 12:19:19 -0600754 mcasp->tdm_mask[SNDRV_PCM_STREAM_PLAYBACK] = tx_mask;
755 mcasp->tdm_mask[SNDRV_PCM_STREAM_CAPTURE] = rx_mask;
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300756 mcasp->slot_width = slot_width;
757
758 return davinci_mcasp_set_ch_constraints(mcasp);
759}
760
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200761static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
Jyri Sarha14a998b2015-09-17 10:39:05 +0300762 int sample_width)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400763{
Daniel Mackba764b32012-12-05 18:20:37 +0100764 u32 fmt;
Peter Ujfalusi816fe202019-07-25 11:34:11 +0300765 u32 tx_rotate, rx_rotate, slot_width;
Jyri Sarha14a998b2015-09-17 10:39:05 +0300766 u32 mask = (1ULL << sample_width) - 1;
Jyri Sarha14a998b2015-09-17 10:39:05 +0300767
Peter Ujfalusi816fe202019-07-25 11:34:11 +0300768 if (mcasp->slot_width)
Jyri Sarha14a998b2015-09-17 10:39:05 +0300769 slot_width = mcasp->slot_width;
Peter Ujfalusi2448c8132019-07-26 09:42:44 +0300770 else if (mcasp->max_format_width)
771 slot_width = mcasp->max_format_width;
Peter Ujfalusi816fe202019-07-25 11:34:11 +0300772 else
773 slot_width = sample_width;
774 /*
775 * TX rotation:
776 * right aligned formats: rotate w/ slot_width
777 * left aligned formats: rotate w/ sample_width
778 *
779 * RX rotation:
780 * right aligned formats: no rotation needed
781 * left aligned formats: rotate w/ (slot_width - sample_width)
782 */
783 if ((mcasp->dai_fmt & SND_SOC_DAIFMT_FORMAT_MASK) ==
784 SND_SOC_DAIFMT_RIGHT_J) {
785 tx_rotate = (slot_width / 4) & 0x7;
786 rx_rotate = 0;
787 } else {
788 tx_rotate = (sample_width / 4) & 0x7;
Jyri Sarha14a998b2015-09-17 10:39:05 +0300789 rx_rotate = (slot_width - sample_width) / 4;
Peter Ujfalusid742b922014-11-10 12:32:19 +0200790 }
Daniel Mack1b3bc062012-12-05 18:20:38 +0100791
Daniel Mackba764b32012-12-05 18:20:37 +0100792 /* mapping of the XSSZ bit-field as described in the datasheet */
Jyri Sarha14a998b2015-09-17 10:39:05 +0300793 fmt = (slot_width >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400794
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200795 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200796 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
797 RXSSZ(0x0F));
798 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
799 TXSSZ(0x0F));
800 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
801 TXROT(7));
802 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
803 RXROT(7));
804 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
Yegor Yefremovf5023af2013-04-04 16:13:20 +0200805 }
806
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200807 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400808
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400809 return 0;
810}
811
Peter Ujfalusi662ffae2014-01-30 15:15:22 +0200812static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300813 int period_words, int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400814{
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300815 struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400816 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400817 u8 tx_ser = 0;
818 u8 rx_ser = 0;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200819 u8 slots = mcasp->tdm_slots;
Michal Bachraty2952b272013-02-28 16:07:08 +0100820 u8 max_active_serializers = (channels + slots - 1) / slots;
Peter Ujfalusib7989e272019-07-25 11:34:32 +0300821 u8 max_rx_serializers, max_tx_serializers;
Peter Ujfalusi72383192015-09-14 16:06:48 +0300822 int active_serializers, numevt;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200823 u32 reg;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400824 /* Default configuration */
Peter Ujfalusi40448e52014-04-04 15:56:30 +0300825 if (mcasp->version < MCASP_VERSION_3)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200826 mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400827
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400828 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200829 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
830 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Peter Ujfalusib7989e272019-07-25 11:34:32 +0300831 max_tx_serializers = max_active_serializers;
832 max_rx_serializers =
833 mcasp->active_serializers[SNDRV_PCM_STREAM_CAPTURE];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400834 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200835 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
836 mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
Peter Ujfalusib7989e272019-07-25 11:34:32 +0300837 max_tx_serializers =
838 mcasp->active_serializers[SNDRV_PCM_STREAM_PLAYBACK];
839 max_rx_serializers = max_active_serializers;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400840 }
841
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200842 for (i = 0; i < mcasp->num_serializer; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200843 mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
844 mcasp->serial_dir[i]);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200845 if (mcasp->serial_dir[i] == TX_MODE &&
Peter Ujfalusib7989e272019-07-25 11:34:32 +0300846 tx_ser < max_tx_serializers) {
Misael Lopez Cruz19db62e2015-06-08 16:03:47 +0300847 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
Peter Ujfalusibc184542018-11-16 15:41:41 +0200848 mcasp->dismod, DISMOD_MASK);
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200849 set_bit(PIN_BIT_AXR(i), &mcasp->pdir);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400850 tx_ser++;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200851 } else if (mcasp->serial_dir[i] == RX_MODE &&
Peter Ujfalusib7989e272019-07-25 11:34:32 +0300852 rx_ser < max_rx_serializers) {
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200853 clear_bit(PIN_BIT_AXR(i), &mcasp->pdir);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400854 rx_ser++;
Peter Ujfalusi5dd17a32019-06-20 12:20:01 +0300855 } else {
856 /* Inactive or unused pin, set it to inactive */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200857 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
858 SRMOD_INACTIVE, SRMOD_MASK);
Peter Ujfalusi5dd17a32019-06-20 12:20:01 +0300859 /* If unused, set DISMOD for the pin */
860 if (mcasp->serial_dir[i] != INACTIVE_MODE)
861 mcasp_mod_bits(mcasp,
862 DAVINCI_MCASP_XRSRCTL_REG(i),
863 mcasp->dismod, DISMOD_MASK);
Peter Ujfalusica3d9432018-11-16 15:41:39 +0200864 clear_bit(PIN_BIT_AXR(i), &mcasp->pdir);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400865 }
866 }
867
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300868 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
869 active_serializers = tx_ser;
870 numevt = mcasp->txnumevt;
871 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
872 } else {
873 active_serializers = rx_ser;
874 numevt = mcasp->rxnumevt;
875 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
876 }
Daniel Mackecf327c2013-03-08 14:19:38 +0100877
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300878 if (active_serializers < max_active_serializers) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200879 dev_warn(mcasp->dev, "stream has more channels (%d) than are "
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300880 "enabled in mcasp (%d)\n", channels,
881 active_serializers * slots);
Daniel Mackecf327c2013-03-08 14:19:38 +0100882 return -EINVAL;
883 }
884
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300885 /* AFIFO is not in use */
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300886 if (!numevt) {
887 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300888 if (active_serializers > 1) {
889 /*
890 * If more than one serializers are in use we have one
891 * DMA request to provide data for all serializers.
892 * For example if three serializers are enabled the DMA
893 * need to transfer three words per DMA request.
894 */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300895 dma_data->maxburst = active_serializers;
896 } else {
Peter Ujfalusi33445642014-04-01 15:55:12 +0300897 dma_data->maxburst = 0;
898 }
Peter Ujfalusib7989e272019-07-25 11:34:32 +0300899
900 goto out;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300901 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400902
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300903 if (period_words % active_serializers) {
904 dev_err(mcasp->dev, "Invalid combination of period words and "
905 "active serializers: %d, %d\n", period_words,
906 active_serializers);
907 return -EINVAL;
908 }
909
910 /*
911 * Calculate the optimal AFIFO depth for platform side:
912 * The number of words for numevt need to be in steps of active
913 * serializers.
914 */
Peter Ujfalusi72383192015-09-14 16:06:48 +0300915 numevt = (numevt / active_serializers) * active_serializers;
916
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300917 while (period_words % numevt && numevt > 0)
918 numevt -= active_serializers;
919 if (numevt <= 0)
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300920 numevt = active_serializers;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400921
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300922 mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
923 mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
Michal Bachraty2952b272013-02-28 16:07:08 +0100924
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300925 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300926 if (numevt == 1)
927 numevt = 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300928 dma_data->maxburst = numevt;
929
Peter Ujfalusib7989e272019-07-25 11:34:32 +0300930out:
931 mcasp->active_serializers[stream] = active_serializers;
932
Michal Bachraty2952b272013-02-28 16:07:08 +0100933 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400934}
935
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200936static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream,
937 int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400938{
939 int i, active_slots;
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200940 int total_slots;
941 int active_serializers;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400942 u32 mask = 0;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200943 u32 busel = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400944
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200945 total_slots = mcasp->tdm_slots;
946
947 /*
948 * If more than one serializer is needed, then use them with
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300949 * all the specified tdm_slots. Otherwise, one serializer can
950 * cope with the transaction using just as many slots as there
951 * are channels in the stream.
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200952 */
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300953 if (mcasp->tdm_mask[stream]) {
954 active_slots = hweight32(mcasp->tdm_mask[stream]);
955 active_serializers = (channels + active_slots - 1) /
956 active_slots;
Peter Ujfalusifd14f442019-06-20 12:20:02 +0300957 if (active_serializers == 1)
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300958 active_slots = channels;
Peter Ujfalusifd14f442019-06-20 12:20:02 +0300959 for (i = 0; i < total_slots; i++) {
960 if ((1 << i) & mcasp->tdm_mask[stream]) {
961 mask |= (1 << i);
962 if (--active_slots <= 0)
963 break;
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300964 }
965 }
966 } else {
967 active_serializers = (channels + total_slots - 1) / total_slots;
968 if (active_serializers == 1)
969 active_slots = channels;
970 else
971 active_slots = total_slots;
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200972
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300973 for (i = 0; i < active_slots; i++)
974 mask |= (1 << i);
975 }
Peter Ujfalusi5dd17a32019-06-20 12:20:01 +0300976
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200977 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400978
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200979 if (!mcasp->dat_port)
980 busel = TXSEL;
981
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300982 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
983 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
984 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
985 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
986 FSXMOD(total_slots), FSXMOD(0x1FF));
987 } else if (stream == SNDRV_PCM_STREAM_CAPTURE) {
988 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
989 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
990 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
991 FSRMOD(total_slots), FSRMOD(0x1FF));
Peter Ujfalusi0ad7d3a2015-11-23 12:51:53 +0200992 /*
993 * If McASP is set to be TX/RX synchronous and the playback is
994 * not running already we need to configure the TX slots in
995 * order to have correct FSX on the bus
996 */
997 if (mcasp_is_synchronous(mcasp) && !mcasp->channels)
998 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
999 FSXMOD(total_slots), FSXMOD(0x1FF));
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001000 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001001
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +02001002 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001003}
1004
1005/* S/PDIF */
Daniel Mack64792852014-03-27 11:27:40 +01001006static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
1007 unsigned int rate)
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001008{
Daniel Mack64792852014-03-27 11:27:40 +01001009 u32 cs_value = 0;
1010 u8 *cs_bytes = (u8*) &cs_value;
1011
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001012 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
1013 and LSB first */
Peter Ujfalusif68205a2013-11-14 11:35:36 +02001014 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001015
1016 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
Peter Ujfalusif68205a2013-11-14 11:35:36 +02001017 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001018
1019 /* Set the TX tdm : for all the slots */
Peter Ujfalusif68205a2013-11-14 11:35:36 +02001020 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001021
1022 /* Set the TX clock controls : div = 1 and internal */
Peter Ujfalusif68205a2013-11-14 11:35:36 +02001023 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001024
Peter Ujfalusif68205a2013-11-14 11:35:36 +02001025 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001026
1027 /* Only 44100 and 48000 are valid, both have the same setting */
Peter Ujfalusif68205a2013-11-14 11:35:36 +02001028 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001029
1030 /* Enable the DIT */
Peter Ujfalusif68205a2013-11-14 11:35:36 +02001031 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +02001032
Daniel Mack64792852014-03-27 11:27:40 +01001033 /* Set S/PDIF channel status bits */
1034 cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
1035 cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;
1036
1037 switch (rate) {
1038 case 22050:
1039 cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
1040 break;
1041 case 24000:
1042 cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
1043 break;
1044 case 32000:
1045 cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
1046 break;
1047 case 44100:
1048 cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
1049 break;
1050 case 48000:
1051 cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
1052 break;
1053 case 88200:
1054 cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
1055 break;
1056 case 96000:
1057 cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
1058 break;
1059 case 176400:
1060 cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
1061 break;
1062 case 192000:
1063 cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
1064 break;
1065 default:
1066 printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
1067 return -EINVAL;
1068 }
1069
1070 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
1071 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);
1072
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +02001073 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001074}
1075
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001076static int davinci_mcasp_calc_clk_div(struct davinci_mcasp *mcasp,
Peter Ujfalusi764958f2019-06-11 15:29:41 +03001077 unsigned int sysclk_freq,
Peter Ujfalusi3e9bee12016-05-09 13:42:31 +03001078 unsigned int bclk_freq, bool set)
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001079{
Peter Ujfalusiddecd142016-05-09 13:42:32 +03001080 u32 reg = mcasp_get_reg(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG);
1081 int div = sysclk_freq / bclk_freq;
1082 int rem = sysclk_freq % bclk_freq;
Peter Ujfalusi764958f2019-06-11 15:29:41 +03001083 int error_ppm;
Peter Ujfalusiddecd142016-05-09 13:42:32 +03001084 int aux_div = 1;
1085
1086 if (div > (ACLKXDIV_MASK + 1)) {
1087 if (reg & AHCLKXE) {
1088 aux_div = div / (ACLKXDIV_MASK + 1);
1089 if (div % (ACLKXDIV_MASK + 1))
1090 aux_div++;
1091
1092 sysclk_freq /= aux_div;
1093 div = sysclk_freq / bclk_freq;
1094 rem = sysclk_freq % bclk_freq;
1095 } else if (set) {
1096 dev_warn(mcasp->dev, "Too fast reference clock (%u)\n",
1097 sysclk_freq);
1098 }
1099 }
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001100
1101 if (rem != 0) {
1102 if (div == 0 ||
Peter Ujfalusiddecd142016-05-09 13:42:32 +03001103 ((sysclk_freq / div) - bclk_freq) >
1104 (bclk_freq - (sysclk_freq / (div+1)))) {
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001105 div++;
1106 rem = rem - bclk_freq;
1107 }
1108 }
Peter Ujfalusi3e9bee12016-05-09 13:42:31 +03001109 error_ppm = (div*1000000 + (int)div64_long(1000000LL*rem,
1110 (int)bclk_freq)) / div - 1000000;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001111
Peter Ujfalusi3e9bee12016-05-09 13:42:31 +03001112 if (set) {
1113 if (error_ppm)
1114 dev_info(mcasp->dev, "Sample-rate is off by %d PPM\n",
1115 error_ppm);
1116
1117 __davinci_mcasp_set_clkdiv(mcasp, MCASP_CLKDIV_BCLK, div, 0);
Peter Ujfalusiddecd142016-05-09 13:42:32 +03001118 if (reg & AHCLKXE)
1119 __davinci_mcasp_set_clkdiv(mcasp, MCASP_CLKDIV_AUXCLK,
1120 aux_div, 0);
Peter Ujfalusi3e9bee12016-05-09 13:42:31 +03001121 }
1122
1123 return error_ppm;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001124}
1125
Peter Ujfalusi5fcb4572018-08-31 11:24:56 +03001126static inline u32 davinci_mcasp_tx_delay(struct davinci_mcasp *mcasp)
1127{
1128 if (!mcasp->txnumevt)
1129 return 0;
1130
1131 return mcasp_get_reg(mcasp, mcasp->fifo_base + MCASP_WFIFOSTS_OFFSET);
1132}
1133
1134static inline u32 davinci_mcasp_rx_delay(struct davinci_mcasp *mcasp)
1135{
1136 if (!mcasp->rxnumevt)
1137 return 0;
1138
1139 return mcasp_get_reg(mcasp, mcasp->fifo_base + MCASP_RFIFOSTS_OFFSET);
1140}
1141
1142static snd_pcm_sframes_t davinci_mcasp_delay(
1143 struct snd_pcm_substream *substream,
1144 struct snd_soc_dai *cpu_dai)
1145{
1146 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
1147 u32 fifo_use;
1148
1149 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1150 fifo_use = davinci_mcasp_tx_delay(mcasp);
1151 else
1152 fifo_use = davinci_mcasp_rx_delay(mcasp);
1153
1154 /*
1155 * Divide the used locations with the channel count to get the
1156 * FIFO usage in samples (don't care about partial samples in the
1157 * buffer).
1158 */
1159 return fifo_use / substream->runtime->channels;
1160}
1161
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001162static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
1163 struct snd_pcm_hw_params *params,
1164 struct snd_soc_dai *cpu_dai)
1165{
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001166 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001167 int word_length;
Peter Ujfalusia7e46bd2014-02-03 14:51:50 +02001168 int channels = params_channels(params);
Peter Ujfalusidd093a02014-04-01 15:55:11 +03001169 int period_size = params_period_size(params);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +02001170 int ret;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +02001171
Peter Ujfalusib7989e272019-07-25 11:34:32 +03001172 switch (params_format(params)) {
1173 case SNDRV_PCM_FORMAT_U8:
1174 case SNDRV_PCM_FORMAT_S8:
1175 word_length = 8;
1176 break;
1177
1178 case SNDRV_PCM_FORMAT_U16_LE:
1179 case SNDRV_PCM_FORMAT_S16_LE:
1180 word_length = 16;
1181 break;
1182
1183 case SNDRV_PCM_FORMAT_U24_3LE:
1184 case SNDRV_PCM_FORMAT_S24_3LE:
1185 word_length = 24;
1186 break;
1187
1188 case SNDRV_PCM_FORMAT_U24_LE:
1189 case SNDRV_PCM_FORMAT_S24_LE:
1190 word_length = 24;
1191 break;
1192
1193 case SNDRV_PCM_FORMAT_U32_LE:
1194 case SNDRV_PCM_FORMAT_S32_LE:
1195 word_length = 32;
1196 break;
1197
1198 default:
1199 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
1200 return -EINVAL;
1201 }
1202
Peter Ujfalusi4a11ff22016-03-11 13:18:51 +02001203 ret = davinci_mcasp_set_dai_fmt(cpu_dai, mcasp->dai_fmt);
1204 if (ret)
1205 return ret;
1206
Daniel Mack82675252014-07-16 14:04:41 +02001207 /*
1208 * If mcasp is BCLK master, and a BCLK divider was not provided by
1209 * the machine driver, we need to calculate the ratio.
1210 */
1211 if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
Jyri Sarha1f114f72015-04-23 16:16:04 +03001212 int slots = mcasp->tdm_slots;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001213 int rate = params_rate(params);
1214 int sbits = params_width(params);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001215
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001216 if (mcasp->slot_width)
1217 sbits = mcasp->slot_width;
1218
Peter Ujfalusi764958f2019-06-11 15:29:41 +03001219 davinci_mcasp_calc_clk_div(mcasp, mcasp->sysclk_freq,
1220 rate * sbits * slots, true);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +02001221 }
1222
Peter Ujfalusidd093a02014-04-01 15:55:11 +03001223 ret = mcasp_common_hw_param(mcasp, substream->stream,
1224 period_size * channels, channels);
Peter Ujfalusi0f7d9a62014-01-30 15:15:24 +02001225 if (ret)
1226 return ret;
1227
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001228 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
Daniel Mack64792852014-03-27 11:27:40 +01001229 ret = mcasp_dit_hw_param(mcasp, params_rate(params));
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001230 else
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +02001231 ret = mcasp_i2s_hw_param(mcasp, substream->stream,
1232 channels);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +02001233
1234 if (ret)
1235 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001236
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001237 davinci_config_channel_size(mcasp, word_length);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001238
Peter Ujfalusi2448c8132019-07-26 09:42:44 +03001239 if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE) {
Peter Ujfalusi11277832014-11-10 12:32:16 +02001240 mcasp->channels = channels;
Peter Ujfalusi2448c8132019-07-26 09:42:44 +03001241 if (!mcasp->max_format_width)
1242 mcasp->max_format_width = word_length;
1243 }
Peter Ujfalusi11277832014-11-10 12:32:16 +02001244
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001245 return 0;
1246}
1247
1248static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
1249 int cmd, struct snd_soc_dai *cpu_dai)
1250{
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001251 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001252 int ret = 0;
1253
1254 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001255 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +05301256 case SNDRV_PCM_TRIGGER_START:
1257 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001258 davinci_mcasp_start(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001259 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001260 case SNDRV_PCM_TRIGGER_SUSPEND:
Chaithrika U Sa47979b2009-12-03 18:56:56 +05301261 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001262 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001263 davinci_mcasp_stop(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001264 break;
1265
1266 default:
1267 ret = -EINVAL;
1268 }
1269
1270 return ret;
1271}
1272
Peter Ujfalusi1e112c32019-07-26 09:42:43 +03001273static int davinci_mcasp_hw_rule_slot_width(struct snd_pcm_hw_params *params,
1274 struct snd_pcm_hw_rule *rule)
1275{
1276 struct davinci_mcasp_ruledata *rd = rule->private;
1277 struct snd_mask *fmt = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
1278 struct snd_mask nfmt;
1279 int i, slot_width;
1280
1281 snd_mask_none(&nfmt);
1282 slot_width = rd->mcasp->slot_width;
1283
1284 for (i = 0; i <= SNDRV_PCM_FORMAT_LAST; i++) {
1285 if (snd_mask_test(fmt, i)) {
1286 if (snd_pcm_format_width(i) <= slot_width) {
1287 snd_mask_set(&nfmt, i);
1288 }
1289 }
1290 }
1291
1292 return snd_mask_refine(fmt, &nfmt);
1293}
1294
Peter Ujfalusi2448c8132019-07-26 09:42:44 +03001295static int davinci_mcasp_hw_rule_format_width(struct snd_pcm_hw_params *params,
1296 struct snd_pcm_hw_rule *rule)
1297{
1298 struct davinci_mcasp_ruledata *rd = rule->private;
1299 struct snd_mask *fmt = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
1300 struct snd_mask nfmt;
1301 int i, format_width;
1302
1303 snd_mask_none(&nfmt);
1304 format_width = rd->mcasp->max_format_width;
1305
1306 for (i = 0; i <= SNDRV_PCM_FORMAT_LAST; i++) {
1307 if (snd_mask_test(fmt, i)) {
1308 if (snd_pcm_format_width(i) == format_width) {
1309 snd_mask_set(&nfmt, i);
1310 }
1311 }
1312 }
1313
1314 return snd_mask_refine(fmt, &nfmt);
1315}
1316
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001317static const unsigned int davinci_mcasp_dai_rates[] = {
1318 8000, 11025, 16000, 22050, 32000, 44100, 48000, 64000,
1319 88200, 96000, 176400, 192000,
1320};
1321
1322#define DAVINCI_MAX_RATE_ERROR_PPM 1000
1323
1324static int davinci_mcasp_hw_rule_rate(struct snd_pcm_hw_params *params,
1325 struct snd_pcm_hw_rule *rule)
1326{
1327 struct davinci_mcasp_ruledata *rd = rule->private;
1328 struct snd_interval *ri =
1329 hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
1330 int sbits = params_width(params);
Jyri Sarha1f114f72015-04-23 16:16:04 +03001331 int slots = rd->mcasp->tdm_slots;
Jyri Sarha518f6ba2015-04-23 16:16:06 +03001332 struct snd_interval range;
1333 int i;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001334
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001335 if (rd->mcasp->slot_width)
1336 sbits = rd->mcasp->slot_width;
1337
Jyri Sarha518f6ba2015-04-23 16:16:06 +03001338 snd_interval_any(&range);
1339 range.empty = 1;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001340
1341 for (i = 0; i < ARRAY_SIZE(davinci_mcasp_dai_rates); i++) {
Jyri Sarha518f6ba2015-04-23 16:16:06 +03001342 if (snd_interval_test(ri, davinci_mcasp_dai_rates[i])) {
Peter Ujfalusi764958f2019-06-11 15:29:41 +03001343 uint bclk_freq = sbits * slots *
1344 davinci_mcasp_dai_rates[i];
1345 unsigned int sysclk_freq;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001346 int ppm;
1347
Peter Ujfalusi764958f2019-06-11 15:29:41 +03001348 if (rd->mcasp->auxclk_fs_ratio)
1349 sysclk_freq = davinci_mcasp_dai_rates[i] *
1350 rd->mcasp->auxclk_fs_ratio;
1351 else
1352 sysclk_freq = rd->mcasp->sysclk_freq;
1353
1354 ppm = davinci_mcasp_calc_clk_div(rd->mcasp, sysclk_freq,
1355 bclk_freq, false);
Jyri Sarha518f6ba2015-04-23 16:16:06 +03001356 if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
1357 if (range.empty) {
1358 range.min = davinci_mcasp_dai_rates[i];
1359 range.empty = 0;
1360 }
1361 range.max = davinci_mcasp_dai_rates[i];
1362 }
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001363 }
1364 }
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001365
Jyri Sarha518f6ba2015-04-23 16:16:06 +03001366 dev_dbg(rd->mcasp->dev,
1367 "Frequencies %d-%d -> %d-%d for %d sbits and %d tdm slots\n",
1368 ri->min, ri->max, range.min, range.max, sbits, slots);
1369
1370 return snd_interval_refine(hw_param_interval(params, rule->var),
1371 &range);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001372}
1373
1374static int davinci_mcasp_hw_rule_format(struct snd_pcm_hw_params *params,
1375 struct snd_pcm_hw_rule *rule)
1376{
1377 struct davinci_mcasp_ruledata *rd = rule->private;
1378 struct snd_mask *fmt = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
1379 struct snd_mask nfmt;
1380 int rate = params_rate(params);
Jyri Sarha1f114f72015-04-23 16:16:04 +03001381 int slots = rd->mcasp->tdm_slots;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001382 int i, count = 0;
1383
1384 snd_mask_none(&nfmt);
1385
Peter Ujfalusi9be072a2016-09-01 10:05:12 +03001386 for (i = 0; i <= SNDRV_PCM_FORMAT_LAST; i++) {
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001387 if (snd_mask_test(fmt, i)) {
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001388 uint sbits = snd_pcm_format_width(i);
Peter Ujfalusi764958f2019-06-11 15:29:41 +03001389 unsigned int sysclk_freq;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001390 int ppm;
1391
Peter Ujfalusi764958f2019-06-11 15:29:41 +03001392 if (rd->mcasp->auxclk_fs_ratio)
1393 sysclk_freq = rate *
1394 rd->mcasp->auxclk_fs_ratio;
1395 else
1396 sysclk_freq = rd->mcasp->sysclk_freq;
1397
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001398 if (rd->mcasp->slot_width)
1399 sbits = rd->mcasp->slot_width;
1400
Peter Ujfalusi764958f2019-06-11 15:29:41 +03001401 ppm = davinci_mcasp_calc_clk_div(rd->mcasp, sysclk_freq,
Peter Ujfalusi3e9bee12016-05-09 13:42:31 +03001402 sbits * slots * rate,
1403 false);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001404 if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
1405 snd_mask_set(&nfmt, i);
1406 count++;
1407 }
1408 }
1409 }
1410 dev_dbg(rd->mcasp->dev,
Jyri Sarha1f114f72015-04-23 16:16:04 +03001411 "%d possible sample format for %d Hz and %d tdm slots\n",
1412 count, rate, slots);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001413
1414 return snd_mask_refine(fmt, &nfmt);
1415}
1416
Peter Ujfalusid43c17da2018-01-05 12:18:07 +02001417static int davinci_mcasp_hw_rule_min_periodsize(
1418 struct snd_pcm_hw_params *params, struct snd_pcm_hw_rule *rule)
1419{
1420 struct snd_interval *period_size = hw_param_interval(params,
1421 SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
1422 struct snd_interval frames;
1423
1424 snd_interval_any(&frames);
1425 frames.min = 64;
1426 frames.integer = 1;
1427
1428 return snd_interval_refine(period_size, &frames);
1429}
1430
Peter Ujfalusi11277832014-11-10 12:32:16 +02001431static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
1432 struct snd_soc_dai *cpu_dai)
1433{
1434 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi4cd9db02015-04-07 14:03:53 +03001435 struct davinci_mcasp_ruledata *ruledata =
1436 &mcasp->ruledata[substream->stream];
Peter Ujfalusi11277832014-11-10 12:32:16 +02001437 u32 max_channels = 0;
Peter Ujfalusi1e112c32019-07-26 09:42:43 +03001438 int i, dir, ret;
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001439 int tdm_slots = mcasp->tdm_slots;
1440
Peter Ujfalusi19357362016-05-09 13:39:14 +03001441 /* Do not allow more then one stream per direction */
1442 if (mcasp->substreams[substream->stream])
1443 return -EBUSY;
Peter Ujfalusi11277832014-11-10 12:32:16 +02001444
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001445 mcasp->substreams[substream->stream] = substream;
1446
Peter Ujfalusi19357362016-05-09 13:39:14 +03001447 if (mcasp->tdm_mask[substream->stream])
1448 tdm_slots = hweight32(mcasp->tdm_mask[substream->stream]);
1449
Peter Ujfalusi11277832014-11-10 12:32:16 +02001450 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
1451 return 0;
1452
1453 /*
1454 * Limit the maximum allowed channels for the first stream:
1455 * number of serializers for the direction * tdm slots per serializer
1456 */
1457 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1458 dir = TX_MODE;
1459 else
1460 dir = RX_MODE;
1461
1462 for (i = 0; i < mcasp->num_serializer; i++) {
1463 if (mcasp->serial_dir[i] == dir)
1464 max_channels++;
1465 }
Peter Ujfalusi4cd9db02015-04-07 14:03:53 +03001466 ruledata->serializers = max_channels;
Peter Ujfalusi1e112c32019-07-26 09:42:43 +03001467 ruledata->mcasp = mcasp;
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001468 max_channels *= tdm_slots;
Peter Ujfalusi11277832014-11-10 12:32:16 +02001469 /*
1470 * If the already active stream has less channels than the calculated
Peter Ujfalusib7989e272019-07-25 11:34:32 +03001471 * limit based on the seirializers * tdm_slots, and only one serializer
1472 * is in use we need to use that as a constraint for the second stream.
1473 * Otherwise (first stream or less allowed channels or more than one
1474 * serializer in use) we use the calculated constraint.
Peter Ujfalusi11277832014-11-10 12:32:16 +02001475 */
Peter Ujfalusib7989e272019-07-25 11:34:32 +03001476 if (mcasp->channels && mcasp->channels < max_channels &&
1477 ruledata->serializers == 1)
Peter Ujfalusi11277832014-11-10 12:32:16 +02001478 max_channels = mcasp->channels;
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001479 /*
1480 * But we can always allow channels upto the amount of
1481 * the available tdm_slots.
1482 */
1483 if (max_channels < tdm_slots)
1484 max_channels = tdm_slots;
Peter Ujfalusi11277832014-11-10 12:32:16 +02001485
1486 snd_pcm_hw_constraint_minmax(substream->runtime,
1487 SNDRV_PCM_HW_PARAM_CHANNELS,
Peter Ujfalusie4798d22017-05-11 09:58:22 +03001488 0, max_channels);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001489
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001490 snd_pcm_hw_constraint_list(substream->runtime,
1491 0, SNDRV_PCM_HW_PARAM_CHANNELS,
1492 &mcasp->chconstr[substream->stream]);
1493
Peter Ujfalusi2448c8132019-07-26 09:42:44 +03001494 if (mcasp->max_format_width) {
1495 /*
1496 * Only allow formats which require same amount of bits on the
1497 * bus as the currently running stream
1498 */
1499 ret = snd_pcm_hw_rule_add(substream->runtime, 0,
1500 SNDRV_PCM_HW_PARAM_FORMAT,
1501 davinci_mcasp_hw_rule_format_width,
1502 ruledata,
1503 SNDRV_PCM_HW_PARAM_FORMAT, -1);
1504 if (ret)
1505 return ret;
1506 }
1507 else if (mcasp->slot_width) {
Peter Ujfalusi1e112c32019-07-26 09:42:43 +03001508 /* Only allow formats require <= slot_width bits on the bus */
1509 ret = snd_pcm_hw_rule_add(substream->runtime, 0,
1510 SNDRV_PCM_HW_PARAM_FORMAT,
1511 davinci_mcasp_hw_rule_slot_width,
1512 ruledata,
1513 SNDRV_PCM_HW_PARAM_FORMAT, -1);
1514 if (ret)
1515 return ret;
1516 }
Jyri Sarha5935a052015-04-23 16:16:05 +03001517
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001518 /*
1519 * If we rely on implicit BCLK divider setting we should
1520 * set constraints based on what we can provide.
1521 */
1522 if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001523 ret = snd_pcm_hw_rule_add(substream->runtime, 0,
1524 SNDRV_PCM_HW_PARAM_RATE,
1525 davinci_mcasp_hw_rule_rate,
Peter Ujfalusi4cd9db02015-04-07 14:03:53 +03001526 ruledata,
Jyri Sarha1f114f72015-04-23 16:16:04 +03001527 SNDRV_PCM_HW_PARAM_FORMAT, -1);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001528 if (ret)
1529 return ret;
1530 ret = snd_pcm_hw_rule_add(substream->runtime, 0,
1531 SNDRV_PCM_HW_PARAM_FORMAT,
1532 davinci_mcasp_hw_rule_format,
Peter Ujfalusi4cd9db02015-04-07 14:03:53 +03001533 ruledata,
Jyri Sarha1f114f72015-04-23 16:16:04 +03001534 SNDRV_PCM_HW_PARAM_RATE, -1);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001535 if (ret)
1536 return ret;
1537 }
1538
Peter Ujfalusid43c17da2018-01-05 12:18:07 +02001539 snd_pcm_hw_rule_add(substream->runtime, 0,
1540 SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
1541 davinci_mcasp_hw_rule_min_periodsize, NULL,
1542 SNDRV_PCM_HW_PARAM_PERIOD_SIZE, -1);
1543
Peter Ujfalusi11277832014-11-10 12:32:16 +02001544 return 0;
1545}
1546
1547static void davinci_mcasp_shutdown(struct snd_pcm_substream *substream,
1548 struct snd_soc_dai *cpu_dai)
1549{
1550 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
1551
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001552 mcasp->substreams[substream->stream] = NULL;
Peter Ujfalusib7989e272019-07-25 11:34:32 +03001553 mcasp->active_serializers[substream->stream] = 0;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001554
Peter Ujfalusi11277832014-11-10 12:32:16 +02001555 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
1556 return;
1557
Peter Ujfalusi2448c8132019-07-26 09:42:44 +03001558 if (!cpu_dai->active) {
Peter Ujfalusi11277832014-11-10 12:32:16 +02001559 mcasp->channels = 0;
Peter Ujfalusi2448c8132019-07-26 09:42:44 +03001560 mcasp->max_format_width = 0;
1561 }
Peter Ujfalusi11277832014-11-10 12:32:16 +02001562}
1563
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01001564static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Peter Ujfalusi11277832014-11-10 12:32:16 +02001565 .startup = davinci_mcasp_startup,
1566 .shutdown = davinci_mcasp_shutdown,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001567 .trigger = davinci_mcasp_trigger,
Peter Ujfalusi5fcb4572018-08-31 11:24:56 +03001568 .delay = davinci_mcasp_delay,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001569 .hw_params = davinci_mcasp_hw_params,
1570 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +02001571 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +02001572 .set_sysclk = davinci_mcasp_set_sysclk,
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001573 .set_tdm_slot = davinci_mcasp_set_tdm_slot,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001574};
1575
Peter Ujfalusid5902f692014-04-01 15:55:07 +03001576static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
1577{
1578 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
1579
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001580 dai->playback_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
1581 dai->capture_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusid5902f692014-04-01 15:55:07 +03001582
1583 return 0;
1584}
1585
Peter Ujfalusied29cd52013-11-14 11:35:22 +02001586#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
1587
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001588#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
1589 SNDRV_PCM_FMTBIT_U8 | \
1590 SNDRV_PCM_FMTBIT_S16_LE | \
1591 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +02001592 SNDRV_PCM_FMTBIT_S24_LE | \
1593 SNDRV_PCM_FMTBIT_U24_LE | \
1594 SNDRV_PCM_FMTBIT_S24_3LE | \
1595 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001596 SNDRV_PCM_FMTBIT_S32_LE | \
1597 SNDRV_PCM_FMTBIT_U32_LE)
1598
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001599static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001600 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001601 .name = "davinci-mcasp.0",
Peter Ujfalusid5902f692014-04-01 15:55:07 +03001602 .probe = davinci_mcasp_dai_probe,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001603 .playback = {
Peter Ujfalusie4798d22017-05-11 09:58:22 +03001604 .channels_min = 1,
Michal Bachraty2952b272013-02-28 16:07:08 +01001605 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001606 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001607 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001608 },
1609 .capture = {
Peter Ujfalusie4798d22017-05-11 09:58:22 +03001610 .channels_min = 1,
Michal Bachraty2952b272013-02-28 16:07:08 +01001611 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001612 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001613 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001614 },
1615 .ops = &davinci_mcasp_dai_ops,
1616
Jyri Sarha295c3402015-09-09 21:27:42 +03001617 .symmetric_rates = 1,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001618 },
1619 {
Peter Ujfalusi58e48d92013-11-14 11:35:24 +02001620 .name = "davinci-mcasp.1",
Peter Ujfalusid5902f692014-04-01 15:55:07 +03001621 .probe = davinci_mcasp_dai_probe,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001622 .playback = {
1623 .channels_min = 1,
1624 .channels_max = 384,
1625 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001626 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001627 },
1628 .ops = &davinci_mcasp_dai_ops,
1629 },
1630
1631};
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001632
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001633static const struct snd_soc_component_driver davinci_mcasp_component = {
1634 .name = "davinci-mcasp",
1635};
1636
Jyri Sarha256ba182013-10-18 18:37:42 +03001637/* Some HW specific values and defaults. The rest is filled in from DT. */
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001638static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001639 .tx_dma_offset = 0x400,
1640 .rx_dma_offset = 0x400,
Jyri Sarha256ba182013-10-18 18:37:42 +03001641 .version = MCASP_VERSION_1,
1642};
1643
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001644static struct davinci_mcasp_pdata da830_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001645 .tx_dma_offset = 0x2000,
1646 .rx_dma_offset = 0x2000,
Jyri Sarha256ba182013-10-18 18:37:42 +03001647 .version = MCASP_VERSION_2,
1648};
1649
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001650static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001651 .tx_dma_offset = 0,
1652 .rx_dma_offset = 0,
Jyri Sarha256ba182013-10-18 18:37:42 +03001653 .version = MCASP_VERSION_3,
1654};
1655
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001656static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
Peter Ujfalusi9ac00132016-06-02 12:55:05 +03001657 /* The CFG port offset will be calculated if it is needed */
1658 .tx_dma_offset = 0,
1659 .rx_dma_offset = 0,
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001660 .version = MCASP_VERSION_4,
1661};
1662
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301663static const struct of_device_id mcasp_dt_ids[] = {
1664 {
1665 .compatible = "ti,dm646x-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +03001666 .data = &dm646x_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301667 },
1668 {
1669 .compatible = "ti,da830-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +03001670 .data = &da830_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301671 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301672 {
Jyri Sarha3af9e032013-10-18 18:37:44 +03001673 .compatible = "ti,am33xx-mcasp-audio",
Peter Ujfalusib14899d2013-11-14 11:35:37 +02001674 .data = &am33xx_mcasp_pdata,
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301675 },
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001676 {
1677 .compatible = "ti,dra7-mcasp-audio",
1678 .data = &dra7_mcasp_pdata,
1679 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301680 { /* sentinel */ }
1681};
1682MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
1683
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001684static int mcasp_reparent_fck(struct platform_device *pdev)
1685{
1686 struct device_node *node = pdev->dev.of_node;
1687 struct clk *gfclk, *parent_clk;
1688 const char *parent_name;
1689 int ret;
1690
1691 if (!node)
1692 return 0;
1693
1694 parent_name = of_get_property(node, "fck_parent", NULL);
1695 if (!parent_name)
1696 return 0;
1697
Peter Ujfalusic6702542016-01-27 15:02:49 +02001698 dev_warn(&pdev->dev, "Update the bindings to use assigned-clocks!\n");
1699
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001700 gfclk = clk_get(&pdev->dev, "fck");
1701 if (IS_ERR(gfclk)) {
1702 dev_err(&pdev->dev, "failed to get fck\n");
1703 return PTR_ERR(gfclk);
1704 }
1705
1706 parent_clk = clk_get(NULL, parent_name);
1707 if (IS_ERR(parent_clk)) {
1708 dev_err(&pdev->dev, "failed to get parent clock\n");
1709 ret = PTR_ERR(parent_clk);
1710 goto err1;
1711 }
1712
1713 ret = clk_set_parent(gfclk, parent_clk);
1714 if (ret) {
1715 dev_err(&pdev->dev, "failed to reparent fck\n");
1716 goto err2;
1717 }
1718
1719err2:
1720 clk_put(parent_clk);
1721err1:
1722 clk_put(gfclk);
1723 return ret;
1724}
1725
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001726static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301727 struct platform_device *pdev)
1728{
1729 struct device_node *np = pdev->dev.of_node;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001730 struct davinci_mcasp_pdata *pdata = NULL;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301731 const struct of_device_id *match =
Sachin Kamatea421eb2013-05-22 16:53:37 +05301732 of_match_device(mcasp_dt_ids, &pdev->dev);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001733 struct of_phandle_args dma_spec;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301734
1735 const u32 *of_serial_dir32;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301736 u32 val;
1737 int i, ret = 0;
1738
1739 if (pdev->dev.platform_data) {
1740 pdata = pdev->dev.platform_data;
Peter Ujfalusibc184542018-11-16 15:41:41 +02001741 pdata->dismod = DISMOD_LOW;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301742 return pdata;
1743 } else if (match) {
Peter Ujfalusi272ee032016-06-02 12:55:24 +03001744 pdata = devm_kmemdup(&pdev->dev, match->data, sizeof(*pdata),
1745 GFP_KERNEL);
1746 if (!pdata) {
Peter Ujfalusi272ee032016-06-02 12:55:24 +03001747 ret = -ENOMEM;
1748 return pdata;
1749 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301750 } else {
1751 /* control shouldn't reach here. something is wrong */
1752 ret = -EINVAL;
1753 goto nodata;
1754 }
1755
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301756 ret = of_property_read_u32(np, "op-mode", &val);
1757 if (ret >= 0)
1758 pdata->op_mode = val;
1759
1760 ret = of_property_read_u32(np, "tdm-slots", &val);
Michal Bachraty2952b272013-02-28 16:07:08 +01001761 if (ret >= 0) {
1762 if (val < 2 || val > 32) {
1763 dev_err(&pdev->dev,
1764 "tdm-slots must be in rage [2-32]\n");
1765 ret = -EINVAL;
1766 goto nodata;
1767 }
1768
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301769 pdata->tdm_slots = val;
Michal Bachraty2952b272013-02-28 16:07:08 +01001770 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301771
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301772 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
1773 val /= sizeof(u32);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301774 if (of_serial_dir32) {
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001775 u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
1776 (sizeof(*of_serial_dir) * val),
1777 GFP_KERNEL);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301778 if (!of_serial_dir) {
1779 ret = -ENOMEM;
1780 goto nodata;
1781 }
1782
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001783 for (i = 0; i < val; i++)
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301784 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
1785
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001786 pdata->num_serializer = val;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301787 pdata->serial_dir = of_serial_dir;
1788 }
1789
Jyri Sarha4023fe62013-10-18 18:37:43 +03001790 ret = of_property_match_string(np, "dma-names", "tx");
1791 if (ret < 0)
1792 goto nodata;
1793
1794 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1795 &dma_spec);
1796 if (ret < 0)
1797 goto nodata;
1798
1799 pdata->tx_dma_channel = dma_spec.args[0];
1800
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001801 /* RX is not valid in DIT mode */
1802 if (pdata->op_mode != DAVINCI_MCASP_DIT_MODE) {
1803 ret = of_property_match_string(np, "dma-names", "rx");
1804 if (ret < 0)
1805 goto nodata;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001806
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001807 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1808 &dma_spec);
1809 if (ret < 0)
1810 goto nodata;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001811
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001812 pdata->rx_dma_channel = dma_spec.args[0];
1813 }
Jyri Sarha4023fe62013-10-18 18:37:43 +03001814
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301815 ret = of_property_read_u32(np, "tx-num-evt", &val);
1816 if (ret >= 0)
1817 pdata->txnumevt = val;
1818
1819 ret = of_property_read_u32(np, "rx-num-evt", &val);
1820 if (ret >= 0)
1821 pdata->rxnumevt = val;
1822
1823 ret = of_property_read_u32(np, "sram-size-playback", &val);
1824 if (ret >= 0)
1825 pdata->sram_size_playback = val;
1826
1827 ret = of_property_read_u32(np, "sram-size-capture", &val);
1828 if (ret >= 0)
1829 pdata->sram_size_capture = val;
1830
Peter Ujfalusibc184542018-11-16 15:41:41 +02001831 ret = of_property_read_u32(np, "dismod", &val);
1832 if (ret >= 0) {
1833 if (val == 0 || val == 2 || val == 3) {
1834 pdata->dismod = DISMOD_VAL(val);
1835 } else {
1836 dev_warn(&pdev->dev, "Invalid dismod value: %u\n", val);
1837 pdata->dismod = DISMOD_LOW;
1838 }
1839 } else {
1840 pdata->dismod = DISMOD_LOW;
1841 }
1842
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301843 return pdata;
1844
1845nodata:
1846 if (ret < 0) {
1847 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
1848 ret);
1849 pdata = NULL;
1850 }
1851 return pdata;
1852}
1853
Jyri Sarha9fbd58cf2015-06-02 23:09:34 +03001854enum {
1855 PCM_EDMA,
1856 PCM_SDMA,
1857};
1858static const char *sdma_prefix = "ti,omap";
1859
1860static int davinci_mcasp_get_dma_type(struct davinci_mcasp *mcasp)
1861{
1862 struct dma_chan *chan;
1863 const char *tmp;
1864 int ret = PCM_EDMA;
1865
1866 if (!mcasp->dev->of_node)
1867 return PCM_EDMA;
1868
1869 tmp = mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK].filter_data;
1870 chan = dma_request_slave_channel_reason(mcasp->dev, tmp);
1871 if (IS_ERR(chan)) {
1872 if (PTR_ERR(chan) != -EPROBE_DEFER)
1873 dev_err(mcasp->dev,
1874 "Can't verify DMA configuration (%ld)\n",
1875 PTR_ERR(chan));
1876 return PTR_ERR(chan);
1877 }
Takashi Iwaibefff4f2017-09-07 10:59:17 +02001878 if (WARN_ON(!chan->device || !chan->device->dev))
1879 return -EINVAL;
Jyri Sarha9fbd58cf2015-06-02 23:09:34 +03001880
1881 if (chan->device->dev->of_node)
1882 ret = of_property_read_string(chan->device->dev->of_node,
1883 "compatible", &tmp);
1884 else
1885 dev_dbg(mcasp->dev, "DMA controller has no of-node\n");
1886
1887 dma_release_channel(chan);
1888 if (ret)
1889 return ret;
1890
1891 dev_dbg(mcasp->dev, "DMA controller compatible = \"%s\"\n", tmp);
1892 if (!strncmp(tmp, sdma_prefix, strlen(sdma_prefix)))
1893 return PCM_SDMA;
1894
1895 return PCM_EDMA;
1896}
1897
Peter Ujfalusi9ac00132016-06-02 12:55:05 +03001898static u32 davinci_mcasp_txdma_offset(struct davinci_mcasp_pdata *pdata)
1899{
1900 int i;
1901 u32 offset = 0;
1902
1903 if (pdata->version != MCASP_VERSION_4)
1904 return pdata->tx_dma_offset;
1905
1906 for (i = 0; i < pdata->num_serializer; i++) {
1907 if (pdata->serial_dir[i] == TX_MODE) {
1908 if (!offset) {
1909 offset = DAVINCI_MCASP_TXBUF_REG(i);
1910 } else {
1911 pr_err("%s: Only one serializer allowed!\n",
1912 __func__);
1913 break;
1914 }
1915 }
1916 }
1917
1918 return offset;
1919}
1920
1921static u32 davinci_mcasp_rxdma_offset(struct davinci_mcasp_pdata *pdata)
1922{
1923 int i;
1924 u32 offset = 0;
1925
1926 if (pdata->version != MCASP_VERSION_4)
1927 return pdata->rx_dma_offset;
1928
1929 for (i = 0; i < pdata->num_serializer; i++) {
1930 if (pdata->serial_dir[i] == RX_MODE) {
1931 if (!offset) {
1932 offset = DAVINCI_MCASP_RXBUF_REG(i);
1933 } else {
1934 pr_err("%s: Only one serializer allowed!\n",
1935 __func__);
1936 break;
1937 }
1938 }
1939 }
1940
1941 return offset;
1942}
1943
Peter Ujfalusi540f1ba72019-01-03 16:05:52 +02001944#ifdef CONFIG_GPIOLIB
1945static int davinci_mcasp_gpio_request(struct gpio_chip *chip, unsigned offset)
1946{
1947 struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
1948
1949 if (mcasp->num_serializer && offset < mcasp->num_serializer &&
1950 mcasp->serial_dir[offset] != INACTIVE_MODE) {
1951 dev_err(mcasp->dev, "AXR%u pin is used for audio\n", offset);
1952 return -EBUSY;
1953 }
1954
1955 /* Do not change the PIN yet */
1956
1957 return pm_runtime_get_sync(mcasp->dev);
1958}
1959
1960static void davinci_mcasp_gpio_free(struct gpio_chip *chip, unsigned offset)
1961{
1962 struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
1963
1964 /* Set the direction to input */
1965 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(offset));
1966
1967 /* Set the pin as McASP pin */
1968 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PFUNC_REG, BIT(offset));
1969
1970 pm_runtime_put_sync(mcasp->dev);
1971}
1972
1973static int davinci_mcasp_gpio_direction_out(struct gpio_chip *chip,
1974 unsigned offset, int value)
1975{
1976 struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
1977 u32 val;
1978
1979 if (value)
1980 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDOUT_REG, BIT(offset));
1981 else
1982 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDOUT_REG, BIT(offset));
1983
1984 val = mcasp_get_reg(mcasp, DAVINCI_MCASP_PFUNC_REG);
1985 if (!(val & BIT(offset))) {
1986 /* Set the pin as GPIO pin */
1987 mcasp_set_bits(mcasp, DAVINCI_MCASP_PFUNC_REG, BIT(offset));
1988
1989 /* Set the direction to output */
1990 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(offset));
1991 }
1992
1993 return 0;
1994}
1995
1996static void davinci_mcasp_gpio_set(struct gpio_chip *chip, unsigned offset,
1997 int value)
1998{
1999 struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
2000
2001 if (value)
2002 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDOUT_REG, BIT(offset));
2003 else
2004 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDOUT_REG, BIT(offset));
2005}
2006
2007static int davinci_mcasp_gpio_direction_in(struct gpio_chip *chip,
2008 unsigned offset)
2009{
2010 struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
2011 u32 val;
2012
2013 val = mcasp_get_reg(mcasp, DAVINCI_MCASP_PFUNC_REG);
2014 if (!(val & BIT(offset))) {
2015 /* Set the direction to input */
2016 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(offset));
2017
2018 /* Set the pin as GPIO pin */
2019 mcasp_set_bits(mcasp, DAVINCI_MCASP_PFUNC_REG, BIT(offset));
2020 }
2021
2022 return 0;
2023}
2024
2025static int davinci_mcasp_gpio_get(struct gpio_chip *chip, unsigned offset)
2026{
2027 struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
2028 u32 val;
2029
2030 val = mcasp_get_reg(mcasp, DAVINCI_MCASP_PDSET_REG);
2031 if (val & BIT(offset))
2032 return 1;
2033
2034 return 0;
2035}
2036
2037static int davinci_mcasp_gpio_get_direction(struct gpio_chip *chip,
2038 unsigned offset)
2039{
2040 struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
2041 u32 val;
2042
2043 val = mcasp_get_reg(mcasp, DAVINCI_MCASP_PDIR_REG);
2044 if (val & BIT(offset))
2045 return 0;
2046
2047 return 1;
2048}
2049
2050static const struct gpio_chip davinci_mcasp_template_chip = {
2051 .owner = THIS_MODULE,
2052 .request = davinci_mcasp_gpio_request,
2053 .free = davinci_mcasp_gpio_free,
2054 .direction_output = davinci_mcasp_gpio_direction_out,
2055 .set = davinci_mcasp_gpio_set,
2056 .direction_input = davinci_mcasp_gpio_direction_in,
2057 .get = davinci_mcasp_gpio_get,
2058 .get_direction = davinci_mcasp_gpio_get_direction,
2059 .base = -1,
2060 .ngpio = 32,
2061};
2062
2063static int davinci_mcasp_init_gpiochip(struct davinci_mcasp *mcasp)
2064{
2065 if (!of_property_read_bool(mcasp->dev->of_node, "gpio-controller"))
2066 return 0;
2067
2068 mcasp->gpio_chip = davinci_mcasp_template_chip;
2069 mcasp->gpio_chip.label = dev_name(mcasp->dev);
2070 mcasp->gpio_chip.parent = mcasp->dev;
2071#ifdef CONFIG_OF_GPIO
2072 mcasp->gpio_chip.of_node = mcasp->dev->of_node;
2073#endif
2074
2075 return devm_gpiochip_add_data(mcasp->dev, &mcasp->gpio_chip, mcasp);
2076}
2077
2078#else /* CONFIG_GPIOLIB */
2079static inline int davinci_mcasp_init_gpiochip(struct davinci_mcasp *mcasp)
2080{
2081 return 0;
2082}
2083#endif /* CONFIG_GPIOLIB */
2084
Peter Ujfalusi764958f2019-06-11 15:29:41 +03002085static int davinci_mcasp_get_dt_params(struct davinci_mcasp *mcasp)
2086{
2087 struct device_node *np = mcasp->dev->of_node;
2088 int ret;
2089 u32 val;
2090
2091 if (!np)
2092 return 0;
2093
2094 ret = of_property_read_u32(np, "auxclk-fs-ratio", &val);
2095 if (ret >= 0)
2096 mcasp->auxclk_fs_ratio = val;
2097
2098 return 0;
2099}
2100
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002101static int davinci_mcasp_probe(struct platform_device *pdev)
2102{
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02002103 struct snd_dmaengine_dai_dma_data *dma_data;
Axel Lin508a43f2015-08-24 16:47:36 +08002104 struct resource *mem, *res, *dat;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02002105 struct davinci_mcasp_pdata *pdata;
Peter Ujfalusi70091a32013-11-14 11:35:29 +02002106 struct davinci_mcasp *mcasp;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02002107 char *irq_name;
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02002108 int *dma;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02002109 int irq;
Julia Lawall96d31e22011-12-29 17:51:21 +01002110 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002111
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05302112 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
2113 dev_err(&pdev->dev, "No platform data supplied\n");
2114 return -EINVAL;
2115 }
2116
Peter Ujfalusi70091a32013-11-14 11:35:29 +02002117 mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
Julia Lawall96d31e22011-12-29 17:51:21 +01002118 GFP_KERNEL);
Peter Ujfalusi70091a32013-11-14 11:35:29 +02002119 if (!mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002120 return -ENOMEM;
2121
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05302122 pdata = davinci_mcasp_set_pdata_from_of(pdev);
2123 if (!pdata) {
2124 dev_err(&pdev->dev, "no platform data\n");
2125 return -EINVAL;
2126 }
2127
Jyri Sarha256ba182013-10-18 18:37:42 +03002128 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002129 if (!mem) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +02002130 dev_warn(mcasp->dev,
Jyri Sarha256ba182013-10-18 18:37:42 +03002131 "\"mpu\" mem resource not found, using index 0\n");
2132 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2133 if (!mem) {
2134 dev_err(&pdev->dev, "no mem resource?\n");
2135 return -ENODEV;
2136 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002137 }
2138
Axel Lin508a43f2015-08-24 16:47:36 +08002139 mcasp->base = devm_ioremap_resource(&pdev->dev, mem);
2140 if (IS_ERR(mcasp->base))
2141 return PTR_ERR(mcasp->base);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002142
Hebbar, Gururaja10884342012-08-08 20:40:32 +05302143 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002144
Peter Ujfalusi70091a32013-11-14 11:35:29 +02002145 mcasp->op_mode = pdata->op_mode;
Peter Ujfalusi1a5923d2014-11-10 12:32:15 +02002146 /* sanity check for tdm slots parameter */
2147 if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE) {
2148 if (pdata->tdm_slots < 2) {
2149 dev_err(&pdev->dev, "invalid tdm slots: %d\n",
2150 pdata->tdm_slots);
2151 mcasp->tdm_slots = 2;
2152 } else if (pdata->tdm_slots > 32) {
2153 dev_err(&pdev->dev, "invalid tdm slots: %d\n",
2154 pdata->tdm_slots);
2155 mcasp->tdm_slots = 32;
2156 } else {
2157 mcasp->tdm_slots = pdata->tdm_slots;
2158 }
2159 }
2160
Peter Ujfalusi70091a32013-11-14 11:35:29 +02002161 mcasp->num_serializer = pdata->num_serializer;
Peter Ujfalusi61754712019-01-03 16:05:50 +02002162#ifdef CONFIG_PM
Kees Cooka86854d2018-06-12 14:07:58 -07002163 mcasp->context.xrsr_regs = devm_kcalloc(&pdev->dev,
2164 mcasp->num_serializer, sizeof(u32),
Peter Ujfalusif114ce62014-10-01 16:02:12 +03002165 GFP_KERNEL);
Christophe Jaillet4243e042017-08-27 08:46:50 +02002166 if (!mcasp->context.xrsr_regs) {
2167 ret = -ENOMEM;
2168 goto err;
2169 }
Peter Ujfalusif114ce62014-10-01 16:02:12 +03002170#endif
Peter Ujfalusi70091a32013-11-14 11:35:29 +02002171 mcasp->serial_dir = pdata->serial_dir;
2172 mcasp->version = pdata->version;
2173 mcasp->txnumevt = pdata->txnumevt;
2174 mcasp->rxnumevt = pdata->rxnumevt;
Peter Ujfalusibc184542018-11-16 15:41:41 +02002175 mcasp->dismod = pdata->dismod;
Peter Ujfalusi487dce82013-11-14 11:35:31 +02002176
Peter Ujfalusi70091a32013-11-14 11:35:29 +02002177 mcasp->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002178
Peter Ujfalusi5a1b8a82014-12-30 16:10:32 +02002179 irq = platform_get_irq_byname(pdev, "common");
2180 if (irq >= 0) {
Peter Ujfalusiab1fffe2015-09-18 15:02:50 +03002181 irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_common",
Peter Ujfalusi5a1b8a82014-12-30 16:10:32 +02002182 dev_name(&pdev->dev));
Arvind Yadav0c8b7942017-09-20 15:36:09 +05302183 if (!irq_name) {
2184 ret = -ENOMEM;
2185 goto err;
2186 }
Peter Ujfalusi5a1b8a82014-12-30 16:10:32 +02002187 ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
2188 davinci_mcasp_common_irq_handler,
Peter Ujfalusi8f511ff2015-02-02 14:38:32 +02002189 IRQF_ONESHOT | IRQF_SHARED,
2190 irq_name, mcasp);
Peter Ujfalusi5a1b8a82014-12-30 16:10:32 +02002191 if (ret) {
2192 dev_err(&pdev->dev, "common IRQ request failed\n");
2193 goto err;
2194 }
2195
2196 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
2197 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
2198 }
2199
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02002200 irq = platform_get_irq_byname(pdev, "rx");
2201 if (irq >= 0) {
Peter Ujfalusiab1fffe2015-09-18 15:02:50 +03002202 irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_rx",
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02002203 dev_name(&pdev->dev));
Arvind Yadav0c8b7942017-09-20 15:36:09 +05302204 if (!irq_name) {
2205 ret = -ENOMEM;
2206 goto err;
2207 }
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02002208 ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
2209 davinci_mcasp_rx_irq_handler,
2210 IRQF_ONESHOT, irq_name, mcasp);
2211 if (ret) {
2212 dev_err(&pdev->dev, "RX IRQ request failed\n");
2213 goto err;
2214 }
2215
2216 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
2217 }
2218
2219 irq = platform_get_irq_byname(pdev, "tx");
2220 if (irq >= 0) {
Peter Ujfalusiab1fffe2015-09-18 15:02:50 +03002221 irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_tx",
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02002222 dev_name(&pdev->dev));
Arvind Yadav0c8b7942017-09-20 15:36:09 +05302223 if (!irq_name) {
2224 ret = -ENOMEM;
2225 goto err;
2226 }
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02002227 ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
2228 davinci_mcasp_tx_irq_handler,
2229 IRQF_ONESHOT, irq_name, mcasp);
2230 if (ret) {
2231 dev_err(&pdev->dev, "TX IRQ request failed\n");
2232 goto err;
2233 }
2234
2235 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
2236 }
2237
Jyri Sarha256ba182013-10-18 18:37:42 +03002238 dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02002239 if (dat)
2240 mcasp->dat_port = true;
Jyri Sarha256ba182013-10-18 18:37:42 +03002241
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02002242 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02002243 if (dat)
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02002244 dma_data->addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02002245 else
Peter Ujfalusi9ac00132016-06-02 12:55:05 +03002246 dma_data->addr = mem->start + davinci_mcasp_txdma_offset(pdata);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002247
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02002248 dma = &mcasp->dma_request[SNDRV_PCM_STREAM_PLAYBACK];
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002249 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
Jyri Sarha4023fe62013-10-18 18:37:43 +03002250 if (res)
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02002251 *dma = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03002252 else
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02002253 *dma = pdata->tx_dma_channel;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07002254
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02002255 /* dmaengine filter data for DT and non-DT boot */
2256 if (pdev->dev.of_node)
2257 dma_data->filter_data = "tx";
2258 else
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02002259 dma_data->filter_data = dma;
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02002260
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02002261 /* RX is not valid in DIT mode */
2262 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02002263 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02002264 if (dat)
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02002265 dma_data->addr = dat->start;
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02002266 else
Peter Ujfalusi9ac00132016-06-02 12:55:05 +03002267 dma_data->addr =
2268 mem->start + davinci_mcasp_rxdma_offset(pdata);
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02002269
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02002270 dma = &mcasp->dma_request[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02002271 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
2272 if (res)
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02002273 *dma = res->start;
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02002274 else
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02002275 *dma = pdata->rx_dma_channel;
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02002276
2277 /* dmaengine filter data for DT and non-DT boot */
2278 if (pdev->dev.of_node)
2279 dma_data->filter_data = "rx";
2280 else
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02002281 dma_data->filter_data = dma;
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02002282 }
Peter Ujfalusi453c4992013-11-14 11:35:34 +02002283
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02002284 if (mcasp->version < MCASP_VERSION_3) {
2285 mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02002286 /* dma_params->dma_addr is pointing to the data port address */
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02002287 mcasp->dat_port = true;
2288 } else {
2289 mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
2290 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002291
Jyri Sarhadd55ff82015-09-09 21:27:44 +03002292 /* Allocate memory for long enough list for all possible
2293 * scenarios. Maximum number tdm slots is 32 and there cannot
2294 * be more serializers than given in the configuration. The
2295 * serializer directions could be taken into account, but it
2296 * would make code much more complex and save only couple of
2297 * bytes.
2298 */
2299 mcasp->chconstr[SNDRV_PCM_STREAM_PLAYBACK].list =
Kees Cooka86854d2018-06-12 14:07:58 -07002300 devm_kcalloc(mcasp->dev,
2301 32 + mcasp->num_serializer - 1,
2302 sizeof(unsigned int),
Jyri Sarhadd55ff82015-09-09 21:27:44 +03002303 GFP_KERNEL);
2304
2305 mcasp->chconstr[SNDRV_PCM_STREAM_CAPTURE].list =
Kees Cooka86854d2018-06-12 14:07:58 -07002306 devm_kcalloc(mcasp->dev,
2307 32 + mcasp->num_serializer - 1,
2308 sizeof(unsigned int),
Jyri Sarhadd55ff82015-09-09 21:27:44 +03002309 GFP_KERNEL);
2310
2311 if (!mcasp->chconstr[SNDRV_PCM_STREAM_PLAYBACK].list ||
Christophe Jaillet1b8b68b2017-09-16 07:40:29 +02002312 !mcasp->chconstr[SNDRV_PCM_STREAM_CAPTURE].list) {
2313 ret = -ENOMEM;
2314 goto err;
2315 }
Jyri Sarhadd55ff82015-09-09 21:27:44 +03002316
2317 ret = davinci_mcasp_set_ch_constraints(mcasp);
Jyri Sarha5935a052015-04-23 16:16:05 +03002318 if (ret)
2319 goto err;
2320
Peter Ujfalusi70091a32013-11-14 11:35:29 +02002321 dev_set_drvdata(&pdev->dev, mcasp);
Peter Ujfalusiae726e92013-11-14 11:35:35 +02002322
2323 mcasp_reparent_fck(pdev);
2324
Peter Ujfalusi540f1ba72019-01-03 16:05:52 +02002325 /* All PINS as McASP */
2326 pm_runtime_get_sync(mcasp->dev);
2327 mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
2328 pm_runtime_put(mcasp->dev);
2329
2330 ret = davinci_mcasp_init_gpiochip(mcasp);
2331 if (ret)
2332 goto err;
2333
Peter Ujfalusi764958f2019-06-11 15:29:41 +03002334 ret = davinci_mcasp_get_dt_params(mcasp);
2335 if (ret)
2336 return -EINVAL;
2337
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03002338 ret = devm_snd_soc_register_component(&pdev->dev,
2339 &davinci_mcasp_component,
2340 &davinci_mcasp_dai[pdata->op_mode], 1);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002341
2342 if (ret != 0)
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03002343 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05302344
Jyri Sarha9fbd58cf2015-06-02 23:09:34 +03002345 ret = davinci_mcasp_get_dma_type(mcasp);
2346 switch (ret) {
2347 case PCM_EDMA:
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +03002348 ret = edma_pcm_platform_register(&pdev->dev);
Jyri Sarha9fbd58cf2015-06-02 23:09:34 +03002349 break;
2350 case PCM_SDMA:
Janusz Krzysztofik3e802e92019-06-02 16:55:49 +02002351 ret = sdma_pcm_platform_register(&pdev->dev, "tx", "rx");
Jyri Sarha9fbd58cf2015-06-02 23:09:34 +03002352 break;
2353 default:
2354 dev_err(&pdev->dev, "No DMA controller found (%d)\n", ret);
2355 case -EPROBE_DEFER:
2356 goto err;
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03002357 break;
2358 }
2359
2360 if (ret) {
2361 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03002362 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05302363 }
2364
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002365 return 0;
2366
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03002367err:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05302368 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002369 return ret;
2370}
2371
2372static int davinci_mcasp_remove(struct platform_device *pdev)
2373{
Hebbar, Gururaja10884342012-08-08 20:40:32 +05302374 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002375
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002376 return 0;
2377}
2378
Peter Ujfalusi61754712019-01-03 16:05:50 +02002379#ifdef CONFIG_PM
2380static int davinci_mcasp_runtime_suspend(struct device *dev)
2381{
2382 struct davinci_mcasp *mcasp = dev_get_drvdata(dev);
2383 struct davinci_mcasp_context *context = &mcasp->context;
2384 u32 reg;
2385 int i;
2386
2387 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
2388 context->config_regs[i] = mcasp_get_reg(mcasp, context_regs[i]);
2389
2390 if (mcasp->txnumevt) {
2391 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
2392 context->afifo_regs[0] = mcasp_get_reg(mcasp, reg);
2393 }
2394 if (mcasp->rxnumevt) {
2395 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
2396 context->afifo_regs[1] = mcasp_get_reg(mcasp, reg);
2397 }
2398
2399 for (i = 0; i < mcasp->num_serializer; i++)
2400 context->xrsr_regs[i] = mcasp_get_reg(mcasp,
2401 DAVINCI_MCASP_XRSRCTL_REG(i));
2402
2403 return 0;
2404}
2405
2406static int davinci_mcasp_runtime_resume(struct device *dev)
2407{
2408 struct davinci_mcasp *mcasp = dev_get_drvdata(dev);
2409 struct davinci_mcasp_context *context = &mcasp->context;
2410 u32 reg;
2411 int i;
2412
2413 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
2414 mcasp_set_reg(mcasp, context_regs[i], context->config_regs[i]);
2415
2416 if (mcasp->txnumevt) {
2417 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
2418 mcasp_set_reg(mcasp, reg, context->afifo_regs[0]);
2419 }
2420 if (mcasp->rxnumevt) {
2421 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
2422 mcasp_set_reg(mcasp, reg, context->afifo_regs[1]);
2423 }
2424
2425 for (i = 0; i < mcasp->num_serializer; i++)
2426 mcasp_set_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
2427 context->xrsr_regs[i]);
2428
2429 return 0;
2430}
2431
2432#endif
2433
2434static const struct dev_pm_ops davinci_mcasp_pm_ops = {
2435 SET_RUNTIME_PM_OPS(davinci_mcasp_runtime_suspend,
2436 davinci_mcasp_runtime_resume,
2437 NULL)
2438};
2439
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002440static struct platform_driver davinci_mcasp_driver = {
2441 .probe = davinci_mcasp_probe,
2442 .remove = davinci_mcasp_remove,
2443 .driver = {
2444 .name = "davinci-mcasp",
Peter Ujfalusi61754712019-01-03 16:05:50 +02002445 .pm = &davinci_mcasp_pm_ops,
Sachin Kamatea421eb2013-05-22 16:53:37 +05302446 .of_match_table = mcasp_dt_ids,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002447 },
2448};
2449
Axel Linf9b8a512011-11-25 10:09:27 +08002450module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04002451
2452MODULE_AUTHOR("Steve Chen");
2453MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
2454MODULE_LICENSE("GPL");