blob: e62ee7e56908f9125ccb6deb21130a5d9043fbde [file] [log] [blame]
Thomas Gleixner1f67b5992019-06-04 10:10:57 +02001// SPDX-License-Identifier: GPL-2.0-only
Rabin Vincentd88b25b2010-05-10 23:43:47 +02002/*
3 * Copyright (C) ST-Ericsson SA 2010
4 *
Rabin Vincentd88b25b2010-05-10 23:43:47 +02005 * Author: Hanumath Prasad <hanumath.prasad@stericsson.com> for ST-Ericsson
6 * Author: Rabin Vincent <rabin.vincent@stericsson.com> for ST-Ericsson
7 */
8
Rabin Vincentd88b25b2010-05-10 23:43:47 +02009#include <linux/init.h>
10#include <linux/platform_device.h>
11#include <linux/slab.h>
Linus Walleijcee1b402016-04-05 15:09:09 +020012#include <linux/gpio/driver.h>
Lee Jones3113e672012-09-07 12:14:59 +010013#include <linux/of.h>
Rabin Vincentd88b25b2010-05-10 23:43:47 +020014#include <linux/interrupt.h>
Sundar Iyerc6eda6c2010-12-13 09:33:12 +053015#include <linux/mfd/tc3589x.h>
Linus Walleijcee1b402016-04-05 15:09:09 +020016#include <linux/bitops.h>
Rabin Vincentd88b25b2010-05-10 23:43:47 +020017
18/*
19 * These registers are modified under the irq bus lock and cached to avoid
20 * unnecessary writes in bus_sync_unlock.
21 */
dillon mind284c162020-09-03 15:30:22 +080022enum { REG_IBE, REG_IEV, REG_IS, REG_IE, REG_DIRECT };
Rabin Vincentd88b25b2010-05-10 23:43:47 +020023
dillon mind284c162020-09-03 15:30:22 +080024#define CACHE_NR_REGS 5
Rabin Vincentd88b25b2010-05-10 23:43:47 +020025#define CACHE_NR_BANKS 3
26
Sundar Iyer20406eb2010-12-13 09:33:14 +053027struct tc3589x_gpio {
Rabin Vincentd88b25b2010-05-10 23:43:47 +020028 struct gpio_chip chip;
Sundar Iyer20406eb2010-12-13 09:33:14 +053029 struct tc3589x *tc3589x;
Rabin Vincentd88b25b2010-05-10 23:43:47 +020030 struct device *dev;
31 struct mutex irq_lock;
Rabin Vincentd88b25b2010-05-10 23:43:47 +020032 /* Caches of interrupt control registers for bus_lock */
33 u8 regs[CACHE_NR_REGS][CACHE_NR_BANKS];
34 u8 oldregs[CACHE_NR_REGS][CACHE_NR_BANKS];
35};
36
Linus Walleij0e4011e2016-09-19 10:14:29 +020037static int tc3589x_gpio_get(struct gpio_chip *chip, unsigned int offset)
Rabin Vincentd88b25b2010-05-10 23:43:47 +020038{
Linus Walleijb0d38472015-12-03 15:37:29 +010039 struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(chip);
Sundar Iyer20406eb2010-12-13 09:33:14 +053040 struct tc3589x *tc3589x = tc3589x_gpio->tc3589x;
41 u8 reg = TC3589x_GPIODATA0 + (offset / 8) * 2;
Linus Walleijcee1b402016-04-05 15:09:09 +020042 u8 mask = BIT(offset % 8);
Rabin Vincentd88b25b2010-05-10 23:43:47 +020043 int ret;
44
Sundar Iyer20406eb2010-12-13 09:33:14 +053045 ret = tc3589x_reg_read(tc3589x, reg);
Rabin Vincentd88b25b2010-05-10 23:43:47 +020046 if (ret < 0)
47 return ret;
48
Linus Walleij27ca2262015-12-21 11:42:30 +010049 return !!(ret & mask);
Rabin Vincentd88b25b2010-05-10 23:43:47 +020050}
51
Linus Walleij0e4011e2016-09-19 10:14:29 +020052static void tc3589x_gpio_set(struct gpio_chip *chip, unsigned int offset, int val)
Rabin Vincentd88b25b2010-05-10 23:43:47 +020053{
Linus Walleijb0d38472015-12-03 15:37:29 +010054 struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(chip);
Sundar Iyer20406eb2010-12-13 09:33:14 +053055 struct tc3589x *tc3589x = tc3589x_gpio->tc3589x;
56 u8 reg = TC3589x_GPIODATA0 + (offset / 8) * 2;
Linus Walleij0e4011e2016-09-19 10:14:29 +020057 unsigned int pos = offset % 8;
Linus Walleijcee1b402016-04-05 15:09:09 +020058 u8 data[] = {val ? BIT(pos) : 0, BIT(pos)};
Rabin Vincentd88b25b2010-05-10 23:43:47 +020059
Sundar Iyer20406eb2010-12-13 09:33:14 +053060 tc3589x_block_write(tc3589x, reg, ARRAY_SIZE(data), data);
Rabin Vincentd88b25b2010-05-10 23:43:47 +020061}
62
Sundar Iyer20406eb2010-12-13 09:33:14 +053063static int tc3589x_gpio_direction_output(struct gpio_chip *chip,
Linus Walleij0e4011e2016-09-19 10:14:29 +020064 unsigned int offset, int val)
Rabin Vincentd88b25b2010-05-10 23:43:47 +020065{
Linus Walleijb0d38472015-12-03 15:37:29 +010066 struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(chip);
Sundar Iyer20406eb2010-12-13 09:33:14 +053067 struct tc3589x *tc3589x = tc3589x_gpio->tc3589x;
68 u8 reg = TC3589x_GPIODIR0 + offset / 8;
Linus Walleij0e4011e2016-09-19 10:14:29 +020069 unsigned int pos = offset % 8;
Rabin Vincentd88b25b2010-05-10 23:43:47 +020070
Sundar Iyer20406eb2010-12-13 09:33:14 +053071 tc3589x_gpio_set(chip, offset, val);
Rabin Vincentd88b25b2010-05-10 23:43:47 +020072
Linus Walleijcee1b402016-04-05 15:09:09 +020073 return tc3589x_set_bits(tc3589x, reg, BIT(pos), BIT(pos));
Rabin Vincentd88b25b2010-05-10 23:43:47 +020074}
75
Sundar Iyer20406eb2010-12-13 09:33:14 +053076static int tc3589x_gpio_direction_input(struct gpio_chip *chip,
Linus Walleij0e4011e2016-09-19 10:14:29 +020077 unsigned int offset)
Rabin Vincentd88b25b2010-05-10 23:43:47 +020078{
Linus Walleijb0d38472015-12-03 15:37:29 +010079 struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(chip);
Sundar Iyer20406eb2010-12-13 09:33:14 +053080 struct tc3589x *tc3589x = tc3589x_gpio->tc3589x;
81 u8 reg = TC3589x_GPIODIR0 + offset / 8;
Linus Walleij0e4011e2016-09-19 10:14:29 +020082 unsigned int pos = offset % 8;
Rabin Vincentd88b25b2010-05-10 23:43:47 +020083
Linus Walleijcee1b402016-04-05 15:09:09 +020084 return tc3589x_set_bits(tc3589x, reg, BIT(pos), 0);
Rabin Vincentd88b25b2010-05-10 23:43:47 +020085}
86
Linus Walleij14063d72016-09-19 10:08:56 +020087static int tc3589x_gpio_get_direction(struct gpio_chip *chip,
Linus Walleij0e4011e2016-09-19 10:14:29 +020088 unsigned int offset)
Linus Walleij14063d72016-09-19 10:08:56 +020089{
90 struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(chip);
91 struct tc3589x *tc3589x = tc3589x_gpio->tc3589x;
92 u8 reg = TC3589x_GPIODIR0 + offset / 8;
Linus Walleij0e4011e2016-09-19 10:14:29 +020093 unsigned int pos = offset % 8;
Linus Walleij14063d72016-09-19 10:08:56 +020094 int ret;
95
96 ret = tc3589x_reg_read(tc3589x, reg);
97 if (ret < 0)
98 return ret;
99
Matti Vaittinene42615e2019-11-06 10:54:12 +0200100 if (ret & BIT(pos))
101 return GPIO_LINE_DIRECTION_OUT;
102
103 return GPIO_LINE_DIRECTION_IN;
Linus Walleij14063d72016-09-19 10:08:56 +0200104}
105
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300106static int tc3589x_gpio_set_config(struct gpio_chip *chip, unsigned int offset,
107 unsigned long config)
Linus Walleij8b866b02016-04-05 15:11:11 +0200108{
109 struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(chip);
110 struct tc3589x *tc3589x = tc3589x_gpio->tc3589x;
111 /*
112 * These registers are alterated at each second address
113 * ODM bit 0 = drive to GND or Hi-Z (open drain)
114 * ODM bit 1 = drive to VDD or Hi-Z (open source)
115 */
116 u8 odmreg = TC3589x_GPIOODM0 + (offset / 8) * 2;
117 u8 odereg = TC3589x_GPIOODE0 + (offset / 8) * 2;
Linus Walleij0e4011e2016-09-19 10:14:29 +0200118 unsigned int pos = offset % 8;
Linus Walleij8b866b02016-04-05 15:11:11 +0200119 int ret;
120
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300121 switch (pinconf_to_config_param(config)) {
122 case PIN_CONFIG_DRIVE_OPEN_DRAIN:
Linus Walleij8b866b02016-04-05 15:11:11 +0200123 /* Set open drain mode */
124 ret = tc3589x_set_bits(tc3589x, odmreg, BIT(pos), 0);
125 if (ret)
126 return ret;
127 /* Enable open drain/source mode */
128 return tc3589x_set_bits(tc3589x, odereg, BIT(pos), BIT(pos));
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300129 case PIN_CONFIG_DRIVE_OPEN_SOURCE:
Linus Walleij8b866b02016-04-05 15:11:11 +0200130 /* Set open source mode */
131 ret = tc3589x_set_bits(tc3589x, odmreg, BIT(pos), BIT(pos));
132 if (ret)
133 return ret;
134 /* Enable open drain/source mode */
135 return tc3589x_set_bits(tc3589x, odereg, BIT(pos), BIT(pos));
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300136 case PIN_CONFIG_DRIVE_PUSH_PULL:
Linus Walleij8b866b02016-04-05 15:11:11 +0200137 /* Disable open drain/source mode */
138 return tc3589x_set_bits(tc3589x, odereg, BIT(pos), 0);
139 default:
140 break;
141 }
142 return -ENOTSUPP;
143}
144
Julia Lawalle35b5ab2016-09-11 14:14:37 +0200145static const struct gpio_chip template_chip = {
Sundar Iyer20406eb2010-12-13 09:33:14 +0530146 .label = "tc3589x",
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200147 .owner = THIS_MODULE,
Sundar Iyer20406eb2010-12-13 09:33:14 +0530148 .get = tc3589x_gpio_get,
Sundar Iyer20406eb2010-12-13 09:33:14 +0530149 .set = tc3589x_gpio_set,
Linus Walleij14063d72016-09-19 10:08:56 +0200150 .direction_output = tc3589x_gpio_direction_output,
151 .direction_input = tc3589x_gpio_direction_input,
152 .get_direction = tc3589x_gpio_get_direction,
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300153 .set_config = tc3589x_gpio_set_config,
Linus Walleij9fb1f392013-12-04 14:42:46 +0100154 .can_sleep = true,
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200155};
156
Lennert Buytenhek33fcc1b2011-01-12 17:00:19 -0800157static int tc3589x_gpio_irq_set_type(struct irq_data *d, unsigned int type)
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200158{
Linus Walleijcf42f1c2014-04-09 13:38:33 +0200159 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijb0d38472015-12-03 15:37:29 +0100160 struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(gc);
Lee Jonesefe4c942012-09-07 12:14:58 +0100161 int offset = d->hwirq;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200162 int regoffset = offset / 8;
Linus Walleijcee1b402016-04-05 15:09:09 +0200163 int mask = BIT(offset % 8);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200164
165 if (type == IRQ_TYPE_EDGE_BOTH) {
Sundar Iyer20406eb2010-12-13 09:33:14 +0530166 tc3589x_gpio->regs[REG_IBE][regoffset] |= mask;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200167 return 0;
168 }
169
Sundar Iyer20406eb2010-12-13 09:33:14 +0530170 tc3589x_gpio->regs[REG_IBE][regoffset] &= ~mask;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200171
172 if (type == IRQ_TYPE_LEVEL_LOW || type == IRQ_TYPE_LEVEL_HIGH)
Sundar Iyer20406eb2010-12-13 09:33:14 +0530173 tc3589x_gpio->regs[REG_IS][regoffset] |= mask;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200174 else
Sundar Iyer20406eb2010-12-13 09:33:14 +0530175 tc3589x_gpio->regs[REG_IS][regoffset] &= ~mask;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200176
177 if (type == IRQ_TYPE_EDGE_RISING || type == IRQ_TYPE_LEVEL_HIGH)
Sundar Iyer20406eb2010-12-13 09:33:14 +0530178 tc3589x_gpio->regs[REG_IEV][regoffset] |= mask;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200179 else
Sundar Iyer20406eb2010-12-13 09:33:14 +0530180 tc3589x_gpio->regs[REG_IEV][regoffset] &= ~mask;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200181
182 return 0;
183}
184
Lennert Buytenhek33fcc1b2011-01-12 17:00:19 -0800185static void tc3589x_gpio_irq_lock(struct irq_data *d)
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200186{
Linus Walleijcf42f1c2014-04-09 13:38:33 +0200187 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijb0d38472015-12-03 15:37:29 +0100188 struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(gc);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200189
Sundar Iyer20406eb2010-12-13 09:33:14 +0530190 mutex_lock(&tc3589x_gpio->irq_lock);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200191}
192
Lennert Buytenhek33fcc1b2011-01-12 17:00:19 -0800193static void tc3589x_gpio_irq_sync_unlock(struct irq_data *d)
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200194{
Linus Walleijcf42f1c2014-04-09 13:38:33 +0200195 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijb0d38472015-12-03 15:37:29 +0100196 struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(gc);
Sundar Iyer20406eb2010-12-13 09:33:14 +0530197 struct tc3589x *tc3589x = tc3589x_gpio->tc3589x;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200198 static const u8 regmap[] = {
Sundar Iyer20406eb2010-12-13 09:33:14 +0530199 [REG_IBE] = TC3589x_GPIOIBE0,
200 [REG_IEV] = TC3589x_GPIOIEV0,
201 [REG_IS] = TC3589x_GPIOIS0,
202 [REG_IE] = TC3589x_GPIOIE0,
dillon mind284c162020-09-03 15:30:22 +0800203 [REG_DIRECT] = TC3589x_DIRECT0,
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200204 };
205 int i, j;
206
207 for (i = 0; i < CACHE_NR_REGS; i++) {
208 for (j = 0; j < CACHE_NR_BANKS; j++) {
Sundar Iyer20406eb2010-12-13 09:33:14 +0530209 u8 old = tc3589x_gpio->oldregs[i][j];
210 u8 new = tc3589x_gpio->regs[i][j];
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200211
212 if (new == old)
213 continue;
214
Sundar Iyer20406eb2010-12-13 09:33:14 +0530215 tc3589x_gpio->oldregs[i][j] = new;
dillon min214b0e12020-09-03 15:30:21 +0800216 tc3589x_reg_write(tc3589x, regmap[i] + j, new);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200217 }
218 }
219
Sundar Iyer20406eb2010-12-13 09:33:14 +0530220 mutex_unlock(&tc3589x_gpio->irq_lock);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200221}
222
Lennert Buytenhek33fcc1b2011-01-12 17:00:19 -0800223static void tc3589x_gpio_irq_mask(struct irq_data *d)
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200224{
Linus Walleijcf42f1c2014-04-09 13:38:33 +0200225 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijb0d38472015-12-03 15:37:29 +0100226 struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(gc);
Lee Jonesefe4c942012-09-07 12:14:58 +0100227 int offset = d->hwirq;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200228 int regoffset = offset / 8;
Linus Walleijcee1b402016-04-05 15:09:09 +0200229 int mask = BIT(offset % 8);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200230
Sundar Iyer20406eb2010-12-13 09:33:14 +0530231 tc3589x_gpio->regs[REG_IE][regoffset] &= ~mask;
dillon mind284c162020-09-03 15:30:22 +0800232 tc3589x_gpio->regs[REG_DIRECT][regoffset] |= mask;
Linus Walleij3c925062022-10-03 09:45:20 +0200233 gpiochip_disable_irq(gc, offset);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200234}
235
Lennert Buytenhek33fcc1b2011-01-12 17:00:19 -0800236static void tc3589x_gpio_irq_unmask(struct irq_data *d)
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200237{
Linus Walleijcf42f1c2014-04-09 13:38:33 +0200238 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijb0d38472015-12-03 15:37:29 +0100239 struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(gc);
Lee Jonesefe4c942012-09-07 12:14:58 +0100240 int offset = d->hwirq;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200241 int regoffset = offset / 8;
Linus Walleijcee1b402016-04-05 15:09:09 +0200242 int mask = BIT(offset % 8);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200243
Linus Walleij3c925062022-10-03 09:45:20 +0200244 gpiochip_enable_irq(gc, offset);
Sundar Iyer20406eb2010-12-13 09:33:14 +0530245 tc3589x_gpio->regs[REG_IE][regoffset] |= mask;
dillon mind284c162020-09-03 15:30:22 +0800246 tc3589x_gpio->regs[REG_DIRECT][regoffset] &= ~mask;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200247}
248
Linus Walleij3c925062022-10-03 09:45:20 +0200249static const struct irq_chip tc3589x_gpio_irq_chip = {
Sundar Iyer20406eb2010-12-13 09:33:14 +0530250 .name = "tc3589x-gpio",
Lennert Buytenhek33fcc1b2011-01-12 17:00:19 -0800251 .irq_bus_lock = tc3589x_gpio_irq_lock,
252 .irq_bus_sync_unlock = tc3589x_gpio_irq_sync_unlock,
253 .irq_mask = tc3589x_gpio_irq_mask,
254 .irq_unmask = tc3589x_gpio_irq_unmask,
255 .irq_set_type = tc3589x_gpio_irq_set_type,
Linus Walleij3c925062022-10-03 09:45:20 +0200256 .flags = IRQCHIP_IMMUTABLE,
257 GPIOCHIP_IRQ_RESOURCE_HELPERS,
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200258};
259
Sundar Iyer20406eb2010-12-13 09:33:14 +0530260static irqreturn_t tc3589x_gpio_irq(int irq, void *dev)
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200261{
Sundar Iyer20406eb2010-12-13 09:33:14 +0530262 struct tc3589x_gpio *tc3589x_gpio = dev;
263 struct tc3589x *tc3589x = tc3589x_gpio->tc3589x;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200264 u8 status[CACHE_NR_BANKS];
265 int ret;
266 int i;
267
Sundar Iyer20406eb2010-12-13 09:33:14 +0530268 ret = tc3589x_block_read(tc3589x, TC3589x_GPIOMIS0,
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200269 ARRAY_SIZE(status), status);
270 if (ret < 0)
271 return IRQ_NONE;
272
273 for (i = 0; i < ARRAY_SIZE(status); i++) {
274 unsigned int stat = status[i];
275 if (!stat)
276 continue;
277
278 while (stat) {
279 int bit = __ffs(stat);
280 int line = i * 8 + bit;
Thierry Redingf0fbe7b2017-11-07 19:15:47 +0100281 int irq = irq_find_mapping(tc3589x_gpio->chip.irq.domain,
Linus Walleijcf42f1c2014-04-09 13:38:33 +0200282 line);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200283
Linus Walleije3003762013-10-11 19:06:12 +0200284 handle_nested_irq(irq);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200285 stat &= ~(1 << bit);
286 }
287
Sundar Iyer20406eb2010-12-13 09:33:14 +0530288 tc3589x_reg_write(tc3589x, TC3589x_GPIOIC0 + i, status[i]);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200289 }
290
291 return IRQ_HANDLED;
292}
293
Bill Pemberton38363092012-11-19 13:22:34 -0500294static int tc3589x_gpio_probe(struct platform_device *pdev)
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200295{
Sundar Iyer20406eb2010-12-13 09:33:14 +0530296 struct tc3589x *tc3589x = dev_get_drvdata(pdev->dev.parent);
Lee Jones3113e672012-09-07 12:14:59 +0100297 struct device_node *np = pdev->dev.of_node;
Sundar Iyer20406eb2010-12-13 09:33:14 +0530298 struct tc3589x_gpio *tc3589x_gpio;
Linus Walleij0fcfd9a2020-07-16 11:34:59 +0200299 struct gpio_irq_chip *girq;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200300 int ret;
301 int irq;
302
Linus Walleij53e41f52014-12-15 10:39:47 +0100303 if (!np) {
304 dev_err(&pdev->dev, "No Device Tree node found\n");
Lee Jones3113e672012-09-07 12:14:59 +0100305 return -EINVAL;
306 }
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200307
308 irq = platform_get_irq(pdev, 0);
309 if (irq < 0)
310 return irq;
311
Linus Walleij033f2752014-04-09 12:38:56 +0200312 tc3589x_gpio = devm_kzalloc(&pdev->dev, sizeof(struct tc3589x_gpio),
313 GFP_KERNEL);
Sundar Iyer20406eb2010-12-13 09:33:14 +0530314 if (!tc3589x_gpio)
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200315 return -ENOMEM;
316
Sundar Iyer20406eb2010-12-13 09:33:14 +0530317 mutex_init(&tc3589x_gpio->irq_lock);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200318
Sundar Iyer20406eb2010-12-13 09:33:14 +0530319 tc3589x_gpio->dev = &pdev->dev;
320 tc3589x_gpio->tc3589x = tc3589x;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200321
Sundar Iyer20406eb2010-12-13 09:33:14 +0530322 tc3589x_gpio->chip = template_chip;
323 tc3589x_gpio->chip.ngpio = tc3589x->num_gpio;
Linus Walleij58383c782015-11-04 09:56:26 +0100324 tc3589x_gpio->chip.parent = &pdev->dev;
Linus Walleij90f2d0f2014-10-28 11:06:56 +0100325 tc3589x_gpio->chip.base = -1;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200326
Linus Walleij0fcfd9a2020-07-16 11:34:59 +0200327 girq = &tc3589x_gpio->chip.irq;
Linus Walleij3c925062022-10-03 09:45:20 +0200328 gpio_irq_chip_set_chip(girq, &tc3589x_gpio_irq_chip);
Linus Walleij0fcfd9a2020-07-16 11:34:59 +0200329 /* This will let us handle the parent IRQ in the driver */
330 girq->parent_handler = NULL;
331 girq->num_parents = 0;
332 girq->parents = NULL;
333 girq->default_type = IRQ_TYPE_NONE;
334 girq->handler = handle_simple_irq;
335 girq->threaded = true;
336
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200337 /* Bring the GPIO module out of reset */
Sundar Iyer20406eb2010-12-13 09:33:14 +0530338 ret = tc3589x_set_bits(tc3589x, TC3589x_RSTCTRL,
339 TC3589x_RSTCTRL_GPIRST, 0);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200340 if (ret < 0)
Linus Walleij033f2752014-04-09 12:38:56 +0200341 return ret;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200342
dillon mind284c162020-09-03 15:30:22 +0800343 /* For tc35894, have to disable Direct KBD interrupts,
344 * else IRQST will always be 0x20, IRQN low level, can't
345 * clear the irq status.
346 * TODO: need more test on other tc3589x chip.
347 *
348 */
349 ret = tc3589x_reg_write(tc3589x, TC3589x_DKBDMSK,
350 TC3589x_DKBDMSK_ELINT | TC3589x_DKBDMSK_EINT);
351 if (ret < 0)
352 return ret;
353
Linus Walleij033f2752014-04-09 12:38:56 +0200354 ret = devm_request_threaded_irq(&pdev->dev,
355 irq, NULL, tc3589x_gpio_irq,
356 IRQF_ONESHOT, "tc3589x-gpio",
357 tc3589x_gpio);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200358 if (ret) {
359 dev_err(&pdev->dev, "unable to get irq: %d\n", ret);
Linus Walleij033f2752014-04-09 12:38:56 +0200360 return ret;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200361 }
362
Alexandru Ardelean36606602021-05-15 13:58:31 +0300363 return devm_gpiochip_add_data(&pdev->dev, &tc3589x_gpio->chip, tc3589x_gpio);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200364}
365
Sundar Iyer20406eb2010-12-13 09:33:14 +0530366static struct platform_driver tc3589x_gpio_driver = {
367 .driver.name = "tc3589x-gpio",
Sundar Iyer20406eb2010-12-13 09:33:14 +0530368 .probe = tc3589x_gpio_probe,
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200369};
370
Sundar Iyer20406eb2010-12-13 09:33:14 +0530371static int __init tc3589x_gpio_init(void)
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200372{
Sundar Iyer20406eb2010-12-13 09:33:14 +0530373 return platform_driver_register(&tc3589x_gpio_driver);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200374}
Sundar Iyer20406eb2010-12-13 09:33:14 +0530375subsys_initcall(tc3589x_gpio_init);