Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 1 | /* |
Borislav Petkov | 940b2f2 | 2017-02-18 12:31:40 +0100 | [diff] [blame] | 2 | * Support cstate residency counters |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2015, Intel Corp. |
| 5 | * Author: Kan Liang (kan.liang@intel.com) |
| 6 | * |
| 7 | * This library is free software; you can redistribute it and/or |
| 8 | * modify it under the terms of the GNU Library General Public |
| 9 | * License as published by the Free Software Foundation; either |
| 10 | * version 2 of the License, or (at your option) any later version. |
| 11 | * |
| 12 | * This library is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 15 | * Library General Public License for more details. |
| 16 | * |
| 17 | */ |
| 18 | |
| 19 | /* |
| 20 | * This file export cstate related free running (read-only) counters |
| 21 | * for perf. These counters may be use simultaneously by other tools, |
| 22 | * such as turbostat. However, it still make sense to implement them |
| 23 | * in perf. Because we can conveniently collect them together with |
| 24 | * other events, and allow to use them from tools without special MSR |
| 25 | * access code. |
| 26 | * |
| 27 | * The events only support system-wide mode counting. There is no |
| 28 | * sampling support because it is not supported by the hardware. |
| 29 | * |
| 30 | * According to counters' scope and category, two PMUs are registered |
| 31 | * with the perf_event core subsystem. |
| 32 | * - 'cstate_core': The counter is available for each physical core. |
| 33 | * The counters include CORE_C*_RESIDENCY. |
| 34 | * - 'cstate_pkg': The counter is available for each physical package. |
| 35 | * The counters include PKG_C*_RESIDENCY. |
| 36 | * |
| 37 | * All of these counters are specified in the IntelĀ® 64 and IA-32 |
| 38 | * Architectures Software Developer.s Manual Vol3b. |
| 39 | * |
| 40 | * Model specific counters: |
| 41 | * MSR_CORE_C1_RES: CORE C1 Residency Counter |
| 42 | * perf code: 0x00 |
Kan Liang | 2da202a | 2022-03-15 10:45:58 -0700 | [diff] [blame] | 43 | * Available model: SLM,AMT,GLM,CNL,ICX,TNT,ADL,RPL |
Zhang Rui | 2657986 | 2024-06-28 11:17:58 +0800 | [diff] [blame] | 44 | * MTL,SRF,GRR,ARL,LNL |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 45 | * Scope: Core (each processor core has a MSR) |
| 46 | * MSR_CORE_C3_RESIDENCY: CORE C3 Residency Counter |
| 47 | * perf code: 0x01 |
Harry Pan | 1159e094 | 2018-03-09 20:15:48 +0800 | [diff] [blame] | 48 | * Available model: NHM,WSM,SNB,IVB,HSW,BDW,SKL,GLM, |
Kan Liang | ecf71fb | 2020-01-28 10:31:18 -0800 | [diff] [blame] | 49 | * CNL,KBL,CML,TNT |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 50 | * Scope: Core |
| 51 | * MSR_CORE_C6_RESIDENCY: CORE C6 Residency Counter |
| 52 | * perf code: 0x02 |
Harry Pan | 1159e094 | 2018-03-09 20:15:48 +0800 | [diff] [blame] | 53 | * Available model: SLM,AMT,NHM,WSM,SNB,IVB,HSW,BDW, |
Zhang Rui | 87bf399 | 2021-06-25 21:32:47 +0800 | [diff] [blame] | 54 | * SKL,KNL,GLM,CNL,KBL,CML,ICL,ICX, |
Kan Liang | bbb9686 | 2023-11-16 06:22:45 -0800 | [diff] [blame] | 55 | * TGL,TNT,RKL,ADL,RPL,SPR,MTL,SRF, |
Zhang Rui | 2657986 | 2024-06-28 11:17:58 +0800 | [diff] [blame] | 56 | * GRR,ARL,LNL |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 57 | * Scope: Core |
| 58 | * MSR_CORE_C7_RESIDENCY: CORE C7 Residency Counter |
| 59 | * perf code: 0x03 |
Kan Liang | f1857a2 | 2019-10-08 08:50:07 -0700 | [diff] [blame] | 60 | * Available model: SNB,IVB,HSW,BDW,SKL,CNL,KBL,CML, |
Zhang Rui | 2657986 | 2024-06-28 11:17:58 +0800 | [diff] [blame] | 61 | * ICL,TGL,RKL,ADL,RPL,MTL,ARL,LNL |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 62 | * Scope: Core |
| 63 | * MSR_PKG_C2_RESIDENCY: Package C2 Residency Counter. |
| 64 | * perf code: 0x00 |
Kan Liang | 1ffa6c0 | 2019-10-08 08:50:05 -0700 | [diff] [blame] | 65 | * Available model: SNB,IVB,HSW,BDW,SKL,KNL,GLM,CNL, |
Kan Liang | 2da202a | 2022-03-15 10:45:58 -0700 | [diff] [blame] | 66 | * KBL,CML,ICL,ICX,TGL,TNT,RKL,ADL, |
Zhenyu Wang | b1d0e15 | 2024-07-17 11:16:09 +0800 | [diff] [blame] | 67 | * RPL,SPR,MTL,ARL,LNL,SRF |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 68 | * Scope: Package (physical package) |
| 69 | * MSR_PKG_C3_RESIDENCY: Package C3 Residency Counter. |
| 70 | * perf code: 0x01 |
Harry Pan | 1159e094 | 2018-03-09 20:15:48 +0800 | [diff] [blame] | 71 | * Available model: NHM,WSM,SNB,IVB,HSW,BDW,SKL,KNL, |
Kan Liang | d0ca946 | 2021-04-12 07:31:04 -0700 | [diff] [blame] | 72 | * GLM,CNL,KBL,CML,ICL,TGL,TNT,RKL, |
Zhang Rui | 2657986 | 2024-06-28 11:17:58 +0800 | [diff] [blame] | 73 | * ADL,RPL,MTL,ARL,LNL |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 74 | * Scope: Package (physical package) |
| 75 | * MSR_PKG_C6_RESIDENCY: Package C6 Residency Counter. |
| 76 | * perf code: 0x02 |
Kan Liang | ecf71fb | 2020-01-28 10:31:18 -0800 | [diff] [blame] | 77 | * Available model: SLM,AMT,NHM,WSM,SNB,IVB,HSW,BDW, |
Zhang Rui | 87bf399 | 2021-06-25 21:32:47 +0800 | [diff] [blame] | 78 | * SKL,KNL,GLM,CNL,KBL,CML,ICL,ICX, |
Zhang Rui | a310007 | 2024-06-28 11:17:57 +0800 | [diff] [blame] | 79 | * TGL,TNT,RKL,ADL,RPL,SPR,MTL,SRF, |
Zhang Rui | 2657986 | 2024-06-28 11:17:58 +0800 | [diff] [blame] | 80 | * ARL,LNL |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 81 | * Scope: Package (physical package) |
| 82 | * MSR_PKG_C7_RESIDENCY: Package C7 Residency Counter. |
| 83 | * perf code: 0x03 |
Kan Liang | 1ffa6c0 | 2019-10-08 08:50:05 -0700 | [diff] [blame] | 84 | * Available model: NHM,WSM,SNB,IVB,HSW,BDW,SKL,CNL, |
Zhang Rui | 2c3aedd | 2024-06-28 11:17:56 +0800 | [diff] [blame] | 85 | * KBL,CML,ICL,TGL,RKL |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 86 | * Scope: Package (physical package) |
| 87 | * MSR_PKG_C8_RESIDENCY: Package C8 Residency Counter. |
| 88 | * perf code: 0x04 |
Kan Liang | d0ca946 | 2021-04-12 07:31:04 -0700 | [diff] [blame] | 89 | * Available model: HSW ULT,KBL,CNL,CML,ICL,TGL,RKL, |
Zhang Rui | a310007 | 2024-06-28 11:17:57 +0800 | [diff] [blame] | 90 | * ADL,RPL,MTL,ARL |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 91 | * Scope: Package (physical package) |
| 92 | * MSR_PKG_C9_RESIDENCY: Package C9 Residency Counter. |
| 93 | * perf code: 0x05 |
Zhang Rui | 2c3aedd | 2024-06-28 11:17:56 +0800 | [diff] [blame] | 94 | * Available model: HSW ULT,KBL,CNL,CML,ICL,TGL,RKL |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 95 | * Scope: Package (physical package) |
| 96 | * MSR_PKG_C10_RESIDENCY: Package C10 Residency Counter. |
| 97 | * perf code: 0x06 |
Kan Liang | ecf71fb | 2020-01-28 10:31:18 -0800 | [diff] [blame] | 98 | * Available model: HSW ULT,KBL,GLM,CNL,CML,ICL,TGL, |
Zhang Rui | 2657986 | 2024-06-28 11:17:58 +0800 | [diff] [blame] | 99 | * TNT,RKL,ADL,RPL,MTL,ARL,LNL |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 100 | * Scope: Package (physical package) |
Kan Liang | 3877d55 | 2023-11-16 06:22:44 -0800 | [diff] [blame] | 101 | * MSR_MODULE_C6_RES_MS: Module C6 Residency Counter. |
| 102 | * perf code: 0x00 |
Kan Liang | bbb9686 | 2023-11-16 06:22:45 -0800 | [diff] [blame] | 103 | * Available model: SRF,GRR |
Kan Liang | 3877d55 | 2023-11-16 06:22:44 -0800 | [diff] [blame] | 104 | * Scope: A cluster of cores shared L2 cache |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 105 | * |
| 106 | */ |
| 107 | |
| 108 | #include <linux/module.h> |
| 109 | #include <linux/slab.h> |
| 110 | #include <linux/perf_event.h> |
Peter Zijlstra | a5f8129 | 2018-04-20 14:25:48 +0200 | [diff] [blame] | 111 | #include <linux/nospec.h> |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 112 | #include <asm/cpu_device_id.h> |
Dave Hansen | bf4ad54 | 2016-06-02 17:19:40 -0700 | [diff] [blame] | 113 | #include <asm/intel-family.h> |
Borislav Petkov | 27f6d22 | 2016-02-10 10:55:23 +0100 | [diff] [blame] | 114 | #include "../perf_event.h" |
Jiri Olsa | 8f2a28c | 2019-06-16 16:03:53 +0200 | [diff] [blame] | 115 | #include "../probe.h" |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 116 | |
Jeff Johnson | dc8e5df | 2024-05-30 13:42:51 -0700 | [diff] [blame] | 117 | MODULE_DESCRIPTION("Support for Intel cstate performance events"); |
Thomas Gleixner | c7afba3 | 2016-03-20 18:59:04 +0000 | [diff] [blame] | 118 | MODULE_LICENSE("GPL"); |
| 119 | |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 120 | #define DEFINE_CSTATE_FORMAT_ATTR(_var, _name, _format) \ |
Sami Tolvanen | ebd19fc | 2020-11-13 10:31:26 -0800 | [diff] [blame] | 121 | static ssize_t __cstate_##_var##_show(struct device *dev, \ |
| 122 | struct device_attribute *attr, \ |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 123 | char *page) \ |
| 124 | { \ |
| 125 | BUILD_BUG_ON(sizeof(_format) >= PAGE_SIZE); \ |
| 126 | return sprintf(page, _format "\n"); \ |
| 127 | } \ |
Sami Tolvanen | ebd19fc | 2020-11-13 10:31:26 -0800 | [diff] [blame] | 128 | static struct device_attribute format_attr_##_var = \ |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 129 | __ATTR(_name, 0444, __cstate_##_var##_show, NULL) |
| 130 | |
Thomas Gleixner | 424646e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 131 | /* Model -> events mapping */ |
| 132 | struct cstate_model { |
| 133 | unsigned long core_events; |
| 134 | unsigned long pkg_events; |
Kan Liang | 3877d55 | 2023-11-16 06:22:44 -0800 | [diff] [blame] | 135 | unsigned long module_events; |
Thomas Gleixner | 424646e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 136 | unsigned long quirks; |
| 137 | }; |
| 138 | |
| 139 | /* Quirk flags */ |
| 140 | #define SLM_PKG_C6_USE_C7_MSR (1UL << 0) |
Lukasz Odzioba | 889882b | 2016-10-04 18:26:26 +0200 | [diff] [blame] | 141 | #define KNL_CORE_C6_MSR (1UL << 1) |
Thomas Gleixner | 424646e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 142 | |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 143 | /* cstate_core PMU */ |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 144 | static struct pmu cstate_core_pmu; |
| 145 | static bool has_cstate_core; |
| 146 | |
Thomas Gleixner | 424646e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 147 | enum perf_cstate_core_events { |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 148 | PERF_CSTATE_CORE_C1_RES = 0, |
| 149 | PERF_CSTATE_CORE_C3_RES, |
| 150 | PERF_CSTATE_CORE_C6_RES, |
| 151 | PERF_CSTATE_CORE_C7_RES, |
| 152 | |
| 153 | PERF_CSTATE_CORE_EVENT_MAX, |
| 154 | }; |
| 155 | |
Jiri Olsa | 8f2a28c | 2019-06-16 16:03:53 +0200 | [diff] [blame] | 156 | PMU_EVENT_ATTR_STRING(c1-residency, attr_cstate_core_c1, "event=0x00"); |
| 157 | PMU_EVENT_ATTR_STRING(c3-residency, attr_cstate_core_c3, "event=0x01"); |
| 158 | PMU_EVENT_ATTR_STRING(c6-residency, attr_cstate_core_c6, "event=0x02"); |
| 159 | PMU_EVENT_ATTR_STRING(c7-residency, attr_cstate_core_c7, "event=0x03"); |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 160 | |
Jiri Olsa | 8f2a28c | 2019-06-16 16:03:53 +0200 | [diff] [blame] | 161 | static unsigned long core_msr_mask; |
| 162 | |
| 163 | PMU_EVENT_GROUP(events, cstate_core_c1); |
| 164 | PMU_EVENT_GROUP(events, cstate_core_c3); |
| 165 | PMU_EVENT_GROUP(events, cstate_core_c6); |
| 166 | PMU_EVENT_GROUP(events, cstate_core_c7); |
| 167 | |
| 168 | static bool test_msr(int idx, void *data) |
| 169 | { |
| 170 | return test_bit(idx, (unsigned long *) data); |
| 171 | } |
| 172 | |
| 173 | static struct perf_msr core_msr[] = { |
| 174 | [PERF_CSTATE_CORE_C1_RES] = { MSR_CORE_C1_RES, &group_cstate_core_c1, test_msr }, |
| 175 | [PERF_CSTATE_CORE_C3_RES] = { MSR_CORE_C3_RESIDENCY, &group_cstate_core_c3, test_msr }, |
| 176 | [PERF_CSTATE_CORE_C6_RES] = { MSR_CORE_C6_RESIDENCY, &group_cstate_core_c6, test_msr }, |
| 177 | [PERF_CSTATE_CORE_C7_RES] = { MSR_CORE_C7_RESIDENCY, &group_cstate_core_c7, test_msr }, |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 178 | }; |
| 179 | |
Jiri Olsa | 8f2a28c | 2019-06-16 16:03:53 +0200 | [diff] [blame] | 180 | static struct attribute *attrs_empty[] = { |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 181 | NULL, |
| 182 | }; |
| 183 | |
Jiri Olsa | 8f2a28c | 2019-06-16 16:03:53 +0200 | [diff] [blame] | 184 | /* |
| 185 | * There are no default events, but we need to create |
| 186 | * "events" group (with empty attrs) before updating |
| 187 | * it with detected events. |
| 188 | */ |
Kan Liang | 243218c | 2023-11-16 06:22:42 -0800 | [diff] [blame] | 189 | static struct attribute_group cstate_events_attr_group = { |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 190 | .name = "events", |
Jiri Olsa | 8f2a28c | 2019-06-16 16:03:53 +0200 | [diff] [blame] | 191 | .attrs = attrs_empty, |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 192 | }; |
| 193 | |
Kan Liang | 243218c | 2023-11-16 06:22:42 -0800 | [diff] [blame] | 194 | DEFINE_CSTATE_FORMAT_ATTR(cstate_event, event, "config:0-63"); |
| 195 | static struct attribute *cstate_format_attrs[] = { |
| 196 | &format_attr_cstate_event.attr, |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 197 | NULL, |
| 198 | }; |
| 199 | |
Kan Liang | 243218c | 2023-11-16 06:22:42 -0800 | [diff] [blame] | 200 | static struct attribute_group cstate_format_attr_group = { |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 201 | .name = "format", |
Kan Liang | 243218c | 2023-11-16 06:22:42 -0800 | [diff] [blame] | 202 | .attrs = cstate_format_attrs, |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 203 | }; |
| 204 | |
Kan Liang | 243218c | 2023-11-16 06:22:42 -0800 | [diff] [blame] | 205 | static const struct attribute_group *cstate_attr_groups[] = { |
| 206 | &cstate_events_attr_group, |
| 207 | &cstate_format_attr_group, |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 208 | NULL, |
| 209 | }; |
| 210 | |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 211 | /* cstate_pkg PMU */ |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 212 | static struct pmu cstate_pkg_pmu; |
| 213 | static bool has_cstate_pkg; |
| 214 | |
Thomas Gleixner | 424646e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 215 | enum perf_cstate_pkg_events { |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 216 | PERF_CSTATE_PKG_C2_RES = 0, |
| 217 | PERF_CSTATE_PKG_C3_RES, |
| 218 | PERF_CSTATE_PKG_C6_RES, |
| 219 | PERF_CSTATE_PKG_C7_RES, |
| 220 | PERF_CSTATE_PKG_C8_RES, |
| 221 | PERF_CSTATE_PKG_C9_RES, |
| 222 | PERF_CSTATE_PKG_C10_RES, |
| 223 | |
| 224 | PERF_CSTATE_PKG_EVENT_MAX, |
| 225 | }; |
| 226 | |
Jiri Olsa | 8f2a28c | 2019-06-16 16:03:53 +0200 | [diff] [blame] | 227 | PMU_EVENT_ATTR_STRING(c2-residency, attr_cstate_pkg_c2, "event=0x00"); |
| 228 | PMU_EVENT_ATTR_STRING(c3-residency, attr_cstate_pkg_c3, "event=0x01"); |
| 229 | PMU_EVENT_ATTR_STRING(c6-residency, attr_cstate_pkg_c6, "event=0x02"); |
| 230 | PMU_EVENT_ATTR_STRING(c7-residency, attr_cstate_pkg_c7, "event=0x03"); |
| 231 | PMU_EVENT_ATTR_STRING(c8-residency, attr_cstate_pkg_c8, "event=0x04"); |
| 232 | PMU_EVENT_ATTR_STRING(c9-residency, attr_cstate_pkg_c9, "event=0x05"); |
| 233 | PMU_EVENT_ATTR_STRING(c10-residency, attr_cstate_pkg_c10, "event=0x06"); |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 234 | |
Jiri Olsa | 8f2a28c | 2019-06-16 16:03:53 +0200 | [diff] [blame] | 235 | static unsigned long pkg_msr_mask; |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 236 | |
Jiri Olsa | 8f2a28c | 2019-06-16 16:03:53 +0200 | [diff] [blame] | 237 | PMU_EVENT_GROUP(events, cstate_pkg_c2); |
| 238 | PMU_EVENT_GROUP(events, cstate_pkg_c3); |
| 239 | PMU_EVENT_GROUP(events, cstate_pkg_c6); |
| 240 | PMU_EVENT_GROUP(events, cstate_pkg_c7); |
| 241 | PMU_EVENT_GROUP(events, cstate_pkg_c8); |
| 242 | PMU_EVENT_GROUP(events, cstate_pkg_c9); |
| 243 | PMU_EVENT_GROUP(events, cstate_pkg_c10); |
| 244 | |
| 245 | static struct perf_msr pkg_msr[] = { |
| 246 | [PERF_CSTATE_PKG_C2_RES] = { MSR_PKG_C2_RESIDENCY, &group_cstate_pkg_c2, test_msr }, |
| 247 | [PERF_CSTATE_PKG_C3_RES] = { MSR_PKG_C3_RESIDENCY, &group_cstate_pkg_c3, test_msr }, |
| 248 | [PERF_CSTATE_PKG_C6_RES] = { MSR_PKG_C6_RESIDENCY, &group_cstate_pkg_c6, test_msr }, |
| 249 | [PERF_CSTATE_PKG_C7_RES] = { MSR_PKG_C7_RESIDENCY, &group_cstate_pkg_c7, test_msr }, |
| 250 | [PERF_CSTATE_PKG_C8_RES] = { MSR_PKG_C8_RESIDENCY, &group_cstate_pkg_c8, test_msr }, |
| 251 | [PERF_CSTATE_PKG_C9_RES] = { MSR_PKG_C9_RESIDENCY, &group_cstate_pkg_c9, test_msr }, |
| 252 | [PERF_CSTATE_PKG_C10_RES] = { MSR_PKG_C10_RESIDENCY, &group_cstate_pkg_c10, test_msr }, |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 253 | }; |
| 254 | |
Kan Liang | 3877d55 | 2023-11-16 06:22:44 -0800 | [diff] [blame] | 255 | /* cstate_module PMU */ |
| 256 | static struct pmu cstate_module_pmu; |
| 257 | static bool has_cstate_module; |
| 258 | |
| 259 | enum perf_cstate_module_events { |
| 260 | PERF_CSTATE_MODULE_C6_RES = 0, |
| 261 | |
| 262 | PERF_CSTATE_MODULE_EVENT_MAX, |
| 263 | }; |
| 264 | |
| 265 | PMU_EVENT_ATTR_STRING(c6-residency, attr_cstate_module_c6, "event=0x00"); |
| 266 | |
| 267 | static unsigned long module_msr_mask; |
| 268 | |
| 269 | PMU_EVENT_GROUP(events, cstate_module_c6); |
| 270 | |
| 271 | static struct perf_msr module_msr[] = { |
| 272 | [PERF_CSTATE_MODULE_C6_RES] = { MSR_MODULE_C6_RES_MS, &group_cstate_module_c6, test_msr }, |
| 273 | }; |
| 274 | |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 275 | static int cstate_pmu_event_init(struct perf_event *event) |
| 276 | { |
| 277 | u64 cfg = event->attr.config; |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 278 | |
| 279 | if (event->attr.type != event->pmu->type) |
| 280 | return -ENOENT; |
| 281 | |
| 282 | /* unsupported modes and filters */ |
Andrew Murray | 2ff4025 | 2019-01-10 13:53:32 +0000 | [diff] [blame] | 283 | if (event->attr.sample_period) /* no sampling */ |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 284 | return -EINVAL; |
| 285 | |
Thomas Gleixner | 49de049 | 2016-03-20 18:59:02 +0000 | [diff] [blame] | 286 | if (event->cpu < 0) |
| 287 | return -EINVAL; |
| 288 | |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 289 | if (event->pmu == &cstate_core_pmu) { |
| 290 | if (cfg >= PERF_CSTATE_CORE_EVENT_MAX) |
| 291 | return -EINVAL; |
Jiri Olsa | 8f2a28c | 2019-06-16 16:03:53 +0200 | [diff] [blame] | 292 | cfg = array_index_nospec((unsigned long)cfg, PERF_CSTATE_CORE_EVENT_MAX); |
| 293 | if (!(core_msr_mask & (1 << cfg))) |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 294 | return -EINVAL; |
| 295 | event->hw.event_base = core_msr[cfg].msr; |
| 296 | } else if (event->pmu == &cstate_pkg_pmu) { |
| 297 | if (cfg >= PERF_CSTATE_PKG_EVENT_MAX) |
| 298 | return -EINVAL; |
Peter Zijlstra | a5f8129 | 2018-04-20 14:25:48 +0200 | [diff] [blame] | 299 | cfg = array_index_nospec((unsigned long)cfg, PERF_CSTATE_PKG_EVENT_MAX); |
Jiri Olsa | 8f2a28c | 2019-06-16 16:03:53 +0200 | [diff] [blame] | 300 | if (!(pkg_msr_mask & (1 << cfg))) |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 301 | return -EINVAL; |
| 302 | event->hw.event_base = pkg_msr[cfg].msr; |
Kan Liang | 3877d55 | 2023-11-16 06:22:44 -0800 | [diff] [blame] | 303 | } else if (event->pmu == &cstate_module_pmu) { |
| 304 | if (cfg >= PERF_CSTATE_MODULE_EVENT_MAX) |
| 305 | return -EINVAL; |
| 306 | cfg = array_index_nospec((unsigned long)cfg, PERF_CSTATE_MODULE_EVENT_MAX); |
| 307 | if (!(module_msr_mask & (1 << cfg))) |
| 308 | return -EINVAL; |
| 309 | event->hw.event_base = module_msr[cfg].msr; |
Thomas Gleixner | 49de049 | 2016-03-20 18:59:02 +0000 | [diff] [blame] | 310 | } else { |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 311 | return -ENOENT; |
Thomas Gleixner | 49de049 | 2016-03-20 18:59:02 +0000 | [diff] [blame] | 312 | } |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 313 | |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 314 | event->hw.config = cfg; |
| 315 | event->hw.idx = -1; |
Thomas Gleixner | 49de049 | 2016-03-20 18:59:02 +0000 | [diff] [blame] | 316 | return 0; |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 317 | } |
| 318 | |
| 319 | static inline u64 cstate_pmu_read_counter(struct perf_event *event) |
| 320 | { |
| 321 | u64 val; |
| 322 | |
| 323 | rdmsrl(event->hw.event_base, val); |
| 324 | return val; |
| 325 | } |
| 326 | |
| 327 | static void cstate_pmu_event_update(struct perf_event *event) |
| 328 | { |
| 329 | struct hw_perf_event *hwc = &event->hw; |
| 330 | u64 prev_raw_count, new_raw_count; |
| 331 | |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 332 | prev_raw_count = local64_read(&hwc->prev_count); |
Uros Bizjak | 4c1c9de | 2023-07-06 16:16:48 +0200 | [diff] [blame] | 333 | do { |
| 334 | new_raw_count = cstate_pmu_read_counter(event); |
| 335 | } while (!local64_try_cmpxchg(&hwc->prev_count, |
| 336 | &prev_raw_count, new_raw_count)); |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 337 | |
| 338 | local64_add(new_raw_count - prev_raw_count, &event->count); |
| 339 | } |
| 340 | |
| 341 | static void cstate_pmu_event_start(struct perf_event *event, int mode) |
| 342 | { |
| 343 | local64_set(&event->hw.prev_count, cstate_pmu_read_counter(event)); |
| 344 | } |
| 345 | |
| 346 | static void cstate_pmu_event_stop(struct perf_event *event, int mode) |
| 347 | { |
| 348 | cstate_pmu_event_update(event); |
| 349 | } |
| 350 | |
| 351 | static void cstate_pmu_event_del(struct perf_event *event, int mode) |
| 352 | { |
| 353 | cstate_pmu_event_stop(event, PERF_EF_UPDATE); |
| 354 | } |
| 355 | |
| 356 | static int cstate_pmu_event_add(struct perf_event *event, int mode) |
| 357 | { |
| 358 | if (mode & PERF_EF_START) |
| 359 | cstate_pmu_event_start(event, mode); |
| 360 | |
| 361 | return 0; |
| 362 | } |
| 363 | |
Valdis KlÄtnieks | d9f3b45 | 2019-08-08 13:44:02 -0400 | [diff] [blame] | 364 | static const struct attribute_group *core_attr_update[] = { |
Jiri Olsa | 8f2a28c | 2019-06-16 16:03:53 +0200 | [diff] [blame] | 365 | &group_cstate_core_c1, |
| 366 | &group_cstate_core_c3, |
| 367 | &group_cstate_core_c6, |
| 368 | &group_cstate_core_c7, |
| 369 | NULL, |
| 370 | }; |
| 371 | |
Valdis KlÄtnieks | d9f3b45 | 2019-08-08 13:44:02 -0400 | [diff] [blame] | 372 | static const struct attribute_group *pkg_attr_update[] = { |
Jiri Olsa | 8f2a28c | 2019-06-16 16:03:53 +0200 | [diff] [blame] | 373 | &group_cstate_pkg_c2, |
| 374 | &group_cstate_pkg_c3, |
| 375 | &group_cstate_pkg_c6, |
| 376 | &group_cstate_pkg_c7, |
| 377 | &group_cstate_pkg_c8, |
| 378 | &group_cstate_pkg_c9, |
| 379 | &group_cstate_pkg_c10, |
| 380 | NULL, |
| 381 | }; |
| 382 | |
Kan Liang | 3877d55 | 2023-11-16 06:22:44 -0800 | [diff] [blame] | 383 | static const struct attribute_group *module_attr_update[] = { |
| 384 | &group_cstate_module_c6, |
| 385 | NULL |
| 386 | }; |
| 387 | |
Thomas Gleixner | 424646e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 388 | static struct pmu cstate_core_pmu = { |
Kan Liang | 243218c | 2023-11-16 06:22:42 -0800 | [diff] [blame] | 389 | .attr_groups = cstate_attr_groups, |
Jiri Olsa | 8f2a28c | 2019-06-16 16:03:53 +0200 | [diff] [blame] | 390 | .attr_update = core_attr_update, |
Thomas Gleixner | 424646e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 391 | .name = "cstate_core", |
| 392 | .task_ctx_nr = perf_invalid_context, |
| 393 | .event_init = cstate_pmu_event_init, |
| 394 | .add = cstate_pmu_event_add, |
| 395 | .del = cstate_pmu_event_del, |
| 396 | .start = cstate_pmu_event_start, |
| 397 | .stop = cstate_pmu_event_stop, |
| 398 | .read = cstate_pmu_event_update, |
Andrew Murray | 2ff4025 | 2019-01-10 13:53:32 +0000 | [diff] [blame] | 399 | .capabilities = PERF_PMU_CAP_NO_INTERRUPT | PERF_PMU_CAP_NO_EXCLUDE, |
Kan Liang | 08155c7 | 2024-08-02 08:16:39 -0700 | [diff] [blame] | 400 | .scope = PERF_PMU_SCOPE_CORE, |
David Carrillo-Cisneros | 74545f6 | 2016-12-22 17:17:40 -0800 | [diff] [blame] | 401 | .module = THIS_MODULE, |
Thomas Gleixner | 424646e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 402 | }; |
| 403 | |
| 404 | static struct pmu cstate_pkg_pmu = { |
Kan Liang | 243218c | 2023-11-16 06:22:42 -0800 | [diff] [blame] | 405 | .attr_groups = cstate_attr_groups, |
Jiri Olsa | 8f2a28c | 2019-06-16 16:03:53 +0200 | [diff] [blame] | 406 | .attr_update = pkg_attr_update, |
Thomas Gleixner | 424646e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 407 | .name = "cstate_pkg", |
| 408 | .task_ctx_nr = perf_invalid_context, |
| 409 | .event_init = cstate_pmu_event_init, |
| 410 | .add = cstate_pmu_event_add, |
| 411 | .del = cstate_pmu_event_del, |
| 412 | .start = cstate_pmu_event_start, |
| 413 | .stop = cstate_pmu_event_stop, |
| 414 | .read = cstate_pmu_event_update, |
Andrew Murray | 2ff4025 | 2019-01-10 13:53:32 +0000 | [diff] [blame] | 415 | .capabilities = PERF_PMU_CAP_NO_INTERRUPT | PERF_PMU_CAP_NO_EXCLUDE, |
Kan Liang | 08155c7 | 2024-08-02 08:16:39 -0700 | [diff] [blame] | 416 | .scope = PERF_PMU_SCOPE_PKG, |
David Carrillo-Cisneros | 74545f6 | 2016-12-22 17:17:40 -0800 | [diff] [blame] | 417 | .module = THIS_MODULE, |
Thomas Gleixner | 424646e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 418 | }; |
| 419 | |
Kan Liang | 3877d55 | 2023-11-16 06:22:44 -0800 | [diff] [blame] | 420 | static struct pmu cstate_module_pmu = { |
| 421 | .attr_groups = cstate_attr_groups, |
| 422 | .attr_update = module_attr_update, |
| 423 | .name = "cstate_module", |
| 424 | .task_ctx_nr = perf_invalid_context, |
| 425 | .event_init = cstate_pmu_event_init, |
| 426 | .add = cstate_pmu_event_add, |
| 427 | .del = cstate_pmu_event_del, |
| 428 | .start = cstate_pmu_event_start, |
| 429 | .stop = cstate_pmu_event_stop, |
| 430 | .read = cstate_pmu_event_update, |
| 431 | .capabilities = PERF_PMU_CAP_NO_INTERRUPT | PERF_PMU_CAP_NO_EXCLUDE, |
Kan Liang | 08155c7 | 2024-08-02 08:16:39 -0700 | [diff] [blame] | 432 | .scope = PERF_PMU_SCOPE_CLUSTER, |
Kan Liang | 3877d55 | 2023-11-16 06:22:44 -0800 | [diff] [blame] | 433 | .module = THIS_MODULE, |
| 434 | }; |
| 435 | |
Thomas Gleixner | 424646e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 436 | static const struct cstate_model nhm_cstates __initconst = { |
| 437 | .core_events = BIT(PERF_CSTATE_CORE_C3_RES) | |
| 438 | BIT(PERF_CSTATE_CORE_C6_RES), |
| 439 | |
| 440 | .pkg_events = BIT(PERF_CSTATE_PKG_C3_RES) | |
| 441 | BIT(PERF_CSTATE_PKG_C6_RES) | |
| 442 | BIT(PERF_CSTATE_PKG_C7_RES), |
| 443 | }; |
| 444 | |
| 445 | static const struct cstate_model snb_cstates __initconst = { |
| 446 | .core_events = BIT(PERF_CSTATE_CORE_C3_RES) | |
| 447 | BIT(PERF_CSTATE_CORE_C6_RES) | |
| 448 | BIT(PERF_CSTATE_CORE_C7_RES), |
| 449 | |
| 450 | .pkg_events = BIT(PERF_CSTATE_PKG_C2_RES) | |
| 451 | BIT(PERF_CSTATE_PKG_C3_RES) | |
| 452 | BIT(PERF_CSTATE_PKG_C6_RES) | |
| 453 | BIT(PERF_CSTATE_PKG_C7_RES), |
| 454 | }; |
| 455 | |
| 456 | static const struct cstate_model hswult_cstates __initconst = { |
| 457 | .core_events = BIT(PERF_CSTATE_CORE_C3_RES) | |
| 458 | BIT(PERF_CSTATE_CORE_C6_RES) | |
| 459 | BIT(PERF_CSTATE_CORE_C7_RES), |
| 460 | |
| 461 | .pkg_events = BIT(PERF_CSTATE_PKG_C2_RES) | |
| 462 | BIT(PERF_CSTATE_PKG_C3_RES) | |
| 463 | BIT(PERF_CSTATE_PKG_C6_RES) | |
| 464 | BIT(PERF_CSTATE_PKG_C7_RES) | |
| 465 | BIT(PERF_CSTATE_PKG_C8_RES) | |
| 466 | BIT(PERF_CSTATE_PKG_C9_RES) | |
| 467 | BIT(PERF_CSTATE_PKG_C10_RES), |
| 468 | }; |
| 469 | |
Harry Pan | 1159e094 | 2018-03-09 20:15:48 +0800 | [diff] [blame] | 470 | static const struct cstate_model cnl_cstates __initconst = { |
| 471 | .core_events = BIT(PERF_CSTATE_CORE_C1_RES) | |
| 472 | BIT(PERF_CSTATE_CORE_C3_RES) | |
| 473 | BIT(PERF_CSTATE_CORE_C6_RES) | |
| 474 | BIT(PERF_CSTATE_CORE_C7_RES), |
| 475 | |
| 476 | .pkg_events = BIT(PERF_CSTATE_PKG_C2_RES) | |
| 477 | BIT(PERF_CSTATE_PKG_C3_RES) | |
| 478 | BIT(PERF_CSTATE_PKG_C6_RES) | |
| 479 | BIT(PERF_CSTATE_PKG_C7_RES) | |
| 480 | BIT(PERF_CSTATE_PKG_C8_RES) | |
| 481 | BIT(PERF_CSTATE_PKG_C9_RES) | |
| 482 | BIT(PERF_CSTATE_PKG_C10_RES), |
| 483 | }; |
| 484 | |
Kan Liang | f1857a2 | 2019-10-08 08:50:07 -0700 | [diff] [blame] | 485 | static const struct cstate_model icl_cstates __initconst = { |
| 486 | .core_events = BIT(PERF_CSTATE_CORE_C6_RES) | |
| 487 | BIT(PERF_CSTATE_CORE_C7_RES), |
| 488 | |
| 489 | .pkg_events = BIT(PERF_CSTATE_PKG_C2_RES) | |
| 490 | BIT(PERF_CSTATE_PKG_C3_RES) | |
| 491 | BIT(PERF_CSTATE_PKG_C6_RES) | |
| 492 | BIT(PERF_CSTATE_PKG_C7_RES) | |
| 493 | BIT(PERF_CSTATE_PKG_C8_RES) | |
| 494 | BIT(PERF_CSTATE_PKG_C9_RES) | |
| 495 | BIT(PERF_CSTATE_PKG_C10_RES), |
| 496 | }; |
| 497 | |
Zhang Rui | 87bf399 | 2021-06-25 21:32:47 +0800 | [diff] [blame] | 498 | static const struct cstate_model icx_cstates __initconst = { |
| 499 | .core_events = BIT(PERF_CSTATE_CORE_C1_RES) | |
| 500 | BIT(PERF_CSTATE_CORE_C6_RES), |
| 501 | |
| 502 | .pkg_events = BIT(PERF_CSTATE_PKG_C2_RES) | |
| 503 | BIT(PERF_CSTATE_PKG_C6_RES), |
| 504 | }; |
| 505 | |
Kan Liang | d0ca946 | 2021-04-12 07:31:04 -0700 | [diff] [blame] | 506 | static const struct cstate_model adl_cstates __initconst = { |
| 507 | .core_events = BIT(PERF_CSTATE_CORE_C1_RES) | |
| 508 | BIT(PERF_CSTATE_CORE_C6_RES) | |
| 509 | BIT(PERF_CSTATE_CORE_C7_RES), |
| 510 | |
| 511 | .pkg_events = BIT(PERF_CSTATE_PKG_C2_RES) | |
| 512 | BIT(PERF_CSTATE_PKG_C3_RES) | |
| 513 | BIT(PERF_CSTATE_PKG_C6_RES) | |
Kan Liang | d0ca946 | 2021-04-12 07:31:04 -0700 | [diff] [blame] | 514 | BIT(PERF_CSTATE_PKG_C8_RES) | |
Kan Liang | d0ca946 | 2021-04-12 07:31:04 -0700 | [diff] [blame] | 515 | BIT(PERF_CSTATE_PKG_C10_RES), |
| 516 | }; |
| 517 | |
Zhang Rui | 2657986 | 2024-06-28 11:17:58 +0800 | [diff] [blame] | 518 | static const struct cstate_model lnl_cstates __initconst = { |
| 519 | .core_events = BIT(PERF_CSTATE_CORE_C1_RES) | |
| 520 | BIT(PERF_CSTATE_CORE_C6_RES) | |
| 521 | BIT(PERF_CSTATE_CORE_C7_RES), |
| 522 | |
| 523 | .pkg_events = BIT(PERF_CSTATE_PKG_C2_RES) | |
| 524 | BIT(PERF_CSTATE_PKG_C3_RES) | |
| 525 | BIT(PERF_CSTATE_PKG_C6_RES) | |
Thomas Gleixner | 424646e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 526 | BIT(PERF_CSTATE_PKG_C10_RES), |
| 527 | }; |
| 528 | |
| 529 | static const struct cstate_model slm_cstates __initconst = { |
| 530 | .core_events = BIT(PERF_CSTATE_CORE_C1_RES) | |
| 531 | BIT(PERF_CSTATE_CORE_C6_RES), |
| 532 | |
| 533 | .pkg_events = BIT(PERF_CSTATE_PKG_C6_RES), |
| 534 | .quirks = SLM_PKG_C6_USE_C7_MSR, |
| 535 | }; |
| 536 | |
Lukasz Odzioba | 889882b | 2016-10-04 18:26:26 +0200 | [diff] [blame] | 537 | |
| 538 | static const struct cstate_model knl_cstates __initconst = { |
| 539 | .core_events = BIT(PERF_CSTATE_CORE_C6_RES), |
| 540 | |
| 541 | .pkg_events = BIT(PERF_CSTATE_PKG_C2_RES) | |
| 542 | BIT(PERF_CSTATE_PKG_C3_RES) | |
| 543 | BIT(PERF_CSTATE_PKG_C6_RES), |
| 544 | .quirks = KNL_CORE_C6_MSR, |
| 545 | }; |
| 546 | |
| 547 | |
Harry Pan | 5c10b04 | 2017-07-17 18:37:49 +0800 | [diff] [blame] | 548 | static const struct cstate_model glm_cstates __initconst = { |
| 549 | .core_events = BIT(PERF_CSTATE_CORE_C1_RES) | |
| 550 | BIT(PERF_CSTATE_CORE_C3_RES) | |
| 551 | BIT(PERF_CSTATE_CORE_C6_RES), |
| 552 | |
| 553 | .pkg_events = BIT(PERF_CSTATE_PKG_C2_RES) | |
| 554 | BIT(PERF_CSTATE_PKG_C3_RES) | |
| 555 | BIT(PERF_CSTATE_PKG_C6_RES) | |
| 556 | BIT(PERF_CSTATE_PKG_C10_RES), |
| 557 | }; |
| 558 | |
Kan Liang | bbb9686 | 2023-11-16 06:22:45 -0800 | [diff] [blame] | 559 | static const struct cstate_model grr_cstates __initconst = { |
| 560 | .core_events = BIT(PERF_CSTATE_CORE_C1_RES) | |
| 561 | BIT(PERF_CSTATE_CORE_C6_RES), |
| 562 | |
| 563 | .module_events = BIT(PERF_CSTATE_MODULE_C6_RES), |
| 564 | }; |
| 565 | |
Kan Liang | 3877d55 | 2023-11-16 06:22:44 -0800 | [diff] [blame] | 566 | static const struct cstate_model srf_cstates __initconst = { |
| 567 | .core_events = BIT(PERF_CSTATE_CORE_C1_RES) | |
| 568 | BIT(PERF_CSTATE_CORE_C6_RES), |
| 569 | |
Zhenyu Wang | b1d0e15 | 2024-07-17 11:16:09 +0800 | [diff] [blame] | 570 | .pkg_events = BIT(PERF_CSTATE_PKG_C2_RES) | |
| 571 | BIT(PERF_CSTATE_PKG_C6_RES), |
Kan Liang | 3877d55 | 2023-11-16 06:22:44 -0800 | [diff] [blame] | 572 | |
| 573 | .module_events = BIT(PERF_CSTATE_MODULE_C6_RES), |
| 574 | }; |
| 575 | |
Lukasz Odzioba | 889882b | 2016-10-04 18:26:26 +0200 | [diff] [blame] | 576 | |
Thomas Gleixner | 424646e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 577 | static const struct x86_cpu_id intel_cstates_match[] __initconst = { |
Tony Luck | 5ee8009 | 2024-04-24 11:14:59 -0700 | [diff] [blame] | 578 | X86_MATCH_VFM(INTEL_NEHALEM, &nhm_cstates), |
| 579 | X86_MATCH_VFM(INTEL_NEHALEM_EP, &nhm_cstates), |
| 580 | X86_MATCH_VFM(INTEL_NEHALEM_EX, &nhm_cstates), |
Thomas Gleixner | 424646e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 581 | |
Tony Luck | 5ee8009 | 2024-04-24 11:14:59 -0700 | [diff] [blame] | 582 | X86_MATCH_VFM(INTEL_WESTMERE, &nhm_cstates), |
| 583 | X86_MATCH_VFM(INTEL_WESTMERE_EP, &nhm_cstates), |
| 584 | X86_MATCH_VFM(INTEL_WESTMERE_EX, &nhm_cstates), |
Thomas Gleixner | 424646e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 585 | |
Tony Luck | 5ee8009 | 2024-04-24 11:14:59 -0700 | [diff] [blame] | 586 | X86_MATCH_VFM(INTEL_SANDYBRIDGE, &snb_cstates), |
| 587 | X86_MATCH_VFM(INTEL_SANDYBRIDGE_X, &snb_cstates), |
Thomas Gleixner | 424646e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 588 | |
Tony Luck | 5ee8009 | 2024-04-24 11:14:59 -0700 | [diff] [blame] | 589 | X86_MATCH_VFM(INTEL_IVYBRIDGE, &snb_cstates), |
| 590 | X86_MATCH_VFM(INTEL_IVYBRIDGE_X, &snb_cstates), |
Thomas Gleixner | 424646e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 591 | |
Tony Luck | 5ee8009 | 2024-04-24 11:14:59 -0700 | [diff] [blame] | 592 | X86_MATCH_VFM(INTEL_HASWELL, &snb_cstates), |
| 593 | X86_MATCH_VFM(INTEL_HASWELL_X, &snb_cstates), |
| 594 | X86_MATCH_VFM(INTEL_HASWELL_G, &snb_cstates), |
Thomas Gleixner | 424646e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 595 | |
Tony Luck | 5ee8009 | 2024-04-24 11:14:59 -0700 | [diff] [blame] | 596 | X86_MATCH_VFM(INTEL_HASWELL_L, &hswult_cstates), |
Thomas Gleixner | 424646e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 597 | |
Tony Luck | 5ee8009 | 2024-04-24 11:14:59 -0700 | [diff] [blame] | 598 | X86_MATCH_VFM(INTEL_ATOM_SILVERMONT, &slm_cstates), |
| 599 | X86_MATCH_VFM(INTEL_ATOM_SILVERMONT_D, &slm_cstates), |
| 600 | X86_MATCH_VFM(INTEL_ATOM_AIRMONT, &slm_cstates), |
Thomas Gleixner | 424646e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 601 | |
Tony Luck | 5ee8009 | 2024-04-24 11:14:59 -0700 | [diff] [blame] | 602 | X86_MATCH_VFM(INTEL_BROADWELL, &snb_cstates), |
| 603 | X86_MATCH_VFM(INTEL_BROADWELL_D, &snb_cstates), |
| 604 | X86_MATCH_VFM(INTEL_BROADWELL_G, &snb_cstates), |
| 605 | X86_MATCH_VFM(INTEL_BROADWELL_X, &snb_cstates), |
Thomas Gleixner | 424646e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 606 | |
Tony Luck | 5ee8009 | 2024-04-24 11:14:59 -0700 | [diff] [blame] | 607 | X86_MATCH_VFM(INTEL_SKYLAKE_L, &snb_cstates), |
| 608 | X86_MATCH_VFM(INTEL_SKYLAKE, &snb_cstates), |
| 609 | X86_MATCH_VFM(INTEL_SKYLAKE_X, &snb_cstates), |
Lukasz Odzioba | 889882b | 2016-10-04 18:26:26 +0200 | [diff] [blame] | 610 | |
Tony Luck | 5ee8009 | 2024-04-24 11:14:59 -0700 | [diff] [blame] | 611 | X86_MATCH_VFM(INTEL_KABYLAKE_L, &hswult_cstates), |
| 612 | X86_MATCH_VFM(INTEL_KABYLAKE, &hswult_cstates), |
| 613 | X86_MATCH_VFM(INTEL_COMETLAKE_L, &hswult_cstates), |
| 614 | X86_MATCH_VFM(INTEL_COMETLAKE, &hswult_cstates), |
Srinivas Pandruvada | f2029b1 | 2017-02-10 11:38:37 -0800 | [diff] [blame] | 615 | |
Tony Luck | 5ee8009 | 2024-04-24 11:14:59 -0700 | [diff] [blame] | 616 | X86_MATCH_VFM(INTEL_CANNONLAKE_L, &cnl_cstates), |
Harry Pan | 1159e094 | 2018-03-09 20:15:48 +0800 | [diff] [blame] | 617 | |
Tony Luck | 5ee8009 | 2024-04-24 11:14:59 -0700 | [diff] [blame] | 618 | X86_MATCH_VFM(INTEL_XEON_PHI_KNL, &knl_cstates), |
| 619 | X86_MATCH_VFM(INTEL_XEON_PHI_KNM, &knl_cstates), |
Harry Pan | 5c10b04 | 2017-07-17 18:37:49 +0800 | [diff] [blame] | 620 | |
Tony Luck | 5ee8009 | 2024-04-24 11:14:59 -0700 | [diff] [blame] | 621 | X86_MATCH_VFM(INTEL_ATOM_GOLDMONT, &glm_cstates), |
| 622 | X86_MATCH_VFM(INTEL_ATOM_GOLDMONT_D, &glm_cstates), |
| 623 | X86_MATCH_VFM(INTEL_ATOM_GOLDMONT_PLUS, &glm_cstates), |
| 624 | X86_MATCH_VFM(INTEL_ATOM_TREMONT_D, &glm_cstates), |
| 625 | X86_MATCH_VFM(INTEL_ATOM_TREMONT, &glm_cstates), |
| 626 | X86_MATCH_VFM(INTEL_ATOM_TREMONT_L, &glm_cstates), |
| 627 | X86_MATCH_VFM(INTEL_ATOM_GRACEMONT, &adl_cstates), |
| 628 | X86_MATCH_VFM(INTEL_ATOM_CRESTMONT_X, &srf_cstates), |
| 629 | X86_MATCH_VFM(INTEL_ATOM_CRESTMONT, &grr_cstates), |
Kan Liang | f08c47d | 2019-04-02 12:45:06 -0700 | [diff] [blame] | 630 | |
Tony Luck | 5ee8009 | 2024-04-24 11:14:59 -0700 | [diff] [blame] | 631 | X86_MATCH_VFM(INTEL_ICELAKE_L, &icl_cstates), |
| 632 | X86_MATCH_VFM(INTEL_ICELAKE, &icl_cstates), |
| 633 | X86_MATCH_VFM(INTEL_ICELAKE_X, &icx_cstates), |
| 634 | X86_MATCH_VFM(INTEL_ICELAKE_D, &icx_cstates), |
| 635 | X86_MATCH_VFM(INTEL_SAPPHIRERAPIDS_X, &icx_cstates), |
| 636 | X86_MATCH_VFM(INTEL_EMERALDRAPIDS_X, &icx_cstates), |
| 637 | X86_MATCH_VFM(INTEL_GRANITERAPIDS_X, &icx_cstates), |
| 638 | X86_MATCH_VFM(INTEL_GRANITERAPIDS_D, &icx_cstates), |
Zhang Rui | 87bf399 | 2021-06-25 21:32:47 +0800 | [diff] [blame] | 639 | |
Tony Luck | 5ee8009 | 2024-04-24 11:14:59 -0700 | [diff] [blame] | 640 | X86_MATCH_VFM(INTEL_TIGERLAKE_L, &icl_cstates), |
| 641 | X86_MATCH_VFM(INTEL_TIGERLAKE, &icl_cstates), |
| 642 | X86_MATCH_VFM(INTEL_ROCKETLAKE, &icl_cstates), |
| 643 | X86_MATCH_VFM(INTEL_ALDERLAKE, &adl_cstates), |
| 644 | X86_MATCH_VFM(INTEL_ALDERLAKE_L, &adl_cstates), |
| 645 | X86_MATCH_VFM(INTEL_RAPTORLAKE, &adl_cstates), |
| 646 | X86_MATCH_VFM(INTEL_RAPTORLAKE_P, &adl_cstates), |
| 647 | X86_MATCH_VFM(INTEL_RAPTORLAKE_S, &adl_cstates), |
| 648 | X86_MATCH_VFM(INTEL_METEORLAKE, &adl_cstates), |
| 649 | X86_MATCH_VFM(INTEL_METEORLAKE_L, &adl_cstates), |
Zhang Rui | a310007 | 2024-06-28 11:17:57 +0800 | [diff] [blame] | 650 | X86_MATCH_VFM(INTEL_ARROWLAKE, &adl_cstates), |
| 651 | X86_MATCH_VFM(INTEL_ARROWLAKE_H, &adl_cstates), |
| 652 | X86_MATCH_VFM(INTEL_ARROWLAKE_U, &adl_cstates), |
Zhang Rui | 2657986 | 2024-06-28 11:17:58 +0800 | [diff] [blame] | 653 | X86_MATCH_VFM(INTEL_LUNARLAKE_M, &lnl_cstates), |
Thomas Gleixner | 424646e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 654 | { }, |
| 655 | }; |
| 656 | MODULE_DEVICE_TABLE(x86cpu, intel_cstates_match); |
| 657 | |
Thomas Gleixner | 424646e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 658 | static int __init cstate_probe(const struct cstate_model *cm) |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 659 | { |
| 660 | /* SLM has different MSR for PKG C6 */ |
Thomas Gleixner | 424646e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 661 | if (cm->quirks & SLM_PKG_C6_USE_C7_MSR) |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 662 | pkg_msr[PERF_CSTATE_PKG_C6_RES].msr = MSR_PKG_C7_RESIDENCY; |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 663 | |
Lukasz Odzioba | 889882b | 2016-10-04 18:26:26 +0200 | [diff] [blame] | 664 | /* KNL has different MSR for CORE C6 */ |
| 665 | if (cm->quirks & KNL_CORE_C6_MSR) |
| 666 | pkg_msr[PERF_CSTATE_CORE_C6_RES].msr = MSR_KNL_CORE_C6_RESIDENCY; |
| 667 | |
| 668 | |
Jiri Olsa | 8f2a28c | 2019-06-16 16:03:53 +0200 | [diff] [blame] | 669 | core_msr_mask = perf_msr_probe(core_msr, PERF_CSTATE_CORE_EVENT_MAX, |
| 670 | true, (void *) &cm->core_events); |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 671 | |
Jiri Olsa | 8f2a28c | 2019-06-16 16:03:53 +0200 | [diff] [blame] | 672 | pkg_msr_mask = perf_msr_probe(pkg_msr, PERF_CSTATE_PKG_EVENT_MAX, |
| 673 | true, (void *) &cm->pkg_events); |
| 674 | |
Kan Liang | 3877d55 | 2023-11-16 06:22:44 -0800 | [diff] [blame] | 675 | module_msr_mask = perf_msr_probe(module_msr, PERF_CSTATE_MODULE_EVENT_MAX, |
| 676 | true, (void *) &cm->module_events); |
| 677 | |
Jiri Olsa | 8f2a28c | 2019-06-16 16:03:53 +0200 | [diff] [blame] | 678 | has_cstate_core = !!core_msr_mask; |
| 679 | has_cstate_pkg = !!pkg_msr_mask; |
Kan Liang | 3877d55 | 2023-11-16 06:22:44 -0800 | [diff] [blame] | 680 | has_cstate_module = !!module_msr_mask; |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 681 | |
Kan Liang | 3877d55 | 2023-11-16 06:22:44 -0800 | [diff] [blame] | 682 | return (has_cstate_core || has_cstate_pkg || has_cstate_module) ? 0 : -ENODEV; |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 683 | } |
| 684 | |
Thomas Gleixner | c7afba3 | 2016-03-20 18:59:04 +0000 | [diff] [blame] | 685 | static inline void cstate_cleanup(void) |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 686 | { |
Thomas Gleixner | d29859e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 687 | if (has_cstate_core) |
| 688 | perf_pmu_unregister(&cstate_core_pmu); |
| 689 | |
| 690 | if (has_cstate_pkg) |
| 691 | perf_pmu_unregister(&cstate_pkg_pmu); |
Kan Liang | 3877d55 | 2023-11-16 06:22:44 -0800 | [diff] [blame] | 692 | |
| 693 | if (has_cstate_module) |
| 694 | perf_pmu_unregister(&cstate_module_pmu); |
Thomas Gleixner | d29859e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 695 | } |
| 696 | |
| 697 | static int __init cstate_init(void) |
| 698 | { |
Sebastian Andrzej Siewior | 77c34ef | 2016-07-13 17:16:18 +0000 | [diff] [blame] | 699 | int err; |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 700 | |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 701 | if (has_cstate_core) { |
| 702 | err = perf_pmu_register(&cstate_core_pmu, cstate_core_pmu.name, -1); |
Thomas Gleixner | d29859e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 703 | if (err) { |
| 704 | has_cstate_core = false; |
| 705 | pr_info("Failed to register cstate core pmu\n"); |
Thomas Gleixner | 834fcd2 | 2016-12-22 11:02:08 +0100 | [diff] [blame] | 706 | cstate_cleanup(); |
Sebastian Andrzej Siewior | 77c34ef | 2016-07-13 17:16:18 +0000 | [diff] [blame] | 707 | return err; |
Thomas Gleixner | d29859e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 708 | } |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 709 | } |
| 710 | |
| 711 | if (has_cstate_pkg) { |
Thomas Gleixner | bd745d1 | 2024-02-13 22:06:13 +0100 | [diff] [blame] | 712 | if (topology_max_dies_per_package() > 1) { |
Kan Liang | 08155c7 | 2024-08-02 08:16:39 -0700 | [diff] [blame] | 713 | /* CLX-AP is multi-die and the cstate is die-scope */ |
| 714 | cstate_pkg_pmu.scope = PERF_PMU_SCOPE_DIE; |
Kan Liang | cb63ba0 | 2019-05-13 13:58:59 -0400 | [diff] [blame] | 715 | err = perf_pmu_register(&cstate_pkg_pmu, |
| 716 | "cstate_die", -1); |
| 717 | } else { |
| 718 | err = perf_pmu_register(&cstate_pkg_pmu, |
| 719 | cstate_pkg_pmu.name, -1); |
| 720 | } |
Thomas Gleixner | d29859e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 721 | if (err) { |
| 722 | has_cstate_pkg = false; |
| 723 | pr_info("Failed to register cstate pkg pmu\n"); |
| 724 | cstate_cleanup(); |
Sebastian Andrzej Siewior | 77c34ef | 2016-07-13 17:16:18 +0000 | [diff] [blame] | 725 | return err; |
Thomas Gleixner | d29859e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 726 | } |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 727 | } |
Kan Liang | 3877d55 | 2023-11-16 06:22:44 -0800 | [diff] [blame] | 728 | |
| 729 | if (has_cstate_module) { |
| 730 | err = perf_pmu_register(&cstate_module_pmu, cstate_module_pmu.name, -1); |
| 731 | if (err) { |
| 732 | has_cstate_module = false; |
| 733 | pr_info("Failed to register cstate cluster pmu\n"); |
| 734 | cstate_cleanup(); |
| 735 | return err; |
| 736 | } |
| 737 | } |
Thomas Gleixner | 834fcd2 | 2016-12-22 11:02:08 +0100 | [diff] [blame] | 738 | return 0; |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 739 | } |
| 740 | |
| 741 | static int __init cstate_pmu_init(void) |
| 742 | { |
Thomas Gleixner | 424646e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 743 | const struct x86_cpu_id *id; |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 744 | int err; |
| 745 | |
Thomas Gleixner | 424646e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 746 | if (boot_cpu_has(X86_FEATURE_HYPERVISOR)) |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 747 | return -ENODEV; |
| 748 | |
Thomas Gleixner | 424646e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 749 | id = x86_match_cpu(intel_cstates_match); |
| 750 | if (!id) |
| 751 | return -ENODEV; |
| 752 | |
| 753 | err = cstate_probe((const struct cstate_model *) id->driver_data); |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 754 | if (err) |
| 755 | return err; |
| 756 | |
Thomas Gleixner | d29859e | 2016-03-20 18:59:03 +0000 | [diff] [blame] | 757 | return cstate_init(); |
Kan Liang | 7ce1346 | 2015-09-28 08:30:04 -0400 | [diff] [blame] | 758 | } |
Thomas Gleixner | c7afba3 | 2016-03-20 18:59:04 +0000 | [diff] [blame] | 759 | module_init(cstate_pmu_init); |
| 760 | |
| 761 | static void __exit cstate_pmu_exit(void) |
| 762 | { |
Thomas Gleixner | c7afba3 | 2016-03-20 18:59:04 +0000 | [diff] [blame] | 763 | cstate_cleanup(); |
Thomas Gleixner | c7afba3 | 2016-03-20 18:59:04 +0000 | [diff] [blame] | 764 | } |
| 765 | module_exit(cstate_pmu_exit); |