blob: 523edfdf5dcd181fd91fba0351f528c18691a7bd [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Andrei Konovalovae918c02007-07-17 04:04:11 -07002/*
Andrei Konovalovae918c02007-07-17 04:04:11 -07003 * Xilinx SPI controller driver (master mode only)
4 *
5 * Author: MontaVista Software, Inc.
6 * source@mvista.com
7 *
Grant Likely8fd88212010-10-14 09:04:29 -06008 * Copyright (c) 2010 Secret Lab Technologies, Ltd.
9 * Copyright (c) 2009 Intel Corporation
10 * 2002-2007 (c) MontaVista Software, Inc.
11
Andrei Konovalovae918c02007-07-17 04:04:11 -070012 */
13
14#include <linux/module.h>
Andrei Konovalovae918c02007-07-17 04:04:11 -070015#include <linux/interrupt.h>
Grant Likelyeae6cb32010-10-14 09:32:53 -060016#include <linux/of.h>
Grant Likely8fd88212010-10-14 09:04:29 -060017#include <linux/platform_device.h>
Andrei Konovalovae918c02007-07-17 04:04:11 -070018#include <linux/spi/spi.h>
19#include <linux/spi/spi_bitbang.h>
Richard Röjforsd5af91a2009-11-13 12:28:39 +010020#include <linux/spi/xilinx_spi.h>
Grant Likelyeae6cb32010-10-14 09:32:53 -060021#include <linux/io.h>
Richard Röjforsd5af91a2009-11-13 12:28:39 +010022
Ricardo Ribaldaeb25f162015-01-28 20:53:39 +010023#define XILINX_SPI_MAX_CS 32
24
David Brownellfc3ba952007-08-30 23:56:24 -070025#define XILINX_SPI_NAME "xilinx_spi"
Andrei Konovalovae918c02007-07-17 04:04:11 -070026
27/* Register definitions as per "OPB Serial Peripheral Interface (SPI) (v1.00e)
28 * Product Specification", DS464
29 */
Richard Röjforsc9da2e12009-11-13 12:28:55 +010030#define XSPI_CR_OFFSET 0x60 /* Control Register */
Andrei Konovalovae918c02007-07-17 04:04:11 -070031
Michal Simek082339b2013-06-04 16:02:36 +020032#define XSPI_CR_LOOP 0x01
Andrei Konovalovae918c02007-07-17 04:04:11 -070033#define XSPI_CR_ENABLE 0x02
34#define XSPI_CR_MASTER_MODE 0x04
35#define XSPI_CR_CPOL 0x08
36#define XSPI_CR_CPHA 0x10
Ricardo Ribalda Delgadobca690d2015-01-23 17:08:33 +010037#define XSPI_CR_MODE_MASK (XSPI_CR_CPHA | XSPI_CR_CPOL | \
Ricardo Ribalda Delgado0240f942015-01-23 17:08:34 +010038 XSPI_CR_LSB_FIRST | XSPI_CR_LOOP)
Andrei Konovalovae918c02007-07-17 04:04:11 -070039#define XSPI_CR_TXFIFO_RESET 0x20
40#define XSPI_CR_RXFIFO_RESET 0x40
41#define XSPI_CR_MANUAL_SSELECT 0x80
42#define XSPI_CR_TRANS_INHIBIT 0x100
Richard Röjforsc9da2e12009-11-13 12:28:55 +010043#define XSPI_CR_LSB_FIRST 0x200
Andrei Konovalovae918c02007-07-17 04:04:11 -070044
Richard Röjforsc9da2e12009-11-13 12:28:55 +010045#define XSPI_SR_OFFSET 0x64 /* Status Register */
Andrei Konovalovae918c02007-07-17 04:04:11 -070046
47#define XSPI_SR_RX_EMPTY_MASK 0x01 /* Receive FIFO is empty */
48#define XSPI_SR_RX_FULL_MASK 0x02 /* Receive FIFO is full */
49#define XSPI_SR_TX_EMPTY_MASK 0x04 /* Transmit FIFO is empty */
50#define XSPI_SR_TX_FULL_MASK 0x08 /* Transmit FIFO is full */
51#define XSPI_SR_MODE_FAULT_MASK 0x10 /* Mode fault error */
52
Richard Röjforsc9da2e12009-11-13 12:28:55 +010053#define XSPI_TXD_OFFSET 0x68 /* Data Transmit Register */
54#define XSPI_RXD_OFFSET 0x6c /* Data Receive Register */
Andrei Konovalovae918c02007-07-17 04:04:11 -070055
56#define XSPI_SSR_OFFSET 0x70 /* 32-bit Slave Select Register */
57
58/* Register definitions as per "OPB IPIF (v3.01c) Product Specification", DS414
59 * IPIF registers are 32 bit
60 */
61#define XIPIF_V123B_DGIER_OFFSET 0x1c /* IPIF global int enable reg */
62#define XIPIF_V123B_GINTR_ENABLE 0x80000000
63
64#define XIPIF_V123B_IISR_OFFSET 0x20 /* IPIF interrupt status reg */
65#define XIPIF_V123B_IIER_OFFSET 0x28 /* IPIF interrupt enable reg */
66
67#define XSPI_INTR_MODE_FAULT 0x01 /* Mode fault error */
68#define XSPI_INTR_SLAVE_MODE_FAULT 0x02 /* Selected as slave while
69 * disabled */
70#define XSPI_INTR_TX_EMPTY 0x04 /* TxFIFO is empty */
71#define XSPI_INTR_TX_UNDERRUN 0x08 /* TxFIFO was underrun */
72#define XSPI_INTR_RX_FULL 0x10 /* RxFIFO is full */
73#define XSPI_INTR_RX_OVERRUN 0x20 /* RxFIFO was overrun */
Richard Röjforsc9da2e12009-11-13 12:28:55 +010074#define XSPI_INTR_TX_HALF_EMPTY 0x40 /* TxFIFO is half empty */
Andrei Konovalovae918c02007-07-17 04:04:11 -070075
76#define XIPIF_V123B_RESETR_OFFSET 0x40 /* IPIF reset register */
77#define XIPIF_V123B_RESET_MASK 0x0a /* the value to write */
78
79struct xilinx_spi {
80 /* bitbang has to be first */
81 struct spi_bitbang bitbang;
82 struct completion done;
Andrei Konovalovae918c02007-07-17 04:04:11 -070083 void __iomem *regs; /* virt. address of the control registers */
84
Dan Carpenter9ca12732013-07-17 18:34:48 +030085 int irq;
Andrei Konovalovae918c02007-07-17 04:04:11 -070086
Andrei Konovalovae918c02007-07-17 04:04:11 -070087 u8 *rx_ptr; /* pointer in the Tx buffer */
88 const u8 *tx_ptr; /* pointer in the Rx buffer */
Ricardo Ribalda Delgado17aaaa82015-01-28 13:23:50 +010089 u8 bytes_per_word;
Ricardo Ribalda Delgado4c9a7612015-01-28 13:23:40 +010090 int buffer_size; /* buffer size in words */
Ricardo Ribalda Delgadof9c6ef62015-01-28 13:23:46 +010091 u32 cs_inactive; /* Level of the CS pins when inactive*/
Jingoo Han6ff86722014-02-26 10:24:47 +090092 unsigned int (*read_fn)(void __iomem *);
93 void (*write_fn)(u32, void __iomem *);
Andrei Konovalovae918c02007-07-17 04:04:11 -070094};
95
Mark Brown06352872015-01-30 13:42:00 +010096static void xspi_write32(u32 val, void __iomem *addr)
97{
98 iowrite32(val, addr);
99}
100
101static unsigned int xspi_read32(void __iomem *addr)
102{
103 return ioread32(addr);
104}
105
106static void xspi_write32_be(u32 val, void __iomem *addr)
107{
108 iowrite32be(val, addr);
109}
110
111static unsigned int xspi_read32_be(void __iomem *addr)
112{
113 return ioread32be(addr);
114}
115
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100116static void xilinx_spi_tx(struct xilinx_spi *xspi)
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100117{
Ricardo Ribalda Delgado34093cb2015-02-02 11:06:56 +0100118 u32 data = 0;
119
Ricardo Ribalda Delgadoc3092942015-01-28 13:23:48 +0100120 if (!xspi->tx_ptr) {
121 xspi->write_fn(0, xspi->regs + XSPI_TXD_OFFSET);
122 return;
123 }
Ricardo Ribalda Delgado34093cb2015-02-02 11:06:56 +0100124
125 switch (xspi->bytes_per_word) {
126 case 1:
127 data = *(u8 *)(xspi->tx_ptr);
128 break;
129 case 2:
130 data = *(u16 *)(xspi->tx_ptr);
131 break;
132 case 4:
133 data = *(u32 *)(xspi->tx_ptr);
134 break;
135 }
136
137 xspi->write_fn(data, xspi->regs + XSPI_TXD_OFFSET);
Ricardo Ribalda Delgado17aaaa82015-01-28 13:23:50 +0100138 xspi->tx_ptr += xspi->bytes_per_word;
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100139}
140
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100141static void xilinx_spi_rx(struct xilinx_spi *xspi)
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100142{
143 u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET);
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100144
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100145 if (!xspi->rx_ptr)
146 return;
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100147
Ricardo Ribalda Delgado17aaaa82015-01-28 13:23:50 +0100148 switch (xspi->bytes_per_word) {
149 case 1:
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100150 *(u8 *)(xspi->rx_ptr) = data;
151 break;
Ricardo Ribalda Delgado17aaaa82015-01-28 13:23:50 +0100152 case 2:
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100153 *(u16 *)(xspi->rx_ptr) = data;
154 break;
Ricardo Ribalda Delgado17aaaa82015-01-28 13:23:50 +0100155 case 4:
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100156 *(u32 *)(xspi->rx_ptr) = data;
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100157 break;
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100158 }
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100159
Ricardo Ribalda Delgado17aaaa82015-01-28 13:23:50 +0100160 xspi->rx_ptr += xspi->bytes_per_word;
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100161}
162
Richard Röjfors86fc5932009-11-13 12:28:49 +0100163static void xspi_init_hw(struct xilinx_spi *xspi)
Andrei Konovalovae918c02007-07-17 04:04:11 -0700164{
Richard Röjfors86fc5932009-11-13 12:28:49 +0100165 void __iomem *regs_base = xspi->regs;
166
Andrei Konovalovae918c02007-07-17 04:04:11 -0700167 /* Reset the SPI device */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100168 xspi->write_fn(XIPIF_V123B_RESET_MASK,
169 regs_base + XIPIF_V123B_RESETR_OFFSET);
Ricardo Ribalda Delgado899929ba2015-01-28 13:23:41 +0100170 /* Enable the transmit empty interrupt, which we use to determine
171 * progress on the transmission.
172 */
173 xspi->write_fn(XSPI_INTR_TX_EMPTY,
174 regs_base + XIPIF_V123B_IIER_OFFSET);
Ricardo Ribalda Delgado22417352015-01-28 13:23:54 +0100175 /* Disable the global IPIF interrupt */
176 xspi->write_fn(0, regs_base + XIPIF_V123B_DGIER_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700177 /* Deselect the slave on the SPI bus */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100178 xspi->write_fn(0xffff, regs_base + XSPI_SSR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700179 /* Disable the transmitter, enable Manual Slave Select Assertion,
180 * put SPI controller into master mode, and enable it */
Ricardo Ribalda Delgado22417352015-01-28 13:23:54 +0100181 xspi->write_fn(XSPI_CR_MANUAL_SSELECT | XSPI_CR_MASTER_MODE |
182 XSPI_CR_ENABLE | XSPI_CR_TXFIFO_RESET | XSPI_CR_RXFIFO_RESET,
183 regs_base + XSPI_CR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700184}
185
186static void xilinx_spi_chipselect(struct spi_device *spi, int is_on)
187{
188 struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
Ricardo Ribalda Delgadof9c6ef62015-01-28 13:23:46 +0100189 u16 cr;
190 u32 cs;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700191
192 if (is_on == BITBANG_CS_INACTIVE) {
193 /* Deselect the slave on the SPI bus */
Ricardo Ribalda Delgadof9c6ef62015-01-28 13:23:46 +0100194 xspi->write_fn(xspi->cs_inactive, xspi->regs + XSPI_SSR_OFFSET);
195 return;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700196 }
Ricardo Ribalda Delgadof9c6ef62015-01-28 13:23:46 +0100197
198 /* Set the SPI clock phase and polarity */
199 cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET) & ~XSPI_CR_MODE_MASK;
200 if (spi->mode & SPI_CPHA)
201 cr |= XSPI_CR_CPHA;
202 if (spi->mode & SPI_CPOL)
203 cr |= XSPI_CR_CPOL;
204 if (spi->mode & SPI_LSB_FIRST)
205 cr |= XSPI_CR_LSB_FIRST;
206 if (spi->mode & SPI_LOOP)
207 cr |= XSPI_CR_LOOP;
208 xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET);
209
210 /* We do not check spi->max_speed_hz here as the SPI clock
211 * frequency is not software programmable (the IP block design
212 * parameter)
213 */
214
215 cs = xspi->cs_inactive;
216 cs ^= BIT(spi->chip_select);
217
218 /* Activate the chip select */
219 xspi->write_fn(cs, xspi->regs + XSPI_SSR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700220}
221
222/* spi_bitbang requires custom setup_transfer() to be defined if there is a
Axel Lin9bf46f62014-02-14 21:06:43 +0800223 * custom txrx_bufs().
Andrei Konovalovae918c02007-07-17 04:04:11 -0700224 */
225static int xilinx_spi_setup_transfer(struct spi_device *spi,
226 struct spi_transfer *t)
227{
Ricardo Ribalda Delgadof9c6ef62015-01-28 13:23:46 +0100228 struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
229
230 if (spi->mode & SPI_CS_HIGH)
231 xspi->cs_inactive &= ~BIT(spi->chip_select);
232 else
233 xspi->cs_inactive |= BIT(spi->chip_select);
234
Andrei Konovalovae918c02007-07-17 04:04:11 -0700235 return 0;
236}
237
Andrei Konovalovae918c02007-07-17 04:04:11 -0700238static int xilinx_spi_txrx_bufs(struct spi_device *spi, struct spi_transfer *t)
239{
240 struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
Ricardo Ribalda Delgadob563bfb2015-01-28 13:23:52 +0100241 int remaining_words; /* the number of words left to transfer */
Ricardo Ribalda Delgado22417352015-01-28 13:23:54 +0100242 bool use_irq = false;
243 u16 cr = 0;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700244
245 /* We get here with transmitter inhibited */
246
247 xspi->tx_ptr = t->tx_buf;
248 xspi->rx_ptr = t->rx_buf;
Ricardo Ribalda Delgadob563bfb2015-01-28 13:23:52 +0100249 remaining_words = t->len / xspi->bytes_per_word;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700250
Ricardo Ribalda Delgado22417352015-01-28 13:23:54 +0100251 if (xspi->irq >= 0 && remaining_words > xspi->buffer_size) {
Ricardo Ribalda Delgado74346842015-08-13 16:09:28 +0200252 u32 isr;
Ricardo Ribalda Delgado22417352015-01-28 13:23:54 +0100253 use_irq = true;
Ricardo Ribalda Delgado22417352015-01-28 13:23:54 +0100254 /* Inhibit irq to avoid spurious irqs on tx_empty*/
255 cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET);
256 xspi->write_fn(cr | XSPI_CR_TRANS_INHIBIT,
257 xspi->regs + XSPI_CR_OFFSET);
Ricardo Ribalda Delgado74346842015-08-13 16:09:28 +0200258 /* ACK old irqs (if any) */
259 isr = xspi->read_fn(xspi->regs + XIPIF_V123B_IISR_OFFSET);
260 if (isr)
261 xspi->write_fn(isr,
262 xspi->regs + XIPIF_V123B_IISR_OFFSET);
263 /* Enable the global IPIF interrupt */
264 xspi->write_fn(XIPIF_V123B_GINTR_ENABLE,
265 xspi->regs + XIPIF_V123B_DGIER_OFFSET);
266 reinit_completion(&xspi->done);
Ricardo Ribalda Delgado22417352015-01-28 13:23:54 +0100267 }
268
Ricardo Ribalda Delgadob563bfb2015-01-28 13:23:52 +0100269 while (remaining_words) {
Ricardo Ribalda Delgadob563bfb2015-01-28 13:23:52 +0100270 int n_words, tx_words, rx_words;
Ricardo Ribalda Delgadoeca37c72015-10-28 16:16:02 +0100271 u32 sr;
Ricardo Ribalda5a1314f2017-11-21 10:09:02 +0100272 int stalled;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700273
Ricardo Ribalda Delgadob563bfb2015-01-28 13:23:52 +0100274 n_words = min(remaining_words, xspi->buffer_size);
Ricardo Ribalda Delgado4c9a7612015-01-28 13:23:40 +0100275
Ricardo Ribalda Delgadob563bfb2015-01-28 13:23:52 +0100276 tx_words = n_words;
277 while (tx_words--)
278 xilinx_spi_tx(xspi);
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200279
280 /* Start the transfer by not inhibiting the transmitter any
281 * longer
282 */
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200283
Ricardo Ribalda Delgado22417352015-01-28 13:23:54 +0100284 if (use_irq) {
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100285 xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET);
Ricardo Ribalda Delgado5fe11cc2015-01-28 13:23:44 +0100286 wait_for_completion(&xspi->done);
Ricardo Ribalda Delgadoeca37c72015-10-28 16:16:02 +0100287 /* A transmit has just completed. Process received data
288 * and check for more data to transmit. Always inhibit
289 * the transmitter while the Isr refills the transmit
290 * register/FIFO, or make sure it is stopped if we're
291 * done.
292 */
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100293 xspi->write_fn(cr | XSPI_CR_TRANS_INHIBIT,
Ricardo Ribalda Delgadoeca37c72015-10-28 16:16:02 +0100294 xspi->regs + XSPI_CR_OFFSET);
295 sr = XSPI_SR_TX_EMPTY_MASK;
296 } else
297 sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET);
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200298
299 /* Read out all the data from the Rx FIFO */
Ricardo Ribalda Delgadob563bfb2015-01-28 13:23:52 +0100300 rx_words = n_words;
Ricardo Ribalda5a1314f2017-11-21 10:09:02 +0100301 stalled = 10;
Ricardo Ribalda Delgadoeca37c72015-10-28 16:16:02 +0100302 while (rx_words) {
Ricardo Ribalda5a1314f2017-11-21 10:09:02 +0100303 if (rx_words == n_words && !(stalled--) &&
304 !(sr & XSPI_SR_TX_EMPTY_MASK) &&
305 (sr & XSPI_SR_RX_EMPTY_MASK)) {
306 dev_err(&spi->dev,
307 "Detected stall. Check C_SPI_MODE and C_SPI_MEMORY\n");
308 xspi_init_hw(xspi);
309 return -EIO;
310 }
311
Ricardo Ribalda Delgadoeca37c72015-10-28 16:16:02 +0100312 if ((sr & XSPI_SR_TX_EMPTY_MASK) && (rx_words > 1)) {
313 xilinx_spi_rx(xspi);
314 rx_words--;
315 continue;
316 }
317
318 sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET);
319 if (!(sr & XSPI_SR_RX_EMPTY_MASK)) {
320 xilinx_spi_rx(xspi);
321 rx_words--;
322 }
323 }
Ricardo Ribalda Delgadob563bfb2015-01-28 13:23:52 +0100324
325 remaining_words -= n_words;
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200326 }
Andrei Konovalovae918c02007-07-17 04:04:11 -0700327
Ricardo Ribalda Delgado16ea9b82015-08-12 18:04:04 +0200328 if (use_irq) {
Ricardo Ribalda Delgado22417352015-01-28 13:23:54 +0100329 xspi->write_fn(0, xspi->regs + XIPIF_V123B_DGIER_OFFSET);
Ricardo Ribalda Delgado16ea9b82015-08-12 18:04:04 +0200330 xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET);
331 }
Ricardo Ribalda Delgado22417352015-01-28 13:23:54 +0100332
Ricardo Ribalda Delgadod79b2d02015-01-28 13:23:49 +0100333 return t->len;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700334}
335
336
337/* This driver supports single master mode only. Hence Tx FIFO Empty
338 * is the only interrupt we care about.
339 * Receive FIFO Overrun, Transmit FIFO Underrun, Mode Fault, and Slave Mode
340 * Fault are not to happen.
341 */
342static irqreturn_t xilinx_spi_irq(int irq, void *dev_id)
343{
344 struct xilinx_spi *xspi = dev_id;
345 u32 ipif_isr;
346
347 /* Get the IPIF interrupts, and clear them immediately */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100348 ipif_isr = xspi->read_fn(xspi->regs + XIPIF_V123B_IISR_OFFSET);
349 xspi->write_fn(ipif_isr, xspi->regs + XIPIF_V123B_IISR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700350
351 if (ipif_isr & XSPI_INTR_TX_EMPTY) { /* Transmission completed */
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200352 complete(&xspi->done);
Lars-Peter Clausend3364842016-07-15 11:04:19 +0200353 return IRQ_HANDLED;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700354 }
355
Lars-Peter Clausend3364842016-07-15 11:04:19 +0200356 return IRQ_NONE;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700357}
358
Ricardo Ribalda Delgado4c9a7612015-01-28 13:23:40 +0100359static int xilinx_spi_find_buffer_size(struct xilinx_spi *xspi)
360{
361 u8 sr;
362 int n_words = 0;
363
364 /*
365 * Before the buffer_size detection we reset the core
366 * to make sure we start with a clean state.
367 */
368 xspi->write_fn(XIPIF_V123B_RESET_MASK,
369 xspi->regs + XIPIF_V123B_RESETR_OFFSET);
370
371 /* Fill the Tx FIFO with as many words as possible */
372 do {
373 xspi->write_fn(0, xspi->regs + XSPI_TXD_OFFSET);
374 sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET);
375 n_words++;
376 } while (!(sr & XSPI_SR_TX_FULL_MASK));
377
378 return n_words;
379}
380
Grant Likelyeae6cb32010-10-14 09:32:53 -0600381static const struct of_device_id xilinx_spi_of_match[] = {
Ricardo Ribaldaa094c2f2017-11-21 10:09:03 +0100382 { .compatible = "xlnx,axi-quad-spi-1.00.a", },
Grant Likelyeae6cb32010-10-14 09:32:53 -0600383 { .compatible = "xlnx,xps-spi-2.00.a", },
384 { .compatible = "xlnx,xps-spi-2.00.b", },
385 {}
386};
387MODULE_DEVICE_TABLE(of, xilinx_spi_of_match);
Grant Likelyeae6cb32010-10-14 09:32:53 -0600388
Mark Brown7cb2abd2013-07-05 11:24:26 +0100389static int xilinx_spi_probe(struct platform_device *pdev)
Andrei Konovalovae918c02007-07-17 04:04:11 -0700390{
Andrei Konovalovae918c02007-07-17 04:04:11 -0700391 struct xilinx_spi *xspi;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100392 struct xspi_platform_data *pdata;
Michal Simekad3fdbc2013-07-08 15:29:15 +0200393 struct resource *res;
Alvaro Gamez Machadoe58f7d12019-10-24 13:07:56 +0200394 int ret, num_cs = 0, bits_per_word;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100395 struct spi_master *master;
Michal Simek082339b2013-06-04 16:02:36 +0200396 u32 tmp;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100397 u8 i;
John Linnff82c582009-01-09 16:01:53 -0700398
Jingoo Han8074cf02013-07-30 16:58:59 +0900399 pdata = dev_get_platdata(&pdev->dev);
Mark Brownd81c0bb2013-07-03 12:05:42 +0100400 if (pdata) {
401 num_cs = pdata->num_chipselect;
402 bits_per_word = pdata->bits_per_word;
Michal Simekbe3acdf2013-07-08 15:29:17 +0200403 } else {
404 of_property_read_u32(pdev->dev.of_node, "xlnx,num-ss-bits",
405 &num_cs);
Alvaro Gamez Machadoe58f7d12019-10-24 13:07:56 +0200406 ret = of_property_read_u32(pdev->dev.of_node,
407 "xlnx,num-transfer-bits",
408 &bits_per_word);
409 if (ret)
410 bits_per_word = 8;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100411 }
Mark Brownd81c0bb2013-07-03 12:05:42 +0100412
413 if (!num_cs) {
Mark Brown7cb2abd2013-07-05 11:24:26 +0100414 dev_err(&pdev->dev,
415 "Missing slave select configuration data\n");
Mark Brownd81c0bb2013-07-03 12:05:42 +0100416 return -EINVAL;
417 }
418
Ricardo Ribaldaeb25f162015-01-28 20:53:39 +0100419 if (num_cs > XILINX_SPI_MAX_CS) {
420 dev_err(&pdev->dev, "Invalid number of spi slaves\n");
421 return -EINVAL;
422 }
423
Mark Brown7cb2abd2013-07-05 11:24:26 +0100424 master = spi_alloc_master(&pdev->dev, sizeof(struct xilinx_spi));
Richard Röjforsd5af91a2009-11-13 12:28:39 +0100425 if (!master)
Mark Brownd81c0bb2013-07-03 12:05:42 +0100426 return -ENODEV;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700427
David Brownelle7db06b2009-06-17 16:26:04 -0700428 /* the spi->mode bits understood by this driver: */
Ricardo Ribalda Delgadof9c6ef62015-01-28 13:23:46 +0100429 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST | SPI_LOOP |
430 SPI_CS_HIGH;
David Brownelle7db06b2009-06-17 16:26:04 -0700431
Andrei Konovalovae918c02007-07-17 04:04:11 -0700432 xspi = spi_master_get_devdata(master);
Ricardo Ribalda Delgadof9c6ef62015-01-28 13:23:46 +0100433 xspi->cs_inactive = 0xffffffff;
Axel Lin94c69f72013-09-10 15:43:41 +0800434 xspi->bitbang.master = master;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700435 xspi->bitbang.chipselect = xilinx_spi_chipselect;
436 xspi->bitbang.setup_transfer = xilinx_spi_setup_transfer;
437 xspi->bitbang.txrx_bufs = xilinx_spi_txrx_bufs;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700438 init_completion(&xspi->done);
439
Michal Simekad3fdbc2013-07-08 15:29:15 +0200440 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
441 xspi->regs = devm_ioremap_resource(&pdev->dev, res);
Mark Brownc40537d2013-07-01 20:33:01 +0100442 if (IS_ERR(xspi->regs)) {
443 ret = PTR_ERR(xspi->regs);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700444 goto put_master;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700445 }
446
Lars-Peter Clausen4b153a22014-07-10 10:30:20 +0200447 master->bus_num = pdev->id;
Grant Likely91565c42010-10-14 08:54:55 -0600448 master->num_chipselect = num_cs;
Mark Brown7cb2abd2013-07-05 11:24:26 +0100449 master->dev.of_node = pdev->dev.of_node;
Michal Simek082339b2013-06-04 16:02:36 +0200450
451 /*
452 * Detect endianess on the IP via loop bit in CR. Detection
453 * must be done before reset is sent because incorrect reset
454 * value generates error interrupt.
455 * Setup little endian helper functions first and try to use them
456 * and check if bit was correctly setup or not.
457 */
Mark Brown06352872015-01-30 13:42:00 +0100458 xspi->read_fn = xspi_read32;
459 xspi->write_fn = xspi_write32;
Michal Simek082339b2013-06-04 16:02:36 +0200460
461 xspi->write_fn(XSPI_CR_LOOP, xspi->regs + XSPI_CR_OFFSET);
462 tmp = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET);
463 tmp &= XSPI_CR_LOOP;
464 if (tmp != XSPI_CR_LOOP) {
Mark Brown06352872015-01-30 13:42:00 +0100465 xspi->read_fn = xspi_read32_be;
466 xspi->write_fn = xspi_write32_be;
Richard Röjfors86fc5932009-11-13 12:28:49 +0100467 }
Michal Simek082339b2013-06-04 16:02:36 +0200468
Axel Lin9bf46f62014-02-14 21:06:43 +0800469 master->bits_per_word_mask = SPI_BPW_MASK(bits_per_word);
Ricardo Ribalda Delgado17aaaa82015-01-28 13:23:50 +0100470 xspi->bytes_per_word = bits_per_word / 8;
Ricardo Ribalda Delgado4c9a7612015-01-28 13:23:40 +0100471 xspi->buffer_size = xilinx_spi_find_buffer_size(xspi);
472
Michal Simek7b3b7432013-07-09 18:05:16 +0200473 xspi->irq = platform_get_irq(pdev, 0);
Lars-Peter Clausen4db9bf52016-07-15 11:04:18 +0200474 if (xspi->irq < 0 && xspi->irq != -ENXIO) {
475 ret = xspi->irq;
476 goto put_master;
477 } else if (xspi->irq >= 0) {
Ricardo Ribalda Delgado5fe11cc2015-01-28 13:23:44 +0100478 /* Register for SPI Interrupt */
479 ret = devm_request_irq(&pdev->dev, xspi->irq, xilinx_spi_irq, 0,
480 dev_name(&pdev->dev), xspi);
481 if (ret)
482 goto put_master;
Michal Simek7b3b7432013-07-09 18:05:16 +0200483 }
484
Ricardo Ribalda Delgado5fe11cc2015-01-28 13:23:44 +0100485 /* SPI controller initializations */
486 xspi_init_hw(xspi);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700487
Richard Röjforsd5af91a2009-11-13 12:28:39 +0100488 ret = spi_bitbang_start(&xspi->bitbang);
489 if (ret) {
Mark Brown7cb2abd2013-07-05 11:24:26 +0100490 dev_err(&pdev->dev, "spi_bitbang_start FAILED\n");
Michal Simek7b3b7432013-07-09 18:05:16 +0200491 goto put_master;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700492 }
493
Ricardo Ribalda985be7e2020-09-15 13:29:36 +0200494 dev_info(&pdev->dev, "at %pR, irq=%d\n", res, xspi->irq);
Grant Likely8fd88212010-10-14 09:04:29 -0600495
Grant Likelyeae6cb32010-10-14 09:32:53 -0600496 if (pdata) {
497 for (i = 0; i < pdata->num_devices; i++)
498 spi_new_device(master, pdata->devices + i);
499 }
Grant Likely8fd88212010-10-14 09:04:29 -0600500
Mark Brown7cb2abd2013-07-05 11:24:26 +0100501 platform_set_drvdata(pdev, master);
Grant Likely8fd88212010-10-14 09:04:29 -0600502 return 0;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100503
Mark Brownd81c0bb2013-07-03 12:05:42 +0100504put_master:
505 spi_master_put(master);
506
507 return ret;
Grant Likely8fd88212010-10-14 09:04:29 -0600508}
509
Mark Brown7cb2abd2013-07-05 11:24:26 +0100510static int xilinx_spi_remove(struct platform_device *pdev)
Grant Likely8fd88212010-10-14 09:04:29 -0600511{
Mark Brown7cb2abd2013-07-05 11:24:26 +0100512 struct spi_master *master = platform_get_drvdata(pdev);
Mark Brownd81c0bb2013-07-03 12:05:42 +0100513 struct xilinx_spi *xspi = spi_master_get_devdata(master);
Michal Simek7b3b7432013-07-09 18:05:16 +0200514 void __iomem *regs_base = xspi->regs;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100515
516 spi_bitbang_stop(&xspi->bitbang);
Michal Simek7b3b7432013-07-09 18:05:16 +0200517
518 /* Disable all the interrupts just in case */
519 xspi->write_fn(0, regs_base + XIPIF_V123B_IIER_OFFSET);
520 /* Disable the global IPIF interrupt */
521 xspi->write_fn(0, regs_base + XIPIF_V123B_DGIER_OFFSET);
Mark Brownd81c0bb2013-07-03 12:05:42 +0100522
523 spi_master_put(xspi->bitbang.master);
Grant Likely8fd88212010-10-14 09:04:29 -0600524
525 return 0;
526}
527
528/* work with hotplug and coldplug */
529MODULE_ALIAS("platform:" XILINX_SPI_NAME);
530
531static struct platform_driver xilinx_spi_driver = {
532 .probe = xilinx_spi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +0000533 .remove = xilinx_spi_remove,
Grant Likely8fd88212010-10-14 09:04:29 -0600534 .driver = {
535 .name = XILINX_SPI_NAME,
Grant Likelyeae6cb32010-10-14 09:32:53 -0600536 .of_match_table = xilinx_spi_of_match,
Grant Likely8fd88212010-10-14 09:04:29 -0600537 },
538};
Grant Likely940ab882011-10-05 11:29:49 -0600539module_platform_driver(xilinx_spi_driver);
Grant Likely8fd88212010-10-14 09:04:29 -0600540
Andrei Konovalovae918c02007-07-17 04:04:11 -0700541MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
542MODULE_DESCRIPTION("Xilinx SPI driver");
543MODULE_LICENSE("GPL");