| <!DOCTYPE html PUBLIC "-//W3C//DTD HTML 4.01 Transitional//EN" "http://www.w3.org/TR/html4/loose.dtd"> |
| <html> |
| <!-- This file documents the GNU Assembler "as". |
| |
| Copyright (C) 1991-2014 Free Software Foundation, Inc. |
| |
| Permission is granted to copy, distribute and/or modify this document |
| under the terms of the GNU Free Documentation License, Version 1.3 |
| or any later version published by the Free Software Foundation; |
| with no Invariant Sections, with no Front-Cover Texts, and with no |
| Back-Cover Texts. A copy of the license is included in the |
| section entitled "GNU Free Documentation License". |
| --> |
| <!-- Created by GNU Texinfo 5.2, http://www.gnu.org/software/texinfo/ --> |
| <head> |
| <title>Using as: NDS32-Ops</title> |
| |
| <meta name="description" content="Using as: NDS32-Ops"> |
| <meta name="keywords" content="Using as: NDS32-Ops"> |
| <meta name="resource-type" content="document"> |
| <meta name="distribution" content="global"> |
| <meta name="Generator" content="makeinfo"> |
| <meta http-equiv="Content-Type" content="text/html; charset=utf-8"> |
| <link href="index.html#Top" rel="start" title="Top"> |
| <link href="AS-Index.html#AS-Index" rel="index" title="AS Index"> |
| <link href="index.html#SEC_Contents" rel="contents" title="Table of Contents"> |
| <link href="NDS32-Syntax.html#NDS32-Syntax" rel="up" title="NDS32 Syntax"> |
| <link href="NiosII_002dDependent.html#NiosII_002dDependent" rel="next" title="NiosII-Dependent"> |
| <link href="NDS32_002dRegs.html#NDS32_002dRegs" rel="prev" title="NDS32-Regs"> |
| <style type="text/css"> |
| <!-- |
| a.summary-letter {text-decoration: none} |
| blockquote.smallquotation {font-size: smaller} |
| div.display {margin-left: 3.2em} |
| div.example {margin-left: 3.2em} |
| div.indentedblock {margin-left: 3.2em} |
| div.lisp {margin-left: 3.2em} |
| div.smalldisplay {margin-left: 3.2em} |
| div.smallexample {margin-left: 3.2em} |
| div.smallindentedblock {margin-left: 3.2em; font-size: smaller} |
| div.smalllisp {margin-left: 3.2em} |
| kbd {font-style:oblique} |
| pre.display {font-family: inherit} |
| pre.format {font-family: inherit} |
| pre.menu-comment {font-family: serif} |
| pre.menu-preformatted {font-family: serif} |
| pre.smalldisplay {font-family: inherit; font-size: smaller} |
| pre.smallexample {font-size: smaller} |
| pre.smallformat {font-family: inherit; font-size: smaller} |
| pre.smalllisp {font-size: smaller} |
| span.nocodebreak {white-space:nowrap} |
| span.nolinebreak {white-space:nowrap} |
| span.roman {font-family:serif; font-weight:normal} |
| span.sansserif {font-family:sans-serif; font-weight:normal} |
| ul.no-bullet {list-style: none} |
| --> |
| </style> |
| |
| |
| </head> |
| |
| <body lang="en" bgcolor="#FFFFFF" text="#000000" link="#0000FF" vlink="#800080" alink="#FF0000"> |
| <a name="NDS32_002dOps"></a> |
| <div class="header"> |
| <p> |
| Previous: <a href="NDS32_002dRegs.html#NDS32_002dRegs" accesskey="p" rel="prev">NDS32-Regs</a>, Up: <a href="NDS32-Syntax.html#NDS32-Syntax" accesskey="u" rel="up">NDS32 Syntax</a> [<a href="index.html#SEC_Contents" title="Table of contents" rel="contents">Contents</a>][<a href="AS-Index.html#AS-Index" title="Index" rel="index">Index</a>]</p> |
| </div> |
| <hr> |
| <a name="Pseudo-Instructions"></a> |
| <h4 class="subsubsection">9.30.2.3 Pseudo Instructions</h4> |
| <dl compact="compact"> |
| <dt><code>li rt5,imm32</code></dt> |
| <dd><p>load 32-bit integer into register rt5. ‘<samp>sethi rt5,hi20(imm32)</samp>’ and then |
| ‘<samp>ori rt5,reg,lo12(imm32)</samp>’. |
| </p> |
| </dd> |
| <dt><code>la rt5,var</code></dt> |
| <dd><p>Load 32-bit address of var into register rt5. ‘<samp>sethi rt5,hi20(var)</samp>’ and |
| then ‘<samp>ori reg,rt5,lo12(var)</samp>’ |
| </p> |
| </dd> |
| <dt><code>l.[bhw] rt5,var</code></dt> |
| <dd><p>Load value of var into register rt5. ‘<samp>sethi $ta,hi20(var)</samp>’ and then |
| ‘<samp>l[bhw]i rt5,[$ta+lo12(var)]</samp>’ |
| </p> |
| </dd> |
| <dt><code>l.[bh]s rt5,var</code></dt> |
| <dd><p>Load value of var into register rt5. ‘<samp>sethi $ta,hi20(var)</samp>’ and then |
| ‘<samp>l[bh]si rt5,[$ta+lo12(var)]</samp>’ |
| </p> |
| </dd> |
| <dt><code>l.[bhw]p rt5,var,inc</code></dt> |
| <dd><p>Load value of var into register rt5 and increment $ta by amount inc. |
| ‘<samp>la $ta,var</samp>’ and then ‘<samp>l[bhw]i.bi rt5,[$ta],inc</samp>’ |
| </p> |
| </dd> |
| <dt><code>l.[bhw]pc rt5,inc</code></dt> |
| <dd><p>Continue loading value of var into register rt5 and increment $ta by amount inc. |
| ‘<samp>l[bhw]i.bi rt5,[$ta],inc.</samp>’ |
| </p> |
| </dd> |
| <dt><code>l.[bh]sp rt5,var,inc</code></dt> |
| <dd><p>Load value of var into register rt5 and increment $ta by amount inc. |
| ‘<samp>la $ta,var</samp>’ and then ‘<samp>l[bh]si.bi rt5,[$ta],inc</samp>’ |
| </p> |
| </dd> |
| <dt><code>l.[bh]spc rt5,inc</code></dt> |
| <dd><p>Continue loading value of var into register rt5 and increment $ta by amount inc. |
| ‘<samp>l[bh]si.bi rt5,[$ta],inc.</samp>’ |
| </p> |
| </dd> |
| <dt><code>s.[bhw] rt5,var</code></dt> |
| <dd><p>Store register rt5 to var. |
| ‘<samp>sethi $ta,hi20(var)</samp>’ and then ‘<samp>s[bhw]i rt5,[$ta+lo12(var)]</samp>’ |
| </p> |
| </dd> |
| <dt><code>s.[bhw]p rt5,var,inc</code></dt> |
| <dd><p>Store register rt5 to var and increment $ta by amount inc. |
| ‘<samp>la $ta,var</samp>’ and then ‘<samp>s[bhw]i.bi rt5,[$ta],inc</samp>’ |
| </p> |
| </dd> |
| <dt><code>s.[bhw]pc rt5,inc</code></dt> |
| <dd><p>Continue storing register rt5 to var and increment $ta by amount inc. |
| ‘<samp>s[bhw]i.bi rt5,[$ta],inc.</samp>’ |
| </p> |
| </dd> |
| <dt><code>not rt5,ra5</code></dt> |
| <dd><p>Alias of ‘<samp>nor rt5,ra5,ra5</samp>’. |
| </p> |
| </dd> |
| <dt><code>neg rt5,ra5</code></dt> |
| <dd><p>Alias of ‘<samp>subri rt5,ra5,0</samp>’. |
| </p> |
| </dd> |
| <dt><code>br rb5</code></dt> |
| <dd><p>Depending on how it is assembled, it is translated into ‘<samp>r5 rb5</samp>’ |
| or ‘<samp>jr rb5</samp>’. |
| </p> |
| </dd> |
| <dt><code>b label</code></dt> |
| <dd><p>Branch to label depending on how it is assembled, it is translated into |
| ‘<samp>j8 label</samp>’, ‘<samp>j label</samp>’, or "‘<samp>la $ta,label</samp>’ ‘<samp>br $ta</samp>’". |
| </p> |
| </dd> |
| <dt><code>bral rb5</code></dt> |
| <dd><p>Alias of jral br5 depending on how it is assembled, it is translated |
| into ‘<samp>jral5 rb5</samp>’ or ‘<samp>jral rb5</samp>’. |
| </p> |
| </dd> |
| <dt><code>bal fname</code></dt> |
| <dd><p>Alias of jal fname depending on how it is assembled, it is translated into |
| ‘<samp>jal fname</samp>’ or "‘<samp>la $ta,fname</samp>’ ‘<samp>bral $ta</samp>’". |
| </p> |
| </dd> |
| <dt><code>call fname</code></dt> |
| <dd><p>Call function fname same as ‘<samp>jal fname</samp>’. |
| </p> |
| </dd> |
| <dt><code>move rt5,ra5</code></dt> |
| <dd><p>For 16-bit, this is ‘<samp>mov55 rt5,ra5</samp>’. |
| For no 16-bit, this is ‘<samp>ori rt5,ra5,0</samp>’. |
| </p> |
| </dd> |
| <dt><code>move rt5,var</code></dt> |
| <dd><p>This is the same as ‘<samp>l.w rt5,var</samp>’. |
| </p> |
| </dd> |
| <dt><code>move rt5,imm32</code></dt> |
| <dd><p>This is the same as ‘<samp>li rt5,imm32</samp>’. |
| </p> |
| </dd> |
| <dt><code>pushm ra5,rb5</code></dt> |
| <dd><p>Push contents of registers from ra5 to rb5 into stack. |
| </p> |
| </dd> |
| <dt><code>push ra5</code></dt> |
| <dd><p>Push content of register ra5 into stack. (same ‘<samp>pushm ra5,ra5</samp>’). |
| </p> |
| </dd> |
| <dt><code>push.d var</code></dt> |
| <dd><p>Push value of double-word variable var into stack. |
| </p> |
| </dd> |
| <dt><code>push.w var</code></dt> |
| <dd><p>Push value of word variable var into stack. |
| </p> |
| </dd> |
| <dt><code>push.h var</code></dt> |
| <dd><p>Push value of half-word variable var into stack. |
| </p> |
| </dd> |
| <dt><code>push.b var</code></dt> |
| <dd><p>Push value of byte variable var into stack. |
| </p> |
| </dd> |
| <dt><code>pusha var</code></dt> |
| <dd><p>Push 32-bit address of variable var into stack. |
| </p> |
| </dd> |
| <dt><code>pushi imm32</code></dt> |
| <dd><p>Push 32-bit immediate value into stack. |
| </p> |
| </dd> |
| <dt><code>popm ra5,rb5</code></dt> |
| <dd><p>Pop top of stack values into registers ra5 to rb5. |
| </p> |
| </dd> |
| <dt><code>pop rt5</code></dt> |
| <dd><p>Pop top of stack value into register. (same as ‘<samp>popm rt5,rt5</samp>’.) |
| </p> |
| </dd> |
| <dt><code>pop.d var,ra5</code></dt> |
| <dd><p>Pop value of double-word variable var from stack using register ra5 |
| as 2nd scratch register. (1st is $ta) |
| </p> |
| </dd> |
| <dt><code>pop.w var,ra5</code></dt> |
| <dd><p>Pop value of word variable var from stack using register ra5. |
| </p> |
| </dd> |
| <dt><code>pop.h var,ra5</code></dt> |
| <dd><p>Pop value of half-word variable var from stack using register ra5. |
| </p> |
| </dd> |
| <dt><code>pop.b var,ra5</code></dt> |
| <dd><p>Pop value of byte variable var from stack using register ra5. |
| </p> |
| </dd> |
| </dl> |
| |
| <hr> |
| <div class="header"> |
| <p> |
| Previous: <a href="NDS32_002dRegs.html#NDS32_002dRegs" accesskey="p" rel="prev">NDS32-Regs</a>, Up: <a href="NDS32-Syntax.html#NDS32-Syntax" accesskey="u" rel="up">NDS32 Syntax</a> [<a href="index.html#SEC_Contents" title="Table of contents" rel="contents">Contents</a>][<a href="AS-Index.html#AS-Index" title="Index" rel="index">Index</a>]</p> |
| </div> |
| |
| |
| |
| </body> |
| </html> |