| /* |
| * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved. |
| * |
| * SPDX-License-Identifier: BSD-3-Clause |
| */ |
| |
| #include <assert.h> |
| #include <string.h> |
| |
| #include <platform_def.h> |
| |
| #include <arch_helpers.h> |
| #include <common/bl_common.h> |
| #include <common/debug.h> |
| #include <context.h> |
| #include <drivers/arm/gicv2.h> |
| #include <drivers/arm/tzc400.h> |
| #include <drivers/generic_delay_timer.h> |
| #include <drivers/st/bsec.h> |
| #include <drivers/st/etzpc.h> |
| #include <drivers/st/stm32_console.h> |
| #include <drivers/st/stm32_gpio.h> |
| #include <drivers/st/stm32_iwdg.h> |
| #include <drivers/st/stm32mp1_clk.h> |
| #include <dt-bindings/clock/stm32mp1-clks.h> |
| #include <lib/el3_runtime/context_mgmt.h> |
| #include <lib/mmio.h> |
| #include <lib/xlat_tables/xlat_tables_v2.h> |
| #include <plat/common/platform.h> |
| |
| #include <platform_sp_min.h> |
| |
| /****************************************************************************** |
| * Placeholder variables for copying the arguments that have been passed to |
| * BL32 from BL2. |
| ******************************************************************************/ |
| static entry_point_info_t bl33_image_ep_info; |
| |
| static console_t console; |
| |
| /******************************************************************************* |
| * Interrupt handler for FIQ (secure IRQ) |
| ******************************************************************************/ |
| void sp_min_plat_fiq_handler(uint32_t id) |
| { |
| switch (id & INT_ID_MASK) { |
| case STM32MP1_IRQ_TZC400: |
| tzc400_init(STM32MP1_TZC_BASE); |
| (void)tzc400_it_handler(); |
| panic(); |
| break; |
| case STM32MP1_IRQ_AXIERRIRQ: |
| ERROR("STM32MP1_IRQ_AXIERRIRQ generated\n"); |
| panic(); |
| break; |
| default: |
| ERROR("SECURE IT handler not define for it : %u", id); |
| break; |
| } |
| } |
| |
| /******************************************************************************* |
| * Return a pointer to the 'entry_point_info' structure of the next image for |
| * the security state specified. BL33 corresponds to the non-secure image type |
| * while BL32 corresponds to the secure image type. A NULL pointer is returned |
| * if the image does not exist. |
| ******************************************************************************/ |
| entry_point_info_t *sp_min_plat_get_bl33_ep_info(void) |
| { |
| entry_point_info_t *next_image_info; |
| |
| next_image_info = &bl33_image_ep_info; |
| |
| if (next_image_info->pc == 0U) { |
| return NULL; |
| } |
| |
| return next_image_info; |
| } |
| |
| CASSERT((STM32MP_SEC_SYSRAM_BASE == STM32MP_SYSRAM_BASE) && |
| ((STM32MP_SEC_SYSRAM_BASE + STM32MP_SEC_SYSRAM_SIZE) <= |
| (STM32MP_SYSRAM_BASE + STM32MP_SYSRAM_SIZE)), |
| assert_secure_sysram_fits_at_begining_of_sysram); |
| |
| #ifdef STM32MP_NS_SYSRAM_BASE |
| CASSERT((STM32MP_NS_SYSRAM_BASE >= STM32MP_SEC_SYSRAM_BASE) && |
| ((STM32MP_NS_SYSRAM_BASE + STM32MP_NS_SYSRAM_SIZE) == |
| (STM32MP_SYSRAM_BASE + STM32MP_SYSRAM_SIZE)), |
| assert_non_secure_sysram_fits_at_end_of_sysram); |
| |
| CASSERT((STM32MP_NS_SYSRAM_BASE & (PAGE_SIZE_4KB - U(1))) == 0U, |
| assert_non_secure_sysram_base_is_4kbyte_aligned); |
| |
| #define TZMA1_SECURE_RANGE \ |
| (((STM32MP_NS_SYSRAM_BASE - STM32MP_SYSRAM_BASE) >> FOUR_KB_SHIFT) - 1U) |
| #else |
| #define TZMA1_SECURE_RANGE STM32MP1_ETZPC_TZMA_ALL_SECURE |
| #endif /* STM32MP_NS_SYSRAM_BASE */ |
| #define TZMA0_SECURE_RANGE STM32MP1_ETZPC_TZMA_ALL_SECURE |
| |
| static void stm32mp1_etzpc_early_setup(void) |
| { |
| if (etzpc_init() != 0) { |
| panic(); |
| } |
| |
| etzpc_configure_tzma(STM32MP1_ETZPC_TZMA_ROM, TZMA0_SECURE_RANGE); |
| etzpc_configure_tzma(STM32MP1_ETZPC_TZMA_SYSRAM, TZMA1_SECURE_RANGE); |
| } |
| |
| /******************************************************************************* |
| * Perform any BL32 specific platform actions. |
| ******************************************************************************/ |
| void sp_min_early_platform_setup2(u_register_t arg0, u_register_t arg1, |
| u_register_t arg2, u_register_t arg3) |
| { |
| struct dt_node_info dt_uart_info; |
| int result; |
| bl_params_t *params_from_bl2 = (bl_params_t *)arg0; |
| #if STM32MP_USE_STM32IMAGE |
| uintptr_t dt_addr = STM32MP_DTB_BASE; |
| #else |
| uintptr_t dt_addr = arg1; |
| #endif |
| |
| /* Imprecise aborts can be masked in NonSecure */ |
| write_scr(read_scr() | SCR_AW_BIT); |
| |
| mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, |
| BL_CODE_END - BL_CODE_BASE, |
| MT_CODE | MT_SECURE); |
| |
| configure_mmu(); |
| |
| assert(params_from_bl2 != NULL); |
| assert(params_from_bl2->h.type == PARAM_BL_PARAMS); |
| assert(params_from_bl2->h.version >= VERSION_2); |
| |
| bl_params_node_t *bl_params = params_from_bl2->head; |
| |
| /* |
| * Copy BL33 entry point information. |
| * They are stored in Secure RAM, in BL2's address space. |
| */ |
| while (bl_params != NULL) { |
| if (bl_params->image_id == BL33_IMAGE_ID) { |
| bl33_image_ep_info = *bl_params->ep_info; |
| /* |
| * Check if hw_configuration is given to BL32 and |
| * share it to BL33. |
| */ |
| if (arg2 != 0U) { |
| bl33_image_ep_info.args.arg0 = 0U; |
| bl33_image_ep_info.args.arg1 = 0U; |
| bl33_image_ep_info.args.arg2 = arg2; |
| } |
| |
| break; |
| } |
| |
| bl_params = bl_params->next_params_info; |
| } |
| |
| if (dt_open_and_check(dt_addr) < 0) { |
| panic(); |
| } |
| |
| if (bsec_probe() != 0) { |
| panic(); |
| } |
| |
| if (stm32mp1_clk_probe() < 0) { |
| panic(); |
| } |
| |
| result = dt_get_stdout_uart_info(&dt_uart_info); |
| |
| if ((result > 0) && (dt_uart_info.status != 0U)) { |
| unsigned int console_flags; |
| |
| if (console_stm32_register(dt_uart_info.base, 0, |
| STM32MP_UART_BAUDRATE, &console) == |
| 0) { |
| panic(); |
| } |
| |
| console_flags = CONSOLE_FLAG_BOOT | CONSOLE_FLAG_CRASH | |
| CONSOLE_FLAG_TRANSLATE_CRLF; |
| #ifdef DEBUG |
| console_flags |= CONSOLE_FLAG_RUNTIME; |
| #endif |
| console_set_scope(&console, console_flags); |
| } |
| |
| stm32mp1_etzpc_early_setup(); |
| } |
| |
| /******************************************************************************* |
| * Initialize the MMU, security and the GIC. |
| ******************************************************************************/ |
| void sp_min_platform_setup(void) |
| { |
| generic_delay_timer_init(); |
| |
| stm32mp1_gic_init(); |
| |
| if (stm32_iwdg_init() < 0) { |
| panic(); |
| } |
| |
| stm32mp_lock_periph_registering(); |
| |
| stm32mp1_init_scmi_server(); |
| } |
| |
| void sp_min_plat_arch_setup(void) |
| { |
| } |