blob: de4791e1a2a64fa37dd5f9ca8044fb806c970893 [file] [log] [blame]
Thomas Gleixner77adf3f2020-09-08 14:34:48 +02001// SPDX-License-Identifier: GPL-2.0-only
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Andrew Vasquezfa90c542005-10-27 11:10:08 -07003 * QLogic Fibre Channel HBA Driver
Armen Baloyanbd21eaf2014-04-11 16:54:24 -04004 * Copyright (c) 2003-2014 QLogic Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 */
6#include "qla_def.h"
7
8#include <linux/moduleparam.h>
9#include <linux/vmalloc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/delay.h>
Christoph Hellwig39a11242006-02-14 18:46:22 +010011#include <linux/kthread.h>
Daniel Walkere1e82b62008-05-12 22:21:10 -070012#include <linux/mutex.h>
Andrew Vasquez3420d362009-10-13 15:16:45 -070013#include <linux/kobject.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090014#include <linux/slab.h>
Michael Hernandez56012362016-12-12 14:40:08 -080015#include <linux/blk-mq-pci.h>
Quinn Tran585def92018-09-04 14:19:20 -070016#include <linux/refcount.h>
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <scsi/scsi_tcq.h>
19#include <scsi/scsicam.h>
20#include <scsi/scsi_transport.h>
21#include <scsi/scsi_transport_fc.h>
22
Nicholas Bellinger2d70c102012-05-15 14:34:28 -040023#include "qla_target.h"
24
Linus Torvalds1da177e2005-04-16 15:20:36 -070025/*
26 * Driver version
27 */
28char qla2x00_version_str[40];
29
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -070030static int apidev_major;
31
Linus Torvalds1da177e2005-04-16 15:20:36 -070032/*
33 * SRB allocation cache
34 */
Michael Hernandezd7459522016-12-12 14:40:07 -080035struct kmem_cache *srb_cachep;
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Arun Easicbb01c22020-03-31 03:40:13 -070037int ql2xfulldump_on_mpifail;
38module_param(ql2xfulldump_on_mpifail, int, S_IRUGO | S_IWUSR);
39MODULE_PARM_DESC(ql2xfulldump_on_mpifail,
40 "Set this to take full dump on MPI hang.");
41
Quinn Tran89c72f42020-09-03 21:51:26 -070042int ql2xenforce_iocb_limit = 1;
43module_param(ql2xenforce_iocb_limit, int, S_IRUGO | S_IWUSR);
44MODULE_PARM_DESC(ql2xenforce_iocb_limit,
Enzo Matsumiyaaa2c24e2021-01-18 15:49:22 -030045 "Enforce IOCB throttling, to avoid FW congestion. (default: 1)");
Quinn Tran89c72f42020-09-03 21:51:26 -070046
Giridhar Malavalia9083012010-04-12 17:59:55 -070047/*
48 * CT6 CTX allocation cache
49 */
50static struct kmem_cache *ctx_cachep;
Saurav Kashyap3ce88662011-07-14 12:00:12 -070051/*
52 * error level for logging
53 */
Michael Hernandez3f006ac2019-03-12 11:08:22 -070054uint ql_errlev = 0x8001;
Giridhar Malavalia9083012010-04-12 17:59:55 -070055
Quinn Tran44d01852021-06-23 22:26:04 -070056int ql2xsecenable;
57module_param(ql2xsecenable, int, S_IRUGO);
58MODULE_PARM_DESC(ql2xsecenable,
59 "Enable/disable security. 0(Default) - Security disabled. 1 - Security enabled.");
60
Saurav Kashyapfa492632012-11-21 02:40:29 -050061static int ql2xenableclass2;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -040062module_param(ql2xenableclass2, int, S_IRUGO|S_IRUSR);
63MODULE_PARM_DESC(ql2xenableclass2,
64 "Specify if Class 2 operations are supported from the very "
65 "beginning. Default is 0 - class 2 not supported.");
66
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -040067
Linus Torvalds1da177e2005-04-16 15:20:36 -070068int ql2xlogintimeout = 20;
Joe Carnucciof2019cb2010-12-21 16:00:22 -080069module_param(ql2xlogintimeout, int, S_IRUGO);
Linus Torvalds1da177e2005-04-16 15:20:36 -070070MODULE_PARM_DESC(ql2xlogintimeout,
71 "Login timeout value in seconds.");
72
Andrew Vasqueza7b61842007-05-07 07:42:59 -070073int qlport_down_retry;
Joe Carnucciof2019cb2010-12-21 16:00:22 -080074module_param(qlport_down_retry, int, S_IRUGO);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075MODULE_PARM_DESC(qlport_down_retry,
Jesper Juhl900d9f92006-06-30 02:33:07 -070076 "Maximum number of command retries to a port that returns "
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 "a PORT-DOWN status.");
78
Linus Torvalds1da177e2005-04-16 15:20:36 -070079int ql2xplogiabsentdevice;
80module_param(ql2xplogiabsentdevice, int, S_IRUGO|S_IWUSR);
81MODULE_PARM_DESC(ql2xplogiabsentdevice,
82 "Option to enable PLOGI to devices that are not present after "
Jesper Juhl900d9f92006-06-30 02:33:07 -070083 "a Fabric scan. This is needed for several broken switches. "
Masanari Iida0d52e642018-10-28 14:05:48 +090084 "Default is 0 - no PLOGI. 1 - perform PLOGI.");
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Bart Van Asschec1c71782019-08-08 20:01:24 -070086int ql2xloginretrycount;
Joe Carnucciof2019cb2010-12-21 16:00:22 -080087module_param(ql2xloginretrycount, int, S_IRUGO);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088MODULE_PARM_DESC(ql2xloginretrycount,
89 "Specify an alternate value for the NVRAM login retry count.");
90
Andrew Vasqueza7a167b2006-06-23 16:10:29 -070091int ql2xallocfwdump = 1;
Joe Carnucciof2019cb2010-12-21 16:00:22 -080092module_param(ql2xallocfwdump, int, S_IRUGO);
Andrew Vasqueza7a167b2006-06-23 16:10:29 -070093MODULE_PARM_DESC(ql2xallocfwdump,
94 "Option to enable allocation of memory for a firmware dump "
95 "during HBA initialization. Memory allocation requirements "
96 "vary by ISP type. Default is 1 - allocate memory.");
97
Andrew Vasquez11010fe2006-10-06 09:54:59 -070098int ql2xextended_error_logging;
Andrew Vasquez27d94032007-03-12 10:41:30 -070099module_param(ql2xextended_error_logging, int, S_IRUGO|S_IWUSR);
Joe Carnuccioa2b3e012016-07-06 11:14:21 -0400100module_param_named(logging, ql2xextended_error_logging, int, S_IRUGO|S_IWUSR);
Andrew Vasquez11010fe2006-10-06 09:54:59 -0700101MODULE_PARM_DESC(ql2xextended_error_logging,
Saurav Kashyap3ce88662011-07-14 12:00:12 -0700102 "Option to enable extended error logging,\n"
103 "\t\tDefault is 0 - no logging. 0x40000000 - Module Init & Probe.\n"
104 "\t\t0x20000000 - Mailbox Cmnds. 0x10000000 - Device Discovery.\n"
105 "\t\t0x08000000 - IO tracing. 0x04000000 - DPC Thread.\n"
106 "\t\t0x02000000 - Async events. 0x01000000 - Timer routines.\n"
107 "\t\t0x00800000 - User space. 0x00400000 - Task Management.\n"
108 "\t\t0x00200000 - AER/EEH. 0x00100000 - Multi Q.\n"
109 "\t\t0x00080000 - P3P Specific. 0x00040000 - Virtual Port.\n"
110 "\t\t0x00020000 - Buffer Dump. 0x00010000 - Misc.\n"
Chad Dupuis29f9f902012-11-21 02:40:41 -0500111 "\t\t0x00008000 - Verbose. 0x00004000 - Target.\n"
112 "\t\t0x00002000 - Target Mgmt. 0x00001000 - Target TMF.\n"
Saurav Kashyap3ce88662011-07-14 12:00:12 -0700113 "\t\t0x7fffffff - For enabling all logs, can be too many logs.\n"
Chad Dupuiscfb09192011-11-18 09:03:07 -0800114 "\t\t0x1e400000 - Preferred value for capturing essential "
115 "debug information (equivalent to old "
116 "ql2xextended_error_logging=1).\n"
Saurav Kashyap3ce88662011-07-14 12:00:12 -0700117 "\t\tDo LOGICAL OR of the value to enable more than one level");
Andrew Vasquez01819442006-06-23 16:11:10 -0700118
Giridhar Malavalia9083012010-04-12 17:59:55 -0700119int ql2xshiftctondsd = 6;
Joe Carnucciof2019cb2010-12-21 16:00:22 -0800120module_param(ql2xshiftctondsd, int, S_IRUGO);
Giridhar Malavalia9083012010-04-12 17:59:55 -0700121MODULE_PARM_DESC(ql2xshiftctondsd,
122 "Set to control shifting of command type processing "
123 "based on total number of SG elements.");
124
Bart Van Assche58e27532019-04-11 14:53:19 -0700125int ql2xfdmienable = 1;
Himanshu Madhanide187df2014-09-25 05:16:50 -0400126module_param(ql2xfdmienable, int, S_IRUGO|S_IWUSR);
Joe Carnuccioa2b3e012016-07-06 11:14:21 -0400127module_param_named(fdmi, ql2xfdmienable, int, S_IRUGO|S_IWUSR);
Andrew Vasquezcca53352005-08-26 19:08:30 -0700128MODULE_PARM_DESC(ql2xfdmienable,
Ferenc Wagner7794a5a2010-03-23 18:14:59 +0100129 "Enables FDMI registrations. "
Joe Carnucciobd7de0b2020-02-12 13:44:19 -0800130 "0 - no FDMI registrations. "
131 "1 - provide FDMI registrations (default).");
Andrew Vasquezcca53352005-08-26 19:08:30 -0700132
Michael Hernandezd213a4b2017-08-23 15:05:20 -0700133#define MAX_Q_DEPTH 64
Chad Dupuis50280c02013-10-30 03:38:14 -0400134static int ql2xmaxqdepth = MAX_Q_DEPTH;
Andrew Vasquezdf7baa52006-10-13 09:33:39 -0700135module_param(ql2xmaxqdepth, int, S_IRUGO|S_IWUSR);
136MODULE_PARM_DESC(ql2xmaxqdepth,
Chad Dupuise92e4a82012-08-22 14:21:23 -0400137 "Maximum queue depth to set for each LUN. "
Michael Hernandezd213a4b2017-08-23 15:05:20 -0700138 "Default is 64.");
Andrew Vasquezdf7baa52006-10-13 09:33:39 -0700139
Arun Easi9e522cd2012-08-22 14:21:31 -0400140int ql2xenabledif = 2;
141module_param(ql2xenabledif, int, S_IRUGO);
Arun Easibad75002010-05-04 15:01:30 -0700142MODULE_PARM_DESC(ql2xenabledif,
Steven J. Magnanib97f5d02014-02-04 12:50:35 -0600143 " Enable T10-CRC-DIF:\n"
144 " Default is 2.\n"
145 " 0 -- No DIF Support\n"
146 " 1 -- Enable DIF for all types\n"
147 " 2 -- Enable DIF for all types, except Type 0.\n");
Arun Easibad75002010-05-04 15:01:30 -0700148
Duane Grigsbye84067d2017-06-21 13:48:43 -0700149#if (IS_ENABLED(CONFIG_NVME_FC))
150int ql2xnvmeenable = 1;
151#else
152int ql2xnvmeenable;
153#endif
154module_param(ql2xnvmeenable, int, 0644);
155MODULE_PARM_DESC(ql2xnvmeenable,
156 "Enables NVME support. "
157 "0 - no NVMe. Default is Y");
158
Arun Easi8cb20492011-08-16 11:29:22 -0700159int ql2xenablehba_err_chk = 2;
Arun Easibad75002010-05-04 15:01:30 -0700160module_param(ql2xenablehba_err_chk, int, S_IRUGO|S_IWUSR);
161MODULE_PARM_DESC(ql2xenablehba_err_chk,
Arun Easi8cb20492011-08-16 11:29:22 -0700162 " Enable T10-CRC-DIF Error isolation by HBA:\n"
Steven J. Magnanib97f5d02014-02-04 12:50:35 -0600163 " Default is 2.\n"
Arun Easi8cb20492011-08-16 11:29:22 -0700164 " 0 -- Error isolation disabled\n"
165 " 1 -- Error isolation enabled only for DIX Type 0\n"
166 " 2 -- Error isolation enabled for all Types\n");
Arun Easibad75002010-05-04 15:01:30 -0700167
Bart Van Assche58e27532019-04-11 14:53:19 -0700168int ql2xiidmaenable = 1;
Joe Carnucciof2019cb2010-12-21 16:00:22 -0800169module_param(ql2xiidmaenable, int, S_IRUGO);
Andrew Vasqueze5896bd2008-07-10 16:55:52 -0700170MODULE_PARM_DESC(ql2xiidmaenable,
171 "Enables iIDMA settings "
172 "Default is 1 - perform iIDMA. 0 - no iIDMA.");
173
Michael Hernandezd7459522016-12-12 14:40:07 -0800174int ql2xmqsupport = 1;
175module_param(ql2xmqsupport, int, S_IRUGO);
176MODULE_PARM_DESC(ql2xmqsupport,
177 "Enable on demand multiple queue pairs support "
178 "Default is 1 for supported. "
179 "Set it to 0 to turn off mq qpair support.");
Andrew Vasqueze337d902009-04-06 22:33:49 -0700180
181int ql2xfwloadbin;
Chad Dupuis86e45bf2011-08-16 11:31:47 -0700182module_param(ql2xfwloadbin, int, S_IRUGO|S_IWUSR);
Joe Carnuccioa2b3e012016-07-06 11:14:21 -0400183module_param_named(fwload, ql2xfwloadbin, int, S_IRUGO|S_IWUSR);
Andrew Vasqueze337d902009-04-06 22:33:49 -0700184MODULE_PARM_DESC(ql2xfwloadbin,
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700185 "Option to specify location from which to load ISP firmware:.\n"
186 " 2 -- load firmware via the request_firmware() (hotplug).\n"
Andrew Vasqueze337d902009-04-06 22:33:49 -0700187 " interface.\n"
188 " 1 -- load firmware from flash.\n"
189 " 0 -- use default semantics.\n");
190
Andrew Vasquezae97c912010-02-18 10:07:28 -0800191int ql2xetsenable;
Joe Carnucciof2019cb2010-12-21 16:00:22 -0800192module_param(ql2xetsenable, int, S_IRUGO);
Andrew Vasquezae97c912010-02-18 10:07:28 -0800193MODULE_PARM_DESC(ql2xetsenable,
194 "Enables firmware ETS burst."
195 "Default is 0 - skip ETS enablement.");
196
Giridhar Malavali69078692010-05-28 15:08:28 -0700197int ql2xdbwr = 1;
Chad Dupuis86e45bf2011-08-16 11:31:47 -0700198module_param(ql2xdbwr, int, S_IRUGO|S_IWUSR);
Giridhar Malavalia9083012010-04-12 17:59:55 -0700199MODULE_PARM_DESC(ql2xdbwr,
Giridhar Malavali08de2842011-08-16 11:31:44 -0700200 "Option to specify scheme for request queue posting.\n"
201 " 0 -- Regular doorbell.\n"
202 " 1 -- CAMRAM doorbell (faster).\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -0700203
Giridhar Malavalif4c496c2010-05-04 15:01:33 -0700204int ql2xtargetreset = 1;
Joe Carnucciof2019cb2010-12-21 16:00:22 -0800205module_param(ql2xtargetreset, int, S_IRUGO);
Giridhar Malavalif4c496c2010-05-04 15:01:33 -0700206MODULE_PARM_DESC(ql2xtargetreset,
207 "Enable target reset."
208 "Default is 1 - use hw defaults.");
209
Chad Dupuis4da26e12010-10-15 11:27:40 -0700210int ql2xgffidenable;
Joe Carnucciof2019cb2010-12-21 16:00:22 -0800211module_param(ql2xgffidenable, int, S_IRUGO);
Chad Dupuis4da26e12010-10-15 11:27:40 -0700212MODULE_PARM_DESC(ql2xgffidenable,
213 "Enables GFF_ID checks of port type. "
214 "Default is 0 - Do not use GFF_ID information.");
Giridhar Malavalia9083012010-04-12 17:59:55 -0700215
himanshu.madhani@cavium.com043dc1d2017-08-23 15:05:19 -0700216int ql2xasynctmfenable = 1;
Joe Carnucciof2019cb2010-12-21 16:00:22 -0800217module_param(ql2xasynctmfenable, int, S_IRUGO);
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700218MODULE_PARM_DESC(ql2xasynctmfenable,
219 "Enables issue of TM IOCBs asynchronously via IOCB mechanism"
Masanari Iida84e13c42018-09-11 18:48:11 +0900220 "Default is 1 - Issue TM IOCBs via mailbox mechanism.");
Giridhar Malavalied0de872011-03-30 11:46:29 -0700221
222int ql2xdontresethba;
Chad Dupuis86e45bf2011-08-16 11:31:47 -0700223module_param(ql2xdontresethba, int, S_IRUGO|S_IWUSR);
Giridhar Malavalied0de872011-03-30 11:46:29 -0700224MODULE_PARM_DESC(ql2xdontresethba,
Giridhar Malavali08de2842011-08-16 11:31:44 -0700225 "Option to specify reset behaviour.\n"
226 " 0 (Default) -- Reset on failure.\n"
227 " 1 -- Do not reset on failure.\n");
Giridhar Malavalied0de872011-03-30 11:46:29 -0700228
Hannes Reinecke1abf6352014-06-25 15:27:38 +0200229uint64_t ql2xmaxlun = MAX_LUNS;
230module_param(ql2xmaxlun, ullong, S_IRUGO);
Andrew Vasquez82515922011-05-10 11:30:13 -0700231MODULE_PARM_DESC(ql2xmaxlun,
232 "Defines the maximum LU number to register with the SCSI "
233 "midlayer. Default is 65535.");
234
Giridhar Malavali08de2842011-08-16 11:31:44 -0700235int ql2xmdcapmask = 0x1F;
236module_param(ql2xmdcapmask, int, S_IRUGO);
237MODULE_PARM_DESC(ql2xmdcapmask,
238 "Set the Minidump driver capture mask level. "
Giridhar Malavali6e96fa72011-11-18 09:03:14 -0800239 "Default is 0x1F - Can be set to 0x3, 0x7, 0xF, 0x1F, 0x7F.");
Giridhar Malavali08de2842011-08-16 11:31:44 -0700240
Giridhar Malavali3aadff32011-11-18 09:02:14 -0800241int ql2xmdenable = 1;
Giridhar Malavali08de2842011-08-16 11:31:44 -0700242module_param(ql2xmdenable, int, S_IRUGO);
243MODULE_PARM_DESC(ql2xmdenable,
244 "Enable/disable MiniDump. "
Giridhar Malavali3aadff32011-11-18 09:02:14 -0800245 "0 - MiniDump disabled. "
246 "1 (Default) - MiniDump enabled.");
Giridhar Malavali08de2842011-08-16 11:31:44 -0700247
Bart Van Asschec1c71782019-08-08 20:01:24 -0700248int ql2xexlogins;
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -0500249module_param(ql2xexlogins, uint, S_IRUGO|S_IWUSR);
250MODULE_PARM_DESC(ql2xexlogins,
251 "Number of extended Logins. "
252 "0 (Default)- Disabled.");
253
Quinn Tran99e1b682017-06-02 09:12:03 -0700254int ql2xexchoffld = 1024;
255module_param(ql2xexchoffld, uint, 0644);
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -0500256MODULE_PARM_DESC(ql2xexchoffld,
Quinn Tran99e1b682017-06-02 09:12:03 -0700257 "Number of target exchanges.");
258
259int ql2xiniexchg = 1024;
260module_param(ql2xiniexchg, uint, 0644);
261MODULE_PARM_DESC(ql2xiniexchg,
262 "Number of initiator exchanges.");
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -0500263
Bart Van Asschec1c71782019-08-08 20:01:24 -0700264int ql2xfwholdabts;
Himanshu Madhanif198caf2016-01-27 12:03:30 -0500265module_param(ql2xfwholdabts, int, S_IRUGO);
266MODULE_PARM_DESC(ql2xfwholdabts,
267 "Allow FW to hold status IOCB until ABTS rsp received. "
268 "0 (Default) Do not set fw option. "
269 "1 - Set fw option to hold ABTS.");
270
Quinn Tran41dc5292017-01-19 22:28:03 -0800271int ql2xmvasynctoatio = 1;
272module_param(ql2xmvasynctoatio, int, S_IRUGO|S_IWUSR);
273MODULE_PARM_DESC(ql2xmvasynctoatio,
274 "Move PUREX, ABTS RX and RIDA IOCBs to ATIOQ"
275 "0 (Default). Do not move IOCBs"
276 "1 - Move IOCBs.");
277
Quinn Trane4e3a2c2017-08-23 15:05:07 -0700278int ql2xautodetectsfp = 1;
279module_param(ql2xautodetectsfp, int, 0444);
280MODULE_PARM_DESC(ql2xautodetectsfp,
281 "Detect SFP range and set appropriate distance.\n"
282 "1 (Default): Enable\n");
283
Himanshu Madhanie7240af2017-10-13 09:34:03 -0700284int ql2xenablemsix = 1;
285module_param(ql2xenablemsix, int, 0444);
286MODULE_PARM_DESC(ql2xenablemsix,
287 "Set to enable MSI or MSI-X interrupt mechanism.\n"
288 " Default is 1, enable MSI-X interrupt mechanism.\n"
289 " 0 -- enable traditional pin-based mechanism.\n"
290 " 1 -- enable MSI-X interrupt mechanism.\n"
291 " 2 -- enable MSI interrupt mechanism.\n");
292
Quinn Tran9ecf0b02017-12-28 12:33:19 -0800293int qla2xuseresexchforels;
294module_param(qla2xuseresexchforels, int, 0444);
295MODULE_PARM_DESC(qla2xuseresexchforels,
296 "Reserve 1/2 of emergency exchanges for ELS.\n"
297 " 0 (default): disabled");
298
Bart Van Asscheb3ede8e2019-04-04 12:44:42 -0700299static int ql2xprotmask;
Martin K. Petersen7855d2b2018-12-21 09:33:44 -0800300module_param(ql2xprotmask, int, 0644);
301MODULE_PARM_DESC(ql2xprotmask,
302 "Override DIF/DIX protection capabilities mask\n"
303 "Default is 0 which sets protection mask based on "
304 "capabilities reported by HBA firmware.\n");
305
Bart Van Asscheb3ede8e2019-04-04 12:44:42 -0700306static int ql2xprotguard;
Martin K. Petersen7855d2b2018-12-21 09:33:44 -0800307module_param(ql2xprotguard, int, 0644);
308MODULE_PARM_DESC(ql2xprotguard, "Override choice of DIX checksum\n"
309 " 0 -- Let HBA firmware decide\n"
310 " 1 -- Force T10 CRC\n"
311 " 2 -- Force IP checksum\n");
312
Giridhar Malavali50b81272018-12-21 09:33:45 -0800313int ql2xdifbundlinginternalbuffers;
314module_param(ql2xdifbundlinginternalbuffers, int, 0644);
315MODULE_PARM_DESC(ql2xdifbundlinginternalbuffers,
316 "Force using internal buffers for DIF information\n"
317 "0 (Default). Based on check.\n"
318 "1 Force using internal buffers\n");
319
Joe Carnucciod83a80e2020-02-12 13:44:18 -0800320int ql2xsmartsan;
321module_param(ql2xsmartsan, int, 0444);
322module_param_named(smartsan, ql2xsmartsan, int, 0444);
323MODULE_PARM_DESC(ql2xsmartsan,
324 "Send SmartSAN Management Attributes for FDMI Registration."
325 " Default is 0 - No SmartSAN registration,"
326 " 1 - Register SmartSAN Management Attributes.");
327
Joe Carnucciobd7de0b2020-02-12 13:44:19 -0800328int ql2xrdpenable;
329module_param(ql2xrdpenable, int, 0444);
330module_param_named(rdpenable, ql2xrdpenable, int, 0444);
331MODULE_PARM_DESC(ql2xrdpenable,
332 "Enables RDP responses. "
333 "0 - no RDP responses (default). "
334 "1 - provide RDP responses.");
Bikash Hazarikaa0465852021-01-11 01:31:31 -0800335int ql2xabts_wait_nvme = 1;
336module_param(ql2xabts_wait_nvme, int, 0444);
337MODULE_PARM_DESC(ql2xabts_wait_nvme,
338 "To wait for ABTS response on I/O timeouts for NVMe. (default: 1)");
339
Joe Carnucciod83a80e2020-02-12 13:44:18 -0800340
Joe Lawrence1a2fbf12014-08-26 17:11:18 -0400341static void qla2x00_clear_drv_active(struct qla_hw_data *);
Saurav Kashyap34912552013-06-25 11:27:18 -0400342static void qla2x00_free_device(scsi_qla_host_t *);
Michael Hernandez56012362016-12-12 14:40:08 -0800343static int qla2xxx_map_queues(struct Scsi_Host *shost);
Duane Grigsbye84067d2017-06-21 13:48:43 -0700344static void qla2x00_destroy_deferred_work(struct qla_hw_data *);
Andrew Vasquezce7e4af2005-08-26 19:09:30 -0700345
Quinn Tran45235022018-07-18 14:29:53 -0700346
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347static struct scsi_transport_template *qla2xxx_transport_template = NULL;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -0700348struct scsi_transport_template *qla2xxx_transport_vport_template = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350/* TODO Convert to inlines
351 *
352 * Timer routines
353 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354
Seokmann Ju2c3dfe32007-07-05 13:16:51 -0700355__inline__ void
Kees Cook8e5f4ba2017-09-03 13:23:32 -0700356qla2x00_start_timer(scsi_qla_host_t *vha, unsigned long interval)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357{
Kees Cook8e5f4ba2017-09-03 13:23:32 -0700358 timer_setup(&vha->timer, qla2x00_timer, 0);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800359 vha->timer.expires = jiffies + interval * HZ;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800360 add_timer(&vha->timer);
361 vha->timer_active = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362}
363
364static inline void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800365qla2x00_restart_timer(scsi_qla_host_t *vha, unsigned long interval)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366{
Giridhar Malavalia9083012010-04-12 17:59:55 -0700367 /* Currently used for 82XX only. */
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700368 if (vha->device_flags & DFLG_DEV_FAILED) {
369 ql_dbg(ql_dbg_timer, vha, 0x600d,
370 "Device in a failed state, returning.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -0700371 return;
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700372 }
Giridhar Malavalia9083012010-04-12 17:59:55 -0700373
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800374 mod_timer(&vha->timer, jiffies + interval * HZ);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375}
376
Adrian Bunka824ebb2008-01-17 09:02:15 -0800377static __inline__ void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800378qla2x00_stop_timer(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800380 del_timer_sync(&vha->timer);
381 vha->timer_active = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382}
383
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384static int qla2x00_do_dpc(void *data);
385
386static void qla2x00_rst_aen(scsi_qla_host_t *);
387
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800388static int qla2x00_mem_alloc(struct qla_hw_data *, uint16_t, uint16_t,
389 struct req_que **, struct rsp_que **);
Madhuranath Iyengare30d1752010-10-15 11:27:46 -0700390static void qla2x00_free_fw_dump(struct qla_hw_data *);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800391static void qla2x00_mem_free(struct qla_hw_data *);
Michael Hernandezd7459522016-12-12 14:40:07 -0800392int qla2xxx_mqueuecommand(struct Scsi_Host *host, struct scsi_cmnd *cmd,
393 struct qla_qpair *qpair);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395/* -------------------------------------------------------------------------- */
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700396static void qla_init_base_qpair(struct scsi_qla_host *vha, struct req_que *req,
397 struct rsp_que *rsp)
398{
399 struct qla_hw_data *ha = vha->hw;
Bart Van Asschebd432bb2019-04-11 14:53:17 -0700400
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700401 rsp->qpair = ha->base_qpair;
402 rsp->req = req;
Quinn Tran06910942018-09-04 14:19:12 -0700403 ha->base_qpair->hw = ha;
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700404 ha->base_qpair->req = req;
405 ha->base_qpair->rsp = rsp;
406 ha->base_qpair->vha = vha;
407 ha->base_qpair->qp_lock_ptr = &ha->hardware_lock;
408 ha->base_qpair->use_shadow_reg = IS_SHADOW_REG_CAPABLE(ha) ? 1 : 0;
409 ha->base_qpair->msix = &ha->msix_entries[QLA_MSIX_RSP_Q];
Quinn Tran6a629462018-09-04 14:19:15 -0700410 ha->base_qpair->srb_mempool = ha->srb_mempool;
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700411 INIT_LIST_HEAD(&ha->base_qpair->hints_list);
412 ha->base_qpair->enable_class_2 = ql2xenableclass2;
413 /* init qpair to this cpu. Will adjust at run time. */
Bart Van Assche86531882017-11-06 11:59:05 -0800414 qla_cpu_update(rsp->qpair, raw_smp_processor_id());
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700415 ha->base_qpair->pdev = ha->pdev;
416
Joe Carnuccioecc89f22019-03-12 11:08:13 -0700417 if (IS_QLA27XX(ha) || IS_QLA83XX(ha) || IS_QLA28XX(ha))
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700418 ha->base_qpair->reqq_start_iocbs = qla_83xx_start_iocbs;
419}
420
Chad Dupuis9a347ff2012-05-15 14:34:14 -0400421static int qla2x00_alloc_queues(struct qla_hw_data *ha, struct req_que *req,
422 struct rsp_que *rsp)
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800423{
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700424 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
Bart Van Asschebd432bb2019-04-11 14:53:17 -0700425
Kees Cook6396bb22018-06-12 14:03:40 -0700426 ha->req_q_map = kcalloc(ha->max_req_queues, sizeof(struct req_que *),
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800427 GFP_KERNEL);
428 if (!ha->req_q_map) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700429 ql_log(ql_log_fatal, vha, 0x003b,
430 "Unable to allocate memory for request queue ptrs.\n");
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800431 goto fail_req_map;
432 }
433
Kees Cook6396bb22018-06-12 14:03:40 -0700434 ha->rsp_q_map = kcalloc(ha->max_rsp_queues, sizeof(struct rsp_que *),
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800435 GFP_KERNEL);
436 if (!ha->rsp_q_map) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700437 ql_log(ql_log_fatal, vha, 0x003c,
438 "Unable to allocate memory for response queue ptrs.\n");
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800439 goto fail_rsp_map;
440 }
Michael Hernandezd7459522016-12-12 14:40:07 -0800441
Quinn Trane326d222017-06-13 20:47:18 -0700442 ha->base_qpair = kzalloc(sizeof(struct qla_qpair), GFP_KERNEL);
443 if (ha->base_qpair == NULL) {
444 ql_log(ql_log_warn, vha, 0x00e0,
445 "Failed to allocate base queue pair memory.\n");
446 goto fail_base_qpair;
447 }
448
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700449 qla_init_base_qpair(vha, req, rsp);
Quinn Trane326d222017-06-13 20:47:18 -0700450
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -0700451 if ((ql2xmqsupport || ql2xnvmeenable) && ha->max_qpairs) {
Michael Hernandezd7459522016-12-12 14:40:07 -0800452 ha->queue_pair_map = kcalloc(ha->max_qpairs, sizeof(struct qla_qpair *),
453 GFP_KERNEL);
454 if (!ha->queue_pair_map) {
455 ql_log(ql_log_fatal, vha, 0x0180,
456 "Unable to allocate memory for queue pair ptrs.\n");
457 goto fail_qpair_map;
458 }
Michael Hernandezd7459522016-12-12 14:40:07 -0800459 }
460
Chad Dupuis9a347ff2012-05-15 14:34:14 -0400461 /*
462 * Make sure we record at least the request and response queue zero in
463 * case we need to free them if part of the probe fails.
464 */
465 ha->rsp_q_map[0] = rsp;
466 ha->req_q_map[0] = req;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800467 set_bit(0, ha->rsp_qid_map);
468 set_bit(0, ha->req_qid_map);
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -0500469 return 0;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800470
Michael Hernandezd7459522016-12-12 14:40:07 -0800471fail_qpair_map:
Quinn Tran82de8022017-06-13 20:47:17 -0700472 kfree(ha->base_qpair);
473 ha->base_qpair = NULL;
474fail_base_qpair:
Michael Hernandezd7459522016-12-12 14:40:07 -0800475 kfree(ha->rsp_q_map);
476 ha->rsp_q_map = NULL;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800477fail_rsp_map:
478 kfree(ha->req_q_map);
479 ha->req_q_map = NULL;
480fail_req_map:
481 return -ENOMEM;
482}
483
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700484static void qla2x00_free_req_que(struct qla_hw_data *ha, struct req_que *req)
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800485{
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400486 if (IS_QLAFX00(ha)) {
487 if (req && req->ring_fx00)
488 dma_free_coherent(&ha->pdev->dev,
489 (req->length_fx00 + 1) * sizeof(request_t),
490 req->ring_fx00, req->dma_fx00);
491 } else if (req && req->ring)
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800492 dma_free_coherent(&ha->pdev->dev,
493 (req->length + 1) * sizeof(request_t),
494 req->ring, req->dma);
495
Bill Kuzeja6d634062018-03-23 10:37:25 -0400496 if (req)
Chad Dupuis8d93f552013-01-30 03:34:37 -0500497 kfree(req->outstanding_cmds);
Bill Kuzeja6d634062018-03-23 10:37:25 -0400498
499 kfree(req);
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800500}
501
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700502static void qla2x00_free_rsp_que(struct qla_hw_data *ha, struct rsp_que *rsp)
503{
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400504 if (IS_QLAFX00(ha)) {
Meelis Roos3f6c9be2018-03-08 15:44:37 +0200505 if (rsp && rsp->ring_fx00)
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400506 dma_free_coherent(&ha->pdev->dev,
507 (rsp->length_fx00 + 1) * sizeof(request_t),
508 rsp->ring_fx00, rsp->dma_fx00);
509 } else if (rsp && rsp->ring) {
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700510 dma_free_coherent(&ha->pdev->dev,
511 (rsp->length + 1) * sizeof(response_t),
512 rsp->ring, rsp->dma);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400513 }
Bill Kuzeja6d634062018-03-23 10:37:25 -0400514 kfree(rsp);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700515}
516
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800517static void qla2x00_free_queues(struct qla_hw_data *ha)
518{
519 struct req_que *req;
520 struct rsp_que *rsp;
521 int cnt;
Quinn Tran093df732016-12-12 14:40:09 -0800522 unsigned long flags;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800523
Quinn Tran82de8022017-06-13 20:47:17 -0700524 if (ha->queue_pair_map) {
525 kfree(ha->queue_pair_map);
526 ha->queue_pair_map = NULL;
527 }
528 if (ha->base_qpair) {
529 kfree(ha->base_qpair);
530 ha->base_qpair = NULL;
531 }
532
Quinn Tran093df732016-12-12 14:40:09 -0800533 spin_lock_irqsave(&ha->hardware_lock, flags);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700534 for (cnt = 0; cnt < ha->max_req_queues; cnt++) {
Quinn Trancb432852016-02-04 11:45:16 -0500535 if (!test_bit(cnt, ha->req_qid_map))
536 continue;
537
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800538 req = ha->req_q_map[cnt];
Quinn Tran093df732016-12-12 14:40:09 -0800539 clear_bit(cnt, ha->req_qid_map);
540 ha->req_q_map[cnt] = NULL;
541
542 spin_unlock_irqrestore(&ha->hardware_lock, flags);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700543 qla2x00_free_req_que(ha, req);
Quinn Tran093df732016-12-12 14:40:09 -0800544 spin_lock_irqsave(&ha->hardware_lock, flags);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700545 }
Quinn Tran093df732016-12-12 14:40:09 -0800546 spin_unlock_irqrestore(&ha->hardware_lock, flags);
547
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700548 kfree(ha->req_q_map);
549 ha->req_q_map = NULL;
550
Quinn Tran093df732016-12-12 14:40:09 -0800551
552 spin_lock_irqsave(&ha->hardware_lock, flags);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700553 for (cnt = 0; cnt < ha->max_rsp_queues; cnt++) {
Quinn Trancb432852016-02-04 11:45:16 -0500554 if (!test_bit(cnt, ha->rsp_qid_map))
555 continue;
556
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700557 rsp = ha->rsp_q_map[cnt];
Dave Jonesc3c4239462016-12-27 13:13:21 -0500558 clear_bit(cnt, ha->rsp_qid_map);
Quinn Tran093df732016-12-12 14:40:09 -0800559 ha->rsp_q_map[cnt] = NULL;
560 spin_unlock_irqrestore(&ha->hardware_lock, flags);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700561 qla2x00_free_rsp_que(ha, rsp);
Quinn Tran093df732016-12-12 14:40:09 -0800562 spin_lock_irqsave(&ha->hardware_lock, flags);
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800563 }
Quinn Tran093df732016-12-12 14:40:09 -0800564 spin_unlock_irqrestore(&ha->hardware_lock, flags);
565
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800566 kfree(ha->rsp_q_map);
567 ha->rsp_q_map = NULL;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800568}
569
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570static char *
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700571qla2x00_pci_info_str(struct scsi_qla_host *vha, char *str, size_t str_len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800573 struct qla_hw_data *ha = vha->hw;
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700574 static const char *const pci_bus_modes[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 "33", "66", "100", "133",
576 };
577 uint16_t pci_bus;
578
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579 pci_bus = (ha->pci_attr & (BIT_9 | BIT_10)) >> 9;
580 if (pci_bus) {
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700581 snprintf(str, str_len, "PCI-X (%s MHz)",
582 pci_bus_modes[pci_bus]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583 } else {
584 pci_bus = (ha->pci_attr & BIT_8) >> 8;
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700585 snprintf(str, str_len, "PCI (%s MHz)", pci_bus_modes[pci_bus]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700588 return str;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589}
590
Andrew Vasquezfca29702005-07-06 10:31:47 -0700591static char *
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700592qla24xx_pci_info_str(struct scsi_qla_host *vha, char *str, size_t str_len)
Andrew Vasquezfca29702005-07-06 10:31:47 -0700593{
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700594 static const char *const pci_bus_modes[] = {
595 "33", "66", "100", "133",
596 };
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800597 struct qla_hw_data *ha = vha->hw;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700598 uint32_t pci_bus;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700599
Bjorn Helgaas62a276f2013-09-06 11:26:24 -0600600 if (pci_is_pcie(ha->pdev)) {
Bjorn Helgaas62a276f2013-09-06 11:26:24 -0600601 uint32_t lstat, lspeed, lwidth;
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700602 const char *speed_str;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700603
Bjorn Helgaas62a276f2013-09-06 11:26:24 -0600604 pcie_capability_read_dword(ha->pdev, PCI_EXP_LNKCAP, &lstat);
605 lspeed = lstat & PCI_EXP_LNKCAP_SLS;
606 lwidth = (lstat & PCI_EXP_LNKCAP_MLW) >> 4;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700607
Saurav Kashyap49300af2012-11-21 02:40:34 -0500608 switch (lspeed) {
609 case 1:
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700610 speed_str = "2.5GT/s";
Saurav Kashyap49300af2012-11-21 02:40:34 -0500611 break;
612 case 2:
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700613 speed_str = "5.0GT/s";
Saurav Kashyap49300af2012-11-21 02:40:34 -0500614 break;
615 case 3:
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700616 speed_str = "8.0GT/s";
Saurav Kashyap49300af2012-11-21 02:40:34 -0500617 break;
Himanshu Madhaniefd39a22020-02-26 14:40:05 -0800618 case 4:
619 speed_str = "16.0GT/s";
620 break;
Saurav Kashyap49300af2012-11-21 02:40:34 -0500621 default:
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700622 speed_str = "<unknown>";
Saurav Kashyap49300af2012-11-21 02:40:34 -0500623 break;
624 }
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700625 snprintf(str, str_len, "PCIe (%s x%d)", speed_str, lwidth);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700626
627 return str;
628 }
629
Andrew Vasquezfca29702005-07-06 10:31:47 -0700630 pci_bus = (ha->pci_attr & CSRX_PCIX_BUS_MODE_MASK) >> 8;
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700631 if (pci_bus == 0 || pci_bus == 8)
632 snprintf(str, str_len, "PCI (%s MHz)",
633 pci_bus_modes[pci_bus >> 3]);
634 else
635 snprintf(str, str_len, "PCI-X Mode %d (%s MHz)",
636 pci_bus & 4 ? 2 : 1,
637 pci_bus_modes[pci_bus & 3]);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700638
639 return str;
640}
641
Adrian Bunke5f82ab2006-11-08 19:55:50 -0800642static char *
Himanshu Madhanidf57cab2014-09-25 05:16:46 -0400643qla2x00_fw_version_str(struct scsi_qla_host *vha, char *str, size_t size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644{
645 char un_str[10];
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800646 struct qla_hw_data *ha = vha->hw;
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700647
Himanshu Madhanidf57cab2014-09-25 05:16:46 -0400648 snprintf(str, size, "%d.%02d.%02d ", ha->fw_major_version,
649 ha->fw_minor_version, ha->fw_subminor_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650
651 if (ha->fw_attributes & BIT_9) {
652 strcat(str, "FLX");
653 return (str);
654 }
655
656 switch (ha->fw_attributes & 0xFF) {
657 case 0x7:
658 strcat(str, "EF");
659 break;
660 case 0x17:
661 strcat(str, "TP");
662 break;
663 case 0x37:
664 strcat(str, "IP");
665 break;
666 case 0x77:
667 strcat(str, "VI");
668 break;
669 default:
670 sprintf(un_str, "(%x)", ha->fw_attributes);
671 strcat(str, un_str);
672 break;
673 }
674 if (ha->fw_attributes & 0x100)
675 strcat(str, "X");
676
677 return (str);
678}
679
Adrian Bunke5f82ab2006-11-08 19:55:50 -0800680static char *
Himanshu Madhanidf57cab2014-09-25 05:16:46 -0400681qla24xx_fw_version_str(struct scsi_qla_host *vha, char *str, size_t size)
Andrew Vasquezfca29702005-07-06 10:31:47 -0700682{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800683 struct qla_hw_data *ha = vha->hw;
Andrew Vasquezf0883ac2005-07-08 17:58:43 -0700684
Himanshu Madhanidf57cab2014-09-25 05:16:46 -0400685 snprintf(str, size, "%d.%02d.%02d (%x)", ha->fw_major_version,
Andrew Vasquez3a03eb72009-01-05 11:18:11 -0800686 ha->fw_minor_version, ha->fw_subminor_version, ha->fw_attributes);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700687 return str;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700688}
689
Bart Van Assche6c18a432019-08-08 20:02:04 -0700690void qla2x00_sp_free_dma(srb_t *sp)
Andrew Vasquezfca29702005-07-06 10:31:47 -0700691{
Joe Carnuccio25ff6af2017-01-19 22:28:04 -0800692 struct qla_hw_data *ha = sp->vha->hw;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800693 struct scsi_cmnd *cmd = GET_CMD_SP(sp);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700694
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800695 if (sp->flags & SRB_DMA_VALID) {
696 scsi_dma_unmap(cmd);
697 sp->flags &= ~SRB_DMA_VALID;
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700698 }
Andrew Vasquezfca29702005-07-06 10:31:47 -0700699
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800700 if (sp->flags & SRB_CRC_PROT_DMA_VALID) {
701 dma_unmap_sg(&ha->pdev->dev, scsi_prot_sglist(cmd),
702 scsi_prot_sg_count(cmd), cmd->sc_data_direction);
703 sp->flags &= ~SRB_CRC_PROT_DMA_VALID;
704 }
Andrew Vasquezfca29702005-07-06 10:31:47 -0700705
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800706 if (sp->flags & SRB_CRC_CTX_DSD_VALID) {
707 /* List assured to be having elements */
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700708 qla2x00_clean_dsd_pool(ha, sp->u.scmd.crc_ctx);
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800709 sp->flags &= ~SRB_CRC_CTX_DSD_VALID;
710 }
711
712 if (sp->flags & SRB_CRC_CTX_DMA_VALID) {
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700713 struct crc_context *ctx0 = sp->u.scmd.crc_ctx;
Joe Carnucciod5ff0ee2017-05-24 18:06:24 -0700714
715 dma_pool_free(ha->dl_dma_pool, ctx0, ctx0->crc_ctx_dma);
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800716 sp->flags &= ~SRB_CRC_CTX_DMA_VALID;
717 }
718
719 if (sp->flags & SRB_FCP_CMND_DMA_VALID) {
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700720 struct ct6_dsd *ctx1 = sp->u.scmd.ct6_ctx;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800721
722 dma_pool_free(ha->fcp_cmnd_dma_pool, ctx1->fcp_cmnd,
Joe Carnucciod5ff0ee2017-05-24 18:06:24 -0700723 ctx1->fcp_cmnd_dma);
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800724 list_splice(&ctx1->dsd_list, &ha->gbl_dsd_list);
725 ha->gbl_dsd_inuse -= ctx1->dsd_use_cnt;
726 ha->gbl_dsd_avail += ctx1->dsd_use_cnt;
727 mempool_free(ctx1, ha->ctx_mempool);
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800728 }
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800729}
730
Bart Van Assche6c18a432019-08-08 20:02:04 -0700731void qla2x00_sp_compl(srb_t *sp, int res)
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800732{
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800733 struct scsi_cmnd *cmd = GET_CMD_SP(sp);
Bart Van Assche219d27d2019-04-17 14:44:35 -0700734 struct completion *comp = sp->comp;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800735
Joe Carnucciof3caa992017-08-23 15:05:09 -0700736 sp->free(sp);
Giridhar Malavali740e2932019-04-02 14:24:20 -0700737 cmd->result = res;
Giridhar Malavali711a08d2019-04-02 14:24:33 -0700738 CMD_SP(cmd) = NULL;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800739 cmd->scsi_done(cmd);
Bart Van Assche219d27d2019-04-17 14:44:35 -0700740 if (comp)
741 complete(comp);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700742}
743
Bart Van Assche6c18a432019-08-08 20:02:04 -0700744void qla2xxx_qpair_sp_free_dma(srb_t *sp)
Michael Hernandezd7459522016-12-12 14:40:07 -0800745{
Michael Hernandezd7459522016-12-12 14:40:07 -0800746 struct scsi_cmnd *cmd = GET_CMD_SP(sp);
747 struct qla_hw_data *ha = sp->fcport->vha->hw;
Michael Hernandezd7459522016-12-12 14:40:07 -0800748
749 if (sp->flags & SRB_DMA_VALID) {
750 scsi_dma_unmap(cmd);
751 sp->flags &= ~SRB_DMA_VALID;
752 }
753
754 if (sp->flags & SRB_CRC_PROT_DMA_VALID) {
755 dma_unmap_sg(&ha->pdev->dev, scsi_prot_sglist(cmd),
756 scsi_prot_sg_count(cmd), cmd->sc_data_direction);
757 sp->flags &= ~SRB_CRC_PROT_DMA_VALID;
758 }
759
760 if (sp->flags & SRB_CRC_CTX_DSD_VALID) {
761 /* List assured to be having elements */
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700762 qla2x00_clean_dsd_pool(ha, sp->u.scmd.crc_ctx);
Michael Hernandezd7459522016-12-12 14:40:07 -0800763 sp->flags &= ~SRB_CRC_CTX_DSD_VALID;
764 }
765
Giridhar Malavali50b81272018-12-21 09:33:45 -0800766 if (sp->flags & SRB_DIF_BUNDL_DMA_VALID) {
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700767 struct crc_context *difctx = sp->u.scmd.crc_ctx;
Giridhar Malavali50b81272018-12-21 09:33:45 -0800768 struct dsd_dma *dif_dsd, *nxt_dsd;
769
770 list_for_each_entry_safe(dif_dsd, nxt_dsd,
771 &difctx->ldif_dma_hndl_list, list) {
772 list_del(&dif_dsd->list);
773 dma_pool_free(ha->dif_bundl_pool, dif_dsd->dsd_addr,
774 dif_dsd->dsd_list_dma);
775 kfree(dif_dsd);
776 difctx->no_dif_bundl--;
777 }
778
779 list_for_each_entry_safe(dif_dsd, nxt_dsd,
780 &difctx->ldif_dsd_list, list) {
781 list_del(&dif_dsd->list);
782 dma_pool_free(ha->dl_dma_pool, dif_dsd->dsd_addr,
783 dif_dsd->dsd_list_dma);
784 kfree(dif_dsd);
785 difctx->no_ldif_dsd--;
786 }
787
788 if (difctx->no_ldif_dsd) {
789 ql_dbg(ql_dbg_tgt+ql_dbg_verbose, sp->vha, 0xe022,
790 "%s: difctx->no_ldif_dsd=%x\n",
791 __func__, difctx->no_ldif_dsd);
792 }
793
794 if (difctx->no_dif_bundl) {
795 ql_dbg(ql_dbg_tgt+ql_dbg_verbose, sp->vha, 0xe022,
796 "%s: difctx->no_dif_bundl=%x\n",
797 __func__, difctx->no_dif_bundl);
798 }
799 sp->flags &= ~SRB_DIF_BUNDL_DMA_VALID;
800 }
Bart Van Assched8f945b2019-04-17 14:44:25 -0700801
802 if (sp->flags & SRB_FCP_CMND_DMA_VALID) {
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700803 struct ct6_dsd *ctx1 = sp->u.scmd.ct6_ctx;
Bart Van Assched8f945b2019-04-17 14:44:25 -0700804
805 dma_pool_free(ha->fcp_cmnd_dma_pool, ctx1->fcp_cmnd,
806 ctx1->fcp_cmnd_dma);
807 list_splice(&ctx1->dsd_list, &ha->gbl_dsd_list);
808 ha->gbl_dsd_inuse -= ctx1->dsd_use_cnt;
809 ha->gbl_dsd_avail += ctx1->dsd_use_cnt;
810 mempool_free(ctx1, ha->ctx_mempool);
811 sp->flags &= ~SRB_FCP_CMND_DMA_VALID;
812 }
813
814 if (sp->flags & SRB_CRC_CTX_DMA_VALID) {
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700815 struct crc_context *ctx0 = sp->u.scmd.crc_ctx;
Bart Van Assched8f945b2019-04-17 14:44:25 -0700816
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700817 dma_pool_free(ha->dl_dma_pool, ctx0, ctx0->crc_ctx_dma);
Bart Van Assched8f945b2019-04-17 14:44:25 -0700818 sp->flags &= ~SRB_CRC_CTX_DMA_VALID;
819 }
Michael Hernandezd7459522016-12-12 14:40:07 -0800820}
821
Bart Van Assche6c18a432019-08-08 20:02:04 -0700822void qla2xxx_qpair_sp_compl(srb_t *sp, int res)
Michael Hernandezd7459522016-12-12 14:40:07 -0800823{
Michael Hernandezd7459522016-12-12 14:40:07 -0800824 struct scsi_cmnd *cmd = GET_CMD_SP(sp);
Bart Van Assche219d27d2019-04-17 14:44:35 -0700825 struct completion *comp = sp->comp;
Michael Hernandezd7459522016-12-12 14:40:07 -0800826
Joe Carnucciof3caa992017-08-23 15:05:09 -0700827 sp->free(sp);
Giridhar Malavali711a08d2019-04-02 14:24:33 -0700828 cmd->result = res;
829 CMD_SP(cmd) = NULL;
Michael Hernandezd7459522016-12-12 14:40:07 -0800830 cmd->scsi_done(cmd);
Bart Van Assche219d27d2019-04-17 14:44:35 -0700831 if (comp)
832 complete(comp);
Michael Hernandezd7459522016-12-12 14:40:07 -0800833}
834
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835static int
Madhuranath Iyengarf5e3e402011-02-23 15:27:06 -0800836qla2xxx_queuecommand(struct Scsi_Host *host, struct scsi_cmnd *cmd)
Andrew Vasquezfca29702005-07-06 10:31:47 -0700837{
Madhuranath Iyengar134ae072011-05-10 11:30:08 -0700838 scsi_qla_host_t *vha = shost_priv(host);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700839 fc_port_t *fcport = (struct fc_port *) cmd->device->hostdata;
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -0400840 struct fc_rport *rport = starget_to_rport(scsi_target(cmd->device));
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800841 struct qla_hw_data *ha = vha->hw;
842 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700843 srb_t *sp;
844 int rval;
845
Bart Van Assche2dbb02f2019-04-17 14:44:19 -0700846 if (unlikely(test_bit(UNLOADING, &base_vha->dpc_flags)) ||
847 WARN_ON_ONCE(!rport)) {
Mauricio Faria de Oliveira04dfaa52016-11-07 17:53:30 -0200848 cmd->result = DID_NO_CONNECT << 16;
849 goto qc24_fail_command;
850 }
851
Michael Hernandez56012362016-12-12 14:40:08 -0800852 if (ha->mqenable) {
Bart Van Assche6d58ef02019-08-08 20:01:31 -0700853 uint32_t tag;
854 uint16_t hwq;
855 struct qla_qpair *qpair = NULL;
856
Bart Van Asschec7d6b2c2021-08-09 16:03:41 -0700857 tag = blk_mq_unique_tag(scsi_cmd_to_rq(cmd));
Jens Axboef664a3c2018-11-01 16:36:27 -0600858 hwq = blk_mq_unique_tag_to_hwq(tag);
859 qpair = ha->queue_pair_map[hwq];
Michael Hernandez56012362016-12-12 14:40:08 -0800860
861 if (qpair)
862 return qla2xxx_mqueuecommand(host, cmd, qpair);
Michael Hernandezd7459522016-12-12 14:40:07 -0800863 }
864
Andrew Vasquez85880802009-12-15 21:29:46 -0800865 if (ha->flags.eeh_busy) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700866 if (ha->flags.pci_channel_io_perm_failure) {
Saurav Kashyap5f28d2d2012-05-15 14:34:15 -0400867 ql_dbg(ql_dbg_aer, vha, 0x9010,
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700868 "PCI Channel IO permanent failure, exiting "
869 "cmd=%p.\n", cmd);
Seokmann Jub9b12f72009-03-24 09:08:18 -0700870 cmd->result = DID_NO_CONNECT << 16;
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700871 } else {
Saurav Kashyap5f28d2d2012-05-15 14:34:15 -0400872 ql_dbg(ql_dbg_aer, vha, 0x9011,
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700873 "EEH_Busy, Requeuing the cmd=%p.\n", cmd);
Andrew Vasquez85880802009-12-15 21:29:46 -0800874 cmd->result = DID_REQUEUE << 16;
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700875 }
Seokmann Ju14e660e2007-09-20 14:07:36 -0700876 goto qc24_fail_command;
877 }
878
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -0400879 rval = fc_remote_port_chkready(rport);
880 if (rval) {
881 cmd->result = rval;
Saurav Kashyap5f28d2d2012-05-15 14:34:15 -0400882 ql_dbg(ql_dbg_io + ql_dbg_verbose, vha, 0x3003,
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700883 "fc_remote_port_chkready failed for cmd=%p, rval=0x%x.\n",
884 cmd, rval);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700885 goto qc24_fail_command;
886 }
887
Arun Easibad75002010-05-04 15:01:30 -0700888 if (!vha->flags.difdix_supported &&
889 scsi_get_prot_op(cmd) != SCSI_PROT_NORMAL) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700890 ql_dbg(ql_dbg_io, vha, 0x3004,
891 "DIF Cap not reg, fail DIF capable cmd's:%p.\n",
892 cmd);
Arun Easibad75002010-05-04 15:01:30 -0700893 cmd->result = DID_NO_CONNECT << 16;
894 goto qc24_fail_command;
895 }
Chad Dupuisaa651be2012-02-09 11:14:04 -0800896
Saurav Kashyap707531b2020-12-02 05:23:10 -0800897 if (!fcport || fcport->deleted) {
898 cmd->result = DID_IMM_RETRY << 16;
Chad Dupuisaa651be2012-02-09 11:14:04 -0800899 goto qc24_fail_command;
900 }
901
Arun Easi78c3e5e2020-03-13 01:50:01 -0700902 if (atomic_read(&fcport->state) != FCS_ONLINE || fcport->deleted) {
Andrew Vasquezfca29702005-07-06 10:31:47 -0700903 if (atomic_read(&fcport->state) == FCS_DEVICE_DEAD ||
Giridhar Malavali38170fa2010-10-15 11:27:49 -0700904 atomic_read(&base_vha->loop_state) == LOOP_DEAD) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700905 ql_dbg(ql_dbg_io, vha, 0x3005,
906 "Returning DNC, fcport_state=%d loop_state=%d.\n",
907 atomic_read(&fcport->state),
908 atomic_read(&base_vha->loop_state));
Andrew Vasquezfca29702005-07-06 10:31:47 -0700909 cmd->result = DID_NO_CONNECT << 16;
910 goto qc24_fail_command;
911 }
Mike Christie7b594132008-08-17 15:24:40 -0500912 goto qc24_target_busy;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700913 }
914
Chad Dupuise05fe292014-09-25 05:16:59 -0400915 /*
916 * Return target busy if we've received a non-zero retry_delay_timer
917 * in a FCP_RSP.
918 */
Bruno Prémont975f7d42014-12-19 10:29:16 +0100919 if (fcport->retry_delay_timestamp == 0) {
920 /* retry delay not set */
921 } else if (time_after(jiffies, fcport->retry_delay_timestamp))
Chad Dupuise05fe292014-09-25 05:16:59 -0400922 fcport->retry_delay_timestamp = 0;
923 else
924 goto qc24_target_busy;
925
Bart Van Assche85cffef2019-08-08 20:02:06 -0700926 sp = scsi_cmd_priv(cmd);
927 qla2xxx_init_sp(sp, vha, vha->hw->base_qpair, fcport);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700928
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800929 sp->u.scmd.cmd = cmd;
930 sp->type = SRB_SCSI_CMD;
Quinn Tranf45bca82019-11-05 07:06:54 -0800931
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800932 CMD_SP(cmd) = (void *)sp;
933 sp->free = qla2x00_sp_free_dma;
934 sp->done = qla2x00_sp_compl;
935
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800936 rval = ha->isp_ops->start_scsi(sp);
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700937 if (rval != QLA_SUCCESS) {
Chad Dupuis53016ed2012-11-21 02:40:32 -0500938 ql_dbg(ql_dbg_io + ql_dbg_verbose, vha, 0x3013,
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700939 "Start scsi failed rval=%d for cmd=%p.\n", rval, cmd);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700940 goto qc24_host_busy_free_sp;
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700941 }
Andrew Vasquezfca29702005-07-06 10:31:47 -0700942
Andrew Vasquezfca29702005-07-06 10:31:47 -0700943 return 0;
944
945qc24_host_busy_free_sp:
Joe Carnucciof3caa992017-08-23 15:05:09 -0700946 sp->free(sp);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700947
Mike Christie7b594132008-08-17 15:24:40 -0500948qc24_target_busy:
949 return SCSI_MLQUEUE_TARGET_BUSY;
950
Andrew Vasquezfca29702005-07-06 10:31:47 -0700951qc24_fail_command:
Madhuranath Iyengarf5e3e402011-02-23 15:27:06 -0800952 cmd->scsi_done(cmd);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700953
954 return 0;
955}
956
Michael Hernandezd7459522016-12-12 14:40:07 -0800957/* For MQ supported I/O */
958int
959qla2xxx_mqueuecommand(struct Scsi_Host *host, struct scsi_cmnd *cmd,
960 struct qla_qpair *qpair)
961{
962 scsi_qla_host_t *vha = shost_priv(host);
963 fc_port_t *fcport = (struct fc_port *) cmd->device->hostdata;
964 struct fc_rport *rport = starget_to_rport(scsi_target(cmd->device));
965 struct qla_hw_data *ha = vha->hw;
966 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
967 srb_t *sp;
968 int rval;
969
Hannes Reinecke6098c302021-01-13 10:04:58 +0100970 rval = rport ? fc_remote_port_chkready(rport) : (DID_NO_CONNECT << 16);
Michael Hernandezd7459522016-12-12 14:40:07 -0800971 if (rval) {
972 cmd->result = rval;
973 ql_dbg(ql_dbg_io + ql_dbg_verbose, vha, 0x3076,
974 "fc_remote_port_chkready failed for cmd=%p, rval=0x%x.\n",
975 cmd, rval);
976 goto qc24_fail_command;
977 }
978
Quinn Tranf7a0ed472021-03-29 01:52:25 -0700979 if (!qpair->online) {
980 ql_dbg(ql_dbg_io, vha, 0x3077,
981 "qpair not online. eeh_busy=%d.\n", ha->flags.eeh_busy);
982 cmd->result = DID_NO_CONNECT << 16;
983 goto qc24_fail_command;
984 }
985
Saurav Kashyap707531b2020-12-02 05:23:10 -0800986 if (!fcport || fcport->deleted) {
987 cmd->result = DID_IMM_RETRY << 16;
Michael Hernandezd7459522016-12-12 14:40:07 -0800988 goto qc24_fail_command;
989 }
990
Arun Easi78c3e5e2020-03-13 01:50:01 -0700991 if (atomic_read(&fcport->state) != FCS_ONLINE || fcport->deleted) {
Michael Hernandezd7459522016-12-12 14:40:07 -0800992 if (atomic_read(&fcport->state) == FCS_DEVICE_DEAD ||
993 atomic_read(&base_vha->loop_state) == LOOP_DEAD) {
994 ql_dbg(ql_dbg_io, vha, 0x3077,
995 "Returning DNC, fcport_state=%d loop_state=%d.\n",
996 atomic_read(&fcport->state),
997 atomic_read(&base_vha->loop_state));
998 cmd->result = DID_NO_CONNECT << 16;
999 goto qc24_fail_command;
1000 }
1001 goto qc24_target_busy;
1002 }
1003
1004 /*
1005 * Return target busy if we've received a non-zero retry_delay_timer
1006 * in a FCP_RSP.
1007 */
1008 if (fcport->retry_delay_timestamp == 0) {
1009 /* retry delay not set */
1010 } else if (time_after(jiffies, fcport->retry_delay_timestamp))
1011 fcport->retry_delay_timestamp = 0;
1012 else
1013 goto qc24_target_busy;
1014
Bart Van Assche85cffef2019-08-08 20:02:06 -07001015 sp = scsi_cmd_priv(cmd);
1016 qla2xxx_init_sp(sp, vha, qpair, fcport);
Michael Hernandezd7459522016-12-12 14:40:07 -08001017
1018 sp->u.scmd.cmd = cmd;
1019 sp->type = SRB_SCSI_CMD;
Michael Hernandezd7459522016-12-12 14:40:07 -08001020 CMD_SP(cmd) = (void *)sp;
1021 sp->free = qla2xxx_qpair_sp_free_dma;
1022 sp->done = qla2xxx_qpair_sp_compl;
Michael Hernandezd7459522016-12-12 14:40:07 -08001023
1024 rval = ha->isp_ops->start_scsi_mq(sp);
1025 if (rval != QLA_SUCCESS) {
1026 ql_dbg(ql_dbg_io + ql_dbg_verbose, vha, 0x3078,
1027 "Start scsi failed rval=%d for cmd=%p.\n", rval, cmd);
Michael Hernandezd7459522016-12-12 14:40:07 -08001028 goto qc24_host_busy_free_sp;
1029 }
1030
1031 return 0;
1032
1033qc24_host_busy_free_sp:
Joe Carnucciof3caa992017-08-23 15:05:09 -07001034 sp->free(sp);
Michael Hernandezd7459522016-12-12 14:40:07 -08001035
Michael Hernandezd7459522016-12-12 14:40:07 -08001036qc24_target_busy:
1037 return SCSI_MLQUEUE_TARGET_BUSY;
1038
1039qc24_fail_command:
1040 cmd->scsi_done(cmd);
1041
1042 return 0;
1043}
1044
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045/*
1046 * qla2x00_eh_wait_on_command
1047 * Waits for the command to be returned by the Firmware for some
1048 * max time.
1049 *
1050 * Input:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051 * cmd = Scsi Command to wait on.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 *
1053 * Return:
Bart Van Asschefcef0892019-08-08 20:01:54 -07001054 * Completed in time : QLA_SUCCESS
1055 * Did not complete in time : QLA_FUNCTION_FAILED
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 */
1057static int
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001058qla2x00_eh_wait_on_command(struct scsi_cmnd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059{
Andrew Vasquezfe74c712005-08-26 19:10:10 -07001060#define ABORT_POLLING_PERIOD 1000
Chad Dupuis478c3b02014-04-11 16:54:35 -04001061#define ABORT_WAIT_ITER ((2 * 1000) / (ABORT_POLLING_PERIOD))
f4f051e2005-04-17 15:02:26 -05001062 unsigned long wait_iter = ABORT_WAIT_ITER;
Andrew Vasquez85880802009-12-15 21:29:46 -08001063 scsi_qla_host_t *vha = shost_priv(cmd->device->host);
1064 struct qla_hw_data *ha = vha->hw;
f4f051e2005-04-17 15:02:26 -05001065 int ret = QLA_SUCCESS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066
Andrew Vasquez85880802009-12-15 21:29:46 -08001067 if (unlikely(pci_channel_offline(ha->pdev)) || ha->flags.eeh_busy) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001068 ql_dbg(ql_dbg_taskm, vha, 0x8005,
1069 "Return:eh_wait.\n");
Andrew Vasquez85880802009-12-15 21:29:46 -08001070 return ret;
1071 }
1072
Lalit Chandivaded9704322009-08-25 11:36:18 -07001073 while (CMD_SP(cmd) && wait_iter--) {
Andrew Vasquezfe74c712005-08-26 19:10:10 -07001074 msleep(ABORT_POLLING_PERIOD);
f4f051e2005-04-17 15:02:26 -05001075 }
1076 if (CMD_SP(cmd))
1077 ret = QLA_FUNCTION_FAILED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078
f4f051e2005-04-17 15:02:26 -05001079 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080}
1081
1082/*
1083 * qla2x00_wait_for_hba_online
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001084 * Wait till the HBA is online after going through
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085 * <= MAX_RETRIES_OF_ISP_ABORT or
1086 * finally HBA is disabled ie marked offline
1087 *
1088 * Input:
1089 * ha - pointer to host adapter structure
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001090 *
1091 * Note:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092 * Does context switching-Release SPIN_LOCK
1093 * (if any) before calling this routine.
1094 *
1095 * Return:
1096 * Success (Adapter is online) : 0
1097 * Failed (Adapter is offline/disabled) : 1
1098 */
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08001099int
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001100qla2x00_wait_for_hba_online(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101{
Andrew Vasquezfca29702005-07-06 10:31:47 -07001102 int return_status;
1103 unsigned long wait_online;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001104 struct qla_hw_data *ha = vha->hw;
1105 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001107 wait_online = jiffies + (MAX_LOOP_TIMEOUT * HZ);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001108 while (((test_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags)) ||
1109 test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags) ||
1110 test_bit(ISP_ABORT_RETRY, &base_vha->dpc_flags) ||
1111 ha->dpc_active) && time_before(jiffies, wait_online)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112
1113 msleep(1000);
1114 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001115 if (base_vha->flags.online)
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001116 return_status = QLA_SUCCESS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 else
1118 return_status = QLA_FUNCTION_FAILED;
1119
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 return (return_status);
1121}
1122
Quinn Tran726b8542017-01-19 22:28:00 -08001123static inline int test_fcport_count(scsi_qla_host_t *vha)
1124{
1125 struct qla_hw_data *ha = vha->hw;
1126 unsigned long flags;
1127 int res;
Quinn Tran9efea842021-06-23 22:26:02 -07001128 /* Return 0 = sleep, x=wake */
Quinn Tran726b8542017-01-19 22:28:00 -08001129
1130 spin_lock_irqsave(&ha->tgt.sess_lock, flags);
Quinn Tran83548fe2017-06-02 09:12:01 -07001131 ql_dbg(ql_dbg_init, vha, 0x00ec,
1132 "tgt %p, fcport_count=%d\n",
1133 vha, vha->fcport_count);
Quinn Tran726b8542017-01-19 22:28:00 -08001134 res = (vha->fcport_count == 0);
Quinn Tran9efea842021-06-23 22:26:02 -07001135 if (res) {
1136 struct fc_port *fcport;
1137
1138 list_for_each_entry(fcport, &vha->vp_fcports, list) {
1139 if (fcport->deleted != QLA_SESS_DELETED) {
1140 /* session(s) may not be fully logged in
1141 * (ie fcport_count=0), but session
1142 * deletion thread(s) may be inflight.
1143 */
1144
1145 res = 0;
1146 break;
1147 }
1148 }
1149 }
Quinn Tran726b8542017-01-19 22:28:00 -08001150 spin_unlock_irqrestore(&ha->tgt.sess_lock, flags);
1151
1152 return res;
1153}
1154
1155/*
1156 * qla2x00_wait_for_sess_deletion can only be called from remove_one.
1157 * it has dependency on UNLOADING flag to stop device discovery
1158 */
Quinn Tranefa93f42018-07-18 14:29:52 -07001159void
Quinn Tran726b8542017-01-19 22:28:00 -08001160qla2x00_wait_for_sess_deletion(scsi_qla_host_t *vha)
1161{
Quinn Tranf5187b72019-09-12 11:09:08 -07001162 u8 i;
1163
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08001164 qla2x00_mark_all_devices_lost(vha);
Quinn Tran726b8542017-01-19 22:28:00 -08001165
Martin Wilck8b1062d2019-11-05 14:56:00 +00001166 for (i = 0; i < 10; i++) {
1167 if (wait_event_timeout(vha->fcport_waitQ,
1168 test_fcport_count(vha), HZ) > 0)
1169 break;
1170 }
Quinn Tranf5187b72019-09-12 11:09:08 -07001171
Quinn Tranfd5564b2019-09-12 11:09:07 -07001172 flush_workqueue(vha->hw->wq);
Quinn Tran726b8542017-01-19 22:28:00 -08001173}
1174
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001175/*
Sawan Chandak638a1a02014-04-11 16:54:38 -04001176 * qla2x00_wait_for_hba_ready
1177 * Wait till the HBA is ready before doing driver unload
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001178 *
1179 * Input:
1180 * ha - pointer to host adapter structure
1181 *
1182 * Note:
1183 * Does context switching-Release SPIN_LOCK
1184 * (if any) before calling this routine.
1185 *
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001186 */
Sawan Chandak638a1a02014-04-11 16:54:38 -04001187static void
1188qla2x00_wait_for_hba_ready(scsi_qla_host_t *vha)
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001189{
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001190 struct qla_hw_data *ha = vha->hw;
Sawan Chandak783e0dc2016-07-06 11:14:25 -04001191 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001192
Dan Carpenter1d483902016-08-03 21:42:32 +03001193 while ((qla2x00_reset_active(vha) || ha->dpc_active ||
1194 ha->flags.mbox_busy) ||
1195 test_bit(FX00_RESET_RECOVERY, &vha->dpc_flags) ||
1196 test_bit(FX00_TARGET_SCAN, &vha->dpc_flags)) {
1197 if (test_bit(UNLOADING, &base_vha->dpc_flags))
1198 break;
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001199 msleep(1000);
Sawan Chandak783e0dc2016-07-06 11:14:25 -04001200 }
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001201}
1202
Lalit Chandivade2533cf62009-03-24 09:08:07 -07001203int
1204qla2x00_wait_for_chip_reset(scsi_qla_host_t *vha)
1205{
1206 int return_status;
1207 unsigned long wait_reset;
1208 struct qla_hw_data *ha = vha->hw;
1209 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
1210
1211 wait_reset = jiffies + (MAX_LOOP_TIMEOUT * HZ);
1212 while (((test_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags)) ||
1213 test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags) ||
1214 test_bit(ISP_ABORT_RETRY, &base_vha->dpc_flags) ||
1215 ha->dpc_active) && time_before(jiffies, wait_reset)) {
1216
1217 msleep(1000);
1218
1219 if (!test_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags) &&
1220 ha->flags.chip_reset_done)
1221 break;
1222 }
1223 if (ha->flags.chip_reset_done)
1224 return_status = QLA_SUCCESS;
1225 else
1226 return_status = QLA_FUNCTION_FAILED;
1227
1228 return return_status;
1229}
1230
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231/**************************************************************************
1232* qla2xxx_eh_abort
1233*
1234* Description:
1235* The abort function will abort the specified command.
1236*
1237* Input:
1238* cmd = Linux SCSI command packet to be aborted.
1239*
1240* Returns:
1241* Either SUCCESS or FAILED.
1242*
1243* Note:
Michael Reed2ea00202006-04-27 16:25:30 -07001244* Only return FAILED if command not returned by firmware.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245**************************************************************************/
Adrian Bunke5f82ab2006-11-08 19:55:50 -08001246static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247qla2xxx_eh_abort(struct scsi_cmnd *cmd)
1248{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001249 scsi_qla_host_t *vha = shost_priv(cmd->device->host);
Bart Van Assche8dd95932019-08-08 20:01:23 -07001250 DECLARE_COMPLETION_ONSTACK(comp);
f4f051e2005-04-17 15:02:26 -05001251 srb_t *sp;
Andrew Vasquez4e98d3b2011-02-23 15:27:17 -08001252 int ret;
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001253 unsigned int id;
1254 uint64_t lun;
Bart Van Assche219d27d2019-04-17 14:44:35 -07001255 int rval;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001256 struct qla_hw_data *ha = vha->hw;
Quinn Tranf45bca82019-11-05 07:06:54 -08001257 uint32_t ratov_j;
1258 struct qla_qpair *qpair;
1259 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260
Sawan Chandaka4655372016-07-06 11:14:32 -04001261 if (qla2x00_isp_reg_stat(ha)) {
1262 ql_log(ql_log_info, vha, 0x8042,
1263 "PCI/Register disconnect, exiting.\n");
Quinn Tranf7a0ed472021-03-29 01:52:25 -07001264 qla_pci_set_eeh_busy(vha);
Sawan Chandaka4655372016-07-06 11:14:32 -04001265 return FAILED;
1266 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267
Andrew Vasquez4e98d3b2011-02-23 15:27:17 -08001268 ret = fc_block_scsi_eh(cmd);
1269 if (ret != 0)
1270 return ret;
Andrew Vasquez4e98d3b2011-02-23 15:27:17 -08001271
Bart Van Assche85cffef2019-08-08 20:02:06 -07001272 sp = scsi_cmd_priv(cmd);
Quinn Tranf45bca82019-11-05 07:06:54 -08001273 qpair = sp->qpair;
Quinn Tran585def92018-09-04 14:19:20 -07001274
Saurav Kashyapdbf1f532021-01-11 01:31:28 -08001275 vha->cmd_timeout_cnt++;
1276
Quinn Tranf45bca82019-11-05 07:06:54 -08001277 if ((sp->fcport && sp->fcport->deleted) || !qpair)
Quinn Tran585def92018-09-04 14:19:20 -07001278 return SUCCESS;
1279
Quinn Tranf45bca82019-11-05 07:06:54 -08001280 spin_lock_irqsave(qpair->qp_lock_ptr, flags);
Quinn Tranf45bca82019-11-05 07:06:54 -08001281 sp->comp = &comp;
1282 spin_unlock_irqrestore(qpair->qp_lock_ptr, flags);
1283
Quinn Tran585def92018-09-04 14:19:20 -07001284
Quinn Tran585def92018-09-04 14:19:20 -07001285 id = cmd->device->id;
1286 lun = cmd->device->lun;
1287
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001288 ql_dbg(ql_dbg_taskm, vha, 0x8002,
Chad Dupuisc7bc4ca2015-08-04 13:37:57 -04001289 "Aborting from RISC nexus=%ld:%d:%llu sp=%p cmd=%p handle=%x\n",
1290 vha->host_no, id, lun, sp, cmd, sp->handle);
Mike Christie170babc2010-10-15 11:27:47 -07001291
Quinn Tranf45bca82019-11-05 07:06:54 -08001292 /*
1293 * Abort will release the original Command/sp from FW. Let the
1294 * original command call scsi_done. In return, he will wakeup
1295 * this sleeping thread.
1296 */
Chad Dupuisf934c9d2014-04-11 16:54:31 -04001297 rval = ha->isp_ops->abort_command(sp);
Quinn Tranf45bca82019-11-05 07:06:54 -08001298
Bart Van Assche219d27d2019-04-17 14:44:35 -07001299 ql_dbg(ql_dbg_taskm, vha, 0x8003,
1300 "Abort command mbx cmd=%p, rval=%x.\n", cmd, rval);
Chad Dupuisf934c9d2014-04-11 16:54:31 -04001301
Quinn Tranf45bca82019-11-05 07:06:54 -08001302 /* Wait for the command completion. */
1303 ratov_j = ha->r_a_tov/10 * 4 * 1000;
1304 ratov_j = msecs_to_jiffies(ratov_j);
Bart Van Assche219d27d2019-04-17 14:44:35 -07001305 switch (rval) {
1306 case QLA_SUCCESS:
Bart Van Assche8dd95932019-08-08 20:01:23 -07001307 if (!wait_for_completion_timeout(&comp, ratov_j)) {
1308 ql_dbg(ql_dbg_taskm, vha, 0xffff,
1309 "%s: Abort wait timer (4 * R_A_TOV[%d]) expired\n",
Quinn Tranf45bca82019-11-05 07:06:54 -08001310 __func__, ha->r_a_tov/10);
Bart Van Assche8dd95932019-08-08 20:01:23 -07001311 ret = FAILED;
1312 } else {
1313 ret = SUCCESS;
1314 }
1315 break;
Bart Van Assche219d27d2019-04-17 14:44:35 -07001316 default:
Bart Van Assche219d27d2019-04-17 14:44:35 -07001317 ret = FAILED;
1318 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319 }
Bart Van Assche219d27d2019-04-17 14:44:35 -07001320
Bart Van Assche8dd95932019-08-08 20:01:23 -07001321 sp->comp = NULL;
Quinn Tranf45bca82019-11-05 07:06:54 -08001322
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001323 ql_log(ql_log_info, vha, 0x801c,
Bart Van Assche219d27d2019-04-17 14:44:35 -07001324 "Abort command issued nexus=%ld:%d:%llu -- %x.\n",
1325 vha->host_no, id, lun, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326
f4f051e2005-04-17 15:02:26 -05001327 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328}
1329
Bart Van Asschefcef0892019-08-08 20:01:54 -07001330/*
1331 * Returns: QLA_SUCCESS or QLA_FUNCTION_FAILED.
1332 */
Giridhar Malavali4d78c972010-07-23 15:28:35 +05001333int
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001334qla2x00_eh_wait_for_pending_commands(scsi_qla_host_t *vha, unsigned int t,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001335 uint64_t l, enum nexus_wait_type type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336{
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001337 int cnt, match, status;
Andrew Vasquez18e144d2005-05-27 15:04:47 -07001338 unsigned long flags;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001339 struct qla_hw_data *ha = vha->hw;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08001340 struct req_que *req;
Giridhar Malavali4d78c972010-07-23 15:28:35 +05001341 srb_t *sp;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08001342 struct scsi_cmnd *cmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343
Andrew Vasquez523ec772008-04-03 13:13:24 -07001344 status = QLA_SUCCESS;
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001345
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001346 spin_lock_irqsave(&ha->hardware_lock, flags);
Anirban Chakraborty67c2e932009-04-06 22:33:42 -07001347 req = vha->req;
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001348 for (cnt = 1; status == QLA_SUCCESS &&
Chad Dupuis8d93f552013-01-30 03:34:37 -05001349 cnt < req->num_outstanding_cmds; cnt++) {
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001350 sp = req->outstanding_cmds[cnt];
1351 if (!sp)
Andrew Vasquez523ec772008-04-03 13:13:24 -07001352 continue;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08001353 if (sp->type != SRB_SCSI_CMD)
Andrew Vasquezcf53b062009-08-20 11:06:04 -07001354 continue;
Joe Carnuccio25ff6af2017-01-19 22:28:04 -08001355 if (vha->vp_idx != sp->vha->vp_idx)
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001356 continue;
1357 match = 0;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08001358 cmd = GET_CMD_SP(sp);
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001359 switch (type) {
1360 case WAIT_HOST:
1361 match = 1;
1362 break;
1363 case WAIT_TARGET:
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08001364 match = cmd->device->id == t;
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001365 break;
1366 case WAIT_LUN:
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08001367 match = (cmd->device->id == t &&
1368 cmd->device->lun == l);
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001369 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370 }
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001371 if (!match)
1372 continue;
1373
1374 spin_unlock_irqrestore(&ha->hardware_lock, flags);
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08001375 status = qla2x00_eh_wait_on_command(cmd);
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001376 spin_lock_irqsave(&ha->hardware_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001378 spin_unlock_irqrestore(&ha->hardware_lock, flags);
Andrew Vasquez523ec772008-04-03 13:13:24 -07001379
1380 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381}
1382
Andrew Vasquez523ec772008-04-03 13:13:24 -07001383static char *reset_errors[] = {
1384 "HBA not online",
1385 "HBA not ready",
1386 "Task management failed",
1387 "Waiting for command completions",
1388};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389
Andrew Vasquez523ec772008-04-03 13:13:24 -07001390static int
1391__qla2xxx_eh_generic_reset(char *name, enum nexus_wait_type type,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001392 struct scsi_cmnd *cmd, int (*do_reset)(struct fc_port *, uint64_t, int))
Andrew Vasquez523ec772008-04-03 13:13:24 -07001393{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001394 scsi_qla_host_t *vha = shost_priv(cmd->device->host);
Andrew Vasquez523ec772008-04-03 13:13:24 -07001395 fc_port_t *fcport = (struct fc_port *) cmd->device->hostdata;
1396 int err;
1397
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001398 if (!fcport) {
Andrew Vasquez523ec772008-04-03 13:13:24 -07001399 return FAILED;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001400 }
Andrew Vasquez523ec772008-04-03 13:13:24 -07001401
Andrew Vasquez4e98d3b2011-02-23 15:27:17 -08001402 err = fc_block_scsi_eh(cmd);
1403 if (err != 0)
1404 return err;
1405
Quinn Tran7f4374e2019-07-26 09:07:31 -07001406 if (fcport->deleted)
1407 return SUCCESS;
1408
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001409 ql_log(ql_log_info, vha, 0x8009,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001410 "%s RESET ISSUED nexus=%ld:%d:%llu cmd=%p.\n", name, vha->host_no,
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001411 cmd->device->id, cmd->device->lun, cmd);
Andrew Vasquez523ec772008-04-03 13:13:24 -07001412
1413 err = 0;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001414 if (qla2x00_wait_for_hba_online(vha) != QLA_SUCCESS) {
1415 ql_log(ql_log_warn, vha, 0x800a,
1416 "Wait for hba online failed for cmd=%p.\n", cmd);
Andrew Vasquez523ec772008-04-03 13:13:24 -07001417 goto eh_reset_failed;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001418 }
Andrew Vasquez523ec772008-04-03 13:13:24 -07001419 err = 2;
Himanshu Madhaniac444b42019-03-15 15:04:19 -07001420 if (do_reset(fcport, cmd->device->lun, 1)
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001421 != QLA_SUCCESS) {
1422 ql_log(ql_log_warn, vha, 0x800c,
1423 "do_reset failed for cmd=%p.\n", cmd);
Andrew Vasquez523ec772008-04-03 13:13:24 -07001424 goto eh_reset_failed;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001425 }
Andrew Vasquez523ec772008-04-03 13:13:24 -07001426 err = 3;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001427 if (qla2x00_eh_wait_for_pending_commands(vha, cmd->device->id,
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001428 cmd->device->lun, type) != QLA_SUCCESS) {
1429 ql_log(ql_log_warn, vha, 0x800d,
Masanari Iidad6a03582012-08-22 14:20:58 -04001430 "wait for pending cmds failed for cmd=%p.\n", cmd);
Andrew Vasquez523ec772008-04-03 13:13:24 -07001431 goto eh_reset_failed;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001432 }
Andrew Vasquez523ec772008-04-03 13:13:24 -07001433
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001434 ql_log(ql_log_info, vha, 0x800e,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001435 "%s RESET SUCCEEDED nexus:%ld:%d:%llu cmd=%p.\n", name,
Chad Dupuiscfb09192011-11-18 09:03:07 -08001436 vha->host_no, cmd->device->id, cmd->device->lun, cmd);
Andrew Vasquez523ec772008-04-03 13:13:24 -07001437
1438 return SUCCESS;
1439
Giridhar Malavali4d78c972010-07-23 15:28:35 +05001440eh_reset_failed:
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001441 ql_log(ql_log_info, vha, 0x800f,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001442 "%s RESET FAILED: %s nexus=%ld:%d:%llu cmd=%p.\n", name,
Chad Dupuiscfb09192011-11-18 09:03:07 -08001443 reset_errors[err], vha->host_no, cmd->device->id, cmd->device->lun,
1444 cmd);
Saurav Kashyapdbf1f532021-01-11 01:31:28 -08001445 vha->reset_cmd_err_cnt++;
Andrew Vasquez523ec772008-04-03 13:13:24 -07001446 return FAILED;
1447}
1448
Adrian Bunke5f82ab2006-11-08 19:55:50 -08001449static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450qla2xxx_eh_device_reset(struct scsi_cmnd *cmd)
1451{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001452 scsi_qla_host_t *vha = shost_priv(cmd->device->host);
1453 struct qla_hw_data *ha = vha->hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454
Sawan Chandaka4655372016-07-06 11:14:32 -04001455 if (qla2x00_isp_reg_stat(ha)) {
1456 ql_log(ql_log_info, vha, 0x803e,
1457 "PCI/Register disconnect, exiting.\n");
Quinn Tranf7a0ed472021-03-29 01:52:25 -07001458 qla_pci_set_eeh_busy(vha);
Sawan Chandaka4655372016-07-06 11:14:32 -04001459 return FAILED;
1460 }
1461
Andrew Vasquez523ec772008-04-03 13:13:24 -07001462 return __qla2xxx_eh_generic_reset("DEVICE", WAIT_LUN, cmd,
1463 ha->isp_ops->lun_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464}
1465
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466static int
Andrew Vasquez523ec772008-04-03 13:13:24 -07001467qla2xxx_eh_target_reset(struct scsi_cmnd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001469 scsi_qla_host_t *vha = shost_priv(cmd->device->host);
1470 struct qla_hw_data *ha = vha->hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471
Sawan Chandaka4655372016-07-06 11:14:32 -04001472 if (qla2x00_isp_reg_stat(ha)) {
1473 ql_log(ql_log_info, vha, 0x803f,
1474 "PCI/Register disconnect, exiting.\n");
Quinn Tranf7a0ed472021-03-29 01:52:25 -07001475 qla_pci_set_eeh_busy(vha);
Sawan Chandaka4655372016-07-06 11:14:32 -04001476 return FAILED;
1477 }
1478
Andrew Vasquez523ec772008-04-03 13:13:24 -07001479 return __qla2xxx_eh_generic_reset("TARGET", WAIT_TARGET, cmd,
1480 ha->isp_ops->target_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481}
1482
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483/**************************************************************************
1484* qla2xxx_eh_bus_reset
1485*
1486* Description:
1487* The bus reset function will reset the bus and abort any executing
1488* commands.
1489*
1490* Input:
1491* cmd = Linux SCSI command packet of the command that cause the
1492* bus reset.
1493*
1494* Returns:
1495* SUCCESS/FAILURE (defined as macro in scsi.h).
1496*
1497**************************************************************************/
Adrian Bunke5f82ab2006-11-08 19:55:50 -08001498static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499qla2xxx_eh_bus_reset(struct scsi_cmnd *cmd)
1500{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001501 scsi_qla_host_t *vha = shost_priv(cmd->device->host);
bdf79622005-04-17 15:06:53 -05001502 fc_port_t *fcport = (struct fc_port *) cmd->device->hostdata;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07001503 int ret = FAILED;
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001504 unsigned int id;
1505 uint64_t lun;
Sawan Chandaka4655372016-07-06 11:14:32 -04001506 struct qla_hw_data *ha = vha->hw;
1507
1508 if (qla2x00_isp_reg_stat(ha)) {
1509 ql_log(ql_log_info, vha, 0x8040,
1510 "PCI/Register disconnect, exiting.\n");
Quinn Tranf7a0ed472021-03-29 01:52:25 -07001511 qla_pci_set_eeh_busy(vha);
Sawan Chandaka4655372016-07-06 11:14:32 -04001512 return FAILED;
1513 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514
f4f051e2005-04-17 15:02:26 -05001515 id = cmd->device->id;
1516 lun = cmd->device->lun;
f4f051e2005-04-17 15:02:26 -05001517
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001518 if (!fcport) {
f4f051e2005-04-17 15:02:26 -05001519 return ret;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001520 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521
Andrew Vasquez4e98d3b2011-02-23 15:27:17 -08001522 ret = fc_block_scsi_eh(cmd);
1523 if (ret != 0)
1524 return ret;
1525 ret = FAILED;
1526
Quinn Tran7f4374e2019-07-26 09:07:31 -07001527 if (qla2x00_chip_is_down(vha))
1528 return ret;
1529
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001530 ql_log(ql_log_info, vha, 0x8012,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001531 "BUS RESET ISSUED nexus=%ld:%d:%llu.\n", vha->host_no, id, lun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001533 if (qla2x00_wait_for_hba_online(vha) != QLA_SUCCESS) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001534 ql_log(ql_log_fatal, vha, 0x8013,
1535 "Wait for hba online failed board disabled.\n");
f4f051e2005-04-17 15:02:26 -05001536 goto eh_bus_reset_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537 }
1538
Saurav Kashyapad5376892011-11-18 09:02:09 -08001539 if (qla2x00_loop_reset(vha) == QLA_SUCCESS)
1540 ret = SUCCESS;
1541
f4f051e2005-04-17 15:02:26 -05001542 if (ret == FAILED)
1543 goto eh_bus_reset_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544
Andrew Vasquez9a41a622005-09-20 13:25:53 -07001545 /* Flush outstanding commands. */
Giridhar Malavali4d78c972010-07-23 15:28:35 +05001546 if (qla2x00_eh_wait_for_pending_commands(vha, 0, 0, WAIT_HOST) !=
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001547 QLA_SUCCESS) {
1548 ql_log(ql_log_warn, vha, 0x8014,
1549 "Wait for pending commands failed.\n");
Andrew Vasquez9a41a622005-09-20 13:25:53 -07001550 ret = FAILED;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001551 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552
f4f051e2005-04-17 15:02:26 -05001553eh_bus_reset_done:
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001554 ql_log(ql_log_warn, vha, 0x802b,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001555 "BUS RESET %s nexus=%ld:%d:%llu.\n",
Masanari Iidad6a03582012-08-22 14:20:58 -04001556 (ret == FAILED) ? "FAILED" : "SUCCEEDED", vha->host_no, id, lun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557
f4f051e2005-04-17 15:02:26 -05001558 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559}
1560
1561/**************************************************************************
1562* qla2xxx_eh_host_reset
1563*
1564* Description:
1565* The reset function will reset the Adapter.
1566*
1567* Input:
1568* cmd = Linux SCSI command packet of the command that cause the
1569* adapter reset.
1570*
1571* Returns:
1572* Either SUCCESS or FAILED.
1573*
1574* Note:
1575**************************************************************************/
Adrian Bunke5f82ab2006-11-08 19:55:50 -08001576static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577qla2xxx_eh_host_reset(struct scsi_cmnd *cmd)
1578{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001579 scsi_qla_host_t *vha = shost_priv(cmd->device->host);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001580 struct qla_hw_data *ha = vha->hw;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07001581 int ret = FAILED;
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001582 unsigned int id;
1583 uint64_t lun;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001584 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585
Sawan Chandaka4655372016-07-06 11:14:32 -04001586 if (qla2x00_isp_reg_stat(ha)) {
1587 ql_log(ql_log_info, vha, 0x8041,
1588 "PCI/Register disconnect, exiting.\n");
Quinn Tranf7a0ed472021-03-29 01:52:25 -07001589 qla_pci_set_eeh_busy(vha);
Sawan Chandaka4655372016-07-06 11:14:32 -04001590 return SUCCESS;
1591 }
1592
f4f051e2005-04-17 15:02:26 -05001593 id = cmd->device->id;
1594 lun = cmd->device->lun;
f4f051e2005-04-17 15:02:26 -05001595
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001596 ql_log(ql_log_info, vha, 0x8018,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001597 "ADAPTER RESET ISSUED nexus=%ld:%d:%llu.\n", vha->host_no, id, lun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598
Chad Dupuis63ee7072014-04-11 16:54:46 -04001599 /*
1600 * No point in issuing another reset if one is active. Also do not
1601 * attempt a reset if we are updating flash.
1602 */
1603 if (qla2x00_reset_active(vha) || ha->optrom_state != QLA_SWAITING)
f4f051e2005-04-17 15:02:26 -05001604 goto eh_host_reset_lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001606 if (vha != base_vha) {
1607 if (qla2x00_vp_abort_isp(vha))
f4f051e2005-04-17 15:02:26 -05001608 goto eh_host_reset_lock;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001609 } else {
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04001610 if (IS_P3P_TYPE(vha->hw)) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07001611 if (!qla82xx_fcoe_ctx_reset(vha)) {
1612 /* Ctx reset success */
1613 ret = SUCCESS;
1614 goto eh_host_reset_lock;
1615 }
1616 /* fall thru if ctx reset failed */
1617 }
Anirban Chakraborty68ca9492009-04-06 22:33:41 -07001618 if (ha->wq)
1619 flush_workqueue(ha->wq);
1620
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001621 set_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
Giridhar Malavalia9083012010-04-12 17:59:55 -07001622 if (ha->isp_ops->abort_isp(base_vha)) {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001623 clear_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
1624 /* failed. schedule dpc to try */
1625 set_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags);
1626
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001627 if (qla2x00_wait_for_hba_online(vha) != QLA_SUCCESS) {
1628 ql_log(ql_log_warn, vha, 0x802a,
1629 "wait for hba online failed.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001630 goto eh_host_reset_lock;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001631 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001632 }
1633 clear_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001634 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001636 /* Waiting for command to be returned to OS.*/
Giridhar Malavali4d78c972010-07-23 15:28:35 +05001637 if (qla2x00_eh_wait_for_pending_commands(vha, 0, 0, WAIT_HOST) ==
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001638 QLA_SUCCESS)
f4f051e2005-04-17 15:02:26 -05001639 ret = SUCCESS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640
f4f051e2005-04-17 15:02:26 -05001641eh_host_reset_lock:
Chad Dupuiscfb09192011-11-18 09:03:07 -08001642 ql_log(ql_log_info, vha, 0x8017,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001643 "ADAPTER RESET %s nexus=%ld:%d:%llu.\n",
Chad Dupuiscfb09192011-11-18 09:03:07 -08001644 (ret == FAILED) ? "FAILED" : "SUCCEEDED", vha->host_no, id, lun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645
f4f051e2005-04-17 15:02:26 -05001646 return ret;
1647}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648
1649/*
1650* qla2x00_loop_reset
1651* Issue loop reset.
1652*
1653* Input:
1654* ha = adapter block pointer.
1655*
1656* Returns:
1657* 0 = success
1658*/
Andrew Vasqueza4722cf2008-01-17 09:02:12 -08001659int
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001660qla2x00_loop_reset(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661{
Andrew Vasquez0c8c39a2006-12-13 19:20:30 -08001662 int ret;
bdf79622005-04-17 15:06:53 -05001663 struct fc_port *fcport;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001664 struct qla_hw_data *ha = vha->hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665
Armen Baloyan58547712013-08-27 01:37:33 -04001666 if (IS_QLAFX00(ha)) {
1667 return qlafx00_loop_reset(vha);
1668 }
1669
Giridhar Malavalif4c496c2010-05-04 15:01:33 -07001670 if (ql2xtargetreset == 1 && ha->flags.enable_target_reset) {
Andrew Vasquez55e5ed22010-02-18 10:07:25 -08001671 list_for_each_entry(fcport, &vha->vp_fcports, list) {
1672 if (fcport->port_type != FCT_TARGET)
1673 continue;
1674
1675 ret = ha->isp_ops->target_reset(fcport, 0, 0);
1676 if (ret != QLA_SUCCESS) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001677 ql_dbg(ql_dbg_taskm, vha, 0x802c,
Armen Baloyan58547712013-08-27 01:37:33 -04001678 "Bus Reset failed: Reset=%d "
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001679 "d_id=%x.\n", ret, fcport->d_id.b24);
Andrew Vasquez55e5ed22010-02-18 10:07:25 -08001680 }
1681 }
1682 }
1683
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001684
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08001685 if (ha->flags.enable_lip_full_login && !IS_CNA_CAPABLE(ha)) {
Andrew Vasquez0b7e7c52013-02-08 01:57:42 -05001686 atomic_set(&vha->loop_state, LOOP_DOWN);
1687 atomic_set(&vha->loop_down_timer, LOOP_DOWN_TIME);
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08001688 qla2x00_mark_all_devices_lost(vha);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001689 ret = qla2x00_full_login_lip(vha);
Andrew Vasquez0c8c39a2006-12-13 19:20:30 -08001690 if (ret != QLA_SUCCESS) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001691 ql_dbg(ql_dbg_taskm, vha, 0x802d,
1692 "full_login_lip=%d.\n", ret);
Anirban Chakraborty749af3d2008-11-14 13:48:12 -08001693 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694 }
1695
Andrew Vasquez0d6e61b2009-08-25 11:36:19 -07001696 if (ha->flags.enable_lip_reset) {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001697 ret = qla2x00_lip_reset(vha);
Saurav Kashyapad5376892011-11-18 09:02:09 -08001698 if (ret != QLA_SUCCESS)
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001699 ql_dbg(ql_dbg_taskm, vha, 0x802e,
1700 "lip_reset failed (%d).\n", ret);
Andrew Vasquez0c8c39a2006-12-13 19:20:30 -08001701 }
1702
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703 /* Issue marker command only when we are going to start the I/O */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001704 vha->marker_needed = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001705
Andrew Vasquez0c8c39a2006-12-13 19:20:30 -08001706 return QLA_SUCCESS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707}
1708
Bart Van Asschec81ef0e2020-02-19 20:34:37 -08001709/*
1710 * The caller must ensure that no completion interrupts will happen
1711 * while this function is in progress.
1712 */
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001713static void qla2x00_abort_srb(struct qla_qpair *qp, srb_t *sp, const int res,
1714 unsigned long *flags)
1715 __releases(qp->qp_lock_ptr)
1716 __acquires(qp->qp_lock_ptr)
1717{
Bart Van Assche219d27d2019-04-17 14:44:35 -07001718 DECLARE_COMPLETION_ONSTACK(comp);
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001719 scsi_qla_host_t *vha = qp->vha;
1720 struct qla_hw_data *ha = vha->hw;
Bart Van Asschec81ef0e2020-02-19 20:34:37 -08001721 struct scsi_cmnd *cmd = GET_CMD_SP(sp);
Bart Van Assche219d27d2019-04-17 14:44:35 -07001722 int rval;
Quinn Tranf45bca82019-11-05 07:06:54 -08001723 bool ret_cmd;
1724 uint32_t ratov_j;
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001725
Bart Van Assche2494c282020-01-22 20:23:40 -08001726 lockdep_assert_held(qp->qp_lock_ptr);
1727
Quinn Tranf45bca82019-11-05 07:06:54 -08001728 if (qla2x00_chip_is_down(vha)) {
1729 sp->done(sp, res);
Bart Van Assche219d27d2019-04-17 14:44:35 -07001730 return;
Quinn Tranf45bca82019-11-05 07:06:54 -08001731 }
Linus Torvalds938edb82018-12-28 14:48:06 -08001732
Bart Van Assche219d27d2019-04-17 14:44:35 -07001733 if (sp->type == SRB_NVME_CMD || sp->type == SRB_NVME_LS ||
1734 (sp->type == SRB_SCSI_CMD && !ha->flags.eeh_busy &&
1735 !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
1736 !qla2x00_isp_reg_stat(ha))) {
Quinn Tranf45bca82019-11-05 07:06:54 -08001737 if (sp->comp) {
1738 sp->done(sp, res);
1739 return;
1740 }
Bart Van Assche219d27d2019-04-17 14:44:35 -07001741
Quinn Tranf45bca82019-11-05 07:06:54 -08001742 sp->comp = &comp;
Quinn Tranf45bca82019-11-05 07:06:54 -08001743 spin_unlock_irqrestore(qp->qp_lock_ptr, *flags);
1744
1745 rval = ha->isp_ops->abort_command(sp);
1746 /* Wait for command completion. */
1747 ret_cmd = false;
1748 ratov_j = ha->r_a_tov/10 * 4 * 1000;
1749 ratov_j = msecs_to_jiffies(ratov_j);
Bart Van Assche219d27d2019-04-17 14:44:35 -07001750 switch (rval) {
1751 case QLA_SUCCESS:
Quinn Tranf45bca82019-11-05 07:06:54 -08001752 if (wait_for_completion_timeout(&comp, ratov_j)) {
1753 ql_dbg(ql_dbg_taskm, vha, 0xffff,
1754 "%s: Abort wait timer (4 * R_A_TOV[%d]) expired\n",
1755 __func__, ha->r_a_tov/10);
1756 ret_cmd = true;
1757 }
1758 /* else FW return SP to driver */
Bart Van Assche219d27d2019-04-17 14:44:35 -07001759 break;
Quinn Tranf45bca82019-11-05 07:06:54 -08001760 default:
1761 ret_cmd = true;
Bart Van Assche219d27d2019-04-17 14:44:35 -07001762 break;
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001763 }
Bart Van Assche219d27d2019-04-17 14:44:35 -07001764
1765 spin_lock_irqsave(qp->qp_lock_ptr, *flags);
Bart Van Asschec7d6b2c2021-08-09 16:03:41 -07001766 if (ret_cmd && blk_mq_request_started(scsi_cmd_to_rq(cmd)))
Quinn Tranf45bca82019-11-05 07:06:54 -08001767 sp->done(sp, res);
1768 } else {
1769 sp->done(sp, res);
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001770 }
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001771}
1772
Bart Van Asschec81ef0e2020-02-19 20:34:37 -08001773/*
1774 * The caller must ensure that no completion interrupts will happen
1775 * while this function is in progress.
1776 */
Quinn Tranbbead492017-12-28 12:33:13 -08001777static void
1778__qla2x00_abort_all_cmds(struct qla_qpair *qp, int res)
Andrew Vasquezdf4bf0b2008-01-31 12:33:46 -08001779{
Bart Van Asscheeb023222018-10-18 15:45:44 -07001780 int cnt;
Andrew Vasquezdf4bf0b2008-01-31 12:33:46 -08001781 unsigned long flags;
1782 srb_t *sp;
Quinn Tranbbead492017-12-28 12:33:13 -08001783 scsi_qla_host_t *vha = qp->vha;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001784 struct qla_hw_data *ha = vha->hw;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08001785 struct req_que *req;
Quinn Tranc5419e22017-06-13 20:47:16 -07001786 struct qla_tgt *tgt = vha->vha_tgt.qla_tgt;
1787 struct qla_tgt_cmd *cmd;
Arun Easic0cb4492014-09-25 06:14:51 -04001788
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -05001789 if (!ha->req_q_map)
1790 return;
Quinn Tranbbead492017-12-28 12:33:13 -08001791 spin_lock_irqsave(qp->qp_lock_ptr, flags);
1792 req = qp->req;
1793 for (cnt = 1; cnt < req->num_outstanding_cmds; cnt++) {
1794 sp = req->outstanding_cmds[cnt];
1795 if (sp) {
Quinn Tran6b0431d2018-09-04 14:19:13 -07001796 switch (sp->cmd_type) {
1797 case TYPE_SRB:
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001798 qla2x00_abort_srb(qp, sp, res, &flags);
Quinn Tran585def92018-09-04 14:19:20 -07001799 break;
1800 case TYPE_TGT_CMD:
Quinn Tranbbead492017-12-28 12:33:13 -08001801 if (!vha->hw->tgt.tgt_ops || !tgt ||
1802 qla_ini_mode_enabled(vha)) {
Quinn Tran585def92018-09-04 14:19:20 -07001803 ql_dbg(ql_dbg_tgt_mgt, vha, 0xf003,
1804 "HOST-ABORT-HNDLR: dpc_flags=%lx. Target mode disabled\n",
1805 vha->dpc_flags);
Quinn Tranbbead492017-12-28 12:33:13 -08001806 continue;
1807 }
1808 cmd = (struct qla_tgt_cmd *)sp;
Bart Van Asscheaefed3e2019-04-17 14:44:29 -07001809 cmd->aborted = 1;
Quinn Tran585def92018-09-04 14:19:20 -07001810 break;
1811 case TYPE_TGT_TMCMD:
Bart Van Asscheaefed3e2019-04-17 14:44:29 -07001812 /* Skip task management functions. */
Quinn Tran585def92018-09-04 14:19:20 -07001813 break;
1814 default:
1815 break;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08001816 }
Quinn Tranf45bca82019-11-05 07:06:54 -08001817 req->outstanding_cmds[cnt] = NULL;
Andrew Vasquezdf4bf0b2008-01-31 12:33:46 -08001818 }
1819 }
Quinn Tranbbead492017-12-28 12:33:13 -08001820 spin_unlock_irqrestore(qp->qp_lock_ptr, flags);
1821}
1822
Bart Van Asschec81ef0e2020-02-19 20:34:37 -08001823/*
1824 * The caller must ensure that no completion interrupts will happen
1825 * while this function is in progress.
1826 */
Quinn Tranbbead492017-12-28 12:33:13 -08001827void
1828qla2x00_abort_all_cmds(scsi_qla_host_t *vha, int res)
1829{
1830 int que;
1831 struct qla_hw_data *ha = vha->hw;
1832
Andrew Vasquez26a77792019-07-26 09:07:35 -07001833 /* Continue only if initialization complete. */
1834 if (!ha->base_qpair)
1835 return;
Quinn Tranbbead492017-12-28 12:33:13 -08001836 __qla2x00_abort_all_cmds(ha->base_qpair, res);
1837
Andrew Vasquez26a77792019-07-26 09:07:35 -07001838 if (!ha->queue_pair_map)
1839 return;
Quinn Tranbbead492017-12-28 12:33:13 -08001840 for (que = 0; que < ha->max_qpairs; que++) {
1841 if (!ha->queue_pair_map[que])
1842 continue;
1843
1844 __qla2x00_abort_all_cmds(ha->queue_pair_map[que], res);
1845 }
Andrew Vasquezdf4bf0b2008-01-31 12:33:46 -08001846}
1847
f4f051e2005-04-17 15:02:26 -05001848static int
1849qla2xxx_slave_alloc(struct scsi_device *sdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850{
bdf79622005-04-17 15:06:53 -05001851 struct fc_rport *rport = starget_to_rport(scsi_target(sdev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -04001853 if (!rport || fc_remote_port_chkready(rport))
f4f051e2005-04-17 15:02:26 -05001854 return -ENXIO;
1855
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -04001856 sdev->hostdata = *(fc_port_t **)rport->dd_data;
f4f051e2005-04-17 15:02:26 -05001857
1858 return 0;
1859}
1860
1861static int
1862qla2xxx_slave_configure(struct scsi_device *sdev)
1863{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001864 scsi_qla_host_t *vha = shost_priv(sdev->host);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07001865 struct req_que *req = vha->req;
8482e1182005-04-17 15:04:54 -05001866
Arun Easi9e522cd2012-08-22 14:21:31 -04001867 if (IS_T10_PI_CAPABLE(vha->hw))
1868 blk_queue_update_dma_alignment(sdev->request_queue, 0x7);
1869
Christoph Hellwigdb5ed4d2014-11-13 15:08:42 +01001870 scsi_change_queue_depth(sdev, req->max_q_depth);
f4f051e2005-04-17 15:02:26 -05001871 return 0;
1872}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873
f4f051e2005-04-17 15:02:26 -05001874static void
1875qla2xxx_slave_destroy(struct scsi_device *sdev)
1876{
1877 sdev->hostdata = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878}
1879
1880/**
1881 * qla2x00_config_dma_addressing() - Configure OS DMA addressing method.
1882 * @ha: HA context
1883 *
1884 * At exit, the @ha's flags.enable_64bit_addressing set to indicated
1885 * supported addressing method.
1886 */
1887static void
Andrew Vasquez53303c42009-01-22 09:45:37 -08001888qla2x00_config_dma_addressing(struct qla_hw_data *ha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001889{
Andrew Vasquez7524f9b2005-08-26 19:08:00 -07001890 /* Assume a 32bit DMA mask. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891 ha->flags.enable_64bit_addressing = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892
Yang Hongyang6a355282009-04-06 19:01:13 -07001893 if (!dma_set_mask(&ha->pdev->dev, DMA_BIT_MASK(64))) {
Andrew Vasquez7524f9b2005-08-26 19:08:00 -07001894 /* Any upper-dword bits set? */
1895 if (MSD(dma_get_required_mask(&ha->pdev->dev)) &&
Suraj Upadhyay8d1f1ff2020-07-29 23:42:40 +05301896 !dma_set_coherent_mask(&ha->pdev->dev, DMA_BIT_MASK(64))) {
Andrew Vasquez7524f9b2005-08-26 19:08:00 -07001897 /* Ok, a 64bit DMA mask is applicable. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898 ha->flags.enable_64bit_addressing = 1;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001899 ha->isp_ops->calc_req_entries = qla2x00_calc_iocbs_64;
1900 ha->isp_ops->build_iocbs = qla2x00_build_scsi_iocbs_64;
Andrew Vasquez7524f9b2005-08-26 19:08:00 -07001901 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903 }
Andrew Vasquez7524f9b2005-08-26 19:08:00 -07001904
Yang Hongyang284901a2009-04-06 19:01:15 -07001905 dma_set_mask(&ha->pdev->dev, DMA_BIT_MASK(32));
Suraj Upadhyay8d1f1ff2020-07-29 23:42:40 +05301906 dma_set_coherent_mask(&ha->pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907}
1908
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001909static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001910qla2x00_enable_intrs(struct qla_hw_data *ha)
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001911{
1912 unsigned long flags = 0;
1913 struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
1914
1915 spin_lock_irqsave(&ha->hardware_lock, flags);
1916 ha->interrupts_on = 1;
1917 /* enable risc and host interrupts */
Bart Van Assche04474d32020-05-18 14:17:08 -07001918 wrt_reg_word(&reg->ictrl, ICR_EN_INT | ICR_EN_RISC);
1919 rd_reg_word(&reg->ictrl);
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001920 spin_unlock_irqrestore(&ha->hardware_lock, flags);
1921
1922}
1923
1924static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001925qla2x00_disable_intrs(struct qla_hw_data *ha)
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001926{
1927 unsigned long flags = 0;
1928 struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
1929
1930 spin_lock_irqsave(&ha->hardware_lock, flags);
1931 ha->interrupts_on = 0;
1932 /* disable risc and host interrupts */
Bart Van Assche04474d32020-05-18 14:17:08 -07001933 wrt_reg_word(&reg->ictrl, 0);
1934 rd_reg_word(&reg->ictrl);
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001935 spin_unlock_irqrestore(&ha->hardware_lock, flags);
1936}
1937
1938static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001939qla24xx_enable_intrs(struct qla_hw_data *ha)
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001940{
1941 unsigned long flags = 0;
1942 struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
1943
1944 spin_lock_irqsave(&ha->hardware_lock, flags);
1945 ha->interrupts_on = 1;
Bart Van Assche04474d32020-05-18 14:17:08 -07001946 wrt_reg_dword(&reg->ictrl, ICRX_EN_RISC_INT);
1947 rd_reg_dword(&reg->ictrl);
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001948 spin_unlock_irqrestore(&ha->hardware_lock, flags);
1949}
1950
1951static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001952qla24xx_disable_intrs(struct qla_hw_data *ha)
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001953{
1954 unsigned long flags = 0;
1955 struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
1956
Andrew Vasquez124f85e2009-01-05 11:18:06 -08001957 if (IS_NOPOLLING_TYPE(ha))
1958 return;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001959 spin_lock_irqsave(&ha->hardware_lock, flags);
1960 ha->interrupts_on = 0;
Bart Van Assche04474d32020-05-18 14:17:08 -07001961 wrt_reg_dword(&reg->ictrl, 0);
1962 rd_reg_dword(&reg->ictrl);
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001963 spin_unlock_irqrestore(&ha->hardware_lock, flags);
1964}
1965
Giridhar Malavali706f4572011-11-18 09:03:16 -08001966static int
1967qla2x00_iospace_config(struct qla_hw_data *ha)
1968{
1969 resource_size_t pio;
1970 uint16_t msix;
Giridhar Malavali706f4572011-11-18 09:03:16 -08001971
Giridhar Malavali706f4572011-11-18 09:03:16 -08001972 if (pci_request_selected_regions(ha->pdev, ha->bars,
1973 QLA2XXX_DRIVER_NAME)) {
1974 ql_log_pci(ql_log_fatal, ha->pdev, 0x0011,
1975 "Failed to reserve PIO/MMIO regions (%s), aborting.\n",
1976 pci_name(ha->pdev));
1977 goto iospace_error_exit;
1978 }
1979 if (!(ha->bars & 1))
1980 goto skip_pio;
1981
1982 /* We only need PIO for Flash operations on ISP2312 v2 chips. */
1983 pio = pci_resource_start(ha->pdev, 0);
1984 if (pci_resource_flags(ha->pdev, 0) & IORESOURCE_IO) {
1985 if (pci_resource_len(ha->pdev, 0) < MIN_IOBASE_LEN) {
1986 ql_log_pci(ql_log_warn, ha->pdev, 0x0012,
1987 "Invalid pci I/O region size (%s).\n",
1988 pci_name(ha->pdev));
1989 pio = 0;
1990 }
1991 } else {
1992 ql_log_pci(ql_log_warn, ha->pdev, 0x0013,
1993 "Region #0 no a PIO resource (%s).\n",
1994 pci_name(ha->pdev));
1995 pio = 0;
1996 }
1997 ha->pio_address = pio;
1998 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0014,
1999 "PIO address=%llu.\n",
2000 (unsigned long long)ha->pio_address);
2001
2002skip_pio:
2003 /* Use MMIO operations for all accesses. */
2004 if (!(pci_resource_flags(ha->pdev, 1) & IORESOURCE_MEM)) {
2005 ql_log_pci(ql_log_fatal, ha->pdev, 0x0015,
2006 "Region #1 not an MMIO resource (%s), aborting.\n",
2007 pci_name(ha->pdev));
2008 goto iospace_error_exit;
2009 }
2010 if (pci_resource_len(ha->pdev, 1) < MIN_IOBASE_LEN) {
2011 ql_log_pci(ql_log_fatal, ha->pdev, 0x0016,
2012 "Invalid PCI mem region size (%s), aborting.\n",
2013 pci_name(ha->pdev));
2014 goto iospace_error_exit;
2015 }
2016
2017 ha->iobase = ioremap(pci_resource_start(ha->pdev, 1), MIN_IOBASE_LEN);
2018 if (!ha->iobase) {
2019 ql_log_pci(ql_log_fatal, ha->pdev, 0x0017,
2020 "Cannot remap MMIO (%s), aborting.\n",
2021 pci_name(ha->pdev));
2022 goto iospace_error_exit;
2023 }
2024
2025 /* Determine queue resources */
2026 ha->max_req_queues = ha->max_rsp_queues = 1;
Michael Hernandezf54f2cb2017-02-15 15:37:19 -08002027 ha->msix_count = QLA_BASE_VECTORS;
Saurav Kashyapdffa11452020-08-06 04:10:11 -07002028
2029 /* Check if FW supports MQ or not */
2030 if (!(ha->fw_attributes & BIT_6))
2031 goto mqiobase_exit;
2032
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -07002033 if (!ql2xmqsupport || !ql2xnvmeenable ||
2034 (!IS_QLA25XX(ha) && !IS_QLA81XX(ha)))
Giridhar Malavali706f4572011-11-18 09:03:16 -08002035 goto mqiobase_exit;
2036
2037 ha->mqiobase = ioremap(pci_resource_start(ha->pdev, 3),
2038 pci_resource_len(ha->pdev, 3));
2039 if (ha->mqiobase) {
2040 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0018,
2041 "MQIO Base=%p.\n", ha->mqiobase);
2042 /* Read MSIX vector size of the board */
2043 pci_read_config_word(ha->pdev, QLA_PCI_MSIX_CONTROL, &msix);
Michael Hernandezd7459522016-12-12 14:40:07 -08002044 ha->msix_count = msix + 1;
Giridhar Malavali706f4572011-11-18 09:03:16 -08002045 /* Max queues are bounded by available msix vectors */
Michael Hernandezd7459522016-12-12 14:40:07 -08002046 /* MB interrupt uses 1 vector */
2047 ha->max_req_queues = ha->msix_count - 1;
2048 ha->max_rsp_queues = ha->max_req_queues;
2049 /* Queue pairs is the max value minus the base queue pair */
2050 ha->max_qpairs = ha->max_rsp_queues - 1;
2051 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0188,
2052 "Max no of queues pairs: %d.\n", ha->max_qpairs);
2053
Giridhar Malavali706f4572011-11-18 09:03:16 -08002054 ql_log_pci(ql_log_info, ha->pdev, 0x001a,
Michael Hernandezd7459522016-12-12 14:40:07 -08002055 "MSI-X vector count: %d.\n", ha->msix_count);
Giridhar Malavali706f4572011-11-18 09:03:16 -08002056 } else
2057 ql_log_pci(ql_log_info, ha->pdev, 0x001b,
2058 "BAR 3 not enabled.\n");
2059
2060mqiobase_exit:
Giridhar Malavali706f4572011-11-18 09:03:16 -08002061 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x001c,
Michael Hernandezf54f2cb2017-02-15 15:37:19 -08002062 "MSIX Count: %d.\n", ha->msix_count);
Giridhar Malavali706f4572011-11-18 09:03:16 -08002063 return (0);
2064
2065iospace_error_exit:
2066 return (-ENOMEM);
2067}
2068
2069
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002070static int
2071qla83xx_iospace_config(struct qla_hw_data *ha)
2072{
2073 uint16_t msix;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002074
2075 if (pci_request_selected_regions(ha->pdev, ha->bars,
2076 QLA2XXX_DRIVER_NAME)) {
2077 ql_log_pci(ql_log_fatal, ha->pdev, 0x0117,
2078 "Failed to reserve PIO/MMIO regions (%s), aborting.\n",
2079 pci_name(ha->pdev));
2080
2081 goto iospace_error_exit;
2082 }
2083
2084 /* Use MMIO operations for all accesses. */
2085 if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) {
2086 ql_log_pci(ql_log_warn, ha->pdev, 0x0118,
2087 "Invalid pci I/O region size (%s).\n",
2088 pci_name(ha->pdev));
2089 goto iospace_error_exit;
2090 }
2091 if (pci_resource_len(ha->pdev, 0) < MIN_IOBASE_LEN) {
2092 ql_log_pci(ql_log_warn, ha->pdev, 0x0119,
2093 "Invalid PCI mem region size (%s), aborting\n",
2094 pci_name(ha->pdev));
2095 goto iospace_error_exit;
2096 }
2097
2098 ha->iobase = ioremap(pci_resource_start(ha->pdev, 0), MIN_IOBASE_LEN);
2099 if (!ha->iobase) {
2100 ql_log_pci(ql_log_fatal, ha->pdev, 0x011a,
2101 "Cannot remap MMIO (%s), aborting.\n",
2102 pci_name(ha->pdev));
2103 goto iospace_error_exit;
2104 }
2105
2106 /* 64bit PCI BAR - BAR2 will correspoond to region 4 */
2107 /* 83XX 26XX always use MQ type access for queues
2108 * - mbar 2, a.k.a region 4 */
2109 ha->max_req_queues = ha->max_rsp_queues = 1;
Michael Hernandezf54f2cb2017-02-15 15:37:19 -08002110 ha->msix_count = QLA_BASE_VECTORS;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002111 ha->mqiobase = ioremap(pci_resource_start(ha->pdev, 4),
2112 pci_resource_len(ha->pdev, 4));
2113
2114 if (!ha->mqiobase) {
2115 ql_log_pci(ql_log_fatal, ha->pdev, 0x011d,
2116 "BAR2/region4 not enabled\n");
2117 goto mqiobase_exit;
2118 }
2119
2120 ha->msixbase = ioremap(pci_resource_start(ha->pdev, 2),
2121 pci_resource_len(ha->pdev, 2));
2122 if (ha->msixbase) {
2123 /* Read MSIX vector size of the board */
2124 pci_read_config_word(ha->pdev,
2125 QLA_83XX_PCI_MSIX_CONTROL, &msix);
Quinn Trane326d222017-06-13 20:47:18 -07002126 ha->msix_count = (msix & PCI_MSIX_FLAGS_QSIZE) + 1;
Quinn Tran093df732016-12-12 14:40:09 -08002127 /*
2128 * By default, driver uses at least two msix vectors
2129 * (default & rspq)
2130 */
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -07002131 if (ql2xmqsupport || ql2xnvmeenable) {
Michael Hernandezd7459522016-12-12 14:40:07 -08002132 /* MB interrupt uses 1 vector */
2133 ha->max_req_queues = ha->msix_count - 1;
Quinn Tran093df732016-12-12 14:40:09 -08002134
2135 /* ATIOQ needs 1 vector. That's 1 less QPair */
2136 if (QLA_TGT_MODE_ENABLED())
2137 ha->max_req_queues--;
2138
Michael Hernandezd0d2c682017-02-15 15:37:20 -08002139 ha->max_rsp_queues = ha->max_req_queues;
2140
Michael Hernandezd7459522016-12-12 14:40:07 -08002141 /* Queue pairs is the max value minus
2142 * the base queue pair */
2143 ha->max_qpairs = ha->max_req_queues - 1;
Quinn Tran83548fe2017-06-02 09:12:01 -07002144 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x00e3,
Michael Hernandezd7459522016-12-12 14:40:07 -08002145 "Max no of queues pairs: %d.\n", ha->max_qpairs);
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002146 }
2147 ql_log_pci(ql_log_info, ha->pdev, 0x011c,
Michael Hernandezd7459522016-12-12 14:40:07 -08002148 "MSI-X vector count: %d.\n", ha->msix_count);
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002149 } else
2150 ql_log_pci(ql_log_info, ha->pdev, 0x011e,
2151 "BAR 1 not enabled.\n");
2152
2153mqiobase_exit:
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002154 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x011f,
Michael Hernandezf54f2cb2017-02-15 15:37:19 -08002155 "MSIX Count: %d.\n", ha->msix_count);
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002156 return 0;
2157
2158iospace_error_exit:
2159 return -ENOMEM;
2160}
2161
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002162static struct isp_operations qla2100_isp_ops = {
2163 .pci_config = qla2100_pci_config,
2164 .reset_chip = qla2x00_reset_chip,
2165 .chip_diag = qla2x00_chip_diag,
2166 .config_rings = qla2x00_config_rings,
2167 .reset_adapter = qla2x00_reset_adapter,
2168 .nvram_config = qla2x00_nvram_config,
2169 .update_fw_options = qla2x00_update_fw_options,
2170 .load_risc = qla2x00_load_risc,
2171 .pci_info_str = qla2x00_pci_info_str,
2172 .fw_version_str = qla2x00_fw_version_str,
2173 .intr_handler = qla2100_intr_handler,
2174 .enable_intrs = qla2x00_enable_intrs,
2175 .disable_intrs = qla2x00_disable_intrs,
2176 .abort_command = qla2x00_abort_command,
Andrew Vasquez523ec772008-04-03 13:13:24 -07002177 .target_reset = qla2x00_abort_target,
2178 .lun_reset = qla2x00_lun_reset,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002179 .fabric_login = qla2x00_login_fabric,
2180 .fabric_logout = qla2x00_fabric_logout,
2181 .calc_req_entries = qla2x00_calc_iocbs_32,
2182 .build_iocbs = qla2x00_build_scsi_iocbs_32,
2183 .prep_ms_iocb = qla2x00_prep_ms_iocb,
2184 .prep_ms_fdmi_iocb = qla2x00_prep_ms_fdmi_iocb,
2185 .read_nvram = qla2x00_read_nvram_data,
2186 .write_nvram = qla2x00_write_nvram_data,
2187 .fw_dump = qla2100_fw_dump,
2188 .beacon_on = NULL,
2189 .beacon_off = NULL,
2190 .beacon_blink = NULL,
2191 .read_optrom = qla2x00_read_optrom_data,
2192 .write_optrom = qla2x00_write_optrom_data,
2193 .get_flash_version = qla2x00_get_flash_version,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002194 .start_scsi = qla2x00_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002195 .start_scsi_mq = NULL,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002196 .abort_isp = qla2x00_abort_isp,
Giridhar Malavali706f4572011-11-18 09:03:16 -08002197 .iospace_config = qla2x00_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002198 .initialize_adapter = qla2x00_initialize_adapter,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002199};
2200
2201static struct isp_operations qla2300_isp_ops = {
2202 .pci_config = qla2300_pci_config,
2203 .reset_chip = qla2x00_reset_chip,
2204 .chip_diag = qla2x00_chip_diag,
2205 .config_rings = qla2x00_config_rings,
2206 .reset_adapter = qla2x00_reset_adapter,
2207 .nvram_config = qla2x00_nvram_config,
2208 .update_fw_options = qla2x00_update_fw_options,
2209 .load_risc = qla2x00_load_risc,
2210 .pci_info_str = qla2x00_pci_info_str,
2211 .fw_version_str = qla2x00_fw_version_str,
2212 .intr_handler = qla2300_intr_handler,
2213 .enable_intrs = qla2x00_enable_intrs,
2214 .disable_intrs = qla2x00_disable_intrs,
2215 .abort_command = qla2x00_abort_command,
Andrew Vasquez523ec772008-04-03 13:13:24 -07002216 .target_reset = qla2x00_abort_target,
2217 .lun_reset = qla2x00_lun_reset,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002218 .fabric_login = qla2x00_login_fabric,
2219 .fabric_logout = qla2x00_fabric_logout,
2220 .calc_req_entries = qla2x00_calc_iocbs_32,
2221 .build_iocbs = qla2x00_build_scsi_iocbs_32,
2222 .prep_ms_iocb = qla2x00_prep_ms_iocb,
2223 .prep_ms_fdmi_iocb = qla2x00_prep_ms_fdmi_iocb,
2224 .read_nvram = qla2x00_read_nvram_data,
2225 .write_nvram = qla2x00_write_nvram_data,
2226 .fw_dump = qla2300_fw_dump,
2227 .beacon_on = qla2x00_beacon_on,
2228 .beacon_off = qla2x00_beacon_off,
2229 .beacon_blink = qla2x00_beacon_blink,
2230 .read_optrom = qla2x00_read_optrom_data,
2231 .write_optrom = qla2x00_write_optrom_data,
2232 .get_flash_version = qla2x00_get_flash_version,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002233 .start_scsi = qla2x00_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002234 .start_scsi_mq = NULL,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002235 .abort_isp = qla2x00_abort_isp,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002236 .iospace_config = qla2x00_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002237 .initialize_adapter = qla2x00_initialize_adapter,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002238};
2239
2240static struct isp_operations qla24xx_isp_ops = {
2241 .pci_config = qla24xx_pci_config,
2242 .reset_chip = qla24xx_reset_chip,
2243 .chip_diag = qla24xx_chip_diag,
2244 .config_rings = qla24xx_config_rings,
2245 .reset_adapter = qla24xx_reset_adapter,
2246 .nvram_config = qla24xx_nvram_config,
2247 .update_fw_options = qla24xx_update_fw_options,
2248 .load_risc = qla24xx_load_risc,
2249 .pci_info_str = qla24xx_pci_info_str,
2250 .fw_version_str = qla24xx_fw_version_str,
2251 .intr_handler = qla24xx_intr_handler,
2252 .enable_intrs = qla24xx_enable_intrs,
2253 .disable_intrs = qla24xx_disable_intrs,
2254 .abort_command = qla24xx_abort_command,
Andrew Vasquez523ec772008-04-03 13:13:24 -07002255 .target_reset = qla24xx_abort_target,
2256 .lun_reset = qla24xx_lun_reset,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002257 .fabric_login = qla24xx_login_fabric,
2258 .fabric_logout = qla24xx_fabric_logout,
2259 .calc_req_entries = NULL,
2260 .build_iocbs = NULL,
2261 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2262 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2263 .read_nvram = qla24xx_read_nvram_data,
2264 .write_nvram = qla24xx_write_nvram_data,
2265 .fw_dump = qla24xx_fw_dump,
2266 .beacon_on = qla24xx_beacon_on,
2267 .beacon_off = qla24xx_beacon_off,
2268 .beacon_blink = qla24xx_beacon_blink,
2269 .read_optrom = qla24xx_read_optrom_data,
2270 .write_optrom = qla24xx_write_optrom_data,
2271 .get_flash_version = qla24xx_get_flash_version,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002272 .start_scsi = qla24xx_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002273 .start_scsi_mq = NULL,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002274 .abort_isp = qla2x00_abort_isp,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002275 .iospace_config = qla2x00_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002276 .initialize_adapter = qla2x00_initialize_adapter,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002277};
2278
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002279static struct isp_operations qla25xx_isp_ops = {
2280 .pci_config = qla25xx_pci_config,
2281 .reset_chip = qla24xx_reset_chip,
2282 .chip_diag = qla24xx_chip_diag,
2283 .config_rings = qla24xx_config_rings,
2284 .reset_adapter = qla24xx_reset_adapter,
2285 .nvram_config = qla24xx_nvram_config,
2286 .update_fw_options = qla24xx_update_fw_options,
2287 .load_risc = qla24xx_load_risc,
2288 .pci_info_str = qla24xx_pci_info_str,
2289 .fw_version_str = qla24xx_fw_version_str,
2290 .intr_handler = qla24xx_intr_handler,
2291 .enable_intrs = qla24xx_enable_intrs,
2292 .disable_intrs = qla24xx_disable_intrs,
2293 .abort_command = qla24xx_abort_command,
Andrew Vasquez523ec772008-04-03 13:13:24 -07002294 .target_reset = qla24xx_abort_target,
2295 .lun_reset = qla24xx_lun_reset,
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002296 .fabric_login = qla24xx_login_fabric,
2297 .fabric_logout = qla24xx_fabric_logout,
2298 .calc_req_entries = NULL,
2299 .build_iocbs = NULL,
2300 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2301 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2302 .read_nvram = qla25xx_read_nvram_data,
2303 .write_nvram = qla25xx_write_nvram_data,
2304 .fw_dump = qla25xx_fw_dump,
2305 .beacon_on = qla24xx_beacon_on,
2306 .beacon_off = qla24xx_beacon_off,
2307 .beacon_blink = qla24xx_beacon_blink,
Andrew Vasquez338c9162007-09-20 14:07:33 -07002308 .read_optrom = qla25xx_read_optrom_data,
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002309 .write_optrom = qla24xx_write_optrom_data,
2310 .get_flash_version = qla24xx_get_flash_version,
Arun Easibad75002010-05-04 15:01:30 -07002311 .start_scsi = qla24xx_dif_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002312 .start_scsi_mq = qla2xxx_dif_start_scsi_mq,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002313 .abort_isp = qla2x00_abort_isp,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002314 .iospace_config = qla2x00_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002315 .initialize_adapter = qla2x00_initialize_adapter,
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002316};
2317
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002318static struct isp_operations qla81xx_isp_ops = {
2319 .pci_config = qla25xx_pci_config,
2320 .reset_chip = qla24xx_reset_chip,
2321 .chip_diag = qla24xx_chip_diag,
2322 .config_rings = qla24xx_config_rings,
2323 .reset_adapter = qla24xx_reset_adapter,
2324 .nvram_config = qla81xx_nvram_config,
Giridhar Malavali37efd512020-02-26 14:40:07 -08002325 .update_fw_options = qla24xx_update_fw_options,
Andrew Vasquezeaac30b2009-01-22 09:45:32 -08002326 .load_risc = qla81xx_load_risc,
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002327 .pci_info_str = qla24xx_pci_info_str,
2328 .fw_version_str = qla24xx_fw_version_str,
2329 .intr_handler = qla24xx_intr_handler,
2330 .enable_intrs = qla24xx_enable_intrs,
2331 .disable_intrs = qla24xx_disable_intrs,
2332 .abort_command = qla24xx_abort_command,
2333 .target_reset = qla24xx_abort_target,
2334 .lun_reset = qla24xx_lun_reset,
2335 .fabric_login = qla24xx_login_fabric,
2336 .fabric_logout = qla24xx_fabric_logout,
2337 .calc_req_entries = NULL,
2338 .build_iocbs = NULL,
2339 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2340 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
Andrew Vasquez3d79038f2009-03-24 09:08:14 -07002341 .read_nvram = NULL,
2342 .write_nvram = NULL,
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002343 .fw_dump = qla81xx_fw_dump,
2344 .beacon_on = qla24xx_beacon_on,
2345 .beacon_off = qla24xx_beacon_off,
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002346 .beacon_blink = qla83xx_beacon_blink,
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002347 .read_optrom = qla25xx_read_optrom_data,
2348 .write_optrom = qla24xx_write_optrom_data,
2349 .get_flash_version = qla24xx_get_flash_version,
Arun Easiba77ef52010-05-28 15:08:27 -07002350 .start_scsi = qla24xx_dif_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002351 .start_scsi_mq = qla2xxx_dif_start_scsi_mq,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002352 .abort_isp = qla2x00_abort_isp,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002353 .iospace_config = qla2x00_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002354 .initialize_adapter = qla2x00_initialize_adapter,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002355};
2356
2357static struct isp_operations qla82xx_isp_ops = {
2358 .pci_config = qla82xx_pci_config,
2359 .reset_chip = qla82xx_reset_chip,
2360 .chip_diag = qla24xx_chip_diag,
2361 .config_rings = qla82xx_config_rings,
2362 .reset_adapter = qla24xx_reset_adapter,
2363 .nvram_config = qla81xx_nvram_config,
2364 .update_fw_options = qla24xx_update_fw_options,
2365 .load_risc = qla82xx_load_risc,
Atul Deshmukh9d55ca62012-08-22 14:21:14 -04002366 .pci_info_str = qla24xx_pci_info_str,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002367 .fw_version_str = qla24xx_fw_version_str,
2368 .intr_handler = qla82xx_intr_handler,
2369 .enable_intrs = qla82xx_enable_intrs,
2370 .disable_intrs = qla82xx_disable_intrs,
2371 .abort_command = qla24xx_abort_command,
2372 .target_reset = qla24xx_abort_target,
2373 .lun_reset = qla24xx_lun_reset,
2374 .fabric_login = qla24xx_login_fabric,
2375 .fabric_logout = qla24xx_fabric_logout,
2376 .calc_req_entries = NULL,
2377 .build_iocbs = NULL,
2378 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2379 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2380 .read_nvram = qla24xx_read_nvram_data,
2381 .write_nvram = qla24xx_write_nvram_data,
Chad Dupuisa1b23c52014-02-26 04:15:12 -05002382 .fw_dump = qla82xx_fw_dump,
Saurav Kashyap999916d2011-08-16 11:31:45 -07002383 .beacon_on = qla82xx_beacon_on,
2384 .beacon_off = qla82xx_beacon_off,
2385 .beacon_blink = NULL,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002386 .read_optrom = qla82xx_read_optrom_data,
2387 .write_optrom = qla82xx_write_optrom_data,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002388 .get_flash_version = qla82xx_get_flash_version,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002389 .start_scsi = qla82xx_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002390 .start_scsi_mq = NULL,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002391 .abort_isp = qla82xx_abort_isp,
Giridhar Malavali706f4572011-11-18 09:03:16 -08002392 .iospace_config = qla82xx_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002393 .initialize_adapter = qla2x00_initialize_adapter,
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002394};
2395
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002396static struct isp_operations qla8044_isp_ops = {
2397 .pci_config = qla82xx_pci_config,
2398 .reset_chip = qla82xx_reset_chip,
2399 .chip_diag = qla24xx_chip_diag,
2400 .config_rings = qla82xx_config_rings,
2401 .reset_adapter = qla24xx_reset_adapter,
2402 .nvram_config = qla81xx_nvram_config,
2403 .update_fw_options = qla24xx_update_fw_options,
2404 .load_risc = qla82xx_load_risc,
2405 .pci_info_str = qla24xx_pci_info_str,
2406 .fw_version_str = qla24xx_fw_version_str,
2407 .intr_handler = qla8044_intr_handler,
2408 .enable_intrs = qla82xx_enable_intrs,
2409 .disable_intrs = qla82xx_disable_intrs,
2410 .abort_command = qla24xx_abort_command,
2411 .target_reset = qla24xx_abort_target,
2412 .lun_reset = qla24xx_lun_reset,
2413 .fabric_login = qla24xx_login_fabric,
2414 .fabric_logout = qla24xx_fabric_logout,
2415 .calc_req_entries = NULL,
2416 .build_iocbs = NULL,
2417 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2418 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2419 .read_nvram = NULL,
2420 .write_nvram = NULL,
Chad Dupuisa1b23c52014-02-26 04:15:12 -05002421 .fw_dump = qla8044_fw_dump,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002422 .beacon_on = qla82xx_beacon_on,
2423 .beacon_off = qla82xx_beacon_off,
2424 .beacon_blink = NULL,
Saurav Kashyap888e6392014-02-26 04:15:13 -05002425 .read_optrom = qla8044_read_optrom_data,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002426 .write_optrom = qla8044_write_optrom_data,
2427 .get_flash_version = qla82xx_get_flash_version,
2428 .start_scsi = qla82xx_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002429 .start_scsi_mq = NULL,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002430 .abort_isp = qla8044_abort_isp,
2431 .iospace_config = qla82xx_iospace_config,
2432 .initialize_adapter = qla2x00_initialize_adapter,
2433};
2434
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002435static struct isp_operations qla83xx_isp_ops = {
2436 .pci_config = qla25xx_pci_config,
2437 .reset_chip = qla24xx_reset_chip,
2438 .chip_diag = qla24xx_chip_diag,
2439 .config_rings = qla24xx_config_rings,
2440 .reset_adapter = qla24xx_reset_adapter,
2441 .nvram_config = qla81xx_nvram_config,
Giridhar Malavali37efd512020-02-26 14:40:07 -08002442 .update_fw_options = qla24xx_update_fw_options,
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002443 .load_risc = qla81xx_load_risc,
2444 .pci_info_str = qla24xx_pci_info_str,
2445 .fw_version_str = qla24xx_fw_version_str,
2446 .intr_handler = qla24xx_intr_handler,
2447 .enable_intrs = qla24xx_enable_intrs,
2448 .disable_intrs = qla24xx_disable_intrs,
2449 .abort_command = qla24xx_abort_command,
2450 .target_reset = qla24xx_abort_target,
2451 .lun_reset = qla24xx_lun_reset,
2452 .fabric_login = qla24xx_login_fabric,
2453 .fabric_logout = qla24xx_fabric_logout,
2454 .calc_req_entries = NULL,
2455 .build_iocbs = NULL,
2456 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2457 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2458 .read_nvram = NULL,
2459 .write_nvram = NULL,
2460 .fw_dump = qla83xx_fw_dump,
2461 .beacon_on = qla24xx_beacon_on,
2462 .beacon_off = qla24xx_beacon_off,
2463 .beacon_blink = qla83xx_beacon_blink,
2464 .read_optrom = qla25xx_read_optrom_data,
2465 .write_optrom = qla24xx_write_optrom_data,
2466 .get_flash_version = qla24xx_get_flash_version,
2467 .start_scsi = qla24xx_dif_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002468 .start_scsi_mq = qla2xxx_dif_start_scsi_mq,
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002469 .abort_isp = qla2x00_abort_isp,
2470 .iospace_config = qla83xx_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002471 .initialize_adapter = qla2x00_initialize_adapter,
2472};
2473
2474static struct isp_operations qlafx00_isp_ops = {
2475 .pci_config = qlafx00_pci_config,
2476 .reset_chip = qlafx00_soft_reset,
2477 .chip_diag = qlafx00_chip_diag,
2478 .config_rings = qlafx00_config_rings,
2479 .reset_adapter = qlafx00_soft_reset,
2480 .nvram_config = NULL,
2481 .update_fw_options = NULL,
2482 .load_risc = NULL,
2483 .pci_info_str = qlafx00_pci_info_str,
2484 .fw_version_str = qlafx00_fw_version_str,
2485 .intr_handler = qlafx00_intr_handler,
2486 .enable_intrs = qlafx00_enable_intrs,
2487 .disable_intrs = qlafx00_disable_intrs,
Armen Baloyan4440e462014-02-26 04:15:18 -05002488 .abort_command = qla24xx_async_abort_command,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002489 .target_reset = qlafx00_abort_target,
2490 .lun_reset = qlafx00_lun_reset,
2491 .fabric_login = NULL,
2492 .fabric_logout = NULL,
2493 .calc_req_entries = NULL,
2494 .build_iocbs = NULL,
2495 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2496 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2497 .read_nvram = qla24xx_read_nvram_data,
2498 .write_nvram = qla24xx_write_nvram_data,
2499 .fw_dump = NULL,
2500 .beacon_on = qla24xx_beacon_on,
2501 .beacon_off = qla24xx_beacon_off,
2502 .beacon_blink = NULL,
2503 .read_optrom = qla24xx_read_optrom_data,
2504 .write_optrom = qla24xx_write_optrom_data,
2505 .get_flash_version = qla24xx_get_flash_version,
2506 .start_scsi = qlafx00_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002507 .start_scsi_mq = NULL,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002508 .abort_isp = qlafx00_abort_isp,
2509 .iospace_config = qlafx00_iospace_config,
2510 .initialize_adapter = qlafx00_initialize_adapter,
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002511};
2512
Chad Dupuisf73cb692014-02-26 04:15:06 -05002513static struct isp_operations qla27xx_isp_ops = {
2514 .pci_config = qla25xx_pci_config,
2515 .reset_chip = qla24xx_reset_chip,
2516 .chip_diag = qla24xx_chip_diag,
2517 .config_rings = qla24xx_config_rings,
2518 .reset_adapter = qla24xx_reset_adapter,
2519 .nvram_config = qla81xx_nvram_config,
Andrew Vasqueza36f1442019-07-26 09:07:37 -07002520 .update_fw_options = qla24xx_update_fw_options,
Chad Dupuisf73cb692014-02-26 04:15:06 -05002521 .load_risc = qla81xx_load_risc,
2522 .pci_info_str = qla24xx_pci_info_str,
2523 .fw_version_str = qla24xx_fw_version_str,
2524 .intr_handler = qla24xx_intr_handler,
2525 .enable_intrs = qla24xx_enable_intrs,
2526 .disable_intrs = qla24xx_disable_intrs,
2527 .abort_command = qla24xx_abort_command,
2528 .target_reset = qla24xx_abort_target,
2529 .lun_reset = qla24xx_lun_reset,
2530 .fabric_login = qla24xx_login_fabric,
2531 .fabric_logout = qla24xx_fabric_logout,
2532 .calc_req_entries = NULL,
2533 .build_iocbs = NULL,
2534 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2535 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2536 .read_nvram = NULL,
2537 .write_nvram = NULL,
2538 .fw_dump = qla27xx_fwdump,
Arun Easicbb01c22020-03-31 03:40:13 -07002539 .mpi_fw_dump = qla27xx_mpi_fwdump,
Chad Dupuisf73cb692014-02-26 04:15:06 -05002540 .beacon_on = qla24xx_beacon_on,
2541 .beacon_off = qla24xx_beacon_off,
2542 .beacon_blink = qla83xx_beacon_blink,
2543 .read_optrom = qla25xx_read_optrom_data,
2544 .write_optrom = qla24xx_write_optrom_data,
2545 .get_flash_version = qla24xx_get_flash_version,
2546 .start_scsi = qla24xx_dif_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002547 .start_scsi_mq = qla2xxx_dif_start_scsi_mq,
Chad Dupuisf73cb692014-02-26 04:15:06 -05002548 .abort_isp = qla2x00_abort_isp,
2549 .iospace_config = qla83xx_iospace_config,
2550 .initialize_adapter = qla2x00_initialize_adapter,
2551};
2552
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002553static inline void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002554qla2x00_set_isp_flags(struct qla_hw_data *ha)
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002555{
2556 ha->device_type = DT_EXTENDED_IDS;
2557 switch (ha->pdev->device) {
2558 case PCI_DEVICE_ID_QLOGIC_ISP2100:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002559 ha->isp_type |= DT_ISP2100;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002560 ha->device_type &= ~DT_EXTENDED_IDS;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002561 ha->fw_srisc_address = RISC_START_ADDRESS_2100;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002562 break;
2563 case PCI_DEVICE_ID_QLOGIC_ISP2200:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002564 ha->isp_type |= DT_ISP2200;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002565 ha->device_type &= ~DT_EXTENDED_IDS;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002566 ha->fw_srisc_address = RISC_START_ADDRESS_2100;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002567 break;
2568 case PCI_DEVICE_ID_QLOGIC_ISP2300:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002569 ha->isp_type |= DT_ISP2300;
andrew.vasquez@qlogic.com4a59f712006-03-09 14:27:39 -08002570 ha->device_type |= DT_ZIO_SUPPORTED;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002571 ha->fw_srisc_address = RISC_START_ADDRESS_2300;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002572 break;
2573 case PCI_DEVICE_ID_QLOGIC_ISP2312:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002574 ha->isp_type |= DT_ISP2312;
andrew.vasquez@qlogic.com4a59f712006-03-09 14:27:39 -08002575 ha->device_type |= DT_ZIO_SUPPORTED;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002576 ha->fw_srisc_address = RISC_START_ADDRESS_2300;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002577 break;
2578 case PCI_DEVICE_ID_QLOGIC_ISP2322:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002579 ha->isp_type |= DT_ISP2322;
andrew.vasquez@qlogic.com4a59f712006-03-09 14:27:39 -08002580 ha->device_type |= DT_ZIO_SUPPORTED;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002581 if (ha->pdev->subsystem_vendor == 0x1028 &&
2582 ha->pdev->subsystem_device == 0x0170)
2583 ha->device_type |= DT_OEM_001;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002584 ha->fw_srisc_address = RISC_START_ADDRESS_2300;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002585 break;
2586 case PCI_DEVICE_ID_QLOGIC_ISP6312:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002587 ha->isp_type |= DT_ISP6312;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002588 ha->fw_srisc_address = RISC_START_ADDRESS_2300;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002589 break;
2590 case PCI_DEVICE_ID_QLOGIC_ISP6322:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002591 ha->isp_type |= DT_ISP6322;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002592 ha->fw_srisc_address = RISC_START_ADDRESS_2300;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002593 break;
2594 case PCI_DEVICE_ID_QLOGIC_ISP2422:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002595 ha->isp_type |= DT_ISP2422;
andrew.vasquez@qlogic.com4a59f712006-03-09 14:27:39 -08002596 ha->device_type |= DT_ZIO_SUPPORTED;
Andrew Vasqueze4289242007-07-19 15:05:56 -07002597 ha->device_type |= DT_FWI2;
Andrew Vasquezc76f2c02007-07-19 15:05:57 -07002598 ha->device_type |= DT_IIDMA;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002599 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002600 break;
2601 case PCI_DEVICE_ID_QLOGIC_ISP2432:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002602 ha->isp_type |= DT_ISP2432;
andrew.vasquez@qlogic.com4a59f712006-03-09 14:27:39 -08002603 ha->device_type |= DT_ZIO_SUPPORTED;
Andrew Vasqueze4289242007-07-19 15:05:56 -07002604 ha->device_type |= DT_FWI2;
Andrew Vasquezc76f2c02007-07-19 15:05:57 -07002605 ha->device_type |= DT_IIDMA;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002606 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002607 break;
Harihara Kadayam4d4df192008-04-03 13:13:26 -07002608 case PCI_DEVICE_ID_QLOGIC_ISP8432:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002609 ha->isp_type |= DT_ISP8432;
Harihara Kadayam4d4df192008-04-03 13:13:26 -07002610 ha->device_type |= DT_ZIO_SUPPORTED;
2611 ha->device_type |= DT_FWI2;
2612 ha->device_type |= DT_IIDMA;
2613 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2614 break;
andrew.vasquez@qlogic.com044cc6c2006-03-09 14:27:13 -08002615 case PCI_DEVICE_ID_QLOGIC_ISP5422:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002616 ha->isp_type |= DT_ISP5422;
Andrew Vasqueze4289242007-07-19 15:05:56 -07002617 ha->device_type |= DT_FWI2;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002618 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002619 break;
andrew.vasquez@qlogic.com044cc6c2006-03-09 14:27:13 -08002620 case PCI_DEVICE_ID_QLOGIC_ISP5432:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002621 ha->isp_type |= DT_ISP5432;
Andrew Vasqueze4289242007-07-19 15:05:56 -07002622 ha->device_type |= DT_FWI2;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002623 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002624 break;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002625 case PCI_DEVICE_ID_QLOGIC_ISP2532:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002626 ha->isp_type |= DT_ISP2532;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002627 ha->device_type |= DT_ZIO_SUPPORTED;
2628 ha->device_type |= DT_FWI2;
2629 ha->device_type |= DT_IIDMA;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002630 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2631 break;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002632 case PCI_DEVICE_ID_QLOGIC_ISP8001:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002633 ha->isp_type |= DT_ISP8001;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002634 ha->device_type |= DT_ZIO_SUPPORTED;
2635 ha->device_type |= DT_FWI2;
2636 ha->device_type |= DT_IIDMA;
2637 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2638 break;
Giridhar Malavalia9083012010-04-12 17:59:55 -07002639 case PCI_DEVICE_ID_QLOGIC_ISP8021:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002640 ha->isp_type |= DT_ISP8021;
Giridhar Malavalia9083012010-04-12 17:59:55 -07002641 ha->device_type |= DT_ZIO_SUPPORTED;
2642 ha->device_type |= DT_FWI2;
2643 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2644 /* Initialize 82XX ISP flags */
2645 qla82xx_init_flags(ha);
2646 break;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002647 case PCI_DEVICE_ID_QLOGIC_ISP8044:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002648 ha->isp_type |= DT_ISP8044;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002649 ha->device_type |= DT_ZIO_SUPPORTED;
2650 ha->device_type |= DT_FWI2;
2651 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2652 /* Initialize 82XX ISP flags */
2653 qla82xx_init_flags(ha);
2654 break;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002655 case PCI_DEVICE_ID_QLOGIC_ISP2031:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002656 ha->isp_type |= DT_ISP2031;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002657 ha->device_type |= DT_ZIO_SUPPORTED;
2658 ha->device_type |= DT_FWI2;
2659 ha->device_type |= DT_IIDMA;
2660 ha->device_type |= DT_T10_PI;
2661 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2662 break;
2663 case PCI_DEVICE_ID_QLOGIC_ISP8031:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002664 ha->isp_type |= DT_ISP8031;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002665 ha->device_type |= DT_ZIO_SUPPORTED;
2666 ha->device_type |= DT_FWI2;
2667 ha->device_type |= DT_IIDMA;
2668 ha->device_type |= DT_T10_PI;
2669 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2670 break;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002671 case PCI_DEVICE_ID_QLOGIC_ISPF001:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002672 ha->isp_type |= DT_ISPFX00;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002673 break;
Chad Dupuisf73cb692014-02-26 04:15:06 -05002674 case PCI_DEVICE_ID_QLOGIC_ISP2071:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002675 ha->isp_type |= DT_ISP2071;
Chad Dupuisf73cb692014-02-26 04:15:06 -05002676 ha->device_type |= DT_ZIO_SUPPORTED;
2677 ha->device_type |= DT_FWI2;
2678 ha->device_type |= DT_IIDMA;
Himanshu Madhani8ce3f572016-01-27 12:03:36 -05002679 ha->device_type |= DT_T10_PI;
Chad Dupuisf73cb692014-02-26 04:15:06 -05002680 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2681 break;
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04002682 case PCI_DEVICE_ID_QLOGIC_ISP2271:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002683 ha->isp_type |= DT_ISP2271;
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04002684 ha->device_type |= DT_ZIO_SUPPORTED;
2685 ha->device_type |= DT_FWI2;
2686 ha->device_type |= DT_IIDMA;
Himanshu Madhani8ce3f572016-01-27 12:03:36 -05002687 ha->device_type |= DT_T10_PI;
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04002688 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2689 break;
Sawan Chandak2b489922015-08-04 13:38:03 -04002690 case PCI_DEVICE_ID_QLOGIC_ISP2261:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002691 ha->isp_type |= DT_ISP2261;
Sawan Chandak2b489922015-08-04 13:38:03 -04002692 ha->device_type |= DT_ZIO_SUPPORTED;
2693 ha->device_type |= DT_FWI2;
2694 ha->device_type |= DT_IIDMA;
Himanshu Madhani8ce3f572016-01-27 12:03:36 -05002695 ha->device_type |= DT_T10_PI;
Sawan Chandak2b489922015-08-04 13:38:03 -04002696 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2697 break;
Joe Carnuccioecc89f22019-03-12 11:08:13 -07002698 case PCI_DEVICE_ID_QLOGIC_ISP2081:
2699 case PCI_DEVICE_ID_QLOGIC_ISP2089:
2700 ha->isp_type |= DT_ISP2081;
2701 ha->device_type |= DT_ZIO_SUPPORTED;
2702 ha->device_type |= DT_FWI2;
2703 ha->device_type |= DT_IIDMA;
2704 ha->device_type |= DT_T10_PI;
2705 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2706 break;
2707 case PCI_DEVICE_ID_QLOGIC_ISP2281:
2708 case PCI_DEVICE_ID_QLOGIC_ISP2289:
2709 ha->isp_type |= DT_ISP2281;
2710 ha->device_type |= DT_ZIO_SUPPORTED;
2711 ha->device_type |= DT_FWI2;
2712 ha->device_type |= DT_IIDMA;
2713 ha->device_type |= DT_T10_PI;
2714 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2715 break;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002716 }
Anirban Chakrabortye5b68a62009-04-06 22:33:50 -07002717
Giridhar Malavalia9083012010-04-12 17:59:55 -07002718 if (IS_QLA82XX(ha))
Saurav Kashyap43a9c382014-02-26 04:15:16 -05002719 ha->port_no = ha->portnum & 1;
Chad Dupuisf73cb692014-02-26 04:15:06 -05002720 else {
Giridhar Malavalia9083012010-04-12 17:59:55 -07002721 /* Get adapter physical port no from interrupt pin register. */
2722 pci_read_config_byte(ha->pdev, PCI_INTERRUPT_PIN, &ha->port_no);
Joe Carnuccioecc89f22019-03-12 11:08:13 -07002723 if (IS_QLA25XX(ha) || IS_QLA2031(ha) ||
2724 IS_QLA27XX(ha) || IS_QLA28XX(ha))
Chad Dupuisf73cb692014-02-26 04:15:06 -05002725 ha->port_no--;
2726 else
2727 ha->port_no = !(ha->port_no & 1);
2728 }
Giridhar Malavalia9083012010-04-12 17:59:55 -07002729
Saurav Kashyap7c3df132011-07-14 12:00:13 -07002730 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x000b,
Joe Perchesd8424f62011-11-18 09:03:06 -08002731 "device_type=0x%x port=%d fw_srisc_address=0x%x.\n",
Chad Dupuisf73cb692014-02-26 04:15:06 -05002732 ha->device_type, ha->port_no, ha->fw_srisc_address);
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002733}
2734
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002735static void
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002736qla2xxx_scan_start(struct Scsi_Host *shost)
2737{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002738 scsi_qla_host_t *vha = shost_priv(shost);
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002739
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07002740 if (vha->hw->flags.running_gold_fw)
2741 return;
2742
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002743 set_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags);
2744 set_bit(LOCAL_LOOP_UPDATE, &vha->dpc_flags);
2745 set_bit(RSCN_UPDATE, &vha->dpc_flags);
2746 set_bit(NPIV_CONFIG_NEEDED, &vha->dpc_flags);
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002747}
2748
2749static int
2750qla2xxx_scan_finished(struct Scsi_Host *shost, unsigned long time)
2751{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002752 scsi_qla_host_t *vha = shost_priv(shost);
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002753
Bill Kuzejaa5dd506e2016-10-21 16:45:27 -04002754 if (test_bit(UNLOADING, &vha->dpc_flags))
2755 return 1;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002756 if (!vha->host)
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002757 return 1;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002758 if (time > vha->hw->loop_reset_delay * HZ)
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002759 return 1;
2760
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002761 return atomic_read(&vha->loop_state) == LOOP_READY;
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002762}
2763
Quinn Tranec7193e2017-03-15 09:48:55 -07002764static void qla2x00_iocb_work_fn(struct work_struct *work)
2765{
2766 struct scsi_qla_host *vha = container_of(work,
2767 struct scsi_qla_host, iocb_work);
Quinn Tran9b3e0f42017-12-28 12:33:16 -08002768 struct qla_hw_data *ha = vha->hw;
2769 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
Quinn Tran0aca7782018-09-04 14:19:16 -07002770 int i = 2;
Quinn Tran9b3e0f42017-12-28 12:33:16 -08002771 unsigned long flags;
Quinn Tranec7193e2017-03-15 09:48:55 -07002772
Quinn Tran9b3e0f42017-12-28 12:33:16 -08002773 if (test_bit(UNLOADING, &base_vha->dpc_flags))
2774 return;
2775
2776 while (!list_empty(&vha->work_list) && i > 0) {
Quinn Tranec7193e2017-03-15 09:48:55 -07002777 qla2x00_do_work(vha);
Quinn Tran9b3e0f42017-12-28 12:33:16 -08002778 i--;
Quinn Tranec7193e2017-03-15 09:48:55 -07002779 }
Quinn Tran9b3e0f42017-12-28 12:33:16 -08002780
2781 spin_lock_irqsave(&vha->work_lock, flags);
2782 clear_bit(IOCB_WORK_ACTIVE, &vha->dpc_flags);
2783 spin_unlock_irqrestore(&vha->work_lock, flags);
Quinn Tranec7193e2017-03-15 09:48:55 -07002784}
2785
Linus Torvalds1da177e2005-04-16 15:20:36 -07002786/*
2787 * PCI driver interface
2788 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -08002789static int
Andrew Vasquez7ee61392006-06-23 16:11:22 -07002790qla2x00_probe_one(struct pci_dev *pdev, const struct pci_device_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002791{
Andrew Vasqueza1541d52005-06-09 17:21:28 -07002792 int ret = -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002793 struct Scsi_Host *host;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002794 scsi_qla_host_t *base_vha = NULL;
2795 struct qla_hw_data *ha;
Andrew Vasquez29856e22007-08-12 18:22:52 -07002796 char pci_info[30];
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04002797 char fw_str[30], wq_name[30];
Andrew Vasquez54333832005-11-09 15:49:04 -08002798 struct scsi_host_template *sht;
Chad Dupuis642ef982012-02-09 11:15:57 -08002799 int bars, mem_only = 0;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002800 uint16_t req_length = 0, rsp_length = 0;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002801 struct req_que *req = NULL;
2802 struct rsp_que *rsp = NULL;
Michael Hernandez56012362016-12-12 14:40:08 -08002803 int i;
Michael Hernandezd7459522016-12-12 14:40:07 -08002804
Andrew Vasquez285d0322007-10-19 15:59:17 -07002805 bars = pci_select_bars(pdev, IORESOURCE_MEM | IORESOURCE_IO);
Giridhar Malavalia5326f82009-03-24 09:07:56 -07002806 sht = &qla2xxx_driver_template;
Andrew Vasquez285d0322007-10-19 15:59:17 -07002807 if (pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2422 ||
2808 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2432 ||
Harihara Kadayam4d4df192008-04-03 13:13:26 -07002809 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8432 ||
Andrew Vasquez285d0322007-10-19 15:59:17 -07002810 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP5422 ||
2811 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP5432 ||
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002812 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2532 ||
Giridhar Malavalia9083012010-04-12 17:59:55 -07002813 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8001 ||
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002814 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8021 ||
2815 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2031 ||
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002816 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8031 ||
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002817 pdev->device == PCI_DEVICE_ID_QLOGIC_ISPF001 ||
Chad Dupuisf73cb692014-02-26 04:15:06 -05002818 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8044 ||
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04002819 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2071 ||
Sawan Chandak2b489922015-08-04 13:38:03 -04002820 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2271 ||
Joe Carnuccioecc89f22019-03-12 11:08:13 -07002821 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2261 ||
2822 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2081 ||
2823 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2281 ||
2824 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2089 ||
2825 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2289) {
Andrew Vasquez285d0322007-10-19 15:59:17 -07002826 bars = pci_select_bars(pdev, IORESOURCE_MEM);
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002827 mem_only = 1;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07002828 ql_dbg_pci(ql_dbg_init, pdev, 0x0007,
2829 "Mem only adapter.\n");
Andrew Vasquez285d0322007-10-19 15:59:17 -07002830 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07002831 ql_dbg_pci(ql_dbg_init, pdev, 0x0008,
2832 "Bars=%d.\n", bars);
Andrew Vasquez285d0322007-10-19 15:59:17 -07002833
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002834 if (mem_only) {
2835 if (pci_enable_device_mem(pdev))
Johannes Thumshirnddff7ed2017-05-23 16:50:47 +02002836 return ret;
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002837 } else {
2838 if (pci_enable_device(pdev))
Johannes Thumshirnddff7ed2017-05-23 16:50:47 +02002839 return ret;
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002840 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002841
Jesse Barnes09276782008-10-18 17:33:19 -07002842 /* This may fail but that's ok */
2843 pci_enable_pcie_error_reporting(pdev);
Seokmann Ju14e660e2007-09-20 14:07:36 -07002844
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002845 ha = kzalloc(sizeof(struct qla_hw_data), GFP_KERNEL);
2846 if (!ha) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07002847 ql_log_pci(ql_log_fatal, pdev, 0x0009,
2848 "Unable to allocate memory for ha.\n");
Johannes Thumshirnddff7ed2017-05-23 16:50:47 +02002849 goto disable_device;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002850 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07002851 ql_dbg_pci(ql_dbg_init, pdev, 0x000a,
2852 "Memory allocated for ha=%p.\n", ha);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002853 ha->pdev = pdev;
Quinn Tran33e79972014-09-25 06:14:55 -04002854 INIT_LIST_HEAD(&ha->tgt.q_full_list);
2855 spin_lock_init(&ha->tgt.q_full_lock);
Quinn Tran75601512015-12-17 14:57:04 -05002856 spin_lock_init(&ha->tgt.sess_lock);
Quinn Tran2f424b92015-12-17 14:57:07 -05002857 spin_lock_init(&ha->tgt.atio_lock);
2858
Quinn Trandd307062021-06-23 22:26:00 -07002859 spin_lock_init(&ha->sadb_lock);
2860 INIT_LIST_HEAD(&ha->sadb_tx_index_list);
2861 INIT_LIST_HEAD(&ha->sadb_rx_index_list);
2862
2863 spin_lock_init(&ha->sadb_fp_lock);
2864
2865 if (qla_edif_sadb_build_free_pool(ha)) {
2866 kfree(ha);
2867 goto disable_device;
2868 }
2869
Duane Grigsbydeeae7a2017-07-21 09:32:25 -07002870 atomic_set(&ha->nvme_active_aen_cnt, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002871
2872 /* Clear our data area */
Andrew Vasquez285d0322007-10-19 15:59:17 -07002873 ha->bars = bars;
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002874 ha->mem_only = mem_only;
Andrew Vasquezdf4bf0b2008-01-31 12:33:46 -08002875 spin_lock_init(&ha->hardware_lock);
Andrew Vasquez339aa702010-10-15 11:27:45 -07002876 spin_lock_init(&ha->vport_slock);
Saurav Kashyapa9b6f722012-08-22 14:21:01 -04002877 mutex_init(&ha->selflogin_lock);
Chad Dupuis7a8ab9c2014-02-26 04:14:56 -05002878 mutex_init(&ha->optrom_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002879
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002880 /* Set ISP-type information. */
2881 qla2x00_set_isp_flags(ha);
Duane Grigsbyca79cf62009-12-15 21:29:47 -08002882
2883 /* Set EEH reset type to fundamental if required by hba */
Joe Carnuccio95676112012-08-22 14:21:20 -04002884 if (IS_QLA24XX(ha) || IS_QLA25XX(ha) || IS_QLA81XX(ha) ||
Joe Carnuccioecc89f22019-03-12 11:08:13 -07002885 IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
Duane Grigsbyca79cf62009-12-15 21:29:47 -08002886 pdev->needs_freset = 1;
Duane Grigsbyca79cf62009-12-15 21:29:47 -08002887
Chad Dupuiscba1e472011-11-18 09:03:21 -08002888 ha->prev_topology = 0;
2889 ha->init_cb_size = sizeof(init_cb_t);
2890 ha->link_data_rate = PORT_SPEED_UNKNOWN;
2891 ha->optrom_size = OPTROM_SIZE_2300;
Quinn Trand1e36352017-12-28 12:33:12 -08002892 ha->max_exchg = FW_MAX_EXCHANGES_CNT;
Quinn Tranb2000802018-08-02 13:16:52 -07002893 atomic_set(&ha->num_pend_mbx_stage1, 0);
2894 atomic_set(&ha->num_pend_mbx_stage2, 0);
2895 atomic_set(&ha->num_pend_mbx_stage3, 0);
Quinn Tran8b4673b2018-09-04 14:19:14 -07002896 atomic_set(&ha->zio_threshold, DEFAULT_ZIO_THRESHOLD);
2897 ha->last_zio_threshold = DEFAULT_ZIO_THRESHOLD;
Chad Dupuiscba1e472011-11-18 09:03:21 -08002898
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002899 /* Assign ISP specific operations. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002900 if (IS_QLA2100(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08002901 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2100;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002902 ha->mbx_count = MAILBOX_REGISTER_COUNT_2100;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002903 req_length = REQUEST_ENTRY_CNT_2100;
2904 rsp_length = RESPONSE_ENTRY_CNT_2100;
2905 ha->max_loop_id = SNS_LAST_LOOP_ID_2100;
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002906 ha->gid_list_info_size = 4;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002907 ha->flash_conf_off = ~0;
2908 ha->flash_data_off = ~0;
2909 ha->nvram_conf_off = ~0;
2910 ha->nvram_data_off = ~0;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002911 ha->isp_ops = &qla2100_isp_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002912 } else if (IS_QLA2200(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08002913 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2100;
Andrew Vasquez67ddda32012-02-09 11:14:08 -08002914 ha->mbx_count = MAILBOX_REGISTER_COUNT_2200;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002915 req_length = REQUEST_ENTRY_CNT_2200;
2916 rsp_length = RESPONSE_ENTRY_CNT_2100;
2917 ha->max_loop_id = SNS_LAST_LOOP_ID_2100;
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002918 ha->gid_list_info_size = 4;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002919 ha->flash_conf_off = ~0;
2920 ha->flash_data_off = ~0;
2921 ha->nvram_conf_off = ~0;
2922 ha->nvram_data_off = ~0;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002923 ha->isp_ops = &qla2100_isp_ops;
Andrew Vasquezfca29702005-07-06 10:31:47 -07002924 } else if (IS_QLA23XX(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08002925 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2100;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002926 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002927 req_length = REQUEST_ENTRY_CNT_2200;
2928 rsp_length = RESPONSE_ENTRY_CNT_2300;
2929 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002930 ha->gid_list_info_size = 6;
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08002931 if (IS_QLA2322(ha) || IS_QLA6322(ha))
2932 ha->optrom_size = OPTROM_SIZE_2322;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002933 ha->flash_conf_off = ~0;
2934 ha->flash_data_off = ~0;
2935 ha->nvram_conf_off = ~0;
2936 ha->nvram_data_off = ~0;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002937 ha->isp_ops = &qla2300_isp_ops;
Harihara Kadayam4d4df192008-04-03 13:13:26 -07002938 } else if (IS_QLA24XX_TYPE(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08002939 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
Andrew Vasquezfca29702005-07-06 10:31:47 -07002940 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002941 req_length = REQUEST_ENTRY_CNT_24XX;
2942 rsp_length = RESPONSE_ENTRY_CNT_2300;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002943 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002944 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002945 ha->init_cb_size = sizeof(struct mid_init_cb_24xx);
Andrew Vasquezfca29702005-07-06 10:31:47 -07002946 ha->gid_list_info_size = 8;
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08002947 ha->optrom_size = OPTROM_SIZE_24XX;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002948 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA24XX;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002949 ha->isp_ops = &qla24xx_isp_ops;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002950 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF;
2951 ha->flash_data_off = FARX_ACCESS_FLASH_DATA;
2952 ha->nvram_conf_off = FARX_ACCESS_NVRAM_CONF;
2953 ha->nvram_data_off = FARX_ACCESS_NVRAM_DATA;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002954 } else if (IS_QLA25XX(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08002955 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002956 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002957 req_length = REQUEST_ENTRY_CNT_24XX;
2958 rsp_length = RESPONSE_ENTRY_CNT_2300;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002959 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002960 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002961 ha->init_cb_size = sizeof(struct mid_init_cb_24xx);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002962 ha->gid_list_info_size = 8;
2963 ha->optrom_size = OPTROM_SIZE_25XX;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002964 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002965 ha->isp_ops = &qla25xx_isp_ops;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002966 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF;
2967 ha->flash_data_off = FARX_ACCESS_FLASH_DATA;
2968 ha->nvram_conf_off = FARX_ACCESS_NVRAM_CONF;
2969 ha->nvram_data_off = FARX_ACCESS_NVRAM_DATA;
2970 } else if (IS_QLA81XX(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08002971 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002972 ha->mbx_count = MAILBOX_REGISTER_COUNT;
2973 req_length = REQUEST_ENTRY_CNT_24XX;
2974 rsp_length = RESPONSE_ENTRY_CNT_2300;
Arun Easiaa230bc2013-01-30 03:34:39 -05002975 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002976 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
2977 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
2978 ha->gid_list_info_size = 8;
2979 ha->optrom_size = OPTROM_SIZE_81XX;
Anirban Chakraborty40859ae2009-06-03 09:55:16 -07002980 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002981 ha->isp_ops = &qla81xx_isp_ops;
2982 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF_81XX;
2983 ha->flash_data_off = FARX_ACCESS_FLASH_DATA_81XX;
2984 ha->nvram_conf_off = ~0;
2985 ha->nvram_data_off = ~0;
Giridhar Malavalia9083012010-04-12 17:59:55 -07002986 } else if (IS_QLA82XX(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08002987 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
Giridhar Malavalia9083012010-04-12 17:59:55 -07002988 ha->mbx_count = MAILBOX_REGISTER_COUNT;
2989 req_length = REQUEST_ENTRY_CNT_82XX;
2990 rsp_length = RESPONSE_ENTRY_CNT_82XX;
2991 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
2992 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
2993 ha->gid_list_info_size = 8;
2994 ha->optrom_size = OPTROM_SIZE_82XX;
Andrew Vasquez087c6212010-11-23 16:52:48 -08002995 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
Giridhar Malavalia9083012010-04-12 17:59:55 -07002996 ha->isp_ops = &qla82xx_isp_ops;
2997 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF;
2998 ha->flash_data_off = FARX_ACCESS_FLASH_DATA;
2999 ha->nvram_conf_off = FARX_ACCESS_NVRAM_CONF;
3000 ha->nvram_data_off = FARX_ACCESS_NVRAM_DATA;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003001 } else if (IS_QLA8044(ha)) {
3002 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
3003 ha->mbx_count = MAILBOX_REGISTER_COUNT;
3004 req_length = REQUEST_ENTRY_CNT_82XX;
3005 rsp_length = RESPONSE_ENTRY_CNT_82XX;
3006 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
3007 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
3008 ha->gid_list_info_size = 8;
3009 ha->optrom_size = OPTROM_SIZE_83XX;
3010 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
3011 ha->isp_ops = &qla8044_isp_ops;
3012 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF;
3013 ha->flash_data_off = FARX_ACCESS_FLASH_DATA;
3014 ha->nvram_conf_off = FARX_ACCESS_NVRAM_CONF;
3015 ha->nvram_data_off = FARX_ACCESS_NVRAM_DATA;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003016 } else if (IS_QLA83XX(ha)) {
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003017 ha->portnum = PCI_FUNC(ha->pdev->devfn);
Chad Dupuis642ef982012-02-09 11:15:57 -08003018 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003019 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Saurav Kashyapf2ea6532014-09-25 06:14:54 -04003020 req_length = REQUEST_ENTRY_CNT_83XX;
Quinn Trane7b42e32015-12-17 14:57:09 -05003021 rsp_length = RESPONSE_ENTRY_CNT_83XX;
Arun Easib8aa4bd2013-01-30 03:34:40 -05003022 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003023 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
3024 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
3025 ha->gid_list_info_size = 8;
3026 ha->optrom_size = OPTROM_SIZE_83XX;
3027 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
3028 ha->isp_ops = &qla83xx_isp_ops;
3029 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF_81XX;
3030 ha->flash_data_off = FARX_ACCESS_FLASH_DATA_81XX;
3031 ha->nvram_conf_off = ~0;
3032 ha->nvram_data_off = ~0;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003033 } else if (IS_QLAFX00(ha)) {
3034 ha->max_fibre_devices = MAX_FIBRE_DEVICES_FX00;
3035 ha->mbx_count = MAILBOX_REGISTER_COUNT_FX00;
3036 ha->aen_mbx_count = AEN_MAILBOX_REGISTER_COUNT_FX00;
3037 req_length = REQUEST_ENTRY_CNT_FX00;
3038 rsp_length = RESPONSE_ENTRY_CNT_FX00;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003039 ha->isp_ops = &qlafx00_isp_ops;
3040 ha->port_down_retry_count = 30; /* default value */
3041 ha->mr.fw_hbt_cnt = QLAFX00_HEARTBEAT_INTERVAL;
3042 ha->mr.fw_reset_timer_tick = QLAFX00_RESET_INTERVAL;
Armen Baloyan71e56002013-08-27 01:37:38 -04003043 ha->mr.fw_critemp_timer_tick = QLAFX00_CRITEMP_INTERVAL;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003044 ha->mr.fw_hbt_en = 1;
Armen Baloyane8f5e952013-10-30 03:38:17 -04003045 ha->mr.host_info_resend = false;
3046 ha->mr.hinfo_resend_timer_tick = QLAFX00_HINFO_RESEND_INTERVAL;
Chad Dupuisf73cb692014-02-26 04:15:06 -05003047 } else if (IS_QLA27XX(ha)) {
3048 ha->portnum = PCI_FUNC(ha->pdev->devfn);
3049 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
3050 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Quinn Trane7b42e32015-12-17 14:57:09 -05003051 req_length = REQUEST_ENTRY_CNT_83XX;
3052 rsp_length = RESPONSE_ENTRY_CNT_83XX;
Himanshu Madhanib20f02e2015-06-10 11:05:18 -04003053 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
Chad Dupuisf73cb692014-02-26 04:15:06 -05003054 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
3055 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
3056 ha->gid_list_info_size = 8;
3057 ha->optrom_size = OPTROM_SIZE_83XX;
3058 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
3059 ha->isp_ops = &qla27xx_isp_ops;
3060 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF_81XX;
3061 ha->flash_data_off = FARX_ACCESS_FLASH_DATA_81XX;
3062 ha->nvram_conf_off = ~0;
3063 ha->nvram_data_off = ~0;
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003064 } else if (IS_QLA28XX(ha)) {
3065 ha->portnum = PCI_FUNC(ha->pdev->devfn);
3066 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
3067 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Quinn Tranade660d2021-08-09 21:37:09 -07003068 req_length = REQUEST_ENTRY_CNT_83XX;
3069 rsp_length = RESPONSE_ENTRY_CNT_83XX;
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003070 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
3071 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
3072 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
3073 ha->gid_list_info_size = 8;
3074 ha->optrom_size = OPTROM_SIZE_28XX;
3075 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
3076 ha->isp_ops = &qla27xx_isp_ops;
3077 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF_28XX;
3078 ha->flash_data_off = FARX_ACCESS_FLASH_DATA_28XX;
3079 ha->nvram_conf_off = ~0;
3080 ha->nvram_data_off = ~0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003081 }
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003082
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003083 ql_dbg_pci(ql_dbg_init, pdev, 0x001e,
3084 "mbx_count=%d, req_length=%d, "
3085 "rsp_length=%d, max_loop_id=%d, init_cb_size=%d, "
Chad Dupuis642ef982012-02-09 11:15:57 -08003086 "gid_list_info_size=%d, optrom_size=%d, nvram_npiv_size=%d, "
3087 "max_fibre_devices=%d.\n",
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003088 ha->mbx_count, req_length, rsp_length, ha->max_loop_id,
3089 ha->init_cb_size, ha->gid_list_info_size, ha->optrom_size,
Chad Dupuis642ef982012-02-09 11:15:57 -08003090 ha->nvram_npiv_size, ha->max_fibre_devices);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003091 ql_dbg_pci(ql_dbg_init, pdev, 0x001f,
3092 "isp_ops=%p, flash_conf_off=%d, "
3093 "flash_data_off=%d, nvram_conf_off=%d, nvram_data_off=%d.\n",
3094 ha->isp_ops, ha->flash_conf_off, ha->flash_data_off,
3095 ha->nvram_conf_off, ha->nvram_data_off);
Giridhar Malavali706f4572011-11-18 09:03:16 -08003096
3097 /* Configure PCI I/O space */
3098 ret = ha->isp_ops->iospace_config(ha);
3099 if (ret)
Saurav Kashyap0a63ad12012-11-21 02:40:43 -05003100 goto iospace_config_failed;
Giridhar Malavali706f4572011-11-18 09:03:16 -08003101
3102 ql_log_pci(ql_log_info, pdev, 0x001d,
3103 "Found an ISP%04X irq %d iobase 0x%p.\n",
3104 pdev->device, pdev->irq, ha->iobase);
matthias@kaehlcke.net6c2f5272008-05-12 22:21:11 -07003105 mutex_init(&ha->vport_lock);
Michael Hernandezd7459522016-12-12 14:40:07 -08003106 mutex_init(&ha->mq_lock);
Marcus Barrow0b05a1f2008-01-17 09:02:13 -08003107 init_completion(&ha->mbx_cmd_comp);
3108 complete(&ha->mbx_cmd_comp);
3109 init_completion(&ha->mbx_intr_comp);
Sarang Radke23f2ebd2010-05-28 15:08:21 -07003110 init_completion(&ha->dcbx_comp);
Chad Dupuisf356bef2013-02-08 01:58:04 -05003111 init_completion(&ha->lb_portup_comp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003112
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003113 set_bit(0, (unsigned long *) ha->vp_idx_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003114
Andrew Vasquez53303c42009-01-22 09:45:37 -08003115 qla2x00_config_dma_addressing(ha);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003116 ql_dbg_pci(ql_dbg_init, pdev, 0x0020,
3117 "64 Bit addressing is %s.\n",
3118 ha->flags.enable_64bit_addressing ? "enable" :
3119 "disable");
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003120 ret = qla2x00_mem_alloc(ha, req_length, rsp_length, &req, &rsp);
Dan Carpenterb2a72ec32014-01-21 10:00:10 +03003121 if (ret) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003122 ql_log_pci(ql_log_fatal, pdev, 0x0031,
3123 "Failed to allocate memory for adapter, aborting.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003124
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003125 goto probe_hw_failed;
3126 }
3127
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003128 req->max_q_depth = MAX_Q_DEPTH;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003129 if (ql2xmaxqdepth != 0 && ql2xmaxqdepth <= 0xffffU)
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003130 req->max_q_depth = ql2xmaxqdepth;
3131
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003132
3133 base_vha = qla2x00_create_host(sht, ha);
3134 if (!base_vha) {
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003135 ret = -ENOMEM;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003136 goto probe_hw_failed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003137 }
3138
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003139 pci_set_drvdata(pdev, base_vha);
Joe Lawrence6b383972014-08-26 17:12:29 -04003140 set_bit(PFLG_DRIVER_PROBING, &base_vha->pci_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003141
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003142 host = base_vha->host;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07003143 base_vha->req = req;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003144 if (IS_QLA2XXX_MIDTYPE(ha))
Quinn Tranf6602f32018-08-02 13:16:53 -07003145 base_vha->mgmt_svr_loop_id =
3146 qla2x00_reserve_mgmt_server_loop_id(base_vha);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003147 else
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003148 base_vha->mgmt_svr_loop_id = MANAGEMENT_SERVER +
3149 base_vha->vp_idx;
Giridhar Malavali58548cb2010-09-03 15:20:56 -07003150
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003151 /* Setup fcport template structure. */
3152 ha->mr.fcport.vha = base_vha;
3153 ha->mr.fcport.port_type = FCT_UNKNOWN;
3154 ha->mr.fcport.loop_id = FC_NO_LOOP_ID;
3155 qla2x00_set_fcport_state(&ha->mr.fcport, FCS_UNCONFIGURED);
3156 ha->mr.fcport.supported_classes = FC_COS_UNSPECIFIED;
3157 ha->mr.fcport.scan_state = 1;
3158
Saurav Kashyapdbf1f532021-01-11 01:31:28 -08003159 qla2xxx_reset_stats(host, QLA2XX_HW_ERROR | QLA2XX_SHT_LNK_DWN |
3160 QLA2XX_INT_ERR | QLA2XX_CMD_TIMEOUT |
3161 QLA2XX_RESET_CMD_ERR | QLA2XX_TGT_SHT_LNK_DOWN);
3162
Giridhar Malavali58548cb2010-09-03 15:20:56 -07003163 /* Set the SG table size based on ISP type */
3164 if (!IS_FWI2_CAPABLE(ha)) {
3165 if (IS_QLA2100(ha))
3166 host->sg_tablesize = 32;
3167 } else {
3168 if (!IS_QLA82XX(ha))
3169 host->sg_tablesize = QLA_SG_ALL;
3170 }
Chad Dupuis642ef982012-02-09 11:15:57 -08003171 host->max_id = ha->max_fibre_devices;
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003172 host->cmd_per_lun = 3;
Seokmann Ju711c1d92008-07-10 16:55:51 -07003173 host->unique_id = host->host_no;
Arun Easie02587d2011-08-16 11:29:23 -07003174 if (IS_T10_PI_CAPABLE(ha) && ql2xenabledif)
Arun Easi0c470872010-07-23 15:28:38 +05003175 host->max_cmd_len = 32;
3176 else
3177 host->max_cmd_len = MAX_CMDSZ;
Andrew Vasquez75bc4192006-05-17 15:09:22 -07003178 host->max_channel = MAX_BUSES - 1;
Hannes Reinecke755f5162014-06-03 10:58:54 +02003179 /* Older HBAs support only 16-bit LUNs */
3180 if (!IS_QLAFX00(ha) && !IS_FWI2_CAPABLE(ha) &&
3181 ql2xmaxlun > 0xffff)
3182 host->max_lun = 0xffff;
3183 else
3184 host->max_lun = ql2xmaxlun;
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003185 host->transportt = qla2xxx_transport_template;
Giridhar Malavali9a069e12010-01-12 13:02:47 -08003186 sht->vendor_id = (SCSI_NL_VID_TYPE_PCI | PCI_VENDOR_ID_QLOGIC);
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003187
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003188 ql_dbg(ql_dbg_init, base_vha, 0x0033,
3189 "max_id=%d this_id=%d "
3190 "cmd_per_len=%d unique_id=%d max_cmd_len=%d max_channel=%d "
Hannes Reinecke1abf6352014-06-25 15:27:38 +02003191 "max_lun=%llu transportt=%p, vendor_id=%llu.\n", host->max_id,
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003192 host->this_id, host->cmd_per_lun, host->unique_id,
3193 host->max_cmd_len, host->max_channel, host->max_lun,
3194 host->transportt, sht->vendor_id);
3195
Himanshu Madhani1010f212017-10-16 11:26:05 -07003196 INIT_WORK(&base_vha->iocb_work, qla2x00_iocb_work_fn);
3197
Michael Hernandezd7459522016-12-12 14:40:07 -08003198 /* Set up the irqs */
3199 ret = qla2x00_request_irqs(ha, rsp);
3200 if (ret)
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -05003201 goto probe_failed;
Michael Hernandezd7459522016-12-12 14:40:07 -08003202
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003203 /* Alloc arrays of request and response ring ptrs */
Bill Kuzeja6d634062018-03-23 10:37:25 -04003204 ret = qla2x00_alloc_queues(ha, req, rsp);
3205 if (ret) {
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003206 ql_log(ql_log_fatal, base_vha, 0x003d,
3207 "Failed to allocate memory for queue pointers..."
3208 "aborting.\n");
Andrew Vasquez26a77792019-07-26 09:07:35 -07003209 ret = -ENODEV;
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -05003210 goto probe_failed;
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003211 }
3212
Jens Axboef664a3c2018-11-01 16:36:27 -06003213 if (ha->mqenable) {
Michael Hernandez56012362016-12-12 14:40:08 -08003214 /* number of hardware queues supported by blk/scsi-mq*/
3215 host->nr_hw_queues = ha->max_qpairs;
3216
3217 ql_dbg(ql_dbg_init, base_vha, 0x0192,
3218 "blk/scsi-mq enabled, HW queues = %d.\n", host->nr_hw_queues);
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -07003219 } else {
3220 if (ql2xnvmeenable) {
3221 host->nr_hw_queues = ha->max_qpairs;
3222 ql_dbg(ql_dbg_init, base_vha, 0x0194,
3223 "FC-NVMe support is enabled, HW queues=%d\n",
3224 host->nr_hw_queues);
3225 } else {
3226 ql_dbg(ql_dbg_init, base_vha, 0x0193,
3227 "blk/scsi-mq disabled.\n");
3228 }
3229 }
Michael Hernandez56012362016-12-12 14:40:08 -08003230
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003231 qlt_probe_one_stage1(base_vha, ha);
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003232
Joe Carnuccio90a86fc2010-01-12 13:02:46 -08003233 pci_save_state(pdev);
3234
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003235 /* Assign back pointers */
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07003236 rsp->req = req;
3237 req->rsp = rsp;
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003238
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003239 if (IS_QLAFX00(ha)) {
3240 ha->rsp_q_map[0] = rsp;
3241 ha->req_q_map[0] = req;
3242 set_bit(0, ha->req_qid_map);
3243 set_bit(0, ha->rsp_qid_map);
3244 }
3245
Andrew Vasquez080299902009-03-24 09:07:55 -07003246 /* FWI2-capable only. */
3247 req->req_q_in = &ha->iobase->isp24.req_q_in;
3248 req->req_q_out = &ha->iobase->isp24.req_q_out;
3249 rsp->rsp_q_in = &ha->iobase->isp24.rsp_q_in;
3250 rsp->rsp_q_out = &ha->iobase->isp24.rsp_q_out;
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003251 if (ha->mqenable || IS_QLA83XX(ha) || IS_QLA27XX(ha) ||
3252 IS_QLA28XX(ha)) {
Andrew Vasquez080299902009-03-24 09:07:55 -07003253 req->req_q_in = &ha->mqiobase->isp25mq.req_q_in;
3254 req->req_q_out = &ha->mqiobase->isp25mq.req_q_out;
3255 rsp->rsp_q_in = &ha->mqiobase->isp25mq.rsp_q_in;
3256 rsp->rsp_q_out = &ha->mqiobase->isp25mq.rsp_q_out;
Anirban Chakraborty17d98632008-12-18 10:06:15 -08003257 }
3258
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003259 if (IS_QLAFX00(ha)) {
3260 req->req_q_in = &ha->iobase->ispfx00.req_q_in;
3261 req->req_q_out = &ha->iobase->ispfx00.req_q_out;
3262 rsp->rsp_q_in = &ha->iobase->ispfx00.rsp_q_in;
3263 rsp->rsp_q_out = &ha->iobase->ispfx00.rsp_q_out;
3264 }
3265
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003266 if (IS_P3P_TYPE(ha)) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07003267 req->req_q_out = &ha->iobase->isp82.req_q_out[0];
3268 rsp->rsp_q_in = &ha->iobase->isp82.rsp_q_in[0];
3269 rsp->rsp_q_out = &ha->iobase->isp82.rsp_q_out[0];
3270 }
3271
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003272 ql_dbg(ql_dbg_multiq, base_vha, 0xc009,
3273 "rsp_q_map=%p req_q_map=%p rsp->req=%p req->rsp=%p.\n",
3274 ha->rsp_q_map, ha->req_q_map, rsp->req, req->rsp);
3275 ql_dbg(ql_dbg_multiq, base_vha, 0xc00a,
3276 "req->req_q_in=%p req->req_q_out=%p "
3277 "rsp->rsp_q_in=%p rsp->rsp_q_out=%p.\n",
3278 req->req_q_in, req->req_q_out,
3279 rsp->rsp_q_in, rsp->rsp_q_out);
3280 ql_dbg(ql_dbg_init, base_vha, 0x003e,
3281 "rsp_q_map=%p req_q_map=%p rsp->req=%p req->rsp=%p.\n",
3282 ha->rsp_q_map, ha->req_q_map, rsp->req, req->rsp);
3283 ql_dbg(ql_dbg_init, base_vha, 0x003f,
3284 "req->req_q_in=%p req->req_q_out=%p rsp->rsp_q_in=%p rsp->rsp_q_out=%p.\n",
3285 req->req_q_in, req->req_q_out, rsp->rsp_q_in, rsp->rsp_q_out);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003286
Saurav Kashyap0a6f4d72020-12-02 05:23:09 -08003287 ha->wq = alloc_workqueue("qla2xxx_wq", WQ_MEM_RECLAIM, 0);
Allen Pais35a79a62019-09-18 22:06:58 +05303288 if (unlikely(!ha->wq)) {
3289 ret = -ENOMEM;
3290 goto probe_failed;
3291 }
himanshu.madhani@cavium.comd48cc672018-07-02 13:01:59 -07003292
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003293 if (ha->isp_ops->initialize_adapter(base_vha)) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003294 ql_log(ql_log_fatal, base_vha, 0x00d6,
3295 "Failed to initialize adapter - Adapter flags %x.\n",
3296 base_vha->device_flags);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003297
Giridhar Malavalia9083012010-04-12 17:59:55 -07003298 if (IS_QLA82XX(ha)) {
3299 qla82xx_idc_lock(ha);
3300 qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003301 QLA8XXX_DEV_FAILED);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003302 qla82xx_idc_unlock(ha);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003303 ql_log(ql_log_fatal, base_vha, 0x00d7,
3304 "HW State: FAILED.\n");
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003305 } else if (IS_QLA8044(ha)) {
3306 qla8044_idc_lock(ha);
3307 qla8044_wr_direct(base_vha,
3308 QLA8044_CRB_DEV_STATE_INDEX,
3309 QLA8XXX_DEV_FAILED);
3310 qla8044_idc_unlock(ha);
3311 ql_log(ql_log_fatal, base_vha, 0x0150,
3312 "HW State: FAILED.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07003313 }
3314
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003315 ret = -ENODEV;
3316 goto probe_failed;
3317 }
3318
Chad Dupuis3b1bef642014-02-26 04:15:04 -05003319 if (IS_QLAFX00(ha))
3320 host->can_queue = QLAFX00_MAX_CANQUEUE;
3321 else
3322 host->can_queue = req->num_outstanding_cmds - 10;
3323
3324 ql_dbg(ql_dbg_init, base_vha, 0x0032,
3325 "can_queue=%d, req=%p, mgmt_svr_loop_id=%d, sg_tablesize=%d.\n",
3326 host->can_queue, base_vha->req,
3327 base_vha->mgmt_svr_loop_id, host->sg_tablesize);
3328
Quinn Trane326d222017-06-13 20:47:18 -07003329 if (ha->mqenable) {
Quinn Trane326d222017-06-13 20:47:18 -07003330 bool startit = false;
Quinn Trane326d222017-06-13 20:47:18 -07003331
Jens Axboef664a3c2018-11-01 16:36:27 -06003332 if (QLA_TGT_MODE_ENABLED())
Quinn Trane326d222017-06-13 20:47:18 -07003333 startit = false;
Quinn Trane326d222017-06-13 20:47:18 -07003334
Jens Axboef664a3c2018-11-01 16:36:27 -06003335 if (ql2x_ini_mode == QLA2XXX_INI_MODE_ENABLED)
Quinn Trane326d222017-06-13 20:47:18 -07003336 startit = true;
Quinn Trane326d222017-06-13 20:47:18 -07003337
Jens Axboef664a3c2018-11-01 16:36:27 -06003338 /* Create start of day qpairs for Block MQ */
3339 for (i = 0; i < ha->max_qpairs; i++)
3340 qla2xxx_create_qpair(base_vha, 5, 0, startit);
Michael Hernandez56012362016-12-12 14:40:08 -08003341 }
Quinn Tran89c72f42020-09-03 21:51:26 -07003342 qla_init_iocb_limit(base_vha);
Anirban Chakraborty68ca9492009-04-06 22:33:41 -07003343
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07003344 if (ha->flags.running_gold_fw)
3345 goto skip_dpc;
3346
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003347 /*
3348 * Startup the kernel thread for this host adapter
3349 */
3350 ha->dpc_thread = kthread_create(qla2x00_do_dpc, ha,
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003351 "%s_dpc", base_vha->host_str);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003352 if (IS_ERR(ha->dpc_thread)) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003353 ql_log(ql_log_fatal, base_vha, 0x00ed,
3354 "Failed to start DPC thread.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003355 ret = PTR_ERR(ha->dpc_thread);
Douglas Millere2532b42017-10-20 08:17:22 -05003356 ha->dpc_thread = NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003357 goto probe_failed;
3358 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003359 ql_dbg(ql_dbg_init, base_vha, 0x00ee,
3360 "DPC thread started successfully.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003361
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003362 /*
3363 * If we're not coming up in initiator mode, we might sit for
3364 * a while without waking up the dpc thread, which leads to a
3365 * stuck process warning. So just kick the dpc once here and
3366 * let the kthread start (and go back to sleep in qla2x00_do_dpc).
3367 */
3368 qla2xxx_wake_dpc(base_vha);
3369
Chad Dupuisf3ddac12013-10-30 03:38:16 -04003370 INIT_WORK(&ha->board_disable, qla2x00_disable_board_on_pci_error);
3371
Saurav Kashyap81178772012-08-22 14:21:04 -04003372 if (IS_QLA8031(ha) || IS_MCTP_CAPABLE(ha)) {
3373 sprintf(wq_name, "qla2xxx_%lu_dpc_lp_wq", base_vha->host_no);
3374 ha->dpc_lp_wq = create_singlethread_workqueue(wq_name);
3375 INIT_WORK(&ha->idc_aen, qla83xx_service_idc_aen);
3376
3377 sprintf(wq_name, "qla2xxx_%lu_dpc_hp_wq", base_vha->host_no);
3378 ha->dpc_hp_wq = create_singlethread_workqueue(wq_name);
3379 INIT_WORK(&ha->nic_core_reset, qla83xx_nic_core_reset_work);
3380 INIT_WORK(&ha->idc_state_handler,
3381 qla83xx_idc_state_handler_work);
3382 INIT_WORK(&ha->nic_core_unrecoverable,
3383 qla83xx_nic_core_unrecoverable_work);
3384 }
3385
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07003386skip_dpc:
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003387 list_add_tail(&base_vha->list, &ha->vp_list);
3388 base_vha->host->irq = ha->pdev->irq;
3389
Linus Torvalds1da177e2005-04-16 15:20:36 -07003390 /* Initialized the timer */
Kees Cook8e5f4ba2017-09-03 13:23:32 -07003391 qla2x00_start_timer(base_vha, WATCH_INTERVAL);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003392 ql_dbg(ql_dbg_init, base_vha, 0x00ef,
3393 "Started qla2x00_timer with "
3394 "interval=%d.\n", WATCH_INTERVAL);
3395 ql_dbg(ql_dbg_init, base_vha, 0x00f0,
3396 "Detected hba at address=%p.\n",
3397 ha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003398
Arun Easie02587d2011-08-16 11:29:23 -07003399 if (IS_T10_PI_CAPABLE(ha) && ql2xenabledif) {
Arun Easibad75002010-05-04 15:01:30 -07003400 if (ha->fw_attributes & BIT_4) {
Arun Easi9e522cd2012-08-22 14:21:31 -04003401 int prot = 0, guard;
Bart Van Asschebd432bb2019-04-11 14:53:17 -07003402
Arun Easibad75002010-05-04 15:01:30 -07003403 base_vha->flags.difdix_supported = 1;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003404 ql_dbg(ql_dbg_init, base_vha, 0x00f1,
3405 "Registering for DIF/DIX type 1 and 3 protection.\n");
Arun Easi8cb20492011-08-16 11:29:22 -07003406 if (ql2xenabledif == 1)
3407 prot = SHOST_DIX_TYPE0_PROTECTION;
Martin K. Petersen7855d2b2018-12-21 09:33:44 -08003408 if (ql2xprotmask)
3409 scsi_host_set_prot(host, ql2xprotmask);
3410 else
3411 scsi_host_set_prot(host,
3412 prot | SHOST_DIF_TYPE1_PROTECTION
3413 | SHOST_DIF_TYPE2_PROTECTION
3414 | SHOST_DIF_TYPE3_PROTECTION
3415 | SHOST_DIX_TYPE1_PROTECTION
3416 | SHOST_DIX_TYPE2_PROTECTION
3417 | SHOST_DIX_TYPE3_PROTECTION);
Arun Easi9e522cd2012-08-22 14:21:31 -04003418
3419 guard = SHOST_DIX_GUARD_CRC;
3420
3421 if (IS_PI_IPGUARD_CAPABLE(ha) &&
3422 (ql2xenabledif > 1 || IS_PI_DIFB_DIX0_CAPABLE(ha)))
3423 guard |= SHOST_DIX_GUARD_IP;
3424
Martin K. Petersen7855d2b2018-12-21 09:33:44 -08003425 if (ql2xprotguard)
3426 scsi_host_set_guard(host, ql2xprotguard);
3427 else
3428 scsi_host_set_guard(host, guard);
Arun Easibad75002010-05-04 15:01:30 -07003429 } else
3430 base_vha->flags.difdix_supported = 0;
3431 }
3432
Giridhar Malavalia9083012010-04-12 17:59:55 -07003433 ha->isp_ops->enable_intrs(ha);
3434
Armen Baloyan1fe19ee2013-08-27 01:37:41 -04003435 if (IS_QLAFX00(ha)) {
3436 ret = qlafx00_fx_disc(base_vha,
3437 &base_vha->hw->mr.fcport, FXDISC_GET_CONFIG_INFO);
3438 host->sg_tablesize = (ha->mr.extended_io_enabled) ?
3439 QLA_SG_ALL : 128;
3440 }
3441
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003442 ret = scsi_add_host(host, &pdev->dev);
3443 if (ret)
3444 goto probe_failed;
3445
Michael Reed14864002009-12-02 09:11:16 -06003446 base_vha->flags.init_done = 1;
3447 base_vha->flags.online = 1;
Saurav Kashyapedaa5c72014-04-11 16:54:14 -04003448 ha->prev_minidump_failed = 0;
Michael Reed14864002009-12-02 09:11:16 -06003449
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003450 ql_dbg(ql_dbg_init, base_vha, 0x00f2,
3451 "Init done and hba is online.\n");
3452
Quinn Tran726b8542017-01-19 22:28:00 -08003453 if (qla_ini_mode_enabled(base_vha) ||
3454 qla_dual_mode_enabled(base_vha))
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003455 scsi_scan_host(host);
3456 else
3457 ql_dbg(ql_dbg_init, base_vha, 0x0122,
3458 "skipping scsi_scan_host() for non-initiator port\n");
Andrew Vasquez1e99e332006-11-22 08:24:48 -08003459
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003460 qla2x00_alloc_sysfs_attr(base_vha);
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003461
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003462 if (IS_QLAFX00(ha)) {
3463 ret = qlafx00_fx_disc(base_vha,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003464 &base_vha->hw->mr.fcport, FXDISC_GET_PORT_INFO);
3465
3466 /* Register system information */
3467 ret = qlafx00_fx_disc(base_vha,
3468 &base_vha->hw->mr.fcport, FXDISC_REG_HOST_INFO);
3469 }
3470
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003471 qla2x00_init_host_attr(base_vha);
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003472
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003473 qla2x00_dfs_setup(base_vha);
Andrew Vasquezdf613b92008-01-17 09:02:17 -08003474
Armen Baloyan03eb9122013-10-30 03:38:22 -04003475 ql_log(ql_log_info, base_vha, 0x00fb,
3476 "QLogic %s - %s.\n", ha->model_number, ha->model_desc);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003477 ql_log(ql_log_info, base_vha, 0x00fc,
3478 "ISP%04X: %s @ %s hdma%c host#=%ld fw=%s.\n",
Bart Van Asschedc6d6d32019-08-08 20:01:55 -07003479 pdev->device, ha->isp_ops->pci_info_str(base_vha, pci_info,
3480 sizeof(pci_info)),
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003481 pci_name(pdev), ha->flags.enable_64bit_addressing ? '+' : '-',
3482 base_vha->host_no,
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04003483 ha->isp_ops->fw_version_str(base_vha, fw_str, sizeof(fw_str)));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003484
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003485 qlt_add_target(ha, base_vha);
3486
Joe Lawrence6b383972014-08-26 17:12:29 -04003487 clear_bit(PFLG_DRIVER_PROBING, &base_vha->pci_flags);
Joe Carnuccioa29b3dd2016-07-06 11:14:19 -04003488
3489 if (test_bit(UNLOADING, &base_vha->dpc_flags))
3490 return -ENODEV;
3491
Linus Torvalds1da177e2005-04-16 15:20:36 -07003492 return 0;
3493
3494probe_failed:
Quinn Tran84318a92021-06-23 22:25:58 -07003495 qla_enode_stop(base_vha);
Quinn Tran7a09e8d2021-06-23 22:26:03 -07003496 qla_edb_stop(base_vha);
Bill Kuzeja26fa6562019-08-14 10:24:41 -04003497 if (base_vha->gnl.l) {
3498 dma_free_coherent(&ha->pdev->dev, base_vha->gnl.size,
3499 base_vha->gnl.l, base_vha->gnl.ldma);
3500 base_vha->gnl.l = NULL;
3501 }
3502
Andrew Vasquezb9978762009-03-24 09:08:05 -07003503 if (base_vha->timer_active)
3504 qla2x00_stop_timer(base_vha);
3505 base_vha->flags.online = 0;
3506 if (ha->dpc_thread) {
3507 struct task_struct *t = ha->dpc_thread;
3508
3509 ha->dpc_thread = NULL;
3510 kthread_stop(t);
3511 }
3512
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003513 qla2x00_free_device(base_vha);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003514 scsi_host_put(base_vha->host);
Bill Kuzeja6d634062018-03-23 10:37:25 -04003515 /*
3516 * Need to NULL out local req/rsp after
3517 * qla2x00_free_device => qla2x00_free_queues frees
3518 * what these are pointing to. Or else we'll
3519 * fall over below in qla2x00_free_req/rsp_que.
3520 */
3521 req = NULL;
3522 rsp = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003523
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003524probe_hw_failed:
himanshu.madhani@cavium.comd64d6c52018-01-15 20:46:46 -08003525 qla2x00_mem_free(ha);
3526 qla2x00_free_req_que(ha, req);
3527 qla2x00_free_rsp_que(ha, rsp);
Joe Lawrence1a2fbf12014-08-26 17:11:18 -04003528 qla2x00_clear_drv_active(ha);
3529
Saurav Kashyap0a63ad12012-11-21 02:40:43 -05003530iospace_config_failed:
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003531 if (IS_P3P_TYPE(ha)) {
Saurav Kashyap0a63ad12012-11-21 02:40:43 -05003532 if (!ha->nx_pcibase)
Chad Dupuisf73cb692014-02-26 04:15:06 -05003533 iounmap((device_reg_t *)ha->nx_pcibase);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003534 if (!ql2xdbwr)
Chad Dupuisf73cb692014-02-26 04:15:06 -05003535 iounmap((device_reg_t *)ha->nxdb_wr_ptr);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003536 } else {
3537 if (ha->iobase)
3538 iounmap(ha->iobase);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003539 if (ha->cregbase)
3540 iounmap(ha->cregbase);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003541 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003542 pci_release_selected_regions(ha->pdev, ha->bars);
3543 kfree(ha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003544
Johannes Thumshirnddff7ed2017-05-23 16:50:47 +02003545disable_device:
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003546 pci_disable_device(pdev);
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003547 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003548}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003549
Quinn Tran6997db92019-09-12 11:09:14 -07003550static void __qla_set_remove_flag(scsi_qla_host_t *base_vha)
3551{
3552 scsi_qla_host_t *vp;
3553 unsigned long flags;
3554 struct qla_hw_data *ha;
3555
3556 if (!base_vha)
3557 return;
3558
3559 ha = base_vha->hw;
3560
3561 spin_lock_irqsave(&ha->vport_slock, flags);
3562 list_for_each_entry(vp, &ha->vp_list, list)
3563 set_bit(PFLG_DRIVER_REMOVING, &vp->pci_flags);
3564
3565 /*
3566 * Indicate device removal to prevent future board_disable
3567 * and wait until any pending board_disable has completed.
3568 */
3569 set_bit(PFLG_DRIVER_REMOVING, &base_vha->pci_flags);
3570 spin_unlock_irqrestore(&ha->vport_slock, flags);
3571}
3572
Adrian Bunk4c993f72008-01-14 00:55:16 -08003573static void
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003574qla2x00_shutdown(struct pci_dev *pdev)
3575{
3576 scsi_qla_host_t *vha;
3577 struct qla_hw_data *ha;
3578
3579 vha = pci_get_drvdata(pdev);
3580 ha = vha->hw;
3581
Sawan Chandakefdb5762017-08-23 15:05:00 -07003582 ql_log(ql_log_info, vha, 0xfffa,
3583 "Adapter shutdown\n");
3584
3585 /*
3586 * Prevent future board_disable and wait
3587 * until any pending board_disable has completed.
3588 */
Quinn Tran6997db92019-09-12 11:09:14 -07003589 __qla_set_remove_flag(vha);
Sawan Chandakefdb5762017-08-23 15:05:00 -07003590 cancel_work_sync(&ha->board_disable);
3591
3592 if (!atomic_read(&pdev->enable_cnt))
3593 return;
3594
Armen Baloyan42479342013-08-27 01:37:37 -04003595 /* Notify ISPFX00 firmware */
3596 if (IS_QLAFX00(ha))
3597 qlafx00_driver_shutdown(vha, 20);
3598
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003599 /* Turn-off FCE trace */
3600 if (ha->flags.fce_enabled) {
3601 qla2x00_disable_fce_trace(vha, NULL, NULL);
3602 ha->flags.fce_enabled = 0;
3603 }
3604
3605 /* Turn-off EFT trace */
3606 if (ha->eft)
3607 qla2x00_disable_eft_trace(vha);
3608
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003609 if (IS_QLA25XX(ha) || IS_QLA2031(ha) || IS_QLA27XX(ha) ||
3610 IS_QLA28XX(ha)) {
Quinn Tran3407fc32017-12-28 12:33:11 -08003611 if (ha->flags.fw_started)
3612 qla2x00_abort_isp_cleanup(vha);
3613 } else {
3614 /* Stop currently executing firmware. */
3615 qla2x00_try_to_stop_firmware(vha);
3616 }
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003617
Nicholas Piggind3566ab2019-10-24 16:38:04 +10003618 /* Disable timer */
3619 if (vha->timer_active)
3620 qla2x00_stop_timer(vha);
3621
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003622 /* Turn adapter off line */
3623 vha->flags.online = 0;
3624
3625 /* turn-off interrupts on the card */
3626 if (ha->interrupts_on) {
3627 vha->flags.init_done = 0;
3628 ha->isp_ops->disable_intrs(ha);
3629 }
3630
3631 qla2x00_free_irqs(vha);
3632
3633 qla2x00_free_fw_dump(ha);
Chad Dupuis61d41f62014-09-25 05:17:02 -04003634
Chad Dupuis61d41f62014-09-25 05:17:02 -04003635 pci_disable_device(pdev);
Sawan Chandakefdb5762017-08-23 15:05:00 -07003636 ql_log(ql_log_info, vha, 0xfffe,
3637 "Adapter shutdown successfully.\n");
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003638}
3639
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003640/* Deletes all the virtual ports for a given ha */
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003641static void
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003642qla2x00_delete_all_vps(struct qla_hw_data *ha, scsi_qla_host_t *base_vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003643{
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003644 scsi_qla_host_t *vha;
Arun Easifeafb7b2010-09-03 14:57:00 -07003645 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003646
Arun Easi43ebf162011-05-10 11:18:16 -07003647 mutex_lock(&ha->vport_lock);
3648 while (ha->cur_vport_count) {
Arun Easi43ebf162011-05-10 11:18:16 -07003649 spin_lock_irqsave(&ha->vport_slock, flags);
Arun Easifeafb7b2010-09-03 14:57:00 -07003650
Arun Easi43ebf162011-05-10 11:18:16 -07003651 BUG_ON(base_vha->list.next == &ha->vp_list);
3652 /* This assumes first entry in ha->vp_list is always base vha */
3653 vha = list_first_entry(&base_vha->list, scsi_qla_host_t, list);
Bart Van Assche52c82822015-07-09 07:23:26 -07003654 scsi_host_get(vha->host);
Arun Easifeafb7b2010-09-03 14:57:00 -07003655
Arun Easi43ebf162011-05-10 11:18:16 -07003656 spin_unlock_irqrestore(&ha->vport_slock, flags);
3657 mutex_unlock(&ha->vport_lock);
Arun Easifeafb7b2010-09-03 14:57:00 -07003658
Himanshu Madhani5e6803b2018-12-10 12:36:23 -08003659 qla_nvme_delete(vha);
3660
Arun Easi43ebf162011-05-10 11:18:16 -07003661 fc_vport_terminate(vha->fc_vport);
3662 scsi_host_put(vha->host);
3663
3664 mutex_lock(&ha->vport_lock);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003665 }
Arun Easi43ebf162011-05-10 11:18:16 -07003666 mutex_unlock(&ha->vport_lock);
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003667}
Andrew Vasquezc795c1e2008-08-13 21:37:01 -07003668
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003669/* Stops all deferred work threads */
3670static void
3671qla2x00_destroy_deferred_work(struct qla_hw_data *ha)
3672{
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003673 /* Cancel all work and destroy DPC workqueues */
3674 if (ha->dpc_lp_wq) {
3675 cancel_work_sync(&ha->idc_aen);
3676 destroy_workqueue(ha->dpc_lp_wq);
3677 ha->dpc_lp_wq = NULL;
3678 }
3679
3680 if (ha->dpc_hp_wq) {
3681 cancel_work_sync(&ha->nic_core_reset);
3682 cancel_work_sync(&ha->idc_state_handler);
3683 cancel_work_sync(&ha->nic_core_unrecoverable);
3684 destroy_workqueue(ha->dpc_hp_wq);
3685 ha->dpc_hp_wq = NULL;
3686 }
3687
Andrew Vasquezb9978762009-03-24 09:08:05 -07003688 /* Kill the kernel thread for this host */
3689 if (ha->dpc_thread) {
3690 struct task_struct *t = ha->dpc_thread;
3691
3692 /*
3693 * qla2xxx_wake_dpc checks for ->dpc_thread
3694 * so we need to zero it out.
3695 */
3696 ha->dpc_thread = NULL;
3697 kthread_stop(t);
3698 }
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003699}
Andrew Vasquezb9978762009-03-24 09:08:05 -07003700
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003701static void
3702qla2x00_unmap_iobases(struct qla_hw_data *ha)
3703{
Giridhar Malavalia9083012010-04-12 17:59:55 -07003704 if (IS_QLA82XX(ha)) {
Giridhar Malavalib9637522010-05-28 15:08:15 -07003705
Chad Dupuisf73cb692014-02-26 04:15:06 -05003706 iounmap((device_reg_t *)ha->nx_pcibase);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003707 if (!ql2xdbwr)
Chad Dupuisf73cb692014-02-26 04:15:06 -05003708 iounmap((device_reg_t *)ha->nxdb_wr_ptr);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003709 } else {
3710 if (ha->iobase)
3711 iounmap(ha->iobase);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003712
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003713 if (ha->cregbase)
3714 iounmap(ha->cregbase);
3715
Giridhar Malavalia9083012010-04-12 17:59:55 -07003716 if (ha->mqiobase)
3717 iounmap(ha->mqiobase);
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003718
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003719 if ((IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha)) &&
3720 ha->msixbase)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003721 iounmap(ha->msixbase);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003722 }
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003723}
3724
3725static void
Joe Lawrencedb7157d2014-08-26 17:10:41 -04003726qla2x00_clear_drv_active(struct qla_hw_data *ha)
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003727{
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003728 if (IS_QLA8044(ha)) {
3729 qla8044_idc_lock(ha);
Saurav Kashyapc41afc92013-11-07 02:54:56 -05003730 qla8044_clear_drv_active(ha);
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003731 qla8044_idc_unlock(ha);
3732 } else if (IS_QLA82XX(ha)) {
3733 qla82xx_idc_lock(ha);
3734 qla82xx_clear_drv_active(ha);
3735 qla82xx_idc_unlock(ha);
3736 }
3737}
3738
3739static void
3740qla2x00_remove_one(struct pci_dev *pdev)
3741{
3742 scsi_qla_host_t *base_vha;
3743 struct qla_hw_data *ha;
3744
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003745 base_vha = pci_get_drvdata(pdev);
3746 ha = base_vha->hw;
Quinn Tran45235022018-07-18 14:29:53 -07003747 ql_log(ql_log_info, base_vha, 0xb079,
3748 "Removing driver\n");
Quinn Tran6997db92019-09-12 11:09:14 -07003749 __qla_set_remove_flag(base_vha);
Joe Lawrencebeb9e312014-08-26 17:12:14 -04003750 cancel_work_sync(&ha->board_disable);
3751
3752 /*
3753 * If the PCI device is disabled then there was a PCI-disconnect and
3754 * qla2x00_disable_board_on_pci_error has taken care of most of the
3755 * resources.
3756 */
3757 if (!atomic_read(&pdev->enable_cnt)) {
Quinn Tran726b8542017-01-19 22:28:00 -08003758 dma_free_coherent(&ha->pdev->dev, base_vha->gnl.size,
3759 base_vha->gnl.l, base_vha->gnl.ldma);
Bill Kuzeja26fa6562019-08-14 10:24:41 -04003760 base_vha->gnl.l = NULL;
Joe Lawrencebeb9e312014-08-26 17:12:14 -04003761 scsi_host_put(base_vha->host);
3762 kfree(ha);
3763 pci_set_drvdata(pdev, NULL);
3764 return;
3765 }
Sawan Chandak638a1a02014-04-11 16:54:38 -04003766 qla2x00_wait_for_hba_ready(base_vha);
3767
Martin Wilck856e1522020-04-21 22:46:20 +02003768 /*
3769 * if UNLOADING flag is already set, then continue unload,
3770 * where it was set first.
3771 */
3772 if (test_and_set_bit(UNLOADING, &base_vha->dpc_flags))
3773 return;
3774
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003775 if (IS_QLA25XX(ha) || IS_QLA2031(ha) || IS_QLA27XX(ha) ||
3776 IS_QLA28XX(ha)) {
Quinn Tran45235022018-07-18 14:29:53 -07003777 if (ha->flags.fw_started)
3778 qla2x00_abort_isp_cleanup(base_vha);
3779 } else if (!IS_QLAFX00(ha)) {
3780 if (IS_QLA8031(ha)) {
3781 ql_dbg(ql_dbg_p3p, base_vha, 0xb07e,
3782 "Clearing fcoe driver presence.\n");
3783 if (qla83xx_clear_drv_presence(base_vha) != QLA_SUCCESS)
3784 ql_dbg(ql_dbg_p3p, base_vha, 0xb079,
3785 "Error while clearing DRV-Presence.\n");
3786 }
3787
3788 qla2x00_try_to_stop_firmware(base_vha);
3789 }
3790
Quinn Tran2ce87cc2018-01-23 11:05:21 -08003791 qla2x00_wait_for_sess_deletion(base_vha);
3792
Duane Grigsbye84067d2017-06-21 13:48:43 -07003793 qla_nvme_delete(base_vha);
3794
Quinn Tran726b8542017-01-19 22:28:00 -08003795 dma_free_coherent(&ha->pdev->dev,
3796 base_vha->gnl.size, base_vha->gnl.l, base_vha->gnl.ldma);
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003797
Bill Kuzeja26fa6562019-08-14 10:24:41 -04003798 base_vha->gnl.l = NULL;
Quinn Tran84318a92021-06-23 22:25:58 -07003799 qla_enode_stop(base_vha);
Quinn Tran7a09e8d2021-06-23 22:26:03 -07003800 qla_edb_stop(base_vha);
Bill Kuzeja26fa6562019-08-14 10:24:41 -04003801
Quinn Trana4239942017-12-28 12:33:26 -08003802 vfree(base_vha->scan.l);
3803
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003804 if (IS_QLAFX00(ha))
3805 qlafx00_driver_shutdown(base_vha, 20);
3806
3807 qla2x00_delete_all_vps(ha, base_vha);
3808
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003809 qla2x00_dfs_remove(base_vha);
3810
3811 qla84xx_put_chip(base_vha);
3812
3813 /* Disable timer */
3814 if (base_vha->timer_active)
3815 qla2x00_stop_timer(base_vha);
3816
3817 base_vha->flags.online = 0;
3818
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05003819 /* free DMA memory */
3820 if (ha->exlogin_buf)
3821 qla2x00_free_exlogin_buffer(ha);
3822
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05003823 /* free DMA memory */
3824 if (ha->exchoffld_buf)
3825 qla2x00_free_exchoffld_buffer(ha);
3826
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003827 qla2x00_destroy_deferred_work(ha);
3828
3829 qlt_remove_target(ha, base_vha);
3830
3831 qla2x00_free_sysfs_attr(base_vha, true);
3832
3833 fc_remove_host(base_vha->host);
3834
3835 scsi_remove_host(base_vha->host);
3836
3837 qla2x00_free_device(base_vha);
3838
Joe Lawrencedb7157d2014-08-26 17:10:41 -04003839 qla2x00_clear_drv_active(ha);
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003840
Arun Easid2749ff2014-09-25 05:16:51 -04003841 scsi_host_put(base_vha->host);
3842
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003843 qla2x00_unmap_iobases(ha);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003844
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003845 pci_release_selected_regions(ha->pdev, ha->bars);
3846 kfree(ha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003847
Joe Carnuccio90a86fc2010-01-12 13:02:46 -08003848 pci_disable_pcie_error_reporting(pdev);
3849
Bernhard Walle665db932007-03-28 00:49:49 +02003850 pci_disable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003851}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003852
Joe Carnuccio576bfde2020-02-12 13:44:24 -08003853static inline void
3854qla24xx_free_purex_list(struct purex_list *list)
3855{
3856 struct list_head *item, *next;
3857 ulong flags;
3858
3859 spin_lock_irqsave(&list->lock, flags);
3860 list_for_each_safe(item, next, &list->head) {
3861 list_del(item);
3862 kfree(list_entry(item, struct purex_item, list));
3863 }
3864 spin_unlock_irqrestore(&list->lock, flags);
3865}
3866
Linus Torvalds1da177e2005-04-16 15:20:36 -07003867static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003868qla2x00_free_device(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003869{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003870 struct qla_hw_data *ha = vha->hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003871
Andrew Vasquez85880802009-12-15 21:29:46 -08003872 qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
3873
3874 /* Disable timer */
3875 if (vha->timer_active)
3876 qla2x00_stop_timer(vha);
3877
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07003878 qla25xx_delete_queues(vha);
Andrew Vasquez85880802009-12-15 21:29:46 -08003879 vha->flags.online = 0;
3880
Andrew Vasquezf6ef3b12005-08-26 19:10:20 -07003881 /* turn-off interrupts on the card */
Giridhar Malavalia9083012010-04-12 17:59:55 -07003882 if (ha->interrupts_on) {
3883 vha->flags.init_done = 0;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07003884 ha->isp_ops->disable_intrs(ha);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003885 }
Andrew Vasquezf6ef3b12005-08-26 19:10:20 -07003886
Quinn Tran093df732016-12-12 14:40:09 -08003887 qla2x00_free_fcports(vha);
3888
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003889 qla2x00_free_irqs(vha);
3890
Quinn Tran093df732016-12-12 14:40:09 -08003891 /* Flush the work queue and remove it */
3892 if (ha->wq) {
3893 flush_workqueue(ha->wq);
3894 destroy_workqueue(ha->wq);
3895 ha->wq = NULL;
3896 }
3897
Chad Dupuis88670482010-07-23 15:28:30 +05003898
Joe Carnuccio576bfde2020-02-12 13:44:24 -08003899 qla24xx_free_purex_list(&vha->purex_list);
3900
Andrew Vasquezf6ef3b12005-08-26 19:10:20 -07003901 qla2x00_mem_free(ha);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003902
Giridhar Malavali08de2842011-08-16 11:31:44 -07003903 qla82xx_md_free(vha);
3904
Quinn Trandd307062021-06-23 22:26:00 -07003905 qla_edif_sadb_release_free_pool(ha);
3906 qla_edif_sadb_release(ha);
3907
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003908 qla2x00_free_queues(ha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003909}
3910
Chad Dupuis88670482010-07-23 15:28:30 +05003911void qla2x00_free_fcports(struct scsi_qla_host *vha)
3912{
3913 fc_port_t *fcport, *tfcport;
3914
Quinn Tranffbc6472019-04-02 14:24:29 -07003915 list_for_each_entry_safe(fcport, tfcport, &vha->vp_fcports, list)
3916 qla2x00_free_fcport(fcport);
Chad Dupuis88670482010-07-23 15:28:30 +05003917}
3918
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08003919static inline void
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003920qla2x00_schedule_rport_del(struct scsi_qla_host *vha, fc_port_t *fcport)
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08003921{
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003922 int now;
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08003923
3924 if (!fcport->rport)
3925 return;
3926
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003927 if (fcport->rport) {
3928 ql_dbg(ql_dbg_disc, fcport->vha, 0x2109,
3929 "%s %8phN. rport %p roles %x\n",
3930 __func__, fcport->port_name, fcport->rport,
3931 fcport->rport->roles);
3932 fc_remote_port_delete(fcport->rport);
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003933 }
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003934 qlt_do_generation_tick(vha, &now);
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08003935}
3936
Linus Torvalds1da177e2005-04-16 15:20:36 -07003937/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003938 * qla2x00_mark_device_lost Updates fcport state when device goes offline.
3939 *
3940 * Input: ha = adapter block pointer. fcport = port structure pointer.
3941 *
3942 * Return: None.
3943 *
3944 * Context:
3945 */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003946void qla2x00_mark_device_lost(scsi_qla_host_t *vha, fc_port_t *fcport,
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003947 int do_login)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003948{
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003949 if (IS_QLAFX00(vha->hw)) {
3950 qla2x00_set_fcport_state(fcport, FCS_DEVICE_LOST);
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003951 qla2x00_schedule_rport_del(vha, fcport);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003952 return;
3953 }
3954
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003955 if (atomic_read(&fcport->state) == FCS_ONLINE &&
Joe Carnuccioc6d39e22012-05-15 14:34:20 -04003956 vha->vp_idx == fcport->vha->vp_idx) {
Chad Dupuisec426e12011-03-30 11:46:32 -07003957 qla2x00_set_fcport_state(fcport, FCS_DEVICE_LOST);
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003958 qla2x00_schedule_rport_del(vha, fcport);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003959 }
Quinn Tran9efea842021-06-23 22:26:02 -07003960
3961 qla_edif_sess_down(vha, fcport);
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07003962 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003963 * We may need to retry the login, so don't change the state of the
3964 * port but do the retries.
3965 */
3966 if (atomic_read(&fcport->state) != FCS_DEVICE_DEAD)
Chad Dupuisec426e12011-03-30 11:46:32 -07003967 qla2x00_set_fcport_state(fcport, FCS_DEVICE_LOST);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003968
3969 if (!do_login)
3970 return;
3971
Arun Easia1d02852015-08-04 13:38:02 -04003972 set_bit(RELOGIN_NEEDED, &vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003973}
3974
Linus Torvalds1da177e2005-04-16 15:20:36 -07003975void
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003976qla2x00_mark_all_devices_lost(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003977{
3978 fc_port_t *fcport;
3979
Quinn Tran83548fe2017-06-02 09:12:01 -07003980 ql_dbg(ql_dbg_disc, vha, 0x20f1,
3981 "Mark all dev lost\n");
Quinn Tran726b8542017-01-19 22:28:00 -08003982
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003983 list_for_each_entry(fcport, &vha->vp_fcports, list) {
Saurav Kashyap44c57f22021-08-09 21:37:10 -07003984 if (fcport->loop_id != FC_NO_LOOP_ID &&
3985 (fcport->flags & FCF_FCP2_DEVICE) &&
3986 fcport->port_type == FCT_TARGET &&
3987 !qla2x00_reset_active(vha)) {
3988 ql_dbg(ql_dbg_disc, vha, 0x211a,
3989 "Delaying session delete for FCP2 flags 0x%x port_type = 0x%x port_id=%06x %phC",
3990 fcport->flags, fcport->port_type,
3991 fcport->d_id.b24, fcport->port_name);
3992 continue;
3993 }
Quinn Tran726b8542017-01-19 22:28:00 -08003994 fcport->scan_state = 0;
Quinn Trand8630bb2017-12-28 12:33:43 -08003995 qlt_schedule_sess_for_deletion(fcport);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003996 }
3997}
3998
Bart Van Assche0e145a52019-04-17 14:44:12 -07003999static void qla2x00_set_reserved_loop_ids(struct qla_hw_data *ha)
4000{
4001 int i;
4002
4003 if (IS_FWI2_CAPABLE(ha))
4004 return;
4005
4006 for (i = 0; i < SNS_FIRST_LOOP_ID; i++)
4007 set_bit(i, ha->loop_id_map);
4008 set_bit(MANAGEMENT_SERVER, ha->loop_id_map);
4009 set_bit(BROADCAST, ha->loop_id_map);
4010}
4011
Linus Torvalds1da177e2005-04-16 15:20:36 -07004012/*
4013* qla2x00_mem_alloc
4014* Allocates adapter memory.
4015*
4016* Returns:
4017* 0 = success.
Andrew Vasqueze8711082008-01-31 12:33:48 -08004018* !0 = failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004019*/
Andrew Vasqueze8711082008-01-31 12:33:48 -08004020static int
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004021qla2x00_mem_alloc(struct qla_hw_data *ha, uint16_t req_len, uint16_t rsp_len,
4022 struct req_que **req, struct rsp_que **rsp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004023{
4024 char name[16];
Quinn Tranfac28072021-06-23 22:25:59 -07004025 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004026
Andrew Vasqueze8711082008-01-31 12:33:48 -08004027 ha->init_cb = dma_alloc_coherent(&ha->pdev->dev, ha->init_cb_size,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004028 &ha->init_cb_dma, GFP_KERNEL);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004029 if (!ha->init_cb)
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004030 goto fail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004031
Quinn Tranfac28072021-06-23 22:25:59 -07004032 rc = btree_init32(&ha->host_map);
4033 if (rc)
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04004034 goto fail_free_init_cb;
4035
Quinn Tranfac28072021-06-23 22:25:59 -07004036 if (qlt_mem_alloc(ha) < 0)
4037 goto fail_free_btree;
4038
Chad Dupuis642ef982012-02-09 11:15:57 -08004039 ha->gid_list = dma_alloc_coherent(&ha->pdev->dev,
4040 qla2x00_gid_list_size(ha), &ha->gid_list_dma, GFP_KERNEL);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004041 if (!ha->gid_list)
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04004042 goto fail_free_tgt_mem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004043
Andrew Vasqueze8711082008-01-31 12:33:48 -08004044 ha->srb_mempool = mempool_create_slab_pool(SRB_MIN_REQ, srb_cachep);
4045 if (!ha->srb_mempool)
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004046 goto fail_free_gid_list;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004047
Quinn Tran44d01852021-06-23 22:26:04 -07004048 if (IS_P3P_TYPE(ha) || IS_QLA27XX(ha) || (ql2xsecenable && IS_QLA28XX(ha))) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07004049 /* Allocate cache for CT6 Ctx. */
4050 if (!ctx_cachep) {
4051 ctx_cachep = kmem_cache_create("qla2xxx_ctx",
4052 sizeof(struct ct6_dsd), 0,
4053 SLAB_HWCACHE_ALIGN, NULL);
4054 if (!ctx_cachep)
Quinn Tranfc1ffd62016-12-23 18:06:10 -08004055 goto fail_free_srb_mempool;
Giridhar Malavalia9083012010-04-12 17:59:55 -07004056 }
4057 ha->ctx_mempool = mempool_create_slab_pool(SRB_MIN_REQ,
4058 ctx_cachep);
4059 if (!ha->ctx_mempool)
4060 goto fail_free_srb_mempool;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004061 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0021,
4062 "ctx_cachep=%p ctx_mempool=%p.\n",
4063 ctx_cachep, ha->ctx_mempool);
Giridhar Malavalia9083012010-04-12 17:59:55 -07004064 }
4065
Andrew Vasqueze8711082008-01-31 12:33:48 -08004066 /* Get memory for cached NVRAM */
4067 ha->nvram = kzalloc(MAX_NVRAM_SIZE, GFP_KERNEL);
4068 if (!ha->nvram)
Giridhar Malavalia9083012010-04-12 17:59:55 -07004069 goto fail_free_ctx_mempool;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004070
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004071 snprintf(name, sizeof(name), "%s_%d", QLA2XXX_DRIVER_NAME,
4072 ha->pdev->device);
4073 ha->s_dma_pool = dma_pool_create(name, &ha->pdev->dev,
4074 DMA_POOL_SIZE, 8, 0);
4075 if (!ha->s_dma_pool)
4076 goto fail_free_nvram;
4077
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004078 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0022,
4079 "init_cb=%p gid_list=%p, srb_mempool=%p s_dma_pool=%p.\n",
4080 ha->init_cb, ha->gid_list, ha->srb_mempool, ha->s_dma_pool);
4081
Quinn Tran44d01852021-06-23 22:26:04 -07004082 if (IS_P3P_TYPE(ha) || ql2xenabledif || (IS_QLA28XX(ha) && ql2xsecenable)) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07004083 ha->dl_dma_pool = dma_pool_create(name, &ha->pdev->dev,
4084 DSD_LIST_DMA_POOL_SIZE, 8, 0);
4085 if (!ha->dl_dma_pool) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004086 ql_log_pci(ql_log_fatal, ha->pdev, 0x0023,
4087 "Failed to allocate memory for dl_dma_pool.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07004088 goto fail_s_dma_pool;
4089 }
4090
4091 ha->fcp_cmnd_dma_pool = dma_pool_create(name, &ha->pdev->dev,
4092 FCP_CMND_DMA_POOL_SIZE, 8, 0);
4093 if (!ha->fcp_cmnd_dma_pool) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004094 ql_log_pci(ql_log_fatal, ha->pdev, 0x0024,
4095 "Failed to allocate memory for fcp_cmnd_dma_pool.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07004096 goto fail_dl_dma_pool;
4097 }
Giridhar Malavali50b81272018-12-21 09:33:45 -08004098
4099 if (ql2xenabledif) {
4100 u64 bufsize = DIF_BUNDLING_DMA_POOL_SIZE;
4101 struct dsd_dma *dsd, *nxt;
4102 uint i;
4103 /* Creata a DMA pool of buffers for DIF bundling */
4104 ha->dif_bundl_pool = dma_pool_create(name,
4105 &ha->pdev->dev, DIF_BUNDLING_DMA_POOL_SIZE, 8, 0);
4106 if (!ha->dif_bundl_pool) {
4107 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0024,
4108 "%s: failed create dif_bundl_pool\n",
4109 __func__);
4110 goto fail_dif_bundl_dma_pool;
4111 }
4112
4113 INIT_LIST_HEAD(&ha->pool.good.head);
4114 INIT_LIST_HEAD(&ha->pool.unusable.head);
4115 ha->pool.good.count = 0;
4116 ha->pool.unusable.count = 0;
4117 for (i = 0; i < 128; i++) {
4118 dsd = kzalloc(sizeof(*dsd), GFP_ATOMIC);
4119 if (!dsd) {
4120 ql_dbg_pci(ql_dbg_init, ha->pdev,
4121 0xe0ee, "%s: failed alloc dsd\n",
4122 __func__);
4123 return 1;
4124 }
4125 ha->dif_bundle_kallocs++;
4126
4127 dsd->dsd_addr = dma_pool_alloc(
4128 ha->dif_bundl_pool, GFP_ATOMIC,
4129 &dsd->dsd_list_dma);
4130 if (!dsd->dsd_addr) {
4131 ql_dbg_pci(ql_dbg_init, ha->pdev,
4132 0xe0ee,
4133 "%s: failed alloc ->dsd_addr\n",
4134 __func__);
4135 kfree(dsd);
4136 ha->dif_bundle_kallocs--;
4137 continue;
4138 }
4139 ha->dif_bundle_dma_allocs++;
4140
4141 /*
4142 * if DMA buffer crosses 4G boundary,
4143 * put it on bad list
4144 */
4145 if (MSD(dsd->dsd_list_dma) ^
4146 MSD(dsd->dsd_list_dma + bufsize)) {
4147 list_add_tail(&dsd->list,
4148 &ha->pool.unusable.head);
4149 ha->pool.unusable.count++;
4150 } else {
4151 list_add_tail(&dsd->list,
4152 &ha->pool.good.head);
4153 ha->pool.good.count++;
4154 }
4155 }
4156
4157 /* return the good ones back to the pool */
4158 list_for_each_entry_safe(dsd, nxt,
4159 &ha->pool.good.head, list) {
4160 list_del(&dsd->list);
4161 dma_pool_free(ha->dif_bundl_pool,
4162 dsd->dsd_addr, dsd->dsd_list_dma);
4163 ha->dif_bundle_dma_allocs--;
4164 kfree(dsd);
4165 ha->dif_bundle_kallocs--;
4166 }
4167
4168 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0024,
4169 "%s: dif dma pool (good=%u unusable=%u)\n",
4170 __func__, ha->pool.good.count,
4171 ha->pool.unusable.count);
4172 }
4173
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004174 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0025,
Giridhar Malavali50b81272018-12-21 09:33:45 -08004175 "dl_dma_pool=%p fcp_cmnd_dma_pool=%p dif_bundl_pool=%p.\n",
4176 ha->dl_dma_pool, ha->fcp_cmnd_dma_pool,
4177 ha->dif_bundl_pool);
Giridhar Malavalia9083012010-04-12 17:59:55 -07004178 }
4179
Andrew Vasqueze8711082008-01-31 12:33:48 -08004180 /* Allocate memory for SNS commands */
4181 if (IS_QLA2100(ha) || IS_QLA2200(ha)) {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004182 /* Get consistent memory allocated for SNS commands */
Andrew Vasqueze8711082008-01-31 12:33:48 -08004183 ha->sns_cmd = dma_alloc_coherent(&ha->pdev->dev,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004184 sizeof(struct sns_cmd_pkt), &ha->sns_cmd_dma, GFP_KERNEL);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004185 if (!ha->sns_cmd)
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004186 goto fail_dma_pool;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004187 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0026,
Joe Perchesd8424f62011-11-18 09:03:06 -08004188 "sns_cmd: %p.\n", ha->sns_cmd);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004189 } else {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004190 /* Get consistent memory allocated for MS IOCB */
Andrew Vasqueze8711082008-01-31 12:33:48 -08004191 ha->ms_iocb = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004192 &ha->ms_iocb_dma);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004193 if (!ha->ms_iocb)
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004194 goto fail_dma_pool;
4195 /* Get consistent memory allocated for CT SNS commands */
Andrew Vasqueze8711082008-01-31 12:33:48 -08004196 ha->ct_sns = dma_alloc_coherent(&ha->pdev->dev,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004197 sizeof(struct ct_sns_pkt), &ha->ct_sns_dma, GFP_KERNEL);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004198 if (!ha->ct_sns)
4199 goto fail_free_ms_iocb;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004200 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0027,
4201 "ms_iocb=%p ct_sns=%p.\n",
4202 ha->ms_iocb, ha->ct_sns);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004203 }
4204
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004205 /* Allocate memory for request ring */
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004206 *req = kzalloc(sizeof(struct req_que), GFP_KERNEL);
4207 if (!*req) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004208 ql_log_pci(ql_log_fatal, ha->pdev, 0x0028,
4209 "Failed to allocate memory for req.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004210 goto fail_req;
4211 }
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004212 (*req)->length = req_len;
4213 (*req)->ring = dma_alloc_coherent(&ha->pdev->dev,
4214 ((*req)->length + 1) * sizeof(request_t),
4215 &(*req)->dma, GFP_KERNEL);
4216 if (!(*req)->ring) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004217 ql_log_pci(ql_log_fatal, ha->pdev, 0x0029,
4218 "Failed to allocate memory for req_ring.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004219 goto fail_req_ring;
4220 }
4221 /* Allocate memory for response ring */
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004222 *rsp = kzalloc(sizeof(struct rsp_que), GFP_KERNEL);
4223 if (!*rsp) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004224 ql_log_pci(ql_log_fatal, ha->pdev, 0x002a,
4225 "Failed to allocate memory for rsp.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004226 goto fail_rsp;
4227 }
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004228 (*rsp)->hw = ha;
4229 (*rsp)->length = rsp_len;
4230 (*rsp)->ring = dma_alloc_coherent(&ha->pdev->dev,
4231 ((*rsp)->length + 1) * sizeof(response_t),
4232 &(*rsp)->dma, GFP_KERNEL);
4233 if (!(*rsp)->ring) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004234 ql_log_pci(ql_log_fatal, ha->pdev, 0x002b,
4235 "Failed to allocate memory for rsp_ring.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004236 goto fail_rsp_ring;
4237 }
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004238 (*req)->rsp = *rsp;
4239 (*rsp)->req = *req;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004240 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x002c,
4241 "req=%p req->length=%d req->ring=%p rsp=%p "
4242 "rsp->length=%d rsp->ring=%p.\n",
4243 *req, (*req)->length, (*req)->ring, *rsp, (*rsp)->length,
4244 (*rsp)->ring);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004245 /* Allocate memory for NVRAM data for vports */
4246 if (ha->nvram_npiv_size) {
Kees Cook6396bb22018-06-12 14:03:40 -07004247 ha->npiv_info = kcalloc(ha->nvram_npiv_size,
4248 sizeof(struct qla_npiv_entry),
4249 GFP_KERNEL);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004250 if (!ha->npiv_info) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004251 ql_log_pci(ql_log_fatal, ha->pdev, 0x002d,
4252 "Failed to allocate memory for npiv_info.\n");
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004253 goto fail_npiv_info;
4254 }
4255 } else
4256 ha->npiv_info = NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004257
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004258 /* Get consistent memory allocated for EX-INIT-CB. */
Joe Carnuccioecc89f22019-03-12 11:08:13 -07004259 if (IS_CNA_CAPABLE(ha) || IS_QLA2031(ha) || IS_QLA27XX(ha) ||
4260 IS_QLA28XX(ha)) {
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004261 ha->ex_init_cb = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL,
4262 &ha->ex_init_cb_dma);
4263 if (!ha->ex_init_cb)
4264 goto fail_ex_init_cb;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004265 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x002e,
4266 "ex_init_cb=%p.\n", ha->ex_init_cb);
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004267 }
4268
Shyam Sundar9f2475f2020-06-30 03:22:29 -07004269 /* Get consistent memory allocated for Special Features-CB. */
4270 if (IS_QLA27XX(ha) || IS_QLA28XX(ha)) {
Wang Qing720efdd2021-03-13 10:41:15 +08004271 ha->sf_init_cb = dma_pool_zalloc(ha->s_dma_pool, GFP_KERNEL,
Shyam Sundar9f2475f2020-06-30 03:22:29 -07004272 &ha->sf_init_cb_dma);
4273 if (!ha->sf_init_cb)
4274 goto fail_sf_init_cb;
4275 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0199,
4276 "sf_init_cb=%p.\n", ha->sf_init_cb);
4277 }
4278
Giridhar Malavalia9083012010-04-12 17:59:55 -07004279 INIT_LIST_HEAD(&ha->gbl_dsd_list);
4280
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004281 /* Get consistent memory allocated for Async Port-Database. */
4282 if (!IS_FWI2_CAPABLE(ha)) {
4283 ha->async_pd = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL,
4284 &ha->async_pd_dma);
4285 if (!ha->async_pd)
4286 goto fail_async_pd;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004287 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x002f,
4288 "async_pd=%p.\n", ha->async_pd);
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004289 }
4290
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004291 INIT_LIST_HEAD(&ha->vp_list);
Chad Dupuis5f16b332012-08-22 14:21:00 -04004292
4293 /* Allocate memory for our loop_id bitmap */
Kees Cook6396bb22018-06-12 14:03:40 -07004294 ha->loop_id_map = kcalloc(BITS_TO_LONGS(LOOPID_MAP_SIZE),
4295 sizeof(long),
4296 GFP_KERNEL);
Chad Dupuis5f16b332012-08-22 14:21:00 -04004297 if (!ha->loop_id_map)
Quinn Tranfc1ffd62016-12-23 18:06:10 -08004298 goto fail_loop_id_map;
Chad Dupuis5f16b332012-08-22 14:21:00 -04004299 else {
4300 qla2x00_set_reserved_loop_ids(ha);
4301 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0123,
Dan Carpenterb2a72ec32014-01-21 10:00:10 +03004302 "loop_id_map=%p.\n", ha->loop_id_map);
Chad Dupuis5f16b332012-08-22 14:21:00 -04004303 }
4304
Quinn Trane4e3a2c2017-08-23 15:05:07 -07004305 ha->sfp_data = dma_alloc_coherent(&ha->pdev->dev,
4306 SFP_DEV_SIZE, &ha->sfp_data_dma, GFP_KERNEL);
4307 if (!ha->sfp_data) {
4308 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x011b,
4309 "Unable to allocate memory for SFP read-data.\n");
4310 goto fail_sfp_data;
4311 }
4312
Michael Hernandez3f006ac2019-03-12 11:08:22 -07004313 ha->flt = dma_alloc_coherent(&ha->pdev->dev,
4314 sizeof(struct qla_flt_header) + FLT_REGIONS_SIZE, &ha->flt_dma,
4315 GFP_KERNEL);
4316 if (!ha->flt) {
4317 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x011b,
4318 "Unable to allocate memory for FLT.\n");
4319 goto fail_flt_buffer;
4320 }
4321
Quinn Tran84318a92021-06-23 22:25:58 -07004322 /* allocate the purex dma pool */
4323 ha->purex_dma_pool = dma_pool_create(name, &ha->pdev->dev,
4324 MAX_PAYLOAD, 8, 0);
4325
4326 if (!ha->purex_dma_pool) {
4327 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x011b,
4328 "Unable to allocate purex_dma_pool.\n");
4329 goto fail_flt;
4330 }
4331
4332 ha->elsrej.size = sizeof(struct fc_els_ls_rjt) + 16;
4333 ha->elsrej.c = dma_alloc_coherent(&ha->pdev->dev,
4334 ha->elsrej.size, &ha->elsrej.cdma, GFP_KERNEL);
4335
4336 if (!ha->elsrej.c) {
4337 ql_dbg_pci(ql_dbg_init, ha->pdev, 0xffff,
4338 "Alloc failed for els reject cmd.\n");
4339 goto fail_elsrej;
4340 }
4341 ha->elsrej.c->er_cmd = ELS_LS_RJT;
4342 ha->elsrej.c->er_reason = ELS_RJT_BUSY;
4343 ha->elsrej.c->er_explan = ELS_EXPL_UNAB_DATA;
Dan Carpenterb2a72ec32014-01-21 10:00:10 +03004344 return 0;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004345
Quinn Tran84318a92021-06-23 22:25:58 -07004346fail_elsrej:
4347 dma_pool_destroy(ha->purex_dma_pool);
4348fail_flt:
4349 dma_free_coherent(&ha->pdev->dev, SFP_DEV_SIZE,
4350 ha->flt, ha->flt_dma);
4351
Michael Hernandez3f006ac2019-03-12 11:08:22 -07004352fail_flt_buffer:
4353 dma_free_coherent(&ha->pdev->dev, SFP_DEV_SIZE,
4354 ha->sfp_data, ha->sfp_data_dma);
Quinn Trane4e3a2c2017-08-23 15:05:07 -07004355fail_sfp_data:
4356 kfree(ha->loop_id_map);
Quinn Tranfc1ffd62016-12-23 18:06:10 -08004357fail_loop_id_map:
4358 dma_pool_free(ha->s_dma_pool, ha->async_pd, ha->async_pd_dma);
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004359fail_async_pd:
Shyam Sundar9f2475f2020-06-30 03:22:29 -07004360 dma_pool_free(ha->s_dma_pool, ha->sf_init_cb, ha->sf_init_cb_dma);
4361fail_sf_init_cb:
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004362 dma_pool_free(ha->s_dma_pool, ha->ex_init_cb, ha->ex_init_cb_dma);
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004363fail_ex_init_cb:
4364 kfree(ha->npiv_info);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004365fail_npiv_info:
4366 dma_free_coherent(&ha->pdev->dev, ((*rsp)->length + 1) *
4367 sizeof(response_t), (*rsp)->ring, (*rsp)->dma);
4368 (*rsp)->ring = NULL;
4369 (*rsp)->dma = 0;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004370fail_rsp_ring:
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004371 kfree(*rsp);
Bill Kuzeja6d634062018-03-23 10:37:25 -04004372 *rsp = NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004373fail_rsp:
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004374 dma_free_coherent(&ha->pdev->dev, ((*req)->length + 1) *
4375 sizeof(request_t), (*req)->ring, (*req)->dma);
4376 (*req)->ring = NULL;
4377 (*req)->dma = 0;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004378fail_req_ring:
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004379 kfree(*req);
Bill Kuzeja6d634062018-03-23 10:37:25 -04004380 *req = NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004381fail_req:
4382 dma_free_coherent(&ha->pdev->dev, sizeof(struct ct_sns_pkt),
4383 ha->ct_sns, ha->ct_sns_dma);
4384 ha->ct_sns = NULL;
4385 ha->ct_sns_dma = 0;
Andrew Vasqueze8711082008-01-31 12:33:48 -08004386fail_free_ms_iocb:
4387 dma_pool_free(ha->s_dma_pool, ha->ms_iocb, ha->ms_iocb_dma);
4388 ha->ms_iocb = NULL;
4389 ha->ms_iocb_dma = 0;
Quinn Tranfc1ffd62016-12-23 18:06:10 -08004390
4391 if (ha->sns_cmd)
4392 dma_free_coherent(&ha->pdev->dev, sizeof(struct sns_cmd_pkt),
4393 ha->sns_cmd, ha->sns_cmd_dma);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004394fail_dma_pool:
Giridhar Malavali50b81272018-12-21 09:33:45 -08004395 if (ql2xenabledif) {
4396 struct dsd_dma *dsd, *nxt;
4397
4398 list_for_each_entry_safe(dsd, nxt, &ha->pool.unusable.head,
4399 list) {
4400 list_del(&dsd->list);
4401 dma_pool_free(ha->dif_bundl_pool, dsd->dsd_addr,
4402 dsd->dsd_list_dma);
4403 ha->dif_bundle_dma_allocs--;
4404 kfree(dsd);
4405 ha->dif_bundle_kallocs--;
4406 ha->pool.unusable.count--;
4407 }
4408 dma_pool_destroy(ha->dif_bundl_pool);
4409 ha->dif_bundl_pool = NULL;
4410 }
4411
4412fail_dif_bundl_dma_pool:
Arun Easibad75002010-05-04 15:01:30 -07004413 if (IS_QLA82XX(ha) || ql2xenabledif) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07004414 dma_pool_destroy(ha->fcp_cmnd_dma_pool);
4415 ha->fcp_cmnd_dma_pool = NULL;
4416 }
4417fail_dl_dma_pool:
Arun Easibad75002010-05-04 15:01:30 -07004418 if (IS_QLA82XX(ha) || ql2xenabledif) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07004419 dma_pool_destroy(ha->dl_dma_pool);
4420 ha->dl_dma_pool = NULL;
4421 }
4422fail_s_dma_pool:
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004423 dma_pool_destroy(ha->s_dma_pool);
4424 ha->s_dma_pool = NULL;
Andrew Vasqueze8711082008-01-31 12:33:48 -08004425fail_free_nvram:
4426 kfree(ha->nvram);
4427 ha->nvram = NULL;
Giridhar Malavalia9083012010-04-12 17:59:55 -07004428fail_free_ctx_mempool:
Thomas Meyer75c1d482018-12-02 21:52:11 +01004429 mempool_destroy(ha->ctx_mempool);
Giridhar Malavalia9083012010-04-12 17:59:55 -07004430 ha->ctx_mempool = NULL;
Andrew Vasqueze8711082008-01-31 12:33:48 -08004431fail_free_srb_mempool:
Thomas Meyer75c1d482018-12-02 21:52:11 +01004432 mempool_destroy(ha->srb_mempool);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004433 ha->srb_mempool = NULL;
Andrew Vasqueze8711082008-01-31 12:33:48 -08004434fail_free_gid_list:
Chad Dupuis642ef982012-02-09 11:15:57 -08004435 dma_free_coherent(&ha->pdev->dev, qla2x00_gid_list_size(ha),
4436 ha->gid_list,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004437 ha->gid_list_dma);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004438 ha->gid_list = NULL;
4439 ha->gid_list_dma = 0;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04004440fail_free_tgt_mem:
4441 qlt_mem_free(ha);
Quinn Tranfac28072021-06-23 22:25:59 -07004442fail_free_btree:
4443 btree_destroy32(&ha->host_map);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004444fail_free_init_cb:
4445 dma_free_coherent(&ha->pdev->dev, ha->init_cb_size, ha->init_cb,
4446 ha->init_cb_dma);
4447 ha->init_cb = NULL;
4448 ha->init_cb_dma = 0;
Andrew Vasqueze8711082008-01-31 12:33:48 -08004449fail:
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004450 ql_log(ql_log_fatal, NULL, 0x0030,
4451 "Memory allocation failure.\n");
Andrew Vasqueze8711082008-01-31 12:33:48 -08004452 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004453}
4454
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004455int
4456qla2x00_set_exlogins_buffer(scsi_qla_host_t *vha)
4457{
4458 int rval;
Quinn Trand38cb842020-09-03 21:51:21 -07004459 uint16_t size, max_cnt;
4460 uint32_t temp;
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004461 struct qla_hw_data *ha = vha->hw;
4462
4463 /* Return if we don't need to alloacate any extended logins */
Quinn Trand38cb842020-09-03 21:51:21 -07004464 if (ql2xexlogins <= MAX_FIBRE_DEVICES_2400)
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004465 return QLA_SUCCESS;
4466
Quinn Tran99e1b682017-06-02 09:12:03 -07004467 if (!IS_EXLOGIN_OFFLD_CAPABLE(ha))
4468 return QLA_SUCCESS;
4469
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004470 ql_log(ql_log_info, vha, 0xd021, "EXLOGIN count: %d.\n", ql2xexlogins);
4471 max_cnt = 0;
4472 rval = qla_get_exlogin_status(vha, &size, &max_cnt);
4473 if (rval != QLA_SUCCESS) {
4474 ql_log_pci(ql_log_fatal, ha->pdev, 0xd029,
4475 "Failed to get exlogin status.\n");
4476 return rval;
4477 }
4478
4479 temp = (ql2xexlogins > max_cnt) ? max_cnt : ql2xexlogins;
Quinn Tran99e1b682017-06-02 09:12:03 -07004480 temp *= size;
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004481
Quinn Tran99e1b682017-06-02 09:12:03 -07004482 if (temp != ha->exlogin_size) {
4483 qla2x00_free_exlogin_buffer(ha);
4484 ha->exlogin_size = temp;
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004485
Quinn Tran99e1b682017-06-02 09:12:03 -07004486 ql_log(ql_log_info, vha, 0xd024,
4487 "EXLOGIN: max_logins=%d, portdb=0x%x, total=%d.\n",
4488 max_cnt, size, temp);
4489
4490 ql_log(ql_log_info, vha, 0xd025,
4491 "EXLOGIN: requested size=0x%x\n", ha->exlogin_size);
4492
4493 /* Get consistent memory for extended logins */
4494 ha->exlogin_buf = dma_alloc_coherent(&ha->pdev->dev,
4495 ha->exlogin_size, &ha->exlogin_buf_dma, GFP_KERNEL);
4496 if (!ha->exlogin_buf) {
4497 ql_log_pci(ql_log_fatal, ha->pdev, 0xd02a,
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004498 "Failed to allocate memory for exlogin_buf_dma.\n");
Quinn Tran99e1b682017-06-02 09:12:03 -07004499 return -ENOMEM;
4500 }
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004501 }
4502
4503 /* Now configure the dma buffer */
4504 rval = qla_set_exlogin_mem_cfg(vha, ha->exlogin_buf_dma);
4505 if (rval) {
Quinn Tran83548fe2017-06-02 09:12:01 -07004506 ql_log(ql_log_fatal, vha, 0xd033,
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004507 "Setup extended login buffer ****FAILED****.\n");
4508 qla2x00_free_exlogin_buffer(ha);
4509 }
4510
4511 return rval;
4512}
4513
4514/*
4515* qla2x00_free_exlogin_buffer
4516*
4517* Input:
4518* ha = adapter block pointer
4519*/
4520void
4521qla2x00_free_exlogin_buffer(struct qla_hw_data *ha)
4522{
4523 if (ha->exlogin_buf) {
4524 dma_free_coherent(&ha->pdev->dev, ha->exlogin_size,
4525 ha->exlogin_buf, ha->exlogin_buf_dma);
4526 ha->exlogin_buf = NULL;
4527 ha->exlogin_size = 0;
4528 }
4529}
4530
Quinn Tran99e1b682017-06-02 09:12:03 -07004531static void
4532qla2x00_number_of_exch(scsi_qla_host_t *vha, u32 *ret_cnt, u16 max_cnt)
4533{
4534 u32 temp;
Quinn Tran0645cb82018-09-11 10:18:18 -07004535 struct init_cb_81xx *icb = (struct init_cb_81xx *)&vha->hw->init_cb;
Quinn Tran99e1b682017-06-02 09:12:03 -07004536 *ret_cnt = FW_DEF_EXCHANGES_CNT;
4537
Quinn Trand1e36352017-12-28 12:33:12 -08004538 if (max_cnt > vha->hw->max_exchg)
4539 max_cnt = vha->hw->max_exchg;
4540
Quinn Tran99e1b682017-06-02 09:12:03 -07004541 if (qla_ini_mode_enabled(vha)) {
Quinn Tran0645cb82018-09-11 10:18:18 -07004542 if (vha->ql2xiniexchg > max_cnt)
4543 vha->ql2xiniexchg = max_cnt;
Quinn Tran99e1b682017-06-02 09:12:03 -07004544
Quinn Tran0645cb82018-09-11 10:18:18 -07004545 if (vha->ql2xiniexchg > FW_DEF_EXCHANGES_CNT)
4546 *ret_cnt = vha->ql2xiniexchg;
4547
Quinn Tran99e1b682017-06-02 09:12:03 -07004548 } else if (qla_tgt_mode_enabled(vha)) {
Quinn Tran0645cb82018-09-11 10:18:18 -07004549 if (vha->ql2xexchoffld > max_cnt) {
4550 vha->ql2xexchoffld = max_cnt;
4551 icb->exchange_count = cpu_to_le16(vha->ql2xexchoffld);
4552 }
Quinn Tran99e1b682017-06-02 09:12:03 -07004553
Quinn Tran0645cb82018-09-11 10:18:18 -07004554 if (vha->ql2xexchoffld > FW_DEF_EXCHANGES_CNT)
4555 *ret_cnt = vha->ql2xexchoffld;
Quinn Tran99e1b682017-06-02 09:12:03 -07004556 } else if (qla_dual_mode_enabled(vha)) {
Quinn Tran0645cb82018-09-11 10:18:18 -07004557 temp = vha->ql2xiniexchg + vha->ql2xexchoffld;
Quinn Tran99e1b682017-06-02 09:12:03 -07004558 if (temp > max_cnt) {
Quinn Tran0645cb82018-09-11 10:18:18 -07004559 vha->ql2xiniexchg -= (temp - max_cnt)/2;
4560 vha->ql2xexchoffld -= (((temp - max_cnt)/2) + 1);
Quinn Tran99e1b682017-06-02 09:12:03 -07004561 temp = max_cnt;
Quinn Tran0645cb82018-09-11 10:18:18 -07004562 icb->exchange_count = cpu_to_le16(vha->ql2xexchoffld);
Quinn Tran99e1b682017-06-02 09:12:03 -07004563 }
4564
4565 if (temp > FW_DEF_EXCHANGES_CNT)
4566 *ret_cnt = temp;
4567 }
4568}
4569
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004570int
4571qla2x00_set_exchoffld_buffer(scsi_qla_host_t *vha)
4572{
4573 int rval;
Quinn Trand1e36352017-12-28 12:33:12 -08004574 u16 size, max_cnt;
4575 u32 actual_cnt, totsz;
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004576 struct qla_hw_data *ha = vha->hw;
4577
Quinn Tran99e1b682017-06-02 09:12:03 -07004578 if (!ha->flags.exchoffld_enabled)
4579 return QLA_SUCCESS;
4580
4581 if (!IS_EXCHG_OFFLD_CAPABLE(ha))
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004582 return QLA_SUCCESS;
4583
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004584 max_cnt = 0;
4585 rval = qla_get_exchoffld_status(vha, &size, &max_cnt);
4586 if (rval != QLA_SUCCESS) {
4587 ql_log_pci(ql_log_fatal, ha->pdev, 0xd012,
4588 "Failed to get exlogin status.\n");
4589 return rval;
4590 }
4591
Quinn Trand1e36352017-12-28 12:33:12 -08004592 qla2x00_number_of_exch(vha, &actual_cnt, max_cnt);
4593 ql_log(ql_log_info, vha, 0xd014,
4594 "Actual exchange offload count: %d.\n", actual_cnt);
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004595
Quinn Trand1e36352017-12-28 12:33:12 -08004596 totsz = actual_cnt * size;
4597
4598 if (totsz != ha->exchoffld_size) {
Quinn Tran99e1b682017-06-02 09:12:03 -07004599 qla2x00_free_exchoffld_buffer(ha);
Quinn Tran0645cb82018-09-11 10:18:18 -07004600 if (actual_cnt <= FW_DEF_EXCHANGES_CNT) {
4601 ha->exchoffld_size = 0;
4602 ha->flags.exchoffld_enabled = 0;
4603 return QLA_SUCCESS;
4604 }
4605
Quinn Trand1e36352017-12-28 12:33:12 -08004606 ha->exchoffld_size = totsz;
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004607
Quinn Tran99e1b682017-06-02 09:12:03 -07004608 ql_log(ql_log_info, vha, 0xd016,
Quinn Trand1e36352017-12-28 12:33:12 -08004609 "Exchange offload: max_count=%d, actual count=%d entry sz=0x%x, total sz=0x%x\n",
4610 max_cnt, actual_cnt, size, totsz);
Quinn Tran99e1b682017-06-02 09:12:03 -07004611
4612 ql_log(ql_log_info, vha, 0xd017,
4613 "Exchange Buffers requested size = 0x%x\n",
4614 ha->exchoffld_size);
4615
4616 /* Get consistent memory for extended logins */
4617 ha->exchoffld_buf = dma_alloc_coherent(&ha->pdev->dev,
4618 ha->exchoffld_size, &ha->exchoffld_buf_dma, GFP_KERNEL);
4619 if (!ha->exchoffld_buf) {
4620 ql_log_pci(ql_log_fatal, ha->pdev, 0xd013,
Quinn Trand1e36352017-12-28 12:33:12 -08004621 "Failed to allocate memory for Exchange Offload.\n");
4622
4623 if (ha->max_exchg >
4624 (FW_DEF_EXCHANGES_CNT + REDUCE_EXCHANGES_CNT)) {
4625 ha->max_exchg -= REDUCE_EXCHANGES_CNT;
4626 } else if (ha->max_exchg >
4627 (FW_DEF_EXCHANGES_CNT + 512)) {
4628 ha->max_exchg -= 512;
4629 } else {
4630 ha->flags.exchoffld_enabled = 0;
4631 ql_log_pci(ql_log_fatal, ha->pdev, 0xd013,
4632 "Disabling Exchange offload due to lack of memory\n");
4633 }
4634 ha->exchoffld_size = 0;
4635
Quinn Tran99e1b682017-06-02 09:12:03 -07004636 return -ENOMEM;
4637 }
Quinn Tran0645cb82018-09-11 10:18:18 -07004638 } else if (!ha->exchoffld_buf || (actual_cnt <= FW_DEF_EXCHANGES_CNT)) {
4639 /* pathological case */
4640 qla2x00_free_exchoffld_buffer(ha);
4641 ha->exchoffld_size = 0;
4642 ha->flags.exchoffld_enabled = 0;
4643 ql_log(ql_log_info, vha, 0xd016,
4644 "Exchange offload not enable: offld size=%d, actual count=%d entry sz=0x%x, total sz=0x%x.\n",
4645 ha->exchoffld_size, actual_cnt, size, totsz);
4646 return 0;
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004647 }
4648
4649 /* Now configure the dma buffer */
Quinn Tran99e1b682017-06-02 09:12:03 -07004650 rval = qla_set_exchoffld_mem_cfg(vha);
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004651 if (rval) {
4652 ql_log(ql_log_fatal, vha, 0xd02e,
4653 "Setup exchange offload buffer ****FAILED****.\n");
4654 qla2x00_free_exchoffld_buffer(ha);
Quinn Tran99e1b682017-06-02 09:12:03 -07004655 } else {
4656 /* re-adjust number of target exchange */
4657 struct init_cb_81xx *icb = (struct init_cb_81xx *)ha->init_cb;
4658
4659 if (qla_ini_mode_enabled(vha))
4660 icb->exchange_count = 0;
4661 else
Quinn Tran0645cb82018-09-11 10:18:18 -07004662 icb->exchange_count = cpu_to_le16(vha->ql2xexchoffld);
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004663 }
4664
4665 return rval;
4666}
4667
4668/*
4669* qla2x00_free_exchoffld_buffer
4670*
4671* Input:
4672* ha = adapter block pointer
4673*/
4674void
4675qla2x00_free_exchoffld_buffer(struct qla_hw_data *ha)
4676{
4677 if (ha->exchoffld_buf) {
4678 dma_free_coherent(&ha->pdev->dev, ha->exchoffld_size,
4679 ha->exchoffld_buf, ha->exchoffld_buf_dma);
4680 ha->exchoffld_buf = NULL;
4681 ha->exchoffld_size = 0;
4682 }
4683}
4684
Linus Torvalds1da177e2005-04-16 15:20:36 -07004685/*
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004686* qla2x00_free_fw_dump
4687* Frees fw dump stuff.
4688*
4689* Input:
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04004690* ha = adapter block pointer
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004691*/
4692static void
4693qla2x00_free_fw_dump(struct qla_hw_data *ha)
4694{
Joe Carnuccioa28d9e42019-03-12 11:08:17 -07004695 struct fwdt *fwdt = ha->fwdt;
4696 uint j;
4697
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004698 if (ha->fce)
Chad Dupuisf73cb692014-02-26 04:15:06 -05004699 dma_free_coherent(&ha->pdev->dev,
4700 FCE_SIZE, ha->fce, ha->fce_dma);
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004701
Chad Dupuisf73cb692014-02-26 04:15:06 -05004702 if (ha->eft)
4703 dma_free_coherent(&ha->pdev->dev,
4704 EFT_SIZE, ha->eft, ha->eft_dma);
4705
Qiheng Linefd26172021-04-09 20:09:25 +08004706 vfree(ha->fw_dump);
Chad Dupuisf73cb692014-02-26 04:15:06 -05004707
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004708 ha->fce = NULL;
4709 ha->fce_dma = 0;
Martin Wilck3cf92f42019-08-14 13:28:29 +00004710 ha->flags.fce_enabled = 0;
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004711 ha->eft = NULL;
4712 ha->eft_dma = 0;
Jason Yandbe6f492020-04-30 20:18:00 +08004713 ha->fw_dumped = false;
Hiral Patel61f098d2014-04-11 16:54:21 -04004714 ha->fw_dump_cap_flags = 0;
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004715 ha->fw_dump_reading = 0;
Chad Dupuisf73cb692014-02-26 04:15:06 -05004716 ha->fw_dump = NULL;
4717 ha->fw_dump_len = 0;
Joe Carnuccioa28d9e42019-03-12 11:08:17 -07004718
4719 for (j = 0; j < 2; j++, fwdt++) {
Qiheng Linefd26172021-04-09 20:09:25 +08004720 vfree(fwdt->template);
Joe Carnuccioa28d9e42019-03-12 11:08:17 -07004721 fwdt->template = NULL;
4722 fwdt->length = 0;
4723 }
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004724}
4725
4726/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004727* qla2x00_mem_free
4728* Frees all adapter allocated memory.
4729*
4730* Input:
4731* ha = adapter block pointer.
4732*/
Adrian Bunka824ebb2008-01-17 09:02:15 -08004733static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004734qla2x00_mem_free(struct qla_hw_data *ha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004735{
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004736 qla2x00_free_fw_dump(ha);
4737
Saurav Kashyap81178772012-08-22 14:21:04 -04004738 if (ha->mctp_dump)
4739 dma_free_coherent(&ha->pdev->dev, MCTP_DUMP_SIZE, ha->mctp_dump,
4740 ha->mctp_dump_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004741 ha->mctp_dump = NULL;
Saurav Kashyap81178772012-08-22 14:21:04 -04004742
Thomas Meyer75c1d482018-12-02 21:52:11 +01004743 mempool_destroy(ha->srb_mempool);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004744 ha->srb_mempool = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004745
Andrew Vasquez11bbc1d2009-06-03 09:55:14 -07004746 if (ha->dcbx_tlv)
4747 dma_free_coherent(&ha->pdev->dev, DCBX_TLV_DATA_SIZE,
4748 ha->dcbx_tlv, ha->dcbx_tlv_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004749 ha->dcbx_tlv = NULL;
Andrew Vasquez11bbc1d2009-06-03 09:55:14 -07004750
Andrew Vasquezce0423f2009-06-03 09:55:13 -07004751 if (ha->xgmac_data)
4752 dma_free_coherent(&ha->pdev->dev, XGMAC_DATA_SIZE,
4753 ha->xgmac_data, ha->xgmac_data_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004754 ha->xgmac_data = NULL;
Andrew Vasquezce0423f2009-06-03 09:55:13 -07004755
Linus Torvalds1da177e2005-04-16 15:20:36 -07004756 if (ha->sns_cmd)
4757 dma_free_coherent(&ha->pdev->dev, sizeof(struct sns_cmd_pkt),
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004758 ha->sns_cmd, ha->sns_cmd_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004759 ha->sns_cmd = NULL;
4760 ha->sns_cmd_dma = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004761
4762 if (ha->ct_sns)
4763 dma_free_coherent(&ha->pdev->dev, sizeof(struct ct_sns_pkt),
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004764 ha->ct_sns, ha->ct_sns_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004765 ha->ct_sns = NULL;
4766 ha->ct_sns_dma = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004767
Andrew Vasquez88729e52006-06-23 16:10:50 -07004768 if (ha->sfp_data)
Quinn Trane4e3a2c2017-08-23 15:05:07 -07004769 dma_free_coherent(&ha->pdev->dev, SFP_DEV_SIZE, ha->sfp_data,
4770 ha->sfp_data_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004771 ha->sfp_data = NULL;
Andrew Vasquez88729e52006-06-23 16:10:50 -07004772
Michael Hernandez3f006ac2019-03-12 11:08:22 -07004773 if (ha->flt)
Bart Van Assche162b8052019-11-05 20:42:26 -08004774 dma_free_coherent(&ha->pdev->dev,
4775 sizeof(struct qla_flt_header) + FLT_REGIONS_SIZE,
Michael Hernandez3f006ac2019-03-12 11:08:22 -07004776 ha->flt, ha->flt_dma);
Bart Van Asschedc035d42019-04-17 14:44:23 -07004777 ha->flt = NULL;
4778 ha->flt_dma = 0;
Michael Hernandez3f006ac2019-03-12 11:08:22 -07004779
Linus Torvalds1da177e2005-04-16 15:20:36 -07004780 if (ha->ms_iocb)
4781 dma_pool_free(ha->s_dma_pool, ha->ms_iocb, ha->ms_iocb_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004782 ha->ms_iocb = NULL;
4783 ha->ms_iocb_dma = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004784
Shyam Sundar9f2475f2020-06-30 03:22:29 -07004785 if (ha->sf_init_cb)
4786 dma_pool_free(ha->s_dma_pool,
4787 ha->sf_init_cb, ha->sf_init_cb_dma);
4788
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004789 if (ha->ex_init_cb)
Giridhar Malavalia9083012010-04-12 17:59:55 -07004790 dma_pool_free(ha->s_dma_pool,
4791 ha->ex_init_cb, ha->ex_init_cb_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004792 ha->ex_init_cb = NULL;
4793 ha->ex_init_cb_dma = 0;
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004794
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004795 if (ha->async_pd)
4796 dma_pool_free(ha->s_dma_pool, ha->async_pd, ha->async_pd_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004797 ha->async_pd = NULL;
4798 ha->async_pd_dma = 0;
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004799
Thomas Meyer75c1d482018-12-02 21:52:11 +01004800 dma_pool_destroy(ha->s_dma_pool);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004801 ha->s_dma_pool = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004802
Linus Torvalds1da177e2005-04-16 15:20:36 -07004803 if (ha->gid_list)
Chad Dupuis642ef982012-02-09 11:15:57 -08004804 dma_free_coherent(&ha->pdev->dev, qla2x00_gid_list_size(ha),
4805 ha->gid_list, ha->gid_list_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004806 ha->gid_list = NULL;
4807 ha->gid_list_dma = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004808
Giridhar Malavalia9083012010-04-12 17:59:55 -07004809 if (IS_QLA82XX(ha)) {
4810 if (!list_empty(&ha->gbl_dsd_list)) {
4811 struct dsd_dma *dsd_ptr, *tdsd_ptr;
4812
4813 /* clean up allocated prev pool */
4814 list_for_each_entry_safe(dsd_ptr,
4815 tdsd_ptr, &ha->gbl_dsd_list, list) {
4816 dma_pool_free(ha->dl_dma_pool,
4817 dsd_ptr->dsd_addr, dsd_ptr->dsd_list_dma);
4818 list_del(&dsd_ptr->list);
4819 kfree(dsd_ptr);
4820 }
4821 }
4822 }
4823
Thomas Meyer75c1d482018-12-02 21:52:11 +01004824 dma_pool_destroy(ha->dl_dma_pool);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004825 ha->dl_dma_pool = NULL;
Giridhar Malavalia9083012010-04-12 17:59:55 -07004826
Thomas Meyer75c1d482018-12-02 21:52:11 +01004827 dma_pool_destroy(ha->fcp_cmnd_dma_pool);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004828 ha->fcp_cmnd_dma_pool = NULL;
Giridhar Malavalia9083012010-04-12 17:59:55 -07004829
Thomas Meyer75c1d482018-12-02 21:52:11 +01004830 mempool_destroy(ha->ctx_mempool);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004831 ha->ctx_mempool = NULL;
Giridhar Malavalia9083012010-04-12 17:59:55 -07004832
Andrew Vasquez26a77792019-07-26 09:07:35 -07004833 if (ql2xenabledif && ha->dif_bundl_pool) {
Giridhar Malavali50b81272018-12-21 09:33:45 -08004834 struct dsd_dma *dsd, *nxt;
4835
4836 list_for_each_entry_safe(dsd, nxt, &ha->pool.unusable.head,
4837 list) {
4838 list_del(&dsd->list);
4839 dma_pool_free(ha->dif_bundl_pool, dsd->dsd_addr,
4840 dsd->dsd_list_dma);
4841 ha->dif_bundle_dma_allocs--;
4842 kfree(dsd);
4843 ha->dif_bundle_kallocs--;
4844 ha->pool.unusable.count--;
4845 }
4846 list_for_each_entry_safe(dsd, nxt, &ha->pool.good.head, list) {
4847 list_del(&dsd->list);
4848 dma_pool_free(ha->dif_bundl_pool, dsd->dsd_addr,
4849 dsd->dsd_list_dma);
4850 ha->dif_bundle_dma_allocs--;
4851 kfree(dsd);
4852 ha->dif_bundle_kallocs--;
4853 }
4854 }
4855
YueHaibing0b3b6fe2019-07-11 22:13:17 +08004856 dma_pool_destroy(ha->dif_bundl_pool);
Bart Van Asschedc035d42019-04-17 14:44:23 -07004857 ha->dif_bundl_pool = NULL;
Giridhar Malavali50b81272018-12-21 09:33:45 -08004858
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04004859 qlt_mem_free(ha);
Quinn Tranfac28072021-06-23 22:25:59 -07004860 qla_remove_hostmap(ha);
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04004861
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004862 if (ha->init_cb)
4863 dma_free_coherent(&ha->pdev->dev, ha->init_cb_size,
Giridhar Malavalia9083012010-04-12 17:59:55 -07004864 ha->init_cb, ha->init_cb_dma);
Quinn Tran84318a92021-06-23 22:25:58 -07004865
4866 dma_pool_destroy(ha->purex_dma_pool);
4867 ha->purex_dma_pool = NULL;
4868
4869 if (ha->elsrej.c) {
4870 dma_free_coherent(&ha->pdev->dev, ha->elsrej.size,
4871 ha->elsrej.c, ha->elsrej.cdma);
4872 ha->elsrej.c = NULL;
4873 }
4874
Linus Torvalds1da177e2005-04-16 15:20:36 -07004875 ha->init_cb = NULL;
4876 ha->init_cb_dma = 0;
Bart Van Assche5365bf92019-04-17 14:44:22 -07004877
4878 vfree(ha->optrom_buffer);
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -05004879 ha->optrom_buffer = NULL;
Bart Van Assche5365bf92019-04-17 14:44:22 -07004880 kfree(ha->nvram);
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -05004881 ha->nvram = NULL;
Bart Van Assche5365bf92019-04-17 14:44:22 -07004882 kfree(ha->npiv_info);
4883 ha->npiv_info = NULL;
4884 kfree(ha->swl);
4885 ha->swl = NULL;
4886 kfree(ha->loop_id_map);
Shyam Sundar9f2475f2020-06-30 03:22:29 -07004887 ha->sf_init_cb = NULL;
4888 ha->sf_init_cb_dma = 0;
Bart Van Assche5365bf92019-04-17 14:44:22 -07004889 ha->loop_id_map = NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004890}
4891
4892struct scsi_qla_host *qla2x00_create_host(struct scsi_host_template *sht,
4893 struct qla_hw_data *ha)
4894{
4895 struct Scsi_Host *host;
4896 struct scsi_qla_host *vha = NULL;
4897
4898 host = scsi_host_alloc(sht, sizeof(scsi_qla_host_t));
Quinn Tran41dc5292017-01-19 22:28:03 -08004899 if (!host) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004900 ql_log_pci(ql_log_fatal, ha->pdev, 0x0107,
4901 "Failed to allocate host from the scsi layer, aborting.\n");
Quinn Tran41dc5292017-01-19 22:28:03 -08004902 return NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004903 }
4904
4905 /* Clear our data area */
4906 vha = shost_priv(host);
4907 memset(vha, 0, sizeof(scsi_qla_host_t));
4908
4909 vha->host = host;
4910 vha->host_no = host->host_no;
4911 vha->hw = ha;
4912
Quinn Tran0645cb82018-09-11 10:18:18 -07004913 vha->qlini_mode = ql2x_ini_mode;
4914 vha->ql2xexchoffld = ql2xexchoffld;
4915 vha->ql2xiniexchg = ql2xiniexchg;
4916
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004917 INIT_LIST_HEAD(&vha->vp_fcports);
4918 INIT_LIST_HEAD(&vha->work_list);
4919 INIT_LIST_HEAD(&vha->list);
Swapnil Nagle8b2f5ff2015-07-14 16:00:43 -04004920 INIT_LIST_HEAD(&vha->qla_cmd_list);
4921 INIT_LIST_HEAD(&vha->qla_sess_op_cmd_list);
Alexei Potashnik71cdc072015-12-17 14:57:01 -05004922 INIT_LIST_HEAD(&vha->logo_list);
Alexei Potashnikb7bd1042015-12-17 14:57:02 -05004923 INIT_LIST_HEAD(&vha->plogi_ack_list);
Michael Hernandezd7459522016-12-12 14:40:07 -08004924 INIT_LIST_HEAD(&vha->qp_list);
Quinn Tran41dc5292017-01-19 22:28:03 -08004925 INIT_LIST_HEAD(&vha->gnl.fcports);
Quinn Tran2d73ac62017-12-04 14:45:02 -08004926 INIT_LIST_HEAD(&vha->gpnid_list);
Quinn Tran9b3e0f42017-12-28 12:33:16 -08004927 INIT_WORK(&vha->iocb_work, qla2x00_iocb_work_fn);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004928
Joe Carnuccio576bfde2020-02-12 13:44:24 -08004929 INIT_LIST_HEAD(&vha->purex_list.head);
4930 spin_lock_init(&vha->purex_list.lock);
4931
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07004932 spin_lock_init(&vha->work_lock);
Swapnil Nagle8b2f5ff2015-07-14 16:00:43 -04004933 spin_lock_init(&vha->cmd_list_lock);
Quinn Tran726b8542017-01-19 22:28:00 -08004934 init_waitqueue_head(&vha->fcport_waitQ);
Joe Carnuccioc4a9b532017-03-15 09:48:43 -07004935 init_waitqueue_head(&vha->vref_waitq);
Quinn Tran84318a92021-06-23 22:25:58 -07004936 qla_enode_init(vha);
Quinn Tran7a09e8d2021-06-23 22:26:03 -07004937 qla_edb_init(vha);
4938
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07004939
Bart Van Assche2fdbc652017-01-20 13:31:13 -08004940 vha->gnl.size = sizeof(struct get_name_list_extended) *
4941 (ha->max_loop_id + 1);
Quinn Tran41dc5292017-01-19 22:28:03 -08004942 vha->gnl.l = dma_alloc_coherent(&ha->pdev->dev,
4943 vha->gnl.size, &vha->gnl.ldma, GFP_KERNEL);
4944 if (!vha->gnl.l) {
Quinn Tran83548fe2017-06-02 09:12:01 -07004945 ql_log(ql_log_fatal, vha, 0xd04a,
Quinn Tran41dc5292017-01-19 22:28:03 -08004946 "Alloc failed for name list.\n");
Andrew Vasquez26a77792019-07-26 09:07:35 -07004947 scsi_host_put(vha->host);
Quinn Tran41dc5292017-01-19 22:28:03 -08004948 return NULL;
4949 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004950
Quinn Trana4239942017-12-28 12:33:26 -08004951 /* todo: what about ext login? */
4952 vha->scan.size = ha->max_fibre_devices * sizeof(struct fab_scan_rp);
4953 vha->scan.l = vmalloc(vha->scan.size);
4954 if (!vha->scan.l) {
4955 ql_log(ql_log_fatal, vha, 0xd04a,
4956 "Alloc failed for scan database.\n");
4957 dma_free_coherent(&ha->pdev->dev, vha->gnl.size,
4958 vha->gnl.l, vha->gnl.ldma);
Bill Kuzeja26fa6562019-08-14 10:24:41 -04004959 vha->gnl.l = NULL;
Andrew Vasquez26a77792019-07-26 09:07:35 -07004960 scsi_host_put(vha->host);
Quinn Trana4239942017-12-28 12:33:26 -08004961 return NULL;
4962 }
Quinn Tranf352eeb2017-12-28 12:33:35 -08004963 INIT_DELAYED_WORK(&vha->scan.scan_work, qla_scan_work_fn);
Quinn Trana4239942017-12-28 12:33:26 -08004964
Ye Bin250bd002020-09-30 10:25:14 +08004965 sprintf(vha->host_str, "%s_%lu", QLA2XXX_DRIVER_NAME, vha->host_no);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004966 ql_dbg(ql_dbg_init, vha, 0x0041,
4967 "Allocated the host=%p hw=%p vha=%p dev_name=%s",
4968 vha->host, vha->hw, vha,
4969 dev_name(&(ha->pdev->dev)));
4970
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004971 return vha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004972}
4973
Quinn Tran726b8542017-01-19 22:28:00 -08004974struct qla_work_evt *
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07004975qla2x00_alloc_work(struct scsi_qla_host *vha, enum qla_work_type type)
Andrew Vasquez0971de72008-04-03 13:13:18 -07004976{
4977 struct qla_work_evt *e;
Arun Easifeafb7b2010-09-03 14:57:00 -07004978 uint8_t bail;
4979
Martin Wilck5a263892020-04-21 22:46:21 +02004980 if (test_bit(UNLOADING, &vha->dpc_flags))
4981 return NULL;
4982
Arun Easifeafb7b2010-09-03 14:57:00 -07004983 QLA_VHA_MARK_BUSY(vha, bail);
4984 if (bail)
4985 return NULL;
Andrew Vasquez0971de72008-04-03 13:13:18 -07004986
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07004987 e = kzalloc(sizeof(struct qla_work_evt), GFP_ATOMIC);
Arun Easifeafb7b2010-09-03 14:57:00 -07004988 if (!e) {
4989 QLA_VHA_MARK_NOT_BUSY(vha);
Andrew Vasquez0971de72008-04-03 13:13:18 -07004990 return NULL;
Arun Easifeafb7b2010-09-03 14:57:00 -07004991 }
Andrew Vasquez0971de72008-04-03 13:13:18 -07004992
4993 INIT_LIST_HEAD(&e->list);
4994 e->type = type;
4995 e->flags = QLA_EVT_FLAG_FREE;
4996 return e;
4997}
4998
Quinn Tran726b8542017-01-19 22:28:00 -08004999int
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005000qla2x00_post_work(struct scsi_qla_host *vha, struct qla_work_evt *e)
Andrew Vasquez0971de72008-04-03 13:13:18 -07005001{
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005002 unsigned long flags;
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005003 bool q = false;
Andrew Vasquez0971de72008-04-03 13:13:18 -07005004
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005005 spin_lock_irqsave(&vha->work_lock, flags);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005006 list_add_tail(&e->list, &vha->work_list);
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005007
5008 if (!test_and_set_bit(IOCB_WORK_ACTIVE, &vha->dpc_flags))
5009 q = true;
5010
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005011 spin_unlock_irqrestore(&vha->work_lock, flags);
Quinn Tranec7193e2017-03-15 09:48:55 -07005012
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005013 if (q)
5014 queue_work(vha->hw->wq, &vha->iocb_work);
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005015
Andrew Vasquez0971de72008-04-03 13:13:18 -07005016 return QLA_SUCCESS;
5017}
5018
5019int
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005020qla2x00_post_aen_work(struct scsi_qla_host *vha, enum fc_host_event_code code,
Andrew Vasquez0971de72008-04-03 13:13:18 -07005021 u32 data)
5022{
5023 struct qla_work_evt *e;
5024
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005025 e = qla2x00_alloc_work(vha, QLA_EVT_AEN);
Andrew Vasquez0971de72008-04-03 13:13:18 -07005026 if (!e)
5027 return QLA_FUNCTION_FAILED;
5028
5029 e->u.aen.code = code;
5030 e->u.aen.data = data;
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005031 return qla2x00_post_work(vha, e);
Andrew Vasquez0971de72008-04-03 13:13:18 -07005032}
5033
Andrew Vasquez8a659572009-02-08 20:50:12 -08005034int
5035qla2x00_post_idc_ack_work(struct scsi_qla_host *vha, uint16_t *mb)
5036{
5037 struct qla_work_evt *e;
5038
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005039 e = qla2x00_alloc_work(vha, QLA_EVT_IDC_ACK);
Andrew Vasquez8a659572009-02-08 20:50:12 -08005040 if (!e)
5041 return QLA_FUNCTION_FAILED;
5042
5043 memcpy(e->u.idc_ack.mb, mb, QLA_IDC_ACK_REGS * sizeof(uint16_t));
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005044 return qla2x00_post_work(vha, e);
Andrew Vasquez8a659572009-02-08 20:50:12 -08005045}
5046
Andrew Vasquezac280b62009-08-20 11:06:05 -07005047#define qla2x00_post_async_work(name, type) \
5048int qla2x00_post_async_##name##_work( \
5049 struct scsi_qla_host *vha, \
5050 fc_port_t *fcport, uint16_t *data) \
5051{ \
5052 struct qla_work_evt *e; \
5053 \
5054 e = qla2x00_alloc_work(vha, type); \
5055 if (!e) \
5056 return QLA_FUNCTION_FAILED; \
5057 \
5058 e->u.logio.fcport = fcport; \
5059 if (data) { \
5060 e->u.logio.data[0] = data[0]; \
5061 e->u.logio.data[1] = data[1]; \
5062 } \
Quinn Tran6d6749272017-12-28 12:33:41 -08005063 fcport->flags |= FCF_ASYNC_ACTIVE; \
Andrew Vasquezac280b62009-08-20 11:06:05 -07005064 return qla2x00_post_work(vha, e); \
5065}
5066
5067qla2x00_post_async_work(login, QLA_EVT_ASYNC_LOGIN);
Andrew Vasquezac280b62009-08-20 11:06:05 -07005068qla2x00_post_async_work(logout, QLA_EVT_ASYNC_LOGOUT);
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07005069qla2x00_post_async_work(adisc, QLA_EVT_ASYNC_ADISC);
Quinn Tran11aea162017-12-28 12:33:20 -08005070qla2x00_post_async_work(prlo, QLA_EVT_ASYNC_PRLO);
5071qla2x00_post_async_work(prlo_done, QLA_EVT_ASYNC_PRLO_DONE);
Andrew Vasquezac280b62009-08-20 11:06:05 -07005072
Andrew Vasquez3420d362009-10-13 15:16:45 -07005073int
5074qla2x00_post_uevent_work(struct scsi_qla_host *vha, u32 code)
5075{
5076 struct qla_work_evt *e;
5077
5078 e = qla2x00_alloc_work(vha, QLA_EVT_UEVENT);
5079 if (!e)
5080 return QLA_FUNCTION_FAILED;
5081
5082 e->u.uevent.code = code;
5083 return qla2x00_post_work(vha, e);
5084}
5085
5086static void
5087qla2x00_uevent_emit(struct scsi_qla_host *vha, u32 code)
5088{
5089 char event_string[40];
5090 char *envp[] = { event_string, NULL };
5091
5092 switch (code) {
5093 case QLA_UEVENT_CODE_FW_DUMP:
Ye Bin250bd002020-09-30 10:25:14 +08005094 snprintf(event_string, sizeof(event_string), "FW_DUMP=%lu",
Andrew Vasquez3420d362009-10-13 15:16:45 -07005095 vha->host_no);
5096 break;
5097 default:
5098 /* do nothing */
5099 break;
5100 }
5101 kobject_uevent_env(&vha->hw->pdev->dev.kobj, KOBJ_CHANGE, envp);
5102}
5103
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04005104int
5105qlafx00_post_aenfx_work(struct scsi_qla_host *vha, uint32_t evtcode,
5106 uint32_t *data, int cnt)
5107{
5108 struct qla_work_evt *e;
5109
5110 e = qla2x00_alloc_work(vha, QLA_EVT_AENFX);
5111 if (!e)
5112 return QLA_FUNCTION_FAILED;
5113
5114 e->u.aenfx.evtcode = evtcode;
5115 e->u.aenfx.count = cnt;
5116 memcpy(e->u.aenfx.mbx, data, sizeof(*data) * cnt);
5117 return qla2x00_post_work(vha, e);
5118}
5119
Quinn Trancd4ed6b2018-08-31 11:24:31 -07005120void qla24xx_sched_upd_fcport(fc_port_t *fcport)
Quinn Tran726b8542017-01-19 22:28:00 -08005121{
Quinn Trancd4ed6b2018-08-31 11:24:31 -07005122 unsigned long flags;
Quinn Tran726b8542017-01-19 22:28:00 -08005123
Quinn Trancd4ed6b2018-08-31 11:24:31 -07005124 if (IS_SW_RESV_ADDR(fcport->d_id))
5125 return;
Quinn Tran726b8542017-01-19 22:28:00 -08005126
Quinn Trancd4ed6b2018-08-31 11:24:31 -07005127 spin_lock_irqsave(&fcport->vha->work_lock, flags);
5128 if (fcport->disc_state == DSC_UPD_FCPORT) {
5129 spin_unlock_irqrestore(&fcport->vha->work_lock, flags);
5130 return;
5131 }
5132 fcport->jiffies_at_registration = jiffies;
5133 fcport->sec_since_registration = 0;
5134 fcport->next_disc_state = DSC_DELETED;
Shyam Sundar27258a52019-12-17 14:06:06 -08005135 qla2x00_set_fcport_disc_state(fcport, DSC_UPD_FCPORT);
Quinn Trancd4ed6b2018-08-31 11:24:31 -07005136 spin_unlock_irqrestore(&fcport->vha->work_lock, flags);
5137
5138 queue_work(system_unbound_wq, &fcport->reg_work);
Quinn Tran726b8542017-01-19 22:28:00 -08005139}
5140
5141static
5142void qla24xx_create_new_sess(struct scsi_qla_host *vha, struct qla_work_evt *e)
5143{
5144 unsigned long flags;
Quinn Tranb5d15312017-08-30 10:16:49 -07005145 fc_port_t *fcport = NULL, *tfcp;
Quinn Tran726b8542017-01-19 22:28:00 -08005146 struct qlt_plogi_ack_t *pla =
5147 (struct qlt_plogi_ack_t *)e->u.new_sess.pla;
Quinn Tranb5d15312017-08-30 10:16:49 -07005148 uint8_t free_fcport = 0;
Quinn Tran726b8542017-01-19 22:28:00 -08005149
Quinn Tran9cd883f2017-12-28 12:33:24 -08005150 ql_dbg(ql_dbg_disc, vha, 0xffff,
5151 "%s %d %8phC enter\n",
5152 __func__, __LINE__, e->u.new_sess.port_name);
5153
Quinn Tran726b8542017-01-19 22:28:00 -08005154 spin_lock_irqsave(&vha->hw->tgt.sess_lock, flags);
5155 fcport = qla2x00_find_fcport_by_wwpn(vha, e->u.new_sess.port_name, 1);
5156 if (fcport) {
5157 fcport->d_id = e->u.new_sess.id;
5158 if (pla) {
5159 fcport->fw_login_state = DSC_LS_PLOGI_PEND;
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005160 memcpy(fcport->node_name,
5161 pla->iocb.u.isp24.u.plogi.node_name,
5162 WWN_SIZE);
Quinn Tran726b8542017-01-19 22:28:00 -08005163 qlt_plogi_ack_link(vha, pla, fcport, QLT_PLOGI_LINK_SAME_WWN);
5164 /* we took an extra ref_count to prevent PLOGI ACK when
5165 * fcport/sess has not been created.
5166 */
5167 pla->ref_count--;
5168 }
5169 } else {
Quinn Tranb5d15312017-08-30 10:16:49 -07005170 spin_unlock_irqrestore(&vha->hw->tgt.sess_lock, flags);
Quinn Tran726b8542017-01-19 22:28:00 -08005171 fcport = qla2x00_alloc_fcport(vha, GFP_KERNEL);
5172 if (fcport) {
5173 fcport->d_id = e->u.new_sess.id;
Quinn Tran726b8542017-01-19 22:28:00 -08005174 fcport->flags |= FCF_FABRIC_DEVICE;
5175 fcport->fw_login_state = DSC_LS_PLOGI_PEND;
Saurav Kashyapdbf1f532021-01-11 01:31:28 -08005176 fcport->tgt_short_link_down_cnt = 0;
Quinn Tran33b28352018-03-20 23:09:40 -07005177
Quinn Tran726b8542017-01-19 22:28:00 -08005178 memcpy(fcport->port_name, e->u.new_sess.port_name,
5179 WWN_SIZE);
Quinn Tran7f2a3982019-09-12 11:09:09 -07005180
Michael Hernandez84ed3622019-09-12 11:09:12 -07005181 fcport->fc4_type = e->u.new_sess.fc4_type;
5182 if (e->u.new_sess.fc4_type & FS_FCP_IS_N2N) {
Arun Easi94eda272020-09-29 03:21:51 -07005183 fcport->dm_login_expire = jiffies +
5184 QLA_N2N_WAIT_TIME * HZ;
Michael Hernandez84ed3622019-09-12 11:09:12 -07005185 fcport->fc4_type = FS_FC4TYPE_FCP;
Quinn Tran7f2a3982019-09-12 11:09:09 -07005186 fcport->n2n_flag = 1;
Michael Hernandez84ed3622019-09-12 11:09:12 -07005187 if (vha->flags.nvme_enabled)
5188 fcport->fc4_type |= FS_FC4TYPE_NVME;
5189 }
Quinn Tran7f2a3982019-09-12 11:09:09 -07005190
Quinn Tranb5d15312017-08-30 10:16:49 -07005191 } else {
5192 ql_dbg(ql_dbg_disc, vha, 0xffff,
5193 "%s %8phC mem alloc fail.\n",
5194 __func__, e->u.new_sess.port_name);
5195
Bart Van Assche1df627b2019-08-08 20:01:42 -07005196 if (pla) {
5197 list_del(&pla->list);
Quinn Tranb5d15312017-08-30 10:16:49 -07005198 kmem_cache_free(qla_tgt_plogi_cachep, pla);
Bart Van Assche1df627b2019-08-08 20:01:42 -07005199 }
Quinn Tranb5d15312017-08-30 10:16:49 -07005200 return;
5201 }
5202
5203 spin_lock_irqsave(&vha->hw->tgt.sess_lock, flags);
Quinn Trana4239942017-12-28 12:33:26 -08005204 /* search again to make sure no one else got ahead */
Quinn Tranb5d15312017-08-30 10:16:49 -07005205 tfcp = qla2x00_find_fcport_by_wwpn(vha,
5206 e->u.new_sess.port_name, 1);
5207 if (tfcp) {
5208 /* should rarily happen */
5209 ql_dbg(ql_dbg_disc, vha, 0xffff,
5210 "%s %8phC found existing fcport b4 add. DS %d LS %d\n",
5211 __func__, tfcp->port_name, tfcp->disc_state,
5212 tfcp->fw_login_state);
5213
5214 free_fcport = 1;
5215 } else {
Quinn Tran726b8542017-01-19 22:28:00 -08005216 list_add_tail(&fcport->list, &vha->vp_fcports);
5217
Quinn Tran19759032017-12-04 14:45:15 -08005218 }
5219 if (pla) {
5220 qlt_plogi_ack_link(vha, pla, fcport,
5221 QLT_PLOGI_LINK_SAME_WWN);
5222 pla->ref_count--;
Quinn Tran726b8542017-01-19 22:28:00 -08005223 }
5224 }
5225 spin_unlock_irqrestore(&vha->hw->tgt.sess_lock, flags);
5226
5227 if (fcport) {
Quinn Trana4239942017-12-28 12:33:26 -08005228 fcport->id_changed = 1;
5229 fcport->scan_state = QLA_FCPORT_FOUND;
Quinn Tran8b5292bc2019-07-26 09:07:32 -07005230 fcport->chip_reset = vha->hw->base_qpair->chip_reset;
Quinn Trana4239942017-12-28 12:33:26 -08005231 memcpy(fcport->node_name, e->u.new_sess.node_name, WWN_SIZE);
5232
Quinn Tran5ef696a2017-12-04 14:45:05 -08005233 if (pla) {
Quinn Tran9cd883f2017-12-28 12:33:24 -08005234 if (pla->iocb.u.isp24.status_subcode == ELS_PRLI) {
5235 u16 wd3_lo;
5236
5237 fcport->fw_login_state = DSC_LS_PRLI_PEND;
5238 fcport->local = 0;
5239 fcport->loop_id =
5240 le16_to_cpu(
5241 pla->iocb.u.isp24.nport_handle);
5242 fcport->fw_login_state = DSC_LS_PRLI_PEND;
5243 wd3_lo =
5244 le16_to_cpu(
5245 pla->iocb.u.isp24.u.prli.wd3_lo);
5246
5247 if (wd3_lo & BIT_7)
5248 fcport->conf_compl_supported = 1;
5249
5250 if ((wd3_lo & BIT_4) == 0)
5251 fcport->port_type = FCT_INITIATOR;
5252 else
5253 fcport->port_type = FCT_TARGET;
5254 }
Quinn Tran726b8542017-01-19 22:28:00 -08005255 qlt_plogi_ack_unref(vha, pla);
Quinn Tran5ef696a2017-12-04 14:45:05 -08005256 } else {
Hannes Reinecke1c6cacf2018-02-22 09:49:35 +01005257 fc_port_t *dfcp = NULL;
5258
Quinn Tran5ef696a2017-12-04 14:45:05 -08005259 spin_lock_irqsave(&vha->hw->tgt.sess_lock, flags);
5260 tfcp = qla2x00_find_fcport_by_nportid(vha,
5261 &e->u.new_sess.id, 1);
5262 if (tfcp && (tfcp != fcport)) {
5263 /*
5264 * We have a conflict fcport with same NportID.
5265 */
5266 ql_dbg(ql_dbg_disc, vha, 0xffff,
5267 "%s %8phC found conflict b4 add. DS %d LS %d\n",
5268 __func__, tfcp->port_name, tfcp->disc_state,
5269 tfcp->fw_login_state);
5270
5271 switch (tfcp->disc_state) {
5272 case DSC_DELETED:
5273 break;
5274 case DSC_DELETE_PEND:
5275 fcport->login_pause = 1;
5276 tfcp->conflict = fcport;
5277 break;
5278 default:
5279 fcport->login_pause = 1;
5280 tfcp->conflict = fcport;
Hannes Reinecke1c6cacf2018-02-22 09:49:35 +01005281 dfcp = tfcp;
Quinn Tran5ef696a2017-12-04 14:45:05 -08005282 break;
5283 }
5284 }
5285 spin_unlock_irqrestore(&vha->hw->tgt.sess_lock, flags);
Hannes Reinecke1c6cacf2018-02-22 09:49:35 +01005286 if (dfcp)
5287 qlt_schedule_sess_for_deletion(tfcp);
Quinn Trana4239942017-12-28 12:33:26 -08005288
Quinn Tran8777e432018-08-02 13:16:57 -07005289 if (N2N_TOPO(vha->hw)) {
Quinn Tranf3f19382019-09-12 11:09:10 -07005290 fcport->flags &= ~FCF_FABRIC_DEVICE;
5291 fcport->keep_nport_handle = 1;
Quinn Tran8777e432018-08-02 13:16:57 -07005292 if (vha->flags.nvme_enabled) {
Michael Hernandez84ed3622019-09-12 11:09:12 -07005293 fcport->fc4_type =
5294 (FS_FC4TYPE_NVME | FS_FC4TYPE_FCP);
Quinn Tran8777e432018-08-02 13:16:57 -07005295 fcport->n2n_flag = 1;
5296 }
5297 fcport->fw_login_state = 0;
Quinn Tran11efe872020-02-26 14:40:18 -08005298
5299 schedule_delayed_work(&vha->scan.scan_work, 5);
Quinn Tran8777e432018-08-02 13:16:57 -07005300 } else {
5301 qla24xx_fcport_handle_login(vha, fcport);
5302 }
Quinn Tran5ef696a2017-12-04 14:45:05 -08005303 }
Quinn Tran726b8542017-01-19 22:28:00 -08005304 }
Quinn Tranb5d15312017-08-30 10:16:49 -07005305
5306 if (free_fcport) {
5307 qla2x00_free_fcport(fcport);
Bart Van Assche1df627b2019-08-08 20:01:42 -07005308 if (pla) {
5309 list_del(&pla->list);
Quinn Tranb5d15312017-08-30 10:16:49 -07005310 kmem_cache_free(qla_tgt_plogi_cachep, pla);
Bart Van Assche1df627b2019-08-08 20:01:42 -07005311 }
Quinn Tranb5d15312017-08-30 10:16:49 -07005312 }
Quinn Tran726b8542017-01-19 22:28:00 -08005313}
5314
Quinn Trane374f9f2017-12-28 12:33:31 -08005315static void qla_sp_retry(struct scsi_qla_host *vha, struct qla_work_evt *e)
5316{
5317 struct srb *sp = e->u.iosb.sp;
5318 int rval;
5319
5320 rval = qla2x00_start_sp(sp);
5321 if (rval != QLA_SUCCESS) {
5322 ql_dbg(ql_dbg_disc, vha, 0x2043,
5323 "%s: %s: Re-issue IOCB failed (%d).\n",
5324 __func__, sp->name, rval);
5325 qla24xx_sp_unmap(vha, sp);
5326 }
5327}
5328
Andrew Vasquezac280b62009-08-20 11:06:05 -07005329void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005330qla2x00_do_work(struct scsi_qla_host *vha)
Andrew Vasquez0971de72008-04-03 13:13:18 -07005331{
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005332 struct qla_work_evt *e, *tmp;
5333 unsigned long flags;
5334 LIST_HEAD(work);
Quinn Tran80676d02019-01-24 23:23:42 -08005335 int rc;
Andrew Vasquez0971de72008-04-03 13:13:18 -07005336
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005337 spin_lock_irqsave(&vha->work_lock, flags);
5338 list_splice_init(&vha->work_list, &work);
5339 spin_unlock_irqrestore(&vha->work_lock, flags);
5340
5341 list_for_each_entry_safe(e, tmp, &work, list) {
Quinn Tran80676d02019-01-24 23:23:42 -08005342 rc = QLA_SUCCESS;
Andrew Vasquez0971de72008-04-03 13:13:18 -07005343 switch (e->type) {
5344 case QLA_EVT_AEN:
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005345 fc_host_post_event(vha->host, fc_get_event_number(),
Andrew Vasquez0971de72008-04-03 13:13:18 -07005346 e->u.aen.code, e->u.aen.data);
5347 break;
Andrew Vasquez8a659572009-02-08 20:50:12 -08005348 case QLA_EVT_IDC_ACK:
5349 qla81xx_idc_ack(vha, e->u.idc_ack.mb);
5350 break;
Andrew Vasquezac280b62009-08-20 11:06:05 -07005351 case QLA_EVT_ASYNC_LOGIN:
5352 qla2x00_async_login(vha, e->u.logio.fcport,
5353 e->u.logio.data);
5354 break;
Andrew Vasquezac280b62009-08-20 11:06:05 -07005355 case QLA_EVT_ASYNC_LOGOUT:
Quinn Tran80676d02019-01-24 23:23:42 -08005356 rc = qla2x00_async_logout(vha, e->u.logio.fcport);
Andrew Vasquezac280b62009-08-20 11:06:05 -07005357 break;
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07005358 case QLA_EVT_ASYNC_ADISC:
5359 qla2x00_async_adisc(vha, e->u.logio.fcport,
5360 e->u.logio.data);
5361 break;
Andrew Vasquez3420d362009-10-13 15:16:45 -07005362 case QLA_EVT_UEVENT:
5363 qla2x00_uevent_emit(vha, e->u.uevent.code);
5364 break;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04005365 case QLA_EVT_AENFX:
5366 qlafx00_process_aen(vha, e);
5367 break;
Quinn Tran726b8542017-01-19 22:28:00 -08005368 case QLA_EVT_GPNID:
5369 qla24xx_async_gpnid(vha, &e->u.gpnid.id);
5370 break;
Quinn Trane374f9f2017-12-28 12:33:31 -08005371 case QLA_EVT_UNMAP:
5372 qla24xx_sp_unmap(vha, e->u.iosb.sp);
Quinn Tran726b8542017-01-19 22:28:00 -08005373 break;
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005374 case QLA_EVT_RELOGIN:
5375 qla2x00_relogin(vha);
5376 break;
Quinn Tran726b8542017-01-19 22:28:00 -08005377 case QLA_EVT_NEW_SESS:
5378 qla24xx_create_new_sess(vha, e);
5379 break;
5380 case QLA_EVT_GPDB:
5381 qla24xx_async_gpdb(vha, e->u.fcport.fcport,
5382 e->u.fcport.opt);
5383 break;
Duane Grigsbya5d42f42017-06-21 13:48:41 -07005384 case QLA_EVT_PRLI:
5385 qla24xx_async_prli(vha, e->u.fcport.fcport);
5386 break;
Quinn Tran726b8542017-01-19 22:28:00 -08005387 case QLA_EVT_GPSC:
5388 qla24xx_async_gpsc(vha, e->u.fcport.fcport);
5389 break;
Quinn Tran726b8542017-01-19 22:28:00 -08005390 case QLA_EVT_GNL:
5391 qla24xx_async_gnl(vha, e->u.fcport.fcport);
5392 break;
5393 case QLA_EVT_NACK:
5394 qla24xx_do_nack_work(vha, e);
5395 break;
Quinn Tran11aea162017-12-28 12:33:20 -08005396 case QLA_EVT_ASYNC_PRLO:
Quinn Tran80676d02019-01-24 23:23:42 -08005397 rc = qla2x00_async_prlo(vha, e->u.logio.fcport);
Quinn Tran11aea162017-12-28 12:33:20 -08005398 break;
5399 case QLA_EVT_ASYNC_PRLO_DONE:
5400 qla2x00_async_prlo_done(vha, e->u.logio.fcport,
5401 e->u.logio.data);
5402 break;
Quinn Trana4239942017-12-28 12:33:26 -08005403 case QLA_EVT_GPNFT:
Quinn Tran33b28352018-03-20 23:09:40 -07005404 qla24xx_async_gpnft(vha, e->u.gpnft.fc4_type,
5405 e->u.gpnft.sp);
Quinn Trana4239942017-12-28 12:33:26 -08005406 break;
5407 case QLA_EVT_GPNFT_DONE:
5408 qla24xx_async_gpnft_done(vha, e->u.iosb.sp);
5409 break;
5410 case QLA_EVT_GNNFT_DONE:
5411 qla24xx_async_gnnft_done(vha, e->u.iosb.sp);
5412 break;
5413 case QLA_EVT_GNNID:
5414 qla24xx_async_gnnid(vha, e->u.fcport.fcport);
5415 break;
5416 case QLA_EVT_GFPNID:
5417 qla24xx_async_gfpnid(vha, e->u.fcport.fcport);
5418 break;
Quinn Trane374f9f2017-12-28 12:33:31 -08005419 case QLA_EVT_SP_RETRY:
5420 qla_sp_retry(vha, e);
Quinn Trancc28e0a2018-05-01 09:01:48 -07005421 break;
5422 case QLA_EVT_IIDMA:
5423 qla_do_iidma_work(vha, e->u.fcport.fcport);
5424 break;
Quinn Tran8777e432018-08-02 13:16:57 -07005425 case QLA_EVT_ELS_PLOGI:
5426 qla24xx_els_dcmd2_iocb(vha, ELS_DCMD_PLOGI,
5427 e->u.fcport.fcport, false);
5428 break;
Quinn Trandd307062021-06-23 22:26:00 -07005429 case QLA_EVT_SA_REPLACE:
5430 qla24xx_issue_sa_replace_iocb(vha, e);
5431 break;
Andrew Vasquez0971de72008-04-03 13:13:18 -07005432 }
Quinn Tran80676d02019-01-24 23:23:42 -08005433
5434 if (rc == EAGAIN) {
5435 /* put 'work' at head of 'vha->work_list' */
5436 spin_lock_irqsave(&vha->work_lock, flags);
5437 list_splice(&work, &vha->work_list);
5438 spin_unlock_irqrestore(&vha->work_lock, flags);
5439 break;
5440 }
5441 list_del_init(&e->list);
Andrew Vasquez0971de72008-04-03 13:13:18 -07005442 if (e->flags & QLA_EVT_FLAG_FREE)
5443 kfree(e);
Arun Easifeafb7b2010-09-03 14:57:00 -07005444
5445 /* For each work completed decrement vha ref count */
5446 QLA_VHA_MARK_NOT_BUSY(vha);
Andrew Vasquez0971de72008-04-03 13:13:18 -07005447 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005448}
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005449
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005450int qla24xx_post_relogin_work(struct scsi_qla_host *vha)
5451{
5452 struct qla_work_evt *e;
5453
5454 e = qla2x00_alloc_work(vha, QLA_EVT_RELOGIN);
5455
5456 if (!e) {
5457 set_bit(RELOGIN_NEEDED, &vha->dpc_flags);
5458 return QLA_FUNCTION_FAILED;
5459 }
5460
5461 return qla2x00_post_work(vha, e);
5462}
5463
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005464/* Relogins all the fcports of a vport
5465 * Context: dpc thread
5466 */
5467void qla2x00_relogin(struct scsi_qla_host *vha)
5468{
5469 fc_port_t *fcport;
Quinn Tran23dd98a2018-08-02 13:16:45 -07005470 int status, relogin_needed = 0;
Quinn Tran726b8542017-01-19 22:28:00 -08005471 struct event_arg ea;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005472
5473 list_for_each_entry(fcport, &vha->vp_fcports, list) {
Quinn Tran9cd883f2017-12-28 12:33:24 -08005474 /*
5475 * If the port is not ONLINE then try to login
5476 * to it if we haven't run out of retries.
5477 */
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07005478 if (atomic_read(&fcport->state) != FCS_ONLINE &&
Quinn Tran23dd98a2018-08-02 13:16:45 -07005479 fcport->login_retry) {
5480 if (fcport->scan_state != QLA_FCPORT_FOUND ||
Quinn Tran9efea842021-06-23 22:26:02 -07005481 fcport->disc_state == DSC_LOGIN_AUTH_PEND ||
Quinn Tran23dd98a2018-08-02 13:16:45 -07005482 fcport->disc_state == DSC_LOGIN_COMPLETE)
5483 continue;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005484
Quinn Tran23dd98a2018-08-02 13:16:45 -07005485 if (fcport->flags & (FCF_ASYNC_SENT|FCF_ASYNC_ACTIVE) ||
5486 fcport->disc_state == DSC_DELETE_PEND) {
5487 relogin_needed = 1;
5488 } else {
5489 if (vha->hw->current_topology != ISP_CFG_NL) {
5490 memset(&ea, 0, sizeof(ea));
Quinn Tran23dd98a2018-08-02 13:16:45 -07005491 ea.fcport = fcport;
Bart Van Assche897def22019-08-08 20:02:15 -07005492 qla24xx_handle_relogin_event(vha, &ea);
Quinn Tran23dd98a2018-08-02 13:16:45 -07005493 } else if (vha->hw->current_topology ==
5494 ISP_CFG_NL) {
5495 fcport->login_retry--;
5496 status =
5497 qla2x00_local_device_login(vha,
5498 fcport);
5499 if (status == QLA_SUCCESS) {
5500 fcport->old_loop_id =
5501 fcport->loop_id;
5502 ql_dbg(ql_dbg_disc, vha, 0x2003,
5503 "Port login OK: logged in ID 0x%x.\n",
5504 fcport->loop_id);
5505 qla2x00_update_fcport
5506 (vha, fcport);
5507 } else if (status == 1) {
5508 set_bit(RELOGIN_NEEDED,
5509 &vha->dpc_flags);
5510 /* retry the login again */
5511 ql_dbg(ql_dbg_disc, vha, 0x2007,
5512 "Retrying %d login again loop_id 0x%x.\n",
5513 fcport->login_retry,
5514 fcport->loop_id);
5515 } else {
5516 fcport->login_retry = 0;
5517 }
5518
5519 if (fcport->login_retry == 0 &&
5520 status != QLA_SUCCESS)
5521 qla2x00_clear_loop_id(fcport);
5522 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005523 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005524 }
5525 if (test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags))
5526 break;
5527 }
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005528
Quinn Tran23dd98a2018-08-02 13:16:45 -07005529 if (relogin_needed)
5530 set_bit(RELOGIN_NEEDED, &vha->dpc_flags);
5531
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005532 ql_dbg(ql_dbg_disc, vha, 0x400e,
5533 "Relogin end.\n");
Andrew Vasquez0971de72008-04-03 13:13:18 -07005534}
5535
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005536/* Schedule work on any of the dpc-workqueues */
5537void
5538qla83xx_schedule_work(scsi_qla_host_t *base_vha, int work_code)
5539{
5540 struct qla_hw_data *ha = base_vha->hw;
5541
5542 switch (work_code) {
5543 case MBA_IDC_AEN: /* 0x8200 */
5544 if (ha->dpc_lp_wq)
5545 queue_work(ha->dpc_lp_wq, &ha->idc_aen);
5546 break;
5547
5548 case QLA83XX_NIC_CORE_RESET: /* 0x1 */
5549 if (!ha->flags.nic_core_reset_hdlr_active) {
5550 if (ha->dpc_hp_wq)
5551 queue_work(ha->dpc_hp_wq, &ha->nic_core_reset);
5552 } else
5553 ql_dbg(ql_dbg_p3p, base_vha, 0xb05e,
5554 "NIC Core reset is already active. Skip "
5555 "scheduling it again.\n");
5556 break;
5557 case QLA83XX_IDC_STATE_HANDLER: /* 0x2 */
5558 if (ha->dpc_hp_wq)
5559 queue_work(ha->dpc_hp_wq, &ha->idc_state_handler);
5560 break;
5561 case QLA83XX_NIC_CORE_UNRECOVERABLE: /* 0x3 */
5562 if (ha->dpc_hp_wq)
5563 queue_work(ha->dpc_hp_wq, &ha->nic_core_unrecoverable);
5564 break;
5565 default:
5566 ql_log(ql_log_warn, base_vha, 0xb05f,
Masanari Iidad939be32015-02-27 23:52:31 +09005567 "Unknown work-code=0x%x.\n", work_code);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005568 }
5569
5570 return;
5571}
5572
5573/* Work: Perform NIC Core Unrecoverable state handling */
5574void
5575qla83xx_nic_core_unrecoverable_work(struct work_struct *work)
5576{
5577 struct qla_hw_data *ha =
Arun Easi2ad1b672012-08-22 14:21:35 -04005578 container_of(work, struct qla_hw_data, nic_core_unrecoverable);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005579 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
5580 uint32_t dev_state = 0;
5581
5582 qla83xx_idc_lock(base_vha, 0);
5583 qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE, &dev_state);
5584 qla83xx_reset_ownership(base_vha);
5585 if (ha->flags.nic_core_reset_owner) {
5586 ha->flags.nic_core_reset_owner = 0;
5587 qla83xx_wr_reg(base_vha, QLA83XX_IDC_DEV_STATE,
5588 QLA8XXX_DEV_FAILED);
5589 ql_log(ql_log_info, base_vha, 0xb060, "HW State: FAILED.\n");
5590 qla83xx_schedule_work(base_vha, QLA83XX_IDC_STATE_HANDLER);
5591 }
5592 qla83xx_idc_unlock(base_vha, 0);
5593}
5594
5595/* Work: Execute IDC state handler */
5596void
5597qla83xx_idc_state_handler_work(struct work_struct *work)
5598{
5599 struct qla_hw_data *ha =
Arun Easi2ad1b672012-08-22 14:21:35 -04005600 container_of(work, struct qla_hw_data, idc_state_handler);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005601 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
5602 uint32_t dev_state = 0;
5603
5604 qla83xx_idc_lock(base_vha, 0);
5605 qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE, &dev_state);
5606 if (dev_state == QLA8XXX_DEV_FAILED ||
5607 dev_state == QLA8XXX_DEV_NEED_QUIESCENT)
5608 qla83xx_idc_state_handler(base_vha);
5609 qla83xx_idc_unlock(base_vha, 0);
5610}
5611
Saurav Kashyapfa492632012-11-21 02:40:29 -05005612static int
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005613qla83xx_check_nic_core_fw_alive(scsi_qla_host_t *base_vha)
5614{
5615 int rval = QLA_SUCCESS;
5616 unsigned long heart_beat_wait = jiffies + (1 * HZ);
5617 uint32_t heart_beat_counter1, heart_beat_counter2;
5618
5619 do {
5620 if (time_after(jiffies, heart_beat_wait)) {
5621 ql_dbg(ql_dbg_p3p, base_vha, 0xb07c,
5622 "Nic Core f/w is not alive.\n");
5623 rval = QLA_FUNCTION_FAILED;
5624 break;
5625 }
5626
5627 qla83xx_idc_lock(base_vha, 0);
5628 qla83xx_rd_reg(base_vha, QLA83XX_FW_HEARTBEAT,
5629 &heart_beat_counter1);
5630 qla83xx_idc_unlock(base_vha, 0);
5631 msleep(100);
5632 qla83xx_idc_lock(base_vha, 0);
5633 qla83xx_rd_reg(base_vha, QLA83XX_FW_HEARTBEAT,
5634 &heart_beat_counter2);
5635 qla83xx_idc_unlock(base_vha, 0);
5636 } while (heart_beat_counter1 == heart_beat_counter2);
5637
5638 return rval;
5639}
5640
5641/* Work: Perform NIC Core Reset handling */
5642void
5643qla83xx_nic_core_reset_work(struct work_struct *work)
5644{
5645 struct qla_hw_data *ha =
5646 container_of(work, struct qla_hw_data, nic_core_reset);
5647 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
5648 uint32_t dev_state = 0;
5649
Saurav Kashyap81178772012-08-22 14:21:04 -04005650 if (IS_QLA2031(ha)) {
5651 if (qla2xxx_mctp_dump(base_vha) != QLA_SUCCESS)
5652 ql_log(ql_log_warn, base_vha, 0xb081,
5653 "Failed to dump mctp\n");
5654 return;
5655 }
5656
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005657 if (!ha->flags.nic_core_reset_hdlr_active) {
5658 if (qla83xx_check_nic_core_fw_alive(base_vha) == QLA_SUCCESS) {
5659 qla83xx_idc_lock(base_vha, 0);
5660 qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE,
5661 &dev_state);
5662 qla83xx_idc_unlock(base_vha, 0);
5663 if (dev_state != QLA8XXX_DEV_NEED_RESET) {
5664 ql_dbg(ql_dbg_p3p, base_vha, 0xb07a,
5665 "Nic Core f/w is alive.\n");
5666 return;
5667 }
5668 }
5669
5670 ha->flags.nic_core_reset_hdlr_active = 1;
5671 if (qla83xx_nic_core_reset(base_vha)) {
5672 /* NIC Core reset failed. */
5673 ql_dbg(ql_dbg_p3p, base_vha, 0xb061,
5674 "NIC Core reset failed.\n");
5675 }
5676 ha->flags.nic_core_reset_hdlr_active = 0;
5677 }
5678}
5679
5680/* Work: Handle 8200 IDC aens */
5681void
5682qla83xx_service_idc_aen(struct work_struct *work)
5683{
5684 struct qla_hw_data *ha =
5685 container_of(work, struct qla_hw_data, idc_aen);
5686 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
5687 uint32_t dev_state, idc_control;
5688
5689 qla83xx_idc_lock(base_vha, 0);
5690 qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE, &dev_state);
5691 qla83xx_rd_reg(base_vha, QLA83XX_IDC_CONTROL, &idc_control);
5692 qla83xx_idc_unlock(base_vha, 0);
5693 if (dev_state == QLA8XXX_DEV_NEED_RESET) {
5694 if (idc_control & QLA83XX_IDC_GRACEFUL_RESET) {
5695 ql_dbg(ql_dbg_p3p, base_vha, 0xb062,
5696 "Application requested NIC Core Reset.\n");
5697 qla83xx_schedule_work(base_vha, QLA83XX_NIC_CORE_RESET);
5698 } else if (qla83xx_check_nic_core_fw_alive(base_vha) ==
5699 QLA_SUCCESS) {
5700 ql_dbg(ql_dbg_p3p, base_vha, 0xb07b,
5701 "Other protocol driver requested NIC Core Reset.\n");
5702 qla83xx_schedule_work(base_vha, QLA83XX_NIC_CORE_RESET);
5703 }
5704 } else if (dev_state == QLA8XXX_DEV_FAILED ||
5705 dev_state == QLA8XXX_DEV_NEED_QUIESCENT) {
5706 qla83xx_schedule_work(base_vha, QLA83XX_IDC_STATE_HANDLER);
5707 }
5708}
5709
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01005710/*
5711 * Control the frequency of IDC lock retries
5712 */
5713#define QLA83XX_WAIT_LOGIC_MS 100
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005714
Saurav Kashyapfa492632012-11-21 02:40:29 -05005715static int
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005716qla83xx_force_lock_recovery(scsi_qla_host_t *base_vha)
5717{
5718 int rval;
5719 uint32_t data;
5720 uint32_t idc_lck_rcvry_stage_mask = 0x3;
5721 uint32_t idc_lck_rcvry_owner_mask = 0x3c;
5722 struct qla_hw_data *ha = base_vha->hw;
Bart Van Asschebd432bb2019-04-11 14:53:17 -07005723
Saurav Kashyap6c315552013-02-08 01:57:53 -05005724 ql_dbg(ql_dbg_p3p, base_vha, 0xb086,
5725 "Trying force recovery of the IDC lock.\n");
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005726
5727 rval = qla83xx_rd_reg(base_vha, QLA83XX_IDC_LOCK_RECOVERY, &data);
5728 if (rval)
5729 return rval;
5730
5731 if ((data & idc_lck_rcvry_stage_mask) > 0) {
5732 return QLA_SUCCESS;
5733 } else {
5734 data = (IDC_LOCK_RECOVERY_STAGE1) | (ha->portnum << 2);
5735 rval = qla83xx_wr_reg(base_vha, QLA83XX_IDC_LOCK_RECOVERY,
5736 data);
5737 if (rval)
5738 return rval;
5739
5740 msleep(200);
5741
5742 rval = qla83xx_rd_reg(base_vha, QLA83XX_IDC_LOCK_RECOVERY,
5743 &data);
5744 if (rval)
5745 return rval;
5746
5747 if (((data & idc_lck_rcvry_owner_mask) >> 2) == ha->portnum) {
5748 data &= (IDC_LOCK_RECOVERY_STAGE2 |
5749 ~(idc_lck_rcvry_stage_mask));
5750 rval = qla83xx_wr_reg(base_vha,
5751 QLA83XX_IDC_LOCK_RECOVERY, data);
5752 if (rval)
5753 return rval;
5754
5755 /* Forcefully perform IDC UnLock */
5756 rval = qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_UNLOCK,
5757 &data);
5758 if (rval)
5759 return rval;
5760 /* Clear lock-id by setting 0xff */
5761 rval = qla83xx_wr_reg(base_vha, QLA83XX_DRIVER_LOCKID,
5762 0xff);
5763 if (rval)
5764 return rval;
5765 /* Clear lock-recovery by setting 0x0 */
5766 rval = qla83xx_wr_reg(base_vha,
5767 QLA83XX_IDC_LOCK_RECOVERY, 0x0);
5768 if (rval)
5769 return rval;
5770 } else
5771 return QLA_SUCCESS;
5772 }
5773
5774 return rval;
5775}
5776
Saurav Kashyapfa492632012-11-21 02:40:29 -05005777static int
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005778qla83xx_idc_lock_recovery(scsi_qla_host_t *base_vha)
5779{
5780 int rval = QLA_SUCCESS;
5781 uint32_t o_drv_lockid, n_drv_lockid;
5782 unsigned long lock_recovery_timeout;
5783
5784 lock_recovery_timeout = jiffies + QLA83XX_MAX_LOCK_RECOVERY_WAIT;
5785retry_lockid:
5786 rval = qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCKID, &o_drv_lockid);
5787 if (rval)
5788 goto exit;
5789
5790 /* MAX wait time before forcing IDC Lock recovery = 2 secs */
5791 if (time_after_eq(jiffies, lock_recovery_timeout)) {
5792 if (qla83xx_force_lock_recovery(base_vha) == QLA_SUCCESS)
5793 return QLA_SUCCESS;
5794 else
5795 return QLA_FUNCTION_FAILED;
5796 }
5797
5798 rval = qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCKID, &n_drv_lockid);
5799 if (rval)
5800 goto exit;
5801
5802 if (o_drv_lockid == n_drv_lockid) {
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01005803 msleep(QLA83XX_WAIT_LOGIC_MS);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005804 goto retry_lockid;
5805 } else
5806 return QLA_SUCCESS;
5807
5808exit:
5809 return rval;
5810}
5811
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01005812/*
5813 * Context: task, can sleep
5814 */
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005815void
5816qla83xx_idc_lock(scsi_qla_host_t *base_vha, uint16_t requester_id)
5817{
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005818 uint32_t data;
Saurav Kashyap6c315552013-02-08 01:57:53 -05005819 uint32_t lock_owner;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005820 struct qla_hw_data *ha = base_vha->hw;
5821
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01005822 might_sleep();
5823
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005824 /* IDC-lock implementation using driver-lock/lock-id remote registers */
5825retry_lock:
5826 if (qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCK, &data)
5827 == QLA_SUCCESS) {
5828 if (data) {
5829 /* Setting lock-id to our function-number */
5830 qla83xx_wr_reg(base_vha, QLA83XX_DRIVER_LOCKID,
5831 ha->portnum);
5832 } else {
Saurav Kashyap6c315552013-02-08 01:57:53 -05005833 qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCKID,
5834 &lock_owner);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005835 ql_dbg(ql_dbg_p3p, base_vha, 0xb063,
Saurav Kashyap6c315552013-02-08 01:57:53 -05005836 "Failed to acquire IDC lock, acquired by %d, "
5837 "retrying...\n", lock_owner);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005838
5839 /* Retry/Perform IDC-Lock recovery */
5840 if (qla83xx_idc_lock_recovery(base_vha)
5841 == QLA_SUCCESS) {
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01005842 msleep(QLA83XX_WAIT_LOGIC_MS);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005843 goto retry_lock;
5844 } else
5845 ql_log(ql_log_warn, base_vha, 0xb075,
5846 "IDC Lock recovery FAILED.\n");
5847 }
5848
5849 }
5850
5851 return;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005852}
5853
Joe Carnuccio48792372020-02-12 13:44:25 -08005854static bool
5855qla25xx_rdp_rsp_reduce_size(struct scsi_qla_host *vha,
5856 struct purex_entry_24xx *purex)
5857{
5858 char fwstr[16];
5859 u32 sid = purex->s_id[2] << 16 | purex->s_id[1] << 8 | purex->s_id[0];
Himanshu Madhani84f7d2e2020-02-12 13:44:26 -08005860 struct port_database_24xx *pdb;
Joe Carnuccio48792372020-02-12 13:44:25 -08005861
5862 /* Domain Controller is always logged-out. */
5863 /* if RDP request is not from Domain Controller: */
5864 if (sid != 0xfffc01)
5865 return false;
5866
5867 ql_dbg(ql_dbg_init, vha, 0x0181, "%s: s_id=%#x\n", __func__, sid);
5868
Himanshu Madhani84f7d2e2020-02-12 13:44:26 -08005869 pdb = kzalloc(sizeof(*pdb), GFP_KERNEL);
5870 if (!pdb) {
5871 ql_dbg(ql_dbg_init, vha, 0x0181,
5872 "%s: Failed allocate pdb\n", __func__);
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07005873 } else if (qla24xx_get_port_database(vha,
5874 le16_to_cpu(purex->nport_handle), pdb)) {
Himanshu Madhani84f7d2e2020-02-12 13:44:26 -08005875 ql_dbg(ql_dbg_init, vha, 0x0181,
5876 "%s: Failed get pdb sid=%x\n", __func__, sid);
5877 } else if (pdb->current_login_state != PDS_PLOGI_COMPLETE &&
5878 pdb->current_login_state != PDS_PRLI_COMPLETE) {
5879 ql_dbg(ql_dbg_init, vha, 0x0181,
5880 "%s: Port not logged in sid=%#x\n", __func__, sid);
5881 } else {
5882 /* RDP request is from logged in port */
5883 kfree(pdb);
5884 return false;
5885 }
5886 kfree(pdb);
5887
Joe Carnuccio48792372020-02-12 13:44:25 -08005888 vha->hw->isp_ops->fw_version_str(vha, fwstr, sizeof(fwstr));
5889 fwstr[strcspn(fwstr, " ")] = 0;
5890 /* if FW version allows RDP response length upto 2048 bytes: */
5891 if (strcmp(fwstr, "8.09.00") > 0 || strcmp(fwstr, "8.05.65") == 0)
5892 return false;
5893
5894 ql_dbg(ql_dbg_init, vha, 0x0181, "%s: fw=%s\n", __func__, fwstr);
5895
5896 /* RDP response length is to be reduced to maximum 256 bytes */
5897 return true;
5898}
5899
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005900/*
5901 * Function Name: qla24xx_process_purex_iocb
5902 *
5903 * Description:
5904 * Prepare a RDP response and send to Fabric switch
5905 *
5906 * PARAMETERS:
5907 * vha: SCSI qla host
5908 * purex: RDP request received by HBA
5909 */
Shyam Sundar62e9dd12020-06-30 03:22:28 -07005910void qla24xx_process_purex_rdp(struct scsi_qla_host *vha,
5911 struct purex_item *item)
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005912{
5913 struct qla_hw_data *ha = vha->hw;
Shyam Sundar62e9dd12020-06-30 03:22:28 -07005914 struct purex_entry_24xx *purex =
5915 (struct purex_entry_24xx *)&item->iocb;
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005916 dma_addr_t rsp_els_dma;
5917 dma_addr_t rsp_payload_dma;
5918 dma_addr_t stat_dma;
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005919 dma_addr_t sfp_dma;
5920 struct els_entry_24xx *rsp_els = NULL;
5921 struct rdp_rsp_payload *rsp_payload = NULL;
5922 struct link_statistics *stat = NULL;
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005923 uint8_t *sfp = NULL;
5924 uint16_t sfp_flags = 0;
Joe Carnuccio48792372020-02-12 13:44:25 -08005925 uint rsp_payload_length = sizeof(*rsp_payload);
Joe Carnuccio576bfde2020-02-12 13:44:24 -08005926 int rval;
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005927
5928 ql_dbg(ql_dbg_init + ql_dbg_verbose, vha, 0x0180,
5929 "%s: Enter\n", __func__);
5930
5931 ql_dbg(ql_dbg_init + ql_dbg_verbose, vha, 0x0181,
5932 "-------- ELS REQ -------\n");
5933 ql_dump_buffer(ql_dbg_init + ql_dbg_verbose, vha, 0x0182,
Bart Van Asscheab053c02020-05-18 14:17:09 -07005934 purex, sizeof(*purex));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005935
Joe Carnuccio48792372020-02-12 13:44:25 -08005936 if (qla25xx_rdp_rsp_reduce_size(vha, purex)) {
5937 rsp_payload_length =
5938 offsetof(typeof(*rsp_payload), optical_elmt_desc);
5939 ql_dbg(ql_dbg_init, vha, 0x0181,
5940 "Reducing RSP payload length to %u bytes...\n",
5941 rsp_payload_length);
5942 }
5943
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005944 rsp_els = dma_alloc_coherent(&ha->pdev->dev, sizeof(*rsp_els),
5945 &rsp_els_dma, GFP_KERNEL);
Joe Carnuccio09e382b2020-02-12 13:44:23 -08005946 if (!rsp_els) {
5947 ql_log(ql_log_warn, vha, 0x0183,
5948 "Failed allocate dma buffer ELS RSP.\n");
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005949 goto dealloc;
Joe Carnuccio09e382b2020-02-12 13:44:23 -08005950 }
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005951
5952 rsp_payload = dma_alloc_coherent(&ha->pdev->dev, sizeof(*rsp_payload),
5953 &rsp_payload_dma, GFP_KERNEL);
Joe Carnuccio09e382b2020-02-12 13:44:23 -08005954 if (!rsp_payload) {
5955 ql_log(ql_log_warn, vha, 0x0184,
5956 "Failed allocate dma buffer ELS RSP payload.\n");
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005957 goto dealloc;
Joe Carnuccio09e382b2020-02-12 13:44:23 -08005958 }
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005959
5960 sfp = dma_alloc_coherent(&ha->pdev->dev, SFP_RTDI_LEN,
5961 &sfp_dma, GFP_KERNEL);
5962
5963 stat = dma_alloc_coherent(&ha->pdev->dev, sizeof(*stat),
5964 &stat_dma, GFP_KERNEL);
5965
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005966 /* Prepare Response IOCB */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005967 rsp_els->entry_type = ELS_IOCB_TYPE;
5968 rsp_els->entry_count = 1;
5969 rsp_els->sys_define = 0;
5970 rsp_els->entry_status = 0;
5971 rsp_els->handle = 0;
5972 rsp_els->nport_handle = purex->nport_handle;
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07005973 rsp_els->tx_dsd_count = cpu_to_le16(1);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005974 rsp_els->vp_index = purex->vp_idx;
5975 rsp_els->sof_type = EST_SOFI3;
5976 rsp_els->rx_xchg_address = purex->rx_xchg_addr;
5977 rsp_els->rx_dsd_count = 0;
5978 rsp_els->opcode = purex->els_frame_payload[0];
5979
Joe Carnuccio09e382b2020-02-12 13:44:23 -08005980 rsp_els->d_id[0] = purex->s_id[0];
5981 rsp_els->d_id[1] = purex->s_id[1];
5982 rsp_els->d_id[2] = purex->s_id[2];
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005983
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07005984 rsp_els->control_flags = cpu_to_le16(EPD_ELS_ACC);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005985 rsp_els->rx_byte_count = 0;
Joe Carnuccio48792372020-02-12 13:44:25 -08005986 rsp_els->tx_byte_count = cpu_to_le32(rsp_payload_length);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005987
5988 put_unaligned_le64(rsp_payload_dma, &rsp_els->tx_address);
5989 rsp_els->tx_len = rsp_els->tx_byte_count;
5990
5991 rsp_els->rx_address = 0;
5992 rsp_els->rx_len = 0;
5993
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005994 /* Prepare Response Payload */
5995 rsp_payload->hdr.cmd = cpu_to_be32(0x2 << 24); /* LS_ACC */
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07005996 rsp_payload->hdr.len = cpu_to_be32(le32_to_cpu(rsp_els->tx_byte_count) -
5997 sizeof(rsp_payload->hdr));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005998
5999 /* Link service Request Info Descriptor */
6000 rsp_payload->ls_req_info_desc.desc_tag = cpu_to_be32(0x1);
6001 rsp_payload->ls_req_info_desc.desc_len =
6002 cpu_to_be32(RDP_DESC_LEN(rsp_payload->ls_req_info_desc));
6003 rsp_payload->ls_req_info_desc.req_payload_word_0 =
6004 cpu_to_be32p((uint32_t *)purex->els_frame_payload);
6005
6006 /* Link service Request Info Descriptor 2 */
6007 rsp_payload->ls_req_info_desc2.desc_tag = cpu_to_be32(0x1);
6008 rsp_payload->ls_req_info_desc2.desc_len =
6009 cpu_to_be32(RDP_DESC_LEN(rsp_payload->ls_req_info_desc2));
6010 rsp_payload->ls_req_info_desc2.req_payload_word_0 =
6011 cpu_to_be32p((uint32_t *)purex->els_frame_payload);
6012
Quinn Tran770538c2020-02-26 14:40:16 -08006013
6014 rsp_payload->sfp_diag_desc.desc_tag = cpu_to_be32(0x10000);
6015 rsp_payload->sfp_diag_desc.desc_len =
6016 cpu_to_be32(RDP_DESC_LEN(rsp_payload->sfp_diag_desc));
6017
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006018 if (sfp) {
6019 /* SFP Flags */
6020 memset(sfp, 0, SFP_RTDI_LEN);
6021 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa0, 0x7, 2, 0);
6022 if (!rval) {
6023 /* SFP Flags bits 3-0: Port Tx Laser Type */
6024 if (sfp[0] & BIT_2 || sfp[1] & (BIT_6|BIT_5))
6025 sfp_flags |= BIT_0; /* short wave */
6026 else if (sfp[0] & BIT_1)
6027 sfp_flags |= BIT_1; /* long wave 1310nm */
6028 else if (sfp[1] & BIT_4)
6029 sfp_flags |= BIT_1|BIT_0; /* long wave 1550nm */
6030 }
6031
6032 /* SFP Type */
6033 memset(sfp, 0, SFP_RTDI_LEN);
6034 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa0, 0x0, 1, 0);
6035 if (!rval) {
6036 sfp_flags |= BIT_4; /* optical */
6037 if (sfp[0] == 0x3)
6038 sfp_flags |= BIT_6; /* sfp+ */
6039 }
6040
Quinn Tran770538c2020-02-26 14:40:16 -08006041 rsp_payload->sfp_diag_desc.sfp_flags = cpu_to_be16(sfp_flags);
6042
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006043 /* SFP Diagnostics */
6044 memset(sfp, 0, SFP_RTDI_LEN);
6045 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa2, 0x60, 10, 0);
Quinn Tran770538c2020-02-26 14:40:16 -08006046 if (!rval) {
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006047 __be16 *trx = (__force __be16 *)sfp; /* already be16 */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006048 rsp_payload->sfp_diag_desc.temperature = trx[0];
6049 rsp_payload->sfp_diag_desc.vcc = trx[1];
6050 rsp_payload->sfp_diag_desc.tx_bias = trx[2];
6051 rsp_payload->sfp_diag_desc.tx_power = trx[3];
6052 rsp_payload->sfp_diag_desc.rx_power = trx[4];
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006053 }
6054 }
6055
6056 /* Port Speed Descriptor */
6057 rsp_payload->port_speed_desc.desc_tag = cpu_to_be32(0x10001);
6058 rsp_payload->port_speed_desc.desc_len =
6059 cpu_to_be32(RDP_DESC_LEN(rsp_payload->port_speed_desc));
6060 rsp_payload->port_speed_desc.speed_capab = cpu_to_be16(
Quinn Trand68930b2020-09-03 21:51:20 -07006061 qla25xx_fdmi_port_speed_capability(ha));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006062 rsp_payload->port_speed_desc.operating_speed = cpu_to_be16(
Quinn Trand68930b2020-09-03 21:51:20 -07006063 qla25xx_fdmi_port_speed_currently(ha));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006064
Quinn Tran770538c2020-02-26 14:40:16 -08006065 /* Link Error Status Descriptor */
6066 rsp_payload->ls_err_desc.desc_tag = cpu_to_be32(0x10002);
6067 rsp_payload->ls_err_desc.desc_len =
6068 cpu_to_be32(RDP_DESC_LEN(rsp_payload->ls_err_desc));
6069
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006070 if (stat) {
6071 rval = qla24xx_get_isp_stats(vha, stat, stat_dma, 0);
6072 if (!rval) {
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006073 rsp_payload->ls_err_desc.link_fail_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006074 cpu_to_be32(le32_to_cpu(stat->link_fail_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006075 rsp_payload->ls_err_desc.loss_sync_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006076 cpu_to_be32(le32_to_cpu(stat->loss_sync_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006077 rsp_payload->ls_err_desc.loss_sig_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006078 cpu_to_be32(le32_to_cpu(stat->loss_sig_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006079 rsp_payload->ls_err_desc.prim_seq_err_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006080 cpu_to_be32(le32_to_cpu(stat->prim_seq_err_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006081 rsp_payload->ls_err_desc.inval_xmit_word_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006082 cpu_to_be32(le32_to_cpu(stat->inval_xmit_word_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006083 rsp_payload->ls_err_desc.inval_crc_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006084 cpu_to_be32(le32_to_cpu(stat->inval_crc_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006085 rsp_payload->ls_err_desc.pn_port_phy_type |= BIT_6;
6086 }
6087 }
6088
6089 /* Portname Descriptor */
6090 rsp_payload->port_name_diag_desc.desc_tag = cpu_to_be32(0x10003);
6091 rsp_payload->port_name_diag_desc.desc_len =
6092 cpu_to_be32(RDP_DESC_LEN(rsp_payload->port_name_diag_desc));
6093 memcpy(rsp_payload->port_name_diag_desc.WWNN,
6094 vha->node_name,
6095 sizeof(rsp_payload->port_name_diag_desc.WWNN));
6096 memcpy(rsp_payload->port_name_diag_desc.WWPN,
6097 vha->port_name,
6098 sizeof(rsp_payload->port_name_diag_desc.WWPN));
6099
6100 /* F-Port Portname Descriptor */
6101 rsp_payload->port_name_direct_desc.desc_tag = cpu_to_be32(0x10003);
6102 rsp_payload->port_name_direct_desc.desc_len =
6103 cpu_to_be32(RDP_DESC_LEN(rsp_payload->port_name_direct_desc));
6104 memcpy(rsp_payload->port_name_direct_desc.WWNN,
6105 vha->fabric_node_name,
6106 sizeof(rsp_payload->port_name_direct_desc.WWNN));
6107 memcpy(rsp_payload->port_name_direct_desc.WWPN,
6108 vha->fabric_port_name,
6109 sizeof(rsp_payload->port_name_direct_desc.WWPN));
6110
Quinn Tran770538c2020-02-26 14:40:16 -08006111 /* Bufer Credit Descriptor */
6112 rsp_payload->buffer_credit_desc.desc_tag = cpu_to_be32(0x10006);
6113 rsp_payload->buffer_credit_desc.desc_len =
6114 cpu_to_be32(RDP_DESC_LEN(rsp_payload->buffer_credit_desc));
6115 rsp_payload->buffer_credit_desc.fcport_b2b = 0;
6116 rsp_payload->buffer_credit_desc.attached_fcport_b2b = cpu_to_be32(0);
6117 rsp_payload->buffer_credit_desc.fcport_rtt = cpu_to_be32(0);
6118
Quinn Tran44f5a372020-09-29 03:21:47 -07006119 if (ha->flags.plogi_template_valid) {
6120 uint32_t tmp =
6121 be16_to_cpu(ha->plogi_els_payld.fl_csp.sp_bb_cred);
6122 rsp_payload->buffer_credit_desc.fcport_b2b = cpu_to_be32(tmp);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006123 }
6124
Joe Carnuccio48792372020-02-12 13:44:25 -08006125 if (rsp_payload_length < sizeof(*rsp_payload))
6126 goto send;
6127
Quinn Tran770538c2020-02-26 14:40:16 -08006128 /* Optical Element Descriptor, Temperature */
6129 rsp_payload->optical_elmt_desc[0].desc_tag = cpu_to_be32(0x10007);
6130 rsp_payload->optical_elmt_desc[0].desc_len =
6131 cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6132 /* Optical Element Descriptor, Voltage */
6133 rsp_payload->optical_elmt_desc[1].desc_tag = cpu_to_be32(0x10007);
6134 rsp_payload->optical_elmt_desc[1].desc_len =
6135 cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6136 /* Optical Element Descriptor, Tx Bias Current */
6137 rsp_payload->optical_elmt_desc[2].desc_tag = cpu_to_be32(0x10007);
6138 rsp_payload->optical_elmt_desc[2].desc_len =
6139 cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6140 /* Optical Element Descriptor, Tx Power */
6141 rsp_payload->optical_elmt_desc[3].desc_tag = cpu_to_be32(0x10007);
6142 rsp_payload->optical_elmt_desc[3].desc_len =
6143 cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6144 /* Optical Element Descriptor, Rx Power */
6145 rsp_payload->optical_elmt_desc[4].desc_tag = cpu_to_be32(0x10007);
6146 rsp_payload->optical_elmt_desc[4].desc_len =
6147 cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6148
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006149 if (sfp) {
6150 memset(sfp, 0, SFP_RTDI_LEN);
6151 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa2, 0, 64, 0);
6152 if (!rval) {
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006153 __be16 *trx = (__force __be16 *)sfp; /* already be16 */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006154
6155 /* Optical Element Descriptor, Temperature */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006156 rsp_payload->optical_elmt_desc[0].high_alarm = trx[0];
6157 rsp_payload->optical_elmt_desc[0].low_alarm = trx[1];
6158 rsp_payload->optical_elmt_desc[0].high_warn = trx[2];
6159 rsp_payload->optical_elmt_desc[0].low_warn = trx[3];
6160 rsp_payload->optical_elmt_desc[0].element_flags =
6161 cpu_to_be32(1 << 28);
6162
6163 /* Optical Element Descriptor, Voltage */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006164 rsp_payload->optical_elmt_desc[1].high_alarm = trx[4];
6165 rsp_payload->optical_elmt_desc[1].low_alarm = trx[5];
6166 rsp_payload->optical_elmt_desc[1].high_warn = trx[6];
6167 rsp_payload->optical_elmt_desc[1].low_warn = trx[7];
6168 rsp_payload->optical_elmt_desc[1].element_flags =
6169 cpu_to_be32(2 << 28);
6170
6171 /* Optical Element Descriptor, Tx Bias Current */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006172 rsp_payload->optical_elmt_desc[2].high_alarm = trx[8];
6173 rsp_payload->optical_elmt_desc[2].low_alarm = trx[9];
6174 rsp_payload->optical_elmt_desc[2].high_warn = trx[10];
6175 rsp_payload->optical_elmt_desc[2].low_warn = trx[11];
6176 rsp_payload->optical_elmt_desc[2].element_flags =
6177 cpu_to_be32(3 << 28);
6178
6179 /* Optical Element Descriptor, Tx Power */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006180 rsp_payload->optical_elmt_desc[3].high_alarm = trx[12];
6181 rsp_payload->optical_elmt_desc[3].low_alarm = trx[13];
6182 rsp_payload->optical_elmt_desc[3].high_warn = trx[14];
6183 rsp_payload->optical_elmt_desc[3].low_warn = trx[15];
6184 rsp_payload->optical_elmt_desc[3].element_flags =
6185 cpu_to_be32(4 << 28);
6186
6187 /* Optical Element Descriptor, Rx Power */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006188 rsp_payload->optical_elmt_desc[4].high_alarm = trx[16];
6189 rsp_payload->optical_elmt_desc[4].low_alarm = trx[17];
6190 rsp_payload->optical_elmt_desc[4].high_warn = trx[18];
6191 rsp_payload->optical_elmt_desc[4].low_warn = trx[19];
6192 rsp_payload->optical_elmt_desc[4].element_flags =
6193 cpu_to_be32(5 << 28);
6194 }
6195
6196 memset(sfp, 0, SFP_RTDI_LEN);
6197 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa2, 112, 64, 0);
6198 if (!rval) {
6199 /* Temperature high/low alarm/warning */
6200 rsp_payload->optical_elmt_desc[0].element_flags |=
6201 cpu_to_be32(
6202 (sfp[0] >> 7 & 1) << 3 |
6203 (sfp[0] >> 6 & 1) << 2 |
6204 (sfp[4] >> 7 & 1) << 1 |
6205 (sfp[4] >> 6 & 1) << 0);
6206
6207 /* Voltage high/low alarm/warning */
6208 rsp_payload->optical_elmt_desc[1].element_flags |=
6209 cpu_to_be32(
6210 (sfp[0] >> 5 & 1) << 3 |
6211 (sfp[0] >> 4 & 1) << 2 |
6212 (sfp[4] >> 5 & 1) << 1 |
6213 (sfp[4] >> 4 & 1) << 0);
6214
6215 /* Tx Bias Current high/low alarm/warning */
6216 rsp_payload->optical_elmt_desc[2].element_flags |=
6217 cpu_to_be32(
6218 (sfp[0] >> 3 & 1) << 3 |
6219 (sfp[0] >> 2 & 1) << 2 |
6220 (sfp[4] >> 3 & 1) << 1 |
6221 (sfp[4] >> 2 & 1) << 0);
6222
6223 /* Tx Power high/low alarm/warning */
6224 rsp_payload->optical_elmt_desc[3].element_flags |=
6225 cpu_to_be32(
6226 (sfp[0] >> 1 & 1) << 3 |
6227 (sfp[0] >> 0 & 1) << 2 |
6228 (sfp[4] >> 1 & 1) << 1 |
6229 (sfp[4] >> 0 & 1) << 0);
6230
6231 /* Rx Power high/low alarm/warning */
6232 rsp_payload->optical_elmt_desc[4].element_flags |=
6233 cpu_to_be32(
6234 (sfp[1] >> 7 & 1) << 3 |
6235 (sfp[1] >> 6 & 1) << 2 |
6236 (sfp[5] >> 7 & 1) << 1 |
6237 (sfp[5] >> 6 & 1) << 0);
6238 }
6239 }
6240
Quinn Tran770538c2020-02-26 14:40:16 -08006241 /* Optical Product Data Descriptor */
6242 rsp_payload->optical_prod_desc.desc_tag = cpu_to_be32(0x10008);
6243 rsp_payload->optical_prod_desc.desc_len =
6244 cpu_to_be32(RDP_DESC_LEN(rsp_payload->optical_prod_desc));
6245
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006246 if (sfp) {
6247 memset(sfp, 0, SFP_RTDI_LEN);
6248 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa0, 20, 64, 0);
6249 if (!rval) {
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006250 memcpy(rsp_payload->optical_prod_desc.vendor_name,
6251 sfp + 0,
6252 sizeof(rsp_payload->optical_prod_desc.vendor_name));
6253 memcpy(rsp_payload->optical_prod_desc.part_number,
6254 sfp + 20,
6255 sizeof(rsp_payload->optical_prod_desc.part_number));
6256 memcpy(rsp_payload->optical_prod_desc.revision,
6257 sfp + 36,
6258 sizeof(rsp_payload->optical_prod_desc.revision));
6259 memcpy(rsp_payload->optical_prod_desc.serial_number,
6260 sfp + 48,
6261 sizeof(rsp_payload->optical_prod_desc.serial_number));
6262 }
6263
6264 memset(sfp, 0, SFP_RTDI_LEN);
6265 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa0, 84, 8, 0);
6266 if (!rval) {
6267 memcpy(rsp_payload->optical_prod_desc.date,
6268 sfp + 0,
6269 sizeof(rsp_payload->optical_prod_desc.date));
6270 }
6271 }
6272
6273send:
6274 ql_dbg(ql_dbg_init, vha, 0x0183,
6275 "Sending ELS Response to RDP Request...\n");
6276 ql_dbg(ql_dbg_init + ql_dbg_verbose, vha, 0x0184,
6277 "-------- ELS RSP -------\n");
6278 ql_dump_buffer(ql_dbg_init + ql_dbg_verbose, vha, 0x0185,
Bart Van Asscheab053c02020-05-18 14:17:09 -07006279 rsp_els, sizeof(*rsp_els));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006280 ql_dbg(ql_dbg_init + ql_dbg_verbose, vha, 0x0186,
6281 "-------- ELS RSP PAYLOAD -------\n");
6282 ql_dump_buffer(ql_dbg_init + ql_dbg_verbose, vha, 0x0187,
Bart Van Asscheab053c02020-05-18 14:17:09 -07006283 rsp_payload, rsp_payload_length);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006284
6285 rval = qla2x00_issue_iocb(vha, rsp_els, rsp_els_dma, 0);
6286
Joe Carnuccio09e382b2020-02-12 13:44:23 -08006287 if (rval) {
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006288 ql_log(ql_log_warn, vha, 0x0188,
Joe Carnuccio09e382b2020-02-12 13:44:23 -08006289 "%s: iocb failed to execute -> %x\n", __func__, rval);
6290 } else if (rsp_els->comp_status) {
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006291 ql_log(ql_log_warn, vha, 0x0189,
Joe Carnuccio09e382b2020-02-12 13:44:23 -08006292 "%s: iocb failed to complete -> completion=%#x subcode=(%#x,%#x)\n",
6293 __func__, rsp_els->comp_status,
6294 rsp_els->error_subcode_1, rsp_els->error_subcode_2);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006295 } else {
6296 ql_dbg(ql_dbg_init, vha, 0x018a, "%s: done.\n", __func__);
6297 }
6298
6299dealloc:
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006300 if (stat)
6301 dma_free_coherent(&ha->pdev->dev, sizeof(*stat),
6302 stat, stat_dma);
6303 if (sfp)
6304 dma_free_coherent(&ha->pdev->dev, SFP_RTDI_LEN,
6305 sfp, sfp_dma);
6306 if (rsp_payload)
6307 dma_free_coherent(&ha->pdev->dev, sizeof(*rsp_payload),
6308 rsp_payload, rsp_payload_dma);
6309 if (rsp_els)
6310 dma_free_coherent(&ha->pdev->dev, sizeof(*rsp_els),
6311 rsp_els, rsp_els_dma);
Joe Carnuccio576bfde2020-02-12 13:44:24 -08006312}
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006313
Shyam Sundar62e9dd12020-06-30 03:22:28 -07006314void
6315qla24xx_free_purex_item(struct purex_item *item)
6316{
6317 if (item == &item->vha->default_item)
6318 memset(&item->vha->default_item, 0, sizeof(struct purex_item));
6319 else
6320 kfree(item);
6321}
6322
Joe Carnuccio576bfde2020-02-12 13:44:24 -08006323void qla24xx_process_purex_list(struct purex_list *list)
6324{
6325 struct list_head head = LIST_HEAD_INIT(head);
6326 struct purex_item *item, *next;
6327 ulong flags;
6328
6329 spin_lock_irqsave(&list->lock, flags);
6330 list_splice_init(&list->head, &head);
6331 spin_unlock_irqrestore(&list->lock, flags);
6332
6333 list_for_each_entry_safe(item, next, &head, list) {
6334 list_del(&item->list);
Shyam Sundar62e9dd12020-06-30 03:22:28 -07006335 item->process_item(item->vha, item);
6336 qla24xx_free_purex_item(item);
Joe Carnuccio576bfde2020-02-12 13:44:24 -08006337 }
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006338}
6339
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01006340/*
6341 * Context: task, can sleep
6342 */
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006343void
6344qla83xx_idc_unlock(scsi_qla_host_t *base_vha, uint16_t requester_id)
6345{
Bart Van Assche5897cb22015-06-04 15:57:20 -07006346#if 0
6347 uint16_t options = (requester_id << 15) | BIT_7;
6348#endif
6349 uint16_t retry;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006350 uint32_t data;
6351 struct qla_hw_data *ha = base_vha->hw;
6352
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01006353 might_sleep();
6354
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006355 /* IDC-unlock implementation using driver-unlock/lock-id
6356 * remote registers
6357 */
6358 retry = 0;
6359retry_unlock:
6360 if (qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCKID, &data)
6361 == QLA_SUCCESS) {
6362 if (data == ha->portnum) {
6363 qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_UNLOCK, &data);
6364 /* Clearing lock-id by setting 0xff */
6365 qla83xx_wr_reg(base_vha, QLA83XX_DRIVER_LOCKID, 0xff);
6366 } else if (retry < 10) {
6367 /* SV: XXX: IDC unlock retrying needed here? */
6368
6369 /* Retry for IDC-unlock */
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01006370 msleep(QLA83XX_WAIT_LOGIC_MS);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006371 retry++;
6372 ql_dbg(ql_dbg_p3p, base_vha, 0xb064,
Colin Ian Kingee6a8772016-08-28 12:24:48 +01006373 "Failed to release IDC lock, retrying=%d\n", retry);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006374 goto retry_unlock;
6375 }
6376 } else if (retry < 10) {
6377 /* Retry for IDC-unlock */
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01006378 msleep(QLA83XX_WAIT_LOGIC_MS);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006379 retry++;
6380 ql_dbg(ql_dbg_p3p, base_vha, 0xb065,
Colin Ian Kingee6a8772016-08-28 12:24:48 +01006381 "Failed to read drv-lockid, retrying=%d\n", retry);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006382 goto retry_unlock;
6383 }
6384
6385 return;
6386
Bart Van Assche5897cb22015-06-04 15:57:20 -07006387#if 0
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006388 /* XXX: IDC-unlock implementation using access-control mbx */
6389 retry = 0;
6390retry_unlock2:
6391 if (qla83xx_access_control(base_vha, options, 0, 0, NULL)) {
6392 if (retry < 10) {
6393 /* Retry for IDC-unlock */
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01006394 msleep(QLA83XX_WAIT_LOGIC_MS);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006395 retry++;
6396 ql_dbg(ql_dbg_p3p, base_vha, 0xb066,
Colin Ian Kingee6a8772016-08-28 12:24:48 +01006397 "Failed to release IDC lock, retrying=%d\n", retry);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006398 goto retry_unlock2;
6399 }
6400 }
6401
6402 return;
Bart Van Assche5897cb22015-06-04 15:57:20 -07006403#endif
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006404}
6405
6406int
6407__qla83xx_set_drv_presence(scsi_qla_host_t *vha)
6408{
6409 int rval = QLA_SUCCESS;
6410 struct qla_hw_data *ha = vha->hw;
6411 uint32_t drv_presence;
6412
6413 rval = qla83xx_rd_reg(vha, QLA83XX_IDC_DRV_PRESENCE, &drv_presence);
6414 if (rval == QLA_SUCCESS) {
6415 drv_presence |= (1 << ha->portnum);
6416 rval = qla83xx_wr_reg(vha, QLA83XX_IDC_DRV_PRESENCE,
6417 drv_presence);
6418 }
6419
6420 return rval;
6421}
6422
6423int
6424qla83xx_set_drv_presence(scsi_qla_host_t *vha)
6425{
6426 int rval = QLA_SUCCESS;
6427
6428 qla83xx_idc_lock(vha, 0);
6429 rval = __qla83xx_set_drv_presence(vha);
6430 qla83xx_idc_unlock(vha, 0);
6431
6432 return rval;
6433}
6434
6435int
6436__qla83xx_clear_drv_presence(scsi_qla_host_t *vha)
6437{
6438 int rval = QLA_SUCCESS;
6439 struct qla_hw_data *ha = vha->hw;
6440 uint32_t drv_presence;
6441
6442 rval = qla83xx_rd_reg(vha, QLA83XX_IDC_DRV_PRESENCE, &drv_presence);
6443 if (rval == QLA_SUCCESS) {
6444 drv_presence &= ~(1 << ha->portnum);
6445 rval = qla83xx_wr_reg(vha, QLA83XX_IDC_DRV_PRESENCE,
6446 drv_presence);
6447 }
6448
6449 return rval;
6450}
6451
6452int
6453qla83xx_clear_drv_presence(scsi_qla_host_t *vha)
6454{
6455 int rval = QLA_SUCCESS;
6456
6457 qla83xx_idc_lock(vha, 0);
6458 rval = __qla83xx_clear_drv_presence(vha);
6459 qla83xx_idc_unlock(vha, 0);
6460
6461 return rval;
6462}
6463
Saurav Kashyapfa492632012-11-21 02:40:29 -05006464static void
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006465qla83xx_need_reset_handler(scsi_qla_host_t *vha)
6466{
6467 struct qla_hw_data *ha = vha->hw;
6468 uint32_t drv_ack, drv_presence;
6469 unsigned long ack_timeout;
6470
6471 /* Wait for IDC ACK from all functions (DRV-ACK == DRV-PRESENCE) */
6472 ack_timeout = jiffies + (ha->fcoe_reset_timeout * HZ);
6473 while (1) {
6474 qla83xx_rd_reg(vha, QLA83XX_IDC_DRIVER_ACK, &drv_ack);
6475 qla83xx_rd_reg(vha, QLA83XX_IDC_DRV_PRESENCE, &drv_presence);
Saurav Kashyap807fb6d2012-11-21 02:40:36 -05006476 if ((drv_ack & drv_presence) == drv_presence)
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006477 break;
6478
6479 if (time_after_eq(jiffies, ack_timeout)) {
6480 ql_log(ql_log_warn, vha, 0xb067,
6481 "RESET ACK TIMEOUT! drv_presence=0x%x "
6482 "drv_ack=0x%x\n", drv_presence, drv_ack);
6483 /*
6484 * The function(s) which did not ack in time are forced
6485 * to withdraw any further participation in the IDC
6486 * reset.
6487 */
6488 if (drv_ack != drv_presence)
6489 qla83xx_wr_reg(vha, QLA83XX_IDC_DRV_PRESENCE,
6490 drv_ack);
6491 break;
6492 }
6493
6494 qla83xx_idc_unlock(vha, 0);
6495 msleep(1000);
6496 qla83xx_idc_lock(vha, 0);
6497 }
6498
6499 qla83xx_wr_reg(vha, QLA83XX_IDC_DEV_STATE, QLA8XXX_DEV_COLD);
6500 ql_log(ql_log_info, vha, 0xb068, "HW State: COLD/RE-INIT.\n");
6501}
6502
Saurav Kashyapfa492632012-11-21 02:40:29 -05006503static int
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006504qla83xx_device_bootstrap(scsi_qla_host_t *vha)
6505{
6506 int rval = QLA_SUCCESS;
6507 uint32_t idc_control;
6508
6509 qla83xx_wr_reg(vha, QLA83XX_IDC_DEV_STATE, QLA8XXX_DEV_INITIALIZING);
6510 ql_log(ql_log_info, vha, 0xb069, "HW State: INITIALIZING.\n");
6511
6512 /* Clearing IDC-Control Graceful-Reset Bit before resetting f/w */
6513 __qla83xx_get_idc_control(vha, &idc_control);
6514 idc_control &= ~QLA83XX_IDC_GRACEFUL_RESET;
6515 __qla83xx_set_idc_control(vha, 0);
6516
6517 qla83xx_idc_unlock(vha, 0);
6518 rval = qla83xx_restart_nic_firmware(vha);
6519 qla83xx_idc_lock(vha, 0);
6520
6521 if (rval != QLA_SUCCESS) {
6522 ql_log(ql_log_fatal, vha, 0xb06a,
6523 "Failed to restart NIC f/w.\n");
6524 qla83xx_wr_reg(vha, QLA83XX_IDC_DEV_STATE, QLA8XXX_DEV_FAILED);
6525 ql_log(ql_log_info, vha, 0xb06b, "HW State: FAILED.\n");
6526 } else {
6527 ql_dbg(ql_dbg_p3p, vha, 0xb06c,
6528 "Success in restarting nic f/w.\n");
6529 qla83xx_wr_reg(vha, QLA83XX_IDC_DEV_STATE, QLA8XXX_DEV_READY);
6530 ql_log(ql_log_info, vha, 0xb06d, "HW State: READY.\n");
6531 }
6532
6533 return rval;
6534}
6535
6536/* Assumes idc_lock always held on entry */
6537int
6538qla83xx_idc_state_handler(scsi_qla_host_t *base_vha)
6539{
6540 struct qla_hw_data *ha = base_vha->hw;
6541 int rval = QLA_SUCCESS;
6542 unsigned long dev_init_timeout;
6543 uint32_t dev_state;
6544
6545 /* Wait for MAX-INIT-TIMEOUT for the device to go ready */
6546 dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout * HZ);
6547
6548 while (1) {
6549
6550 if (time_after_eq(jiffies, dev_init_timeout)) {
6551 ql_log(ql_log_warn, base_vha, 0xb06e,
6552 "Initialization TIMEOUT!\n");
6553 /* Init timeout. Disable further NIC Core
6554 * communication.
6555 */
6556 qla83xx_wr_reg(base_vha, QLA83XX_IDC_DEV_STATE,
6557 QLA8XXX_DEV_FAILED);
6558 ql_log(ql_log_info, base_vha, 0xb06f,
6559 "HW State: FAILED.\n");
6560 }
6561
6562 qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE, &dev_state);
6563 switch (dev_state) {
6564 case QLA8XXX_DEV_READY:
6565 if (ha->flags.nic_core_reset_owner)
6566 qla83xx_idc_audit(base_vha,
6567 IDC_AUDIT_COMPLETION);
6568 ha->flags.nic_core_reset_owner = 0;
6569 ql_dbg(ql_dbg_p3p, base_vha, 0xb070,
6570 "Reset_owner reset by 0x%x.\n",
6571 ha->portnum);
6572 goto exit;
6573 case QLA8XXX_DEV_COLD:
6574 if (ha->flags.nic_core_reset_owner)
6575 rval = qla83xx_device_bootstrap(base_vha);
6576 else {
6577 /* Wait for AEN to change device-state */
6578 qla83xx_idc_unlock(base_vha, 0);
6579 msleep(1000);
6580 qla83xx_idc_lock(base_vha, 0);
6581 }
6582 break;
6583 case QLA8XXX_DEV_INITIALIZING:
6584 /* Wait for AEN to change device-state */
6585 qla83xx_idc_unlock(base_vha, 0);
6586 msleep(1000);
6587 qla83xx_idc_lock(base_vha, 0);
6588 break;
6589 case QLA8XXX_DEV_NEED_RESET:
6590 if (!ql2xdontresethba && ha->flags.nic_core_reset_owner)
6591 qla83xx_need_reset_handler(base_vha);
6592 else {
6593 /* Wait for AEN to change device-state */
6594 qla83xx_idc_unlock(base_vha, 0);
6595 msleep(1000);
6596 qla83xx_idc_lock(base_vha, 0);
6597 }
6598 /* reset timeout value after need reset handler */
6599 dev_init_timeout = jiffies +
6600 (ha->fcoe_dev_init_timeout * HZ);
6601 break;
6602 case QLA8XXX_DEV_NEED_QUIESCENT:
6603 /* XXX: DEBUG for now */
6604 qla83xx_idc_unlock(base_vha, 0);
6605 msleep(1000);
6606 qla83xx_idc_lock(base_vha, 0);
6607 break;
6608 case QLA8XXX_DEV_QUIESCENT:
6609 /* XXX: DEBUG for now */
6610 if (ha->flags.quiesce_owner)
6611 goto exit;
6612
6613 qla83xx_idc_unlock(base_vha, 0);
6614 msleep(1000);
6615 qla83xx_idc_lock(base_vha, 0);
6616 dev_init_timeout = jiffies +
6617 (ha->fcoe_dev_init_timeout * HZ);
6618 break;
6619 case QLA8XXX_DEV_FAILED:
6620 if (ha->flags.nic_core_reset_owner)
6621 qla83xx_idc_audit(base_vha,
6622 IDC_AUDIT_COMPLETION);
6623 ha->flags.nic_core_reset_owner = 0;
6624 __qla83xx_clear_drv_presence(base_vha);
6625 qla83xx_idc_unlock(base_vha, 0);
6626 qla8xxx_dev_failed_handler(base_vha);
6627 rval = QLA_FUNCTION_FAILED;
6628 qla83xx_idc_lock(base_vha, 0);
6629 goto exit;
6630 case QLA8XXX_BAD_VALUE:
6631 qla83xx_idc_unlock(base_vha, 0);
6632 msleep(1000);
6633 qla83xx_idc_lock(base_vha, 0);
6634 break;
6635 default:
6636 ql_log(ql_log_warn, base_vha, 0xb071,
Masanari Iidad939be32015-02-27 23:52:31 +09006637 "Unknown Device State: %x.\n", dev_state);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006638 qla83xx_idc_unlock(base_vha, 0);
6639 qla8xxx_dev_failed_handler(base_vha);
6640 rval = QLA_FUNCTION_FAILED;
6641 qla83xx_idc_lock(base_vha, 0);
6642 goto exit;
6643 }
6644 }
6645
6646exit:
6647 return rval;
6648}
6649
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006650void
6651qla2x00_disable_board_on_pci_error(struct work_struct *work)
6652{
6653 struct qla_hw_data *ha = container_of(work, struct qla_hw_data,
6654 board_disable);
6655 struct pci_dev *pdev = ha->pdev;
6656 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
6657
6658 ql_log(ql_log_warn, base_vha, 0x015b,
6659 "Disabling adapter.\n");
6660
Sawan Chandakefdb5762017-08-23 15:05:00 -07006661 if (!atomic_read(&pdev->enable_cnt)) {
6662 ql_log(ql_log_info, base_vha, 0xfffc,
6663 "PCI device disabled, no action req for PCI error=%lx\n",
6664 base_vha->pci_flags);
6665 return;
6666 }
6667
Martin Wilck856e1522020-04-21 22:46:20 +02006668 /*
6669 * if UNLOADING flag is already set, then continue unload,
6670 * where it was set first.
6671 */
6672 if (test_and_set_bit(UNLOADING, &base_vha->dpc_flags))
6673 return;
Quinn Tran726b8542017-01-19 22:28:00 -08006674
Martin Wilck856e1522020-04-21 22:46:20 +02006675 qla2x00_wait_for_sess_deletion(base_vha);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006676
6677 qla2x00_delete_all_vps(ha, base_vha);
6678
6679 qla2x00_abort_all_cmds(base_vha, DID_NO_CONNECT << 16);
6680
6681 qla2x00_dfs_remove(base_vha);
6682
6683 qla84xx_put_chip(base_vha);
6684
6685 if (base_vha->timer_active)
6686 qla2x00_stop_timer(base_vha);
6687
6688 base_vha->flags.online = 0;
6689
6690 qla2x00_destroy_deferred_work(ha);
6691
6692 /*
6693 * Do not try to stop beacon blink as it will issue a mailbox
6694 * command.
6695 */
6696 qla2x00_free_sysfs_attr(base_vha, false);
6697
6698 fc_remove_host(base_vha->host);
6699
6700 scsi_remove_host(base_vha->host);
6701
6702 base_vha->flags.init_done = 0;
6703 qla25xx_delete_queues(base_vha);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006704 qla2x00_free_fcports(base_vha);
Quinn Tran093df732016-12-12 14:40:09 -08006705 qla2x00_free_irqs(base_vha);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006706 qla2x00_mem_free(ha);
6707 qla82xx_md_free(base_vha);
6708 qla2x00_free_queues(ha);
6709
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006710 qla2x00_unmap_iobases(ha);
6711
6712 pci_release_selected_regions(ha->pdev, ha->bars);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006713 pci_disable_pcie_error_reporting(pdev);
6714 pci_disable_device(pdev);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006715
Joe Lawrencebeb9e312014-08-26 17:12:14 -04006716 /*
6717 * Let qla2x00_remove_one cleanup qla_hw_data on device removal.
6718 */
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006719}
6720
Linus Torvalds1da177e2005-04-16 15:20:36 -07006721/**************************************************************************
6722* qla2x00_do_dpc
6723* This kernel thread is a task that is schedule by the interrupt handler
6724* to perform the background processing for interrupts.
6725*
6726* Notes:
6727* This task always run in the context of a kernel thread. It
6728* is kick-off by the driver's detect code and starts up
6729* up one per adapter. It immediately goes to sleep and waits for
6730* some fibre event. When either the interrupt handler or
6731* the timer routine detects a event it will one of the task
6732* bits then wake us up.
6733**************************************************************************/
6734static int
6735qla2x00_do_dpc(void *data)
6736{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006737 scsi_qla_host_t *base_vha;
6738 struct qla_hw_data *ha;
Michael Hernandezd7459522016-12-12 14:40:07 -08006739 uint32_t online;
6740 struct qla_qpair *qpair;
Seokmann Ju99363ef2008-01-31 12:33:51 -08006741
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006742 ha = (struct qla_hw_data *)data;
6743 base_vha = pci_get_drvdata(ha->pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006744
Dongsheng Yang8698a742014-03-11 18:09:12 +08006745 set_user_nice(current, MIN_NICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006746
James Bottomley563585e2011-01-27 16:12:37 -05006747 set_current_state(TASK_INTERRUPTIBLE);
Christoph Hellwig39a11242006-02-14 18:46:22 +01006748 while (!kthread_should_stop()) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006749 ql_dbg(ql_dbg_dpc, base_vha, 0x4000,
6750 "DPC handler sleeping.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006751
Christoph Hellwig39a11242006-02-14 18:46:22 +01006752 schedule();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006753
Quinn Tranf7a0ed472021-03-29 01:52:25 -07006754 if (test_and_clear_bit(DO_EEH_RECOVERY, &base_vha->dpc_flags))
6755 qla_pci_set_eeh_busy(base_vha);
6756
Andrew Vasquezc142caf2011-11-18 09:03:10 -08006757 if (!base_vha->flags.init_done || ha->flags.mbox_busy)
6758 goto end_loop;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006759
Andrew Vasquez85880802009-12-15 21:29:46 -08006760 if (ha->flags.eeh_busy) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006761 ql_dbg(ql_dbg_dpc, base_vha, 0x4003,
6762 "eeh_busy=%d.\n", ha->flags.eeh_busy);
Andrew Vasquezc142caf2011-11-18 09:03:10 -08006763 goto end_loop;
Andrew Vasquez85880802009-12-15 21:29:46 -08006764 }
6765
Linus Torvalds1da177e2005-04-16 15:20:36 -07006766 ha->dpc_active = 1;
6767
Saurav Kashyap5f28d2d2012-05-15 14:34:15 -04006768 ql_dbg(ql_dbg_dpc + ql_dbg_verbose, base_vha, 0x4001,
6769 "DPC handler waking up, dpc_flags=0x%lx.\n",
6770 base_vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006771
Joe Carnuccioa29b3dd2016-07-06 11:14:19 -04006772 if (test_bit(UNLOADING, &base_vha->dpc_flags))
6773 break;
6774
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04006775 if (IS_P3P_TYPE(ha)) {
6776 if (IS_QLA8044(ha)) {
6777 if (test_and_clear_bit(ISP_UNRECOVERABLE,
6778 &base_vha->dpc_flags)) {
6779 qla8044_idc_lock(ha);
6780 qla8044_wr_direct(base_vha,
6781 QLA8044_CRB_DEV_STATE_INDEX,
6782 QLA8XXX_DEV_FAILED);
6783 qla8044_idc_unlock(ha);
6784 ql_log(ql_log_info, base_vha, 0x4004,
6785 "HW State: FAILED.\n");
6786 qla8044_device_state_handler(base_vha);
6787 continue;
6788 }
6789
6790 } else {
6791 if (test_and_clear_bit(ISP_UNRECOVERABLE,
6792 &base_vha->dpc_flags)) {
6793 qla82xx_idc_lock(ha);
6794 qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
6795 QLA8XXX_DEV_FAILED);
6796 qla82xx_idc_unlock(ha);
6797 ql_log(ql_log_info, base_vha, 0x0151,
6798 "HW State: FAILED.\n");
6799 qla82xx_device_state_handler(base_vha);
6800 continue;
6801 }
Giridhar Malavalia9083012010-04-12 17:59:55 -07006802 }
6803
6804 if (test_and_clear_bit(FCOE_CTX_RESET_NEEDED,
6805 &base_vha->dpc_flags)) {
6806
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006807 ql_dbg(ql_dbg_dpc, base_vha, 0x4005,
6808 "FCoE context reset scheduled.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07006809 if (!(test_and_set_bit(ABORT_ISP_ACTIVE,
6810 &base_vha->dpc_flags))) {
6811 if (qla82xx_fcoe_ctx_reset(base_vha)) {
6812 /* FCoE-ctx reset failed.
6813 * Escalate to chip-reset
6814 */
6815 set_bit(ISP_ABORT_NEEDED,
6816 &base_vha->dpc_flags);
6817 }
6818 clear_bit(ABORT_ISP_ACTIVE,
6819 &base_vha->dpc_flags);
6820 }
6821
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006822 ql_dbg(ql_dbg_dpc, base_vha, 0x4006,
6823 "FCoE context reset end.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07006824 }
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04006825 } else if (IS_QLAFX00(ha)) {
6826 if (test_and_clear_bit(ISP_UNRECOVERABLE,
6827 &base_vha->dpc_flags)) {
6828 ql_dbg(ql_dbg_dpc, base_vha, 0x4020,
6829 "Firmware Reset Recovery\n");
6830 if (qlafx00_reset_initialize(base_vha)) {
6831 /* Failed. Abort isp later. */
6832 if (!test_bit(UNLOADING,
Dan Carpenterf92f82d2014-05-05 12:47:57 +03006833 &base_vha->dpc_flags)) {
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04006834 set_bit(ISP_UNRECOVERABLE,
6835 &base_vha->dpc_flags);
6836 ql_dbg(ql_dbg_dpc, base_vha,
6837 0x4021,
6838 "Reset Recovery Failed\n");
Dan Carpenterf92f82d2014-05-05 12:47:57 +03006839 }
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04006840 }
6841 }
6842
6843 if (test_and_clear_bit(FX00_TARGET_SCAN,
6844 &base_vha->dpc_flags)) {
6845 ql_dbg(ql_dbg_dpc, base_vha, 0x4022,
6846 "ISPFx00 Target Scan scheduled\n");
6847 if (qlafx00_rescan_isp(base_vha)) {
6848 if (!test_bit(UNLOADING,
6849 &base_vha->dpc_flags))
6850 set_bit(ISP_UNRECOVERABLE,
6851 &base_vha->dpc_flags);
6852 ql_dbg(ql_dbg_dpc, base_vha, 0x401e,
6853 "ISPFx00 Target Scan Failed\n");
6854 }
6855 ql_dbg(ql_dbg_dpc, base_vha, 0x401f,
6856 "ISPFx00 Target Scan End\n");
6857 }
Armen Baloyane8f5e952013-10-30 03:38:17 -04006858 if (test_and_clear_bit(FX00_HOST_INFO_RESEND,
6859 &base_vha->dpc_flags)) {
6860 ql_dbg(ql_dbg_dpc, base_vha, 0x4023,
6861 "ISPFx00 Host Info resend scheduled\n");
6862 qlafx00_fx_disc(base_vha,
6863 &base_vha->hw->mr.fcport,
6864 FXDISC_REG_HOST_INFO);
6865 }
Giridhar Malavalia9083012010-04-12 17:59:55 -07006866 }
6867
Quinn Trane4e3a2c2017-08-23 15:05:07 -07006868 if (test_and_clear_bit(DETECT_SFP_CHANGE,
Andrew Vasquezb0f18ee2020-02-26 14:40:13 -08006869 &base_vha->dpc_flags)) {
6870 /* Semantic:
6871 * - NO-OP -- await next ISP-ABORT. Preferred method
6872 * to minimize disruptions that will occur
6873 * when a forced chip-reset occurs.
6874 * - Force -- ISP-ABORT scheduled.
6875 */
6876 /* set_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags); */
Quinn Trane4e3a2c2017-08-23 15:05:07 -07006877 }
6878
Quinn Tranb08abbd2018-07-18 14:29:54 -07006879 if (test_and_clear_bit
6880 (ISP_ABORT_NEEDED, &base_vha->dpc_flags) &&
6881 !test_bit(UNLOADING, &base_vha->dpc_flags)) {
Quinn Tran93eca612018-08-31 11:24:37 -07006882 bool do_reset = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006883
Quinn Tran0645cb82018-09-11 10:18:18 -07006884 switch (base_vha->qlini_mode) {
Quinn Tran93eca612018-08-31 11:24:37 -07006885 case QLA2XXX_INI_MODE_ENABLED:
6886 break;
6887 case QLA2XXX_INI_MODE_DISABLED:
Quinn Tran0645cb82018-09-11 10:18:18 -07006888 if (!qla_tgt_mode_enabled(base_vha) &&
6889 !ha->flags.fw_started)
Quinn Tran93eca612018-08-31 11:24:37 -07006890 do_reset = false;
6891 break;
6892 case QLA2XXX_INI_MODE_DUAL:
Quinn Tran0645cb82018-09-11 10:18:18 -07006893 if (!qla_dual_mode_enabled(base_vha) &&
6894 !ha->flags.fw_started)
Quinn Tran93eca612018-08-31 11:24:37 -07006895 do_reset = false;
6896 break;
6897 default:
6898 break;
6899 }
6900
6901 if (do_reset && !(test_and_set_bit(ABORT_ISP_ACTIVE,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006902 &base_vha->dpc_flags))) {
Viacheslav Dubeykof8395442020-04-10 11:07:08 +03006903 base_vha->flags.online = 1;
Quinn Tran93eca612018-08-31 11:24:37 -07006904 ql_dbg(ql_dbg_dpc, base_vha, 0x4007,
6905 "ISP abort scheduled.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07006906 if (ha->isp_ops->abort_isp(base_vha)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006907 /* failed. retry later */
6908 set_bit(ISP_ABORT_NEEDED,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006909 &base_vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006910 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006911 clear_bit(ABORT_ISP_ACTIVE,
6912 &base_vha->dpc_flags);
Quinn Tran93eca612018-08-31 11:24:37 -07006913 ql_dbg(ql_dbg_dpc, base_vha, 0x4008,
6914 "ISP abort end.\n");
Seokmann Ju99363ef2008-01-31 12:33:51 -08006915 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006916 }
6917
Joe Carnuccio576bfde2020-02-12 13:44:24 -08006918 if (test_bit(PROCESS_PUREX_IOCB, &base_vha->dpc_flags)) {
6919 if (atomic_read(&base_vha->loop_state) == LOOP_READY) {
6920 qla24xx_process_purex_list
6921 (&base_vha->purex_list);
6922 clear_bit(PROCESS_PUREX_IOCB,
6923 &base_vha->dpc_flags);
6924 }
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006925 }
6926
David Jefferya394aac2012-11-21 02:39:54 -05006927 if (test_and_clear_bit(FCPORT_UPDATE_NEEDED,
6928 &base_vha->dpc_flags)) {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006929 qla2x00_update_fcports(base_vha);
Andrew Vasquezc9c5ced2008-07-24 08:31:49 -07006930 }
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08006931
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04006932 if (IS_QLAFX00(ha))
6933 goto loop_resync_check;
6934
Saurav Kashyap579d12b2010-12-21 16:00:14 -08006935 if (test_bit(ISP_QUIESCE_NEEDED, &base_vha->dpc_flags)) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006936 ql_dbg(ql_dbg_dpc, base_vha, 0x4009,
6937 "Quiescence mode scheduled.\n");
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04006938 if (IS_P3P_TYPE(ha)) {
6939 if (IS_QLA82XX(ha))
6940 qla82xx_device_state_handler(base_vha);
6941 if (IS_QLA8044(ha))
6942 qla8044_device_state_handler(base_vha);
Chad Dupuis8fcd6b82012-08-22 14:21:06 -04006943 clear_bit(ISP_QUIESCE_NEEDED,
6944 &base_vha->dpc_flags);
6945 if (!ha->flags.quiesce_owner) {
6946 qla2x00_perform_loop_resync(base_vha);
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04006947 if (IS_QLA82XX(ha)) {
6948 qla82xx_idc_lock(ha);
6949 qla82xx_clear_qsnt_ready(
6950 base_vha);
6951 qla82xx_idc_unlock(ha);
6952 } else if (IS_QLA8044(ha)) {
6953 qla8044_idc_lock(ha);
6954 qla8044_clear_qsnt_ready(
6955 base_vha);
6956 qla8044_idc_unlock(ha);
6957 }
Chad Dupuis8fcd6b82012-08-22 14:21:06 -04006958 }
6959 } else {
6960 clear_bit(ISP_QUIESCE_NEEDED,
6961 &base_vha->dpc_flags);
6962 qla2x00_quiesce_io(base_vha);
Saurav Kashyap579d12b2010-12-21 16:00:14 -08006963 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006964 ql_dbg(ql_dbg_dpc, base_vha, 0x400a,
6965 "Quiescence mode end.\n");
Saurav Kashyap579d12b2010-12-21 16:00:14 -08006966 }
6967
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006968 if (test_and_clear_bit(RESET_MARKER_NEEDED,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04006969 &base_vha->dpc_flags) &&
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006970 (!(test_and_set_bit(RESET_ACTIVE, &base_vha->dpc_flags)))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006971
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006972 ql_dbg(ql_dbg_dpc, base_vha, 0x400b,
6973 "Reset marker scheduled.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006974 qla2x00_rst_aen(base_vha);
6975 clear_bit(RESET_ACTIVE, &base_vha->dpc_flags);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006976 ql_dbg(ql_dbg_dpc, base_vha, 0x400c,
6977 "Reset marker end.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006978 }
6979
6980 /* Retry each device up to login retry count */
Quinn Tran4005a992017-12-04 14:45:06 -08006981 if (test_bit(RELOGIN_NEEDED, &base_vha->dpc_flags) &&
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006982 !test_bit(LOOP_RESYNC_NEEDED, &base_vha->dpc_flags) &&
6983 atomic_read(&base_vha->loop_state) != LOOP_DOWN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006984
Quinn Tran4005a992017-12-04 14:45:06 -08006985 if (!base_vha->relogin_jif ||
6986 time_after_eq(jiffies, base_vha->relogin_jif)) {
6987 base_vha->relogin_jif = jiffies + HZ;
6988 clear_bit(RELOGIN_NEEDED, &base_vha->dpc_flags);
6989
Quinn Tran9b3e0f42017-12-28 12:33:16 -08006990 ql_dbg(ql_dbg_disc, base_vha, 0x400d,
Quinn Tran4005a992017-12-04 14:45:06 -08006991 "Relogin scheduled.\n");
Quinn Tran9b3e0f42017-12-28 12:33:16 -08006992 qla24xx_post_relogin_work(base_vha);
Quinn Tran4005a992017-12-04 14:45:06 -08006993 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006994 }
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04006995loop_resync_check:
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006996 if (test_and_clear_bit(LOOP_RESYNC_NEEDED,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04006997 &base_vha->dpc_flags)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006998
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006999 ql_dbg(ql_dbg_dpc, base_vha, 0x400f,
7000 "Loop resync scheduled.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007001
7002 if (!(test_and_set_bit(LOOP_RESYNC_ACTIVE,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007003 &base_vha->dpc_flags))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007004
Bart Van Assche52c82822015-07-09 07:23:26 -07007005 qla2x00_loop_resync(base_vha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007006
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007007 clear_bit(LOOP_RESYNC_ACTIVE,
7008 &base_vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007009 }
7010
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007011 ql_dbg(ql_dbg_dpc, base_vha, 0x4010,
7012 "Loop resync end.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007013 }
7014
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007015 if (IS_QLAFX00(ha))
7016 goto intr_on_check;
7017
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007018 if (test_bit(NPIV_CONFIG_NEEDED, &base_vha->dpc_flags) &&
7019 atomic_read(&base_vha->loop_state) == LOOP_READY) {
7020 clear_bit(NPIV_CONFIG_NEEDED, &base_vha->dpc_flags);
7021 qla2xxx_flash_npiv_conf(base_vha);
Andrew Vasquez272976c2008-09-11 21:22:50 -07007022 }
7023
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007024intr_on_check:
Linus Torvalds1da177e2005-04-16 15:20:36 -07007025 if (!ha->interrupts_on)
Andrew Vasquezfd34f552007-07-19 15:06:00 -07007026 ha->isp_ops->enable_intrs(ha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007027
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007028 if (test_and_clear_bit(BEACON_BLINK_NEEDED,
Himanshu Madani90b604f2014-04-11 16:54:40 -04007029 &base_vha->dpc_flags)) {
7030 if (ha->beacon_blink_led == 1)
7031 ha->isp_ops->beacon_blink(base_vha);
7032 }
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -08007033
Michael Hernandezd7459522016-12-12 14:40:07 -08007034 /* qpair online check */
7035 if (test_and_clear_bit(QPAIR_ONLINE_CHECK_NEEDED,
7036 &base_vha->dpc_flags)) {
7037 if (ha->flags.eeh_busy ||
7038 ha->flags.pci_channel_io_perm_failure)
7039 online = 0;
7040 else
7041 online = 1;
7042
7043 mutex_lock(&ha->mq_lock);
7044 list_for_each_entry(qpair, &base_vha->qp_list,
7045 qp_list_elem)
7046 qpair->online = online;
7047 mutex_unlock(&ha->mq_lock);
7048 }
7049
Quinn Tran8b4673b2018-09-04 14:19:14 -07007050 if (test_and_clear_bit(SET_ZIO_THRESHOLD_NEEDED,
Quinn Tran5777fef2021-03-29 01:52:21 -07007051 &base_vha->dpc_flags)) {
7052 u16 threshold = ha->nvme_last_rptd_aen + ha->last_zio_threshold;
7053
7054 if (threshold > ha->orig_fw_xcb_count)
7055 threshold = ha->orig_fw_xcb_count;
7056
Quinn Tran8b4673b2018-09-04 14:19:14 -07007057 ql_log(ql_log_info, base_vha, 0xffffff,
Quinn Tran5777fef2021-03-29 01:52:21 -07007058 "SET ZIO Activity exchange threshold to %d.\n",
7059 threshold);
7060 if (qla27xx_set_zio_threshold(base_vha, threshold)) {
7061 ql_log(ql_log_info, base_vha, 0xffffff,
7062 "Unable to SET ZIO Activity exchange threshold to %d.\n",
7063 threshold);
7064 }
Quinn Tran8b4673b2018-09-04 14:19:14 -07007065 }
7066
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007067 if (!IS_QLAFX00(ha))
7068 qla2x00_do_dpc_all_vps(base_vha);
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007069
Quinn Tran48acad02018-08-02 13:16:44 -07007070 if (test_and_clear_bit(N2N_LINK_RESET,
7071 &base_vha->dpc_flags)) {
7072 qla2x00_lip_reset(base_vha);
7073 }
7074
Quinn Trand94d8152021-06-18 22:24:27 -07007075 if (test_bit(HEARTBEAT_CHK, &base_vha->dpc_flags)) {
7076 /*
7077 * if there is a mb in progress then that's
7078 * enough of a check to see if fw is still ticking.
7079 */
7080 if (!ha->flags.mbox_busy && base_vha->flags.init_done)
7081 qla_no_op_mb(base_vha);
7082
7083 clear_bit(HEARTBEAT_CHK, &base_vha->dpc_flags);
7084 }
7085
Linus Torvalds1da177e2005-04-16 15:20:36 -07007086 ha->dpc_active = 0;
Andrew Vasquezc142caf2011-11-18 09:03:10 -08007087end_loop:
James Bottomley563585e2011-01-27 16:12:37 -05007088 set_current_state(TASK_INTERRUPTIBLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007089 } /* End of while(1) */
James Bottomley563585e2011-01-27 16:12:37 -05007090 __set_current_state(TASK_RUNNING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007091
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007092 ql_dbg(ql_dbg_dpc, base_vha, 0x4011,
7093 "DPC handler exiting.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007094
7095 /*
7096 * Make sure that nobody tries to wake us up again.
7097 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007098 ha->dpc_active = 0;
7099
Andrew Vasquezac280b62009-08-20 11:06:05 -07007100 /* Cleanup any residual CTX SRBs. */
7101 qla2x00_abort_all_cmds(base_vha, DID_NO_CONNECT << 16);
7102
Christoph Hellwig39a11242006-02-14 18:46:22 +01007103 return 0;
7104}
7105
7106void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007107qla2xxx_wake_dpc(struct scsi_qla_host *vha)
Christoph Hellwig39a11242006-02-14 18:46:22 +01007108{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007109 struct qla_hw_data *ha = vha->hw;
Andrew Vasquezc795c1e2008-08-13 21:37:01 -07007110 struct task_struct *t = ha->dpc_thread;
7111
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007112 if (!test_bit(UNLOADING, &vha->dpc_flags) && t)
Andrew Vasquezc795c1e2008-08-13 21:37:01 -07007113 wake_up_process(t);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007114}
7115
7116/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07007117* qla2x00_rst_aen
7118* Processes asynchronous reset.
7119*
7120* Input:
7121* ha = adapter block pointer.
7122*/
7123static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007124qla2x00_rst_aen(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007125{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007126 if (vha->flags.online && !vha->flags.reset_active &&
7127 !atomic_read(&vha->loop_down_timer) &&
7128 !(test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007129 do {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007130 clear_bit(RESET_MARKER_NEEDED, &vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007131
7132 /*
7133 * Issue marker command only when we are going to start
7134 * the I/O.
7135 */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007136 vha->marker_needed = 1;
7137 } while (!atomic_read(&vha->loop_down_timer) &&
7138 (test_bit(RESET_MARKER_NEEDED, &vha->dpc_flags)));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007139 }
7140}
7141
Quinn Trand94d8152021-06-18 22:24:27 -07007142static bool qla_do_heartbeat(struct scsi_qla_host *vha)
7143{
7144 u64 cmd_cnt, prev_cmd_cnt;
7145 bool do_hb = false;
7146 struct qla_hw_data *ha = vha->hw;
7147 int i;
7148
7149 /* if cmds are still pending down in fw, then do hb */
7150 if (ha->base_qpair->cmd_cnt != ha->base_qpair->cmd_completion_cnt) {
7151 do_hb = true;
7152 goto skip;
7153 }
7154
7155 for (i = 0; i < ha->max_qpairs; i++) {
7156 if (ha->queue_pair_map[i] &&
7157 ha->queue_pair_map[i]->cmd_cnt !=
7158 ha->queue_pair_map[i]->cmd_completion_cnt) {
7159 do_hb = true;
7160 break;
7161 }
7162 }
7163
7164skip:
7165 prev_cmd_cnt = ha->prev_cmd_cnt;
7166 cmd_cnt = ha->base_qpair->cmd_cnt;
7167 for (i = 0; i < ha->max_qpairs; i++) {
7168 if (ha->queue_pair_map[i])
7169 cmd_cnt += ha->queue_pair_map[i]->cmd_cnt;
7170 }
7171 ha->prev_cmd_cnt = cmd_cnt;
7172
7173 if (!do_hb && ((cmd_cnt - prev_cmd_cnt) > 50))
7174 /*
7175 * IOs are completing before periodic hb check.
7176 * IOs seems to be running, do hb for sanity check.
7177 */
7178 do_hb = true;
7179
7180 return do_hb;
7181}
7182
7183static void qla_heart_beat(struct scsi_qla_host *vha)
7184{
7185 if (vha->vp_idx)
7186 return;
7187
7188 if (vha->hw->flags.eeh_busy || qla2x00_chip_is_down(vha))
7189 return;
7190
7191 if (qla_do_heartbeat(vha)) {
7192 set_bit(HEARTBEAT_CHK, &vha->dpc_flags);
7193 qla2xxx_wake_dpc(vha);
7194 }
7195}
7196
Linus Torvalds1da177e2005-04-16 15:20:36 -07007197/**************************************************************************
7198* qla2x00_timer
7199*
7200* Description:
7201* One second timer
7202*
7203* Context: Interrupt
7204***************************************************************************/
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007205void
Kees Cook8e5f4ba2017-09-03 13:23:32 -07007206qla2x00_timer(struct timer_list *t)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007207{
Kees Cook8e5f4ba2017-09-03 13:23:32 -07007208 scsi_qla_host_t *vha = from_timer(vha, t, timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007209 unsigned long cpu_flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007210 int start_dpc = 0;
7211 int index;
7212 srb_t *sp;
Andrew Vasquez85880802009-12-15 21:29:46 -08007213 uint16_t w;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007214 struct qla_hw_data *ha = vha->hw;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08007215 struct req_que *req;
Saurav Kashyapdbf1f532021-01-11 01:31:28 -08007216 unsigned long flags;
7217 fc_port_t *fcport = NULL;
Andrew Vasquez85880802009-12-15 21:29:46 -08007218
Lalit Chandivadea5b36322010-09-03 15:20:50 -07007219 if (ha->flags.eeh_busy) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007220 ql_dbg(ql_dbg_timer, vha, 0x6000,
7221 "EEH = %d, restarting timer.\n",
7222 ha->flags.eeh_busy);
Lalit Chandivadea5b36322010-09-03 15:20:50 -07007223 qla2x00_restart_timer(vha, WATCH_INTERVAL);
7224 return;
7225 }
7226
Chad Dupuisf3ddac12013-10-30 03:38:16 -04007227 /*
7228 * Hardware read to raise pending EEH errors during mailbox waits. If
7229 * the read returns -1 then disable the board.
7230 */
7231 if (!pci_channel_offline(ha->pdev)) {
Andrew Vasquez85880802009-12-15 21:29:46 -08007232 pci_read_config_word(ha->pdev, PCI_VENDOR_ID, &w);
Joe Lawrencec821e0d2014-08-26 17:11:41 -04007233 qla2x00_check_reg16_for_disconnect(vha, w);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04007234 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007235
Saurav Kashyapcefcaba2011-05-10 11:18:18 -07007236 /* Make sure qla82xx_watchdog is run only for physical port */
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04007237 if (!vha->vp_idx && IS_P3P_TYPE(ha)) {
Saurav Kashyap579d12b2010-12-21 16:00:14 -08007238 if (test_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags))
7239 start_dpc++;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04007240 if (IS_QLA82XX(ha))
7241 qla82xx_watchdog(vha);
7242 else if (IS_QLA8044(ha))
7243 qla8044_watchdog(vha);
Saurav Kashyap579d12b2010-12-21 16:00:14 -08007244 }
7245
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007246 if (!vha->vp_idx && IS_QLAFX00(ha))
7247 qlafx00_timer_routine(vha);
7248
Saurav Kashyapdbf1f532021-01-11 01:31:28 -08007249 if (vha->link_down_time < QLA2XX_MAX_LINK_DOWN_TIME)
7250 vha->link_down_time++;
7251
7252 spin_lock_irqsave(&vha->hw->tgt.sess_lock, flags);
7253 list_for_each_entry(fcport, &vha->vp_fcports, list) {
7254 if (fcport->tgt_link_down_time < QLA2XX_MAX_LINK_DOWN_TIME)
7255 fcport->tgt_link_down_time++;
7256 }
7257 spin_unlock_irqrestore(&vha->hw->tgt.sess_lock, flags);
7258
Linus Torvalds1da177e2005-04-16 15:20:36 -07007259 /* Loop down handler. */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007260 if (atomic_read(&vha->loop_down_timer) > 0 &&
Giridhar Malavali8f7daea2011-03-30 11:46:26 -07007261 !(test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) &&
7262 !(test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags))
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007263 && vha->flags.online) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007264
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007265 if (atomic_read(&vha->loop_down_timer) ==
7266 vha->loop_down_abort_time) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007267
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007268 ql_log(ql_log_info, vha, 0x6008,
7269 "Loop down - aborting the queues before time expires.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007270
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007271 if (!IS_QLA2100(ha) && vha->link_down_timeout)
7272 atomic_set(&vha->loop_state, LOOP_DEAD);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007273
Andrew Vasquezf08b7252010-01-12 12:59:48 -08007274 /*
7275 * Schedule an ISP abort to return any FCP2-device
7276 * commands.
7277 */
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007278 /* NPIV - scan physical port only */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007279 if (!vha->vp_idx) {
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007280 spin_lock_irqsave(&ha->hardware_lock,
7281 cpu_flags);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08007282 req = ha->req_q_map[0];
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007283 for (index = 1;
Chad Dupuis8d93f552013-01-30 03:34:37 -05007284 index < req->num_outstanding_cmds;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007285 index++) {
7286 fc_port_t *sfcp;
bdf79622005-04-17 15:06:53 -05007287
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007288 sp = req->outstanding_cmds[index];
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007289 if (!sp)
7290 continue;
Quinn Tranc5419e22017-06-13 20:47:16 -07007291 if (sp->cmd_type != TYPE_SRB)
7292 continue;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08007293 if (sp->type != SRB_SCSI_CMD)
Andrew Vasquezcf53b062009-08-20 11:06:04 -07007294 continue;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007295 sfcp = sp->fcport;
Andrew Vasquezf08b7252010-01-12 12:59:48 -08007296 if (!(sfcp->flags & FCF_FCP2_DEVICE))
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007297 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007298
Giridhar Malavali8f7daea2011-03-30 11:46:26 -07007299 if (IS_QLA82XX(ha))
7300 set_bit(FCOE_CTX_RESET_NEEDED,
7301 &vha->dpc_flags);
7302 else
7303 set_bit(ISP_ABORT_NEEDED,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007304 &vha->dpc_flags);
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007305 break;
7306 }
7307 spin_unlock_irqrestore(&ha->hardware_lock,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007308 cpu_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007309 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007310 start_dpc++;
7311 }
7312
7313 /* if the loop has been down for 4 minutes, reinit adapter */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007314 if (atomic_dec_and_test(&vha->loop_down_timer) != 0) {
Andrew Vasquez0d6e61b2009-08-25 11:36:19 -07007315 if (!(vha->device_flags & DFLG_NO_CABLE)) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007316 ql_log(ql_log_warn, vha, 0x6009,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007317 "Loop down - aborting ISP.\n");
7318
Giridhar Malavali8f7daea2011-03-30 11:46:26 -07007319 if (IS_QLA82XX(ha))
7320 set_bit(FCOE_CTX_RESET_NEEDED,
7321 &vha->dpc_flags);
7322 else
7323 set_bit(ISP_ABORT_NEEDED,
7324 &vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007325 }
7326 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007327 ql_dbg(ql_dbg_timer, vha, 0x600a,
7328 "Loop down - seconds remaining %d.\n",
7329 atomic_read(&vha->loop_down_timer));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007330 }
Saurav Kashyapcefcaba2011-05-10 11:18:18 -07007331 /* Check if beacon LED needs to be blinked for physical host only */
7332 if (!vha->vp_idx && (ha->beacon_blink_led == 1)) {
Saurav Kashyap999916d2011-08-16 11:31:45 -07007333 /* There is no beacon_blink function for ISP82xx */
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04007334 if (!IS_P3P_TYPE(ha)) {
Saurav Kashyap999916d2011-08-16 11:31:45 -07007335 set_bit(BEACON_BLINK_NEEDED, &vha->dpc_flags);
7336 start_dpc++;
7337 }
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -08007338 }
7339
Andrew Vasquez550bf572008-04-24 15:21:23 -07007340 /* Process any deferred work. */
Quinn Tran9b3e0f42017-12-28 12:33:16 -08007341 if (!list_empty(&vha->work_list)) {
7342 unsigned long flags;
7343 bool q = false;
7344
7345 spin_lock_irqsave(&vha->work_lock, flags);
7346 if (!test_and_set_bit(IOCB_WORK_ACTIVE, &vha->dpc_flags))
7347 q = true;
7348 spin_unlock_irqrestore(&vha->work_lock, flags);
7349 if (q)
7350 queue_work(vha->hw->wq, &vha->iocb_work);
7351 }
Andrew Vasquez550bf572008-04-24 15:21:23 -07007352
Duane Grigsby7401bc12017-06-21 13:48:42 -07007353 /*
7354 * FC-NVME
7355 * see if the active AEN count has changed from what was last reported.
7356 */
Quinn Tran49db4d42020-09-03 21:51:22 -07007357 index = atomic_read(&ha->nvme_active_aen_cnt);
Giridhar Malavalib2d1453a2019-04-02 14:24:32 -07007358 if (!vha->vp_idx &&
Quinn Tran49db4d42020-09-03 21:51:22 -07007359 (index != ha->nvme_last_rptd_aen) &&
Giridhar Malavalib2d1453a2019-04-02 14:24:32 -07007360 ha->zio_mode == QLA_ZIO_MODE_6 &&
7361 !ha->flags.host_shutting_down) {
Quinn Tran5777fef2021-03-29 01:52:21 -07007362 ha->nvme_last_rptd_aen = atomic_read(&ha->nvme_active_aen_cnt);
Duane Grigsby7401bc12017-06-21 13:48:42 -07007363 ql_log(ql_log_info, vha, 0x3002,
Quinn Tran8b4673b2018-09-04 14:19:14 -07007364 "nvme: Sched: Set ZIO exchange threshold to %d.\n",
7365 ha->nvme_last_rptd_aen);
Quinn Tran5777fef2021-03-29 01:52:21 -07007366 set_bit(SET_ZIO_THRESHOLD_NEEDED, &vha->dpc_flags);
Quinn Tran8b4673b2018-09-04 14:19:14 -07007367 start_dpc++;
7368 }
7369
7370 if (!vha->vp_idx &&
Quinn Tran49db4d42020-09-03 21:51:22 -07007371 atomic_read(&ha->zio_threshold) != ha->last_zio_threshold &&
7372 IS_ZIO_THRESHOLD_CAPABLE(ha)) {
Quinn Tran8b4673b2018-09-04 14:19:14 -07007373 ql_log(ql_log_info, vha, 0x3002,
7374 "Sched: Set ZIO exchange threshold to %d.\n",
7375 ha->last_zio_threshold);
7376 ha->last_zio_threshold = atomic_read(&ha->zio_threshold);
Duane Grigsbydeeae7a2017-07-21 09:32:25 -07007377 set_bit(SET_ZIO_THRESHOLD_NEEDED, &vha->dpc_flags);
7378 start_dpc++;
Duane Grigsby7401bc12017-06-21 13:48:42 -07007379 }
7380
Linus Torvalds1da177e2005-04-16 15:20:36 -07007381 /* Schedule the DPC routine if needed */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007382 if ((test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) ||
7383 test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags) ||
7384 test_bit(FCPORT_UPDATE_NEEDED, &vha->dpc_flags) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -07007385 start_dpc ||
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007386 test_bit(RESET_MARKER_NEEDED, &vha->dpc_flags) ||
7387 test_bit(BEACON_BLINK_NEEDED, &vha->dpc_flags) ||
Giridhar Malavalia9083012010-04-12 17:59:55 -07007388 test_bit(ISP_UNRECOVERABLE, &vha->dpc_flags) ||
7389 test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) ||
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007390 test_bit(VP_DPC_NEEDED, &vha->dpc_flags) ||
Joe Carnucciod83a80e2020-02-12 13:44:18 -08007391 test_bit(RELOGIN_NEEDED, &vha->dpc_flags) ||
7392 test_bit(PROCESS_PUREX_IOCB, &vha->dpc_flags))) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007393 ql_dbg(ql_dbg_timer, vha, 0x600b,
7394 "isp_abort_needed=%d loop_resync_needed=%d "
7395 "fcport_update_needed=%d start_dpc=%d "
7396 "reset_marker_needed=%d",
7397 test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags),
7398 test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags),
7399 test_bit(FCPORT_UPDATE_NEEDED, &vha->dpc_flags),
7400 start_dpc,
7401 test_bit(RESET_MARKER_NEEDED, &vha->dpc_flags));
7402 ql_dbg(ql_dbg_timer, vha, 0x600c,
7403 "beacon_blink_needed=%d isp_unrecoverable=%d "
7404 "fcoe_ctx_reset_needed=%d vp_dpc_needed=%d "
Joe Carnucciod83a80e2020-02-12 13:44:18 -08007405 "relogin_needed=%d, Process_purex_iocb=%d.\n",
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007406 test_bit(BEACON_BLINK_NEEDED, &vha->dpc_flags),
7407 test_bit(ISP_UNRECOVERABLE, &vha->dpc_flags),
7408 test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags),
7409 test_bit(VP_DPC_NEEDED, &vha->dpc_flags),
Joe Carnucciod83a80e2020-02-12 13:44:18 -08007410 test_bit(RELOGIN_NEEDED, &vha->dpc_flags),
7411 test_bit(PROCESS_PUREX_IOCB, &vha->dpc_flags));
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007412 qla2xxx_wake_dpc(vha);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007413 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007414
Quinn Trand94d8152021-06-18 22:24:27 -07007415 qla_heart_beat(vha);
7416
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007417 qla2x00_restart_timer(vha, WATCH_INTERVAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007418}
7419
Andrew Vasquez54333832005-11-09 15:49:04 -08007420/* Firmware interface routines. */
7421
Andrew Vasquez54333832005-11-09 15:49:04 -08007422#define FW_ISP21XX 0
7423#define FW_ISP22XX 1
7424#define FW_ISP2300 2
7425#define FW_ISP2322 3
andrew.vasquez@qlogic.com48c02fd2006-03-09 14:27:18 -08007426#define FW_ISP24XX 4
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07007427#define FW_ISP25XX 5
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08007428#define FW_ISP81XX 6
Giridhar Malavalia9083012010-04-12 17:59:55 -07007429#define FW_ISP82XX 7
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08007430#define FW_ISP2031 8
7431#define FW_ISP8031 9
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04007432#define FW_ISP27XX 10
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007433#define FW_ISP28XX 11
Andrew Vasquez54333832005-11-09 15:49:04 -08007434
Andrew Vasquezbb8ee492006-10-02 12:00:48 -07007435#define FW_FILE_ISP21XX "ql2100_fw.bin"
7436#define FW_FILE_ISP22XX "ql2200_fw.bin"
7437#define FW_FILE_ISP2300 "ql2300_fw.bin"
7438#define FW_FILE_ISP2322 "ql2322_fw.bin"
7439#define FW_FILE_ISP24XX "ql2400_fw.bin"
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07007440#define FW_FILE_ISP25XX "ql2500_fw.bin"
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08007441#define FW_FILE_ISP81XX "ql8100_fw.bin"
Giridhar Malavalia9083012010-04-12 17:59:55 -07007442#define FW_FILE_ISP82XX "ql8200_fw.bin"
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08007443#define FW_FILE_ISP2031 "ql2600_fw.bin"
7444#define FW_FILE_ISP8031 "ql8300_fw.bin"
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04007445#define FW_FILE_ISP27XX "ql2700_fw.bin"
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007446#define FW_FILE_ISP28XX "ql2800_fw.bin"
Chad Dupuisf73cb692014-02-26 04:15:06 -05007447
Andrew Vasquezbb8ee492006-10-02 12:00:48 -07007448
Daniel Walkere1e82b62008-05-12 22:21:10 -07007449static DEFINE_MUTEX(qla_fw_lock);
Andrew Vasquez54333832005-11-09 15:49:04 -08007450
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007451static struct fw_blob qla_fw_blobs[] = {
Andrew Vasquezbb8ee492006-10-02 12:00:48 -07007452 { .name = FW_FILE_ISP21XX, .segs = { 0x1000, 0 }, },
7453 { .name = FW_FILE_ISP22XX, .segs = { 0x1000, 0 }, },
7454 { .name = FW_FILE_ISP2300, .segs = { 0x800, 0 }, },
7455 { .name = FW_FILE_ISP2322, .segs = { 0x800, 0x1c000, 0x1e000, 0 }, },
7456 { .name = FW_FILE_ISP24XX, },
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07007457 { .name = FW_FILE_ISP25XX, },
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08007458 { .name = FW_FILE_ISP81XX, },
Giridhar Malavalia9083012010-04-12 17:59:55 -07007459 { .name = FW_FILE_ISP82XX, },
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08007460 { .name = FW_FILE_ISP2031, },
7461 { .name = FW_FILE_ISP8031, },
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04007462 { .name = FW_FILE_ISP27XX, },
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007463 { .name = FW_FILE_ISP28XX, },
7464 { .name = NULL, },
Andrew Vasquez54333832005-11-09 15:49:04 -08007465};
7466
7467struct fw_blob *
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007468qla2x00_request_firmware(scsi_qla_host_t *vha)
Andrew Vasquez54333832005-11-09 15:49:04 -08007469{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007470 struct qla_hw_data *ha = vha->hw;
Andrew Vasquez54333832005-11-09 15:49:04 -08007471 struct fw_blob *blob;
7472
Andrew Vasquez54333832005-11-09 15:49:04 -08007473 if (IS_QLA2100(ha)) {
7474 blob = &qla_fw_blobs[FW_ISP21XX];
7475 } else if (IS_QLA2200(ha)) {
7476 blob = &qla_fw_blobs[FW_ISP22XX];
andrew.vasquez@qlogic.com48c02fd2006-03-09 14:27:18 -08007477 } else if (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA6312(ha)) {
Andrew Vasquez54333832005-11-09 15:49:04 -08007478 blob = &qla_fw_blobs[FW_ISP2300];
andrew.vasquez@qlogic.com48c02fd2006-03-09 14:27:18 -08007479 } else if (IS_QLA2322(ha) || IS_QLA6322(ha)) {
Andrew Vasquez54333832005-11-09 15:49:04 -08007480 blob = &qla_fw_blobs[FW_ISP2322];
Harihara Kadayam4d4df192008-04-03 13:13:26 -07007481 } else if (IS_QLA24XX_TYPE(ha)) {
Andrew Vasquez54333832005-11-09 15:49:04 -08007482 blob = &qla_fw_blobs[FW_ISP24XX];
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07007483 } else if (IS_QLA25XX(ha)) {
7484 blob = &qla_fw_blobs[FW_ISP25XX];
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08007485 } else if (IS_QLA81XX(ha)) {
7486 blob = &qla_fw_blobs[FW_ISP81XX];
Giridhar Malavalia9083012010-04-12 17:59:55 -07007487 } else if (IS_QLA82XX(ha)) {
7488 blob = &qla_fw_blobs[FW_ISP82XX];
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08007489 } else if (IS_QLA2031(ha)) {
7490 blob = &qla_fw_blobs[FW_ISP2031];
7491 } else if (IS_QLA8031(ha)) {
7492 blob = &qla_fw_blobs[FW_ISP8031];
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04007493 } else if (IS_QLA27XX(ha)) {
7494 blob = &qla_fw_blobs[FW_ISP27XX];
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007495 } else if (IS_QLA28XX(ha)) {
7496 blob = &qla_fw_blobs[FW_ISP28XX];
Dan Carpenter8a655222012-02-21 10:29:40 +03007497 } else {
7498 return NULL;
Andrew Vasquez54333832005-11-09 15:49:04 -08007499 }
7500
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007501 if (!blob->name)
7502 return NULL;
7503
Daniel Walkere1e82b62008-05-12 22:21:10 -07007504 mutex_lock(&qla_fw_lock);
Andrew Vasquez54333832005-11-09 15:49:04 -08007505 if (blob->fw)
7506 goto out;
7507
7508 if (request_firmware(&blob->fw, blob->name, &ha->pdev->dev)) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007509 ql_log(ql_log_warn, vha, 0x0063,
7510 "Failed to load firmware image (%s).\n", blob->name);
Andrew Vasquez54333832005-11-09 15:49:04 -08007511 blob->fw = NULL;
7512 blob = NULL;
Andrew Vasquez54333832005-11-09 15:49:04 -08007513 }
7514
7515out:
Daniel Walkere1e82b62008-05-12 22:21:10 -07007516 mutex_unlock(&qla_fw_lock);
Andrew Vasquez54333832005-11-09 15:49:04 -08007517 return blob;
7518}
7519
7520static void
7521qla2x00_release_firmware(void)
7522{
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007523 struct fw_blob *blob;
Andrew Vasquez54333832005-11-09 15:49:04 -08007524
Daniel Walkere1e82b62008-05-12 22:21:10 -07007525 mutex_lock(&qla_fw_lock);
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007526 for (blob = qla_fw_blobs; blob->name; blob++)
7527 release_firmware(blob->fw);
Daniel Walkere1e82b62008-05-12 22:21:10 -07007528 mutex_unlock(&qla_fw_lock);
Andrew Vasquez54333832005-11-09 15:49:04 -08007529}
7530
Quinn Tran5386a4e2019-05-06 13:52:19 -07007531static void qla_pci_error_cleanup(scsi_qla_host_t *vha)
7532{
7533 struct qla_hw_data *ha = vha->hw;
7534 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
7535 struct qla_qpair *qpair = NULL;
Quinn Tran0c9a5f32021-08-09 21:37:14 -07007536 struct scsi_qla_host *vp, *tvp;
Quinn Tran5386a4e2019-05-06 13:52:19 -07007537 fc_port_t *fcport;
7538 int i;
7539 unsigned long flags;
7540
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007541 ql_dbg(ql_dbg_aer, vha, 0x9000,
7542 "%s\n", __func__);
Quinn Tran5386a4e2019-05-06 13:52:19 -07007543 ha->chip_reset++;
7544
7545 ha->base_qpair->chip_reset = ha->chip_reset;
7546 for (i = 0; i < ha->max_qpairs; i++) {
7547 if (ha->queue_pair_map[i])
7548 ha->queue_pair_map[i]->chip_reset =
7549 ha->base_qpair->chip_reset;
7550 }
7551
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007552 /*
7553 * purge mailbox might take a while. Slot Reset/chip reset
7554 * will take care of the purge
7555 */
Quinn Tran5386a4e2019-05-06 13:52:19 -07007556
7557 mutex_lock(&ha->mq_lock);
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007558 ha->base_qpair->online = 0;
Quinn Tran5386a4e2019-05-06 13:52:19 -07007559 list_for_each_entry(qpair, &base_vha->qp_list, qp_list_elem)
7560 qpair->online = 0;
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007561 wmb();
Quinn Tran5386a4e2019-05-06 13:52:19 -07007562 mutex_unlock(&ha->mq_lock);
7563
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08007564 qla2x00_mark_all_devices_lost(vha);
Quinn Tran5386a4e2019-05-06 13:52:19 -07007565
7566 spin_lock_irqsave(&ha->vport_slock, flags);
Quinn Tran0c9a5f32021-08-09 21:37:14 -07007567 list_for_each_entry_safe(vp, tvp, &ha->vp_list, list) {
Quinn Tran5386a4e2019-05-06 13:52:19 -07007568 atomic_inc(&vp->vref_count);
7569 spin_unlock_irqrestore(&ha->vport_slock, flags);
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08007570 qla2x00_mark_all_devices_lost(vp);
Quinn Tran5386a4e2019-05-06 13:52:19 -07007571 spin_lock_irqsave(&ha->vport_slock, flags);
7572 atomic_dec(&vp->vref_count);
7573 }
7574 spin_unlock_irqrestore(&ha->vport_slock, flags);
7575
7576 /* Clear all async request states across all VPs. */
7577 list_for_each_entry(fcport, &vha->vp_fcports, list)
7578 fcport->flags &= ~(FCF_LOGIN_NEEDED | FCF_ASYNC_SENT);
7579
7580 spin_lock_irqsave(&ha->vport_slock, flags);
Quinn Tran0c9a5f32021-08-09 21:37:14 -07007581 list_for_each_entry_safe(vp, tvp, &ha->vp_list, list) {
Quinn Tran5386a4e2019-05-06 13:52:19 -07007582 atomic_inc(&vp->vref_count);
7583 spin_unlock_irqrestore(&ha->vport_slock, flags);
7584 list_for_each_entry(fcport, &vp->vp_fcports, list)
7585 fcport->flags &= ~(FCF_LOGIN_NEEDED | FCF_ASYNC_SENT);
7586 spin_lock_irqsave(&ha->vport_slock, flags);
7587 atomic_dec(&vp->vref_count);
7588 }
7589 spin_unlock_irqrestore(&ha->vport_slock, flags);
7590}
7591
7592
Seokmann Ju14e660e2007-09-20 14:07:36 -07007593static pci_ers_result_t
7594qla2xxx_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
7595{
Andrew Vasquez85880802009-12-15 21:29:46 -08007596 scsi_qla_host_t *vha = pci_get_drvdata(pdev);
7597 struct qla_hw_data *ha = vha->hw;
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007598 pci_ers_result_t ret = PCI_ERS_RESULT_NEED_RESET;
Andrew Vasquez85880802009-12-15 21:29:46 -08007599
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007600 ql_log(ql_log_warn, vha, 0x9000,
7601 "PCI error detected, state %x.\n", state);
7602 ha->pci_error_state = QLA_PCI_ERR_DETECTED;
Seokmann Jub9b12f72009-03-24 09:08:18 -07007603
Sawan Chandakefdb5762017-08-23 15:05:00 -07007604 if (!atomic_read(&pdev->enable_cnt)) {
7605 ql_log(ql_log_info, vha, 0xffff,
7606 "PCI device is disabled,state %x\n", state);
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007607 ret = PCI_ERS_RESULT_NEED_RESET;
7608 goto out;
Sawan Chandakefdb5762017-08-23 15:05:00 -07007609 }
7610
Seokmann Ju14e660e2007-09-20 14:07:36 -07007611 switch (state) {
7612 case pci_channel_io_normal:
Andrew Vasquez85880802009-12-15 21:29:46 -08007613 ha->flags.eeh_busy = 0;
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -07007614 if (ql2xmqsupport || ql2xnvmeenable) {
Michael Hernandezd7459522016-12-12 14:40:07 -08007615 set_bit(QPAIR_ONLINE_CHECK_NEEDED, &vha->dpc_flags);
7616 qla2xxx_wake_dpc(vha);
7617 }
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007618 ret = PCI_ERS_RESULT_CAN_RECOVER;
7619 break;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007620 case pci_channel_io_frozen:
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007621 qla_pci_set_eeh_busy(vha);
7622 ret = PCI_ERS_RESULT_NEED_RESET;
7623 break;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007624 case pci_channel_io_perm_failure:
Andrew Vasquez85880802009-12-15 21:29:46 -08007625 ha->flags.pci_channel_io_perm_failure = 1;
7626 qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -07007627 if (ql2xmqsupport || ql2xnvmeenable) {
Michael Hernandezd7459522016-12-12 14:40:07 -08007628 set_bit(QPAIR_ONLINE_CHECK_NEEDED, &vha->dpc_flags);
7629 qla2xxx_wake_dpc(vha);
7630 }
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007631 ret = PCI_ERS_RESULT_DISCONNECT;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007632 }
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007633out:
7634 ql_dbg(ql_dbg_aer, vha, 0x600d,
7635 "PCI error detected returning [%x].\n", ret);
7636 return ret;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007637}
7638
7639static pci_ers_result_t
7640qla2xxx_pci_mmio_enabled(struct pci_dev *pdev)
7641{
7642 int risc_paused = 0;
7643 uint32_t stat;
7644 unsigned long flags;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007645 scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
7646 struct qla_hw_data *ha = base_vha->hw;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007647 struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
7648 struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
7649
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007650 ql_log(ql_log_warn, base_vha, 0x9000,
7651 "mmio enabled\n");
7652
7653 ha->pci_error_state = QLA_PCI_MMIO_ENABLED;
Saurav Kashyapbcc5b6d2010-09-03 15:20:57 -07007654 if (IS_QLA82XX(ha))
7655 return PCI_ERS_RESULT_RECOVERED;
7656
Seokmann Ju14e660e2007-09-20 14:07:36 -07007657 spin_lock_irqsave(&ha->hardware_lock, flags);
7658 if (IS_QLA2100(ha) || IS_QLA2200(ha)){
Bart Van Assche04474d32020-05-18 14:17:08 -07007659 stat = rd_reg_word(&reg->hccr);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007660 if (stat & HCCR_RISC_PAUSE)
7661 risc_paused = 1;
7662 } else if (IS_QLA23XX(ha)) {
Bart Van Assche04474d32020-05-18 14:17:08 -07007663 stat = rd_reg_dword(&reg->u.isp2300.host_status);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007664 if (stat & HSR_RISC_PAUSED)
7665 risc_paused = 1;
7666 } else if (IS_FWI2_CAPABLE(ha)) {
Bart Van Assche04474d32020-05-18 14:17:08 -07007667 stat = rd_reg_dword(&reg24->host_status);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007668 if (stat & HSRX_RISC_PAUSED)
7669 risc_paused = 1;
7670 }
7671 spin_unlock_irqrestore(&ha->hardware_lock, flags);
7672
7673 if (risc_paused) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007674 ql_log(ql_log_info, base_vha, 0x9003,
7675 "RISC paused -- mmio_enabled, Dumping firmware.\n");
Bart Van Assche8ae17872020-05-18 14:17:00 -07007676 qla2xxx_dump_fw(base_vha);
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007677 }
7678 /* set PCI_ERS_RESULT_NEED_RESET to trigger call to qla2xxx_pci_slot_reset */
7679 ql_dbg(ql_dbg_aer, base_vha, 0x600d,
7680 "mmio enabled returning.\n");
7681 return PCI_ERS_RESULT_NEED_RESET;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007682}
7683
7684static pci_ers_result_t
7685qla2xxx_pci_slot_reset(struct pci_dev *pdev)
7686{
7687 pci_ers_result_t ret = PCI_ERS_RESULT_DISCONNECT;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007688 scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
7689 struct qla_hw_data *ha = base_vha->hw;
Quinn Tran5386a4e2019-05-06 13:52:19 -07007690 int rc;
7691 struct qla_qpair *qpair = NULL;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007692
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007693 ql_log(ql_log_warn, base_vha, 0x9004,
7694 "Slot Reset.\n");
Andrew Vasquez85880802009-12-15 21:29:46 -08007695
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007696 ha->pci_error_state = QLA_PCI_SLOT_RESET;
Joe Carnuccio90a86fc2010-01-12 13:02:46 -08007697 /* Workaround: qla2xxx driver which access hardware earlier
7698 * needs error state to be pci_channel_io_online.
7699 * Otherwise mailbox command timesout.
7700 */
7701 pdev->error_state = pci_channel_io_normal;
7702
7703 pci_restore_state(pdev);
7704
Richard Lary8c1496b2010-02-18 10:07:29 -08007705 /* pci_restore_state() clears the saved_state flag of the device
7706 * save restored state which resets saved_state flag
7707 */
7708 pci_save_state(pdev);
7709
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11007710 if (ha->mem_only)
7711 rc = pci_enable_device_mem(pdev);
7712 else
7713 rc = pci_enable_device(pdev);
7714
7715 if (rc) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007716 ql_log(ql_log_warn, base_vha, 0x9005,
Seokmann Ju14e660e2007-09-20 14:07:36 -07007717 "Can't re-enable PCI device after reset.\n");
Lalit Chandivadea5b36322010-09-03 15:20:50 -07007718 goto exit_slot_reset;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007719 }
Seokmann Ju14e660e2007-09-20 14:07:36 -07007720
Joe Carnuccio90a86fc2010-01-12 13:02:46 -08007721
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007722 if (ha->isp_ops->pci_config(base_vha))
Lalit Chandivadea5b36322010-09-03 15:20:50 -07007723 goto exit_slot_reset;
7724
Quinn Tran5386a4e2019-05-06 13:52:19 -07007725 mutex_lock(&ha->mq_lock);
7726 list_for_each_entry(qpair, &base_vha->qp_list, qp_list_elem)
7727 qpair->online = 1;
7728 mutex_unlock(&ha->mq_lock);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007729
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007730 ha->flags.eeh_busy = 0;
Quinn Tran5386a4e2019-05-06 13:52:19 -07007731 base_vha->flags.online = 1;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007732 set_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007733 ha->isp_ops->abort_isp(base_vha);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007734 clear_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007735
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007736 if (qla2x00_isp_reg_stat(ha)) {
7737 ha->flags.eeh_busy = 1;
7738 qla_pci_error_cleanup(base_vha);
7739 ql_log(ql_log_warn, base_vha, 0x9005,
7740 "Device unable to recover from PCI error.\n");
7741 } else {
7742 ret = PCI_ERS_RESULT_RECOVERED;
7743 }
Joe Carnuccio90a86fc2010-01-12 13:02:46 -08007744
Lalit Chandivadea5b36322010-09-03 15:20:50 -07007745exit_slot_reset:
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007746 ql_dbg(ql_dbg_aer, base_vha, 0x900e,
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007747 "Slot Reset returning %x.\n", ret);
Andrew Vasquez85880802009-12-15 21:29:46 -08007748
Seokmann Ju14e660e2007-09-20 14:07:36 -07007749 return ret;
7750}
7751
7752static void
7753qla2xxx_pci_resume(struct pci_dev *pdev)
7754{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007755 scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
7756 struct qla_hw_data *ha = base_vha->hw;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007757 int ret;
7758
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007759 ql_log(ql_log_warn, base_vha, 0x900f,
7760 "Pci Resume.\n");
Andrew Vasquez85880802009-12-15 21:29:46 -08007761
Quinn Tran5386a4e2019-05-06 13:52:19 -07007762
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007763 ret = qla2x00_wait_for_hba_online(base_vha);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007764 if (ret != QLA_SUCCESS) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007765 ql_log(ql_log_fatal, base_vha, 0x9002,
7766 "The device failed to resume I/O from slot/link_reset.\n");
Seokmann Ju14e660e2007-09-20 14:07:36 -07007767 }
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007768 ha->pci_error_state = QLA_PCI_RESUME;
7769 ql_dbg(ql_dbg_aer, base_vha, 0x600d,
7770 "Pci Resume returning.\n");
7771}
7772
7773void qla_pci_set_eeh_busy(struct scsi_qla_host *vha)
7774{
7775 struct qla_hw_data *ha = vha->hw;
7776 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
7777 bool do_cleanup = false;
7778 unsigned long flags;
7779
7780 if (ha->flags.eeh_busy)
7781 return;
7782
7783 spin_lock_irqsave(&base_vha->work_lock, flags);
7784 if (!ha->flags.eeh_busy) {
7785 ha->flags.eeh_busy = 1;
7786 do_cleanup = true;
7787 }
7788 spin_unlock_irqrestore(&base_vha->work_lock, flags);
7789
7790 if (do_cleanup)
7791 qla_pci_error_cleanup(base_vha);
7792}
7793
7794/*
7795 * this routine will schedule a task to pause IO from interrupt context
7796 * if caller sees a PCIE error event (register read = 0xf's)
7797 */
7798void qla_schedule_eeh_work(struct scsi_qla_host *vha)
7799{
7800 struct qla_hw_data *ha = vha->hw;
7801 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
7802
7803 if (ha->flags.eeh_busy)
7804 return;
7805
7806 set_bit(DO_EEH_RECOVERY, &base_vha->dpc_flags);
7807 qla2xxx_wake_dpc(base_vha);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007808}
7809
Quinn Tran590f8062019-01-24 23:23:40 -08007810static void
7811qla_pci_reset_prepare(struct pci_dev *pdev)
7812{
7813 scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
7814 struct qla_hw_data *ha = base_vha->hw;
7815 struct qla_qpair *qpair;
7816
7817 ql_log(ql_log_warn, base_vha, 0xffff,
7818 "%s.\n", __func__);
7819
7820 /*
7821 * PCI FLR/function reset is about to reset the
7822 * slot. Stop the chip to stop all DMA access.
7823 * It is assumed that pci_reset_done will be called
7824 * after FLR to resume Chip operation.
7825 */
7826 ha->flags.eeh_busy = 1;
7827 mutex_lock(&ha->mq_lock);
7828 list_for_each_entry(qpair, &base_vha->qp_list, qp_list_elem)
7829 qpair->online = 0;
7830 mutex_unlock(&ha->mq_lock);
7831
7832 set_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
7833 qla2x00_abort_isp_cleanup(base_vha);
7834 qla2x00_abort_all_cmds(base_vha, DID_RESET << 16);
7835}
7836
7837static void
7838qla_pci_reset_done(struct pci_dev *pdev)
7839{
7840 scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
7841 struct qla_hw_data *ha = base_vha->hw;
7842 struct qla_qpair *qpair;
7843
7844 ql_log(ql_log_warn, base_vha, 0xffff,
7845 "%s.\n", __func__);
7846
7847 /*
7848 * FLR just completed by PCI layer. Resume adapter
7849 */
7850 ha->flags.eeh_busy = 0;
7851 mutex_lock(&ha->mq_lock);
7852 list_for_each_entry(qpair, &base_vha->qp_list, qp_list_elem)
7853 qpair->online = 1;
7854 mutex_unlock(&ha->mq_lock);
7855
7856 base_vha->flags.online = 1;
7857 ha->isp_ops->abort_isp(base_vha);
7858 clear_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
7859}
7860
Michael Hernandez56012362016-12-12 14:40:08 -08007861static int qla2xxx_map_queues(struct Scsi_Host *shost)
7862{
Quinn Trand68b8502017-12-04 14:44:59 -08007863 int rc;
Michael Hernandez56012362016-12-12 14:40:08 -08007864 scsi_qla_host_t *vha = (scsi_qla_host_t *)shost->hostdata;
Dongli Zhang485b0ec2019-03-12 09:00:30 +08007865 struct blk_mq_queue_map *qmap = &shost->tag_set.map[HCTX_TYPE_DEFAULT];
Michael Hernandez56012362016-12-12 14:40:08 -08007866
Giridhar Malavalif3e02692019-02-15 16:42:55 -08007867 if (USER_CTRL_IRQ(vha->hw) || !vha->hw->mqiobase)
Jens Axboeed76e322018-10-29 13:06:14 -06007868 rc = blk_mq_map_queues(qmap);
Quinn Trand68b8502017-12-04 14:44:59 -08007869 else
Ming Leif0783d42019-01-11 09:40:47 -08007870 rc = blk_mq_pci_map_queues(qmap, vha->hw->pdev, vha->irq_offset);
Quinn Trand68b8502017-12-04 14:44:59 -08007871 return rc;
Michael Hernandez56012362016-12-12 14:40:08 -08007872}
7873
Bart Van Assche6515ad72019-04-04 12:44:43 -07007874struct scsi_host_template qla2xxx_driver_template = {
7875 .module = THIS_MODULE,
7876 .name = QLA2XXX_DRIVER_NAME,
7877 .queuecommand = qla2xxx_queuecommand,
7878
7879 .eh_timed_out = fc_eh_timed_out,
7880 .eh_abort_handler = qla2xxx_eh_abort,
Bikash Hazarika000e68f2021-04-26 22:09:14 -07007881 .eh_should_retry_cmd = fc_eh_should_retry_cmd,
Bart Van Assche6515ad72019-04-04 12:44:43 -07007882 .eh_device_reset_handler = qla2xxx_eh_device_reset,
7883 .eh_target_reset_handler = qla2xxx_eh_target_reset,
7884 .eh_bus_reset_handler = qla2xxx_eh_bus_reset,
7885 .eh_host_reset_handler = qla2xxx_eh_host_reset,
7886
7887 .slave_configure = qla2xxx_slave_configure,
7888
7889 .slave_alloc = qla2xxx_slave_alloc,
7890 .slave_destroy = qla2xxx_slave_destroy,
7891 .scan_finished = qla2xxx_scan_finished,
7892 .scan_start = qla2xxx_scan_start,
7893 .change_queue_depth = scsi_change_queue_depth,
7894 .map_queues = qla2xxx_map_queues,
7895 .this_id = -1,
7896 .cmd_per_lun = 3,
7897 .sg_tablesize = SG_ALL,
7898
7899 .max_sectors = 0xFFFF,
7900 .shost_attrs = qla2x00_host_attrs,
7901
7902 .supported_mode = MODE_INITIATOR,
7903 .track_queue_depth = 1,
Bart Van Assche85cffef2019-08-08 20:02:06 -07007904 .cmd_size = sizeof(srb_t),
Bart Van Assche6515ad72019-04-04 12:44:43 -07007905};
7906
Stephen Hemmingera55b2d22012-09-07 09:33:16 -07007907static const struct pci_error_handlers qla2xxx_err_handler = {
Seokmann Ju14e660e2007-09-20 14:07:36 -07007908 .error_detected = qla2xxx_pci_error_detected,
7909 .mmio_enabled = qla2xxx_pci_mmio_enabled,
7910 .slot_reset = qla2xxx_pci_slot_reset,
7911 .resume = qla2xxx_pci_resume,
Quinn Tran590f8062019-01-24 23:23:40 -08007912 .reset_prepare = qla_pci_reset_prepare,
7913 .reset_done = qla_pci_reset_done,
Seokmann Ju14e660e2007-09-20 14:07:36 -07007914};
7915
Andrew Vasquez54333832005-11-09 15:49:04 -08007916static struct pci_device_id qla2xxx_pci_tbl[] = {
Andrew Vasquez47f5e062006-05-17 15:09:39 -07007917 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2100) },
7918 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2200) },
7919 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2300) },
7920 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2312) },
7921 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2322) },
7922 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP6312) },
7923 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP6322) },
7924 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2422) },
7925 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2432) },
Harihara Kadayam4d4df192008-04-03 13:13:26 -07007926 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8432) },
Andrew Vasquez47f5e062006-05-17 15:09:39 -07007927 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP5422) },
7928 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP5432) },
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07007929 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2532) },
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08007930 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2031) },
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08007931 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8001) },
Giridhar Malavalia9083012010-04-12 17:59:55 -07007932 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8021) },
Chad Dupuis650f5282012-08-22 14:20:55 -04007933 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8031) },
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007934 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISPF001) },
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04007935 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8044) },
Chad Dupuisf73cb692014-02-26 04:15:06 -05007936 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2071) },
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04007937 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2271) },
Sawan Chandak2b489922015-08-04 13:38:03 -04007938 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2261) },
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007939 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2061) },
7940 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2081) },
7941 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2281) },
7942 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2089) },
7943 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2289) },
Andrew Vasquez54333832005-11-09 15:49:04 -08007944 { 0 },
7945};
7946MODULE_DEVICE_TABLE(pci, qla2xxx_pci_tbl);
7947
Andrew Vasquezfca29702005-07-06 10:31:47 -07007948static struct pci_driver qla2xxx_pci_driver = {
Andrew Vasquezcb630672006-05-17 15:09:45 -07007949 .name = QLA2XXX_DRIVER_NAME,
James Bottomley0a21ef12005-12-01 12:51:50 -06007950 .driver = {
7951 .owner = THIS_MODULE,
7952 },
Andrew Vasquezfca29702005-07-06 10:31:47 -07007953 .id_table = qla2xxx_pci_tbl,
Andrew Vasquez7ee61392006-06-23 16:11:22 -07007954 .probe = qla2x00_probe_one,
Adrian Bunk4c993f72008-01-14 00:55:16 -08007955 .remove = qla2x00_remove_one,
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07007956 .shutdown = qla2x00_shutdown,
Seokmann Ju14e660e2007-09-20 14:07:36 -07007957 .err_handler = &qla2xxx_err_handler,
Andrew Vasquezfca29702005-07-06 10:31:47 -07007958};
7959
Al Viro75ef9de2013-04-04 19:09:41 -04007960static const struct file_operations apidev_fops = {
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -07007961 .owner = THIS_MODULE,
Arnd Bergmann6038f372010-08-15 18:52:59 +02007962 .llseek = noop_llseek,
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -07007963};
7964
Linus Torvalds1da177e2005-04-16 15:20:36 -07007965/**
7966 * qla2x00_module_init - Module initialization.
7967 **/
7968static int __init
7969qla2x00_module_init(void)
7970{
Andrew Vasquezfca29702005-07-06 10:31:47 -07007971 int ret = 0;
7972
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07007973 BUILD_BUG_ON(sizeof(cmd_a64_entry_t) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07007974 BUILD_BUG_ON(sizeof(cmd_entry_t) != 64);
7975 BUILD_BUG_ON(sizeof(cont_a64_entry_t) != 64);
7976 BUILD_BUG_ON(sizeof(cont_entry_t) != 64);
7977 BUILD_BUG_ON(sizeof(init_cb_t) != 96);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07007978 BUILD_BUG_ON(sizeof(mrk_entry_t) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07007979 BUILD_BUG_ON(sizeof(ms_iocb_entry_t) != 64);
7980 BUILD_BUG_ON(sizeof(request_t) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07007981 BUILD_BUG_ON(sizeof(struct abort_entry_24xx) != 64);
7982 BUILD_BUG_ON(sizeof(struct abort_iocb_entry_fx00) != 64);
7983 BUILD_BUG_ON(sizeof(struct abts_entry_24xx) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07007984 BUILD_BUG_ON(sizeof(struct access_chip_84xx) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07007985 BUILD_BUG_ON(sizeof(struct access_chip_rsp_84xx) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07007986 BUILD_BUG_ON(sizeof(struct cmd_bidir) != 64);
7987 BUILD_BUG_ON(sizeof(struct cmd_nvme) != 64);
7988 BUILD_BUG_ON(sizeof(struct cmd_type_6) != 64);
7989 BUILD_BUG_ON(sizeof(struct cmd_type_7) != 64);
7990 BUILD_BUG_ON(sizeof(struct cmd_type_7_fx00) != 64);
7991 BUILD_BUG_ON(sizeof(struct cmd_type_crc_2) != 64);
7992 BUILD_BUG_ON(sizeof(struct ct_entry_24xx) != 64);
Arun Easi137316b2021-08-09 21:37:11 -07007993 BUILD_BUG_ON(sizeof(struct ct_fdmi1_hba_attributes) != 2604);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07007994 BUILD_BUG_ON(sizeof(struct ct_fdmi2_hba_attributes) != 4424);
7995 BUILD_BUG_ON(sizeof(struct ct_fdmi2_port_attributes) != 4164);
7996 BUILD_BUG_ON(sizeof(struct ct_fdmi_hba_attr) != 260);
7997 BUILD_BUG_ON(sizeof(struct ct_fdmi_port_attr) != 260);
7998 BUILD_BUG_ON(sizeof(struct ct_rsp_hdr) != 16);
Bart Van Asschebc044592019-04-17 14:44:37 -07007999 BUILD_BUG_ON(sizeof(struct ctio_crc2_to_fw) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008000 BUILD_BUG_ON(sizeof(struct device_reg_24xx) != 256);
8001 BUILD_BUG_ON(sizeof(struct device_reg_25xxmq) != 24);
8002 BUILD_BUG_ON(sizeof(struct device_reg_2xxx) != 256);
8003 BUILD_BUG_ON(sizeof(struct device_reg_82xx) != 1288);
8004 BUILD_BUG_ON(sizeof(struct device_reg_fx00) != 216);
Bart Van Asschebc044592019-04-17 14:44:37 -07008005 BUILD_BUG_ON(sizeof(struct els_entry_24xx) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008006 BUILD_BUG_ON(sizeof(struct els_sts_entry_24xx) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07008007 BUILD_BUG_ON(sizeof(struct fxdisc_entry_fx00) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008008 BUILD_BUG_ON(sizeof(struct imm_ntfy_from_isp) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07008009 BUILD_BUG_ON(sizeof(struct init_cb_24xx) != 128);
8010 BUILD_BUG_ON(sizeof(struct init_cb_81xx) != 128);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008011 BUILD_BUG_ON(sizeof(struct logio_entry_24xx) != 64);
8012 BUILD_BUG_ON(sizeof(struct mbx_entry) != 64);
8013 BUILD_BUG_ON(sizeof(struct mid_init_cb_24xx) != 5252);
8014 BUILD_BUG_ON(sizeof(struct mrk_entry_24xx) != 64);
8015 BUILD_BUG_ON(sizeof(struct nvram_24xx) != 512);
8016 BUILD_BUG_ON(sizeof(struct nvram_81xx) != 512);
Bart Van Asschebc044592019-04-17 14:44:37 -07008017 BUILD_BUG_ON(sizeof(struct pt_ls4_request) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008018 BUILD_BUG_ON(sizeof(struct pt_ls4_rx_unsol) != 64);
8019 BUILD_BUG_ON(sizeof(struct purex_entry_24xx) != 64);
8020 BUILD_BUG_ON(sizeof(struct qla2100_fw_dump) != 123634);
8021 BUILD_BUG_ON(sizeof(struct qla2300_fw_dump) != 136100);
8022 BUILD_BUG_ON(sizeof(struct qla24xx_fw_dump) != 37976);
8023 BUILD_BUG_ON(sizeof(struct qla25xx_fw_dump) != 39228);
8024 BUILD_BUG_ON(sizeof(struct qla2xxx_fce_chain) != 52);
8025 BUILD_BUG_ON(sizeof(struct qla2xxx_fw_dump) != 136172);
8026 BUILD_BUG_ON(sizeof(struct qla2xxx_mq_chain) != 524);
8027 BUILD_BUG_ON(sizeof(struct qla2xxx_mqueue_chain) != 8);
8028 BUILD_BUG_ON(sizeof(struct qla2xxx_mqueue_header) != 12);
8029 BUILD_BUG_ON(sizeof(struct qla2xxx_offld_chain) != 24);
8030 BUILD_BUG_ON(sizeof(struct qla81xx_fw_dump) != 39420);
8031 BUILD_BUG_ON(sizeof(struct qla82xx_uri_data_desc) != 28);
8032 BUILD_BUG_ON(sizeof(struct qla82xx_uri_table_desc) != 32);
8033 BUILD_BUG_ON(sizeof(struct qla83xx_fw_dump) != 51196);
Bart Van Assched9ab5f12020-05-18 14:17:04 -07008034 BUILD_BUG_ON(sizeof(struct qla_fcp_prio_cfg) != FCP_PRIO_CFG_SIZE);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008035 BUILD_BUG_ON(sizeof(struct qla_fdt_layout) != 128);
Bart Van Asschea27747a2019-12-18 16:47:06 -08008036 BUILD_BUG_ON(sizeof(struct qla_flt_header) != 8);
Bart Van Assche59d23cf2020-05-18 14:17:01 -07008037 BUILD_BUG_ON(sizeof(struct qla_flt_region) != 16);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008038 BUILD_BUG_ON(sizeof(struct qla_npiv_entry) != 24);
8039 BUILD_BUG_ON(sizeof(struct qla_npiv_header) != 16);
8040 BUILD_BUG_ON(sizeof(struct rdp_rsp_payload) != 336);
Bart Van Asschebc044592019-04-17 14:44:37 -07008041 BUILD_BUG_ON(sizeof(struct sns_cmd_pkt) != 2064);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008042 BUILD_BUG_ON(sizeof(struct sts_entry_24xx) != 64);
8043 BUILD_BUG_ON(sizeof(struct tsk_mgmt_entry) != 64);
8044 BUILD_BUG_ON(sizeof(struct tsk_mgmt_entry_fx00) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07008045 BUILD_BUG_ON(sizeof(struct verify_chip_entry_84xx) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008046 BUILD_BUG_ON(sizeof(struct verify_chip_rsp_84xx) != 52);
Bart Van Asschebc044592019-04-17 14:44:37 -07008047 BUILD_BUG_ON(sizeof(struct vf_evfp_entry_24xx) != 56);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008048 BUILD_BUG_ON(sizeof(struct vp_config_entry_24xx) != 64);
8049 BUILD_BUG_ON(sizeof(struct vp_ctrl_entry_24xx) != 64);
8050 BUILD_BUG_ON(sizeof(struct vp_rpt_id_entry_24xx) != 64);
8051 BUILD_BUG_ON(sizeof(sts21_entry_t) != 64);
8052 BUILD_BUG_ON(sizeof(sts22_entry_t) != 64);
8053 BUILD_BUG_ON(sizeof(sts_cont_entry_t) != 64);
8054 BUILD_BUG_ON(sizeof(sts_entry_t) != 64);
8055 BUILD_BUG_ON(sizeof(sw_info_t) != 32);
8056 BUILD_BUG_ON(sizeof(target_id_t) != 2);
Bart Van Asschebc044592019-04-17 14:44:37 -07008057
Linus Torvalds1da177e2005-04-16 15:20:36 -07008058 /* Allocate cache for SRBs. */
Andrew Vasquez 354d6b22005-04-23 02:47:27 -04008059 srb_cachep = kmem_cache_create("qla2xxx_srbs", sizeof(srb_t), 0,
Paul Mundt20c2df82007-07-20 10:11:58 +09008060 SLAB_HWCACHE_ALIGN, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008061 if (srb_cachep == NULL) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07008062 ql_log(ql_log_fatal, NULL, 0x0001,
8063 "Unable to allocate SRB cache...Failing load!.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07008064 return -ENOMEM;
8065 }
8066
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04008067 /* Initialize target kmem_cache and mem_pools */
8068 ret = qlt_init();
8069 if (ret < 0) {
Bart Van Asschec794d242019-04-04 12:44:46 -07008070 goto destroy_cache;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04008071 } else if (ret > 0) {
8072 /*
8073 * If initiator mode is explictly disabled by qlt_init(),
8074 * prevent scsi_transport_fc.c:fc_scsi_scan_rport() from
8075 * performing scsi_scan_target() during LOOP UP event.
8076 */
8077 qla2xxx_transport_functions.disable_target_scan = 1;
8078 qla2xxx_transport_vport_functions.disable_target_scan = 1;
8079 }
8080
Linus Torvalds1da177e2005-04-16 15:20:36 -07008081 /* Derive version string. */
8082 strcpy(qla2x00_version_str, QLA2XXX_VERSION);
Andrew Vasquez11010fe2006-10-06 09:54:59 -07008083 if (ql2xextended_error_logging)
Andrew Vasquez01819442006-06-23 16:11:10 -07008084 strcat(qla2x00_version_str, "-debug");
Joe Carnucciofed0f682017-08-23 15:05:10 -07008085 if (ql2xextended_error_logging == 1)
8086 ql2xextended_error_logging = QL_DBG_DEFAULT1_MASK;
Andrew Vasquez01819442006-06-23 16:11:10 -07008087
Quinn Tran0645cb82018-09-11 10:18:18 -07008088 if (ql2x_ini_mode == QLA2XXX_INI_MODE_DUAL)
8089 qla_insert_tgt_attrs();
8090
Andrew Vasquez1c97a122005-04-21 16:13:36 -04008091 qla2xxx_transport_template =
8092 fc_attach_transport(&qla2xxx_transport_functions);
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07008093 if (!qla2xxx_transport_template) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07008094 ql_log(ql_log_fatal, NULL, 0x0002,
8095 "fc_attach_transport failed...Failing load!.\n");
Bart Van Asschec794d242019-04-04 12:44:46 -07008096 ret = -ENODEV;
8097 goto qlt_exit;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07008098 }
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -07008099
8100 apidev_major = register_chrdev(0, QLA2XXX_APIDEV, &apidev_fops);
8101 if (apidev_major < 0) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07008102 ql_log(ql_log_fatal, NULL, 0x0003,
8103 "Unable to register char device %s.\n", QLA2XXX_APIDEV);
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -07008104 }
8105
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07008106 qla2xxx_transport_vport_template =
8107 fc_attach_transport(&qla2xxx_transport_vport_functions);
8108 if (!qla2xxx_transport_vport_template) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07008109 ql_log(ql_log_fatal, NULL, 0x0004,
8110 "fc_attach_transport vport failed...Failing load!.\n");
Bart Van Asschec794d242019-04-04 12:44:46 -07008111 ret = -ENODEV;
8112 goto unreg_chrdev;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07008113 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07008114 ql_log(ql_log_info, NULL, 0x0005,
8115 "QLogic Fibre Channel HBA Driver: %s.\n",
Andrew Vasquezfd9a29f02008-05-12 22:21:08 -07008116 qla2x00_version_str);
Andrew Vasquez7ee61392006-06-23 16:11:22 -07008117 ret = pci_register_driver(&qla2xxx_pci_driver);
Andrew Vasquezfca29702005-07-06 10:31:47 -07008118 if (ret) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07008119 ql_log(ql_log_fatal, NULL, 0x0006,
8120 "pci_register_driver failed...ret=%d Failing load!.\n",
8121 ret);
Bart Van Asschec794d242019-04-04 12:44:46 -07008122 goto release_vport_transport;
Andrew Vasquezfca29702005-07-06 10:31:47 -07008123 }
8124 return ret;
Bart Van Asschec794d242019-04-04 12:44:46 -07008125
8126release_vport_transport:
8127 fc_release_transport(qla2xxx_transport_vport_template);
8128
8129unreg_chrdev:
8130 if (apidev_major >= 0)
8131 unregister_chrdev(apidev_major, QLA2XXX_APIDEV);
8132 fc_release_transport(qla2xxx_transport_template);
8133
8134qlt_exit:
8135 qlt_exit();
8136
8137destroy_cache:
8138 kmem_cache_destroy(srb_cachep);
8139 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008140}
8141
8142/**
8143 * qla2x00_module_exit - Module cleanup.
8144 **/
8145static void __exit
8146qla2x00_module_exit(void)
8147{
Andrew Vasquez7ee61392006-06-23 16:11:22 -07008148 pci_unregister_driver(&qla2xxx_pci_driver);
Andrew Vasquez54333832005-11-09 15:49:04 -08008149 qla2x00_release_firmware();
Thomas Meyer75c1d482018-12-02 21:52:11 +01008150 kmem_cache_destroy(ctx_cachep);
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07008151 fc_release_transport(qla2xxx_transport_vport_template);
Bart Van Assche59c209a2019-04-04 12:44:47 -07008152 if (apidev_major >= 0)
8153 unregister_chrdev(apidev_major, QLA2XXX_APIDEV);
8154 fc_release_transport(qla2xxx_transport_template);
8155 qlt_exit();
8156 kmem_cache_destroy(srb_cachep);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008157}
8158
8159module_init(qla2x00_module_init);
8160module_exit(qla2x00_module_exit);
8161
8162MODULE_AUTHOR("QLogic Corporation");
8163MODULE_DESCRIPTION("QLogic Fibre Channel HBA Driver");
8164MODULE_LICENSE("GPL");
Andrew Vasquezbb8ee492006-10-02 12:00:48 -07008165MODULE_FIRMWARE(FW_FILE_ISP21XX);
8166MODULE_FIRMWARE(FW_FILE_ISP22XX);
8167MODULE_FIRMWARE(FW_FILE_ISP2300);
8168MODULE_FIRMWARE(FW_FILE_ISP2322);
8169MODULE_FIRMWARE(FW_FILE_ISP24XX);
Andrew Vasquez61623fc2008-01-31 12:33:45 -08008170MODULE_FIRMWARE(FW_FILE_ISP25XX);