blob: b14b9876c0303ff0d5fe92a63039f8217003a558 [file] [log] [blame]
Bjorn Helgaas7328c8f2018-01-26 11:45:16 -06001// SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06003 * PCI detection and setup code
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 */
5
6#include <linux/kernel.h>
7#include <linux/delay.h>
8#include <linux/init.h>
9#include <linux/pci.h>
Krzysztof Wilczynskibbd8810d2019-09-03 13:30:59 +020010#include <linux/msi.h>
Murali Karicheride335bb42015-03-03 12:52:13 -050011#include <linux/of_pci.h>
Bjorn Helgaas589fcc22014-09-12 20:02:00 -060012#include <linux/pci_hotplug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/slab.h>
14#include <linux/module.h>
15#include <linux/cpumask.h>
Taku Izumib07461a2015-09-17 10:09:37 -050016#include <linux/aer.h>
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -070017#include <linux/acpi.h>
Jan Kiszka690f4302018-03-07 08:39:13 +010018#include <linux/hypervisor.h>
Jake Oshins788858e2016-02-16 21:56:22 +000019#include <linux/irqdomain.h>
Mika Westerbergd963f652016-06-02 11:17:13 +030020#include <linux/pm_runtime.h>
Amey Narkhede69139242021-08-17 23:34:52 +053021#include <linux/bitfield.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090022#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
24#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
25#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Stephen Hemminger0b950f02014-01-10 17:14:48 -070027static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070028 .name = "PCI busn",
29 .start = 0,
30 .end = 255,
31 .flags = IORESOURCE_BUS,
32};
33
Linus Torvalds1da177e2005-04-16 15:20:36 -070034/* Ugh. Need to stop exporting this to modules. */
35LIST_HEAD(pci_root_buses);
36EXPORT_SYMBOL(pci_root_buses);
37
Yinghai Lu5cc62c22012-05-17 18:51:11 -070038static LIST_HEAD(pci_domain_busn_res_list);
39
40struct pci_domain_busn_res {
41 struct list_head list;
42 struct resource res;
43 int domain_nr;
44};
45
46static struct resource *get_pci_domain_busn_res(int domain_nr)
47{
48 struct pci_domain_busn_res *r;
49
50 list_for_each_entry(r, &pci_domain_busn_res_list, list)
51 if (r->domain_nr == domain_nr)
52 return &r->res;
53
54 r = kzalloc(sizeof(*r), GFP_KERNEL);
55 if (!r)
56 return NULL;
57
58 r->domain_nr = domain_nr;
59 r->res.start = 0;
60 r->res.end = 0xff;
61 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
62
63 list_add_tail(&r->list, &pci_domain_busn_res_list);
64
65 return &r->res;
66}
67
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070068/*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -060069 * Some device drivers need know if PCI is initiated.
70 * Basically, we think PCI is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080071 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070072 */
73int no_pci_devices(void)
74{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080075 struct device *dev;
76 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070077
Suzuki K Poulose6bf85ba2019-07-23 23:18:37 +010078 dev = bus_find_next_device(&pci_bus_type, NULL);
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080079 no_devices = (dev == NULL);
80 put_device(dev);
81 return no_devices;
82}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070083EXPORT_SYMBOL(no_pci_devices);
84
Linus Torvalds1da177e2005-04-16 15:20:36 -070085/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 * PCI Bus Class
87 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040088static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070089{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040090 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070091
Markus Elfringff0387c2014-11-10 21:02:17 -070092 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070093 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100094 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070095 kfree(pci_bus);
96}
97
Heiner Kallweite30556b2024-04-13 23:01:17 +020098static const struct class pcibus_class = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070099 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400100 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -0700101 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102};
103
104static int __init pcibus_class_init(void)
105{
106 return class_register(&pcibus_class);
107}
108postcore_initcall(pcibus_class_init);
109
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400110static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800111{
112 u64 size = mask & maxbase; /* Find the significant bits */
113 if (!size)
114 return 0;
115
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600116 /*
117 * Get the lowest of them to find the decode size, and from that
118 * the extent.
119 */
Du Changbin01b37f82018-10-13 08:49:19 +0800120 size = size & ~(size-1);
Yinghai Lu07eddf32006-11-29 13:53:10 -0800121
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600122 /*
123 * base == maxbase can be valid only if the BAR has already been
124 * programmed with all 1s.
125 */
Du Changbin01b37f82018-10-13 08:49:19 +0800126 if (base == maxbase && ((base | (size - 1)) & mask) != mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800127 return 0;
128
129 return size;
130}
131
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600132static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800133{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600134 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600135 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600136
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400137 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600138 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
139 flags |= IORESOURCE_IO;
140 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141 }
142
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600143 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
144 flags |= IORESOURCE_MEM;
145 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
146 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400147
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600148 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
149 switch (mem_type) {
150 case PCI_BASE_ADDRESS_MEM_TYPE_32:
151 break;
152 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600153 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600154 break;
155 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600156 flags |= IORESOURCE_MEM_64;
157 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600158 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600159 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600160 break;
161 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600162 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400163}
164
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100165#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
166
Yu Zhao0b400c72008-11-22 02:40:40 +0800167/**
Mauro Carvalho Chehab2f0cd592020-10-23 18:33:10 +0200168 * __pci_read_base - Read a PCI BAR
Yu Zhao0b400c72008-11-22 02:40:40 +0800169 * @dev: the PCI device
170 * @type: type of the BAR
171 * @res: resource buffer to be filled in
172 * @pos: BAR position in the config space
173 *
174 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400175 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800176int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400177 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400178{
Marc Gonzalezdc5205e2017-04-10 19:46:54 +0200179 u32 l = 0, sz = 0, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600180 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700181 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800182 struct pci_bus_region region, inverted_region;
Puranjay Mohandc4e6f22021-11-06 16:56:06 +0530183 const char *res_name = pci_resource_name(dev, res - dev->resource);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400184
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200185 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400186
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600187 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700188 if (!dev->mmio_always_on) {
189 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100190 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
191 pci_write_config_word(dev, PCI_COMMAND,
192 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
193 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700194 }
195
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400196 res->name = pci_name(dev);
197
198 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200199 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400200 pci_read_config_dword(dev, pos, &sz);
201 pci_write_config_dword(dev, pos, l);
202
203 /*
204 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600205 * If the BAR isn't implemented, all bits must be 0. If it's a
206 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
207 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400208 */
Naveen Naidufa52b642021-11-18 19:33:26 +0530209 if (PCI_POSSIBLE_ERROR(sz))
Myron Stowef795d862014-10-30 11:54:43 -0600210 sz = 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400211
212 /*
213 * I don't know how l can have all bits set. Copied from old code.
214 * Maybe it fixes a bug on some ancient platform.
215 */
Naveen Naidufa52b642021-11-18 19:33:26 +0530216 if (PCI_POSSIBLE_ERROR(l))
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400217 l = 0;
218
219 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600220 res->flags = decode_bar(dev, l);
221 res->flags |= IORESOURCE_SIZEALIGN;
222 if (res->flags & IORESOURCE_IO) {
Myron Stowef795d862014-10-30 11:54:43 -0600223 l64 = l & PCI_BASE_ADDRESS_IO_MASK;
224 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
225 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400226 } else {
Myron Stowef795d862014-10-30 11:54:43 -0600227 l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
228 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
229 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400230 }
231 } else {
Bjorn Helgaas7a6d3122016-11-28 17:21:02 -0600232 if (l & PCI_ROM_ADDRESS_ENABLE)
233 res->flags |= IORESOURCE_ROM_ENABLE;
Myron Stowef795d862014-10-30 11:54:43 -0600234 l64 = l & PCI_ROM_ADDRESS_MASK;
235 sz64 = sz & PCI_ROM_ADDRESS_MASK;
Matthias Kaehlcke76dc52682017-04-14 13:38:02 -0700236 mask64 = PCI_ROM_ADDRESS_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400237 }
238
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600239 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400240 pci_read_config_dword(dev, pos + 4, &l);
241 pci_write_config_dword(dev, pos + 4, ~0);
242 pci_read_config_dword(dev, pos + 4, &sz);
243 pci_write_config_dword(dev, pos + 4, l);
244
245 l64 |= ((u64)l << 32);
246 sz64 |= ((u64)sz << 32);
Myron Stowef795d862014-10-30 11:54:43 -0600247 mask64 |= ((u64)~0 << 32);
248 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400249
Myron Stowef795d862014-10-30 11:54:43 -0600250 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
251 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400252
Myron Stowef795d862014-10-30 11:54:43 -0600253 if (!sz64)
254 goto fail;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400255
Myron Stowef795d862014-10-30 11:54:43 -0600256 sz64 = pci_size(l64, sz64, mask64);
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600257 if (!sz64) {
Puranjay Mohandc4e6f22021-11-06 16:56:06 +0530258 pci_info(dev, FW_BUG "%s: invalid; can't size\n", res_name);
Myron Stowef795d862014-10-30 11:54:43 -0600259 goto fail;
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600260 }
Myron Stowef795d862014-10-30 11:54:43 -0600261
262 if (res->flags & IORESOURCE_MEM_64) {
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700263 if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
264 && sz64 > 0x100000000ULL) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600265 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
266 res->start = 0;
267 res->end = 0;
Puranjay Mohandc4e6f22021-11-06 16:56:06 +0530268 pci_err(dev, "%s: can't handle BAR larger than 4GB (size %#010llx)\n",
269 res_name, (unsigned long long)sz64);
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600270 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600271 }
272
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700273 if ((sizeof(pci_bus_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600274 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700275 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600276 res->start = 0;
Du Changbin01b37f82018-10-13 08:49:19 +0800277 res->end = sz64 - 1;
Puranjay Mohandc4e6f22021-11-06 16:56:06 +0530278 pci_info(dev, "%s: can't handle BAR above 4GB (bus address %#010llx)\n",
279 res_name, (unsigned long long)l64);
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600280 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400281 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400282 }
283
Myron Stowef795d862014-10-30 11:54:43 -0600284 region.start = l64;
Du Changbin01b37f82018-10-13 08:49:19 +0800285 region.end = l64 + sz64 - 1;
Myron Stowef795d862014-10-30 11:54:43 -0600286
Yinghai Lufc279852013-12-09 22:54:40 -0800287 pcibios_bus_to_resource(dev->bus, res, &region);
288 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800289
290 /*
291 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
292 * the corresponding resource address (the physical address used by
293 * the CPU. Converting that resource address back to a bus address
294 * should yield the original BAR value:
295 *
296 * resource_to_bus(bus_to_resource(A)) == A
297 *
298 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
299 * be claimed by the device.
300 */
301 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800302 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800303 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600304 res->end = region.end - region.start;
Puranjay Mohandc4e6f22021-11-06 16:56:06 +0530305 pci_info(dev, "%s: initial BAR value %#010llx invalid\n",
306 res_name, (unsigned long long)region.start);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800307 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800308
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600309 goto out;
310
311
312fail:
313 res->flags = 0;
314out:
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600315 if (res->flags)
Puranjay Mohandc4e6f22021-11-06 16:56:06 +0530316 pci_info(dev, "%s %pR\n", res_name, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600317
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600318 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800319}
320
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
322{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400323 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324
Prarit Bhargavaad67b432016-05-11 12:27:16 -0400325 if (dev->non_compliant_bars)
326 return;
327
KarimAllah Ahmedbf4447f2018-03-03 05:33:10 +0100328 /* Per PCIe r4.0, sec 9.3.4.1.11, the VF BARs are all RO Zero */
329 if (dev->is_virtfn)
330 return;
331
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400332 for (pos = 0; pos < howmany; pos++) {
333 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400335 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400337
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400339 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400341 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
Dan Williams92b19ff2015-08-10 23:07:06 -0400342 IORESOURCE_READONLY | IORESOURCE_SIZEALIGN;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400343 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 }
345}
346
Bjorn Helgaas63c6ebb2023-12-04 17:53:32 -0600347static void pci_read_bridge_io(struct pci_dev *dev, struct resource *res,
348 bool log)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600351 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14ed2012-02-23 20:19:00 -0700352 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600353
354 io_mask = PCI_IO_RANGE_MASK;
355 io_granularity = 0x1000;
356 if (dev->io_window_1k) {
357 /* Support 1K I/O space granularity */
358 io_mask = PCI_IO_1K_RANGE_MASK;
359 io_granularity = 0x400;
360 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
363 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600364 base = (io_base_lo & io_mask) << 8;
365 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366
367 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
368 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600369
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
371 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600372 base |= ((unsigned long) io_base_hi << 16);
373 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 }
375
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600376 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14ed2012-02-23 20:19:00 -0700378 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600379 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800380 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas63c6ebb2023-12-04 17:53:32 -0600381 if (log)
382 pci_info(dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700384}
385
Bjorn Helgaas63c6ebb2023-12-04 17:53:32 -0600386static void pci_read_bridge_mmio(struct pci_dev *dev, struct resource *res,
387 bool log)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700388{
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700389 u16 mem_base_lo, mem_limit_lo;
390 unsigned long base, limit;
Bjorn Helgaas5bfa14ed2012-02-23 20:19:00 -0700391 struct pci_bus_region region;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
394 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600395 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
396 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600397 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14ed2012-02-23 20:19:00 -0700399 region.start = base;
400 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800401 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas63c6ebb2023-12-04 17:53:32 -0600402 if (log)
403 pci_info(dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700405}
406
Bjorn Helgaas63c6ebb2023-12-04 17:53:32 -0600407static void pci_read_bridge_mmio_pref(struct pci_dev *dev, struct resource *res,
408 bool log)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700409{
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700410 u16 mem_base_lo, mem_limit_lo;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700411 u64 base64, limit64;
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700412 pci_bus_addr_t base, limit;
Bjorn Helgaas5bfa14ed2012-02-23 20:19:00 -0700413 struct pci_bus_region region;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
416 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700417 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
418 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419
420 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
421 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600422
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
424 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
425
426 /*
427 * Some bridges set the base > limit by default, and some
428 * (broken) BIOSes do not initialize them. If we find
429 * this, just assume they are not being used.
430 */
431 if (mem_base_hi <= mem_limit_hi) {
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700432 base64 |= (u64) mem_base_hi << 32;
433 limit64 |= (u64) mem_limit_hi << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 }
435 }
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700436
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700437 base = (pci_bus_addr_t) base64;
438 limit = (pci_bus_addr_t) limit64;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700439
440 if (base != base64) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600441 pci_err(dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700442 (unsigned long long) base64);
443 return;
444 }
445
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600446 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700447 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
448 IORESOURCE_MEM | IORESOURCE_PREFETCH;
449 if (res->flags & PCI_PREF_RANGE_TYPE_64)
450 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14ed2012-02-23 20:19:00 -0700451 region.start = base;
452 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800453 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas63c6ebb2023-12-04 17:53:32 -0600454 if (log)
455 pci_info(dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 }
457}
458
Bjorn Helgaas6f320992023-12-04 17:39:15 -0600459static void pci_read_bridge_windows(struct pci_dev *bridge)
460{
Bjorn Helgaas95140c22023-11-22 10:34:07 -0600461 u32 buses;
Bjorn Helgaas6f320992023-12-04 17:39:15 -0600462 u16 io;
463 u32 pmem, tmp;
Bjorn Helgaas95140c22023-11-22 10:34:07 -0600464 struct resource res;
465
466 pci_read_config_dword(bridge, PCI_PRIMARY_BUS, &buses);
467 res.flags = IORESOURCE_BUS;
468 res.start = (buses >> 8) & 0xff;
469 res.end = (buses >> 16) & 0xff;
470 pci_info(bridge, "PCI bridge to %pR%s\n", &res,
471 bridge->transparent ? " (subtractive decode)" : "");
Bjorn Helgaas6f320992023-12-04 17:39:15 -0600472
473 pci_read_config_word(bridge, PCI_IO_BASE, &io);
474 if (!io) {
475 pci_write_config_word(bridge, PCI_IO_BASE, 0xe0f0);
476 pci_read_config_word(bridge, PCI_IO_BASE, &io);
477 pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
478 }
Bjorn Helgaas95140c22023-11-22 10:34:07 -0600479 if (io) {
Bjorn Helgaas6f320992023-12-04 17:39:15 -0600480 bridge->io_window = 1;
Bjorn Helgaas95140c22023-11-22 10:34:07 -0600481 pci_read_bridge_io(bridge, &res, true);
482 }
483
484 pci_read_bridge_mmio(bridge, &res, true);
Bjorn Helgaas6f320992023-12-04 17:39:15 -0600485
486 /*
487 * DECchip 21050 pass 2 errata: the bridge may miss an address
488 * disconnect boundary by one PCI data phase. Workaround: do not
489 * use prefetching on this device.
490 */
491 if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
492 return;
493
494 pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
495 if (!pmem) {
496 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
497 0xffe0fff0);
498 pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
499 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
500 }
501 if (!pmem)
502 return;
503
504 bridge->pref_window = 1;
505
506 if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
507
508 /*
509 * Bridge claims to have a 64-bit prefetchable memory
510 * window; verify that the upper bits are actually
511 * writable.
512 */
513 pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &pmem);
514 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
515 0xffffffff);
516 pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp);
517 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, pmem);
518 if (tmp)
519 bridge->pref_64_window = 1;
520 }
Bjorn Helgaas95140c22023-11-22 10:34:07 -0600521
522 pci_read_bridge_mmio_pref(bridge, &res, true);
Bjorn Helgaas6f320992023-12-04 17:39:15 -0600523}
524
Bill Pemberton15856ad2012-11-21 15:35:00 -0500525void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700526{
527 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700528 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700529 int i;
530
531 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
532 return;
533
Frederick Lawler7506dc72018-01-18 12:55:24 -0600534 pci_info(dev, "PCI bridge to %pR%s\n",
Yinghai Lub918c622012-05-17 18:51:11 -0700535 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700536 dev->transparent ? " (subtractive decode)" : "");
537
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700538 pci_bus_remove_resources(child);
539 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
540 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
541
Bjorn Helgaas95140c22023-11-22 10:34:07 -0600542 pci_read_bridge_io(child->self, child->resource[0], false);
543 pci_read_bridge_mmio(child->self, child->resource[1], false);
544 pci_read_bridge_mmio_pref(child->self, child->resource[2], false);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700545
546 if (dev->transparent) {
Andy Shevchenko02992062023-04-04 10:45:25 -0500547 pci_bus_for_each_resource(child->parent, res) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600548 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700549 pci_bus_add_resource(child, res,
550 PCI_SUBTRACTIVE_DECODE);
Mohan Kumar34c6b712019-04-20 07:07:20 +0300551 pci_info(dev, " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700552 res);
553 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700554 }
555 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700556}
557
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100558static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559{
560 struct pci_bus *b;
561
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100562 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600563 if (!b)
564 return NULL;
565
566 INIT_LIST_HEAD(&b->node);
567 INIT_LIST_HEAD(&b->children);
568 INIT_LIST_HEAD(&b->devices);
569 INIT_LIST_HEAD(&b->slots);
570 INIT_LIST_HEAD(&b->resources);
571 b->max_bus_speed = PCI_SPEED_UNKNOWN;
572 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100573#ifdef CONFIG_PCI_DOMAINS_GENERIC
574 if (parent)
575 b->domain_nr = parent->domain_nr;
576#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 return b;
578}
579
Rob Herring98854402020-05-13 17:38:59 -0500580static void pci_release_host_bridge_dev(struct device *dev)
Jiang Liu70efde22013-06-07 16:16:51 -0600581{
582 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
583
584 if (bridge->release_fn)
585 bridge->release_fn(bridge);
Jan Kiszka3bbce532018-05-15 11:07:01 +0200586
587 pci_free_resource_list(&bridge->windows);
Rob Herring76081582019-10-07 20:23:25 -0500588 pci_free_resource_list(&bridge->dma_ranges);
Rob Herring98854402020-05-13 17:38:59 -0500589 kfree(bridge);
Jiang Liu70efde22013-06-07 16:16:51 -0600590}
591
Jean-Philippe Brucker6302bf32019-03-18 16:07:18 +0000592static void pci_init_host_bridge(struct pci_host_bridge *bridge)
Yinghai Lu7b543662012-04-02 18:31:53 -0700593{
Bjorn Helgaas05013482013-06-05 14:22:11 -0600594 INIT_LIST_HEAD(&bridge->windows);
Srinath Manname80a91a2019-05-03 19:35:32 +0530595 INIT_LIST_HEAD(&bridge->dma_ranges);
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100596
Bjorn Helgaas02bfeb42018-03-09 11:21:25 -0600597 /*
598 * We assume we can manage these PCIe features. Some systems may
599 * reserve these for use by the platform itself, e.g., an ACPI BIOS
600 * may implement its own AER handling and use _OSC to prevent the
601 * OS from interfering.
602 */
603 bridge->native_aer = 1;
Mika Westerberg9310f0d2018-05-23 17:22:19 -0500604 bridge->native_pcie_hotplug = 1;
Mika Westerberg1df81a62018-05-23 17:40:23 -0500605 bridge->native_shpc_hotplug = 1;
Bjorn Helgaas02bfeb42018-03-09 11:21:25 -0600606 bridge->native_pme = 1;
Bjorn Helgaasaf8bb9f2018-04-17 10:58:09 -0500607 bridge->native_ltr = 1;
Kuppuswamy Sathyanarayananac1c8e32020-03-23 17:26:07 -0700608 bridge->native_dpc = 1;
Boqun Feng15d82ca2021-07-27 02:06:50 +0800609 bridge->domain_nr = PCI_DOMAIN_NR_NOT_SET;
Ira Weiny589c3352022-12-11 23:06:19 -0800610 bridge->native_cxl_error = 1;
Rob Herring98854402020-05-13 17:38:59 -0500611
612 device_initialize(&bridge->dev);
Jean-Philippe Brucker6302bf32019-03-18 16:07:18 +0000613}
614
615struct pci_host_bridge *pci_alloc_host_bridge(size_t priv)
616{
617 struct pci_host_bridge *bridge;
618
619 bridge = kzalloc(sizeof(*bridge) + priv, GFP_KERNEL);
620 if (!bridge)
621 return NULL;
622
623 pci_init_host_bridge(bridge);
624 bridge->dev.release = pci_release_host_bridge_dev;
Bjorn Helgaas02bfeb42018-03-09 11:21:25 -0600625
Yinghai Lu7b543662012-04-02 18:31:53 -0700626 return bridge;
627}
Thierry Redinga52d1442016-11-25 11:57:11 +0100628EXPORT_SYMBOL(pci_alloc_host_bridge);
Yinghai Lu7b543662012-04-02 18:31:53 -0700629
Rob Herring98854402020-05-13 17:38:59 -0500630static void devm_pci_alloc_host_bridge_release(void *data)
631{
632 pci_free_host_bridge(data);
633}
634
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500635struct pci_host_bridge *devm_pci_alloc_host_bridge(struct device *dev,
636 size_t priv)
637{
Rob Herring98854402020-05-13 17:38:59 -0500638 int ret;
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500639 struct pci_host_bridge *bridge;
640
Rob Herring98854402020-05-13 17:38:59 -0500641 bridge = pci_alloc_host_bridge(priv);
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500642 if (!bridge)
643 return NULL;
644
Rob Herring6a589902020-07-21 20:24:57 -0600645 bridge->dev.parent = dev;
646
Rob Herring98854402020-05-13 17:38:59 -0500647 ret = devm_add_action_or_reset(dev, devm_pci_alloc_host_bridge_release,
648 bridge);
649 if (ret)
650 return NULL;
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500651
Rob Herring669cbc72020-07-21 20:25:13 -0600652 ret = devm_of_pci_bridge_init(dev, bridge);
653 if (ret)
654 return NULL;
655
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500656 return bridge;
657}
658EXPORT_SYMBOL(devm_pci_alloc_host_bridge);
659
Lorenzo Pieralisidff79b92017-06-28 15:13:52 -0500660void pci_free_host_bridge(struct pci_host_bridge *bridge)
661{
Rob Herring98854402020-05-13 17:38:59 -0500662 put_device(&bridge->dev);
Lorenzo Pieralisidff79b92017-06-28 15:13:52 -0500663}
664EXPORT_SYMBOL(pci_free_host_bridge);
665
Bjorn Helgaase56faff2020-02-28 15:02:03 -0600666/* Indexed by PCI_X_SSTATUS_FREQ (secondary bus mode and frequency) */
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700667static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500668 PCI_SPEED_UNKNOWN, /* 0 */
669 PCI_SPEED_66MHz_PCIX, /* 1 */
670 PCI_SPEED_100MHz_PCIX, /* 2 */
671 PCI_SPEED_133MHz_PCIX, /* 3 */
672 PCI_SPEED_UNKNOWN, /* 4 */
673 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
674 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
675 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
676 PCI_SPEED_UNKNOWN, /* 8 */
677 PCI_SPEED_66MHz_PCIX_266, /* 9 */
678 PCI_SPEED_100MHz_PCIX_266, /* A */
679 PCI_SPEED_133MHz_PCIX_266, /* B */
680 PCI_SPEED_UNKNOWN, /* C */
681 PCI_SPEED_66MHz_PCIX_533, /* D */
682 PCI_SPEED_100MHz_PCIX_533, /* E */
683 PCI_SPEED_133MHz_PCIX_533 /* F */
684};
685
Bjorn Helgaase56faff2020-02-28 15:02:03 -0600686/* Indexed by PCI_EXP_LNKCAP_SLS, PCI_EXP_LNKSTA_CLS */
Jacob Keller343e51a2013-07-31 06:53:16 +0000687const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500688 PCI_SPEED_UNKNOWN, /* 0 */
689 PCIE_SPEED_2_5GT, /* 1 */
690 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500691 PCIE_SPEED_8_0GT, /* 3 */
Jay Fang1acfb9b2018-03-12 17:13:32 +0800692 PCIE_SPEED_16_0GT, /* 4 */
Gustavo Pimentelde76cda2019-06-04 18:24:43 +0200693 PCIE_SPEED_32_0GT, /* 5 */
Gustavo Pimentel34191742020-11-18 23:49:20 +0100694 PCIE_SPEED_64_0GT, /* 6 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500695 PCI_SPEED_UNKNOWN, /* 7 */
696 PCI_SPEED_UNKNOWN, /* 8 */
697 PCI_SPEED_UNKNOWN, /* 9 */
698 PCI_SPEED_UNKNOWN, /* A */
699 PCI_SPEED_UNKNOWN, /* B */
700 PCI_SPEED_UNKNOWN, /* C */
701 PCI_SPEED_UNKNOWN, /* D */
702 PCI_SPEED_UNKNOWN, /* E */
703 PCI_SPEED_UNKNOWN /* F */
704};
Bjorn Helgaase56faff2020-02-28 15:02:03 -0600705EXPORT_SYMBOL_GPL(pcie_link_speed);
706
707const char *pci_speed_string(enum pci_bus_speed speed)
708{
709 /* Indexed by the pci_bus_speed enum */
710 static const char *speed_strings[] = {
711 "33 MHz PCI", /* 0x00 */
712 "66 MHz PCI", /* 0x01 */
713 "66 MHz PCI-X", /* 0x02 */
714 "100 MHz PCI-X", /* 0x03 */
715 "133 MHz PCI-X", /* 0x04 */
716 NULL, /* 0x05 */
717 NULL, /* 0x06 */
718 NULL, /* 0x07 */
719 NULL, /* 0x08 */
720 "66 MHz PCI-X 266", /* 0x09 */
721 "100 MHz PCI-X 266", /* 0x0a */
722 "133 MHz PCI-X 266", /* 0x0b */
723 "Unknown AGP", /* 0x0c */
724 "1x AGP", /* 0x0d */
725 "2x AGP", /* 0x0e */
726 "4x AGP", /* 0x0f */
727 "8x AGP", /* 0x10 */
728 "66 MHz PCI-X 533", /* 0x11 */
729 "100 MHz PCI-X 533", /* 0x12 */
730 "133 MHz PCI-X 533", /* 0x13 */
731 "2.5 GT/s PCIe", /* 0x14 */
732 "5.0 GT/s PCIe", /* 0x15 */
733 "8.0 GT/s PCIe", /* 0x16 */
734 "16.0 GT/s PCIe", /* 0x17 */
735 "32.0 GT/s PCIe", /* 0x18 */
Gustavo Pimentel34191742020-11-18 23:49:20 +0100736 "64.0 GT/s PCIe", /* 0x19 */
Bjorn Helgaase56faff2020-02-28 15:02:03 -0600737 };
738
739 if (speed < ARRAY_SIZE(speed_strings))
740 return speed_strings[speed];
741 return "Unknown";
742}
743EXPORT_SYMBOL_GPL(pci_speed_string);
Matthew Wilcox3749c512009-12-13 08:11:32 -0500744
745void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
746{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700747 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500748}
749EXPORT_SYMBOL_GPL(pcie_update_link_speed);
750
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500751static unsigned char agp_speeds[] = {
752 AGP_UNKNOWN,
753 AGP_1X,
754 AGP_2X,
755 AGP_4X,
756 AGP_8X
757};
758
759static enum pci_bus_speed agp_speed(int agp3, int agpstat)
760{
761 int index = 0;
762
763 if (agpstat & 4)
764 index = 3;
765 else if (agpstat & 2)
766 index = 2;
767 else if (agpstat & 1)
768 index = 1;
769 else
770 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700771
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500772 if (agp3) {
773 index += 2;
774 if (index == 5)
775 index = 0;
776 }
777
778 out:
779 return agp_speeds[index];
780}
781
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500782static void pci_set_bus_speed(struct pci_bus *bus)
783{
784 struct pci_dev *bridge = bus->self;
785 int pos;
786
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500787 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
788 if (!pos)
789 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
790 if (pos) {
791 u32 agpstat, agpcmd;
792
793 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
794 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
795
796 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
797 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
798 }
799
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500800 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
801 if (pos) {
802 u16 status;
803 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500804
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700805 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
806 &status);
807
808 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500809 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700810 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500811 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700812 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400813 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500814 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400815 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500816 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500817 } else {
818 max = PCI_SPEED_66MHz_PCIX;
819 }
820
821 bus->max_bus_speed = max;
Bjorn Helgaase0f0a162023-10-10 15:44:27 -0500822 bus->cur_bus_speed =
823 pcix_bus_speed[FIELD_GET(PCI_X_SSTATUS_FREQ, status)];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500824
825 return;
826 }
827
Yijing Wangfdfe1512013-09-05 15:55:29 +0800828 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500829 u32 linkcap;
830 u16 linksta;
831
Jiang Liu59875ae2012-07-24 17:20:06 +0800832 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700833 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500834
Jiang Liu59875ae2012-07-24 17:20:06 +0800835 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500836 pcie_update_link_speed(bus, linksta);
837 }
838}
839
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100840static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus)
841{
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100842 struct irq_domain *d;
843
Boqun Feng41dd40f2021-07-27 02:06:51 +0800844 /* If the host bridge driver sets a MSI domain of the bridge, use it */
845 d = dev_get_msi_domain(bus->bridge);
846
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100847 /*
848 * Any firmware interface that can resolve the msi_domain
849 * should be called from here.
850 */
Boqun Feng41dd40f2021-07-27 02:06:51 +0800851 if (!d)
852 d = pci_host_bridge_of_msi_domain(bus);
Suravee Suthikulpanit471036b2015-12-10 08:55:27 -0800853 if (!d)
854 d = pci_host_bridge_acpi_msi_domain(bus);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100855
Jake Oshins788858e2016-02-16 21:56:22 +0000856 /*
857 * If no IRQ domain was found via the OF tree, try looking it up
858 * directly through the fwnode_handle.
859 */
860 if (!d) {
861 struct fwnode_handle *fwnode = pci_root_bus_fwnode(bus);
862
863 if (fwnode)
864 d = irq_find_matching_fwnode(fwnode,
865 DOMAIN_BUS_PCI_MSI);
866 }
Jake Oshins788858e2016-02-16 21:56:22 +0000867
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100868 return d;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100869}
870
871static void pci_set_bus_msi_domain(struct pci_bus *bus)
872{
873 struct irq_domain *d;
Alex Williamson38ea72b2015-09-18 15:08:54 -0600874 struct pci_bus *b;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100875
876 /*
Alex Williamson38ea72b2015-09-18 15:08:54 -0600877 * The bus can be a root bus, a subordinate bus, or a virtual bus
878 * created by an SR-IOV device. Walk up to the first bridge device
879 * found or derive the domain from the host bridge.
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100880 */
Alex Williamson38ea72b2015-09-18 15:08:54 -0600881 for (b = bus, d = NULL; !d && !pci_is_root_bus(b); b = b->parent) {
882 if (b->self)
883 d = dev_get_msi_domain(&b->self->dev);
884 }
885
886 if (!d)
887 d = pci_host_bridge_msi_domain(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100888
889 dev_set_msi_domain(&bus->dev, d);
890}
891
Vidya Sagar9d7d5db2024-05-08 23:11:35 +0530892static bool pci_preserve_config(struct pci_host_bridge *host_bridge)
893{
894 if (pci_acpi_preserve_config(host_bridge))
895 return true;
896
Vidya Sagar1e692242024-05-08 23:11:37 +0530897 if (host_bridge->dev.parent && host_bridge->dev.parent->of_node)
898 return of_pci_preserve_config(host_bridge->dev.parent->of_node);
899
Vidya Sagar9d7d5db2024-05-08 23:11:35 +0530900 return false;
901}
902
Lorenzo Pieralisicea9bc02017-06-28 15:13:55 -0500903static int pci_register_host_bridge(struct pci_host_bridge *bridge)
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100904{
905 struct device *parent = bridge->dev.parent;
Kai-Heng Feng7c3855c2021-07-13 20:50:07 +0800906 struct resource_entry *window, *next, *n;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100907 struct pci_bus *bus, *b;
Kai-Heng Feng7c3855c2021-07-13 20:50:07 +0800908 resource_size_t offset, next_offset;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100909 LIST_HEAD(resources);
Kai-Heng Feng7c3855c2021-07-13 20:50:07 +0800910 struct resource *res, *next_res;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100911 char addr[64], *fmt;
912 const char *name;
913 int err;
914
915 bus = pci_alloc_bus(NULL);
916 if (!bus)
917 return -ENOMEM;
918
919 bridge->bus = bus;
920
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100921 bus->sysdata = bridge->sysdata;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100922 bus->ops = bridge->ops;
923 bus->number = bus->busn_res.start = bridge->busnr;
924#ifdef CONFIG_PCI_DOMAINS_GENERIC
Boqun Feng15d82ca2021-07-27 02:06:50 +0800925 if (bridge->domain_nr == PCI_DOMAIN_NR_NOT_SET)
926 bus->domain_nr = pci_bus_find_domain_nr(bus, parent);
927 else
928 bus->domain_nr = bridge->domain_nr;
Pali Rohárc14f7cc2022-07-14 20:41:30 +0200929 if (bus->domain_nr < 0) {
930 err = bus->domain_nr;
931 goto free;
932 }
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100933#endif
934
935 b = pci_find_bus(pci_domain_nr(bus), bridge->busnr);
936 if (b) {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600937 /* Ignore it if we already got here via a different bridge */
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100938 dev_dbg(&b->dev, "bus already known\n");
939 err = -EEXIST;
940 goto free;
941 }
942
943 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(bus),
944 bridge->busnr);
945
946 err = pcibios_root_bridge_prepare(bridge);
947 if (err)
948 goto free;
949
Sergio Paracuellos661c4c42021-12-07 11:49:20 +0100950 /* Temporarily move resources off the list */
951 list_splice_init(&bridge->windows, &resources);
Rob Herring98854402020-05-13 17:38:59 -0500952 err = device_add(&bridge->dev);
Rob Herring1b54ae82020-05-13 17:38:58 -0500953 if (err) {
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100954 put_device(&bridge->dev);
Rob Herring1b54ae82020-05-13 17:38:58 -0500955 goto free;
956 }
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100957 bus->bridge = get_device(&bridge->dev);
958 device_enable_async_suspend(bus->bridge);
959 pci_set_bus_of_node(bus);
960 pci_set_bus_msi_domain(bus);
Jean-Philippe Brucker85aabbd2021-05-10 19:31:30 +0200961 if (bridge->msi_domain && !dev_get_msi_domain(&bus->dev) &&
962 !pci_host_of_has_msi_map(parent))
Marc Zyngier94e89b12021-03-30 16:11:41 +0100963 bus->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100964
965 if (!parent)
966 set_dev_node(bus->bridge, pcibus_to_node(bus));
967
968 bus->dev.class = &pcibus_class;
969 bus->dev.parent = bus->bridge;
970
971 dev_set_name(&bus->dev, "%04x:%02x", pci_domain_nr(bus), bus->number);
972 name = dev_name(&bus->dev);
973
974 err = device_register(&bus->dev);
975 if (err)
976 goto unregister;
977
978 pcibios_add_bus(bus);
979
Rob Herring6e8e1042020-08-20 21:53:54 -0600980 if (bus->ops->add_bus) {
981 err = bus->ops->add_bus(bus);
982 if (WARN_ON(err < 0))
983 dev_err(&bus->dev, "failed to add bus: %d\n", err);
984 }
985
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100986 /* Create legacy_io and legacy_mem files for this bus */
987 pci_create_legacy_files(bus);
988
989 if (parent)
990 dev_info(parent, "PCI host bridge to bus %s\n", name);
991 else
992 pr_info("PCI host bridge to bus %s\n", name);
993
Yunsheng Linad508612019-10-19 14:45:43 +0800994 if (nr_node_ids > 1 && pcibus_to_node(bus) == NUMA_NO_NODE)
995 dev_warn(&bus->dev, "Unknown NUMA node; performance will be reduced\n");
996
Vidya Sagar9d7d5db2024-05-08 23:11:35 +0530997 /* Check if the boot configuration by FW needs to be preserved */
998 bridge->preserve_config = pci_preserve_config(bridge);
999
Kai-Heng Feng7c3855c2021-07-13 20:50:07 +08001000 /* Coalesce contiguous windows */
Kai-Heng Feng65db0402021-04-01 21:12:52 +08001001 resource_list_for_each_entry_safe(window, n, &resources) {
Kai-Heng Feng7c3855c2021-07-13 20:50:07 +08001002 if (list_is_last(&window->node, &resources))
1003 break;
1004
1005 next = list_next_entry(window, node);
Kai-Heng Feng65db0402021-04-01 21:12:52 +08001006 offset = window->offset;
1007 res = window->res;
Kai-Heng Feng7c3855c2021-07-13 20:50:07 +08001008 next_offset = next->offset;
1009 next_res = next->res;
1010
1011 if (res->flags != next_res->flags || offset != next_offset)
1012 continue;
1013
1014 if (res->end + 1 == next_res->start) {
1015 next_res->start = res->start;
1016 res->flags = res->start = res->end = 0;
1017 }
1018 }
1019
1020 /* Add initial resources to the bus */
1021 resource_list_for_each_entry_safe(window, n, &resources) {
1022 offset = window->offset;
1023 res = window->res;
Ross Lagerwalle5422322023-05-25 16:32:48 +01001024 if (!res->flags && !res->start && !res->end) {
1025 release_resource(res);
Ross Lagerwall8ec9c1d2023-09-06 12:08:46 +01001026 resource_list_destroy_entry(window);
Kai-Heng Feng7c3855c2021-07-13 20:50:07 +08001027 continue;
Ross Lagerwalle5422322023-05-25 16:32:48 +01001028 }
Kai-Heng Feng7c3855c2021-07-13 20:50:07 +08001029
1030 list_move_tail(&window->node, &bridge->windows);
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01001031
1032 if (res->flags & IORESOURCE_BUS)
1033 pci_bus_insert_busn_res(bus, bus->number, res->end);
1034 else
1035 pci_bus_add_resource(bus, res, 0);
1036
1037 if (offset) {
1038 if (resource_type(res) == IORESOURCE_IO)
1039 fmt = " (bus address [%#06llx-%#06llx])";
1040 else
1041 fmt = " (bus address [%#010llx-%#010llx])";
1042
1043 snprintf(addr, sizeof(addr), fmt,
1044 (unsigned long long)(res->start - offset),
1045 (unsigned long long)(res->end - offset));
1046 } else
1047 addr[0] = '\0';
1048
1049 dev_info(&bus->dev, "root bus resource %pR%s\n", res, addr);
1050 }
1051
1052 down_write(&pci_bus_sem);
1053 list_add_tail(&bus->node, &pci_root_buses);
1054 up_write(&pci_bus_sem);
1055
1056 return 0;
1057
1058unregister:
1059 put_device(&bridge->dev);
Rob Herring98854402020-05-13 17:38:59 -05001060 device_del(&bridge->dev);
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01001061
1062free:
Pali Rohárc14f7cc2022-07-14 20:41:30 +02001063#ifdef CONFIG_PCI_DOMAINS_GENERIC
1064 pci_bus_release_domain_nr(bus, parent);
1065#endif
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01001066 kfree(bus);
1067 return err;
1068}
1069
Gilles Buloz17e8f0d2018-05-03 15:21:44 -05001070static bool pci_bridge_child_ext_cfg_accessible(struct pci_dev *bridge)
1071{
1072 int pos;
1073 u32 status;
1074
1075 /*
1076 * If extended config space isn't accessible on a bridge's primary
1077 * bus, we certainly can't access it on the secondary bus.
1078 */
1079 if (bridge->bus->bus_flags & PCI_BUS_FLAGS_NO_EXTCFG)
1080 return false;
1081
1082 /*
1083 * PCIe Root Ports and switch ports are PCIe on both sides, so if
1084 * extended config space is accessible on the primary, it's also
1085 * accessible on the secondary.
1086 */
1087 if (pci_is_pcie(bridge) &&
1088 (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT ||
1089 pci_pcie_type(bridge) == PCI_EXP_TYPE_UPSTREAM ||
1090 pci_pcie_type(bridge) == PCI_EXP_TYPE_DOWNSTREAM))
1091 return true;
1092
1093 /*
1094 * For the other bridge types:
1095 * - PCI-to-PCI bridges
1096 * - PCIe-to-PCI/PCI-X forward bridges
1097 * - PCI/PCI-X-to-PCIe reverse bridges
1098 * extended config space on the secondary side is only accessible
1099 * if the bridge supports PCI-X Mode 2.
1100 */
1101 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
1102 if (!pos)
1103 return false;
1104
1105 pci_read_config_dword(bridge, pos + PCI_X_STATUS, &status);
1106 return status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ);
1107}
1108
Adrian Bunkcbd4e052008-04-18 13:53:55 -07001109static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
1110 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111{
1112 struct pci_bus *child;
Rob Herring07e29292020-08-20 21:53:41 -06001113 struct pci_host_bridge *host;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -08001115 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001117 /* Allocate a new bus and inherit stuff from the parent */
Catalin Marinas670ba0c2014-09-29 15:29:26 +01001118 child = pci_alloc_bus(parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119 if (!child)
1120 return NULL;
1121
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122 child->parent = parent;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +02001124 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125
Rob Herring07e29292020-08-20 21:53:41 -06001126 host = pci_find_host_bridge(parent);
1127 if (host->child_ops)
1128 child->ops = host->child_ops;
1129 else
1130 child->ops = parent->ops;
1131
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001132 /*
1133 * Initialize some portions of the bus device, but don't register
1134 * it now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001135 */
1136 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +01001137 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001139 /* Set up the primary, secondary and subordinate bus numbers */
Yinghai Lub918c622012-05-17 18:51:11 -07001140 child->number = child->busn_res.start = busnr;
1141 child->primary = parent->busn_res.start;
1142 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143
Yinghai Lu4f535092013-01-21 13:20:52 -08001144 if (!bridge) {
1145 child->dev.parent = parent->bridge;
1146 goto add_dev;
1147 }
Yu Zhao3789fa82008-11-22 02:41:07 +08001148
1149 child->self = bridge;
1150 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -08001151 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001152 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -05001153 pci_set_bus_speed(child);
1154
Gilles Buloz17e8f0d2018-05-03 15:21:44 -05001155 /*
1156 * Check whether extended config space is accessible on the child
1157 * bus. Note that we currently assume it is always accessible on
1158 * the root bus.
1159 */
1160 if (!pci_bridge_child_ext_cfg_accessible(bridge)) {
1161 child->bus_flags |= PCI_BUS_FLAGS_NO_EXTCFG;
1162 pci_info(child, "extended config space not accessible\n");
1163 }
1164
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001165 /* Set up default resource pointers and names */
Yu Zhaofde09c62008-11-22 02:39:32 +08001166 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
1168 child->resource[i]->name = child->name;
1169 }
1170 bridge->subordinate = child;
1171
Yinghai Lu4f535092013-01-21 13:20:52 -08001172add_dev:
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001173 pci_set_bus_msi_domain(child);
Yinghai Lu4f535092013-01-21 13:20:52 -08001174 ret = device_register(&child->dev);
1175 WARN_ON(ret < 0);
1176
Jiang Liu10a95742013-04-12 05:44:20 +00001177 pcibios_add_bus(child);
1178
Thierry Reding057bd2e2016-02-09 15:30:47 +01001179 if (child->ops->add_bus) {
1180 ret = child->ops->add_bus(child);
1181 if (WARN_ON(ret < 0))
1182 dev_err(&child->dev, "failed to add bus: %d\n", ret);
1183 }
1184
Yinghai Lu4f535092013-01-21 13:20:52 -08001185 /* Create legacy_io and legacy_mem files for this bus */
1186 pci_create_legacy_files(child);
1187
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188 return child;
1189}
1190
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001191struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
1192 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193{
1194 struct pci_bus *child;
1195
1196 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -07001197 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +08001198 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001200 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -07001201 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 return child;
1203}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001204EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205
Rajat Jainf3dbd802014-09-02 16:26:00 -07001206static void pci_enable_crs(struct pci_dev *pdev)
1207{
1208 u16 root_cap = 0;
1209
1210 /* Enable CRS Software Visibility if supported */
1211 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
1212 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
1213 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
1214 PCI_EXP_RTCTL_CRSSVE);
1215}
1216
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001217static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus,
1218 unsigned int available_buses);
Subbaraya Sundeep2dbce592018-11-19 18:44:32 +05301219/**
1220 * pci_ea_fixed_busnrs() - Read fixed Secondary and Subordinate bus
1221 * numbers from EA capability.
1222 * @dev: Bridge
1223 * @sec: updated with secondary bus number from EA
1224 * @sub: updated with subordinate bus number from EA
1225 *
Subbaraya Sundeep73884a72019-11-04 12:27:44 +05301226 * If @dev is a bridge with EA capability that specifies valid secondary
1227 * and subordinate bus numbers, return true with the bus numbers in @sec
1228 * and @sub. Otherwise return false.
Subbaraya Sundeep2dbce592018-11-19 18:44:32 +05301229 */
1230static bool pci_ea_fixed_busnrs(struct pci_dev *dev, u8 *sec, u8 *sub)
1231{
1232 int ea, offset;
1233 u32 dw;
Subbaraya Sundeep73884a72019-11-04 12:27:44 +05301234 u8 ea_sec, ea_sub;
Subbaraya Sundeep2dbce592018-11-19 18:44:32 +05301235
1236 if (dev->hdr_type != PCI_HEADER_TYPE_BRIDGE)
1237 return false;
1238
1239 /* find PCI EA capability in list */
1240 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
1241 if (!ea)
1242 return false;
1243
1244 offset = ea + PCI_EA_FIRST_ENT;
1245 pci_read_config_dword(dev, offset, &dw);
Bjorn Helgaase0f0a162023-10-10 15:44:27 -05001246 ea_sec = FIELD_GET(PCI_EA_SEC_BUS_MASK, dw);
1247 ea_sub = FIELD_GET(PCI_EA_SUB_BUS_MASK, dw);
Subbaraya Sundeep73884a72019-11-04 12:27:44 +05301248 if (ea_sec == 0 || ea_sub < ea_sec)
1249 return false;
1250
1251 *sec = ea_sec;
1252 *sub = ea_sub;
Subbaraya Sundeep2dbce592018-11-19 18:44:32 +05301253 return true;
1254}
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001255
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256/*
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001257 * pci_scan_bridge_extend() - Scan buses behind a bridge
1258 * @bus: Parent bus the bridge is on
1259 * @dev: Bridge itself
1260 * @max: Starting subordinate number of buses behind this bridge
1261 * @available_buses: Total number of buses available for this bridge and
1262 * the devices below. After the minimal bus space has
1263 * been allocated the remaining buses will be
1264 * distributed equally between hotplug-capable bridges.
1265 * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges
1266 * that need to be reconfigured.
1267 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268 * If it's a bridge, configure it and scan the bus behind it.
1269 * For CardBus bridges, we don't scan behind as the devices will
1270 * be handled by the bridge driver itself.
1271 *
1272 * We need to process bridges in two passes -- first we scan those
1273 * already configured by the BIOS and after we are done with all of
1274 * them, we proceed to assigning numbers to the remaining buses in
1275 * order to avoid overlaps between old and new bus numbers.
Mika Westerberg70f78802018-05-28 15:47:56 +03001276 *
1277 * Return: New subordinate number covering all buses behind this bridge.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278 */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001279static int pci_scan_bridge_extend(struct pci_bus *bus, struct pci_dev *dev,
1280 int max, unsigned int available_buses,
1281 int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282{
1283 struct pci_bus *child;
1284 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +01001285 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001287 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +11001288 int broken = 0;
Subbaraya Sundeep2dbce592018-11-19 18:44:32 +05301289 bool fixed_buses;
1290 u8 fixed_sec, fixed_sub;
1291 int next_busnr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292
Mika Westerbergd963f652016-06-02 11:17:13 +03001293 /*
1294 * Make sure the bridge is powered on to be able to access config
1295 * space of devices below it.
1296 */
1297 pm_runtime_get_sync(&dev->dev);
1298
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001300 primary = buses & 0xFF;
1301 secondary = (buses >> 8) & 0xFF;
1302 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303
Frederick Lawler7506dc72018-01-18 12:55:24 -06001304 pci_dbg(dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001305 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306
Yinghai Lu71f6bd42012-01-30 12:25:24 +01001307 if (!primary && (primary != bus->number) && secondary && subordinate) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001308 pci_warn(dev, "Primary bus is hard wired to 0\n");
Yinghai Lu71f6bd42012-01-30 12:25:24 +01001309 primary = bus->number;
1310 }
1311
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +11001312 /* Check if setup is sensible at all */
1313 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -07001314 (primary != bus->number || secondary <= bus->number ||
Bjorn Helgaas12d87062014-09-19 11:08:40 -06001315 secondary > subordinate)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001316 pci_info(dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
Yinghai Lu1965f662012-09-10 17:19:33 -07001317 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +11001318 broken = 1;
1319 }
1320
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001321 /*
1322 * Disable Master-Abort Mode during probing to avoid reporting of
1323 * bus errors in some architectures.
1324 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
1326 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
1327 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
1328
Rajat Jainf3dbd802014-09-02 16:26:00 -07001329 pci_enable_crs(dev);
1330
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001331 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
1332 !is_cardbus && !broken) {
Mika Westerberg49ad31e2022-09-05 11:02:28 +03001333 unsigned int cmax, buses;
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001334
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001336 * Bus already configured by firmware, process it in the
1337 * first pass and just note the configuration.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338 */
1339 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +00001340 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341
1342 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001343 * The bus might already exist for two reasons: Either we
1344 * are rescanning the bus or the bus is reachable through
1345 * more than one bridge. The second case can happen with
1346 * the i450NX chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001348 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -06001349 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001350 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -06001351 if (!child)
1352 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001353 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -07001354 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -06001355 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356 }
1357
Mika Westerberg49ad31e2022-09-05 11:02:28 +03001358 buses = subordinate - secondary;
1359 cmax = pci_scan_child_bus_extend(child, buses);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +01001360 if (cmax > subordinate)
Frederick Lawler7506dc72018-01-18 12:55:24 -06001361 pci_warn(dev, "bridge has subordinate %02x but max busn %02x\n",
Andreas Noeverc95b0bd2014-01-23 21:59:27 +01001362 subordinate, cmax);
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001363
1364 /* Subordinate should equal child->busn_res.end */
Andreas Noeverc95b0bd2014-01-23 21:59:27 +01001365 if (subordinate > max)
1366 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367 } else {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001368
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369 /*
1370 * We need to assign a number to this bus which we always
1371 * do in the second pass.
1372 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -07001373 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +01001374 if (pcibios_assign_all_busses() || broken || is_cardbus)
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001375
1376 /*
1377 * Temporarily disable forwarding of the
1378 * configuration cycles on all bridges in
1379 * this bus segment to avoid possible
1380 * conflicts in the second pass between two
1381 * bridges programmed with overlapping bus
1382 * ranges.
1383 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -07001384 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
1385 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +00001386 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -07001387 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388
1389 /* Clear errors */
1390 pci_write_config_word(dev, PCI_STATUS, 0xffff);
1391
Subbaraya Sundeep2dbce592018-11-19 18:44:32 +05301392 /* Read bus numbers from EA Capability (if present) */
1393 fixed_buses = pci_ea_fixed_busnrs(dev, &fixed_sec, &fixed_sub);
1394 if (fixed_buses)
1395 next_busnr = fixed_sec;
1396 else
1397 next_busnr = max + 1;
1398
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001399 /*
1400 * Prevent assigning a bus number that already exists.
1401 * This can happen when a bridge is hot-plugged, so in this
1402 * case we only re-scan this bus.
1403 */
Subbaraya Sundeep2dbce592018-11-19 18:44:32 +05301404 child = pci_find_bus(pci_domain_nr(bus), next_busnr);
Tiejun Chenb1a98b62011-06-02 11:02:50 +08001405 if (!child) {
Subbaraya Sundeep2dbce592018-11-19 18:44:32 +05301406 child = pci_add_new_bus(bus, dev, next_busnr);
Tiejun Chenb1a98b62011-06-02 11:02:50 +08001407 if (!child)
1408 goto out;
Subbaraya Sundeep2dbce592018-11-19 18:44:32 +05301409 pci_bus_insert_busn_res(child, next_busnr,
Mika Westerberga20c7f32017-10-13 21:35:43 +03001410 bus->busn_res.end);
Tiejun Chenb1a98b62011-06-02 11:02:50 +08001411 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +01001412 max++;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001413 if (available_buses)
1414 available_buses--;
1415
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416 buses = (buses & 0xff000000)
1417 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -07001418 | ((unsigned int)(child->busn_res.start) << 8)
1419 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420
1421 /*
1422 * yenta.c forces a secondary latency timer of 176.
1423 * Copy that behaviour here.
1424 */
1425 if (is_cardbus) {
1426 buses &= ~0xff000000;
1427 buses |= CARDBUS_LATENCY_TIMER << 24;
1428 }
Jesper Juhl7c867c82011-01-24 21:14:33 +01001429
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001430 /* We need to blast all three values with a single write */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
1432
1433 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -07001434 child->bridge_ctl = bctl;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001435 max = pci_scan_child_bus_extend(child, available_buses);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436 } else {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001437
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001439 * For CardBus bridges, we leave 4 bus numbers as
1440 * cards with a PCI-to-PCI bridge can be inserted
1441 * later.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001443 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +01001444 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -07001445 if (pci_find_bus(pci_domain_nr(bus),
1446 max+i+1))
1447 break;
Dominik Brodowski49887942005-12-08 16:53:12 +01001448 while (parent->parent) {
1449 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -07001450 (parent->busn_res.end > max) &&
1451 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +01001452 j = 1;
1453 }
1454 parent = parent->parent;
1455 }
1456 if (j) {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001457
Dominik Brodowski49887942005-12-08 16:53:12 +01001458 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001459 * Often, there are two CardBus
1460 * bridges -- try to leave one
1461 * valid bus number for each one.
Dominik Brodowski49887942005-12-08 16:53:12 +01001462 */
1463 i /= 2;
1464 break;
1465 }
1466 }
Rajesh Shahcc574502005-04-28 00:25:47 -07001467 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468 }
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001469
Subbaraya Sundeep2dbce592018-11-19 18:44:32 +05301470 /*
1471 * Set subordinate bus number to its real value.
1472 * If fixed subordinate bus number exists from EA
1473 * capability then use it.
1474 */
1475 if (fixed_buses)
1476 max = fixed_sub;
Yinghai Lubc76b732012-05-17 18:51:13 -07001477 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
1479 }
1480
Gary Hadecb3576f2008-02-08 14:00:52 -08001481 sprintf(child->name,
1482 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
1483 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484
Mika Westerberge412d632018-05-24 13:23:52 -05001485 /* Check that all devices are accessible */
Dominik Brodowski49887942005-12-08 16:53:12 +01001486 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -07001487 if ((child->busn_res.end > bus->busn_res.end) ||
1488 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +01001489 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -07001490 (child->busn_res.end < bus->number)) {
Mika Westerberge412d632018-05-24 13:23:52 -05001491 dev_info(&dev->dev, "devices behind bridge are unusable because %pR cannot be assigned for them\n",
1492 &child->busn_res);
1493 break;
Dominik Brodowski49887942005-12-08 16:53:12 +01001494 }
1495 bus = bus->parent;
1496 }
1497
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +00001498out:
Vidya Sagar7bf9d2a2024-01-16 20:02:58 +05301499 /* Clear errors in the Secondary Status Register */
1500 pci_write_config_word(dev, PCI_SEC_STATUS, 0xffff);
1501
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +00001502 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
1503
Mika Westerbergd963f652016-06-02 11:17:13 +03001504 pm_runtime_put(&dev->dev);
1505
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506 return max;
1507}
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001508
1509/*
1510 * pci_scan_bridge() - Scan buses behind a bridge
1511 * @bus: Parent bus the bridge is on
1512 * @dev: Bridge itself
1513 * @max: Starting subordinate number of buses behind this bridge
1514 * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges
1515 * that need to be reconfigured.
1516 *
1517 * If it's a bridge, configure it and scan the bus behind it.
1518 * For CardBus bridges, we don't scan behind as the devices will
1519 * be handled by the bridge driver itself.
1520 *
1521 * We need to process bridges in two passes -- first we scan those
1522 * already configured by the BIOS and after we are done with all of
1523 * them, we proceed to assigning numbers to the remaining buses in
1524 * order to avoid overlaps between old and new bus numbers.
Mika Westerberg70f78802018-05-28 15:47:56 +03001525 *
1526 * Return: New subordinate number covering all buses behind this bridge.
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001527 */
1528int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
1529{
1530 return pci_scan_bridge_extend(bus, dev, max, 0, pass);
1531}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001532EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533
1534/*
1535 * Read interrupt line and base address registers.
1536 * The architecture-dependent code can tweak these, of course.
1537 */
1538static void pci_read_irq(struct pci_dev *dev)
1539{
1540 unsigned char irq;
1541
KarimAllah Ahmedbe20f6b2018-01-17 19:30:29 +01001542 /* VFs are not allowed to use INTx, so skip the config reads */
1543 if (dev->is_virtfn) {
1544 dev->pin = 0;
1545 dev->irq = 0;
1546 return;
1547 }
1548
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff7882005-11-02 16:24:32 -08001550 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551 if (irq)
1552 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1553 dev->irq = irq;
1554}
1555
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001556void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +08001557{
1558 int pos;
1559 u16 reg16;
Maciej W. Rozycki42adbdc2023-06-11 18:19:27 +01001560 u32 reg32;
Yijing Wangd0751b92015-05-21 15:05:02 +08001561 int type;
1562 struct pci_dev *parent;
Yu Zhao480b93b2009-03-20 11:25:14 +08001563
1564 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1565 if (!pos)
1566 return;
Bjorn Helgaas51ebfc92017-01-11 09:11:53 -06001567
Kenji Kaneshige0efea002009-11-05 12:05:11 +09001568 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +08001569 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +08001570 pdev->pcie_flags_reg = reg16;
Amey Narkhede69139242021-08-17 23:34:52 +05301571 pci_read_config_dword(pdev, pos + PCI_EXP_DEVCAP, &pdev->devcap);
1572 pdev->pcie_mpss = FIELD_GET(PCI_EXP_DEVCAP_PAYLOAD, pdev->devcap);
Yijing Wangd0751b92015-05-21 15:05:02 +08001573
Maciej W. Rozycki42adbdc2023-06-11 18:19:27 +01001574 pcie_capability_read_dword(pdev, PCI_EXP_LNKCAP, &reg32);
1575 if (reg32 & PCI_EXP_LNKCAP_DLLLARC)
1576 pdev->link_active_reporting = 1;
1577
Mika Westerbergca784102019-08-22 11:55:53 +03001578 parent = pci_upstream_bridge(pdev);
1579 if (!parent)
1580 return;
1581
Yijing Wangd0751b92015-05-21 15:05:02 +08001582 /*
Mika Westerbergca784102019-08-22 11:55:53 +03001583 * Some systems do not identify their upstream/downstream ports
1584 * correctly so detect impossible configurations here and correct
1585 * the port type accordingly.
Yijing Wangd0751b92015-05-21 15:05:02 +08001586 */
1587 type = pci_pcie_type(pdev);
Mika Westerbergca784102019-08-22 11:55:53 +03001588 if (type == PCI_EXP_TYPE_DOWNSTREAM) {
Yijing Wangb35b1df2015-08-17 18:47:58 +08001589 /*
Mika Westerbergca784102019-08-22 11:55:53 +03001590 * If pdev claims to be downstream port but the parent
1591 * device is also downstream port assume pdev is actually
1592 * upstream port.
Yijing Wangb35b1df2015-08-17 18:47:58 +08001593 */
Mika Westerbergca784102019-08-22 11:55:53 +03001594 if (pcie_downstream_port(parent)) {
1595 pci_info(pdev, "claims to be downstream port but is acting as upstream port, correcting type\n");
1596 pdev->pcie_flags_reg &= ~PCI_EXP_FLAGS_TYPE;
1597 pdev->pcie_flags_reg |= PCI_EXP_TYPE_UPSTREAM;
1598 }
1599 } else if (type == PCI_EXP_TYPE_UPSTREAM) {
1600 /*
1601 * If pdev claims to be upstream port but the parent
1602 * device is also upstream port assume pdev is actually
1603 * downstream port.
1604 */
1605 if (pci_pcie_type(parent) == PCI_EXP_TYPE_UPSTREAM) {
1606 pci_info(pdev, "claims to be upstream port but is acting as downstream port, correcting type\n");
1607 pdev->pcie_flags_reg &= ~PCI_EXP_FLAGS_TYPE;
1608 pdev->pcie_flags_reg |= PCI_EXP_TYPE_DOWNSTREAM;
1609 }
Yijing Wangd0751b92015-05-21 15:05:02 +08001610 }
Yu Zhao480b93b2009-03-20 11:25:14 +08001611}
1612
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001613void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -07001614{
Eric W. Biederman28760482009-09-09 14:09:24 -07001615 u32 reg32;
1616
Jiang Liu59875ae2012-07-24 17:20:06 +08001617 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -07001618 if (reg32 & PCI_EXP_SLTCAP_HPC)
1619 pdev->is_hotplug_bridge = 1;
1620}
1621
Lukas Wunner8531e282017-03-10 21:23:45 +01001622static void set_pcie_thunderbolt(struct pci_dev *dev)
1623{
Andy Shevchenkod2c64f92021-11-15 13:29:02 +02001624 u16 vsec;
Lukas Wunner8531e282017-03-10 21:23:45 +01001625
Andy Shevchenkod2c64f92021-11-15 13:29:02 +02001626 /* Is the device part of a Thunderbolt controller? */
1627 vsec = pci_find_vsec_capability(dev, PCI_VENDOR_ID_INTEL, PCI_VSEC_ID_INTEL_TBT);
1628 if (vsec)
1629 dev->is_thunderbolt = 1;
Lukas Wunner8531e282017-03-10 21:23:45 +01001630}
1631
Mika Westerberg617654a2018-08-16 12:28:48 +03001632static void set_pcie_untrusted(struct pci_dev *dev)
1633{
1634 struct pci_dev *parent;
1635
1636 /*
1637 * If the upstream bridge is untrusted we treat this device
1638 * untrusted as well.
1639 */
1640 parent = pci_upstream_bridge(dev);
Rajat Jain99b50be2020-07-07 15:46:03 -07001641 if (parent && (parent->untrusted || parent->external_facing))
Mika Westerberg617654a2018-08-16 12:28:48 +03001642 dev->untrusted = true;
1643}
1644
Rajat Jainc037b6c2021-05-24 10:18:12 -07001645static void pci_set_removable(struct pci_dev *dev)
1646{
1647 struct pci_dev *parent = pci_upstream_bridge(dev);
1648
1649 /*
1650 * We (only) consider everything downstream from an external_facing
1651 * device to be removable by the user. We're mainly concerned with
1652 * consumer platforms with user accessible thunderbolt ports that are
1653 * vulnerable to DMA attacks, and we expect those ports to be marked by
1654 * the firmware as external_facing. Devices in traditional hotplug
1655 * slots can technically be removed, but the expectation is that unless
1656 * the port is marked with external_facing, such devices are less
1657 * accessible to user / may not be removed by end user, and thus not
1658 * exposed as "removable" to userspace.
1659 */
1660 if (parent &&
1661 (parent->external_facing || dev_is_removable(&parent->dev)))
1662 dev_set_removable(&dev->dev, DEVICE_REMOVABLE);
1663}
1664
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001665/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001666 * pci_ext_cfg_is_aliased - Is ext config space just an alias of std config?
Alex Williamson78916b02014-05-05 14:20:51 -06001667 * @dev: PCI device
1668 *
1669 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1670 * when forwarding a type1 configuration request the bridge must check that
1671 * the extended register address field is zero. The bridge is not permitted
1672 * to forward the transactions and must handle it as an Unsupported Request.
1673 * Some bridges do not follow this rule and simply drop the extended register
1674 * bits, resulting in the standard config space being aliased, every 256
1675 * bytes across the entire configuration space. Test for this condition by
1676 * comparing the first dword of each potential alias to the vendor/device ID.
1677 * Known offenders:
1678 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1679 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1680 */
1681static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1682{
1683#ifdef CONFIG_PCI_QUIRKS
Ilpo Järvinend15f1802023-09-11 15:53:52 +03001684 int pos, ret;
Alex Williamson78916b02014-05-05 14:20:51 -06001685 u32 header, tmp;
1686
1687 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1688
1689 for (pos = PCI_CFG_SPACE_SIZE;
1690 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
Ilpo Järvinend15f1802023-09-11 15:53:52 +03001691 ret = pci_read_config_dword(dev, pos, &tmp);
1692 if ((ret != PCIBIOS_SUCCESSFUL) || (header != tmp))
Alex Williamson78916b02014-05-05 14:20:51 -06001693 return false;
1694 }
1695
1696 return true;
1697#else
1698 return false;
1699#endif
1700}
1701
1702/**
Mauro Carvalho Chehab2f0cd592020-10-23 18:33:10 +02001703 * pci_cfg_space_size_ext - Get the configuration space size of the PCI device
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001704 * @dev: PCI device
1705 *
1706 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1707 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1708 * access it. Maybe we don't have a way to generate extended config space
1709 * accesses, or the device is behind a reverse Express bridge. So we try
1710 * reading the dword at 0x100 which must either be 0 or a valid extended
1711 * capability header.
1712 */
1713static int pci_cfg_space_size_ext(struct pci_dev *dev)
1714{
1715 u32 status;
1716 int pos = PCI_CFG_SPACE_SIZE;
1717
1718 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001719 return PCI_CFG_SPACE_SIZE;
Naveen Naidufa52b642021-11-18 19:33:26 +05301720 if (PCI_POSSIBLE_ERROR(status) || pci_ext_cfg_is_aliased(dev))
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001721 return PCI_CFG_SPACE_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001722
1723 return PCI_CFG_SPACE_EXP_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001724}
1725
1726int pci_cfg_space_size(struct pci_dev *dev)
1727{
1728 int pos;
1729 u32 status;
1730 u16 class;
1731
KarimAllah Ahmed975bb8b2018-10-11 11:49:58 -05001732#ifdef CONFIG_PCI_IOV
Alex Williamson06013b642019-06-13 16:57:20 -06001733 /*
1734 * Per the SR-IOV specification (rev 1.1, sec 3.5), VFs are required to
1735 * implement a PCIe capability and therefore must implement extended
1736 * config space. We can skip the NO_EXTCFG test below and the
1737 * reachability/aliasing test in pci_cfg_space_size_ext() by virtue of
1738 * the fact that the SR-IOV capability on the PF resides in extended
1739 * config space and must be accessible and non-aliased to have enabled
1740 * support for this VF. This is a micro performance optimization for
1741 * systems supporting many VFs.
1742 */
1743 if (dev->is_virtfn)
1744 return PCI_CFG_SPACE_EXP_SIZE;
KarimAllah Ahmed975bb8b2018-10-11 11:49:58 -05001745#endif
1746
Gilles Buloz17e8f0d2018-05-03 15:21:44 -05001747 if (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_EXTCFG)
1748 return PCI_CFG_SPACE_SIZE;
1749
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001750 class = dev->class >> 8;
1751 if (class == PCI_CLASS_BRIDGE_HOST)
1752 return pci_cfg_space_size_ext(dev);
1753
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001754 if (pci_is_pcie(dev))
1755 return pci_cfg_space_size_ext(dev);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001756
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001757 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1758 if (!pos)
1759 return PCI_CFG_SPACE_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001760
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001761 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1762 if (status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ))
1763 return pci_cfg_space_size_ext(dev);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001764
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001765 return PCI_CFG_SPACE_SIZE;
1766}
1767
KarimAllah Ahmedcf0921b2018-03-19 21:06:00 +01001768static u32 pci_class(struct pci_dev *dev)
1769{
1770 u32 class;
1771
1772#ifdef CONFIG_PCI_IOV
1773 if (dev->is_virtfn)
1774 return dev->physfn->sriov->class;
1775#endif
1776 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
1777 return class;
1778}
1779
1780static void pci_subsystem_ids(struct pci_dev *dev, u16 *vendor, u16 *device)
1781{
1782#ifdef CONFIG_PCI_IOV
1783 if (dev->is_virtfn) {
1784 *vendor = dev->physfn->sriov->subsystem_vendor;
1785 *device = dev->physfn->sriov->subsystem_device;
1786 return;
1787 }
1788#endif
1789 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, vendor);
1790 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, device);
1791}
1792
1793static u8 pci_hdr_type(struct pci_dev *dev)
1794{
1795 u8 hdr_type;
1796
1797#ifdef CONFIG_PCI_IOV
1798 if (dev->is_virtfn)
1799 return dev->physfn->sriov->hdr_type;
1800#endif
1801 pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type);
1802 return hdr_type;
1803}
1804
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001805#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001806
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001808 * pci_intx_mask_broken - Test PCI_COMMAND_INTX_DISABLE writability
Piotr Gregor99b3c582017-05-26 22:02:25 +01001809 * @dev: PCI device
1810 *
1811 * Test whether PCI_COMMAND_INTX_DISABLE is writable for @dev. Check this
1812 * at enumeration-time to avoid modifying PCI_COMMAND at run-time.
1813 */
1814static int pci_intx_mask_broken(struct pci_dev *dev)
1815{
1816 u16 orig, toggle, new;
1817
1818 pci_read_config_word(dev, PCI_COMMAND, &orig);
1819 toggle = orig ^ PCI_COMMAND_INTX_DISABLE;
1820 pci_write_config_word(dev, PCI_COMMAND, toggle);
1821 pci_read_config_word(dev, PCI_COMMAND, &new);
1822
1823 pci_write_config_word(dev, PCI_COMMAND, orig);
1824
1825 /*
1826 * PCI_COMMAND_INTX_DISABLE was reserved and read-only prior to PCI
1827 * r2.3, so strictly speaking, a device is not *broken* if it's not
1828 * writable. But we'll live with the misnomer for now.
1829 */
1830 if (new != toggle)
1831 return 1;
1832 return 0;
1833}
1834
Sinan Kaya11eb0e0e2018-06-04 22:16:09 -04001835static void early_dump_pci_device(struct pci_dev *pdev)
1836{
1837 u32 value[256 / 4];
1838 int i;
1839
1840 pci_info(pdev, "config space:\n");
1841
1842 for (i = 0; i < 256; i += 4)
1843 pci_read_config_dword(pdev, i, &value[i / 4]);
1844
1845 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET, 16, 1,
1846 value, 256, false);
1847}
1848
Bjorn Helgaas35259ff2023-11-10 15:43:15 -06001849static const char *pci_type_str(struct pci_dev *dev)
1850{
1851 static const char * const str[] = {
1852 "PCIe Endpoint",
1853 "PCIe Legacy Endpoint",
1854 "PCIe unknown",
1855 "PCIe unknown",
1856 "PCIe Root Port",
1857 "PCIe Switch Upstream Port",
1858 "PCIe Switch Downstream Port",
1859 "PCIe to PCI/PCI-X bridge",
1860 "PCI/PCI-X to PCIe bridge",
1861 "PCIe Root Complex Integrated Endpoint",
1862 "PCIe Root Complex Event Collector",
1863 };
1864 int type;
1865
1866 if (pci_is_pcie(dev)) {
1867 type = pci_pcie_type(dev);
1868 if (type < ARRAY_SIZE(str))
1869 return str[type];
1870
1871 return "PCIe unknown";
1872 }
1873
1874 switch (dev->hdr_type) {
1875 case PCI_HEADER_TYPE_NORMAL:
1876 return "conventional PCI endpoint";
1877 case PCI_HEADER_TYPE_BRIDGE:
1878 return "conventional PCI bridge";
1879 case PCI_HEADER_TYPE_CARDBUS:
1880 return "CardBus bridge";
1881 default:
1882 return "conventional PCI";
1883 }
1884}
1885
Piotr Gregor99b3c582017-05-26 22:02:25 +01001886/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001887 * pci_setup_device - Fill in class and map information of a device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888 * @dev: the device structure to fill
1889 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001890 * Initialize the device structure with information about the device's
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001891 * vendor,class,memory and IO-space addresses, IRQ lines etc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001893 * Returns 0 on success and negative if unknown type of device (not normal,
1894 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001896int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897{
1898 u32 class;
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001899 u16 cmd;
Yu Zhao480b93b2009-03-20 11:25:14 +08001900 u8 hdr_type;
Rob Herring0d21e712023-04-19 14:35:13 -05001901 int err, pos = 0;
Bjorn Helgaas5bfa14ed2012-02-23 20:19:00 -07001902 struct pci_bus_region region;
1903 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001904
KarimAllah Ahmedcf0921b2018-03-19 21:06:00 +01001905 hdr_type = pci_hdr_type(dev);
Yu Zhao480b93b2009-03-20 11:25:14 +08001906
1907 dev->sysdata = dev->bus->sysdata;
1908 dev->dev.parent = dev->bus->bridge;
1909 dev->dev.bus = &pci_bus_type;
1910 dev->hdr_type = hdr_type & 0x7f;
1911 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001912 dev->error_state = pci_channel_io_normal;
1913 set_pcie_port_type(dev);
1914
Rob Herring0d21e712023-04-19 14:35:13 -05001915 err = pci_set_of_node(dev);
1916 if (err)
1917 return err;
Shanker Donthineni375553a2021-08-17 23:34:58 +05301918 pci_set_acpi_fwnode(dev);
1919
Yijing Wang017ffe62015-07-17 17:16:32 +08001920 pci_dev_assign_slot(dev);
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001921
1922 /*
1923 * Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1924 * set this higher, assuming the system even supports it.
1925 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001926 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001927
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001928 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1929 dev->bus->number, PCI_SLOT(dev->devfn),
1930 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931
KarimAllah Ahmedcf0921b2018-03-19 21:06:00 +01001932 class = pci_class(dev);
1933
Auke Kokb8a3a522007-06-08 15:46:30 -07001934 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001935 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936
Sinan Kaya11eb0e0e2018-06-04 22:16:09 -04001937 if (pci_early_dump)
1938 early_dump_pci_device(dev);
1939
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001940 /* Need to have dev->class ready */
Yu Zhao853346e2009-03-21 22:05:11 +08001941 dev->cfg_size = pci_cfg_space_size(dev);
1942
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001943 /* Need to have dev->cfg_size ready */
Lukas Wunner8531e282017-03-10 21:23:45 +01001944 set_pcie_thunderbolt(dev);
1945
Mika Westerberg617654a2018-08-16 12:28:48 +03001946 set_pcie_untrusted(dev);
1947
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001949 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950
1951 /* Early fixups, before probing the BARs */
1952 pci_fixup_device(pci_fixup_early, dev);
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001953
Rajat Jainc037b6c2021-05-24 10:18:12 -07001954 pci_set_removable(dev);
1955
Bjorn Helgaas35259ff2023-11-10 15:43:15 -06001956 pci_info(dev, "[%04x:%04x] type %02x class %#08x %s\n",
1957 dev->vendor, dev->device, dev->hdr_type, dev->class,
1958 pci_type_str(dev));
Tiezhu Yangb7360f62020-07-27 15:06:55 +08001959
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001960 /* Device class may be changed after fixup */
Yu Zhaof79b1b12009-05-28 00:25:05 +08001961 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962
Jiaxun Yangb6caa1d2020-05-26 17:21:12 +08001963 if (dev->non_compliant_bars && !dev->mmio_always_on) {
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001964 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1965 if (cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001966 pci_info(dev, "device has non-compliant BARs; disabling IO/MEM decoding\n");
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001967 cmd &= ~PCI_COMMAND_IO;
1968 cmd &= ~PCI_COMMAND_MEMORY;
1969 pci_write_config_word(dev, PCI_COMMAND, cmd);
1970 }
1971 }
1972
Piotr Gregor99b3c582017-05-26 22:02:25 +01001973 dev->broken_intx_masking = pci_intx_mask_broken(dev);
1974
Linus Torvalds1da177e2005-04-16 15:20:36 -07001975 switch (dev->hdr_type) { /* header type */
1976 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1977 if (class == PCI_CLASS_BRIDGE_PCI)
1978 goto bad;
1979 pci_read_irq(dev);
1980 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
KarimAllah Ahmedcf0921b2018-03-19 21:06:00 +01001981
1982 pci_subsystem_ids(dev, &dev->subsystem_vendor, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001983
1984 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001985 * Do the ugly legacy mode stuff here rather than broken chip
1986 * quirk code. Legacy mode ATA controllers have fixed
1987 * addresses. These are not always echoed in BAR0-3, and
1988 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001989 */
1990 if (class == PCI_CLASS_STORAGE_IDE) {
1991 u8 progif;
1992 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1993 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14ed2012-02-23 20:19:00 -07001994 region.start = 0x1F0;
1995 region.end = 0x1F7;
1996 res = &dev->resource[0];
1997 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001998 pcibios_bus_to_resource(dev->bus, res, &region);
Puranjay Mohandc4e6f22021-11-06 16:56:06 +05301999 pci_info(dev, "BAR 0 %pR: legacy IDE quirk\n",
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07002000 res);
Bjorn Helgaas5bfa14ed2012-02-23 20:19:00 -07002001 region.start = 0x3F6;
2002 region.end = 0x3F6;
2003 res = &dev->resource[1];
2004 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08002005 pcibios_bus_to_resource(dev->bus, res, &region);
Puranjay Mohandc4e6f22021-11-06 16:56:06 +05302006 pci_info(dev, "BAR 1 %pR: legacy IDE quirk\n",
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07002007 res);
Alan Cox368c73d2006-10-04 00:41:26 +01002008 }
2009 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14ed2012-02-23 20:19:00 -07002010 region.start = 0x170;
2011 region.end = 0x177;
2012 res = &dev->resource[2];
2013 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08002014 pcibios_bus_to_resource(dev->bus, res, &region);
Puranjay Mohandc4e6f22021-11-06 16:56:06 +05302015 pci_info(dev, "BAR 2 %pR: legacy IDE quirk\n",
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07002016 res);
Bjorn Helgaas5bfa14ed2012-02-23 20:19:00 -07002017 region.start = 0x376;
2018 region.end = 0x376;
2019 res = &dev->resource[3];
2020 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08002021 pcibios_bus_to_resource(dev->bus, res, &region);
Puranjay Mohandc4e6f22021-11-06 16:56:06 +05302022 pci_info(dev, "BAR 3 %pR: legacy IDE quirk\n",
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07002023 res);
Alan Cox368c73d2006-10-04 00:41:26 +01002024 }
2025 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026 break;
2027
2028 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002029 /*
2030 * The PCI-to-PCI bridge spec requires that subtractive
2031 * decoding (i.e. transparent) bridge must have programming
2032 * interface code of 0x01.
2033 */
Kristen Accardi3efd2732005-11-02 16:55:49 -08002034 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002035 dev->transparent = ((dev->class & 0xff) == 1);
2036 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Bjorn Helgaas51c48b32019-01-19 11:35:04 -06002037 pci_read_bridge_windows(dev);
Eric W. Biederman28760482009-09-09 14:09:24 -07002038 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05002039 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
2040 if (pos) {
2041 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
2042 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
2043 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044 break;
2045
2046 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
2047 if (class != PCI_CLASS_BRIDGE_CARDBUS)
2048 goto bad;
2049 pci_read_irq(dev);
2050 pci_read_bases(dev, 1, 0);
2051 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
2052 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
2053 break;
2054
2055 default: /* unknown header */
Frederick Lawler7506dc72018-01-18 12:55:24 -06002056 pci_err(dev, "unknown header type %02x, ignoring device\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04002057 dev->hdr_type);
Shanker Donthineni375553a2021-08-17 23:34:58 +05302058 pci_release_of_node(dev);
Yu Zhao480b93b2009-03-20 11:25:14 +08002059 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002060
2061 bad:
Frederick Lawler7506dc72018-01-18 12:55:24 -06002062 pci_err(dev, "ignoring class %#08x (doesn't match header type %02x)\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04002063 dev->class, dev->hdr_type);
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05002064 dev->class = PCI_CLASS_NOT_DEFINED << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065 }
2066
2067 /* We found a fine healthy device, go go go... */
2068 return 0;
2069}
2070
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05002071static void pci_configure_mps(struct pci_dev *dev)
2072{
2073 struct pci_dev *bridge = pci_upstream_bridge(dev);
Myron Stowe9f0e8932018-08-13 12:19:46 -06002074 int mps, mpss, p_mps, rc;
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05002075
Ashok Rajaa0ce962020-03-27 14:16:15 -07002076 if (!pci_is_pcie(dev))
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05002077 return;
2078
Myron Stowe3dbe97e2018-08-13 12:19:39 -06002079 /* MPS and MRRS fields are of type 'RsvdP' for VFs, short-circuit out */
2080 if (dev->is_virtfn)
2081 return;
2082
Ashok Rajaa0ce962020-03-27 14:16:15 -07002083 /*
2084 * For Root Complex Integrated Endpoints, program the maximum
2085 * supported value unless limited by the PCIE_BUS_PEER2PEER case.
2086 */
2087 if (pci_pcie_type(dev) == PCI_EXP_TYPE_RC_END) {
2088 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
2089 mps = 128;
2090 else
2091 mps = 128 << dev->pcie_mpss;
2092 rc = pcie_set_mps(dev, mps);
2093 if (rc) {
2094 pci_warn(dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
2095 mps);
2096 }
2097 return;
2098 }
2099
2100 if (!bridge || !pci_is_pcie(bridge))
2101 return;
2102
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05002103 mps = pcie_get_mps(dev);
2104 p_mps = pcie_get_mps(bridge);
2105
2106 if (mps == p_mps)
2107 return;
2108
2109 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002110 pci_warn(dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05002111 mps, pci_name(bridge), p_mps);
2112 return;
2113 }
Keith Busch27d868b2015-08-24 08:48:16 -05002114
2115 /*
2116 * Fancier MPS configuration is done later by
2117 * pcie_bus_configure_settings()
2118 */
2119 if (pcie_bus_config != PCIE_BUS_DEFAULT)
2120 return;
2121
Myron Stowe9f0e8932018-08-13 12:19:46 -06002122 mpss = 128 << dev->pcie_mpss;
2123 if (mpss < p_mps && pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT) {
2124 pcie_set_mps(bridge, mpss);
2125 pci_info(dev, "Upstream bridge's Max Payload Size set to %d (was %d, max %d)\n",
2126 mpss, p_mps, 128 << bridge->pcie_mpss);
2127 p_mps = pcie_get_mps(bridge);
2128 }
2129
Keith Busch27d868b2015-08-24 08:48:16 -05002130 rc = pcie_set_mps(dev, p_mps);
2131 if (rc) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002132 pci_warn(dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
Keith Busch27d868b2015-08-24 08:48:16 -05002133 p_mps);
2134 return;
2135 }
2136
Frederick Lawler7506dc72018-01-18 12:55:24 -06002137 pci_info(dev, "Max Payload Size set to %d (was %d, max %d)\n",
Myron Stowe9f0e8932018-08-13 12:19:46 -06002138 p_mps, mps, mpss);
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05002139}
2140
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002141int pci_configure_extended_tags(struct pci_dev *dev, void *ign)
Sinan Kaya60db3a42017-01-20 09:16:51 -05002142{
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002143 struct pci_host_bridge *host;
2144 u32 cap;
2145 u16 ctl;
Sinan Kaya60db3a42017-01-20 09:16:51 -05002146 int ret;
2147
2148 if (!pci_is_pcie(dev))
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002149 return 0;
Sinan Kaya60db3a42017-01-20 09:16:51 -05002150
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002151 ret = pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
Sinan Kaya60db3a42017-01-20 09:16:51 -05002152 if (ret)
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002153 return 0;
Sinan Kaya60db3a42017-01-20 09:16:51 -05002154
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002155 if (!(cap & PCI_EXP_DEVCAP_EXT_TAG))
2156 return 0;
2157
2158 ret = pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
2159 if (ret)
2160 return 0;
2161
2162 host = pci_find_host_bridge(dev->bus);
2163 if (!host)
2164 return 0;
2165
2166 /*
2167 * If some device in the hierarchy doesn't handle Extended Tags
2168 * correctly, make sure they're disabled.
2169 */
2170 if (host->no_ext_tags) {
2171 if (ctl & PCI_EXP_DEVCTL_EXT_TAG) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002172 pci_info(dev, "disabling Extended Tags\n");
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002173 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL,
2174 PCI_EXP_DEVCTL_EXT_TAG);
2175 }
2176 return 0;
2177 }
2178
2179 if (!(ctl & PCI_EXP_DEVCTL_EXT_TAG)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002180 pci_info(dev, "enabling Extended Tags\n");
Sinan Kaya60db3a42017-01-20 09:16:51 -05002181 pcie_capability_set_word(dev, PCI_EXP_DEVCTL,
2182 PCI_EXP_DEVCTL_EXT_TAG);
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002183 }
2184 return 0;
Sinan Kaya60db3a42017-01-20 09:16:51 -05002185}
2186
dingtianhonga99b6462017-08-15 11:23:23 +08002187/**
2188 * pcie_relaxed_ordering_enabled - Probe for PCIe relaxed ordering enable
2189 * @dev: PCI device to query
2190 *
2191 * Returns true if the device has enabled relaxed ordering attribute.
2192 */
2193bool pcie_relaxed_ordering_enabled(struct pci_dev *dev)
2194{
2195 u16 v;
2196
2197 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &v);
2198
2199 return !!(v & PCI_EXP_DEVCTL_RELAX_EN);
2200}
2201EXPORT_SYMBOL(pcie_relaxed_ordering_enabled);
2202
2203static void pci_configure_relaxed_ordering(struct pci_dev *dev)
2204{
2205 struct pci_dev *root;
2206
Bjorn Helgaas86b4ad72023-08-24 11:44:32 -05002207 /* PCI_EXP_DEVCTL_RELAX_EN is RsvdP in VFs */
dingtianhonga99b6462017-08-15 11:23:23 +08002208 if (dev->is_virtfn)
2209 return;
2210
2211 if (!pcie_relaxed_ordering_enabled(dev))
2212 return;
2213
2214 /*
2215 * For now, we only deal with Relaxed Ordering issues with Root
2216 * Ports. Peer-to-Peer DMA is another can of worms.
2217 */
Yicong Yang6ae72bf2020-05-09 18:19:28 +08002218 root = pcie_find_root_port(dev);
dingtianhonga99b6462017-08-15 11:23:23 +08002219 if (!root)
2220 return;
2221
2222 if (root->dev_flags & PCI_DEV_FLAGS_NO_RELAXED_ORDERING) {
2223 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL,
2224 PCI_EXP_DEVCTL_RELAX_EN);
Frederick Lawler7506dc72018-01-18 12:55:24 -06002225 pci_info(dev, "Relaxed Ordering disabled because the Root Port didn't support it\n");
dingtianhonga99b6462017-08-15 11:23:23 +08002226 }
2227}
2228
Sinan Kaya7ce3f912018-06-30 11:24:24 -04002229static void pci_configure_eetlp_prefix(struct pci_dev *dev)
2230{
2231#ifdef CONFIG_PCI_PASID
2232 struct pci_dev *bridge;
Felix Kuehling9d27e39d2018-09-10 15:27:42 -04002233 int pcie_type;
Sinan Kaya7ce3f912018-06-30 11:24:24 -04002234 u32 cap;
2235
2236 if (!pci_is_pcie(dev))
2237 return;
2238
2239 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
2240 if (!(cap & PCI_EXP_DEVCAP2_EE_PREFIX))
2241 return;
2242
Felix Kuehling9d27e39d2018-09-10 15:27:42 -04002243 pcie_type = pci_pcie_type(dev);
2244 if (pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
2245 pcie_type == PCI_EXP_TYPE_RC_END)
Sinan Kaya7ce3f912018-06-30 11:24:24 -04002246 dev->eetlp_prefix_path = 1;
2247 else {
2248 bridge = pci_upstream_bridge(dev);
2249 if (bridge && bridge->eetlp_prefix_path)
2250 dev->eetlp_prefix_path = 1;
2251 }
2252#endif
2253}
2254
Bharat Kumar Gogadab4f6dcb2018-11-14 20:17:01 +05302255static void pci_configure_serr(struct pci_dev *dev)
2256{
2257 u16 control;
2258
2259 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
2260
2261 /*
2262 * A bridge will not forward ERR_ messages coming from an
2263 * endpoint unless SERR# forwarding is enabled.
2264 */
2265 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &control);
2266 if (!(control & PCI_BRIDGE_CTL_SERR)) {
2267 control |= PCI_BRIDGE_CTL_SERR;
2268 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, control);
2269 }
2270 }
2271}
2272
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06002273static void pci_configure_device(struct pci_dev *dev)
2274{
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05002275 pci_configure_mps(dev);
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002276 pci_configure_extended_tags(dev, NULL);
dingtianhonga99b6462017-08-15 11:23:23 +08002277 pci_configure_relaxed_ordering(dev);
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002278 pci_configure_ltr(dev);
David E. Box17423362024-02-23 14:58:50 -06002279 pci_configure_aspm_l1ss(dev);
Sinan Kaya7ce3f912018-06-30 11:24:24 -04002280 pci_configure_eetlp_prefix(dev);
Bharat Kumar Gogadab4f6dcb2018-11-14 20:17:01 +05302281 pci_configure_serr(dev);
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05002282
Krzysztof Wilczynski4a2dbed2019-08-27 11:49:51 +02002283 pci_acpi_program_hp_params(dev);
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06002284}
2285
Zhao, Yu201de562008-10-13 19:49:55 +08002286static void pci_release_capabilities(struct pci_dev *dev)
2287{
Rajat Jaindb89ccb2018-06-30 15:07:17 -05002288 pci_aer_exit(dev);
Sean V Kelley90655632020-11-20 16:10:24 -08002289 pci_rcec_exit(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08002290 pci_iov_release(dev);
Yinghai Luf796841e2012-02-11 00:18:30 -08002291 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08002292}
2293
Linus Torvalds1da177e2005-04-16 15:20:36 -07002294/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002295 * pci_release_dev - Free a PCI device structure when all users of it are
2296 * finished
Linus Torvalds1da177e2005-04-16 15:20:36 -07002297 * @dev: device that's been disconnected
2298 *
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002299 * Will be called only by the device core when all users of this PCI device are
Linus Torvalds1da177e2005-04-16 15:20:36 -07002300 * done.
2301 */
2302static void pci_release_dev(struct device *dev)
2303{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01002304 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002305
Rafael J. Wysocki04480092014-02-01 15:38:29 +01002306 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08002307 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10002308 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02002309 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08002310 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06002311 kfree(pci_dev->driver_override);
Andy Shevchenkoc6635792018-08-30 13:32:36 +03002312 bitmap_free(pci_dev->dma_alias_mask);
Niklas Schnelleea4aae02021-03-11 14:23:12 +01002313 dev_dbg(dev, "device released\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002314 kfree(pci_dev);
2315}
2316
Lukas Wunnerbe9c3a42023-10-30 13:32:12 +01002317static const struct device_type pci_dev_type = {
2318 .groups = pci_dev_attr_groups,
2319};
2320
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08002321struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10002322{
2323 struct pci_dev *dev;
2324
2325 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
2326 if (!dev)
2327 return NULL;
2328
Michael Ellerman65891212007-04-05 17:19:08 +10002329 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00002330 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08002331 dev->bus = pci_bus_get(bus);
Ira Weiny27829472022-09-26 14:57:10 -07002332 dev->driver_exclusive_resource = (struct resource) {
2333 .name = "PCI Exclusive",
2334 .start = 0,
2335 .end = -1,
2336 };
2337
Ilpo Järvinen5e70d0a2023-07-17 15:04:53 +03002338 spin_lock_init(&dev->pcie_cap_lock);
Thomas Gleixnercd119b02021-12-06 23:27:56 +01002339#ifdef CONFIG_PCI_MSI
2340 raw_spin_lock_init(&dev->msi_lock);
2341#endif
Michael Ellerman65891212007-04-05 17:19:08 +10002342 return dev;
2343}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08002344EXPORT_SYMBOL(pci_alloc_dev);
2345
Sinan Kaya62bc6a62017-08-29 14:45:44 -05002346static bool pci_bus_crs_vendor_id(u32 l)
2347{
Ira Weinyb559afd2022-07-19 13:52:45 -07002348 return (l & 0xffff) == PCI_VENDOR_ID_PCI_SIG;
Sinan Kaya62bc6a62017-08-29 14:45:44 -05002349}
2350
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002351static bool pci_bus_wait_crs(struct pci_bus *bus, int devfn, u32 *l,
2352 int timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08002353{
2354 int delay = 1;
2355
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002356 if (!pci_bus_crs_vendor_id(*l))
2357 return true; /* not a CRS completion */
Yinghai Luefdc87d2012-01-27 10:55:10 -08002358
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002359 if (!timeout)
2360 return false; /* CRS, but caller doesn't want to wait */
Yinghai Luefdc87d2012-01-27 10:55:10 -08002361
Rajat Jain89665a6a2014-09-08 14:19:49 -07002362 /*
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002363 * We got the reserved Vendor ID that indicates a completion with
2364 * Configuration Request Retry Status (CRS). Retry until we get a
2365 * valid Vendor ID or we time out.
Rajat Jain89665a6a2014-09-08 14:19:49 -07002366 */
Sinan Kaya62bc6a62017-08-29 14:45:44 -05002367 while (pci_bus_crs_vendor_id(*l)) {
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002368 if (delay > timeout) {
Sinan Kayae78e6612017-08-29 14:45:45 -05002369 pr_warn("pci %04x:%02x:%02x.%d: not ready after %dms; giving up\n",
2370 pci_domain_nr(bus), bus->number,
2371 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2372
Yinghai Luefdc87d2012-01-27 10:55:10 -08002373 return false;
2374 }
Sinan Kayae78e6612017-08-29 14:45:45 -05002375 if (delay >= 1000)
2376 pr_info("pci %04x:%02x:%02x.%d: not ready after %dms; waiting\n",
2377 pci_domain_nr(bus), bus->number,
2378 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
Bjorn Helgaas9f982752017-08-29 14:45:43 -05002379
2380 msleep(delay);
2381 delay *= 2;
2382
2383 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
2384 return false;
Yinghai Luefdc87d2012-01-27 10:55:10 -08002385 }
2386
Sinan Kayae78e6612017-08-29 14:45:45 -05002387 if (delay >= 1000)
2388 pr_info("pci %04x:%02x:%02x.%d: ready after %dms\n",
2389 pci_domain_nr(bus), bus->number,
2390 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2391
Yinghai Luefdc87d2012-01-27 10:55:10 -08002392 return true;
2393}
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002394
James Puthukattukaranaa667c62018-07-09 11:31:25 -04002395bool pci_bus_generic_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
2396 int timeout)
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002397{
Yinghai Luefdc87d2012-01-27 10:55:10 -08002398 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
2399 return false;
2400
Naveen Naidufa52b642021-11-18 19:33:26 +05302401 /* Some broken boards return 0 or ~0 (PCI_ERROR_RESPONSE) if a slot is empty: */
2402 if (PCI_POSSIBLE_ERROR(*l) || *l == 0x00000000 ||
Yinghai Luefdc87d2012-01-27 10:55:10 -08002403 *l == 0x0000ffff || *l == 0xffff0000)
2404 return false;
2405
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002406 if (pci_bus_crs_vendor_id(*l))
2407 return pci_bus_wait_crs(bus, devfn, l, timeout);
Yinghai Luefdc87d2012-01-27 10:55:10 -08002408
2409 return true;
2410}
James Puthukattukaranaa667c62018-07-09 11:31:25 -04002411
2412bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
2413 int timeout)
2414{
2415#ifdef CONFIG_PCI_QUIRKS
2416 struct pci_dev *bridge = bus->self;
2417
2418 /*
2419 * Certain IDT switches have an issue where they improperly trigger
2420 * ACS Source Validation errors on completions for config reads.
2421 */
2422 if (bridge && bridge->vendor == PCI_VENDOR_ID_IDT &&
2423 bridge->device == 0x80b5)
2424 return pci_idt_bus_quirk(bus, devfn, l, timeout);
2425#endif
2426
2427 return pci_bus_generic_read_dev_vendor_id(bus, devfn, l, timeout);
2428}
Yinghai Luefdc87d2012-01-27 10:55:10 -08002429EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
2430
Linus Torvalds1da177e2005-04-16 15:20:36 -07002431/*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002432 * Read the config data for a PCI device, sanity-check it,
2433 * and fill in the dev structure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002434 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07002435static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002436{
2437 struct pci_dev *dev;
2438 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002439
Yinghai Luefdc87d2012-01-27 10:55:10 -08002440 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002441 return NULL;
2442
Gu Zheng8b1fce02013-05-25 21:48:31 +08002443 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002444 if (!dev)
2445 return NULL;
2446
Linus Torvalds1da177e2005-04-16 15:20:36 -07002447 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002448 dev->vendor = l & 0xffff;
2449 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002450
Yu Zhao480b93b2009-03-20 11:25:14 +08002451 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08002452 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002453 kfree(dev);
2454 return NULL;
2455 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002456
2457 return dev;
2458}
2459
Lukas Wunner0fa635a2019-03-20 12:05:30 +01002460void pcie_report_downtraining(struct pci_dev *dev)
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05002461{
2462 if (!pci_is_pcie(dev))
2463 return;
2464
2465 /* Look from the device up to avoid downstream ports with no devices */
2466 if ((pci_pcie_type(dev) != PCI_EXP_TYPE_ENDPOINT) &&
2467 (pci_pcie_type(dev) != PCI_EXP_TYPE_LEG_END) &&
2468 (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM))
2469 return;
2470
2471 /* Multi-function PCIe devices share the same link/status */
2472 if (PCI_FUNC(dev->devfn) != 0 || dev->is_virtfn)
2473 return;
2474
2475 /* Print link status only if the device is constrained by the fabric */
2476 __pcie_print_link_status(dev, false);
2477}
2478
Zhao, Yu201de562008-10-13 19:49:55 +08002479static void pci_init_capabilities(struct pci_dev *dev)
2480{
Bjorn Helgaas9d8b7382019-10-03 16:28:26 -05002481 pci_ea_init(dev); /* Enhanced Allocation */
Bjorn Helgaascbc40d52020-12-03 12:51:08 -06002482 pci_msi_init(dev); /* Disable MSI */
2483 pci_msix_init(dev); /* Disable MSI-X */
Zhao, Yu201de562008-10-13 19:49:55 +08002484
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002485 /* Buffers for saving PCIe and PCI-X capabilities */
2486 pci_allocate_cap_save_buffers(dev);
2487
Bjorn Helgaas9d8b7382019-10-03 16:28:26 -05002488 pci_pm_init(dev); /* Power Management */
2489 pci_vpd_init(dev); /* Vital Product Data */
2490 pci_configure_ari(dev); /* Alternative Routing-ID Forwarding */
2491 pci_iov_init(dev); /* Single Root I/O Virtualization */
2492 pci_ats_init(dev); /* Address Translation Services */
Bjorn Helgaas7e124c42019-11-28 08:54:55 -06002493 pci_pri_init(dev); /* Page Request Interface */
2494 pci_pasid_init(dev); /* Process Address Space ID */
Rajat Jain52fbf5b2020-07-07 15:46:02 -07002495 pci_acs_init(dev); /* Access Control Services */
Bjorn Helgaas9d8b7382019-10-03 16:28:26 -05002496 pci_ptm_init(dev); /* Precision Time Measurement */
2497 pci_aer_init(dev); /* Advanced Error Reporting */
Kuppuswamy Sathyanarayanan27005612020-03-23 17:26:04 -07002498 pci_dpc_init(dev); /* Downstream Port Containment */
Sean V Kelley90655632020-11-20 16:10:24 -08002499 pci_rcec_init(dev); /* Root Complex Event Collector */
Lukas Wunnerac048402023-03-11 15:40:12 +01002500 pci_doe_init(dev); /* Data Object Exchange */
Bjorn Helgaas5b0764c2018-02-16 10:55:38 -06002501
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05002502 pcie_report_downtraining(dev);
Amey Narkhedee20afa02021-08-17 23:34:54 +05302503 pci_init_reset_methods(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08002504}
2505
Marc Zyngier098259e2015-10-02 10:19:32 +01002506/*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002507 * This is the equivalent of pci_host_bridge_msi_domain() that acts on
Marc Zyngier098259e2015-10-02 10:19:32 +01002508 * devices. Firmware interfaces that can select the MSI domain on a
2509 * per-device basis should be called from here.
2510 */
2511static struct irq_domain *pci_dev_msi_domain(struct pci_dev *dev)
2512{
2513 struct irq_domain *d;
2514
2515 /*
Oliver O'Halloran06dc6602021-09-14 01:27:08 +10002516 * If a domain has been set through the pcibios_device_add()
Marc Zyngier098259e2015-10-02 10:19:32 +01002517 * callback, then this is the one (platform code knows best).
2518 */
2519 d = dev_get_msi_domain(&dev->dev);
2520 if (d)
2521 return d;
2522
Marc Zyngier54fa97e2015-10-02 14:43:06 +01002523 /*
2524 * Let's see if we have a firmware interface able to provide
2525 * the domain.
2526 */
2527 d = pci_msi_get_device_domain(dev);
2528 if (d)
2529 return d;
2530
Marc Zyngier098259e2015-10-02 10:19:32 +01002531 return NULL;
2532}
2533
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002534static void pci_set_msi_domain(struct pci_dev *dev)
2535{
Marc Zyngier098259e2015-10-02 10:19:32 +01002536 struct irq_domain *d;
2537
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002538 /*
Marc Zyngier098259e2015-10-02 10:19:32 +01002539 * If the platform or firmware interfaces cannot supply a
2540 * device-specific MSI domain, then inherit the default domain
2541 * from the host bridge itself.
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002542 */
Marc Zyngier098259e2015-10-02 10:19:32 +01002543 d = pci_dev_msi_domain(dev);
2544 if (!d)
2545 d = dev_get_msi_domain(&dev->bus->dev);
2546
2547 dev_set_msi_domain(&dev->dev, d);
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002548}
2549
Sam Ravnborg96bde062007-03-26 21:53:30 -08002550void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002551{
Yinghai Lu4f535092013-01-21 13:20:52 -08002552 int ret;
2553
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06002554 pci_configure_device(dev);
2555
Linus Torvalds1da177e2005-04-16 15:20:36 -07002556 device_initialize(&dev->dev);
2557 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002558
Yinghai Lu7629d192013-01-21 13:20:44 -08002559 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002560 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002561 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002562 dev->dev.coherent_dma_mask = 0xffffffffull;
2563
Christoph Hellwigb0da3492018-10-09 16:08:24 +02002564 dma_set_max_seg_size(&dev->dev, 65536);
Christoph Hellwiga6f44cf2018-10-09 16:08:23 +02002565 dma_set_seg_boundary(&dev->dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002566
Maciej W. Rozyckia89c82242023-06-11 18:20:10 +01002567 pcie_failed_link_retrain(dev);
2568
Linus Torvalds1da177e2005-04-16 15:20:36 -07002569 /* Fix up broken headers */
2570 pci_fixup_device(pci_fixup_header, dev);
2571
Yinghai Lu2069ecf2012-02-15 21:40:31 -08002572 pci_reassigndev_resource_alignment(dev);
2573
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02002574 dev->state_saved = false;
2575
Zhao, Yu201de562008-10-13 19:49:55 +08002576 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002577
Linus Torvalds1da177e2005-04-16 15:20:36 -07002578 /*
2579 * Add the device to our list of discovered devices
2580 * and the bus list for fixup functions, etc.
2581 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08002582 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002583 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08002584 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08002585
Oliver O'Halloran06dc6602021-09-14 01:27:08 +10002586 ret = pcibios_device_add(dev);
Yinghai Lu4f535092013-01-21 13:20:52 -08002587 WARN_ON(ret < 0);
2588
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002589 /* Set up MSI IRQ domain */
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002590 pci_set_msi_domain(dev);
2591
Yinghai Lu4f535092013-01-21 13:20:52 -08002592 /* Notifier could use PCI capabilities */
2593 dev->match_driver = false;
2594 ret = device_add(&dev->dev);
2595 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002596}
2597
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06002598struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002599{
2600 struct pci_dev *dev;
2601
Trent Piepho90bdb312009-03-20 14:56:00 -06002602 dev = pci_get_slot(bus, devfn);
2603 if (dev) {
2604 pci_dev_put(dev);
2605 return dev;
2606 }
2607
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002608 dev = pci_scan_device(bus, devfn);
2609 if (!dev)
2610 return NULL;
2611
2612 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002613
2614 return dev;
2615}
Adrian Bunkb73e9682007-11-21 15:07:11 -08002616EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002617
Niklas Schnellefbed59e2022-06-28 16:30:57 +02002618static int next_ari_fn(struct pci_bus *bus, struct pci_dev *dev, int fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002619{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002620 int pos;
2621 u16 cap = 0;
Krzysztof Wilczyńskifd1ae232021-10-13 01:41:36 +00002622 unsigned int next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07002623
Niklas Schnellefbed59e2022-06-28 16:30:57 +02002624 if (!dev)
2625 return -ENODEV;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07002626
Niklas Schnellefbed59e2022-06-28 16:30:57 +02002627 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
2628 if (!pos)
2629 return -ENODEV;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002630
Niklas Schnellefbed59e2022-06-28 16:30:57 +02002631 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
2632 next_fn = PCI_ARI_CAP_NFN(cap);
2633 if (next_fn <= fn)
2634 return -ENODEV; /* protect against malformed list */
2635
2636 return next_fn;
2637}
2638
2639static int next_fn(struct pci_bus *bus, struct pci_dev *dev, int fn)
2640{
2641 if (pci_ari_enabled(bus))
2642 return next_ari_fn(bus, dev, fn);
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002643
Niklas Schnellec3df83e2022-06-28 16:30:56 +02002644 if (fn >= 7)
2645 return -ENODEV;
2646 /* only multifunction devices may have more functions */
2647 if (dev && !dev->multifunction)
2648 return -ENODEV;
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002649
Niklas Schnellec3df83e2022-06-28 16:30:56 +02002650 return fn + 1;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002651}
2652
2653static int only_one_child(struct pci_bus *bus)
2654{
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002655 struct pci_dev *bridge = bus->self;
Bjorn Helgaas5bbe0292016-02-05 14:57:47 -06002656
2657 /*
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002658 * Systems with unusual topologies set PCI_SCAN_ALL_PCIE_DEVS so
2659 * we scan for all possible devices, not just Device 0.
Bjorn Helgaas5bbe0292016-02-05 14:57:47 -06002660 */
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002661 if (pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
2662 return 0;
2663
2664 /*
2665 * A PCIe Downstream Port normally leads to a Link with only Device
2666 * 0 on it (PCIe spec r3.1, sec 7.3.1). As an optimization, scan
2667 * only for Device 0 in that situation.
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002668 */
Mika Westerbergca784102019-08-22 11:55:53 +03002669 if (bridge && pci_is_pcie(bridge) && pcie_downstream_port(bridge))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002670 return 1;
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002671
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002672 return 0;
2673}
2674
Linus Torvalds1da177e2005-04-16 15:20:36 -07002675/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002676 * pci_scan_slot - Scan a PCI slot on a bus for devices
Linus Torvalds1da177e2005-04-16 15:20:36 -07002677 * @bus: PCI bus to scan
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002678 * @devfn: slot number to scan (must have zero function)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002679 *
2680 * Scan a PCI slot on the specified PCI bus for devices, adding
2681 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08002682 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002683 *
2684 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002685 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08002686int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002687{
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002688 struct pci_dev *dev;
Niklas Schnellec3df83e2022-06-28 16:30:56 +02002689 int fn = 0, nr = 0;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002690
2691 if (only_one_child(bus) && (devfn > 0))
2692 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002693
Niklas Schnellec3df83e2022-06-28 16:30:56 +02002694 do {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002695 dev = pci_scan_single_device(bus, devfn + fn);
2696 if (dev) {
Hari Vyas44bda4b2018-07-03 14:35:41 +05302697 if (!pci_dev_is_added(dev))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002698 nr++;
Niklas Schnellec3df83e2022-06-28 16:30:56 +02002699 if (fn > 0)
2700 dev->multifunction = 1;
2701 } else if (fn == 0) {
Niklas Schnelledb360b12022-06-28 16:30:58 +02002702 /*
2703 * Function 0 is required unless we are running on
2704 * a hypervisor that passes through individual PCI
2705 * functions.
2706 */
Niklas Schnelle189c6c32022-06-28 16:30:59 +02002707 if (!hypervisor_isolated_pci_functions())
Niklas Schnelledb360b12022-06-28 16:30:58 +02002708 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002709 }
Niklas Schnellec3df83e2022-06-28 16:30:56 +02002710 fn = next_fn(bus, dev, fn);
2711 } while (fn >= 0);
Shaohua Li7d715a62008-02-25 09:46:41 +08002712
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002713 /* Only one slot has PCIe device */
Shaohua Li149e1632008-07-23 10:32:31 +08002714 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08002715 pcie_aspm_init_link_state(bus->self);
2716
Linus Torvalds1da177e2005-04-16 15:20:36 -07002717 return nr;
2718}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002719EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002720
Jon Masonb03e7492011-07-20 15:20:54 -05002721static int pcie_find_smpss(struct pci_dev *dev, void *data)
2722{
2723 u8 *smpss = data;
2724
2725 if (!pci_is_pcie(dev))
2726 return 0;
2727
Yijing Wangd4aa68f2013-08-22 11:24:47 +08002728 /*
2729 * We don't have a way to change MPS settings on devices that have
2730 * drivers attached. A hot-added device might support only the minimum
2731 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
2732 * where devices may be hot-added, we limit the fabric MPS to 128 so
2733 * hot-added devices will work correctly.
2734 *
2735 * However, if we hot-add a device to a slot directly below a Root
2736 * Port, it's impossible for there to be other existing devices below
2737 * the port. We don't limit the MPS in this case because we can
2738 * reconfigure MPS on both the Root Port and the hot-added device,
2739 * and there are no other devices involved.
2740 *
2741 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05002742 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08002743 if (dev->is_hotplug_bridge &&
2744 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05002745 *smpss = 0;
2746
2747 if (*smpss > dev->pcie_mpss)
2748 *smpss = dev->pcie_mpss;
2749
2750 return 0;
2751}
2752
2753static void pcie_write_mps(struct pci_dev *dev, int mps)
2754{
Jon Mason62f392e2011-10-14 14:56:14 -05002755 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05002756
2757 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05002758 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05002759
Yijing Wang62f87c02012-07-24 17:20:03 +08002760 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
2761 dev->bus->self)
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002762
2763 /*
2764 * For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05002765 * downstream communication will never be larger than
2766 * the MRRS. So, the MPS only needs to be configured
2767 * for the upstream communication. This being the case,
2768 * walk from the top down and set the MPS of the child
2769 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05002770 *
2771 * Configure the device MPS with the smaller of the
2772 * device MPSS or the bridge MPS (which is assumed to be
2773 * properly configured at this point to the largest
2774 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05002775 */
Jon Mason62f392e2011-10-14 14:56:14 -05002776 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05002777 }
2778
2779 rc = pcie_set_mps(dev, mps);
2780 if (rc)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002781 pci_err(dev, "Failed attempting to set the MPS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05002782}
2783
Jon Mason62f392e2011-10-14 14:56:14 -05002784static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05002785{
Jon Mason62f392e2011-10-14 14:56:14 -05002786 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05002787
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002788 /*
2789 * In the "safe" case, do not configure the MRRS. There appear to be
Jon Masoned2888e2011-09-08 16:41:18 -05002790 * issues with setting MRRS to 0 on a number of devices.
2791 */
Jon Masoned2888e2011-09-08 16:41:18 -05002792 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
2793 return;
Jon Masonb03e7492011-07-20 15:20:54 -05002794
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002795 /*
2796 * For max performance, the MRRS must be set to the largest supported
Jon Masoned2888e2011-09-08 16:41:18 -05002797 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05002798 * device or the bus can support. This should already be properly
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002799 * configured by a prior call to pcie_write_mps().
Jon Masoned2888e2011-09-08 16:41:18 -05002800 */
Jon Mason62f392e2011-10-14 14:56:14 -05002801 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002802
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002803 /*
2804 * MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05002805 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05002806 * If the MRRS value provided is not acceptable (e.g., too large),
2807 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002808 */
Jon Masonb03e7492011-07-20 15:20:54 -05002809 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
2810 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05002811 if (!rc)
2812 break;
Jon Masonb03e7492011-07-20 15:20:54 -05002813
Frederick Lawler7506dc72018-01-18 12:55:24 -06002814 pci_warn(dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05002815 mrrs /= 2;
2816 }
Jon Mason62f392e2011-10-14 14:56:14 -05002817
2818 if (mrrs < 128)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002819 pci_err(dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05002820}
2821
2822static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
2823{
Jon Masona513a99a72011-10-14 14:56:16 -05002824 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05002825
2826 if (!pci_is_pcie(dev))
2827 return 0;
2828
Keith Busch27d868b2015-08-24 08:48:16 -05002829 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
2830 pcie_bus_config == PCIE_BUS_DEFAULT)
Yijing Wang5895af72013-08-26 16:33:06 +08002831 return 0;
Yijing Wang5895af72013-08-26 16:33:06 +08002832
Jon Masona513a99a72011-10-14 14:56:16 -05002833 mps = 128 << *(u8 *)data;
2834 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002835
2836 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05002837 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002838
Frederick Lawler7506dc72018-01-18 12:55:24 -06002839 pci_info(dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04002840 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a99a72011-10-14 14:56:16 -05002841 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05002842
2843 return 0;
2844}
2845
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002846/*
2847 * pcie_bus_configure_settings() requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05002848 * parents then children fashion. If this changes, then this code will not
2849 * work as designed.
2850 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002851void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05002852{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06002853 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05002854
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002855 if (!bus->self)
2856 return;
2857
Jon Masonb03e7492011-07-20 15:20:54 -05002858 if (!pci_is_pcie(bus->self))
2859 return;
2860
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002861 /*
2862 * FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08002863 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05002864 * simply force the MPS of the entire system to the smallest possible.
2865 */
2866 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
2867 smpss = 0;
2868
Jon Masonb03e7492011-07-20 15:20:54 -05002869 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002870 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05002871
Jon Masonb03e7492011-07-20 15:20:54 -05002872 pcie_find_smpss(bus->self, &smpss);
2873 pci_walk_bus(bus, pcie_find_smpss, &smpss);
2874 }
2875
2876 pcie_bus_configure_set(bus->self, &smpss);
2877 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
2878}
Jon Masondebc3b72011-08-02 00:01:18 -05002879EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05002880
Palmer Dabbeltbccf90d2017-06-23 18:50:42 -07002881/*
2882 * Called after each bus is probed, but before its children are examined. This
2883 * is marked as __weak because multiple architectures define it.
2884 */
2885void __weak pcibios_fixup_bus(struct pci_bus *bus)
2886{
2887 /* nothing to do, expected to be removed in the future */
2888}
2889
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002890/**
2891 * pci_scan_child_bus_extend() - Scan devices below a bus
2892 * @bus: Bus to scan for devices
2893 * @available_buses: Total number of buses available (%0 does not try to
2894 * extend beyond the minimal)
2895 *
2896 * Scans devices below @bus including subordinate buses. Returns new
2897 * subordinate number including all the found devices. Passing
2898 * @available_buses causes the remaining bus space to be distributed
2899 * equally between hotplug-capable bridges to allow future extension of the
2900 * hierarchy.
2901 */
2902static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus,
2903 unsigned int available_buses)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002904{
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002905 unsigned int used_buses, normal_bridges = 0, hotplug_bridges = 0;
2906 unsigned int start = bus->busn_res.start;
Niklas Schnelledb360b12022-06-28 16:30:58 +02002907 unsigned int devfn, cmax, max = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002908 struct pci_dev *dev;
2909
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002910 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002911
2912 /* Go find them, Rover! */
Niklas Schnelledb360b12022-06-28 16:30:58 +02002913 for (devfn = 0; devfn < 256; devfn += 8)
2914 pci_scan_slot(bus, devfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002915
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002916 /* Reserve buses for SR-IOV capability */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002917 used_buses = pci_iov_bus_range(bus);
2918 max += used_buses;
Yu Zhaoa28724b2009-03-20 11:25:13 +08002919
Linus Torvalds1da177e2005-04-16 15:20:36 -07002920 /*
2921 * After performing arch-dependent fixup of the bus, look behind
2922 * all PCI-to-PCI bridges on this bus.
2923 */
Alex Chiang74710de2009-03-20 14:56:10 -06002924 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002925 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06002926 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00002927 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06002928 }
2929
Mika Westerberg4147c2f2017-10-13 21:35:42 +03002930 /*
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002931 * Calculate how many hotplug bridges and normal bridges there
2932 * are on this bus. We will distribute the additional available
2933 * buses between hotplug bridges.
2934 */
2935 for_each_pci_bridge(dev, bus) {
2936 if (dev->is_hotplug_bridge)
2937 hotplug_bridges++;
2938 else
2939 normal_bridges++;
2940 }
2941
2942 /*
Mika Westerberg4147c2f2017-10-13 21:35:42 +03002943 * Scan bridges that are already configured. We don't touch them
2944 * unless they are misconfigured (which will be done in the second
2945 * scan below).
2946 */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002947 for_each_pci_bridge(dev, bus) {
2948 cmax = max;
2949 max = pci_scan_bridge_extend(bus, dev, max, 0, 0);
Mika Westerberg3374c542018-05-28 15:47:50 +03002950
2951 /*
2952 * Reserve one bus for each bridge now to avoid extending
2953 * hotplug bridges too much during the second scan below.
2954 */
2955 used_buses++;
Mika Westerberg8066cc82022-09-05 11:02:27 +03002956 if (max - cmax > 1)
2957 used_buses += max - cmax - 1;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002958 }
Mika Westerberg4147c2f2017-10-13 21:35:42 +03002959
2960 /* Scan bridges that need to be reconfigured */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002961 for_each_pci_bridge(dev, bus) {
2962 unsigned int buses = 0;
2963
2964 if (!hotplug_bridges && normal_bridges == 1) {
2965 /*
2966 * There is only one bridge on the bus (upstream
2967 * port) so it gets all available buses which it
2968 * can then distribute to the possible hotplug
2969 * bridges below.
2970 */
2971 buses = available_buses;
2972 } else if (dev->is_hotplug_bridge) {
2973 /*
2974 * Distribute the extra buses between hotplug
2975 * bridges if any.
2976 */
2977 buses = available_buses / hotplug_bridges;
Mika Westerberg3374c542018-05-28 15:47:50 +03002978 buses = min(buses, available_buses - used_buses + 1);
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002979 }
2980
2981 cmax = max;
2982 max = pci_scan_bridge_extend(bus, dev, cmax, buses, 1);
Mika Westerberg3374c542018-05-28 15:47:50 +03002983 /* One bus is already accounted so don't add it again */
2984 if (max - cmax > 1)
2985 used_buses += max - cmax - 1;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002986 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002987
2988 /*
Keith Busche16b4662016-07-21 21:40:28 -06002989 * Make sure a hotplug bridge has at least the minimum requested
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002990 * number of buses but allow it to grow up to the maximum available
Mika Westerberg58e01162022-09-05 11:02:32 +03002991 * bus number if there is room.
Keith Busche16b4662016-07-21 21:40:28 -06002992 */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002993 if (bus->self && bus->self->is_hotplug_bridge) {
2994 used_buses = max_t(unsigned int, available_buses,
2995 pci_hotplug_bus_size - 1);
2996 if (max - start < used_buses) {
2997 max = start + used_buses;
Mika Westerberga20c7f32017-10-13 21:35:43 +03002998
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002999 /* Do not allocate more buses than we have room left */
3000 if (max > bus->busn_res.end)
3001 max = bus->busn_res.end;
3002
3003 dev_dbg(&bus->dev, "%pR extended by %#02x\n",
3004 &bus->busn_res, max - start);
3005 }
Keith Busche16b4662016-07-21 21:40:28 -06003006 }
3007
3008 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003009 * We've scanned the bus and so we know all about what's on
3010 * the other side of any bridges that may be on this bus plus
3011 * any devices.
3012 *
3013 * Return how far we've got finding sub-buses.
3014 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07003015 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003016 return max;
3017}
Mika Westerberg1c02ea82017-10-13 21:35:44 +03003018
3019/**
3020 * pci_scan_child_bus() - Scan devices below a bus
3021 * @bus: Bus to scan for devices
3022 *
3023 * Scans devices below @bus including subordinate buses. Returns new
3024 * subordinate number including all the found devices.
3025 */
3026unsigned int pci_scan_child_bus(struct pci_bus *bus)
3027{
3028 return pci_scan_child_bus_extend(bus, 0);
3029}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003030EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003031
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01003032/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06003033 * pcibios_root_bridge_prepare - Platform-specific host bridge setup
3034 * @bridge: Host bridge to set up
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01003035 *
3036 * Default empty implementation. Replace with an architecture-specific setup
3037 * routine, if necessary.
3038 */
3039int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
3040{
3041 return 0;
3042}
3043
Jiang Liu10a95742013-04-12 05:44:20 +00003044void __weak pcibios_add_bus(struct pci_bus *bus)
3045{
3046}
3047
3048void __weak pcibios_remove_bus(struct pci_bus *bus)
3049{
3050}
3051
Lorenzo Pieralisi9ee8a1c2017-06-28 15:14:01 -05003052struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
3053 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003054{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07003055 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07003056 struct pci_host_bridge *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003057
Thierry Reding59094062016-11-25 11:57:10 +01003058 bridge = pci_alloc_host_bridge(0);
Yinghai Lu7b543662012-04-02 18:31:53 -07003059 if (!bridge)
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01003060 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -07003061
3062 bridge->dev.parent = parent;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01003063
3064 list_splice_init(resources, &bridge->windows);
3065 bridge->sysdata = sysdata;
3066 bridge->busnr = bus;
3067 bridge->ops = ops;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01003068
3069 error = pci_register_host_bridge(bridge);
3070 if (error < 0)
Jiang Liu343df772013-06-07 01:10:08 +08003071 goto err_out;
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01003072
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01003073 return bridge->bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003074
Yinghai Lu7b543662012-04-02 18:31:53 -07003075err_out:
Rob Herring98854402020-05-13 17:38:59 -05003076 put_device(&bridge->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003077 return NULL;
3078}
Ray Juie6b29de2015-04-08 11:21:33 -07003079EXPORT_SYMBOL_GPL(pci_create_root_bus);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10003080
Cyrille Pitchen49b8e3f2018-01-30 21:56:52 +01003081int pci_host_probe(struct pci_host_bridge *bridge)
3082{
3083 struct pci_bus *bus, *child;
3084 int ret;
3085
Bartosz Golaszewski5799eba2024-06-12 10:20:14 +02003086 pci_lock_rescan_remove();
Cyrille Pitchen49b8e3f2018-01-30 21:56:52 +01003087 ret = pci_scan_root_bus_bridge(bridge);
Bartosz Golaszewski5799eba2024-06-12 10:20:14 +02003088 pci_unlock_rescan_remove();
Cyrille Pitchen49b8e3f2018-01-30 21:56:52 +01003089 if (ret < 0) {
3090 dev_err(bridge->dev.parent, "Scanning root bridge failed");
3091 return ret;
3092 }
3093
3094 bus = bridge->bus;
3095
Vidya Sagar7246a452024-05-08 23:11:38 +05303096 /* If we must preserve the resource configuration, claim now */
3097 if (bridge->preserve_config)
Cyrille Pitchen49b8e3f2018-01-30 21:56:52 +01003098 pci_bus_claim_resources(bus);
Cyrille Pitchen49b8e3f2018-01-30 21:56:52 +01003099
Vidya Sagar7246a452024-05-08 23:11:38 +05303100 /*
3101 * Assign whatever was left unassigned. If we didn't claim above,
3102 * this will reassign everything.
3103 */
3104 pci_assign_unassigned_root_bus_resources(bus);
3105
3106 list_for_each_entry(child, &bus->children, node)
3107 pcie_bus_configure_settings(child);
Cyrille Pitchen49b8e3f2018-01-30 21:56:52 +01003108
3109 pci_bus_add_devices(bus);
3110 return 0;
3111}
3112EXPORT_SYMBOL_GPL(pci_host_probe);
3113
Yinghai Lu98a35832012-05-18 11:35:50 -06003114int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
3115{
3116 struct resource *res = &b->busn_res;
3117 struct resource *parent_res, *conflict;
3118
3119 res->start = bus;
3120 res->end = bus_max;
3121 res->flags = IORESOURCE_BUS;
3122
3123 if (!pci_is_root_bus(b))
3124 parent_res = &b->parent->busn_res;
3125 else {
3126 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
3127 res->flags |= IORESOURCE_PCI_FIXED;
3128 }
3129
Andreas Noeverced04d12014-01-23 21:59:24 +01003130 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06003131
3132 if (conflict)
Mohan Kumar34c6b712019-04-20 07:07:20 +03003133 dev_info(&b->dev,
Yinghai Lu98a35832012-05-18 11:35:50 -06003134 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
3135 res, pci_is_root_bus(b) ? "domain " : "",
3136 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06003137
3138 return conflict == NULL;
3139}
3140
3141int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
3142{
3143 struct resource *res = &b->busn_res;
3144 struct resource old_res = *res;
3145 resource_size_t size;
3146 int ret;
3147
3148 if (res->start > bus_max)
3149 return -EINVAL;
3150
3151 size = bus_max - res->start + 1;
3152 ret = adjust_resource(res, res->start, size);
Mohan Kumar34c6b712019-04-20 07:07:20 +03003153 dev_info(&b->dev, "busn_res: %pR end %s updated to %02x\n",
Yinghai Lu98a35832012-05-18 11:35:50 -06003154 &old_res, ret ? "can not be" : "is", bus_max);
3155
3156 if (!ret && !res->parent)
3157 pci_bus_insert_busn_res(b, res->start, res->end);
3158
3159 return ret;
3160}
3161
3162void pci_bus_release_busn_res(struct pci_bus *b)
3163{
3164 struct resource *res = &b->busn_res;
3165 int ret;
3166
3167 if (!res->flags || !res->parent)
3168 return;
3169
3170 ret = release_resource(res);
Mohan Kumar34c6b712019-04-20 07:07:20 +03003171 dev_info(&b->dev, "busn_res: %pR %s released\n",
Yinghai Lu98a35832012-05-18 11:35:50 -06003172 res, ret ? "can not be" : "is");
3173}
3174
Lorenzo Pieralisi1228c4b2017-06-28 15:13:55 -05003175int pci_scan_root_bus_bridge(struct pci_host_bridge *bridge)
3176{
3177 struct resource_entry *window;
3178 bool found = false;
3179 struct pci_bus *b;
3180 int max, bus, ret;
3181
3182 if (!bridge)
3183 return -EINVAL;
3184
3185 resource_list_for_each_entry(window, &bridge->windows)
3186 if (window->res->flags & IORESOURCE_BUS) {
Rob Herring4f5c8832020-07-21 20:25:06 -06003187 bridge->busnr = window->res->start;
Lorenzo Pieralisi1228c4b2017-06-28 15:13:55 -05003188 found = true;
3189 break;
3190 }
3191
3192 ret = pci_register_host_bridge(bridge);
3193 if (ret < 0)
3194 return ret;
3195
3196 b = bridge->bus;
3197 bus = bridge->busnr;
3198
3199 if (!found) {
3200 dev_info(&b->dev,
3201 "No busn resource found for root bus, will use [bus %02x-ff]\n",
3202 bus);
3203 pci_bus_insert_busn_res(b, bus, 255);
3204 }
3205
3206 max = pci_scan_child_bus(b);
3207
3208 if (!found)
3209 pci_bus_update_busn_res_end(b, max);
3210
3211 return 0;
3212}
3213EXPORT_SYMBOL(pci_scan_root_bus_bridge);
3214
Lorenzo Pieralisi9ee8a1c2017-06-28 15:14:01 -05003215struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
3216 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06003217{
Jiang Liu14d76b62015-02-05 13:44:44 +08003218 struct resource_entry *window;
Yinghai Lu4d99f522012-05-17 18:51:12 -07003219 bool found = false;
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06003220 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07003221 int max;
3222
Jiang Liu14d76b62015-02-05 13:44:44 +08003223 resource_list_for_each_entry(window, resources)
Yinghai Lu4d99f522012-05-17 18:51:12 -07003224 if (window->res->flags & IORESOURCE_BUS) {
3225 found = true;
3226 break;
3227 }
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06003228
Lorenzo Pieralisi9ee8a1c2017-06-28 15:14:01 -05003229 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06003230 if (!b)
3231 return NULL;
3232
Yinghai Lu4d99f522012-05-17 18:51:12 -07003233 if (!found) {
3234 dev_info(&b->dev,
3235 "No busn resource found for root bus, will use [bus %02x-ff]\n",
3236 bus);
3237 pci_bus_insert_busn_res(b, bus, 255);
3238 }
3239
3240 max = pci_scan_child_bus(b);
3241
3242 if (!found)
3243 pci_bus_update_busn_res_end(b, max);
3244
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06003245 return b;
3246}
3247EXPORT_SYMBOL(pci_scan_root_bus);
3248
Bill Pemberton15856ad2012-11-21 15:35:00 -05003249struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06003250 void *sysdata)
3251{
3252 LIST_HEAD(resources);
3253 struct pci_bus *b;
3254
3255 pci_add_resource(&resources, &ioport_resource);
3256 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07003257 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06003258 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
3259 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07003260 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06003261 } else {
3262 pci_free_resource_list(&resources);
3263 }
3264 return b;
3265}
3266EXPORT_SYMBOL(pci_scan_bus);
3267
Alex Chiang3ed4fd92009-03-20 14:56:25 -06003268/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06003269 * pci_rescan_bus_bridge_resize - Scan a PCI bus for devices
Yinghai Lu2f320522012-01-21 02:08:22 -08003270 * @bridge: PCI bridge for the bus to scan
3271 *
3272 * Scan a PCI bus and child buses for new devices, add them,
3273 * and enable them, resizing bridge mmio/io resource if necessary
3274 * and possible. The caller must ensure the child devices are already
3275 * removed for resizing to occur.
3276 *
3277 * Returns the max number of subordinate bus discovered.
3278 */
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06003279unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08003280{
3281 unsigned int max;
3282 struct pci_bus *bus = bridge->subordinate;
3283
3284 max = pci_scan_child_bus(bus);
3285
3286 pci_assign_unassigned_bridge_resources(bridge);
3287
3288 pci_bus_add_devices(bus);
3289
3290 return max;
3291}
3292
Yinghai Lua5213a32012-10-30 14:31:21 -06003293/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06003294 * pci_rescan_bus - Scan a PCI bus for devices
Yinghai Lua5213a32012-10-30 14:31:21 -06003295 * @bus: PCI bus to scan
3296 *
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06003297 * Scan a PCI bus and child buses for new devices, add them,
3298 * and enable them.
Yinghai Lua5213a32012-10-30 14:31:21 -06003299 *
3300 * Returns the max number of subordinate bus discovered.
3301 */
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06003302unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06003303{
3304 unsigned int max;
3305
3306 max = pci_scan_child_bus(bus);
3307 pci_assign_unassigned_bus_resources(bus);
3308 pci_bus_add_devices(bus);
3309
3310 return max;
3311}
3312EXPORT_SYMBOL_GPL(pci_rescan_bus);
3313
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01003314/*
3315 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
3316 * routines should always be executed under this mutex.
3317 */
3318static DEFINE_MUTEX(pci_rescan_remove_lock);
3319
3320void pci_lock_rescan_remove(void)
3321{
3322 mutex_lock(&pci_rescan_remove_lock);
3323}
3324EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
3325
3326void pci_unlock_rescan_remove(void)
3327{
3328 mutex_unlock(&pci_rescan_remove_lock);
3329}
3330EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
3331
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003332static int __init pci_sort_bf_cmp(const struct device *d_a,
3333 const struct device *d_b)
Matt Domsch6b4b78fe2006-09-29 15:23:23 -05003334{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05003335 const struct pci_dev *a = to_pci_dev(d_a);
3336 const struct pci_dev *b = to_pci_dev(d_b);
3337
Matt Domsch6b4b78fe2006-09-29 15:23:23 -05003338 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
3339 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
3340
3341 if (a->bus->number < b->bus->number) return -1;
3342 else if (a->bus->number > b->bus->number) return 1;
3343
3344 if (a->devfn < b->devfn) return -1;
3345 else if (a->devfn > b->devfn) return 1;
3346
3347 return 0;
3348}
3349
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08003350void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78fe2006-09-29 15:23:23 -05003351{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05003352 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78fe2006-09-29 15:23:23 -05003353}
Mika Westerberg95e3ba92017-10-13 21:35:41 +03003354
3355int pci_hp_add_bridge(struct pci_dev *dev)
3356{
3357 struct pci_bus *parent = dev->bus;
Mika Westerberg4147c2f2017-10-13 21:35:42 +03003358 int busnr, start = parent->busn_res.start;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03003359 unsigned int available_buses = 0;
Mika Westerberg95e3ba92017-10-13 21:35:41 +03003360 int end = parent->busn_res.end;
3361
3362 for (busnr = start; busnr <= end; busnr++) {
3363 if (!pci_find_bus(pci_domain_nr(parent), busnr))
3364 break;
3365 }
3366 if (busnr-- > end) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003367 pci_err(dev, "No bus number available for hot-added bridge\n");
Mika Westerberg95e3ba92017-10-13 21:35:41 +03003368 return -1;
3369 }
Mika Westerberg4147c2f2017-10-13 21:35:42 +03003370
3371 /* Scan bridges that are already configured */
3372 busnr = pci_scan_bridge(parent, dev, busnr, 0);
3373
Mika Westerberg1c02ea82017-10-13 21:35:44 +03003374 /*
3375 * Distribute the available bus numbers between hotplug-capable
3376 * bridges to make extending the chain later possible.
3377 */
3378 available_buses = end - busnr;
3379
Mika Westerberg4147c2f2017-10-13 21:35:42 +03003380 /* Scan bridges that need to be reconfigured */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03003381 pci_scan_bridge_extend(parent, dev, busnr, available_buses, 1);
Mika Westerberg4147c2f2017-10-13 21:35:42 +03003382
Mika Westerberg95e3ba92017-10-13 21:35:41 +03003383 if (!dev->subordinate)
3384 return -1;
3385
3386 return 0;
3387}
3388EXPORT_SYMBOL_GPL(pci_hp_add_bridge);