blob: a1e861ecfc01123504b54690bae81f442515fa1a [file] [log] [blame]
Thomas Gleixner77adf3f2020-09-08 14:34:48 +02001// SPDX-License-Identifier: GPL-2.0-only
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Andrew Vasquezfa90c542005-10-27 11:10:08 -07003 * QLogic Fibre Channel HBA Driver
Armen Baloyanbd21eaf2014-04-11 16:54:24 -04004 * Copyright (c) 2003-2014 QLogic Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 */
6#include "qla_def.h"
7
8#include <linux/moduleparam.h>
9#include <linux/vmalloc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/delay.h>
Christoph Hellwig39a11242006-02-14 18:46:22 +010011#include <linux/kthread.h>
Daniel Walkere1e82b62008-05-12 22:21:10 -070012#include <linux/mutex.h>
Andrew Vasquez3420d362009-10-13 15:16:45 -070013#include <linux/kobject.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090014#include <linux/slab.h>
Michael Hernandez56012362016-12-12 14:40:08 -080015#include <linux/blk-mq-pci.h>
Quinn Tran585def92018-09-04 14:19:20 -070016#include <linux/refcount.h>
Saurav Kashyap62e0dec52021-08-09 21:37:17 -070017#include <linux/crash_dump.h>
Quinn Tran585def92018-09-04 14:19:20 -070018
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <scsi/scsi_tcq.h>
20#include <scsi/scsicam.h>
21#include <scsi/scsi_transport.h>
22#include <scsi/scsi_transport_fc.h>
23
Nicholas Bellinger2d70c102012-05-15 14:34:28 -040024#include "qla_target.h"
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026/*
27 * Driver version
28 */
29char qla2x00_version_str[40];
30
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -070031static int apidev_major;
32
Linus Torvalds1da177e2005-04-16 15:20:36 -070033/*
34 * SRB allocation cache
35 */
Michael Hernandezd7459522016-12-12 14:40:07 -080036struct kmem_cache *srb_cachep;
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Arun Easicbb01c22020-03-31 03:40:13 -070038int ql2xfulldump_on_mpifail;
39module_param(ql2xfulldump_on_mpifail, int, S_IRUGO | S_IWUSR);
40MODULE_PARM_DESC(ql2xfulldump_on_mpifail,
41 "Set this to take full dump on MPI hang.");
42
Quinn Tran89c72f42020-09-03 21:51:26 -070043int ql2xenforce_iocb_limit = 1;
44module_param(ql2xenforce_iocb_limit, int, S_IRUGO | S_IWUSR);
45MODULE_PARM_DESC(ql2xenforce_iocb_limit,
Enzo Matsumiyaaa2c24e2021-01-18 15:49:22 -030046 "Enforce IOCB throttling, to avoid FW congestion. (default: 1)");
Quinn Tran89c72f42020-09-03 21:51:26 -070047
Giridhar Malavalia9083012010-04-12 17:59:55 -070048/*
49 * CT6 CTX allocation cache
50 */
51static struct kmem_cache *ctx_cachep;
Saurav Kashyap3ce88662011-07-14 12:00:12 -070052/*
53 * error level for logging
54 */
Michael Hernandez3f006ac2019-03-12 11:08:22 -070055uint ql_errlev = 0x8001;
Giridhar Malavalia9083012010-04-12 17:59:55 -070056
Quinn Tran44d01852021-06-23 22:26:04 -070057int ql2xsecenable;
58module_param(ql2xsecenable, int, S_IRUGO);
59MODULE_PARM_DESC(ql2xsecenable,
60 "Enable/disable security. 0(Default) - Security disabled. 1 - Security enabled.");
61
Saurav Kashyapfa492632012-11-21 02:40:29 -050062static int ql2xenableclass2;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -040063module_param(ql2xenableclass2, int, S_IRUGO|S_IRUSR);
64MODULE_PARM_DESC(ql2xenableclass2,
65 "Specify if Class 2 operations are supported from the very "
66 "beginning. Default is 0 - class 2 not supported.");
67
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -040068
Linus Torvalds1da177e2005-04-16 15:20:36 -070069int ql2xlogintimeout = 20;
Joe Carnucciof2019cb2010-12-21 16:00:22 -080070module_param(ql2xlogintimeout, int, S_IRUGO);
Linus Torvalds1da177e2005-04-16 15:20:36 -070071MODULE_PARM_DESC(ql2xlogintimeout,
72 "Login timeout value in seconds.");
73
Andrew Vasqueza7b61842007-05-07 07:42:59 -070074int qlport_down_retry;
Joe Carnucciof2019cb2010-12-21 16:00:22 -080075module_param(qlport_down_retry, int, S_IRUGO);
Linus Torvalds1da177e2005-04-16 15:20:36 -070076MODULE_PARM_DESC(qlport_down_retry,
Jesper Juhl900d9f92006-06-30 02:33:07 -070077 "Maximum number of command retries to a port that returns "
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 "a PORT-DOWN status.");
79
Linus Torvalds1da177e2005-04-16 15:20:36 -070080int ql2xplogiabsentdevice;
81module_param(ql2xplogiabsentdevice, int, S_IRUGO|S_IWUSR);
82MODULE_PARM_DESC(ql2xplogiabsentdevice,
83 "Option to enable PLOGI to devices that are not present after "
Jesper Juhl900d9f92006-06-30 02:33:07 -070084 "a Fabric scan. This is needed for several broken switches. "
Masanari Iida0d52e642018-10-28 14:05:48 +090085 "Default is 0 - no PLOGI. 1 - perform PLOGI.");
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
Bart Van Asschec1c71782019-08-08 20:01:24 -070087int ql2xloginretrycount;
Joe Carnucciof2019cb2010-12-21 16:00:22 -080088module_param(ql2xloginretrycount, int, S_IRUGO);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089MODULE_PARM_DESC(ql2xloginretrycount,
90 "Specify an alternate value for the NVRAM login retry count.");
91
Andrew Vasqueza7a167b2006-06-23 16:10:29 -070092int ql2xallocfwdump = 1;
Joe Carnucciof2019cb2010-12-21 16:00:22 -080093module_param(ql2xallocfwdump, int, S_IRUGO);
Andrew Vasqueza7a167b2006-06-23 16:10:29 -070094MODULE_PARM_DESC(ql2xallocfwdump,
95 "Option to enable allocation of memory for a firmware dump "
96 "during HBA initialization. Memory allocation requirements "
97 "vary by ISP type. Default is 1 - allocate memory.");
98
Andrew Vasquez11010fe2006-10-06 09:54:59 -070099int ql2xextended_error_logging;
Andrew Vasquez27d94032007-03-12 10:41:30 -0700100module_param(ql2xextended_error_logging, int, S_IRUGO|S_IWUSR);
Joe Carnuccioa2b3e012016-07-06 11:14:21 -0400101module_param_named(logging, ql2xextended_error_logging, int, S_IRUGO|S_IWUSR);
Andrew Vasquez11010fe2006-10-06 09:54:59 -0700102MODULE_PARM_DESC(ql2xextended_error_logging,
Saurav Kashyap3ce88662011-07-14 12:00:12 -0700103 "Option to enable extended error logging,\n"
104 "\t\tDefault is 0 - no logging. 0x40000000 - Module Init & Probe.\n"
105 "\t\t0x20000000 - Mailbox Cmnds. 0x10000000 - Device Discovery.\n"
106 "\t\t0x08000000 - IO tracing. 0x04000000 - DPC Thread.\n"
107 "\t\t0x02000000 - Async events. 0x01000000 - Timer routines.\n"
108 "\t\t0x00800000 - User space. 0x00400000 - Task Management.\n"
109 "\t\t0x00200000 - AER/EEH. 0x00100000 - Multi Q.\n"
110 "\t\t0x00080000 - P3P Specific. 0x00040000 - Virtual Port.\n"
111 "\t\t0x00020000 - Buffer Dump. 0x00010000 - Misc.\n"
Chad Dupuis29f9f902012-11-21 02:40:41 -0500112 "\t\t0x00008000 - Verbose. 0x00004000 - Target.\n"
113 "\t\t0x00002000 - Target Mgmt. 0x00001000 - Target TMF.\n"
Saurav Kashyap3ce88662011-07-14 12:00:12 -0700114 "\t\t0x7fffffff - For enabling all logs, can be too many logs.\n"
Chad Dupuiscfb09192011-11-18 09:03:07 -0800115 "\t\t0x1e400000 - Preferred value for capturing essential "
116 "debug information (equivalent to old "
117 "ql2xextended_error_logging=1).\n"
Saurav Kashyap3ce88662011-07-14 12:00:12 -0700118 "\t\tDo LOGICAL OR of the value to enable more than one level");
Andrew Vasquez01819442006-06-23 16:11:10 -0700119
Giridhar Malavalia9083012010-04-12 17:59:55 -0700120int ql2xshiftctondsd = 6;
Joe Carnucciof2019cb2010-12-21 16:00:22 -0800121module_param(ql2xshiftctondsd, int, S_IRUGO);
Giridhar Malavalia9083012010-04-12 17:59:55 -0700122MODULE_PARM_DESC(ql2xshiftctondsd,
123 "Set to control shifting of command type processing "
124 "based on total number of SG elements.");
125
Bart Van Assche58e27532019-04-11 14:53:19 -0700126int ql2xfdmienable = 1;
Himanshu Madhanide187df2014-09-25 05:16:50 -0400127module_param(ql2xfdmienable, int, S_IRUGO|S_IWUSR);
Joe Carnuccioa2b3e012016-07-06 11:14:21 -0400128module_param_named(fdmi, ql2xfdmienable, int, S_IRUGO|S_IWUSR);
Andrew Vasquezcca53352005-08-26 19:08:30 -0700129MODULE_PARM_DESC(ql2xfdmienable,
Ferenc Wagner7794a5a2010-03-23 18:14:59 +0100130 "Enables FDMI registrations. "
Joe Carnucciobd7de0b2020-02-12 13:44:19 -0800131 "0 - no FDMI registrations. "
132 "1 - provide FDMI registrations (default).");
Andrew Vasquezcca53352005-08-26 19:08:30 -0700133
Michael Hernandezd213a4b2017-08-23 15:05:20 -0700134#define MAX_Q_DEPTH 64
Chad Dupuis50280c02013-10-30 03:38:14 -0400135static int ql2xmaxqdepth = MAX_Q_DEPTH;
Andrew Vasquezdf7baa52006-10-13 09:33:39 -0700136module_param(ql2xmaxqdepth, int, S_IRUGO|S_IWUSR);
137MODULE_PARM_DESC(ql2xmaxqdepth,
Chad Dupuise92e4a82012-08-22 14:21:23 -0400138 "Maximum queue depth to set for each LUN. "
Michael Hernandezd213a4b2017-08-23 15:05:20 -0700139 "Default is 64.");
Andrew Vasquezdf7baa52006-10-13 09:33:39 -0700140
Arun Easi9e522cd2012-08-22 14:21:31 -0400141int ql2xenabledif = 2;
142module_param(ql2xenabledif, int, S_IRUGO);
Arun Easibad75002010-05-04 15:01:30 -0700143MODULE_PARM_DESC(ql2xenabledif,
Steven J. Magnanib97f5d02014-02-04 12:50:35 -0600144 " Enable T10-CRC-DIF:\n"
145 " Default is 2.\n"
146 " 0 -- No DIF Support\n"
147 " 1 -- Enable DIF for all types\n"
148 " 2 -- Enable DIF for all types, except Type 0.\n");
Arun Easibad75002010-05-04 15:01:30 -0700149
Duane Grigsbye84067d2017-06-21 13:48:43 -0700150#if (IS_ENABLED(CONFIG_NVME_FC))
151int ql2xnvmeenable = 1;
152#else
153int ql2xnvmeenable;
154#endif
155module_param(ql2xnvmeenable, int, 0644);
156MODULE_PARM_DESC(ql2xnvmeenable,
157 "Enables NVME support. "
158 "0 - no NVMe. Default is Y");
159
Arun Easi8cb20492011-08-16 11:29:22 -0700160int ql2xenablehba_err_chk = 2;
Arun Easibad75002010-05-04 15:01:30 -0700161module_param(ql2xenablehba_err_chk, int, S_IRUGO|S_IWUSR);
162MODULE_PARM_DESC(ql2xenablehba_err_chk,
Arun Easi8cb20492011-08-16 11:29:22 -0700163 " Enable T10-CRC-DIF Error isolation by HBA:\n"
Steven J. Magnanib97f5d02014-02-04 12:50:35 -0600164 " Default is 2.\n"
Arun Easi8cb20492011-08-16 11:29:22 -0700165 " 0 -- Error isolation disabled\n"
166 " 1 -- Error isolation enabled only for DIX Type 0\n"
167 " 2 -- Error isolation enabled for all Types\n");
Arun Easibad75002010-05-04 15:01:30 -0700168
Bart Van Assche58e27532019-04-11 14:53:19 -0700169int ql2xiidmaenable = 1;
Joe Carnucciof2019cb2010-12-21 16:00:22 -0800170module_param(ql2xiidmaenable, int, S_IRUGO);
Andrew Vasqueze5896bd2008-07-10 16:55:52 -0700171MODULE_PARM_DESC(ql2xiidmaenable,
172 "Enables iIDMA settings "
173 "Default is 1 - perform iIDMA. 0 - no iIDMA.");
174
Michael Hernandezd7459522016-12-12 14:40:07 -0800175int ql2xmqsupport = 1;
176module_param(ql2xmqsupport, int, S_IRUGO);
177MODULE_PARM_DESC(ql2xmqsupport,
178 "Enable on demand multiple queue pairs support "
179 "Default is 1 for supported. "
180 "Set it to 0 to turn off mq qpair support.");
Andrew Vasqueze337d902009-04-06 22:33:49 -0700181
182int ql2xfwloadbin;
Chad Dupuis86e45bf2011-08-16 11:31:47 -0700183module_param(ql2xfwloadbin, int, S_IRUGO|S_IWUSR);
Joe Carnuccioa2b3e012016-07-06 11:14:21 -0400184module_param_named(fwload, ql2xfwloadbin, int, S_IRUGO|S_IWUSR);
Andrew Vasqueze337d902009-04-06 22:33:49 -0700185MODULE_PARM_DESC(ql2xfwloadbin,
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700186 "Option to specify location from which to load ISP firmware:.\n"
187 " 2 -- load firmware via the request_firmware() (hotplug).\n"
Andrew Vasqueze337d902009-04-06 22:33:49 -0700188 " interface.\n"
189 " 1 -- load firmware from flash.\n"
190 " 0 -- use default semantics.\n");
191
Andrew Vasquezae97c912010-02-18 10:07:28 -0800192int ql2xetsenable;
Joe Carnucciof2019cb2010-12-21 16:00:22 -0800193module_param(ql2xetsenable, int, S_IRUGO);
Andrew Vasquezae97c912010-02-18 10:07:28 -0800194MODULE_PARM_DESC(ql2xetsenable,
195 "Enables firmware ETS burst."
196 "Default is 0 - skip ETS enablement.");
197
Giridhar Malavali69078692010-05-28 15:08:28 -0700198int ql2xdbwr = 1;
Chad Dupuis86e45bf2011-08-16 11:31:47 -0700199module_param(ql2xdbwr, int, S_IRUGO|S_IWUSR);
Giridhar Malavalia9083012010-04-12 17:59:55 -0700200MODULE_PARM_DESC(ql2xdbwr,
Giridhar Malavali08de2842011-08-16 11:31:44 -0700201 "Option to specify scheme for request queue posting.\n"
202 " 0 -- Regular doorbell.\n"
203 " 1 -- CAMRAM doorbell (faster).\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -0700204
Giridhar Malavalif4c496c2010-05-04 15:01:33 -0700205int ql2xtargetreset = 1;
Joe Carnucciof2019cb2010-12-21 16:00:22 -0800206module_param(ql2xtargetreset, int, S_IRUGO);
Giridhar Malavalif4c496c2010-05-04 15:01:33 -0700207MODULE_PARM_DESC(ql2xtargetreset,
208 "Enable target reset."
209 "Default is 1 - use hw defaults.");
210
Chad Dupuis4da26e12010-10-15 11:27:40 -0700211int ql2xgffidenable;
Joe Carnucciof2019cb2010-12-21 16:00:22 -0800212module_param(ql2xgffidenable, int, S_IRUGO);
Chad Dupuis4da26e12010-10-15 11:27:40 -0700213MODULE_PARM_DESC(ql2xgffidenable,
214 "Enables GFF_ID checks of port type. "
215 "Default is 0 - Do not use GFF_ID information.");
Giridhar Malavalia9083012010-04-12 17:59:55 -0700216
himanshu.madhani@cavium.com043dc1d2017-08-23 15:05:19 -0700217int ql2xasynctmfenable = 1;
Joe Carnucciof2019cb2010-12-21 16:00:22 -0800218module_param(ql2xasynctmfenable, int, S_IRUGO);
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700219MODULE_PARM_DESC(ql2xasynctmfenable,
220 "Enables issue of TM IOCBs asynchronously via IOCB mechanism"
Masanari Iida84e13c42018-09-11 18:48:11 +0900221 "Default is 1 - Issue TM IOCBs via mailbox mechanism.");
Giridhar Malavalied0de872011-03-30 11:46:29 -0700222
223int ql2xdontresethba;
Chad Dupuis86e45bf2011-08-16 11:31:47 -0700224module_param(ql2xdontresethba, int, S_IRUGO|S_IWUSR);
Giridhar Malavalied0de872011-03-30 11:46:29 -0700225MODULE_PARM_DESC(ql2xdontresethba,
Giridhar Malavali08de2842011-08-16 11:31:44 -0700226 "Option to specify reset behaviour.\n"
227 " 0 (Default) -- Reset on failure.\n"
228 " 1 -- Do not reset on failure.\n");
Giridhar Malavalied0de872011-03-30 11:46:29 -0700229
Hannes Reinecke1abf6352014-06-25 15:27:38 +0200230uint64_t ql2xmaxlun = MAX_LUNS;
231module_param(ql2xmaxlun, ullong, S_IRUGO);
Andrew Vasquez82515922011-05-10 11:30:13 -0700232MODULE_PARM_DESC(ql2xmaxlun,
233 "Defines the maximum LU number to register with the SCSI "
234 "midlayer. Default is 65535.");
235
Giridhar Malavali08de2842011-08-16 11:31:44 -0700236int ql2xmdcapmask = 0x1F;
237module_param(ql2xmdcapmask, int, S_IRUGO);
238MODULE_PARM_DESC(ql2xmdcapmask,
239 "Set the Minidump driver capture mask level. "
Giridhar Malavali6e96fa72011-11-18 09:03:14 -0800240 "Default is 0x1F - Can be set to 0x3, 0x7, 0xF, 0x1F, 0x7F.");
Giridhar Malavali08de2842011-08-16 11:31:44 -0700241
Giridhar Malavali3aadff32011-11-18 09:02:14 -0800242int ql2xmdenable = 1;
Giridhar Malavali08de2842011-08-16 11:31:44 -0700243module_param(ql2xmdenable, int, S_IRUGO);
244MODULE_PARM_DESC(ql2xmdenable,
245 "Enable/disable MiniDump. "
Giridhar Malavali3aadff32011-11-18 09:02:14 -0800246 "0 - MiniDump disabled. "
247 "1 (Default) - MiniDump enabled.");
Giridhar Malavali08de2842011-08-16 11:31:44 -0700248
Bart Van Asschec1c71782019-08-08 20:01:24 -0700249int ql2xexlogins;
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -0500250module_param(ql2xexlogins, uint, S_IRUGO|S_IWUSR);
251MODULE_PARM_DESC(ql2xexlogins,
252 "Number of extended Logins. "
253 "0 (Default)- Disabled.");
254
Quinn Tran99e1b682017-06-02 09:12:03 -0700255int ql2xexchoffld = 1024;
256module_param(ql2xexchoffld, uint, 0644);
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -0500257MODULE_PARM_DESC(ql2xexchoffld,
Quinn Tran99e1b682017-06-02 09:12:03 -0700258 "Number of target exchanges.");
259
260int ql2xiniexchg = 1024;
261module_param(ql2xiniexchg, uint, 0644);
262MODULE_PARM_DESC(ql2xiniexchg,
263 "Number of initiator exchanges.");
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -0500264
Bart Van Asschec1c71782019-08-08 20:01:24 -0700265int ql2xfwholdabts;
Himanshu Madhanif198caf2016-01-27 12:03:30 -0500266module_param(ql2xfwholdabts, int, S_IRUGO);
267MODULE_PARM_DESC(ql2xfwholdabts,
268 "Allow FW to hold status IOCB until ABTS rsp received. "
269 "0 (Default) Do not set fw option. "
270 "1 - Set fw option to hold ABTS.");
271
Quinn Tran41dc5292017-01-19 22:28:03 -0800272int ql2xmvasynctoatio = 1;
273module_param(ql2xmvasynctoatio, int, S_IRUGO|S_IWUSR);
274MODULE_PARM_DESC(ql2xmvasynctoatio,
275 "Move PUREX, ABTS RX and RIDA IOCBs to ATIOQ"
276 "0 (Default). Do not move IOCBs"
277 "1 - Move IOCBs.");
278
Quinn Trane4e3a2c2017-08-23 15:05:07 -0700279int ql2xautodetectsfp = 1;
280module_param(ql2xautodetectsfp, int, 0444);
281MODULE_PARM_DESC(ql2xautodetectsfp,
282 "Detect SFP range and set appropriate distance.\n"
283 "1 (Default): Enable\n");
284
Himanshu Madhanie7240af2017-10-13 09:34:03 -0700285int ql2xenablemsix = 1;
286module_param(ql2xenablemsix, int, 0444);
287MODULE_PARM_DESC(ql2xenablemsix,
288 "Set to enable MSI or MSI-X interrupt mechanism.\n"
289 " Default is 1, enable MSI-X interrupt mechanism.\n"
290 " 0 -- enable traditional pin-based mechanism.\n"
291 " 1 -- enable MSI-X interrupt mechanism.\n"
292 " 2 -- enable MSI interrupt mechanism.\n");
293
Quinn Tran9ecf0b02017-12-28 12:33:19 -0800294int qla2xuseresexchforels;
295module_param(qla2xuseresexchforels, int, 0444);
296MODULE_PARM_DESC(qla2xuseresexchforels,
297 "Reserve 1/2 of emergency exchanges for ELS.\n"
298 " 0 (default): disabled");
299
Bart Van Asscheb3ede8e2019-04-04 12:44:42 -0700300static int ql2xprotmask;
Martin K. Petersen7855d2b2018-12-21 09:33:44 -0800301module_param(ql2xprotmask, int, 0644);
302MODULE_PARM_DESC(ql2xprotmask,
303 "Override DIF/DIX protection capabilities mask\n"
304 "Default is 0 which sets protection mask based on "
305 "capabilities reported by HBA firmware.\n");
306
Bart Van Asscheb3ede8e2019-04-04 12:44:42 -0700307static int ql2xprotguard;
Martin K. Petersen7855d2b2018-12-21 09:33:44 -0800308module_param(ql2xprotguard, int, 0644);
309MODULE_PARM_DESC(ql2xprotguard, "Override choice of DIX checksum\n"
310 " 0 -- Let HBA firmware decide\n"
311 " 1 -- Force T10 CRC\n"
312 " 2 -- Force IP checksum\n");
313
Giridhar Malavali50b81272018-12-21 09:33:45 -0800314int ql2xdifbundlinginternalbuffers;
315module_param(ql2xdifbundlinginternalbuffers, int, 0644);
316MODULE_PARM_DESC(ql2xdifbundlinginternalbuffers,
317 "Force using internal buffers for DIF information\n"
318 "0 (Default). Based on check.\n"
319 "1 Force using internal buffers\n");
320
Joe Carnucciod83a80e2020-02-12 13:44:18 -0800321int ql2xsmartsan;
322module_param(ql2xsmartsan, int, 0444);
323module_param_named(smartsan, ql2xsmartsan, int, 0444);
324MODULE_PARM_DESC(ql2xsmartsan,
325 "Send SmartSAN Management Attributes for FDMI Registration."
326 " Default is 0 - No SmartSAN registration,"
327 " 1 - Register SmartSAN Management Attributes.");
328
Joe Carnucciobd7de0b2020-02-12 13:44:19 -0800329int ql2xrdpenable;
330module_param(ql2xrdpenable, int, 0444);
331module_param_named(rdpenable, ql2xrdpenable, int, 0444);
332MODULE_PARM_DESC(ql2xrdpenable,
333 "Enables RDP responses. "
334 "0 - no RDP responses (default). "
335 "1 - provide RDP responses.");
Bikash Hazarikaa0465852021-01-11 01:31:31 -0800336int ql2xabts_wait_nvme = 1;
337module_param(ql2xabts_wait_nvme, int, 0444);
338MODULE_PARM_DESC(ql2xabts_wait_nvme,
339 "To wait for ABTS response on I/O timeouts for NVMe. (default: 1)");
340
Joe Carnucciod83a80e2020-02-12 13:44:18 -0800341
Joe Lawrence1a2fbf12014-08-26 17:11:18 -0400342static void qla2x00_clear_drv_active(struct qla_hw_data *);
Saurav Kashyap34912552013-06-25 11:27:18 -0400343static void qla2x00_free_device(scsi_qla_host_t *);
Michael Hernandez56012362016-12-12 14:40:08 -0800344static int qla2xxx_map_queues(struct Scsi_Host *shost);
Duane Grigsbye84067d2017-06-21 13:48:43 -0700345static void qla2x00_destroy_deferred_work(struct qla_hw_data *);
Andrew Vasquezce7e4af2005-08-26 19:09:30 -0700346
Quinn Tran45235022018-07-18 14:29:53 -0700347
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348static struct scsi_transport_template *qla2xxx_transport_template = NULL;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -0700349struct scsi_transport_template *qla2xxx_transport_vport_template = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351/* TODO Convert to inlines
352 *
353 * Timer routines
354 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
Seokmann Ju2c3dfe32007-07-05 13:16:51 -0700356__inline__ void
Kees Cook8e5f4ba2017-09-03 13:23:32 -0700357qla2x00_start_timer(scsi_qla_host_t *vha, unsigned long interval)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358{
Kees Cook8e5f4ba2017-09-03 13:23:32 -0700359 timer_setup(&vha->timer, qla2x00_timer, 0);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800360 vha->timer.expires = jiffies + interval * HZ;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800361 add_timer(&vha->timer);
362 vha->timer_active = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363}
364
365static inline void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800366qla2x00_restart_timer(scsi_qla_host_t *vha, unsigned long interval)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367{
Giridhar Malavalia9083012010-04-12 17:59:55 -0700368 /* Currently used for 82XX only. */
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700369 if (vha->device_flags & DFLG_DEV_FAILED) {
370 ql_dbg(ql_dbg_timer, vha, 0x600d,
371 "Device in a failed state, returning.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -0700372 return;
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700373 }
Giridhar Malavalia9083012010-04-12 17:59:55 -0700374
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800375 mod_timer(&vha->timer, jiffies + interval * HZ);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376}
377
Adrian Bunka824ebb2008-01-17 09:02:15 -0800378static __inline__ void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800379qla2x00_stop_timer(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800381 del_timer_sync(&vha->timer);
382 vha->timer_active = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383}
384
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385static int qla2x00_do_dpc(void *data);
386
387static void qla2x00_rst_aen(scsi_qla_host_t *);
388
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800389static int qla2x00_mem_alloc(struct qla_hw_data *, uint16_t, uint16_t,
390 struct req_que **, struct rsp_que **);
Madhuranath Iyengare30d1752010-10-15 11:27:46 -0700391static void qla2x00_free_fw_dump(struct qla_hw_data *);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800392static void qla2x00_mem_free(struct qla_hw_data *);
Michael Hernandezd7459522016-12-12 14:40:07 -0800393int qla2xxx_mqueuecommand(struct Scsi_Host *host, struct scsi_cmnd *cmd,
394 struct qla_qpair *qpair);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396/* -------------------------------------------------------------------------- */
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700397static void qla_init_base_qpair(struct scsi_qla_host *vha, struct req_que *req,
398 struct rsp_que *rsp)
399{
400 struct qla_hw_data *ha = vha->hw;
Bart Van Asschebd432bb2019-04-11 14:53:17 -0700401
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700402 rsp->qpair = ha->base_qpair;
403 rsp->req = req;
Quinn Tran06910942018-09-04 14:19:12 -0700404 ha->base_qpair->hw = ha;
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700405 ha->base_qpair->req = req;
406 ha->base_qpair->rsp = rsp;
407 ha->base_qpair->vha = vha;
408 ha->base_qpair->qp_lock_ptr = &ha->hardware_lock;
409 ha->base_qpair->use_shadow_reg = IS_SHADOW_REG_CAPABLE(ha) ? 1 : 0;
410 ha->base_qpair->msix = &ha->msix_entries[QLA_MSIX_RSP_Q];
Quinn Tran6a629462018-09-04 14:19:15 -0700411 ha->base_qpair->srb_mempool = ha->srb_mempool;
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700412 INIT_LIST_HEAD(&ha->base_qpair->hints_list);
413 ha->base_qpair->enable_class_2 = ql2xenableclass2;
414 /* init qpair to this cpu. Will adjust at run time. */
Bart Van Assche86531882017-11-06 11:59:05 -0800415 qla_cpu_update(rsp->qpair, raw_smp_processor_id());
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700416 ha->base_qpair->pdev = ha->pdev;
417
Joe Carnuccioecc89f22019-03-12 11:08:13 -0700418 if (IS_QLA27XX(ha) || IS_QLA83XX(ha) || IS_QLA28XX(ha))
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700419 ha->base_qpair->reqq_start_iocbs = qla_83xx_start_iocbs;
420}
421
Chad Dupuis9a347ff2012-05-15 14:34:14 -0400422static int qla2x00_alloc_queues(struct qla_hw_data *ha, struct req_que *req,
423 struct rsp_que *rsp)
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800424{
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700425 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
Bart Van Asschebd432bb2019-04-11 14:53:17 -0700426
Kees Cook6396bb22018-06-12 14:03:40 -0700427 ha->req_q_map = kcalloc(ha->max_req_queues, sizeof(struct req_que *),
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800428 GFP_KERNEL);
429 if (!ha->req_q_map) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700430 ql_log(ql_log_fatal, vha, 0x003b,
431 "Unable to allocate memory for request queue ptrs.\n");
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800432 goto fail_req_map;
433 }
434
Kees Cook6396bb22018-06-12 14:03:40 -0700435 ha->rsp_q_map = kcalloc(ha->max_rsp_queues, sizeof(struct rsp_que *),
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800436 GFP_KERNEL);
437 if (!ha->rsp_q_map) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700438 ql_log(ql_log_fatal, vha, 0x003c,
439 "Unable to allocate memory for response queue ptrs.\n");
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800440 goto fail_rsp_map;
441 }
Michael Hernandezd7459522016-12-12 14:40:07 -0800442
Quinn Trane326d222017-06-13 20:47:18 -0700443 ha->base_qpair = kzalloc(sizeof(struct qla_qpair), GFP_KERNEL);
444 if (ha->base_qpair == NULL) {
445 ql_log(ql_log_warn, vha, 0x00e0,
446 "Failed to allocate base queue pair memory.\n");
447 goto fail_base_qpair;
448 }
449
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700450 qla_init_base_qpair(vha, req, rsp);
Quinn Trane326d222017-06-13 20:47:18 -0700451
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -0700452 if ((ql2xmqsupport || ql2xnvmeenable) && ha->max_qpairs) {
Michael Hernandezd7459522016-12-12 14:40:07 -0800453 ha->queue_pair_map = kcalloc(ha->max_qpairs, sizeof(struct qla_qpair *),
454 GFP_KERNEL);
455 if (!ha->queue_pair_map) {
456 ql_log(ql_log_fatal, vha, 0x0180,
457 "Unable to allocate memory for queue pair ptrs.\n");
458 goto fail_qpair_map;
459 }
Michael Hernandezd7459522016-12-12 14:40:07 -0800460 }
461
Chad Dupuis9a347ff2012-05-15 14:34:14 -0400462 /*
463 * Make sure we record at least the request and response queue zero in
464 * case we need to free them if part of the probe fails.
465 */
466 ha->rsp_q_map[0] = rsp;
467 ha->req_q_map[0] = req;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800468 set_bit(0, ha->rsp_qid_map);
469 set_bit(0, ha->req_qid_map);
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -0500470 return 0;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800471
Michael Hernandezd7459522016-12-12 14:40:07 -0800472fail_qpair_map:
Quinn Tran82de8022017-06-13 20:47:17 -0700473 kfree(ha->base_qpair);
474 ha->base_qpair = NULL;
475fail_base_qpair:
Michael Hernandezd7459522016-12-12 14:40:07 -0800476 kfree(ha->rsp_q_map);
477 ha->rsp_q_map = NULL;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800478fail_rsp_map:
479 kfree(ha->req_q_map);
480 ha->req_q_map = NULL;
481fail_req_map:
482 return -ENOMEM;
483}
484
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700485static void qla2x00_free_req_que(struct qla_hw_data *ha, struct req_que *req)
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800486{
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400487 if (IS_QLAFX00(ha)) {
488 if (req && req->ring_fx00)
489 dma_free_coherent(&ha->pdev->dev,
490 (req->length_fx00 + 1) * sizeof(request_t),
491 req->ring_fx00, req->dma_fx00);
492 } else if (req && req->ring)
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800493 dma_free_coherent(&ha->pdev->dev,
494 (req->length + 1) * sizeof(request_t),
495 req->ring, req->dma);
496
Bill Kuzeja6d634062018-03-23 10:37:25 -0400497 if (req)
Chad Dupuis8d93f552013-01-30 03:34:37 -0500498 kfree(req->outstanding_cmds);
Bill Kuzeja6d634062018-03-23 10:37:25 -0400499
500 kfree(req);
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800501}
502
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700503static void qla2x00_free_rsp_que(struct qla_hw_data *ha, struct rsp_que *rsp)
504{
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400505 if (IS_QLAFX00(ha)) {
Meelis Roos3f6c9be2018-03-08 15:44:37 +0200506 if (rsp && rsp->ring_fx00)
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400507 dma_free_coherent(&ha->pdev->dev,
508 (rsp->length_fx00 + 1) * sizeof(request_t),
509 rsp->ring_fx00, rsp->dma_fx00);
510 } else if (rsp && rsp->ring) {
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700511 dma_free_coherent(&ha->pdev->dev,
512 (rsp->length + 1) * sizeof(response_t),
513 rsp->ring, rsp->dma);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400514 }
Bill Kuzeja6d634062018-03-23 10:37:25 -0400515 kfree(rsp);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700516}
517
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800518static void qla2x00_free_queues(struct qla_hw_data *ha)
519{
520 struct req_que *req;
521 struct rsp_que *rsp;
522 int cnt;
Quinn Tran093df732016-12-12 14:40:09 -0800523 unsigned long flags;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800524
Quinn Tran82de8022017-06-13 20:47:17 -0700525 if (ha->queue_pair_map) {
526 kfree(ha->queue_pair_map);
527 ha->queue_pair_map = NULL;
528 }
529 if (ha->base_qpair) {
530 kfree(ha->base_qpair);
531 ha->base_qpair = NULL;
532 }
533
Quinn Tran093df732016-12-12 14:40:09 -0800534 spin_lock_irqsave(&ha->hardware_lock, flags);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700535 for (cnt = 0; cnt < ha->max_req_queues; cnt++) {
Quinn Trancb432852016-02-04 11:45:16 -0500536 if (!test_bit(cnt, ha->req_qid_map))
537 continue;
538
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800539 req = ha->req_q_map[cnt];
Quinn Tran093df732016-12-12 14:40:09 -0800540 clear_bit(cnt, ha->req_qid_map);
541 ha->req_q_map[cnt] = NULL;
542
543 spin_unlock_irqrestore(&ha->hardware_lock, flags);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700544 qla2x00_free_req_que(ha, req);
Quinn Tran093df732016-12-12 14:40:09 -0800545 spin_lock_irqsave(&ha->hardware_lock, flags);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700546 }
Quinn Tran093df732016-12-12 14:40:09 -0800547 spin_unlock_irqrestore(&ha->hardware_lock, flags);
548
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700549 kfree(ha->req_q_map);
550 ha->req_q_map = NULL;
551
Quinn Tran093df732016-12-12 14:40:09 -0800552
553 spin_lock_irqsave(&ha->hardware_lock, flags);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700554 for (cnt = 0; cnt < ha->max_rsp_queues; cnt++) {
Quinn Trancb432852016-02-04 11:45:16 -0500555 if (!test_bit(cnt, ha->rsp_qid_map))
556 continue;
557
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700558 rsp = ha->rsp_q_map[cnt];
Dave Jonesc3c4239462016-12-27 13:13:21 -0500559 clear_bit(cnt, ha->rsp_qid_map);
Quinn Tran093df732016-12-12 14:40:09 -0800560 ha->rsp_q_map[cnt] = NULL;
561 spin_unlock_irqrestore(&ha->hardware_lock, flags);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700562 qla2x00_free_rsp_que(ha, rsp);
Quinn Tran093df732016-12-12 14:40:09 -0800563 spin_lock_irqsave(&ha->hardware_lock, flags);
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800564 }
Quinn Tran093df732016-12-12 14:40:09 -0800565 spin_unlock_irqrestore(&ha->hardware_lock, flags);
566
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800567 kfree(ha->rsp_q_map);
568 ha->rsp_q_map = NULL;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800569}
570
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571static char *
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700572qla2x00_pci_info_str(struct scsi_qla_host *vha, char *str, size_t str_len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800574 struct qla_hw_data *ha = vha->hw;
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700575 static const char *const pci_bus_modes[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576 "33", "66", "100", "133",
577 };
578 uint16_t pci_bus;
579
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 pci_bus = (ha->pci_attr & (BIT_9 | BIT_10)) >> 9;
581 if (pci_bus) {
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700582 snprintf(str, str_len, "PCI-X (%s MHz)",
583 pci_bus_modes[pci_bus]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584 } else {
585 pci_bus = (ha->pci_attr & BIT_8) >> 8;
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700586 snprintf(str, str_len, "PCI (%s MHz)", pci_bus_modes[pci_bus]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700589 return str;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590}
591
Andrew Vasquezfca29702005-07-06 10:31:47 -0700592static char *
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700593qla24xx_pci_info_str(struct scsi_qla_host *vha, char *str, size_t str_len)
Andrew Vasquezfca29702005-07-06 10:31:47 -0700594{
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700595 static const char *const pci_bus_modes[] = {
596 "33", "66", "100", "133",
597 };
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800598 struct qla_hw_data *ha = vha->hw;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700599 uint32_t pci_bus;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700600
Bjorn Helgaas62a276f2013-09-06 11:26:24 -0600601 if (pci_is_pcie(ha->pdev)) {
Bjorn Helgaas62a276f2013-09-06 11:26:24 -0600602 uint32_t lstat, lspeed, lwidth;
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700603 const char *speed_str;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700604
Bjorn Helgaas62a276f2013-09-06 11:26:24 -0600605 pcie_capability_read_dword(ha->pdev, PCI_EXP_LNKCAP, &lstat);
606 lspeed = lstat & PCI_EXP_LNKCAP_SLS;
607 lwidth = (lstat & PCI_EXP_LNKCAP_MLW) >> 4;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700608
Saurav Kashyap49300af2012-11-21 02:40:34 -0500609 switch (lspeed) {
610 case 1:
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700611 speed_str = "2.5GT/s";
Saurav Kashyap49300af2012-11-21 02:40:34 -0500612 break;
613 case 2:
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700614 speed_str = "5.0GT/s";
Saurav Kashyap49300af2012-11-21 02:40:34 -0500615 break;
616 case 3:
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700617 speed_str = "8.0GT/s";
Saurav Kashyap49300af2012-11-21 02:40:34 -0500618 break;
Himanshu Madhaniefd39a22020-02-26 14:40:05 -0800619 case 4:
620 speed_str = "16.0GT/s";
621 break;
Saurav Kashyap49300af2012-11-21 02:40:34 -0500622 default:
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700623 speed_str = "<unknown>";
Saurav Kashyap49300af2012-11-21 02:40:34 -0500624 break;
625 }
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700626 snprintf(str, str_len, "PCIe (%s x%d)", speed_str, lwidth);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700627
628 return str;
629 }
630
Andrew Vasquezfca29702005-07-06 10:31:47 -0700631 pci_bus = (ha->pci_attr & CSRX_PCIX_BUS_MODE_MASK) >> 8;
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700632 if (pci_bus == 0 || pci_bus == 8)
633 snprintf(str, str_len, "PCI (%s MHz)",
634 pci_bus_modes[pci_bus >> 3]);
635 else
636 snprintf(str, str_len, "PCI-X Mode %d (%s MHz)",
637 pci_bus & 4 ? 2 : 1,
638 pci_bus_modes[pci_bus & 3]);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700639
640 return str;
641}
642
Adrian Bunke5f82ab2006-11-08 19:55:50 -0800643static char *
Himanshu Madhanidf57cab2014-09-25 05:16:46 -0400644qla2x00_fw_version_str(struct scsi_qla_host *vha, char *str, size_t size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645{
646 char un_str[10];
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800647 struct qla_hw_data *ha = vha->hw;
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700648
Himanshu Madhanidf57cab2014-09-25 05:16:46 -0400649 snprintf(str, size, "%d.%02d.%02d ", ha->fw_major_version,
650 ha->fw_minor_version, ha->fw_subminor_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651
652 if (ha->fw_attributes & BIT_9) {
653 strcat(str, "FLX");
654 return (str);
655 }
656
657 switch (ha->fw_attributes & 0xFF) {
658 case 0x7:
659 strcat(str, "EF");
660 break;
661 case 0x17:
662 strcat(str, "TP");
663 break;
664 case 0x37:
665 strcat(str, "IP");
666 break;
667 case 0x77:
668 strcat(str, "VI");
669 break;
670 default:
671 sprintf(un_str, "(%x)", ha->fw_attributes);
672 strcat(str, un_str);
673 break;
674 }
675 if (ha->fw_attributes & 0x100)
676 strcat(str, "X");
677
678 return (str);
679}
680
Adrian Bunke5f82ab2006-11-08 19:55:50 -0800681static char *
Himanshu Madhanidf57cab2014-09-25 05:16:46 -0400682qla24xx_fw_version_str(struct scsi_qla_host *vha, char *str, size_t size)
Andrew Vasquezfca29702005-07-06 10:31:47 -0700683{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800684 struct qla_hw_data *ha = vha->hw;
Andrew Vasquezf0883ac2005-07-08 17:58:43 -0700685
Himanshu Madhanidf57cab2014-09-25 05:16:46 -0400686 snprintf(str, size, "%d.%02d.%02d (%x)", ha->fw_major_version,
Andrew Vasquez3a03eb72009-01-05 11:18:11 -0800687 ha->fw_minor_version, ha->fw_subminor_version, ha->fw_attributes);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700688 return str;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700689}
690
Bart Van Assche6c18a432019-08-08 20:02:04 -0700691void qla2x00_sp_free_dma(srb_t *sp)
Andrew Vasquezfca29702005-07-06 10:31:47 -0700692{
Joe Carnuccio25ff6af2017-01-19 22:28:04 -0800693 struct qla_hw_data *ha = sp->vha->hw;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800694 struct scsi_cmnd *cmd = GET_CMD_SP(sp);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700695
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800696 if (sp->flags & SRB_DMA_VALID) {
697 scsi_dma_unmap(cmd);
698 sp->flags &= ~SRB_DMA_VALID;
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700699 }
Andrew Vasquezfca29702005-07-06 10:31:47 -0700700
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800701 if (sp->flags & SRB_CRC_PROT_DMA_VALID) {
702 dma_unmap_sg(&ha->pdev->dev, scsi_prot_sglist(cmd),
703 scsi_prot_sg_count(cmd), cmd->sc_data_direction);
704 sp->flags &= ~SRB_CRC_PROT_DMA_VALID;
705 }
Andrew Vasquezfca29702005-07-06 10:31:47 -0700706
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800707 if (sp->flags & SRB_CRC_CTX_DSD_VALID) {
708 /* List assured to be having elements */
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700709 qla2x00_clean_dsd_pool(ha, sp->u.scmd.crc_ctx);
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800710 sp->flags &= ~SRB_CRC_CTX_DSD_VALID;
711 }
712
713 if (sp->flags & SRB_CRC_CTX_DMA_VALID) {
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700714 struct crc_context *ctx0 = sp->u.scmd.crc_ctx;
Joe Carnucciod5ff0ee2017-05-24 18:06:24 -0700715
716 dma_pool_free(ha->dl_dma_pool, ctx0, ctx0->crc_ctx_dma);
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800717 sp->flags &= ~SRB_CRC_CTX_DMA_VALID;
718 }
719
720 if (sp->flags & SRB_FCP_CMND_DMA_VALID) {
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700721 struct ct6_dsd *ctx1 = sp->u.scmd.ct6_ctx;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800722
723 dma_pool_free(ha->fcp_cmnd_dma_pool, ctx1->fcp_cmnd,
Joe Carnucciod5ff0ee2017-05-24 18:06:24 -0700724 ctx1->fcp_cmnd_dma);
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800725 list_splice(&ctx1->dsd_list, &ha->gbl_dsd_list);
726 ha->gbl_dsd_inuse -= ctx1->dsd_use_cnt;
727 ha->gbl_dsd_avail += ctx1->dsd_use_cnt;
728 mempool_free(ctx1, ha->ctx_mempool);
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800729 }
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800730}
731
Bart Van Assche6c18a432019-08-08 20:02:04 -0700732void qla2x00_sp_compl(srb_t *sp, int res)
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800733{
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800734 struct scsi_cmnd *cmd = GET_CMD_SP(sp);
Bart Van Assche219d27d2019-04-17 14:44:35 -0700735 struct completion *comp = sp->comp;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800736
Joe Carnucciof3caa992017-08-23 15:05:09 -0700737 sp->free(sp);
Giridhar Malavali740e2932019-04-02 14:24:20 -0700738 cmd->result = res;
Giridhar Malavali711a08d2019-04-02 14:24:33 -0700739 CMD_SP(cmd) = NULL;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800740 cmd->scsi_done(cmd);
Bart Van Assche219d27d2019-04-17 14:44:35 -0700741 if (comp)
742 complete(comp);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700743}
744
Bart Van Assche6c18a432019-08-08 20:02:04 -0700745void qla2xxx_qpair_sp_free_dma(srb_t *sp)
Michael Hernandezd7459522016-12-12 14:40:07 -0800746{
Michael Hernandezd7459522016-12-12 14:40:07 -0800747 struct scsi_cmnd *cmd = GET_CMD_SP(sp);
748 struct qla_hw_data *ha = sp->fcport->vha->hw;
Michael Hernandezd7459522016-12-12 14:40:07 -0800749
750 if (sp->flags & SRB_DMA_VALID) {
751 scsi_dma_unmap(cmd);
752 sp->flags &= ~SRB_DMA_VALID;
753 }
754
755 if (sp->flags & SRB_CRC_PROT_DMA_VALID) {
756 dma_unmap_sg(&ha->pdev->dev, scsi_prot_sglist(cmd),
757 scsi_prot_sg_count(cmd), cmd->sc_data_direction);
758 sp->flags &= ~SRB_CRC_PROT_DMA_VALID;
759 }
760
761 if (sp->flags & SRB_CRC_CTX_DSD_VALID) {
762 /* List assured to be having elements */
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700763 qla2x00_clean_dsd_pool(ha, sp->u.scmd.crc_ctx);
Michael Hernandezd7459522016-12-12 14:40:07 -0800764 sp->flags &= ~SRB_CRC_CTX_DSD_VALID;
765 }
766
Giridhar Malavali50b81272018-12-21 09:33:45 -0800767 if (sp->flags & SRB_DIF_BUNDL_DMA_VALID) {
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700768 struct crc_context *difctx = sp->u.scmd.crc_ctx;
Giridhar Malavali50b81272018-12-21 09:33:45 -0800769 struct dsd_dma *dif_dsd, *nxt_dsd;
770
771 list_for_each_entry_safe(dif_dsd, nxt_dsd,
772 &difctx->ldif_dma_hndl_list, list) {
773 list_del(&dif_dsd->list);
774 dma_pool_free(ha->dif_bundl_pool, dif_dsd->dsd_addr,
775 dif_dsd->dsd_list_dma);
776 kfree(dif_dsd);
777 difctx->no_dif_bundl--;
778 }
779
780 list_for_each_entry_safe(dif_dsd, nxt_dsd,
781 &difctx->ldif_dsd_list, list) {
782 list_del(&dif_dsd->list);
783 dma_pool_free(ha->dl_dma_pool, dif_dsd->dsd_addr,
784 dif_dsd->dsd_list_dma);
785 kfree(dif_dsd);
786 difctx->no_ldif_dsd--;
787 }
788
789 if (difctx->no_ldif_dsd) {
790 ql_dbg(ql_dbg_tgt+ql_dbg_verbose, sp->vha, 0xe022,
791 "%s: difctx->no_ldif_dsd=%x\n",
792 __func__, difctx->no_ldif_dsd);
793 }
794
795 if (difctx->no_dif_bundl) {
796 ql_dbg(ql_dbg_tgt+ql_dbg_verbose, sp->vha, 0xe022,
797 "%s: difctx->no_dif_bundl=%x\n",
798 __func__, difctx->no_dif_bundl);
799 }
800 sp->flags &= ~SRB_DIF_BUNDL_DMA_VALID;
801 }
Bart Van Assched8f945b2019-04-17 14:44:25 -0700802
803 if (sp->flags & SRB_FCP_CMND_DMA_VALID) {
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700804 struct ct6_dsd *ctx1 = sp->u.scmd.ct6_ctx;
Bart Van Assched8f945b2019-04-17 14:44:25 -0700805
806 dma_pool_free(ha->fcp_cmnd_dma_pool, ctx1->fcp_cmnd,
807 ctx1->fcp_cmnd_dma);
808 list_splice(&ctx1->dsd_list, &ha->gbl_dsd_list);
809 ha->gbl_dsd_inuse -= ctx1->dsd_use_cnt;
810 ha->gbl_dsd_avail += ctx1->dsd_use_cnt;
811 mempool_free(ctx1, ha->ctx_mempool);
812 sp->flags &= ~SRB_FCP_CMND_DMA_VALID;
813 }
814
815 if (sp->flags & SRB_CRC_CTX_DMA_VALID) {
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700816 struct crc_context *ctx0 = sp->u.scmd.crc_ctx;
Bart Van Assched8f945b2019-04-17 14:44:25 -0700817
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700818 dma_pool_free(ha->dl_dma_pool, ctx0, ctx0->crc_ctx_dma);
Bart Van Assched8f945b2019-04-17 14:44:25 -0700819 sp->flags &= ~SRB_CRC_CTX_DMA_VALID;
820 }
Michael Hernandezd7459522016-12-12 14:40:07 -0800821}
822
Bart Van Assche6c18a432019-08-08 20:02:04 -0700823void qla2xxx_qpair_sp_compl(srb_t *sp, int res)
Michael Hernandezd7459522016-12-12 14:40:07 -0800824{
Michael Hernandezd7459522016-12-12 14:40:07 -0800825 struct scsi_cmnd *cmd = GET_CMD_SP(sp);
Bart Van Assche219d27d2019-04-17 14:44:35 -0700826 struct completion *comp = sp->comp;
Michael Hernandezd7459522016-12-12 14:40:07 -0800827
Joe Carnucciof3caa992017-08-23 15:05:09 -0700828 sp->free(sp);
Giridhar Malavali711a08d2019-04-02 14:24:33 -0700829 cmd->result = res;
830 CMD_SP(cmd) = NULL;
Michael Hernandezd7459522016-12-12 14:40:07 -0800831 cmd->scsi_done(cmd);
Bart Van Assche219d27d2019-04-17 14:44:35 -0700832 if (comp)
833 complete(comp);
Michael Hernandezd7459522016-12-12 14:40:07 -0800834}
835
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836static int
Madhuranath Iyengarf5e3e402011-02-23 15:27:06 -0800837qla2xxx_queuecommand(struct Scsi_Host *host, struct scsi_cmnd *cmd)
Andrew Vasquezfca29702005-07-06 10:31:47 -0700838{
Madhuranath Iyengar134ae072011-05-10 11:30:08 -0700839 scsi_qla_host_t *vha = shost_priv(host);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700840 fc_port_t *fcport = (struct fc_port *) cmd->device->hostdata;
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -0400841 struct fc_rport *rport = starget_to_rport(scsi_target(cmd->device));
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800842 struct qla_hw_data *ha = vha->hw;
843 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700844 srb_t *sp;
845 int rval;
846
Bart Van Assche2dbb02f2019-04-17 14:44:19 -0700847 if (unlikely(test_bit(UNLOADING, &base_vha->dpc_flags)) ||
848 WARN_ON_ONCE(!rport)) {
Mauricio Faria de Oliveira04dfaa52016-11-07 17:53:30 -0200849 cmd->result = DID_NO_CONNECT << 16;
850 goto qc24_fail_command;
851 }
852
Michael Hernandez56012362016-12-12 14:40:08 -0800853 if (ha->mqenable) {
Bart Van Assche6d58ef02019-08-08 20:01:31 -0700854 uint32_t tag;
855 uint16_t hwq;
856 struct qla_qpair *qpair = NULL;
857
Bart Van Asschec7d6b2c2021-08-09 16:03:41 -0700858 tag = blk_mq_unique_tag(scsi_cmd_to_rq(cmd));
Jens Axboef664a3c2018-11-01 16:36:27 -0600859 hwq = blk_mq_unique_tag_to_hwq(tag);
860 qpair = ha->queue_pair_map[hwq];
Michael Hernandez56012362016-12-12 14:40:08 -0800861
862 if (qpair)
863 return qla2xxx_mqueuecommand(host, cmd, qpair);
Michael Hernandezd7459522016-12-12 14:40:07 -0800864 }
865
Andrew Vasquez85880802009-12-15 21:29:46 -0800866 if (ha->flags.eeh_busy) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700867 if (ha->flags.pci_channel_io_perm_failure) {
Saurav Kashyap5f28d2d2012-05-15 14:34:15 -0400868 ql_dbg(ql_dbg_aer, vha, 0x9010,
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700869 "PCI Channel IO permanent failure, exiting "
870 "cmd=%p.\n", cmd);
Seokmann Jub9b12f72009-03-24 09:08:18 -0700871 cmd->result = DID_NO_CONNECT << 16;
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700872 } else {
Saurav Kashyap5f28d2d2012-05-15 14:34:15 -0400873 ql_dbg(ql_dbg_aer, vha, 0x9011,
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700874 "EEH_Busy, Requeuing the cmd=%p.\n", cmd);
Andrew Vasquez85880802009-12-15 21:29:46 -0800875 cmd->result = DID_REQUEUE << 16;
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700876 }
Seokmann Ju14e660e2007-09-20 14:07:36 -0700877 goto qc24_fail_command;
878 }
879
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -0400880 rval = fc_remote_port_chkready(rport);
881 if (rval) {
882 cmd->result = rval;
Saurav Kashyap5f28d2d2012-05-15 14:34:15 -0400883 ql_dbg(ql_dbg_io + ql_dbg_verbose, vha, 0x3003,
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700884 "fc_remote_port_chkready failed for cmd=%p, rval=0x%x.\n",
885 cmd, rval);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700886 goto qc24_fail_command;
887 }
888
Arun Easibad75002010-05-04 15:01:30 -0700889 if (!vha->flags.difdix_supported &&
890 scsi_get_prot_op(cmd) != SCSI_PROT_NORMAL) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700891 ql_dbg(ql_dbg_io, vha, 0x3004,
892 "DIF Cap not reg, fail DIF capable cmd's:%p.\n",
893 cmd);
Arun Easibad75002010-05-04 15:01:30 -0700894 cmd->result = DID_NO_CONNECT << 16;
895 goto qc24_fail_command;
896 }
Chad Dupuisaa651be2012-02-09 11:14:04 -0800897
Saurav Kashyap707531b2020-12-02 05:23:10 -0800898 if (!fcport || fcport->deleted) {
899 cmd->result = DID_IMM_RETRY << 16;
Chad Dupuisaa651be2012-02-09 11:14:04 -0800900 goto qc24_fail_command;
901 }
902
Arun Easi78c3e5e2020-03-13 01:50:01 -0700903 if (atomic_read(&fcport->state) != FCS_ONLINE || fcport->deleted) {
Andrew Vasquezfca29702005-07-06 10:31:47 -0700904 if (atomic_read(&fcport->state) == FCS_DEVICE_DEAD ||
Giridhar Malavali38170fa2010-10-15 11:27:49 -0700905 atomic_read(&base_vha->loop_state) == LOOP_DEAD) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700906 ql_dbg(ql_dbg_io, vha, 0x3005,
907 "Returning DNC, fcport_state=%d loop_state=%d.\n",
908 atomic_read(&fcport->state),
909 atomic_read(&base_vha->loop_state));
Andrew Vasquezfca29702005-07-06 10:31:47 -0700910 cmd->result = DID_NO_CONNECT << 16;
911 goto qc24_fail_command;
912 }
Mike Christie7b594132008-08-17 15:24:40 -0500913 goto qc24_target_busy;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700914 }
915
Chad Dupuise05fe292014-09-25 05:16:59 -0400916 /*
917 * Return target busy if we've received a non-zero retry_delay_timer
918 * in a FCP_RSP.
919 */
Bruno Prémont975f7d42014-12-19 10:29:16 +0100920 if (fcport->retry_delay_timestamp == 0) {
921 /* retry delay not set */
922 } else if (time_after(jiffies, fcport->retry_delay_timestamp))
Chad Dupuise05fe292014-09-25 05:16:59 -0400923 fcport->retry_delay_timestamp = 0;
924 else
925 goto qc24_target_busy;
926
Bart Van Assche85cffef2019-08-08 20:02:06 -0700927 sp = scsi_cmd_priv(cmd);
928 qla2xxx_init_sp(sp, vha, vha->hw->base_qpair, fcport);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700929
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800930 sp->u.scmd.cmd = cmd;
931 sp->type = SRB_SCSI_CMD;
Quinn Tranf45bca82019-11-05 07:06:54 -0800932
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800933 CMD_SP(cmd) = (void *)sp;
934 sp->free = qla2x00_sp_free_dma;
935 sp->done = qla2x00_sp_compl;
936
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800937 rval = ha->isp_ops->start_scsi(sp);
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700938 if (rval != QLA_SUCCESS) {
Chad Dupuis53016ed2012-11-21 02:40:32 -0500939 ql_dbg(ql_dbg_io + ql_dbg_verbose, vha, 0x3013,
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700940 "Start scsi failed rval=%d for cmd=%p.\n", rval, cmd);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700941 goto qc24_host_busy_free_sp;
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700942 }
Andrew Vasquezfca29702005-07-06 10:31:47 -0700943
Andrew Vasquezfca29702005-07-06 10:31:47 -0700944 return 0;
945
946qc24_host_busy_free_sp:
Joe Carnucciof3caa992017-08-23 15:05:09 -0700947 sp->free(sp);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700948
Mike Christie7b594132008-08-17 15:24:40 -0500949qc24_target_busy:
950 return SCSI_MLQUEUE_TARGET_BUSY;
951
Andrew Vasquezfca29702005-07-06 10:31:47 -0700952qc24_fail_command:
Madhuranath Iyengarf5e3e402011-02-23 15:27:06 -0800953 cmd->scsi_done(cmd);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700954
955 return 0;
956}
957
Michael Hernandezd7459522016-12-12 14:40:07 -0800958/* For MQ supported I/O */
959int
960qla2xxx_mqueuecommand(struct Scsi_Host *host, struct scsi_cmnd *cmd,
961 struct qla_qpair *qpair)
962{
963 scsi_qla_host_t *vha = shost_priv(host);
964 fc_port_t *fcport = (struct fc_port *) cmd->device->hostdata;
965 struct fc_rport *rport = starget_to_rport(scsi_target(cmd->device));
966 struct qla_hw_data *ha = vha->hw;
967 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
968 srb_t *sp;
969 int rval;
970
Hannes Reinecke6098c302021-01-13 10:04:58 +0100971 rval = rport ? fc_remote_port_chkready(rport) : (DID_NO_CONNECT << 16);
Michael Hernandezd7459522016-12-12 14:40:07 -0800972 if (rval) {
973 cmd->result = rval;
974 ql_dbg(ql_dbg_io + ql_dbg_verbose, vha, 0x3076,
975 "fc_remote_port_chkready failed for cmd=%p, rval=0x%x.\n",
976 cmd, rval);
977 goto qc24_fail_command;
978 }
979
Quinn Tranf7a0ed472021-03-29 01:52:25 -0700980 if (!qpair->online) {
981 ql_dbg(ql_dbg_io, vha, 0x3077,
982 "qpair not online. eeh_busy=%d.\n", ha->flags.eeh_busy);
983 cmd->result = DID_NO_CONNECT << 16;
984 goto qc24_fail_command;
985 }
986
Saurav Kashyap707531b2020-12-02 05:23:10 -0800987 if (!fcport || fcport->deleted) {
988 cmd->result = DID_IMM_RETRY << 16;
Michael Hernandezd7459522016-12-12 14:40:07 -0800989 goto qc24_fail_command;
990 }
991
Arun Easi78c3e5e2020-03-13 01:50:01 -0700992 if (atomic_read(&fcport->state) != FCS_ONLINE || fcport->deleted) {
Michael Hernandezd7459522016-12-12 14:40:07 -0800993 if (atomic_read(&fcport->state) == FCS_DEVICE_DEAD ||
994 atomic_read(&base_vha->loop_state) == LOOP_DEAD) {
995 ql_dbg(ql_dbg_io, vha, 0x3077,
996 "Returning DNC, fcport_state=%d loop_state=%d.\n",
997 atomic_read(&fcport->state),
998 atomic_read(&base_vha->loop_state));
999 cmd->result = DID_NO_CONNECT << 16;
1000 goto qc24_fail_command;
1001 }
1002 goto qc24_target_busy;
1003 }
1004
1005 /*
1006 * Return target busy if we've received a non-zero retry_delay_timer
1007 * in a FCP_RSP.
1008 */
1009 if (fcport->retry_delay_timestamp == 0) {
1010 /* retry delay not set */
1011 } else if (time_after(jiffies, fcport->retry_delay_timestamp))
1012 fcport->retry_delay_timestamp = 0;
1013 else
1014 goto qc24_target_busy;
1015
Bart Van Assche85cffef2019-08-08 20:02:06 -07001016 sp = scsi_cmd_priv(cmd);
1017 qla2xxx_init_sp(sp, vha, qpair, fcport);
Michael Hernandezd7459522016-12-12 14:40:07 -08001018
1019 sp->u.scmd.cmd = cmd;
1020 sp->type = SRB_SCSI_CMD;
Michael Hernandezd7459522016-12-12 14:40:07 -08001021 CMD_SP(cmd) = (void *)sp;
1022 sp->free = qla2xxx_qpair_sp_free_dma;
1023 sp->done = qla2xxx_qpair_sp_compl;
Michael Hernandezd7459522016-12-12 14:40:07 -08001024
1025 rval = ha->isp_ops->start_scsi_mq(sp);
1026 if (rval != QLA_SUCCESS) {
1027 ql_dbg(ql_dbg_io + ql_dbg_verbose, vha, 0x3078,
1028 "Start scsi failed rval=%d for cmd=%p.\n", rval, cmd);
Michael Hernandezd7459522016-12-12 14:40:07 -08001029 goto qc24_host_busy_free_sp;
1030 }
1031
1032 return 0;
1033
1034qc24_host_busy_free_sp:
Joe Carnucciof3caa992017-08-23 15:05:09 -07001035 sp->free(sp);
Michael Hernandezd7459522016-12-12 14:40:07 -08001036
Michael Hernandezd7459522016-12-12 14:40:07 -08001037qc24_target_busy:
1038 return SCSI_MLQUEUE_TARGET_BUSY;
1039
1040qc24_fail_command:
1041 cmd->scsi_done(cmd);
1042
1043 return 0;
1044}
1045
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046/*
1047 * qla2x00_eh_wait_on_command
1048 * Waits for the command to be returned by the Firmware for some
1049 * max time.
1050 *
1051 * Input:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 * cmd = Scsi Command to wait on.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053 *
1054 * Return:
Bart Van Asschefcef0892019-08-08 20:01:54 -07001055 * Completed in time : QLA_SUCCESS
1056 * Did not complete in time : QLA_FUNCTION_FAILED
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 */
1058static int
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001059qla2x00_eh_wait_on_command(struct scsi_cmnd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060{
Andrew Vasquezfe74c712005-08-26 19:10:10 -07001061#define ABORT_POLLING_PERIOD 1000
Chad Dupuis478c3b02014-04-11 16:54:35 -04001062#define ABORT_WAIT_ITER ((2 * 1000) / (ABORT_POLLING_PERIOD))
f4f051e2005-04-17 15:02:26 -05001063 unsigned long wait_iter = ABORT_WAIT_ITER;
Andrew Vasquez85880802009-12-15 21:29:46 -08001064 scsi_qla_host_t *vha = shost_priv(cmd->device->host);
1065 struct qla_hw_data *ha = vha->hw;
f4f051e2005-04-17 15:02:26 -05001066 int ret = QLA_SUCCESS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067
Andrew Vasquez85880802009-12-15 21:29:46 -08001068 if (unlikely(pci_channel_offline(ha->pdev)) || ha->flags.eeh_busy) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001069 ql_dbg(ql_dbg_taskm, vha, 0x8005,
1070 "Return:eh_wait.\n");
Andrew Vasquez85880802009-12-15 21:29:46 -08001071 return ret;
1072 }
1073
Lalit Chandivaded9704322009-08-25 11:36:18 -07001074 while (CMD_SP(cmd) && wait_iter--) {
Andrew Vasquezfe74c712005-08-26 19:10:10 -07001075 msleep(ABORT_POLLING_PERIOD);
f4f051e2005-04-17 15:02:26 -05001076 }
1077 if (CMD_SP(cmd))
1078 ret = QLA_FUNCTION_FAILED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079
f4f051e2005-04-17 15:02:26 -05001080 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081}
1082
1083/*
1084 * qla2x00_wait_for_hba_online
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001085 * Wait till the HBA is online after going through
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086 * <= MAX_RETRIES_OF_ISP_ABORT or
1087 * finally HBA is disabled ie marked offline
1088 *
1089 * Input:
1090 * ha - pointer to host adapter structure
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001091 *
1092 * Note:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093 * Does context switching-Release SPIN_LOCK
1094 * (if any) before calling this routine.
1095 *
1096 * Return:
1097 * Success (Adapter is online) : 0
1098 * Failed (Adapter is offline/disabled) : 1
1099 */
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08001100int
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001101qla2x00_wait_for_hba_online(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102{
Andrew Vasquezfca29702005-07-06 10:31:47 -07001103 int return_status;
1104 unsigned long wait_online;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001105 struct qla_hw_data *ha = vha->hw;
1106 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001108 wait_online = jiffies + (MAX_LOOP_TIMEOUT * HZ);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001109 while (((test_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags)) ||
1110 test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags) ||
1111 test_bit(ISP_ABORT_RETRY, &base_vha->dpc_flags) ||
1112 ha->dpc_active) && time_before(jiffies, wait_online)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113
1114 msleep(1000);
1115 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001116 if (base_vha->flags.online)
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001117 return_status = QLA_SUCCESS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118 else
1119 return_status = QLA_FUNCTION_FAILED;
1120
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121 return (return_status);
1122}
1123
Quinn Tran726b8542017-01-19 22:28:00 -08001124static inline int test_fcport_count(scsi_qla_host_t *vha)
1125{
1126 struct qla_hw_data *ha = vha->hw;
1127 unsigned long flags;
1128 int res;
Quinn Tran9efea842021-06-23 22:26:02 -07001129 /* Return 0 = sleep, x=wake */
Quinn Tran726b8542017-01-19 22:28:00 -08001130
1131 spin_lock_irqsave(&ha->tgt.sess_lock, flags);
Quinn Tran83548fe2017-06-02 09:12:01 -07001132 ql_dbg(ql_dbg_init, vha, 0x00ec,
1133 "tgt %p, fcport_count=%d\n",
1134 vha, vha->fcport_count);
Quinn Tran726b8542017-01-19 22:28:00 -08001135 res = (vha->fcport_count == 0);
Quinn Tran9efea842021-06-23 22:26:02 -07001136 if (res) {
1137 struct fc_port *fcport;
1138
1139 list_for_each_entry(fcport, &vha->vp_fcports, list) {
1140 if (fcport->deleted != QLA_SESS_DELETED) {
1141 /* session(s) may not be fully logged in
1142 * (ie fcport_count=0), but session
1143 * deletion thread(s) may be inflight.
1144 */
1145
1146 res = 0;
1147 break;
1148 }
1149 }
1150 }
Quinn Tran726b8542017-01-19 22:28:00 -08001151 spin_unlock_irqrestore(&ha->tgt.sess_lock, flags);
1152
1153 return res;
1154}
1155
1156/*
1157 * qla2x00_wait_for_sess_deletion can only be called from remove_one.
1158 * it has dependency on UNLOADING flag to stop device discovery
1159 */
Quinn Tranefa93f42018-07-18 14:29:52 -07001160void
Quinn Tran726b8542017-01-19 22:28:00 -08001161qla2x00_wait_for_sess_deletion(scsi_qla_host_t *vha)
1162{
Quinn Tranf5187b72019-09-12 11:09:08 -07001163 u8 i;
1164
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08001165 qla2x00_mark_all_devices_lost(vha);
Quinn Tran726b8542017-01-19 22:28:00 -08001166
Martin Wilck8b1062d2019-11-05 14:56:00 +00001167 for (i = 0; i < 10; i++) {
1168 if (wait_event_timeout(vha->fcport_waitQ,
1169 test_fcport_count(vha), HZ) > 0)
1170 break;
1171 }
Quinn Tranf5187b72019-09-12 11:09:08 -07001172
Quinn Tranfd5564b2019-09-12 11:09:07 -07001173 flush_workqueue(vha->hw->wq);
Quinn Tran726b8542017-01-19 22:28:00 -08001174}
1175
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001176/*
Sawan Chandak638a1a02014-04-11 16:54:38 -04001177 * qla2x00_wait_for_hba_ready
1178 * Wait till the HBA is ready before doing driver unload
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001179 *
1180 * Input:
1181 * ha - pointer to host adapter structure
1182 *
1183 * Note:
1184 * Does context switching-Release SPIN_LOCK
1185 * (if any) before calling this routine.
1186 *
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001187 */
Sawan Chandak638a1a02014-04-11 16:54:38 -04001188static void
1189qla2x00_wait_for_hba_ready(scsi_qla_host_t *vha)
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001190{
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001191 struct qla_hw_data *ha = vha->hw;
Sawan Chandak783e0dc2016-07-06 11:14:25 -04001192 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001193
Dan Carpenter1d483902016-08-03 21:42:32 +03001194 while ((qla2x00_reset_active(vha) || ha->dpc_active ||
1195 ha->flags.mbox_busy) ||
1196 test_bit(FX00_RESET_RECOVERY, &vha->dpc_flags) ||
1197 test_bit(FX00_TARGET_SCAN, &vha->dpc_flags)) {
1198 if (test_bit(UNLOADING, &base_vha->dpc_flags))
1199 break;
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001200 msleep(1000);
Sawan Chandak783e0dc2016-07-06 11:14:25 -04001201 }
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001202}
1203
Lalit Chandivade2533cf62009-03-24 09:08:07 -07001204int
1205qla2x00_wait_for_chip_reset(scsi_qla_host_t *vha)
1206{
1207 int return_status;
1208 unsigned long wait_reset;
1209 struct qla_hw_data *ha = vha->hw;
1210 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
1211
1212 wait_reset = jiffies + (MAX_LOOP_TIMEOUT * HZ);
1213 while (((test_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags)) ||
1214 test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags) ||
1215 test_bit(ISP_ABORT_RETRY, &base_vha->dpc_flags) ||
1216 ha->dpc_active) && time_before(jiffies, wait_reset)) {
1217
1218 msleep(1000);
1219
1220 if (!test_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags) &&
1221 ha->flags.chip_reset_done)
1222 break;
1223 }
1224 if (ha->flags.chip_reset_done)
1225 return_status = QLA_SUCCESS;
1226 else
1227 return_status = QLA_FUNCTION_FAILED;
1228
1229 return return_status;
1230}
1231
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232/**************************************************************************
1233* qla2xxx_eh_abort
1234*
1235* Description:
1236* The abort function will abort the specified command.
1237*
1238* Input:
1239* cmd = Linux SCSI command packet to be aborted.
1240*
1241* Returns:
1242* Either SUCCESS or FAILED.
1243*
1244* Note:
Michael Reed2ea00202006-04-27 16:25:30 -07001245* Only return FAILED if command not returned by firmware.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246**************************************************************************/
Adrian Bunke5f82ab2006-11-08 19:55:50 -08001247static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248qla2xxx_eh_abort(struct scsi_cmnd *cmd)
1249{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001250 scsi_qla_host_t *vha = shost_priv(cmd->device->host);
Bart Van Assche8dd95932019-08-08 20:01:23 -07001251 DECLARE_COMPLETION_ONSTACK(comp);
f4f051e2005-04-17 15:02:26 -05001252 srb_t *sp;
Andrew Vasquez4e98d3b2011-02-23 15:27:17 -08001253 int ret;
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001254 unsigned int id;
1255 uint64_t lun;
Bart Van Assche219d27d2019-04-17 14:44:35 -07001256 int rval;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001257 struct qla_hw_data *ha = vha->hw;
Quinn Tranf45bca82019-11-05 07:06:54 -08001258 uint32_t ratov_j;
1259 struct qla_qpair *qpair;
1260 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261
Sawan Chandaka4655372016-07-06 11:14:32 -04001262 if (qla2x00_isp_reg_stat(ha)) {
1263 ql_log(ql_log_info, vha, 0x8042,
1264 "PCI/Register disconnect, exiting.\n");
Quinn Tranf7a0ed472021-03-29 01:52:25 -07001265 qla_pci_set_eeh_busy(vha);
Sawan Chandaka4655372016-07-06 11:14:32 -04001266 return FAILED;
1267 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268
Andrew Vasquez4e98d3b2011-02-23 15:27:17 -08001269 ret = fc_block_scsi_eh(cmd);
1270 if (ret != 0)
1271 return ret;
Andrew Vasquez4e98d3b2011-02-23 15:27:17 -08001272
Bart Van Assche85cffef2019-08-08 20:02:06 -07001273 sp = scsi_cmd_priv(cmd);
Quinn Tranf45bca82019-11-05 07:06:54 -08001274 qpair = sp->qpair;
Quinn Tran585def92018-09-04 14:19:20 -07001275
Saurav Kashyapdbf1f532021-01-11 01:31:28 -08001276 vha->cmd_timeout_cnt++;
1277
Quinn Tranf45bca82019-11-05 07:06:54 -08001278 if ((sp->fcport && sp->fcport->deleted) || !qpair)
Quinn Tran585def92018-09-04 14:19:20 -07001279 return SUCCESS;
1280
Quinn Tranf45bca82019-11-05 07:06:54 -08001281 spin_lock_irqsave(qpair->qp_lock_ptr, flags);
Quinn Tranf45bca82019-11-05 07:06:54 -08001282 sp->comp = &comp;
1283 spin_unlock_irqrestore(qpair->qp_lock_ptr, flags);
1284
Quinn Tran585def92018-09-04 14:19:20 -07001285
Quinn Tran585def92018-09-04 14:19:20 -07001286 id = cmd->device->id;
1287 lun = cmd->device->lun;
1288
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001289 ql_dbg(ql_dbg_taskm, vha, 0x8002,
Chad Dupuisc7bc4ca2015-08-04 13:37:57 -04001290 "Aborting from RISC nexus=%ld:%d:%llu sp=%p cmd=%p handle=%x\n",
1291 vha->host_no, id, lun, sp, cmd, sp->handle);
Mike Christie170babc2010-10-15 11:27:47 -07001292
Quinn Tranf45bca82019-11-05 07:06:54 -08001293 /*
1294 * Abort will release the original Command/sp from FW. Let the
1295 * original command call scsi_done. In return, he will wakeup
1296 * this sleeping thread.
1297 */
Chad Dupuisf934c9d2014-04-11 16:54:31 -04001298 rval = ha->isp_ops->abort_command(sp);
Quinn Tranf45bca82019-11-05 07:06:54 -08001299
Bart Van Assche219d27d2019-04-17 14:44:35 -07001300 ql_dbg(ql_dbg_taskm, vha, 0x8003,
1301 "Abort command mbx cmd=%p, rval=%x.\n", cmd, rval);
Chad Dupuisf934c9d2014-04-11 16:54:31 -04001302
Quinn Tranf45bca82019-11-05 07:06:54 -08001303 /* Wait for the command completion. */
1304 ratov_j = ha->r_a_tov/10 * 4 * 1000;
1305 ratov_j = msecs_to_jiffies(ratov_j);
Bart Van Assche219d27d2019-04-17 14:44:35 -07001306 switch (rval) {
1307 case QLA_SUCCESS:
Bart Van Assche8dd95932019-08-08 20:01:23 -07001308 if (!wait_for_completion_timeout(&comp, ratov_j)) {
1309 ql_dbg(ql_dbg_taskm, vha, 0xffff,
1310 "%s: Abort wait timer (4 * R_A_TOV[%d]) expired\n",
Quinn Tranf45bca82019-11-05 07:06:54 -08001311 __func__, ha->r_a_tov/10);
Bart Van Assche8dd95932019-08-08 20:01:23 -07001312 ret = FAILED;
1313 } else {
1314 ret = SUCCESS;
1315 }
1316 break;
Bart Van Assche219d27d2019-04-17 14:44:35 -07001317 default:
Bart Van Assche219d27d2019-04-17 14:44:35 -07001318 ret = FAILED;
1319 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320 }
Bart Van Assche219d27d2019-04-17 14:44:35 -07001321
Bart Van Assche8dd95932019-08-08 20:01:23 -07001322 sp->comp = NULL;
Quinn Tranf45bca82019-11-05 07:06:54 -08001323
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001324 ql_log(ql_log_info, vha, 0x801c,
Bart Van Assche219d27d2019-04-17 14:44:35 -07001325 "Abort command issued nexus=%ld:%d:%llu -- %x.\n",
1326 vha->host_no, id, lun, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327
f4f051e2005-04-17 15:02:26 -05001328 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329}
1330
Bart Van Asschefcef0892019-08-08 20:01:54 -07001331/*
1332 * Returns: QLA_SUCCESS or QLA_FUNCTION_FAILED.
1333 */
Giridhar Malavali4d78c972010-07-23 15:28:35 +05001334int
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001335qla2x00_eh_wait_for_pending_commands(scsi_qla_host_t *vha, unsigned int t,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001336 uint64_t l, enum nexus_wait_type type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337{
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001338 int cnt, match, status;
Andrew Vasquez18e144d2005-05-27 15:04:47 -07001339 unsigned long flags;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001340 struct qla_hw_data *ha = vha->hw;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08001341 struct req_que *req;
Giridhar Malavali4d78c972010-07-23 15:28:35 +05001342 srb_t *sp;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08001343 struct scsi_cmnd *cmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344
Andrew Vasquez523ec772008-04-03 13:13:24 -07001345 status = QLA_SUCCESS;
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001346
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001347 spin_lock_irqsave(&ha->hardware_lock, flags);
Anirban Chakraborty67c2e932009-04-06 22:33:42 -07001348 req = vha->req;
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001349 for (cnt = 1; status == QLA_SUCCESS &&
Chad Dupuis8d93f552013-01-30 03:34:37 -05001350 cnt < req->num_outstanding_cmds; cnt++) {
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001351 sp = req->outstanding_cmds[cnt];
1352 if (!sp)
Andrew Vasquez523ec772008-04-03 13:13:24 -07001353 continue;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08001354 if (sp->type != SRB_SCSI_CMD)
Andrew Vasquezcf53b062009-08-20 11:06:04 -07001355 continue;
Joe Carnuccio25ff6af2017-01-19 22:28:04 -08001356 if (vha->vp_idx != sp->vha->vp_idx)
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001357 continue;
1358 match = 0;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08001359 cmd = GET_CMD_SP(sp);
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001360 switch (type) {
1361 case WAIT_HOST:
1362 match = 1;
1363 break;
1364 case WAIT_TARGET:
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08001365 match = cmd->device->id == t;
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001366 break;
1367 case WAIT_LUN:
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08001368 match = (cmd->device->id == t &&
1369 cmd->device->lun == l);
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001370 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371 }
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001372 if (!match)
1373 continue;
1374
1375 spin_unlock_irqrestore(&ha->hardware_lock, flags);
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08001376 status = qla2x00_eh_wait_on_command(cmd);
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001377 spin_lock_irqsave(&ha->hardware_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001379 spin_unlock_irqrestore(&ha->hardware_lock, flags);
Andrew Vasquez523ec772008-04-03 13:13:24 -07001380
1381 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382}
1383
Andrew Vasquez523ec772008-04-03 13:13:24 -07001384static char *reset_errors[] = {
1385 "HBA not online",
1386 "HBA not ready",
1387 "Task management failed",
1388 "Waiting for command completions",
1389};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390
Andrew Vasquez523ec772008-04-03 13:13:24 -07001391static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392qla2xxx_eh_device_reset(struct scsi_cmnd *cmd)
1393{
Hannes Reineckecbe1f0d2021-08-19 11:19:13 +02001394 struct scsi_device *sdev = cmd->device;
1395 scsi_qla_host_t *vha = shost_priv(sdev->host);
1396 struct fc_rport *rport = starget_to_rport(scsi_target(sdev));
1397 fc_port_t *fcport = (struct fc_port *) sdev->hostdata;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001398 struct qla_hw_data *ha = vha->hw;
Hannes Reineckecbe1f0d2021-08-19 11:19:13 +02001399 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400
Sawan Chandaka4655372016-07-06 11:14:32 -04001401 if (qla2x00_isp_reg_stat(ha)) {
1402 ql_log(ql_log_info, vha, 0x803e,
1403 "PCI/Register disconnect, exiting.\n");
Quinn Tranf7a0ed472021-03-29 01:52:25 -07001404 qla_pci_set_eeh_busy(vha);
Sawan Chandaka4655372016-07-06 11:14:32 -04001405 return FAILED;
1406 }
1407
Hannes Reineckecbe1f0d2021-08-19 11:19:13 +02001408 if (!fcport) {
1409 return FAILED;
1410 }
1411
1412 err = fc_block_rport(rport);
1413 if (err != 0)
1414 return err;
1415
1416 if (fcport->deleted)
1417 return SUCCESS;
1418
1419 ql_log(ql_log_info, vha, 0x8009,
1420 "DEVICE RESET ISSUED nexus=%ld:%d:%llu cmd=%p.\n", vha->host_no,
1421 sdev->id, sdev->lun, cmd);
1422
1423 err = 0;
1424 if (qla2x00_wait_for_hba_online(vha) != QLA_SUCCESS) {
1425 ql_log(ql_log_warn, vha, 0x800a,
1426 "Wait for hba online failed for cmd=%p.\n", cmd);
1427 goto eh_reset_failed;
1428 }
1429 err = 2;
1430 if (ha->isp_ops->lun_reset(fcport, sdev->lun, 1)
1431 != QLA_SUCCESS) {
1432 ql_log(ql_log_warn, vha, 0x800c,
1433 "do_reset failed for cmd=%p.\n", cmd);
1434 goto eh_reset_failed;
1435 }
1436 err = 3;
1437 if (qla2x00_eh_wait_for_pending_commands(vha, sdev->id,
1438 sdev->lun, WAIT_LUN) != QLA_SUCCESS) {
1439 ql_log(ql_log_warn, vha, 0x800d,
1440 "wait for pending cmds failed for cmd=%p.\n", cmd);
1441 goto eh_reset_failed;
1442 }
1443
1444 ql_log(ql_log_info, vha, 0x800e,
1445 "DEVICE RESET SUCCEEDED nexus:%ld:%d:%llu cmd=%p.\n",
1446 vha->host_no, sdev->id, sdev->lun, cmd);
1447
1448 return SUCCESS;
1449
1450eh_reset_failed:
1451 ql_log(ql_log_info, vha, 0x800f,
1452 "DEVICE RESET FAILED: %s nexus=%ld:%d:%llu cmd=%p.\n",
1453 reset_errors[err], vha->host_no, sdev->id, sdev->lun,
1454 cmd);
1455 vha->reset_cmd_err_cnt++;
1456 return FAILED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457}
1458
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459static int
Andrew Vasquez523ec772008-04-03 13:13:24 -07001460qla2xxx_eh_target_reset(struct scsi_cmnd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461{
Hannes Reineckee56b2232021-08-19 11:19:12 +02001462 struct scsi_device *sdev = cmd->device;
1463 struct fc_rport *rport = starget_to_rport(scsi_target(sdev));
1464 scsi_qla_host_t *vha = shost_priv(rport_to_shost(rport));
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001465 struct qla_hw_data *ha = vha->hw;
Hannes Reineckee56b2232021-08-19 11:19:12 +02001466 fc_port_t *fcport = *(fc_port_t **)rport->dd_data;
1467 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468
Sawan Chandaka4655372016-07-06 11:14:32 -04001469 if (qla2x00_isp_reg_stat(ha)) {
1470 ql_log(ql_log_info, vha, 0x803f,
1471 "PCI/Register disconnect, exiting.\n");
Quinn Tranf7a0ed472021-03-29 01:52:25 -07001472 qla_pci_set_eeh_busy(vha);
Sawan Chandaka4655372016-07-06 11:14:32 -04001473 return FAILED;
1474 }
1475
Hannes Reineckee56b2232021-08-19 11:19:12 +02001476 if (!fcport) {
1477 return FAILED;
1478 }
1479
1480 err = fc_block_rport(rport);
1481 if (err != 0)
1482 return err;
1483
1484 if (fcport->deleted)
1485 return SUCCESS;
1486
1487 ql_log(ql_log_info, vha, 0x8009,
1488 "TARGET RESET ISSUED nexus=%ld:%d cmd=%p.\n", vha->host_no,
1489 sdev->id, cmd);
1490
1491 err = 0;
1492 if (qla2x00_wait_for_hba_online(vha) != QLA_SUCCESS) {
1493 ql_log(ql_log_warn, vha, 0x800a,
1494 "Wait for hba online failed for cmd=%p.\n", cmd);
1495 goto eh_reset_failed;
1496 }
1497 err = 2;
1498 if (ha->isp_ops->target_reset(fcport, 0, 0) != QLA_SUCCESS) {
1499 ql_log(ql_log_warn, vha, 0x800c,
1500 "target_reset failed for cmd=%p.\n", cmd);
1501 goto eh_reset_failed;
1502 }
1503 err = 3;
1504 if (qla2x00_eh_wait_for_pending_commands(vha, sdev->id,
1505 0, WAIT_TARGET) != QLA_SUCCESS) {
1506 ql_log(ql_log_warn, vha, 0x800d,
1507 "wait for pending cmds failed for cmd=%p.\n", cmd);
1508 goto eh_reset_failed;
1509 }
1510
1511 ql_log(ql_log_info, vha, 0x800e,
1512 "TARGET RESET SUCCEEDED nexus:%ld:%d cmd=%p.\n",
1513 vha->host_no, sdev->id, cmd);
1514
1515 return SUCCESS;
1516
1517eh_reset_failed:
1518 ql_log(ql_log_info, vha, 0x800f,
1519 "TARGET RESET FAILED: %s nexus=%ld:%d:%llu cmd=%p.\n",
1520 reset_errors[err], vha->host_no, cmd->device->id, cmd->device->lun,
1521 cmd);
1522 vha->reset_cmd_err_cnt++;
1523 return FAILED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524}
1525
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526/**************************************************************************
1527* qla2xxx_eh_bus_reset
1528*
1529* Description:
1530* The bus reset function will reset the bus and abort any executing
1531* commands.
1532*
1533* Input:
1534* cmd = Linux SCSI command packet of the command that cause the
1535* bus reset.
1536*
1537* Returns:
1538* SUCCESS/FAILURE (defined as macro in scsi.h).
1539*
1540**************************************************************************/
Adrian Bunke5f82ab2006-11-08 19:55:50 -08001541static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542qla2xxx_eh_bus_reset(struct scsi_cmnd *cmd)
1543{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001544 scsi_qla_host_t *vha = shost_priv(cmd->device->host);
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07001545 int ret = FAILED;
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001546 unsigned int id;
1547 uint64_t lun;
Sawan Chandaka4655372016-07-06 11:14:32 -04001548 struct qla_hw_data *ha = vha->hw;
1549
1550 if (qla2x00_isp_reg_stat(ha)) {
1551 ql_log(ql_log_info, vha, 0x8040,
1552 "PCI/Register disconnect, exiting.\n");
Quinn Tranf7a0ed472021-03-29 01:52:25 -07001553 qla_pci_set_eeh_busy(vha);
Sawan Chandaka4655372016-07-06 11:14:32 -04001554 return FAILED;
1555 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556
f4f051e2005-04-17 15:02:26 -05001557 id = cmd->device->id;
1558 lun = cmd->device->lun;
f4f051e2005-04-17 15:02:26 -05001559
Quinn Tran7f4374e2019-07-26 09:07:31 -07001560 if (qla2x00_chip_is_down(vha))
1561 return ret;
1562
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001563 ql_log(ql_log_info, vha, 0x8012,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001564 "BUS RESET ISSUED nexus=%ld:%d:%llu.\n", vha->host_no, id, lun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001566 if (qla2x00_wait_for_hba_online(vha) != QLA_SUCCESS) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001567 ql_log(ql_log_fatal, vha, 0x8013,
1568 "Wait for hba online failed board disabled.\n");
f4f051e2005-04-17 15:02:26 -05001569 goto eh_bus_reset_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570 }
1571
Saurav Kashyapad5376892011-11-18 09:02:09 -08001572 if (qla2x00_loop_reset(vha) == QLA_SUCCESS)
1573 ret = SUCCESS;
1574
f4f051e2005-04-17 15:02:26 -05001575 if (ret == FAILED)
1576 goto eh_bus_reset_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577
Andrew Vasquez9a41a622005-09-20 13:25:53 -07001578 /* Flush outstanding commands. */
Giridhar Malavali4d78c972010-07-23 15:28:35 +05001579 if (qla2x00_eh_wait_for_pending_commands(vha, 0, 0, WAIT_HOST) !=
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001580 QLA_SUCCESS) {
1581 ql_log(ql_log_warn, vha, 0x8014,
1582 "Wait for pending commands failed.\n");
Andrew Vasquez9a41a622005-09-20 13:25:53 -07001583 ret = FAILED;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001584 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585
f4f051e2005-04-17 15:02:26 -05001586eh_bus_reset_done:
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001587 ql_log(ql_log_warn, vha, 0x802b,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001588 "BUS RESET %s nexus=%ld:%d:%llu.\n",
Masanari Iidad6a03582012-08-22 14:20:58 -04001589 (ret == FAILED) ? "FAILED" : "SUCCEEDED", vha->host_no, id, lun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590
f4f051e2005-04-17 15:02:26 -05001591 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592}
1593
1594/**************************************************************************
1595* qla2xxx_eh_host_reset
1596*
1597* Description:
1598* The reset function will reset the Adapter.
1599*
1600* Input:
1601* cmd = Linux SCSI command packet of the command that cause the
1602* adapter reset.
1603*
1604* Returns:
1605* Either SUCCESS or FAILED.
1606*
1607* Note:
1608**************************************************************************/
Adrian Bunke5f82ab2006-11-08 19:55:50 -08001609static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610qla2xxx_eh_host_reset(struct scsi_cmnd *cmd)
1611{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001612 scsi_qla_host_t *vha = shost_priv(cmd->device->host);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001613 struct qla_hw_data *ha = vha->hw;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07001614 int ret = FAILED;
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001615 unsigned int id;
1616 uint64_t lun;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001617 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618
Sawan Chandaka4655372016-07-06 11:14:32 -04001619 if (qla2x00_isp_reg_stat(ha)) {
1620 ql_log(ql_log_info, vha, 0x8041,
1621 "PCI/Register disconnect, exiting.\n");
Quinn Tranf7a0ed472021-03-29 01:52:25 -07001622 qla_pci_set_eeh_busy(vha);
Sawan Chandaka4655372016-07-06 11:14:32 -04001623 return SUCCESS;
1624 }
1625
f4f051e2005-04-17 15:02:26 -05001626 id = cmd->device->id;
1627 lun = cmd->device->lun;
f4f051e2005-04-17 15:02:26 -05001628
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001629 ql_log(ql_log_info, vha, 0x8018,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001630 "ADAPTER RESET ISSUED nexus=%ld:%d:%llu.\n", vha->host_no, id, lun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631
Chad Dupuis63ee7072014-04-11 16:54:46 -04001632 /*
1633 * No point in issuing another reset if one is active. Also do not
1634 * attempt a reset if we are updating flash.
1635 */
1636 if (qla2x00_reset_active(vha) || ha->optrom_state != QLA_SWAITING)
f4f051e2005-04-17 15:02:26 -05001637 goto eh_host_reset_lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001639 if (vha != base_vha) {
1640 if (qla2x00_vp_abort_isp(vha))
f4f051e2005-04-17 15:02:26 -05001641 goto eh_host_reset_lock;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001642 } else {
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04001643 if (IS_P3P_TYPE(vha->hw)) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07001644 if (!qla82xx_fcoe_ctx_reset(vha)) {
1645 /* Ctx reset success */
1646 ret = SUCCESS;
1647 goto eh_host_reset_lock;
1648 }
1649 /* fall thru if ctx reset failed */
1650 }
Anirban Chakraborty68ca9492009-04-06 22:33:41 -07001651 if (ha->wq)
1652 flush_workqueue(ha->wq);
1653
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001654 set_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
Giridhar Malavalia9083012010-04-12 17:59:55 -07001655 if (ha->isp_ops->abort_isp(base_vha)) {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001656 clear_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
1657 /* failed. schedule dpc to try */
1658 set_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags);
1659
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001660 if (qla2x00_wait_for_hba_online(vha) != QLA_SUCCESS) {
1661 ql_log(ql_log_warn, vha, 0x802a,
1662 "wait for hba online failed.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001663 goto eh_host_reset_lock;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001664 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001665 }
1666 clear_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001667 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001669 /* Waiting for command to be returned to OS.*/
Giridhar Malavali4d78c972010-07-23 15:28:35 +05001670 if (qla2x00_eh_wait_for_pending_commands(vha, 0, 0, WAIT_HOST) ==
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001671 QLA_SUCCESS)
f4f051e2005-04-17 15:02:26 -05001672 ret = SUCCESS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673
f4f051e2005-04-17 15:02:26 -05001674eh_host_reset_lock:
Chad Dupuiscfb09192011-11-18 09:03:07 -08001675 ql_log(ql_log_info, vha, 0x8017,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001676 "ADAPTER RESET %s nexus=%ld:%d:%llu.\n",
Chad Dupuiscfb09192011-11-18 09:03:07 -08001677 (ret == FAILED) ? "FAILED" : "SUCCEEDED", vha->host_no, id, lun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678
f4f051e2005-04-17 15:02:26 -05001679 return ret;
1680}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681
1682/*
1683* qla2x00_loop_reset
1684* Issue loop reset.
1685*
1686* Input:
1687* ha = adapter block pointer.
1688*
1689* Returns:
1690* 0 = success
1691*/
Andrew Vasqueza4722cf2008-01-17 09:02:12 -08001692int
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001693qla2x00_loop_reset(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694{
Andrew Vasquez0c8c39a2006-12-13 19:20:30 -08001695 int ret;
bdf79622005-04-17 15:06:53 -05001696 struct fc_port *fcport;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001697 struct qla_hw_data *ha = vha->hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698
Armen Baloyan58547712013-08-27 01:37:33 -04001699 if (IS_QLAFX00(ha)) {
1700 return qlafx00_loop_reset(vha);
1701 }
1702
Giridhar Malavalif4c496c2010-05-04 15:01:33 -07001703 if (ql2xtargetreset == 1 && ha->flags.enable_target_reset) {
Andrew Vasquez55e5ed22010-02-18 10:07:25 -08001704 list_for_each_entry(fcport, &vha->vp_fcports, list) {
1705 if (fcport->port_type != FCT_TARGET)
1706 continue;
1707
1708 ret = ha->isp_ops->target_reset(fcport, 0, 0);
1709 if (ret != QLA_SUCCESS) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001710 ql_dbg(ql_dbg_taskm, vha, 0x802c,
Armen Baloyan58547712013-08-27 01:37:33 -04001711 "Bus Reset failed: Reset=%d "
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001712 "d_id=%x.\n", ret, fcport->d_id.b24);
Andrew Vasquez55e5ed22010-02-18 10:07:25 -08001713 }
1714 }
1715 }
1716
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001717
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08001718 if (ha->flags.enable_lip_full_login && !IS_CNA_CAPABLE(ha)) {
Andrew Vasquez0b7e7c52013-02-08 01:57:42 -05001719 atomic_set(&vha->loop_state, LOOP_DOWN);
1720 atomic_set(&vha->loop_down_timer, LOOP_DOWN_TIME);
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08001721 qla2x00_mark_all_devices_lost(vha);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001722 ret = qla2x00_full_login_lip(vha);
Andrew Vasquez0c8c39a2006-12-13 19:20:30 -08001723 if (ret != QLA_SUCCESS) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001724 ql_dbg(ql_dbg_taskm, vha, 0x802d,
1725 "full_login_lip=%d.\n", ret);
Anirban Chakraborty749af3d2008-11-14 13:48:12 -08001726 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727 }
1728
Andrew Vasquez0d6e61b2009-08-25 11:36:19 -07001729 if (ha->flags.enable_lip_reset) {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001730 ret = qla2x00_lip_reset(vha);
Saurav Kashyapad5376892011-11-18 09:02:09 -08001731 if (ret != QLA_SUCCESS)
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001732 ql_dbg(ql_dbg_taskm, vha, 0x802e,
1733 "lip_reset failed (%d).\n", ret);
Andrew Vasquez0c8c39a2006-12-13 19:20:30 -08001734 }
1735
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736 /* Issue marker command only when we are going to start the I/O */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001737 vha->marker_needed = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738
Andrew Vasquez0c8c39a2006-12-13 19:20:30 -08001739 return QLA_SUCCESS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740}
1741
Bart Van Asschec81ef0e2020-02-19 20:34:37 -08001742/*
1743 * The caller must ensure that no completion interrupts will happen
1744 * while this function is in progress.
1745 */
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001746static void qla2x00_abort_srb(struct qla_qpair *qp, srb_t *sp, const int res,
1747 unsigned long *flags)
1748 __releases(qp->qp_lock_ptr)
1749 __acquires(qp->qp_lock_ptr)
1750{
Bart Van Assche219d27d2019-04-17 14:44:35 -07001751 DECLARE_COMPLETION_ONSTACK(comp);
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001752 scsi_qla_host_t *vha = qp->vha;
1753 struct qla_hw_data *ha = vha->hw;
Bart Van Asschec81ef0e2020-02-19 20:34:37 -08001754 struct scsi_cmnd *cmd = GET_CMD_SP(sp);
Bart Van Assche219d27d2019-04-17 14:44:35 -07001755 int rval;
Quinn Tranf45bca82019-11-05 07:06:54 -08001756 bool ret_cmd;
1757 uint32_t ratov_j;
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001758
Bart Van Assche2494c282020-01-22 20:23:40 -08001759 lockdep_assert_held(qp->qp_lock_ptr);
1760
Quinn Tranf45bca82019-11-05 07:06:54 -08001761 if (qla2x00_chip_is_down(vha)) {
1762 sp->done(sp, res);
Bart Van Assche219d27d2019-04-17 14:44:35 -07001763 return;
Quinn Tranf45bca82019-11-05 07:06:54 -08001764 }
Linus Torvalds938edb82018-12-28 14:48:06 -08001765
Bart Van Assche219d27d2019-04-17 14:44:35 -07001766 if (sp->type == SRB_NVME_CMD || sp->type == SRB_NVME_LS ||
1767 (sp->type == SRB_SCSI_CMD && !ha->flags.eeh_busy &&
1768 !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
1769 !qla2x00_isp_reg_stat(ha))) {
Quinn Tranf45bca82019-11-05 07:06:54 -08001770 if (sp->comp) {
1771 sp->done(sp, res);
1772 return;
1773 }
Bart Van Assche219d27d2019-04-17 14:44:35 -07001774
Quinn Tranf45bca82019-11-05 07:06:54 -08001775 sp->comp = &comp;
Quinn Tranf45bca82019-11-05 07:06:54 -08001776 spin_unlock_irqrestore(qp->qp_lock_ptr, *flags);
1777
1778 rval = ha->isp_ops->abort_command(sp);
1779 /* Wait for command completion. */
1780 ret_cmd = false;
1781 ratov_j = ha->r_a_tov/10 * 4 * 1000;
1782 ratov_j = msecs_to_jiffies(ratov_j);
Bart Van Assche219d27d2019-04-17 14:44:35 -07001783 switch (rval) {
1784 case QLA_SUCCESS:
Quinn Tranf45bca82019-11-05 07:06:54 -08001785 if (wait_for_completion_timeout(&comp, ratov_j)) {
1786 ql_dbg(ql_dbg_taskm, vha, 0xffff,
1787 "%s: Abort wait timer (4 * R_A_TOV[%d]) expired\n",
1788 __func__, ha->r_a_tov/10);
1789 ret_cmd = true;
1790 }
1791 /* else FW return SP to driver */
Bart Van Assche219d27d2019-04-17 14:44:35 -07001792 break;
Quinn Tranf45bca82019-11-05 07:06:54 -08001793 default:
1794 ret_cmd = true;
Bart Van Assche219d27d2019-04-17 14:44:35 -07001795 break;
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001796 }
Bart Van Assche219d27d2019-04-17 14:44:35 -07001797
1798 spin_lock_irqsave(qp->qp_lock_ptr, *flags);
Bart Van Asschec7d6b2c2021-08-09 16:03:41 -07001799 if (ret_cmd && blk_mq_request_started(scsi_cmd_to_rq(cmd)))
Quinn Tranf45bca82019-11-05 07:06:54 -08001800 sp->done(sp, res);
1801 } else {
1802 sp->done(sp, res);
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001803 }
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001804}
1805
Bart Van Asschec81ef0e2020-02-19 20:34:37 -08001806/*
1807 * The caller must ensure that no completion interrupts will happen
1808 * while this function is in progress.
1809 */
Quinn Tranbbead492017-12-28 12:33:13 -08001810static void
1811__qla2x00_abort_all_cmds(struct qla_qpair *qp, int res)
Andrew Vasquezdf4bf0b2008-01-31 12:33:46 -08001812{
Bart Van Asscheeb023222018-10-18 15:45:44 -07001813 int cnt;
Andrew Vasquezdf4bf0b2008-01-31 12:33:46 -08001814 unsigned long flags;
1815 srb_t *sp;
Quinn Tranbbead492017-12-28 12:33:13 -08001816 scsi_qla_host_t *vha = qp->vha;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001817 struct qla_hw_data *ha = vha->hw;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08001818 struct req_que *req;
Quinn Tranc5419e22017-06-13 20:47:16 -07001819 struct qla_tgt *tgt = vha->vha_tgt.qla_tgt;
1820 struct qla_tgt_cmd *cmd;
Arun Easic0cb4492014-09-25 06:14:51 -04001821
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -05001822 if (!ha->req_q_map)
1823 return;
Quinn Tranbbead492017-12-28 12:33:13 -08001824 spin_lock_irqsave(qp->qp_lock_ptr, flags);
1825 req = qp->req;
1826 for (cnt = 1; cnt < req->num_outstanding_cmds; cnt++) {
1827 sp = req->outstanding_cmds[cnt];
1828 if (sp) {
Quinn Tran6b0431d2018-09-04 14:19:13 -07001829 switch (sp->cmd_type) {
1830 case TYPE_SRB:
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001831 qla2x00_abort_srb(qp, sp, res, &flags);
Quinn Tran585def92018-09-04 14:19:20 -07001832 break;
1833 case TYPE_TGT_CMD:
Quinn Tranbbead492017-12-28 12:33:13 -08001834 if (!vha->hw->tgt.tgt_ops || !tgt ||
1835 qla_ini_mode_enabled(vha)) {
Quinn Tran585def92018-09-04 14:19:20 -07001836 ql_dbg(ql_dbg_tgt_mgt, vha, 0xf003,
1837 "HOST-ABORT-HNDLR: dpc_flags=%lx. Target mode disabled\n",
1838 vha->dpc_flags);
Quinn Tranbbead492017-12-28 12:33:13 -08001839 continue;
1840 }
1841 cmd = (struct qla_tgt_cmd *)sp;
Bart Van Asscheaefed3e2019-04-17 14:44:29 -07001842 cmd->aborted = 1;
Quinn Tran585def92018-09-04 14:19:20 -07001843 break;
1844 case TYPE_TGT_TMCMD:
Bart Van Asscheaefed3e2019-04-17 14:44:29 -07001845 /* Skip task management functions. */
Quinn Tran585def92018-09-04 14:19:20 -07001846 break;
1847 default:
1848 break;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08001849 }
Quinn Tranf45bca82019-11-05 07:06:54 -08001850 req->outstanding_cmds[cnt] = NULL;
Andrew Vasquezdf4bf0b2008-01-31 12:33:46 -08001851 }
1852 }
Quinn Tranbbead492017-12-28 12:33:13 -08001853 spin_unlock_irqrestore(qp->qp_lock_ptr, flags);
1854}
1855
Bart Van Asschec81ef0e2020-02-19 20:34:37 -08001856/*
1857 * The caller must ensure that no completion interrupts will happen
1858 * while this function is in progress.
1859 */
Quinn Tranbbead492017-12-28 12:33:13 -08001860void
1861qla2x00_abort_all_cmds(scsi_qla_host_t *vha, int res)
1862{
1863 int que;
1864 struct qla_hw_data *ha = vha->hw;
1865
Andrew Vasquez26a77792019-07-26 09:07:35 -07001866 /* Continue only if initialization complete. */
1867 if (!ha->base_qpair)
1868 return;
Quinn Tranbbead492017-12-28 12:33:13 -08001869 __qla2x00_abort_all_cmds(ha->base_qpair, res);
1870
Andrew Vasquez26a77792019-07-26 09:07:35 -07001871 if (!ha->queue_pair_map)
1872 return;
Quinn Tranbbead492017-12-28 12:33:13 -08001873 for (que = 0; que < ha->max_qpairs; que++) {
1874 if (!ha->queue_pair_map[que])
1875 continue;
1876
1877 __qla2x00_abort_all_cmds(ha->queue_pair_map[que], res);
1878 }
Andrew Vasquezdf4bf0b2008-01-31 12:33:46 -08001879}
1880
f4f051e2005-04-17 15:02:26 -05001881static int
1882qla2xxx_slave_alloc(struct scsi_device *sdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883{
bdf79622005-04-17 15:06:53 -05001884 struct fc_rport *rport = starget_to_rport(scsi_target(sdev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -04001886 if (!rport || fc_remote_port_chkready(rport))
f4f051e2005-04-17 15:02:26 -05001887 return -ENXIO;
1888
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -04001889 sdev->hostdata = *(fc_port_t **)rport->dd_data;
f4f051e2005-04-17 15:02:26 -05001890
1891 return 0;
1892}
1893
1894static int
1895qla2xxx_slave_configure(struct scsi_device *sdev)
1896{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001897 scsi_qla_host_t *vha = shost_priv(sdev->host);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07001898 struct req_que *req = vha->req;
8482e1182005-04-17 15:04:54 -05001899
Arun Easi9e522cd2012-08-22 14:21:31 -04001900 if (IS_T10_PI_CAPABLE(vha->hw))
1901 blk_queue_update_dma_alignment(sdev->request_queue, 0x7);
1902
Christoph Hellwigdb5ed4d2014-11-13 15:08:42 +01001903 scsi_change_queue_depth(sdev, req->max_q_depth);
f4f051e2005-04-17 15:02:26 -05001904 return 0;
1905}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906
f4f051e2005-04-17 15:02:26 -05001907static void
1908qla2xxx_slave_destroy(struct scsi_device *sdev)
1909{
1910 sdev->hostdata = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001911}
1912
1913/**
1914 * qla2x00_config_dma_addressing() - Configure OS DMA addressing method.
1915 * @ha: HA context
1916 *
1917 * At exit, the @ha's flags.enable_64bit_addressing set to indicated
1918 * supported addressing method.
1919 */
1920static void
Andrew Vasquez53303c42009-01-22 09:45:37 -08001921qla2x00_config_dma_addressing(struct qla_hw_data *ha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922{
Andrew Vasquez7524f9b2005-08-26 19:08:00 -07001923 /* Assume a 32bit DMA mask. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001924 ha->flags.enable_64bit_addressing = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925
Yang Hongyang6a355282009-04-06 19:01:13 -07001926 if (!dma_set_mask(&ha->pdev->dev, DMA_BIT_MASK(64))) {
Andrew Vasquez7524f9b2005-08-26 19:08:00 -07001927 /* Any upper-dword bits set? */
1928 if (MSD(dma_get_required_mask(&ha->pdev->dev)) &&
Suraj Upadhyay8d1f1ff2020-07-29 23:42:40 +05301929 !dma_set_coherent_mask(&ha->pdev->dev, DMA_BIT_MASK(64))) {
Andrew Vasquez7524f9b2005-08-26 19:08:00 -07001930 /* Ok, a 64bit DMA mask is applicable. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931 ha->flags.enable_64bit_addressing = 1;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001932 ha->isp_ops->calc_req_entries = qla2x00_calc_iocbs_64;
1933 ha->isp_ops->build_iocbs = qla2x00_build_scsi_iocbs_64;
Andrew Vasquez7524f9b2005-08-26 19:08:00 -07001934 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001935 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936 }
Andrew Vasquez7524f9b2005-08-26 19:08:00 -07001937
Yang Hongyang284901a2009-04-06 19:01:15 -07001938 dma_set_mask(&ha->pdev->dev, DMA_BIT_MASK(32));
Suraj Upadhyay8d1f1ff2020-07-29 23:42:40 +05301939 dma_set_coherent_mask(&ha->pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940}
1941
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001942static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001943qla2x00_enable_intrs(struct qla_hw_data *ha)
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001944{
1945 unsigned long flags = 0;
1946 struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
1947
1948 spin_lock_irqsave(&ha->hardware_lock, flags);
1949 ha->interrupts_on = 1;
1950 /* enable risc and host interrupts */
Bart Van Assche04474d32020-05-18 14:17:08 -07001951 wrt_reg_word(&reg->ictrl, ICR_EN_INT | ICR_EN_RISC);
1952 rd_reg_word(&reg->ictrl);
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001953 spin_unlock_irqrestore(&ha->hardware_lock, flags);
1954
1955}
1956
1957static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001958qla2x00_disable_intrs(struct qla_hw_data *ha)
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001959{
1960 unsigned long flags = 0;
1961 struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
1962
1963 spin_lock_irqsave(&ha->hardware_lock, flags);
1964 ha->interrupts_on = 0;
1965 /* disable risc and host interrupts */
Bart Van Assche04474d32020-05-18 14:17:08 -07001966 wrt_reg_word(&reg->ictrl, 0);
1967 rd_reg_word(&reg->ictrl);
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001968 spin_unlock_irqrestore(&ha->hardware_lock, flags);
1969}
1970
1971static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001972qla24xx_enable_intrs(struct qla_hw_data *ha)
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001973{
1974 unsigned long flags = 0;
1975 struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
1976
1977 spin_lock_irqsave(&ha->hardware_lock, flags);
1978 ha->interrupts_on = 1;
Bart Van Assche04474d32020-05-18 14:17:08 -07001979 wrt_reg_dword(&reg->ictrl, ICRX_EN_RISC_INT);
1980 rd_reg_dword(&reg->ictrl);
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001981 spin_unlock_irqrestore(&ha->hardware_lock, flags);
1982}
1983
1984static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001985qla24xx_disable_intrs(struct qla_hw_data *ha)
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001986{
1987 unsigned long flags = 0;
1988 struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
1989
Andrew Vasquez124f85e2009-01-05 11:18:06 -08001990 if (IS_NOPOLLING_TYPE(ha))
1991 return;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001992 spin_lock_irqsave(&ha->hardware_lock, flags);
1993 ha->interrupts_on = 0;
Bart Van Assche04474d32020-05-18 14:17:08 -07001994 wrt_reg_dword(&reg->ictrl, 0);
1995 rd_reg_dword(&reg->ictrl);
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001996 spin_unlock_irqrestore(&ha->hardware_lock, flags);
1997}
1998
Giridhar Malavali706f4572011-11-18 09:03:16 -08001999static int
2000qla2x00_iospace_config(struct qla_hw_data *ha)
2001{
2002 resource_size_t pio;
2003 uint16_t msix;
Giridhar Malavali706f4572011-11-18 09:03:16 -08002004
Giridhar Malavali706f4572011-11-18 09:03:16 -08002005 if (pci_request_selected_regions(ha->pdev, ha->bars,
2006 QLA2XXX_DRIVER_NAME)) {
2007 ql_log_pci(ql_log_fatal, ha->pdev, 0x0011,
2008 "Failed to reserve PIO/MMIO regions (%s), aborting.\n",
2009 pci_name(ha->pdev));
2010 goto iospace_error_exit;
2011 }
2012 if (!(ha->bars & 1))
2013 goto skip_pio;
2014
2015 /* We only need PIO for Flash operations on ISP2312 v2 chips. */
2016 pio = pci_resource_start(ha->pdev, 0);
2017 if (pci_resource_flags(ha->pdev, 0) & IORESOURCE_IO) {
2018 if (pci_resource_len(ha->pdev, 0) < MIN_IOBASE_LEN) {
2019 ql_log_pci(ql_log_warn, ha->pdev, 0x0012,
2020 "Invalid pci I/O region size (%s).\n",
2021 pci_name(ha->pdev));
2022 pio = 0;
2023 }
2024 } else {
2025 ql_log_pci(ql_log_warn, ha->pdev, 0x0013,
2026 "Region #0 no a PIO resource (%s).\n",
2027 pci_name(ha->pdev));
2028 pio = 0;
2029 }
2030 ha->pio_address = pio;
2031 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0014,
2032 "PIO address=%llu.\n",
2033 (unsigned long long)ha->pio_address);
2034
2035skip_pio:
2036 /* Use MMIO operations for all accesses. */
2037 if (!(pci_resource_flags(ha->pdev, 1) & IORESOURCE_MEM)) {
2038 ql_log_pci(ql_log_fatal, ha->pdev, 0x0015,
2039 "Region #1 not an MMIO resource (%s), aborting.\n",
2040 pci_name(ha->pdev));
2041 goto iospace_error_exit;
2042 }
2043 if (pci_resource_len(ha->pdev, 1) < MIN_IOBASE_LEN) {
2044 ql_log_pci(ql_log_fatal, ha->pdev, 0x0016,
2045 "Invalid PCI mem region size (%s), aborting.\n",
2046 pci_name(ha->pdev));
2047 goto iospace_error_exit;
2048 }
2049
2050 ha->iobase = ioremap(pci_resource_start(ha->pdev, 1), MIN_IOBASE_LEN);
2051 if (!ha->iobase) {
2052 ql_log_pci(ql_log_fatal, ha->pdev, 0x0017,
2053 "Cannot remap MMIO (%s), aborting.\n",
2054 pci_name(ha->pdev));
2055 goto iospace_error_exit;
2056 }
2057
2058 /* Determine queue resources */
2059 ha->max_req_queues = ha->max_rsp_queues = 1;
Michael Hernandezf54f2cb2017-02-15 15:37:19 -08002060 ha->msix_count = QLA_BASE_VECTORS;
Saurav Kashyapdffa11452020-08-06 04:10:11 -07002061
2062 /* Check if FW supports MQ or not */
2063 if (!(ha->fw_attributes & BIT_6))
2064 goto mqiobase_exit;
2065
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -07002066 if (!ql2xmqsupport || !ql2xnvmeenable ||
2067 (!IS_QLA25XX(ha) && !IS_QLA81XX(ha)))
Giridhar Malavali706f4572011-11-18 09:03:16 -08002068 goto mqiobase_exit;
2069
2070 ha->mqiobase = ioremap(pci_resource_start(ha->pdev, 3),
2071 pci_resource_len(ha->pdev, 3));
2072 if (ha->mqiobase) {
2073 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0018,
2074 "MQIO Base=%p.\n", ha->mqiobase);
2075 /* Read MSIX vector size of the board */
2076 pci_read_config_word(ha->pdev, QLA_PCI_MSIX_CONTROL, &msix);
Michael Hernandezd7459522016-12-12 14:40:07 -08002077 ha->msix_count = msix + 1;
Giridhar Malavali706f4572011-11-18 09:03:16 -08002078 /* Max queues are bounded by available msix vectors */
Michael Hernandezd7459522016-12-12 14:40:07 -08002079 /* MB interrupt uses 1 vector */
2080 ha->max_req_queues = ha->msix_count - 1;
2081 ha->max_rsp_queues = ha->max_req_queues;
2082 /* Queue pairs is the max value minus the base queue pair */
2083 ha->max_qpairs = ha->max_rsp_queues - 1;
2084 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0188,
2085 "Max no of queues pairs: %d.\n", ha->max_qpairs);
2086
Giridhar Malavali706f4572011-11-18 09:03:16 -08002087 ql_log_pci(ql_log_info, ha->pdev, 0x001a,
Michael Hernandezd7459522016-12-12 14:40:07 -08002088 "MSI-X vector count: %d.\n", ha->msix_count);
Giridhar Malavali706f4572011-11-18 09:03:16 -08002089 } else
2090 ql_log_pci(ql_log_info, ha->pdev, 0x001b,
2091 "BAR 3 not enabled.\n");
2092
2093mqiobase_exit:
Giridhar Malavali706f4572011-11-18 09:03:16 -08002094 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x001c,
Michael Hernandezf54f2cb2017-02-15 15:37:19 -08002095 "MSIX Count: %d.\n", ha->msix_count);
Giridhar Malavali706f4572011-11-18 09:03:16 -08002096 return (0);
2097
2098iospace_error_exit:
2099 return (-ENOMEM);
2100}
2101
2102
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002103static int
2104qla83xx_iospace_config(struct qla_hw_data *ha)
2105{
2106 uint16_t msix;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002107
2108 if (pci_request_selected_regions(ha->pdev, ha->bars,
2109 QLA2XXX_DRIVER_NAME)) {
2110 ql_log_pci(ql_log_fatal, ha->pdev, 0x0117,
2111 "Failed to reserve PIO/MMIO regions (%s), aborting.\n",
2112 pci_name(ha->pdev));
2113
2114 goto iospace_error_exit;
2115 }
2116
2117 /* Use MMIO operations for all accesses. */
2118 if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) {
2119 ql_log_pci(ql_log_warn, ha->pdev, 0x0118,
2120 "Invalid pci I/O region size (%s).\n",
2121 pci_name(ha->pdev));
2122 goto iospace_error_exit;
2123 }
2124 if (pci_resource_len(ha->pdev, 0) < MIN_IOBASE_LEN) {
2125 ql_log_pci(ql_log_warn, ha->pdev, 0x0119,
2126 "Invalid PCI mem region size (%s), aborting\n",
2127 pci_name(ha->pdev));
2128 goto iospace_error_exit;
2129 }
2130
2131 ha->iobase = ioremap(pci_resource_start(ha->pdev, 0), MIN_IOBASE_LEN);
2132 if (!ha->iobase) {
2133 ql_log_pci(ql_log_fatal, ha->pdev, 0x011a,
2134 "Cannot remap MMIO (%s), aborting.\n",
2135 pci_name(ha->pdev));
2136 goto iospace_error_exit;
2137 }
2138
2139 /* 64bit PCI BAR - BAR2 will correspoond to region 4 */
2140 /* 83XX 26XX always use MQ type access for queues
2141 * - mbar 2, a.k.a region 4 */
2142 ha->max_req_queues = ha->max_rsp_queues = 1;
Michael Hernandezf54f2cb2017-02-15 15:37:19 -08002143 ha->msix_count = QLA_BASE_VECTORS;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002144 ha->mqiobase = ioremap(pci_resource_start(ha->pdev, 4),
2145 pci_resource_len(ha->pdev, 4));
2146
2147 if (!ha->mqiobase) {
2148 ql_log_pci(ql_log_fatal, ha->pdev, 0x011d,
2149 "BAR2/region4 not enabled\n");
2150 goto mqiobase_exit;
2151 }
2152
2153 ha->msixbase = ioremap(pci_resource_start(ha->pdev, 2),
2154 pci_resource_len(ha->pdev, 2));
2155 if (ha->msixbase) {
2156 /* Read MSIX vector size of the board */
2157 pci_read_config_word(ha->pdev,
2158 QLA_83XX_PCI_MSIX_CONTROL, &msix);
Quinn Trane326d222017-06-13 20:47:18 -07002159 ha->msix_count = (msix & PCI_MSIX_FLAGS_QSIZE) + 1;
Quinn Tran093df732016-12-12 14:40:09 -08002160 /*
2161 * By default, driver uses at least two msix vectors
2162 * (default & rspq)
2163 */
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -07002164 if (ql2xmqsupport || ql2xnvmeenable) {
Michael Hernandezd7459522016-12-12 14:40:07 -08002165 /* MB interrupt uses 1 vector */
2166 ha->max_req_queues = ha->msix_count - 1;
Quinn Tran093df732016-12-12 14:40:09 -08002167
2168 /* ATIOQ needs 1 vector. That's 1 less QPair */
2169 if (QLA_TGT_MODE_ENABLED())
2170 ha->max_req_queues--;
2171
Michael Hernandezd0d2c682017-02-15 15:37:20 -08002172 ha->max_rsp_queues = ha->max_req_queues;
2173
Michael Hernandezd7459522016-12-12 14:40:07 -08002174 /* Queue pairs is the max value minus
2175 * the base queue pair */
2176 ha->max_qpairs = ha->max_req_queues - 1;
Quinn Tran83548fe2017-06-02 09:12:01 -07002177 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x00e3,
Michael Hernandezd7459522016-12-12 14:40:07 -08002178 "Max no of queues pairs: %d.\n", ha->max_qpairs);
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002179 }
2180 ql_log_pci(ql_log_info, ha->pdev, 0x011c,
Michael Hernandezd7459522016-12-12 14:40:07 -08002181 "MSI-X vector count: %d.\n", ha->msix_count);
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002182 } else
2183 ql_log_pci(ql_log_info, ha->pdev, 0x011e,
2184 "BAR 1 not enabled.\n");
2185
2186mqiobase_exit:
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002187 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x011f,
Michael Hernandezf54f2cb2017-02-15 15:37:19 -08002188 "MSIX Count: %d.\n", ha->msix_count);
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002189 return 0;
2190
2191iospace_error_exit:
2192 return -ENOMEM;
2193}
2194
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002195static struct isp_operations qla2100_isp_ops = {
2196 .pci_config = qla2100_pci_config,
2197 .reset_chip = qla2x00_reset_chip,
2198 .chip_diag = qla2x00_chip_diag,
2199 .config_rings = qla2x00_config_rings,
2200 .reset_adapter = qla2x00_reset_adapter,
2201 .nvram_config = qla2x00_nvram_config,
2202 .update_fw_options = qla2x00_update_fw_options,
2203 .load_risc = qla2x00_load_risc,
2204 .pci_info_str = qla2x00_pci_info_str,
2205 .fw_version_str = qla2x00_fw_version_str,
2206 .intr_handler = qla2100_intr_handler,
2207 .enable_intrs = qla2x00_enable_intrs,
2208 .disable_intrs = qla2x00_disable_intrs,
2209 .abort_command = qla2x00_abort_command,
Andrew Vasquez523ec772008-04-03 13:13:24 -07002210 .target_reset = qla2x00_abort_target,
2211 .lun_reset = qla2x00_lun_reset,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002212 .fabric_login = qla2x00_login_fabric,
2213 .fabric_logout = qla2x00_fabric_logout,
2214 .calc_req_entries = qla2x00_calc_iocbs_32,
2215 .build_iocbs = qla2x00_build_scsi_iocbs_32,
2216 .prep_ms_iocb = qla2x00_prep_ms_iocb,
2217 .prep_ms_fdmi_iocb = qla2x00_prep_ms_fdmi_iocb,
2218 .read_nvram = qla2x00_read_nvram_data,
2219 .write_nvram = qla2x00_write_nvram_data,
2220 .fw_dump = qla2100_fw_dump,
2221 .beacon_on = NULL,
2222 .beacon_off = NULL,
2223 .beacon_blink = NULL,
2224 .read_optrom = qla2x00_read_optrom_data,
2225 .write_optrom = qla2x00_write_optrom_data,
2226 .get_flash_version = qla2x00_get_flash_version,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002227 .start_scsi = qla2x00_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002228 .start_scsi_mq = NULL,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002229 .abort_isp = qla2x00_abort_isp,
Giridhar Malavali706f4572011-11-18 09:03:16 -08002230 .iospace_config = qla2x00_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002231 .initialize_adapter = qla2x00_initialize_adapter,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002232};
2233
2234static struct isp_operations qla2300_isp_ops = {
2235 .pci_config = qla2300_pci_config,
2236 .reset_chip = qla2x00_reset_chip,
2237 .chip_diag = qla2x00_chip_diag,
2238 .config_rings = qla2x00_config_rings,
2239 .reset_adapter = qla2x00_reset_adapter,
2240 .nvram_config = qla2x00_nvram_config,
2241 .update_fw_options = qla2x00_update_fw_options,
2242 .load_risc = qla2x00_load_risc,
2243 .pci_info_str = qla2x00_pci_info_str,
2244 .fw_version_str = qla2x00_fw_version_str,
2245 .intr_handler = qla2300_intr_handler,
2246 .enable_intrs = qla2x00_enable_intrs,
2247 .disable_intrs = qla2x00_disable_intrs,
2248 .abort_command = qla2x00_abort_command,
Andrew Vasquez523ec772008-04-03 13:13:24 -07002249 .target_reset = qla2x00_abort_target,
2250 .lun_reset = qla2x00_lun_reset,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002251 .fabric_login = qla2x00_login_fabric,
2252 .fabric_logout = qla2x00_fabric_logout,
2253 .calc_req_entries = qla2x00_calc_iocbs_32,
2254 .build_iocbs = qla2x00_build_scsi_iocbs_32,
2255 .prep_ms_iocb = qla2x00_prep_ms_iocb,
2256 .prep_ms_fdmi_iocb = qla2x00_prep_ms_fdmi_iocb,
2257 .read_nvram = qla2x00_read_nvram_data,
2258 .write_nvram = qla2x00_write_nvram_data,
2259 .fw_dump = qla2300_fw_dump,
2260 .beacon_on = qla2x00_beacon_on,
2261 .beacon_off = qla2x00_beacon_off,
2262 .beacon_blink = qla2x00_beacon_blink,
2263 .read_optrom = qla2x00_read_optrom_data,
2264 .write_optrom = qla2x00_write_optrom_data,
2265 .get_flash_version = qla2x00_get_flash_version,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002266 .start_scsi = qla2x00_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002267 .start_scsi_mq = NULL,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002268 .abort_isp = qla2x00_abort_isp,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002269 .iospace_config = qla2x00_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002270 .initialize_adapter = qla2x00_initialize_adapter,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002271};
2272
2273static struct isp_operations qla24xx_isp_ops = {
2274 .pci_config = qla24xx_pci_config,
2275 .reset_chip = qla24xx_reset_chip,
2276 .chip_diag = qla24xx_chip_diag,
2277 .config_rings = qla24xx_config_rings,
2278 .reset_adapter = qla24xx_reset_adapter,
2279 .nvram_config = qla24xx_nvram_config,
2280 .update_fw_options = qla24xx_update_fw_options,
2281 .load_risc = qla24xx_load_risc,
2282 .pci_info_str = qla24xx_pci_info_str,
2283 .fw_version_str = qla24xx_fw_version_str,
2284 .intr_handler = qla24xx_intr_handler,
2285 .enable_intrs = qla24xx_enable_intrs,
2286 .disable_intrs = qla24xx_disable_intrs,
2287 .abort_command = qla24xx_abort_command,
Andrew Vasquez523ec772008-04-03 13:13:24 -07002288 .target_reset = qla24xx_abort_target,
2289 .lun_reset = qla24xx_lun_reset,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002290 .fabric_login = qla24xx_login_fabric,
2291 .fabric_logout = qla24xx_fabric_logout,
2292 .calc_req_entries = NULL,
2293 .build_iocbs = NULL,
2294 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2295 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2296 .read_nvram = qla24xx_read_nvram_data,
2297 .write_nvram = qla24xx_write_nvram_data,
2298 .fw_dump = qla24xx_fw_dump,
2299 .beacon_on = qla24xx_beacon_on,
2300 .beacon_off = qla24xx_beacon_off,
2301 .beacon_blink = qla24xx_beacon_blink,
2302 .read_optrom = qla24xx_read_optrom_data,
2303 .write_optrom = qla24xx_write_optrom_data,
2304 .get_flash_version = qla24xx_get_flash_version,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002305 .start_scsi = qla24xx_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002306 .start_scsi_mq = NULL,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002307 .abort_isp = qla2x00_abort_isp,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002308 .iospace_config = qla2x00_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002309 .initialize_adapter = qla2x00_initialize_adapter,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002310};
2311
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002312static struct isp_operations qla25xx_isp_ops = {
2313 .pci_config = qla25xx_pci_config,
2314 .reset_chip = qla24xx_reset_chip,
2315 .chip_diag = qla24xx_chip_diag,
2316 .config_rings = qla24xx_config_rings,
2317 .reset_adapter = qla24xx_reset_adapter,
2318 .nvram_config = qla24xx_nvram_config,
2319 .update_fw_options = qla24xx_update_fw_options,
2320 .load_risc = qla24xx_load_risc,
2321 .pci_info_str = qla24xx_pci_info_str,
2322 .fw_version_str = qla24xx_fw_version_str,
2323 .intr_handler = qla24xx_intr_handler,
2324 .enable_intrs = qla24xx_enable_intrs,
2325 .disable_intrs = qla24xx_disable_intrs,
2326 .abort_command = qla24xx_abort_command,
Andrew Vasquez523ec772008-04-03 13:13:24 -07002327 .target_reset = qla24xx_abort_target,
2328 .lun_reset = qla24xx_lun_reset,
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002329 .fabric_login = qla24xx_login_fabric,
2330 .fabric_logout = qla24xx_fabric_logout,
2331 .calc_req_entries = NULL,
2332 .build_iocbs = NULL,
2333 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2334 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2335 .read_nvram = qla25xx_read_nvram_data,
2336 .write_nvram = qla25xx_write_nvram_data,
2337 .fw_dump = qla25xx_fw_dump,
2338 .beacon_on = qla24xx_beacon_on,
2339 .beacon_off = qla24xx_beacon_off,
2340 .beacon_blink = qla24xx_beacon_blink,
Andrew Vasquez338c9162007-09-20 14:07:33 -07002341 .read_optrom = qla25xx_read_optrom_data,
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002342 .write_optrom = qla24xx_write_optrom_data,
2343 .get_flash_version = qla24xx_get_flash_version,
Arun Easibad75002010-05-04 15:01:30 -07002344 .start_scsi = qla24xx_dif_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002345 .start_scsi_mq = qla2xxx_dif_start_scsi_mq,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002346 .abort_isp = qla2x00_abort_isp,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002347 .iospace_config = qla2x00_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002348 .initialize_adapter = qla2x00_initialize_adapter,
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002349};
2350
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002351static struct isp_operations qla81xx_isp_ops = {
2352 .pci_config = qla25xx_pci_config,
2353 .reset_chip = qla24xx_reset_chip,
2354 .chip_diag = qla24xx_chip_diag,
2355 .config_rings = qla24xx_config_rings,
2356 .reset_adapter = qla24xx_reset_adapter,
2357 .nvram_config = qla81xx_nvram_config,
Giridhar Malavali37efd512020-02-26 14:40:07 -08002358 .update_fw_options = qla24xx_update_fw_options,
Andrew Vasquezeaac30b2009-01-22 09:45:32 -08002359 .load_risc = qla81xx_load_risc,
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002360 .pci_info_str = qla24xx_pci_info_str,
2361 .fw_version_str = qla24xx_fw_version_str,
2362 .intr_handler = qla24xx_intr_handler,
2363 .enable_intrs = qla24xx_enable_intrs,
2364 .disable_intrs = qla24xx_disable_intrs,
2365 .abort_command = qla24xx_abort_command,
2366 .target_reset = qla24xx_abort_target,
2367 .lun_reset = qla24xx_lun_reset,
2368 .fabric_login = qla24xx_login_fabric,
2369 .fabric_logout = qla24xx_fabric_logout,
2370 .calc_req_entries = NULL,
2371 .build_iocbs = NULL,
2372 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2373 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
Andrew Vasquez3d79038f2009-03-24 09:08:14 -07002374 .read_nvram = NULL,
2375 .write_nvram = NULL,
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002376 .fw_dump = qla81xx_fw_dump,
2377 .beacon_on = qla24xx_beacon_on,
2378 .beacon_off = qla24xx_beacon_off,
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002379 .beacon_blink = qla83xx_beacon_blink,
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002380 .read_optrom = qla25xx_read_optrom_data,
2381 .write_optrom = qla24xx_write_optrom_data,
2382 .get_flash_version = qla24xx_get_flash_version,
Arun Easiba77ef52010-05-28 15:08:27 -07002383 .start_scsi = qla24xx_dif_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002384 .start_scsi_mq = qla2xxx_dif_start_scsi_mq,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002385 .abort_isp = qla2x00_abort_isp,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002386 .iospace_config = qla2x00_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002387 .initialize_adapter = qla2x00_initialize_adapter,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002388};
2389
2390static struct isp_operations qla82xx_isp_ops = {
2391 .pci_config = qla82xx_pci_config,
2392 .reset_chip = qla82xx_reset_chip,
2393 .chip_diag = qla24xx_chip_diag,
2394 .config_rings = qla82xx_config_rings,
2395 .reset_adapter = qla24xx_reset_adapter,
2396 .nvram_config = qla81xx_nvram_config,
2397 .update_fw_options = qla24xx_update_fw_options,
2398 .load_risc = qla82xx_load_risc,
Atul Deshmukh9d55ca62012-08-22 14:21:14 -04002399 .pci_info_str = qla24xx_pci_info_str,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002400 .fw_version_str = qla24xx_fw_version_str,
2401 .intr_handler = qla82xx_intr_handler,
2402 .enable_intrs = qla82xx_enable_intrs,
2403 .disable_intrs = qla82xx_disable_intrs,
2404 .abort_command = qla24xx_abort_command,
2405 .target_reset = qla24xx_abort_target,
2406 .lun_reset = qla24xx_lun_reset,
2407 .fabric_login = qla24xx_login_fabric,
2408 .fabric_logout = qla24xx_fabric_logout,
2409 .calc_req_entries = NULL,
2410 .build_iocbs = NULL,
2411 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2412 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2413 .read_nvram = qla24xx_read_nvram_data,
2414 .write_nvram = qla24xx_write_nvram_data,
Chad Dupuisa1b23c52014-02-26 04:15:12 -05002415 .fw_dump = qla82xx_fw_dump,
Saurav Kashyap999916d2011-08-16 11:31:45 -07002416 .beacon_on = qla82xx_beacon_on,
2417 .beacon_off = qla82xx_beacon_off,
2418 .beacon_blink = NULL,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002419 .read_optrom = qla82xx_read_optrom_data,
2420 .write_optrom = qla82xx_write_optrom_data,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002421 .get_flash_version = qla82xx_get_flash_version,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002422 .start_scsi = qla82xx_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002423 .start_scsi_mq = NULL,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002424 .abort_isp = qla82xx_abort_isp,
Giridhar Malavali706f4572011-11-18 09:03:16 -08002425 .iospace_config = qla82xx_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002426 .initialize_adapter = qla2x00_initialize_adapter,
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002427};
2428
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002429static struct isp_operations qla8044_isp_ops = {
2430 .pci_config = qla82xx_pci_config,
2431 .reset_chip = qla82xx_reset_chip,
2432 .chip_diag = qla24xx_chip_diag,
2433 .config_rings = qla82xx_config_rings,
2434 .reset_adapter = qla24xx_reset_adapter,
2435 .nvram_config = qla81xx_nvram_config,
2436 .update_fw_options = qla24xx_update_fw_options,
2437 .load_risc = qla82xx_load_risc,
2438 .pci_info_str = qla24xx_pci_info_str,
2439 .fw_version_str = qla24xx_fw_version_str,
2440 .intr_handler = qla8044_intr_handler,
2441 .enable_intrs = qla82xx_enable_intrs,
2442 .disable_intrs = qla82xx_disable_intrs,
2443 .abort_command = qla24xx_abort_command,
2444 .target_reset = qla24xx_abort_target,
2445 .lun_reset = qla24xx_lun_reset,
2446 .fabric_login = qla24xx_login_fabric,
2447 .fabric_logout = qla24xx_fabric_logout,
2448 .calc_req_entries = NULL,
2449 .build_iocbs = NULL,
2450 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2451 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2452 .read_nvram = NULL,
2453 .write_nvram = NULL,
Chad Dupuisa1b23c52014-02-26 04:15:12 -05002454 .fw_dump = qla8044_fw_dump,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002455 .beacon_on = qla82xx_beacon_on,
2456 .beacon_off = qla82xx_beacon_off,
2457 .beacon_blink = NULL,
Saurav Kashyap888e6392014-02-26 04:15:13 -05002458 .read_optrom = qla8044_read_optrom_data,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002459 .write_optrom = qla8044_write_optrom_data,
2460 .get_flash_version = qla82xx_get_flash_version,
2461 .start_scsi = qla82xx_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002462 .start_scsi_mq = NULL,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002463 .abort_isp = qla8044_abort_isp,
2464 .iospace_config = qla82xx_iospace_config,
2465 .initialize_adapter = qla2x00_initialize_adapter,
2466};
2467
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002468static struct isp_operations qla83xx_isp_ops = {
2469 .pci_config = qla25xx_pci_config,
2470 .reset_chip = qla24xx_reset_chip,
2471 .chip_diag = qla24xx_chip_diag,
2472 .config_rings = qla24xx_config_rings,
2473 .reset_adapter = qla24xx_reset_adapter,
2474 .nvram_config = qla81xx_nvram_config,
Giridhar Malavali37efd512020-02-26 14:40:07 -08002475 .update_fw_options = qla24xx_update_fw_options,
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002476 .load_risc = qla81xx_load_risc,
2477 .pci_info_str = qla24xx_pci_info_str,
2478 .fw_version_str = qla24xx_fw_version_str,
2479 .intr_handler = qla24xx_intr_handler,
2480 .enable_intrs = qla24xx_enable_intrs,
2481 .disable_intrs = qla24xx_disable_intrs,
2482 .abort_command = qla24xx_abort_command,
2483 .target_reset = qla24xx_abort_target,
2484 .lun_reset = qla24xx_lun_reset,
2485 .fabric_login = qla24xx_login_fabric,
2486 .fabric_logout = qla24xx_fabric_logout,
2487 .calc_req_entries = NULL,
2488 .build_iocbs = NULL,
2489 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2490 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2491 .read_nvram = NULL,
2492 .write_nvram = NULL,
2493 .fw_dump = qla83xx_fw_dump,
2494 .beacon_on = qla24xx_beacon_on,
2495 .beacon_off = qla24xx_beacon_off,
2496 .beacon_blink = qla83xx_beacon_blink,
2497 .read_optrom = qla25xx_read_optrom_data,
2498 .write_optrom = qla24xx_write_optrom_data,
2499 .get_flash_version = qla24xx_get_flash_version,
2500 .start_scsi = qla24xx_dif_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002501 .start_scsi_mq = qla2xxx_dif_start_scsi_mq,
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002502 .abort_isp = qla2x00_abort_isp,
2503 .iospace_config = qla83xx_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002504 .initialize_adapter = qla2x00_initialize_adapter,
2505};
2506
2507static struct isp_operations qlafx00_isp_ops = {
2508 .pci_config = qlafx00_pci_config,
2509 .reset_chip = qlafx00_soft_reset,
2510 .chip_diag = qlafx00_chip_diag,
2511 .config_rings = qlafx00_config_rings,
2512 .reset_adapter = qlafx00_soft_reset,
2513 .nvram_config = NULL,
2514 .update_fw_options = NULL,
2515 .load_risc = NULL,
2516 .pci_info_str = qlafx00_pci_info_str,
2517 .fw_version_str = qlafx00_fw_version_str,
2518 .intr_handler = qlafx00_intr_handler,
2519 .enable_intrs = qlafx00_enable_intrs,
2520 .disable_intrs = qlafx00_disable_intrs,
Armen Baloyan4440e462014-02-26 04:15:18 -05002521 .abort_command = qla24xx_async_abort_command,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002522 .target_reset = qlafx00_abort_target,
2523 .lun_reset = qlafx00_lun_reset,
2524 .fabric_login = NULL,
2525 .fabric_logout = NULL,
2526 .calc_req_entries = NULL,
2527 .build_iocbs = NULL,
2528 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2529 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2530 .read_nvram = qla24xx_read_nvram_data,
2531 .write_nvram = qla24xx_write_nvram_data,
2532 .fw_dump = NULL,
2533 .beacon_on = qla24xx_beacon_on,
2534 .beacon_off = qla24xx_beacon_off,
2535 .beacon_blink = NULL,
2536 .read_optrom = qla24xx_read_optrom_data,
2537 .write_optrom = qla24xx_write_optrom_data,
2538 .get_flash_version = qla24xx_get_flash_version,
2539 .start_scsi = qlafx00_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002540 .start_scsi_mq = NULL,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002541 .abort_isp = qlafx00_abort_isp,
2542 .iospace_config = qlafx00_iospace_config,
2543 .initialize_adapter = qlafx00_initialize_adapter,
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002544};
2545
Chad Dupuisf73cb692014-02-26 04:15:06 -05002546static struct isp_operations qla27xx_isp_ops = {
2547 .pci_config = qla25xx_pci_config,
2548 .reset_chip = qla24xx_reset_chip,
2549 .chip_diag = qla24xx_chip_diag,
2550 .config_rings = qla24xx_config_rings,
2551 .reset_adapter = qla24xx_reset_adapter,
2552 .nvram_config = qla81xx_nvram_config,
Andrew Vasqueza36f1442019-07-26 09:07:37 -07002553 .update_fw_options = qla24xx_update_fw_options,
Chad Dupuisf73cb692014-02-26 04:15:06 -05002554 .load_risc = qla81xx_load_risc,
2555 .pci_info_str = qla24xx_pci_info_str,
2556 .fw_version_str = qla24xx_fw_version_str,
2557 .intr_handler = qla24xx_intr_handler,
2558 .enable_intrs = qla24xx_enable_intrs,
2559 .disable_intrs = qla24xx_disable_intrs,
2560 .abort_command = qla24xx_abort_command,
2561 .target_reset = qla24xx_abort_target,
2562 .lun_reset = qla24xx_lun_reset,
2563 .fabric_login = qla24xx_login_fabric,
2564 .fabric_logout = qla24xx_fabric_logout,
2565 .calc_req_entries = NULL,
2566 .build_iocbs = NULL,
2567 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2568 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2569 .read_nvram = NULL,
2570 .write_nvram = NULL,
2571 .fw_dump = qla27xx_fwdump,
Arun Easicbb01c22020-03-31 03:40:13 -07002572 .mpi_fw_dump = qla27xx_mpi_fwdump,
Chad Dupuisf73cb692014-02-26 04:15:06 -05002573 .beacon_on = qla24xx_beacon_on,
2574 .beacon_off = qla24xx_beacon_off,
2575 .beacon_blink = qla83xx_beacon_blink,
2576 .read_optrom = qla25xx_read_optrom_data,
2577 .write_optrom = qla24xx_write_optrom_data,
2578 .get_flash_version = qla24xx_get_flash_version,
2579 .start_scsi = qla24xx_dif_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002580 .start_scsi_mq = qla2xxx_dif_start_scsi_mq,
Chad Dupuisf73cb692014-02-26 04:15:06 -05002581 .abort_isp = qla2x00_abort_isp,
2582 .iospace_config = qla83xx_iospace_config,
2583 .initialize_adapter = qla2x00_initialize_adapter,
2584};
2585
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002586static inline void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002587qla2x00_set_isp_flags(struct qla_hw_data *ha)
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002588{
2589 ha->device_type = DT_EXTENDED_IDS;
2590 switch (ha->pdev->device) {
2591 case PCI_DEVICE_ID_QLOGIC_ISP2100:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002592 ha->isp_type |= DT_ISP2100;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002593 ha->device_type &= ~DT_EXTENDED_IDS;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002594 ha->fw_srisc_address = RISC_START_ADDRESS_2100;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002595 break;
2596 case PCI_DEVICE_ID_QLOGIC_ISP2200:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002597 ha->isp_type |= DT_ISP2200;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002598 ha->device_type &= ~DT_EXTENDED_IDS;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002599 ha->fw_srisc_address = RISC_START_ADDRESS_2100;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002600 break;
2601 case PCI_DEVICE_ID_QLOGIC_ISP2300:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002602 ha->isp_type |= DT_ISP2300;
andrew.vasquez@qlogic.com4a59f712006-03-09 14:27:39 -08002603 ha->device_type |= DT_ZIO_SUPPORTED;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002604 ha->fw_srisc_address = RISC_START_ADDRESS_2300;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002605 break;
2606 case PCI_DEVICE_ID_QLOGIC_ISP2312:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002607 ha->isp_type |= DT_ISP2312;
andrew.vasquez@qlogic.com4a59f712006-03-09 14:27:39 -08002608 ha->device_type |= DT_ZIO_SUPPORTED;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002609 ha->fw_srisc_address = RISC_START_ADDRESS_2300;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002610 break;
2611 case PCI_DEVICE_ID_QLOGIC_ISP2322:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002612 ha->isp_type |= DT_ISP2322;
andrew.vasquez@qlogic.com4a59f712006-03-09 14:27:39 -08002613 ha->device_type |= DT_ZIO_SUPPORTED;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002614 if (ha->pdev->subsystem_vendor == 0x1028 &&
2615 ha->pdev->subsystem_device == 0x0170)
2616 ha->device_type |= DT_OEM_001;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002617 ha->fw_srisc_address = RISC_START_ADDRESS_2300;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002618 break;
2619 case PCI_DEVICE_ID_QLOGIC_ISP6312:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002620 ha->isp_type |= DT_ISP6312;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002621 ha->fw_srisc_address = RISC_START_ADDRESS_2300;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002622 break;
2623 case PCI_DEVICE_ID_QLOGIC_ISP6322:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002624 ha->isp_type |= DT_ISP6322;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002625 ha->fw_srisc_address = RISC_START_ADDRESS_2300;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002626 break;
2627 case PCI_DEVICE_ID_QLOGIC_ISP2422:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002628 ha->isp_type |= DT_ISP2422;
andrew.vasquez@qlogic.com4a59f712006-03-09 14:27:39 -08002629 ha->device_type |= DT_ZIO_SUPPORTED;
Andrew Vasqueze4289242007-07-19 15:05:56 -07002630 ha->device_type |= DT_FWI2;
Andrew Vasquezc76f2c02007-07-19 15:05:57 -07002631 ha->device_type |= DT_IIDMA;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002632 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002633 break;
2634 case PCI_DEVICE_ID_QLOGIC_ISP2432:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002635 ha->isp_type |= DT_ISP2432;
andrew.vasquez@qlogic.com4a59f712006-03-09 14:27:39 -08002636 ha->device_type |= DT_ZIO_SUPPORTED;
Andrew Vasqueze4289242007-07-19 15:05:56 -07002637 ha->device_type |= DT_FWI2;
Andrew Vasquezc76f2c02007-07-19 15:05:57 -07002638 ha->device_type |= DT_IIDMA;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002639 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002640 break;
Harihara Kadayam4d4df192008-04-03 13:13:26 -07002641 case PCI_DEVICE_ID_QLOGIC_ISP8432:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002642 ha->isp_type |= DT_ISP8432;
Harihara Kadayam4d4df192008-04-03 13:13:26 -07002643 ha->device_type |= DT_ZIO_SUPPORTED;
2644 ha->device_type |= DT_FWI2;
2645 ha->device_type |= DT_IIDMA;
2646 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2647 break;
andrew.vasquez@qlogic.com044cc6c2006-03-09 14:27:13 -08002648 case PCI_DEVICE_ID_QLOGIC_ISP5422:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002649 ha->isp_type |= DT_ISP5422;
Andrew Vasqueze4289242007-07-19 15:05:56 -07002650 ha->device_type |= DT_FWI2;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002651 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002652 break;
andrew.vasquez@qlogic.com044cc6c2006-03-09 14:27:13 -08002653 case PCI_DEVICE_ID_QLOGIC_ISP5432:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002654 ha->isp_type |= DT_ISP5432;
Andrew Vasqueze4289242007-07-19 15:05:56 -07002655 ha->device_type |= DT_FWI2;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002656 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002657 break;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002658 case PCI_DEVICE_ID_QLOGIC_ISP2532:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002659 ha->isp_type |= DT_ISP2532;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002660 ha->device_type |= DT_ZIO_SUPPORTED;
2661 ha->device_type |= DT_FWI2;
2662 ha->device_type |= DT_IIDMA;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002663 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2664 break;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002665 case PCI_DEVICE_ID_QLOGIC_ISP8001:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002666 ha->isp_type |= DT_ISP8001;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002667 ha->device_type |= DT_ZIO_SUPPORTED;
2668 ha->device_type |= DT_FWI2;
2669 ha->device_type |= DT_IIDMA;
2670 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2671 break;
Giridhar Malavalia9083012010-04-12 17:59:55 -07002672 case PCI_DEVICE_ID_QLOGIC_ISP8021:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002673 ha->isp_type |= DT_ISP8021;
Giridhar Malavalia9083012010-04-12 17:59:55 -07002674 ha->device_type |= DT_ZIO_SUPPORTED;
2675 ha->device_type |= DT_FWI2;
2676 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2677 /* Initialize 82XX ISP flags */
2678 qla82xx_init_flags(ha);
2679 break;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002680 case PCI_DEVICE_ID_QLOGIC_ISP8044:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002681 ha->isp_type |= DT_ISP8044;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002682 ha->device_type |= DT_ZIO_SUPPORTED;
2683 ha->device_type |= DT_FWI2;
2684 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2685 /* Initialize 82XX ISP flags */
2686 qla82xx_init_flags(ha);
2687 break;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002688 case PCI_DEVICE_ID_QLOGIC_ISP2031:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002689 ha->isp_type |= DT_ISP2031;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002690 ha->device_type |= DT_ZIO_SUPPORTED;
2691 ha->device_type |= DT_FWI2;
2692 ha->device_type |= DT_IIDMA;
2693 ha->device_type |= DT_T10_PI;
2694 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2695 break;
2696 case PCI_DEVICE_ID_QLOGIC_ISP8031:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002697 ha->isp_type |= DT_ISP8031;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002698 ha->device_type |= DT_ZIO_SUPPORTED;
2699 ha->device_type |= DT_FWI2;
2700 ha->device_type |= DT_IIDMA;
2701 ha->device_type |= DT_T10_PI;
2702 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2703 break;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002704 case PCI_DEVICE_ID_QLOGIC_ISPF001:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002705 ha->isp_type |= DT_ISPFX00;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002706 break;
Chad Dupuisf73cb692014-02-26 04:15:06 -05002707 case PCI_DEVICE_ID_QLOGIC_ISP2071:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002708 ha->isp_type |= DT_ISP2071;
Chad Dupuisf73cb692014-02-26 04:15:06 -05002709 ha->device_type |= DT_ZIO_SUPPORTED;
2710 ha->device_type |= DT_FWI2;
2711 ha->device_type |= DT_IIDMA;
Himanshu Madhani8ce3f572016-01-27 12:03:36 -05002712 ha->device_type |= DT_T10_PI;
Chad Dupuisf73cb692014-02-26 04:15:06 -05002713 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2714 break;
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04002715 case PCI_DEVICE_ID_QLOGIC_ISP2271:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002716 ha->isp_type |= DT_ISP2271;
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04002717 ha->device_type |= DT_ZIO_SUPPORTED;
2718 ha->device_type |= DT_FWI2;
2719 ha->device_type |= DT_IIDMA;
Himanshu Madhani8ce3f572016-01-27 12:03:36 -05002720 ha->device_type |= DT_T10_PI;
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04002721 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2722 break;
Sawan Chandak2b489922015-08-04 13:38:03 -04002723 case PCI_DEVICE_ID_QLOGIC_ISP2261:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002724 ha->isp_type |= DT_ISP2261;
Sawan Chandak2b489922015-08-04 13:38:03 -04002725 ha->device_type |= DT_ZIO_SUPPORTED;
2726 ha->device_type |= DT_FWI2;
2727 ha->device_type |= DT_IIDMA;
Himanshu Madhani8ce3f572016-01-27 12:03:36 -05002728 ha->device_type |= DT_T10_PI;
Sawan Chandak2b489922015-08-04 13:38:03 -04002729 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2730 break;
Joe Carnuccioecc89f22019-03-12 11:08:13 -07002731 case PCI_DEVICE_ID_QLOGIC_ISP2081:
2732 case PCI_DEVICE_ID_QLOGIC_ISP2089:
2733 ha->isp_type |= DT_ISP2081;
2734 ha->device_type |= DT_ZIO_SUPPORTED;
2735 ha->device_type |= DT_FWI2;
2736 ha->device_type |= DT_IIDMA;
2737 ha->device_type |= DT_T10_PI;
2738 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2739 break;
2740 case PCI_DEVICE_ID_QLOGIC_ISP2281:
2741 case PCI_DEVICE_ID_QLOGIC_ISP2289:
2742 ha->isp_type |= DT_ISP2281;
2743 ha->device_type |= DT_ZIO_SUPPORTED;
2744 ha->device_type |= DT_FWI2;
2745 ha->device_type |= DT_IIDMA;
2746 ha->device_type |= DT_T10_PI;
2747 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2748 break;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002749 }
Anirban Chakrabortye5b68a62009-04-06 22:33:50 -07002750
Giridhar Malavalia9083012010-04-12 17:59:55 -07002751 if (IS_QLA82XX(ha))
Saurav Kashyap43a9c382014-02-26 04:15:16 -05002752 ha->port_no = ha->portnum & 1;
Chad Dupuisf73cb692014-02-26 04:15:06 -05002753 else {
Giridhar Malavalia9083012010-04-12 17:59:55 -07002754 /* Get adapter physical port no from interrupt pin register. */
2755 pci_read_config_byte(ha->pdev, PCI_INTERRUPT_PIN, &ha->port_no);
Joe Carnuccioecc89f22019-03-12 11:08:13 -07002756 if (IS_QLA25XX(ha) || IS_QLA2031(ha) ||
2757 IS_QLA27XX(ha) || IS_QLA28XX(ha))
Chad Dupuisf73cb692014-02-26 04:15:06 -05002758 ha->port_no--;
2759 else
2760 ha->port_no = !(ha->port_no & 1);
2761 }
Giridhar Malavalia9083012010-04-12 17:59:55 -07002762
Saurav Kashyap7c3df132011-07-14 12:00:13 -07002763 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x000b,
Joe Perchesd8424f62011-11-18 09:03:06 -08002764 "device_type=0x%x port=%d fw_srisc_address=0x%x.\n",
Chad Dupuisf73cb692014-02-26 04:15:06 -05002765 ha->device_type, ha->port_no, ha->fw_srisc_address);
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002766}
2767
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002768static void
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002769qla2xxx_scan_start(struct Scsi_Host *shost)
2770{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002771 scsi_qla_host_t *vha = shost_priv(shost);
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002772
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07002773 if (vha->hw->flags.running_gold_fw)
2774 return;
2775
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002776 set_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags);
2777 set_bit(LOCAL_LOOP_UPDATE, &vha->dpc_flags);
2778 set_bit(RSCN_UPDATE, &vha->dpc_flags);
2779 set_bit(NPIV_CONFIG_NEEDED, &vha->dpc_flags);
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002780}
2781
2782static int
2783qla2xxx_scan_finished(struct Scsi_Host *shost, unsigned long time)
2784{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002785 scsi_qla_host_t *vha = shost_priv(shost);
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002786
Bill Kuzejaa5dd506e2016-10-21 16:45:27 -04002787 if (test_bit(UNLOADING, &vha->dpc_flags))
2788 return 1;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002789 if (!vha->host)
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002790 return 1;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002791 if (time > vha->hw->loop_reset_delay * HZ)
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002792 return 1;
2793
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002794 return atomic_read(&vha->loop_state) == LOOP_READY;
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002795}
2796
Quinn Tranec7193e2017-03-15 09:48:55 -07002797static void qla2x00_iocb_work_fn(struct work_struct *work)
2798{
2799 struct scsi_qla_host *vha = container_of(work,
2800 struct scsi_qla_host, iocb_work);
Quinn Tran9b3e0f42017-12-28 12:33:16 -08002801 struct qla_hw_data *ha = vha->hw;
2802 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
Quinn Tran0aca7782018-09-04 14:19:16 -07002803 int i = 2;
Quinn Tran9b3e0f42017-12-28 12:33:16 -08002804 unsigned long flags;
Quinn Tranec7193e2017-03-15 09:48:55 -07002805
Quinn Tran9b3e0f42017-12-28 12:33:16 -08002806 if (test_bit(UNLOADING, &base_vha->dpc_flags))
2807 return;
2808
2809 while (!list_empty(&vha->work_list) && i > 0) {
Quinn Tranec7193e2017-03-15 09:48:55 -07002810 qla2x00_do_work(vha);
Quinn Tran9b3e0f42017-12-28 12:33:16 -08002811 i--;
Quinn Tranec7193e2017-03-15 09:48:55 -07002812 }
Quinn Tran9b3e0f42017-12-28 12:33:16 -08002813
2814 spin_lock_irqsave(&vha->work_lock, flags);
2815 clear_bit(IOCB_WORK_ACTIVE, &vha->dpc_flags);
2816 spin_unlock_irqrestore(&vha->work_lock, flags);
Quinn Tranec7193e2017-03-15 09:48:55 -07002817}
2818
Linus Torvalds1da177e2005-04-16 15:20:36 -07002819/*
2820 * PCI driver interface
2821 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -08002822static int
Andrew Vasquez7ee61392006-06-23 16:11:22 -07002823qla2x00_probe_one(struct pci_dev *pdev, const struct pci_device_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002824{
Andrew Vasqueza1541d52005-06-09 17:21:28 -07002825 int ret = -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002826 struct Scsi_Host *host;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002827 scsi_qla_host_t *base_vha = NULL;
2828 struct qla_hw_data *ha;
Andrew Vasquez29856e22007-08-12 18:22:52 -07002829 char pci_info[30];
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04002830 char fw_str[30], wq_name[30];
Andrew Vasquez54333832005-11-09 15:49:04 -08002831 struct scsi_host_template *sht;
Chad Dupuis642ef982012-02-09 11:15:57 -08002832 int bars, mem_only = 0;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002833 uint16_t req_length = 0, rsp_length = 0;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002834 struct req_que *req = NULL;
2835 struct rsp_que *rsp = NULL;
Michael Hernandez56012362016-12-12 14:40:08 -08002836 int i;
Michael Hernandezd7459522016-12-12 14:40:07 -08002837
Andrew Vasquez285d0322007-10-19 15:59:17 -07002838 bars = pci_select_bars(pdev, IORESOURCE_MEM | IORESOURCE_IO);
Giridhar Malavalia5326f82009-03-24 09:07:56 -07002839 sht = &qla2xxx_driver_template;
Andrew Vasquez285d0322007-10-19 15:59:17 -07002840 if (pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2422 ||
2841 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2432 ||
Harihara Kadayam4d4df192008-04-03 13:13:26 -07002842 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8432 ||
Andrew Vasquez285d0322007-10-19 15:59:17 -07002843 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP5422 ||
2844 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP5432 ||
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002845 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2532 ||
Giridhar Malavalia9083012010-04-12 17:59:55 -07002846 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8001 ||
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002847 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8021 ||
2848 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2031 ||
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002849 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8031 ||
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002850 pdev->device == PCI_DEVICE_ID_QLOGIC_ISPF001 ||
Chad Dupuisf73cb692014-02-26 04:15:06 -05002851 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8044 ||
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04002852 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2071 ||
Sawan Chandak2b489922015-08-04 13:38:03 -04002853 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2271 ||
Joe Carnuccioecc89f22019-03-12 11:08:13 -07002854 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2261 ||
2855 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2081 ||
2856 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2281 ||
2857 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2089 ||
2858 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2289) {
Andrew Vasquez285d0322007-10-19 15:59:17 -07002859 bars = pci_select_bars(pdev, IORESOURCE_MEM);
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002860 mem_only = 1;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07002861 ql_dbg_pci(ql_dbg_init, pdev, 0x0007,
2862 "Mem only adapter.\n");
Andrew Vasquez285d0322007-10-19 15:59:17 -07002863 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07002864 ql_dbg_pci(ql_dbg_init, pdev, 0x0008,
2865 "Bars=%d.\n", bars);
Andrew Vasquez285d0322007-10-19 15:59:17 -07002866
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002867 if (mem_only) {
2868 if (pci_enable_device_mem(pdev))
Johannes Thumshirnddff7ed2017-05-23 16:50:47 +02002869 return ret;
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002870 } else {
2871 if (pci_enable_device(pdev))
Johannes Thumshirnddff7ed2017-05-23 16:50:47 +02002872 return ret;
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002873 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002874
Saurav Kashyap62e0dec52021-08-09 21:37:17 -07002875 if (is_kdump_kernel()) {
2876 ql2xmqsupport = 0;
2877 ql2xallocfwdump = 0;
2878 }
2879
Jesse Barnes09276782008-10-18 17:33:19 -07002880 /* This may fail but that's ok */
2881 pci_enable_pcie_error_reporting(pdev);
Seokmann Ju14e660e2007-09-20 14:07:36 -07002882
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002883 ha = kzalloc(sizeof(struct qla_hw_data), GFP_KERNEL);
2884 if (!ha) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07002885 ql_log_pci(ql_log_fatal, pdev, 0x0009,
2886 "Unable to allocate memory for ha.\n");
Johannes Thumshirnddff7ed2017-05-23 16:50:47 +02002887 goto disable_device;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002888 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07002889 ql_dbg_pci(ql_dbg_init, pdev, 0x000a,
2890 "Memory allocated for ha=%p.\n", ha);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002891 ha->pdev = pdev;
Quinn Tran33e79972014-09-25 06:14:55 -04002892 INIT_LIST_HEAD(&ha->tgt.q_full_list);
2893 spin_lock_init(&ha->tgt.q_full_lock);
Quinn Tran75601512015-12-17 14:57:04 -05002894 spin_lock_init(&ha->tgt.sess_lock);
Quinn Tran2f424b92015-12-17 14:57:07 -05002895 spin_lock_init(&ha->tgt.atio_lock);
2896
Quinn Trandd307062021-06-23 22:26:00 -07002897 spin_lock_init(&ha->sadb_lock);
2898 INIT_LIST_HEAD(&ha->sadb_tx_index_list);
2899 INIT_LIST_HEAD(&ha->sadb_rx_index_list);
2900
2901 spin_lock_init(&ha->sadb_fp_lock);
2902
2903 if (qla_edif_sadb_build_free_pool(ha)) {
2904 kfree(ha);
2905 goto disable_device;
2906 }
2907
Duane Grigsbydeeae7a2017-07-21 09:32:25 -07002908 atomic_set(&ha->nvme_active_aen_cnt, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002909
2910 /* Clear our data area */
Andrew Vasquez285d0322007-10-19 15:59:17 -07002911 ha->bars = bars;
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002912 ha->mem_only = mem_only;
Andrew Vasquezdf4bf0b2008-01-31 12:33:46 -08002913 spin_lock_init(&ha->hardware_lock);
Andrew Vasquez339aa702010-10-15 11:27:45 -07002914 spin_lock_init(&ha->vport_slock);
Saurav Kashyapa9b6f722012-08-22 14:21:01 -04002915 mutex_init(&ha->selflogin_lock);
Chad Dupuis7a8ab9c2014-02-26 04:14:56 -05002916 mutex_init(&ha->optrom_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002917
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002918 /* Set ISP-type information. */
2919 qla2x00_set_isp_flags(ha);
Duane Grigsbyca79cf62009-12-15 21:29:47 -08002920
2921 /* Set EEH reset type to fundamental if required by hba */
Joe Carnuccio95676112012-08-22 14:21:20 -04002922 if (IS_QLA24XX(ha) || IS_QLA25XX(ha) || IS_QLA81XX(ha) ||
Joe Carnuccioecc89f22019-03-12 11:08:13 -07002923 IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
Duane Grigsbyca79cf62009-12-15 21:29:47 -08002924 pdev->needs_freset = 1;
Duane Grigsbyca79cf62009-12-15 21:29:47 -08002925
Chad Dupuiscba1e472011-11-18 09:03:21 -08002926 ha->prev_topology = 0;
2927 ha->init_cb_size = sizeof(init_cb_t);
2928 ha->link_data_rate = PORT_SPEED_UNKNOWN;
2929 ha->optrom_size = OPTROM_SIZE_2300;
Quinn Trand1e36352017-12-28 12:33:12 -08002930 ha->max_exchg = FW_MAX_EXCHANGES_CNT;
Quinn Tranb2000802018-08-02 13:16:52 -07002931 atomic_set(&ha->num_pend_mbx_stage1, 0);
2932 atomic_set(&ha->num_pend_mbx_stage2, 0);
2933 atomic_set(&ha->num_pend_mbx_stage3, 0);
Quinn Tran8b4673b2018-09-04 14:19:14 -07002934 atomic_set(&ha->zio_threshold, DEFAULT_ZIO_THRESHOLD);
2935 ha->last_zio_threshold = DEFAULT_ZIO_THRESHOLD;
Chad Dupuiscba1e472011-11-18 09:03:21 -08002936
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002937 /* Assign ISP specific operations. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002938 if (IS_QLA2100(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08002939 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2100;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002940 ha->mbx_count = MAILBOX_REGISTER_COUNT_2100;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002941 req_length = REQUEST_ENTRY_CNT_2100;
2942 rsp_length = RESPONSE_ENTRY_CNT_2100;
2943 ha->max_loop_id = SNS_LAST_LOOP_ID_2100;
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002944 ha->gid_list_info_size = 4;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002945 ha->flash_conf_off = ~0;
2946 ha->flash_data_off = ~0;
2947 ha->nvram_conf_off = ~0;
2948 ha->nvram_data_off = ~0;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002949 ha->isp_ops = &qla2100_isp_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002950 } else if (IS_QLA2200(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08002951 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2100;
Andrew Vasquez67ddda32012-02-09 11:14:08 -08002952 ha->mbx_count = MAILBOX_REGISTER_COUNT_2200;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002953 req_length = REQUEST_ENTRY_CNT_2200;
2954 rsp_length = RESPONSE_ENTRY_CNT_2100;
2955 ha->max_loop_id = SNS_LAST_LOOP_ID_2100;
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002956 ha->gid_list_info_size = 4;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002957 ha->flash_conf_off = ~0;
2958 ha->flash_data_off = ~0;
2959 ha->nvram_conf_off = ~0;
2960 ha->nvram_data_off = ~0;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002961 ha->isp_ops = &qla2100_isp_ops;
Andrew Vasquezfca29702005-07-06 10:31:47 -07002962 } else if (IS_QLA23XX(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08002963 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2100;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002964 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002965 req_length = REQUEST_ENTRY_CNT_2200;
2966 rsp_length = RESPONSE_ENTRY_CNT_2300;
2967 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002968 ha->gid_list_info_size = 6;
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08002969 if (IS_QLA2322(ha) || IS_QLA6322(ha))
2970 ha->optrom_size = OPTROM_SIZE_2322;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002971 ha->flash_conf_off = ~0;
2972 ha->flash_data_off = ~0;
2973 ha->nvram_conf_off = ~0;
2974 ha->nvram_data_off = ~0;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002975 ha->isp_ops = &qla2300_isp_ops;
Harihara Kadayam4d4df192008-04-03 13:13:26 -07002976 } else if (IS_QLA24XX_TYPE(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08002977 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
Andrew Vasquezfca29702005-07-06 10:31:47 -07002978 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002979 req_length = REQUEST_ENTRY_CNT_24XX;
2980 rsp_length = RESPONSE_ENTRY_CNT_2300;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002981 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002982 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002983 ha->init_cb_size = sizeof(struct mid_init_cb_24xx);
Andrew Vasquezfca29702005-07-06 10:31:47 -07002984 ha->gid_list_info_size = 8;
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08002985 ha->optrom_size = OPTROM_SIZE_24XX;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002986 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA24XX;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002987 ha->isp_ops = &qla24xx_isp_ops;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002988 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF;
2989 ha->flash_data_off = FARX_ACCESS_FLASH_DATA;
2990 ha->nvram_conf_off = FARX_ACCESS_NVRAM_CONF;
2991 ha->nvram_data_off = FARX_ACCESS_NVRAM_DATA;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002992 } else if (IS_QLA25XX(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08002993 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002994 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002995 req_length = REQUEST_ENTRY_CNT_24XX;
2996 rsp_length = RESPONSE_ENTRY_CNT_2300;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002997 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002998 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002999 ha->init_cb_size = sizeof(struct mid_init_cb_24xx);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07003000 ha->gid_list_info_size = 8;
3001 ha->optrom_size = OPTROM_SIZE_25XX;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003002 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07003003 ha->isp_ops = &qla25xx_isp_ops;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003004 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF;
3005 ha->flash_data_off = FARX_ACCESS_FLASH_DATA;
3006 ha->nvram_conf_off = FARX_ACCESS_NVRAM_CONF;
3007 ha->nvram_data_off = FARX_ACCESS_NVRAM_DATA;
3008 } else if (IS_QLA81XX(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08003009 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003010 ha->mbx_count = MAILBOX_REGISTER_COUNT;
3011 req_length = REQUEST_ENTRY_CNT_24XX;
3012 rsp_length = RESPONSE_ENTRY_CNT_2300;
Arun Easiaa230bc2013-01-30 03:34:39 -05003013 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003014 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
3015 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
3016 ha->gid_list_info_size = 8;
3017 ha->optrom_size = OPTROM_SIZE_81XX;
Anirban Chakraborty40859ae2009-06-03 09:55:16 -07003018 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003019 ha->isp_ops = &qla81xx_isp_ops;
3020 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF_81XX;
3021 ha->flash_data_off = FARX_ACCESS_FLASH_DATA_81XX;
3022 ha->nvram_conf_off = ~0;
3023 ha->nvram_data_off = ~0;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003024 } else if (IS_QLA82XX(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08003025 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003026 ha->mbx_count = MAILBOX_REGISTER_COUNT;
3027 req_length = REQUEST_ENTRY_CNT_82XX;
3028 rsp_length = RESPONSE_ENTRY_CNT_82XX;
3029 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
3030 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
3031 ha->gid_list_info_size = 8;
3032 ha->optrom_size = OPTROM_SIZE_82XX;
Andrew Vasquez087c6212010-11-23 16:52:48 -08003033 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003034 ha->isp_ops = &qla82xx_isp_ops;
3035 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF;
3036 ha->flash_data_off = FARX_ACCESS_FLASH_DATA;
3037 ha->nvram_conf_off = FARX_ACCESS_NVRAM_CONF;
3038 ha->nvram_data_off = FARX_ACCESS_NVRAM_DATA;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003039 } else if (IS_QLA8044(ha)) {
3040 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
3041 ha->mbx_count = MAILBOX_REGISTER_COUNT;
3042 req_length = REQUEST_ENTRY_CNT_82XX;
3043 rsp_length = RESPONSE_ENTRY_CNT_82XX;
3044 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
3045 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
3046 ha->gid_list_info_size = 8;
3047 ha->optrom_size = OPTROM_SIZE_83XX;
3048 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
3049 ha->isp_ops = &qla8044_isp_ops;
3050 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF;
3051 ha->flash_data_off = FARX_ACCESS_FLASH_DATA;
3052 ha->nvram_conf_off = FARX_ACCESS_NVRAM_CONF;
3053 ha->nvram_data_off = FARX_ACCESS_NVRAM_DATA;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003054 } else if (IS_QLA83XX(ha)) {
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003055 ha->portnum = PCI_FUNC(ha->pdev->devfn);
Chad Dupuis642ef982012-02-09 11:15:57 -08003056 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003057 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Saurav Kashyapf2ea6532014-09-25 06:14:54 -04003058 req_length = REQUEST_ENTRY_CNT_83XX;
Quinn Trane7b42e32015-12-17 14:57:09 -05003059 rsp_length = RESPONSE_ENTRY_CNT_83XX;
Arun Easib8aa4bd2013-01-30 03:34:40 -05003060 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003061 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
3062 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
3063 ha->gid_list_info_size = 8;
3064 ha->optrom_size = OPTROM_SIZE_83XX;
3065 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
3066 ha->isp_ops = &qla83xx_isp_ops;
3067 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF_81XX;
3068 ha->flash_data_off = FARX_ACCESS_FLASH_DATA_81XX;
3069 ha->nvram_conf_off = ~0;
3070 ha->nvram_data_off = ~0;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003071 } else if (IS_QLAFX00(ha)) {
3072 ha->max_fibre_devices = MAX_FIBRE_DEVICES_FX00;
3073 ha->mbx_count = MAILBOX_REGISTER_COUNT_FX00;
3074 ha->aen_mbx_count = AEN_MAILBOX_REGISTER_COUNT_FX00;
3075 req_length = REQUEST_ENTRY_CNT_FX00;
3076 rsp_length = RESPONSE_ENTRY_CNT_FX00;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003077 ha->isp_ops = &qlafx00_isp_ops;
3078 ha->port_down_retry_count = 30; /* default value */
3079 ha->mr.fw_hbt_cnt = QLAFX00_HEARTBEAT_INTERVAL;
3080 ha->mr.fw_reset_timer_tick = QLAFX00_RESET_INTERVAL;
Armen Baloyan71e56002013-08-27 01:37:38 -04003081 ha->mr.fw_critemp_timer_tick = QLAFX00_CRITEMP_INTERVAL;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003082 ha->mr.fw_hbt_en = 1;
Armen Baloyane8f5e952013-10-30 03:38:17 -04003083 ha->mr.host_info_resend = false;
3084 ha->mr.hinfo_resend_timer_tick = QLAFX00_HINFO_RESEND_INTERVAL;
Chad Dupuisf73cb692014-02-26 04:15:06 -05003085 } else if (IS_QLA27XX(ha)) {
3086 ha->portnum = PCI_FUNC(ha->pdev->devfn);
3087 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
3088 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Quinn Trane7b42e32015-12-17 14:57:09 -05003089 req_length = REQUEST_ENTRY_CNT_83XX;
3090 rsp_length = RESPONSE_ENTRY_CNT_83XX;
Himanshu Madhanib20f02e2015-06-10 11:05:18 -04003091 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
Chad Dupuisf73cb692014-02-26 04:15:06 -05003092 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
3093 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
3094 ha->gid_list_info_size = 8;
3095 ha->optrom_size = OPTROM_SIZE_83XX;
3096 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
3097 ha->isp_ops = &qla27xx_isp_ops;
3098 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF_81XX;
3099 ha->flash_data_off = FARX_ACCESS_FLASH_DATA_81XX;
3100 ha->nvram_conf_off = ~0;
3101 ha->nvram_data_off = ~0;
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003102 } else if (IS_QLA28XX(ha)) {
3103 ha->portnum = PCI_FUNC(ha->pdev->devfn);
3104 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
3105 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Quinn Tranade660d2021-08-09 21:37:09 -07003106 req_length = REQUEST_ENTRY_CNT_83XX;
3107 rsp_length = RESPONSE_ENTRY_CNT_83XX;
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003108 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
3109 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
3110 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
3111 ha->gid_list_info_size = 8;
3112 ha->optrom_size = OPTROM_SIZE_28XX;
3113 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
3114 ha->isp_ops = &qla27xx_isp_ops;
3115 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF_28XX;
3116 ha->flash_data_off = FARX_ACCESS_FLASH_DATA_28XX;
3117 ha->nvram_conf_off = ~0;
3118 ha->nvram_data_off = ~0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003119 }
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003120
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003121 ql_dbg_pci(ql_dbg_init, pdev, 0x001e,
3122 "mbx_count=%d, req_length=%d, "
3123 "rsp_length=%d, max_loop_id=%d, init_cb_size=%d, "
Chad Dupuis642ef982012-02-09 11:15:57 -08003124 "gid_list_info_size=%d, optrom_size=%d, nvram_npiv_size=%d, "
3125 "max_fibre_devices=%d.\n",
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003126 ha->mbx_count, req_length, rsp_length, ha->max_loop_id,
3127 ha->init_cb_size, ha->gid_list_info_size, ha->optrom_size,
Chad Dupuis642ef982012-02-09 11:15:57 -08003128 ha->nvram_npiv_size, ha->max_fibre_devices);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003129 ql_dbg_pci(ql_dbg_init, pdev, 0x001f,
3130 "isp_ops=%p, flash_conf_off=%d, "
3131 "flash_data_off=%d, nvram_conf_off=%d, nvram_data_off=%d.\n",
3132 ha->isp_ops, ha->flash_conf_off, ha->flash_data_off,
3133 ha->nvram_conf_off, ha->nvram_data_off);
Giridhar Malavali706f4572011-11-18 09:03:16 -08003134
3135 /* Configure PCI I/O space */
3136 ret = ha->isp_ops->iospace_config(ha);
3137 if (ret)
Saurav Kashyap0a63ad12012-11-21 02:40:43 -05003138 goto iospace_config_failed;
Giridhar Malavali706f4572011-11-18 09:03:16 -08003139
3140 ql_log_pci(ql_log_info, pdev, 0x001d,
3141 "Found an ISP%04X irq %d iobase 0x%p.\n",
3142 pdev->device, pdev->irq, ha->iobase);
matthias@kaehlcke.net6c2f5272008-05-12 22:21:11 -07003143 mutex_init(&ha->vport_lock);
Michael Hernandezd7459522016-12-12 14:40:07 -08003144 mutex_init(&ha->mq_lock);
Marcus Barrow0b05a1f2008-01-17 09:02:13 -08003145 init_completion(&ha->mbx_cmd_comp);
3146 complete(&ha->mbx_cmd_comp);
3147 init_completion(&ha->mbx_intr_comp);
Sarang Radke23f2ebd2010-05-28 15:08:21 -07003148 init_completion(&ha->dcbx_comp);
Chad Dupuisf356bef2013-02-08 01:58:04 -05003149 init_completion(&ha->lb_portup_comp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003150
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003151 set_bit(0, (unsigned long *) ha->vp_idx_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003152
Andrew Vasquez53303c42009-01-22 09:45:37 -08003153 qla2x00_config_dma_addressing(ha);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003154 ql_dbg_pci(ql_dbg_init, pdev, 0x0020,
3155 "64 Bit addressing is %s.\n",
3156 ha->flags.enable_64bit_addressing ? "enable" :
3157 "disable");
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003158 ret = qla2x00_mem_alloc(ha, req_length, rsp_length, &req, &rsp);
Dan Carpenterb2a72ec32014-01-21 10:00:10 +03003159 if (ret) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003160 ql_log_pci(ql_log_fatal, pdev, 0x0031,
3161 "Failed to allocate memory for adapter, aborting.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003162
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003163 goto probe_hw_failed;
3164 }
3165
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003166 req->max_q_depth = MAX_Q_DEPTH;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003167 if (ql2xmaxqdepth != 0 && ql2xmaxqdepth <= 0xffffU)
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003168 req->max_q_depth = ql2xmaxqdepth;
3169
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003170
3171 base_vha = qla2x00_create_host(sht, ha);
3172 if (!base_vha) {
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003173 ret = -ENOMEM;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003174 goto probe_hw_failed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003175 }
3176
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003177 pci_set_drvdata(pdev, base_vha);
Joe Lawrence6b383972014-08-26 17:12:29 -04003178 set_bit(PFLG_DRIVER_PROBING, &base_vha->pci_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003179
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003180 host = base_vha->host;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07003181 base_vha->req = req;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003182 if (IS_QLA2XXX_MIDTYPE(ha))
Quinn Tranf6602f32018-08-02 13:16:53 -07003183 base_vha->mgmt_svr_loop_id =
3184 qla2x00_reserve_mgmt_server_loop_id(base_vha);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003185 else
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003186 base_vha->mgmt_svr_loop_id = MANAGEMENT_SERVER +
3187 base_vha->vp_idx;
Giridhar Malavali58548cb2010-09-03 15:20:56 -07003188
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003189 /* Setup fcport template structure. */
3190 ha->mr.fcport.vha = base_vha;
3191 ha->mr.fcport.port_type = FCT_UNKNOWN;
3192 ha->mr.fcport.loop_id = FC_NO_LOOP_ID;
3193 qla2x00_set_fcport_state(&ha->mr.fcport, FCS_UNCONFIGURED);
3194 ha->mr.fcport.supported_classes = FC_COS_UNSPECIFIED;
3195 ha->mr.fcport.scan_state = 1;
3196
Saurav Kashyapdbf1f532021-01-11 01:31:28 -08003197 qla2xxx_reset_stats(host, QLA2XX_HW_ERROR | QLA2XX_SHT_LNK_DWN |
3198 QLA2XX_INT_ERR | QLA2XX_CMD_TIMEOUT |
3199 QLA2XX_RESET_CMD_ERR | QLA2XX_TGT_SHT_LNK_DOWN);
3200
Giridhar Malavali58548cb2010-09-03 15:20:56 -07003201 /* Set the SG table size based on ISP type */
3202 if (!IS_FWI2_CAPABLE(ha)) {
3203 if (IS_QLA2100(ha))
3204 host->sg_tablesize = 32;
3205 } else {
3206 if (!IS_QLA82XX(ha))
3207 host->sg_tablesize = QLA_SG_ALL;
3208 }
Chad Dupuis642ef982012-02-09 11:15:57 -08003209 host->max_id = ha->max_fibre_devices;
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003210 host->cmd_per_lun = 3;
Seokmann Ju711c1d92008-07-10 16:55:51 -07003211 host->unique_id = host->host_no;
Arun Easie02587d2011-08-16 11:29:23 -07003212 if (IS_T10_PI_CAPABLE(ha) && ql2xenabledif)
Arun Easi0c470872010-07-23 15:28:38 +05003213 host->max_cmd_len = 32;
3214 else
3215 host->max_cmd_len = MAX_CMDSZ;
Andrew Vasquez75bc4192006-05-17 15:09:22 -07003216 host->max_channel = MAX_BUSES - 1;
Hannes Reinecke755f5162014-06-03 10:58:54 +02003217 /* Older HBAs support only 16-bit LUNs */
3218 if (!IS_QLAFX00(ha) && !IS_FWI2_CAPABLE(ha) &&
3219 ql2xmaxlun > 0xffff)
3220 host->max_lun = 0xffff;
3221 else
3222 host->max_lun = ql2xmaxlun;
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003223 host->transportt = qla2xxx_transport_template;
Giridhar Malavali9a069e12010-01-12 13:02:47 -08003224 sht->vendor_id = (SCSI_NL_VID_TYPE_PCI | PCI_VENDOR_ID_QLOGIC);
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003225
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003226 ql_dbg(ql_dbg_init, base_vha, 0x0033,
3227 "max_id=%d this_id=%d "
3228 "cmd_per_len=%d unique_id=%d max_cmd_len=%d max_channel=%d "
Hannes Reinecke1abf6352014-06-25 15:27:38 +02003229 "max_lun=%llu transportt=%p, vendor_id=%llu.\n", host->max_id,
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003230 host->this_id, host->cmd_per_lun, host->unique_id,
3231 host->max_cmd_len, host->max_channel, host->max_lun,
3232 host->transportt, sht->vendor_id);
3233
Himanshu Madhani1010f212017-10-16 11:26:05 -07003234 INIT_WORK(&base_vha->iocb_work, qla2x00_iocb_work_fn);
3235
Michael Hernandezd7459522016-12-12 14:40:07 -08003236 /* Set up the irqs */
3237 ret = qla2x00_request_irqs(ha, rsp);
3238 if (ret)
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -05003239 goto probe_failed;
Michael Hernandezd7459522016-12-12 14:40:07 -08003240
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003241 /* Alloc arrays of request and response ring ptrs */
Bill Kuzeja6d634062018-03-23 10:37:25 -04003242 ret = qla2x00_alloc_queues(ha, req, rsp);
3243 if (ret) {
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003244 ql_log(ql_log_fatal, base_vha, 0x003d,
3245 "Failed to allocate memory for queue pointers..."
3246 "aborting.\n");
Andrew Vasquez26a77792019-07-26 09:07:35 -07003247 ret = -ENODEV;
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -05003248 goto probe_failed;
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003249 }
3250
Jens Axboef664a3c2018-11-01 16:36:27 -06003251 if (ha->mqenable) {
Michael Hernandez56012362016-12-12 14:40:08 -08003252 /* number of hardware queues supported by blk/scsi-mq*/
3253 host->nr_hw_queues = ha->max_qpairs;
3254
3255 ql_dbg(ql_dbg_init, base_vha, 0x0192,
3256 "blk/scsi-mq enabled, HW queues = %d.\n", host->nr_hw_queues);
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -07003257 } else {
3258 if (ql2xnvmeenable) {
3259 host->nr_hw_queues = ha->max_qpairs;
3260 ql_dbg(ql_dbg_init, base_vha, 0x0194,
3261 "FC-NVMe support is enabled, HW queues=%d\n",
3262 host->nr_hw_queues);
3263 } else {
3264 ql_dbg(ql_dbg_init, base_vha, 0x0193,
3265 "blk/scsi-mq disabled.\n");
3266 }
3267 }
Michael Hernandez56012362016-12-12 14:40:08 -08003268
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003269 qlt_probe_one_stage1(base_vha, ha);
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003270
Joe Carnuccio90a86fc2010-01-12 13:02:46 -08003271 pci_save_state(pdev);
3272
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003273 /* Assign back pointers */
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07003274 rsp->req = req;
3275 req->rsp = rsp;
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003276
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003277 if (IS_QLAFX00(ha)) {
3278 ha->rsp_q_map[0] = rsp;
3279 ha->req_q_map[0] = req;
3280 set_bit(0, ha->req_qid_map);
3281 set_bit(0, ha->rsp_qid_map);
3282 }
3283
Andrew Vasquez080299902009-03-24 09:07:55 -07003284 /* FWI2-capable only. */
3285 req->req_q_in = &ha->iobase->isp24.req_q_in;
3286 req->req_q_out = &ha->iobase->isp24.req_q_out;
3287 rsp->rsp_q_in = &ha->iobase->isp24.rsp_q_in;
3288 rsp->rsp_q_out = &ha->iobase->isp24.rsp_q_out;
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003289 if (ha->mqenable || IS_QLA83XX(ha) || IS_QLA27XX(ha) ||
3290 IS_QLA28XX(ha)) {
Andrew Vasquez080299902009-03-24 09:07:55 -07003291 req->req_q_in = &ha->mqiobase->isp25mq.req_q_in;
3292 req->req_q_out = &ha->mqiobase->isp25mq.req_q_out;
3293 rsp->rsp_q_in = &ha->mqiobase->isp25mq.rsp_q_in;
3294 rsp->rsp_q_out = &ha->mqiobase->isp25mq.rsp_q_out;
Anirban Chakraborty17d98632008-12-18 10:06:15 -08003295 }
3296
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003297 if (IS_QLAFX00(ha)) {
3298 req->req_q_in = &ha->iobase->ispfx00.req_q_in;
3299 req->req_q_out = &ha->iobase->ispfx00.req_q_out;
3300 rsp->rsp_q_in = &ha->iobase->ispfx00.rsp_q_in;
3301 rsp->rsp_q_out = &ha->iobase->ispfx00.rsp_q_out;
3302 }
3303
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003304 if (IS_P3P_TYPE(ha)) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07003305 req->req_q_out = &ha->iobase->isp82.req_q_out[0];
3306 rsp->rsp_q_in = &ha->iobase->isp82.rsp_q_in[0];
3307 rsp->rsp_q_out = &ha->iobase->isp82.rsp_q_out[0];
3308 }
3309
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003310 ql_dbg(ql_dbg_multiq, base_vha, 0xc009,
3311 "rsp_q_map=%p req_q_map=%p rsp->req=%p req->rsp=%p.\n",
3312 ha->rsp_q_map, ha->req_q_map, rsp->req, req->rsp);
3313 ql_dbg(ql_dbg_multiq, base_vha, 0xc00a,
3314 "req->req_q_in=%p req->req_q_out=%p "
3315 "rsp->rsp_q_in=%p rsp->rsp_q_out=%p.\n",
3316 req->req_q_in, req->req_q_out,
3317 rsp->rsp_q_in, rsp->rsp_q_out);
3318 ql_dbg(ql_dbg_init, base_vha, 0x003e,
3319 "rsp_q_map=%p req_q_map=%p rsp->req=%p req->rsp=%p.\n",
3320 ha->rsp_q_map, ha->req_q_map, rsp->req, req->rsp);
3321 ql_dbg(ql_dbg_init, base_vha, 0x003f,
3322 "req->req_q_in=%p req->req_q_out=%p rsp->rsp_q_in=%p rsp->rsp_q_out=%p.\n",
3323 req->req_q_in, req->req_q_out, rsp->rsp_q_in, rsp->rsp_q_out);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003324
Saurav Kashyap0a6f4d72020-12-02 05:23:09 -08003325 ha->wq = alloc_workqueue("qla2xxx_wq", WQ_MEM_RECLAIM, 0);
Allen Pais35a79a62019-09-18 22:06:58 +05303326 if (unlikely(!ha->wq)) {
3327 ret = -ENOMEM;
3328 goto probe_failed;
3329 }
himanshu.madhani@cavium.comd48cc672018-07-02 13:01:59 -07003330
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003331 if (ha->isp_ops->initialize_adapter(base_vha)) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003332 ql_log(ql_log_fatal, base_vha, 0x00d6,
3333 "Failed to initialize adapter - Adapter flags %x.\n",
3334 base_vha->device_flags);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003335
Giridhar Malavalia9083012010-04-12 17:59:55 -07003336 if (IS_QLA82XX(ha)) {
3337 qla82xx_idc_lock(ha);
3338 qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003339 QLA8XXX_DEV_FAILED);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003340 qla82xx_idc_unlock(ha);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003341 ql_log(ql_log_fatal, base_vha, 0x00d7,
3342 "HW State: FAILED.\n");
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003343 } else if (IS_QLA8044(ha)) {
3344 qla8044_idc_lock(ha);
3345 qla8044_wr_direct(base_vha,
3346 QLA8044_CRB_DEV_STATE_INDEX,
3347 QLA8XXX_DEV_FAILED);
3348 qla8044_idc_unlock(ha);
3349 ql_log(ql_log_fatal, base_vha, 0x0150,
3350 "HW State: FAILED.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07003351 }
3352
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003353 ret = -ENODEV;
3354 goto probe_failed;
3355 }
3356
Chad Dupuis3b1bef642014-02-26 04:15:04 -05003357 if (IS_QLAFX00(ha))
3358 host->can_queue = QLAFX00_MAX_CANQUEUE;
3359 else
3360 host->can_queue = req->num_outstanding_cmds - 10;
3361
3362 ql_dbg(ql_dbg_init, base_vha, 0x0032,
3363 "can_queue=%d, req=%p, mgmt_svr_loop_id=%d, sg_tablesize=%d.\n",
3364 host->can_queue, base_vha->req,
3365 base_vha->mgmt_svr_loop_id, host->sg_tablesize);
3366
Saurav Kashyap81928172021-09-08 09:46:15 -07003367 /* Check if FW supports MQ or not for ISP25xx */
3368 if (IS_QLA25XX(ha) && !(ha->fw_attributes & BIT_6))
3369 ha->mqenable = 0;
3370
Quinn Trane326d222017-06-13 20:47:18 -07003371 if (ha->mqenable) {
Quinn Trane326d222017-06-13 20:47:18 -07003372 bool startit = false;
Quinn Trane326d222017-06-13 20:47:18 -07003373
Jens Axboef664a3c2018-11-01 16:36:27 -06003374 if (QLA_TGT_MODE_ENABLED())
Quinn Trane326d222017-06-13 20:47:18 -07003375 startit = false;
Quinn Trane326d222017-06-13 20:47:18 -07003376
Jens Axboef664a3c2018-11-01 16:36:27 -06003377 if (ql2x_ini_mode == QLA2XXX_INI_MODE_ENABLED)
Quinn Trane326d222017-06-13 20:47:18 -07003378 startit = true;
Quinn Trane326d222017-06-13 20:47:18 -07003379
Jens Axboef664a3c2018-11-01 16:36:27 -06003380 /* Create start of day qpairs for Block MQ */
3381 for (i = 0; i < ha->max_qpairs; i++)
3382 qla2xxx_create_qpair(base_vha, 5, 0, startit);
Michael Hernandez56012362016-12-12 14:40:08 -08003383 }
Quinn Tran89c72f42020-09-03 21:51:26 -07003384 qla_init_iocb_limit(base_vha);
Anirban Chakraborty68ca9492009-04-06 22:33:41 -07003385
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07003386 if (ha->flags.running_gold_fw)
3387 goto skip_dpc;
3388
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003389 /*
3390 * Startup the kernel thread for this host adapter
3391 */
3392 ha->dpc_thread = kthread_create(qla2x00_do_dpc, ha,
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003393 "%s_dpc", base_vha->host_str);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003394 if (IS_ERR(ha->dpc_thread)) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003395 ql_log(ql_log_fatal, base_vha, 0x00ed,
3396 "Failed to start DPC thread.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003397 ret = PTR_ERR(ha->dpc_thread);
Douglas Millere2532b42017-10-20 08:17:22 -05003398 ha->dpc_thread = NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003399 goto probe_failed;
3400 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003401 ql_dbg(ql_dbg_init, base_vha, 0x00ee,
3402 "DPC thread started successfully.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003403
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003404 /*
3405 * If we're not coming up in initiator mode, we might sit for
3406 * a while without waking up the dpc thread, which leads to a
3407 * stuck process warning. So just kick the dpc once here and
3408 * let the kthread start (and go back to sleep in qla2x00_do_dpc).
3409 */
3410 qla2xxx_wake_dpc(base_vha);
3411
Chad Dupuisf3ddac12013-10-30 03:38:16 -04003412 INIT_WORK(&ha->board_disable, qla2x00_disable_board_on_pci_error);
3413
Saurav Kashyap81178772012-08-22 14:21:04 -04003414 if (IS_QLA8031(ha) || IS_MCTP_CAPABLE(ha)) {
3415 sprintf(wq_name, "qla2xxx_%lu_dpc_lp_wq", base_vha->host_no);
3416 ha->dpc_lp_wq = create_singlethread_workqueue(wq_name);
3417 INIT_WORK(&ha->idc_aen, qla83xx_service_idc_aen);
3418
3419 sprintf(wq_name, "qla2xxx_%lu_dpc_hp_wq", base_vha->host_no);
3420 ha->dpc_hp_wq = create_singlethread_workqueue(wq_name);
3421 INIT_WORK(&ha->nic_core_reset, qla83xx_nic_core_reset_work);
3422 INIT_WORK(&ha->idc_state_handler,
3423 qla83xx_idc_state_handler_work);
3424 INIT_WORK(&ha->nic_core_unrecoverable,
3425 qla83xx_nic_core_unrecoverable_work);
3426 }
3427
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07003428skip_dpc:
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003429 list_add_tail(&base_vha->list, &ha->vp_list);
3430 base_vha->host->irq = ha->pdev->irq;
3431
Linus Torvalds1da177e2005-04-16 15:20:36 -07003432 /* Initialized the timer */
Kees Cook8e5f4ba2017-09-03 13:23:32 -07003433 qla2x00_start_timer(base_vha, WATCH_INTERVAL);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003434 ql_dbg(ql_dbg_init, base_vha, 0x00ef,
3435 "Started qla2x00_timer with "
3436 "interval=%d.\n", WATCH_INTERVAL);
3437 ql_dbg(ql_dbg_init, base_vha, 0x00f0,
3438 "Detected hba at address=%p.\n",
3439 ha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003440
Arun Easie02587d2011-08-16 11:29:23 -07003441 if (IS_T10_PI_CAPABLE(ha) && ql2xenabledif) {
Arun Easibad75002010-05-04 15:01:30 -07003442 if (ha->fw_attributes & BIT_4) {
Arun Easi9e522cd2012-08-22 14:21:31 -04003443 int prot = 0, guard;
Bart Van Asschebd432bb2019-04-11 14:53:17 -07003444
Arun Easibad75002010-05-04 15:01:30 -07003445 base_vha->flags.difdix_supported = 1;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003446 ql_dbg(ql_dbg_init, base_vha, 0x00f1,
3447 "Registering for DIF/DIX type 1 and 3 protection.\n");
Arun Easi8cb20492011-08-16 11:29:22 -07003448 if (ql2xenabledif == 1)
3449 prot = SHOST_DIX_TYPE0_PROTECTION;
Martin K. Petersen7855d2b2018-12-21 09:33:44 -08003450 if (ql2xprotmask)
3451 scsi_host_set_prot(host, ql2xprotmask);
3452 else
3453 scsi_host_set_prot(host,
3454 prot | SHOST_DIF_TYPE1_PROTECTION
3455 | SHOST_DIF_TYPE2_PROTECTION
3456 | SHOST_DIF_TYPE3_PROTECTION
3457 | SHOST_DIX_TYPE1_PROTECTION
3458 | SHOST_DIX_TYPE2_PROTECTION
3459 | SHOST_DIX_TYPE3_PROTECTION);
Arun Easi9e522cd2012-08-22 14:21:31 -04003460
3461 guard = SHOST_DIX_GUARD_CRC;
3462
3463 if (IS_PI_IPGUARD_CAPABLE(ha) &&
3464 (ql2xenabledif > 1 || IS_PI_DIFB_DIX0_CAPABLE(ha)))
3465 guard |= SHOST_DIX_GUARD_IP;
3466
Martin K. Petersen7855d2b2018-12-21 09:33:44 -08003467 if (ql2xprotguard)
3468 scsi_host_set_guard(host, ql2xprotguard);
3469 else
3470 scsi_host_set_guard(host, guard);
Arun Easibad75002010-05-04 15:01:30 -07003471 } else
3472 base_vha->flags.difdix_supported = 0;
3473 }
3474
Giridhar Malavalia9083012010-04-12 17:59:55 -07003475 ha->isp_ops->enable_intrs(ha);
3476
Armen Baloyan1fe19ee2013-08-27 01:37:41 -04003477 if (IS_QLAFX00(ha)) {
3478 ret = qlafx00_fx_disc(base_vha,
3479 &base_vha->hw->mr.fcport, FXDISC_GET_CONFIG_INFO);
3480 host->sg_tablesize = (ha->mr.extended_io_enabled) ?
3481 QLA_SG_ALL : 128;
3482 }
3483
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003484 ret = scsi_add_host(host, &pdev->dev);
3485 if (ret)
3486 goto probe_failed;
3487
Michael Reed14864002009-12-02 09:11:16 -06003488 base_vha->flags.init_done = 1;
3489 base_vha->flags.online = 1;
Saurav Kashyapedaa5c72014-04-11 16:54:14 -04003490 ha->prev_minidump_failed = 0;
Michael Reed14864002009-12-02 09:11:16 -06003491
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003492 ql_dbg(ql_dbg_init, base_vha, 0x00f2,
3493 "Init done and hba is online.\n");
3494
Quinn Tran726b8542017-01-19 22:28:00 -08003495 if (qla_ini_mode_enabled(base_vha) ||
3496 qla_dual_mode_enabled(base_vha))
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003497 scsi_scan_host(host);
3498 else
3499 ql_dbg(ql_dbg_init, base_vha, 0x0122,
3500 "skipping scsi_scan_host() for non-initiator port\n");
Andrew Vasquez1e99e332006-11-22 08:24:48 -08003501
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003502 qla2x00_alloc_sysfs_attr(base_vha);
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003503
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003504 if (IS_QLAFX00(ha)) {
3505 ret = qlafx00_fx_disc(base_vha,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003506 &base_vha->hw->mr.fcport, FXDISC_GET_PORT_INFO);
3507
3508 /* Register system information */
3509 ret = qlafx00_fx_disc(base_vha,
3510 &base_vha->hw->mr.fcport, FXDISC_REG_HOST_INFO);
3511 }
3512
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003513 qla2x00_init_host_attr(base_vha);
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003514
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003515 qla2x00_dfs_setup(base_vha);
Andrew Vasquezdf613b92008-01-17 09:02:17 -08003516
Armen Baloyan03eb9122013-10-30 03:38:22 -04003517 ql_log(ql_log_info, base_vha, 0x00fb,
3518 "QLogic %s - %s.\n", ha->model_number, ha->model_desc);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003519 ql_log(ql_log_info, base_vha, 0x00fc,
3520 "ISP%04X: %s @ %s hdma%c host#=%ld fw=%s.\n",
Bart Van Asschedc6d6d32019-08-08 20:01:55 -07003521 pdev->device, ha->isp_ops->pci_info_str(base_vha, pci_info,
3522 sizeof(pci_info)),
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003523 pci_name(pdev), ha->flags.enable_64bit_addressing ? '+' : '-',
3524 base_vha->host_no,
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04003525 ha->isp_ops->fw_version_str(base_vha, fw_str, sizeof(fw_str)));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003526
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003527 qlt_add_target(ha, base_vha);
3528
Joe Lawrence6b383972014-08-26 17:12:29 -04003529 clear_bit(PFLG_DRIVER_PROBING, &base_vha->pci_flags);
Joe Carnuccioa29b3dd2016-07-06 11:14:19 -04003530
3531 if (test_bit(UNLOADING, &base_vha->dpc_flags))
3532 return -ENODEV;
3533
Linus Torvalds1da177e2005-04-16 15:20:36 -07003534 return 0;
3535
3536probe_failed:
Quinn Tran84318a92021-06-23 22:25:58 -07003537 qla_enode_stop(base_vha);
Quinn Tran7a09e8d2021-06-23 22:26:03 -07003538 qla_edb_stop(base_vha);
Bill Kuzeja26fa6562019-08-14 10:24:41 -04003539 if (base_vha->gnl.l) {
3540 dma_free_coherent(&ha->pdev->dev, base_vha->gnl.size,
3541 base_vha->gnl.l, base_vha->gnl.ldma);
3542 base_vha->gnl.l = NULL;
3543 }
3544
Andrew Vasquezb9978762009-03-24 09:08:05 -07003545 if (base_vha->timer_active)
3546 qla2x00_stop_timer(base_vha);
3547 base_vha->flags.online = 0;
3548 if (ha->dpc_thread) {
3549 struct task_struct *t = ha->dpc_thread;
3550
3551 ha->dpc_thread = NULL;
3552 kthread_stop(t);
3553 }
3554
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003555 qla2x00_free_device(base_vha);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003556 scsi_host_put(base_vha->host);
Bill Kuzeja6d634062018-03-23 10:37:25 -04003557 /*
3558 * Need to NULL out local req/rsp after
3559 * qla2x00_free_device => qla2x00_free_queues frees
3560 * what these are pointing to. Or else we'll
3561 * fall over below in qla2x00_free_req/rsp_que.
3562 */
3563 req = NULL;
3564 rsp = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003565
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003566probe_hw_failed:
himanshu.madhani@cavium.comd64d6c52018-01-15 20:46:46 -08003567 qla2x00_mem_free(ha);
3568 qla2x00_free_req_que(ha, req);
3569 qla2x00_free_rsp_que(ha, rsp);
Joe Lawrence1a2fbf12014-08-26 17:11:18 -04003570 qla2x00_clear_drv_active(ha);
3571
Saurav Kashyap0a63ad12012-11-21 02:40:43 -05003572iospace_config_failed:
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003573 if (IS_P3P_TYPE(ha)) {
Saurav Kashyap0a63ad12012-11-21 02:40:43 -05003574 if (!ha->nx_pcibase)
Chad Dupuisf73cb692014-02-26 04:15:06 -05003575 iounmap((device_reg_t *)ha->nx_pcibase);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003576 if (!ql2xdbwr)
Chad Dupuisf73cb692014-02-26 04:15:06 -05003577 iounmap((device_reg_t *)ha->nxdb_wr_ptr);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003578 } else {
3579 if (ha->iobase)
3580 iounmap(ha->iobase);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003581 if (ha->cregbase)
3582 iounmap(ha->cregbase);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003583 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003584 pci_release_selected_regions(ha->pdev, ha->bars);
3585 kfree(ha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003586
Johannes Thumshirnddff7ed2017-05-23 16:50:47 +02003587disable_device:
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003588 pci_disable_device(pdev);
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003589 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003590}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003591
Quinn Tran6997db92019-09-12 11:09:14 -07003592static void __qla_set_remove_flag(scsi_qla_host_t *base_vha)
3593{
3594 scsi_qla_host_t *vp;
3595 unsigned long flags;
3596 struct qla_hw_data *ha;
3597
3598 if (!base_vha)
3599 return;
3600
3601 ha = base_vha->hw;
3602
3603 spin_lock_irqsave(&ha->vport_slock, flags);
3604 list_for_each_entry(vp, &ha->vp_list, list)
3605 set_bit(PFLG_DRIVER_REMOVING, &vp->pci_flags);
3606
3607 /*
3608 * Indicate device removal to prevent future board_disable
3609 * and wait until any pending board_disable has completed.
3610 */
3611 set_bit(PFLG_DRIVER_REMOVING, &base_vha->pci_flags);
3612 spin_unlock_irqrestore(&ha->vport_slock, flags);
3613}
3614
Adrian Bunk4c993f72008-01-14 00:55:16 -08003615static void
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003616qla2x00_shutdown(struct pci_dev *pdev)
3617{
3618 scsi_qla_host_t *vha;
3619 struct qla_hw_data *ha;
3620
3621 vha = pci_get_drvdata(pdev);
3622 ha = vha->hw;
3623
Sawan Chandakefdb5762017-08-23 15:05:00 -07003624 ql_log(ql_log_info, vha, 0xfffa,
3625 "Adapter shutdown\n");
3626
3627 /*
3628 * Prevent future board_disable and wait
3629 * until any pending board_disable has completed.
3630 */
Quinn Tran6997db92019-09-12 11:09:14 -07003631 __qla_set_remove_flag(vha);
Sawan Chandakefdb5762017-08-23 15:05:00 -07003632 cancel_work_sync(&ha->board_disable);
3633
3634 if (!atomic_read(&pdev->enable_cnt))
3635 return;
3636
Armen Baloyan42479342013-08-27 01:37:37 -04003637 /* Notify ISPFX00 firmware */
3638 if (IS_QLAFX00(ha))
3639 qlafx00_driver_shutdown(vha, 20);
3640
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003641 /* Turn-off FCE trace */
3642 if (ha->flags.fce_enabled) {
3643 qla2x00_disable_fce_trace(vha, NULL, NULL);
3644 ha->flags.fce_enabled = 0;
3645 }
3646
3647 /* Turn-off EFT trace */
3648 if (ha->eft)
3649 qla2x00_disable_eft_trace(vha);
3650
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003651 if (IS_QLA25XX(ha) || IS_QLA2031(ha) || IS_QLA27XX(ha) ||
3652 IS_QLA28XX(ha)) {
Quinn Tran3407fc32017-12-28 12:33:11 -08003653 if (ha->flags.fw_started)
3654 qla2x00_abort_isp_cleanup(vha);
3655 } else {
3656 /* Stop currently executing firmware. */
3657 qla2x00_try_to_stop_firmware(vha);
3658 }
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003659
Nicholas Piggind3566ab2019-10-24 16:38:04 +10003660 /* Disable timer */
3661 if (vha->timer_active)
3662 qla2x00_stop_timer(vha);
3663
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003664 /* Turn adapter off line */
3665 vha->flags.online = 0;
3666
3667 /* turn-off interrupts on the card */
3668 if (ha->interrupts_on) {
3669 vha->flags.init_done = 0;
3670 ha->isp_ops->disable_intrs(ha);
3671 }
3672
3673 qla2x00_free_irqs(vha);
3674
3675 qla2x00_free_fw_dump(ha);
Chad Dupuis61d41f62014-09-25 05:17:02 -04003676
Chad Dupuis61d41f62014-09-25 05:17:02 -04003677 pci_disable_device(pdev);
Sawan Chandakefdb5762017-08-23 15:05:00 -07003678 ql_log(ql_log_info, vha, 0xfffe,
3679 "Adapter shutdown successfully.\n");
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003680}
3681
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003682/* Deletes all the virtual ports for a given ha */
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003683static void
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003684qla2x00_delete_all_vps(struct qla_hw_data *ha, scsi_qla_host_t *base_vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003685{
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003686 scsi_qla_host_t *vha;
Arun Easifeafb7b2010-09-03 14:57:00 -07003687 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003688
Arun Easi43ebf162011-05-10 11:18:16 -07003689 mutex_lock(&ha->vport_lock);
3690 while (ha->cur_vport_count) {
Arun Easi43ebf162011-05-10 11:18:16 -07003691 spin_lock_irqsave(&ha->vport_slock, flags);
Arun Easifeafb7b2010-09-03 14:57:00 -07003692
Arun Easi43ebf162011-05-10 11:18:16 -07003693 BUG_ON(base_vha->list.next == &ha->vp_list);
3694 /* This assumes first entry in ha->vp_list is always base vha */
3695 vha = list_first_entry(&base_vha->list, scsi_qla_host_t, list);
Bart Van Assche52c82822015-07-09 07:23:26 -07003696 scsi_host_get(vha->host);
Arun Easifeafb7b2010-09-03 14:57:00 -07003697
Arun Easi43ebf162011-05-10 11:18:16 -07003698 spin_unlock_irqrestore(&ha->vport_slock, flags);
3699 mutex_unlock(&ha->vport_lock);
Arun Easifeafb7b2010-09-03 14:57:00 -07003700
Himanshu Madhani5e6803b2018-12-10 12:36:23 -08003701 qla_nvme_delete(vha);
3702
Arun Easi43ebf162011-05-10 11:18:16 -07003703 fc_vport_terminate(vha->fc_vport);
3704 scsi_host_put(vha->host);
3705
3706 mutex_lock(&ha->vport_lock);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003707 }
Arun Easi43ebf162011-05-10 11:18:16 -07003708 mutex_unlock(&ha->vport_lock);
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003709}
Andrew Vasquezc795c1e2008-08-13 21:37:01 -07003710
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003711/* Stops all deferred work threads */
3712static void
3713qla2x00_destroy_deferred_work(struct qla_hw_data *ha)
3714{
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003715 /* Cancel all work and destroy DPC workqueues */
3716 if (ha->dpc_lp_wq) {
3717 cancel_work_sync(&ha->idc_aen);
3718 destroy_workqueue(ha->dpc_lp_wq);
3719 ha->dpc_lp_wq = NULL;
3720 }
3721
3722 if (ha->dpc_hp_wq) {
3723 cancel_work_sync(&ha->nic_core_reset);
3724 cancel_work_sync(&ha->idc_state_handler);
3725 cancel_work_sync(&ha->nic_core_unrecoverable);
3726 destroy_workqueue(ha->dpc_hp_wq);
3727 ha->dpc_hp_wq = NULL;
3728 }
3729
Andrew Vasquezb9978762009-03-24 09:08:05 -07003730 /* Kill the kernel thread for this host */
3731 if (ha->dpc_thread) {
3732 struct task_struct *t = ha->dpc_thread;
3733
3734 /*
3735 * qla2xxx_wake_dpc checks for ->dpc_thread
3736 * so we need to zero it out.
3737 */
3738 ha->dpc_thread = NULL;
3739 kthread_stop(t);
3740 }
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003741}
Andrew Vasquezb9978762009-03-24 09:08:05 -07003742
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003743static void
3744qla2x00_unmap_iobases(struct qla_hw_data *ha)
3745{
Giridhar Malavalia9083012010-04-12 17:59:55 -07003746 if (IS_QLA82XX(ha)) {
Giridhar Malavalib9637522010-05-28 15:08:15 -07003747
Chad Dupuisf73cb692014-02-26 04:15:06 -05003748 iounmap((device_reg_t *)ha->nx_pcibase);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003749 if (!ql2xdbwr)
Chad Dupuisf73cb692014-02-26 04:15:06 -05003750 iounmap((device_reg_t *)ha->nxdb_wr_ptr);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003751 } else {
3752 if (ha->iobase)
3753 iounmap(ha->iobase);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003754
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003755 if (ha->cregbase)
3756 iounmap(ha->cregbase);
3757
Giridhar Malavalia9083012010-04-12 17:59:55 -07003758 if (ha->mqiobase)
3759 iounmap(ha->mqiobase);
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003760
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003761 if ((IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha)) &&
3762 ha->msixbase)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003763 iounmap(ha->msixbase);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003764 }
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003765}
3766
3767static void
Joe Lawrencedb7157d2014-08-26 17:10:41 -04003768qla2x00_clear_drv_active(struct qla_hw_data *ha)
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003769{
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003770 if (IS_QLA8044(ha)) {
3771 qla8044_idc_lock(ha);
Saurav Kashyapc41afc92013-11-07 02:54:56 -05003772 qla8044_clear_drv_active(ha);
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003773 qla8044_idc_unlock(ha);
3774 } else if (IS_QLA82XX(ha)) {
3775 qla82xx_idc_lock(ha);
3776 qla82xx_clear_drv_active(ha);
3777 qla82xx_idc_unlock(ha);
3778 }
3779}
3780
3781static void
3782qla2x00_remove_one(struct pci_dev *pdev)
3783{
3784 scsi_qla_host_t *base_vha;
3785 struct qla_hw_data *ha;
3786
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003787 base_vha = pci_get_drvdata(pdev);
3788 ha = base_vha->hw;
Quinn Tran45235022018-07-18 14:29:53 -07003789 ql_log(ql_log_info, base_vha, 0xb079,
3790 "Removing driver\n");
Quinn Tran6997db92019-09-12 11:09:14 -07003791 __qla_set_remove_flag(base_vha);
Joe Lawrencebeb9e312014-08-26 17:12:14 -04003792 cancel_work_sync(&ha->board_disable);
3793
3794 /*
3795 * If the PCI device is disabled then there was a PCI-disconnect and
3796 * qla2x00_disable_board_on_pci_error has taken care of most of the
3797 * resources.
3798 */
3799 if (!atomic_read(&pdev->enable_cnt)) {
Quinn Tran726b8542017-01-19 22:28:00 -08003800 dma_free_coherent(&ha->pdev->dev, base_vha->gnl.size,
3801 base_vha->gnl.l, base_vha->gnl.ldma);
Bill Kuzeja26fa6562019-08-14 10:24:41 -04003802 base_vha->gnl.l = NULL;
Joe Lawrencebeb9e312014-08-26 17:12:14 -04003803 scsi_host_put(base_vha->host);
3804 kfree(ha);
3805 pci_set_drvdata(pdev, NULL);
3806 return;
3807 }
Sawan Chandak638a1a02014-04-11 16:54:38 -04003808 qla2x00_wait_for_hba_ready(base_vha);
3809
Martin Wilck856e1522020-04-21 22:46:20 +02003810 /*
3811 * if UNLOADING flag is already set, then continue unload,
3812 * where it was set first.
3813 */
3814 if (test_and_set_bit(UNLOADING, &base_vha->dpc_flags))
3815 return;
3816
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003817 if (IS_QLA25XX(ha) || IS_QLA2031(ha) || IS_QLA27XX(ha) ||
3818 IS_QLA28XX(ha)) {
Quinn Tran45235022018-07-18 14:29:53 -07003819 if (ha->flags.fw_started)
3820 qla2x00_abort_isp_cleanup(base_vha);
3821 } else if (!IS_QLAFX00(ha)) {
3822 if (IS_QLA8031(ha)) {
3823 ql_dbg(ql_dbg_p3p, base_vha, 0xb07e,
3824 "Clearing fcoe driver presence.\n");
3825 if (qla83xx_clear_drv_presence(base_vha) != QLA_SUCCESS)
3826 ql_dbg(ql_dbg_p3p, base_vha, 0xb079,
3827 "Error while clearing DRV-Presence.\n");
3828 }
3829
3830 qla2x00_try_to_stop_firmware(base_vha);
3831 }
3832
Quinn Tran2ce87cc2018-01-23 11:05:21 -08003833 qla2x00_wait_for_sess_deletion(base_vha);
3834
Duane Grigsbye84067d2017-06-21 13:48:43 -07003835 qla_nvme_delete(base_vha);
3836
Quinn Tran726b8542017-01-19 22:28:00 -08003837 dma_free_coherent(&ha->pdev->dev,
3838 base_vha->gnl.size, base_vha->gnl.l, base_vha->gnl.ldma);
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003839
Bill Kuzeja26fa6562019-08-14 10:24:41 -04003840 base_vha->gnl.l = NULL;
Quinn Tran84318a92021-06-23 22:25:58 -07003841 qla_enode_stop(base_vha);
Quinn Tran7a09e8d2021-06-23 22:26:03 -07003842 qla_edb_stop(base_vha);
Bill Kuzeja26fa6562019-08-14 10:24:41 -04003843
Quinn Trana4239942017-12-28 12:33:26 -08003844 vfree(base_vha->scan.l);
3845
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003846 if (IS_QLAFX00(ha))
3847 qlafx00_driver_shutdown(base_vha, 20);
3848
3849 qla2x00_delete_all_vps(ha, base_vha);
3850
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003851 qla2x00_dfs_remove(base_vha);
3852
3853 qla84xx_put_chip(base_vha);
3854
3855 /* Disable timer */
3856 if (base_vha->timer_active)
3857 qla2x00_stop_timer(base_vha);
3858
3859 base_vha->flags.online = 0;
3860
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05003861 /* free DMA memory */
3862 if (ha->exlogin_buf)
3863 qla2x00_free_exlogin_buffer(ha);
3864
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05003865 /* free DMA memory */
3866 if (ha->exchoffld_buf)
3867 qla2x00_free_exchoffld_buffer(ha);
3868
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003869 qla2x00_destroy_deferred_work(ha);
3870
3871 qlt_remove_target(ha, base_vha);
3872
3873 qla2x00_free_sysfs_attr(base_vha, true);
3874
3875 fc_remove_host(base_vha->host);
3876
3877 scsi_remove_host(base_vha->host);
3878
3879 qla2x00_free_device(base_vha);
3880
Joe Lawrencedb7157d2014-08-26 17:10:41 -04003881 qla2x00_clear_drv_active(ha);
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003882
Arun Easid2749ff2014-09-25 05:16:51 -04003883 scsi_host_put(base_vha->host);
3884
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003885 qla2x00_unmap_iobases(ha);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003886
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003887 pci_release_selected_regions(ha->pdev, ha->bars);
3888 kfree(ha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003889
Joe Carnuccio90a86fc2010-01-12 13:02:46 -08003890 pci_disable_pcie_error_reporting(pdev);
3891
Bernhard Walle665db932007-03-28 00:49:49 +02003892 pci_disable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003893}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003894
Joe Carnuccio576bfde2020-02-12 13:44:24 -08003895static inline void
3896qla24xx_free_purex_list(struct purex_list *list)
3897{
3898 struct list_head *item, *next;
3899 ulong flags;
3900
3901 spin_lock_irqsave(&list->lock, flags);
3902 list_for_each_safe(item, next, &list->head) {
3903 list_del(item);
3904 kfree(list_entry(item, struct purex_item, list));
3905 }
3906 spin_unlock_irqrestore(&list->lock, flags);
3907}
3908
Linus Torvalds1da177e2005-04-16 15:20:36 -07003909static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003910qla2x00_free_device(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003911{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003912 struct qla_hw_data *ha = vha->hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003913
Andrew Vasquez85880802009-12-15 21:29:46 -08003914 qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
3915
3916 /* Disable timer */
3917 if (vha->timer_active)
3918 qla2x00_stop_timer(vha);
3919
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07003920 qla25xx_delete_queues(vha);
Andrew Vasquez85880802009-12-15 21:29:46 -08003921 vha->flags.online = 0;
3922
Andrew Vasquezf6ef3b12005-08-26 19:10:20 -07003923 /* turn-off interrupts on the card */
Giridhar Malavalia9083012010-04-12 17:59:55 -07003924 if (ha->interrupts_on) {
3925 vha->flags.init_done = 0;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07003926 ha->isp_ops->disable_intrs(ha);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003927 }
Andrew Vasquezf6ef3b12005-08-26 19:10:20 -07003928
Quinn Tran093df732016-12-12 14:40:09 -08003929 qla2x00_free_fcports(vha);
3930
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003931 qla2x00_free_irqs(vha);
3932
Quinn Tran093df732016-12-12 14:40:09 -08003933 /* Flush the work queue and remove it */
3934 if (ha->wq) {
3935 flush_workqueue(ha->wq);
3936 destroy_workqueue(ha->wq);
3937 ha->wq = NULL;
3938 }
3939
Chad Dupuis88670482010-07-23 15:28:30 +05003940
Joe Carnuccio576bfde2020-02-12 13:44:24 -08003941 qla24xx_free_purex_list(&vha->purex_list);
3942
Andrew Vasquezf6ef3b12005-08-26 19:10:20 -07003943 qla2x00_mem_free(ha);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003944
Giridhar Malavali08de2842011-08-16 11:31:44 -07003945 qla82xx_md_free(vha);
3946
Quinn Trandd307062021-06-23 22:26:00 -07003947 qla_edif_sadb_release_free_pool(ha);
3948 qla_edif_sadb_release(ha);
3949
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003950 qla2x00_free_queues(ha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003951}
3952
Chad Dupuis88670482010-07-23 15:28:30 +05003953void qla2x00_free_fcports(struct scsi_qla_host *vha)
3954{
3955 fc_port_t *fcport, *tfcport;
3956
Quinn Tranffbc6472019-04-02 14:24:29 -07003957 list_for_each_entry_safe(fcport, tfcport, &vha->vp_fcports, list)
3958 qla2x00_free_fcport(fcport);
Chad Dupuis88670482010-07-23 15:28:30 +05003959}
3960
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08003961static inline void
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003962qla2x00_schedule_rport_del(struct scsi_qla_host *vha, fc_port_t *fcport)
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08003963{
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003964 int now;
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08003965
3966 if (!fcport->rport)
3967 return;
3968
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003969 if (fcport->rport) {
3970 ql_dbg(ql_dbg_disc, fcport->vha, 0x2109,
3971 "%s %8phN. rport %p roles %x\n",
3972 __func__, fcport->port_name, fcport->rport,
3973 fcport->rport->roles);
3974 fc_remote_port_delete(fcport->rport);
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003975 }
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003976 qlt_do_generation_tick(vha, &now);
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08003977}
3978
Linus Torvalds1da177e2005-04-16 15:20:36 -07003979/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003980 * qla2x00_mark_device_lost Updates fcport state when device goes offline.
3981 *
3982 * Input: ha = adapter block pointer. fcport = port structure pointer.
3983 *
3984 * Return: None.
3985 *
3986 * Context:
3987 */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003988void qla2x00_mark_device_lost(scsi_qla_host_t *vha, fc_port_t *fcport,
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003989 int do_login)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003990{
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003991 if (IS_QLAFX00(vha->hw)) {
3992 qla2x00_set_fcport_state(fcport, FCS_DEVICE_LOST);
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003993 qla2x00_schedule_rport_del(vha, fcport);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003994 return;
3995 }
3996
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003997 if (atomic_read(&fcport->state) == FCS_ONLINE &&
Joe Carnuccioc6d39e22012-05-15 14:34:20 -04003998 vha->vp_idx == fcport->vha->vp_idx) {
Chad Dupuisec426e12011-03-30 11:46:32 -07003999 qla2x00_set_fcport_state(fcport, FCS_DEVICE_LOST);
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08004000 qla2x00_schedule_rport_del(vha, fcport);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004001 }
Quinn Tran9efea842021-06-23 22:26:02 -07004002
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07004003 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004004 * We may need to retry the login, so don't change the state of the
4005 * port but do the retries.
4006 */
4007 if (atomic_read(&fcport->state) != FCS_DEVICE_DEAD)
Chad Dupuisec426e12011-03-30 11:46:32 -07004008 qla2x00_set_fcport_state(fcport, FCS_DEVICE_LOST);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004009
4010 if (!do_login)
4011 return;
4012
Arun Easia1d02852015-08-04 13:38:02 -04004013 set_bit(RELOGIN_NEEDED, &vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004014}
4015
Linus Torvalds1da177e2005-04-16 15:20:36 -07004016void
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08004017qla2x00_mark_all_devices_lost(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004018{
4019 fc_port_t *fcport;
4020
Quinn Tran83548fe2017-06-02 09:12:01 -07004021 ql_dbg(ql_dbg_disc, vha, 0x20f1,
4022 "Mark all dev lost\n");
Quinn Tran726b8542017-01-19 22:28:00 -08004023
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004024 list_for_each_entry(fcport, &vha->vp_fcports, list) {
Saurav Kashyap44c57f22021-08-09 21:37:10 -07004025 if (fcport->loop_id != FC_NO_LOOP_ID &&
4026 (fcport->flags & FCF_FCP2_DEVICE) &&
4027 fcport->port_type == FCT_TARGET &&
4028 !qla2x00_reset_active(vha)) {
4029 ql_dbg(ql_dbg_disc, vha, 0x211a,
4030 "Delaying session delete for FCP2 flags 0x%x port_type = 0x%x port_id=%06x %phC",
4031 fcport->flags, fcport->port_type,
4032 fcport->d_id.b24, fcport->port_name);
4033 continue;
4034 }
Quinn Tran726b8542017-01-19 22:28:00 -08004035 fcport->scan_state = 0;
Quinn Trand8630bb2017-12-28 12:33:43 -08004036 qlt_schedule_sess_for_deletion(fcport);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004037 }
4038}
4039
Bart Van Assche0e145a52019-04-17 14:44:12 -07004040static void qla2x00_set_reserved_loop_ids(struct qla_hw_data *ha)
4041{
4042 int i;
4043
4044 if (IS_FWI2_CAPABLE(ha))
4045 return;
4046
4047 for (i = 0; i < SNS_FIRST_LOOP_ID; i++)
4048 set_bit(i, ha->loop_id_map);
4049 set_bit(MANAGEMENT_SERVER, ha->loop_id_map);
4050 set_bit(BROADCAST, ha->loop_id_map);
4051}
4052
Linus Torvalds1da177e2005-04-16 15:20:36 -07004053/*
4054* qla2x00_mem_alloc
4055* Allocates adapter memory.
4056*
4057* Returns:
4058* 0 = success.
Andrew Vasqueze8711082008-01-31 12:33:48 -08004059* !0 = failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004060*/
Andrew Vasqueze8711082008-01-31 12:33:48 -08004061static int
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004062qla2x00_mem_alloc(struct qla_hw_data *ha, uint16_t req_len, uint16_t rsp_len,
4063 struct req_que **req, struct rsp_que **rsp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004064{
4065 char name[16];
Quinn Tranfac28072021-06-23 22:25:59 -07004066 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004067
Andrew Vasqueze8711082008-01-31 12:33:48 -08004068 ha->init_cb = dma_alloc_coherent(&ha->pdev->dev, ha->init_cb_size,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004069 &ha->init_cb_dma, GFP_KERNEL);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004070 if (!ha->init_cb)
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004071 goto fail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004072
Quinn Tranfac28072021-06-23 22:25:59 -07004073 rc = btree_init32(&ha->host_map);
4074 if (rc)
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04004075 goto fail_free_init_cb;
4076
Quinn Tranfac28072021-06-23 22:25:59 -07004077 if (qlt_mem_alloc(ha) < 0)
4078 goto fail_free_btree;
4079
Chad Dupuis642ef982012-02-09 11:15:57 -08004080 ha->gid_list = dma_alloc_coherent(&ha->pdev->dev,
4081 qla2x00_gid_list_size(ha), &ha->gid_list_dma, GFP_KERNEL);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004082 if (!ha->gid_list)
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04004083 goto fail_free_tgt_mem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004084
Andrew Vasqueze8711082008-01-31 12:33:48 -08004085 ha->srb_mempool = mempool_create_slab_pool(SRB_MIN_REQ, srb_cachep);
4086 if (!ha->srb_mempool)
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004087 goto fail_free_gid_list;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004088
Quinn Tran44d01852021-06-23 22:26:04 -07004089 if (IS_P3P_TYPE(ha) || IS_QLA27XX(ha) || (ql2xsecenable && IS_QLA28XX(ha))) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07004090 /* Allocate cache for CT6 Ctx. */
4091 if (!ctx_cachep) {
4092 ctx_cachep = kmem_cache_create("qla2xxx_ctx",
4093 sizeof(struct ct6_dsd), 0,
4094 SLAB_HWCACHE_ALIGN, NULL);
4095 if (!ctx_cachep)
Quinn Tranfc1ffd62016-12-23 18:06:10 -08004096 goto fail_free_srb_mempool;
Giridhar Malavalia9083012010-04-12 17:59:55 -07004097 }
4098 ha->ctx_mempool = mempool_create_slab_pool(SRB_MIN_REQ,
4099 ctx_cachep);
4100 if (!ha->ctx_mempool)
4101 goto fail_free_srb_mempool;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004102 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0021,
4103 "ctx_cachep=%p ctx_mempool=%p.\n",
4104 ctx_cachep, ha->ctx_mempool);
Giridhar Malavalia9083012010-04-12 17:59:55 -07004105 }
4106
Andrew Vasqueze8711082008-01-31 12:33:48 -08004107 /* Get memory for cached NVRAM */
4108 ha->nvram = kzalloc(MAX_NVRAM_SIZE, GFP_KERNEL);
4109 if (!ha->nvram)
Giridhar Malavalia9083012010-04-12 17:59:55 -07004110 goto fail_free_ctx_mempool;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004111
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004112 snprintf(name, sizeof(name), "%s_%d", QLA2XXX_DRIVER_NAME,
4113 ha->pdev->device);
4114 ha->s_dma_pool = dma_pool_create(name, &ha->pdev->dev,
4115 DMA_POOL_SIZE, 8, 0);
4116 if (!ha->s_dma_pool)
4117 goto fail_free_nvram;
4118
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004119 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0022,
4120 "init_cb=%p gid_list=%p, srb_mempool=%p s_dma_pool=%p.\n",
4121 ha->init_cb, ha->gid_list, ha->srb_mempool, ha->s_dma_pool);
4122
Quinn Tran44d01852021-06-23 22:26:04 -07004123 if (IS_P3P_TYPE(ha) || ql2xenabledif || (IS_QLA28XX(ha) && ql2xsecenable)) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07004124 ha->dl_dma_pool = dma_pool_create(name, &ha->pdev->dev,
4125 DSD_LIST_DMA_POOL_SIZE, 8, 0);
4126 if (!ha->dl_dma_pool) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004127 ql_log_pci(ql_log_fatal, ha->pdev, 0x0023,
4128 "Failed to allocate memory for dl_dma_pool.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07004129 goto fail_s_dma_pool;
4130 }
4131
4132 ha->fcp_cmnd_dma_pool = dma_pool_create(name, &ha->pdev->dev,
4133 FCP_CMND_DMA_POOL_SIZE, 8, 0);
4134 if (!ha->fcp_cmnd_dma_pool) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004135 ql_log_pci(ql_log_fatal, ha->pdev, 0x0024,
4136 "Failed to allocate memory for fcp_cmnd_dma_pool.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07004137 goto fail_dl_dma_pool;
4138 }
Giridhar Malavali50b81272018-12-21 09:33:45 -08004139
4140 if (ql2xenabledif) {
4141 u64 bufsize = DIF_BUNDLING_DMA_POOL_SIZE;
4142 struct dsd_dma *dsd, *nxt;
4143 uint i;
4144 /* Creata a DMA pool of buffers for DIF bundling */
4145 ha->dif_bundl_pool = dma_pool_create(name,
4146 &ha->pdev->dev, DIF_BUNDLING_DMA_POOL_SIZE, 8, 0);
4147 if (!ha->dif_bundl_pool) {
4148 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0024,
4149 "%s: failed create dif_bundl_pool\n",
4150 __func__);
4151 goto fail_dif_bundl_dma_pool;
4152 }
4153
4154 INIT_LIST_HEAD(&ha->pool.good.head);
4155 INIT_LIST_HEAD(&ha->pool.unusable.head);
4156 ha->pool.good.count = 0;
4157 ha->pool.unusable.count = 0;
4158 for (i = 0; i < 128; i++) {
4159 dsd = kzalloc(sizeof(*dsd), GFP_ATOMIC);
4160 if (!dsd) {
4161 ql_dbg_pci(ql_dbg_init, ha->pdev,
4162 0xe0ee, "%s: failed alloc dsd\n",
4163 __func__);
4164 return 1;
4165 }
4166 ha->dif_bundle_kallocs++;
4167
4168 dsd->dsd_addr = dma_pool_alloc(
4169 ha->dif_bundl_pool, GFP_ATOMIC,
4170 &dsd->dsd_list_dma);
4171 if (!dsd->dsd_addr) {
4172 ql_dbg_pci(ql_dbg_init, ha->pdev,
4173 0xe0ee,
4174 "%s: failed alloc ->dsd_addr\n",
4175 __func__);
4176 kfree(dsd);
4177 ha->dif_bundle_kallocs--;
4178 continue;
4179 }
4180 ha->dif_bundle_dma_allocs++;
4181
4182 /*
4183 * if DMA buffer crosses 4G boundary,
4184 * put it on bad list
4185 */
4186 if (MSD(dsd->dsd_list_dma) ^
4187 MSD(dsd->dsd_list_dma + bufsize)) {
4188 list_add_tail(&dsd->list,
4189 &ha->pool.unusable.head);
4190 ha->pool.unusable.count++;
4191 } else {
4192 list_add_tail(&dsd->list,
4193 &ha->pool.good.head);
4194 ha->pool.good.count++;
4195 }
4196 }
4197
4198 /* return the good ones back to the pool */
4199 list_for_each_entry_safe(dsd, nxt,
4200 &ha->pool.good.head, list) {
4201 list_del(&dsd->list);
4202 dma_pool_free(ha->dif_bundl_pool,
4203 dsd->dsd_addr, dsd->dsd_list_dma);
4204 ha->dif_bundle_dma_allocs--;
4205 kfree(dsd);
4206 ha->dif_bundle_kallocs--;
4207 }
4208
4209 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0024,
4210 "%s: dif dma pool (good=%u unusable=%u)\n",
4211 __func__, ha->pool.good.count,
4212 ha->pool.unusable.count);
4213 }
4214
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004215 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0025,
Giridhar Malavali50b81272018-12-21 09:33:45 -08004216 "dl_dma_pool=%p fcp_cmnd_dma_pool=%p dif_bundl_pool=%p.\n",
4217 ha->dl_dma_pool, ha->fcp_cmnd_dma_pool,
4218 ha->dif_bundl_pool);
Giridhar Malavalia9083012010-04-12 17:59:55 -07004219 }
4220
Andrew Vasqueze8711082008-01-31 12:33:48 -08004221 /* Allocate memory for SNS commands */
4222 if (IS_QLA2100(ha) || IS_QLA2200(ha)) {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004223 /* Get consistent memory allocated for SNS commands */
Andrew Vasqueze8711082008-01-31 12:33:48 -08004224 ha->sns_cmd = dma_alloc_coherent(&ha->pdev->dev,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004225 sizeof(struct sns_cmd_pkt), &ha->sns_cmd_dma, GFP_KERNEL);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004226 if (!ha->sns_cmd)
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004227 goto fail_dma_pool;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004228 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0026,
Joe Perchesd8424f62011-11-18 09:03:06 -08004229 "sns_cmd: %p.\n", ha->sns_cmd);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004230 } else {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004231 /* Get consistent memory allocated for MS IOCB */
Andrew Vasqueze8711082008-01-31 12:33:48 -08004232 ha->ms_iocb = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004233 &ha->ms_iocb_dma);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004234 if (!ha->ms_iocb)
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004235 goto fail_dma_pool;
4236 /* Get consistent memory allocated for CT SNS commands */
Andrew Vasqueze8711082008-01-31 12:33:48 -08004237 ha->ct_sns = dma_alloc_coherent(&ha->pdev->dev,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004238 sizeof(struct ct_sns_pkt), &ha->ct_sns_dma, GFP_KERNEL);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004239 if (!ha->ct_sns)
4240 goto fail_free_ms_iocb;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004241 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0027,
4242 "ms_iocb=%p ct_sns=%p.\n",
4243 ha->ms_iocb, ha->ct_sns);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004244 }
4245
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004246 /* Allocate memory for request ring */
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004247 *req = kzalloc(sizeof(struct req_que), GFP_KERNEL);
4248 if (!*req) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004249 ql_log_pci(ql_log_fatal, ha->pdev, 0x0028,
4250 "Failed to allocate memory for req.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004251 goto fail_req;
4252 }
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004253 (*req)->length = req_len;
4254 (*req)->ring = dma_alloc_coherent(&ha->pdev->dev,
4255 ((*req)->length + 1) * sizeof(request_t),
4256 &(*req)->dma, GFP_KERNEL);
4257 if (!(*req)->ring) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004258 ql_log_pci(ql_log_fatal, ha->pdev, 0x0029,
4259 "Failed to allocate memory for req_ring.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004260 goto fail_req_ring;
4261 }
4262 /* Allocate memory for response ring */
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004263 *rsp = kzalloc(sizeof(struct rsp_que), GFP_KERNEL);
4264 if (!*rsp) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004265 ql_log_pci(ql_log_fatal, ha->pdev, 0x002a,
4266 "Failed to allocate memory for rsp.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004267 goto fail_rsp;
4268 }
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004269 (*rsp)->hw = ha;
4270 (*rsp)->length = rsp_len;
4271 (*rsp)->ring = dma_alloc_coherent(&ha->pdev->dev,
4272 ((*rsp)->length + 1) * sizeof(response_t),
4273 &(*rsp)->dma, GFP_KERNEL);
4274 if (!(*rsp)->ring) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004275 ql_log_pci(ql_log_fatal, ha->pdev, 0x002b,
4276 "Failed to allocate memory for rsp_ring.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004277 goto fail_rsp_ring;
4278 }
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004279 (*req)->rsp = *rsp;
4280 (*rsp)->req = *req;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004281 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x002c,
4282 "req=%p req->length=%d req->ring=%p rsp=%p "
4283 "rsp->length=%d rsp->ring=%p.\n",
4284 *req, (*req)->length, (*req)->ring, *rsp, (*rsp)->length,
4285 (*rsp)->ring);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004286 /* Allocate memory for NVRAM data for vports */
4287 if (ha->nvram_npiv_size) {
Kees Cook6396bb22018-06-12 14:03:40 -07004288 ha->npiv_info = kcalloc(ha->nvram_npiv_size,
4289 sizeof(struct qla_npiv_entry),
4290 GFP_KERNEL);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004291 if (!ha->npiv_info) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004292 ql_log_pci(ql_log_fatal, ha->pdev, 0x002d,
4293 "Failed to allocate memory for npiv_info.\n");
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004294 goto fail_npiv_info;
4295 }
4296 } else
4297 ha->npiv_info = NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004298
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004299 /* Get consistent memory allocated for EX-INIT-CB. */
Joe Carnuccioecc89f22019-03-12 11:08:13 -07004300 if (IS_CNA_CAPABLE(ha) || IS_QLA2031(ha) || IS_QLA27XX(ha) ||
4301 IS_QLA28XX(ha)) {
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004302 ha->ex_init_cb = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL,
4303 &ha->ex_init_cb_dma);
4304 if (!ha->ex_init_cb)
4305 goto fail_ex_init_cb;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004306 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x002e,
4307 "ex_init_cb=%p.\n", ha->ex_init_cb);
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004308 }
4309
Shyam Sundar9f2475f2020-06-30 03:22:29 -07004310 /* Get consistent memory allocated for Special Features-CB. */
4311 if (IS_QLA27XX(ha) || IS_QLA28XX(ha)) {
Wang Qing720efdd2021-03-13 10:41:15 +08004312 ha->sf_init_cb = dma_pool_zalloc(ha->s_dma_pool, GFP_KERNEL,
Shyam Sundar9f2475f2020-06-30 03:22:29 -07004313 &ha->sf_init_cb_dma);
4314 if (!ha->sf_init_cb)
4315 goto fail_sf_init_cb;
4316 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0199,
4317 "sf_init_cb=%p.\n", ha->sf_init_cb);
4318 }
4319
Giridhar Malavalia9083012010-04-12 17:59:55 -07004320 INIT_LIST_HEAD(&ha->gbl_dsd_list);
4321
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004322 /* Get consistent memory allocated for Async Port-Database. */
4323 if (!IS_FWI2_CAPABLE(ha)) {
4324 ha->async_pd = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL,
4325 &ha->async_pd_dma);
4326 if (!ha->async_pd)
4327 goto fail_async_pd;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004328 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x002f,
4329 "async_pd=%p.\n", ha->async_pd);
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004330 }
4331
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004332 INIT_LIST_HEAD(&ha->vp_list);
Chad Dupuis5f16b332012-08-22 14:21:00 -04004333
4334 /* Allocate memory for our loop_id bitmap */
Kees Cook6396bb22018-06-12 14:03:40 -07004335 ha->loop_id_map = kcalloc(BITS_TO_LONGS(LOOPID_MAP_SIZE),
4336 sizeof(long),
4337 GFP_KERNEL);
Chad Dupuis5f16b332012-08-22 14:21:00 -04004338 if (!ha->loop_id_map)
Quinn Tranfc1ffd62016-12-23 18:06:10 -08004339 goto fail_loop_id_map;
Chad Dupuis5f16b332012-08-22 14:21:00 -04004340 else {
4341 qla2x00_set_reserved_loop_ids(ha);
4342 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0123,
Dan Carpenterb2a72ec32014-01-21 10:00:10 +03004343 "loop_id_map=%p.\n", ha->loop_id_map);
Chad Dupuis5f16b332012-08-22 14:21:00 -04004344 }
4345
Quinn Trane4e3a2c2017-08-23 15:05:07 -07004346 ha->sfp_data = dma_alloc_coherent(&ha->pdev->dev,
4347 SFP_DEV_SIZE, &ha->sfp_data_dma, GFP_KERNEL);
4348 if (!ha->sfp_data) {
4349 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x011b,
4350 "Unable to allocate memory for SFP read-data.\n");
4351 goto fail_sfp_data;
4352 }
4353
Michael Hernandez3f006ac2019-03-12 11:08:22 -07004354 ha->flt = dma_alloc_coherent(&ha->pdev->dev,
4355 sizeof(struct qla_flt_header) + FLT_REGIONS_SIZE, &ha->flt_dma,
4356 GFP_KERNEL);
4357 if (!ha->flt) {
4358 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x011b,
4359 "Unable to allocate memory for FLT.\n");
4360 goto fail_flt_buffer;
4361 }
4362
Quinn Tran84318a92021-06-23 22:25:58 -07004363 /* allocate the purex dma pool */
4364 ha->purex_dma_pool = dma_pool_create(name, &ha->pdev->dev,
4365 MAX_PAYLOAD, 8, 0);
4366
4367 if (!ha->purex_dma_pool) {
4368 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x011b,
4369 "Unable to allocate purex_dma_pool.\n");
4370 goto fail_flt;
4371 }
4372
4373 ha->elsrej.size = sizeof(struct fc_els_ls_rjt) + 16;
4374 ha->elsrej.c = dma_alloc_coherent(&ha->pdev->dev,
4375 ha->elsrej.size, &ha->elsrej.cdma, GFP_KERNEL);
4376
4377 if (!ha->elsrej.c) {
4378 ql_dbg_pci(ql_dbg_init, ha->pdev, 0xffff,
4379 "Alloc failed for els reject cmd.\n");
4380 goto fail_elsrej;
4381 }
4382 ha->elsrej.c->er_cmd = ELS_LS_RJT;
Quinn Tran22547922021-08-16 22:13:05 -07004383 ha->elsrej.c->er_reason = ELS_RJT_LOGIC;
Quinn Tran84318a92021-06-23 22:25:58 -07004384 ha->elsrej.c->er_explan = ELS_EXPL_UNAB_DATA;
Dan Carpenterb2a72ec32014-01-21 10:00:10 +03004385 return 0;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004386
Quinn Tran84318a92021-06-23 22:25:58 -07004387fail_elsrej:
4388 dma_pool_destroy(ha->purex_dma_pool);
4389fail_flt:
4390 dma_free_coherent(&ha->pdev->dev, SFP_DEV_SIZE,
4391 ha->flt, ha->flt_dma);
4392
Michael Hernandez3f006ac2019-03-12 11:08:22 -07004393fail_flt_buffer:
4394 dma_free_coherent(&ha->pdev->dev, SFP_DEV_SIZE,
4395 ha->sfp_data, ha->sfp_data_dma);
Quinn Trane4e3a2c2017-08-23 15:05:07 -07004396fail_sfp_data:
4397 kfree(ha->loop_id_map);
Quinn Tranfc1ffd62016-12-23 18:06:10 -08004398fail_loop_id_map:
4399 dma_pool_free(ha->s_dma_pool, ha->async_pd, ha->async_pd_dma);
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004400fail_async_pd:
Shyam Sundar9f2475f2020-06-30 03:22:29 -07004401 dma_pool_free(ha->s_dma_pool, ha->sf_init_cb, ha->sf_init_cb_dma);
4402fail_sf_init_cb:
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004403 dma_pool_free(ha->s_dma_pool, ha->ex_init_cb, ha->ex_init_cb_dma);
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004404fail_ex_init_cb:
4405 kfree(ha->npiv_info);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004406fail_npiv_info:
4407 dma_free_coherent(&ha->pdev->dev, ((*rsp)->length + 1) *
4408 sizeof(response_t), (*rsp)->ring, (*rsp)->dma);
4409 (*rsp)->ring = NULL;
4410 (*rsp)->dma = 0;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004411fail_rsp_ring:
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004412 kfree(*rsp);
Bill Kuzeja6d634062018-03-23 10:37:25 -04004413 *rsp = NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004414fail_rsp:
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004415 dma_free_coherent(&ha->pdev->dev, ((*req)->length + 1) *
4416 sizeof(request_t), (*req)->ring, (*req)->dma);
4417 (*req)->ring = NULL;
4418 (*req)->dma = 0;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004419fail_req_ring:
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004420 kfree(*req);
Bill Kuzeja6d634062018-03-23 10:37:25 -04004421 *req = NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004422fail_req:
4423 dma_free_coherent(&ha->pdev->dev, sizeof(struct ct_sns_pkt),
4424 ha->ct_sns, ha->ct_sns_dma);
4425 ha->ct_sns = NULL;
4426 ha->ct_sns_dma = 0;
Andrew Vasqueze8711082008-01-31 12:33:48 -08004427fail_free_ms_iocb:
4428 dma_pool_free(ha->s_dma_pool, ha->ms_iocb, ha->ms_iocb_dma);
4429 ha->ms_iocb = NULL;
4430 ha->ms_iocb_dma = 0;
Quinn Tranfc1ffd62016-12-23 18:06:10 -08004431
4432 if (ha->sns_cmd)
4433 dma_free_coherent(&ha->pdev->dev, sizeof(struct sns_cmd_pkt),
4434 ha->sns_cmd, ha->sns_cmd_dma);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004435fail_dma_pool:
Giridhar Malavali50b81272018-12-21 09:33:45 -08004436 if (ql2xenabledif) {
4437 struct dsd_dma *dsd, *nxt;
4438
4439 list_for_each_entry_safe(dsd, nxt, &ha->pool.unusable.head,
4440 list) {
4441 list_del(&dsd->list);
4442 dma_pool_free(ha->dif_bundl_pool, dsd->dsd_addr,
4443 dsd->dsd_list_dma);
4444 ha->dif_bundle_dma_allocs--;
4445 kfree(dsd);
4446 ha->dif_bundle_kallocs--;
4447 ha->pool.unusable.count--;
4448 }
4449 dma_pool_destroy(ha->dif_bundl_pool);
4450 ha->dif_bundl_pool = NULL;
4451 }
4452
4453fail_dif_bundl_dma_pool:
Arun Easibad75002010-05-04 15:01:30 -07004454 if (IS_QLA82XX(ha) || ql2xenabledif) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07004455 dma_pool_destroy(ha->fcp_cmnd_dma_pool);
4456 ha->fcp_cmnd_dma_pool = NULL;
4457 }
4458fail_dl_dma_pool:
Arun Easibad75002010-05-04 15:01:30 -07004459 if (IS_QLA82XX(ha) || ql2xenabledif) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07004460 dma_pool_destroy(ha->dl_dma_pool);
4461 ha->dl_dma_pool = NULL;
4462 }
4463fail_s_dma_pool:
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004464 dma_pool_destroy(ha->s_dma_pool);
4465 ha->s_dma_pool = NULL;
Andrew Vasqueze8711082008-01-31 12:33:48 -08004466fail_free_nvram:
4467 kfree(ha->nvram);
4468 ha->nvram = NULL;
Giridhar Malavalia9083012010-04-12 17:59:55 -07004469fail_free_ctx_mempool:
Thomas Meyer75c1d482018-12-02 21:52:11 +01004470 mempool_destroy(ha->ctx_mempool);
Giridhar Malavalia9083012010-04-12 17:59:55 -07004471 ha->ctx_mempool = NULL;
Andrew Vasqueze8711082008-01-31 12:33:48 -08004472fail_free_srb_mempool:
Thomas Meyer75c1d482018-12-02 21:52:11 +01004473 mempool_destroy(ha->srb_mempool);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004474 ha->srb_mempool = NULL;
Andrew Vasqueze8711082008-01-31 12:33:48 -08004475fail_free_gid_list:
Chad Dupuis642ef982012-02-09 11:15:57 -08004476 dma_free_coherent(&ha->pdev->dev, qla2x00_gid_list_size(ha),
4477 ha->gid_list,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004478 ha->gid_list_dma);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004479 ha->gid_list = NULL;
4480 ha->gid_list_dma = 0;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04004481fail_free_tgt_mem:
4482 qlt_mem_free(ha);
Quinn Tranfac28072021-06-23 22:25:59 -07004483fail_free_btree:
4484 btree_destroy32(&ha->host_map);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004485fail_free_init_cb:
4486 dma_free_coherent(&ha->pdev->dev, ha->init_cb_size, ha->init_cb,
4487 ha->init_cb_dma);
4488 ha->init_cb = NULL;
4489 ha->init_cb_dma = 0;
Andrew Vasqueze8711082008-01-31 12:33:48 -08004490fail:
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004491 ql_log(ql_log_fatal, NULL, 0x0030,
4492 "Memory allocation failure.\n");
Andrew Vasqueze8711082008-01-31 12:33:48 -08004493 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004494}
4495
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004496int
4497qla2x00_set_exlogins_buffer(scsi_qla_host_t *vha)
4498{
4499 int rval;
Quinn Trand38cb842020-09-03 21:51:21 -07004500 uint16_t size, max_cnt;
4501 uint32_t temp;
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004502 struct qla_hw_data *ha = vha->hw;
4503
4504 /* Return if we don't need to alloacate any extended logins */
Quinn Trand38cb842020-09-03 21:51:21 -07004505 if (ql2xexlogins <= MAX_FIBRE_DEVICES_2400)
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004506 return QLA_SUCCESS;
4507
Quinn Tran99e1b682017-06-02 09:12:03 -07004508 if (!IS_EXLOGIN_OFFLD_CAPABLE(ha))
4509 return QLA_SUCCESS;
4510
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004511 ql_log(ql_log_info, vha, 0xd021, "EXLOGIN count: %d.\n", ql2xexlogins);
4512 max_cnt = 0;
4513 rval = qla_get_exlogin_status(vha, &size, &max_cnt);
4514 if (rval != QLA_SUCCESS) {
4515 ql_log_pci(ql_log_fatal, ha->pdev, 0xd029,
4516 "Failed to get exlogin status.\n");
4517 return rval;
4518 }
4519
4520 temp = (ql2xexlogins > max_cnt) ? max_cnt : ql2xexlogins;
Quinn Tran99e1b682017-06-02 09:12:03 -07004521 temp *= size;
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004522
Quinn Tran99e1b682017-06-02 09:12:03 -07004523 if (temp != ha->exlogin_size) {
4524 qla2x00_free_exlogin_buffer(ha);
4525 ha->exlogin_size = temp;
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004526
Quinn Tran99e1b682017-06-02 09:12:03 -07004527 ql_log(ql_log_info, vha, 0xd024,
4528 "EXLOGIN: max_logins=%d, portdb=0x%x, total=%d.\n",
4529 max_cnt, size, temp);
4530
4531 ql_log(ql_log_info, vha, 0xd025,
4532 "EXLOGIN: requested size=0x%x\n", ha->exlogin_size);
4533
4534 /* Get consistent memory for extended logins */
4535 ha->exlogin_buf = dma_alloc_coherent(&ha->pdev->dev,
4536 ha->exlogin_size, &ha->exlogin_buf_dma, GFP_KERNEL);
4537 if (!ha->exlogin_buf) {
4538 ql_log_pci(ql_log_fatal, ha->pdev, 0xd02a,
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004539 "Failed to allocate memory for exlogin_buf_dma.\n");
Quinn Tran99e1b682017-06-02 09:12:03 -07004540 return -ENOMEM;
4541 }
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004542 }
4543
4544 /* Now configure the dma buffer */
4545 rval = qla_set_exlogin_mem_cfg(vha, ha->exlogin_buf_dma);
4546 if (rval) {
Quinn Tran83548fe2017-06-02 09:12:01 -07004547 ql_log(ql_log_fatal, vha, 0xd033,
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004548 "Setup extended login buffer ****FAILED****.\n");
4549 qla2x00_free_exlogin_buffer(ha);
4550 }
4551
4552 return rval;
4553}
4554
4555/*
4556* qla2x00_free_exlogin_buffer
4557*
4558* Input:
4559* ha = adapter block pointer
4560*/
4561void
4562qla2x00_free_exlogin_buffer(struct qla_hw_data *ha)
4563{
4564 if (ha->exlogin_buf) {
4565 dma_free_coherent(&ha->pdev->dev, ha->exlogin_size,
4566 ha->exlogin_buf, ha->exlogin_buf_dma);
4567 ha->exlogin_buf = NULL;
4568 ha->exlogin_size = 0;
4569 }
4570}
4571
Quinn Tran99e1b682017-06-02 09:12:03 -07004572static void
4573qla2x00_number_of_exch(scsi_qla_host_t *vha, u32 *ret_cnt, u16 max_cnt)
4574{
4575 u32 temp;
Quinn Tran0645cb82018-09-11 10:18:18 -07004576 struct init_cb_81xx *icb = (struct init_cb_81xx *)&vha->hw->init_cb;
Quinn Tran99e1b682017-06-02 09:12:03 -07004577 *ret_cnt = FW_DEF_EXCHANGES_CNT;
4578
Quinn Trand1e36352017-12-28 12:33:12 -08004579 if (max_cnt > vha->hw->max_exchg)
4580 max_cnt = vha->hw->max_exchg;
4581
Quinn Tran99e1b682017-06-02 09:12:03 -07004582 if (qla_ini_mode_enabled(vha)) {
Quinn Tran0645cb82018-09-11 10:18:18 -07004583 if (vha->ql2xiniexchg > max_cnt)
4584 vha->ql2xiniexchg = max_cnt;
Quinn Tran99e1b682017-06-02 09:12:03 -07004585
Quinn Tran0645cb82018-09-11 10:18:18 -07004586 if (vha->ql2xiniexchg > FW_DEF_EXCHANGES_CNT)
4587 *ret_cnt = vha->ql2xiniexchg;
4588
Quinn Tran99e1b682017-06-02 09:12:03 -07004589 } else if (qla_tgt_mode_enabled(vha)) {
Quinn Tran0645cb82018-09-11 10:18:18 -07004590 if (vha->ql2xexchoffld > max_cnt) {
4591 vha->ql2xexchoffld = max_cnt;
4592 icb->exchange_count = cpu_to_le16(vha->ql2xexchoffld);
4593 }
Quinn Tran99e1b682017-06-02 09:12:03 -07004594
Quinn Tran0645cb82018-09-11 10:18:18 -07004595 if (vha->ql2xexchoffld > FW_DEF_EXCHANGES_CNT)
4596 *ret_cnt = vha->ql2xexchoffld;
Quinn Tran99e1b682017-06-02 09:12:03 -07004597 } else if (qla_dual_mode_enabled(vha)) {
Quinn Tran0645cb82018-09-11 10:18:18 -07004598 temp = vha->ql2xiniexchg + vha->ql2xexchoffld;
Quinn Tran99e1b682017-06-02 09:12:03 -07004599 if (temp > max_cnt) {
Quinn Tran0645cb82018-09-11 10:18:18 -07004600 vha->ql2xiniexchg -= (temp - max_cnt)/2;
4601 vha->ql2xexchoffld -= (((temp - max_cnt)/2) + 1);
Quinn Tran99e1b682017-06-02 09:12:03 -07004602 temp = max_cnt;
Quinn Tran0645cb82018-09-11 10:18:18 -07004603 icb->exchange_count = cpu_to_le16(vha->ql2xexchoffld);
Quinn Tran99e1b682017-06-02 09:12:03 -07004604 }
4605
4606 if (temp > FW_DEF_EXCHANGES_CNT)
4607 *ret_cnt = temp;
4608 }
4609}
4610
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004611int
4612qla2x00_set_exchoffld_buffer(scsi_qla_host_t *vha)
4613{
4614 int rval;
Quinn Trand1e36352017-12-28 12:33:12 -08004615 u16 size, max_cnt;
4616 u32 actual_cnt, totsz;
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004617 struct qla_hw_data *ha = vha->hw;
4618
Quinn Tran99e1b682017-06-02 09:12:03 -07004619 if (!ha->flags.exchoffld_enabled)
4620 return QLA_SUCCESS;
4621
4622 if (!IS_EXCHG_OFFLD_CAPABLE(ha))
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004623 return QLA_SUCCESS;
4624
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004625 max_cnt = 0;
4626 rval = qla_get_exchoffld_status(vha, &size, &max_cnt);
4627 if (rval != QLA_SUCCESS) {
4628 ql_log_pci(ql_log_fatal, ha->pdev, 0xd012,
4629 "Failed to get exlogin status.\n");
4630 return rval;
4631 }
4632
Quinn Trand1e36352017-12-28 12:33:12 -08004633 qla2x00_number_of_exch(vha, &actual_cnt, max_cnt);
4634 ql_log(ql_log_info, vha, 0xd014,
4635 "Actual exchange offload count: %d.\n", actual_cnt);
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004636
Quinn Trand1e36352017-12-28 12:33:12 -08004637 totsz = actual_cnt * size;
4638
4639 if (totsz != ha->exchoffld_size) {
Quinn Tran99e1b682017-06-02 09:12:03 -07004640 qla2x00_free_exchoffld_buffer(ha);
Quinn Tran0645cb82018-09-11 10:18:18 -07004641 if (actual_cnt <= FW_DEF_EXCHANGES_CNT) {
4642 ha->exchoffld_size = 0;
4643 ha->flags.exchoffld_enabled = 0;
4644 return QLA_SUCCESS;
4645 }
4646
Quinn Trand1e36352017-12-28 12:33:12 -08004647 ha->exchoffld_size = totsz;
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004648
Quinn Tran99e1b682017-06-02 09:12:03 -07004649 ql_log(ql_log_info, vha, 0xd016,
Quinn Trand1e36352017-12-28 12:33:12 -08004650 "Exchange offload: max_count=%d, actual count=%d entry sz=0x%x, total sz=0x%x\n",
4651 max_cnt, actual_cnt, size, totsz);
Quinn Tran99e1b682017-06-02 09:12:03 -07004652
4653 ql_log(ql_log_info, vha, 0xd017,
4654 "Exchange Buffers requested size = 0x%x\n",
4655 ha->exchoffld_size);
4656
4657 /* Get consistent memory for extended logins */
4658 ha->exchoffld_buf = dma_alloc_coherent(&ha->pdev->dev,
4659 ha->exchoffld_size, &ha->exchoffld_buf_dma, GFP_KERNEL);
4660 if (!ha->exchoffld_buf) {
4661 ql_log_pci(ql_log_fatal, ha->pdev, 0xd013,
Quinn Trand1e36352017-12-28 12:33:12 -08004662 "Failed to allocate memory for Exchange Offload.\n");
4663
4664 if (ha->max_exchg >
4665 (FW_DEF_EXCHANGES_CNT + REDUCE_EXCHANGES_CNT)) {
4666 ha->max_exchg -= REDUCE_EXCHANGES_CNT;
4667 } else if (ha->max_exchg >
4668 (FW_DEF_EXCHANGES_CNT + 512)) {
4669 ha->max_exchg -= 512;
4670 } else {
4671 ha->flags.exchoffld_enabled = 0;
4672 ql_log_pci(ql_log_fatal, ha->pdev, 0xd013,
4673 "Disabling Exchange offload due to lack of memory\n");
4674 }
4675 ha->exchoffld_size = 0;
4676
Quinn Tran99e1b682017-06-02 09:12:03 -07004677 return -ENOMEM;
4678 }
Quinn Tran0645cb82018-09-11 10:18:18 -07004679 } else if (!ha->exchoffld_buf || (actual_cnt <= FW_DEF_EXCHANGES_CNT)) {
4680 /* pathological case */
4681 qla2x00_free_exchoffld_buffer(ha);
4682 ha->exchoffld_size = 0;
4683 ha->flags.exchoffld_enabled = 0;
4684 ql_log(ql_log_info, vha, 0xd016,
4685 "Exchange offload not enable: offld size=%d, actual count=%d entry sz=0x%x, total sz=0x%x.\n",
4686 ha->exchoffld_size, actual_cnt, size, totsz);
4687 return 0;
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004688 }
4689
4690 /* Now configure the dma buffer */
Quinn Tran99e1b682017-06-02 09:12:03 -07004691 rval = qla_set_exchoffld_mem_cfg(vha);
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004692 if (rval) {
4693 ql_log(ql_log_fatal, vha, 0xd02e,
4694 "Setup exchange offload buffer ****FAILED****.\n");
4695 qla2x00_free_exchoffld_buffer(ha);
Quinn Tran99e1b682017-06-02 09:12:03 -07004696 } else {
4697 /* re-adjust number of target exchange */
4698 struct init_cb_81xx *icb = (struct init_cb_81xx *)ha->init_cb;
4699
4700 if (qla_ini_mode_enabled(vha))
4701 icb->exchange_count = 0;
4702 else
Quinn Tran0645cb82018-09-11 10:18:18 -07004703 icb->exchange_count = cpu_to_le16(vha->ql2xexchoffld);
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004704 }
4705
4706 return rval;
4707}
4708
4709/*
4710* qla2x00_free_exchoffld_buffer
4711*
4712* Input:
4713* ha = adapter block pointer
4714*/
4715void
4716qla2x00_free_exchoffld_buffer(struct qla_hw_data *ha)
4717{
4718 if (ha->exchoffld_buf) {
4719 dma_free_coherent(&ha->pdev->dev, ha->exchoffld_size,
4720 ha->exchoffld_buf, ha->exchoffld_buf_dma);
4721 ha->exchoffld_buf = NULL;
4722 ha->exchoffld_size = 0;
4723 }
4724}
4725
Linus Torvalds1da177e2005-04-16 15:20:36 -07004726/*
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004727* qla2x00_free_fw_dump
4728* Frees fw dump stuff.
4729*
4730* Input:
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04004731* ha = adapter block pointer
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004732*/
4733static void
4734qla2x00_free_fw_dump(struct qla_hw_data *ha)
4735{
Joe Carnuccioa28d9e42019-03-12 11:08:17 -07004736 struct fwdt *fwdt = ha->fwdt;
4737 uint j;
4738
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004739 if (ha->fce)
Chad Dupuisf73cb692014-02-26 04:15:06 -05004740 dma_free_coherent(&ha->pdev->dev,
4741 FCE_SIZE, ha->fce, ha->fce_dma);
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004742
Chad Dupuisf73cb692014-02-26 04:15:06 -05004743 if (ha->eft)
4744 dma_free_coherent(&ha->pdev->dev,
4745 EFT_SIZE, ha->eft, ha->eft_dma);
4746
Qiheng Linefd26172021-04-09 20:09:25 +08004747 vfree(ha->fw_dump);
Chad Dupuisf73cb692014-02-26 04:15:06 -05004748
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004749 ha->fce = NULL;
4750 ha->fce_dma = 0;
Martin Wilck3cf92f42019-08-14 13:28:29 +00004751 ha->flags.fce_enabled = 0;
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004752 ha->eft = NULL;
4753 ha->eft_dma = 0;
Jason Yandbe6f492020-04-30 20:18:00 +08004754 ha->fw_dumped = false;
Hiral Patel61f098d2014-04-11 16:54:21 -04004755 ha->fw_dump_cap_flags = 0;
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004756 ha->fw_dump_reading = 0;
Chad Dupuisf73cb692014-02-26 04:15:06 -05004757 ha->fw_dump = NULL;
4758 ha->fw_dump_len = 0;
Joe Carnuccioa28d9e42019-03-12 11:08:17 -07004759
4760 for (j = 0; j < 2; j++, fwdt++) {
Qiheng Linefd26172021-04-09 20:09:25 +08004761 vfree(fwdt->template);
Joe Carnuccioa28d9e42019-03-12 11:08:17 -07004762 fwdt->template = NULL;
4763 fwdt->length = 0;
4764 }
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004765}
4766
4767/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004768* qla2x00_mem_free
4769* Frees all adapter allocated memory.
4770*
4771* Input:
4772* ha = adapter block pointer.
4773*/
Adrian Bunka824ebb2008-01-17 09:02:15 -08004774static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004775qla2x00_mem_free(struct qla_hw_data *ha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004776{
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004777 qla2x00_free_fw_dump(ha);
4778
Saurav Kashyap81178772012-08-22 14:21:04 -04004779 if (ha->mctp_dump)
4780 dma_free_coherent(&ha->pdev->dev, MCTP_DUMP_SIZE, ha->mctp_dump,
4781 ha->mctp_dump_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004782 ha->mctp_dump = NULL;
Saurav Kashyap81178772012-08-22 14:21:04 -04004783
Thomas Meyer75c1d482018-12-02 21:52:11 +01004784 mempool_destroy(ha->srb_mempool);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004785 ha->srb_mempool = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004786
Andrew Vasquez11bbc1d2009-06-03 09:55:14 -07004787 if (ha->dcbx_tlv)
4788 dma_free_coherent(&ha->pdev->dev, DCBX_TLV_DATA_SIZE,
4789 ha->dcbx_tlv, ha->dcbx_tlv_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004790 ha->dcbx_tlv = NULL;
Andrew Vasquez11bbc1d2009-06-03 09:55:14 -07004791
Andrew Vasquezce0423f2009-06-03 09:55:13 -07004792 if (ha->xgmac_data)
4793 dma_free_coherent(&ha->pdev->dev, XGMAC_DATA_SIZE,
4794 ha->xgmac_data, ha->xgmac_data_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004795 ha->xgmac_data = NULL;
Andrew Vasquezce0423f2009-06-03 09:55:13 -07004796
Linus Torvalds1da177e2005-04-16 15:20:36 -07004797 if (ha->sns_cmd)
4798 dma_free_coherent(&ha->pdev->dev, sizeof(struct sns_cmd_pkt),
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004799 ha->sns_cmd, ha->sns_cmd_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004800 ha->sns_cmd = NULL;
4801 ha->sns_cmd_dma = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004802
4803 if (ha->ct_sns)
4804 dma_free_coherent(&ha->pdev->dev, sizeof(struct ct_sns_pkt),
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004805 ha->ct_sns, ha->ct_sns_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004806 ha->ct_sns = NULL;
4807 ha->ct_sns_dma = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004808
Andrew Vasquez88729e52006-06-23 16:10:50 -07004809 if (ha->sfp_data)
Quinn Trane4e3a2c2017-08-23 15:05:07 -07004810 dma_free_coherent(&ha->pdev->dev, SFP_DEV_SIZE, ha->sfp_data,
4811 ha->sfp_data_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004812 ha->sfp_data = NULL;
Andrew Vasquez88729e52006-06-23 16:10:50 -07004813
Michael Hernandez3f006ac2019-03-12 11:08:22 -07004814 if (ha->flt)
Bart Van Assche162b8052019-11-05 20:42:26 -08004815 dma_free_coherent(&ha->pdev->dev,
4816 sizeof(struct qla_flt_header) + FLT_REGIONS_SIZE,
Michael Hernandez3f006ac2019-03-12 11:08:22 -07004817 ha->flt, ha->flt_dma);
Bart Van Asschedc035d42019-04-17 14:44:23 -07004818 ha->flt = NULL;
4819 ha->flt_dma = 0;
Michael Hernandez3f006ac2019-03-12 11:08:22 -07004820
Linus Torvalds1da177e2005-04-16 15:20:36 -07004821 if (ha->ms_iocb)
4822 dma_pool_free(ha->s_dma_pool, ha->ms_iocb, ha->ms_iocb_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004823 ha->ms_iocb = NULL;
4824 ha->ms_iocb_dma = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004825
Shyam Sundar9f2475f2020-06-30 03:22:29 -07004826 if (ha->sf_init_cb)
4827 dma_pool_free(ha->s_dma_pool,
4828 ha->sf_init_cb, ha->sf_init_cb_dma);
4829
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004830 if (ha->ex_init_cb)
Giridhar Malavalia9083012010-04-12 17:59:55 -07004831 dma_pool_free(ha->s_dma_pool,
4832 ha->ex_init_cb, ha->ex_init_cb_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004833 ha->ex_init_cb = NULL;
4834 ha->ex_init_cb_dma = 0;
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004835
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004836 if (ha->async_pd)
4837 dma_pool_free(ha->s_dma_pool, ha->async_pd, ha->async_pd_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004838 ha->async_pd = NULL;
4839 ha->async_pd_dma = 0;
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004840
Thomas Meyer75c1d482018-12-02 21:52:11 +01004841 dma_pool_destroy(ha->s_dma_pool);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004842 ha->s_dma_pool = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004843
Linus Torvalds1da177e2005-04-16 15:20:36 -07004844 if (ha->gid_list)
Chad Dupuis642ef982012-02-09 11:15:57 -08004845 dma_free_coherent(&ha->pdev->dev, qla2x00_gid_list_size(ha),
4846 ha->gid_list, ha->gid_list_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004847 ha->gid_list = NULL;
4848 ha->gid_list_dma = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004849
Giridhar Malavalia9083012010-04-12 17:59:55 -07004850 if (IS_QLA82XX(ha)) {
4851 if (!list_empty(&ha->gbl_dsd_list)) {
4852 struct dsd_dma *dsd_ptr, *tdsd_ptr;
4853
4854 /* clean up allocated prev pool */
4855 list_for_each_entry_safe(dsd_ptr,
4856 tdsd_ptr, &ha->gbl_dsd_list, list) {
4857 dma_pool_free(ha->dl_dma_pool,
4858 dsd_ptr->dsd_addr, dsd_ptr->dsd_list_dma);
4859 list_del(&dsd_ptr->list);
4860 kfree(dsd_ptr);
4861 }
4862 }
4863 }
4864
Thomas Meyer75c1d482018-12-02 21:52:11 +01004865 dma_pool_destroy(ha->dl_dma_pool);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004866 ha->dl_dma_pool = NULL;
Giridhar Malavalia9083012010-04-12 17:59:55 -07004867
Thomas Meyer75c1d482018-12-02 21:52:11 +01004868 dma_pool_destroy(ha->fcp_cmnd_dma_pool);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004869 ha->fcp_cmnd_dma_pool = NULL;
Giridhar Malavalia9083012010-04-12 17:59:55 -07004870
Thomas Meyer75c1d482018-12-02 21:52:11 +01004871 mempool_destroy(ha->ctx_mempool);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004872 ha->ctx_mempool = NULL;
Giridhar Malavalia9083012010-04-12 17:59:55 -07004873
Andrew Vasquez26a77792019-07-26 09:07:35 -07004874 if (ql2xenabledif && ha->dif_bundl_pool) {
Giridhar Malavali50b81272018-12-21 09:33:45 -08004875 struct dsd_dma *dsd, *nxt;
4876
4877 list_for_each_entry_safe(dsd, nxt, &ha->pool.unusable.head,
4878 list) {
4879 list_del(&dsd->list);
4880 dma_pool_free(ha->dif_bundl_pool, dsd->dsd_addr,
4881 dsd->dsd_list_dma);
4882 ha->dif_bundle_dma_allocs--;
4883 kfree(dsd);
4884 ha->dif_bundle_kallocs--;
4885 ha->pool.unusable.count--;
4886 }
4887 list_for_each_entry_safe(dsd, nxt, &ha->pool.good.head, list) {
4888 list_del(&dsd->list);
4889 dma_pool_free(ha->dif_bundl_pool, dsd->dsd_addr,
4890 dsd->dsd_list_dma);
4891 ha->dif_bundle_dma_allocs--;
4892 kfree(dsd);
4893 ha->dif_bundle_kallocs--;
4894 }
4895 }
4896
YueHaibing0b3b6fe2019-07-11 22:13:17 +08004897 dma_pool_destroy(ha->dif_bundl_pool);
Bart Van Asschedc035d42019-04-17 14:44:23 -07004898 ha->dif_bundl_pool = NULL;
Giridhar Malavali50b81272018-12-21 09:33:45 -08004899
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04004900 qlt_mem_free(ha);
Quinn Tranfac28072021-06-23 22:25:59 -07004901 qla_remove_hostmap(ha);
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04004902
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004903 if (ha->init_cb)
4904 dma_free_coherent(&ha->pdev->dev, ha->init_cb_size,
Giridhar Malavalia9083012010-04-12 17:59:55 -07004905 ha->init_cb, ha->init_cb_dma);
Quinn Tran84318a92021-06-23 22:25:58 -07004906
4907 dma_pool_destroy(ha->purex_dma_pool);
4908 ha->purex_dma_pool = NULL;
4909
4910 if (ha->elsrej.c) {
4911 dma_free_coherent(&ha->pdev->dev, ha->elsrej.size,
4912 ha->elsrej.c, ha->elsrej.cdma);
4913 ha->elsrej.c = NULL;
4914 }
4915
Linus Torvalds1da177e2005-04-16 15:20:36 -07004916 ha->init_cb = NULL;
4917 ha->init_cb_dma = 0;
Bart Van Assche5365bf92019-04-17 14:44:22 -07004918
4919 vfree(ha->optrom_buffer);
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -05004920 ha->optrom_buffer = NULL;
Bart Van Assche5365bf92019-04-17 14:44:22 -07004921 kfree(ha->nvram);
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -05004922 ha->nvram = NULL;
Bart Van Assche5365bf92019-04-17 14:44:22 -07004923 kfree(ha->npiv_info);
4924 ha->npiv_info = NULL;
4925 kfree(ha->swl);
4926 ha->swl = NULL;
4927 kfree(ha->loop_id_map);
Shyam Sundar9f2475f2020-06-30 03:22:29 -07004928 ha->sf_init_cb = NULL;
4929 ha->sf_init_cb_dma = 0;
Bart Van Assche5365bf92019-04-17 14:44:22 -07004930 ha->loop_id_map = NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004931}
4932
4933struct scsi_qla_host *qla2x00_create_host(struct scsi_host_template *sht,
4934 struct qla_hw_data *ha)
4935{
4936 struct Scsi_Host *host;
4937 struct scsi_qla_host *vha = NULL;
4938
4939 host = scsi_host_alloc(sht, sizeof(scsi_qla_host_t));
Quinn Tran41dc5292017-01-19 22:28:03 -08004940 if (!host) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004941 ql_log_pci(ql_log_fatal, ha->pdev, 0x0107,
4942 "Failed to allocate host from the scsi layer, aborting.\n");
Quinn Tran41dc5292017-01-19 22:28:03 -08004943 return NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004944 }
4945
4946 /* Clear our data area */
4947 vha = shost_priv(host);
4948 memset(vha, 0, sizeof(scsi_qla_host_t));
4949
4950 vha->host = host;
4951 vha->host_no = host->host_no;
4952 vha->hw = ha;
4953
Quinn Tran0645cb82018-09-11 10:18:18 -07004954 vha->qlini_mode = ql2x_ini_mode;
4955 vha->ql2xexchoffld = ql2xexchoffld;
4956 vha->ql2xiniexchg = ql2xiniexchg;
4957
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004958 INIT_LIST_HEAD(&vha->vp_fcports);
4959 INIT_LIST_HEAD(&vha->work_list);
4960 INIT_LIST_HEAD(&vha->list);
Swapnil Nagle8b2f5ff2015-07-14 16:00:43 -04004961 INIT_LIST_HEAD(&vha->qla_cmd_list);
4962 INIT_LIST_HEAD(&vha->qla_sess_op_cmd_list);
Alexei Potashnik71cdc072015-12-17 14:57:01 -05004963 INIT_LIST_HEAD(&vha->logo_list);
Alexei Potashnikb7bd1042015-12-17 14:57:02 -05004964 INIT_LIST_HEAD(&vha->plogi_ack_list);
Michael Hernandezd7459522016-12-12 14:40:07 -08004965 INIT_LIST_HEAD(&vha->qp_list);
Quinn Tran41dc5292017-01-19 22:28:03 -08004966 INIT_LIST_HEAD(&vha->gnl.fcports);
Quinn Tran2d73ac62017-12-04 14:45:02 -08004967 INIT_LIST_HEAD(&vha->gpnid_list);
Quinn Tran9b3e0f42017-12-28 12:33:16 -08004968 INIT_WORK(&vha->iocb_work, qla2x00_iocb_work_fn);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004969
Joe Carnuccio576bfde2020-02-12 13:44:24 -08004970 INIT_LIST_HEAD(&vha->purex_list.head);
4971 spin_lock_init(&vha->purex_list.lock);
4972
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07004973 spin_lock_init(&vha->work_lock);
Swapnil Nagle8b2f5ff2015-07-14 16:00:43 -04004974 spin_lock_init(&vha->cmd_list_lock);
Quinn Tran726b8542017-01-19 22:28:00 -08004975 init_waitqueue_head(&vha->fcport_waitQ);
Joe Carnuccioc4a9b532017-03-15 09:48:43 -07004976 init_waitqueue_head(&vha->vref_waitq);
Quinn Tran84318a92021-06-23 22:25:58 -07004977 qla_enode_init(vha);
Quinn Tran7a09e8d2021-06-23 22:26:03 -07004978 qla_edb_init(vha);
4979
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07004980
Bart Van Assche2fdbc652017-01-20 13:31:13 -08004981 vha->gnl.size = sizeof(struct get_name_list_extended) *
4982 (ha->max_loop_id + 1);
Quinn Tran41dc5292017-01-19 22:28:03 -08004983 vha->gnl.l = dma_alloc_coherent(&ha->pdev->dev,
4984 vha->gnl.size, &vha->gnl.ldma, GFP_KERNEL);
4985 if (!vha->gnl.l) {
Quinn Tran83548fe2017-06-02 09:12:01 -07004986 ql_log(ql_log_fatal, vha, 0xd04a,
Quinn Tran41dc5292017-01-19 22:28:03 -08004987 "Alloc failed for name list.\n");
Andrew Vasquez26a77792019-07-26 09:07:35 -07004988 scsi_host_put(vha->host);
Quinn Tran41dc5292017-01-19 22:28:03 -08004989 return NULL;
4990 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004991
Quinn Trana4239942017-12-28 12:33:26 -08004992 /* todo: what about ext login? */
4993 vha->scan.size = ha->max_fibre_devices * sizeof(struct fab_scan_rp);
4994 vha->scan.l = vmalloc(vha->scan.size);
4995 if (!vha->scan.l) {
4996 ql_log(ql_log_fatal, vha, 0xd04a,
4997 "Alloc failed for scan database.\n");
4998 dma_free_coherent(&ha->pdev->dev, vha->gnl.size,
4999 vha->gnl.l, vha->gnl.ldma);
Bill Kuzeja26fa6562019-08-14 10:24:41 -04005000 vha->gnl.l = NULL;
Andrew Vasquez26a77792019-07-26 09:07:35 -07005001 scsi_host_put(vha->host);
Quinn Trana4239942017-12-28 12:33:26 -08005002 return NULL;
5003 }
Quinn Tranf352eeb2017-12-28 12:33:35 -08005004 INIT_DELAYED_WORK(&vha->scan.scan_work, qla_scan_work_fn);
Quinn Trana4239942017-12-28 12:33:26 -08005005
Ye Bin250bd002020-09-30 10:25:14 +08005006 sprintf(vha->host_str, "%s_%lu", QLA2XXX_DRIVER_NAME, vha->host_no);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07005007 ql_dbg(ql_dbg_init, vha, 0x0041,
5008 "Allocated the host=%p hw=%p vha=%p dev_name=%s",
5009 vha->host, vha->hw, vha,
5010 dev_name(&(ha->pdev->dev)));
5011
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005012 return vha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005013}
5014
Quinn Tran726b8542017-01-19 22:28:00 -08005015struct qla_work_evt *
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005016qla2x00_alloc_work(struct scsi_qla_host *vha, enum qla_work_type type)
Andrew Vasquez0971de72008-04-03 13:13:18 -07005017{
5018 struct qla_work_evt *e;
Arun Easifeafb7b2010-09-03 14:57:00 -07005019 uint8_t bail;
5020
Martin Wilck5a263892020-04-21 22:46:21 +02005021 if (test_bit(UNLOADING, &vha->dpc_flags))
5022 return NULL;
5023
Arun Easifeafb7b2010-09-03 14:57:00 -07005024 QLA_VHA_MARK_BUSY(vha, bail);
5025 if (bail)
5026 return NULL;
Andrew Vasquez0971de72008-04-03 13:13:18 -07005027
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005028 e = kzalloc(sizeof(struct qla_work_evt), GFP_ATOMIC);
Arun Easifeafb7b2010-09-03 14:57:00 -07005029 if (!e) {
5030 QLA_VHA_MARK_NOT_BUSY(vha);
Andrew Vasquez0971de72008-04-03 13:13:18 -07005031 return NULL;
Arun Easifeafb7b2010-09-03 14:57:00 -07005032 }
Andrew Vasquez0971de72008-04-03 13:13:18 -07005033
5034 INIT_LIST_HEAD(&e->list);
5035 e->type = type;
5036 e->flags = QLA_EVT_FLAG_FREE;
5037 return e;
5038}
5039
Quinn Tran726b8542017-01-19 22:28:00 -08005040int
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005041qla2x00_post_work(struct scsi_qla_host *vha, struct qla_work_evt *e)
Andrew Vasquez0971de72008-04-03 13:13:18 -07005042{
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005043 unsigned long flags;
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005044 bool q = false;
Andrew Vasquez0971de72008-04-03 13:13:18 -07005045
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005046 spin_lock_irqsave(&vha->work_lock, flags);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005047 list_add_tail(&e->list, &vha->work_list);
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005048
5049 if (!test_and_set_bit(IOCB_WORK_ACTIVE, &vha->dpc_flags))
5050 q = true;
5051
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005052 spin_unlock_irqrestore(&vha->work_lock, flags);
Quinn Tranec7193e2017-03-15 09:48:55 -07005053
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005054 if (q)
5055 queue_work(vha->hw->wq, &vha->iocb_work);
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005056
Andrew Vasquez0971de72008-04-03 13:13:18 -07005057 return QLA_SUCCESS;
5058}
5059
5060int
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005061qla2x00_post_aen_work(struct scsi_qla_host *vha, enum fc_host_event_code code,
Andrew Vasquez0971de72008-04-03 13:13:18 -07005062 u32 data)
5063{
5064 struct qla_work_evt *e;
5065
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005066 e = qla2x00_alloc_work(vha, QLA_EVT_AEN);
Andrew Vasquez0971de72008-04-03 13:13:18 -07005067 if (!e)
5068 return QLA_FUNCTION_FAILED;
5069
5070 e->u.aen.code = code;
5071 e->u.aen.data = data;
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005072 return qla2x00_post_work(vha, e);
Andrew Vasquez0971de72008-04-03 13:13:18 -07005073}
5074
Andrew Vasquez8a659572009-02-08 20:50:12 -08005075int
5076qla2x00_post_idc_ack_work(struct scsi_qla_host *vha, uint16_t *mb)
5077{
5078 struct qla_work_evt *e;
5079
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005080 e = qla2x00_alloc_work(vha, QLA_EVT_IDC_ACK);
Andrew Vasquez8a659572009-02-08 20:50:12 -08005081 if (!e)
5082 return QLA_FUNCTION_FAILED;
5083
5084 memcpy(e->u.idc_ack.mb, mb, QLA_IDC_ACK_REGS * sizeof(uint16_t));
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005085 return qla2x00_post_work(vha, e);
Andrew Vasquez8a659572009-02-08 20:50:12 -08005086}
5087
Andrew Vasquezac280b62009-08-20 11:06:05 -07005088#define qla2x00_post_async_work(name, type) \
5089int qla2x00_post_async_##name##_work( \
5090 struct scsi_qla_host *vha, \
5091 fc_port_t *fcport, uint16_t *data) \
5092{ \
5093 struct qla_work_evt *e; \
5094 \
5095 e = qla2x00_alloc_work(vha, type); \
5096 if (!e) \
5097 return QLA_FUNCTION_FAILED; \
5098 \
5099 e->u.logio.fcport = fcport; \
5100 if (data) { \
5101 e->u.logio.data[0] = data[0]; \
5102 e->u.logio.data[1] = data[1]; \
5103 } \
Quinn Tran6d6749272017-12-28 12:33:41 -08005104 fcport->flags |= FCF_ASYNC_ACTIVE; \
Andrew Vasquezac280b62009-08-20 11:06:05 -07005105 return qla2x00_post_work(vha, e); \
5106}
5107
5108qla2x00_post_async_work(login, QLA_EVT_ASYNC_LOGIN);
Andrew Vasquezac280b62009-08-20 11:06:05 -07005109qla2x00_post_async_work(logout, QLA_EVT_ASYNC_LOGOUT);
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07005110qla2x00_post_async_work(adisc, QLA_EVT_ASYNC_ADISC);
Quinn Tran11aea162017-12-28 12:33:20 -08005111qla2x00_post_async_work(prlo, QLA_EVT_ASYNC_PRLO);
5112qla2x00_post_async_work(prlo_done, QLA_EVT_ASYNC_PRLO_DONE);
Andrew Vasquezac280b62009-08-20 11:06:05 -07005113
Andrew Vasquez3420d362009-10-13 15:16:45 -07005114int
5115qla2x00_post_uevent_work(struct scsi_qla_host *vha, u32 code)
5116{
5117 struct qla_work_evt *e;
5118
5119 e = qla2x00_alloc_work(vha, QLA_EVT_UEVENT);
5120 if (!e)
5121 return QLA_FUNCTION_FAILED;
5122
5123 e->u.uevent.code = code;
5124 return qla2x00_post_work(vha, e);
5125}
5126
5127static void
5128qla2x00_uevent_emit(struct scsi_qla_host *vha, u32 code)
5129{
5130 char event_string[40];
5131 char *envp[] = { event_string, NULL };
5132
5133 switch (code) {
5134 case QLA_UEVENT_CODE_FW_DUMP:
Ye Bin250bd002020-09-30 10:25:14 +08005135 snprintf(event_string, sizeof(event_string), "FW_DUMP=%lu",
Andrew Vasquez3420d362009-10-13 15:16:45 -07005136 vha->host_no);
5137 break;
5138 default:
5139 /* do nothing */
5140 break;
5141 }
5142 kobject_uevent_env(&vha->hw->pdev->dev.kobj, KOBJ_CHANGE, envp);
5143}
5144
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04005145int
5146qlafx00_post_aenfx_work(struct scsi_qla_host *vha, uint32_t evtcode,
5147 uint32_t *data, int cnt)
5148{
5149 struct qla_work_evt *e;
5150
5151 e = qla2x00_alloc_work(vha, QLA_EVT_AENFX);
5152 if (!e)
5153 return QLA_FUNCTION_FAILED;
5154
5155 e->u.aenfx.evtcode = evtcode;
5156 e->u.aenfx.count = cnt;
5157 memcpy(e->u.aenfx.mbx, data, sizeof(*data) * cnt);
5158 return qla2x00_post_work(vha, e);
5159}
5160
Quinn Trancd4ed6b2018-08-31 11:24:31 -07005161void qla24xx_sched_upd_fcport(fc_port_t *fcport)
Quinn Tran726b8542017-01-19 22:28:00 -08005162{
Quinn Trancd4ed6b2018-08-31 11:24:31 -07005163 unsigned long flags;
Quinn Tran726b8542017-01-19 22:28:00 -08005164
Quinn Trancd4ed6b2018-08-31 11:24:31 -07005165 if (IS_SW_RESV_ADDR(fcport->d_id))
5166 return;
Quinn Tran726b8542017-01-19 22:28:00 -08005167
Quinn Trancd4ed6b2018-08-31 11:24:31 -07005168 spin_lock_irqsave(&fcport->vha->work_lock, flags);
5169 if (fcport->disc_state == DSC_UPD_FCPORT) {
5170 spin_unlock_irqrestore(&fcport->vha->work_lock, flags);
5171 return;
5172 }
5173 fcport->jiffies_at_registration = jiffies;
5174 fcport->sec_since_registration = 0;
5175 fcport->next_disc_state = DSC_DELETED;
Shyam Sundar27258a52019-12-17 14:06:06 -08005176 qla2x00_set_fcport_disc_state(fcport, DSC_UPD_FCPORT);
Quinn Trancd4ed6b2018-08-31 11:24:31 -07005177 spin_unlock_irqrestore(&fcport->vha->work_lock, flags);
5178
5179 queue_work(system_unbound_wq, &fcport->reg_work);
Quinn Tran726b8542017-01-19 22:28:00 -08005180}
5181
5182static
5183void qla24xx_create_new_sess(struct scsi_qla_host *vha, struct qla_work_evt *e)
5184{
5185 unsigned long flags;
Quinn Tranb5d15312017-08-30 10:16:49 -07005186 fc_port_t *fcport = NULL, *tfcp;
Quinn Tran726b8542017-01-19 22:28:00 -08005187 struct qlt_plogi_ack_t *pla =
5188 (struct qlt_plogi_ack_t *)e->u.new_sess.pla;
Quinn Tranb5d15312017-08-30 10:16:49 -07005189 uint8_t free_fcport = 0;
Quinn Tran726b8542017-01-19 22:28:00 -08005190
Quinn Tran9cd883f2017-12-28 12:33:24 -08005191 ql_dbg(ql_dbg_disc, vha, 0xffff,
5192 "%s %d %8phC enter\n",
5193 __func__, __LINE__, e->u.new_sess.port_name);
5194
Quinn Tran726b8542017-01-19 22:28:00 -08005195 spin_lock_irqsave(&vha->hw->tgt.sess_lock, flags);
5196 fcport = qla2x00_find_fcport_by_wwpn(vha, e->u.new_sess.port_name, 1);
5197 if (fcport) {
5198 fcport->d_id = e->u.new_sess.id;
5199 if (pla) {
5200 fcport->fw_login_state = DSC_LS_PLOGI_PEND;
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005201 memcpy(fcport->node_name,
5202 pla->iocb.u.isp24.u.plogi.node_name,
5203 WWN_SIZE);
Quinn Tran726b8542017-01-19 22:28:00 -08005204 qlt_plogi_ack_link(vha, pla, fcport, QLT_PLOGI_LINK_SAME_WWN);
5205 /* we took an extra ref_count to prevent PLOGI ACK when
5206 * fcport/sess has not been created.
5207 */
5208 pla->ref_count--;
5209 }
5210 } else {
Quinn Tranb5d15312017-08-30 10:16:49 -07005211 spin_unlock_irqrestore(&vha->hw->tgt.sess_lock, flags);
Quinn Tran726b8542017-01-19 22:28:00 -08005212 fcport = qla2x00_alloc_fcport(vha, GFP_KERNEL);
5213 if (fcport) {
5214 fcport->d_id = e->u.new_sess.id;
Quinn Tran726b8542017-01-19 22:28:00 -08005215 fcport->flags |= FCF_FABRIC_DEVICE;
5216 fcport->fw_login_state = DSC_LS_PLOGI_PEND;
Saurav Kashyapdbf1f532021-01-11 01:31:28 -08005217 fcport->tgt_short_link_down_cnt = 0;
Quinn Tran33b28352018-03-20 23:09:40 -07005218
Quinn Tran726b8542017-01-19 22:28:00 -08005219 memcpy(fcport->port_name, e->u.new_sess.port_name,
5220 WWN_SIZE);
Quinn Tran7f2a3982019-09-12 11:09:09 -07005221
Michael Hernandez84ed3622019-09-12 11:09:12 -07005222 fcport->fc4_type = e->u.new_sess.fc4_type;
Quinn Tranf8844452021-08-16 22:13:12 -07005223 if (NVME_PRIORITY(vha->hw, fcport))
5224 fcport->do_prli_nvme = 1;
5225 else
5226 fcport->do_prli_nvme = 0;
5227
Michael Hernandez84ed3622019-09-12 11:09:12 -07005228 if (e->u.new_sess.fc4_type & FS_FCP_IS_N2N) {
Arun Easi94eda272020-09-29 03:21:51 -07005229 fcport->dm_login_expire = jiffies +
5230 QLA_N2N_WAIT_TIME * HZ;
Michael Hernandez84ed3622019-09-12 11:09:12 -07005231 fcport->fc4_type = FS_FC4TYPE_FCP;
Quinn Tran7f2a3982019-09-12 11:09:09 -07005232 fcport->n2n_flag = 1;
Michael Hernandez84ed3622019-09-12 11:09:12 -07005233 if (vha->flags.nvme_enabled)
5234 fcport->fc4_type |= FS_FC4TYPE_NVME;
5235 }
Quinn Tran7f2a3982019-09-12 11:09:09 -07005236
Quinn Tranb5d15312017-08-30 10:16:49 -07005237 } else {
5238 ql_dbg(ql_dbg_disc, vha, 0xffff,
5239 "%s %8phC mem alloc fail.\n",
5240 __func__, e->u.new_sess.port_name);
5241
Bart Van Assche1df627b2019-08-08 20:01:42 -07005242 if (pla) {
5243 list_del(&pla->list);
Quinn Tranb5d15312017-08-30 10:16:49 -07005244 kmem_cache_free(qla_tgt_plogi_cachep, pla);
Bart Van Assche1df627b2019-08-08 20:01:42 -07005245 }
Quinn Tranb5d15312017-08-30 10:16:49 -07005246 return;
5247 }
5248
5249 spin_lock_irqsave(&vha->hw->tgt.sess_lock, flags);
Quinn Trana4239942017-12-28 12:33:26 -08005250 /* search again to make sure no one else got ahead */
Quinn Tranb5d15312017-08-30 10:16:49 -07005251 tfcp = qla2x00_find_fcport_by_wwpn(vha,
5252 e->u.new_sess.port_name, 1);
5253 if (tfcp) {
5254 /* should rarily happen */
5255 ql_dbg(ql_dbg_disc, vha, 0xffff,
5256 "%s %8phC found existing fcport b4 add. DS %d LS %d\n",
5257 __func__, tfcp->port_name, tfcp->disc_state,
5258 tfcp->fw_login_state);
5259
5260 free_fcport = 1;
5261 } else {
Quinn Tran726b8542017-01-19 22:28:00 -08005262 list_add_tail(&fcport->list, &vha->vp_fcports);
5263
Quinn Tran19759032017-12-04 14:45:15 -08005264 }
5265 if (pla) {
5266 qlt_plogi_ack_link(vha, pla, fcport,
5267 QLT_PLOGI_LINK_SAME_WWN);
5268 pla->ref_count--;
Quinn Tran726b8542017-01-19 22:28:00 -08005269 }
5270 }
5271 spin_unlock_irqrestore(&vha->hw->tgt.sess_lock, flags);
5272
5273 if (fcport) {
Quinn Trana4239942017-12-28 12:33:26 -08005274 fcport->id_changed = 1;
5275 fcport->scan_state = QLA_FCPORT_FOUND;
Quinn Tran8b5292bc2019-07-26 09:07:32 -07005276 fcport->chip_reset = vha->hw->base_qpair->chip_reset;
Quinn Trana4239942017-12-28 12:33:26 -08005277 memcpy(fcport->node_name, e->u.new_sess.node_name, WWN_SIZE);
5278
Quinn Tran5ef696a2017-12-04 14:45:05 -08005279 if (pla) {
Quinn Tran9cd883f2017-12-28 12:33:24 -08005280 if (pla->iocb.u.isp24.status_subcode == ELS_PRLI) {
5281 u16 wd3_lo;
5282
5283 fcport->fw_login_state = DSC_LS_PRLI_PEND;
5284 fcport->local = 0;
5285 fcport->loop_id =
5286 le16_to_cpu(
5287 pla->iocb.u.isp24.nport_handle);
5288 fcport->fw_login_state = DSC_LS_PRLI_PEND;
5289 wd3_lo =
5290 le16_to_cpu(
5291 pla->iocb.u.isp24.u.prli.wd3_lo);
5292
5293 if (wd3_lo & BIT_7)
5294 fcport->conf_compl_supported = 1;
5295
5296 if ((wd3_lo & BIT_4) == 0)
5297 fcport->port_type = FCT_INITIATOR;
5298 else
5299 fcport->port_type = FCT_TARGET;
5300 }
Quinn Tran726b8542017-01-19 22:28:00 -08005301 qlt_plogi_ack_unref(vha, pla);
Quinn Tran5ef696a2017-12-04 14:45:05 -08005302 } else {
Hannes Reinecke1c6cacf2018-02-22 09:49:35 +01005303 fc_port_t *dfcp = NULL;
5304
Quinn Tran5ef696a2017-12-04 14:45:05 -08005305 spin_lock_irqsave(&vha->hw->tgt.sess_lock, flags);
5306 tfcp = qla2x00_find_fcport_by_nportid(vha,
5307 &e->u.new_sess.id, 1);
5308 if (tfcp && (tfcp != fcport)) {
5309 /*
5310 * We have a conflict fcport with same NportID.
5311 */
5312 ql_dbg(ql_dbg_disc, vha, 0xffff,
5313 "%s %8phC found conflict b4 add. DS %d LS %d\n",
5314 __func__, tfcp->port_name, tfcp->disc_state,
5315 tfcp->fw_login_state);
5316
5317 switch (tfcp->disc_state) {
5318 case DSC_DELETED:
5319 break;
5320 case DSC_DELETE_PEND:
5321 fcport->login_pause = 1;
5322 tfcp->conflict = fcport;
5323 break;
5324 default:
5325 fcport->login_pause = 1;
5326 tfcp->conflict = fcport;
Hannes Reinecke1c6cacf2018-02-22 09:49:35 +01005327 dfcp = tfcp;
Quinn Tran5ef696a2017-12-04 14:45:05 -08005328 break;
5329 }
5330 }
5331 spin_unlock_irqrestore(&vha->hw->tgt.sess_lock, flags);
Hannes Reinecke1c6cacf2018-02-22 09:49:35 +01005332 if (dfcp)
5333 qlt_schedule_sess_for_deletion(tfcp);
Quinn Trana4239942017-12-28 12:33:26 -08005334
Quinn Tran8777e432018-08-02 13:16:57 -07005335 if (N2N_TOPO(vha->hw)) {
Quinn Tranf3f19382019-09-12 11:09:10 -07005336 fcport->flags &= ~FCF_FABRIC_DEVICE;
5337 fcport->keep_nport_handle = 1;
Quinn Tran8777e432018-08-02 13:16:57 -07005338 if (vha->flags.nvme_enabled) {
Michael Hernandez84ed3622019-09-12 11:09:12 -07005339 fcport->fc4_type =
5340 (FS_FC4TYPE_NVME | FS_FC4TYPE_FCP);
Quinn Tran8777e432018-08-02 13:16:57 -07005341 fcport->n2n_flag = 1;
5342 }
5343 fcport->fw_login_state = 0;
Quinn Tran11efe872020-02-26 14:40:18 -08005344
5345 schedule_delayed_work(&vha->scan.scan_work, 5);
Quinn Tran8777e432018-08-02 13:16:57 -07005346 } else {
5347 qla24xx_fcport_handle_login(vha, fcport);
5348 }
Quinn Tran5ef696a2017-12-04 14:45:05 -08005349 }
Quinn Tran726b8542017-01-19 22:28:00 -08005350 }
Quinn Tranb5d15312017-08-30 10:16:49 -07005351
5352 if (free_fcport) {
5353 qla2x00_free_fcport(fcport);
Bart Van Assche1df627b2019-08-08 20:01:42 -07005354 if (pla) {
5355 list_del(&pla->list);
Quinn Tranb5d15312017-08-30 10:16:49 -07005356 kmem_cache_free(qla_tgt_plogi_cachep, pla);
Bart Van Assche1df627b2019-08-08 20:01:42 -07005357 }
Quinn Tranb5d15312017-08-30 10:16:49 -07005358 }
Quinn Tran726b8542017-01-19 22:28:00 -08005359}
5360
Quinn Trane374f9f2017-12-28 12:33:31 -08005361static void qla_sp_retry(struct scsi_qla_host *vha, struct qla_work_evt *e)
5362{
5363 struct srb *sp = e->u.iosb.sp;
5364 int rval;
5365
5366 rval = qla2x00_start_sp(sp);
5367 if (rval != QLA_SUCCESS) {
5368 ql_dbg(ql_dbg_disc, vha, 0x2043,
5369 "%s: %s: Re-issue IOCB failed (%d).\n",
5370 __func__, sp->name, rval);
5371 qla24xx_sp_unmap(vha, sp);
5372 }
5373}
5374
Andrew Vasquezac280b62009-08-20 11:06:05 -07005375void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005376qla2x00_do_work(struct scsi_qla_host *vha)
Andrew Vasquez0971de72008-04-03 13:13:18 -07005377{
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005378 struct qla_work_evt *e, *tmp;
5379 unsigned long flags;
5380 LIST_HEAD(work);
Quinn Tran80676d02019-01-24 23:23:42 -08005381 int rc;
Andrew Vasquez0971de72008-04-03 13:13:18 -07005382
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005383 spin_lock_irqsave(&vha->work_lock, flags);
5384 list_splice_init(&vha->work_list, &work);
5385 spin_unlock_irqrestore(&vha->work_lock, flags);
5386
5387 list_for_each_entry_safe(e, tmp, &work, list) {
Quinn Tran80676d02019-01-24 23:23:42 -08005388 rc = QLA_SUCCESS;
Andrew Vasquez0971de72008-04-03 13:13:18 -07005389 switch (e->type) {
5390 case QLA_EVT_AEN:
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005391 fc_host_post_event(vha->host, fc_get_event_number(),
Andrew Vasquez0971de72008-04-03 13:13:18 -07005392 e->u.aen.code, e->u.aen.data);
5393 break;
Andrew Vasquez8a659572009-02-08 20:50:12 -08005394 case QLA_EVT_IDC_ACK:
5395 qla81xx_idc_ack(vha, e->u.idc_ack.mb);
5396 break;
Andrew Vasquezac280b62009-08-20 11:06:05 -07005397 case QLA_EVT_ASYNC_LOGIN:
5398 qla2x00_async_login(vha, e->u.logio.fcport,
5399 e->u.logio.data);
5400 break;
Andrew Vasquezac280b62009-08-20 11:06:05 -07005401 case QLA_EVT_ASYNC_LOGOUT:
Quinn Tran80676d02019-01-24 23:23:42 -08005402 rc = qla2x00_async_logout(vha, e->u.logio.fcport);
Andrew Vasquezac280b62009-08-20 11:06:05 -07005403 break;
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07005404 case QLA_EVT_ASYNC_ADISC:
5405 qla2x00_async_adisc(vha, e->u.logio.fcport,
5406 e->u.logio.data);
5407 break;
Andrew Vasquez3420d362009-10-13 15:16:45 -07005408 case QLA_EVT_UEVENT:
5409 qla2x00_uevent_emit(vha, e->u.uevent.code);
5410 break;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04005411 case QLA_EVT_AENFX:
5412 qlafx00_process_aen(vha, e);
5413 break;
Quinn Tran726b8542017-01-19 22:28:00 -08005414 case QLA_EVT_GPNID:
5415 qla24xx_async_gpnid(vha, &e->u.gpnid.id);
5416 break;
Quinn Trane374f9f2017-12-28 12:33:31 -08005417 case QLA_EVT_UNMAP:
5418 qla24xx_sp_unmap(vha, e->u.iosb.sp);
Quinn Tran726b8542017-01-19 22:28:00 -08005419 break;
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005420 case QLA_EVT_RELOGIN:
5421 qla2x00_relogin(vha);
5422 break;
Quinn Tran726b8542017-01-19 22:28:00 -08005423 case QLA_EVT_NEW_SESS:
5424 qla24xx_create_new_sess(vha, e);
5425 break;
5426 case QLA_EVT_GPDB:
5427 qla24xx_async_gpdb(vha, e->u.fcport.fcport,
5428 e->u.fcport.opt);
5429 break;
Duane Grigsbya5d42f42017-06-21 13:48:41 -07005430 case QLA_EVT_PRLI:
5431 qla24xx_async_prli(vha, e->u.fcport.fcport);
5432 break;
Quinn Tran726b8542017-01-19 22:28:00 -08005433 case QLA_EVT_GPSC:
5434 qla24xx_async_gpsc(vha, e->u.fcport.fcport);
5435 break;
Quinn Tran726b8542017-01-19 22:28:00 -08005436 case QLA_EVT_GNL:
5437 qla24xx_async_gnl(vha, e->u.fcport.fcport);
5438 break;
5439 case QLA_EVT_NACK:
5440 qla24xx_do_nack_work(vha, e);
5441 break;
Quinn Tran11aea162017-12-28 12:33:20 -08005442 case QLA_EVT_ASYNC_PRLO:
Quinn Tran80676d02019-01-24 23:23:42 -08005443 rc = qla2x00_async_prlo(vha, e->u.logio.fcport);
Quinn Tran11aea162017-12-28 12:33:20 -08005444 break;
5445 case QLA_EVT_ASYNC_PRLO_DONE:
5446 qla2x00_async_prlo_done(vha, e->u.logio.fcport,
5447 e->u.logio.data);
5448 break;
Quinn Trana4239942017-12-28 12:33:26 -08005449 case QLA_EVT_GPNFT:
Quinn Tran33b28352018-03-20 23:09:40 -07005450 qla24xx_async_gpnft(vha, e->u.gpnft.fc4_type,
5451 e->u.gpnft.sp);
Quinn Trana4239942017-12-28 12:33:26 -08005452 break;
5453 case QLA_EVT_GPNFT_DONE:
5454 qla24xx_async_gpnft_done(vha, e->u.iosb.sp);
5455 break;
5456 case QLA_EVT_GNNFT_DONE:
5457 qla24xx_async_gnnft_done(vha, e->u.iosb.sp);
5458 break;
5459 case QLA_EVT_GNNID:
5460 qla24xx_async_gnnid(vha, e->u.fcport.fcport);
5461 break;
5462 case QLA_EVT_GFPNID:
5463 qla24xx_async_gfpnid(vha, e->u.fcport.fcport);
5464 break;
Quinn Trane374f9f2017-12-28 12:33:31 -08005465 case QLA_EVT_SP_RETRY:
5466 qla_sp_retry(vha, e);
Quinn Trancc28e0a2018-05-01 09:01:48 -07005467 break;
5468 case QLA_EVT_IIDMA:
5469 qla_do_iidma_work(vha, e->u.fcport.fcport);
5470 break;
Quinn Tran8777e432018-08-02 13:16:57 -07005471 case QLA_EVT_ELS_PLOGI:
5472 qla24xx_els_dcmd2_iocb(vha, ELS_DCMD_PLOGI,
5473 e->u.fcport.fcport, false);
5474 break;
Quinn Trandd307062021-06-23 22:26:00 -07005475 case QLA_EVT_SA_REPLACE:
5476 qla24xx_issue_sa_replace_iocb(vha, e);
5477 break;
Andrew Vasquez0971de72008-04-03 13:13:18 -07005478 }
Quinn Tran80676d02019-01-24 23:23:42 -08005479
5480 if (rc == EAGAIN) {
5481 /* put 'work' at head of 'vha->work_list' */
5482 spin_lock_irqsave(&vha->work_lock, flags);
5483 list_splice(&work, &vha->work_list);
5484 spin_unlock_irqrestore(&vha->work_lock, flags);
5485 break;
5486 }
5487 list_del_init(&e->list);
Andrew Vasquez0971de72008-04-03 13:13:18 -07005488 if (e->flags & QLA_EVT_FLAG_FREE)
5489 kfree(e);
Arun Easifeafb7b2010-09-03 14:57:00 -07005490
5491 /* For each work completed decrement vha ref count */
5492 QLA_VHA_MARK_NOT_BUSY(vha);
Andrew Vasquez0971de72008-04-03 13:13:18 -07005493 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005494}
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005495
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005496int qla24xx_post_relogin_work(struct scsi_qla_host *vha)
5497{
5498 struct qla_work_evt *e;
5499
5500 e = qla2x00_alloc_work(vha, QLA_EVT_RELOGIN);
5501
5502 if (!e) {
5503 set_bit(RELOGIN_NEEDED, &vha->dpc_flags);
5504 return QLA_FUNCTION_FAILED;
5505 }
5506
5507 return qla2x00_post_work(vha, e);
5508}
5509
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005510/* Relogins all the fcports of a vport
5511 * Context: dpc thread
5512 */
5513void qla2x00_relogin(struct scsi_qla_host *vha)
5514{
5515 fc_port_t *fcport;
Quinn Tran23dd98a2018-08-02 13:16:45 -07005516 int status, relogin_needed = 0;
Quinn Tran726b8542017-01-19 22:28:00 -08005517 struct event_arg ea;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005518
5519 list_for_each_entry(fcport, &vha->vp_fcports, list) {
Quinn Tran9cd883f2017-12-28 12:33:24 -08005520 /*
5521 * If the port is not ONLINE then try to login
5522 * to it if we haven't run out of retries.
5523 */
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07005524 if (atomic_read(&fcport->state) != FCS_ONLINE &&
Quinn Tran23dd98a2018-08-02 13:16:45 -07005525 fcport->login_retry) {
5526 if (fcport->scan_state != QLA_FCPORT_FOUND ||
Quinn Tran9efea842021-06-23 22:26:02 -07005527 fcport->disc_state == DSC_LOGIN_AUTH_PEND ||
Quinn Tran23dd98a2018-08-02 13:16:45 -07005528 fcport->disc_state == DSC_LOGIN_COMPLETE)
5529 continue;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005530
Quinn Tran23dd98a2018-08-02 13:16:45 -07005531 if (fcport->flags & (FCF_ASYNC_SENT|FCF_ASYNC_ACTIVE) ||
5532 fcport->disc_state == DSC_DELETE_PEND) {
5533 relogin_needed = 1;
5534 } else {
5535 if (vha->hw->current_topology != ISP_CFG_NL) {
5536 memset(&ea, 0, sizeof(ea));
Quinn Tran23dd98a2018-08-02 13:16:45 -07005537 ea.fcport = fcport;
Bart Van Assche897def22019-08-08 20:02:15 -07005538 qla24xx_handle_relogin_event(vha, &ea);
Quinn Tran23dd98a2018-08-02 13:16:45 -07005539 } else if (vha->hw->current_topology ==
5540 ISP_CFG_NL) {
5541 fcport->login_retry--;
5542 status =
5543 qla2x00_local_device_login(vha,
5544 fcport);
5545 if (status == QLA_SUCCESS) {
5546 fcport->old_loop_id =
5547 fcport->loop_id;
5548 ql_dbg(ql_dbg_disc, vha, 0x2003,
5549 "Port login OK: logged in ID 0x%x.\n",
5550 fcport->loop_id);
5551 qla2x00_update_fcport
5552 (vha, fcport);
5553 } else if (status == 1) {
5554 set_bit(RELOGIN_NEEDED,
5555 &vha->dpc_flags);
5556 /* retry the login again */
5557 ql_dbg(ql_dbg_disc, vha, 0x2007,
5558 "Retrying %d login again loop_id 0x%x.\n",
5559 fcport->login_retry,
5560 fcport->loop_id);
5561 } else {
5562 fcport->login_retry = 0;
5563 }
5564
5565 if (fcport->login_retry == 0 &&
5566 status != QLA_SUCCESS)
5567 qla2x00_clear_loop_id(fcport);
5568 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005569 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005570 }
5571 if (test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags))
5572 break;
5573 }
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005574
Quinn Tran23dd98a2018-08-02 13:16:45 -07005575 if (relogin_needed)
5576 set_bit(RELOGIN_NEEDED, &vha->dpc_flags);
5577
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005578 ql_dbg(ql_dbg_disc, vha, 0x400e,
5579 "Relogin end.\n");
Andrew Vasquez0971de72008-04-03 13:13:18 -07005580}
5581
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005582/* Schedule work on any of the dpc-workqueues */
5583void
5584qla83xx_schedule_work(scsi_qla_host_t *base_vha, int work_code)
5585{
5586 struct qla_hw_data *ha = base_vha->hw;
5587
5588 switch (work_code) {
5589 case MBA_IDC_AEN: /* 0x8200 */
5590 if (ha->dpc_lp_wq)
5591 queue_work(ha->dpc_lp_wq, &ha->idc_aen);
5592 break;
5593
5594 case QLA83XX_NIC_CORE_RESET: /* 0x1 */
5595 if (!ha->flags.nic_core_reset_hdlr_active) {
5596 if (ha->dpc_hp_wq)
5597 queue_work(ha->dpc_hp_wq, &ha->nic_core_reset);
5598 } else
5599 ql_dbg(ql_dbg_p3p, base_vha, 0xb05e,
5600 "NIC Core reset is already active. Skip "
5601 "scheduling it again.\n");
5602 break;
5603 case QLA83XX_IDC_STATE_HANDLER: /* 0x2 */
5604 if (ha->dpc_hp_wq)
5605 queue_work(ha->dpc_hp_wq, &ha->idc_state_handler);
5606 break;
5607 case QLA83XX_NIC_CORE_UNRECOVERABLE: /* 0x3 */
5608 if (ha->dpc_hp_wq)
5609 queue_work(ha->dpc_hp_wq, &ha->nic_core_unrecoverable);
5610 break;
5611 default:
5612 ql_log(ql_log_warn, base_vha, 0xb05f,
Masanari Iidad939be32015-02-27 23:52:31 +09005613 "Unknown work-code=0x%x.\n", work_code);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005614 }
5615
5616 return;
5617}
5618
5619/* Work: Perform NIC Core Unrecoverable state handling */
5620void
5621qla83xx_nic_core_unrecoverable_work(struct work_struct *work)
5622{
5623 struct qla_hw_data *ha =
Arun Easi2ad1b672012-08-22 14:21:35 -04005624 container_of(work, struct qla_hw_data, nic_core_unrecoverable);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005625 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
5626 uint32_t dev_state = 0;
5627
5628 qla83xx_idc_lock(base_vha, 0);
5629 qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE, &dev_state);
5630 qla83xx_reset_ownership(base_vha);
5631 if (ha->flags.nic_core_reset_owner) {
5632 ha->flags.nic_core_reset_owner = 0;
5633 qla83xx_wr_reg(base_vha, QLA83XX_IDC_DEV_STATE,
5634 QLA8XXX_DEV_FAILED);
5635 ql_log(ql_log_info, base_vha, 0xb060, "HW State: FAILED.\n");
5636 qla83xx_schedule_work(base_vha, QLA83XX_IDC_STATE_HANDLER);
5637 }
5638 qla83xx_idc_unlock(base_vha, 0);
5639}
5640
5641/* Work: Execute IDC state handler */
5642void
5643qla83xx_idc_state_handler_work(struct work_struct *work)
5644{
5645 struct qla_hw_data *ha =
Arun Easi2ad1b672012-08-22 14:21:35 -04005646 container_of(work, struct qla_hw_data, idc_state_handler);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005647 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
5648 uint32_t dev_state = 0;
5649
5650 qla83xx_idc_lock(base_vha, 0);
5651 qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE, &dev_state);
5652 if (dev_state == QLA8XXX_DEV_FAILED ||
5653 dev_state == QLA8XXX_DEV_NEED_QUIESCENT)
5654 qla83xx_idc_state_handler(base_vha);
5655 qla83xx_idc_unlock(base_vha, 0);
5656}
5657
Saurav Kashyapfa492632012-11-21 02:40:29 -05005658static int
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005659qla83xx_check_nic_core_fw_alive(scsi_qla_host_t *base_vha)
5660{
5661 int rval = QLA_SUCCESS;
5662 unsigned long heart_beat_wait = jiffies + (1 * HZ);
5663 uint32_t heart_beat_counter1, heart_beat_counter2;
5664
5665 do {
5666 if (time_after(jiffies, heart_beat_wait)) {
5667 ql_dbg(ql_dbg_p3p, base_vha, 0xb07c,
5668 "Nic Core f/w is not alive.\n");
5669 rval = QLA_FUNCTION_FAILED;
5670 break;
5671 }
5672
5673 qla83xx_idc_lock(base_vha, 0);
5674 qla83xx_rd_reg(base_vha, QLA83XX_FW_HEARTBEAT,
5675 &heart_beat_counter1);
5676 qla83xx_idc_unlock(base_vha, 0);
5677 msleep(100);
5678 qla83xx_idc_lock(base_vha, 0);
5679 qla83xx_rd_reg(base_vha, QLA83XX_FW_HEARTBEAT,
5680 &heart_beat_counter2);
5681 qla83xx_idc_unlock(base_vha, 0);
5682 } while (heart_beat_counter1 == heart_beat_counter2);
5683
5684 return rval;
5685}
5686
5687/* Work: Perform NIC Core Reset handling */
5688void
5689qla83xx_nic_core_reset_work(struct work_struct *work)
5690{
5691 struct qla_hw_data *ha =
5692 container_of(work, struct qla_hw_data, nic_core_reset);
5693 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
5694 uint32_t dev_state = 0;
5695
Saurav Kashyap81178772012-08-22 14:21:04 -04005696 if (IS_QLA2031(ha)) {
5697 if (qla2xxx_mctp_dump(base_vha) != QLA_SUCCESS)
5698 ql_log(ql_log_warn, base_vha, 0xb081,
5699 "Failed to dump mctp\n");
5700 return;
5701 }
5702
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005703 if (!ha->flags.nic_core_reset_hdlr_active) {
5704 if (qla83xx_check_nic_core_fw_alive(base_vha) == QLA_SUCCESS) {
5705 qla83xx_idc_lock(base_vha, 0);
5706 qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE,
5707 &dev_state);
5708 qla83xx_idc_unlock(base_vha, 0);
5709 if (dev_state != QLA8XXX_DEV_NEED_RESET) {
5710 ql_dbg(ql_dbg_p3p, base_vha, 0xb07a,
5711 "Nic Core f/w is alive.\n");
5712 return;
5713 }
5714 }
5715
5716 ha->flags.nic_core_reset_hdlr_active = 1;
5717 if (qla83xx_nic_core_reset(base_vha)) {
5718 /* NIC Core reset failed. */
5719 ql_dbg(ql_dbg_p3p, base_vha, 0xb061,
5720 "NIC Core reset failed.\n");
5721 }
5722 ha->flags.nic_core_reset_hdlr_active = 0;
5723 }
5724}
5725
5726/* Work: Handle 8200 IDC aens */
5727void
5728qla83xx_service_idc_aen(struct work_struct *work)
5729{
5730 struct qla_hw_data *ha =
5731 container_of(work, struct qla_hw_data, idc_aen);
5732 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
5733 uint32_t dev_state, idc_control;
5734
5735 qla83xx_idc_lock(base_vha, 0);
5736 qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE, &dev_state);
5737 qla83xx_rd_reg(base_vha, QLA83XX_IDC_CONTROL, &idc_control);
5738 qla83xx_idc_unlock(base_vha, 0);
5739 if (dev_state == QLA8XXX_DEV_NEED_RESET) {
5740 if (idc_control & QLA83XX_IDC_GRACEFUL_RESET) {
5741 ql_dbg(ql_dbg_p3p, base_vha, 0xb062,
5742 "Application requested NIC Core Reset.\n");
5743 qla83xx_schedule_work(base_vha, QLA83XX_NIC_CORE_RESET);
5744 } else if (qla83xx_check_nic_core_fw_alive(base_vha) ==
5745 QLA_SUCCESS) {
5746 ql_dbg(ql_dbg_p3p, base_vha, 0xb07b,
5747 "Other protocol driver requested NIC Core Reset.\n");
5748 qla83xx_schedule_work(base_vha, QLA83XX_NIC_CORE_RESET);
5749 }
5750 } else if (dev_state == QLA8XXX_DEV_FAILED ||
5751 dev_state == QLA8XXX_DEV_NEED_QUIESCENT) {
5752 qla83xx_schedule_work(base_vha, QLA83XX_IDC_STATE_HANDLER);
5753 }
5754}
5755
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01005756/*
5757 * Control the frequency of IDC lock retries
5758 */
5759#define QLA83XX_WAIT_LOGIC_MS 100
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005760
Saurav Kashyapfa492632012-11-21 02:40:29 -05005761static int
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005762qla83xx_force_lock_recovery(scsi_qla_host_t *base_vha)
5763{
5764 int rval;
5765 uint32_t data;
5766 uint32_t idc_lck_rcvry_stage_mask = 0x3;
5767 uint32_t idc_lck_rcvry_owner_mask = 0x3c;
5768 struct qla_hw_data *ha = base_vha->hw;
Bart Van Asschebd432bb2019-04-11 14:53:17 -07005769
Saurav Kashyap6c315552013-02-08 01:57:53 -05005770 ql_dbg(ql_dbg_p3p, base_vha, 0xb086,
5771 "Trying force recovery of the IDC lock.\n");
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005772
5773 rval = qla83xx_rd_reg(base_vha, QLA83XX_IDC_LOCK_RECOVERY, &data);
5774 if (rval)
5775 return rval;
5776
5777 if ((data & idc_lck_rcvry_stage_mask) > 0) {
5778 return QLA_SUCCESS;
5779 } else {
5780 data = (IDC_LOCK_RECOVERY_STAGE1) | (ha->portnum << 2);
5781 rval = qla83xx_wr_reg(base_vha, QLA83XX_IDC_LOCK_RECOVERY,
5782 data);
5783 if (rval)
5784 return rval;
5785
5786 msleep(200);
5787
5788 rval = qla83xx_rd_reg(base_vha, QLA83XX_IDC_LOCK_RECOVERY,
5789 &data);
5790 if (rval)
5791 return rval;
5792
5793 if (((data & idc_lck_rcvry_owner_mask) >> 2) == ha->portnum) {
5794 data &= (IDC_LOCK_RECOVERY_STAGE2 |
5795 ~(idc_lck_rcvry_stage_mask));
5796 rval = qla83xx_wr_reg(base_vha,
5797 QLA83XX_IDC_LOCK_RECOVERY, data);
5798 if (rval)
5799 return rval;
5800
5801 /* Forcefully perform IDC UnLock */
5802 rval = qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_UNLOCK,
5803 &data);
5804 if (rval)
5805 return rval;
5806 /* Clear lock-id by setting 0xff */
5807 rval = qla83xx_wr_reg(base_vha, QLA83XX_DRIVER_LOCKID,
5808 0xff);
5809 if (rval)
5810 return rval;
5811 /* Clear lock-recovery by setting 0x0 */
5812 rval = qla83xx_wr_reg(base_vha,
5813 QLA83XX_IDC_LOCK_RECOVERY, 0x0);
5814 if (rval)
5815 return rval;
5816 } else
5817 return QLA_SUCCESS;
5818 }
5819
5820 return rval;
5821}
5822
Saurav Kashyapfa492632012-11-21 02:40:29 -05005823static int
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005824qla83xx_idc_lock_recovery(scsi_qla_host_t *base_vha)
5825{
5826 int rval = QLA_SUCCESS;
5827 uint32_t o_drv_lockid, n_drv_lockid;
5828 unsigned long lock_recovery_timeout;
5829
5830 lock_recovery_timeout = jiffies + QLA83XX_MAX_LOCK_RECOVERY_WAIT;
5831retry_lockid:
5832 rval = qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCKID, &o_drv_lockid);
5833 if (rval)
5834 goto exit;
5835
5836 /* MAX wait time before forcing IDC Lock recovery = 2 secs */
5837 if (time_after_eq(jiffies, lock_recovery_timeout)) {
5838 if (qla83xx_force_lock_recovery(base_vha) == QLA_SUCCESS)
5839 return QLA_SUCCESS;
5840 else
5841 return QLA_FUNCTION_FAILED;
5842 }
5843
5844 rval = qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCKID, &n_drv_lockid);
5845 if (rval)
5846 goto exit;
5847
5848 if (o_drv_lockid == n_drv_lockid) {
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01005849 msleep(QLA83XX_WAIT_LOGIC_MS);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005850 goto retry_lockid;
5851 } else
5852 return QLA_SUCCESS;
5853
5854exit:
5855 return rval;
5856}
5857
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01005858/*
5859 * Context: task, can sleep
5860 */
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005861void
5862qla83xx_idc_lock(scsi_qla_host_t *base_vha, uint16_t requester_id)
5863{
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005864 uint32_t data;
Saurav Kashyap6c315552013-02-08 01:57:53 -05005865 uint32_t lock_owner;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005866 struct qla_hw_data *ha = base_vha->hw;
5867
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01005868 might_sleep();
5869
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005870 /* IDC-lock implementation using driver-lock/lock-id remote registers */
5871retry_lock:
5872 if (qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCK, &data)
5873 == QLA_SUCCESS) {
5874 if (data) {
5875 /* Setting lock-id to our function-number */
5876 qla83xx_wr_reg(base_vha, QLA83XX_DRIVER_LOCKID,
5877 ha->portnum);
5878 } else {
Saurav Kashyap6c315552013-02-08 01:57:53 -05005879 qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCKID,
5880 &lock_owner);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005881 ql_dbg(ql_dbg_p3p, base_vha, 0xb063,
Saurav Kashyap6c315552013-02-08 01:57:53 -05005882 "Failed to acquire IDC lock, acquired by %d, "
5883 "retrying...\n", lock_owner);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005884
5885 /* Retry/Perform IDC-Lock recovery */
5886 if (qla83xx_idc_lock_recovery(base_vha)
5887 == QLA_SUCCESS) {
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01005888 msleep(QLA83XX_WAIT_LOGIC_MS);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005889 goto retry_lock;
5890 } else
5891 ql_log(ql_log_warn, base_vha, 0xb075,
5892 "IDC Lock recovery FAILED.\n");
5893 }
5894
5895 }
5896
5897 return;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005898}
5899
Joe Carnuccio48792372020-02-12 13:44:25 -08005900static bool
5901qla25xx_rdp_rsp_reduce_size(struct scsi_qla_host *vha,
5902 struct purex_entry_24xx *purex)
5903{
5904 char fwstr[16];
5905 u32 sid = purex->s_id[2] << 16 | purex->s_id[1] << 8 | purex->s_id[0];
Himanshu Madhani84f7d2e2020-02-12 13:44:26 -08005906 struct port_database_24xx *pdb;
Joe Carnuccio48792372020-02-12 13:44:25 -08005907
5908 /* Domain Controller is always logged-out. */
5909 /* if RDP request is not from Domain Controller: */
5910 if (sid != 0xfffc01)
5911 return false;
5912
5913 ql_dbg(ql_dbg_init, vha, 0x0181, "%s: s_id=%#x\n", __func__, sid);
5914
Himanshu Madhani84f7d2e2020-02-12 13:44:26 -08005915 pdb = kzalloc(sizeof(*pdb), GFP_KERNEL);
5916 if (!pdb) {
5917 ql_dbg(ql_dbg_init, vha, 0x0181,
5918 "%s: Failed allocate pdb\n", __func__);
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07005919 } else if (qla24xx_get_port_database(vha,
5920 le16_to_cpu(purex->nport_handle), pdb)) {
Himanshu Madhani84f7d2e2020-02-12 13:44:26 -08005921 ql_dbg(ql_dbg_init, vha, 0x0181,
5922 "%s: Failed get pdb sid=%x\n", __func__, sid);
5923 } else if (pdb->current_login_state != PDS_PLOGI_COMPLETE &&
5924 pdb->current_login_state != PDS_PRLI_COMPLETE) {
5925 ql_dbg(ql_dbg_init, vha, 0x0181,
5926 "%s: Port not logged in sid=%#x\n", __func__, sid);
5927 } else {
5928 /* RDP request is from logged in port */
5929 kfree(pdb);
5930 return false;
5931 }
5932 kfree(pdb);
5933
Joe Carnuccio48792372020-02-12 13:44:25 -08005934 vha->hw->isp_ops->fw_version_str(vha, fwstr, sizeof(fwstr));
5935 fwstr[strcspn(fwstr, " ")] = 0;
5936 /* if FW version allows RDP response length upto 2048 bytes: */
5937 if (strcmp(fwstr, "8.09.00") > 0 || strcmp(fwstr, "8.05.65") == 0)
5938 return false;
5939
5940 ql_dbg(ql_dbg_init, vha, 0x0181, "%s: fw=%s\n", __func__, fwstr);
5941
5942 /* RDP response length is to be reduced to maximum 256 bytes */
5943 return true;
5944}
5945
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005946/*
5947 * Function Name: qla24xx_process_purex_iocb
5948 *
5949 * Description:
5950 * Prepare a RDP response and send to Fabric switch
5951 *
5952 * PARAMETERS:
5953 * vha: SCSI qla host
5954 * purex: RDP request received by HBA
5955 */
Shyam Sundar62e9dd12020-06-30 03:22:28 -07005956void qla24xx_process_purex_rdp(struct scsi_qla_host *vha,
5957 struct purex_item *item)
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005958{
5959 struct qla_hw_data *ha = vha->hw;
Shyam Sundar62e9dd12020-06-30 03:22:28 -07005960 struct purex_entry_24xx *purex =
5961 (struct purex_entry_24xx *)&item->iocb;
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005962 dma_addr_t rsp_els_dma;
5963 dma_addr_t rsp_payload_dma;
5964 dma_addr_t stat_dma;
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005965 dma_addr_t sfp_dma;
5966 struct els_entry_24xx *rsp_els = NULL;
5967 struct rdp_rsp_payload *rsp_payload = NULL;
5968 struct link_statistics *stat = NULL;
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005969 uint8_t *sfp = NULL;
5970 uint16_t sfp_flags = 0;
Joe Carnuccio48792372020-02-12 13:44:25 -08005971 uint rsp_payload_length = sizeof(*rsp_payload);
Joe Carnuccio576bfde2020-02-12 13:44:24 -08005972 int rval;
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005973
5974 ql_dbg(ql_dbg_init + ql_dbg_verbose, vha, 0x0180,
5975 "%s: Enter\n", __func__);
5976
5977 ql_dbg(ql_dbg_init + ql_dbg_verbose, vha, 0x0181,
5978 "-------- ELS REQ -------\n");
5979 ql_dump_buffer(ql_dbg_init + ql_dbg_verbose, vha, 0x0182,
Bart Van Asscheab053c02020-05-18 14:17:09 -07005980 purex, sizeof(*purex));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005981
Joe Carnuccio48792372020-02-12 13:44:25 -08005982 if (qla25xx_rdp_rsp_reduce_size(vha, purex)) {
5983 rsp_payload_length =
5984 offsetof(typeof(*rsp_payload), optical_elmt_desc);
5985 ql_dbg(ql_dbg_init, vha, 0x0181,
5986 "Reducing RSP payload length to %u bytes...\n",
5987 rsp_payload_length);
5988 }
5989
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005990 rsp_els = dma_alloc_coherent(&ha->pdev->dev, sizeof(*rsp_els),
5991 &rsp_els_dma, GFP_KERNEL);
Joe Carnuccio09e382b2020-02-12 13:44:23 -08005992 if (!rsp_els) {
5993 ql_log(ql_log_warn, vha, 0x0183,
5994 "Failed allocate dma buffer ELS RSP.\n");
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005995 goto dealloc;
Joe Carnuccio09e382b2020-02-12 13:44:23 -08005996 }
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005997
5998 rsp_payload = dma_alloc_coherent(&ha->pdev->dev, sizeof(*rsp_payload),
5999 &rsp_payload_dma, GFP_KERNEL);
Joe Carnuccio09e382b2020-02-12 13:44:23 -08006000 if (!rsp_payload) {
6001 ql_log(ql_log_warn, vha, 0x0184,
6002 "Failed allocate dma buffer ELS RSP payload.\n");
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006003 goto dealloc;
Joe Carnuccio09e382b2020-02-12 13:44:23 -08006004 }
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006005
6006 sfp = dma_alloc_coherent(&ha->pdev->dev, SFP_RTDI_LEN,
6007 &sfp_dma, GFP_KERNEL);
6008
6009 stat = dma_alloc_coherent(&ha->pdev->dev, sizeof(*stat),
6010 &stat_dma, GFP_KERNEL);
6011
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006012 /* Prepare Response IOCB */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006013 rsp_els->entry_type = ELS_IOCB_TYPE;
6014 rsp_els->entry_count = 1;
6015 rsp_els->sys_define = 0;
6016 rsp_els->entry_status = 0;
6017 rsp_els->handle = 0;
6018 rsp_els->nport_handle = purex->nport_handle;
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006019 rsp_els->tx_dsd_count = cpu_to_le16(1);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006020 rsp_els->vp_index = purex->vp_idx;
6021 rsp_els->sof_type = EST_SOFI3;
6022 rsp_els->rx_xchg_address = purex->rx_xchg_addr;
6023 rsp_els->rx_dsd_count = 0;
6024 rsp_els->opcode = purex->els_frame_payload[0];
6025
Joe Carnuccio09e382b2020-02-12 13:44:23 -08006026 rsp_els->d_id[0] = purex->s_id[0];
6027 rsp_els->d_id[1] = purex->s_id[1];
6028 rsp_els->d_id[2] = purex->s_id[2];
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006029
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006030 rsp_els->control_flags = cpu_to_le16(EPD_ELS_ACC);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006031 rsp_els->rx_byte_count = 0;
Joe Carnuccio48792372020-02-12 13:44:25 -08006032 rsp_els->tx_byte_count = cpu_to_le32(rsp_payload_length);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006033
6034 put_unaligned_le64(rsp_payload_dma, &rsp_els->tx_address);
6035 rsp_els->tx_len = rsp_els->tx_byte_count;
6036
6037 rsp_els->rx_address = 0;
6038 rsp_els->rx_len = 0;
6039
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006040 /* Prepare Response Payload */
6041 rsp_payload->hdr.cmd = cpu_to_be32(0x2 << 24); /* LS_ACC */
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006042 rsp_payload->hdr.len = cpu_to_be32(le32_to_cpu(rsp_els->tx_byte_count) -
6043 sizeof(rsp_payload->hdr));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006044
6045 /* Link service Request Info Descriptor */
6046 rsp_payload->ls_req_info_desc.desc_tag = cpu_to_be32(0x1);
6047 rsp_payload->ls_req_info_desc.desc_len =
6048 cpu_to_be32(RDP_DESC_LEN(rsp_payload->ls_req_info_desc));
6049 rsp_payload->ls_req_info_desc.req_payload_word_0 =
6050 cpu_to_be32p((uint32_t *)purex->els_frame_payload);
6051
6052 /* Link service Request Info Descriptor 2 */
6053 rsp_payload->ls_req_info_desc2.desc_tag = cpu_to_be32(0x1);
6054 rsp_payload->ls_req_info_desc2.desc_len =
6055 cpu_to_be32(RDP_DESC_LEN(rsp_payload->ls_req_info_desc2));
6056 rsp_payload->ls_req_info_desc2.req_payload_word_0 =
6057 cpu_to_be32p((uint32_t *)purex->els_frame_payload);
6058
Quinn Tran770538c2020-02-26 14:40:16 -08006059
6060 rsp_payload->sfp_diag_desc.desc_tag = cpu_to_be32(0x10000);
6061 rsp_payload->sfp_diag_desc.desc_len =
6062 cpu_to_be32(RDP_DESC_LEN(rsp_payload->sfp_diag_desc));
6063
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006064 if (sfp) {
6065 /* SFP Flags */
6066 memset(sfp, 0, SFP_RTDI_LEN);
6067 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa0, 0x7, 2, 0);
6068 if (!rval) {
6069 /* SFP Flags bits 3-0: Port Tx Laser Type */
6070 if (sfp[0] & BIT_2 || sfp[1] & (BIT_6|BIT_5))
6071 sfp_flags |= BIT_0; /* short wave */
6072 else if (sfp[0] & BIT_1)
6073 sfp_flags |= BIT_1; /* long wave 1310nm */
6074 else if (sfp[1] & BIT_4)
6075 sfp_flags |= BIT_1|BIT_0; /* long wave 1550nm */
6076 }
6077
6078 /* SFP Type */
6079 memset(sfp, 0, SFP_RTDI_LEN);
6080 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa0, 0x0, 1, 0);
6081 if (!rval) {
6082 sfp_flags |= BIT_4; /* optical */
6083 if (sfp[0] == 0x3)
6084 sfp_flags |= BIT_6; /* sfp+ */
6085 }
6086
Quinn Tran770538c2020-02-26 14:40:16 -08006087 rsp_payload->sfp_diag_desc.sfp_flags = cpu_to_be16(sfp_flags);
6088
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006089 /* SFP Diagnostics */
6090 memset(sfp, 0, SFP_RTDI_LEN);
6091 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa2, 0x60, 10, 0);
Quinn Tran770538c2020-02-26 14:40:16 -08006092 if (!rval) {
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006093 __be16 *trx = (__force __be16 *)sfp; /* already be16 */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006094 rsp_payload->sfp_diag_desc.temperature = trx[0];
6095 rsp_payload->sfp_diag_desc.vcc = trx[1];
6096 rsp_payload->sfp_diag_desc.tx_bias = trx[2];
6097 rsp_payload->sfp_diag_desc.tx_power = trx[3];
6098 rsp_payload->sfp_diag_desc.rx_power = trx[4];
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006099 }
6100 }
6101
6102 /* Port Speed Descriptor */
6103 rsp_payload->port_speed_desc.desc_tag = cpu_to_be32(0x10001);
6104 rsp_payload->port_speed_desc.desc_len =
6105 cpu_to_be32(RDP_DESC_LEN(rsp_payload->port_speed_desc));
6106 rsp_payload->port_speed_desc.speed_capab = cpu_to_be16(
Quinn Trand68930b2020-09-03 21:51:20 -07006107 qla25xx_fdmi_port_speed_capability(ha));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006108 rsp_payload->port_speed_desc.operating_speed = cpu_to_be16(
Quinn Trand68930b2020-09-03 21:51:20 -07006109 qla25xx_fdmi_port_speed_currently(ha));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006110
Quinn Tran770538c2020-02-26 14:40:16 -08006111 /* Link Error Status Descriptor */
6112 rsp_payload->ls_err_desc.desc_tag = cpu_to_be32(0x10002);
6113 rsp_payload->ls_err_desc.desc_len =
6114 cpu_to_be32(RDP_DESC_LEN(rsp_payload->ls_err_desc));
6115
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006116 if (stat) {
6117 rval = qla24xx_get_isp_stats(vha, stat, stat_dma, 0);
6118 if (!rval) {
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006119 rsp_payload->ls_err_desc.link_fail_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006120 cpu_to_be32(le32_to_cpu(stat->link_fail_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006121 rsp_payload->ls_err_desc.loss_sync_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006122 cpu_to_be32(le32_to_cpu(stat->loss_sync_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006123 rsp_payload->ls_err_desc.loss_sig_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006124 cpu_to_be32(le32_to_cpu(stat->loss_sig_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006125 rsp_payload->ls_err_desc.prim_seq_err_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006126 cpu_to_be32(le32_to_cpu(stat->prim_seq_err_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006127 rsp_payload->ls_err_desc.inval_xmit_word_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006128 cpu_to_be32(le32_to_cpu(stat->inval_xmit_word_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006129 rsp_payload->ls_err_desc.inval_crc_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006130 cpu_to_be32(le32_to_cpu(stat->inval_crc_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006131 rsp_payload->ls_err_desc.pn_port_phy_type |= BIT_6;
6132 }
6133 }
6134
6135 /* Portname Descriptor */
6136 rsp_payload->port_name_diag_desc.desc_tag = cpu_to_be32(0x10003);
6137 rsp_payload->port_name_diag_desc.desc_len =
6138 cpu_to_be32(RDP_DESC_LEN(rsp_payload->port_name_diag_desc));
6139 memcpy(rsp_payload->port_name_diag_desc.WWNN,
6140 vha->node_name,
6141 sizeof(rsp_payload->port_name_diag_desc.WWNN));
6142 memcpy(rsp_payload->port_name_diag_desc.WWPN,
6143 vha->port_name,
6144 sizeof(rsp_payload->port_name_diag_desc.WWPN));
6145
6146 /* F-Port Portname Descriptor */
6147 rsp_payload->port_name_direct_desc.desc_tag = cpu_to_be32(0x10003);
6148 rsp_payload->port_name_direct_desc.desc_len =
6149 cpu_to_be32(RDP_DESC_LEN(rsp_payload->port_name_direct_desc));
6150 memcpy(rsp_payload->port_name_direct_desc.WWNN,
6151 vha->fabric_node_name,
6152 sizeof(rsp_payload->port_name_direct_desc.WWNN));
6153 memcpy(rsp_payload->port_name_direct_desc.WWPN,
6154 vha->fabric_port_name,
6155 sizeof(rsp_payload->port_name_direct_desc.WWPN));
6156
Quinn Tran770538c2020-02-26 14:40:16 -08006157 /* Bufer Credit Descriptor */
6158 rsp_payload->buffer_credit_desc.desc_tag = cpu_to_be32(0x10006);
6159 rsp_payload->buffer_credit_desc.desc_len =
6160 cpu_to_be32(RDP_DESC_LEN(rsp_payload->buffer_credit_desc));
6161 rsp_payload->buffer_credit_desc.fcport_b2b = 0;
6162 rsp_payload->buffer_credit_desc.attached_fcport_b2b = cpu_to_be32(0);
6163 rsp_payload->buffer_credit_desc.fcport_rtt = cpu_to_be32(0);
6164
Quinn Tran44f5a372020-09-29 03:21:47 -07006165 if (ha->flags.plogi_template_valid) {
6166 uint32_t tmp =
6167 be16_to_cpu(ha->plogi_els_payld.fl_csp.sp_bb_cred);
6168 rsp_payload->buffer_credit_desc.fcport_b2b = cpu_to_be32(tmp);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006169 }
6170
Joe Carnuccio48792372020-02-12 13:44:25 -08006171 if (rsp_payload_length < sizeof(*rsp_payload))
6172 goto send;
6173
Quinn Tran770538c2020-02-26 14:40:16 -08006174 /* Optical Element Descriptor, Temperature */
6175 rsp_payload->optical_elmt_desc[0].desc_tag = cpu_to_be32(0x10007);
6176 rsp_payload->optical_elmt_desc[0].desc_len =
6177 cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6178 /* Optical Element Descriptor, Voltage */
6179 rsp_payload->optical_elmt_desc[1].desc_tag = cpu_to_be32(0x10007);
6180 rsp_payload->optical_elmt_desc[1].desc_len =
6181 cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6182 /* Optical Element Descriptor, Tx Bias Current */
6183 rsp_payload->optical_elmt_desc[2].desc_tag = cpu_to_be32(0x10007);
6184 rsp_payload->optical_elmt_desc[2].desc_len =
6185 cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6186 /* Optical Element Descriptor, Tx Power */
6187 rsp_payload->optical_elmt_desc[3].desc_tag = cpu_to_be32(0x10007);
6188 rsp_payload->optical_elmt_desc[3].desc_len =
6189 cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6190 /* Optical Element Descriptor, Rx Power */
6191 rsp_payload->optical_elmt_desc[4].desc_tag = cpu_to_be32(0x10007);
6192 rsp_payload->optical_elmt_desc[4].desc_len =
6193 cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6194
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006195 if (sfp) {
6196 memset(sfp, 0, SFP_RTDI_LEN);
6197 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa2, 0, 64, 0);
6198 if (!rval) {
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006199 __be16 *trx = (__force __be16 *)sfp; /* already be16 */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006200
6201 /* Optical Element Descriptor, Temperature */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006202 rsp_payload->optical_elmt_desc[0].high_alarm = trx[0];
6203 rsp_payload->optical_elmt_desc[0].low_alarm = trx[1];
6204 rsp_payload->optical_elmt_desc[0].high_warn = trx[2];
6205 rsp_payload->optical_elmt_desc[0].low_warn = trx[3];
6206 rsp_payload->optical_elmt_desc[0].element_flags =
6207 cpu_to_be32(1 << 28);
6208
6209 /* Optical Element Descriptor, Voltage */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006210 rsp_payload->optical_elmt_desc[1].high_alarm = trx[4];
6211 rsp_payload->optical_elmt_desc[1].low_alarm = trx[5];
6212 rsp_payload->optical_elmt_desc[1].high_warn = trx[6];
6213 rsp_payload->optical_elmt_desc[1].low_warn = trx[7];
6214 rsp_payload->optical_elmt_desc[1].element_flags =
6215 cpu_to_be32(2 << 28);
6216
6217 /* Optical Element Descriptor, Tx Bias Current */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006218 rsp_payload->optical_elmt_desc[2].high_alarm = trx[8];
6219 rsp_payload->optical_elmt_desc[2].low_alarm = trx[9];
6220 rsp_payload->optical_elmt_desc[2].high_warn = trx[10];
6221 rsp_payload->optical_elmt_desc[2].low_warn = trx[11];
6222 rsp_payload->optical_elmt_desc[2].element_flags =
6223 cpu_to_be32(3 << 28);
6224
6225 /* Optical Element Descriptor, Tx Power */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006226 rsp_payload->optical_elmt_desc[3].high_alarm = trx[12];
6227 rsp_payload->optical_elmt_desc[3].low_alarm = trx[13];
6228 rsp_payload->optical_elmt_desc[3].high_warn = trx[14];
6229 rsp_payload->optical_elmt_desc[3].low_warn = trx[15];
6230 rsp_payload->optical_elmt_desc[3].element_flags =
6231 cpu_to_be32(4 << 28);
6232
6233 /* Optical Element Descriptor, Rx Power */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006234 rsp_payload->optical_elmt_desc[4].high_alarm = trx[16];
6235 rsp_payload->optical_elmt_desc[4].low_alarm = trx[17];
6236 rsp_payload->optical_elmt_desc[4].high_warn = trx[18];
6237 rsp_payload->optical_elmt_desc[4].low_warn = trx[19];
6238 rsp_payload->optical_elmt_desc[4].element_flags =
6239 cpu_to_be32(5 << 28);
6240 }
6241
6242 memset(sfp, 0, SFP_RTDI_LEN);
6243 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa2, 112, 64, 0);
6244 if (!rval) {
6245 /* Temperature high/low alarm/warning */
6246 rsp_payload->optical_elmt_desc[0].element_flags |=
6247 cpu_to_be32(
6248 (sfp[0] >> 7 & 1) << 3 |
6249 (sfp[0] >> 6 & 1) << 2 |
6250 (sfp[4] >> 7 & 1) << 1 |
6251 (sfp[4] >> 6 & 1) << 0);
6252
6253 /* Voltage high/low alarm/warning */
6254 rsp_payload->optical_elmt_desc[1].element_flags |=
6255 cpu_to_be32(
6256 (sfp[0] >> 5 & 1) << 3 |
6257 (sfp[0] >> 4 & 1) << 2 |
6258 (sfp[4] >> 5 & 1) << 1 |
6259 (sfp[4] >> 4 & 1) << 0);
6260
6261 /* Tx Bias Current high/low alarm/warning */
6262 rsp_payload->optical_elmt_desc[2].element_flags |=
6263 cpu_to_be32(
6264 (sfp[0] >> 3 & 1) << 3 |
6265 (sfp[0] >> 2 & 1) << 2 |
6266 (sfp[4] >> 3 & 1) << 1 |
6267 (sfp[4] >> 2 & 1) << 0);
6268
6269 /* Tx Power high/low alarm/warning */
6270 rsp_payload->optical_elmt_desc[3].element_flags |=
6271 cpu_to_be32(
6272 (sfp[0] >> 1 & 1) << 3 |
6273 (sfp[0] >> 0 & 1) << 2 |
6274 (sfp[4] >> 1 & 1) << 1 |
6275 (sfp[4] >> 0 & 1) << 0);
6276
6277 /* Rx Power high/low alarm/warning */
6278 rsp_payload->optical_elmt_desc[4].element_flags |=
6279 cpu_to_be32(
6280 (sfp[1] >> 7 & 1) << 3 |
6281 (sfp[1] >> 6 & 1) << 2 |
6282 (sfp[5] >> 7 & 1) << 1 |
6283 (sfp[5] >> 6 & 1) << 0);
6284 }
6285 }
6286
Quinn Tran770538c2020-02-26 14:40:16 -08006287 /* Optical Product Data Descriptor */
6288 rsp_payload->optical_prod_desc.desc_tag = cpu_to_be32(0x10008);
6289 rsp_payload->optical_prod_desc.desc_len =
6290 cpu_to_be32(RDP_DESC_LEN(rsp_payload->optical_prod_desc));
6291
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006292 if (sfp) {
6293 memset(sfp, 0, SFP_RTDI_LEN);
6294 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa0, 20, 64, 0);
6295 if (!rval) {
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006296 memcpy(rsp_payload->optical_prod_desc.vendor_name,
6297 sfp + 0,
6298 sizeof(rsp_payload->optical_prod_desc.vendor_name));
6299 memcpy(rsp_payload->optical_prod_desc.part_number,
6300 sfp + 20,
6301 sizeof(rsp_payload->optical_prod_desc.part_number));
6302 memcpy(rsp_payload->optical_prod_desc.revision,
6303 sfp + 36,
6304 sizeof(rsp_payload->optical_prod_desc.revision));
6305 memcpy(rsp_payload->optical_prod_desc.serial_number,
6306 sfp + 48,
6307 sizeof(rsp_payload->optical_prod_desc.serial_number));
6308 }
6309
6310 memset(sfp, 0, SFP_RTDI_LEN);
6311 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa0, 84, 8, 0);
6312 if (!rval) {
6313 memcpy(rsp_payload->optical_prod_desc.date,
6314 sfp + 0,
6315 sizeof(rsp_payload->optical_prod_desc.date));
6316 }
6317 }
6318
6319send:
6320 ql_dbg(ql_dbg_init, vha, 0x0183,
6321 "Sending ELS Response to RDP Request...\n");
6322 ql_dbg(ql_dbg_init + ql_dbg_verbose, vha, 0x0184,
6323 "-------- ELS RSP -------\n");
6324 ql_dump_buffer(ql_dbg_init + ql_dbg_verbose, vha, 0x0185,
Bart Van Asscheab053c02020-05-18 14:17:09 -07006325 rsp_els, sizeof(*rsp_els));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006326 ql_dbg(ql_dbg_init + ql_dbg_verbose, vha, 0x0186,
6327 "-------- ELS RSP PAYLOAD -------\n");
6328 ql_dump_buffer(ql_dbg_init + ql_dbg_verbose, vha, 0x0187,
Bart Van Asscheab053c02020-05-18 14:17:09 -07006329 rsp_payload, rsp_payload_length);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006330
6331 rval = qla2x00_issue_iocb(vha, rsp_els, rsp_els_dma, 0);
6332
Joe Carnuccio09e382b2020-02-12 13:44:23 -08006333 if (rval) {
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006334 ql_log(ql_log_warn, vha, 0x0188,
Joe Carnuccio09e382b2020-02-12 13:44:23 -08006335 "%s: iocb failed to execute -> %x\n", __func__, rval);
6336 } else if (rsp_els->comp_status) {
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006337 ql_log(ql_log_warn, vha, 0x0189,
Joe Carnuccio09e382b2020-02-12 13:44:23 -08006338 "%s: iocb failed to complete -> completion=%#x subcode=(%#x,%#x)\n",
6339 __func__, rsp_els->comp_status,
6340 rsp_els->error_subcode_1, rsp_els->error_subcode_2);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006341 } else {
6342 ql_dbg(ql_dbg_init, vha, 0x018a, "%s: done.\n", __func__);
6343 }
6344
6345dealloc:
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006346 if (stat)
6347 dma_free_coherent(&ha->pdev->dev, sizeof(*stat),
6348 stat, stat_dma);
6349 if (sfp)
6350 dma_free_coherent(&ha->pdev->dev, SFP_RTDI_LEN,
6351 sfp, sfp_dma);
6352 if (rsp_payload)
6353 dma_free_coherent(&ha->pdev->dev, sizeof(*rsp_payload),
6354 rsp_payload, rsp_payload_dma);
6355 if (rsp_els)
6356 dma_free_coherent(&ha->pdev->dev, sizeof(*rsp_els),
6357 rsp_els, rsp_els_dma);
Joe Carnuccio576bfde2020-02-12 13:44:24 -08006358}
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006359
Shyam Sundar62e9dd12020-06-30 03:22:28 -07006360void
6361qla24xx_free_purex_item(struct purex_item *item)
6362{
6363 if (item == &item->vha->default_item)
6364 memset(&item->vha->default_item, 0, sizeof(struct purex_item));
6365 else
6366 kfree(item);
6367}
6368
Joe Carnuccio576bfde2020-02-12 13:44:24 -08006369void qla24xx_process_purex_list(struct purex_list *list)
6370{
6371 struct list_head head = LIST_HEAD_INIT(head);
6372 struct purex_item *item, *next;
6373 ulong flags;
6374
6375 spin_lock_irqsave(&list->lock, flags);
6376 list_splice_init(&list->head, &head);
6377 spin_unlock_irqrestore(&list->lock, flags);
6378
6379 list_for_each_entry_safe(item, next, &head, list) {
6380 list_del(&item->list);
Shyam Sundar62e9dd12020-06-30 03:22:28 -07006381 item->process_item(item->vha, item);
6382 qla24xx_free_purex_item(item);
Joe Carnuccio576bfde2020-02-12 13:44:24 -08006383 }
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006384}
6385
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01006386/*
6387 * Context: task, can sleep
6388 */
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006389void
6390qla83xx_idc_unlock(scsi_qla_host_t *base_vha, uint16_t requester_id)
6391{
Bart Van Assche5897cb22015-06-04 15:57:20 -07006392#if 0
6393 uint16_t options = (requester_id << 15) | BIT_7;
6394#endif
6395 uint16_t retry;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006396 uint32_t data;
6397 struct qla_hw_data *ha = base_vha->hw;
6398
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01006399 might_sleep();
6400
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006401 /* IDC-unlock implementation using driver-unlock/lock-id
6402 * remote registers
6403 */
6404 retry = 0;
6405retry_unlock:
6406 if (qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCKID, &data)
6407 == QLA_SUCCESS) {
6408 if (data == ha->portnum) {
6409 qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_UNLOCK, &data);
6410 /* Clearing lock-id by setting 0xff */
6411 qla83xx_wr_reg(base_vha, QLA83XX_DRIVER_LOCKID, 0xff);
6412 } else if (retry < 10) {
6413 /* SV: XXX: IDC unlock retrying needed here? */
6414
6415 /* Retry for IDC-unlock */
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01006416 msleep(QLA83XX_WAIT_LOGIC_MS);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006417 retry++;
6418 ql_dbg(ql_dbg_p3p, base_vha, 0xb064,
Colin Ian Kingee6a8772016-08-28 12:24:48 +01006419 "Failed to release IDC lock, retrying=%d\n", retry);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006420 goto retry_unlock;
6421 }
6422 } else if (retry < 10) {
6423 /* Retry for IDC-unlock */
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01006424 msleep(QLA83XX_WAIT_LOGIC_MS);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006425 retry++;
6426 ql_dbg(ql_dbg_p3p, base_vha, 0xb065,
Colin Ian Kingee6a8772016-08-28 12:24:48 +01006427 "Failed to read drv-lockid, retrying=%d\n", retry);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006428 goto retry_unlock;
6429 }
6430
6431 return;
6432
Bart Van Assche5897cb22015-06-04 15:57:20 -07006433#if 0
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006434 /* XXX: IDC-unlock implementation using access-control mbx */
6435 retry = 0;
6436retry_unlock2:
6437 if (qla83xx_access_control(base_vha, options, 0, 0, NULL)) {
6438 if (retry < 10) {
6439 /* Retry for IDC-unlock */
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01006440 msleep(QLA83XX_WAIT_LOGIC_MS);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006441 retry++;
6442 ql_dbg(ql_dbg_p3p, base_vha, 0xb066,
Colin Ian Kingee6a8772016-08-28 12:24:48 +01006443 "Failed to release IDC lock, retrying=%d\n", retry);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006444 goto retry_unlock2;
6445 }
6446 }
6447
6448 return;
Bart Van Assche5897cb22015-06-04 15:57:20 -07006449#endif
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006450}
6451
6452int
6453__qla83xx_set_drv_presence(scsi_qla_host_t *vha)
6454{
6455 int rval = QLA_SUCCESS;
6456 struct qla_hw_data *ha = vha->hw;
6457 uint32_t drv_presence;
6458
6459 rval = qla83xx_rd_reg(vha, QLA83XX_IDC_DRV_PRESENCE, &drv_presence);
6460 if (rval == QLA_SUCCESS) {
6461 drv_presence |= (1 << ha->portnum);
6462 rval = qla83xx_wr_reg(vha, QLA83XX_IDC_DRV_PRESENCE,
6463 drv_presence);
6464 }
6465
6466 return rval;
6467}
6468
6469int
6470qla83xx_set_drv_presence(scsi_qla_host_t *vha)
6471{
6472 int rval = QLA_SUCCESS;
6473
6474 qla83xx_idc_lock(vha, 0);
6475 rval = __qla83xx_set_drv_presence(vha);
6476 qla83xx_idc_unlock(vha, 0);
6477
6478 return rval;
6479}
6480
6481int
6482__qla83xx_clear_drv_presence(scsi_qla_host_t *vha)
6483{
6484 int rval = QLA_SUCCESS;
6485 struct qla_hw_data *ha = vha->hw;
6486 uint32_t drv_presence;
6487
6488 rval = qla83xx_rd_reg(vha, QLA83XX_IDC_DRV_PRESENCE, &drv_presence);
6489 if (rval == QLA_SUCCESS) {
6490 drv_presence &= ~(1 << ha->portnum);
6491 rval = qla83xx_wr_reg(vha, QLA83XX_IDC_DRV_PRESENCE,
6492 drv_presence);
6493 }
6494
6495 return rval;
6496}
6497
6498int
6499qla83xx_clear_drv_presence(scsi_qla_host_t *vha)
6500{
6501 int rval = QLA_SUCCESS;
6502
6503 qla83xx_idc_lock(vha, 0);
6504 rval = __qla83xx_clear_drv_presence(vha);
6505 qla83xx_idc_unlock(vha, 0);
6506
6507 return rval;
6508}
6509
Saurav Kashyapfa492632012-11-21 02:40:29 -05006510static void
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006511qla83xx_need_reset_handler(scsi_qla_host_t *vha)
6512{
6513 struct qla_hw_data *ha = vha->hw;
6514 uint32_t drv_ack, drv_presence;
6515 unsigned long ack_timeout;
6516
6517 /* Wait for IDC ACK from all functions (DRV-ACK == DRV-PRESENCE) */
6518 ack_timeout = jiffies + (ha->fcoe_reset_timeout * HZ);
6519 while (1) {
6520 qla83xx_rd_reg(vha, QLA83XX_IDC_DRIVER_ACK, &drv_ack);
6521 qla83xx_rd_reg(vha, QLA83XX_IDC_DRV_PRESENCE, &drv_presence);
Saurav Kashyap807fb6d2012-11-21 02:40:36 -05006522 if ((drv_ack & drv_presence) == drv_presence)
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006523 break;
6524
6525 if (time_after_eq(jiffies, ack_timeout)) {
6526 ql_log(ql_log_warn, vha, 0xb067,
6527 "RESET ACK TIMEOUT! drv_presence=0x%x "
6528 "drv_ack=0x%x\n", drv_presence, drv_ack);
6529 /*
6530 * The function(s) which did not ack in time are forced
6531 * to withdraw any further participation in the IDC
6532 * reset.
6533 */
6534 if (drv_ack != drv_presence)
6535 qla83xx_wr_reg(vha, QLA83XX_IDC_DRV_PRESENCE,
6536 drv_ack);
6537 break;
6538 }
6539
6540 qla83xx_idc_unlock(vha, 0);
6541 msleep(1000);
6542 qla83xx_idc_lock(vha, 0);
6543 }
6544
6545 qla83xx_wr_reg(vha, QLA83XX_IDC_DEV_STATE, QLA8XXX_DEV_COLD);
6546 ql_log(ql_log_info, vha, 0xb068, "HW State: COLD/RE-INIT.\n");
6547}
6548
Saurav Kashyapfa492632012-11-21 02:40:29 -05006549static int
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006550qla83xx_device_bootstrap(scsi_qla_host_t *vha)
6551{
6552 int rval = QLA_SUCCESS;
6553 uint32_t idc_control;
6554
6555 qla83xx_wr_reg(vha, QLA83XX_IDC_DEV_STATE, QLA8XXX_DEV_INITIALIZING);
6556 ql_log(ql_log_info, vha, 0xb069, "HW State: INITIALIZING.\n");
6557
6558 /* Clearing IDC-Control Graceful-Reset Bit before resetting f/w */
6559 __qla83xx_get_idc_control(vha, &idc_control);
6560 idc_control &= ~QLA83XX_IDC_GRACEFUL_RESET;
6561 __qla83xx_set_idc_control(vha, 0);
6562
6563 qla83xx_idc_unlock(vha, 0);
6564 rval = qla83xx_restart_nic_firmware(vha);
6565 qla83xx_idc_lock(vha, 0);
6566
6567 if (rval != QLA_SUCCESS) {
6568 ql_log(ql_log_fatal, vha, 0xb06a,
6569 "Failed to restart NIC f/w.\n");
6570 qla83xx_wr_reg(vha, QLA83XX_IDC_DEV_STATE, QLA8XXX_DEV_FAILED);
6571 ql_log(ql_log_info, vha, 0xb06b, "HW State: FAILED.\n");
6572 } else {
6573 ql_dbg(ql_dbg_p3p, vha, 0xb06c,
6574 "Success in restarting nic f/w.\n");
6575 qla83xx_wr_reg(vha, QLA83XX_IDC_DEV_STATE, QLA8XXX_DEV_READY);
6576 ql_log(ql_log_info, vha, 0xb06d, "HW State: READY.\n");
6577 }
6578
6579 return rval;
6580}
6581
6582/* Assumes idc_lock always held on entry */
6583int
6584qla83xx_idc_state_handler(scsi_qla_host_t *base_vha)
6585{
6586 struct qla_hw_data *ha = base_vha->hw;
6587 int rval = QLA_SUCCESS;
6588 unsigned long dev_init_timeout;
6589 uint32_t dev_state;
6590
6591 /* Wait for MAX-INIT-TIMEOUT for the device to go ready */
6592 dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout * HZ);
6593
6594 while (1) {
6595
6596 if (time_after_eq(jiffies, dev_init_timeout)) {
6597 ql_log(ql_log_warn, base_vha, 0xb06e,
6598 "Initialization TIMEOUT!\n");
6599 /* Init timeout. Disable further NIC Core
6600 * communication.
6601 */
6602 qla83xx_wr_reg(base_vha, QLA83XX_IDC_DEV_STATE,
6603 QLA8XXX_DEV_FAILED);
6604 ql_log(ql_log_info, base_vha, 0xb06f,
6605 "HW State: FAILED.\n");
6606 }
6607
6608 qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE, &dev_state);
6609 switch (dev_state) {
6610 case QLA8XXX_DEV_READY:
6611 if (ha->flags.nic_core_reset_owner)
6612 qla83xx_idc_audit(base_vha,
6613 IDC_AUDIT_COMPLETION);
6614 ha->flags.nic_core_reset_owner = 0;
6615 ql_dbg(ql_dbg_p3p, base_vha, 0xb070,
6616 "Reset_owner reset by 0x%x.\n",
6617 ha->portnum);
6618 goto exit;
6619 case QLA8XXX_DEV_COLD:
6620 if (ha->flags.nic_core_reset_owner)
6621 rval = qla83xx_device_bootstrap(base_vha);
6622 else {
6623 /* Wait for AEN to change device-state */
6624 qla83xx_idc_unlock(base_vha, 0);
6625 msleep(1000);
6626 qla83xx_idc_lock(base_vha, 0);
6627 }
6628 break;
6629 case QLA8XXX_DEV_INITIALIZING:
6630 /* Wait for AEN to change device-state */
6631 qla83xx_idc_unlock(base_vha, 0);
6632 msleep(1000);
6633 qla83xx_idc_lock(base_vha, 0);
6634 break;
6635 case QLA8XXX_DEV_NEED_RESET:
6636 if (!ql2xdontresethba && ha->flags.nic_core_reset_owner)
6637 qla83xx_need_reset_handler(base_vha);
6638 else {
6639 /* Wait for AEN to change device-state */
6640 qla83xx_idc_unlock(base_vha, 0);
6641 msleep(1000);
6642 qla83xx_idc_lock(base_vha, 0);
6643 }
6644 /* reset timeout value after need reset handler */
6645 dev_init_timeout = jiffies +
6646 (ha->fcoe_dev_init_timeout * HZ);
6647 break;
6648 case QLA8XXX_DEV_NEED_QUIESCENT:
6649 /* XXX: DEBUG for now */
6650 qla83xx_idc_unlock(base_vha, 0);
6651 msleep(1000);
6652 qla83xx_idc_lock(base_vha, 0);
6653 break;
6654 case QLA8XXX_DEV_QUIESCENT:
6655 /* XXX: DEBUG for now */
6656 if (ha->flags.quiesce_owner)
6657 goto exit;
6658
6659 qla83xx_idc_unlock(base_vha, 0);
6660 msleep(1000);
6661 qla83xx_idc_lock(base_vha, 0);
6662 dev_init_timeout = jiffies +
6663 (ha->fcoe_dev_init_timeout * HZ);
6664 break;
6665 case QLA8XXX_DEV_FAILED:
6666 if (ha->flags.nic_core_reset_owner)
6667 qla83xx_idc_audit(base_vha,
6668 IDC_AUDIT_COMPLETION);
6669 ha->flags.nic_core_reset_owner = 0;
6670 __qla83xx_clear_drv_presence(base_vha);
6671 qla83xx_idc_unlock(base_vha, 0);
6672 qla8xxx_dev_failed_handler(base_vha);
6673 rval = QLA_FUNCTION_FAILED;
6674 qla83xx_idc_lock(base_vha, 0);
6675 goto exit;
6676 case QLA8XXX_BAD_VALUE:
6677 qla83xx_idc_unlock(base_vha, 0);
6678 msleep(1000);
6679 qla83xx_idc_lock(base_vha, 0);
6680 break;
6681 default:
6682 ql_log(ql_log_warn, base_vha, 0xb071,
Masanari Iidad939be32015-02-27 23:52:31 +09006683 "Unknown Device State: %x.\n", dev_state);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006684 qla83xx_idc_unlock(base_vha, 0);
6685 qla8xxx_dev_failed_handler(base_vha);
6686 rval = QLA_FUNCTION_FAILED;
6687 qla83xx_idc_lock(base_vha, 0);
6688 goto exit;
6689 }
6690 }
6691
6692exit:
6693 return rval;
6694}
6695
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006696void
6697qla2x00_disable_board_on_pci_error(struct work_struct *work)
6698{
6699 struct qla_hw_data *ha = container_of(work, struct qla_hw_data,
6700 board_disable);
6701 struct pci_dev *pdev = ha->pdev;
6702 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
6703
6704 ql_log(ql_log_warn, base_vha, 0x015b,
6705 "Disabling adapter.\n");
6706
Sawan Chandakefdb5762017-08-23 15:05:00 -07006707 if (!atomic_read(&pdev->enable_cnt)) {
6708 ql_log(ql_log_info, base_vha, 0xfffc,
6709 "PCI device disabled, no action req for PCI error=%lx\n",
6710 base_vha->pci_flags);
6711 return;
6712 }
6713
Martin Wilck856e1522020-04-21 22:46:20 +02006714 /*
6715 * if UNLOADING flag is already set, then continue unload,
6716 * where it was set first.
6717 */
6718 if (test_and_set_bit(UNLOADING, &base_vha->dpc_flags))
6719 return;
Quinn Tran726b8542017-01-19 22:28:00 -08006720
Martin Wilck856e1522020-04-21 22:46:20 +02006721 qla2x00_wait_for_sess_deletion(base_vha);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006722
6723 qla2x00_delete_all_vps(ha, base_vha);
6724
6725 qla2x00_abort_all_cmds(base_vha, DID_NO_CONNECT << 16);
6726
6727 qla2x00_dfs_remove(base_vha);
6728
6729 qla84xx_put_chip(base_vha);
6730
6731 if (base_vha->timer_active)
6732 qla2x00_stop_timer(base_vha);
6733
6734 base_vha->flags.online = 0;
6735
6736 qla2x00_destroy_deferred_work(ha);
6737
6738 /*
6739 * Do not try to stop beacon blink as it will issue a mailbox
6740 * command.
6741 */
6742 qla2x00_free_sysfs_attr(base_vha, false);
6743
6744 fc_remove_host(base_vha->host);
6745
6746 scsi_remove_host(base_vha->host);
6747
6748 base_vha->flags.init_done = 0;
6749 qla25xx_delete_queues(base_vha);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006750 qla2x00_free_fcports(base_vha);
Quinn Tran093df732016-12-12 14:40:09 -08006751 qla2x00_free_irqs(base_vha);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006752 qla2x00_mem_free(ha);
6753 qla82xx_md_free(base_vha);
6754 qla2x00_free_queues(ha);
6755
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006756 qla2x00_unmap_iobases(ha);
6757
6758 pci_release_selected_regions(ha->pdev, ha->bars);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006759 pci_disable_pcie_error_reporting(pdev);
6760 pci_disable_device(pdev);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006761
Joe Lawrencebeb9e312014-08-26 17:12:14 -04006762 /*
6763 * Let qla2x00_remove_one cleanup qla_hw_data on device removal.
6764 */
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006765}
6766
Linus Torvalds1da177e2005-04-16 15:20:36 -07006767/**************************************************************************
6768* qla2x00_do_dpc
6769* This kernel thread is a task that is schedule by the interrupt handler
6770* to perform the background processing for interrupts.
6771*
6772* Notes:
6773* This task always run in the context of a kernel thread. It
6774* is kick-off by the driver's detect code and starts up
6775* up one per adapter. It immediately goes to sleep and waits for
6776* some fibre event. When either the interrupt handler or
6777* the timer routine detects a event it will one of the task
6778* bits then wake us up.
6779**************************************************************************/
6780static int
6781qla2x00_do_dpc(void *data)
6782{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006783 scsi_qla_host_t *base_vha;
6784 struct qla_hw_data *ha;
Michael Hernandezd7459522016-12-12 14:40:07 -08006785 uint32_t online;
6786 struct qla_qpair *qpair;
Seokmann Ju99363ef2008-01-31 12:33:51 -08006787
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006788 ha = (struct qla_hw_data *)data;
6789 base_vha = pci_get_drvdata(ha->pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006790
Dongsheng Yang8698a742014-03-11 18:09:12 +08006791 set_user_nice(current, MIN_NICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006792
James Bottomley563585e2011-01-27 16:12:37 -05006793 set_current_state(TASK_INTERRUPTIBLE);
Christoph Hellwig39a11242006-02-14 18:46:22 +01006794 while (!kthread_should_stop()) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006795 ql_dbg(ql_dbg_dpc, base_vha, 0x4000,
6796 "DPC handler sleeping.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006797
Christoph Hellwig39a11242006-02-14 18:46:22 +01006798 schedule();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006799
Quinn Tranf7a0ed472021-03-29 01:52:25 -07006800 if (test_and_clear_bit(DO_EEH_RECOVERY, &base_vha->dpc_flags))
6801 qla_pci_set_eeh_busy(base_vha);
6802
Andrew Vasquezc142caf2011-11-18 09:03:10 -08006803 if (!base_vha->flags.init_done || ha->flags.mbox_busy)
6804 goto end_loop;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006805
Andrew Vasquez85880802009-12-15 21:29:46 -08006806 if (ha->flags.eeh_busy) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006807 ql_dbg(ql_dbg_dpc, base_vha, 0x4003,
6808 "eeh_busy=%d.\n", ha->flags.eeh_busy);
Andrew Vasquezc142caf2011-11-18 09:03:10 -08006809 goto end_loop;
Andrew Vasquez85880802009-12-15 21:29:46 -08006810 }
6811
Linus Torvalds1da177e2005-04-16 15:20:36 -07006812 ha->dpc_active = 1;
6813
Saurav Kashyap5f28d2d2012-05-15 14:34:15 -04006814 ql_dbg(ql_dbg_dpc + ql_dbg_verbose, base_vha, 0x4001,
6815 "DPC handler waking up, dpc_flags=0x%lx.\n",
6816 base_vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006817
Joe Carnuccioa29b3dd2016-07-06 11:14:19 -04006818 if (test_bit(UNLOADING, &base_vha->dpc_flags))
6819 break;
6820
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04006821 if (IS_P3P_TYPE(ha)) {
6822 if (IS_QLA8044(ha)) {
6823 if (test_and_clear_bit(ISP_UNRECOVERABLE,
6824 &base_vha->dpc_flags)) {
6825 qla8044_idc_lock(ha);
6826 qla8044_wr_direct(base_vha,
6827 QLA8044_CRB_DEV_STATE_INDEX,
6828 QLA8XXX_DEV_FAILED);
6829 qla8044_idc_unlock(ha);
6830 ql_log(ql_log_info, base_vha, 0x4004,
6831 "HW State: FAILED.\n");
6832 qla8044_device_state_handler(base_vha);
6833 continue;
6834 }
6835
6836 } else {
6837 if (test_and_clear_bit(ISP_UNRECOVERABLE,
6838 &base_vha->dpc_flags)) {
6839 qla82xx_idc_lock(ha);
6840 qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
6841 QLA8XXX_DEV_FAILED);
6842 qla82xx_idc_unlock(ha);
6843 ql_log(ql_log_info, base_vha, 0x0151,
6844 "HW State: FAILED.\n");
6845 qla82xx_device_state_handler(base_vha);
6846 continue;
6847 }
Giridhar Malavalia9083012010-04-12 17:59:55 -07006848 }
6849
6850 if (test_and_clear_bit(FCOE_CTX_RESET_NEEDED,
6851 &base_vha->dpc_flags)) {
6852
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006853 ql_dbg(ql_dbg_dpc, base_vha, 0x4005,
6854 "FCoE context reset scheduled.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07006855 if (!(test_and_set_bit(ABORT_ISP_ACTIVE,
6856 &base_vha->dpc_flags))) {
6857 if (qla82xx_fcoe_ctx_reset(base_vha)) {
6858 /* FCoE-ctx reset failed.
6859 * Escalate to chip-reset
6860 */
6861 set_bit(ISP_ABORT_NEEDED,
6862 &base_vha->dpc_flags);
6863 }
6864 clear_bit(ABORT_ISP_ACTIVE,
6865 &base_vha->dpc_flags);
6866 }
6867
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006868 ql_dbg(ql_dbg_dpc, base_vha, 0x4006,
6869 "FCoE context reset end.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07006870 }
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04006871 } else if (IS_QLAFX00(ha)) {
6872 if (test_and_clear_bit(ISP_UNRECOVERABLE,
6873 &base_vha->dpc_flags)) {
6874 ql_dbg(ql_dbg_dpc, base_vha, 0x4020,
6875 "Firmware Reset Recovery\n");
6876 if (qlafx00_reset_initialize(base_vha)) {
6877 /* Failed. Abort isp later. */
6878 if (!test_bit(UNLOADING,
Dan Carpenterf92f82d2014-05-05 12:47:57 +03006879 &base_vha->dpc_flags)) {
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04006880 set_bit(ISP_UNRECOVERABLE,
6881 &base_vha->dpc_flags);
6882 ql_dbg(ql_dbg_dpc, base_vha,
6883 0x4021,
6884 "Reset Recovery Failed\n");
Dan Carpenterf92f82d2014-05-05 12:47:57 +03006885 }
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04006886 }
6887 }
6888
6889 if (test_and_clear_bit(FX00_TARGET_SCAN,
6890 &base_vha->dpc_flags)) {
6891 ql_dbg(ql_dbg_dpc, base_vha, 0x4022,
6892 "ISPFx00 Target Scan scheduled\n");
6893 if (qlafx00_rescan_isp(base_vha)) {
6894 if (!test_bit(UNLOADING,
6895 &base_vha->dpc_flags))
6896 set_bit(ISP_UNRECOVERABLE,
6897 &base_vha->dpc_flags);
6898 ql_dbg(ql_dbg_dpc, base_vha, 0x401e,
6899 "ISPFx00 Target Scan Failed\n");
6900 }
6901 ql_dbg(ql_dbg_dpc, base_vha, 0x401f,
6902 "ISPFx00 Target Scan End\n");
6903 }
Armen Baloyane8f5e952013-10-30 03:38:17 -04006904 if (test_and_clear_bit(FX00_HOST_INFO_RESEND,
6905 &base_vha->dpc_flags)) {
6906 ql_dbg(ql_dbg_dpc, base_vha, 0x4023,
6907 "ISPFx00 Host Info resend scheduled\n");
6908 qlafx00_fx_disc(base_vha,
6909 &base_vha->hw->mr.fcport,
6910 FXDISC_REG_HOST_INFO);
6911 }
Giridhar Malavalia9083012010-04-12 17:59:55 -07006912 }
6913
Quinn Trane4e3a2c2017-08-23 15:05:07 -07006914 if (test_and_clear_bit(DETECT_SFP_CHANGE,
Andrew Vasquezb0f18ee2020-02-26 14:40:13 -08006915 &base_vha->dpc_flags)) {
6916 /* Semantic:
6917 * - NO-OP -- await next ISP-ABORT. Preferred method
6918 * to minimize disruptions that will occur
6919 * when a forced chip-reset occurs.
6920 * - Force -- ISP-ABORT scheduled.
6921 */
6922 /* set_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags); */
Quinn Trane4e3a2c2017-08-23 15:05:07 -07006923 }
6924
Quinn Tranb08abbd2018-07-18 14:29:54 -07006925 if (test_and_clear_bit
6926 (ISP_ABORT_NEEDED, &base_vha->dpc_flags) &&
6927 !test_bit(UNLOADING, &base_vha->dpc_flags)) {
Quinn Tran93eca612018-08-31 11:24:37 -07006928 bool do_reset = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006929
Quinn Tran0645cb82018-09-11 10:18:18 -07006930 switch (base_vha->qlini_mode) {
Quinn Tran93eca612018-08-31 11:24:37 -07006931 case QLA2XXX_INI_MODE_ENABLED:
6932 break;
6933 case QLA2XXX_INI_MODE_DISABLED:
Quinn Tran0645cb82018-09-11 10:18:18 -07006934 if (!qla_tgt_mode_enabled(base_vha) &&
6935 !ha->flags.fw_started)
Quinn Tran93eca612018-08-31 11:24:37 -07006936 do_reset = false;
6937 break;
6938 case QLA2XXX_INI_MODE_DUAL:
Quinn Tran0645cb82018-09-11 10:18:18 -07006939 if (!qla_dual_mode_enabled(base_vha) &&
6940 !ha->flags.fw_started)
Quinn Tran93eca612018-08-31 11:24:37 -07006941 do_reset = false;
6942 break;
6943 default:
6944 break;
6945 }
6946
6947 if (do_reset && !(test_and_set_bit(ABORT_ISP_ACTIVE,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006948 &base_vha->dpc_flags))) {
Viacheslav Dubeykof8395442020-04-10 11:07:08 +03006949 base_vha->flags.online = 1;
Quinn Tran93eca612018-08-31 11:24:37 -07006950 ql_dbg(ql_dbg_dpc, base_vha, 0x4007,
6951 "ISP abort scheduled.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07006952 if (ha->isp_ops->abort_isp(base_vha)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006953 /* failed. retry later */
6954 set_bit(ISP_ABORT_NEEDED,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006955 &base_vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006956 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006957 clear_bit(ABORT_ISP_ACTIVE,
6958 &base_vha->dpc_flags);
Quinn Tran93eca612018-08-31 11:24:37 -07006959 ql_dbg(ql_dbg_dpc, base_vha, 0x4008,
6960 "ISP abort end.\n");
Seokmann Ju99363ef2008-01-31 12:33:51 -08006961 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006962 }
6963
Joe Carnuccio576bfde2020-02-12 13:44:24 -08006964 if (test_bit(PROCESS_PUREX_IOCB, &base_vha->dpc_flags)) {
6965 if (atomic_read(&base_vha->loop_state) == LOOP_READY) {
6966 qla24xx_process_purex_list
6967 (&base_vha->purex_list);
6968 clear_bit(PROCESS_PUREX_IOCB,
6969 &base_vha->dpc_flags);
6970 }
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006971 }
6972
David Jefferya394aac2012-11-21 02:39:54 -05006973 if (test_and_clear_bit(FCPORT_UPDATE_NEEDED,
6974 &base_vha->dpc_flags)) {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006975 qla2x00_update_fcports(base_vha);
Andrew Vasquezc9c5ced2008-07-24 08:31:49 -07006976 }
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08006977
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04006978 if (IS_QLAFX00(ha))
6979 goto loop_resync_check;
6980
Saurav Kashyap579d12b2010-12-21 16:00:14 -08006981 if (test_bit(ISP_QUIESCE_NEEDED, &base_vha->dpc_flags)) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006982 ql_dbg(ql_dbg_dpc, base_vha, 0x4009,
6983 "Quiescence mode scheduled.\n");
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04006984 if (IS_P3P_TYPE(ha)) {
6985 if (IS_QLA82XX(ha))
6986 qla82xx_device_state_handler(base_vha);
6987 if (IS_QLA8044(ha))
6988 qla8044_device_state_handler(base_vha);
Chad Dupuis8fcd6b82012-08-22 14:21:06 -04006989 clear_bit(ISP_QUIESCE_NEEDED,
6990 &base_vha->dpc_flags);
6991 if (!ha->flags.quiesce_owner) {
6992 qla2x00_perform_loop_resync(base_vha);
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04006993 if (IS_QLA82XX(ha)) {
6994 qla82xx_idc_lock(ha);
6995 qla82xx_clear_qsnt_ready(
6996 base_vha);
6997 qla82xx_idc_unlock(ha);
6998 } else if (IS_QLA8044(ha)) {
6999 qla8044_idc_lock(ha);
7000 qla8044_clear_qsnt_ready(
7001 base_vha);
7002 qla8044_idc_unlock(ha);
7003 }
Chad Dupuis8fcd6b82012-08-22 14:21:06 -04007004 }
7005 } else {
7006 clear_bit(ISP_QUIESCE_NEEDED,
7007 &base_vha->dpc_flags);
7008 qla2x00_quiesce_io(base_vha);
Saurav Kashyap579d12b2010-12-21 16:00:14 -08007009 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007010 ql_dbg(ql_dbg_dpc, base_vha, 0x400a,
7011 "Quiescence mode end.\n");
Saurav Kashyap579d12b2010-12-21 16:00:14 -08007012 }
7013
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007014 if (test_and_clear_bit(RESET_MARKER_NEEDED,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007015 &base_vha->dpc_flags) &&
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007016 (!(test_and_set_bit(RESET_ACTIVE, &base_vha->dpc_flags)))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007017
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007018 ql_dbg(ql_dbg_dpc, base_vha, 0x400b,
7019 "Reset marker scheduled.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007020 qla2x00_rst_aen(base_vha);
7021 clear_bit(RESET_ACTIVE, &base_vha->dpc_flags);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007022 ql_dbg(ql_dbg_dpc, base_vha, 0x400c,
7023 "Reset marker end.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007024 }
7025
7026 /* Retry each device up to login retry count */
Quinn Tran4005a992017-12-04 14:45:06 -08007027 if (test_bit(RELOGIN_NEEDED, &base_vha->dpc_flags) &&
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007028 !test_bit(LOOP_RESYNC_NEEDED, &base_vha->dpc_flags) &&
7029 atomic_read(&base_vha->loop_state) != LOOP_DOWN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007030
Quinn Tran4005a992017-12-04 14:45:06 -08007031 if (!base_vha->relogin_jif ||
7032 time_after_eq(jiffies, base_vha->relogin_jif)) {
7033 base_vha->relogin_jif = jiffies + HZ;
7034 clear_bit(RELOGIN_NEEDED, &base_vha->dpc_flags);
7035
Quinn Tran9b3e0f42017-12-28 12:33:16 -08007036 ql_dbg(ql_dbg_disc, base_vha, 0x400d,
Quinn Tran4005a992017-12-04 14:45:06 -08007037 "Relogin scheduled.\n");
Quinn Tran9b3e0f42017-12-28 12:33:16 -08007038 qla24xx_post_relogin_work(base_vha);
Quinn Tran4005a992017-12-04 14:45:06 -08007039 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007040 }
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007041loop_resync_check:
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007042 if (test_and_clear_bit(LOOP_RESYNC_NEEDED,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007043 &base_vha->dpc_flags)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007044
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007045 ql_dbg(ql_dbg_dpc, base_vha, 0x400f,
7046 "Loop resync scheduled.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007047
7048 if (!(test_and_set_bit(LOOP_RESYNC_ACTIVE,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007049 &base_vha->dpc_flags))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007050
Bart Van Assche52c82822015-07-09 07:23:26 -07007051 qla2x00_loop_resync(base_vha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007052
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007053 clear_bit(LOOP_RESYNC_ACTIVE,
7054 &base_vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007055 }
7056
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007057 ql_dbg(ql_dbg_dpc, base_vha, 0x4010,
7058 "Loop resync end.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007059 }
7060
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007061 if (IS_QLAFX00(ha))
7062 goto intr_on_check;
7063
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007064 if (test_bit(NPIV_CONFIG_NEEDED, &base_vha->dpc_flags) &&
7065 atomic_read(&base_vha->loop_state) == LOOP_READY) {
7066 clear_bit(NPIV_CONFIG_NEEDED, &base_vha->dpc_flags);
7067 qla2xxx_flash_npiv_conf(base_vha);
Andrew Vasquez272976c2008-09-11 21:22:50 -07007068 }
7069
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007070intr_on_check:
Linus Torvalds1da177e2005-04-16 15:20:36 -07007071 if (!ha->interrupts_on)
Andrew Vasquezfd34f552007-07-19 15:06:00 -07007072 ha->isp_ops->enable_intrs(ha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007073
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007074 if (test_and_clear_bit(BEACON_BLINK_NEEDED,
Himanshu Madani90b604f2014-04-11 16:54:40 -04007075 &base_vha->dpc_flags)) {
7076 if (ha->beacon_blink_led == 1)
7077 ha->isp_ops->beacon_blink(base_vha);
7078 }
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -08007079
Michael Hernandezd7459522016-12-12 14:40:07 -08007080 /* qpair online check */
7081 if (test_and_clear_bit(QPAIR_ONLINE_CHECK_NEEDED,
7082 &base_vha->dpc_flags)) {
7083 if (ha->flags.eeh_busy ||
7084 ha->flags.pci_channel_io_perm_failure)
7085 online = 0;
7086 else
7087 online = 1;
7088
7089 mutex_lock(&ha->mq_lock);
7090 list_for_each_entry(qpair, &base_vha->qp_list,
7091 qp_list_elem)
7092 qpair->online = online;
7093 mutex_unlock(&ha->mq_lock);
7094 }
7095
Quinn Tran8b4673b2018-09-04 14:19:14 -07007096 if (test_and_clear_bit(SET_ZIO_THRESHOLD_NEEDED,
Quinn Tran5777fef2021-03-29 01:52:21 -07007097 &base_vha->dpc_flags)) {
7098 u16 threshold = ha->nvme_last_rptd_aen + ha->last_zio_threshold;
7099
7100 if (threshold > ha->orig_fw_xcb_count)
7101 threshold = ha->orig_fw_xcb_count;
7102
Quinn Tran8b4673b2018-09-04 14:19:14 -07007103 ql_log(ql_log_info, base_vha, 0xffffff,
Quinn Tran5777fef2021-03-29 01:52:21 -07007104 "SET ZIO Activity exchange threshold to %d.\n",
7105 threshold);
7106 if (qla27xx_set_zio_threshold(base_vha, threshold)) {
7107 ql_log(ql_log_info, base_vha, 0xffffff,
7108 "Unable to SET ZIO Activity exchange threshold to %d.\n",
7109 threshold);
7110 }
Quinn Tran8b4673b2018-09-04 14:19:14 -07007111 }
7112
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007113 if (!IS_QLAFX00(ha))
7114 qla2x00_do_dpc_all_vps(base_vha);
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007115
Quinn Tran48acad02018-08-02 13:16:44 -07007116 if (test_and_clear_bit(N2N_LINK_RESET,
7117 &base_vha->dpc_flags)) {
7118 qla2x00_lip_reset(base_vha);
7119 }
7120
Quinn Trand94d8152021-06-18 22:24:27 -07007121 if (test_bit(HEARTBEAT_CHK, &base_vha->dpc_flags)) {
7122 /*
7123 * if there is a mb in progress then that's
7124 * enough of a check to see if fw is still ticking.
7125 */
7126 if (!ha->flags.mbox_busy && base_vha->flags.init_done)
7127 qla_no_op_mb(base_vha);
7128
7129 clear_bit(HEARTBEAT_CHK, &base_vha->dpc_flags);
7130 }
7131
Linus Torvalds1da177e2005-04-16 15:20:36 -07007132 ha->dpc_active = 0;
Andrew Vasquezc142caf2011-11-18 09:03:10 -08007133end_loop:
James Bottomley563585e2011-01-27 16:12:37 -05007134 set_current_state(TASK_INTERRUPTIBLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007135 } /* End of while(1) */
James Bottomley563585e2011-01-27 16:12:37 -05007136 __set_current_state(TASK_RUNNING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007137
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007138 ql_dbg(ql_dbg_dpc, base_vha, 0x4011,
7139 "DPC handler exiting.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007140
7141 /*
7142 * Make sure that nobody tries to wake us up again.
7143 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007144 ha->dpc_active = 0;
7145
Andrew Vasquezac280b62009-08-20 11:06:05 -07007146 /* Cleanup any residual CTX SRBs. */
7147 qla2x00_abort_all_cmds(base_vha, DID_NO_CONNECT << 16);
7148
Christoph Hellwig39a11242006-02-14 18:46:22 +01007149 return 0;
7150}
7151
7152void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007153qla2xxx_wake_dpc(struct scsi_qla_host *vha)
Christoph Hellwig39a11242006-02-14 18:46:22 +01007154{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007155 struct qla_hw_data *ha = vha->hw;
Andrew Vasquezc795c1e2008-08-13 21:37:01 -07007156 struct task_struct *t = ha->dpc_thread;
7157
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007158 if (!test_bit(UNLOADING, &vha->dpc_flags) && t)
Andrew Vasquezc795c1e2008-08-13 21:37:01 -07007159 wake_up_process(t);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007160}
7161
7162/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07007163* qla2x00_rst_aen
7164* Processes asynchronous reset.
7165*
7166* Input:
7167* ha = adapter block pointer.
7168*/
7169static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007170qla2x00_rst_aen(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007171{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007172 if (vha->flags.online && !vha->flags.reset_active &&
7173 !atomic_read(&vha->loop_down_timer) &&
7174 !(test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007175 do {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007176 clear_bit(RESET_MARKER_NEEDED, &vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007177
7178 /*
7179 * Issue marker command only when we are going to start
7180 * the I/O.
7181 */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007182 vha->marker_needed = 1;
7183 } while (!atomic_read(&vha->loop_down_timer) &&
7184 (test_bit(RESET_MARKER_NEEDED, &vha->dpc_flags)));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007185 }
7186}
7187
Quinn Trand94d8152021-06-18 22:24:27 -07007188static bool qla_do_heartbeat(struct scsi_qla_host *vha)
7189{
7190 u64 cmd_cnt, prev_cmd_cnt;
7191 bool do_hb = false;
7192 struct qla_hw_data *ha = vha->hw;
7193 int i;
7194
7195 /* if cmds are still pending down in fw, then do hb */
7196 if (ha->base_qpair->cmd_cnt != ha->base_qpair->cmd_completion_cnt) {
7197 do_hb = true;
7198 goto skip;
7199 }
7200
7201 for (i = 0; i < ha->max_qpairs; i++) {
7202 if (ha->queue_pair_map[i] &&
7203 ha->queue_pair_map[i]->cmd_cnt !=
7204 ha->queue_pair_map[i]->cmd_completion_cnt) {
7205 do_hb = true;
7206 break;
7207 }
7208 }
7209
7210skip:
7211 prev_cmd_cnt = ha->prev_cmd_cnt;
7212 cmd_cnt = ha->base_qpair->cmd_cnt;
7213 for (i = 0; i < ha->max_qpairs; i++) {
7214 if (ha->queue_pair_map[i])
7215 cmd_cnt += ha->queue_pair_map[i]->cmd_cnt;
7216 }
7217 ha->prev_cmd_cnt = cmd_cnt;
7218
7219 if (!do_hb && ((cmd_cnt - prev_cmd_cnt) > 50))
7220 /*
7221 * IOs are completing before periodic hb check.
7222 * IOs seems to be running, do hb for sanity check.
7223 */
7224 do_hb = true;
7225
7226 return do_hb;
7227}
7228
7229static void qla_heart_beat(struct scsi_qla_host *vha)
7230{
7231 if (vha->vp_idx)
7232 return;
7233
7234 if (vha->hw->flags.eeh_busy || qla2x00_chip_is_down(vha))
7235 return;
7236
7237 if (qla_do_heartbeat(vha)) {
7238 set_bit(HEARTBEAT_CHK, &vha->dpc_flags);
7239 qla2xxx_wake_dpc(vha);
7240 }
7241}
7242
Linus Torvalds1da177e2005-04-16 15:20:36 -07007243/**************************************************************************
7244* qla2x00_timer
7245*
7246* Description:
7247* One second timer
7248*
7249* Context: Interrupt
7250***************************************************************************/
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007251void
Kees Cook8e5f4ba2017-09-03 13:23:32 -07007252qla2x00_timer(struct timer_list *t)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007253{
Kees Cook8e5f4ba2017-09-03 13:23:32 -07007254 scsi_qla_host_t *vha = from_timer(vha, t, timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007255 unsigned long cpu_flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007256 int start_dpc = 0;
7257 int index;
7258 srb_t *sp;
Andrew Vasquez85880802009-12-15 21:29:46 -08007259 uint16_t w;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007260 struct qla_hw_data *ha = vha->hw;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08007261 struct req_que *req;
Saurav Kashyapdbf1f532021-01-11 01:31:28 -08007262 unsigned long flags;
7263 fc_port_t *fcport = NULL;
Andrew Vasquez85880802009-12-15 21:29:46 -08007264
Lalit Chandivadea5b36322010-09-03 15:20:50 -07007265 if (ha->flags.eeh_busy) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007266 ql_dbg(ql_dbg_timer, vha, 0x6000,
7267 "EEH = %d, restarting timer.\n",
7268 ha->flags.eeh_busy);
Lalit Chandivadea5b36322010-09-03 15:20:50 -07007269 qla2x00_restart_timer(vha, WATCH_INTERVAL);
7270 return;
7271 }
7272
Chad Dupuisf3ddac12013-10-30 03:38:16 -04007273 /*
7274 * Hardware read to raise pending EEH errors during mailbox waits. If
7275 * the read returns -1 then disable the board.
7276 */
7277 if (!pci_channel_offline(ha->pdev)) {
Andrew Vasquez85880802009-12-15 21:29:46 -08007278 pci_read_config_word(ha->pdev, PCI_VENDOR_ID, &w);
Joe Lawrencec821e0d2014-08-26 17:11:41 -04007279 qla2x00_check_reg16_for_disconnect(vha, w);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04007280 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007281
Saurav Kashyapcefcaba2011-05-10 11:18:18 -07007282 /* Make sure qla82xx_watchdog is run only for physical port */
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04007283 if (!vha->vp_idx && IS_P3P_TYPE(ha)) {
Saurav Kashyap579d12b2010-12-21 16:00:14 -08007284 if (test_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags))
7285 start_dpc++;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04007286 if (IS_QLA82XX(ha))
7287 qla82xx_watchdog(vha);
7288 else if (IS_QLA8044(ha))
7289 qla8044_watchdog(vha);
Saurav Kashyap579d12b2010-12-21 16:00:14 -08007290 }
7291
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007292 if (!vha->vp_idx && IS_QLAFX00(ha))
7293 qlafx00_timer_routine(vha);
7294
Saurav Kashyapdbf1f532021-01-11 01:31:28 -08007295 if (vha->link_down_time < QLA2XX_MAX_LINK_DOWN_TIME)
7296 vha->link_down_time++;
7297
7298 spin_lock_irqsave(&vha->hw->tgt.sess_lock, flags);
7299 list_for_each_entry(fcport, &vha->vp_fcports, list) {
7300 if (fcport->tgt_link_down_time < QLA2XX_MAX_LINK_DOWN_TIME)
7301 fcport->tgt_link_down_time++;
7302 }
7303 spin_unlock_irqrestore(&vha->hw->tgt.sess_lock, flags);
7304
Linus Torvalds1da177e2005-04-16 15:20:36 -07007305 /* Loop down handler. */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007306 if (atomic_read(&vha->loop_down_timer) > 0 &&
Giridhar Malavali8f7daea2011-03-30 11:46:26 -07007307 !(test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) &&
7308 !(test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags))
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007309 && vha->flags.online) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007310
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007311 if (atomic_read(&vha->loop_down_timer) ==
7312 vha->loop_down_abort_time) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007313
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007314 ql_log(ql_log_info, vha, 0x6008,
7315 "Loop down - aborting the queues before time expires.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007316
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007317 if (!IS_QLA2100(ha) && vha->link_down_timeout)
7318 atomic_set(&vha->loop_state, LOOP_DEAD);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007319
Andrew Vasquezf08b7252010-01-12 12:59:48 -08007320 /*
7321 * Schedule an ISP abort to return any FCP2-device
7322 * commands.
7323 */
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007324 /* NPIV - scan physical port only */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007325 if (!vha->vp_idx) {
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007326 spin_lock_irqsave(&ha->hardware_lock,
7327 cpu_flags);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08007328 req = ha->req_q_map[0];
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007329 for (index = 1;
Chad Dupuis8d93f552013-01-30 03:34:37 -05007330 index < req->num_outstanding_cmds;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007331 index++) {
7332 fc_port_t *sfcp;
bdf79622005-04-17 15:06:53 -05007333
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007334 sp = req->outstanding_cmds[index];
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007335 if (!sp)
7336 continue;
Quinn Tranc5419e22017-06-13 20:47:16 -07007337 if (sp->cmd_type != TYPE_SRB)
7338 continue;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08007339 if (sp->type != SRB_SCSI_CMD)
Andrew Vasquezcf53b062009-08-20 11:06:04 -07007340 continue;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007341 sfcp = sp->fcport;
Andrew Vasquezf08b7252010-01-12 12:59:48 -08007342 if (!(sfcp->flags & FCF_FCP2_DEVICE))
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007343 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007344
Giridhar Malavali8f7daea2011-03-30 11:46:26 -07007345 if (IS_QLA82XX(ha))
7346 set_bit(FCOE_CTX_RESET_NEEDED,
7347 &vha->dpc_flags);
7348 else
7349 set_bit(ISP_ABORT_NEEDED,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007350 &vha->dpc_flags);
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007351 break;
7352 }
7353 spin_unlock_irqrestore(&ha->hardware_lock,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007354 cpu_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007355 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007356 start_dpc++;
7357 }
7358
7359 /* if the loop has been down for 4 minutes, reinit adapter */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007360 if (atomic_dec_and_test(&vha->loop_down_timer) != 0) {
Andrew Vasquez0d6e61b2009-08-25 11:36:19 -07007361 if (!(vha->device_flags & DFLG_NO_CABLE)) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007362 ql_log(ql_log_warn, vha, 0x6009,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007363 "Loop down - aborting ISP.\n");
7364
Giridhar Malavali8f7daea2011-03-30 11:46:26 -07007365 if (IS_QLA82XX(ha))
7366 set_bit(FCOE_CTX_RESET_NEEDED,
7367 &vha->dpc_flags);
7368 else
7369 set_bit(ISP_ABORT_NEEDED,
7370 &vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007371 }
7372 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007373 ql_dbg(ql_dbg_timer, vha, 0x600a,
7374 "Loop down - seconds remaining %d.\n",
7375 atomic_read(&vha->loop_down_timer));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007376 }
Saurav Kashyapcefcaba2011-05-10 11:18:18 -07007377 /* Check if beacon LED needs to be blinked for physical host only */
7378 if (!vha->vp_idx && (ha->beacon_blink_led == 1)) {
Saurav Kashyap999916d2011-08-16 11:31:45 -07007379 /* There is no beacon_blink function for ISP82xx */
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04007380 if (!IS_P3P_TYPE(ha)) {
Saurav Kashyap999916d2011-08-16 11:31:45 -07007381 set_bit(BEACON_BLINK_NEEDED, &vha->dpc_flags);
7382 start_dpc++;
7383 }
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -08007384 }
7385
Quinn Tran4de067e2021-08-16 22:13:08 -07007386 /* check if edif running */
7387 if (vha->hw->flags.edif_enabled)
7388 qla_edif_timer(vha);
7389
Andrew Vasquez550bf572008-04-24 15:21:23 -07007390 /* Process any deferred work. */
Quinn Tran9b3e0f42017-12-28 12:33:16 -08007391 if (!list_empty(&vha->work_list)) {
7392 unsigned long flags;
7393 bool q = false;
7394
7395 spin_lock_irqsave(&vha->work_lock, flags);
7396 if (!test_and_set_bit(IOCB_WORK_ACTIVE, &vha->dpc_flags))
7397 q = true;
7398 spin_unlock_irqrestore(&vha->work_lock, flags);
7399 if (q)
7400 queue_work(vha->hw->wq, &vha->iocb_work);
7401 }
Andrew Vasquez550bf572008-04-24 15:21:23 -07007402
Duane Grigsby7401bc12017-06-21 13:48:42 -07007403 /*
7404 * FC-NVME
7405 * see if the active AEN count has changed from what was last reported.
7406 */
Quinn Tran49db4d42020-09-03 21:51:22 -07007407 index = atomic_read(&ha->nvme_active_aen_cnt);
Giridhar Malavalib2d1453a2019-04-02 14:24:32 -07007408 if (!vha->vp_idx &&
Quinn Tran49db4d42020-09-03 21:51:22 -07007409 (index != ha->nvme_last_rptd_aen) &&
Giridhar Malavalib2d1453a2019-04-02 14:24:32 -07007410 ha->zio_mode == QLA_ZIO_MODE_6 &&
7411 !ha->flags.host_shutting_down) {
Quinn Tran5777fef2021-03-29 01:52:21 -07007412 ha->nvme_last_rptd_aen = atomic_read(&ha->nvme_active_aen_cnt);
Duane Grigsby7401bc12017-06-21 13:48:42 -07007413 ql_log(ql_log_info, vha, 0x3002,
Quinn Tran8b4673b2018-09-04 14:19:14 -07007414 "nvme: Sched: Set ZIO exchange threshold to %d.\n",
7415 ha->nvme_last_rptd_aen);
Quinn Tran5777fef2021-03-29 01:52:21 -07007416 set_bit(SET_ZIO_THRESHOLD_NEEDED, &vha->dpc_flags);
Quinn Tran8b4673b2018-09-04 14:19:14 -07007417 start_dpc++;
7418 }
7419
7420 if (!vha->vp_idx &&
Quinn Tran49db4d42020-09-03 21:51:22 -07007421 atomic_read(&ha->zio_threshold) != ha->last_zio_threshold &&
7422 IS_ZIO_THRESHOLD_CAPABLE(ha)) {
Quinn Tran8b4673b2018-09-04 14:19:14 -07007423 ql_log(ql_log_info, vha, 0x3002,
7424 "Sched: Set ZIO exchange threshold to %d.\n",
7425 ha->last_zio_threshold);
7426 ha->last_zio_threshold = atomic_read(&ha->zio_threshold);
Duane Grigsbydeeae7a2017-07-21 09:32:25 -07007427 set_bit(SET_ZIO_THRESHOLD_NEEDED, &vha->dpc_flags);
7428 start_dpc++;
Duane Grigsby7401bc12017-06-21 13:48:42 -07007429 }
7430
Linus Torvalds1da177e2005-04-16 15:20:36 -07007431 /* Schedule the DPC routine if needed */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007432 if ((test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) ||
7433 test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags) ||
7434 test_bit(FCPORT_UPDATE_NEEDED, &vha->dpc_flags) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -07007435 start_dpc ||
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007436 test_bit(RESET_MARKER_NEEDED, &vha->dpc_flags) ||
7437 test_bit(BEACON_BLINK_NEEDED, &vha->dpc_flags) ||
Giridhar Malavalia9083012010-04-12 17:59:55 -07007438 test_bit(ISP_UNRECOVERABLE, &vha->dpc_flags) ||
7439 test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) ||
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007440 test_bit(VP_DPC_NEEDED, &vha->dpc_flags) ||
Joe Carnucciod83a80e2020-02-12 13:44:18 -08007441 test_bit(RELOGIN_NEEDED, &vha->dpc_flags) ||
7442 test_bit(PROCESS_PUREX_IOCB, &vha->dpc_flags))) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007443 ql_dbg(ql_dbg_timer, vha, 0x600b,
7444 "isp_abort_needed=%d loop_resync_needed=%d "
7445 "fcport_update_needed=%d start_dpc=%d "
7446 "reset_marker_needed=%d",
7447 test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags),
7448 test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags),
7449 test_bit(FCPORT_UPDATE_NEEDED, &vha->dpc_flags),
7450 start_dpc,
7451 test_bit(RESET_MARKER_NEEDED, &vha->dpc_flags));
7452 ql_dbg(ql_dbg_timer, vha, 0x600c,
7453 "beacon_blink_needed=%d isp_unrecoverable=%d "
7454 "fcoe_ctx_reset_needed=%d vp_dpc_needed=%d "
Joe Carnucciod83a80e2020-02-12 13:44:18 -08007455 "relogin_needed=%d, Process_purex_iocb=%d.\n",
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007456 test_bit(BEACON_BLINK_NEEDED, &vha->dpc_flags),
7457 test_bit(ISP_UNRECOVERABLE, &vha->dpc_flags),
7458 test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags),
7459 test_bit(VP_DPC_NEEDED, &vha->dpc_flags),
Joe Carnucciod83a80e2020-02-12 13:44:18 -08007460 test_bit(RELOGIN_NEEDED, &vha->dpc_flags),
7461 test_bit(PROCESS_PUREX_IOCB, &vha->dpc_flags));
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007462 qla2xxx_wake_dpc(vha);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007463 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007464
Quinn Trand94d8152021-06-18 22:24:27 -07007465 qla_heart_beat(vha);
7466
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007467 qla2x00_restart_timer(vha, WATCH_INTERVAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007468}
7469
Andrew Vasquez54333832005-11-09 15:49:04 -08007470/* Firmware interface routines. */
7471
Andrew Vasquez54333832005-11-09 15:49:04 -08007472#define FW_ISP21XX 0
7473#define FW_ISP22XX 1
7474#define FW_ISP2300 2
7475#define FW_ISP2322 3
andrew.vasquez@qlogic.com48c02fd2006-03-09 14:27:18 -08007476#define FW_ISP24XX 4
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07007477#define FW_ISP25XX 5
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08007478#define FW_ISP81XX 6
Giridhar Malavalia9083012010-04-12 17:59:55 -07007479#define FW_ISP82XX 7
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08007480#define FW_ISP2031 8
7481#define FW_ISP8031 9
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04007482#define FW_ISP27XX 10
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007483#define FW_ISP28XX 11
Andrew Vasquez54333832005-11-09 15:49:04 -08007484
Andrew Vasquezbb8ee492006-10-02 12:00:48 -07007485#define FW_FILE_ISP21XX "ql2100_fw.bin"
7486#define FW_FILE_ISP22XX "ql2200_fw.bin"
7487#define FW_FILE_ISP2300 "ql2300_fw.bin"
7488#define FW_FILE_ISP2322 "ql2322_fw.bin"
7489#define FW_FILE_ISP24XX "ql2400_fw.bin"
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07007490#define FW_FILE_ISP25XX "ql2500_fw.bin"
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08007491#define FW_FILE_ISP81XX "ql8100_fw.bin"
Giridhar Malavalia9083012010-04-12 17:59:55 -07007492#define FW_FILE_ISP82XX "ql8200_fw.bin"
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08007493#define FW_FILE_ISP2031 "ql2600_fw.bin"
7494#define FW_FILE_ISP8031 "ql8300_fw.bin"
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04007495#define FW_FILE_ISP27XX "ql2700_fw.bin"
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007496#define FW_FILE_ISP28XX "ql2800_fw.bin"
Chad Dupuisf73cb692014-02-26 04:15:06 -05007497
Andrew Vasquezbb8ee492006-10-02 12:00:48 -07007498
Daniel Walkere1e82b62008-05-12 22:21:10 -07007499static DEFINE_MUTEX(qla_fw_lock);
Andrew Vasquez54333832005-11-09 15:49:04 -08007500
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007501static struct fw_blob qla_fw_blobs[] = {
Andrew Vasquezbb8ee492006-10-02 12:00:48 -07007502 { .name = FW_FILE_ISP21XX, .segs = { 0x1000, 0 }, },
7503 { .name = FW_FILE_ISP22XX, .segs = { 0x1000, 0 }, },
7504 { .name = FW_FILE_ISP2300, .segs = { 0x800, 0 }, },
7505 { .name = FW_FILE_ISP2322, .segs = { 0x800, 0x1c000, 0x1e000, 0 }, },
7506 { .name = FW_FILE_ISP24XX, },
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07007507 { .name = FW_FILE_ISP25XX, },
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08007508 { .name = FW_FILE_ISP81XX, },
Giridhar Malavalia9083012010-04-12 17:59:55 -07007509 { .name = FW_FILE_ISP82XX, },
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08007510 { .name = FW_FILE_ISP2031, },
7511 { .name = FW_FILE_ISP8031, },
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04007512 { .name = FW_FILE_ISP27XX, },
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007513 { .name = FW_FILE_ISP28XX, },
7514 { .name = NULL, },
Andrew Vasquez54333832005-11-09 15:49:04 -08007515};
7516
7517struct fw_blob *
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007518qla2x00_request_firmware(scsi_qla_host_t *vha)
Andrew Vasquez54333832005-11-09 15:49:04 -08007519{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007520 struct qla_hw_data *ha = vha->hw;
Andrew Vasquez54333832005-11-09 15:49:04 -08007521 struct fw_blob *blob;
7522
Andrew Vasquez54333832005-11-09 15:49:04 -08007523 if (IS_QLA2100(ha)) {
7524 blob = &qla_fw_blobs[FW_ISP21XX];
7525 } else if (IS_QLA2200(ha)) {
7526 blob = &qla_fw_blobs[FW_ISP22XX];
andrew.vasquez@qlogic.com48c02fd2006-03-09 14:27:18 -08007527 } else if (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA6312(ha)) {
Andrew Vasquez54333832005-11-09 15:49:04 -08007528 blob = &qla_fw_blobs[FW_ISP2300];
andrew.vasquez@qlogic.com48c02fd2006-03-09 14:27:18 -08007529 } else if (IS_QLA2322(ha) || IS_QLA6322(ha)) {
Andrew Vasquez54333832005-11-09 15:49:04 -08007530 blob = &qla_fw_blobs[FW_ISP2322];
Harihara Kadayam4d4df192008-04-03 13:13:26 -07007531 } else if (IS_QLA24XX_TYPE(ha)) {
Andrew Vasquez54333832005-11-09 15:49:04 -08007532 blob = &qla_fw_blobs[FW_ISP24XX];
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07007533 } else if (IS_QLA25XX(ha)) {
7534 blob = &qla_fw_blobs[FW_ISP25XX];
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08007535 } else if (IS_QLA81XX(ha)) {
7536 blob = &qla_fw_blobs[FW_ISP81XX];
Giridhar Malavalia9083012010-04-12 17:59:55 -07007537 } else if (IS_QLA82XX(ha)) {
7538 blob = &qla_fw_blobs[FW_ISP82XX];
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08007539 } else if (IS_QLA2031(ha)) {
7540 blob = &qla_fw_blobs[FW_ISP2031];
7541 } else if (IS_QLA8031(ha)) {
7542 blob = &qla_fw_blobs[FW_ISP8031];
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04007543 } else if (IS_QLA27XX(ha)) {
7544 blob = &qla_fw_blobs[FW_ISP27XX];
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007545 } else if (IS_QLA28XX(ha)) {
7546 blob = &qla_fw_blobs[FW_ISP28XX];
Dan Carpenter8a655222012-02-21 10:29:40 +03007547 } else {
7548 return NULL;
Andrew Vasquez54333832005-11-09 15:49:04 -08007549 }
7550
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007551 if (!blob->name)
7552 return NULL;
7553
Daniel Walkere1e82b62008-05-12 22:21:10 -07007554 mutex_lock(&qla_fw_lock);
Andrew Vasquez54333832005-11-09 15:49:04 -08007555 if (blob->fw)
7556 goto out;
7557
7558 if (request_firmware(&blob->fw, blob->name, &ha->pdev->dev)) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007559 ql_log(ql_log_warn, vha, 0x0063,
7560 "Failed to load firmware image (%s).\n", blob->name);
Andrew Vasquez54333832005-11-09 15:49:04 -08007561 blob->fw = NULL;
7562 blob = NULL;
Andrew Vasquez54333832005-11-09 15:49:04 -08007563 }
7564
7565out:
Daniel Walkere1e82b62008-05-12 22:21:10 -07007566 mutex_unlock(&qla_fw_lock);
Andrew Vasquez54333832005-11-09 15:49:04 -08007567 return blob;
7568}
7569
7570static void
7571qla2x00_release_firmware(void)
7572{
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007573 struct fw_blob *blob;
Andrew Vasquez54333832005-11-09 15:49:04 -08007574
Daniel Walkere1e82b62008-05-12 22:21:10 -07007575 mutex_lock(&qla_fw_lock);
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007576 for (blob = qla_fw_blobs; blob->name; blob++)
7577 release_firmware(blob->fw);
Daniel Walkere1e82b62008-05-12 22:21:10 -07007578 mutex_unlock(&qla_fw_lock);
Andrew Vasquez54333832005-11-09 15:49:04 -08007579}
7580
Quinn Tran5386a4e2019-05-06 13:52:19 -07007581static void qla_pci_error_cleanup(scsi_qla_host_t *vha)
7582{
7583 struct qla_hw_data *ha = vha->hw;
7584 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
7585 struct qla_qpair *qpair = NULL;
Quinn Tran0c9a5f32021-08-09 21:37:14 -07007586 struct scsi_qla_host *vp, *tvp;
Quinn Tran5386a4e2019-05-06 13:52:19 -07007587 fc_port_t *fcport;
7588 int i;
7589 unsigned long flags;
7590
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007591 ql_dbg(ql_dbg_aer, vha, 0x9000,
7592 "%s\n", __func__);
Quinn Tran5386a4e2019-05-06 13:52:19 -07007593 ha->chip_reset++;
7594
7595 ha->base_qpair->chip_reset = ha->chip_reset;
7596 for (i = 0; i < ha->max_qpairs; i++) {
7597 if (ha->queue_pair_map[i])
7598 ha->queue_pair_map[i]->chip_reset =
7599 ha->base_qpair->chip_reset;
7600 }
7601
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007602 /*
7603 * purge mailbox might take a while. Slot Reset/chip reset
7604 * will take care of the purge
7605 */
Quinn Tran5386a4e2019-05-06 13:52:19 -07007606
7607 mutex_lock(&ha->mq_lock);
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007608 ha->base_qpair->online = 0;
Quinn Tran5386a4e2019-05-06 13:52:19 -07007609 list_for_each_entry(qpair, &base_vha->qp_list, qp_list_elem)
7610 qpair->online = 0;
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007611 wmb();
Quinn Tran5386a4e2019-05-06 13:52:19 -07007612 mutex_unlock(&ha->mq_lock);
7613
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08007614 qla2x00_mark_all_devices_lost(vha);
Quinn Tran5386a4e2019-05-06 13:52:19 -07007615
7616 spin_lock_irqsave(&ha->vport_slock, flags);
Quinn Tran0c9a5f32021-08-09 21:37:14 -07007617 list_for_each_entry_safe(vp, tvp, &ha->vp_list, list) {
Quinn Tran5386a4e2019-05-06 13:52:19 -07007618 atomic_inc(&vp->vref_count);
7619 spin_unlock_irqrestore(&ha->vport_slock, flags);
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08007620 qla2x00_mark_all_devices_lost(vp);
Quinn Tran5386a4e2019-05-06 13:52:19 -07007621 spin_lock_irqsave(&ha->vport_slock, flags);
7622 atomic_dec(&vp->vref_count);
7623 }
7624 spin_unlock_irqrestore(&ha->vport_slock, flags);
7625
7626 /* Clear all async request states across all VPs. */
7627 list_for_each_entry(fcport, &vha->vp_fcports, list)
7628 fcport->flags &= ~(FCF_LOGIN_NEEDED | FCF_ASYNC_SENT);
7629
7630 spin_lock_irqsave(&ha->vport_slock, flags);
Quinn Tran0c9a5f32021-08-09 21:37:14 -07007631 list_for_each_entry_safe(vp, tvp, &ha->vp_list, list) {
Quinn Tran5386a4e2019-05-06 13:52:19 -07007632 atomic_inc(&vp->vref_count);
7633 spin_unlock_irqrestore(&ha->vport_slock, flags);
7634 list_for_each_entry(fcport, &vp->vp_fcports, list)
7635 fcport->flags &= ~(FCF_LOGIN_NEEDED | FCF_ASYNC_SENT);
7636 spin_lock_irqsave(&ha->vport_slock, flags);
7637 atomic_dec(&vp->vref_count);
7638 }
7639 spin_unlock_irqrestore(&ha->vport_slock, flags);
7640}
7641
7642
Seokmann Ju14e660e2007-09-20 14:07:36 -07007643static pci_ers_result_t
7644qla2xxx_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
7645{
Andrew Vasquez85880802009-12-15 21:29:46 -08007646 scsi_qla_host_t *vha = pci_get_drvdata(pdev);
7647 struct qla_hw_data *ha = vha->hw;
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007648 pci_ers_result_t ret = PCI_ERS_RESULT_NEED_RESET;
Andrew Vasquez85880802009-12-15 21:29:46 -08007649
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007650 ql_log(ql_log_warn, vha, 0x9000,
7651 "PCI error detected, state %x.\n", state);
7652 ha->pci_error_state = QLA_PCI_ERR_DETECTED;
Seokmann Jub9b12f72009-03-24 09:08:18 -07007653
Sawan Chandakefdb5762017-08-23 15:05:00 -07007654 if (!atomic_read(&pdev->enable_cnt)) {
7655 ql_log(ql_log_info, vha, 0xffff,
7656 "PCI device is disabled,state %x\n", state);
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007657 ret = PCI_ERS_RESULT_NEED_RESET;
7658 goto out;
Sawan Chandakefdb5762017-08-23 15:05:00 -07007659 }
7660
Seokmann Ju14e660e2007-09-20 14:07:36 -07007661 switch (state) {
7662 case pci_channel_io_normal:
Andrew Vasquez85880802009-12-15 21:29:46 -08007663 ha->flags.eeh_busy = 0;
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -07007664 if (ql2xmqsupport || ql2xnvmeenable) {
Michael Hernandezd7459522016-12-12 14:40:07 -08007665 set_bit(QPAIR_ONLINE_CHECK_NEEDED, &vha->dpc_flags);
7666 qla2xxx_wake_dpc(vha);
7667 }
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007668 ret = PCI_ERS_RESULT_CAN_RECOVER;
7669 break;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007670 case pci_channel_io_frozen:
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007671 qla_pci_set_eeh_busy(vha);
7672 ret = PCI_ERS_RESULT_NEED_RESET;
7673 break;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007674 case pci_channel_io_perm_failure:
Andrew Vasquez85880802009-12-15 21:29:46 -08007675 ha->flags.pci_channel_io_perm_failure = 1;
7676 qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -07007677 if (ql2xmqsupport || ql2xnvmeenable) {
Michael Hernandezd7459522016-12-12 14:40:07 -08007678 set_bit(QPAIR_ONLINE_CHECK_NEEDED, &vha->dpc_flags);
7679 qla2xxx_wake_dpc(vha);
7680 }
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007681 ret = PCI_ERS_RESULT_DISCONNECT;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007682 }
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007683out:
7684 ql_dbg(ql_dbg_aer, vha, 0x600d,
7685 "PCI error detected returning [%x].\n", ret);
7686 return ret;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007687}
7688
7689static pci_ers_result_t
7690qla2xxx_pci_mmio_enabled(struct pci_dev *pdev)
7691{
7692 int risc_paused = 0;
7693 uint32_t stat;
7694 unsigned long flags;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007695 scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
7696 struct qla_hw_data *ha = base_vha->hw;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007697 struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
7698 struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
7699
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007700 ql_log(ql_log_warn, base_vha, 0x9000,
7701 "mmio enabled\n");
7702
7703 ha->pci_error_state = QLA_PCI_MMIO_ENABLED;
Saurav Kashyapbcc5b6d2010-09-03 15:20:57 -07007704 if (IS_QLA82XX(ha))
7705 return PCI_ERS_RESULT_RECOVERED;
7706
Seokmann Ju14e660e2007-09-20 14:07:36 -07007707 spin_lock_irqsave(&ha->hardware_lock, flags);
7708 if (IS_QLA2100(ha) || IS_QLA2200(ha)){
Bart Van Assche04474d32020-05-18 14:17:08 -07007709 stat = rd_reg_word(&reg->hccr);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007710 if (stat & HCCR_RISC_PAUSE)
7711 risc_paused = 1;
7712 } else if (IS_QLA23XX(ha)) {
Bart Van Assche04474d32020-05-18 14:17:08 -07007713 stat = rd_reg_dword(&reg->u.isp2300.host_status);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007714 if (stat & HSR_RISC_PAUSED)
7715 risc_paused = 1;
7716 } else if (IS_FWI2_CAPABLE(ha)) {
Bart Van Assche04474d32020-05-18 14:17:08 -07007717 stat = rd_reg_dword(&reg24->host_status);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007718 if (stat & HSRX_RISC_PAUSED)
7719 risc_paused = 1;
7720 }
7721 spin_unlock_irqrestore(&ha->hardware_lock, flags);
7722
7723 if (risc_paused) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007724 ql_log(ql_log_info, base_vha, 0x9003,
7725 "RISC paused -- mmio_enabled, Dumping firmware.\n");
Bart Van Assche8ae17872020-05-18 14:17:00 -07007726 qla2xxx_dump_fw(base_vha);
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007727 }
7728 /* set PCI_ERS_RESULT_NEED_RESET to trigger call to qla2xxx_pci_slot_reset */
7729 ql_dbg(ql_dbg_aer, base_vha, 0x600d,
7730 "mmio enabled returning.\n");
7731 return PCI_ERS_RESULT_NEED_RESET;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007732}
7733
7734static pci_ers_result_t
7735qla2xxx_pci_slot_reset(struct pci_dev *pdev)
7736{
7737 pci_ers_result_t ret = PCI_ERS_RESULT_DISCONNECT;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007738 scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
7739 struct qla_hw_data *ha = base_vha->hw;
Quinn Tran5386a4e2019-05-06 13:52:19 -07007740 int rc;
7741 struct qla_qpair *qpair = NULL;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007742
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007743 ql_log(ql_log_warn, base_vha, 0x9004,
7744 "Slot Reset.\n");
Andrew Vasquez85880802009-12-15 21:29:46 -08007745
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007746 ha->pci_error_state = QLA_PCI_SLOT_RESET;
Joe Carnuccio90a86fc2010-01-12 13:02:46 -08007747 /* Workaround: qla2xxx driver which access hardware earlier
7748 * needs error state to be pci_channel_io_online.
7749 * Otherwise mailbox command timesout.
7750 */
7751 pdev->error_state = pci_channel_io_normal;
7752
7753 pci_restore_state(pdev);
7754
Richard Lary8c1496b2010-02-18 10:07:29 -08007755 /* pci_restore_state() clears the saved_state flag of the device
7756 * save restored state which resets saved_state flag
7757 */
7758 pci_save_state(pdev);
7759
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11007760 if (ha->mem_only)
7761 rc = pci_enable_device_mem(pdev);
7762 else
7763 rc = pci_enable_device(pdev);
7764
7765 if (rc) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007766 ql_log(ql_log_warn, base_vha, 0x9005,
Seokmann Ju14e660e2007-09-20 14:07:36 -07007767 "Can't re-enable PCI device after reset.\n");
Lalit Chandivadea5b36322010-09-03 15:20:50 -07007768 goto exit_slot_reset;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007769 }
Seokmann Ju14e660e2007-09-20 14:07:36 -07007770
Joe Carnuccio90a86fc2010-01-12 13:02:46 -08007771
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007772 if (ha->isp_ops->pci_config(base_vha))
Lalit Chandivadea5b36322010-09-03 15:20:50 -07007773 goto exit_slot_reset;
7774
Quinn Tran5386a4e2019-05-06 13:52:19 -07007775 mutex_lock(&ha->mq_lock);
7776 list_for_each_entry(qpair, &base_vha->qp_list, qp_list_elem)
7777 qpair->online = 1;
7778 mutex_unlock(&ha->mq_lock);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007779
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007780 ha->flags.eeh_busy = 0;
Quinn Tran5386a4e2019-05-06 13:52:19 -07007781 base_vha->flags.online = 1;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007782 set_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007783 ha->isp_ops->abort_isp(base_vha);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007784 clear_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007785
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007786 if (qla2x00_isp_reg_stat(ha)) {
7787 ha->flags.eeh_busy = 1;
7788 qla_pci_error_cleanup(base_vha);
7789 ql_log(ql_log_warn, base_vha, 0x9005,
7790 "Device unable to recover from PCI error.\n");
7791 } else {
7792 ret = PCI_ERS_RESULT_RECOVERED;
7793 }
Joe Carnuccio90a86fc2010-01-12 13:02:46 -08007794
Lalit Chandivadea5b36322010-09-03 15:20:50 -07007795exit_slot_reset:
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007796 ql_dbg(ql_dbg_aer, base_vha, 0x900e,
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007797 "Slot Reset returning %x.\n", ret);
Andrew Vasquez85880802009-12-15 21:29:46 -08007798
Seokmann Ju14e660e2007-09-20 14:07:36 -07007799 return ret;
7800}
7801
7802static void
7803qla2xxx_pci_resume(struct pci_dev *pdev)
7804{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007805 scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
7806 struct qla_hw_data *ha = base_vha->hw;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007807 int ret;
7808
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007809 ql_log(ql_log_warn, base_vha, 0x900f,
7810 "Pci Resume.\n");
Andrew Vasquez85880802009-12-15 21:29:46 -08007811
Quinn Tran5386a4e2019-05-06 13:52:19 -07007812
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007813 ret = qla2x00_wait_for_hba_online(base_vha);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007814 if (ret != QLA_SUCCESS) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007815 ql_log(ql_log_fatal, base_vha, 0x9002,
7816 "The device failed to resume I/O from slot/link_reset.\n");
Seokmann Ju14e660e2007-09-20 14:07:36 -07007817 }
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007818 ha->pci_error_state = QLA_PCI_RESUME;
7819 ql_dbg(ql_dbg_aer, base_vha, 0x600d,
7820 "Pci Resume returning.\n");
7821}
7822
7823void qla_pci_set_eeh_busy(struct scsi_qla_host *vha)
7824{
7825 struct qla_hw_data *ha = vha->hw;
7826 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
7827 bool do_cleanup = false;
7828 unsigned long flags;
7829
7830 if (ha->flags.eeh_busy)
7831 return;
7832
7833 spin_lock_irqsave(&base_vha->work_lock, flags);
7834 if (!ha->flags.eeh_busy) {
7835 ha->flags.eeh_busy = 1;
7836 do_cleanup = true;
7837 }
7838 spin_unlock_irqrestore(&base_vha->work_lock, flags);
7839
7840 if (do_cleanup)
7841 qla_pci_error_cleanup(base_vha);
7842}
7843
7844/*
7845 * this routine will schedule a task to pause IO from interrupt context
7846 * if caller sees a PCIE error event (register read = 0xf's)
7847 */
7848void qla_schedule_eeh_work(struct scsi_qla_host *vha)
7849{
7850 struct qla_hw_data *ha = vha->hw;
7851 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
7852
7853 if (ha->flags.eeh_busy)
7854 return;
7855
7856 set_bit(DO_EEH_RECOVERY, &base_vha->dpc_flags);
7857 qla2xxx_wake_dpc(base_vha);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007858}
7859
Quinn Tran590f8062019-01-24 23:23:40 -08007860static void
7861qla_pci_reset_prepare(struct pci_dev *pdev)
7862{
7863 scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
7864 struct qla_hw_data *ha = base_vha->hw;
7865 struct qla_qpair *qpair;
7866
7867 ql_log(ql_log_warn, base_vha, 0xffff,
7868 "%s.\n", __func__);
7869
7870 /*
7871 * PCI FLR/function reset is about to reset the
7872 * slot. Stop the chip to stop all DMA access.
7873 * It is assumed that pci_reset_done will be called
7874 * after FLR to resume Chip operation.
7875 */
7876 ha->flags.eeh_busy = 1;
7877 mutex_lock(&ha->mq_lock);
7878 list_for_each_entry(qpair, &base_vha->qp_list, qp_list_elem)
7879 qpair->online = 0;
7880 mutex_unlock(&ha->mq_lock);
7881
7882 set_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
7883 qla2x00_abort_isp_cleanup(base_vha);
7884 qla2x00_abort_all_cmds(base_vha, DID_RESET << 16);
7885}
7886
7887static void
7888qla_pci_reset_done(struct pci_dev *pdev)
7889{
7890 scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
7891 struct qla_hw_data *ha = base_vha->hw;
7892 struct qla_qpair *qpair;
7893
7894 ql_log(ql_log_warn, base_vha, 0xffff,
7895 "%s.\n", __func__);
7896
7897 /*
7898 * FLR just completed by PCI layer. Resume adapter
7899 */
7900 ha->flags.eeh_busy = 0;
7901 mutex_lock(&ha->mq_lock);
7902 list_for_each_entry(qpair, &base_vha->qp_list, qp_list_elem)
7903 qpair->online = 1;
7904 mutex_unlock(&ha->mq_lock);
7905
7906 base_vha->flags.online = 1;
7907 ha->isp_ops->abort_isp(base_vha);
7908 clear_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
7909}
7910
Michael Hernandez56012362016-12-12 14:40:08 -08007911static int qla2xxx_map_queues(struct Scsi_Host *shost)
7912{
Quinn Trand68b8502017-12-04 14:44:59 -08007913 int rc;
Michael Hernandez56012362016-12-12 14:40:08 -08007914 scsi_qla_host_t *vha = (scsi_qla_host_t *)shost->hostdata;
Dongli Zhang485b0ec2019-03-12 09:00:30 +08007915 struct blk_mq_queue_map *qmap = &shost->tag_set.map[HCTX_TYPE_DEFAULT];
Michael Hernandez56012362016-12-12 14:40:08 -08007916
Giridhar Malavalif3e02692019-02-15 16:42:55 -08007917 if (USER_CTRL_IRQ(vha->hw) || !vha->hw->mqiobase)
Jens Axboeed76e322018-10-29 13:06:14 -06007918 rc = blk_mq_map_queues(qmap);
Quinn Trand68b8502017-12-04 14:44:59 -08007919 else
Ming Leif0783d42019-01-11 09:40:47 -08007920 rc = blk_mq_pci_map_queues(qmap, vha->hw->pdev, vha->irq_offset);
Quinn Trand68b8502017-12-04 14:44:59 -08007921 return rc;
Michael Hernandez56012362016-12-12 14:40:08 -08007922}
7923
Bart Van Assche6515ad72019-04-04 12:44:43 -07007924struct scsi_host_template qla2xxx_driver_template = {
7925 .module = THIS_MODULE,
7926 .name = QLA2XXX_DRIVER_NAME,
7927 .queuecommand = qla2xxx_queuecommand,
7928
7929 .eh_timed_out = fc_eh_timed_out,
7930 .eh_abort_handler = qla2xxx_eh_abort,
Bikash Hazarika000e68f2021-04-26 22:09:14 -07007931 .eh_should_retry_cmd = fc_eh_should_retry_cmd,
Bart Van Assche6515ad72019-04-04 12:44:43 -07007932 .eh_device_reset_handler = qla2xxx_eh_device_reset,
7933 .eh_target_reset_handler = qla2xxx_eh_target_reset,
7934 .eh_bus_reset_handler = qla2xxx_eh_bus_reset,
7935 .eh_host_reset_handler = qla2xxx_eh_host_reset,
7936
7937 .slave_configure = qla2xxx_slave_configure,
7938
7939 .slave_alloc = qla2xxx_slave_alloc,
7940 .slave_destroy = qla2xxx_slave_destroy,
7941 .scan_finished = qla2xxx_scan_finished,
7942 .scan_start = qla2xxx_scan_start,
7943 .change_queue_depth = scsi_change_queue_depth,
7944 .map_queues = qla2xxx_map_queues,
7945 .this_id = -1,
7946 .cmd_per_lun = 3,
7947 .sg_tablesize = SG_ALL,
7948
7949 .max_sectors = 0xFFFF,
7950 .shost_attrs = qla2x00_host_attrs,
7951
7952 .supported_mode = MODE_INITIATOR,
7953 .track_queue_depth = 1,
Bart Van Assche85cffef2019-08-08 20:02:06 -07007954 .cmd_size = sizeof(srb_t),
Bart Van Assche6515ad72019-04-04 12:44:43 -07007955};
7956
Stephen Hemmingera55b2d22012-09-07 09:33:16 -07007957static const struct pci_error_handlers qla2xxx_err_handler = {
Seokmann Ju14e660e2007-09-20 14:07:36 -07007958 .error_detected = qla2xxx_pci_error_detected,
7959 .mmio_enabled = qla2xxx_pci_mmio_enabled,
7960 .slot_reset = qla2xxx_pci_slot_reset,
7961 .resume = qla2xxx_pci_resume,
Quinn Tran590f8062019-01-24 23:23:40 -08007962 .reset_prepare = qla_pci_reset_prepare,
7963 .reset_done = qla_pci_reset_done,
Seokmann Ju14e660e2007-09-20 14:07:36 -07007964};
7965
Andrew Vasquez54333832005-11-09 15:49:04 -08007966static struct pci_device_id qla2xxx_pci_tbl[] = {
Andrew Vasquez47f5e062006-05-17 15:09:39 -07007967 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2100) },
7968 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2200) },
7969 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2300) },
7970 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2312) },
7971 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2322) },
7972 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP6312) },
7973 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP6322) },
7974 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2422) },
7975 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2432) },
Harihara Kadayam4d4df192008-04-03 13:13:26 -07007976 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8432) },
Andrew Vasquez47f5e062006-05-17 15:09:39 -07007977 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP5422) },
7978 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP5432) },
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07007979 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2532) },
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08007980 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2031) },
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08007981 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8001) },
Giridhar Malavalia9083012010-04-12 17:59:55 -07007982 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8021) },
Chad Dupuis650f5282012-08-22 14:20:55 -04007983 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8031) },
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007984 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISPF001) },
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04007985 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8044) },
Chad Dupuisf73cb692014-02-26 04:15:06 -05007986 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2071) },
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04007987 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2271) },
Sawan Chandak2b489922015-08-04 13:38:03 -04007988 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2261) },
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007989 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2061) },
7990 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2081) },
7991 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2281) },
7992 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2089) },
7993 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2289) },
Andrew Vasquez54333832005-11-09 15:49:04 -08007994 { 0 },
7995};
7996MODULE_DEVICE_TABLE(pci, qla2xxx_pci_tbl);
7997
Andrew Vasquezfca29702005-07-06 10:31:47 -07007998static struct pci_driver qla2xxx_pci_driver = {
Andrew Vasquezcb630672006-05-17 15:09:45 -07007999 .name = QLA2XXX_DRIVER_NAME,
James Bottomley0a21ef12005-12-01 12:51:50 -06008000 .driver = {
8001 .owner = THIS_MODULE,
8002 },
Andrew Vasquezfca29702005-07-06 10:31:47 -07008003 .id_table = qla2xxx_pci_tbl,
Andrew Vasquez7ee61392006-06-23 16:11:22 -07008004 .probe = qla2x00_probe_one,
Adrian Bunk4c993f72008-01-14 00:55:16 -08008005 .remove = qla2x00_remove_one,
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07008006 .shutdown = qla2x00_shutdown,
Seokmann Ju14e660e2007-09-20 14:07:36 -07008007 .err_handler = &qla2xxx_err_handler,
Andrew Vasquezfca29702005-07-06 10:31:47 -07008008};
8009
Al Viro75ef9de2013-04-04 19:09:41 -04008010static const struct file_operations apidev_fops = {
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -07008011 .owner = THIS_MODULE,
Arnd Bergmann6038f372010-08-15 18:52:59 +02008012 .llseek = noop_llseek,
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -07008013};
8014
Linus Torvalds1da177e2005-04-16 15:20:36 -07008015/**
8016 * qla2x00_module_init - Module initialization.
8017 **/
8018static int __init
8019qla2x00_module_init(void)
8020{
Andrew Vasquezfca29702005-07-06 10:31:47 -07008021 int ret = 0;
8022
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008023 BUILD_BUG_ON(sizeof(cmd_a64_entry_t) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07008024 BUILD_BUG_ON(sizeof(cmd_entry_t) != 64);
8025 BUILD_BUG_ON(sizeof(cont_a64_entry_t) != 64);
8026 BUILD_BUG_ON(sizeof(cont_entry_t) != 64);
8027 BUILD_BUG_ON(sizeof(init_cb_t) != 96);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008028 BUILD_BUG_ON(sizeof(mrk_entry_t) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07008029 BUILD_BUG_ON(sizeof(ms_iocb_entry_t) != 64);
8030 BUILD_BUG_ON(sizeof(request_t) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008031 BUILD_BUG_ON(sizeof(struct abort_entry_24xx) != 64);
8032 BUILD_BUG_ON(sizeof(struct abort_iocb_entry_fx00) != 64);
8033 BUILD_BUG_ON(sizeof(struct abts_entry_24xx) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07008034 BUILD_BUG_ON(sizeof(struct access_chip_84xx) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008035 BUILD_BUG_ON(sizeof(struct access_chip_rsp_84xx) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07008036 BUILD_BUG_ON(sizeof(struct cmd_bidir) != 64);
8037 BUILD_BUG_ON(sizeof(struct cmd_nvme) != 64);
8038 BUILD_BUG_ON(sizeof(struct cmd_type_6) != 64);
8039 BUILD_BUG_ON(sizeof(struct cmd_type_7) != 64);
8040 BUILD_BUG_ON(sizeof(struct cmd_type_7_fx00) != 64);
8041 BUILD_BUG_ON(sizeof(struct cmd_type_crc_2) != 64);
8042 BUILD_BUG_ON(sizeof(struct ct_entry_24xx) != 64);
Arun Easi137316b2021-08-09 21:37:11 -07008043 BUILD_BUG_ON(sizeof(struct ct_fdmi1_hba_attributes) != 2604);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008044 BUILD_BUG_ON(sizeof(struct ct_fdmi2_hba_attributes) != 4424);
8045 BUILD_BUG_ON(sizeof(struct ct_fdmi2_port_attributes) != 4164);
8046 BUILD_BUG_ON(sizeof(struct ct_fdmi_hba_attr) != 260);
8047 BUILD_BUG_ON(sizeof(struct ct_fdmi_port_attr) != 260);
8048 BUILD_BUG_ON(sizeof(struct ct_rsp_hdr) != 16);
Bart Van Asschebc044592019-04-17 14:44:37 -07008049 BUILD_BUG_ON(sizeof(struct ctio_crc2_to_fw) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008050 BUILD_BUG_ON(sizeof(struct device_reg_24xx) != 256);
8051 BUILD_BUG_ON(sizeof(struct device_reg_25xxmq) != 24);
8052 BUILD_BUG_ON(sizeof(struct device_reg_2xxx) != 256);
8053 BUILD_BUG_ON(sizeof(struct device_reg_82xx) != 1288);
8054 BUILD_BUG_ON(sizeof(struct device_reg_fx00) != 216);
Bart Van Asschebc044592019-04-17 14:44:37 -07008055 BUILD_BUG_ON(sizeof(struct els_entry_24xx) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008056 BUILD_BUG_ON(sizeof(struct els_sts_entry_24xx) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07008057 BUILD_BUG_ON(sizeof(struct fxdisc_entry_fx00) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008058 BUILD_BUG_ON(sizeof(struct imm_ntfy_from_isp) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07008059 BUILD_BUG_ON(sizeof(struct init_cb_24xx) != 128);
8060 BUILD_BUG_ON(sizeof(struct init_cb_81xx) != 128);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008061 BUILD_BUG_ON(sizeof(struct logio_entry_24xx) != 64);
8062 BUILD_BUG_ON(sizeof(struct mbx_entry) != 64);
8063 BUILD_BUG_ON(sizeof(struct mid_init_cb_24xx) != 5252);
8064 BUILD_BUG_ON(sizeof(struct mrk_entry_24xx) != 64);
8065 BUILD_BUG_ON(sizeof(struct nvram_24xx) != 512);
8066 BUILD_BUG_ON(sizeof(struct nvram_81xx) != 512);
Bart Van Asschebc044592019-04-17 14:44:37 -07008067 BUILD_BUG_ON(sizeof(struct pt_ls4_request) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008068 BUILD_BUG_ON(sizeof(struct pt_ls4_rx_unsol) != 64);
8069 BUILD_BUG_ON(sizeof(struct purex_entry_24xx) != 64);
8070 BUILD_BUG_ON(sizeof(struct qla2100_fw_dump) != 123634);
8071 BUILD_BUG_ON(sizeof(struct qla2300_fw_dump) != 136100);
8072 BUILD_BUG_ON(sizeof(struct qla24xx_fw_dump) != 37976);
8073 BUILD_BUG_ON(sizeof(struct qla25xx_fw_dump) != 39228);
8074 BUILD_BUG_ON(sizeof(struct qla2xxx_fce_chain) != 52);
8075 BUILD_BUG_ON(sizeof(struct qla2xxx_fw_dump) != 136172);
8076 BUILD_BUG_ON(sizeof(struct qla2xxx_mq_chain) != 524);
8077 BUILD_BUG_ON(sizeof(struct qla2xxx_mqueue_chain) != 8);
8078 BUILD_BUG_ON(sizeof(struct qla2xxx_mqueue_header) != 12);
8079 BUILD_BUG_ON(sizeof(struct qla2xxx_offld_chain) != 24);
8080 BUILD_BUG_ON(sizeof(struct qla81xx_fw_dump) != 39420);
8081 BUILD_BUG_ON(sizeof(struct qla82xx_uri_data_desc) != 28);
8082 BUILD_BUG_ON(sizeof(struct qla82xx_uri_table_desc) != 32);
8083 BUILD_BUG_ON(sizeof(struct qla83xx_fw_dump) != 51196);
Bart Van Assched9ab5f12020-05-18 14:17:04 -07008084 BUILD_BUG_ON(sizeof(struct qla_fcp_prio_cfg) != FCP_PRIO_CFG_SIZE);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008085 BUILD_BUG_ON(sizeof(struct qla_fdt_layout) != 128);
Bart Van Asschea27747a2019-12-18 16:47:06 -08008086 BUILD_BUG_ON(sizeof(struct qla_flt_header) != 8);
Bart Van Assche59d23cf2020-05-18 14:17:01 -07008087 BUILD_BUG_ON(sizeof(struct qla_flt_region) != 16);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008088 BUILD_BUG_ON(sizeof(struct qla_npiv_entry) != 24);
8089 BUILD_BUG_ON(sizeof(struct qla_npiv_header) != 16);
8090 BUILD_BUG_ON(sizeof(struct rdp_rsp_payload) != 336);
Bart Van Asschebc044592019-04-17 14:44:37 -07008091 BUILD_BUG_ON(sizeof(struct sns_cmd_pkt) != 2064);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008092 BUILD_BUG_ON(sizeof(struct sts_entry_24xx) != 64);
8093 BUILD_BUG_ON(sizeof(struct tsk_mgmt_entry) != 64);
8094 BUILD_BUG_ON(sizeof(struct tsk_mgmt_entry_fx00) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07008095 BUILD_BUG_ON(sizeof(struct verify_chip_entry_84xx) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008096 BUILD_BUG_ON(sizeof(struct verify_chip_rsp_84xx) != 52);
Bart Van Asschebc044592019-04-17 14:44:37 -07008097 BUILD_BUG_ON(sizeof(struct vf_evfp_entry_24xx) != 56);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008098 BUILD_BUG_ON(sizeof(struct vp_config_entry_24xx) != 64);
8099 BUILD_BUG_ON(sizeof(struct vp_ctrl_entry_24xx) != 64);
8100 BUILD_BUG_ON(sizeof(struct vp_rpt_id_entry_24xx) != 64);
8101 BUILD_BUG_ON(sizeof(sts21_entry_t) != 64);
8102 BUILD_BUG_ON(sizeof(sts22_entry_t) != 64);
8103 BUILD_BUG_ON(sizeof(sts_cont_entry_t) != 64);
8104 BUILD_BUG_ON(sizeof(sts_entry_t) != 64);
8105 BUILD_BUG_ON(sizeof(sw_info_t) != 32);
8106 BUILD_BUG_ON(sizeof(target_id_t) != 2);
Bart Van Asschebc044592019-04-17 14:44:37 -07008107
Linus Torvalds1da177e2005-04-16 15:20:36 -07008108 /* Allocate cache for SRBs. */
Andrew Vasquez 354d6b22005-04-23 02:47:27 -04008109 srb_cachep = kmem_cache_create("qla2xxx_srbs", sizeof(srb_t), 0,
Paul Mundt20c2df82007-07-20 10:11:58 +09008110 SLAB_HWCACHE_ALIGN, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008111 if (srb_cachep == NULL) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07008112 ql_log(ql_log_fatal, NULL, 0x0001,
8113 "Unable to allocate SRB cache...Failing load!.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07008114 return -ENOMEM;
8115 }
8116
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04008117 /* Initialize target kmem_cache and mem_pools */
8118 ret = qlt_init();
8119 if (ret < 0) {
Bart Van Asschec794d242019-04-04 12:44:46 -07008120 goto destroy_cache;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04008121 } else if (ret > 0) {
8122 /*
8123 * If initiator mode is explictly disabled by qlt_init(),
8124 * prevent scsi_transport_fc.c:fc_scsi_scan_rport() from
8125 * performing scsi_scan_target() during LOOP UP event.
8126 */
8127 qla2xxx_transport_functions.disable_target_scan = 1;
8128 qla2xxx_transport_vport_functions.disable_target_scan = 1;
8129 }
8130
Linus Torvalds1da177e2005-04-16 15:20:36 -07008131 /* Derive version string. */
8132 strcpy(qla2x00_version_str, QLA2XXX_VERSION);
Andrew Vasquez11010fe2006-10-06 09:54:59 -07008133 if (ql2xextended_error_logging)
Andrew Vasquez01819442006-06-23 16:11:10 -07008134 strcat(qla2x00_version_str, "-debug");
Joe Carnucciofed0f682017-08-23 15:05:10 -07008135 if (ql2xextended_error_logging == 1)
8136 ql2xextended_error_logging = QL_DBG_DEFAULT1_MASK;
Andrew Vasquez01819442006-06-23 16:11:10 -07008137
Quinn Tran0645cb82018-09-11 10:18:18 -07008138 if (ql2x_ini_mode == QLA2XXX_INI_MODE_DUAL)
8139 qla_insert_tgt_attrs();
8140
Andrew Vasquez1c97a122005-04-21 16:13:36 -04008141 qla2xxx_transport_template =
8142 fc_attach_transport(&qla2xxx_transport_functions);
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07008143 if (!qla2xxx_transport_template) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07008144 ql_log(ql_log_fatal, NULL, 0x0002,
8145 "fc_attach_transport failed...Failing load!.\n");
Bart Van Asschec794d242019-04-04 12:44:46 -07008146 ret = -ENODEV;
8147 goto qlt_exit;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07008148 }
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -07008149
8150 apidev_major = register_chrdev(0, QLA2XXX_APIDEV, &apidev_fops);
8151 if (apidev_major < 0) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07008152 ql_log(ql_log_fatal, NULL, 0x0003,
8153 "Unable to register char device %s.\n", QLA2XXX_APIDEV);
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -07008154 }
8155
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07008156 qla2xxx_transport_vport_template =
8157 fc_attach_transport(&qla2xxx_transport_vport_functions);
8158 if (!qla2xxx_transport_vport_template) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07008159 ql_log(ql_log_fatal, NULL, 0x0004,
8160 "fc_attach_transport vport failed...Failing load!.\n");
Bart Van Asschec794d242019-04-04 12:44:46 -07008161 ret = -ENODEV;
8162 goto unreg_chrdev;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07008163 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07008164 ql_log(ql_log_info, NULL, 0x0005,
8165 "QLogic Fibre Channel HBA Driver: %s.\n",
Andrew Vasquezfd9a29f02008-05-12 22:21:08 -07008166 qla2x00_version_str);
Andrew Vasquez7ee61392006-06-23 16:11:22 -07008167 ret = pci_register_driver(&qla2xxx_pci_driver);
Andrew Vasquezfca29702005-07-06 10:31:47 -07008168 if (ret) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07008169 ql_log(ql_log_fatal, NULL, 0x0006,
8170 "pci_register_driver failed...ret=%d Failing load!.\n",
8171 ret);
Bart Van Asschec794d242019-04-04 12:44:46 -07008172 goto release_vport_transport;
Andrew Vasquezfca29702005-07-06 10:31:47 -07008173 }
8174 return ret;
Bart Van Asschec794d242019-04-04 12:44:46 -07008175
8176release_vport_transport:
8177 fc_release_transport(qla2xxx_transport_vport_template);
8178
8179unreg_chrdev:
8180 if (apidev_major >= 0)
8181 unregister_chrdev(apidev_major, QLA2XXX_APIDEV);
8182 fc_release_transport(qla2xxx_transport_template);
8183
8184qlt_exit:
8185 qlt_exit();
8186
8187destroy_cache:
8188 kmem_cache_destroy(srb_cachep);
8189 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008190}
8191
8192/**
8193 * qla2x00_module_exit - Module cleanup.
8194 **/
8195static void __exit
8196qla2x00_module_exit(void)
8197{
Andrew Vasquez7ee61392006-06-23 16:11:22 -07008198 pci_unregister_driver(&qla2xxx_pci_driver);
Andrew Vasquez54333832005-11-09 15:49:04 -08008199 qla2x00_release_firmware();
Thomas Meyer75c1d482018-12-02 21:52:11 +01008200 kmem_cache_destroy(ctx_cachep);
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07008201 fc_release_transport(qla2xxx_transport_vport_template);
Bart Van Assche59c209a2019-04-04 12:44:47 -07008202 if (apidev_major >= 0)
8203 unregister_chrdev(apidev_major, QLA2XXX_APIDEV);
8204 fc_release_transport(qla2xxx_transport_template);
8205 qlt_exit();
8206 kmem_cache_destroy(srb_cachep);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008207}
8208
8209module_init(qla2x00_module_init);
8210module_exit(qla2x00_module_exit);
8211
8212MODULE_AUTHOR("QLogic Corporation");
8213MODULE_DESCRIPTION("QLogic Fibre Channel HBA Driver");
8214MODULE_LICENSE("GPL");
Andrew Vasquezbb8ee492006-10-02 12:00:48 -07008215MODULE_FIRMWARE(FW_FILE_ISP21XX);
8216MODULE_FIRMWARE(FW_FILE_ISP22XX);
8217MODULE_FIRMWARE(FW_FILE_ISP2300);
8218MODULE_FIRMWARE(FW_FILE_ISP2322);
8219MODULE_FIRMWARE(FW_FILE_ISP24XX);
Andrew Vasquez61623fc2008-01-31 12:33:45 -08008220MODULE_FIRMWARE(FW_FILE_ISP25XX);