blob: 9c6e535daad27b676422ea0813f27d322c576452 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * arch/powerpc/kernel/mpic.c
3 *
4 * Driver for interrupt controllers following the OpenPIC standard, the
5 * common implementation beeing IBM's MPIC. This driver also can deal
6 * with various broken implementations of this HW.
7 *
8 * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
Varun Sethi03bcb7e2012-07-09 14:15:42 +05309 * Copyright 2010-2012 Freescale Semiconductor, Inc.
Paul Mackerras14cf11a2005-09-26 16:04:21 +100010 *
11 * This file is subject to the terms and conditions of the GNU General Public
12 * License. See the file COPYING in the main directory of this archive
13 * for more details.
14 */
15
16#undef DEBUG
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110017#undef DEBUG_IPI
18#undef DEBUG_IRQ
19#undef DEBUG_LOW
Paul Mackerras14cf11a2005-09-26 16:04:21 +100020
Paul Mackerras14cf11a2005-09-26 16:04:21 +100021#include <linux/types.h>
22#include <linux/kernel.h>
23#include <linux/init.h>
24#include <linux/irq.h>
25#include <linux/smp.h>
26#include <linux/interrupt.h>
27#include <linux/bootmem.h>
28#include <linux/spinlock.h>
29#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +020031#include <linux/syscore_ops.h>
Christian Dietrich76462232011-06-04 05:36:54 +000032#include <linux/ratelimit.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100033
34#include <asm/ptrace.h>
35#include <asm/signal.h>
36#include <asm/io.h>
37#include <asm/pgtable.h>
38#include <asm/irq.h>
39#include <asm/machdep.h>
40#include <asm/mpic.h>
41#include <asm/smp.h>
42
Michael Ellermana7de7c72007-05-08 12:58:36 +100043#include "mpic.h"
44
Paul Mackerras14cf11a2005-09-26 16:04:21 +100045#ifdef DEBUG
46#define DBG(fmt...) printk(fmt)
47#else
48#define DBG(fmt...)
49#endif
50
51static struct mpic *mpics;
52static struct mpic *mpic_primary;
Thomas Gleixner203041a2010-02-18 02:23:18 +000053static DEFINE_RAW_SPINLOCK(mpic_lock);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100054
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100055#ifdef CONFIG_PPC32 /* XXX for now */
Andy Whitcrofte40c7f02005-11-29 19:25:54 +000056#ifdef CONFIG_IRQ_ALL_CPUS
57#define distribute_irqs (1)
58#else
59#define distribute_irqs (0)
60#endif
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100061#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +100062
Zang Roy-r6191172335932006-08-25 14:16:30 +100063#ifdef CONFIG_MPIC_WEIRD
64static u32 mpic_infos[][MPIC_IDX_END] = {
65 [0] = { /* Original OpenPIC compatible MPIC */
66 MPIC_GREG_BASE,
67 MPIC_GREG_FEATURE_0,
68 MPIC_GREG_GLOBAL_CONF_0,
69 MPIC_GREG_VENDOR_ID,
70 MPIC_GREG_IPI_VECTOR_PRI_0,
71 MPIC_GREG_IPI_STRIDE,
72 MPIC_GREG_SPURIOUS,
73 MPIC_GREG_TIMER_FREQ,
74
75 MPIC_TIMER_BASE,
76 MPIC_TIMER_STRIDE,
77 MPIC_TIMER_CURRENT_CNT,
78 MPIC_TIMER_BASE_CNT,
79 MPIC_TIMER_VECTOR_PRI,
80 MPIC_TIMER_DESTINATION,
81
82 MPIC_CPU_BASE,
83 MPIC_CPU_STRIDE,
84 MPIC_CPU_IPI_DISPATCH_0,
85 MPIC_CPU_IPI_DISPATCH_STRIDE,
86 MPIC_CPU_CURRENT_TASK_PRI,
87 MPIC_CPU_WHOAMI,
88 MPIC_CPU_INTACK,
89 MPIC_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -060090 MPIC_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +100091
92 MPIC_IRQ_BASE,
93 MPIC_IRQ_STRIDE,
94 MPIC_IRQ_VECTOR_PRI,
95 MPIC_VECPRI_VECTOR_MASK,
96 MPIC_VECPRI_POLARITY_POSITIVE,
97 MPIC_VECPRI_POLARITY_NEGATIVE,
98 MPIC_VECPRI_SENSE_LEVEL,
99 MPIC_VECPRI_SENSE_EDGE,
100 MPIC_VECPRI_POLARITY_MASK,
101 MPIC_VECPRI_SENSE_MASK,
102 MPIC_IRQ_DESTINATION
103 },
104 [1] = { /* Tsi108/109 PIC */
105 TSI108_GREG_BASE,
106 TSI108_GREG_FEATURE_0,
107 TSI108_GREG_GLOBAL_CONF_0,
108 TSI108_GREG_VENDOR_ID,
109 TSI108_GREG_IPI_VECTOR_PRI_0,
110 TSI108_GREG_IPI_STRIDE,
111 TSI108_GREG_SPURIOUS,
112 TSI108_GREG_TIMER_FREQ,
113
114 TSI108_TIMER_BASE,
115 TSI108_TIMER_STRIDE,
116 TSI108_TIMER_CURRENT_CNT,
117 TSI108_TIMER_BASE_CNT,
118 TSI108_TIMER_VECTOR_PRI,
119 TSI108_TIMER_DESTINATION,
120
121 TSI108_CPU_BASE,
122 TSI108_CPU_STRIDE,
123 TSI108_CPU_IPI_DISPATCH_0,
124 TSI108_CPU_IPI_DISPATCH_STRIDE,
125 TSI108_CPU_CURRENT_TASK_PRI,
126 TSI108_CPU_WHOAMI,
127 TSI108_CPU_INTACK,
128 TSI108_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -0600129 TSI108_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +1000130
131 TSI108_IRQ_BASE,
132 TSI108_IRQ_STRIDE,
133 TSI108_IRQ_VECTOR_PRI,
134 TSI108_VECPRI_VECTOR_MASK,
135 TSI108_VECPRI_POLARITY_POSITIVE,
136 TSI108_VECPRI_POLARITY_NEGATIVE,
137 TSI108_VECPRI_SENSE_LEVEL,
138 TSI108_VECPRI_SENSE_EDGE,
139 TSI108_VECPRI_POLARITY_MASK,
140 TSI108_VECPRI_SENSE_MASK,
141 TSI108_IRQ_DESTINATION
142 },
143};
144
145#define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]
146
147#else /* CONFIG_MPIC_WEIRD */
148
149#define MPIC_INFO(name) MPIC_##name
150
151#endif /* CONFIG_MPIC_WEIRD */
152
Meador Inged6a26392011-03-14 10:01:07 +0000153static inline unsigned int mpic_processor_id(struct mpic *mpic)
154{
155 unsigned int cpu = 0;
156
Kyle Moffettbe8bec52011-12-02 06:28:03 +0000157 if (!(mpic->flags & MPIC_SECONDARY))
Meador Inged6a26392011-03-14 10:01:07 +0000158 cpu = hard_smp_processor_id();
159
160 return cpu;
161}
162
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000163/*
164 * Register accessor functions
165 */
166
167
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100168static inline u32 _mpic_read(enum mpic_reg_type type,
169 struct mpic_reg_bank *rb,
170 unsigned int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000171{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100172 switch(type) {
173#ifdef CONFIG_PPC_DCR
174 case mpic_access_dcr:
Michael Ellerman83f34df2007-10-15 19:34:36 +1000175 return dcr_read(rb->dhost, reg);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100176#endif
177 case mpic_access_mmio_be:
178 return in_be32(rb->base + (reg >> 2));
179 case mpic_access_mmio_le:
180 default:
181 return in_le32(rb->base + (reg >> 2));
182 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000183}
184
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100185static inline void _mpic_write(enum mpic_reg_type type,
186 struct mpic_reg_bank *rb,
187 unsigned int reg, u32 value)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000188{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100189 switch(type) {
190#ifdef CONFIG_PPC_DCR
191 case mpic_access_dcr:
Johannes Bergd9d10632008-02-21 20:39:01 +1100192 dcr_write(rb->dhost, reg, value);
193 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100194#endif
195 case mpic_access_mmio_be:
Johannes Bergd9d10632008-02-21 20:39:01 +1100196 out_be32(rb->base + (reg >> 2), value);
197 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100198 case mpic_access_mmio_le:
199 default:
Johannes Bergd9d10632008-02-21 20:39:01 +1100200 out_le32(rb->base + (reg >> 2), value);
201 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100202 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000203}
204
205static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
206{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100207 enum mpic_reg_type type = mpic->reg_type;
Zang Roy-r6191172335932006-08-25 14:16:30 +1000208 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
209 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000210
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100211 if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le)
212 type = mpic_access_mmio_be;
213 return _mpic_read(type, &mpic->gregs, offset);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000214}
215
216static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
217{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000218 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
219 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000220
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100221 _mpic_write(mpic->reg_type, &mpic->gregs, offset, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000222}
223
Varun Sethi03bcb7e2012-07-09 14:15:42 +0530224static inline unsigned int mpic_tm_offset(struct mpic *mpic, unsigned int tm)
225{
226 return (tm >> 2) * MPIC_TIMER_GROUP_STRIDE +
227 (tm & 3) * MPIC_INFO(TIMER_STRIDE);
228}
229
Scott Woodea94187fa2011-03-24 16:43:55 -0500230static inline u32 _mpic_tm_read(struct mpic *mpic, unsigned int tm)
231{
Varun Sethi03bcb7e2012-07-09 14:15:42 +0530232 unsigned int offset = mpic_tm_offset(mpic, tm) +
233 MPIC_INFO(TIMER_VECTOR_PRI);
Scott Woodea94187fa2011-03-24 16:43:55 -0500234
235 return _mpic_read(mpic->reg_type, &mpic->tmregs, offset);
236}
237
238static inline void _mpic_tm_write(struct mpic *mpic, unsigned int tm, u32 value)
239{
Varun Sethi03bcb7e2012-07-09 14:15:42 +0530240 unsigned int offset = mpic_tm_offset(mpic, tm) +
241 MPIC_INFO(TIMER_VECTOR_PRI);
Scott Woodea94187fa2011-03-24 16:43:55 -0500242
243 _mpic_write(mpic->reg_type, &mpic->tmregs, offset, value);
244}
245
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000246static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
247{
Meador Inged6a26392011-03-14 10:01:07 +0000248 unsigned int cpu = mpic_processor_id(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000249
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100250 return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000251}
252
253static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
254{
Meador Inged6a26392011-03-14 10:01:07 +0000255 unsigned int cpu = mpic_processor_id(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000256
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100257 _mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000258}
259
260static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
261{
262 unsigned int isu = src_no >> mpic->isu_shift;
263 unsigned int idx = src_no & mpic->isu_mask;
Michael Ellerman11a6b292009-07-05 16:08:52 +0000264 unsigned int val;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000265
Michael Ellerman11a6b292009-07-05 16:08:52 +0000266 val = _mpic_read(mpic->reg_type, &mpic->isus[isu],
267 reg + (idx * MPIC_INFO(IRQ_STRIDE)));
Olof Johansson0d72ba92007-09-08 05:13:19 +1000268#ifdef CONFIG_MPIC_BROKEN_REGREAD
269 if (reg == 0)
Michael Ellerman11a6b292009-07-05 16:08:52 +0000270 val = (val & (MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY)) |
271 mpic->isu_reg0_shadow[src_no];
Olof Johansson0d72ba92007-09-08 05:13:19 +1000272#endif
Michael Ellerman11a6b292009-07-05 16:08:52 +0000273 return val;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000274}
275
276static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
277 unsigned int reg, u32 value)
278{
279 unsigned int isu = src_no >> mpic->isu_shift;
280 unsigned int idx = src_no & mpic->isu_mask;
281
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100282 _mpic_write(mpic->reg_type, &mpic->isus[isu],
Zang Roy-r6191172335932006-08-25 14:16:30 +1000283 reg + (idx * MPIC_INFO(IRQ_STRIDE)), value);
Olof Johansson0d72ba92007-09-08 05:13:19 +1000284
285#ifdef CONFIG_MPIC_BROKEN_REGREAD
286 if (reg == 0)
Michael Ellerman11a6b292009-07-05 16:08:52 +0000287 mpic->isu_reg0_shadow[src_no] =
288 value & ~(MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY);
Olof Johansson0d72ba92007-09-08 05:13:19 +1000289#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000290}
291
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100292#define mpic_read(b,r) _mpic_read(mpic->reg_type,&(b),(r))
293#define mpic_write(b,r,v) _mpic_write(mpic->reg_type,&(b),(r),(v))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000294#define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
295#define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
Scott Woodea94187fa2011-03-24 16:43:55 -0500296#define mpic_tm_read(i) _mpic_tm_read(mpic,(i))
297#define mpic_tm_write(i,v) _mpic_tm_write(mpic,(i),(v))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000298#define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
299#define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
300#define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
301#define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
302
303
304/*
305 * Low level utility functions
306 */
307
308
Becky Brucec51a3fdc2008-01-14 20:56:18 -0600309static void _mpic_map_mmio(struct mpic *mpic, phys_addr_t phys_addr,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100310 struct mpic_reg_bank *rb, unsigned int offset,
311 unsigned int size)
312{
313 rb->base = ioremap(phys_addr + offset, size);
314 BUG_ON(rb->base == NULL);
315}
316
317#ifdef CONFIG_PPC_DCR
Kyle Moffettc51242e2011-12-02 06:28:06 +0000318static void _mpic_map_dcr(struct mpic *mpic, struct mpic_reg_bank *rb,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100319 unsigned int offset, unsigned int size)
320{
Kyle Moffettc51242e2011-12-02 06:28:06 +0000321 phys_addr_t phys_addr = dcr_resource_start(mpic->node, 0);
Kyle Moffette62b7602011-12-02 06:28:04 +0000322 rb->dhost = dcr_map(mpic->node, phys_addr + offset, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100323 BUG_ON(!DCR_MAP_OK(rb->dhost));
324}
325
Kyle Moffettc51242e2011-12-02 06:28:06 +0000326static inline void mpic_map(struct mpic *mpic,
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000327 phys_addr_t phys_addr, struct mpic_reg_bank *rb,
328 unsigned int offset, unsigned int size)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100329{
330 if (mpic->flags & MPIC_USES_DCR)
Kyle Moffettc51242e2011-12-02 06:28:06 +0000331 _mpic_map_dcr(mpic, rb, offset, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100332 else
333 _mpic_map_mmio(mpic, phys_addr, rb, offset, size);
334}
335#else /* CONFIG_PPC_DCR */
Kyle Moffettc51242e2011-12-02 06:28:06 +0000336#define mpic_map(m,p,b,o,s) _mpic_map_mmio(m,p,b,o,s)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100337#endif /* !CONFIG_PPC_DCR */
338
339
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000340
341/* Check if we have one of those nice broken MPICs with a flipped endian on
342 * reads from IPI registers
343 */
344static void __init mpic_test_broken_ipi(struct mpic *mpic)
345{
346 u32 r;
347
Zang Roy-r6191172335932006-08-25 14:16:30 +1000348 mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK);
349 r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000350
351 if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
352 printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
353 mpic->flags |= MPIC_BROKEN_IPI;
354 }
355}
356
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000357#ifdef CONFIG_MPIC_U3_HT_IRQS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000358
359/* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
360 * to force the edge setting on the MPIC and do the ack workaround.
361 */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100362static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000363{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100364 if (source >= 128 || !mpic->fixups)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000365 return 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100366 return mpic->fixups[source].base != NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000367}
368
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100369
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100370static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000371{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100372 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000373
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100374 if (fixup->applebase) {
375 unsigned int soff = (fixup->index >> 3) & ~3;
376 unsigned int mask = 1U << (fixup->index & 0x1f);
377 writel(mask, fixup->applebase + soff);
378 } else {
Thomas Gleixner203041a2010-02-18 02:23:18 +0000379 raw_spin_lock(&mpic->fixup_lock);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100380 writeb(0x11 + 2 * fixup->index, fixup->base + 2);
381 writel(fixup->data, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000382 raw_spin_unlock(&mpic->fixup_lock);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100383 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000384}
385
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100386static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100387 bool level)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100388{
389 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
390 unsigned long flags;
391 u32 tmp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000392
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100393 if (fixup->base == NULL)
394 return;
395
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100396 DBG("startup_ht_interrupt(0x%x) index: %d\n",
397 source, fixup->index);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000398 raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100399 /* Enable and configure */
400 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
401 tmp = readl(fixup->base + 4);
402 tmp &= ~(0x23U);
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100403 if (level)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100404 tmp |= 0x22;
405 writel(tmp, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000406 raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000407
408#ifdef CONFIG_PM
409 /* use the lowest bit inverted to the actual HW,
410 * set if this fixup was enabled, clear otherwise */
411 mpic->save_data[source].fixup_data = tmp | 1;
412#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100413}
414
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100415static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100416{
417 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
418 unsigned long flags;
419 u32 tmp;
420
421 if (fixup->base == NULL)
422 return;
423
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100424 DBG("shutdown_ht_interrupt(0x%x)\n", source);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100425
426 /* Disable */
Thomas Gleixner203041a2010-02-18 02:23:18 +0000427 raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100428 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
429 tmp = readl(fixup->base + 4);
Segher Boessenkool72b13812006-02-17 11:25:42 +0100430 tmp |= 1;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100431 writel(tmp, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000432 raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000433
434#ifdef CONFIG_PM
435 /* use the lowest bit inverted to the actual HW,
436 * set if this fixup was enabled, clear otherwise */
437 mpic->save_data[source].fixup_data = tmp & ~1;
438#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100439}
440
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000441#ifdef CONFIG_PCI_MSI
442static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
443 unsigned int devfn)
444{
445 u8 __iomem *base;
446 u8 pos, flags;
447 u64 addr = 0;
448
449 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
450 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
451 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
452 if (id == PCI_CAP_ID_HT) {
453 id = readb(devbase + pos + 3);
454 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING)
455 break;
456 }
457 }
458
459 if (pos == 0)
460 return;
461
462 base = devbase + pos;
463
464 flags = readb(base + HT_MSI_FLAGS);
465 if (!(flags & HT_MSI_FLAGS_FIXED)) {
466 addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK;
467 addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32);
468 }
469
Ingo Molnarfe333322009-01-06 14:26:03 +0000470 printk(KERN_DEBUG "mpic: - HT:%02x.%x %s MSI mapping found @ 0x%llx\n",
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000471 PCI_SLOT(devfn), PCI_FUNC(devfn),
472 flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr);
473
474 if (!(flags & HT_MSI_FLAGS_ENABLE))
475 writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS);
476}
477#else
478static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
479 unsigned int devfn)
480{
481 return;
482}
483#endif
484
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100485static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
486 unsigned int devfn, u32 vdid)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000487{
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100488 int i, irq, n;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100489 u8 __iomem *base;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000490 u32 tmp;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100491 u8 pos;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000492
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100493 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
494 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
495 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
Brice Goglin46ff3462006-08-31 01:55:24 -0400496 if (id == PCI_CAP_ID_HT) {
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100497 id = readb(devbase + pos + 3);
Michael Ellermanbeb7cc82006-11-22 18:26:22 +1100498 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ)
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100499 break;
500 }
501 }
502 if (pos == 0)
503 return;
504
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100505 base = devbase + pos;
506 writeb(0x01, base + 2);
507 n = (readl(base + 4) >> 16) & 0xff;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100508
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100509 printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
510 " has %d irqs\n",
511 devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100512
513 for (i = 0; i <= n; i++) {
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100514 writeb(0x10 + 2 * i, base + 2);
515 tmp = readl(base + 4);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000516 irq = (tmp >> 16) & 0xff;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100517 DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
518 /* mask it , will be unmasked later */
519 tmp |= 0x1;
520 writel(tmp, base + 4);
521 mpic->fixups[irq].index = i;
522 mpic->fixups[irq].base = base;
523 /* Apple HT PIC has a non-standard way of doing EOIs */
524 if ((vdid & 0xffff) == 0x106b)
525 mpic->fixups[irq].applebase = devbase + 0x60;
526 else
527 mpic->fixups[irq].applebase = NULL;
528 writeb(0x11 + 2 * i, base + 2);
529 mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000530 }
531}
532
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000533
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100534static void __init mpic_scan_ht_pics(struct mpic *mpic)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000535{
536 unsigned int devfn;
537 u8 __iomem *cfgspace;
538
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100539 printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000540
541 /* Allocate fixups array */
Anton Vorontsovea960252009-07-01 10:59:57 +0000542 mpic->fixups = kzalloc(128 * sizeof(*mpic->fixups), GFP_KERNEL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000543 BUG_ON(mpic->fixups == NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000544
545 /* Init spinlock */
Thomas Gleixner203041a2010-02-18 02:23:18 +0000546 raw_spin_lock_init(&mpic->fixup_lock);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000547
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100548 /* Map U3 config space. We assume all IO-APICs are on the primary bus
549 * so we only need to map 64kB.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000550 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100551 cfgspace = ioremap(0xf2000000, 0x10000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000552 BUG_ON(cfgspace == NULL);
553
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100554 /* Now we scan all slots. We do a very quick scan, we read the header
555 * type, vendor ID and device ID only, that's plenty enough
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000556 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100557 for (devfn = 0; devfn < 0x100; devfn++) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000558 u8 __iomem *devbase = cfgspace + (devfn << 8);
559 u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
560 u32 l = readl(devbase + PCI_VENDOR_ID);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100561 u16 s;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000562
563 DBG("devfn %x, l: %x\n", devfn, l);
564
565 /* If no device, skip */
566 if (l == 0xffffffff || l == 0x00000000 ||
567 l == 0x0000ffff || l == 0xffff0000)
568 goto next;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100569 /* Check if is supports capability lists */
570 s = readw(devbase + PCI_STATUS);
571 if (!(s & PCI_STATUS_CAP_LIST))
572 goto next;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000573
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100574 mpic_scan_ht_pic(mpic, devbase, devfn, l);
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000575 mpic_scan_ht_msi(mpic, devbase, devfn);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000576
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000577 next:
578 /* next device, if function 0 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100579 if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000580 devfn += 7;
581 }
582}
583
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000584#else /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700585
586static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
587{
588 return 0;
589}
590
591static void __init mpic_scan_ht_pics(struct mpic *mpic)
592{
593}
594
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000595#endif /* CONFIG_MPIC_U3_HT_IRQS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000596
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000597/* Find an mpic associated with a given linux interrupt */
Tony Breedsd69a78d2009-04-07 18:26:54 +0000598static struct mpic *mpic_find(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000599{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000600 if (irq < NUM_ISA_INTERRUPTS)
601 return NULL;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000602
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100603 return irq_get_chip_data(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000604}
605
Tony Breedsd69a78d2009-04-07 18:26:54 +0000606/* Determine if the linux irq is an IPI */
Benjamin Herrenschmidt3a2b4f72012-04-19 17:29:34 +0000607static unsigned int mpic_is_ipi(struct mpic *mpic, unsigned int src)
Tony Breedsd69a78d2009-04-07 18:26:54 +0000608{
Tony Breedsd69a78d2009-04-07 18:26:54 +0000609 return (src >= mpic->ipi_vecs[0] && src <= mpic->ipi_vecs[3]);
610}
611
Scott Woodea94187fa2011-03-24 16:43:55 -0500612/* Determine if the linux irq is a timer */
Benjamin Herrenschmidt3a2b4f72012-04-19 17:29:34 +0000613static unsigned int mpic_is_tm(struct mpic *mpic, unsigned int src)
Scott Woodea94187fa2011-03-24 16:43:55 -0500614{
Scott Woodea94187fa2011-03-24 16:43:55 -0500615 return (src >= mpic->timer_vecs[0] && src <= mpic->timer_vecs[7]);
616}
Tony Breedsd69a78d2009-04-07 18:26:54 +0000617
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000618/* Convert a cpu mask from logical to physical cpu numbers. */
619static inline u32 mpic_physmask(u32 cpumask)
620{
621 int i;
622 u32 mask = 0;
623
Milton Millerebc04212011-05-10 19:28:59 +0000624 for (i = 0; i < min(32, NR_CPUS); ++i, cpumask >>= 1)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000625 mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
626 return mask;
627}
628
629#ifdef CONFIG_SMP
630/* Get the mpic structure from the IPI number */
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000631static inline struct mpic * mpic_from_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000632{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000633 return irq_data_get_irq_chip_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000634}
635#endif
636
637/* Get the mpic structure from the irq number */
638static inline struct mpic * mpic_from_irq(unsigned int irq)
639{
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100640 return irq_get_chip_data(irq);
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000641}
642
643/* Get the mpic structure from the irq data */
644static inline struct mpic * mpic_from_irq_data(struct irq_data *d)
645{
646 return irq_data_get_irq_chip_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000647}
648
649/* Send an EOI */
650static inline void mpic_eoi(struct mpic *mpic)
651{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000652 mpic_cpu_write(MPIC_INFO(CPU_EOI), 0);
653 (void)mpic_cpu_read(MPIC_INFO(CPU_WHOAMI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000654}
655
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000656/*
657 * Linux descriptor level callbacks
658 */
659
660
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000661void mpic_unmask_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000662{
663 unsigned int loops = 100000;
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000664 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000665 unsigned int src = irqd_to_hwirq(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000666
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000667 DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000668
Zang Roy-r6191172335932006-08-25 14:16:30 +1000669 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
670 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100671 ~MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000672 /* make sure mask gets to controller before we return to user */
673 do {
674 if (!loops--) {
Scott Wood8bfc5e32011-01-17 12:10:41 +0000675 printk(KERN_ERR "%s: timeout on hwirq %u\n",
676 __func__, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000677 break;
678 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000679 } while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100680}
681
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000682void mpic_mask_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000683{
684 unsigned int loops = 100000;
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000685 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000686 unsigned int src = irqd_to_hwirq(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000687
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000688 DBG("%s: disable_irq: %d (src %d)\n", mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000689
Zang Roy-r6191172335932006-08-25 14:16:30 +1000690 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
691 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) |
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100692 MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000693
694 /* make sure mask gets to controller before we return to user */
695 do {
696 if (!loops--) {
Scott Wood8bfc5e32011-01-17 12:10:41 +0000697 printk(KERN_ERR "%s: timeout on hwirq %u\n",
698 __func__, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000699 break;
700 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000701 } while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000702}
703
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000704void mpic_end_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000705{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000706 struct mpic *mpic = mpic_from_irq_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000707
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100708#ifdef DEBUG_IRQ
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000709 DBG("%s: end_irq: %d\n", mpic->name, d->irq);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100710#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000711 /* We always EOI on end_irq() even for edge interrupts since that
712 * should only lower the priority, the MPIC should have properly
713 * latched another edge interrupt coming in anyway
714 */
715
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000716 mpic_eoi(mpic);
717}
718
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000719#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000720
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000721static void mpic_unmask_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000722{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000723 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000724 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000725
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000726 mpic_unmask_irq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000727
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100728 if (irqd_is_level_type(d))
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000729 mpic_ht_end_irq(mpic, src);
730}
731
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000732static unsigned int mpic_startup_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000733{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000734 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000735 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000736
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000737 mpic_unmask_irq(d);
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100738 mpic_startup_ht_interrupt(mpic, src, irqd_is_level_type(d));
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000739
740 return 0;
741}
742
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000743static void mpic_shutdown_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000744{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000745 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000746 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000747
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100748 mpic_shutdown_ht_interrupt(mpic, src);
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000749 mpic_mask_irq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000750}
751
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000752static void mpic_end_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000753{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000754 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000755 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000756
757#ifdef DEBUG_IRQ
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000758 DBG("%s: end_irq: %d\n", mpic->name, d->irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000759#endif
760 /* We always EOI on end_irq() even for edge interrupts since that
761 * should only lower the priority, the MPIC should have properly
762 * latched another edge interrupt coming in anyway
763 */
764
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100765 if (irqd_is_level_type(d))
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000766 mpic_ht_end_irq(mpic, src);
767 mpic_eoi(mpic);
768}
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000769#endif /* !CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000770
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000771#ifdef CONFIG_SMP
772
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000773static void mpic_unmask_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000774{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000775 struct mpic *mpic = mpic_from_ipi(d);
Grant Likely476eb492011-05-04 15:02:15 +1000776 unsigned int src = virq_to_hw(d->irq) - mpic->ipi_vecs[0];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000777
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000778 DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000779 mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
780}
781
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000782static void mpic_mask_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000783{
784 /* NEVER disable an IPI... that's just plain wrong! */
785}
786
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000787static void mpic_end_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000788{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000789 struct mpic *mpic = mpic_from_ipi(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000790
791 /*
792 * IPIs are marked IRQ_PER_CPU. This has the side effect of
793 * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
794 * applying to them. We EOI them late to avoid re-entering.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000795 */
796 mpic_eoi(mpic);
797}
798
799#endif /* CONFIG_SMP */
800
Scott Woodea94187fa2011-03-24 16:43:55 -0500801static void mpic_unmask_tm(struct irq_data *d)
802{
803 struct mpic *mpic = mpic_from_irq_data(d);
804 unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];
805
Dmitry Eremin-Solenikov77ef4892011-05-30 01:56:09 +0000806 DBG("%s: enable_tm: %d (tm %d)\n", mpic->name, d->irq, src);
Scott Woodea94187fa2011-03-24 16:43:55 -0500807 mpic_tm_write(src, mpic_tm_read(src) & ~MPIC_VECPRI_MASK);
808 mpic_tm_read(src);
809}
810
811static void mpic_mask_tm(struct irq_data *d)
812{
813 struct mpic *mpic = mpic_from_irq_data(d);
814 unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];
815
816 mpic_tm_write(src, mpic_tm_read(src) | MPIC_VECPRI_MASK);
817 mpic_tm_read(src);
818}
819
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000820int mpic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
821 bool force)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000822{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000823 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000824 unsigned int src = irqd_to_hwirq(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000825
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000826 if (mpic->flags & MPIC_SINGLE_DEST_CPU) {
Yang Li38e13132009-12-16 20:18:11 +0000827 int cpuid = irq_choose_cpu(cpumask);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000828
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000829 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
830 } else {
Milton Miller2a116f32011-05-10 19:29:02 +0000831 u32 mask = cpumask_bits(cpumask)[0];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000832
Milton Miller2a116f32011-05-10 19:29:02 +0000833 mask &= cpumask_bits(cpu_online_mask)[0];
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000834
835 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION),
Milton Miller2a116f32011-05-10 19:29:02 +0000836 mpic_physmask(mask));
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000837 }
Yinghai Lud5dedd42009-04-27 17:59:21 -0700838
839 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000840}
841
Zang Roy-r6191172335932006-08-25 14:16:30 +1000842static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000843{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000844 /* Now convert sense value */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700845 switch(type & IRQ_TYPE_SENSE_MASK) {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000846 case IRQ_TYPE_EDGE_RISING:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000847 return MPIC_INFO(VECPRI_SENSE_EDGE) |
848 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000849 case IRQ_TYPE_EDGE_FALLING:
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700850 case IRQ_TYPE_EDGE_BOTH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000851 return MPIC_INFO(VECPRI_SENSE_EDGE) |
852 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000853 case IRQ_TYPE_LEVEL_HIGH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000854 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
855 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000856 case IRQ_TYPE_LEVEL_LOW:
857 default:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000858 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
859 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000860 }
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700861}
862
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000863int mpic_set_irq_type(struct irq_data *d, unsigned int flow_type)
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700864{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000865 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000866 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700867 unsigned int vecpri, vold, vnew;
868
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700869 DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000870 mpic, d->irq, src, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700871
Kyle Moffett50196092011-12-22 10:19:12 +0000872 if (src >= mpic->num_sources)
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700873 return -EINVAL;
874
Benjamin Herrenschmidt446f6d02012-04-19 17:30:57 +0000875 vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700876
Benjamin Herrenschmidt446f6d02012-04-19 17:30:57 +0000877 /* We don't support "none" type */
878 if (flow_type == IRQ_TYPE_NONE)
879 flow_type = IRQ_TYPE_DEFAULT;
880
881 /* Default: read HW settings */
882 if (flow_type == IRQ_TYPE_DEFAULT) {
883 switch(vold & (MPIC_INFO(VECPRI_POLARITY_MASK) |
884 MPIC_INFO(VECPRI_SENSE_MASK))) {
885 case MPIC_INFO(VECPRI_SENSE_EDGE) |
886 MPIC_INFO(VECPRI_POLARITY_POSITIVE):
887 flow_type = IRQ_TYPE_EDGE_RISING;
888 break;
889 case MPIC_INFO(VECPRI_SENSE_EDGE) |
890 MPIC_INFO(VECPRI_POLARITY_NEGATIVE):
891 flow_type = IRQ_TYPE_EDGE_FALLING;
892 break;
893 case MPIC_INFO(VECPRI_SENSE_LEVEL) |
894 MPIC_INFO(VECPRI_POLARITY_POSITIVE):
895 flow_type = IRQ_TYPE_LEVEL_HIGH;
896 break;
897 case MPIC_INFO(VECPRI_SENSE_LEVEL) |
898 MPIC_INFO(VECPRI_POLARITY_NEGATIVE):
899 flow_type = IRQ_TYPE_LEVEL_LOW;
900 break;
901 }
902 }
903
904 /* Apply to irq desc */
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100905 irqd_set_trigger_type(d, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700906
Benjamin Herrenschmidt446f6d02012-04-19 17:30:57 +0000907 /* Apply to HW */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700908 if (mpic_is_ht_interrupt(mpic, src))
909 vecpri = MPIC_VECPRI_POLARITY_POSITIVE |
910 MPIC_VECPRI_SENSE_EDGE;
911 else
Zang Roy-r6191172335932006-08-25 14:16:30 +1000912 vecpri = mpic_type_to_vecpri(mpic, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700913
Zang Roy-r6191172335932006-08-25 14:16:30 +1000914 vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) |
915 MPIC_INFO(VECPRI_SENSE_MASK));
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700916 vnew |= vecpri;
917 if (vold != vnew)
Zang Roy-r6191172335932006-08-25 14:16:30 +1000918 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700919
Justin P. Mattocke075cd72011-11-21 06:43:26 +0000920 return IRQ_SET_MASK_OK_NOCOPY;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000921}
922
Olof Johansson38958dd2007-12-12 17:44:46 +1100923void mpic_set_vector(unsigned int virq, unsigned int vector)
924{
925 struct mpic *mpic = mpic_from_irq(virq);
Grant Likely476eb492011-05-04 15:02:15 +1000926 unsigned int src = virq_to_hw(virq);
Olof Johansson38958dd2007-12-12 17:44:46 +1100927 unsigned int vecpri;
928
929 DBG("mpic: set_vector(mpic:@%p,virq:%d,src:%d,vector:0x%x)\n",
930 mpic, virq, src, vector);
931
Kyle Moffett50196092011-12-22 10:19:12 +0000932 if (src >= mpic->num_sources)
Olof Johansson38958dd2007-12-12 17:44:46 +1100933 return;
934
935 vecpri = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
936 vecpri = vecpri & ~MPIC_INFO(VECPRI_VECTOR_MASK);
937 vecpri |= vector;
938 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
939}
940
Meador Ingedfec2202011-03-14 10:01:06 +0000941void mpic_set_destination(unsigned int virq, unsigned int cpuid)
942{
943 struct mpic *mpic = mpic_from_irq(virq);
Grant Likely476eb492011-05-04 15:02:15 +1000944 unsigned int src = virq_to_hw(virq);
Meador Ingedfec2202011-03-14 10:01:06 +0000945
946 DBG("mpic: set_destination(mpic:@%p,virq:%d,src:%d,cpuid:0x%x)\n",
947 mpic, virq, src, cpuid);
948
Kyle Moffett50196092011-12-22 10:19:12 +0000949 if (src >= mpic->num_sources)
Meador Ingedfec2202011-03-14 10:01:06 +0000950 return;
951
952 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
953}
954
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000955static struct irq_chip mpic_irq_chip = {
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000956 .irq_mask = mpic_mask_irq,
957 .irq_unmask = mpic_unmask_irq,
958 .irq_eoi = mpic_end_irq,
959 .irq_set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000960};
961
962#ifdef CONFIG_SMP
963static struct irq_chip mpic_ipi_chip = {
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000964 .irq_mask = mpic_mask_ipi,
965 .irq_unmask = mpic_unmask_ipi,
966 .irq_eoi = mpic_end_ipi,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000967};
968#endif /* CONFIG_SMP */
969
Scott Woodea94187fa2011-03-24 16:43:55 -0500970static struct irq_chip mpic_tm_chip = {
971 .irq_mask = mpic_mask_tm,
972 .irq_unmask = mpic_unmask_tm,
973 .irq_eoi = mpic_end_irq,
974};
975
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000976#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000977static struct irq_chip mpic_irq_ht_chip = {
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000978 .irq_startup = mpic_startup_ht_irq,
979 .irq_shutdown = mpic_shutdown_ht_irq,
980 .irq_mask = mpic_mask_irq,
981 .irq_unmask = mpic_unmask_ht_irq,
982 .irq_eoi = mpic_end_ht_irq,
983 .irq_set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000984};
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000985#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000986
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000987
Grant Likelybae1d8f2012-02-14 14:06:50 -0700988static int mpic_host_match(struct irq_domain *h, struct device_node *node)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000989{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000990 /* Exact match, unless mpic node is NULL */
Michael Ellerman52964f82007-08-28 18:47:54 +1000991 return h->of_node == NULL || h->of_node == node;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000992}
993
Grant Likelybae1d8f2012-02-14 14:06:50 -0700994static int mpic_host_map(struct irq_domain *h, unsigned int virq,
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700995 irq_hw_number_t hw)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000996{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000997 struct mpic *mpic = h->host_data;
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700998 struct irq_chip *chip;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000999
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001000 DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001001
Olof Johansson7df2457d2007-01-28 23:33:18 -06001002 if (hw == mpic->spurious_vec)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001003 return -EINVAL;
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001004 if (mpic->protected && test_bit(hw, mpic->protected))
1005 return -EINVAL;
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001006
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001007#ifdef CONFIG_SMP
Olof Johansson7df2457d2007-01-28 23:33:18 -06001008 else if (hw >= mpic->ipi_vecs[0]) {
Kyle Moffettbe8bec52011-12-02 06:28:03 +00001009 WARN_ON(mpic->flags & MPIC_SECONDARY);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001010
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001011 DBG("mpic: mapping as IPI\n");
Thomas Gleixnerec775d02011-03-25 16:45:20 +01001012 irq_set_chip_data(virq, mpic);
1013 irq_set_chip_and_handler(virq, &mpic->hc_ipi,
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001014 handle_percpu_irq);
1015 return 0;
1016 }
1017#endif /* CONFIG_SMP */
1018
Scott Woodea94187fa2011-03-24 16:43:55 -05001019 if (hw >= mpic->timer_vecs[0] && hw <= mpic->timer_vecs[7]) {
Kyle Moffettbe8bec52011-12-02 06:28:03 +00001020 WARN_ON(mpic->flags & MPIC_SECONDARY);
Scott Woodea94187fa2011-03-24 16:43:55 -05001021
1022 DBG("mpic: mapping as timer\n");
1023 irq_set_chip_data(virq, mpic);
1024 irq_set_chip_and_handler(virq, &mpic->hc_tm,
1025 handle_fasteoi_irq);
1026 return 0;
1027 }
1028
Varun Sethi0a408162012-08-08 09:36:09 +05301029 if (mpic_map_error_int(mpic, virq, hw))
1030 return 0;
1031
Kyle Moffett50196092011-12-22 10:19:12 +00001032 if (hw >= mpic->num_sources)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001033 return -EINVAL;
1034
Michael Ellermana7de7c72007-05-08 12:58:36 +10001035 mpic_msi_reserve_hwirq(mpic, hw);
1036
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001037 /* Default chip */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001038 chip = &mpic->hc_irq;
1039
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001040#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001041 /* Check for HT interrupts, override vecpri */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001042 if (mpic_is_ht_interrupt(mpic, hw))
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001043 chip = &mpic->hc_ht_irq;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001044#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001045
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001046 DBG("mpic: mapping to irq chip @%p\n", chip);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001047
Thomas Gleixnerec775d02011-03-25 16:45:20 +01001048 irq_set_chip_data(virq, mpic);
1049 irq_set_chip_and_handler(virq, chip, handle_fasteoi_irq);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001050
1051 /* Set default irq type */
Benjamin Herrenschmidt446f6d02012-04-19 17:30:57 +00001052 irq_set_irq_type(virq, IRQ_TYPE_DEFAULT);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001053
Meador Ingedfec2202011-03-14 10:01:06 +00001054 /* If the MPIC was reset, then all vectors have already been
1055 * initialized. Otherwise, a per source lazy initialization
1056 * is done here.
1057 */
1058 if (!mpic_is_ipi(mpic, hw) && (mpic->flags & MPIC_NO_RESET)) {
Meador Ingedfec2202011-03-14 10:01:06 +00001059 mpic_set_vector(virq, hw);
Meador Inged6a26392011-03-14 10:01:07 +00001060 mpic_set_destination(virq, mpic_processor_id(mpic));
Meador Ingedfec2202011-03-14 10:01:06 +00001061 mpic_irq_set_priority(virq, 8);
1062 }
1063
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001064 return 0;
1065}
1066
Grant Likelybae1d8f2012-02-14 14:06:50 -07001067static int mpic_host_xlate(struct irq_domain *h, struct device_node *ct,
Roman Fietze40d50cf2009-12-08 02:39:50 +00001068 const u32 *intspec, unsigned int intsize,
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001069 irq_hw_number_t *out_hwirq, unsigned int *out_flags)
1070
1071{
Scott Wood22d168c2011-03-24 16:43:54 -05001072 struct mpic *mpic = h->host_data;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001073 static unsigned char map_mpic_senses[4] = {
1074 IRQ_TYPE_EDGE_RISING,
1075 IRQ_TYPE_LEVEL_LOW,
1076 IRQ_TYPE_LEVEL_HIGH,
1077 IRQ_TYPE_EDGE_FALLING,
1078 };
1079
1080 *out_hwirq = intspec[0];
Scott Wood22d168c2011-03-24 16:43:54 -05001081 if (intsize >= 4 && (mpic->flags & MPIC_FSL)) {
1082 /*
1083 * Freescale MPIC with extended intspec:
1084 * First two cells are as usual. Third specifies
1085 * an "interrupt type". Fourth is type-specific data.
1086 *
1087 * See Documentation/devicetree/bindings/powerpc/fsl/mpic.txt
1088 */
1089 switch (intspec[2]) {
1090 case 0:
Varun Sethi0a408162012-08-08 09:36:09 +05301091 break;
1092 case 1:
1093 if (!(mpic->flags & MPIC_FSL_HAS_EIMR))
1094 break;
1095
1096 if (intspec[3] >= ARRAY_SIZE(mpic->err_int_vecs))
1097 return -EINVAL;
1098
1099 *out_hwirq = mpic->err_int_vecs[intspec[3]];
1100
Scott Wood22d168c2011-03-24 16:43:54 -05001101 break;
1102 case 2:
1103 if (intspec[0] >= ARRAY_SIZE(mpic->ipi_vecs))
1104 return -EINVAL;
1105
1106 *out_hwirq = mpic->ipi_vecs[intspec[0]];
1107 break;
1108 case 3:
1109 if (intspec[0] >= ARRAY_SIZE(mpic->timer_vecs))
1110 return -EINVAL;
1111
1112 *out_hwirq = mpic->timer_vecs[intspec[0]];
1113 break;
1114 default:
1115 pr_debug("%s: unknown irq type %u\n",
1116 __func__, intspec[2]);
1117 return -EINVAL;
1118 }
1119
1120 *out_flags = map_mpic_senses[intspec[1] & 3];
1121 } else if (intsize > 1) {
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001122 u32 mask = 0x3;
1123
1124 /* Apple invented a new race of encoding on machines with
1125 * an HT APIC. They encode, among others, the index within
1126 * the HT APIC. We don't care about it here since thankfully,
1127 * it appears that they have the APIC already properly
1128 * configured, and thus our current fixup code that reads the
1129 * APIC config works fine. However, we still need to mask out
1130 * bits in the specifier to make sure we only get bit 0 which
1131 * is the level/edge bit (the only sense bit exposed by Apple),
1132 * as their bit 1 means something else.
1133 */
1134 if (machine_is(powermac))
1135 mask = 0x1;
1136 *out_flags = map_mpic_senses[intspec[1] & mask];
1137 } else
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001138 *out_flags = IRQ_TYPE_NONE;
1139
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001140 DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
1141 intsize, intspec[0], intspec[1], *out_hwirq, *out_flags);
1142
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001143 return 0;
1144}
1145
Kyle Moffett09dc34a2011-12-02 06:28:07 +00001146/* IRQ handler for a secondary MPIC cascaded from another IRQ controller */
1147static void mpic_cascade(unsigned int irq, struct irq_desc *desc)
1148{
1149 struct irq_chip *chip = irq_desc_get_chip(desc);
1150 struct mpic *mpic = irq_desc_get_handler_data(desc);
1151 unsigned int virq;
1152
1153 BUG_ON(!(mpic->flags & MPIC_SECONDARY));
1154
1155 virq = mpic_get_one_irq(mpic);
Grant Likelybae1d8f2012-02-14 14:06:50 -07001156 if (virq)
Kyle Moffett09dc34a2011-12-02 06:28:07 +00001157 generic_handle_irq(virq);
1158
1159 chip->irq_eoi(&desc->irq_data);
1160}
1161
Grant Likelybae1d8f2012-02-14 14:06:50 -07001162static struct irq_domain_ops mpic_host_ops = {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001163 .match = mpic_host_match,
1164 .map = mpic_host_map,
1165 .xlate = mpic_host_xlate,
1166};
1167
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001168/*
1169 * Exported functions
1170 */
1171
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001172struct mpic * __init mpic_alloc(struct device_node *node,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001173 phys_addr_t phys_addr,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001174 unsigned int flags,
1175 unsigned int isu_size,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001176 unsigned int irq_count,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001177 const char *name)
1178{
Kyle Moffett5bdb6f22011-12-02 06:28:00 +00001179 int i, psize, intvec_top;
1180 struct mpic *mpic;
1181 u32 greg_feature;
1182 const char *vers;
1183 const u32 *psrc;
Kyle Moffettc1b8d452011-12-22 10:19:13 +00001184 u32 last_irq;
Kyle Moffett8bf41562011-12-02 06:27:59 +00001185
Kyle Moffett996983b2011-12-02 06:28:02 +00001186 /* Default MPIC search parameters */
1187 static const struct of_device_id __initconst mpic_device_id[] = {
1188 { .type = "open-pic", },
1189 { .compatible = "open-pic", },
1190 {},
1191 };
1192
1193 /*
1194 * If we were not passed a device-tree node, then perform the default
1195 * search for standardized a standardized OpenPIC.
1196 */
1197 if (node) {
1198 node = of_node_get(node);
1199 } else {
1200 node = of_find_matching_node(NULL, mpic_device_id);
1201 if (!node)
1202 return NULL;
1203 }
Kyle Moffett5bdb6f22011-12-02 06:28:00 +00001204
1205 /* Pick the physical address from the device tree if unspecified */
Kyle Moffett8bf41562011-12-02 06:27:59 +00001206 if (!phys_addr) {
Kyle Moffett8bf41562011-12-02 06:27:59 +00001207 /* Check if it is DCR-based */
1208 if (of_get_property(node, "dcr-reg", NULL)) {
1209 flags |= MPIC_USES_DCR;
1210 } else {
1211 struct resource r;
1212 if (of_address_to_resource(node, 0, &r))
Kyle Moffett996983b2011-12-02 06:28:02 +00001213 goto err_of_node_put;
Kyle Moffett8bf41562011-12-02 06:27:59 +00001214 phys_addr = r.start;
1215 }
1216 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001217
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001218 /* Read extra device-tree properties into the flags variable */
1219 if (of_get_property(node, "big-endian", NULL))
1220 flags |= MPIC_BIG_ENDIAN;
1221 if (of_get_property(node, "pic-no-reset", NULL))
1222 flags |= MPIC_NO_RESET;
Kyle Moffett9ca163c2011-12-22 10:19:11 +00001223 if (of_get_property(node, "single-cpu-affinity", NULL))
1224 flags |= MPIC_SINGLE_DEST_CPU;
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001225 if (of_device_is_compatible(node, "fsl,mpic"))
Varun Sethi5a271fe2012-07-09 14:16:35 +05301226 flags |= MPIC_FSL | MPIC_LARGE_VECTORS;
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001227
Kumar Gala85355bb2009-06-18 22:01:20 +00001228 mpic = kzalloc(sizeof(struct mpic), GFP_KERNEL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001229 if (mpic == NULL)
Kyle Moffett996983b2011-12-02 06:28:02 +00001230 goto err_of_node_put;
Kumar Gala85355bb2009-06-18 22:01:20 +00001231
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001232 mpic->name = name;
Kyle Moffettc51242e2011-12-02 06:28:06 +00001233 mpic->node = node;
Kyle Moffette7a98672011-12-02 06:28:01 +00001234 mpic->paddr = phys_addr;
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001235 mpic->flags = flags;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001236
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001237 mpic->hc_irq = mpic_irq_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001238 mpic->hc_irq.name = name;
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001239 if (!(mpic->flags & MPIC_SECONDARY))
Lennert Buytenhek835c05532011-03-08 22:26:43 +00001240 mpic->hc_irq.irq_set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001241#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001242 mpic->hc_ht_irq = mpic_irq_ht_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001243 mpic->hc_ht_irq.name = name;
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001244 if (!(mpic->flags & MPIC_SECONDARY))
Lennert Buytenhek835c05532011-03-08 22:26:43 +00001245 mpic->hc_ht_irq.irq_set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001246#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001247
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001248#ifdef CONFIG_SMP
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001249 mpic->hc_ipi = mpic_ipi_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001250 mpic->hc_ipi.name = name;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001251#endif /* CONFIG_SMP */
1252
Scott Woodea94187fa2011-03-24 16:43:55 -05001253 mpic->hc_tm = mpic_tm_chip;
1254 mpic->hc_tm.name = name;
1255
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001256 mpic->num_sources = 0; /* so far */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001257
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001258 if (mpic->flags & MPIC_LARGE_VECTORS)
Olof Johansson7df2457d2007-01-28 23:33:18 -06001259 intvec_top = 2047;
1260 else
1261 intvec_top = 255;
1262
Scott Woodea94187fa2011-03-24 16:43:55 -05001263 mpic->timer_vecs[0] = intvec_top - 12;
1264 mpic->timer_vecs[1] = intvec_top - 11;
1265 mpic->timer_vecs[2] = intvec_top - 10;
1266 mpic->timer_vecs[3] = intvec_top - 9;
1267 mpic->timer_vecs[4] = intvec_top - 8;
1268 mpic->timer_vecs[5] = intvec_top - 7;
1269 mpic->timer_vecs[6] = intvec_top - 6;
1270 mpic->timer_vecs[7] = intvec_top - 5;
Olof Johansson7df2457d2007-01-28 23:33:18 -06001271 mpic->ipi_vecs[0] = intvec_top - 4;
1272 mpic->ipi_vecs[1] = intvec_top - 3;
1273 mpic->ipi_vecs[2] = intvec_top - 2;
1274 mpic->ipi_vecs[3] = intvec_top - 1;
1275 mpic->spurious_vec = intvec_top;
1276
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001277 /* Look for protected sources */
Kyle Moffettc51242e2011-12-02 06:28:06 +00001278 psrc = of_get_property(mpic->node, "protected-sources", &psize);
Kyle Moffett5bdb6f22011-12-02 06:28:00 +00001279 if (psrc) {
1280 /* Allocate a bitmap with one bit per interrupt */
1281 unsigned int mapsize = BITS_TO_LONGS(intvec_top + 1);
1282 mpic->protected = kzalloc(mapsize*sizeof(long), GFP_KERNEL);
1283 BUG_ON(mpic->protected == NULL);
1284 for (i = 0; i < psize/sizeof(u32); i++) {
1285 if (psrc[i] > intvec_top)
1286 continue;
1287 __set_bit(psrc[i], mpic->protected);
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001288 }
1289 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001290
Zang Roy-r6191172335932006-08-25 14:16:30 +10001291#ifdef CONFIG_MPIC_WEIRD
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001292 mpic->hw_set = mpic_infos[MPIC_GET_REGSET(mpic->flags)];
Zang Roy-r6191172335932006-08-25 14:16:30 +10001293#endif
1294
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001295 /* default register type */
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001296 if (mpic->flags & MPIC_BIG_ENDIAN)
Kyle Moffett8bf41562011-12-02 06:27:59 +00001297 mpic->reg_type = mpic_access_mmio_be;
1298 else
1299 mpic->reg_type = mpic_access_mmio_le;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001300
Kyle Moffett8bf41562011-12-02 06:27:59 +00001301 /*
1302 * An MPIC with a "dcr-reg" property must be accessed that way, but
1303 * only if the kernel includes DCR support.
1304 */
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001305#ifdef CONFIG_PPC_DCR
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001306 if (mpic->flags & MPIC_USES_DCR)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001307 mpic->reg_type = mpic_access_dcr;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001308#else
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001309 BUG_ON(mpic->flags & MPIC_USES_DCR);
Kyle Moffett8bf41562011-12-02 06:27:59 +00001310#endif
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001311
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001312 /* Map the global registers */
Kyle Moffettc51242e2011-12-02 06:28:06 +00001313 mpic_map(mpic, mpic->paddr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000);
1314 mpic_map(mpic, mpic->paddr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001315
Varun Sethi03bcb7e2012-07-09 14:15:42 +05301316 if (mpic->flags & MPIC_FSL) {
Varun Sethi0a408162012-08-08 09:36:09 +05301317 u32 brr1, version;
1318 int ret;
1319
Varun Sethi03bcb7e2012-07-09 14:15:42 +05301320 /*
1321 * Yes, Freescale really did put global registers in the
1322 * magic per-cpu area -- and they don't even show up in the
1323 * non-magic per-cpu copies that this driver normally uses.
1324 */
1325 mpic_map(mpic, mpic->paddr, &mpic->thiscpuregs,
1326 MPIC_CPU_THISBASE, 0x1000);
Varun Sethi0a408162012-08-08 09:36:09 +05301327
1328 brr1 = _mpic_read(mpic->reg_type, &mpic->thiscpuregs,
1329 MPIC_FSL_BRR1);
1330 version = brr1 & MPIC_FSL_BRR1_VER;
1331
1332 /* Error interrupt mask register (EIMR) is required for
1333 * handling individual device error interrupts. EIMR
1334 * was added in MPIC version 4.1.
1335 *
1336 * Over here we reserve vector number space for error
1337 * interrupt vectors. This space is stolen from the
1338 * global vector number space, as in case of ipis
1339 * and timer interrupts.
1340 *
1341 * Available vector space = intvec_top - 12, where 12
1342 * is the number of vectors which have been consumed by
1343 * ipis and timer interrupts.
1344 */
1345 if (version >= 0x401) {
1346 ret = mpic_setup_error_int(mpic, intvec_top - 12);
1347 if (ret)
1348 return NULL;
1349 }
Varun Sethi03bcb7e2012-07-09 14:15:42 +05301350 }
1351
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001352 /* Reset */
Meador Ingedfec2202011-03-14 10:01:06 +00001353
1354 /* When using a device-node, reset requests are only honored if the MPIC
1355 * is allowed to reset.
1356 */
Kyle Moffette55d7f72011-12-22 10:19:14 +00001357 if (!(mpic->flags & MPIC_NO_RESET)) {
Meador Ingedfec2202011-03-14 10:01:06 +00001358 printk(KERN_DEBUG "mpic: Resetting\n");
Zang Roy-r6191172335932006-08-25 14:16:30 +10001359 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1360 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001361 | MPIC_GREG_GCONF_RESET);
Zang Roy-r6191172335932006-08-25 14:16:30 +10001362 while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001363 & MPIC_GREG_GCONF_RESET)
1364 mb();
1365 }
1366
Kumar Galad91e4ea2009-01-07 15:53:29 -06001367 /* CoreInt */
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001368 if (mpic->flags & MPIC_ENABLE_COREINT)
Kumar Galad91e4ea2009-01-07 15:53:29 -06001369 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1370 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1371 | MPIC_GREG_GCONF_COREINT);
1372
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001373 if (mpic->flags & MPIC_ENABLE_MCK)
Olof Johanssonf3653552007-12-20 13:11:18 -06001374 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1375 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1376 | MPIC_GREG_GCONF_MCK);
1377
Timur Tabi14b92472011-07-08 11:12:42 +00001378 /*
Timur Tabi14b92472011-07-08 11:12:42 +00001379 * The MPIC driver will crash if there are more cores than we
1380 * can initialize, so we may as well catch that problem here.
1381 */
1382 BUG_ON(num_possible_cpus() > MPIC_MAX_CPUS);
1383
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001384 /* Map the per-CPU registers */
Timur Tabi14b92472011-07-08 11:12:42 +00001385 for_each_possible_cpu(i) {
1386 unsigned int cpu = get_hard_smp_processor_id(i);
1387
Kyle Moffettc51242e2011-12-02 06:28:06 +00001388 mpic_map(mpic, mpic->paddr, &mpic->cpuregs[cpu],
Timur Tabi14b92472011-07-08 11:12:42 +00001389 MPIC_INFO(CPU_BASE) + cpu * MPIC_INFO(CPU_STRIDE),
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001390 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001391 }
1392
Kyle Moffettc1b8d452011-12-22 10:19:13 +00001393 /*
1394 * Read feature register. For non-ISU MPICs, num sources as well. On
1395 * ISU MPICs, sources are counted as ISUs are added
1396 */
1397 greg_feature = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0));
1398
1399 /*
1400 * By default, the last source number comes from the MPIC, but the
1401 * device-tree and board support code can override it on buggy hw.
Benjamin Herrenschmidtfe833642012-02-22 13:50:13 +00001402 * If we get passed an isu_size (multi-isu MPIC) then we use that
1403 * as a default instead of the value read from the HW.
Kyle Moffettc1b8d452011-12-22 10:19:13 +00001404 */
1405 last_irq = (greg_feature & MPIC_GREG_FEATURE_LAST_SRC_MASK)
Benjamin Herrenschmidtfe833642012-02-22 13:50:13 +00001406 >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT;
1407 if (isu_size)
1408 last_irq = isu_size * MPIC_MAX_ISU - 1;
Kyle Moffettc1b8d452011-12-22 10:19:13 +00001409 of_property_read_u32(mpic->node, "last-interrupt-source", &last_irq);
1410 if (irq_count)
1411 last_irq = irq_count - 1;
1412
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001413 /* Initialize main ISU if none provided */
Kyle Moffettc1b8d452011-12-22 10:19:13 +00001414 if (!isu_size) {
1415 isu_size = last_irq + 1;
1416 mpic->num_sources = isu_size;
Kyle Moffettc51242e2011-12-02 06:28:06 +00001417 mpic_map(mpic, mpic->paddr, &mpic->isus[0],
Kyle Moffettc1b8d452011-12-22 10:19:13 +00001418 MPIC_INFO(IRQ_BASE),
1419 MPIC_INFO(IRQ_STRIDE) * isu_size);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001420 }
Kyle Moffettc1b8d452011-12-22 10:19:13 +00001421
1422 mpic->isu_size = isu_size;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001423 mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
1424 mpic->isu_mask = (1 << mpic->isu_shift) - 1;
1425
Grant Likelya8db8cf2012-02-14 14:06:54 -07001426 mpic->irqhost = irq_domain_add_linear(mpic->node,
Benjamin Herrenschmidt574ce792012-07-22 16:45:43 +00001427 intvec_top,
Grant Likelya8db8cf2012-02-14 14:06:54 -07001428 &mpic_host_ops, mpic);
Kyle Moffett996983b2011-12-02 06:28:02 +00001429
1430 /*
1431 * FIXME: The code leaks the MPIC object and mappings here; this
1432 * is very unlikely to fail but it ought to be fixed anyways.
1433 */
Kumar Gala31207da2009-05-08 12:08:20 +00001434 if (mpic->irqhost == NULL)
1435 return NULL;
1436
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001437 /* Display version */
Johannes Bergd9d10632008-02-21 20:39:01 +11001438 switch (greg_feature & MPIC_GREG_FEATURE_VERSION_MASK) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001439 case 1:
1440 vers = "1.0";
1441 break;
1442 case 2:
1443 vers = "1.2";
1444 break;
1445 case 3:
1446 vers = "1.3";
1447 break;
1448 default:
1449 vers = "<unknown>";
1450 break;
1451 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001452 printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx,"
1453 " max %d CPUs\n",
Kyle Moffette7a98672011-12-02 06:28:01 +00001454 name, vers, (unsigned long long)mpic->paddr, num_possible_cpus());
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001455 printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n",
1456 mpic->isu_size, mpic->isu_shift, mpic->isu_mask);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001457
1458 mpic->next = mpics;
1459 mpics = mpic;
1460
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001461 if (!(mpic->flags & MPIC_SECONDARY)) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001462 mpic_primary = mpic;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001463 irq_set_default_host(mpic->irqhost);
1464 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001465
1466 return mpic;
Kyle Moffett996983b2011-12-02 06:28:02 +00001467
1468err_of_node_put:
1469 of_node_put(node);
1470 return NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001471}
1472
1473void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001474 phys_addr_t paddr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001475{
1476 unsigned int isu_first = isu_num * mpic->isu_size;
1477
1478 BUG_ON(isu_num >= MPIC_MAX_ISU);
1479
Kyle Moffettc51242e2011-12-02 06:28:06 +00001480 mpic_map(mpic,
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001481 paddr, &mpic->isus[isu_num], 0,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001482 MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001483
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001484 if ((isu_first + mpic->isu_size) > mpic->num_sources)
1485 mpic->num_sources = isu_first + mpic->isu_size;
1486}
1487
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001488void __init mpic_init(struct mpic *mpic)
1489{
Kyle Moffett09dc34a2011-12-02 06:28:07 +00001490 int i, cpu;
Varun Sethi03bcb7e2012-07-09 14:15:42 +05301491 int num_timers = 4;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001492
1493 BUG_ON(mpic->num_sources == 0);
1494
1495 printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
1496
1497 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001498 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001499
Varun Sethi03bcb7e2012-07-09 14:15:42 +05301500 if (mpic->flags & MPIC_FSL) {
1501 u32 brr1 = _mpic_read(mpic->reg_type, &mpic->thiscpuregs,
1502 MPIC_FSL_BRR1);
1503 u32 version = brr1 & MPIC_FSL_BRR1_VER;
1504
1505 /*
1506 * Timer group B is present at the latest in MPIC 3.1 (e.g.
1507 * mpc8536). It is not present in MPIC 2.0 (e.g. mpc8544).
1508 * I don't know about the status of intermediate versions (or
1509 * whether they even exist).
1510 */
1511 if (version >= 0x0301)
1512 num_timers = 8;
1513 }
1514
Varun Sethi0a408162012-08-08 09:36:09 +05301515 /* FSL mpic error interrupt intialization */
1516 if (mpic->flags & MPIC_FSL_HAS_EIMR)
1517 mpic_err_int_init(mpic, MPIC_FSL_ERR_INT);
1518
Scott Woodea94187fa2011-03-24 16:43:55 -05001519 /* Initialize timers to our reserved vectors and mask them for now */
Varun Sethi03bcb7e2012-07-09 14:15:42 +05301520 for (i = 0; i < num_timers; i++) {
1521 unsigned int offset = mpic_tm_offset(mpic, i);
1522
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001523 mpic_write(mpic->tmregs,
Varun Sethi03bcb7e2012-07-09 14:15:42 +05301524 offset + MPIC_INFO(TIMER_DESTINATION),
Scott Woodea94187fa2011-03-24 16:43:55 -05001525 1 << hard_smp_processor_id());
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001526 mpic_write(mpic->tmregs,
Varun Sethi03bcb7e2012-07-09 14:15:42 +05301527 offset + MPIC_INFO(TIMER_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001528 MPIC_VECPRI_MASK |
Scott Woodea94187fa2011-03-24 16:43:55 -05001529 (9 << MPIC_VECPRI_PRIORITY_SHIFT) |
Olof Johansson7df2457d2007-01-28 23:33:18 -06001530 (mpic->timer_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001531 }
1532
1533 /* Initialize IPIs to our reserved vectors and mark them disabled for now */
1534 mpic_test_broken_ipi(mpic);
1535 for (i = 0; i < 4; i++) {
1536 mpic_ipi_write(i,
1537 MPIC_VECPRI_MASK |
1538 (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
Olof Johansson7df2457d2007-01-28 23:33:18 -06001539 (mpic->ipi_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001540 }
1541
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001542 /* Do the HT PIC fixups on U3 broken mpic */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001543 DBG("MPIC flags: %x\n", mpic->flags);
Kyle Moffettbe8bec52011-12-02 06:28:03 +00001544 if ((mpic->flags & MPIC_U3_HT_IRQS) && !(mpic->flags & MPIC_SECONDARY)) {
Johannes Berg3669e932007-05-02 16:33:41 +10001545 mpic_scan_ht_pics(mpic);
Michael Ellerman05af7bd2007-05-08 12:58:37 +10001546 mpic_u3msi_init(mpic);
1547 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001548
Olof Johansson38958dd2007-12-12 17:44:46 +11001549 mpic_pasemi_msi_init(mpic);
1550
Meador Inged6a26392011-03-14 10:01:07 +00001551 cpu = mpic_processor_id(mpic);
Arnd Bergmanncc353c32008-11-28 09:51:23 +00001552
Meador Ingedfec2202011-03-14 10:01:06 +00001553 if (!(mpic->flags & MPIC_NO_RESET)) {
1554 for (i = 0; i < mpic->num_sources; i++) {
1555 /* start with vector = source number, and masked */
1556 u32 vecpri = MPIC_VECPRI_MASK | i |
1557 (8 << MPIC_VECPRI_PRIORITY_SHIFT);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001558
Meador Ingedfec2202011-03-14 10:01:06 +00001559 /* check if protected */
1560 if (mpic->protected && test_bit(i, mpic->protected))
1561 continue;
1562 /* init hw */
1563 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
1564 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION), 1 << cpu);
1565 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001566 }
1567
Olof Johansson7df2457d2007-01-28 23:33:18 -06001568 /* Init spurious vector */
1569 mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001570
Zang Roy-r6191172335932006-08-25 14:16:30 +10001571 /* Disable 8259 passthrough, if supported */
1572 if (!(mpic->flags & MPIC_NO_PTHROU_DIS))
1573 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1574 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1575 | MPIC_GREG_GCONF_8259_PTHROU_DIS);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001576
Olof Johanssond87bf3b2007-12-27 22:16:29 -06001577 if (mpic->flags & MPIC_NO_BIAS)
1578 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1579 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1580 | MPIC_GREG_GCONF_NO_BIAS);
1581
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001582 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001583 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Johannes Berg3669e932007-05-02 16:33:41 +10001584
1585#ifdef CONFIG_PM
1586 /* allocate memory to save mpic state */
Anton Vorontsovea960252009-07-01 10:59:57 +00001587 mpic->save_data = kmalloc(mpic->num_sources * sizeof(*mpic->save_data),
1588 GFP_KERNEL);
Johannes Berg3669e932007-05-02 16:33:41 +10001589 BUG_ON(mpic->save_data == NULL);
1590#endif
Kyle Moffett09dc34a2011-12-02 06:28:07 +00001591
1592 /* Check if this MPIC is chained from a parent interrupt controller */
1593 if (mpic->flags & MPIC_SECONDARY) {
1594 int virq = irq_of_parse_and_map(mpic->node, 0);
1595 if (virq != NO_IRQ) {
1596 printk(KERN_INFO "%s: hooking up to IRQ %d\n",
1597 mpic->node->full_name, virq);
1598 irq_set_handler_data(virq, mpic);
1599 irq_set_chained_handler(virq, &mpic_cascade);
1600 }
1601 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001602}
1603
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001604void __init mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio)
1605{
1606 u32 v;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001607
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001608 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1609 v &= ~MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK;
1610 v |= MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(clock_ratio);
1611 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
1612}
1613
1614void __init mpic_set_serial_int(struct mpic *mpic, int enable)
1615{
Benjamin Herrenschmidtba1826e2006-07-05 15:36:15 +10001616 unsigned long flags;
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001617 u32 v;
1618
Thomas Gleixner203041a2010-02-18 02:23:18 +00001619 raw_spin_lock_irqsave(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001620 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1621 if (enable)
1622 v |= MPIC_GREG_GLOBAL_CONF_1_SIE;
1623 else
1624 v &= ~MPIC_GREG_GLOBAL_CONF_1_SIE;
1625 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
Thomas Gleixner203041a2010-02-18 02:23:18 +00001626 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001627}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001628
1629void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
1630{
Tony Breedsd69a78d2009-04-07 18:26:54 +00001631 struct mpic *mpic = mpic_find(irq);
Grant Likely476eb492011-05-04 15:02:15 +10001632 unsigned int src = virq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001633 unsigned long flags;
1634 u32 reg;
1635
Stephen Rothwell06a901c2008-05-21 16:24:31 +10001636 if (!mpic)
1637 return;
1638
Thomas Gleixner203041a2010-02-18 02:23:18 +00001639 raw_spin_lock_irqsave(&mpic_lock, flags);
Benjamin Herrenschmidt3a2b4f72012-04-19 17:29:34 +00001640 if (mpic_is_ipi(mpic, src)) {
Olof Johansson7df2457d2007-01-28 23:33:18 -06001641 reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001642 ~MPIC_VECPRI_PRIORITY_MASK;
Olof Johansson7df2457d2007-01-28 23:33:18 -06001643 mpic_ipi_write(src - mpic->ipi_vecs[0],
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001644 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
Benjamin Herrenschmidt3a2b4f72012-04-19 17:29:34 +00001645 } else if (mpic_is_tm(mpic, src)) {
Scott Woodea94187fa2011-03-24 16:43:55 -05001646 reg = mpic_tm_read(src - mpic->timer_vecs[0]) &
1647 ~MPIC_VECPRI_PRIORITY_MASK;
1648 mpic_tm_write(src - mpic->timer_vecs[0],
1649 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001650 } else {
Zang Roy-r6191172335932006-08-25 14:16:30 +10001651 reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI))
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001652 & ~MPIC_VECPRI_PRIORITY_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001653 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001654 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1655 }
Thomas Gleixner203041a2010-02-18 02:23:18 +00001656 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001657}
1658
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001659void mpic_setup_this_cpu(void)
1660{
1661#ifdef CONFIG_SMP
1662 struct mpic *mpic = mpic_primary;
1663 unsigned long flags;
1664 u32 msk = 1 << hard_smp_processor_id();
1665 unsigned int i;
1666
1667 BUG_ON(mpic == NULL);
1668
1669 DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
1670
Thomas Gleixner203041a2010-02-18 02:23:18 +00001671 raw_spin_lock_irqsave(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001672
1673 /* let the mpic know we want intrs. default affinity is 0xffffffff
1674 * until changed via /proc. That's how it's done on x86. If we want
1675 * it differently, then we should make sure we also change the default
Ingo Molnara53da522006-06-29 02:24:38 -07001676 * values of irq_desc[].affinity in irq.c.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001677 */
1678 if (distribute_irqs) {
1679 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001680 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1681 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001682 }
1683
1684 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001685 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001686
Thomas Gleixner203041a2010-02-18 02:23:18 +00001687 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001688#endif /* CONFIG_SMP */
1689}
1690
1691int mpic_cpu_get_priority(void)
1692{
1693 struct mpic *mpic = mpic_primary;
1694
Zang Roy-r6191172335932006-08-25 14:16:30 +10001695 return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001696}
1697
1698void mpic_cpu_set_priority(int prio)
1699{
1700 struct mpic *mpic = mpic_primary;
1701
1702 prio &= MPIC_CPU_TASKPRI_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001703 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001704}
1705
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001706void mpic_teardown_this_cpu(int secondary)
1707{
1708 struct mpic *mpic = mpic_primary;
1709 unsigned long flags;
1710 u32 msk = 1 << hard_smp_processor_id();
1711 unsigned int i;
1712
1713 BUG_ON(mpic == NULL);
1714
1715 DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
Thomas Gleixner203041a2010-02-18 02:23:18 +00001716 raw_spin_lock_irqsave(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001717
1718 /* let the mpic know we don't want intrs. */
1719 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001720 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1721 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001722
1723 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001724 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Valentine Barshak71327992008-04-03 23:09:43 +04001725 /* We need to EOI the IPI since not all platforms reset the MPIC
1726 * on boot and new interrupts wouldn't get delivered otherwise.
1727 */
1728 mpic_eoi(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001729
Thomas Gleixner203041a2010-02-18 02:23:18 +00001730 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001731}
1732
1733
Olof Johanssonf3653552007-12-20 13:11:18 -06001734static unsigned int _mpic_get_one_irq(struct mpic *mpic, int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001735{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001736 u32 src;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001737
Olof Johanssonf3653552007-12-20 13:11:18 -06001738 src = mpic_cpu_read(reg) & MPIC_INFO(VECPRI_VECTOR_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001739#ifdef DEBUG_LOW
Olof Johanssonf3653552007-12-20 13:11:18 -06001740 DBG("%s: get_one_irq(reg 0x%x): %d\n", mpic->name, reg, src);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001741#endif
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001742 if (unlikely(src == mpic->spurious_vec)) {
1743 if (mpic->flags & MPIC_SPV_EOI)
1744 mpic_eoi(mpic);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001745 return NO_IRQ;
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001746 }
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001747 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
Christian Dietrich76462232011-06-04 05:36:54 +00001748 printk_ratelimited(KERN_WARNING "%s: Got protected source %d !\n",
1749 mpic->name, (int)src);
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001750 mpic_eoi(mpic);
1751 return NO_IRQ;
1752 }
1753
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001754 return irq_linear_revmap(mpic->irqhost, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001755}
1756
Olof Johanssonf3653552007-12-20 13:11:18 -06001757unsigned int mpic_get_one_irq(struct mpic *mpic)
1758{
1759 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_INTACK));
1760}
1761
Olaf Hering35a84c22006-10-07 22:08:26 +10001762unsigned int mpic_get_irq(void)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001763{
1764 struct mpic *mpic = mpic_primary;
1765
1766 BUG_ON(mpic == NULL);
1767
Olaf Hering35a84c22006-10-07 22:08:26 +10001768 return mpic_get_one_irq(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001769}
1770
Kumar Galad91e4ea2009-01-07 15:53:29 -06001771unsigned int mpic_get_coreint_irq(void)
1772{
1773#ifdef CONFIG_BOOKE
1774 struct mpic *mpic = mpic_primary;
1775 u32 src;
1776
1777 BUG_ON(mpic == NULL);
1778
1779 src = mfspr(SPRN_EPR);
1780
1781 if (unlikely(src == mpic->spurious_vec)) {
1782 if (mpic->flags & MPIC_SPV_EOI)
1783 mpic_eoi(mpic);
1784 return NO_IRQ;
1785 }
1786 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
Christian Dietrich76462232011-06-04 05:36:54 +00001787 printk_ratelimited(KERN_WARNING "%s: Got protected source %d !\n",
1788 mpic->name, (int)src);
Kumar Galad91e4ea2009-01-07 15:53:29 -06001789 return NO_IRQ;
1790 }
1791
1792 return irq_linear_revmap(mpic->irqhost, src);
1793#else
1794 return NO_IRQ;
1795#endif
1796}
1797
Olof Johanssonf3653552007-12-20 13:11:18 -06001798unsigned int mpic_get_mcirq(void)
1799{
1800 struct mpic *mpic = mpic_primary;
1801
1802 BUG_ON(mpic == NULL);
1803
1804 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_MCACK));
1805}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001806
1807#ifdef CONFIG_SMP
1808void mpic_request_ipis(void)
1809{
1810 struct mpic *mpic = mpic_primary;
Milton Miller78608dd2008-10-10 01:56:50 +00001811 int i;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001812 BUG_ON(mpic == NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001813
Frans Pop8354be92010-02-06 07:47:20 +00001814 printk(KERN_INFO "mpic: requesting IPIs...\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001815
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001816 for (i = 0; i < 4; i++) {
1817 unsigned int vipi = irq_create_mapping(mpic->irqhost,
Olof Johansson7df2457d2007-01-28 23:33:18 -06001818 mpic->ipi_vecs[0] + i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001819 if (vipi == NO_IRQ) {
Milton Miller78608dd2008-10-10 01:56:50 +00001820 printk(KERN_ERR "Failed to map %s\n", smp_ipi_name[i]);
1821 continue;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001822 }
Milton Miller78608dd2008-10-10 01:56:50 +00001823 smp_request_message_ipi(vipi, i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001824 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001825}
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001826
Milton Miller3caba982011-05-10 19:29:17 +00001827void smp_mpic_message_pass(int cpu, int msg)
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001828{
1829 struct mpic *mpic = mpic_primary;
Milton Miller3caba982011-05-10 19:29:17 +00001830 u32 physmask;
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001831
1832 BUG_ON(mpic == NULL);
1833
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001834 /* make sure we're sending something that translates to an IPI */
1835 if ((unsigned int)msg > 3) {
1836 printk("SMP %d: smp_message_pass: unknown msg %d\n",
1837 smp_processor_id(), msg);
1838 return;
1839 }
Milton Miller3caba982011-05-10 19:29:17 +00001840
1841#ifdef DEBUG_IPI
1842 DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, msg);
1843#endif
1844
1845 physmask = 1 << get_hard_smp_processor_id(cpu);
1846
1847 mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) +
1848 msg * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE), physmask);
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001849}
Michael Ellerman775aeff2007-02-08 18:34:04 +11001850
1851int __init smp_mpic_probe(void)
1852{
1853 int nr_cpus;
1854
1855 DBG("smp_mpic_probe()...\n");
1856
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001857 nr_cpus = cpumask_weight(cpu_possible_mask);
Michael Ellerman775aeff2007-02-08 18:34:04 +11001858
1859 DBG("nr_cpus: %d\n", nr_cpus);
1860
1861 if (nr_cpus > 1)
1862 mpic_request_ipis();
1863
1864 return nr_cpus;
1865}
1866
1867void __devinit smp_mpic_setup_cpu(int cpu)
1868{
1869 mpic_setup_this_cpu();
1870}
Matthew McClintock66953eb2010-06-29 09:42:26 +00001871
1872void mpic_reset_core(int cpu)
1873{
1874 struct mpic *mpic = mpic_primary;
1875 u32 pir;
1876 int cpuid = get_hard_smp_processor_id(cpu);
Matthew McClintock44f16fc2011-10-26 13:46:57 -05001877 int i;
Matthew McClintock66953eb2010-06-29 09:42:26 +00001878
1879 /* Set target bit for core reset */
1880 pir = mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1881 pir |= (1 << cpuid);
1882 mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
1883 mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1884
1885 /* Restore target bit after reset complete */
1886 pir &= ~(1 << cpuid);
1887 mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
1888 mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
Matthew McClintock44f16fc2011-10-26 13:46:57 -05001889
1890 /* Perform 15 EOI on each reset core to clear pending interrupts.
1891 * This is required for FSL CoreNet based devices */
1892 if (mpic->flags & MPIC_FSL) {
1893 for (i = 0; i < 15; i++) {
1894 _mpic_write(mpic->reg_type, &mpic->cpuregs[cpuid],
1895 MPIC_CPU_EOI, 0);
1896 }
1897 }
Matthew McClintock66953eb2010-06-29 09:42:26 +00001898}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001899#endif /* CONFIG_SMP */
Johannes Berg3669e932007-05-02 16:33:41 +10001900
1901#ifdef CONFIG_PM
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001902static void mpic_suspend_one(struct mpic *mpic)
Johannes Berg3669e932007-05-02 16:33:41 +10001903{
Johannes Berg3669e932007-05-02 16:33:41 +10001904 int i;
1905
1906 for (i = 0; i < mpic->num_sources; i++) {
1907 mpic->save_data[i].vecprio =
1908 mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI));
1909 mpic->save_data[i].dest =
1910 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION));
1911 }
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001912}
1913
1914static int mpic_suspend(void)
1915{
1916 struct mpic *mpic = mpics;
1917
1918 while (mpic) {
1919 mpic_suspend_one(mpic);
1920 mpic = mpic->next;
1921 }
Johannes Berg3669e932007-05-02 16:33:41 +10001922
1923 return 0;
1924}
1925
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001926static void mpic_resume_one(struct mpic *mpic)
Johannes Berg3669e932007-05-02 16:33:41 +10001927{
Johannes Berg3669e932007-05-02 16:33:41 +10001928 int i;
1929
1930 for (i = 0; i < mpic->num_sources; i++) {
1931 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI),
1932 mpic->save_data[i].vecprio);
1933 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1934 mpic->save_data[i].dest);
1935
1936#ifdef CONFIG_MPIC_U3_HT_IRQS
Alastair Bridgewater7c9d9362010-06-12 15:36:48 +00001937 if (mpic->fixups) {
Johannes Berg3669e932007-05-02 16:33:41 +10001938 struct mpic_irq_fixup *fixup = &mpic->fixups[i];
1939
1940 if (fixup->base) {
1941 /* we use the lowest bit in an inverted meaning */
1942 if ((mpic->save_data[i].fixup_data & 1) == 0)
1943 continue;
1944
1945 /* Enable and configure */
1946 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
1947
1948 writel(mpic->save_data[i].fixup_data & ~1,
1949 fixup->base + 4);
1950 }
1951 }
1952#endif
1953 } /* end for loop */
Johannes Berg3669e932007-05-02 16:33:41 +10001954}
Johannes Berg3669e932007-05-02 16:33:41 +10001955
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001956static void mpic_resume(void)
1957{
1958 struct mpic *mpic = mpics;
1959
1960 while (mpic) {
1961 mpic_resume_one(mpic);
1962 mpic = mpic->next;
1963 }
1964}
1965
1966static struct syscore_ops mpic_syscore_ops = {
Johannes Berg3669e932007-05-02 16:33:41 +10001967 .resume = mpic_resume,
1968 .suspend = mpic_suspend,
Johannes Berg3669e932007-05-02 16:33:41 +10001969};
1970
1971static int mpic_init_sys(void)
1972{
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001973 register_syscore_ops(&mpic_syscore_ops);
1974 return 0;
Johannes Berg3669e932007-05-02 16:33:41 +10001975}
1976
1977device_initcall(mpic_init_sys);
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001978#endif