blob: 33427a89e91f98b0afab4b0e2c7d543b3f4719f6 [file] [log] [blame]
Thomas Gleixner77adf3f2020-09-08 14:34:48 +02001// SPDX-License-Identifier: GPL-2.0-only
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Andrew Vasquezfa90c542005-10-27 11:10:08 -07003 * QLogic Fibre Channel HBA Driver
Armen Baloyanbd21eaf2014-04-11 16:54:24 -04004 * Copyright (c) 2003-2014 QLogic Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 */
6#include "qla_def.h"
7
8#include <linux/moduleparam.h>
9#include <linux/vmalloc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/delay.h>
Christoph Hellwig39a11242006-02-14 18:46:22 +010011#include <linux/kthread.h>
Daniel Walkere1e82b62008-05-12 22:21:10 -070012#include <linux/mutex.h>
Andrew Vasquez3420d362009-10-13 15:16:45 -070013#include <linux/kobject.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090014#include <linux/slab.h>
Michael Hernandez56012362016-12-12 14:40:08 -080015#include <linux/blk-mq-pci.h>
Quinn Tran585def92018-09-04 14:19:20 -070016#include <linux/refcount.h>
Saurav Kashyap62e0dec52021-08-09 21:37:17 -070017#include <linux/crash_dump.h>
Quinn Tran585def92018-09-04 14:19:20 -070018
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <scsi/scsi_tcq.h>
20#include <scsi/scsicam.h>
21#include <scsi/scsi_transport.h>
22#include <scsi/scsi_transport_fc.h>
23
Nicholas Bellinger2d70c102012-05-15 14:34:28 -040024#include "qla_target.h"
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026/*
27 * Driver version
28 */
29char qla2x00_version_str[40];
30
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -070031static int apidev_major;
32
Linus Torvalds1da177e2005-04-16 15:20:36 -070033/*
34 * SRB allocation cache
35 */
Michael Hernandezd7459522016-12-12 14:40:07 -080036struct kmem_cache *srb_cachep;
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Arun Easicbb01c22020-03-31 03:40:13 -070038int ql2xfulldump_on_mpifail;
39module_param(ql2xfulldump_on_mpifail, int, S_IRUGO | S_IWUSR);
40MODULE_PARM_DESC(ql2xfulldump_on_mpifail,
41 "Set this to take full dump on MPI hang.");
42
Quinn Tran89c72f42020-09-03 21:51:26 -070043int ql2xenforce_iocb_limit = 1;
44module_param(ql2xenforce_iocb_limit, int, S_IRUGO | S_IWUSR);
45MODULE_PARM_DESC(ql2xenforce_iocb_limit,
Enzo Matsumiyaaa2c24e2021-01-18 15:49:22 -030046 "Enforce IOCB throttling, to avoid FW congestion. (default: 1)");
Quinn Tran89c72f42020-09-03 21:51:26 -070047
Giridhar Malavalia9083012010-04-12 17:59:55 -070048/*
49 * CT6 CTX allocation cache
50 */
51static struct kmem_cache *ctx_cachep;
Saurav Kashyap3ce88662011-07-14 12:00:12 -070052/*
53 * error level for logging
54 */
Michael Hernandez3f006ac2019-03-12 11:08:22 -070055uint ql_errlev = 0x8001;
Giridhar Malavalia9083012010-04-12 17:59:55 -070056
Quinn Tran44d01852021-06-23 22:26:04 -070057int ql2xsecenable;
58module_param(ql2xsecenable, int, S_IRUGO);
59MODULE_PARM_DESC(ql2xsecenable,
60 "Enable/disable security. 0(Default) - Security disabled. 1 - Security enabled.");
61
Saurav Kashyapfa492632012-11-21 02:40:29 -050062static int ql2xenableclass2;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -040063module_param(ql2xenableclass2, int, S_IRUGO|S_IRUSR);
64MODULE_PARM_DESC(ql2xenableclass2,
65 "Specify if Class 2 operations are supported from the very "
66 "beginning. Default is 0 - class 2 not supported.");
67
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -040068
Linus Torvalds1da177e2005-04-16 15:20:36 -070069int ql2xlogintimeout = 20;
Joe Carnucciof2019cb2010-12-21 16:00:22 -080070module_param(ql2xlogintimeout, int, S_IRUGO);
Linus Torvalds1da177e2005-04-16 15:20:36 -070071MODULE_PARM_DESC(ql2xlogintimeout,
72 "Login timeout value in seconds.");
73
Andrew Vasqueza7b61842007-05-07 07:42:59 -070074int qlport_down_retry;
Joe Carnucciof2019cb2010-12-21 16:00:22 -080075module_param(qlport_down_retry, int, S_IRUGO);
Linus Torvalds1da177e2005-04-16 15:20:36 -070076MODULE_PARM_DESC(qlport_down_retry,
Jesper Juhl900d9f92006-06-30 02:33:07 -070077 "Maximum number of command retries to a port that returns "
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 "a PORT-DOWN status.");
79
Linus Torvalds1da177e2005-04-16 15:20:36 -070080int ql2xplogiabsentdevice;
81module_param(ql2xplogiabsentdevice, int, S_IRUGO|S_IWUSR);
82MODULE_PARM_DESC(ql2xplogiabsentdevice,
83 "Option to enable PLOGI to devices that are not present after "
Jesper Juhl900d9f92006-06-30 02:33:07 -070084 "a Fabric scan. This is needed for several broken switches. "
Masanari Iida0d52e642018-10-28 14:05:48 +090085 "Default is 0 - no PLOGI. 1 - perform PLOGI.");
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
Bart Van Asschec1c71782019-08-08 20:01:24 -070087int ql2xloginretrycount;
Joe Carnucciof2019cb2010-12-21 16:00:22 -080088module_param(ql2xloginretrycount, int, S_IRUGO);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089MODULE_PARM_DESC(ql2xloginretrycount,
90 "Specify an alternate value for the NVRAM login retry count.");
91
Andrew Vasqueza7a167b2006-06-23 16:10:29 -070092int ql2xallocfwdump = 1;
Joe Carnucciof2019cb2010-12-21 16:00:22 -080093module_param(ql2xallocfwdump, int, S_IRUGO);
Andrew Vasqueza7a167b2006-06-23 16:10:29 -070094MODULE_PARM_DESC(ql2xallocfwdump,
95 "Option to enable allocation of memory for a firmware dump "
96 "during HBA initialization. Memory allocation requirements "
97 "vary by ISP type. Default is 1 - allocate memory.");
98
Andrew Vasquez11010fe2006-10-06 09:54:59 -070099int ql2xextended_error_logging;
Andrew Vasquez27d94032007-03-12 10:41:30 -0700100module_param(ql2xextended_error_logging, int, S_IRUGO|S_IWUSR);
Joe Carnuccioa2b3e012016-07-06 11:14:21 -0400101module_param_named(logging, ql2xextended_error_logging, int, S_IRUGO|S_IWUSR);
Andrew Vasquez11010fe2006-10-06 09:54:59 -0700102MODULE_PARM_DESC(ql2xextended_error_logging,
Saurav Kashyap3ce88662011-07-14 12:00:12 -0700103 "Option to enable extended error logging,\n"
104 "\t\tDefault is 0 - no logging. 0x40000000 - Module Init & Probe.\n"
105 "\t\t0x20000000 - Mailbox Cmnds. 0x10000000 - Device Discovery.\n"
106 "\t\t0x08000000 - IO tracing. 0x04000000 - DPC Thread.\n"
107 "\t\t0x02000000 - Async events. 0x01000000 - Timer routines.\n"
108 "\t\t0x00800000 - User space. 0x00400000 - Task Management.\n"
109 "\t\t0x00200000 - AER/EEH. 0x00100000 - Multi Q.\n"
110 "\t\t0x00080000 - P3P Specific. 0x00040000 - Virtual Port.\n"
111 "\t\t0x00020000 - Buffer Dump. 0x00010000 - Misc.\n"
Chad Dupuis29f9f902012-11-21 02:40:41 -0500112 "\t\t0x00008000 - Verbose. 0x00004000 - Target.\n"
113 "\t\t0x00002000 - Target Mgmt. 0x00001000 - Target TMF.\n"
Saurav Kashyap3ce88662011-07-14 12:00:12 -0700114 "\t\t0x7fffffff - For enabling all logs, can be too many logs.\n"
Chad Dupuiscfb09192011-11-18 09:03:07 -0800115 "\t\t0x1e400000 - Preferred value for capturing essential "
116 "debug information (equivalent to old "
117 "ql2xextended_error_logging=1).\n"
Saurav Kashyap3ce88662011-07-14 12:00:12 -0700118 "\t\tDo LOGICAL OR of the value to enable more than one level");
Andrew Vasquez01819442006-06-23 16:11:10 -0700119
Giridhar Malavalia9083012010-04-12 17:59:55 -0700120int ql2xshiftctondsd = 6;
Joe Carnucciof2019cb2010-12-21 16:00:22 -0800121module_param(ql2xshiftctondsd, int, S_IRUGO);
Giridhar Malavalia9083012010-04-12 17:59:55 -0700122MODULE_PARM_DESC(ql2xshiftctondsd,
123 "Set to control shifting of command type processing "
124 "based on total number of SG elements.");
125
Bart Van Assche58e27532019-04-11 14:53:19 -0700126int ql2xfdmienable = 1;
Himanshu Madhanide187df2014-09-25 05:16:50 -0400127module_param(ql2xfdmienable, int, S_IRUGO|S_IWUSR);
Joe Carnuccioa2b3e012016-07-06 11:14:21 -0400128module_param_named(fdmi, ql2xfdmienable, int, S_IRUGO|S_IWUSR);
Andrew Vasquezcca53352005-08-26 19:08:30 -0700129MODULE_PARM_DESC(ql2xfdmienable,
Ferenc Wagner7794a5a2010-03-23 18:14:59 +0100130 "Enables FDMI registrations. "
Joe Carnucciobd7de0b2020-02-12 13:44:19 -0800131 "0 - no FDMI registrations. "
132 "1 - provide FDMI registrations (default).");
Andrew Vasquezcca53352005-08-26 19:08:30 -0700133
Michael Hernandezd213a4b2017-08-23 15:05:20 -0700134#define MAX_Q_DEPTH 64
Chad Dupuis50280c02013-10-30 03:38:14 -0400135static int ql2xmaxqdepth = MAX_Q_DEPTH;
Andrew Vasquezdf7baa52006-10-13 09:33:39 -0700136module_param(ql2xmaxqdepth, int, S_IRUGO|S_IWUSR);
137MODULE_PARM_DESC(ql2xmaxqdepth,
Chad Dupuise92e4a82012-08-22 14:21:23 -0400138 "Maximum queue depth to set for each LUN. "
Michael Hernandezd213a4b2017-08-23 15:05:20 -0700139 "Default is 64.");
Andrew Vasquezdf7baa52006-10-13 09:33:39 -0700140
Arun Easi9e522cd2012-08-22 14:21:31 -0400141int ql2xenabledif = 2;
142module_param(ql2xenabledif, int, S_IRUGO);
Arun Easibad75002010-05-04 15:01:30 -0700143MODULE_PARM_DESC(ql2xenabledif,
Steven J. Magnanib97f5d02014-02-04 12:50:35 -0600144 " Enable T10-CRC-DIF:\n"
145 " Default is 2.\n"
146 " 0 -- No DIF Support\n"
147 " 1 -- Enable DIF for all types\n"
148 " 2 -- Enable DIF for all types, except Type 0.\n");
Arun Easibad75002010-05-04 15:01:30 -0700149
Duane Grigsbye84067d2017-06-21 13:48:43 -0700150#if (IS_ENABLED(CONFIG_NVME_FC))
151int ql2xnvmeenable = 1;
152#else
153int ql2xnvmeenable;
154#endif
155module_param(ql2xnvmeenable, int, 0644);
156MODULE_PARM_DESC(ql2xnvmeenable,
157 "Enables NVME support. "
158 "0 - no NVMe. Default is Y");
159
Arun Easi8cb20492011-08-16 11:29:22 -0700160int ql2xenablehba_err_chk = 2;
Arun Easibad75002010-05-04 15:01:30 -0700161module_param(ql2xenablehba_err_chk, int, S_IRUGO|S_IWUSR);
162MODULE_PARM_DESC(ql2xenablehba_err_chk,
Arun Easi8cb20492011-08-16 11:29:22 -0700163 " Enable T10-CRC-DIF Error isolation by HBA:\n"
Steven J. Magnanib97f5d02014-02-04 12:50:35 -0600164 " Default is 2.\n"
Arun Easi8cb20492011-08-16 11:29:22 -0700165 " 0 -- Error isolation disabled\n"
166 " 1 -- Error isolation enabled only for DIX Type 0\n"
167 " 2 -- Error isolation enabled for all Types\n");
Arun Easibad75002010-05-04 15:01:30 -0700168
Bart Van Assche58e27532019-04-11 14:53:19 -0700169int ql2xiidmaenable = 1;
Joe Carnucciof2019cb2010-12-21 16:00:22 -0800170module_param(ql2xiidmaenable, int, S_IRUGO);
Andrew Vasqueze5896bd2008-07-10 16:55:52 -0700171MODULE_PARM_DESC(ql2xiidmaenable,
172 "Enables iIDMA settings "
173 "Default is 1 - perform iIDMA. 0 - no iIDMA.");
174
Michael Hernandezd7459522016-12-12 14:40:07 -0800175int ql2xmqsupport = 1;
176module_param(ql2xmqsupport, int, S_IRUGO);
177MODULE_PARM_DESC(ql2xmqsupport,
178 "Enable on demand multiple queue pairs support "
179 "Default is 1 for supported. "
180 "Set it to 0 to turn off mq qpair support.");
Andrew Vasqueze337d902009-04-06 22:33:49 -0700181
182int ql2xfwloadbin;
Chad Dupuis86e45bf2011-08-16 11:31:47 -0700183module_param(ql2xfwloadbin, int, S_IRUGO|S_IWUSR);
Joe Carnuccioa2b3e012016-07-06 11:14:21 -0400184module_param_named(fwload, ql2xfwloadbin, int, S_IRUGO|S_IWUSR);
Andrew Vasqueze337d902009-04-06 22:33:49 -0700185MODULE_PARM_DESC(ql2xfwloadbin,
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700186 "Option to specify location from which to load ISP firmware:.\n"
187 " 2 -- load firmware via the request_firmware() (hotplug).\n"
Andrew Vasqueze337d902009-04-06 22:33:49 -0700188 " interface.\n"
189 " 1 -- load firmware from flash.\n"
190 " 0 -- use default semantics.\n");
191
Andrew Vasquezae97c912010-02-18 10:07:28 -0800192int ql2xetsenable;
Joe Carnucciof2019cb2010-12-21 16:00:22 -0800193module_param(ql2xetsenable, int, S_IRUGO);
Andrew Vasquezae97c912010-02-18 10:07:28 -0800194MODULE_PARM_DESC(ql2xetsenable,
195 "Enables firmware ETS burst."
196 "Default is 0 - skip ETS enablement.");
197
Giridhar Malavali69078692010-05-28 15:08:28 -0700198int ql2xdbwr = 1;
Chad Dupuis86e45bf2011-08-16 11:31:47 -0700199module_param(ql2xdbwr, int, S_IRUGO|S_IWUSR);
Giridhar Malavalia9083012010-04-12 17:59:55 -0700200MODULE_PARM_DESC(ql2xdbwr,
Giridhar Malavali08de2842011-08-16 11:31:44 -0700201 "Option to specify scheme for request queue posting.\n"
202 " 0 -- Regular doorbell.\n"
203 " 1 -- CAMRAM doorbell (faster).\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -0700204
Chad Dupuis4da26e12010-10-15 11:27:40 -0700205int ql2xgffidenable;
Joe Carnucciof2019cb2010-12-21 16:00:22 -0800206module_param(ql2xgffidenable, int, S_IRUGO);
Chad Dupuis4da26e12010-10-15 11:27:40 -0700207MODULE_PARM_DESC(ql2xgffidenable,
208 "Enables GFF_ID checks of port type. "
209 "Default is 0 - Do not use GFF_ID information.");
Giridhar Malavalia9083012010-04-12 17:59:55 -0700210
himanshu.madhani@cavium.com043dc1d2017-08-23 15:05:19 -0700211int ql2xasynctmfenable = 1;
Joe Carnucciof2019cb2010-12-21 16:00:22 -0800212module_param(ql2xasynctmfenable, int, S_IRUGO);
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700213MODULE_PARM_DESC(ql2xasynctmfenable,
214 "Enables issue of TM IOCBs asynchronously via IOCB mechanism"
Masanari Iida84e13c42018-09-11 18:48:11 +0900215 "Default is 1 - Issue TM IOCBs via mailbox mechanism.");
Giridhar Malavalied0de872011-03-30 11:46:29 -0700216
217int ql2xdontresethba;
Chad Dupuis86e45bf2011-08-16 11:31:47 -0700218module_param(ql2xdontresethba, int, S_IRUGO|S_IWUSR);
Giridhar Malavalied0de872011-03-30 11:46:29 -0700219MODULE_PARM_DESC(ql2xdontresethba,
Giridhar Malavali08de2842011-08-16 11:31:44 -0700220 "Option to specify reset behaviour.\n"
221 " 0 (Default) -- Reset on failure.\n"
222 " 1 -- Do not reset on failure.\n");
Giridhar Malavalied0de872011-03-30 11:46:29 -0700223
Hannes Reinecke1abf6352014-06-25 15:27:38 +0200224uint64_t ql2xmaxlun = MAX_LUNS;
225module_param(ql2xmaxlun, ullong, S_IRUGO);
Andrew Vasquez82515922011-05-10 11:30:13 -0700226MODULE_PARM_DESC(ql2xmaxlun,
227 "Defines the maximum LU number to register with the SCSI "
228 "midlayer. Default is 65535.");
229
Giridhar Malavali08de2842011-08-16 11:31:44 -0700230int ql2xmdcapmask = 0x1F;
231module_param(ql2xmdcapmask, int, S_IRUGO);
232MODULE_PARM_DESC(ql2xmdcapmask,
233 "Set the Minidump driver capture mask level. "
Giridhar Malavali6e96fa72011-11-18 09:03:14 -0800234 "Default is 0x1F - Can be set to 0x3, 0x7, 0xF, 0x1F, 0x7F.");
Giridhar Malavali08de2842011-08-16 11:31:44 -0700235
Giridhar Malavali3aadff32011-11-18 09:02:14 -0800236int ql2xmdenable = 1;
Giridhar Malavali08de2842011-08-16 11:31:44 -0700237module_param(ql2xmdenable, int, S_IRUGO);
238MODULE_PARM_DESC(ql2xmdenable,
239 "Enable/disable MiniDump. "
Giridhar Malavali3aadff32011-11-18 09:02:14 -0800240 "0 - MiniDump disabled. "
241 "1 (Default) - MiniDump enabled.");
Giridhar Malavali08de2842011-08-16 11:31:44 -0700242
Bart Van Asschec1c71782019-08-08 20:01:24 -0700243int ql2xexlogins;
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -0500244module_param(ql2xexlogins, uint, S_IRUGO|S_IWUSR);
245MODULE_PARM_DESC(ql2xexlogins,
246 "Number of extended Logins. "
247 "0 (Default)- Disabled.");
248
Quinn Tran99e1b682017-06-02 09:12:03 -0700249int ql2xexchoffld = 1024;
250module_param(ql2xexchoffld, uint, 0644);
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -0500251MODULE_PARM_DESC(ql2xexchoffld,
Quinn Tran99e1b682017-06-02 09:12:03 -0700252 "Number of target exchanges.");
253
254int ql2xiniexchg = 1024;
255module_param(ql2xiniexchg, uint, 0644);
256MODULE_PARM_DESC(ql2xiniexchg,
257 "Number of initiator exchanges.");
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -0500258
Bart Van Asschec1c71782019-08-08 20:01:24 -0700259int ql2xfwholdabts;
Himanshu Madhanif198caf2016-01-27 12:03:30 -0500260module_param(ql2xfwholdabts, int, S_IRUGO);
261MODULE_PARM_DESC(ql2xfwholdabts,
262 "Allow FW to hold status IOCB until ABTS rsp received. "
263 "0 (Default) Do not set fw option. "
264 "1 - Set fw option to hold ABTS.");
265
Quinn Tran41dc5292017-01-19 22:28:03 -0800266int ql2xmvasynctoatio = 1;
267module_param(ql2xmvasynctoatio, int, S_IRUGO|S_IWUSR);
268MODULE_PARM_DESC(ql2xmvasynctoatio,
269 "Move PUREX, ABTS RX and RIDA IOCBs to ATIOQ"
270 "0 (Default). Do not move IOCBs"
271 "1 - Move IOCBs.");
272
Quinn Trane4e3a2c2017-08-23 15:05:07 -0700273int ql2xautodetectsfp = 1;
274module_param(ql2xautodetectsfp, int, 0444);
275MODULE_PARM_DESC(ql2xautodetectsfp,
276 "Detect SFP range and set appropriate distance.\n"
277 "1 (Default): Enable\n");
278
Himanshu Madhanie7240af2017-10-13 09:34:03 -0700279int ql2xenablemsix = 1;
280module_param(ql2xenablemsix, int, 0444);
281MODULE_PARM_DESC(ql2xenablemsix,
282 "Set to enable MSI or MSI-X interrupt mechanism.\n"
283 " Default is 1, enable MSI-X interrupt mechanism.\n"
284 " 0 -- enable traditional pin-based mechanism.\n"
285 " 1 -- enable MSI-X interrupt mechanism.\n"
286 " 2 -- enable MSI interrupt mechanism.\n");
287
Quinn Tran9ecf0b02017-12-28 12:33:19 -0800288int qla2xuseresexchforels;
289module_param(qla2xuseresexchforels, int, 0444);
290MODULE_PARM_DESC(qla2xuseresexchforels,
291 "Reserve 1/2 of emergency exchanges for ELS.\n"
292 " 0 (default): disabled");
293
Bart Van Asscheb3ede8e2019-04-04 12:44:42 -0700294static int ql2xprotmask;
Martin K. Petersen7855d2b2018-12-21 09:33:44 -0800295module_param(ql2xprotmask, int, 0644);
296MODULE_PARM_DESC(ql2xprotmask,
297 "Override DIF/DIX protection capabilities mask\n"
298 "Default is 0 which sets protection mask based on "
299 "capabilities reported by HBA firmware.\n");
300
Bart Van Asscheb3ede8e2019-04-04 12:44:42 -0700301static int ql2xprotguard;
Martin K. Petersen7855d2b2018-12-21 09:33:44 -0800302module_param(ql2xprotguard, int, 0644);
303MODULE_PARM_DESC(ql2xprotguard, "Override choice of DIX checksum\n"
304 " 0 -- Let HBA firmware decide\n"
305 " 1 -- Force T10 CRC\n"
306 " 2 -- Force IP checksum\n");
307
Giridhar Malavali50b81272018-12-21 09:33:45 -0800308int ql2xdifbundlinginternalbuffers;
309module_param(ql2xdifbundlinginternalbuffers, int, 0644);
310MODULE_PARM_DESC(ql2xdifbundlinginternalbuffers,
311 "Force using internal buffers for DIF information\n"
312 "0 (Default). Based on check.\n"
313 "1 Force using internal buffers\n");
314
Joe Carnucciod83a80e2020-02-12 13:44:18 -0800315int ql2xsmartsan;
316module_param(ql2xsmartsan, int, 0444);
317module_param_named(smartsan, ql2xsmartsan, int, 0444);
318MODULE_PARM_DESC(ql2xsmartsan,
319 "Send SmartSAN Management Attributes for FDMI Registration."
320 " Default is 0 - No SmartSAN registration,"
321 " 1 - Register SmartSAN Management Attributes.");
322
Joe Carnucciobd7de0b2020-02-12 13:44:19 -0800323int ql2xrdpenable;
324module_param(ql2xrdpenable, int, 0444);
325module_param_named(rdpenable, ql2xrdpenable, int, 0444);
326MODULE_PARM_DESC(ql2xrdpenable,
327 "Enables RDP responses. "
328 "0 - no RDP responses (default). "
329 "1 - provide RDP responses.");
Bikash Hazarikaa0465852021-01-11 01:31:31 -0800330int ql2xabts_wait_nvme = 1;
331module_param(ql2xabts_wait_nvme, int, 0444);
332MODULE_PARM_DESC(ql2xabts_wait_nvme,
333 "To wait for ABTS response on I/O timeouts for NVMe. (default: 1)");
334
Joe Carnucciod83a80e2020-02-12 13:44:18 -0800335
Joe Lawrence1a2fbf12014-08-26 17:11:18 -0400336static void qla2x00_clear_drv_active(struct qla_hw_data *);
Saurav Kashyap34912552013-06-25 11:27:18 -0400337static void qla2x00_free_device(scsi_qla_host_t *);
Michael Hernandez56012362016-12-12 14:40:08 -0800338static int qla2xxx_map_queues(struct Scsi_Host *shost);
Duane Grigsbye84067d2017-06-21 13:48:43 -0700339static void qla2x00_destroy_deferred_work(struct qla_hw_data *);
Andrew Vasquezce7e4af2005-08-26 19:09:30 -0700340
Quinn Tran45235022018-07-18 14:29:53 -0700341
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342static struct scsi_transport_template *qla2xxx_transport_template = NULL;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -0700343struct scsi_transport_template *qla2xxx_transport_vport_template = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345/* TODO Convert to inlines
346 *
347 * Timer routines
348 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
Seokmann Ju2c3dfe32007-07-05 13:16:51 -0700350__inline__ void
Kees Cook8e5f4ba2017-09-03 13:23:32 -0700351qla2x00_start_timer(scsi_qla_host_t *vha, unsigned long interval)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352{
Kees Cook8e5f4ba2017-09-03 13:23:32 -0700353 timer_setup(&vha->timer, qla2x00_timer, 0);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800354 vha->timer.expires = jiffies + interval * HZ;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800355 add_timer(&vha->timer);
356 vha->timer_active = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357}
358
359static inline void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800360qla2x00_restart_timer(scsi_qla_host_t *vha, unsigned long interval)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361{
Giridhar Malavalia9083012010-04-12 17:59:55 -0700362 /* Currently used for 82XX only. */
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700363 if (vha->device_flags & DFLG_DEV_FAILED) {
364 ql_dbg(ql_dbg_timer, vha, 0x600d,
365 "Device in a failed state, returning.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -0700366 return;
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700367 }
Giridhar Malavalia9083012010-04-12 17:59:55 -0700368
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800369 mod_timer(&vha->timer, jiffies + interval * HZ);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370}
371
Adrian Bunka824ebb2008-01-17 09:02:15 -0800372static __inline__ void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800373qla2x00_stop_timer(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800375 del_timer_sync(&vha->timer);
376 vha->timer_active = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377}
378
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379static int qla2x00_do_dpc(void *data);
380
381static void qla2x00_rst_aen(scsi_qla_host_t *);
382
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800383static int qla2x00_mem_alloc(struct qla_hw_data *, uint16_t, uint16_t,
384 struct req_que **, struct rsp_que **);
Madhuranath Iyengare30d1752010-10-15 11:27:46 -0700385static void qla2x00_free_fw_dump(struct qla_hw_data *);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800386static void qla2x00_mem_free(struct qla_hw_data *);
Michael Hernandezd7459522016-12-12 14:40:07 -0800387int qla2xxx_mqueuecommand(struct Scsi_Host *host, struct scsi_cmnd *cmd,
388 struct qla_qpair *qpair);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390/* -------------------------------------------------------------------------- */
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700391static void qla_init_base_qpair(struct scsi_qla_host *vha, struct req_que *req,
392 struct rsp_que *rsp)
393{
394 struct qla_hw_data *ha = vha->hw;
Bart Van Asschebd432bb2019-04-11 14:53:17 -0700395
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700396 rsp->qpair = ha->base_qpair;
397 rsp->req = req;
Quinn Tran06910942018-09-04 14:19:12 -0700398 ha->base_qpair->hw = ha;
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700399 ha->base_qpair->req = req;
400 ha->base_qpair->rsp = rsp;
401 ha->base_qpair->vha = vha;
402 ha->base_qpair->qp_lock_ptr = &ha->hardware_lock;
403 ha->base_qpair->use_shadow_reg = IS_SHADOW_REG_CAPABLE(ha) ? 1 : 0;
404 ha->base_qpair->msix = &ha->msix_entries[QLA_MSIX_RSP_Q];
Quinn Tran6a629462018-09-04 14:19:15 -0700405 ha->base_qpair->srb_mempool = ha->srb_mempool;
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700406 INIT_LIST_HEAD(&ha->base_qpair->hints_list);
407 ha->base_qpair->enable_class_2 = ql2xenableclass2;
408 /* init qpair to this cpu. Will adjust at run time. */
Bart Van Assche86531882017-11-06 11:59:05 -0800409 qla_cpu_update(rsp->qpair, raw_smp_processor_id());
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700410 ha->base_qpair->pdev = ha->pdev;
411
Joe Carnuccioecc89f22019-03-12 11:08:13 -0700412 if (IS_QLA27XX(ha) || IS_QLA83XX(ha) || IS_QLA28XX(ha))
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700413 ha->base_qpair->reqq_start_iocbs = qla_83xx_start_iocbs;
414}
415
Chad Dupuis9a347ff2012-05-15 14:34:14 -0400416static int qla2x00_alloc_queues(struct qla_hw_data *ha, struct req_que *req,
417 struct rsp_que *rsp)
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800418{
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700419 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
Bart Van Asschebd432bb2019-04-11 14:53:17 -0700420
Kees Cook6396bb22018-06-12 14:03:40 -0700421 ha->req_q_map = kcalloc(ha->max_req_queues, sizeof(struct req_que *),
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800422 GFP_KERNEL);
423 if (!ha->req_q_map) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700424 ql_log(ql_log_fatal, vha, 0x003b,
425 "Unable to allocate memory for request queue ptrs.\n");
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800426 goto fail_req_map;
427 }
428
Kees Cook6396bb22018-06-12 14:03:40 -0700429 ha->rsp_q_map = kcalloc(ha->max_rsp_queues, sizeof(struct rsp_que *),
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800430 GFP_KERNEL);
431 if (!ha->rsp_q_map) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700432 ql_log(ql_log_fatal, vha, 0x003c,
433 "Unable to allocate memory for response queue ptrs.\n");
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800434 goto fail_rsp_map;
435 }
Michael Hernandezd7459522016-12-12 14:40:07 -0800436
Quinn Trane326d222017-06-13 20:47:18 -0700437 ha->base_qpair = kzalloc(sizeof(struct qla_qpair), GFP_KERNEL);
438 if (ha->base_qpair == NULL) {
439 ql_log(ql_log_warn, vha, 0x00e0,
440 "Failed to allocate base queue pair memory.\n");
441 goto fail_base_qpair;
442 }
443
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700444 qla_init_base_qpair(vha, req, rsp);
Quinn Trane326d222017-06-13 20:47:18 -0700445
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -0700446 if ((ql2xmqsupport || ql2xnvmeenable) && ha->max_qpairs) {
Michael Hernandezd7459522016-12-12 14:40:07 -0800447 ha->queue_pair_map = kcalloc(ha->max_qpairs, sizeof(struct qla_qpair *),
448 GFP_KERNEL);
449 if (!ha->queue_pair_map) {
450 ql_log(ql_log_fatal, vha, 0x0180,
451 "Unable to allocate memory for queue pair ptrs.\n");
452 goto fail_qpair_map;
453 }
Michael Hernandezd7459522016-12-12 14:40:07 -0800454 }
455
Chad Dupuis9a347ff2012-05-15 14:34:14 -0400456 /*
457 * Make sure we record at least the request and response queue zero in
458 * case we need to free them if part of the probe fails.
459 */
460 ha->rsp_q_map[0] = rsp;
461 ha->req_q_map[0] = req;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800462 set_bit(0, ha->rsp_qid_map);
463 set_bit(0, ha->req_qid_map);
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -0500464 return 0;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800465
Michael Hernandezd7459522016-12-12 14:40:07 -0800466fail_qpair_map:
Quinn Tran82de8022017-06-13 20:47:17 -0700467 kfree(ha->base_qpair);
468 ha->base_qpair = NULL;
469fail_base_qpair:
Michael Hernandezd7459522016-12-12 14:40:07 -0800470 kfree(ha->rsp_q_map);
471 ha->rsp_q_map = NULL;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800472fail_rsp_map:
473 kfree(ha->req_q_map);
474 ha->req_q_map = NULL;
475fail_req_map:
476 return -ENOMEM;
477}
478
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700479static void qla2x00_free_req_que(struct qla_hw_data *ha, struct req_que *req)
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800480{
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400481 if (IS_QLAFX00(ha)) {
482 if (req && req->ring_fx00)
483 dma_free_coherent(&ha->pdev->dev,
484 (req->length_fx00 + 1) * sizeof(request_t),
485 req->ring_fx00, req->dma_fx00);
486 } else if (req && req->ring)
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800487 dma_free_coherent(&ha->pdev->dev,
488 (req->length + 1) * sizeof(request_t),
489 req->ring, req->dma);
490
Bill Kuzeja6d634062018-03-23 10:37:25 -0400491 if (req)
Chad Dupuis8d93f552013-01-30 03:34:37 -0500492 kfree(req->outstanding_cmds);
Bill Kuzeja6d634062018-03-23 10:37:25 -0400493
494 kfree(req);
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800495}
496
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700497static void qla2x00_free_rsp_que(struct qla_hw_data *ha, struct rsp_que *rsp)
498{
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400499 if (IS_QLAFX00(ha)) {
Meelis Roos3f6c9be2018-03-08 15:44:37 +0200500 if (rsp && rsp->ring_fx00)
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400501 dma_free_coherent(&ha->pdev->dev,
502 (rsp->length_fx00 + 1) * sizeof(request_t),
503 rsp->ring_fx00, rsp->dma_fx00);
504 } else if (rsp && rsp->ring) {
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700505 dma_free_coherent(&ha->pdev->dev,
506 (rsp->length + 1) * sizeof(response_t),
507 rsp->ring, rsp->dma);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400508 }
Bill Kuzeja6d634062018-03-23 10:37:25 -0400509 kfree(rsp);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700510}
511
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800512static void qla2x00_free_queues(struct qla_hw_data *ha)
513{
514 struct req_que *req;
515 struct rsp_que *rsp;
516 int cnt;
Quinn Tran093df732016-12-12 14:40:09 -0800517 unsigned long flags;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800518
Quinn Tran82de8022017-06-13 20:47:17 -0700519 if (ha->queue_pair_map) {
520 kfree(ha->queue_pair_map);
521 ha->queue_pair_map = NULL;
522 }
523 if (ha->base_qpair) {
524 kfree(ha->base_qpair);
525 ha->base_qpair = NULL;
526 }
527
Quinn Tran093df732016-12-12 14:40:09 -0800528 spin_lock_irqsave(&ha->hardware_lock, flags);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700529 for (cnt = 0; cnt < ha->max_req_queues; cnt++) {
Quinn Trancb432852016-02-04 11:45:16 -0500530 if (!test_bit(cnt, ha->req_qid_map))
531 continue;
532
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800533 req = ha->req_q_map[cnt];
Quinn Tran093df732016-12-12 14:40:09 -0800534 clear_bit(cnt, ha->req_qid_map);
535 ha->req_q_map[cnt] = NULL;
536
537 spin_unlock_irqrestore(&ha->hardware_lock, flags);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700538 qla2x00_free_req_que(ha, req);
Quinn Tran093df732016-12-12 14:40:09 -0800539 spin_lock_irqsave(&ha->hardware_lock, flags);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700540 }
Quinn Tran093df732016-12-12 14:40:09 -0800541 spin_unlock_irqrestore(&ha->hardware_lock, flags);
542
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700543 kfree(ha->req_q_map);
544 ha->req_q_map = NULL;
545
Quinn Tran093df732016-12-12 14:40:09 -0800546
547 spin_lock_irqsave(&ha->hardware_lock, flags);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700548 for (cnt = 0; cnt < ha->max_rsp_queues; cnt++) {
Quinn Trancb432852016-02-04 11:45:16 -0500549 if (!test_bit(cnt, ha->rsp_qid_map))
550 continue;
551
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700552 rsp = ha->rsp_q_map[cnt];
Dave Jonesc3c4239462016-12-27 13:13:21 -0500553 clear_bit(cnt, ha->rsp_qid_map);
Quinn Tran093df732016-12-12 14:40:09 -0800554 ha->rsp_q_map[cnt] = NULL;
555 spin_unlock_irqrestore(&ha->hardware_lock, flags);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700556 qla2x00_free_rsp_que(ha, rsp);
Quinn Tran093df732016-12-12 14:40:09 -0800557 spin_lock_irqsave(&ha->hardware_lock, flags);
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800558 }
Quinn Tran093df732016-12-12 14:40:09 -0800559 spin_unlock_irqrestore(&ha->hardware_lock, flags);
560
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800561 kfree(ha->rsp_q_map);
562 ha->rsp_q_map = NULL;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800563}
564
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565static char *
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700566qla2x00_pci_info_str(struct scsi_qla_host *vha, char *str, size_t str_len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800568 struct qla_hw_data *ha = vha->hw;
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700569 static const char *const pci_bus_modes[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 "33", "66", "100", "133",
571 };
572 uint16_t pci_bus;
573
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 pci_bus = (ha->pci_attr & (BIT_9 | BIT_10)) >> 9;
575 if (pci_bus) {
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700576 snprintf(str, str_len, "PCI-X (%s MHz)",
577 pci_bus_modes[pci_bus]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 } else {
579 pci_bus = (ha->pci_attr & BIT_8) >> 8;
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700580 snprintf(str, str_len, "PCI (%s MHz)", pci_bus_modes[pci_bus]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700583 return str;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584}
585
Andrew Vasquezfca29702005-07-06 10:31:47 -0700586static char *
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700587qla24xx_pci_info_str(struct scsi_qla_host *vha, char *str, size_t str_len)
Andrew Vasquezfca29702005-07-06 10:31:47 -0700588{
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700589 static const char *const pci_bus_modes[] = {
590 "33", "66", "100", "133",
591 };
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800592 struct qla_hw_data *ha = vha->hw;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700593 uint32_t pci_bus;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700594
Bjorn Helgaas62a276f2013-09-06 11:26:24 -0600595 if (pci_is_pcie(ha->pdev)) {
Bjorn Helgaas62a276f2013-09-06 11:26:24 -0600596 uint32_t lstat, lspeed, lwidth;
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700597 const char *speed_str;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700598
Bjorn Helgaas62a276f2013-09-06 11:26:24 -0600599 pcie_capability_read_dword(ha->pdev, PCI_EXP_LNKCAP, &lstat);
600 lspeed = lstat & PCI_EXP_LNKCAP_SLS;
601 lwidth = (lstat & PCI_EXP_LNKCAP_MLW) >> 4;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700602
Saurav Kashyap49300af2012-11-21 02:40:34 -0500603 switch (lspeed) {
604 case 1:
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700605 speed_str = "2.5GT/s";
Saurav Kashyap49300af2012-11-21 02:40:34 -0500606 break;
607 case 2:
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700608 speed_str = "5.0GT/s";
Saurav Kashyap49300af2012-11-21 02:40:34 -0500609 break;
610 case 3:
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700611 speed_str = "8.0GT/s";
Saurav Kashyap49300af2012-11-21 02:40:34 -0500612 break;
Himanshu Madhaniefd39a22020-02-26 14:40:05 -0800613 case 4:
614 speed_str = "16.0GT/s";
615 break;
Saurav Kashyap49300af2012-11-21 02:40:34 -0500616 default:
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700617 speed_str = "<unknown>";
Saurav Kashyap49300af2012-11-21 02:40:34 -0500618 break;
619 }
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700620 snprintf(str, str_len, "PCIe (%s x%d)", speed_str, lwidth);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700621
622 return str;
623 }
624
Andrew Vasquezfca29702005-07-06 10:31:47 -0700625 pci_bus = (ha->pci_attr & CSRX_PCIX_BUS_MODE_MASK) >> 8;
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700626 if (pci_bus == 0 || pci_bus == 8)
627 snprintf(str, str_len, "PCI (%s MHz)",
628 pci_bus_modes[pci_bus >> 3]);
629 else
630 snprintf(str, str_len, "PCI-X Mode %d (%s MHz)",
631 pci_bus & 4 ? 2 : 1,
632 pci_bus_modes[pci_bus & 3]);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700633
634 return str;
635}
636
Adrian Bunke5f82ab2006-11-08 19:55:50 -0800637static char *
Himanshu Madhanidf57cab2014-09-25 05:16:46 -0400638qla2x00_fw_version_str(struct scsi_qla_host *vha, char *str, size_t size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639{
640 char un_str[10];
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800641 struct qla_hw_data *ha = vha->hw;
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700642
Himanshu Madhanidf57cab2014-09-25 05:16:46 -0400643 snprintf(str, size, "%d.%02d.%02d ", ha->fw_major_version,
644 ha->fw_minor_version, ha->fw_subminor_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645
646 if (ha->fw_attributes & BIT_9) {
647 strcat(str, "FLX");
648 return (str);
649 }
650
651 switch (ha->fw_attributes & 0xFF) {
652 case 0x7:
653 strcat(str, "EF");
654 break;
655 case 0x17:
656 strcat(str, "TP");
657 break;
658 case 0x37:
659 strcat(str, "IP");
660 break;
661 case 0x77:
662 strcat(str, "VI");
663 break;
664 default:
665 sprintf(un_str, "(%x)", ha->fw_attributes);
666 strcat(str, un_str);
667 break;
668 }
669 if (ha->fw_attributes & 0x100)
670 strcat(str, "X");
671
672 return (str);
673}
674
Adrian Bunke5f82ab2006-11-08 19:55:50 -0800675static char *
Himanshu Madhanidf57cab2014-09-25 05:16:46 -0400676qla24xx_fw_version_str(struct scsi_qla_host *vha, char *str, size_t size)
Andrew Vasquezfca29702005-07-06 10:31:47 -0700677{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800678 struct qla_hw_data *ha = vha->hw;
Andrew Vasquezf0883ac2005-07-08 17:58:43 -0700679
Himanshu Madhanidf57cab2014-09-25 05:16:46 -0400680 snprintf(str, size, "%d.%02d.%02d (%x)", ha->fw_major_version,
Andrew Vasquez3a03eb72009-01-05 11:18:11 -0800681 ha->fw_minor_version, ha->fw_subminor_version, ha->fw_attributes);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700682 return str;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700683}
684
Bart Van Assche6c18a432019-08-08 20:02:04 -0700685void qla2x00_sp_free_dma(srb_t *sp)
Andrew Vasquezfca29702005-07-06 10:31:47 -0700686{
Joe Carnuccio25ff6af2017-01-19 22:28:04 -0800687 struct qla_hw_data *ha = sp->vha->hw;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800688 struct scsi_cmnd *cmd = GET_CMD_SP(sp);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700689
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800690 if (sp->flags & SRB_DMA_VALID) {
691 scsi_dma_unmap(cmd);
692 sp->flags &= ~SRB_DMA_VALID;
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700693 }
Andrew Vasquezfca29702005-07-06 10:31:47 -0700694
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800695 if (sp->flags & SRB_CRC_PROT_DMA_VALID) {
696 dma_unmap_sg(&ha->pdev->dev, scsi_prot_sglist(cmd),
697 scsi_prot_sg_count(cmd), cmd->sc_data_direction);
698 sp->flags &= ~SRB_CRC_PROT_DMA_VALID;
699 }
Andrew Vasquezfca29702005-07-06 10:31:47 -0700700
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800701 if (sp->flags & SRB_CRC_CTX_DSD_VALID) {
702 /* List assured to be having elements */
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700703 qla2x00_clean_dsd_pool(ha, sp->u.scmd.crc_ctx);
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800704 sp->flags &= ~SRB_CRC_CTX_DSD_VALID;
705 }
706
707 if (sp->flags & SRB_CRC_CTX_DMA_VALID) {
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700708 struct crc_context *ctx0 = sp->u.scmd.crc_ctx;
Joe Carnucciod5ff0ee2017-05-24 18:06:24 -0700709
710 dma_pool_free(ha->dl_dma_pool, ctx0, ctx0->crc_ctx_dma);
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800711 sp->flags &= ~SRB_CRC_CTX_DMA_VALID;
712 }
713
714 if (sp->flags & SRB_FCP_CMND_DMA_VALID) {
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700715 struct ct6_dsd *ctx1 = sp->u.scmd.ct6_ctx;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800716
717 dma_pool_free(ha->fcp_cmnd_dma_pool, ctx1->fcp_cmnd,
Joe Carnucciod5ff0ee2017-05-24 18:06:24 -0700718 ctx1->fcp_cmnd_dma);
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800719 list_splice(&ctx1->dsd_list, &ha->gbl_dsd_list);
720 ha->gbl_dsd_inuse -= ctx1->dsd_use_cnt;
721 ha->gbl_dsd_avail += ctx1->dsd_use_cnt;
722 mempool_free(ctx1, ha->ctx_mempool);
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800723 }
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800724}
725
Bart Van Assche6c18a432019-08-08 20:02:04 -0700726void qla2x00_sp_compl(srb_t *sp, int res)
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800727{
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800728 struct scsi_cmnd *cmd = GET_CMD_SP(sp);
Bart Van Assche219d27d2019-04-17 14:44:35 -0700729 struct completion *comp = sp->comp;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800730
Joe Carnucciof3caa992017-08-23 15:05:09 -0700731 sp->free(sp);
Giridhar Malavali740e2932019-04-02 14:24:20 -0700732 cmd->result = res;
Giridhar Malavali711a08d2019-04-02 14:24:33 -0700733 CMD_SP(cmd) = NULL;
Bart Van Assche79e30b882021-10-07 13:29:00 -0700734 scsi_done(cmd);
Bart Van Assche219d27d2019-04-17 14:44:35 -0700735 if (comp)
736 complete(comp);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700737}
738
Bart Van Assche6c18a432019-08-08 20:02:04 -0700739void qla2xxx_qpair_sp_free_dma(srb_t *sp)
Michael Hernandezd7459522016-12-12 14:40:07 -0800740{
Michael Hernandezd7459522016-12-12 14:40:07 -0800741 struct scsi_cmnd *cmd = GET_CMD_SP(sp);
742 struct qla_hw_data *ha = sp->fcport->vha->hw;
Michael Hernandezd7459522016-12-12 14:40:07 -0800743
744 if (sp->flags & SRB_DMA_VALID) {
745 scsi_dma_unmap(cmd);
746 sp->flags &= ~SRB_DMA_VALID;
747 }
748
749 if (sp->flags & SRB_CRC_PROT_DMA_VALID) {
750 dma_unmap_sg(&ha->pdev->dev, scsi_prot_sglist(cmd),
751 scsi_prot_sg_count(cmd), cmd->sc_data_direction);
752 sp->flags &= ~SRB_CRC_PROT_DMA_VALID;
753 }
754
755 if (sp->flags & SRB_CRC_CTX_DSD_VALID) {
756 /* List assured to be having elements */
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700757 qla2x00_clean_dsd_pool(ha, sp->u.scmd.crc_ctx);
Michael Hernandezd7459522016-12-12 14:40:07 -0800758 sp->flags &= ~SRB_CRC_CTX_DSD_VALID;
759 }
760
Giridhar Malavali50b81272018-12-21 09:33:45 -0800761 if (sp->flags & SRB_DIF_BUNDL_DMA_VALID) {
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700762 struct crc_context *difctx = sp->u.scmd.crc_ctx;
Giridhar Malavali50b81272018-12-21 09:33:45 -0800763 struct dsd_dma *dif_dsd, *nxt_dsd;
764
765 list_for_each_entry_safe(dif_dsd, nxt_dsd,
766 &difctx->ldif_dma_hndl_list, list) {
767 list_del(&dif_dsd->list);
768 dma_pool_free(ha->dif_bundl_pool, dif_dsd->dsd_addr,
769 dif_dsd->dsd_list_dma);
770 kfree(dif_dsd);
771 difctx->no_dif_bundl--;
772 }
773
774 list_for_each_entry_safe(dif_dsd, nxt_dsd,
775 &difctx->ldif_dsd_list, list) {
776 list_del(&dif_dsd->list);
777 dma_pool_free(ha->dl_dma_pool, dif_dsd->dsd_addr,
778 dif_dsd->dsd_list_dma);
779 kfree(dif_dsd);
780 difctx->no_ldif_dsd--;
781 }
782
783 if (difctx->no_ldif_dsd) {
784 ql_dbg(ql_dbg_tgt+ql_dbg_verbose, sp->vha, 0xe022,
785 "%s: difctx->no_ldif_dsd=%x\n",
786 __func__, difctx->no_ldif_dsd);
787 }
788
789 if (difctx->no_dif_bundl) {
790 ql_dbg(ql_dbg_tgt+ql_dbg_verbose, sp->vha, 0xe022,
791 "%s: difctx->no_dif_bundl=%x\n",
792 __func__, difctx->no_dif_bundl);
793 }
794 sp->flags &= ~SRB_DIF_BUNDL_DMA_VALID;
795 }
Bart Van Assched8f945b2019-04-17 14:44:25 -0700796
797 if (sp->flags & SRB_FCP_CMND_DMA_VALID) {
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700798 struct ct6_dsd *ctx1 = sp->u.scmd.ct6_ctx;
Bart Van Assched8f945b2019-04-17 14:44:25 -0700799
800 dma_pool_free(ha->fcp_cmnd_dma_pool, ctx1->fcp_cmnd,
801 ctx1->fcp_cmnd_dma);
802 list_splice(&ctx1->dsd_list, &ha->gbl_dsd_list);
803 ha->gbl_dsd_inuse -= ctx1->dsd_use_cnt;
804 ha->gbl_dsd_avail += ctx1->dsd_use_cnt;
805 mempool_free(ctx1, ha->ctx_mempool);
806 sp->flags &= ~SRB_FCP_CMND_DMA_VALID;
807 }
808
809 if (sp->flags & SRB_CRC_CTX_DMA_VALID) {
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700810 struct crc_context *ctx0 = sp->u.scmd.crc_ctx;
Bart Van Assched8f945b2019-04-17 14:44:25 -0700811
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700812 dma_pool_free(ha->dl_dma_pool, ctx0, ctx0->crc_ctx_dma);
Bart Van Assched8f945b2019-04-17 14:44:25 -0700813 sp->flags &= ~SRB_CRC_CTX_DMA_VALID;
814 }
Michael Hernandezd7459522016-12-12 14:40:07 -0800815}
816
Bart Van Assche6c18a432019-08-08 20:02:04 -0700817void qla2xxx_qpair_sp_compl(srb_t *sp, int res)
Michael Hernandezd7459522016-12-12 14:40:07 -0800818{
Michael Hernandezd7459522016-12-12 14:40:07 -0800819 struct scsi_cmnd *cmd = GET_CMD_SP(sp);
Bart Van Assche219d27d2019-04-17 14:44:35 -0700820 struct completion *comp = sp->comp;
Michael Hernandezd7459522016-12-12 14:40:07 -0800821
Joe Carnucciof3caa992017-08-23 15:05:09 -0700822 sp->free(sp);
Giridhar Malavali711a08d2019-04-02 14:24:33 -0700823 cmd->result = res;
824 CMD_SP(cmd) = NULL;
Bart Van Assche79e30b882021-10-07 13:29:00 -0700825 scsi_done(cmd);
Bart Van Assche219d27d2019-04-17 14:44:35 -0700826 if (comp)
827 complete(comp);
Michael Hernandezd7459522016-12-12 14:40:07 -0800828}
829
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830static int
Madhuranath Iyengarf5e3e402011-02-23 15:27:06 -0800831qla2xxx_queuecommand(struct Scsi_Host *host, struct scsi_cmnd *cmd)
Andrew Vasquezfca29702005-07-06 10:31:47 -0700832{
Madhuranath Iyengar134ae072011-05-10 11:30:08 -0700833 scsi_qla_host_t *vha = shost_priv(host);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700834 fc_port_t *fcport = (struct fc_port *) cmd->device->hostdata;
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -0400835 struct fc_rport *rport = starget_to_rport(scsi_target(cmd->device));
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800836 struct qla_hw_data *ha = vha->hw;
837 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700838 srb_t *sp;
839 int rval;
840
Bart Van Assche2dbb02f2019-04-17 14:44:19 -0700841 if (unlikely(test_bit(UNLOADING, &base_vha->dpc_flags)) ||
842 WARN_ON_ONCE(!rport)) {
Mauricio Faria de Oliveira04dfaa52016-11-07 17:53:30 -0200843 cmd->result = DID_NO_CONNECT << 16;
844 goto qc24_fail_command;
845 }
846
Michael Hernandez56012362016-12-12 14:40:08 -0800847 if (ha->mqenable) {
Bart Van Assche6d58ef02019-08-08 20:01:31 -0700848 uint32_t tag;
849 uint16_t hwq;
850 struct qla_qpair *qpair = NULL;
851
Bart Van Asschec7d6b2c2021-08-09 16:03:41 -0700852 tag = blk_mq_unique_tag(scsi_cmd_to_rq(cmd));
Jens Axboef664a3c2018-11-01 16:36:27 -0600853 hwq = blk_mq_unique_tag_to_hwq(tag);
854 qpair = ha->queue_pair_map[hwq];
Michael Hernandez56012362016-12-12 14:40:08 -0800855
856 if (qpair)
857 return qla2xxx_mqueuecommand(host, cmd, qpair);
Michael Hernandezd7459522016-12-12 14:40:07 -0800858 }
859
Andrew Vasquez85880802009-12-15 21:29:46 -0800860 if (ha->flags.eeh_busy) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700861 if (ha->flags.pci_channel_io_perm_failure) {
Saurav Kashyap5f28d2d2012-05-15 14:34:15 -0400862 ql_dbg(ql_dbg_aer, vha, 0x9010,
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700863 "PCI Channel IO permanent failure, exiting "
864 "cmd=%p.\n", cmd);
Seokmann Jub9b12f72009-03-24 09:08:18 -0700865 cmd->result = DID_NO_CONNECT << 16;
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700866 } else {
Saurav Kashyap5f28d2d2012-05-15 14:34:15 -0400867 ql_dbg(ql_dbg_aer, vha, 0x9011,
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700868 "EEH_Busy, Requeuing the cmd=%p.\n", cmd);
Andrew Vasquez85880802009-12-15 21:29:46 -0800869 cmd->result = DID_REQUEUE << 16;
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700870 }
Seokmann Ju14e660e2007-09-20 14:07:36 -0700871 goto qc24_fail_command;
872 }
873
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -0400874 rval = fc_remote_port_chkready(rport);
875 if (rval) {
876 cmd->result = rval;
Saurav Kashyap5f28d2d2012-05-15 14:34:15 -0400877 ql_dbg(ql_dbg_io + ql_dbg_verbose, vha, 0x3003,
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700878 "fc_remote_port_chkready failed for cmd=%p, rval=0x%x.\n",
879 cmd, rval);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700880 goto qc24_fail_command;
881 }
882
Arun Easibad75002010-05-04 15:01:30 -0700883 if (!vha->flags.difdix_supported &&
884 scsi_get_prot_op(cmd) != SCSI_PROT_NORMAL) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700885 ql_dbg(ql_dbg_io, vha, 0x3004,
886 "DIF Cap not reg, fail DIF capable cmd's:%p.\n",
887 cmd);
Arun Easibad75002010-05-04 15:01:30 -0700888 cmd->result = DID_NO_CONNECT << 16;
889 goto qc24_fail_command;
890 }
Chad Dupuisaa651be2012-02-09 11:14:04 -0800891
Saurav Kashyap707531b2020-12-02 05:23:10 -0800892 if (!fcport || fcport->deleted) {
893 cmd->result = DID_IMM_RETRY << 16;
Chad Dupuisaa651be2012-02-09 11:14:04 -0800894 goto qc24_fail_command;
895 }
896
Arun Easi78c3e5e2020-03-13 01:50:01 -0700897 if (atomic_read(&fcport->state) != FCS_ONLINE || fcport->deleted) {
Andrew Vasquezfca29702005-07-06 10:31:47 -0700898 if (atomic_read(&fcport->state) == FCS_DEVICE_DEAD ||
Giridhar Malavali38170fa2010-10-15 11:27:49 -0700899 atomic_read(&base_vha->loop_state) == LOOP_DEAD) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700900 ql_dbg(ql_dbg_io, vha, 0x3005,
901 "Returning DNC, fcport_state=%d loop_state=%d.\n",
902 atomic_read(&fcport->state),
903 atomic_read(&base_vha->loop_state));
Andrew Vasquezfca29702005-07-06 10:31:47 -0700904 cmd->result = DID_NO_CONNECT << 16;
905 goto qc24_fail_command;
906 }
Mike Christie7b594132008-08-17 15:24:40 -0500907 goto qc24_target_busy;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700908 }
909
Chad Dupuise05fe292014-09-25 05:16:59 -0400910 /*
911 * Return target busy if we've received a non-zero retry_delay_timer
912 * in a FCP_RSP.
913 */
Bruno Prémont975f7d42014-12-19 10:29:16 +0100914 if (fcport->retry_delay_timestamp == 0) {
915 /* retry delay not set */
916 } else if (time_after(jiffies, fcport->retry_delay_timestamp))
Chad Dupuise05fe292014-09-25 05:16:59 -0400917 fcport->retry_delay_timestamp = 0;
918 else
919 goto qc24_target_busy;
920
Bart Van Assche85cffef2019-08-08 20:02:06 -0700921 sp = scsi_cmd_priv(cmd);
922 qla2xxx_init_sp(sp, vha, vha->hw->base_qpair, fcport);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700923
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800924 sp->u.scmd.cmd = cmd;
925 sp->type = SRB_SCSI_CMD;
Quinn Tranf45bca82019-11-05 07:06:54 -0800926
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800927 CMD_SP(cmd) = (void *)sp;
928 sp->free = qla2x00_sp_free_dma;
929 sp->done = qla2x00_sp_compl;
930
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800931 rval = ha->isp_ops->start_scsi(sp);
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700932 if (rval != QLA_SUCCESS) {
Chad Dupuis53016ed2012-11-21 02:40:32 -0500933 ql_dbg(ql_dbg_io + ql_dbg_verbose, vha, 0x3013,
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700934 "Start scsi failed rval=%d for cmd=%p.\n", rval, cmd);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700935 goto qc24_host_busy_free_sp;
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700936 }
Andrew Vasquezfca29702005-07-06 10:31:47 -0700937
Andrew Vasquezfca29702005-07-06 10:31:47 -0700938 return 0;
939
940qc24_host_busy_free_sp:
Joe Carnucciof3caa992017-08-23 15:05:09 -0700941 sp->free(sp);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700942
Mike Christie7b594132008-08-17 15:24:40 -0500943qc24_target_busy:
944 return SCSI_MLQUEUE_TARGET_BUSY;
945
Andrew Vasquezfca29702005-07-06 10:31:47 -0700946qc24_fail_command:
Bart Van Assche79e30b882021-10-07 13:29:00 -0700947 scsi_done(cmd);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700948
949 return 0;
950}
951
Michael Hernandezd7459522016-12-12 14:40:07 -0800952/* For MQ supported I/O */
953int
954qla2xxx_mqueuecommand(struct Scsi_Host *host, struct scsi_cmnd *cmd,
955 struct qla_qpair *qpair)
956{
957 scsi_qla_host_t *vha = shost_priv(host);
958 fc_port_t *fcport = (struct fc_port *) cmd->device->hostdata;
959 struct fc_rport *rport = starget_to_rport(scsi_target(cmd->device));
960 struct qla_hw_data *ha = vha->hw;
961 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
962 srb_t *sp;
963 int rval;
964
Hannes Reinecke6098c302021-01-13 10:04:58 +0100965 rval = rport ? fc_remote_port_chkready(rport) : (DID_NO_CONNECT << 16);
Michael Hernandezd7459522016-12-12 14:40:07 -0800966 if (rval) {
967 cmd->result = rval;
968 ql_dbg(ql_dbg_io + ql_dbg_verbose, vha, 0x3076,
969 "fc_remote_port_chkready failed for cmd=%p, rval=0x%x.\n",
970 cmd, rval);
971 goto qc24_fail_command;
972 }
973
Quinn Tranf7a0ed472021-03-29 01:52:25 -0700974 if (!qpair->online) {
975 ql_dbg(ql_dbg_io, vha, 0x3077,
976 "qpair not online. eeh_busy=%d.\n", ha->flags.eeh_busy);
977 cmd->result = DID_NO_CONNECT << 16;
978 goto qc24_fail_command;
979 }
980
Saurav Kashyap707531b2020-12-02 05:23:10 -0800981 if (!fcport || fcport->deleted) {
982 cmd->result = DID_IMM_RETRY << 16;
Michael Hernandezd7459522016-12-12 14:40:07 -0800983 goto qc24_fail_command;
984 }
985
Arun Easi78c3e5e2020-03-13 01:50:01 -0700986 if (atomic_read(&fcport->state) != FCS_ONLINE || fcport->deleted) {
Michael Hernandezd7459522016-12-12 14:40:07 -0800987 if (atomic_read(&fcport->state) == FCS_DEVICE_DEAD ||
988 atomic_read(&base_vha->loop_state) == LOOP_DEAD) {
989 ql_dbg(ql_dbg_io, vha, 0x3077,
990 "Returning DNC, fcport_state=%d loop_state=%d.\n",
991 atomic_read(&fcport->state),
992 atomic_read(&base_vha->loop_state));
993 cmd->result = DID_NO_CONNECT << 16;
994 goto qc24_fail_command;
995 }
996 goto qc24_target_busy;
997 }
998
999 /*
1000 * Return target busy if we've received a non-zero retry_delay_timer
1001 * in a FCP_RSP.
1002 */
1003 if (fcport->retry_delay_timestamp == 0) {
1004 /* retry delay not set */
1005 } else if (time_after(jiffies, fcport->retry_delay_timestamp))
1006 fcport->retry_delay_timestamp = 0;
1007 else
1008 goto qc24_target_busy;
1009
Bart Van Assche85cffef2019-08-08 20:02:06 -07001010 sp = scsi_cmd_priv(cmd);
1011 qla2xxx_init_sp(sp, vha, qpair, fcport);
Michael Hernandezd7459522016-12-12 14:40:07 -08001012
1013 sp->u.scmd.cmd = cmd;
1014 sp->type = SRB_SCSI_CMD;
Michael Hernandezd7459522016-12-12 14:40:07 -08001015 CMD_SP(cmd) = (void *)sp;
1016 sp->free = qla2xxx_qpair_sp_free_dma;
1017 sp->done = qla2xxx_qpair_sp_compl;
Michael Hernandezd7459522016-12-12 14:40:07 -08001018
1019 rval = ha->isp_ops->start_scsi_mq(sp);
1020 if (rval != QLA_SUCCESS) {
1021 ql_dbg(ql_dbg_io + ql_dbg_verbose, vha, 0x3078,
1022 "Start scsi failed rval=%d for cmd=%p.\n", rval, cmd);
Michael Hernandezd7459522016-12-12 14:40:07 -08001023 goto qc24_host_busy_free_sp;
1024 }
1025
1026 return 0;
1027
1028qc24_host_busy_free_sp:
Joe Carnucciof3caa992017-08-23 15:05:09 -07001029 sp->free(sp);
Michael Hernandezd7459522016-12-12 14:40:07 -08001030
Michael Hernandezd7459522016-12-12 14:40:07 -08001031qc24_target_busy:
1032 return SCSI_MLQUEUE_TARGET_BUSY;
1033
1034qc24_fail_command:
Bart Van Assche79e30b882021-10-07 13:29:00 -07001035 scsi_done(cmd);
Michael Hernandezd7459522016-12-12 14:40:07 -08001036
1037 return 0;
1038}
1039
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040/*
1041 * qla2x00_eh_wait_on_command
1042 * Waits for the command to be returned by the Firmware for some
1043 * max time.
1044 *
1045 * Input:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046 * cmd = Scsi Command to wait on.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047 *
1048 * Return:
Bart Van Asschefcef0892019-08-08 20:01:54 -07001049 * Completed in time : QLA_SUCCESS
1050 * Did not complete in time : QLA_FUNCTION_FAILED
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051 */
1052static int
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001053qla2x00_eh_wait_on_command(struct scsi_cmnd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054{
Andrew Vasquezfe74c712005-08-26 19:10:10 -07001055#define ABORT_POLLING_PERIOD 1000
Chad Dupuis478c3b02014-04-11 16:54:35 -04001056#define ABORT_WAIT_ITER ((2 * 1000) / (ABORT_POLLING_PERIOD))
f4f051e2005-04-17 15:02:26 -05001057 unsigned long wait_iter = ABORT_WAIT_ITER;
Andrew Vasquez85880802009-12-15 21:29:46 -08001058 scsi_qla_host_t *vha = shost_priv(cmd->device->host);
1059 struct qla_hw_data *ha = vha->hw;
f4f051e2005-04-17 15:02:26 -05001060 int ret = QLA_SUCCESS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061
Andrew Vasquez85880802009-12-15 21:29:46 -08001062 if (unlikely(pci_channel_offline(ha->pdev)) || ha->flags.eeh_busy) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001063 ql_dbg(ql_dbg_taskm, vha, 0x8005,
1064 "Return:eh_wait.\n");
Andrew Vasquez85880802009-12-15 21:29:46 -08001065 return ret;
1066 }
1067
Lalit Chandivaded9704322009-08-25 11:36:18 -07001068 while (CMD_SP(cmd) && wait_iter--) {
Andrew Vasquezfe74c712005-08-26 19:10:10 -07001069 msleep(ABORT_POLLING_PERIOD);
f4f051e2005-04-17 15:02:26 -05001070 }
1071 if (CMD_SP(cmd))
1072 ret = QLA_FUNCTION_FAILED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073
f4f051e2005-04-17 15:02:26 -05001074 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075}
1076
1077/*
1078 * qla2x00_wait_for_hba_online
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001079 * Wait till the HBA is online after going through
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080 * <= MAX_RETRIES_OF_ISP_ABORT or
1081 * finally HBA is disabled ie marked offline
1082 *
1083 * Input:
1084 * ha - pointer to host adapter structure
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001085 *
1086 * Note:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087 * Does context switching-Release SPIN_LOCK
1088 * (if any) before calling this routine.
1089 *
1090 * Return:
1091 * Success (Adapter is online) : 0
1092 * Failed (Adapter is offline/disabled) : 1
1093 */
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08001094int
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001095qla2x00_wait_for_hba_online(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096{
Andrew Vasquezfca29702005-07-06 10:31:47 -07001097 int return_status;
1098 unsigned long wait_online;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001099 struct qla_hw_data *ha = vha->hw;
1100 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001102 wait_online = jiffies + (MAX_LOOP_TIMEOUT * HZ);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001103 while (((test_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags)) ||
1104 test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags) ||
1105 test_bit(ISP_ABORT_RETRY, &base_vha->dpc_flags) ||
1106 ha->dpc_active) && time_before(jiffies, wait_online)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107
1108 msleep(1000);
1109 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001110 if (base_vha->flags.online)
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001111 return_status = QLA_SUCCESS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112 else
1113 return_status = QLA_FUNCTION_FAILED;
1114
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115 return (return_status);
1116}
1117
Quinn Tran726b8542017-01-19 22:28:00 -08001118static inline int test_fcport_count(scsi_qla_host_t *vha)
1119{
1120 struct qla_hw_data *ha = vha->hw;
1121 unsigned long flags;
1122 int res;
Quinn Tran9efea842021-06-23 22:26:02 -07001123 /* Return 0 = sleep, x=wake */
Quinn Tran726b8542017-01-19 22:28:00 -08001124
1125 spin_lock_irqsave(&ha->tgt.sess_lock, flags);
Quinn Tran83548fe2017-06-02 09:12:01 -07001126 ql_dbg(ql_dbg_init, vha, 0x00ec,
1127 "tgt %p, fcport_count=%d\n",
1128 vha, vha->fcport_count);
Quinn Tran726b8542017-01-19 22:28:00 -08001129 res = (vha->fcport_count == 0);
Quinn Tran9efea842021-06-23 22:26:02 -07001130 if (res) {
1131 struct fc_port *fcport;
1132
1133 list_for_each_entry(fcport, &vha->vp_fcports, list) {
1134 if (fcport->deleted != QLA_SESS_DELETED) {
1135 /* session(s) may not be fully logged in
1136 * (ie fcport_count=0), but session
1137 * deletion thread(s) may be inflight.
1138 */
1139
1140 res = 0;
1141 break;
1142 }
1143 }
1144 }
Quinn Tran726b8542017-01-19 22:28:00 -08001145 spin_unlock_irqrestore(&ha->tgt.sess_lock, flags);
1146
1147 return res;
1148}
1149
1150/*
1151 * qla2x00_wait_for_sess_deletion can only be called from remove_one.
1152 * it has dependency on UNLOADING flag to stop device discovery
1153 */
Quinn Tranefa93f42018-07-18 14:29:52 -07001154void
Quinn Tran726b8542017-01-19 22:28:00 -08001155qla2x00_wait_for_sess_deletion(scsi_qla_host_t *vha)
1156{
Quinn Tranf5187b72019-09-12 11:09:08 -07001157 u8 i;
1158
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08001159 qla2x00_mark_all_devices_lost(vha);
Quinn Tran726b8542017-01-19 22:28:00 -08001160
Martin Wilck8b1062d2019-11-05 14:56:00 +00001161 for (i = 0; i < 10; i++) {
1162 if (wait_event_timeout(vha->fcport_waitQ,
1163 test_fcport_count(vha), HZ) > 0)
1164 break;
1165 }
Quinn Tranf5187b72019-09-12 11:09:08 -07001166
Quinn Tranfd5564b2019-09-12 11:09:07 -07001167 flush_workqueue(vha->hw->wq);
Quinn Tran726b8542017-01-19 22:28:00 -08001168}
1169
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001170/*
Sawan Chandak638a1a02014-04-11 16:54:38 -04001171 * qla2x00_wait_for_hba_ready
1172 * Wait till the HBA is ready before doing driver unload
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001173 *
1174 * Input:
1175 * ha - pointer to host adapter structure
1176 *
1177 * Note:
1178 * Does context switching-Release SPIN_LOCK
1179 * (if any) before calling this routine.
1180 *
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001181 */
Sawan Chandak638a1a02014-04-11 16:54:38 -04001182static void
1183qla2x00_wait_for_hba_ready(scsi_qla_host_t *vha)
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001184{
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001185 struct qla_hw_data *ha = vha->hw;
Sawan Chandak783e0dc2016-07-06 11:14:25 -04001186 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001187
Dan Carpenter1d483902016-08-03 21:42:32 +03001188 while ((qla2x00_reset_active(vha) || ha->dpc_active ||
1189 ha->flags.mbox_busy) ||
1190 test_bit(FX00_RESET_RECOVERY, &vha->dpc_flags) ||
1191 test_bit(FX00_TARGET_SCAN, &vha->dpc_flags)) {
1192 if (test_bit(UNLOADING, &base_vha->dpc_flags))
1193 break;
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001194 msleep(1000);
Sawan Chandak783e0dc2016-07-06 11:14:25 -04001195 }
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001196}
1197
Lalit Chandivade2533cf62009-03-24 09:08:07 -07001198int
1199qla2x00_wait_for_chip_reset(scsi_qla_host_t *vha)
1200{
1201 int return_status;
1202 unsigned long wait_reset;
1203 struct qla_hw_data *ha = vha->hw;
1204 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
1205
1206 wait_reset = jiffies + (MAX_LOOP_TIMEOUT * HZ);
1207 while (((test_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags)) ||
1208 test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags) ||
1209 test_bit(ISP_ABORT_RETRY, &base_vha->dpc_flags) ||
1210 ha->dpc_active) && time_before(jiffies, wait_reset)) {
1211
1212 msleep(1000);
1213
1214 if (!test_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags) &&
1215 ha->flags.chip_reset_done)
1216 break;
1217 }
1218 if (ha->flags.chip_reset_done)
1219 return_status = QLA_SUCCESS;
1220 else
1221 return_status = QLA_FUNCTION_FAILED;
1222
1223 return return_status;
1224}
1225
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226/**************************************************************************
1227* qla2xxx_eh_abort
1228*
1229* Description:
1230* The abort function will abort the specified command.
1231*
1232* Input:
1233* cmd = Linux SCSI command packet to be aborted.
1234*
1235* Returns:
1236* Either SUCCESS or FAILED.
1237*
1238* Note:
Michael Reed2ea00202006-04-27 16:25:30 -07001239* Only return FAILED if command not returned by firmware.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240**************************************************************************/
Adrian Bunke5f82ab2006-11-08 19:55:50 -08001241static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242qla2xxx_eh_abort(struct scsi_cmnd *cmd)
1243{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001244 scsi_qla_host_t *vha = shost_priv(cmd->device->host);
Bart Van Assche8dd95932019-08-08 20:01:23 -07001245 DECLARE_COMPLETION_ONSTACK(comp);
f4f051e2005-04-17 15:02:26 -05001246 srb_t *sp;
Andrew Vasquez4e98d3b2011-02-23 15:27:17 -08001247 int ret;
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001248 unsigned int id;
1249 uint64_t lun;
Bart Van Assche219d27d2019-04-17 14:44:35 -07001250 int rval;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001251 struct qla_hw_data *ha = vha->hw;
Quinn Tranf45bca82019-11-05 07:06:54 -08001252 uint32_t ratov_j;
1253 struct qla_qpair *qpair;
1254 unsigned long flags;
Quinn Tran3d33b302021-09-08 09:46:21 -07001255 int fast_fail_status = SUCCESS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256
Sawan Chandaka4655372016-07-06 11:14:32 -04001257 if (qla2x00_isp_reg_stat(ha)) {
1258 ql_log(ql_log_info, vha, 0x8042,
1259 "PCI/Register disconnect, exiting.\n");
Quinn Tranf7a0ed472021-03-29 01:52:25 -07001260 qla_pci_set_eeh_busy(vha);
Sawan Chandaka4655372016-07-06 11:14:32 -04001261 return FAILED;
1262 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263
Quinn Tran3d33b302021-09-08 09:46:21 -07001264 /* Save any FAST_IO_FAIL value to return later if abort succeeds */
Andrew Vasquez4e98d3b2011-02-23 15:27:17 -08001265 ret = fc_block_scsi_eh(cmd);
1266 if (ret != 0)
Quinn Tran3d33b302021-09-08 09:46:21 -07001267 fast_fail_status = ret;
Andrew Vasquez4e98d3b2011-02-23 15:27:17 -08001268
Bart Van Assche85cffef2019-08-08 20:02:06 -07001269 sp = scsi_cmd_priv(cmd);
Quinn Tranf45bca82019-11-05 07:06:54 -08001270 qpair = sp->qpair;
Quinn Tran585def92018-09-04 14:19:20 -07001271
Saurav Kashyapdbf1f532021-01-11 01:31:28 -08001272 vha->cmd_timeout_cnt++;
1273
Quinn Tranf45bca82019-11-05 07:06:54 -08001274 if ((sp->fcport && sp->fcport->deleted) || !qpair)
Quinn Tran3d33b302021-09-08 09:46:21 -07001275 return fast_fail_status != SUCCESS ? fast_fail_status : FAILED;
Quinn Tran585def92018-09-04 14:19:20 -07001276
Quinn Tranf45bca82019-11-05 07:06:54 -08001277 spin_lock_irqsave(qpair->qp_lock_ptr, flags);
Quinn Tranf45bca82019-11-05 07:06:54 -08001278 sp->comp = &comp;
1279 spin_unlock_irqrestore(qpair->qp_lock_ptr, flags);
1280
Quinn Tran585def92018-09-04 14:19:20 -07001281
Quinn Tran585def92018-09-04 14:19:20 -07001282 id = cmd->device->id;
1283 lun = cmd->device->lun;
1284
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001285 ql_dbg(ql_dbg_taskm, vha, 0x8002,
Chad Dupuisc7bc4ca2015-08-04 13:37:57 -04001286 "Aborting from RISC nexus=%ld:%d:%llu sp=%p cmd=%p handle=%x\n",
1287 vha->host_no, id, lun, sp, cmd, sp->handle);
Mike Christie170babc2010-10-15 11:27:47 -07001288
Quinn Tranf45bca82019-11-05 07:06:54 -08001289 /*
1290 * Abort will release the original Command/sp from FW. Let the
1291 * original command call scsi_done. In return, he will wakeup
1292 * this sleeping thread.
1293 */
Chad Dupuisf934c9d2014-04-11 16:54:31 -04001294 rval = ha->isp_ops->abort_command(sp);
Quinn Tranf45bca82019-11-05 07:06:54 -08001295
Bart Van Assche219d27d2019-04-17 14:44:35 -07001296 ql_dbg(ql_dbg_taskm, vha, 0x8003,
1297 "Abort command mbx cmd=%p, rval=%x.\n", cmd, rval);
Chad Dupuisf934c9d2014-04-11 16:54:31 -04001298
Quinn Tranf45bca82019-11-05 07:06:54 -08001299 /* Wait for the command completion. */
1300 ratov_j = ha->r_a_tov/10 * 4 * 1000;
1301 ratov_j = msecs_to_jiffies(ratov_j);
Bart Van Assche219d27d2019-04-17 14:44:35 -07001302 switch (rval) {
1303 case QLA_SUCCESS:
Bart Van Assche8dd95932019-08-08 20:01:23 -07001304 if (!wait_for_completion_timeout(&comp, ratov_j)) {
1305 ql_dbg(ql_dbg_taskm, vha, 0xffff,
1306 "%s: Abort wait timer (4 * R_A_TOV[%d]) expired\n",
Quinn Tranf45bca82019-11-05 07:06:54 -08001307 __func__, ha->r_a_tov/10);
Bart Van Assche8dd95932019-08-08 20:01:23 -07001308 ret = FAILED;
1309 } else {
Quinn Tran3d33b302021-09-08 09:46:21 -07001310 ret = fast_fail_status;
Bart Van Assche8dd95932019-08-08 20:01:23 -07001311 }
1312 break;
Bart Van Assche219d27d2019-04-17 14:44:35 -07001313 default:
Bart Van Assche219d27d2019-04-17 14:44:35 -07001314 ret = FAILED;
1315 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316 }
Bart Van Assche219d27d2019-04-17 14:44:35 -07001317
Bart Van Assche8dd95932019-08-08 20:01:23 -07001318 sp->comp = NULL;
Quinn Tranf45bca82019-11-05 07:06:54 -08001319
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001320 ql_log(ql_log_info, vha, 0x801c,
Bart Van Assche219d27d2019-04-17 14:44:35 -07001321 "Abort command issued nexus=%ld:%d:%llu -- %x.\n",
1322 vha->host_no, id, lun, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323
f4f051e2005-04-17 15:02:26 -05001324 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325}
1326
Bart Van Asschefcef0892019-08-08 20:01:54 -07001327/*
1328 * Returns: QLA_SUCCESS or QLA_FUNCTION_FAILED.
1329 */
Giridhar Malavali4d78c972010-07-23 15:28:35 +05001330int
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001331qla2x00_eh_wait_for_pending_commands(scsi_qla_host_t *vha, unsigned int t,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001332 uint64_t l, enum nexus_wait_type type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333{
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001334 int cnt, match, status;
Andrew Vasquez18e144d2005-05-27 15:04:47 -07001335 unsigned long flags;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001336 struct qla_hw_data *ha = vha->hw;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08001337 struct req_que *req;
Giridhar Malavali4d78c972010-07-23 15:28:35 +05001338 srb_t *sp;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08001339 struct scsi_cmnd *cmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340
Andrew Vasquez523ec772008-04-03 13:13:24 -07001341 status = QLA_SUCCESS;
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001342
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001343 spin_lock_irqsave(&ha->hardware_lock, flags);
Anirban Chakraborty67c2e932009-04-06 22:33:42 -07001344 req = vha->req;
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001345 for (cnt = 1; status == QLA_SUCCESS &&
Chad Dupuis8d93f552013-01-30 03:34:37 -05001346 cnt < req->num_outstanding_cmds; cnt++) {
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001347 sp = req->outstanding_cmds[cnt];
1348 if (!sp)
Andrew Vasquez523ec772008-04-03 13:13:24 -07001349 continue;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08001350 if (sp->type != SRB_SCSI_CMD)
Andrew Vasquezcf53b062009-08-20 11:06:04 -07001351 continue;
Joe Carnuccio25ff6af2017-01-19 22:28:04 -08001352 if (vha->vp_idx != sp->vha->vp_idx)
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001353 continue;
1354 match = 0;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08001355 cmd = GET_CMD_SP(sp);
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001356 switch (type) {
1357 case WAIT_HOST:
1358 match = 1;
1359 break;
1360 case WAIT_TARGET:
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08001361 match = cmd->device->id == t;
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001362 break;
1363 case WAIT_LUN:
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08001364 match = (cmd->device->id == t &&
1365 cmd->device->lun == l);
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001366 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367 }
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001368 if (!match)
1369 continue;
1370
1371 spin_unlock_irqrestore(&ha->hardware_lock, flags);
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08001372 status = qla2x00_eh_wait_on_command(cmd);
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001373 spin_lock_irqsave(&ha->hardware_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001375 spin_unlock_irqrestore(&ha->hardware_lock, flags);
Andrew Vasquez523ec772008-04-03 13:13:24 -07001376
1377 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378}
1379
Andrew Vasquez523ec772008-04-03 13:13:24 -07001380static char *reset_errors[] = {
1381 "HBA not online",
1382 "HBA not ready",
1383 "Task management failed",
1384 "Waiting for command completions",
1385};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386
Andrew Vasquez523ec772008-04-03 13:13:24 -07001387static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388qla2xxx_eh_device_reset(struct scsi_cmnd *cmd)
1389{
Hannes Reineckecbe1f0d2021-08-19 11:19:13 +02001390 struct scsi_device *sdev = cmd->device;
1391 scsi_qla_host_t *vha = shost_priv(sdev->host);
1392 struct fc_rport *rport = starget_to_rport(scsi_target(sdev));
1393 fc_port_t *fcport = (struct fc_port *) sdev->hostdata;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001394 struct qla_hw_data *ha = vha->hw;
Hannes Reineckecbe1f0d2021-08-19 11:19:13 +02001395 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396
Sawan Chandaka4655372016-07-06 11:14:32 -04001397 if (qla2x00_isp_reg_stat(ha)) {
1398 ql_log(ql_log_info, vha, 0x803e,
1399 "PCI/Register disconnect, exiting.\n");
Quinn Tranf7a0ed472021-03-29 01:52:25 -07001400 qla_pci_set_eeh_busy(vha);
Sawan Chandaka4655372016-07-06 11:14:32 -04001401 return FAILED;
1402 }
1403
Hannes Reineckecbe1f0d2021-08-19 11:19:13 +02001404 if (!fcport) {
1405 return FAILED;
1406 }
1407
1408 err = fc_block_rport(rport);
1409 if (err != 0)
1410 return err;
1411
1412 if (fcport->deleted)
1413 return SUCCESS;
1414
1415 ql_log(ql_log_info, vha, 0x8009,
1416 "DEVICE RESET ISSUED nexus=%ld:%d:%llu cmd=%p.\n", vha->host_no,
1417 sdev->id, sdev->lun, cmd);
1418
1419 err = 0;
1420 if (qla2x00_wait_for_hba_online(vha) != QLA_SUCCESS) {
1421 ql_log(ql_log_warn, vha, 0x800a,
1422 "Wait for hba online failed for cmd=%p.\n", cmd);
1423 goto eh_reset_failed;
1424 }
1425 err = 2;
1426 if (ha->isp_ops->lun_reset(fcport, sdev->lun, 1)
1427 != QLA_SUCCESS) {
1428 ql_log(ql_log_warn, vha, 0x800c,
1429 "do_reset failed for cmd=%p.\n", cmd);
1430 goto eh_reset_failed;
1431 }
1432 err = 3;
1433 if (qla2x00_eh_wait_for_pending_commands(vha, sdev->id,
1434 sdev->lun, WAIT_LUN) != QLA_SUCCESS) {
1435 ql_log(ql_log_warn, vha, 0x800d,
1436 "wait for pending cmds failed for cmd=%p.\n", cmd);
1437 goto eh_reset_failed;
1438 }
1439
1440 ql_log(ql_log_info, vha, 0x800e,
1441 "DEVICE RESET SUCCEEDED nexus:%ld:%d:%llu cmd=%p.\n",
1442 vha->host_no, sdev->id, sdev->lun, cmd);
1443
1444 return SUCCESS;
1445
1446eh_reset_failed:
1447 ql_log(ql_log_info, vha, 0x800f,
1448 "DEVICE RESET FAILED: %s nexus=%ld:%d:%llu cmd=%p.\n",
1449 reset_errors[err], vha->host_no, sdev->id, sdev->lun,
1450 cmd);
1451 vha->reset_cmd_err_cnt++;
1452 return FAILED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453}
1454
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455static int
Andrew Vasquez523ec772008-04-03 13:13:24 -07001456qla2xxx_eh_target_reset(struct scsi_cmnd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457{
Hannes Reineckee56b2232021-08-19 11:19:12 +02001458 struct scsi_device *sdev = cmd->device;
1459 struct fc_rport *rport = starget_to_rport(scsi_target(sdev));
1460 scsi_qla_host_t *vha = shost_priv(rport_to_shost(rport));
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001461 struct qla_hw_data *ha = vha->hw;
Hannes Reineckee56b2232021-08-19 11:19:12 +02001462 fc_port_t *fcport = *(fc_port_t **)rport->dd_data;
1463 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464
Sawan Chandaka4655372016-07-06 11:14:32 -04001465 if (qla2x00_isp_reg_stat(ha)) {
1466 ql_log(ql_log_info, vha, 0x803f,
1467 "PCI/Register disconnect, exiting.\n");
Quinn Tranf7a0ed472021-03-29 01:52:25 -07001468 qla_pci_set_eeh_busy(vha);
Sawan Chandaka4655372016-07-06 11:14:32 -04001469 return FAILED;
1470 }
1471
Hannes Reineckee56b2232021-08-19 11:19:12 +02001472 if (!fcport) {
1473 return FAILED;
1474 }
1475
1476 err = fc_block_rport(rport);
1477 if (err != 0)
1478 return err;
1479
1480 if (fcport->deleted)
1481 return SUCCESS;
1482
1483 ql_log(ql_log_info, vha, 0x8009,
1484 "TARGET RESET ISSUED nexus=%ld:%d cmd=%p.\n", vha->host_no,
1485 sdev->id, cmd);
1486
1487 err = 0;
1488 if (qla2x00_wait_for_hba_online(vha) != QLA_SUCCESS) {
1489 ql_log(ql_log_warn, vha, 0x800a,
1490 "Wait for hba online failed for cmd=%p.\n", cmd);
1491 goto eh_reset_failed;
1492 }
1493 err = 2;
1494 if (ha->isp_ops->target_reset(fcport, 0, 0) != QLA_SUCCESS) {
1495 ql_log(ql_log_warn, vha, 0x800c,
1496 "target_reset failed for cmd=%p.\n", cmd);
1497 goto eh_reset_failed;
1498 }
1499 err = 3;
1500 if (qla2x00_eh_wait_for_pending_commands(vha, sdev->id,
1501 0, WAIT_TARGET) != QLA_SUCCESS) {
1502 ql_log(ql_log_warn, vha, 0x800d,
1503 "wait for pending cmds failed for cmd=%p.\n", cmd);
1504 goto eh_reset_failed;
1505 }
1506
1507 ql_log(ql_log_info, vha, 0x800e,
1508 "TARGET RESET SUCCEEDED nexus:%ld:%d cmd=%p.\n",
1509 vha->host_no, sdev->id, cmd);
1510
1511 return SUCCESS;
1512
1513eh_reset_failed:
1514 ql_log(ql_log_info, vha, 0x800f,
1515 "TARGET RESET FAILED: %s nexus=%ld:%d:%llu cmd=%p.\n",
1516 reset_errors[err], vha->host_no, cmd->device->id, cmd->device->lun,
1517 cmd);
1518 vha->reset_cmd_err_cnt++;
1519 return FAILED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520}
1521
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522/**************************************************************************
1523* qla2xxx_eh_bus_reset
1524*
1525* Description:
1526* The bus reset function will reset the bus and abort any executing
1527* commands.
1528*
1529* Input:
1530* cmd = Linux SCSI command packet of the command that cause the
1531* bus reset.
1532*
1533* Returns:
1534* SUCCESS/FAILURE (defined as macro in scsi.h).
1535*
1536**************************************************************************/
Adrian Bunke5f82ab2006-11-08 19:55:50 -08001537static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538qla2xxx_eh_bus_reset(struct scsi_cmnd *cmd)
1539{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001540 scsi_qla_host_t *vha = shost_priv(cmd->device->host);
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07001541 int ret = FAILED;
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001542 unsigned int id;
1543 uint64_t lun;
Sawan Chandaka4655372016-07-06 11:14:32 -04001544 struct qla_hw_data *ha = vha->hw;
1545
1546 if (qla2x00_isp_reg_stat(ha)) {
1547 ql_log(ql_log_info, vha, 0x8040,
1548 "PCI/Register disconnect, exiting.\n");
Quinn Tranf7a0ed472021-03-29 01:52:25 -07001549 qla_pci_set_eeh_busy(vha);
Sawan Chandaka4655372016-07-06 11:14:32 -04001550 return FAILED;
1551 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552
f4f051e2005-04-17 15:02:26 -05001553 id = cmd->device->id;
1554 lun = cmd->device->lun;
f4f051e2005-04-17 15:02:26 -05001555
Quinn Tran7f4374e2019-07-26 09:07:31 -07001556 if (qla2x00_chip_is_down(vha))
1557 return ret;
1558
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001559 ql_log(ql_log_info, vha, 0x8012,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001560 "BUS RESET ISSUED nexus=%ld:%d:%llu.\n", vha->host_no, id, lun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001562 if (qla2x00_wait_for_hba_online(vha) != QLA_SUCCESS) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001563 ql_log(ql_log_fatal, vha, 0x8013,
1564 "Wait for hba online failed board disabled.\n");
f4f051e2005-04-17 15:02:26 -05001565 goto eh_bus_reset_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566 }
1567
Saurav Kashyapad5376892011-11-18 09:02:09 -08001568 if (qla2x00_loop_reset(vha) == QLA_SUCCESS)
1569 ret = SUCCESS;
1570
f4f051e2005-04-17 15:02:26 -05001571 if (ret == FAILED)
1572 goto eh_bus_reset_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573
Andrew Vasquez9a41a622005-09-20 13:25:53 -07001574 /* Flush outstanding commands. */
Giridhar Malavali4d78c972010-07-23 15:28:35 +05001575 if (qla2x00_eh_wait_for_pending_commands(vha, 0, 0, WAIT_HOST) !=
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001576 QLA_SUCCESS) {
1577 ql_log(ql_log_warn, vha, 0x8014,
1578 "Wait for pending commands failed.\n");
Andrew Vasquez9a41a622005-09-20 13:25:53 -07001579 ret = FAILED;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001580 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581
f4f051e2005-04-17 15:02:26 -05001582eh_bus_reset_done:
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001583 ql_log(ql_log_warn, vha, 0x802b,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001584 "BUS RESET %s nexus=%ld:%d:%llu.\n",
Masanari Iidad6a03582012-08-22 14:20:58 -04001585 (ret == FAILED) ? "FAILED" : "SUCCEEDED", vha->host_no, id, lun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586
f4f051e2005-04-17 15:02:26 -05001587 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588}
1589
1590/**************************************************************************
1591* qla2xxx_eh_host_reset
1592*
1593* Description:
1594* The reset function will reset the Adapter.
1595*
1596* Input:
1597* cmd = Linux SCSI command packet of the command that cause the
1598* adapter reset.
1599*
1600* Returns:
1601* Either SUCCESS or FAILED.
1602*
1603* Note:
1604**************************************************************************/
Adrian Bunke5f82ab2006-11-08 19:55:50 -08001605static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606qla2xxx_eh_host_reset(struct scsi_cmnd *cmd)
1607{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001608 scsi_qla_host_t *vha = shost_priv(cmd->device->host);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001609 struct qla_hw_data *ha = vha->hw;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07001610 int ret = FAILED;
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001611 unsigned int id;
1612 uint64_t lun;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001613 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614
Sawan Chandaka4655372016-07-06 11:14:32 -04001615 if (qla2x00_isp_reg_stat(ha)) {
1616 ql_log(ql_log_info, vha, 0x8041,
1617 "PCI/Register disconnect, exiting.\n");
Quinn Tranf7a0ed472021-03-29 01:52:25 -07001618 qla_pci_set_eeh_busy(vha);
Sawan Chandaka4655372016-07-06 11:14:32 -04001619 return SUCCESS;
1620 }
1621
f4f051e2005-04-17 15:02:26 -05001622 id = cmd->device->id;
1623 lun = cmd->device->lun;
f4f051e2005-04-17 15:02:26 -05001624
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001625 ql_log(ql_log_info, vha, 0x8018,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001626 "ADAPTER RESET ISSUED nexus=%ld:%d:%llu.\n", vha->host_no, id, lun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627
Chad Dupuis63ee7072014-04-11 16:54:46 -04001628 /*
1629 * No point in issuing another reset if one is active. Also do not
1630 * attempt a reset if we are updating flash.
1631 */
1632 if (qla2x00_reset_active(vha) || ha->optrom_state != QLA_SWAITING)
f4f051e2005-04-17 15:02:26 -05001633 goto eh_host_reset_lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001635 if (vha != base_vha) {
1636 if (qla2x00_vp_abort_isp(vha))
f4f051e2005-04-17 15:02:26 -05001637 goto eh_host_reset_lock;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001638 } else {
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04001639 if (IS_P3P_TYPE(vha->hw)) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07001640 if (!qla82xx_fcoe_ctx_reset(vha)) {
1641 /* Ctx reset success */
1642 ret = SUCCESS;
1643 goto eh_host_reset_lock;
1644 }
1645 /* fall thru if ctx reset failed */
1646 }
Anirban Chakraborty68ca9492009-04-06 22:33:41 -07001647 if (ha->wq)
1648 flush_workqueue(ha->wq);
1649
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001650 set_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
Giridhar Malavalia9083012010-04-12 17:59:55 -07001651 if (ha->isp_ops->abort_isp(base_vha)) {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001652 clear_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
1653 /* failed. schedule dpc to try */
1654 set_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags);
1655
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001656 if (qla2x00_wait_for_hba_online(vha) != QLA_SUCCESS) {
1657 ql_log(ql_log_warn, vha, 0x802a,
1658 "wait for hba online failed.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001659 goto eh_host_reset_lock;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001660 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001661 }
1662 clear_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001663 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001665 /* Waiting for command to be returned to OS.*/
Giridhar Malavali4d78c972010-07-23 15:28:35 +05001666 if (qla2x00_eh_wait_for_pending_commands(vha, 0, 0, WAIT_HOST) ==
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001667 QLA_SUCCESS)
f4f051e2005-04-17 15:02:26 -05001668 ret = SUCCESS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669
f4f051e2005-04-17 15:02:26 -05001670eh_host_reset_lock:
Chad Dupuiscfb09192011-11-18 09:03:07 -08001671 ql_log(ql_log_info, vha, 0x8017,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001672 "ADAPTER RESET %s nexus=%ld:%d:%llu.\n",
Chad Dupuiscfb09192011-11-18 09:03:07 -08001673 (ret == FAILED) ? "FAILED" : "SUCCEEDED", vha->host_no, id, lun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674
f4f051e2005-04-17 15:02:26 -05001675 return ret;
1676}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677
1678/*
1679* qla2x00_loop_reset
1680* Issue loop reset.
1681*
1682* Input:
1683* ha = adapter block pointer.
1684*
1685* Returns:
1686* 0 = success
1687*/
Andrew Vasqueza4722cf2008-01-17 09:02:12 -08001688int
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001689qla2x00_loop_reset(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690{
Andrew Vasquez0c8c39a2006-12-13 19:20:30 -08001691 int ret;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001692 struct qla_hw_data *ha = vha->hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693
Quinn Tran0b7a9fd2021-10-26 04:54:02 -07001694 if (IS_QLAFX00(ha))
1695 return QLA_SUCCESS;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001696
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08001697 if (ha->flags.enable_lip_full_login && !IS_CNA_CAPABLE(ha)) {
Andrew Vasquez0b7e7c52013-02-08 01:57:42 -05001698 atomic_set(&vha->loop_state, LOOP_DOWN);
1699 atomic_set(&vha->loop_down_timer, LOOP_DOWN_TIME);
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08001700 qla2x00_mark_all_devices_lost(vha);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001701 ret = qla2x00_full_login_lip(vha);
Andrew Vasquez0c8c39a2006-12-13 19:20:30 -08001702 if (ret != QLA_SUCCESS) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001703 ql_dbg(ql_dbg_taskm, vha, 0x802d,
1704 "full_login_lip=%d.\n", ret);
Anirban Chakraborty749af3d2008-11-14 13:48:12 -08001705 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706 }
1707
Andrew Vasquez0d6e61b2009-08-25 11:36:19 -07001708 if (ha->flags.enable_lip_reset) {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001709 ret = qla2x00_lip_reset(vha);
Saurav Kashyapad5376892011-11-18 09:02:09 -08001710 if (ret != QLA_SUCCESS)
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001711 ql_dbg(ql_dbg_taskm, vha, 0x802e,
1712 "lip_reset failed (%d).\n", ret);
Andrew Vasquez0c8c39a2006-12-13 19:20:30 -08001713 }
1714
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715 /* Issue marker command only when we are going to start the I/O */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001716 vha->marker_needed = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717
Andrew Vasquez0c8c39a2006-12-13 19:20:30 -08001718 return QLA_SUCCESS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719}
1720
Bart Van Asschec81ef0e2020-02-19 20:34:37 -08001721/*
1722 * The caller must ensure that no completion interrupts will happen
1723 * while this function is in progress.
1724 */
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001725static void qla2x00_abort_srb(struct qla_qpair *qp, srb_t *sp, const int res,
1726 unsigned long *flags)
1727 __releases(qp->qp_lock_ptr)
1728 __acquires(qp->qp_lock_ptr)
1729{
Bart Van Assche219d27d2019-04-17 14:44:35 -07001730 DECLARE_COMPLETION_ONSTACK(comp);
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001731 scsi_qla_host_t *vha = qp->vha;
1732 struct qla_hw_data *ha = vha->hw;
Bart Van Asschec81ef0e2020-02-19 20:34:37 -08001733 struct scsi_cmnd *cmd = GET_CMD_SP(sp);
Bart Van Assche219d27d2019-04-17 14:44:35 -07001734 int rval;
Quinn Tranf45bca82019-11-05 07:06:54 -08001735 bool ret_cmd;
1736 uint32_t ratov_j;
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001737
Bart Van Assche2494c282020-01-22 20:23:40 -08001738 lockdep_assert_held(qp->qp_lock_ptr);
1739
Quinn Tranf45bca82019-11-05 07:06:54 -08001740 if (qla2x00_chip_is_down(vha)) {
1741 sp->done(sp, res);
Bart Van Assche219d27d2019-04-17 14:44:35 -07001742 return;
Quinn Tranf45bca82019-11-05 07:06:54 -08001743 }
Linus Torvalds938edb82018-12-28 14:48:06 -08001744
Bart Van Assche219d27d2019-04-17 14:44:35 -07001745 if (sp->type == SRB_NVME_CMD || sp->type == SRB_NVME_LS ||
1746 (sp->type == SRB_SCSI_CMD && !ha->flags.eeh_busy &&
1747 !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
1748 !qla2x00_isp_reg_stat(ha))) {
Quinn Tranf45bca82019-11-05 07:06:54 -08001749 if (sp->comp) {
1750 sp->done(sp, res);
1751 return;
1752 }
Bart Van Assche219d27d2019-04-17 14:44:35 -07001753
Quinn Tranf45bca82019-11-05 07:06:54 -08001754 sp->comp = &comp;
Quinn Tranf45bca82019-11-05 07:06:54 -08001755 spin_unlock_irqrestore(qp->qp_lock_ptr, *flags);
1756
1757 rval = ha->isp_ops->abort_command(sp);
1758 /* Wait for command completion. */
1759 ret_cmd = false;
1760 ratov_j = ha->r_a_tov/10 * 4 * 1000;
1761 ratov_j = msecs_to_jiffies(ratov_j);
Bart Van Assche219d27d2019-04-17 14:44:35 -07001762 switch (rval) {
1763 case QLA_SUCCESS:
Quinn Tranf45bca82019-11-05 07:06:54 -08001764 if (wait_for_completion_timeout(&comp, ratov_j)) {
1765 ql_dbg(ql_dbg_taskm, vha, 0xffff,
1766 "%s: Abort wait timer (4 * R_A_TOV[%d]) expired\n",
1767 __func__, ha->r_a_tov/10);
1768 ret_cmd = true;
1769 }
1770 /* else FW return SP to driver */
Bart Van Assche219d27d2019-04-17 14:44:35 -07001771 break;
Quinn Tranf45bca82019-11-05 07:06:54 -08001772 default:
1773 ret_cmd = true;
Bart Van Assche219d27d2019-04-17 14:44:35 -07001774 break;
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001775 }
Bart Van Assche219d27d2019-04-17 14:44:35 -07001776
1777 spin_lock_irqsave(qp->qp_lock_ptr, *flags);
Bart Van Asschec7d6b2c2021-08-09 16:03:41 -07001778 if (ret_cmd && blk_mq_request_started(scsi_cmd_to_rq(cmd)))
Quinn Tranf45bca82019-11-05 07:06:54 -08001779 sp->done(sp, res);
1780 } else {
1781 sp->done(sp, res);
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001782 }
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001783}
1784
Bart Van Asschec81ef0e2020-02-19 20:34:37 -08001785/*
1786 * The caller must ensure that no completion interrupts will happen
1787 * while this function is in progress.
1788 */
Quinn Tranbbead492017-12-28 12:33:13 -08001789static void
1790__qla2x00_abort_all_cmds(struct qla_qpair *qp, int res)
Andrew Vasquezdf4bf0b2008-01-31 12:33:46 -08001791{
Bart Van Asscheeb023222018-10-18 15:45:44 -07001792 int cnt;
Andrew Vasquezdf4bf0b2008-01-31 12:33:46 -08001793 unsigned long flags;
1794 srb_t *sp;
Quinn Tranbbead492017-12-28 12:33:13 -08001795 scsi_qla_host_t *vha = qp->vha;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001796 struct qla_hw_data *ha = vha->hw;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08001797 struct req_que *req;
Quinn Tranc5419e22017-06-13 20:47:16 -07001798 struct qla_tgt *tgt = vha->vha_tgt.qla_tgt;
1799 struct qla_tgt_cmd *cmd;
Arun Easic0cb4492014-09-25 06:14:51 -04001800
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -05001801 if (!ha->req_q_map)
1802 return;
Quinn Tranbbead492017-12-28 12:33:13 -08001803 spin_lock_irqsave(qp->qp_lock_ptr, flags);
1804 req = qp->req;
1805 for (cnt = 1; cnt < req->num_outstanding_cmds; cnt++) {
1806 sp = req->outstanding_cmds[cnt];
1807 if (sp) {
Quinn Tran6b0431d2018-09-04 14:19:13 -07001808 switch (sp->cmd_type) {
1809 case TYPE_SRB:
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001810 qla2x00_abort_srb(qp, sp, res, &flags);
Quinn Tran585def92018-09-04 14:19:20 -07001811 break;
1812 case TYPE_TGT_CMD:
Quinn Tranbbead492017-12-28 12:33:13 -08001813 if (!vha->hw->tgt.tgt_ops || !tgt ||
1814 qla_ini_mode_enabled(vha)) {
Quinn Tran585def92018-09-04 14:19:20 -07001815 ql_dbg(ql_dbg_tgt_mgt, vha, 0xf003,
1816 "HOST-ABORT-HNDLR: dpc_flags=%lx. Target mode disabled\n",
1817 vha->dpc_flags);
Quinn Tranbbead492017-12-28 12:33:13 -08001818 continue;
1819 }
1820 cmd = (struct qla_tgt_cmd *)sp;
Bart Van Asscheaefed3e2019-04-17 14:44:29 -07001821 cmd->aborted = 1;
Quinn Tran585def92018-09-04 14:19:20 -07001822 break;
1823 case TYPE_TGT_TMCMD:
Bart Van Asscheaefed3e2019-04-17 14:44:29 -07001824 /* Skip task management functions. */
Quinn Tran585def92018-09-04 14:19:20 -07001825 break;
1826 default:
1827 break;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08001828 }
Quinn Tranf45bca82019-11-05 07:06:54 -08001829 req->outstanding_cmds[cnt] = NULL;
Andrew Vasquezdf4bf0b2008-01-31 12:33:46 -08001830 }
1831 }
Quinn Tranbbead492017-12-28 12:33:13 -08001832 spin_unlock_irqrestore(qp->qp_lock_ptr, flags);
1833}
1834
Bart Van Asschec81ef0e2020-02-19 20:34:37 -08001835/*
1836 * The caller must ensure that no completion interrupts will happen
1837 * while this function is in progress.
1838 */
Quinn Tranbbead492017-12-28 12:33:13 -08001839void
1840qla2x00_abort_all_cmds(scsi_qla_host_t *vha, int res)
1841{
1842 int que;
1843 struct qla_hw_data *ha = vha->hw;
1844
Andrew Vasquez26a77792019-07-26 09:07:35 -07001845 /* Continue only if initialization complete. */
1846 if (!ha->base_qpair)
1847 return;
Quinn Tranbbead492017-12-28 12:33:13 -08001848 __qla2x00_abort_all_cmds(ha->base_qpair, res);
1849
Andrew Vasquez26a77792019-07-26 09:07:35 -07001850 if (!ha->queue_pair_map)
1851 return;
Quinn Tranbbead492017-12-28 12:33:13 -08001852 for (que = 0; que < ha->max_qpairs; que++) {
1853 if (!ha->queue_pair_map[que])
1854 continue;
1855
1856 __qla2x00_abort_all_cmds(ha->queue_pair_map[que], res);
1857 }
Andrew Vasquezdf4bf0b2008-01-31 12:33:46 -08001858}
1859
f4f051e2005-04-17 15:02:26 -05001860static int
1861qla2xxx_slave_alloc(struct scsi_device *sdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862{
bdf79622005-04-17 15:06:53 -05001863 struct fc_rport *rport = starget_to_rport(scsi_target(sdev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -04001865 if (!rport || fc_remote_port_chkready(rport))
f4f051e2005-04-17 15:02:26 -05001866 return -ENXIO;
1867
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -04001868 sdev->hostdata = *(fc_port_t **)rport->dd_data;
f4f051e2005-04-17 15:02:26 -05001869
1870 return 0;
1871}
1872
1873static int
1874qla2xxx_slave_configure(struct scsi_device *sdev)
1875{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001876 scsi_qla_host_t *vha = shost_priv(sdev->host);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07001877 struct req_que *req = vha->req;
8482e1182005-04-17 15:04:54 -05001878
Arun Easi9e522cd2012-08-22 14:21:31 -04001879 if (IS_T10_PI_CAPABLE(vha->hw))
1880 blk_queue_update_dma_alignment(sdev->request_queue, 0x7);
1881
Christoph Hellwigdb5ed4d2014-11-13 15:08:42 +01001882 scsi_change_queue_depth(sdev, req->max_q_depth);
f4f051e2005-04-17 15:02:26 -05001883 return 0;
1884}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885
f4f051e2005-04-17 15:02:26 -05001886static void
1887qla2xxx_slave_destroy(struct scsi_device *sdev)
1888{
1889 sdev->hostdata = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890}
1891
1892/**
1893 * qla2x00_config_dma_addressing() - Configure OS DMA addressing method.
1894 * @ha: HA context
1895 *
1896 * At exit, the @ha's flags.enable_64bit_addressing set to indicated
1897 * supported addressing method.
1898 */
1899static void
Andrew Vasquez53303c42009-01-22 09:45:37 -08001900qla2x00_config_dma_addressing(struct qla_hw_data *ha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001901{
Andrew Vasquez7524f9b2005-08-26 19:08:00 -07001902 /* Assume a 32bit DMA mask. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903 ha->flags.enable_64bit_addressing = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904
Yang Hongyang6a355282009-04-06 19:01:13 -07001905 if (!dma_set_mask(&ha->pdev->dev, DMA_BIT_MASK(64))) {
Andrew Vasquez7524f9b2005-08-26 19:08:00 -07001906 /* Any upper-dword bits set? */
1907 if (MSD(dma_get_required_mask(&ha->pdev->dev)) &&
Suraj Upadhyay8d1f1ff2020-07-29 23:42:40 +05301908 !dma_set_coherent_mask(&ha->pdev->dev, DMA_BIT_MASK(64))) {
Andrew Vasquez7524f9b2005-08-26 19:08:00 -07001909 /* Ok, a 64bit DMA mask is applicable. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001910 ha->flags.enable_64bit_addressing = 1;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001911 ha->isp_ops->calc_req_entries = qla2x00_calc_iocbs_64;
1912 ha->isp_ops->build_iocbs = qla2x00_build_scsi_iocbs_64;
Andrew Vasquez7524f9b2005-08-26 19:08:00 -07001913 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001914 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915 }
Andrew Vasquez7524f9b2005-08-26 19:08:00 -07001916
Yang Hongyang284901a2009-04-06 19:01:15 -07001917 dma_set_mask(&ha->pdev->dev, DMA_BIT_MASK(32));
Suraj Upadhyay8d1f1ff2020-07-29 23:42:40 +05301918 dma_set_coherent_mask(&ha->pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001919}
1920
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001921static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001922qla2x00_enable_intrs(struct qla_hw_data *ha)
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001923{
1924 unsigned long flags = 0;
1925 struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
1926
1927 spin_lock_irqsave(&ha->hardware_lock, flags);
1928 ha->interrupts_on = 1;
1929 /* enable risc and host interrupts */
Bart Van Assche04474d32020-05-18 14:17:08 -07001930 wrt_reg_word(&reg->ictrl, ICR_EN_INT | ICR_EN_RISC);
1931 rd_reg_word(&reg->ictrl);
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001932 spin_unlock_irqrestore(&ha->hardware_lock, flags);
1933
1934}
1935
1936static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001937qla2x00_disable_intrs(struct qla_hw_data *ha)
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001938{
1939 unsigned long flags = 0;
1940 struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
1941
1942 spin_lock_irqsave(&ha->hardware_lock, flags);
1943 ha->interrupts_on = 0;
1944 /* disable risc and host interrupts */
Bart Van Assche04474d32020-05-18 14:17:08 -07001945 wrt_reg_word(&reg->ictrl, 0);
1946 rd_reg_word(&reg->ictrl);
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001947 spin_unlock_irqrestore(&ha->hardware_lock, flags);
1948}
1949
1950static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001951qla24xx_enable_intrs(struct qla_hw_data *ha)
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001952{
1953 unsigned long flags = 0;
1954 struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
1955
1956 spin_lock_irqsave(&ha->hardware_lock, flags);
1957 ha->interrupts_on = 1;
Bart Van Assche04474d32020-05-18 14:17:08 -07001958 wrt_reg_dword(&reg->ictrl, ICRX_EN_RISC_INT);
1959 rd_reg_dword(&reg->ictrl);
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001960 spin_unlock_irqrestore(&ha->hardware_lock, flags);
1961}
1962
1963static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001964qla24xx_disable_intrs(struct qla_hw_data *ha)
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001965{
1966 unsigned long flags = 0;
1967 struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
1968
Andrew Vasquez124f85e2009-01-05 11:18:06 -08001969 if (IS_NOPOLLING_TYPE(ha))
1970 return;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001971 spin_lock_irqsave(&ha->hardware_lock, flags);
1972 ha->interrupts_on = 0;
Bart Van Assche04474d32020-05-18 14:17:08 -07001973 wrt_reg_dword(&reg->ictrl, 0);
1974 rd_reg_dword(&reg->ictrl);
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001975 spin_unlock_irqrestore(&ha->hardware_lock, flags);
1976}
1977
Giridhar Malavali706f4572011-11-18 09:03:16 -08001978static int
1979qla2x00_iospace_config(struct qla_hw_data *ha)
1980{
1981 resource_size_t pio;
1982 uint16_t msix;
Giridhar Malavali706f4572011-11-18 09:03:16 -08001983
Giridhar Malavali706f4572011-11-18 09:03:16 -08001984 if (pci_request_selected_regions(ha->pdev, ha->bars,
1985 QLA2XXX_DRIVER_NAME)) {
1986 ql_log_pci(ql_log_fatal, ha->pdev, 0x0011,
1987 "Failed to reserve PIO/MMIO regions (%s), aborting.\n",
1988 pci_name(ha->pdev));
1989 goto iospace_error_exit;
1990 }
1991 if (!(ha->bars & 1))
1992 goto skip_pio;
1993
1994 /* We only need PIO for Flash operations on ISP2312 v2 chips. */
1995 pio = pci_resource_start(ha->pdev, 0);
1996 if (pci_resource_flags(ha->pdev, 0) & IORESOURCE_IO) {
1997 if (pci_resource_len(ha->pdev, 0) < MIN_IOBASE_LEN) {
1998 ql_log_pci(ql_log_warn, ha->pdev, 0x0012,
1999 "Invalid pci I/O region size (%s).\n",
2000 pci_name(ha->pdev));
2001 pio = 0;
2002 }
2003 } else {
2004 ql_log_pci(ql_log_warn, ha->pdev, 0x0013,
2005 "Region #0 no a PIO resource (%s).\n",
2006 pci_name(ha->pdev));
2007 pio = 0;
2008 }
2009 ha->pio_address = pio;
2010 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0014,
2011 "PIO address=%llu.\n",
2012 (unsigned long long)ha->pio_address);
2013
2014skip_pio:
2015 /* Use MMIO operations for all accesses. */
2016 if (!(pci_resource_flags(ha->pdev, 1) & IORESOURCE_MEM)) {
2017 ql_log_pci(ql_log_fatal, ha->pdev, 0x0015,
2018 "Region #1 not an MMIO resource (%s), aborting.\n",
2019 pci_name(ha->pdev));
2020 goto iospace_error_exit;
2021 }
2022 if (pci_resource_len(ha->pdev, 1) < MIN_IOBASE_LEN) {
2023 ql_log_pci(ql_log_fatal, ha->pdev, 0x0016,
2024 "Invalid PCI mem region size (%s), aborting.\n",
2025 pci_name(ha->pdev));
2026 goto iospace_error_exit;
2027 }
2028
2029 ha->iobase = ioremap(pci_resource_start(ha->pdev, 1), MIN_IOBASE_LEN);
2030 if (!ha->iobase) {
2031 ql_log_pci(ql_log_fatal, ha->pdev, 0x0017,
2032 "Cannot remap MMIO (%s), aborting.\n",
2033 pci_name(ha->pdev));
2034 goto iospace_error_exit;
2035 }
2036
2037 /* Determine queue resources */
2038 ha->max_req_queues = ha->max_rsp_queues = 1;
Michael Hernandezf54f2cb2017-02-15 15:37:19 -08002039 ha->msix_count = QLA_BASE_VECTORS;
Saurav Kashyapdffa11452020-08-06 04:10:11 -07002040
2041 /* Check if FW supports MQ or not */
2042 if (!(ha->fw_attributes & BIT_6))
2043 goto mqiobase_exit;
2044
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -07002045 if (!ql2xmqsupport || !ql2xnvmeenable ||
2046 (!IS_QLA25XX(ha) && !IS_QLA81XX(ha)))
Giridhar Malavali706f4572011-11-18 09:03:16 -08002047 goto mqiobase_exit;
2048
2049 ha->mqiobase = ioremap(pci_resource_start(ha->pdev, 3),
2050 pci_resource_len(ha->pdev, 3));
2051 if (ha->mqiobase) {
2052 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0018,
2053 "MQIO Base=%p.\n", ha->mqiobase);
2054 /* Read MSIX vector size of the board */
2055 pci_read_config_word(ha->pdev, QLA_PCI_MSIX_CONTROL, &msix);
Michael Hernandezd7459522016-12-12 14:40:07 -08002056 ha->msix_count = msix + 1;
Giridhar Malavali706f4572011-11-18 09:03:16 -08002057 /* Max queues are bounded by available msix vectors */
Michael Hernandezd7459522016-12-12 14:40:07 -08002058 /* MB interrupt uses 1 vector */
2059 ha->max_req_queues = ha->msix_count - 1;
2060 ha->max_rsp_queues = ha->max_req_queues;
2061 /* Queue pairs is the max value minus the base queue pair */
2062 ha->max_qpairs = ha->max_rsp_queues - 1;
2063 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0188,
2064 "Max no of queues pairs: %d.\n", ha->max_qpairs);
2065
Giridhar Malavali706f4572011-11-18 09:03:16 -08002066 ql_log_pci(ql_log_info, ha->pdev, 0x001a,
Michael Hernandezd7459522016-12-12 14:40:07 -08002067 "MSI-X vector count: %d.\n", ha->msix_count);
Giridhar Malavali706f4572011-11-18 09:03:16 -08002068 } else
2069 ql_log_pci(ql_log_info, ha->pdev, 0x001b,
2070 "BAR 3 not enabled.\n");
2071
2072mqiobase_exit:
Giridhar Malavali706f4572011-11-18 09:03:16 -08002073 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x001c,
Michael Hernandezf54f2cb2017-02-15 15:37:19 -08002074 "MSIX Count: %d.\n", ha->msix_count);
Giridhar Malavali706f4572011-11-18 09:03:16 -08002075 return (0);
2076
2077iospace_error_exit:
2078 return (-ENOMEM);
2079}
2080
2081
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002082static int
2083qla83xx_iospace_config(struct qla_hw_data *ha)
2084{
2085 uint16_t msix;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002086
2087 if (pci_request_selected_regions(ha->pdev, ha->bars,
2088 QLA2XXX_DRIVER_NAME)) {
2089 ql_log_pci(ql_log_fatal, ha->pdev, 0x0117,
2090 "Failed to reserve PIO/MMIO regions (%s), aborting.\n",
2091 pci_name(ha->pdev));
2092
2093 goto iospace_error_exit;
2094 }
2095
2096 /* Use MMIO operations for all accesses. */
2097 if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) {
2098 ql_log_pci(ql_log_warn, ha->pdev, 0x0118,
2099 "Invalid pci I/O region size (%s).\n",
2100 pci_name(ha->pdev));
2101 goto iospace_error_exit;
2102 }
2103 if (pci_resource_len(ha->pdev, 0) < MIN_IOBASE_LEN) {
2104 ql_log_pci(ql_log_warn, ha->pdev, 0x0119,
2105 "Invalid PCI mem region size (%s), aborting\n",
2106 pci_name(ha->pdev));
2107 goto iospace_error_exit;
2108 }
2109
2110 ha->iobase = ioremap(pci_resource_start(ha->pdev, 0), MIN_IOBASE_LEN);
2111 if (!ha->iobase) {
2112 ql_log_pci(ql_log_fatal, ha->pdev, 0x011a,
2113 "Cannot remap MMIO (%s), aborting.\n",
2114 pci_name(ha->pdev));
2115 goto iospace_error_exit;
2116 }
2117
2118 /* 64bit PCI BAR - BAR2 will correspoond to region 4 */
2119 /* 83XX 26XX always use MQ type access for queues
2120 * - mbar 2, a.k.a region 4 */
2121 ha->max_req_queues = ha->max_rsp_queues = 1;
Michael Hernandezf54f2cb2017-02-15 15:37:19 -08002122 ha->msix_count = QLA_BASE_VECTORS;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002123 ha->mqiobase = ioremap(pci_resource_start(ha->pdev, 4),
2124 pci_resource_len(ha->pdev, 4));
2125
2126 if (!ha->mqiobase) {
2127 ql_log_pci(ql_log_fatal, ha->pdev, 0x011d,
2128 "BAR2/region4 not enabled\n");
2129 goto mqiobase_exit;
2130 }
2131
2132 ha->msixbase = ioremap(pci_resource_start(ha->pdev, 2),
2133 pci_resource_len(ha->pdev, 2));
2134 if (ha->msixbase) {
2135 /* Read MSIX vector size of the board */
2136 pci_read_config_word(ha->pdev,
2137 QLA_83XX_PCI_MSIX_CONTROL, &msix);
Quinn Trane326d222017-06-13 20:47:18 -07002138 ha->msix_count = (msix & PCI_MSIX_FLAGS_QSIZE) + 1;
Quinn Tran093df732016-12-12 14:40:09 -08002139 /*
2140 * By default, driver uses at least two msix vectors
2141 * (default & rspq)
2142 */
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -07002143 if (ql2xmqsupport || ql2xnvmeenable) {
Michael Hernandezd7459522016-12-12 14:40:07 -08002144 /* MB interrupt uses 1 vector */
2145 ha->max_req_queues = ha->msix_count - 1;
Quinn Tran093df732016-12-12 14:40:09 -08002146
2147 /* ATIOQ needs 1 vector. That's 1 less QPair */
2148 if (QLA_TGT_MODE_ENABLED())
2149 ha->max_req_queues--;
2150
Michael Hernandezd0d2c682017-02-15 15:37:20 -08002151 ha->max_rsp_queues = ha->max_req_queues;
2152
Michael Hernandezd7459522016-12-12 14:40:07 -08002153 /* Queue pairs is the max value minus
2154 * the base queue pair */
2155 ha->max_qpairs = ha->max_req_queues - 1;
Quinn Tran83548fe2017-06-02 09:12:01 -07002156 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x00e3,
Michael Hernandezd7459522016-12-12 14:40:07 -08002157 "Max no of queues pairs: %d.\n", ha->max_qpairs);
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002158 }
2159 ql_log_pci(ql_log_info, ha->pdev, 0x011c,
Michael Hernandezd7459522016-12-12 14:40:07 -08002160 "MSI-X vector count: %d.\n", ha->msix_count);
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002161 } else
2162 ql_log_pci(ql_log_info, ha->pdev, 0x011e,
2163 "BAR 1 not enabled.\n");
2164
2165mqiobase_exit:
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002166 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x011f,
Michael Hernandezf54f2cb2017-02-15 15:37:19 -08002167 "MSIX Count: %d.\n", ha->msix_count);
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002168 return 0;
2169
2170iospace_error_exit:
2171 return -ENOMEM;
2172}
2173
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002174static struct isp_operations qla2100_isp_ops = {
2175 .pci_config = qla2100_pci_config,
2176 .reset_chip = qla2x00_reset_chip,
2177 .chip_diag = qla2x00_chip_diag,
2178 .config_rings = qla2x00_config_rings,
2179 .reset_adapter = qla2x00_reset_adapter,
2180 .nvram_config = qla2x00_nvram_config,
2181 .update_fw_options = qla2x00_update_fw_options,
2182 .load_risc = qla2x00_load_risc,
2183 .pci_info_str = qla2x00_pci_info_str,
2184 .fw_version_str = qla2x00_fw_version_str,
2185 .intr_handler = qla2100_intr_handler,
2186 .enable_intrs = qla2x00_enable_intrs,
2187 .disable_intrs = qla2x00_disable_intrs,
2188 .abort_command = qla2x00_abort_command,
Andrew Vasquez523ec772008-04-03 13:13:24 -07002189 .target_reset = qla2x00_abort_target,
2190 .lun_reset = qla2x00_lun_reset,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002191 .fabric_login = qla2x00_login_fabric,
2192 .fabric_logout = qla2x00_fabric_logout,
2193 .calc_req_entries = qla2x00_calc_iocbs_32,
2194 .build_iocbs = qla2x00_build_scsi_iocbs_32,
2195 .prep_ms_iocb = qla2x00_prep_ms_iocb,
2196 .prep_ms_fdmi_iocb = qla2x00_prep_ms_fdmi_iocb,
2197 .read_nvram = qla2x00_read_nvram_data,
2198 .write_nvram = qla2x00_write_nvram_data,
2199 .fw_dump = qla2100_fw_dump,
2200 .beacon_on = NULL,
2201 .beacon_off = NULL,
2202 .beacon_blink = NULL,
2203 .read_optrom = qla2x00_read_optrom_data,
2204 .write_optrom = qla2x00_write_optrom_data,
2205 .get_flash_version = qla2x00_get_flash_version,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002206 .start_scsi = qla2x00_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002207 .start_scsi_mq = NULL,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002208 .abort_isp = qla2x00_abort_isp,
Giridhar Malavali706f4572011-11-18 09:03:16 -08002209 .iospace_config = qla2x00_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002210 .initialize_adapter = qla2x00_initialize_adapter,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002211};
2212
2213static struct isp_operations qla2300_isp_ops = {
2214 .pci_config = qla2300_pci_config,
2215 .reset_chip = qla2x00_reset_chip,
2216 .chip_diag = qla2x00_chip_diag,
2217 .config_rings = qla2x00_config_rings,
2218 .reset_adapter = qla2x00_reset_adapter,
2219 .nvram_config = qla2x00_nvram_config,
2220 .update_fw_options = qla2x00_update_fw_options,
2221 .load_risc = qla2x00_load_risc,
2222 .pci_info_str = qla2x00_pci_info_str,
2223 .fw_version_str = qla2x00_fw_version_str,
2224 .intr_handler = qla2300_intr_handler,
2225 .enable_intrs = qla2x00_enable_intrs,
2226 .disable_intrs = qla2x00_disable_intrs,
2227 .abort_command = qla2x00_abort_command,
Andrew Vasquez523ec772008-04-03 13:13:24 -07002228 .target_reset = qla2x00_abort_target,
2229 .lun_reset = qla2x00_lun_reset,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002230 .fabric_login = qla2x00_login_fabric,
2231 .fabric_logout = qla2x00_fabric_logout,
2232 .calc_req_entries = qla2x00_calc_iocbs_32,
2233 .build_iocbs = qla2x00_build_scsi_iocbs_32,
2234 .prep_ms_iocb = qla2x00_prep_ms_iocb,
2235 .prep_ms_fdmi_iocb = qla2x00_prep_ms_fdmi_iocb,
2236 .read_nvram = qla2x00_read_nvram_data,
2237 .write_nvram = qla2x00_write_nvram_data,
2238 .fw_dump = qla2300_fw_dump,
2239 .beacon_on = qla2x00_beacon_on,
2240 .beacon_off = qla2x00_beacon_off,
2241 .beacon_blink = qla2x00_beacon_blink,
2242 .read_optrom = qla2x00_read_optrom_data,
2243 .write_optrom = qla2x00_write_optrom_data,
2244 .get_flash_version = qla2x00_get_flash_version,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002245 .start_scsi = qla2x00_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002246 .start_scsi_mq = NULL,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002247 .abort_isp = qla2x00_abort_isp,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002248 .iospace_config = qla2x00_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002249 .initialize_adapter = qla2x00_initialize_adapter,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002250};
2251
2252static struct isp_operations qla24xx_isp_ops = {
2253 .pci_config = qla24xx_pci_config,
2254 .reset_chip = qla24xx_reset_chip,
2255 .chip_diag = qla24xx_chip_diag,
2256 .config_rings = qla24xx_config_rings,
2257 .reset_adapter = qla24xx_reset_adapter,
2258 .nvram_config = qla24xx_nvram_config,
2259 .update_fw_options = qla24xx_update_fw_options,
2260 .load_risc = qla24xx_load_risc,
2261 .pci_info_str = qla24xx_pci_info_str,
2262 .fw_version_str = qla24xx_fw_version_str,
2263 .intr_handler = qla24xx_intr_handler,
2264 .enable_intrs = qla24xx_enable_intrs,
2265 .disable_intrs = qla24xx_disable_intrs,
2266 .abort_command = qla24xx_abort_command,
Andrew Vasquez523ec772008-04-03 13:13:24 -07002267 .target_reset = qla24xx_abort_target,
2268 .lun_reset = qla24xx_lun_reset,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002269 .fabric_login = qla24xx_login_fabric,
2270 .fabric_logout = qla24xx_fabric_logout,
2271 .calc_req_entries = NULL,
2272 .build_iocbs = NULL,
2273 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2274 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2275 .read_nvram = qla24xx_read_nvram_data,
2276 .write_nvram = qla24xx_write_nvram_data,
2277 .fw_dump = qla24xx_fw_dump,
2278 .beacon_on = qla24xx_beacon_on,
2279 .beacon_off = qla24xx_beacon_off,
2280 .beacon_blink = qla24xx_beacon_blink,
2281 .read_optrom = qla24xx_read_optrom_data,
2282 .write_optrom = qla24xx_write_optrom_data,
2283 .get_flash_version = qla24xx_get_flash_version,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002284 .start_scsi = qla24xx_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002285 .start_scsi_mq = NULL,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002286 .abort_isp = qla2x00_abort_isp,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002287 .iospace_config = qla2x00_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002288 .initialize_adapter = qla2x00_initialize_adapter,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002289};
2290
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002291static struct isp_operations qla25xx_isp_ops = {
2292 .pci_config = qla25xx_pci_config,
2293 .reset_chip = qla24xx_reset_chip,
2294 .chip_diag = qla24xx_chip_diag,
2295 .config_rings = qla24xx_config_rings,
2296 .reset_adapter = qla24xx_reset_adapter,
2297 .nvram_config = qla24xx_nvram_config,
2298 .update_fw_options = qla24xx_update_fw_options,
2299 .load_risc = qla24xx_load_risc,
2300 .pci_info_str = qla24xx_pci_info_str,
2301 .fw_version_str = qla24xx_fw_version_str,
2302 .intr_handler = qla24xx_intr_handler,
2303 .enable_intrs = qla24xx_enable_intrs,
2304 .disable_intrs = qla24xx_disable_intrs,
2305 .abort_command = qla24xx_abort_command,
Andrew Vasquez523ec772008-04-03 13:13:24 -07002306 .target_reset = qla24xx_abort_target,
2307 .lun_reset = qla24xx_lun_reset,
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002308 .fabric_login = qla24xx_login_fabric,
2309 .fabric_logout = qla24xx_fabric_logout,
2310 .calc_req_entries = NULL,
2311 .build_iocbs = NULL,
2312 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2313 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2314 .read_nvram = qla25xx_read_nvram_data,
2315 .write_nvram = qla25xx_write_nvram_data,
2316 .fw_dump = qla25xx_fw_dump,
2317 .beacon_on = qla24xx_beacon_on,
2318 .beacon_off = qla24xx_beacon_off,
2319 .beacon_blink = qla24xx_beacon_blink,
Andrew Vasquez338c9162007-09-20 14:07:33 -07002320 .read_optrom = qla25xx_read_optrom_data,
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002321 .write_optrom = qla24xx_write_optrom_data,
2322 .get_flash_version = qla24xx_get_flash_version,
Arun Easibad75002010-05-04 15:01:30 -07002323 .start_scsi = qla24xx_dif_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002324 .start_scsi_mq = qla2xxx_dif_start_scsi_mq,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002325 .abort_isp = qla2x00_abort_isp,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002326 .iospace_config = qla2x00_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002327 .initialize_adapter = qla2x00_initialize_adapter,
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002328};
2329
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002330static struct isp_operations qla81xx_isp_ops = {
2331 .pci_config = qla25xx_pci_config,
2332 .reset_chip = qla24xx_reset_chip,
2333 .chip_diag = qla24xx_chip_diag,
2334 .config_rings = qla24xx_config_rings,
2335 .reset_adapter = qla24xx_reset_adapter,
2336 .nvram_config = qla81xx_nvram_config,
Giridhar Malavali37efd512020-02-26 14:40:07 -08002337 .update_fw_options = qla24xx_update_fw_options,
Andrew Vasquezeaac30b2009-01-22 09:45:32 -08002338 .load_risc = qla81xx_load_risc,
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002339 .pci_info_str = qla24xx_pci_info_str,
2340 .fw_version_str = qla24xx_fw_version_str,
2341 .intr_handler = qla24xx_intr_handler,
2342 .enable_intrs = qla24xx_enable_intrs,
2343 .disable_intrs = qla24xx_disable_intrs,
2344 .abort_command = qla24xx_abort_command,
2345 .target_reset = qla24xx_abort_target,
2346 .lun_reset = qla24xx_lun_reset,
2347 .fabric_login = qla24xx_login_fabric,
2348 .fabric_logout = qla24xx_fabric_logout,
2349 .calc_req_entries = NULL,
2350 .build_iocbs = NULL,
2351 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2352 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
Andrew Vasquez3d79038f2009-03-24 09:08:14 -07002353 .read_nvram = NULL,
2354 .write_nvram = NULL,
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002355 .fw_dump = qla81xx_fw_dump,
2356 .beacon_on = qla24xx_beacon_on,
2357 .beacon_off = qla24xx_beacon_off,
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002358 .beacon_blink = qla83xx_beacon_blink,
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002359 .read_optrom = qla25xx_read_optrom_data,
2360 .write_optrom = qla24xx_write_optrom_data,
2361 .get_flash_version = qla24xx_get_flash_version,
Arun Easiba77ef52010-05-28 15:08:27 -07002362 .start_scsi = qla24xx_dif_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002363 .start_scsi_mq = qla2xxx_dif_start_scsi_mq,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002364 .abort_isp = qla2x00_abort_isp,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002365 .iospace_config = qla2x00_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002366 .initialize_adapter = qla2x00_initialize_adapter,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002367};
2368
2369static struct isp_operations qla82xx_isp_ops = {
2370 .pci_config = qla82xx_pci_config,
2371 .reset_chip = qla82xx_reset_chip,
2372 .chip_diag = qla24xx_chip_diag,
2373 .config_rings = qla82xx_config_rings,
2374 .reset_adapter = qla24xx_reset_adapter,
2375 .nvram_config = qla81xx_nvram_config,
2376 .update_fw_options = qla24xx_update_fw_options,
2377 .load_risc = qla82xx_load_risc,
Atul Deshmukh9d55ca62012-08-22 14:21:14 -04002378 .pci_info_str = qla24xx_pci_info_str,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002379 .fw_version_str = qla24xx_fw_version_str,
2380 .intr_handler = qla82xx_intr_handler,
2381 .enable_intrs = qla82xx_enable_intrs,
2382 .disable_intrs = qla82xx_disable_intrs,
2383 .abort_command = qla24xx_abort_command,
2384 .target_reset = qla24xx_abort_target,
2385 .lun_reset = qla24xx_lun_reset,
2386 .fabric_login = qla24xx_login_fabric,
2387 .fabric_logout = qla24xx_fabric_logout,
2388 .calc_req_entries = NULL,
2389 .build_iocbs = NULL,
2390 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2391 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2392 .read_nvram = qla24xx_read_nvram_data,
2393 .write_nvram = qla24xx_write_nvram_data,
Chad Dupuisa1b23c52014-02-26 04:15:12 -05002394 .fw_dump = qla82xx_fw_dump,
Saurav Kashyap999916d2011-08-16 11:31:45 -07002395 .beacon_on = qla82xx_beacon_on,
2396 .beacon_off = qla82xx_beacon_off,
2397 .beacon_blink = NULL,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002398 .read_optrom = qla82xx_read_optrom_data,
2399 .write_optrom = qla82xx_write_optrom_data,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002400 .get_flash_version = qla82xx_get_flash_version,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002401 .start_scsi = qla82xx_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002402 .start_scsi_mq = NULL,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002403 .abort_isp = qla82xx_abort_isp,
Giridhar Malavali706f4572011-11-18 09:03:16 -08002404 .iospace_config = qla82xx_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002405 .initialize_adapter = qla2x00_initialize_adapter,
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002406};
2407
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002408static struct isp_operations qla8044_isp_ops = {
2409 .pci_config = qla82xx_pci_config,
2410 .reset_chip = qla82xx_reset_chip,
2411 .chip_diag = qla24xx_chip_diag,
2412 .config_rings = qla82xx_config_rings,
2413 .reset_adapter = qla24xx_reset_adapter,
2414 .nvram_config = qla81xx_nvram_config,
2415 .update_fw_options = qla24xx_update_fw_options,
2416 .load_risc = qla82xx_load_risc,
2417 .pci_info_str = qla24xx_pci_info_str,
2418 .fw_version_str = qla24xx_fw_version_str,
2419 .intr_handler = qla8044_intr_handler,
2420 .enable_intrs = qla82xx_enable_intrs,
2421 .disable_intrs = qla82xx_disable_intrs,
2422 .abort_command = qla24xx_abort_command,
2423 .target_reset = qla24xx_abort_target,
2424 .lun_reset = qla24xx_lun_reset,
2425 .fabric_login = qla24xx_login_fabric,
2426 .fabric_logout = qla24xx_fabric_logout,
2427 .calc_req_entries = NULL,
2428 .build_iocbs = NULL,
2429 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2430 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2431 .read_nvram = NULL,
2432 .write_nvram = NULL,
Chad Dupuisa1b23c52014-02-26 04:15:12 -05002433 .fw_dump = qla8044_fw_dump,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002434 .beacon_on = qla82xx_beacon_on,
2435 .beacon_off = qla82xx_beacon_off,
2436 .beacon_blink = NULL,
Saurav Kashyap888e6392014-02-26 04:15:13 -05002437 .read_optrom = qla8044_read_optrom_data,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002438 .write_optrom = qla8044_write_optrom_data,
2439 .get_flash_version = qla82xx_get_flash_version,
2440 .start_scsi = qla82xx_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002441 .start_scsi_mq = NULL,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002442 .abort_isp = qla8044_abort_isp,
2443 .iospace_config = qla82xx_iospace_config,
2444 .initialize_adapter = qla2x00_initialize_adapter,
2445};
2446
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002447static struct isp_operations qla83xx_isp_ops = {
2448 .pci_config = qla25xx_pci_config,
2449 .reset_chip = qla24xx_reset_chip,
2450 .chip_diag = qla24xx_chip_diag,
2451 .config_rings = qla24xx_config_rings,
2452 .reset_adapter = qla24xx_reset_adapter,
2453 .nvram_config = qla81xx_nvram_config,
Giridhar Malavali37efd512020-02-26 14:40:07 -08002454 .update_fw_options = qla24xx_update_fw_options,
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002455 .load_risc = qla81xx_load_risc,
2456 .pci_info_str = qla24xx_pci_info_str,
2457 .fw_version_str = qla24xx_fw_version_str,
2458 .intr_handler = qla24xx_intr_handler,
2459 .enable_intrs = qla24xx_enable_intrs,
2460 .disable_intrs = qla24xx_disable_intrs,
2461 .abort_command = qla24xx_abort_command,
2462 .target_reset = qla24xx_abort_target,
2463 .lun_reset = qla24xx_lun_reset,
2464 .fabric_login = qla24xx_login_fabric,
2465 .fabric_logout = qla24xx_fabric_logout,
2466 .calc_req_entries = NULL,
2467 .build_iocbs = NULL,
2468 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2469 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2470 .read_nvram = NULL,
2471 .write_nvram = NULL,
2472 .fw_dump = qla83xx_fw_dump,
2473 .beacon_on = qla24xx_beacon_on,
2474 .beacon_off = qla24xx_beacon_off,
2475 .beacon_blink = qla83xx_beacon_blink,
2476 .read_optrom = qla25xx_read_optrom_data,
2477 .write_optrom = qla24xx_write_optrom_data,
2478 .get_flash_version = qla24xx_get_flash_version,
2479 .start_scsi = qla24xx_dif_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002480 .start_scsi_mq = qla2xxx_dif_start_scsi_mq,
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002481 .abort_isp = qla2x00_abort_isp,
2482 .iospace_config = qla83xx_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002483 .initialize_adapter = qla2x00_initialize_adapter,
2484};
2485
2486static struct isp_operations qlafx00_isp_ops = {
2487 .pci_config = qlafx00_pci_config,
2488 .reset_chip = qlafx00_soft_reset,
2489 .chip_diag = qlafx00_chip_diag,
2490 .config_rings = qlafx00_config_rings,
2491 .reset_adapter = qlafx00_soft_reset,
2492 .nvram_config = NULL,
2493 .update_fw_options = NULL,
2494 .load_risc = NULL,
2495 .pci_info_str = qlafx00_pci_info_str,
2496 .fw_version_str = qlafx00_fw_version_str,
2497 .intr_handler = qlafx00_intr_handler,
2498 .enable_intrs = qlafx00_enable_intrs,
2499 .disable_intrs = qlafx00_disable_intrs,
Armen Baloyan4440e462014-02-26 04:15:18 -05002500 .abort_command = qla24xx_async_abort_command,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002501 .target_reset = qlafx00_abort_target,
2502 .lun_reset = qlafx00_lun_reset,
2503 .fabric_login = NULL,
2504 .fabric_logout = NULL,
2505 .calc_req_entries = NULL,
2506 .build_iocbs = NULL,
2507 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2508 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2509 .read_nvram = qla24xx_read_nvram_data,
2510 .write_nvram = qla24xx_write_nvram_data,
2511 .fw_dump = NULL,
2512 .beacon_on = qla24xx_beacon_on,
2513 .beacon_off = qla24xx_beacon_off,
2514 .beacon_blink = NULL,
2515 .read_optrom = qla24xx_read_optrom_data,
2516 .write_optrom = qla24xx_write_optrom_data,
2517 .get_flash_version = qla24xx_get_flash_version,
2518 .start_scsi = qlafx00_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002519 .start_scsi_mq = NULL,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002520 .abort_isp = qlafx00_abort_isp,
2521 .iospace_config = qlafx00_iospace_config,
2522 .initialize_adapter = qlafx00_initialize_adapter,
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002523};
2524
Chad Dupuisf73cb692014-02-26 04:15:06 -05002525static struct isp_operations qla27xx_isp_ops = {
2526 .pci_config = qla25xx_pci_config,
2527 .reset_chip = qla24xx_reset_chip,
2528 .chip_diag = qla24xx_chip_diag,
2529 .config_rings = qla24xx_config_rings,
2530 .reset_adapter = qla24xx_reset_adapter,
2531 .nvram_config = qla81xx_nvram_config,
Andrew Vasqueza36f1442019-07-26 09:07:37 -07002532 .update_fw_options = qla24xx_update_fw_options,
Chad Dupuisf73cb692014-02-26 04:15:06 -05002533 .load_risc = qla81xx_load_risc,
2534 .pci_info_str = qla24xx_pci_info_str,
2535 .fw_version_str = qla24xx_fw_version_str,
2536 .intr_handler = qla24xx_intr_handler,
2537 .enable_intrs = qla24xx_enable_intrs,
2538 .disable_intrs = qla24xx_disable_intrs,
2539 .abort_command = qla24xx_abort_command,
2540 .target_reset = qla24xx_abort_target,
2541 .lun_reset = qla24xx_lun_reset,
2542 .fabric_login = qla24xx_login_fabric,
2543 .fabric_logout = qla24xx_fabric_logout,
2544 .calc_req_entries = NULL,
2545 .build_iocbs = NULL,
2546 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2547 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2548 .read_nvram = NULL,
2549 .write_nvram = NULL,
2550 .fw_dump = qla27xx_fwdump,
Arun Easicbb01c22020-03-31 03:40:13 -07002551 .mpi_fw_dump = qla27xx_mpi_fwdump,
Chad Dupuisf73cb692014-02-26 04:15:06 -05002552 .beacon_on = qla24xx_beacon_on,
2553 .beacon_off = qla24xx_beacon_off,
2554 .beacon_blink = qla83xx_beacon_blink,
2555 .read_optrom = qla25xx_read_optrom_data,
2556 .write_optrom = qla24xx_write_optrom_data,
2557 .get_flash_version = qla24xx_get_flash_version,
2558 .start_scsi = qla24xx_dif_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002559 .start_scsi_mq = qla2xxx_dif_start_scsi_mq,
Chad Dupuisf73cb692014-02-26 04:15:06 -05002560 .abort_isp = qla2x00_abort_isp,
2561 .iospace_config = qla83xx_iospace_config,
2562 .initialize_adapter = qla2x00_initialize_adapter,
2563};
2564
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002565static inline void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002566qla2x00_set_isp_flags(struct qla_hw_data *ha)
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002567{
2568 ha->device_type = DT_EXTENDED_IDS;
2569 switch (ha->pdev->device) {
2570 case PCI_DEVICE_ID_QLOGIC_ISP2100:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002571 ha->isp_type |= DT_ISP2100;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002572 ha->device_type &= ~DT_EXTENDED_IDS;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002573 ha->fw_srisc_address = RISC_START_ADDRESS_2100;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002574 break;
2575 case PCI_DEVICE_ID_QLOGIC_ISP2200:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002576 ha->isp_type |= DT_ISP2200;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002577 ha->device_type &= ~DT_EXTENDED_IDS;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002578 ha->fw_srisc_address = RISC_START_ADDRESS_2100;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002579 break;
2580 case PCI_DEVICE_ID_QLOGIC_ISP2300:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002581 ha->isp_type |= DT_ISP2300;
andrew.vasquez@qlogic.com4a59f712006-03-09 14:27:39 -08002582 ha->device_type |= DT_ZIO_SUPPORTED;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002583 ha->fw_srisc_address = RISC_START_ADDRESS_2300;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002584 break;
2585 case PCI_DEVICE_ID_QLOGIC_ISP2312:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002586 ha->isp_type |= DT_ISP2312;
andrew.vasquez@qlogic.com4a59f712006-03-09 14:27:39 -08002587 ha->device_type |= DT_ZIO_SUPPORTED;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002588 ha->fw_srisc_address = RISC_START_ADDRESS_2300;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002589 break;
2590 case PCI_DEVICE_ID_QLOGIC_ISP2322:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002591 ha->isp_type |= DT_ISP2322;
andrew.vasquez@qlogic.com4a59f712006-03-09 14:27:39 -08002592 ha->device_type |= DT_ZIO_SUPPORTED;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002593 if (ha->pdev->subsystem_vendor == 0x1028 &&
2594 ha->pdev->subsystem_device == 0x0170)
2595 ha->device_type |= DT_OEM_001;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002596 ha->fw_srisc_address = RISC_START_ADDRESS_2300;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002597 break;
2598 case PCI_DEVICE_ID_QLOGIC_ISP6312:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002599 ha->isp_type |= DT_ISP6312;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002600 ha->fw_srisc_address = RISC_START_ADDRESS_2300;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002601 break;
2602 case PCI_DEVICE_ID_QLOGIC_ISP6322:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002603 ha->isp_type |= DT_ISP6322;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002604 ha->fw_srisc_address = RISC_START_ADDRESS_2300;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002605 break;
2606 case PCI_DEVICE_ID_QLOGIC_ISP2422:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002607 ha->isp_type |= DT_ISP2422;
andrew.vasquez@qlogic.com4a59f712006-03-09 14:27:39 -08002608 ha->device_type |= DT_ZIO_SUPPORTED;
Andrew Vasqueze4289242007-07-19 15:05:56 -07002609 ha->device_type |= DT_FWI2;
Andrew Vasquezc76f2c02007-07-19 15:05:57 -07002610 ha->device_type |= DT_IIDMA;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002611 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002612 break;
2613 case PCI_DEVICE_ID_QLOGIC_ISP2432:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002614 ha->isp_type |= DT_ISP2432;
andrew.vasquez@qlogic.com4a59f712006-03-09 14:27:39 -08002615 ha->device_type |= DT_ZIO_SUPPORTED;
Andrew Vasqueze4289242007-07-19 15:05:56 -07002616 ha->device_type |= DT_FWI2;
Andrew Vasquezc76f2c02007-07-19 15:05:57 -07002617 ha->device_type |= DT_IIDMA;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002618 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002619 break;
Harihara Kadayam4d4df192008-04-03 13:13:26 -07002620 case PCI_DEVICE_ID_QLOGIC_ISP8432:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002621 ha->isp_type |= DT_ISP8432;
Harihara Kadayam4d4df192008-04-03 13:13:26 -07002622 ha->device_type |= DT_ZIO_SUPPORTED;
2623 ha->device_type |= DT_FWI2;
2624 ha->device_type |= DT_IIDMA;
2625 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2626 break;
andrew.vasquez@qlogic.com044cc6c2006-03-09 14:27:13 -08002627 case PCI_DEVICE_ID_QLOGIC_ISP5422:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002628 ha->isp_type |= DT_ISP5422;
Andrew Vasqueze4289242007-07-19 15:05:56 -07002629 ha->device_type |= DT_FWI2;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002630 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002631 break;
andrew.vasquez@qlogic.com044cc6c2006-03-09 14:27:13 -08002632 case PCI_DEVICE_ID_QLOGIC_ISP5432:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002633 ha->isp_type |= DT_ISP5432;
Andrew Vasqueze4289242007-07-19 15:05:56 -07002634 ha->device_type |= DT_FWI2;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002635 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002636 break;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002637 case PCI_DEVICE_ID_QLOGIC_ISP2532:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002638 ha->isp_type |= DT_ISP2532;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002639 ha->device_type |= DT_ZIO_SUPPORTED;
2640 ha->device_type |= DT_FWI2;
2641 ha->device_type |= DT_IIDMA;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002642 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2643 break;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002644 case PCI_DEVICE_ID_QLOGIC_ISP8001:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002645 ha->isp_type |= DT_ISP8001;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002646 ha->device_type |= DT_ZIO_SUPPORTED;
2647 ha->device_type |= DT_FWI2;
2648 ha->device_type |= DT_IIDMA;
2649 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2650 break;
Giridhar Malavalia9083012010-04-12 17:59:55 -07002651 case PCI_DEVICE_ID_QLOGIC_ISP8021:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002652 ha->isp_type |= DT_ISP8021;
Giridhar Malavalia9083012010-04-12 17:59:55 -07002653 ha->device_type |= DT_ZIO_SUPPORTED;
2654 ha->device_type |= DT_FWI2;
2655 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2656 /* Initialize 82XX ISP flags */
2657 qla82xx_init_flags(ha);
2658 break;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002659 case PCI_DEVICE_ID_QLOGIC_ISP8044:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002660 ha->isp_type |= DT_ISP8044;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002661 ha->device_type |= DT_ZIO_SUPPORTED;
2662 ha->device_type |= DT_FWI2;
2663 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2664 /* Initialize 82XX ISP flags */
2665 qla82xx_init_flags(ha);
2666 break;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002667 case PCI_DEVICE_ID_QLOGIC_ISP2031:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002668 ha->isp_type |= DT_ISP2031;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002669 ha->device_type |= DT_ZIO_SUPPORTED;
2670 ha->device_type |= DT_FWI2;
2671 ha->device_type |= DT_IIDMA;
2672 ha->device_type |= DT_T10_PI;
2673 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2674 break;
2675 case PCI_DEVICE_ID_QLOGIC_ISP8031:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002676 ha->isp_type |= DT_ISP8031;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002677 ha->device_type |= DT_ZIO_SUPPORTED;
2678 ha->device_type |= DT_FWI2;
2679 ha->device_type |= DT_IIDMA;
2680 ha->device_type |= DT_T10_PI;
2681 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2682 break;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002683 case PCI_DEVICE_ID_QLOGIC_ISPF001:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002684 ha->isp_type |= DT_ISPFX00;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002685 break;
Chad Dupuisf73cb692014-02-26 04:15:06 -05002686 case PCI_DEVICE_ID_QLOGIC_ISP2071:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002687 ha->isp_type |= DT_ISP2071;
Chad Dupuisf73cb692014-02-26 04:15:06 -05002688 ha->device_type |= DT_ZIO_SUPPORTED;
2689 ha->device_type |= DT_FWI2;
2690 ha->device_type |= DT_IIDMA;
Himanshu Madhani8ce3f572016-01-27 12:03:36 -05002691 ha->device_type |= DT_T10_PI;
Chad Dupuisf73cb692014-02-26 04:15:06 -05002692 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2693 break;
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04002694 case PCI_DEVICE_ID_QLOGIC_ISP2271:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002695 ha->isp_type |= DT_ISP2271;
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04002696 ha->device_type |= DT_ZIO_SUPPORTED;
2697 ha->device_type |= DT_FWI2;
2698 ha->device_type |= DT_IIDMA;
Himanshu Madhani8ce3f572016-01-27 12:03:36 -05002699 ha->device_type |= DT_T10_PI;
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04002700 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2701 break;
Sawan Chandak2b489922015-08-04 13:38:03 -04002702 case PCI_DEVICE_ID_QLOGIC_ISP2261:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002703 ha->isp_type |= DT_ISP2261;
Sawan Chandak2b489922015-08-04 13:38:03 -04002704 ha->device_type |= DT_ZIO_SUPPORTED;
2705 ha->device_type |= DT_FWI2;
2706 ha->device_type |= DT_IIDMA;
Himanshu Madhani8ce3f572016-01-27 12:03:36 -05002707 ha->device_type |= DT_T10_PI;
Sawan Chandak2b489922015-08-04 13:38:03 -04002708 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2709 break;
Joe Carnuccioecc89f22019-03-12 11:08:13 -07002710 case PCI_DEVICE_ID_QLOGIC_ISP2081:
2711 case PCI_DEVICE_ID_QLOGIC_ISP2089:
2712 ha->isp_type |= DT_ISP2081;
2713 ha->device_type |= DT_ZIO_SUPPORTED;
2714 ha->device_type |= DT_FWI2;
2715 ha->device_type |= DT_IIDMA;
2716 ha->device_type |= DT_T10_PI;
2717 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2718 break;
2719 case PCI_DEVICE_ID_QLOGIC_ISP2281:
2720 case PCI_DEVICE_ID_QLOGIC_ISP2289:
2721 ha->isp_type |= DT_ISP2281;
2722 ha->device_type |= DT_ZIO_SUPPORTED;
2723 ha->device_type |= DT_FWI2;
2724 ha->device_type |= DT_IIDMA;
2725 ha->device_type |= DT_T10_PI;
2726 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2727 break;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002728 }
Anirban Chakrabortye5b68a62009-04-06 22:33:50 -07002729
Giridhar Malavalia9083012010-04-12 17:59:55 -07002730 if (IS_QLA82XX(ha))
Saurav Kashyap43a9c382014-02-26 04:15:16 -05002731 ha->port_no = ha->portnum & 1;
Chad Dupuisf73cb692014-02-26 04:15:06 -05002732 else {
Giridhar Malavalia9083012010-04-12 17:59:55 -07002733 /* Get adapter physical port no from interrupt pin register. */
2734 pci_read_config_byte(ha->pdev, PCI_INTERRUPT_PIN, &ha->port_no);
Joe Carnuccioecc89f22019-03-12 11:08:13 -07002735 if (IS_QLA25XX(ha) || IS_QLA2031(ha) ||
2736 IS_QLA27XX(ha) || IS_QLA28XX(ha))
Chad Dupuisf73cb692014-02-26 04:15:06 -05002737 ha->port_no--;
2738 else
2739 ha->port_no = !(ha->port_no & 1);
2740 }
Giridhar Malavalia9083012010-04-12 17:59:55 -07002741
Saurav Kashyap7c3df132011-07-14 12:00:13 -07002742 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x000b,
Joe Perchesd8424f62011-11-18 09:03:06 -08002743 "device_type=0x%x port=%d fw_srisc_address=0x%x.\n",
Chad Dupuisf73cb692014-02-26 04:15:06 -05002744 ha->device_type, ha->port_no, ha->fw_srisc_address);
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002745}
2746
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002747static void
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002748qla2xxx_scan_start(struct Scsi_Host *shost)
2749{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002750 scsi_qla_host_t *vha = shost_priv(shost);
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002751
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07002752 if (vha->hw->flags.running_gold_fw)
2753 return;
2754
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002755 set_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags);
2756 set_bit(LOCAL_LOOP_UPDATE, &vha->dpc_flags);
2757 set_bit(RSCN_UPDATE, &vha->dpc_flags);
2758 set_bit(NPIV_CONFIG_NEEDED, &vha->dpc_flags);
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002759}
2760
2761static int
2762qla2xxx_scan_finished(struct Scsi_Host *shost, unsigned long time)
2763{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002764 scsi_qla_host_t *vha = shost_priv(shost);
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002765
Bill Kuzejaa5dd506e2016-10-21 16:45:27 -04002766 if (test_bit(UNLOADING, &vha->dpc_flags))
2767 return 1;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002768 if (!vha->host)
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002769 return 1;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002770 if (time > vha->hw->loop_reset_delay * HZ)
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002771 return 1;
2772
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002773 return atomic_read(&vha->loop_state) == LOOP_READY;
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002774}
2775
Manish Rangankar3a4e1f32021-09-08 09:46:20 -07002776static void qla_heartbeat_work_fn(struct work_struct *work)
2777{
2778 struct qla_hw_data *ha = container_of(work,
2779 struct qla_hw_data, heartbeat_work);
2780 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
2781
2782 if (!ha->flags.mbox_busy && base_vha->flags.init_done)
2783 qla_no_op_mb(base_vha);
2784}
2785
Quinn Tranec7193e2017-03-15 09:48:55 -07002786static void qla2x00_iocb_work_fn(struct work_struct *work)
2787{
2788 struct scsi_qla_host *vha = container_of(work,
2789 struct scsi_qla_host, iocb_work);
Quinn Tran9b3e0f42017-12-28 12:33:16 -08002790 struct qla_hw_data *ha = vha->hw;
2791 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
Quinn Tran0aca7782018-09-04 14:19:16 -07002792 int i = 2;
Quinn Tran9b3e0f42017-12-28 12:33:16 -08002793 unsigned long flags;
Quinn Tranec7193e2017-03-15 09:48:55 -07002794
Quinn Tran9b3e0f42017-12-28 12:33:16 -08002795 if (test_bit(UNLOADING, &base_vha->dpc_flags))
2796 return;
2797
2798 while (!list_empty(&vha->work_list) && i > 0) {
Quinn Tranec7193e2017-03-15 09:48:55 -07002799 qla2x00_do_work(vha);
Quinn Tran9b3e0f42017-12-28 12:33:16 -08002800 i--;
Quinn Tranec7193e2017-03-15 09:48:55 -07002801 }
Quinn Tran9b3e0f42017-12-28 12:33:16 -08002802
2803 spin_lock_irqsave(&vha->work_lock, flags);
2804 clear_bit(IOCB_WORK_ACTIVE, &vha->dpc_flags);
2805 spin_unlock_irqrestore(&vha->work_lock, flags);
Quinn Tranec7193e2017-03-15 09:48:55 -07002806}
2807
Linus Torvalds1da177e2005-04-16 15:20:36 -07002808/*
2809 * PCI driver interface
2810 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -08002811static int
Andrew Vasquez7ee61392006-06-23 16:11:22 -07002812qla2x00_probe_one(struct pci_dev *pdev, const struct pci_device_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002813{
Andrew Vasqueza1541d52005-06-09 17:21:28 -07002814 int ret = -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002815 struct Scsi_Host *host;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002816 scsi_qla_host_t *base_vha = NULL;
2817 struct qla_hw_data *ha;
Andrew Vasquez29856e22007-08-12 18:22:52 -07002818 char pci_info[30];
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04002819 char fw_str[30], wq_name[30];
Andrew Vasquez54333832005-11-09 15:49:04 -08002820 struct scsi_host_template *sht;
Chad Dupuis642ef982012-02-09 11:15:57 -08002821 int bars, mem_only = 0;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002822 uint16_t req_length = 0, rsp_length = 0;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002823 struct req_que *req = NULL;
2824 struct rsp_que *rsp = NULL;
Michael Hernandez56012362016-12-12 14:40:08 -08002825 int i;
Michael Hernandezd7459522016-12-12 14:40:07 -08002826
Andrew Vasquez285d0322007-10-19 15:59:17 -07002827 bars = pci_select_bars(pdev, IORESOURCE_MEM | IORESOURCE_IO);
Giridhar Malavalia5326f82009-03-24 09:07:56 -07002828 sht = &qla2xxx_driver_template;
Andrew Vasquez285d0322007-10-19 15:59:17 -07002829 if (pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2422 ||
2830 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2432 ||
Harihara Kadayam4d4df192008-04-03 13:13:26 -07002831 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8432 ||
Andrew Vasquez285d0322007-10-19 15:59:17 -07002832 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP5422 ||
2833 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP5432 ||
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002834 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2532 ||
Giridhar Malavalia9083012010-04-12 17:59:55 -07002835 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8001 ||
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002836 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8021 ||
2837 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2031 ||
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002838 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8031 ||
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002839 pdev->device == PCI_DEVICE_ID_QLOGIC_ISPF001 ||
Chad Dupuisf73cb692014-02-26 04:15:06 -05002840 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8044 ||
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04002841 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2071 ||
Sawan Chandak2b489922015-08-04 13:38:03 -04002842 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2271 ||
Joe Carnuccioecc89f22019-03-12 11:08:13 -07002843 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2261 ||
2844 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2081 ||
2845 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2281 ||
2846 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2089 ||
2847 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2289) {
Andrew Vasquez285d0322007-10-19 15:59:17 -07002848 bars = pci_select_bars(pdev, IORESOURCE_MEM);
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002849 mem_only = 1;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07002850 ql_dbg_pci(ql_dbg_init, pdev, 0x0007,
2851 "Mem only adapter.\n");
Andrew Vasquez285d0322007-10-19 15:59:17 -07002852 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07002853 ql_dbg_pci(ql_dbg_init, pdev, 0x0008,
2854 "Bars=%d.\n", bars);
Andrew Vasquez285d0322007-10-19 15:59:17 -07002855
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002856 if (mem_only) {
2857 if (pci_enable_device_mem(pdev))
Johannes Thumshirnddff7ed2017-05-23 16:50:47 +02002858 return ret;
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002859 } else {
2860 if (pci_enable_device(pdev))
Johannes Thumshirnddff7ed2017-05-23 16:50:47 +02002861 return ret;
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002862 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002863
Saurav Kashyap62e0dec52021-08-09 21:37:17 -07002864 if (is_kdump_kernel()) {
2865 ql2xmqsupport = 0;
2866 ql2xallocfwdump = 0;
2867 }
2868
Jesse Barnes09276782008-10-18 17:33:19 -07002869 /* This may fail but that's ok */
2870 pci_enable_pcie_error_reporting(pdev);
Seokmann Ju14e660e2007-09-20 14:07:36 -07002871
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002872 ha = kzalloc(sizeof(struct qla_hw_data), GFP_KERNEL);
2873 if (!ha) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07002874 ql_log_pci(ql_log_fatal, pdev, 0x0009,
2875 "Unable to allocate memory for ha.\n");
Johannes Thumshirnddff7ed2017-05-23 16:50:47 +02002876 goto disable_device;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002877 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07002878 ql_dbg_pci(ql_dbg_init, pdev, 0x000a,
2879 "Memory allocated for ha=%p.\n", ha);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002880 ha->pdev = pdev;
Quinn Tran33e79972014-09-25 06:14:55 -04002881 INIT_LIST_HEAD(&ha->tgt.q_full_list);
2882 spin_lock_init(&ha->tgt.q_full_lock);
Quinn Tran75601512015-12-17 14:57:04 -05002883 spin_lock_init(&ha->tgt.sess_lock);
Quinn Tran2f424b92015-12-17 14:57:07 -05002884 spin_lock_init(&ha->tgt.atio_lock);
2885
Quinn Trandd307062021-06-23 22:26:00 -07002886 spin_lock_init(&ha->sadb_lock);
2887 INIT_LIST_HEAD(&ha->sadb_tx_index_list);
2888 INIT_LIST_HEAD(&ha->sadb_rx_index_list);
2889
2890 spin_lock_init(&ha->sadb_fp_lock);
2891
2892 if (qla_edif_sadb_build_free_pool(ha)) {
2893 kfree(ha);
2894 goto disable_device;
2895 }
2896
Duane Grigsbydeeae7a2017-07-21 09:32:25 -07002897 atomic_set(&ha->nvme_active_aen_cnt, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002898
2899 /* Clear our data area */
Andrew Vasquez285d0322007-10-19 15:59:17 -07002900 ha->bars = bars;
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002901 ha->mem_only = mem_only;
Andrew Vasquezdf4bf0b2008-01-31 12:33:46 -08002902 spin_lock_init(&ha->hardware_lock);
Andrew Vasquez339aa702010-10-15 11:27:45 -07002903 spin_lock_init(&ha->vport_slock);
Saurav Kashyapa9b6f722012-08-22 14:21:01 -04002904 mutex_init(&ha->selflogin_lock);
Chad Dupuis7a8ab9c2014-02-26 04:14:56 -05002905 mutex_init(&ha->optrom_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002906
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002907 /* Set ISP-type information. */
2908 qla2x00_set_isp_flags(ha);
Duane Grigsbyca79cf62009-12-15 21:29:47 -08002909
2910 /* Set EEH reset type to fundamental if required by hba */
Joe Carnuccio95676112012-08-22 14:21:20 -04002911 if (IS_QLA24XX(ha) || IS_QLA25XX(ha) || IS_QLA81XX(ha) ||
Joe Carnuccioecc89f22019-03-12 11:08:13 -07002912 IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
Duane Grigsbyca79cf62009-12-15 21:29:47 -08002913 pdev->needs_freset = 1;
Duane Grigsbyca79cf62009-12-15 21:29:47 -08002914
Chad Dupuiscba1e472011-11-18 09:03:21 -08002915 ha->prev_topology = 0;
2916 ha->init_cb_size = sizeof(init_cb_t);
2917 ha->link_data_rate = PORT_SPEED_UNKNOWN;
2918 ha->optrom_size = OPTROM_SIZE_2300;
Quinn Trand1e36352017-12-28 12:33:12 -08002919 ha->max_exchg = FW_MAX_EXCHANGES_CNT;
Quinn Tranb2000802018-08-02 13:16:52 -07002920 atomic_set(&ha->num_pend_mbx_stage1, 0);
2921 atomic_set(&ha->num_pend_mbx_stage2, 0);
2922 atomic_set(&ha->num_pend_mbx_stage3, 0);
Quinn Tran8b4673b2018-09-04 14:19:14 -07002923 atomic_set(&ha->zio_threshold, DEFAULT_ZIO_THRESHOLD);
2924 ha->last_zio_threshold = DEFAULT_ZIO_THRESHOLD;
Chad Dupuiscba1e472011-11-18 09:03:21 -08002925
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002926 /* Assign ISP specific operations. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002927 if (IS_QLA2100(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08002928 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2100;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002929 ha->mbx_count = MAILBOX_REGISTER_COUNT_2100;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002930 req_length = REQUEST_ENTRY_CNT_2100;
2931 rsp_length = RESPONSE_ENTRY_CNT_2100;
2932 ha->max_loop_id = SNS_LAST_LOOP_ID_2100;
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002933 ha->gid_list_info_size = 4;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002934 ha->flash_conf_off = ~0;
2935 ha->flash_data_off = ~0;
2936 ha->nvram_conf_off = ~0;
2937 ha->nvram_data_off = ~0;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002938 ha->isp_ops = &qla2100_isp_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002939 } else if (IS_QLA2200(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08002940 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2100;
Andrew Vasquez67ddda32012-02-09 11:14:08 -08002941 ha->mbx_count = MAILBOX_REGISTER_COUNT_2200;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002942 req_length = REQUEST_ENTRY_CNT_2200;
2943 rsp_length = RESPONSE_ENTRY_CNT_2100;
2944 ha->max_loop_id = SNS_LAST_LOOP_ID_2100;
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002945 ha->gid_list_info_size = 4;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002946 ha->flash_conf_off = ~0;
2947 ha->flash_data_off = ~0;
2948 ha->nvram_conf_off = ~0;
2949 ha->nvram_data_off = ~0;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002950 ha->isp_ops = &qla2100_isp_ops;
Andrew Vasquezfca29702005-07-06 10:31:47 -07002951 } else if (IS_QLA23XX(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08002952 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2100;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002953 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002954 req_length = REQUEST_ENTRY_CNT_2200;
2955 rsp_length = RESPONSE_ENTRY_CNT_2300;
2956 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002957 ha->gid_list_info_size = 6;
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08002958 if (IS_QLA2322(ha) || IS_QLA6322(ha))
2959 ha->optrom_size = OPTROM_SIZE_2322;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002960 ha->flash_conf_off = ~0;
2961 ha->flash_data_off = ~0;
2962 ha->nvram_conf_off = ~0;
2963 ha->nvram_data_off = ~0;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002964 ha->isp_ops = &qla2300_isp_ops;
Harihara Kadayam4d4df192008-04-03 13:13:26 -07002965 } else if (IS_QLA24XX_TYPE(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08002966 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
Andrew Vasquezfca29702005-07-06 10:31:47 -07002967 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002968 req_length = REQUEST_ENTRY_CNT_24XX;
2969 rsp_length = RESPONSE_ENTRY_CNT_2300;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002970 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002971 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002972 ha->init_cb_size = sizeof(struct mid_init_cb_24xx);
Andrew Vasquezfca29702005-07-06 10:31:47 -07002973 ha->gid_list_info_size = 8;
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08002974 ha->optrom_size = OPTROM_SIZE_24XX;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002975 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA24XX;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002976 ha->isp_ops = &qla24xx_isp_ops;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002977 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF;
2978 ha->flash_data_off = FARX_ACCESS_FLASH_DATA;
2979 ha->nvram_conf_off = FARX_ACCESS_NVRAM_CONF;
2980 ha->nvram_data_off = FARX_ACCESS_NVRAM_DATA;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002981 } else if (IS_QLA25XX(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08002982 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002983 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002984 req_length = REQUEST_ENTRY_CNT_24XX;
2985 rsp_length = RESPONSE_ENTRY_CNT_2300;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002986 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002987 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002988 ha->init_cb_size = sizeof(struct mid_init_cb_24xx);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002989 ha->gid_list_info_size = 8;
2990 ha->optrom_size = OPTROM_SIZE_25XX;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002991 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002992 ha->isp_ops = &qla25xx_isp_ops;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002993 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF;
2994 ha->flash_data_off = FARX_ACCESS_FLASH_DATA;
2995 ha->nvram_conf_off = FARX_ACCESS_NVRAM_CONF;
2996 ha->nvram_data_off = FARX_ACCESS_NVRAM_DATA;
2997 } else if (IS_QLA81XX(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08002998 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002999 ha->mbx_count = MAILBOX_REGISTER_COUNT;
3000 req_length = REQUEST_ENTRY_CNT_24XX;
3001 rsp_length = RESPONSE_ENTRY_CNT_2300;
Arun Easiaa230bc2013-01-30 03:34:39 -05003002 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003003 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
3004 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
3005 ha->gid_list_info_size = 8;
3006 ha->optrom_size = OPTROM_SIZE_81XX;
Anirban Chakraborty40859ae2009-06-03 09:55:16 -07003007 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003008 ha->isp_ops = &qla81xx_isp_ops;
3009 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF_81XX;
3010 ha->flash_data_off = FARX_ACCESS_FLASH_DATA_81XX;
3011 ha->nvram_conf_off = ~0;
3012 ha->nvram_data_off = ~0;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003013 } else if (IS_QLA82XX(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08003014 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003015 ha->mbx_count = MAILBOX_REGISTER_COUNT;
3016 req_length = REQUEST_ENTRY_CNT_82XX;
3017 rsp_length = RESPONSE_ENTRY_CNT_82XX;
3018 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
3019 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
3020 ha->gid_list_info_size = 8;
3021 ha->optrom_size = OPTROM_SIZE_82XX;
Andrew Vasquez087c6212010-11-23 16:52:48 -08003022 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003023 ha->isp_ops = &qla82xx_isp_ops;
3024 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF;
3025 ha->flash_data_off = FARX_ACCESS_FLASH_DATA;
3026 ha->nvram_conf_off = FARX_ACCESS_NVRAM_CONF;
3027 ha->nvram_data_off = FARX_ACCESS_NVRAM_DATA;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003028 } else if (IS_QLA8044(ha)) {
3029 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
3030 ha->mbx_count = MAILBOX_REGISTER_COUNT;
3031 req_length = REQUEST_ENTRY_CNT_82XX;
3032 rsp_length = RESPONSE_ENTRY_CNT_82XX;
3033 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
3034 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
3035 ha->gid_list_info_size = 8;
3036 ha->optrom_size = OPTROM_SIZE_83XX;
3037 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
3038 ha->isp_ops = &qla8044_isp_ops;
3039 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF;
3040 ha->flash_data_off = FARX_ACCESS_FLASH_DATA;
3041 ha->nvram_conf_off = FARX_ACCESS_NVRAM_CONF;
3042 ha->nvram_data_off = FARX_ACCESS_NVRAM_DATA;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003043 } else if (IS_QLA83XX(ha)) {
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003044 ha->portnum = PCI_FUNC(ha->pdev->devfn);
Chad Dupuis642ef982012-02-09 11:15:57 -08003045 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003046 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Saurav Kashyapf2ea6532014-09-25 06:14:54 -04003047 req_length = REQUEST_ENTRY_CNT_83XX;
Quinn Trane7b42e32015-12-17 14:57:09 -05003048 rsp_length = RESPONSE_ENTRY_CNT_83XX;
Arun Easib8aa4bd2013-01-30 03:34:40 -05003049 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003050 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
3051 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
3052 ha->gid_list_info_size = 8;
3053 ha->optrom_size = OPTROM_SIZE_83XX;
3054 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
3055 ha->isp_ops = &qla83xx_isp_ops;
3056 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF_81XX;
3057 ha->flash_data_off = FARX_ACCESS_FLASH_DATA_81XX;
3058 ha->nvram_conf_off = ~0;
3059 ha->nvram_data_off = ~0;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003060 } else if (IS_QLAFX00(ha)) {
3061 ha->max_fibre_devices = MAX_FIBRE_DEVICES_FX00;
3062 ha->mbx_count = MAILBOX_REGISTER_COUNT_FX00;
3063 ha->aen_mbx_count = AEN_MAILBOX_REGISTER_COUNT_FX00;
3064 req_length = REQUEST_ENTRY_CNT_FX00;
3065 rsp_length = RESPONSE_ENTRY_CNT_FX00;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003066 ha->isp_ops = &qlafx00_isp_ops;
3067 ha->port_down_retry_count = 30; /* default value */
3068 ha->mr.fw_hbt_cnt = QLAFX00_HEARTBEAT_INTERVAL;
3069 ha->mr.fw_reset_timer_tick = QLAFX00_RESET_INTERVAL;
Armen Baloyan71e56002013-08-27 01:37:38 -04003070 ha->mr.fw_critemp_timer_tick = QLAFX00_CRITEMP_INTERVAL;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003071 ha->mr.fw_hbt_en = 1;
Armen Baloyane8f5e952013-10-30 03:38:17 -04003072 ha->mr.host_info_resend = false;
3073 ha->mr.hinfo_resend_timer_tick = QLAFX00_HINFO_RESEND_INTERVAL;
Chad Dupuisf73cb692014-02-26 04:15:06 -05003074 } else if (IS_QLA27XX(ha)) {
3075 ha->portnum = PCI_FUNC(ha->pdev->devfn);
3076 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
3077 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Quinn Trane7b42e32015-12-17 14:57:09 -05003078 req_length = REQUEST_ENTRY_CNT_83XX;
3079 rsp_length = RESPONSE_ENTRY_CNT_83XX;
Himanshu Madhanib20f02e2015-06-10 11:05:18 -04003080 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
Chad Dupuisf73cb692014-02-26 04:15:06 -05003081 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
3082 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
3083 ha->gid_list_info_size = 8;
3084 ha->optrom_size = OPTROM_SIZE_83XX;
3085 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
3086 ha->isp_ops = &qla27xx_isp_ops;
3087 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF_81XX;
3088 ha->flash_data_off = FARX_ACCESS_FLASH_DATA_81XX;
3089 ha->nvram_conf_off = ~0;
3090 ha->nvram_data_off = ~0;
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003091 } else if (IS_QLA28XX(ha)) {
3092 ha->portnum = PCI_FUNC(ha->pdev->devfn);
3093 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
3094 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Quinn Tranade660d2021-08-09 21:37:09 -07003095 req_length = REQUEST_ENTRY_CNT_83XX;
3096 rsp_length = RESPONSE_ENTRY_CNT_83XX;
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003097 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
3098 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
3099 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
3100 ha->gid_list_info_size = 8;
3101 ha->optrom_size = OPTROM_SIZE_28XX;
3102 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
3103 ha->isp_ops = &qla27xx_isp_ops;
3104 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF_28XX;
3105 ha->flash_data_off = FARX_ACCESS_FLASH_DATA_28XX;
3106 ha->nvram_conf_off = ~0;
3107 ha->nvram_data_off = ~0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003108 }
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003109
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003110 ql_dbg_pci(ql_dbg_init, pdev, 0x001e,
3111 "mbx_count=%d, req_length=%d, "
3112 "rsp_length=%d, max_loop_id=%d, init_cb_size=%d, "
Chad Dupuis642ef982012-02-09 11:15:57 -08003113 "gid_list_info_size=%d, optrom_size=%d, nvram_npiv_size=%d, "
3114 "max_fibre_devices=%d.\n",
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003115 ha->mbx_count, req_length, rsp_length, ha->max_loop_id,
3116 ha->init_cb_size, ha->gid_list_info_size, ha->optrom_size,
Chad Dupuis642ef982012-02-09 11:15:57 -08003117 ha->nvram_npiv_size, ha->max_fibre_devices);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003118 ql_dbg_pci(ql_dbg_init, pdev, 0x001f,
3119 "isp_ops=%p, flash_conf_off=%d, "
3120 "flash_data_off=%d, nvram_conf_off=%d, nvram_data_off=%d.\n",
3121 ha->isp_ops, ha->flash_conf_off, ha->flash_data_off,
3122 ha->nvram_conf_off, ha->nvram_data_off);
Giridhar Malavali706f4572011-11-18 09:03:16 -08003123
3124 /* Configure PCI I/O space */
3125 ret = ha->isp_ops->iospace_config(ha);
3126 if (ret)
Saurav Kashyap0a63ad12012-11-21 02:40:43 -05003127 goto iospace_config_failed;
Giridhar Malavali706f4572011-11-18 09:03:16 -08003128
3129 ql_log_pci(ql_log_info, pdev, 0x001d,
3130 "Found an ISP%04X irq %d iobase 0x%p.\n",
3131 pdev->device, pdev->irq, ha->iobase);
matthias@kaehlcke.net6c2f5272008-05-12 22:21:11 -07003132 mutex_init(&ha->vport_lock);
Michael Hernandezd7459522016-12-12 14:40:07 -08003133 mutex_init(&ha->mq_lock);
Marcus Barrow0b05a1f2008-01-17 09:02:13 -08003134 init_completion(&ha->mbx_cmd_comp);
3135 complete(&ha->mbx_cmd_comp);
3136 init_completion(&ha->mbx_intr_comp);
Sarang Radke23f2ebd2010-05-28 15:08:21 -07003137 init_completion(&ha->dcbx_comp);
Chad Dupuisf356bef2013-02-08 01:58:04 -05003138 init_completion(&ha->lb_portup_comp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003139
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003140 set_bit(0, (unsigned long *) ha->vp_idx_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003141
Andrew Vasquez53303c42009-01-22 09:45:37 -08003142 qla2x00_config_dma_addressing(ha);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003143 ql_dbg_pci(ql_dbg_init, pdev, 0x0020,
3144 "64 Bit addressing is %s.\n",
3145 ha->flags.enable_64bit_addressing ? "enable" :
3146 "disable");
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003147 ret = qla2x00_mem_alloc(ha, req_length, rsp_length, &req, &rsp);
Dan Carpenterb2a72ec32014-01-21 10:00:10 +03003148 if (ret) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003149 ql_log_pci(ql_log_fatal, pdev, 0x0031,
3150 "Failed to allocate memory for adapter, aborting.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003151
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003152 goto probe_hw_failed;
3153 }
3154
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003155 req->max_q_depth = MAX_Q_DEPTH;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003156 if (ql2xmaxqdepth != 0 && ql2xmaxqdepth <= 0xffffU)
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003157 req->max_q_depth = ql2xmaxqdepth;
3158
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003159
3160 base_vha = qla2x00_create_host(sht, ha);
3161 if (!base_vha) {
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003162 ret = -ENOMEM;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003163 goto probe_hw_failed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003164 }
3165
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003166 pci_set_drvdata(pdev, base_vha);
Joe Lawrence6b383972014-08-26 17:12:29 -04003167 set_bit(PFLG_DRIVER_PROBING, &base_vha->pci_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003168
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003169 host = base_vha->host;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07003170 base_vha->req = req;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003171 if (IS_QLA2XXX_MIDTYPE(ha))
Quinn Tranf6602f32018-08-02 13:16:53 -07003172 base_vha->mgmt_svr_loop_id =
3173 qla2x00_reserve_mgmt_server_loop_id(base_vha);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003174 else
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003175 base_vha->mgmt_svr_loop_id = MANAGEMENT_SERVER +
3176 base_vha->vp_idx;
Giridhar Malavali58548cb2010-09-03 15:20:56 -07003177
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003178 /* Setup fcport template structure. */
3179 ha->mr.fcport.vha = base_vha;
3180 ha->mr.fcport.port_type = FCT_UNKNOWN;
3181 ha->mr.fcport.loop_id = FC_NO_LOOP_ID;
3182 qla2x00_set_fcport_state(&ha->mr.fcport, FCS_UNCONFIGURED);
3183 ha->mr.fcport.supported_classes = FC_COS_UNSPECIFIED;
3184 ha->mr.fcport.scan_state = 1;
3185
Saurav Kashyapdbf1f532021-01-11 01:31:28 -08003186 qla2xxx_reset_stats(host, QLA2XX_HW_ERROR | QLA2XX_SHT_LNK_DWN |
3187 QLA2XX_INT_ERR | QLA2XX_CMD_TIMEOUT |
3188 QLA2XX_RESET_CMD_ERR | QLA2XX_TGT_SHT_LNK_DOWN);
3189
Giridhar Malavali58548cb2010-09-03 15:20:56 -07003190 /* Set the SG table size based on ISP type */
3191 if (!IS_FWI2_CAPABLE(ha)) {
3192 if (IS_QLA2100(ha))
3193 host->sg_tablesize = 32;
3194 } else {
3195 if (!IS_QLA82XX(ha))
3196 host->sg_tablesize = QLA_SG_ALL;
3197 }
Chad Dupuis642ef982012-02-09 11:15:57 -08003198 host->max_id = ha->max_fibre_devices;
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003199 host->cmd_per_lun = 3;
Seokmann Ju711c1d92008-07-10 16:55:51 -07003200 host->unique_id = host->host_no;
Arun Easie02587d2011-08-16 11:29:23 -07003201 if (IS_T10_PI_CAPABLE(ha) && ql2xenabledif)
Arun Easi0c470872010-07-23 15:28:38 +05003202 host->max_cmd_len = 32;
3203 else
3204 host->max_cmd_len = MAX_CMDSZ;
Andrew Vasquez75bc4192006-05-17 15:09:22 -07003205 host->max_channel = MAX_BUSES - 1;
Hannes Reinecke755f5162014-06-03 10:58:54 +02003206 /* Older HBAs support only 16-bit LUNs */
3207 if (!IS_QLAFX00(ha) && !IS_FWI2_CAPABLE(ha) &&
3208 ql2xmaxlun > 0xffff)
3209 host->max_lun = 0xffff;
3210 else
3211 host->max_lun = ql2xmaxlun;
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003212 host->transportt = qla2xxx_transport_template;
Giridhar Malavali9a069e12010-01-12 13:02:47 -08003213 sht->vendor_id = (SCSI_NL_VID_TYPE_PCI | PCI_VENDOR_ID_QLOGIC);
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003214
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003215 ql_dbg(ql_dbg_init, base_vha, 0x0033,
3216 "max_id=%d this_id=%d "
3217 "cmd_per_len=%d unique_id=%d max_cmd_len=%d max_channel=%d "
Hannes Reinecke1abf6352014-06-25 15:27:38 +02003218 "max_lun=%llu transportt=%p, vendor_id=%llu.\n", host->max_id,
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003219 host->this_id, host->cmd_per_lun, host->unique_id,
3220 host->max_cmd_len, host->max_channel, host->max_lun,
3221 host->transportt, sht->vendor_id);
3222
Himanshu Madhani1010f212017-10-16 11:26:05 -07003223 INIT_WORK(&base_vha->iocb_work, qla2x00_iocb_work_fn);
Manish Rangankar3a4e1f32021-09-08 09:46:20 -07003224 INIT_WORK(&ha->heartbeat_work, qla_heartbeat_work_fn);
Himanshu Madhani1010f212017-10-16 11:26:05 -07003225
Michael Hernandezd7459522016-12-12 14:40:07 -08003226 /* Set up the irqs */
3227 ret = qla2x00_request_irqs(ha, rsp);
3228 if (ret)
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -05003229 goto probe_failed;
Michael Hernandezd7459522016-12-12 14:40:07 -08003230
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003231 /* Alloc arrays of request and response ring ptrs */
Bill Kuzeja6d634062018-03-23 10:37:25 -04003232 ret = qla2x00_alloc_queues(ha, req, rsp);
3233 if (ret) {
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003234 ql_log(ql_log_fatal, base_vha, 0x003d,
3235 "Failed to allocate memory for queue pointers..."
3236 "aborting.\n");
Andrew Vasquez26a77792019-07-26 09:07:35 -07003237 ret = -ENODEV;
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -05003238 goto probe_failed;
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003239 }
3240
Jens Axboef664a3c2018-11-01 16:36:27 -06003241 if (ha->mqenable) {
Michael Hernandez56012362016-12-12 14:40:08 -08003242 /* number of hardware queues supported by blk/scsi-mq*/
3243 host->nr_hw_queues = ha->max_qpairs;
3244
3245 ql_dbg(ql_dbg_init, base_vha, 0x0192,
3246 "blk/scsi-mq enabled, HW queues = %d.\n", host->nr_hw_queues);
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -07003247 } else {
3248 if (ql2xnvmeenable) {
3249 host->nr_hw_queues = ha->max_qpairs;
3250 ql_dbg(ql_dbg_init, base_vha, 0x0194,
3251 "FC-NVMe support is enabled, HW queues=%d\n",
3252 host->nr_hw_queues);
3253 } else {
3254 ql_dbg(ql_dbg_init, base_vha, 0x0193,
3255 "blk/scsi-mq disabled.\n");
3256 }
3257 }
Michael Hernandez56012362016-12-12 14:40:08 -08003258
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003259 qlt_probe_one_stage1(base_vha, ha);
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003260
Joe Carnuccio90a86fc2010-01-12 13:02:46 -08003261 pci_save_state(pdev);
3262
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003263 /* Assign back pointers */
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07003264 rsp->req = req;
3265 req->rsp = rsp;
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003266
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003267 if (IS_QLAFX00(ha)) {
3268 ha->rsp_q_map[0] = rsp;
3269 ha->req_q_map[0] = req;
3270 set_bit(0, ha->req_qid_map);
3271 set_bit(0, ha->rsp_qid_map);
3272 }
3273
Andrew Vasquez080299902009-03-24 09:07:55 -07003274 /* FWI2-capable only. */
3275 req->req_q_in = &ha->iobase->isp24.req_q_in;
3276 req->req_q_out = &ha->iobase->isp24.req_q_out;
3277 rsp->rsp_q_in = &ha->iobase->isp24.rsp_q_in;
3278 rsp->rsp_q_out = &ha->iobase->isp24.rsp_q_out;
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003279 if (ha->mqenable || IS_QLA83XX(ha) || IS_QLA27XX(ha) ||
3280 IS_QLA28XX(ha)) {
Andrew Vasquez080299902009-03-24 09:07:55 -07003281 req->req_q_in = &ha->mqiobase->isp25mq.req_q_in;
3282 req->req_q_out = &ha->mqiobase->isp25mq.req_q_out;
3283 rsp->rsp_q_in = &ha->mqiobase->isp25mq.rsp_q_in;
3284 rsp->rsp_q_out = &ha->mqiobase->isp25mq.rsp_q_out;
Anirban Chakraborty17d98632008-12-18 10:06:15 -08003285 }
3286
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003287 if (IS_QLAFX00(ha)) {
3288 req->req_q_in = &ha->iobase->ispfx00.req_q_in;
3289 req->req_q_out = &ha->iobase->ispfx00.req_q_out;
3290 rsp->rsp_q_in = &ha->iobase->ispfx00.rsp_q_in;
3291 rsp->rsp_q_out = &ha->iobase->ispfx00.rsp_q_out;
3292 }
3293
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003294 if (IS_P3P_TYPE(ha)) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07003295 req->req_q_out = &ha->iobase->isp82.req_q_out[0];
3296 rsp->rsp_q_in = &ha->iobase->isp82.rsp_q_in[0];
3297 rsp->rsp_q_out = &ha->iobase->isp82.rsp_q_out[0];
3298 }
3299
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003300 ql_dbg(ql_dbg_multiq, base_vha, 0xc009,
3301 "rsp_q_map=%p req_q_map=%p rsp->req=%p req->rsp=%p.\n",
3302 ha->rsp_q_map, ha->req_q_map, rsp->req, req->rsp);
3303 ql_dbg(ql_dbg_multiq, base_vha, 0xc00a,
3304 "req->req_q_in=%p req->req_q_out=%p "
3305 "rsp->rsp_q_in=%p rsp->rsp_q_out=%p.\n",
3306 req->req_q_in, req->req_q_out,
3307 rsp->rsp_q_in, rsp->rsp_q_out);
3308 ql_dbg(ql_dbg_init, base_vha, 0x003e,
3309 "rsp_q_map=%p req_q_map=%p rsp->req=%p req->rsp=%p.\n",
3310 ha->rsp_q_map, ha->req_q_map, rsp->req, req->rsp);
3311 ql_dbg(ql_dbg_init, base_vha, 0x003f,
3312 "req->req_q_in=%p req->req_q_out=%p rsp->rsp_q_in=%p rsp->rsp_q_out=%p.\n",
3313 req->req_q_in, req->req_q_out, rsp->rsp_q_in, rsp->rsp_q_out);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003314
Saurav Kashyap0a6f4d72020-12-02 05:23:09 -08003315 ha->wq = alloc_workqueue("qla2xxx_wq", WQ_MEM_RECLAIM, 0);
Allen Pais35a79a62019-09-18 22:06:58 +05303316 if (unlikely(!ha->wq)) {
3317 ret = -ENOMEM;
3318 goto probe_failed;
3319 }
himanshu.madhani@cavium.comd48cc672018-07-02 13:01:59 -07003320
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003321 if (ha->isp_ops->initialize_adapter(base_vha)) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003322 ql_log(ql_log_fatal, base_vha, 0x00d6,
3323 "Failed to initialize adapter - Adapter flags %x.\n",
3324 base_vha->device_flags);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003325
Giridhar Malavalia9083012010-04-12 17:59:55 -07003326 if (IS_QLA82XX(ha)) {
3327 qla82xx_idc_lock(ha);
3328 qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003329 QLA8XXX_DEV_FAILED);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003330 qla82xx_idc_unlock(ha);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003331 ql_log(ql_log_fatal, base_vha, 0x00d7,
3332 "HW State: FAILED.\n");
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003333 } else if (IS_QLA8044(ha)) {
3334 qla8044_idc_lock(ha);
3335 qla8044_wr_direct(base_vha,
3336 QLA8044_CRB_DEV_STATE_INDEX,
3337 QLA8XXX_DEV_FAILED);
3338 qla8044_idc_unlock(ha);
3339 ql_log(ql_log_fatal, base_vha, 0x0150,
3340 "HW State: FAILED.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07003341 }
3342
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003343 ret = -ENODEV;
3344 goto probe_failed;
3345 }
3346
Chad Dupuis3b1bef642014-02-26 04:15:04 -05003347 if (IS_QLAFX00(ha))
3348 host->can_queue = QLAFX00_MAX_CANQUEUE;
3349 else
3350 host->can_queue = req->num_outstanding_cmds - 10;
3351
3352 ql_dbg(ql_dbg_init, base_vha, 0x0032,
3353 "can_queue=%d, req=%p, mgmt_svr_loop_id=%d, sg_tablesize=%d.\n",
3354 host->can_queue, base_vha->req,
3355 base_vha->mgmt_svr_loop_id, host->sg_tablesize);
3356
Saurav Kashyap81928172021-09-08 09:46:15 -07003357 /* Check if FW supports MQ or not for ISP25xx */
3358 if (IS_QLA25XX(ha) && !(ha->fw_attributes & BIT_6))
3359 ha->mqenable = 0;
3360
Quinn Trane326d222017-06-13 20:47:18 -07003361 if (ha->mqenable) {
Quinn Trane326d222017-06-13 20:47:18 -07003362 bool startit = false;
Quinn Trane326d222017-06-13 20:47:18 -07003363
Jens Axboef664a3c2018-11-01 16:36:27 -06003364 if (QLA_TGT_MODE_ENABLED())
Quinn Trane326d222017-06-13 20:47:18 -07003365 startit = false;
Quinn Trane326d222017-06-13 20:47:18 -07003366
Jens Axboef664a3c2018-11-01 16:36:27 -06003367 if (ql2x_ini_mode == QLA2XXX_INI_MODE_ENABLED)
Quinn Trane326d222017-06-13 20:47:18 -07003368 startit = true;
Quinn Trane326d222017-06-13 20:47:18 -07003369
Jens Axboef664a3c2018-11-01 16:36:27 -06003370 /* Create start of day qpairs for Block MQ */
3371 for (i = 0; i < ha->max_qpairs; i++)
3372 qla2xxx_create_qpair(base_vha, 5, 0, startit);
Michael Hernandez56012362016-12-12 14:40:08 -08003373 }
Quinn Tran89c72f42020-09-03 21:51:26 -07003374 qla_init_iocb_limit(base_vha);
Anirban Chakraborty68ca9492009-04-06 22:33:41 -07003375
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07003376 if (ha->flags.running_gold_fw)
3377 goto skip_dpc;
3378
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003379 /*
3380 * Startup the kernel thread for this host adapter
3381 */
3382 ha->dpc_thread = kthread_create(qla2x00_do_dpc, ha,
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003383 "%s_dpc", base_vha->host_str);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003384 if (IS_ERR(ha->dpc_thread)) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003385 ql_log(ql_log_fatal, base_vha, 0x00ed,
3386 "Failed to start DPC thread.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003387 ret = PTR_ERR(ha->dpc_thread);
Douglas Millere2532b42017-10-20 08:17:22 -05003388 ha->dpc_thread = NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003389 goto probe_failed;
3390 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003391 ql_dbg(ql_dbg_init, base_vha, 0x00ee,
3392 "DPC thread started successfully.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003393
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003394 /*
3395 * If we're not coming up in initiator mode, we might sit for
3396 * a while without waking up the dpc thread, which leads to a
3397 * stuck process warning. So just kick the dpc once here and
3398 * let the kthread start (and go back to sleep in qla2x00_do_dpc).
3399 */
3400 qla2xxx_wake_dpc(base_vha);
3401
Chad Dupuisf3ddac12013-10-30 03:38:16 -04003402 INIT_WORK(&ha->board_disable, qla2x00_disable_board_on_pci_error);
3403
Saurav Kashyap81178772012-08-22 14:21:04 -04003404 if (IS_QLA8031(ha) || IS_MCTP_CAPABLE(ha)) {
3405 sprintf(wq_name, "qla2xxx_%lu_dpc_lp_wq", base_vha->host_no);
3406 ha->dpc_lp_wq = create_singlethread_workqueue(wq_name);
3407 INIT_WORK(&ha->idc_aen, qla83xx_service_idc_aen);
3408
3409 sprintf(wq_name, "qla2xxx_%lu_dpc_hp_wq", base_vha->host_no);
3410 ha->dpc_hp_wq = create_singlethread_workqueue(wq_name);
3411 INIT_WORK(&ha->nic_core_reset, qla83xx_nic_core_reset_work);
3412 INIT_WORK(&ha->idc_state_handler,
3413 qla83xx_idc_state_handler_work);
3414 INIT_WORK(&ha->nic_core_unrecoverable,
3415 qla83xx_nic_core_unrecoverable_work);
3416 }
3417
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07003418skip_dpc:
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003419 list_add_tail(&base_vha->list, &ha->vp_list);
3420 base_vha->host->irq = ha->pdev->irq;
3421
Linus Torvalds1da177e2005-04-16 15:20:36 -07003422 /* Initialized the timer */
Kees Cook8e5f4ba2017-09-03 13:23:32 -07003423 qla2x00_start_timer(base_vha, WATCH_INTERVAL);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003424 ql_dbg(ql_dbg_init, base_vha, 0x00ef,
3425 "Started qla2x00_timer with "
3426 "interval=%d.\n", WATCH_INTERVAL);
3427 ql_dbg(ql_dbg_init, base_vha, 0x00f0,
3428 "Detected hba at address=%p.\n",
3429 ha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003430
Arun Easie02587d2011-08-16 11:29:23 -07003431 if (IS_T10_PI_CAPABLE(ha) && ql2xenabledif) {
Arun Easibad75002010-05-04 15:01:30 -07003432 if (ha->fw_attributes & BIT_4) {
Arun Easi9e522cd2012-08-22 14:21:31 -04003433 int prot = 0, guard;
Bart Van Asschebd432bb2019-04-11 14:53:17 -07003434
Arun Easibad75002010-05-04 15:01:30 -07003435 base_vha->flags.difdix_supported = 1;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003436 ql_dbg(ql_dbg_init, base_vha, 0x00f1,
3437 "Registering for DIF/DIX type 1 and 3 protection.\n");
Arun Easi8cb20492011-08-16 11:29:22 -07003438 if (ql2xenabledif == 1)
3439 prot = SHOST_DIX_TYPE0_PROTECTION;
Martin K. Petersen7855d2b2018-12-21 09:33:44 -08003440 if (ql2xprotmask)
3441 scsi_host_set_prot(host, ql2xprotmask);
3442 else
3443 scsi_host_set_prot(host,
3444 prot | SHOST_DIF_TYPE1_PROTECTION
3445 | SHOST_DIF_TYPE2_PROTECTION
3446 | SHOST_DIF_TYPE3_PROTECTION
3447 | SHOST_DIX_TYPE1_PROTECTION
3448 | SHOST_DIX_TYPE2_PROTECTION
3449 | SHOST_DIX_TYPE3_PROTECTION);
Arun Easi9e522cd2012-08-22 14:21:31 -04003450
3451 guard = SHOST_DIX_GUARD_CRC;
3452
3453 if (IS_PI_IPGUARD_CAPABLE(ha) &&
3454 (ql2xenabledif > 1 || IS_PI_DIFB_DIX0_CAPABLE(ha)))
3455 guard |= SHOST_DIX_GUARD_IP;
3456
Martin K. Petersen7855d2b2018-12-21 09:33:44 -08003457 if (ql2xprotguard)
3458 scsi_host_set_guard(host, ql2xprotguard);
3459 else
3460 scsi_host_set_guard(host, guard);
Arun Easibad75002010-05-04 15:01:30 -07003461 } else
3462 base_vha->flags.difdix_supported = 0;
3463 }
3464
Giridhar Malavalia9083012010-04-12 17:59:55 -07003465 ha->isp_ops->enable_intrs(ha);
3466
Armen Baloyan1fe19ee2013-08-27 01:37:41 -04003467 if (IS_QLAFX00(ha)) {
3468 ret = qlafx00_fx_disc(base_vha,
3469 &base_vha->hw->mr.fcport, FXDISC_GET_CONFIG_INFO);
3470 host->sg_tablesize = (ha->mr.extended_io_enabled) ?
3471 QLA_SG_ALL : 128;
3472 }
3473
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003474 ret = scsi_add_host(host, &pdev->dev);
3475 if (ret)
3476 goto probe_failed;
3477
Michael Reed14864002009-12-02 09:11:16 -06003478 base_vha->flags.init_done = 1;
3479 base_vha->flags.online = 1;
Saurav Kashyapedaa5c72014-04-11 16:54:14 -04003480 ha->prev_minidump_failed = 0;
Michael Reed14864002009-12-02 09:11:16 -06003481
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003482 ql_dbg(ql_dbg_init, base_vha, 0x00f2,
3483 "Init done and hba is online.\n");
3484
Quinn Tran726b8542017-01-19 22:28:00 -08003485 if (qla_ini_mode_enabled(base_vha) ||
3486 qla_dual_mode_enabled(base_vha))
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003487 scsi_scan_host(host);
3488 else
3489 ql_dbg(ql_dbg_init, base_vha, 0x0122,
3490 "skipping scsi_scan_host() for non-initiator port\n");
Andrew Vasquez1e99e332006-11-22 08:24:48 -08003491
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003492 qla2x00_alloc_sysfs_attr(base_vha);
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003493
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003494 if (IS_QLAFX00(ha)) {
3495 ret = qlafx00_fx_disc(base_vha,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003496 &base_vha->hw->mr.fcport, FXDISC_GET_PORT_INFO);
3497
3498 /* Register system information */
3499 ret = qlafx00_fx_disc(base_vha,
3500 &base_vha->hw->mr.fcport, FXDISC_REG_HOST_INFO);
3501 }
3502
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003503 qla2x00_init_host_attr(base_vha);
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003504
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003505 qla2x00_dfs_setup(base_vha);
Andrew Vasquezdf613b92008-01-17 09:02:17 -08003506
Armen Baloyan03eb9122013-10-30 03:38:22 -04003507 ql_log(ql_log_info, base_vha, 0x00fb,
3508 "QLogic %s - %s.\n", ha->model_number, ha->model_desc);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003509 ql_log(ql_log_info, base_vha, 0x00fc,
3510 "ISP%04X: %s @ %s hdma%c host#=%ld fw=%s.\n",
Bart Van Asschedc6d6d32019-08-08 20:01:55 -07003511 pdev->device, ha->isp_ops->pci_info_str(base_vha, pci_info,
3512 sizeof(pci_info)),
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003513 pci_name(pdev), ha->flags.enable_64bit_addressing ? '+' : '-',
3514 base_vha->host_no,
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04003515 ha->isp_ops->fw_version_str(base_vha, fw_str, sizeof(fw_str)));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003516
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003517 qlt_add_target(ha, base_vha);
3518
Joe Lawrence6b383972014-08-26 17:12:29 -04003519 clear_bit(PFLG_DRIVER_PROBING, &base_vha->pci_flags);
Joe Carnuccioa29b3dd2016-07-06 11:14:19 -04003520
3521 if (test_bit(UNLOADING, &base_vha->dpc_flags))
3522 return -ENODEV;
3523
Linus Torvalds1da177e2005-04-16 15:20:36 -07003524 return 0;
3525
3526probe_failed:
Quinn Tran84318a92021-06-23 22:25:58 -07003527 qla_enode_stop(base_vha);
Quinn Tran7a09e8d2021-06-23 22:26:03 -07003528 qla_edb_stop(base_vha);
Bill Kuzeja26fa6562019-08-14 10:24:41 -04003529 if (base_vha->gnl.l) {
3530 dma_free_coherent(&ha->pdev->dev, base_vha->gnl.size,
3531 base_vha->gnl.l, base_vha->gnl.ldma);
3532 base_vha->gnl.l = NULL;
3533 }
3534
Andrew Vasquezb9978762009-03-24 09:08:05 -07003535 if (base_vha->timer_active)
3536 qla2x00_stop_timer(base_vha);
3537 base_vha->flags.online = 0;
3538 if (ha->dpc_thread) {
3539 struct task_struct *t = ha->dpc_thread;
3540
3541 ha->dpc_thread = NULL;
3542 kthread_stop(t);
3543 }
3544
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003545 qla2x00_free_device(base_vha);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003546 scsi_host_put(base_vha->host);
Bill Kuzeja6d634062018-03-23 10:37:25 -04003547 /*
3548 * Need to NULL out local req/rsp after
3549 * qla2x00_free_device => qla2x00_free_queues frees
3550 * what these are pointing to. Or else we'll
3551 * fall over below in qla2x00_free_req/rsp_que.
3552 */
3553 req = NULL;
3554 rsp = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003555
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003556probe_hw_failed:
himanshu.madhani@cavium.comd64d6c52018-01-15 20:46:46 -08003557 qla2x00_mem_free(ha);
3558 qla2x00_free_req_que(ha, req);
3559 qla2x00_free_rsp_que(ha, rsp);
Joe Lawrence1a2fbf12014-08-26 17:11:18 -04003560 qla2x00_clear_drv_active(ha);
3561
Saurav Kashyap0a63ad12012-11-21 02:40:43 -05003562iospace_config_failed:
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003563 if (IS_P3P_TYPE(ha)) {
Saurav Kashyap0a63ad12012-11-21 02:40:43 -05003564 if (!ha->nx_pcibase)
Chad Dupuisf73cb692014-02-26 04:15:06 -05003565 iounmap((device_reg_t *)ha->nx_pcibase);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003566 if (!ql2xdbwr)
Chad Dupuisf73cb692014-02-26 04:15:06 -05003567 iounmap((device_reg_t *)ha->nxdb_wr_ptr);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003568 } else {
3569 if (ha->iobase)
3570 iounmap(ha->iobase);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003571 if (ha->cregbase)
3572 iounmap(ha->cregbase);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003573 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003574 pci_release_selected_regions(ha->pdev, ha->bars);
3575 kfree(ha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003576
Johannes Thumshirnddff7ed2017-05-23 16:50:47 +02003577disable_device:
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003578 pci_disable_device(pdev);
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003579 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003580}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003581
Quinn Tran6997db92019-09-12 11:09:14 -07003582static void __qla_set_remove_flag(scsi_qla_host_t *base_vha)
3583{
3584 scsi_qla_host_t *vp;
3585 unsigned long flags;
3586 struct qla_hw_data *ha;
3587
3588 if (!base_vha)
3589 return;
3590
3591 ha = base_vha->hw;
3592
3593 spin_lock_irqsave(&ha->vport_slock, flags);
3594 list_for_each_entry(vp, &ha->vp_list, list)
3595 set_bit(PFLG_DRIVER_REMOVING, &vp->pci_flags);
3596
3597 /*
3598 * Indicate device removal to prevent future board_disable
3599 * and wait until any pending board_disable has completed.
3600 */
3601 set_bit(PFLG_DRIVER_REMOVING, &base_vha->pci_flags);
3602 spin_unlock_irqrestore(&ha->vport_slock, flags);
3603}
3604
Adrian Bunk4c993f72008-01-14 00:55:16 -08003605static void
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003606qla2x00_shutdown(struct pci_dev *pdev)
3607{
3608 scsi_qla_host_t *vha;
3609 struct qla_hw_data *ha;
3610
3611 vha = pci_get_drvdata(pdev);
3612 ha = vha->hw;
3613
Sawan Chandakefdb5762017-08-23 15:05:00 -07003614 ql_log(ql_log_info, vha, 0xfffa,
3615 "Adapter shutdown\n");
3616
3617 /*
3618 * Prevent future board_disable and wait
3619 * until any pending board_disable has completed.
3620 */
Quinn Tran6997db92019-09-12 11:09:14 -07003621 __qla_set_remove_flag(vha);
Sawan Chandakefdb5762017-08-23 15:05:00 -07003622 cancel_work_sync(&ha->board_disable);
3623
3624 if (!atomic_read(&pdev->enable_cnt))
3625 return;
3626
Armen Baloyan42479342013-08-27 01:37:37 -04003627 /* Notify ISPFX00 firmware */
3628 if (IS_QLAFX00(ha))
3629 qlafx00_driver_shutdown(vha, 20);
3630
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003631 /* Turn-off FCE trace */
3632 if (ha->flags.fce_enabled) {
3633 qla2x00_disable_fce_trace(vha, NULL, NULL);
3634 ha->flags.fce_enabled = 0;
3635 }
3636
3637 /* Turn-off EFT trace */
3638 if (ha->eft)
3639 qla2x00_disable_eft_trace(vha);
3640
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003641 if (IS_QLA25XX(ha) || IS_QLA2031(ha) || IS_QLA27XX(ha) ||
3642 IS_QLA28XX(ha)) {
Quinn Tran3407fc32017-12-28 12:33:11 -08003643 if (ha->flags.fw_started)
3644 qla2x00_abort_isp_cleanup(vha);
3645 } else {
3646 /* Stop currently executing firmware. */
3647 qla2x00_try_to_stop_firmware(vha);
3648 }
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003649
Nicholas Piggind3566ab2019-10-24 16:38:04 +10003650 /* Disable timer */
3651 if (vha->timer_active)
3652 qla2x00_stop_timer(vha);
3653
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003654 /* Turn adapter off line */
3655 vha->flags.online = 0;
3656
3657 /* turn-off interrupts on the card */
3658 if (ha->interrupts_on) {
3659 vha->flags.init_done = 0;
3660 ha->isp_ops->disable_intrs(ha);
3661 }
3662
3663 qla2x00_free_irqs(vha);
3664
3665 qla2x00_free_fw_dump(ha);
Chad Dupuis61d41f62014-09-25 05:17:02 -04003666
Chad Dupuis61d41f62014-09-25 05:17:02 -04003667 pci_disable_device(pdev);
Sawan Chandakefdb5762017-08-23 15:05:00 -07003668 ql_log(ql_log_info, vha, 0xfffe,
3669 "Adapter shutdown successfully.\n");
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003670}
3671
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003672/* Deletes all the virtual ports for a given ha */
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003673static void
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003674qla2x00_delete_all_vps(struct qla_hw_data *ha, scsi_qla_host_t *base_vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003675{
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003676 scsi_qla_host_t *vha;
Arun Easifeafb7b2010-09-03 14:57:00 -07003677 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003678
Arun Easi43ebf162011-05-10 11:18:16 -07003679 mutex_lock(&ha->vport_lock);
3680 while (ha->cur_vport_count) {
Arun Easi43ebf162011-05-10 11:18:16 -07003681 spin_lock_irqsave(&ha->vport_slock, flags);
Arun Easifeafb7b2010-09-03 14:57:00 -07003682
Arun Easi43ebf162011-05-10 11:18:16 -07003683 BUG_ON(base_vha->list.next == &ha->vp_list);
3684 /* This assumes first entry in ha->vp_list is always base vha */
3685 vha = list_first_entry(&base_vha->list, scsi_qla_host_t, list);
Bart Van Assche52c82822015-07-09 07:23:26 -07003686 scsi_host_get(vha->host);
Arun Easifeafb7b2010-09-03 14:57:00 -07003687
Arun Easi43ebf162011-05-10 11:18:16 -07003688 spin_unlock_irqrestore(&ha->vport_slock, flags);
3689 mutex_unlock(&ha->vport_lock);
Arun Easifeafb7b2010-09-03 14:57:00 -07003690
Himanshu Madhani5e6803b2018-12-10 12:36:23 -08003691 qla_nvme_delete(vha);
3692
Arun Easi43ebf162011-05-10 11:18:16 -07003693 fc_vport_terminate(vha->fc_vport);
3694 scsi_host_put(vha->host);
3695
3696 mutex_lock(&ha->vport_lock);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003697 }
Arun Easi43ebf162011-05-10 11:18:16 -07003698 mutex_unlock(&ha->vport_lock);
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003699}
Andrew Vasquezc795c1e2008-08-13 21:37:01 -07003700
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003701/* Stops all deferred work threads */
3702static void
3703qla2x00_destroy_deferred_work(struct qla_hw_data *ha)
3704{
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003705 /* Cancel all work and destroy DPC workqueues */
3706 if (ha->dpc_lp_wq) {
3707 cancel_work_sync(&ha->idc_aen);
3708 destroy_workqueue(ha->dpc_lp_wq);
3709 ha->dpc_lp_wq = NULL;
3710 }
3711
3712 if (ha->dpc_hp_wq) {
3713 cancel_work_sync(&ha->nic_core_reset);
3714 cancel_work_sync(&ha->idc_state_handler);
3715 cancel_work_sync(&ha->nic_core_unrecoverable);
3716 destroy_workqueue(ha->dpc_hp_wq);
3717 ha->dpc_hp_wq = NULL;
3718 }
3719
Andrew Vasquezb9978762009-03-24 09:08:05 -07003720 /* Kill the kernel thread for this host */
3721 if (ha->dpc_thread) {
3722 struct task_struct *t = ha->dpc_thread;
3723
3724 /*
3725 * qla2xxx_wake_dpc checks for ->dpc_thread
3726 * so we need to zero it out.
3727 */
3728 ha->dpc_thread = NULL;
3729 kthread_stop(t);
3730 }
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003731}
Andrew Vasquezb9978762009-03-24 09:08:05 -07003732
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003733static void
3734qla2x00_unmap_iobases(struct qla_hw_data *ha)
3735{
Giridhar Malavalia9083012010-04-12 17:59:55 -07003736 if (IS_QLA82XX(ha)) {
Giridhar Malavalib9637522010-05-28 15:08:15 -07003737
Chad Dupuisf73cb692014-02-26 04:15:06 -05003738 iounmap((device_reg_t *)ha->nx_pcibase);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003739 if (!ql2xdbwr)
Chad Dupuisf73cb692014-02-26 04:15:06 -05003740 iounmap((device_reg_t *)ha->nxdb_wr_ptr);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003741 } else {
3742 if (ha->iobase)
3743 iounmap(ha->iobase);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003744
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003745 if (ha->cregbase)
3746 iounmap(ha->cregbase);
3747
Giridhar Malavalia9083012010-04-12 17:59:55 -07003748 if (ha->mqiobase)
3749 iounmap(ha->mqiobase);
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003750
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003751 if ((IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha)) &&
3752 ha->msixbase)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003753 iounmap(ha->msixbase);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003754 }
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003755}
3756
3757static void
Joe Lawrencedb7157d2014-08-26 17:10:41 -04003758qla2x00_clear_drv_active(struct qla_hw_data *ha)
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003759{
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003760 if (IS_QLA8044(ha)) {
3761 qla8044_idc_lock(ha);
Saurav Kashyapc41afc92013-11-07 02:54:56 -05003762 qla8044_clear_drv_active(ha);
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003763 qla8044_idc_unlock(ha);
3764 } else if (IS_QLA82XX(ha)) {
3765 qla82xx_idc_lock(ha);
3766 qla82xx_clear_drv_active(ha);
3767 qla82xx_idc_unlock(ha);
3768 }
3769}
3770
3771static void
3772qla2x00_remove_one(struct pci_dev *pdev)
3773{
3774 scsi_qla_host_t *base_vha;
3775 struct qla_hw_data *ha;
3776
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003777 base_vha = pci_get_drvdata(pdev);
3778 ha = base_vha->hw;
Quinn Tran45235022018-07-18 14:29:53 -07003779 ql_log(ql_log_info, base_vha, 0xb079,
3780 "Removing driver\n");
Quinn Tran6997db92019-09-12 11:09:14 -07003781 __qla_set_remove_flag(base_vha);
Joe Lawrencebeb9e312014-08-26 17:12:14 -04003782 cancel_work_sync(&ha->board_disable);
3783
3784 /*
3785 * If the PCI device is disabled then there was a PCI-disconnect and
3786 * qla2x00_disable_board_on_pci_error has taken care of most of the
3787 * resources.
3788 */
3789 if (!atomic_read(&pdev->enable_cnt)) {
Quinn Tran726b8542017-01-19 22:28:00 -08003790 dma_free_coherent(&ha->pdev->dev, base_vha->gnl.size,
3791 base_vha->gnl.l, base_vha->gnl.ldma);
Bill Kuzeja26fa6562019-08-14 10:24:41 -04003792 base_vha->gnl.l = NULL;
Joe Lawrencebeb9e312014-08-26 17:12:14 -04003793 scsi_host_put(base_vha->host);
3794 kfree(ha);
3795 pci_set_drvdata(pdev, NULL);
3796 return;
3797 }
Sawan Chandak638a1a02014-04-11 16:54:38 -04003798 qla2x00_wait_for_hba_ready(base_vha);
3799
Martin Wilck856e1522020-04-21 22:46:20 +02003800 /*
3801 * if UNLOADING flag is already set, then continue unload,
3802 * where it was set first.
3803 */
3804 if (test_and_set_bit(UNLOADING, &base_vha->dpc_flags))
3805 return;
3806
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003807 if (IS_QLA25XX(ha) || IS_QLA2031(ha) || IS_QLA27XX(ha) ||
3808 IS_QLA28XX(ha)) {
Quinn Tran45235022018-07-18 14:29:53 -07003809 if (ha->flags.fw_started)
3810 qla2x00_abort_isp_cleanup(base_vha);
3811 } else if (!IS_QLAFX00(ha)) {
3812 if (IS_QLA8031(ha)) {
3813 ql_dbg(ql_dbg_p3p, base_vha, 0xb07e,
3814 "Clearing fcoe driver presence.\n");
3815 if (qla83xx_clear_drv_presence(base_vha) != QLA_SUCCESS)
3816 ql_dbg(ql_dbg_p3p, base_vha, 0xb079,
3817 "Error while clearing DRV-Presence.\n");
3818 }
3819
3820 qla2x00_try_to_stop_firmware(base_vha);
3821 }
3822
Quinn Tran2ce87cc2018-01-23 11:05:21 -08003823 qla2x00_wait_for_sess_deletion(base_vha);
3824
Duane Grigsbye84067d2017-06-21 13:48:43 -07003825 qla_nvme_delete(base_vha);
3826
Quinn Tran726b8542017-01-19 22:28:00 -08003827 dma_free_coherent(&ha->pdev->dev,
3828 base_vha->gnl.size, base_vha->gnl.l, base_vha->gnl.ldma);
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003829
Bill Kuzeja26fa6562019-08-14 10:24:41 -04003830 base_vha->gnl.l = NULL;
Quinn Tran84318a92021-06-23 22:25:58 -07003831 qla_enode_stop(base_vha);
Quinn Tran7a09e8d2021-06-23 22:26:03 -07003832 qla_edb_stop(base_vha);
Bill Kuzeja26fa6562019-08-14 10:24:41 -04003833
Quinn Trana4239942017-12-28 12:33:26 -08003834 vfree(base_vha->scan.l);
3835
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003836 if (IS_QLAFX00(ha))
3837 qlafx00_driver_shutdown(base_vha, 20);
3838
3839 qla2x00_delete_all_vps(ha, base_vha);
3840
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003841 qla2x00_dfs_remove(base_vha);
3842
3843 qla84xx_put_chip(base_vha);
3844
3845 /* Disable timer */
3846 if (base_vha->timer_active)
3847 qla2x00_stop_timer(base_vha);
3848
3849 base_vha->flags.online = 0;
3850
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05003851 /* free DMA memory */
3852 if (ha->exlogin_buf)
3853 qla2x00_free_exlogin_buffer(ha);
3854
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05003855 /* free DMA memory */
3856 if (ha->exchoffld_buf)
3857 qla2x00_free_exchoffld_buffer(ha);
3858
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003859 qla2x00_destroy_deferred_work(ha);
3860
3861 qlt_remove_target(ha, base_vha);
3862
3863 qla2x00_free_sysfs_attr(base_vha, true);
3864
3865 fc_remove_host(base_vha->host);
3866
3867 scsi_remove_host(base_vha->host);
3868
3869 qla2x00_free_device(base_vha);
3870
Joe Lawrencedb7157d2014-08-26 17:10:41 -04003871 qla2x00_clear_drv_active(ha);
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003872
Arun Easid2749ff2014-09-25 05:16:51 -04003873 scsi_host_put(base_vha->host);
3874
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003875 qla2x00_unmap_iobases(ha);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003876
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003877 pci_release_selected_regions(ha->pdev, ha->bars);
3878 kfree(ha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003879
Joe Carnuccio90a86fc2010-01-12 13:02:46 -08003880 pci_disable_pcie_error_reporting(pdev);
3881
Bernhard Walle665db932007-03-28 00:49:49 +02003882 pci_disable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003883}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003884
Joe Carnuccio576bfde2020-02-12 13:44:24 -08003885static inline void
3886qla24xx_free_purex_list(struct purex_list *list)
3887{
Quinn Tran8062b742021-10-26 04:54:06 -07003888 struct purex_item *item, *next;
Joe Carnuccio576bfde2020-02-12 13:44:24 -08003889 ulong flags;
3890
3891 spin_lock_irqsave(&list->lock, flags);
Quinn Tran8062b742021-10-26 04:54:06 -07003892 list_for_each_entry_safe(item, next, &list->head, list) {
3893 list_del(&item->list);
3894 kfree(item);
Joe Carnuccio576bfde2020-02-12 13:44:24 -08003895 }
3896 spin_unlock_irqrestore(&list->lock, flags);
3897}
3898
Linus Torvalds1da177e2005-04-16 15:20:36 -07003899static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003900qla2x00_free_device(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003901{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003902 struct qla_hw_data *ha = vha->hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003903
Andrew Vasquez85880802009-12-15 21:29:46 -08003904 qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
3905
3906 /* Disable timer */
3907 if (vha->timer_active)
3908 qla2x00_stop_timer(vha);
3909
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07003910 qla25xx_delete_queues(vha);
Andrew Vasquez85880802009-12-15 21:29:46 -08003911 vha->flags.online = 0;
3912
Andrew Vasquezf6ef3b12005-08-26 19:10:20 -07003913 /* turn-off interrupts on the card */
Giridhar Malavalia9083012010-04-12 17:59:55 -07003914 if (ha->interrupts_on) {
3915 vha->flags.init_done = 0;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07003916 ha->isp_ops->disable_intrs(ha);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003917 }
Andrew Vasquezf6ef3b12005-08-26 19:10:20 -07003918
Quinn Tran093df732016-12-12 14:40:09 -08003919 qla2x00_free_fcports(vha);
3920
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003921 qla2x00_free_irqs(vha);
3922
Quinn Tran093df732016-12-12 14:40:09 -08003923 /* Flush the work queue and remove it */
3924 if (ha->wq) {
3925 flush_workqueue(ha->wq);
3926 destroy_workqueue(ha->wq);
3927 ha->wq = NULL;
3928 }
3929
Chad Dupuis88670482010-07-23 15:28:30 +05003930
Joe Carnuccio576bfde2020-02-12 13:44:24 -08003931 qla24xx_free_purex_list(&vha->purex_list);
3932
Andrew Vasquezf6ef3b12005-08-26 19:10:20 -07003933 qla2x00_mem_free(ha);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003934
Giridhar Malavali08de2842011-08-16 11:31:44 -07003935 qla82xx_md_free(vha);
3936
Quinn Trandd307062021-06-23 22:26:00 -07003937 qla_edif_sadb_release_free_pool(ha);
3938 qla_edif_sadb_release(ha);
3939
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003940 qla2x00_free_queues(ha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003941}
3942
Chad Dupuis88670482010-07-23 15:28:30 +05003943void qla2x00_free_fcports(struct scsi_qla_host *vha)
3944{
3945 fc_port_t *fcport, *tfcport;
3946
Quinn Tranffbc6472019-04-02 14:24:29 -07003947 list_for_each_entry_safe(fcport, tfcport, &vha->vp_fcports, list)
3948 qla2x00_free_fcport(fcport);
Chad Dupuis88670482010-07-23 15:28:30 +05003949}
3950
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08003951static inline void
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003952qla2x00_schedule_rport_del(struct scsi_qla_host *vha, fc_port_t *fcport)
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08003953{
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003954 int now;
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08003955
3956 if (!fcport->rport)
3957 return;
3958
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003959 if (fcport->rport) {
3960 ql_dbg(ql_dbg_disc, fcport->vha, 0x2109,
3961 "%s %8phN. rport %p roles %x\n",
3962 __func__, fcport->port_name, fcport->rport,
3963 fcport->rport->roles);
3964 fc_remote_port_delete(fcport->rport);
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003965 }
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003966 qlt_do_generation_tick(vha, &now);
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08003967}
3968
Linus Torvalds1da177e2005-04-16 15:20:36 -07003969/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003970 * qla2x00_mark_device_lost Updates fcport state when device goes offline.
3971 *
3972 * Input: ha = adapter block pointer. fcport = port structure pointer.
3973 *
3974 * Return: None.
3975 *
3976 * Context:
3977 */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003978void qla2x00_mark_device_lost(scsi_qla_host_t *vha, fc_port_t *fcport,
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003979 int do_login)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003980{
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003981 if (IS_QLAFX00(vha->hw)) {
3982 qla2x00_set_fcport_state(fcport, FCS_DEVICE_LOST);
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003983 qla2x00_schedule_rport_del(vha, fcport);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003984 return;
3985 }
3986
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003987 if (atomic_read(&fcport->state) == FCS_ONLINE &&
Joe Carnuccioc6d39e22012-05-15 14:34:20 -04003988 vha->vp_idx == fcport->vha->vp_idx) {
Chad Dupuisec426e12011-03-30 11:46:32 -07003989 qla2x00_set_fcport_state(fcport, FCS_DEVICE_LOST);
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08003990 qla2x00_schedule_rport_del(vha, fcport);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003991 }
Quinn Tran9efea842021-06-23 22:26:02 -07003992
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07003993 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003994 * We may need to retry the login, so don't change the state of the
3995 * port but do the retries.
3996 */
3997 if (atomic_read(&fcport->state) != FCS_DEVICE_DEAD)
Chad Dupuisec426e12011-03-30 11:46:32 -07003998 qla2x00_set_fcport_state(fcport, FCS_DEVICE_LOST);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003999
4000 if (!do_login)
4001 return;
4002
Arun Easia1d02852015-08-04 13:38:02 -04004003 set_bit(RELOGIN_NEEDED, &vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004004}
4005
Linus Torvalds1da177e2005-04-16 15:20:36 -07004006void
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08004007qla2x00_mark_all_devices_lost(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004008{
4009 fc_port_t *fcport;
4010
Quinn Tran83548fe2017-06-02 09:12:01 -07004011 ql_dbg(ql_dbg_disc, vha, 0x20f1,
4012 "Mark all dev lost\n");
Quinn Tran726b8542017-01-19 22:28:00 -08004013
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004014 list_for_each_entry(fcport, &vha->vp_fcports, list) {
Saurav Kashyap44c57f22021-08-09 21:37:10 -07004015 if (fcport->loop_id != FC_NO_LOOP_ID &&
4016 (fcport->flags & FCF_FCP2_DEVICE) &&
4017 fcport->port_type == FCT_TARGET &&
4018 !qla2x00_reset_active(vha)) {
4019 ql_dbg(ql_dbg_disc, vha, 0x211a,
4020 "Delaying session delete for FCP2 flags 0x%x port_type = 0x%x port_id=%06x %phC",
4021 fcport->flags, fcport->port_type,
4022 fcport->d_id.b24, fcport->port_name);
4023 continue;
4024 }
Quinn Tran726b8542017-01-19 22:28:00 -08004025 fcport->scan_state = 0;
Quinn Trand8630bb2017-12-28 12:33:43 -08004026 qlt_schedule_sess_for_deletion(fcport);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004027 }
4028}
4029
Bart Van Assche0e145a52019-04-17 14:44:12 -07004030static void qla2x00_set_reserved_loop_ids(struct qla_hw_data *ha)
4031{
4032 int i;
4033
4034 if (IS_FWI2_CAPABLE(ha))
4035 return;
4036
4037 for (i = 0; i < SNS_FIRST_LOOP_ID; i++)
4038 set_bit(i, ha->loop_id_map);
4039 set_bit(MANAGEMENT_SERVER, ha->loop_id_map);
4040 set_bit(BROADCAST, ha->loop_id_map);
4041}
4042
Linus Torvalds1da177e2005-04-16 15:20:36 -07004043/*
4044* qla2x00_mem_alloc
4045* Allocates adapter memory.
4046*
4047* Returns:
4048* 0 = success.
Andrew Vasqueze8711082008-01-31 12:33:48 -08004049* !0 = failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004050*/
Andrew Vasqueze8711082008-01-31 12:33:48 -08004051static int
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004052qla2x00_mem_alloc(struct qla_hw_data *ha, uint16_t req_len, uint16_t rsp_len,
4053 struct req_que **req, struct rsp_que **rsp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004054{
4055 char name[16];
Quinn Tranfac28072021-06-23 22:25:59 -07004056 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004057
Andrew Vasqueze8711082008-01-31 12:33:48 -08004058 ha->init_cb = dma_alloc_coherent(&ha->pdev->dev, ha->init_cb_size,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004059 &ha->init_cb_dma, GFP_KERNEL);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004060 if (!ha->init_cb)
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004061 goto fail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004062
Quinn Tranfac28072021-06-23 22:25:59 -07004063 rc = btree_init32(&ha->host_map);
4064 if (rc)
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04004065 goto fail_free_init_cb;
4066
Quinn Tranfac28072021-06-23 22:25:59 -07004067 if (qlt_mem_alloc(ha) < 0)
4068 goto fail_free_btree;
4069
Chad Dupuis642ef982012-02-09 11:15:57 -08004070 ha->gid_list = dma_alloc_coherent(&ha->pdev->dev,
4071 qla2x00_gid_list_size(ha), &ha->gid_list_dma, GFP_KERNEL);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004072 if (!ha->gid_list)
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04004073 goto fail_free_tgt_mem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004074
Andrew Vasqueze8711082008-01-31 12:33:48 -08004075 ha->srb_mempool = mempool_create_slab_pool(SRB_MIN_REQ, srb_cachep);
4076 if (!ha->srb_mempool)
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004077 goto fail_free_gid_list;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004078
Quinn Tran44d01852021-06-23 22:26:04 -07004079 if (IS_P3P_TYPE(ha) || IS_QLA27XX(ha) || (ql2xsecenable && IS_QLA28XX(ha))) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07004080 /* Allocate cache for CT6 Ctx. */
4081 if (!ctx_cachep) {
4082 ctx_cachep = kmem_cache_create("qla2xxx_ctx",
4083 sizeof(struct ct6_dsd), 0,
4084 SLAB_HWCACHE_ALIGN, NULL);
4085 if (!ctx_cachep)
Quinn Tranfc1ffd62016-12-23 18:06:10 -08004086 goto fail_free_srb_mempool;
Giridhar Malavalia9083012010-04-12 17:59:55 -07004087 }
4088 ha->ctx_mempool = mempool_create_slab_pool(SRB_MIN_REQ,
4089 ctx_cachep);
4090 if (!ha->ctx_mempool)
4091 goto fail_free_srb_mempool;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004092 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0021,
4093 "ctx_cachep=%p ctx_mempool=%p.\n",
4094 ctx_cachep, ha->ctx_mempool);
Giridhar Malavalia9083012010-04-12 17:59:55 -07004095 }
4096
Andrew Vasqueze8711082008-01-31 12:33:48 -08004097 /* Get memory for cached NVRAM */
4098 ha->nvram = kzalloc(MAX_NVRAM_SIZE, GFP_KERNEL);
4099 if (!ha->nvram)
Giridhar Malavalia9083012010-04-12 17:59:55 -07004100 goto fail_free_ctx_mempool;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004101
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004102 snprintf(name, sizeof(name), "%s_%d", QLA2XXX_DRIVER_NAME,
4103 ha->pdev->device);
4104 ha->s_dma_pool = dma_pool_create(name, &ha->pdev->dev,
4105 DMA_POOL_SIZE, 8, 0);
4106 if (!ha->s_dma_pool)
4107 goto fail_free_nvram;
4108
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004109 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0022,
4110 "init_cb=%p gid_list=%p, srb_mempool=%p s_dma_pool=%p.\n",
4111 ha->init_cb, ha->gid_list, ha->srb_mempool, ha->s_dma_pool);
4112
Quinn Tran44d01852021-06-23 22:26:04 -07004113 if (IS_P3P_TYPE(ha) || ql2xenabledif || (IS_QLA28XX(ha) && ql2xsecenable)) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07004114 ha->dl_dma_pool = dma_pool_create(name, &ha->pdev->dev,
4115 DSD_LIST_DMA_POOL_SIZE, 8, 0);
4116 if (!ha->dl_dma_pool) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004117 ql_log_pci(ql_log_fatal, ha->pdev, 0x0023,
4118 "Failed to allocate memory for dl_dma_pool.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07004119 goto fail_s_dma_pool;
4120 }
4121
4122 ha->fcp_cmnd_dma_pool = dma_pool_create(name, &ha->pdev->dev,
4123 FCP_CMND_DMA_POOL_SIZE, 8, 0);
4124 if (!ha->fcp_cmnd_dma_pool) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004125 ql_log_pci(ql_log_fatal, ha->pdev, 0x0024,
4126 "Failed to allocate memory for fcp_cmnd_dma_pool.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07004127 goto fail_dl_dma_pool;
4128 }
Giridhar Malavali50b81272018-12-21 09:33:45 -08004129
4130 if (ql2xenabledif) {
4131 u64 bufsize = DIF_BUNDLING_DMA_POOL_SIZE;
4132 struct dsd_dma *dsd, *nxt;
4133 uint i;
4134 /* Creata a DMA pool of buffers for DIF bundling */
4135 ha->dif_bundl_pool = dma_pool_create(name,
4136 &ha->pdev->dev, DIF_BUNDLING_DMA_POOL_SIZE, 8, 0);
4137 if (!ha->dif_bundl_pool) {
4138 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0024,
4139 "%s: failed create dif_bundl_pool\n",
4140 __func__);
4141 goto fail_dif_bundl_dma_pool;
4142 }
4143
4144 INIT_LIST_HEAD(&ha->pool.good.head);
4145 INIT_LIST_HEAD(&ha->pool.unusable.head);
4146 ha->pool.good.count = 0;
4147 ha->pool.unusable.count = 0;
4148 for (i = 0; i < 128; i++) {
4149 dsd = kzalloc(sizeof(*dsd), GFP_ATOMIC);
4150 if (!dsd) {
4151 ql_dbg_pci(ql_dbg_init, ha->pdev,
4152 0xe0ee, "%s: failed alloc dsd\n",
4153 __func__);
4154 return 1;
4155 }
4156 ha->dif_bundle_kallocs++;
4157
4158 dsd->dsd_addr = dma_pool_alloc(
4159 ha->dif_bundl_pool, GFP_ATOMIC,
4160 &dsd->dsd_list_dma);
4161 if (!dsd->dsd_addr) {
4162 ql_dbg_pci(ql_dbg_init, ha->pdev,
4163 0xe0ee,
4164 "%s: failed alloc ->dsd_addr\n",
4165 __func__);
4166 kfree(dsd);
4167 ha->dif_bundle_kallocs--;
4168 continue;
4169 }
4170 ha->dif_bundle_dma_allocs++;
4171
4172 /*
4173 * if DMA buffer crosses 4G boundary,
4174 * put it on bad list
4175 */
4176 if (MSD(dsd->dsd_list_dma) ^
4177 MSD(dsd->dsd_list_dma + bufsize)) {
4178 list_add_tail(&dsd->list,
4179 &ha->pool.unusable.head);
4180 ha->pool.unusable.count++;
4181 } else {
4182 list_add_tail(&dsd->list,
4183 &ha->pool.good.head);
4184 ha->pool.good.count++;
4185 }
4186 }
4187
4188 /* return the good ones back to the pool */
4189 list_for_each_entry_safe(dsd, nxt,
4190 &ha->pool.good.head, list) {
4191 list_del(&dsd->list);
4192 dma_pool_free(ha->dif_bundl_pool,
4193 dsd->dsd_addr, dsd->dsd_list_dma);
4194 ha->dif_bundle_dma_allocs--;
4195 kfree(dsd);
4196 ha->dif_bundle_kallocs--;
4197 }
4198
4199 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0024,
4200 "%s: dif dma pool (good=%u unusable=%u)\n",
4201 __func__, ha->pool.good.count,
4202 ha->pool.unusable.count);
4203 }
4204
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004205 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0025,
Giridhar Malavali50b81272018-12-21 09:33:45 -08004206 "dl_dma_pool=%p fcp_cmnd_dma_pool=%p dif_bundl_pool=%p.\n",
4207 ha->dl_dma_pool, ha->fcp_cmnd_dma_pool,
4208 ha->dif_bundl_pool);
Giridhar Malavalia9083012010-04-12 17:59:55 -07004209 }
4210
Andrew Vasqueze8711082008-01-31 12:33:48 -08004211 /* Allocate memory for SNS commands */
4212 if (IS_QLA2100(ha) || IS_QLA2200(ha)) {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004213 /* Get consistent memory allocated for SNS commands */
Andrew Vasqueze8711082008-01-31 12:33:48 -08004214 ha->sns_cmd = dma_alloc_coherent(&ha->pdev->dev,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004215 sizeof(struct sns_cmd_pkt), &ha->sns_cmd_dma, GFP_KERNEL);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004216 if (!ha->sns_cmd)
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004217 goto fail_dma_pool;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004218 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0026,
Joe Perchesd8424f62011-11-18 09:03:06 -08004219 "sns_cmd: %p.\n", ha->sns_cmd);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004220 } else {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004221 /* Get consistent memory allocated for MS IOCB */
Andrew Vasqueze8711082008-01-31 12:33:48 -08004222 ha->ms_iocb = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004223 &ha->ms_iocb_dma);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004224 if (!ha->ms_iocb)
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004225 goto fail_dma_pool;
4226 /* Get consistent memory allocated for CT SNS commands */
Andrew Vasqueze8711082008-01-31 12:33:48 -08004227 ha->ct_sns = dma_alloc_coherent(&ha->pdev->dev,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004228 sizeof(struct ct_sns_pkt), &ha->ct_sns_dma, GFP_KERNEL);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004229 if (!ha->ct_sns)
4230 goto fail_free_ms_iocb;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004231 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0027,
4232 "ms_iocb=%p ct_sns=%p.\n",
4233 ha->ms_iocb, ha->ct_sns);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004234 }
4235
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004236 /* Allocate memory for request ring */
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004237 *req = kzalloc(sizeof(struct req_que), GFP_KERNEL);
4238 if (!*req) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004239 ql_log_pci(ql_log_fatal, ha->pdev, 0x0028,
4240 "Failed to allocate memory for req.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004241 goto fail_req;
4242 }
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004243 (*req)->length = req_len;
4244 (*req)->ring = dma_alloc_coherent(&ha->pdev->dev,
4245 ((*req)->length + 1) * sizeof(request_t),
4246 &(*req)->dma, GFP_KERNEL);
4247 if (!(*req)->ring) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004248 ql_log_pci(ql_log_fatal, ha->pdev, 0x0029,
4249 "Failed to allocate memory for req_ring.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004250 goto fail_req_ring;
4251 }
4252 /* Allocate memory for response ring */
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004253 *rsp = kzalloc(sizeof(struct rsp_que), GFP_KERNEL);
4254 if (!*rsp) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004255 ql_log_pci(ql_log_fatal, ha->pdev, 0x002a,
4256 "Failed to allocate memory for rsp.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004257 goto fail_rsp;
4258 }
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004259 (*rsp)->hw = ha;
4260 (*rsp)->length = rsp_len;
4261 (*rsp)->ring = dma_alloc_coherent(&ha->pdev->dev,
4262 ((*rsp)->length + 1) * sizeof(response_t),
4263 &(*rsp)->dma, GFP_KERNEL);
4264 if (!(*rsp)->ring) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004265 ql_log_pci(ql_log_fatal, ha->pdev, 0x002b,
4266 "Failed to allocate memory for rsp_ring.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004267 goto fail_rsp_ring;
4268 }
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004269 (*req)->rsp = *rsp;
4270 (*rsp)->req = *req;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004271 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x002c,
4272 "req=%p req->length=%d req->ring=%p rsp=%p "
4273 "rsp->length=%d rsp->ring=%p.\n",
4274 *req, (*req)->length, (*req)->ring, *rsp, (*rsp)->length,
4275 (*rsp)->ring);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004276 /* Allocate memory for NVRAM data for vports */
4277 if (ha->nvram_npiv_size) {
Kees Cook6396bb22018-06-12 14:03:40 -07004278 ha->npiv_info = kcalloc(ha->nvram_npiv_size,
4279 sizeof(struct qla_npiv_entry),
4280 GFP_KERNEL);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004281 if (!ha->npiv_info) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004282 ql_log_pci(ql_log_fatal, ha->pdev, 0x002d,
4283 "Failed to allocate memory for npiv_info.\n");
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004284 goto fail_npiv_info;
4285 }
4286 } else
4287 ha->npiv_info = NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004288
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004289 /* Get consistent memory allocated for EX-INIT-CB. */
Joe Carnuccioecc89f22019-03-12 11:08:13 -07004290 if (IS_CNA_CAPABLE(ha) || IS_QLA2031(ha) || IS_QLA27XX(ha) ||
4291 IS_QLA28XX(ha)) {
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004292 ha->ex_init_cb = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL,
4293 &ha->ex_init_cb_dma);
4294 if (!ha->ex_init_cb)
4295 goto fail_ex_init_cb;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004296 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x002e,
4297 "ex_init_cb=%p.\n", ha->ex_init_cb);
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004298 }
4299
Shyam Sundar9f2475f2020-06-30 03:22:29 -07004300 /* Get consistent memory allocated for Special Features-CB. */
4301 if (IS_QLA27XX(ha) || IS_QLA28XX(ha)) {
Wang Qing720efdd2021-03-13 10:41:15 +08004302 ha->sf_init_cb = dma_pool_zalloc(ha->s_dma_pool, GFP_KERNEL,
Shyam Sundar9f2475f2020-06-30 03:22:29 -07004303 &ha->sf_init_cb_dma);
4304 if (!ha->sf_init_cb)
4305 goto fail_sf_init_cb;
4306 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0199,
4307 "sf_init_cb=%p.\n", ha->sf_init_cb);
4308 }
4309
Giridhar Malavalia9083012010-04-12 17:59:55 -07004310 INIT_LIST_HEAD(&ha->gbl_dsd_list);
4311
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004312 /* Get consistent memory allocated for Async Port-Database. */
4313 if (!IS_FWI2_CAPABLE(ha)) {
4314 ha->async_pd = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL,
4315 &ha->async_pd_dma);
4316 if (!ha->async_pd)
4317 goto fail_async_pd;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004318 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x002f,
4319 "async_pd=%p.\n", ha->async_pd);
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004320 }
4321
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004322 INIT_LIST_HEAD(&ha->vp_list);
Chad Dupuis5f16b332012-08-22 14:21:00 -04004323
4324 /* Allocate memory for our loop_id bitmap */
Kees Cook6396bb22018-06-12 14:03:40 -07004325 ha->loop_id_map = kcalloc(BITS_TO_LONGS(LOOPID_MAP_SIZE),
4326 sizeof(long),
4327 GFP_KERNEL);
Chad Dupuis5f16b332012-08-22 14:21:00 -04004328 if (!ha->loop_id_map)
Quinn Tranfc1ffd62016-12-23 18:06:10 -08004329 goto fail_loop_id_map;
Chad Dupuis5f16b332012-08-22 14:21:00 -04004330 else {
4331 qla2x00_set_reserved_loop_ids(ha);
4332 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0123,
Dan Carpenterb2a72ec32014-01-21 10:00:10 +03004333 "loop_id_map=%p.\n", ha->loop_id_map);
Chad Dupuis5f16b332012-08-22 14:21:00 -04004334 }
4335
Quinn Trane4e3a2c2017-08-23 15:05:07 -07004336 ha->sfp_data = dma_alloc_coherent(&ha->pdev->dev,
4337 SFP_DEV_SIZE, &ha->sfp_data_dma, GFP_KERNEL);
4338 if (!ha->sfp_data) {
4339 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x011b,
4340 "Unable to allocate memory for SFP read-data.\n");
4341 goto fail_sfp_data;
4342 }
4343
Michael Hernandez3f006ac2019-03-12 11:08:22 -07004344 ha->flt = dma_alloc_coherent(&ha->pdev->dev,
4345 sizeof(struct qla_flt_header) + FLT_REGIONS_SIZE, &ha->flt_dma,
4346 GFP_KERNEL);
4347 if (!ha->flt) {
4348 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x011b,
4349 "Unable to allocate memory for FLT.\n");
4350 goto fail_flt_buffer;
4351 }
4352
Quinn Tran84318a92021-06-23 22:25:58 -07004353 /* allocate the purex dma pool */
4354 ha->purex_dma_pool = dma_pool_create(name, &ha->pdev->dev,
4355 MAX_PAYLOAD, 8, 0);
4356
4357 if (!ha->purex_dma_pool) {
4358 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x011b,
4359 "Unable to allocate purex_dma_pool.\n");
4360 goto fail_flt;
4361 }
4362
4363 ha->elsrej.size = sizeof(struct fc_els_ls_rjt) + 16;
4364 ha->elsrej.c = dma_alloc_coherent(&ha->pdev->dev,
4365 ha->elsrej.size, &ha->elsrej.cdma, GFP_KERNEL);
4366
4367 if (!ha->elsrej.c) {
4368 ql_dbg_pci(ql_dbg_init, ha->pdev, 0xffff,
4369 "Alloc failed for els reject cmd.\n");
4370 goto fail_elsrej;
4371 }
4372 ha->elsrej.c->er_cmd = ELS_LS_RJT;
Quinn Tran22547922021-08-16 22:13:05 -07004373 ha->elsrej.c->er_reason = ELS_RJT_LOGIC;
Quinn Tran84318a92021-06-23 22:25:58 -07004374 ha->elsrej.c->er_explan = ELS_EXPL_UNAB_DATA;
Dan Carpenterb2a72ec32014-01-21 10:00:10 +03004375 return 0;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004376
Quinn Tran84318a92021-06-23 22:25:58 -07004377fail_elsrej:
4378 dma_pool_destroy(ha->purex_dma_pool);
4379fail_flt:
4380 dma_free_coherent(&ha->pdev->dev, SFP_DEV_SIZE,
4381 ha->flt, ha->flt_dma);
4382
Michael Hernandez3f006ac2019-03-12 11:08:22 -07004383fail_flt_buffer:
4384 dma_free_coherent(&ha->pdev->dev, SFP_DEV_SIZE,
4385 ha->sfp_data, ha->sfp_data_dma);
Quinn Trane4e3a2c2017-08-23 15:05:07 -07004386fail_sfp_data:
4387 kfree(ha->loop_id_map);
Quinn Tranfc1ffd62016-12-23 18:06:10 -08004388fail_loop_id_map:
4389 dma_pool_free(ha->s_dma_pool, ha->async_pd, ha->async_pd_dma);
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004390fail_async_pd:
Shyam Sundar9f2475f2020-06-30 03:22:29 -07004391 dma_pool_free(ha->s_dma_pool, ha->sf_init_cb, ha->sf_init_cb_dma);
4392fail_sf_init_cb:
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004393 dma_pool_free(ha->s_dma_pool, ha->ex_init_cb, ha->ex_init_cb_dma);
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004394fail_ex_init_cb:
4395 kfree(ha->npiv_info);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004396fail_npiv_info:
4397 dma_free_coherent(&ha->pdev->dev, ((*rsp)->length + 1) *
4398 sizeof(response_t), (*rsp)->ring, (*rsp)->dma);
4399 (*rsp)->ring = NULL;
4400 (*rsp)->dma = 0;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004401fail_rsp_ring:
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004402 kfree(*rsp);
Bill Kuzeja6d634062018-03-23 10:37:25 -04004403 *rsp = NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004404fail_rsp:
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004405 dma_free_coherent(&ha->pdev->dev, ((*req)->length + 1) *
4406 sizeof(request_t), (*req)->ring, (*req)->dma);
4407 (*req)->ring = NULL;
4408 (*req)->dma = 0;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004409fail_req_ring:
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004410 kfree(*req);
Bill Kuzeja6d634062018-03-23 10:37:25 -04004411 *req = NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004412fail_req:
4413 dma_free_coherent(&ha->pdev->dev, sizeof(struct ct_sns_pkt),
4414 ha->ct_sns, ha->ct_sns_dma);
4415 ha->ct_sns = NULL;
4416 ha->ct_sns_dma = 0;
Andrew Vasqueze8711082008-01-31 12:33:48 -08004417fail_free_ms_iocb:
4418 dma_pool_free(ha->s_dma_pool, ha->ms_iocb, ha->ms_iocb_dma);
4419 ha->ms_iocb = NULL;
4420 ha->ms_iocb_dma = 0;
Quinn Tranfc1ffd62016-12-23 18:06:10 -08004421
4422 if (ha->sns_cmd)
4423 dma_free_coherent(&ha->pdev->dev, sizeof(struct sns_cmd_pkt),
4424 ha->sns_cmd, ha->sns_cmd_dma);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004425fail_dma_pool:
Giridhar Malavali50b81272018-12-21 09:33:45 -08004426 if (ql2xenabledif) {
4427 struct dsd_dma *dsd, *nxt;
4428
4429 list_for_each_entry_safe(dsd, nxt, &ha->pool.unusable.head,
4430 list) {
4431 list_del(&dsd->list);
4432 dma_pool_free(ha->dif_bundl_pool, dsd->dsd_addr,
4433 dsd->dsd_list_dma);
4434 ha->dif_bundle_dma_allocs--;
4435 kfree(dsd);
4436 ha->dif_bundle_kallocs--;
4437 ha->pool.unusable.count--;
4438 }
4439 dma_pool_destroy(ha->dif_bundl_pool);
4440 ha->dif_bundl_pool = NULL;
4441 }
4442
4443fail_dif_bundl_dma_pool:
Arun Easibad75002010-05-04 15:01:30 -07004444 if (IS_QLA82XX(ha) || ql2xenabledif) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07004445 dma_pool_destroy(ha->fcp_cmnd_dma_pool);
4446 ha->fcp_cmnd_dma_pool = NULL;
4447 }
4448fail_dl_dma_pool:
Arun Easibad75002010-05-04 15:01:30 -07004449 if (IS_QLA82XX(ha) || ql2xenabledif) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07004450 dma_pool_destroy(ha->dl_dma_pool);
4451 ha->dl_dma_pool = NULL;
4452 }
4453fail_s_dma_pool:
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004454 dma_pool_destroy(ha->s_dma_pool);
4455 ha->s_dma_pool = NULL;
Andrew Vasqueze8711082008-01-31 12:33:48 -08004456fail_free_nvram:
4457 kfree(ha->nvram);
4458 ha->nvram = NULL;
Giridhar Malavalia9083012010-04-12 17:59:55 -07004459fail_free_ctx_mempool:
Thomas Meyer75c1d482018-12-02 21:52:11 +01004460 mempool_destroy(ha->ctx_mempool);
Giridhar Malavalia9083012010-04-12 17:59:55 -07004461 ha->ctx_mempool = NULL;
Andrew Vasqueze8711082008-01-31 12:33:48 -08004462fail_free_srb_mempool:
Thomas Meyer75c1d482018-12-02 21:52:11 +01004463 mempool_destroy(ha->srb_mempool);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004464 ha->srb_mempool = NULL;
Andrew Vasqueze8711082008-01-31 12:33:48 -08004465fail_free_gid_list:
Chad Dupuis642ef982012-02-09 11:15:57 -08004466 dma_free_coherent(&ha->pdev->dev, qla2x00_gid_list_size(ha),
4467 ha->gid_list,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004468 ha->gid_list_dma);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004469 ha->gid_list = NULL;
4470 ha->gid_list_dma = 0;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04004471fail_free_tgt_mem:
4472 qlt_mem_free(ha);
Quinn Tranfac28072021-06-23 22:25:59 -07004473fail_free_btree:
4474 btree_destroy32(&ha->host_map);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004475fail_free_init_cb:
4476 dma_free_coherent(&ha->pdev->dev, ha->init_cb_size, ha->init_cb,
4477 ha->init_cb_dma);
4478 ha->init_cb = NULL;
4479 ha->init_cb_dma = 0;
Andrew Vasqueze8711082008-01-31 12:33:48 -08004480fail:
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004481 ql_log(ql_log_fatal, NULL, 0x0030,
4482 "Memory allocation failure.\n");
Andrew Vasqueze8711082008-01-31 12:33:48 -08004483 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004484}
4485
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004486int
4487qla2x00_set_exlogins_buffer(scsi_qla_host_t *vha)
4488{
4489 int rval;
Quinn Trand38cb842020-09-03 21:51:21 -07004490 uint16_t size, max_cnt;
4491 uint32_t temp;
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004492 struct qla_hw_data *ha = vha->hw;
4493
4494 /* Return if we don't need to alloacate any extended logins */
Quinn Trand38cb842020-09-03 21:51:21 -07004495 if (ql2xexlogins <= MAX_FIBRE_DEVICES_2400)
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004496 return QLA_SUCCESS;
4497
Quinn Tran99e1b682017-06-02 09:12:03 -07004498 if (!IS_EXLOGIN_OFFLD_CAPABLE(ha))
4499 return QLA_SUCCESS;
4500
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004501 ql_log(ql_log_info, vha, 0xd021, "EXLOGIN count: %d.\n", ql2xexlogins);
4502 max_cnt = 0;
4503 rval = qla_get_exlogin_status(vha, &size, &max_cnt);
4504 if (rval != QLA_SUCCESS) {
4505 ql_log_pci(ql_log_fatal, ha->pdev, 0xd029,
4506 "Failed to get exlogin status.\n");
4507 return rval;
4508 }
4509
4510 temp = (ql2xexlogins > max_cnt) ? max_cnt : ql2xexlogins;
Quinn Tran99e1b682017-06-02 09:12:03 -07004511 temp *= size;
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004512
Quinn Tran99e1b682017-06-02 09:12:03 -07004513 if (temp != ha->exlogin_size) {
4514 qla2x00_free_exlogin_buffer(ha);
4515 ha->exlogin_size = temp;
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004516
Quinn Tran99e1b682017-06-02 09:12:03 -07004517 ql_log(ql_log_info, vha, 0xd024,
4518 "EXLOGIN: max_logins=%d, portdb=0x%x, total=%d.\n",
4519 max_cnt, size, temp);
4520
4521 ql_log(ql_log_info, vha, 0xd025,
4522 "EXLOGIN: requested size=0x%x\n", ha->exlogin_size);
4523
4524 /* Get consistent memory for extended logins */
4525 ha->exlogin_buf = dma_alloc_coherent(&ha->pdev->dev,
4526 ha->exlogin_size, &ha->exlogin_buf_dma, GFP_KERNEL);
4527 if (!ha->exlogin_buf) {
4528 ql_log_pci(ql_log_fatal, ha->pdev, 0xd02a,
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004529 "Failed to allocate memory for exlogin_buf_dma.\n");
Quinn Tran99e1b682017-06-02 09:12:03 -07004530 return -ENOMEM;
4531 }
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004532 }
4533
4534 /* Now configure the dma buffer */
4535 rval = qla_set_exlogin_mem_cfg(vha, ha->exlogin_buf_dma);
4536 if (rval) {
Quinn Tran83548fe2017-06-02 09:12:01 -07004537 ql_log(ql_log_fatal, vha, 0xd033,
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004538 "Setup extended login buffer ****FAILED****.\n");
4539 qla2x00_free_exlogin_buffer(ha);
4540 }
4541
4542 return rval;
4543}
4544
4545/*
4546* qla2x00_free_exlogin_buffer
4547*
4548* Input:
4549* ha = adapter block pointer
4550*/
4551void
4552qla2x00_free_exlogin_buffer(struct qla_hw_data *ha)
4553{
4554 if (ha->exlogin_buf) {
4555 dma_free_coherent(&ha->pdev->dev, ha->exlogin_size,
4556 ha->exlogin_buf, ha->exlogin_buf_dma);
4557 ha->exlogin_buf = NULL;
4558 ha->exlogin_size = 0;
4559 }
4560}
4561
Quinn Tran99e1b682017-06-02 09:12:03 -07004562static void
4563qla2x00_number_of_exch(scsi_qla_host_t *vha, u32 *ret_cnt, u16 max_cnt)
4564{
4565 u32 temp;
Quinn Tran0645cb82018-09-11 10:18:18 -07004566 struct init_cb_81xx *icb = (struct init_cb_81xx *)&vha->hw->init_cb;
Quinn Tran99e1b682017-06-02 09:12:03 -07004567 *ret_cnt = FW_DEF_EXCHANGES_CNT;
4568
Quinn Trand1e36352017-12-28 12:33:12 -08004569 if (max_cnt > vha->hw->max_exchg)
4570 max_cnt = vha->hw->max_exchg;
4571
Quinn Tran99e1b682017-06-02 09:12:03 -07004572 if (qla_ini_mode_enabled(vha)) {
Quinn Tran0645cb82018-09-11 10:18:18 -07004573 if (vha->ql2xiniexchg > max_cnt)
4574 vha->ql2xiniexchg = max_cnt;
Quinn Tran99e1b682017-06-02 09:12:03 -07004575
Quinn Tran0645cb82018-09-11 10:18:18 -07004576 if (vha->ql2xiniexchg > FW_DEF_EXCHANGES_CNT)
4577 *ret_cnt = vha->ql2xiniexchg;
4578
Quinn Tran99e1b682017-06-02 09:12:03 -07004579 } else if (qla_tgt_mode_enabled(vha)) {
Quinn Tran0645cb82018-09-11 10:18:18 -07004580 if (vha->ql2xexchoffld > max_cnt) {
4581 vha->ql2xexchoffld = max_cnt;
4582 icb->exchange_count = cpu_to_le16(vha->ql2xexchoffld);
4583 }
Quinn Tran99e1b682017-06-02 09:12:03 -07004584
Quinn Tran0645cb82018-09-11 10:18:18 -07004585 if (vha->ql2xexchoffld > FW_DEF_EXCHANGES_CNT)
4586 *ret_cnt = vha->ql2xexchoffld;
Quinn Tran99e1b682017-06-02 09:12:03 -07004587 } else if (qla_dual_mode_enabled(vha)) {
Quinn Tran0645cb82018-09-11 10:18:18 -07004588 temp = vha->ql2xiniexchg + vha->ql2xexchoffld;
Quinn Tran99e1b682017-06-02 09:12:03 -07004589 if (temp > max_cnt) {
Quinn Tran0645cb82018-09-11 10:18:18 -07004590 vha->ql2xiniexchg -= (temp - max_cnt)/2;
4591 vha->ql2xexchoffld -= (((temp - max_cnt)/2) + 1);
Quinn Tran99e1b682017-06-02 09:12:03 -07004592 temp = max_cnt;
Quinn Tran0645cb82018-09-11 10:18:18 -07004593 icb->exchange_count = cpu_to_le16(vha->ql2xexchoffld);
Quinn Tran99e1b682017-06-02 09:12:03 -07004594 }
4595
4596 if (temp > FW_DEF_EXCHANGES_CNT)
4597 *ret_cnt = temp;
4598 }
4599}
4600
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004601int
4602qla2x00_set_exchoffld_buffer(scsi_qla_host_t *vha)
4603{
4604 int rval;
Quinn Trand1e36352017-12-28 12:33:12 -08004605 u16 size, max_cnt;
4606 u32 actual_cnt, totsz;
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004607 struct qla_hw_data *ha = vha->hw;
4608
Quinn Tran99e1b682017-06-02 09:12:03 -07004609 if (!ha->flags.exchoffld_enabled)
4610 return QLA_SUCCESS;
4611
4612 if (!IS_EXCHG_OFFLD_CAPABLE(ha))
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004613 return QLA_SUCCESS;
4614
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004615 max_cnt = 0;
4616 rval = qla_get_exchoffld_status(vha, &size, &max_cnt);
4617 if (rval != QLA_SUCCESS) {
4618 ql_log_pci(ql_log_fatal, ha->pdev, 0xd012,
4619 "Failed to get exlogin status.\n");
4620 return rval;
4621 }
4622
Quinn Trand1e36352017-12-28 12:33:12 -08004623 qla2x00_number_of_exch(vha, &actual_cnt, max_cnt);
4624 ql_log(ql_log_info, vha, 0xd014,
4625 "Actual exchange offload count: %d.\n", actual_cnt);
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004626
Quinn Trand1e36352017-12-28 12:33:12 -08004627 totsz = actual_cnt * size;
4628
4629 if (totsz != ha->exchoffld_size) {
Quinn Tran99e1b682017-06-02 09:12:03 -07004630 qla2x00_free_exchoffld_buffer(ha);
Quinn Tran0645cb82018-09-11 10:18:18 -07004631 if (actual_cnt <= FW_DEF_EXCHANGES_CNT) {
4632 ha->exchoffld_size = 0;
4633 ha->flags.exchoffld_enabled = 0;
4634 return QLA_SUCCESS;
4635 }
4636
Quinn Trand1e36352017-12-28 12:33:12 -08004637 ha->exchoffld_size = totsz;
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004638
Quinn Tran99e1b682017-06-02 09:12:03 -07004639 ql_log(ql_log_info, vha, 0xd016,
Quinn Trand1e36352017-12-28 12:33:12 -08004640 "Exchange offload: max_count=%d, actual count=%d entry sz=0x%x, total sz=0x%x\n",
4641 max_cnt, actual_cnt, size, totsz);
Quinn Tran99e1b682017-06-02 09:12:03 -07004642
4643 ql_log(ql_log_info, vha, 0xd017,
4644 "Exchange Buffers requested size = 0x%x\n",
4645 ha->exchoffld_size);
4646
4647 /* Get consistent memory for extended logins */
4648 ha->exchoffld_buf = dma_alloc_coherent(&ha->pdev->dev,
4649 ha->exchoffld_size, &ha->exchoffld_buf_dma, GFP_KERNEL);
4650 if (!ha->exchoffld_buf) {
4651 ql_log_pci(ql_log_fatal, ha->pdev, 0xd013,
Quinn Trand1e36352017-12-28 12:33:12 -08004652 "Failed to allocate memory for Exchange Offload.\n");
4653
4654 if (ha->max_exchg >
4655 (FW_DEF_EXCHANGES_CNT + REDUCE_EXCHANGES_CNT)) {
4656 ha->max_exchg -= REDUCE_EXCHANGES_CNT;
4657 } else if (ha->max_exchg >
4658 (FW_DEF_EXCHANGES_CNT + 512)) {
4659 ha->max_exchg -= 512;
4660 } else {
4661 ha->flags.exchoffld_enabled = 0;
4662 ql_log_pci(ql_log_fatal, ha->pdev, 0xd013,
4663 "Disabling Exchange offload due to lack of memory\n");
4664 }
4665 ha->exchoffld_size = 0;
4666
Quinn Tran99e1b682017-06-02 09:12:03 -07004667 return -ENOMEM;
4668 }
Quinn Tran0645cb82018-09-11 10:18:18 -07004669 } else if (!ha->exchoffld_buf || (actual_cnt <= FW_DEF_EXCHANGES_CNT)) {
4670 /* pathological case */
4671 qla2x00_free_exchoffld_buffer(ha);
4672 ha->exchoffld_size = 0;
4673 ha->flags.exchoffld_enabled = 0;
4674 ql_log(ql_log_info, vha, 0xd016,
4675 "Exchange offload not enable: offld size=%d, actual count=%d entry sz=0x%x, total sz=0x%x.\n",
4676 ha->exchoffld_size, actual_cnt, size, totsz);
4677 return 0;
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004678 }
4679
4680 /* Now configure the dma buffer */
Quinn Tran99e1b682017-06-02 09:12:03 -07004681 rval = qla_set_exchoffld_mem_cfg(vha);
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004682 if (rval) {
4683 ql_log(ql_log_fatal, vha, 0xd02e,
4684 "Setup exchange offload buffer ****FAILED****.\n");
4685 qla2x00_free_exchoffld_buffer(ha);
Quinn Tran99e1b682017-06-02 09:12:03 -07004686 } else {
4687 /* re-adjust number of target exchange */
4688 struct init_cb_81xx *icb = (struct init_cb_81xx *)ha->init_cb;
4689
4690 if (qla_ini_mode_enabled(vha))
4691 icb->exchange_count = 0;
4692 else
Quinn Tran0645cb82018-09-11 10:18:18 -07004693 icb->exchange_count = cpu_to_le16(vha->ql2xexchoffld);
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004694 }
4695
4696 return rval;
4697}
4698
4699/*
4700* qla2x00_free_exchoffld_buffer
4701*
4702* Input:
4703* ha = adapter block pointer
4704*/
4705void
4706qla2x00_free_exchoffld_buffer(struct qla_hw_data *ha)
4707{
4708 if (ha->exchoffld_buf) {
4709 dma_free_coherent(&ha->pdev->dev, ha->exchoffld_size,
4710 ha->exchoffld_buf, ha->exchoffld_buf_dma);
4711 ha->exchoffld_buf = NULL;
4712 ha->exchoffld_size = 0;
4713 }
4714}
4715
Linus Torvalds1da177e2005-04-16 15:20:36 -07004716/*
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004717* qla2x00_free_fw_dump
4718* Frees fw dump stuff.
4719*
4720* Input:
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04004721* ha = adapter block pointer
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004722*/
4723static void
4724qla2x00_free_fw_dump(struct qla_hw_data *ha)
4725{
Joe Carnuccioa28d9e42019-03-12 11:08:17 -07004726 struct fwdt *fwdt = ha->fwdt;
4727 uint j;
4728
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004729 if (ha->fce)
Chad Dupuisf73cb692014-02-26 04:15:06 -05004730 dma_free_coherent(&ha->pdev->dev,
4731 FCE_SIZE, ha->fce, ha->fce_dma);
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004732
Chad Dupuisf73cb692014-02-26 04:15:06 -05004733 if (ha->eft)
4734 dma_free_coherent(&ha->pdev->dev,
4735 EFT_SIZE, ha->eft, ha->eft_dma);
4736
Qiheng Linefd26172021-04-09 20:09:25 +08004737 vfree(ha->fw_dump);
Chad Dupuisf73cb692014-02-26 04:15:06 -05004738
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004739 ha->fce = NULL;
4740 ha->fce_dma = 0;
Martin Wilck3cf92f42019-08-14 13:28:29 +00004741 ha->flags.fce_enabled = 0;
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004742 ha->eft = NULL;
4743 ha->eft_dma = 0;
Jason Yandbe6f492020-04-30 20:18:00 +08004744 ha->fw_dumped = false;
Hiral Patel61f098d2014-04-11 16:54:21 -04004745 ha->fw_dump_cap_flags = 0;
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004746 ha->fw_dump_reading = 0;
Chad Dupuisf73cb692014-02-26 04:15:06 -05004747 ha->fw_dump = NULL;
4748 ha->fw_dump_len = 0;
Joe Carnuccioa28d9e42019-03-12 11:08:17 -07004749
4750 for (j = 0; j < 2; j++, fwdt++) {
Qiheng Linefd26172021-04-09 20:09:25 +08004751 vfree(fwdt->template);
Joe Carnuccioa28d9e42019-03-12 11:08:17 -07004752 fwdt->template = NULL;
4753 fwdt->length = 0;
4754 }
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004755}
4756
4757/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004758* qla2x00_mem_free
4759* Frees all adapter allocated memory.
4760*
4761* Input:
4762* ha = adapter block pointer.
4763*/
Adrian Bunka824ebb2008-01-17 09:02:15 -08004764static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004765qla2x00_mem_free(struct qla_hw_data *ha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004766{
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004767 qla2x00_free_fw_dump(ha);
4768
Saurav Kashyap81178772012-08-22 14:21:04 -04004769 if (ha->mctp_dump)
4770 dma_free_coherent(&ha->pdev->dev, MCTP_DUMP_SIZE, ha->mctp_dump,
4771 ha->mctp_dump_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004772 ha->mctp_dump = NULL;
Saurav Kashyap81178772012-08-22 14:21:04 -04004773
Thomas Meyer75c1d482018-12-02 21:52:11 +01004774 mempool_destroy(ha->srb_mempool);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004775 ha->srb_mempool = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004776
Andrew Vasquez11bbc1d2009-06-03 09:55:14 -07004777 if (ha->dcbx_tlv)
4778 dma_free_coherent(&ha->pdev->dev, DCBX_TLV_DATA_SIZE,
4779 ha->dcbx_tlv, ha->dcbx_tlv_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004780 ha->dcbx_tlv = NULL;
Andrew Vasquez11bbc1d2009-06-03 09:55:14 -07004781
Andrew Vasquezce0423f2009-06-03 09:55:13 -07004782 if (ha->xgmac_data)
4783 dma_free_coherent(&ha->pdev->dev, XGMAC_DATA_SIZE,
4784 ha->xgmac_data, ha->xgmac_data_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004785 ha->xgmac_data = NULL;
Andrew Vasquezce0423f2009-06-03 09:55:13 -07004786
Linus Torvalds1da177e2005-04-16 15:20:36 -07004787 if (ha->sns_cmd)
4788 dma_free_coherent(&ha->pdev->dev, sizeof(struct sns_cmd_pkt),
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004789 ha->sns_cmd, ha->sns_cmd_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004790 ha->sns_cmd = NULL;
4791 ha->sns_cmd_dma = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004792
4793 if (ha->ct_sns)
4794 dma_free_coherent(&ha->pdev->dev, sizeof(struct ct_sns_pkt),
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004795 ha->ct_sns, ha->ct_sns_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004796 ha->ct_sns = NULL;
4797 ha->ct_sns_dma = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004798
Andrew Vasquez88729e52006-06-23 16:10:50 -07004799 if (ha->sfp_data)
Quinn Trane4e3a2c2017-08-23 15:05:07 -07004800 dma_free_coherent(&ha->pdev->dev, SFP_DEV_SIZE, ha->sfp_data,
4801 ha->sfp_data_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004802 ha->sfp_data = NULL;
Andrew Vasquez88729e52006-06-23 16:10:50 -07004803
Michael Hernandez3f006ac2019-03-12 11:08:22 -07004804 if (ha->flt)
Bart Van Assche162b8052019-11-05 20:42:26 -08004805 dma_free_coherent(&ha->pdev->dev,
4806 sizeof(struct qla_flt_header) + FLT_REGIONS_SIZE,
Michael Hernandez3f006ac2019-03-12 11:08:22 -07004807 ha->flt, ha->flt_dma);
Bart Van Asschedc035d42019-04-17 14:44:23 -07004808 ha->flt = NULL;
4809 ha->flt_dma = 0;
Michael Hernandez3f006ac2019-03-12 11:08:22 -07004810
Linus Torvalds1da177e2005-04-16 15:20:36 -07004811 if (ha->ms_iocb)
4812 dma_pool_free(ha->s_dma_pool, ha->ms_iocb, ha->ms_iocb_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004813 ha->ms_iocb = NULL;
4814 ha->ms_iocb_dma = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004815
Shyam Sundar9f2475f2020-06-30 03:22:29 -07004816 if (ha->sf_init_cb)
4817 dma_pool_free(ha->s_dma_pool,
4818 ha->sf_init_cb, ha->sf_init_cb_dma);
4819
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004820 if (ha->ex_init_cb)
Giridhar Malavalia9083012010-04-12 17:59:55 -07004821 dma_pool_free(ha->s_dma_pool,
4822 ha->ex_init_cb, ha->ex_init_cb_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004823 ha->ex_init_cb = NULL;
4824 ha->ex_init_cb_dma = 0;
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004825
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004826 if (ha->async_pd)
4827 dma_pool_free(ha->s_dma_pool, ha->async_pd, ha->async_pd_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004828 ha->async_pd = NULL;
4829 ha->async_pd_dma = 0;
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004830
Thomas Meyer75c1d482018-12-02 21:52:11 +01004831 dma_pool_destroy(ha->s_dma_pool);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004832 ha->s_dma_pool = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004833
Linus Torvalds1da177e2005-04-16 15:20:36 -07004834 if (ha->gid_list)
Chad Dupuis642ef982012-02-09 11:15:57 -08004835 dma_free_coherent(&ha->pdev->dev, qla2x00_gid_list_size(ha),
4836 ha->gid_list, ha->gid_list_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004837 ha->gid_list = NULL;
4838 ha->gid_list_dma = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004839
Giridhar Malavalia9083012010-04-12 17:59:55 -07004840 if (IS_QLA82XX(ha)) {
4841 if (!list_empty(&ha->gbl_dsd_list)) {
4842 struct dsd_dma *dsd_ptr, *tdsd_ptr;
4843
4844 /* clean up allocated prev pool */
4845 list_for_each_entry_safe(dsd_ptr,
4846 tdsd_ptr, &ha->gbl_dsd_list, list) {
4847 dma_pool_free(ha->dl_dma_pool,
4848 dsd_ptr->dsd_addr, dsd_ptr->dsd_list_dma);
4849 list_del(&dsd_ptr->list);
4850 kfree(dsd_ptr);
4851 }
4852 }
4853 }
4854
Thomas Meyer75c1d482018-12-02 21:52:11 +01004855 dma_pool_destroy(ha->dl_dma_pool);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004856 ha->dl_dma_pool = NULL;
Giridhar Malavalia9083012010-04-12 17:59:55 -07004857
Thomas Meyer75c1d482018-12-02 21:52:11 +01004858 dma_pool_destroy(ha->fcp_cmnd_dma_pool);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004859 ha->fcp_cmnd_dma_pool = NULL;
Giridhar Malavalia9083012010-04-12 17:59:55 -07004860
Thomas Meyer75c1d482018-12-02 21:52:11 +01004861 mempool_destroy(ha->ctx_mempool);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004862 ha->ctx_mempool = NULL;
Giridhar Malavalia9083012010-04-12 17:59:55 -07004863
Andrew Vasquez26a77792019-07-26 09:07:35 -07004864 if (ql2xenabledif && ha->dif_bundl_pool) {
Giridhar Malavali50b81272018-12-21 09:33:45 -08004865 struct dsd_dma *dsd, *nxt;
4866
4867 list_for_each_entry_safe(dsd, nxt, &ha->pool.unusable.head,
4868 list) {
4869 list_del(&dsd->list);
4870 dma_pool_free(ha->dif_bundl_pool, dsd->dsd_addr,
4871 dsd->dsd_list_dma);
4872 ha->dif_bundle_dma_allocs--;
4873 kfree(dsd);
4874 ha->dif_bundle_kallocs--;
4875 ha->pool.unusable.count--;
4876 }
4877 list_for_each_entry_safe(dsd, nxt, &ha->pool.good.head, list) {
4878 list_del(&dsd->list);
4879 dma_pool_free(ha->dif_bundl_pool, dsd->dsd_addr,
4880 dsd->dsd_list_dma);
4881 ha->dif_bundle_dma_allocs--;
4882 kfree(dsd);
4883 ha->dif_bundle_kallocs--;
4884 }
4885 }
4886
YueHaibing0b3b6fe2019-07-11 22:13:17 +08004887 dma_pool_destroy(ha->dif_bundl_pool);
Bart Van Asschedc035d42019-04-17 14:44:23 -07004888 ha->dif_bundl_pool = NULL;
Giridhar Malavali50b81272018-12-21 09:33:45 -08004889
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04004890 qlt_mem_free(ha);
Quinn Tranfac28072021-06-23 22:25:59 -07004891 qla_remove_hostmap(ha);
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04004892
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004893 if (ha->init_cb)
4894 dma_free_coherent(&ha->pdev->dev, ha->init_cb_size,
Giridhar Malavalia9083012010-04-12 17:59:55 -07004895 ha->init_cb, ha->init_cb_dma);
Quinn Tran84318a92021-06-23 22:25:58 -07004896
4897 dma_pool_destroy(ha->purex_dma_pool);
4898 ha->purex_dma_pool = NULL;
4899
4900 if (ha->elsrej.c) {
4901 dma_free_coherent(&ha->pdev->dev, ha->elsrej.size,
4902 ha->elsrej.c, ha->elsrej.cdma);
4903 ha->elsrej.c = NULL;
4904 }
4905
Linus Torvalds1da177e2005-04-16 15:20:36 -07004906 ha->init_cb = NULL;
4907 ha->init_cb_dma = 0;
Bart Van Assche5365bf92019-04-17 14:44:22 -07004908
4909 vfree(ha->optrom_buffer);
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -05004910 ha->optrom_buffer = NULL;
Bart Van Assche5365bf92019-04-17 14:44:22 -07004911 kfree(ha->nvram);
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -05004912 ha->nvram = NULL;
Bart Van Assche5365bf92019-04-17 14:44:22 -07004913 kfree(ha->npiv_info);
4914 ha->npiv_info = NULL;
4915 kfree(ha->swl);
4916 ha->swl = NULL;
4917 kfree(ha->loop_id_map);
Shyam Sundar9f2475f2020-06-30 03:22:29 -07004918 ha->sf_init_cb = NULL;
4919 ha->sf_init_cb_dma = 0;
Bart Van Assche5365bf92019-04-17 14:44:22 -07004920 ha->loop_id_map = NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004921}
4922
4923struct scsi_qla_host *qla2x00_create_host(struct scsi_host_template *sht,
4924 struct qla_hw_data *ha)
4925{
4926 struct Scsi_Host *host;
4927 struct scsi_qla_host *vha = NULL;
4928
4929 host = scsi_host_alloc(sht, sizeof(scsi_qla_host_t));
Quinn Tran41dc5292017-01-19 22:28:03 -08004930 if (!host) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004931 ql_log_pci(ql_log_fatal, ha->pdev, 0x0107,
4932 "Failed to allocate host from the scsi layer, aborting.\n");
Quinn Tran41dc5292017-01-19 22:28:03 -08004933 return NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004934 }
4935
4936 /* Clear our data area */
4937 vha = shost_priv(host);
4938 memset(vha, 0, sizeof(scsi_qla_host_t));
4939
4940 vha->host = host;
4941 vha->host_no = host->host_no;
4942 vha->hw = ha;
4943
Quinn Tran0645cb82018-09-11 10:18:18 -07004944 vha->qlini_mode = ql2x_ini_mode;
4945 vha->ql2xexchoffld = ql2xexchoffld;
4946 vha->ql2xiniexchg = ql2xiniexchg;
4947
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004948 INIT_LIST_HEAD(&vha->vp_fcports);
4949 INIT_LIST_HEAD(&vha->work_list);
4950 INIT_LIST_HEAD(&vha->list);
Swapnil Nagle8b2f5ff2015-07-14 16:00:43 -04004951 INIT_LIST_HEAD(&vha->qla_cmd_list);
4952 INIT_LIST_HEAD(&vha->qla_sess_op_cmd_list);
Alexei Potashnik71cdc072015-12-17 14:57:01 -05004953 INIT_LIST_HEAD(&vha->logo_list);
Alexei Potashnikb7bd1042015-12-17 14:57:02 -05004954 INIT_LIST_HEAD(&vha->plogi_ack_list);
Michael Hernandezd7459522016-12-12 14:40:07 -08004955 INIT_LIST_HEAD(&vha->qp_list);
Quinn Tran41dc5292017-01-19 22:28:03 -08004956 INIT_LIST_HEAD(&vha->gnl.fcports);
Quinn Tran2d73ac62017-12-04 14:45:02 -08004957 INIT_LIST_HEAD(&vha->gpnid_list);
Quinn Tran9b3e0f42017-12-28 12:33:16 -08004958 INIT_WORK(&vha->iocb_work, qla2x00_iocb_work_fn);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004959
Joe Carnuccio576bfde2020-02-12 13:44:24 -08004960 INIT_LIST_HEAD(&vha->purex_list.head);
4961 spin_lock_init(&vha->purex_list.lock);
4962
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07004963 spin_lock_init(&vha->work_lock);
Swapnil Nagle8b2f5ff2015-07-14 16:00:43 -04004964 spin_lock_init(&vha->cmd_list_lock);
Quinn Tran726b8542017-01-19 22:28:00 -08004965 init_waitqueue_head(&vha->fcport_waitQ);
Joe Carnuccioc4a9b532017-03-15 09:48:43 -07004966 init_waitqueue_head(&vha->vref_waitq);
Quinn Tran84318a92021-06-23 22:25:58 -07004967 qla_enode_init(vha);
Quinn Tran7a09e8d2021-06-23 22:26:03 -07004968 qla_edb_init(vha);
4969
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07004970
Bart Van Assche2fdbc652017-01-20 13:31:13 -08004971 vha->gnl.size = sizeof(struct get_name_list_extended) *
4972 (ha->max_loop_id + 1);
Quinn Tran41dc5292017-01-19 22:28:03 -08004973 vha->gnl.l = dma_alloc_coherent(&ha->pdev->dev,
4974 vha->gnl.size, &vha->gnl.ldma, GFP_KERNEL);
4975 if (!vha->gnl.l) {
Quinn Tran83548fe2017-06-02 09:12:01 -07004976 ql_log(ql_log_fatal, vha, 0xd04a,
Quinn Tran41dc5292017-01-19 22:28:03 -08004977 "Alloc failed for name list.\n");
Andrew Vasquez26a77792019-07-26 09:07:35 -07004978 scsi_host_put(vha->host);
Quinn Tran41dc5292017-01-19 22:28:03 -08004979 return NULL;
4980 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004981
Quinn Trana4239942017-12-28 12:33:26 -08004982 /* todo: what about ext login? */
4983 vha->scan.size = ha->max_fibre_devices * sizeof(struct fab_scan_rp);
4984 vha->scan.l = vmalloc(vha->scan.size);
4985 if (!vha->scan.l) {
4986 ql_log(ql_log_fatal, vha, 0xd04a,
4987 "Alloc failed for scan database.\n");
4988 dma_free_coherent(&ha->pdev->dev, vha->gnl.size,
4989 vha->gnl.l, vha->gnl.ldma);
Bill Kuzeja26fa6562019-08-14 10:24:41 -04004990 vha->gnl.l = NULL;
Andrew Vasquez26a77792019-07-26 09:07:35 -07004991 scsi_host_put(vha->host);
Quinn Trana4239942017-12-28 12:33:26 -08004992 return NULL;
4993 }
Quinn Tranf352eeb2017-12-28 12:33:35 -08004994 INIT_DELAYED_WORK(&vha->scan.scan_work, qla_scan_work_fn);
Quinn Trana4239942017-12-28 12:33:26 -08004995
Ye Bin250bd002020-09-30 10:25:14 +08004996 sprintf(vha->host_str, "%s_%lu", QLA2XXX_DRIVER_NAME, vha->host_no);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004997 ql_dbg(ql_dbg_init, vha, 0x0041,
4998 "Allocated the host=%p hw=%p vha=%p dev_name=%s",
4999 vha->host, vha->hw, vha,
5000 dev_name(&(ha->pdev->dev)));
5001
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005002 return vha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005003}
5004
Quinn Tran726b8542017-01-19 22:28:00 -08005005struct qla_work_evt *
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005006qla2x00_alloc_work(struct scsi_qla_host *vha, enum qla_work_type type)
Andrew Vasquez0971de72008-04-03 13:13:18 -07005007{
5008 struct qla_work_evt *e;
Arun Easifeafb7b2010-09-03 14:57:00 -07005009 uint8_t bail;
5010
Martin Wilck5a263892020-04-21 22:46:21 +02005011 if (test_bit(UNLOADING, &vha->dpc_flags))
5012 return NULL;
5013
Arun Easifeafb7b2010-09-03 14:57:00 -07005014 QLA_VHA_MARK_BUSY(vha, bail);
5015 if (bail)
5016 return NULL;
Andrew Vasquez0971de72008-04-03 13:13:18 -07005017
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005018 e = kzalloc(sizeof(struct qla_work_evt), GFP_ATOMIC);
Arun Easifeafb7b2010-09-03 14:57:00 -07005019 if (!e) {
5020 QLA_VHA_MARK_NOT_BUSY(vha);
Andrew Vasquez0971de72008-04-03 13:13:18 -07005021 return NULL;
Arun Easifeafb7b2010-09-03 14:57:00 -07005022 }
Andrew Vasquez0971de72008-04-03 13:13:18 -07005023
5024 INIT_LIST_HEAD(&e->list);
5025 e->type = type;
5026 e->flags = QLA_EVT_FLAG_FREE;
5027 return e;
5028}
5029
Quinn Tran726b8542017-01-19 22:28:00 -08005030int
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005031qla2x00_post_work(struct scsi_qla_host *vha, struct qla_work_evt *e)
Andrew Vasquez0971de72008-04-03 13:13:18 -07005032{
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005033 unsigned long flags;
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005034 bool q = false;
Andrew Vasquez0971de72008-04-03 13:13:18 -07005035
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005036 spin_lock_irqsave(&vha->work_lock, flags);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005037 list_add_tail(&e->list, &vha->work_list);
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005038
5039 if (!test_and_set_bit(IOCB_WORK_ACTIVE, &vha->dpc_flags))
5040 q = true;
5041
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005042 spin_unlock_irqrestore(&vha->work_lock, flags);
Quinn Tranec7193e2017-03-15 09:48:55 -07005043
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005044 if (q)
5045 queue_work(vha->hw->wq, &vha->iocb_work);
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005046
Andrew Vasquez0971de72008-04-03 13:13:18 -07005047 return QLA_SUCCESS;
5048}
5049
5050int
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005051qla2x00_post_aen_work(struct scsi_qla_host *vha, enum fc_host_event_code code,
Andrew Vasquez0971de72008-04-03 13:13:18 -07005052 u32 data)
5053{
5054 struct qla_work_evt *e;
5055
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005056 e = qla2x00_alloc_work(vha, QLA_EVT_AEN);
Andrew Vasquez0971de72008-04-03 13:13:18 -07005057 if (!e)
5058 return QLA_FUNCTION_FAILED;
5059
5060 e->u.aen.code = code;
5061 e->u.aen.data = data;
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005062 return qla2x00_post_work(vha, e);
Andrew Vasquez0971de72008-04-03 13:13:18 -07005063}
5064
Andrew Vasquez8a659572009-02-08 20:50:12 -08005065int
5066qla2x00_post_idc_ack_work(struct scsi_qla_host *vha, uint16_t *mb)
5067{
5068 struct qla_work_evt *e;
5069
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005070 e = qla2x00_alloc_work(vha, QLA_EVT_IDC_ACK);
Andrew Vasquez8a659572009-02-08 20:50:12 -08005071 if (!e)
5072 return QLA_FUNCTION_FAILED;
5073
5074 memcpy(e->u.idc_ack.mb, mb, QLA_IDC_ACK_REGS * sizeof(uint16_t));
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005075 return qla2x00_post_work(vha, e);
Andrew Vasquez8a659572009-02-08 20:50:12 -08005076}
5077
Andrew Vasquezac280b62009-08-20 11:06:05 -07005078#define qla2x00_post_async_work(name, type) \
5079int qla2x00_post_async_##name##_work( \
5080 struct scsi_qla_host *vha, \
5081 fc_port_t *fcport, uint16_t *data) \
5082{ \
5083 struct qla_work_evt *e; \
5084 \
5085 e = qla2x00_alloc_work(vha, type); \
5086 if (!e) \
5087 return QLA_FUNCTION_FAILED; \
5088 \
5089 e->u.logio.fcport = fcport; \
5090 if (data) { \
5091 e->u.logio.data[0] = data[0]; \
5092 e->u.logio.data[1] = data[1]; \
5093 } \
Quinn Tran6d6749272017-12-28 12:33:41 -08005094 fcport->flags |= FCF_ASYNC_ACTIVE; \
Andrew Vasquezac280b62009-08-20 11:06:05 -07005095 return qla2x00_post_work(vha, e); \
5096}
5097
5098qla2x00_post_async_work(login, QLA_EVT_ASYNC_LOGIN);
Andrew Vasquezac280b62009-08-20 11:06:05 -07005099qla2x00_post_async_work(logout, QLA_EVT_ASYNC_LOGOUT);
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07005100qla2x00_post_async_work(adisc, QLA_EVT_ASYNC_ADISC);
Quinn Tran11aea162017-12-28 12:33:20 -08005101qla2x00_post_async_work(prlo, QLA_EVT_ASYNC_PRLO);
5102qla2x00_post_async_work(prlo_done, QLA_EVT_ASYNC_PRLO_DONE);
Andrew Vasquezac280b62009-08-20 11:06:05 -07005103
Andrew Vasquez3420d362009-10-13 15:16:45 -07005104int
5105qla2x00_post_uevent_work(struct scsi_qla_host *vha, u32 code)
5106{
5107 struct qla_work_evt *e;
5108
5109 e = qla2x00_alloc_work(vha, QLA_EVT_UEVENT);
5110 if (!e)
5111 return QLA_FUNCTION_FAILED;
5112
5113 e->u.uevent.code = code;
5114 return qla2x00_post_work(vha, e);
5115}
5116
5117static void
5118qla2x00_uevent_emit(struct scsi_qla_host *vha, u32 code)
5119{
5120 char event_string[40];
5121 char *envp[] = { event_string, NULL };
5122
5123 switch (code) {
5124 case QLA_UEVENT_CODE_FW_DUMP:
Ye Bin250bd002020-09-30 10:25:14 +08005125 snprintf(event_string, sizeof(event_string), "FW_DUMP=%lu",
Andrew Vasquez3420d362009-10-13 15:16:45 -07005126 vha->host_no);
5127 break;
5128 default:
5129 /* do nothing */
5130 break;
5131 }
5132 kobject_uevent_env(&vha->hw->pdev->dev.kobj, KOBJ_CHANGE, envp);
5133}
5134
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04005135int
5136qlafx00_post_aenfx_work(struct scsi_qla_host *vha, uint32_t evtcode,
5137 uint32_t *data, int cnt)
5138{
5139 struct qla_work_evt *e;
5140
5141 e = qla2x00_alloc_work(vha, QLA_EVT_AENFX);
5142 if (!e)
5143 return QLA_FUNCTION_FAILED;
5144
5145 e->u.aenfx.evtcode = evtcode;
5146 e->u.aenfx.count = cnt;
5147 memcpy(e->u.aenfx.mbx, data, sizeof(*data) * cnt);
5148 return qla2x00_post_work(vha, e);
5149}
5150
Quinn Trancd4ed6b2018-08-31 11:24:31 -07005151void qla24xx_sched_upd_fcport(fc_port_t *fcport)
Quinn Tran726b8542017-01-19 22:28:00 -08005152{
Quinn Trancd4ed6b2018-08-31 11:24:31 -07005153 unsigned long flags;
Quinn Tran726b8542017-01-19 22:28:00 -08005154
Quinn Trancd4ed6b2018-08-31 11:24:31 -07005155 if (IS_SW_RESV_ADDR(fcport->d_id))
5156 return;
Quinn Tran726b8542017-01-19 22:28:00 -08005157
Quinn Trancd4ed6b2018-08-31 11:24:31 -07005158 spin_lock_irqsave(&fcport->vha->work_lock, flags);
5159 if (fcport->disc_state == DSC_UPD_FCPORT) {
5160 spin_unlock_irqrestore(&fcport->vha->work_lock, flags);
5161 return;
5162 }
5163 fcport->jiffies_at_registration = jiffies;
5164 fcport->sec_since_registration = 0;
5165 fcport->next_disc_state = DSC_DELETED;
Shyam Sundar27258a52019-12-17 14:06:06 -08005166 qla2x00_set_fcport_disc_state(fcport, DSC_UPD_FCPORT);
Quinn Trancd4ed6b2018-08-31 11:24:31 -07005167 spin_unlock_irqrestore(&fcport->vha->work_lock, flags);
5168
5169 queue_work(system_unbound_wq, &fcport->reg_work);
Quinn Tran726b8542017-01-19 22:28:00 -08005170}
5171
5172static
5173void qla24xx_create_new_sess(struct scsi_qla_host *vha, struct qla_work_evt *e)
5174{
5175 unsigned long flags;
Quinn Tranb5d15312017-08-30 10:16:49 -07005176 fc_port_t *fcport = NULL, *tfcp;
Quinn Tran726b8542017-01-19 22:28:00 -08005177 struct qlt_plogi_ack_t *pla =
5178 (struct qlt_plogi_ack_t *)e->u.new_sess.pla;
Quinn Tranb5d15312017-08-30 10:16:49 -07005179 uint8_t free_fcport = 0;
Quinn Tran726b8542017-01-19 22:28:00 -08005180
Quinn Tran9cd883f2017-12-28 12:33:24 -08005181 ql_dbg(ql_dbg_disc, vha, 0xffff,
5182 "%s %d %8phC enter\n",
5183 __func__, __LINE__, e->u.new_sess.port_name);
5184
Quinn Tran726b8542017-01-19 22:28:00 -08005185 spin_lock_irqsave(&vha->hw->tgt.sess_lock, flags);
5186 fcport = qla2x00_find_fcport_by_wwpn(vha, e->u.new_sess.port_name, 1);
5187 if (fcport) {
5188 fcport->d_id = e->u.new_sess.id;
5189 if (pla) {
5190 fcport->fw_login_state = DSC_LS_PLOGI_PEND;
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005191 memcpy(fcport->node_name,
5192 pla->iocb.u.isp24.u.plogi.node_name,
5193 WWN_SIZE);
Quinn Tran726b8542017-01-19 22:28:00 -08005194 qlt_plogi_ack_link(vha, pla, fcport, QLT_PLOGI_LINK_SAME_WWN);
5195 /* we took an extra ref_count to prevent PLOGI ACK when
5196 * fcport/sess has not been created.
5197 */
5198 pla->ref_count--;
5199 }
5200 } else {
Quinn Tranb5d15312017-08-30 10:16:49 -07005201 spin_unlock_irqrestore(&vha->hw->tgt.sess_lock, flags);
Quinn Tran726b8542017-01-19 22:28:00 -08005202 fcport = qla2x00_alloc_fcport(vha, GFP_KERNEL);
5203 if (fcport) {
5204 fcport->d_id = e->u.new_sess.id;
Quinn Tran726b8542017-01-19 22:28:00 -08005205 fcport->flags |= FCF_FABRIC_DEVICE;
5206 fcport->fw_login_state = DSC_LS_PLOGI_PEND;
Saurav Kashyapdbf1f532021-01-11 01:31:28 -08005207 fcport->tgt_short_link_down_cnt = 0;
Quinn Tran33b28352018-03-20 23:09:40 -07005208
Quinn Tran726b8542017-01-19 22:28:00 -08005209 memcpy(fcport->port_name, e->u.new_sess.port_name,
5210 WWN_SIZE);
Quinn Tran7f2a3982019-09-12 11:09:09 -07005211
Michael Hernandez84ed3622019-09-12 11:09:12 -07005212 fcport->fc4_type = e->u.new_sess.fc4_type;
Quinn Tranf8844452021-08-16 22:13:12 -07005213 if (NVME_PRIORITY(vha->hw, fcport))
5214 fcport->do_prli_nvme = 1;
5215 else
5216 fcport->do_prli_nvme = 0;
5217
Michael Hernandez84ed3622019-09-12 11:09:12 -07005218 if (e->u.new_sess.fc4_type & FS_FCP_IS_N2N) {
Arun Easi94eda272020-09-29 03:21:51 -07005219 fcport->dm_login_expire = jiffies +
5220 QLA_N2N_WAIT_TIME * HZ;
Michael Hernandez84ed3622019-09-12 11:09:12 -07005221 fcport->fc4_type = FS_FC4TYPE_FCP;
Quinn Tran7f2a3982019-09-12 11:09:09 -07005222 fcport->n2n_flag = 1;
Michael Hernandez84ed3622019-09-12 11:09:12 -07005223 if (vha->flags.nvme_enabled)
5224 fcport->fc4_type |= FS_FC4TYPE_NVME;
5225 }
Quinn Tran7f2a3982019-09-12 11:09:09 -07005226
Quinn Tranb5d15312017-08-30 10:16:49 -07005227 } else {
5228 ql_dbg(ql_dbg_disc, vha, 0xffff,
5229 "%s %8phC mem alloc fail.\n",
5230 __func__, e->u.new_sess.port_name);
5231
Bart Van Assche1df627b2019-08-08 20:01:42 -07005232 if (pla) {
5233 list_del(&pla->list);
Quinn Tranb5d15312017-08-30 10:16:49 -07005234 kmem_cache_free(qla_tgt_plogi_cachep, pla);
Bart Van Assche1df627b2019-08-08 20:01:42 -07005235 }
Quinn Tranb5d15312017-08-30 10:16:49 -07005236 return;
5237 }
5238
5239 spin_lock_irqsave(&vha->hw->tgt.sess_lock, flags);
Quinn Trana4239942017-12-28 12:33:26 -08005240 /* search again to make sure no one else got ahead */
Quinn Tranb5d15312017-08-30 10:16:49 -07005241 tfcp = qla2x00_find_fcport_by_wwpn(vha,
5242 e->u.new_sess.port_name, 1);
5243 if (tfcp) {
5244 /* should rarily happen */
5245 ql_dbg(ql_dbg_disc, vha, 0xffff,
5246 "%s %8phC found existing fcport b4 add. DS %d LS %d\n",
5247 __func__, tfcp->port_name, tfcp->disc_state,
5248 tfcp->fw_login_state);
5249
5250 free_fcport = 1;
5251 } else {
Quinn Tran726b8542017-01-19 22:28:00 -08005252 list_add_tail(&fcport->list, &vha->vp_fcports);
5253
Quinn Tran19759032017-12-04 14:45:15 -08005254 }
5255 if (pla) {
5256 qlt_plogi_ack_link(vha, pla, fcport,
5257 QLT_PLOGI_LINK_SAME_WWN);
5258 pla->ref_count--;
Quinn Tran726b8542017-01-19 22:28:00 -08005259 }
5260 }
5261 spin_unlock_irqrestore(&vha->hw->tgt.sess_lock, flags);
5262
5263 if (fcport) {
Quinn Trana4239942017-12-28 12:33:26 -08005264 fcport->id_changed = 1;
5265 fcport->scan_state = QLA_FCPORT_FOUND;
Quinn Tran8b5292bc2019-07-26 09:07:32 -07005266 fcport->chip_reset = vha->hw->base_qpair->chip_reset;
Quinn Trana4239942017-12-28 12:33:26 -08005267 memcpy(fcport->node_name, e->u.new_sess.node_name, WWN_SIZE);
5268
Quinn Tran5ef696a2017-12-04 14:45:05 -08005269 if (pla) {
Quinn Tran9cd883f2017-12-28 12:33:24 -08005270 if (pla->iocb.u.isp24.status_subcode == ELS_PRLI) {
5271 u16 wd3_lo;
5272
5273 fcport->fw_login_state = DSC_LS_PRLI_PEND;
5274 fcport->local = 0;
5275 fcport->loop_id =
5276 le16_to_cpu(
5277 pla->iocb.u.isp24.nport_handle);
5278 fcport->fw_login_state = DSC_LS_PRLI_PEND;
5279 wd3_lo =
5280 le16_to_cpu(
5281 pla->iocb.u.isp24.u.prli.wd3_lo);
5282
5283 if (wd3_lo & BIT_7)
5284 fcport->conf_compl_supported = 1;
5285
5286 if ((wd3_lo & BIT_4) == 0)
5287 fcport->port_type = FCT_INITIATOR;
5288 else
5289 fcport->port_type = FCT_TARGET;
5290 }
Quinn Tran726b8542017-01-19 22:28:00 -08005291 qlt_plogi_ack_unref(vha, pla);
Quinn Tran5ef696a2017-12-04 14:45:05 -08005292 } else {
Hannes Reinecke1c6cacf2018-02-22 09:49:35 +01005293 fc_port_t *dfcp = NULL;
5294
Quinn Tran5ef696a2017-12-04 14:45:05 -08005295 spin_lock_irqsave(&vha->hw->tgt.sess_lock, flags);
5296 tfcp = qla2x00_find_fcport_by_nportid(vha,
5297 &e->u.new_sess.id, 1);
5298 if (tfcp && (tfcp != fcport)) {
5299 /*
5300 * We have a conflict fcport with same NportID.
5301 */
5302 ql_dbg(ql_dbg_disc, vha, 0xffff,
5303 "%s %8phC found conflict b4 add. DS %d LS %d\n",
5304 __func__, tfcp->port_name, tfcp->disc_state,
5305 tfcp->fw_login_state);
5306
5307 switch (tfcp->disc_state) {
5308 case DSC_DELETED:
5309 break;
5310 case DSC_DELETE_PEND:
5311 fcport->login_pause = 1;
5312 tfcp->conflict = fcport;
5313 break;
5314 default:
5315 fcport->login_pause = 1;
5316 tfcp->conflict = fcport;
Hannes Reinecke1c6cacf2018-02-22 09:49:35 +01005317 dfcp = tfcp;
Quinn Tran5ef696a2017-12-04 14:45:05 -08005318 break;
5319 }
5320 }
5321 spin_unlock_irqrestore(&vha->hw->tgt.sess_lock, flags);
Hannes Reinecke1c6cacf2018-02-22 09:49:35 +01005322 if (dfcp)
5323 qlt_schedule_sess_for_deletion(tfcp);
Quinn Trana4239942017-12-28 12:33:26 -08005324
Quinn Tran8777e432018-08-02 13:16:57 -07005325 if (N2N_TOPO(vha->hw)) {
Quinn Tranf3f19382019-09-12 11:09:10 -07005326 fcport->flags &= ~FCF_FABRIC_DEVICE;
5327 fcport->keep_nport_handle = 1;
Quinn Tran8777e432018-08-02 13:16:57 -07005328 if (vha->flags.nvme_enabled) {
Michael Hernandez84ed3622019-09-12 11:09:12 -07005329 fcport->fc4_type =
5330 (FS_FC4TYPE_NVME | FS_FC4TYPE_FCP);
Quinn Tran8777e432018-08-02 13:16:57 -07005331 fcport->n2n_flag = 1;
5332 }
5333 fcport->fw_login_state = 0;
Quinn Tran11efe872020-02-26 14:40:18 -08005334
5335 schedule_delayed_work(&vha->scan.scan_work, 5);
Quinn Tran8777e432018-08-02 13:16:57 -07005336 } else {
5337 qla24xx_fcport_handle_login(vha, fcport);
5338 }
Quinn Tran5ef696a2017-12-04 14:45:05 -08005339 }
Quinn Tran726b8542017-01-19 22:28:00 -08005340 }
Quinn Tranb5d15312017-08-30 10:16:49 -07005341
5342 if (free_fcport) {
5343 qla2x00_free_fcport(fcport);
Bart Van Assche1df627b2019-08-08 20:01:42 -07005344 if (pla) {
5345 list_del(&pla->list);
Quinn Tranb5d15312017-08-30 10:16:49 -07005346 kmem_cache_free(qla_tgt_plogi_cachep, pla);
Bart Van Assche1df627b2019-08-08 20:01:42 -07005347 }
Quinn Tranb5d15312017-08-30 10:16:49 -07005348 }
Quinn Tran726b8542017-01-19 22:28:00 -08005349}
5350
Quinn Trane374f9f2017-12-28 12:33:31 -08005351static void qla_sp_retry(struct scsi_qla_host *vha, struct qla_work_evt *e)
5352{
5353 struct srb *sp = e->u.iosb.sp;
5354 int rval;
5355
5356 rval = qla2x00_start_sp(sp);
5357 if (rval != QLA_SUCCESS) {
5358 ql_dbg(ql_dbg_disc, vha, 0x2043,
5359 "%s: %s: Re-issue IOCB failed (%d).\n",
5360 __func__, sp->name, rval);
5361 qla24xx_sp_unmap(vha, sp);
5362 }
5363}
5364
Andrew Vasquezac280b62009-08-20 11:06:05 -07005365void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005366qla2x00_do_work(struct scsi_qla_host *vha)
Andrew Vasquez0971de72008-04-03 13:13:18 -07005367{
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005368 struct qla_work_evt *e, *tmp;
5369 unsigned long flags;
5370 LIST_HEAD(work);
Quinn Tran80676d02019-01-24 23:23:42 -08005371 int rc;
Andrew Vasquez0971de72008-04-03 13:13:18 -07005372
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005373 spin_lock_irqsave(&vha->work_lock, flags);
5374 list_splice_init(&vha->work_list, &work);
5375 spin_unlock_irqrestore(&vha->work_lock, flags);
5376
5377 list_for_each_entry_safe(e, tmp, &work, list) {
Quinn Tran80676d02019-01-24 23:23:42 -08005378 rc = QLA_SUCCESS;
Andrew Vasquez0971de72008-04-03 13:13:18 -07005379 switch (e->type) {
5380 case QLA_EVT_AEN:
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005381 fc_host_post_event(vha->host, fc_get_event_number(),
Andrew Vasquez0971de72008-04-03 13:13:18 -07005382 e->u.aen.code, e->u.aen.data);
5383 break;
Andrew Vasquez8a659572009-02-08 20:50:12 -08005384 case QLA_EVT_IDC_ACK:
5385 qla81xx_idc_ack(vha, e->u.idc_ack.mb);
5386 break;
Andrew Vasquezac280b62009-08-20 11:06:05 -07005387 case QLA_EVT_ASYNC_LOGIN:
5388 qla2x00_async_login(vha, e->u.logio.fcport,
5389 e->u.logio.data);
5390 break;
Andrew Vasquezac280b62009-08-20 11:06:05 -07005391 case QLA_EVT_ASYNC_LOGOUT:
Quinn Tran80676d02019-01-24 23:23:42 -08005392 rc = qla2x00_async_logout(vha, e->u.logio.fcport);
Andrew Vasquezac280b62009-08-20 11:06:05 -07005393 break;
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07005394 case QLA_EVT_ASYNC_ADISC:
5395 qla2x00_async_adisc(vha, e->u.logio.fcport,
5396 e->u.logio.data);
5397 break;
Andrew Vasquez3420d362009-10-13 15:16:45 -07005398 case QLA_EVT_UEVENT:
5399 qla2x00_uevent_emit(vha, e->u.uevent.code);
5400 break;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04005401 case QLA_EVT_AENFX:
5402 qlafx00_process_aen(vha, e);
5403 break;
Quinn Tran726b8542017-01-19 22:28:00 -08005404 case QLA_EVT_GPNID:
5405 qla24xx_async_gpnid(vha, &e->u.gpnid.id);
5406 break;
Quinn Trane374f9f2017-12-28 12:33:31 -08005407 case QLA_EVT_UNMAP:
5408 qla24xx_sp_unmap(vha, e->u.iosb.sp);
Quinn Tran726b8542017-01-19 22:28:00 -08005409 break;
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005410 case QLA_EVT_RELOGIN:
5411 qla2x00_relogin(vha);
5412 break;
Quinn Tran726b8542017-01-19 22:28:00 -08005413 case QLA_EVT_NEW_SESS:
5414 qla24xx_create_new_sess(vha, e);
5415 break;
5416 case QLA_EVT_GPDB:
5417 qla24xx_async_gpdb(vha, e->u.fcport.fcport,
5418 e->u.fcport.opt);
5419 break;
Duane Grigsbya5d42f42017-06-21 13:48:41 -07005420 case QLA_EVT_PRLI:
5421 qla24xx_async_prli(vha, e->u.fcport.fcport);
5422 break;
Quinn Tran726b8542017-01-19 22:28:00 -08005423 case QLA_EVT_GPSC:
5424 qla24xx_async_gpsc(vha, e->u.fcport.fcport);
5425 break;
Quinn Tran726b8542017-01-19 22:28:00 -08005426 case QLA_EVT_GNL:
5427 qla24xx_async_gnl(vha, e->u.fcport.fcport);
5428 break;
5429 case QLA_EVT_NACK:
5430 qla24xx_do_nack_work(vha, e);
5431 break;
Quinn Tran11aea162017-12-28 12:33:20 -08005432 case QLA_EVT_ASYNC_PRLO:
Quinn Tran80676d02019-01-24 23:23:42 -08005433 rc = qla2x00_async_prlo(vha, e->u.logio.fcport);
Quinn Tran11aea162017-12-28 12:33:20 -08005434 break;
5435 case QLA_EVT_ASYNC_PRLO_DONE:
5436 qla2x00_async_prlo_done(vha, e->u.logio.fcport,
5437 e->u.logio.data);
5438 break;
Quinn Trana4239942017-12-28 12:33:26 -08005439 case QLA_EVT_GPNFT:
Quinn Tran33b28352018-03-20 23:09:40 -07005440 qla24xx_async_gpnft(vha, e->u.gpnft.fc4_type,
5441 e->u.gpnft.sp);
Quinn Trana4239942017-12-28 12:33:26 -08005442 break;
5443 case QLA_EVT_GPNFT_DONE:
5444 qla24xx_async_gpnft_done(vha, e->u.iosb.sp);
5445 break;
5446 case QLA_EVT_GNNFT_DONE:
5447 qla24xx_async_gnnft_done(vha, e->u.iosb.sp);
5448 break;
5449 case QLA_EVT_GNNID:
5450 qla24xx_async_gnnid(vha, e->u.fcport.fcport);
5451 break;
5452 case QLA_EVT_GFPNID:
5453 qla24xx_async_gfpnid(vha, e->u.fcport.fcport);
5454 break;
Quinn Trane374f9f2017-12-28 12:33:31 -08005455 case QLA_EVT_SP_RETRY:
5456 qla_sp_retry(vha, e);
Quinn Trancc28e0a2018-05-01 09:01:48 -07005457 break;
5458 case QLA_EVT_IIDMA:
5459 qla_do_iidma_work(vha, e->u.fcport.fcport);
5460 break;
Quinn Tran8777e432018-08-02 13:16:57 -07005461 case QLA_EVT_ELS_PLOGI:
5462 qla24xx_els_dcmd2_iocb(vha, ELS_DCMD_PLOGI,
5463 e->u.fcport.fcport, false);
5464 break;
Quinn Trandd307062021-06-23 22:26:00 -07005465 case QLA_EVT_SA_REPLACE:
5466 qla24xx_issue_sa_replace_iocb(vha, e);
5467 break;
Andrew Vasquez0971de72008-04-03 13:13:18 -07005468 }
Quinn Tran80676d02019-01-24 23:23:42 -08005469
5470 if (rc == EAGAIN) {
5471 /* put 'work' at head of 'vha->work_list' */
5472 spin_lock_irqsave(&vha->work_lock, flags);
5473 list_splice(&work, &vha->work_list);
5474 spin_unlock_irqrestore(&vha->work_lock, flags);
5475 break;
5476 }
5477 list_del_init(&e->list);
Andrew Vasquez0971de72008-04-03 13:13:18 -07005478 if (e->flags & QLA_EVT_FLAG_FREE)
5479 kfree(e);
Arun Easifeafb7b2010-09-03 14:57:00 -07005480
5481 /* For each work completed decrement vha ref count */
5482 QLA_VHA_MARK_NOT_BUSY(vha);
Andrew Vasquez0971de72008-04-03 13:13:18 -07005483 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005484}
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005485
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005486int qla24xx_post_relogin_work(struct scsi_qla_host *vha)
5487{
5488 struct qla_work_evt *e;
5489
5490 e = qla2x00_alloc_work(vha, QLA_EVT_RELOGIN);
5491
5492 if (!e) {
5493 set_bit(RELOGIN_NEEDED, &vha->dpc_flags);
5494 return QLA_FUNCTION_FAILED;
5495 }
5496
5497 return qla2x00_post_work(vha, e);
5498}
5499
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005500/* Relogins all the fcports of a vport
5501 * Context: dpc thread
5502 */
5503void qla2x00_relogin(struct scsi_qla_host *vha)
5504{
5505 fc_port_t *fcport;
Quinn Tran23dd98a2018-08-02 13:16:45 -07005506 int status, relogin_needed = 0;
Quinn Tran726b8542017-01-19 22:28:00 -08005507 struct event_arg ea;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005508
5509 list_for_each_entry(fcport, &vha->vp_fcports, list) {
Quinn Tran9cd883f2017-12-28 12:33:24 -08005510 /*
5511 * If the port is not ONLINE then try to login
5512 * to it if we haven't run out of retries.
5513 */
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07005514 if (atomic_read(&fcport->state) != FCS_ONLINE &&
Quinn Tran23dd98a2018-08-02 13:16:45 -07005515 fcport->login_retry) {
5516 if (fcport->scan_state != QLA_FCPORT_FOUND ||
Quinn Tran9efea842021-06-23 22:26:02 -07005517 fcport->disc_state == DSC_LOGIN_AUTH_PEND ||
Quinn Tran23dd98a2018-08-02 13:16:45 -07005518 fcport->disc_state == DSC_LOGIN_COMPLETE)
5519 continue;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005520
Quinn Tran23dd98a2018-08-02 13:16:45 -07005521 if (fcport->flags & (FCF_ASYNC_SENT|FCF_ASYNC_ACTIVE) ||
5522 fcport->disc_state == DSC_DELETE_PEND) {
5523 relogin_needed = 1;
5524 } else {
5525 if (vha->hw->current_topology != ISP_CFG_NL) {
5526 memset(&ea, 0, sizeof(ea));
Quinn Tran23dd98a2018-08-02 13:16:45 -07005527 ea.fcport = fcport;
Bart Van Assche897def22019-08-08 20:02:15 -07005528 qla24xx_handle_relogin_event(vha, &ea);
Quinn Tran23dd98a2018-08-02 13:16:45 -07005529 } else if (vha->hw->current_topology ==
5530 ISP_CFG_NL) {
5531 fcport->login_retry--;
5532 status =
5533 qla2x00_local_device_login(vha,
5534 fcport);
5535 if (status == QLA_SUCCESS) {
5536 fcport->old_loop_id =
5537 fcport->loop_id;
5538 ql_dbg(ql_dbg_disc, vha, 0x2003,
5539 "Port login OK: logged in ID 0x%x.\n",
5540 fcport->loop_id);
5541 qla2x00_update_fcport
5542 (vha, fcport);
5543 } else if (status == 1) {
5544 set_bit(RELOGIN_NEEDED,
5545 &vha->dpc_flags);
5546 /* retry the login again */
5547 ql_dbg(ql_dbg_disc, vha, 0x2007,
5548 "Retrying %d login again loop_id 0x%x.\n",
5549 fcport->login_retry,
5550 fcport->loop_id);
5551 } else {
5552 fcport->login_retry = 0;
5553 }
5554
5555 if (fcport->login_retry == 0 &&
5556 status != QLA_SUCCESS)
5557 qla2x00_clear_loop_id(fcport);
5558 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005559 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005560 }
5561 if (test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags))
5562 break;
5563 }
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005564
Quinn Tran23dd98a2018-08-02 13:16:45 -07005565 if (relogin_needed)
5566 set_bit(RELOGIN_NEEDED, &vha->dpc_flags);
5567
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005568 ql_dbg(ql_dbg_disc, vha, 0x400e,
5569 "Relogin end.\n");
Andrew Vasquez0971de72008-04-03 13:13:18 -07005570}
5571
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005572/* Schedule work on any of the dpc-workqueues */
5573void
5574qla83xx_schedule_work(scsi_qla_host_t *base_vha, int work_code)
5575{
5576 struct qla_hw_data *ha = base_vha->hw;
5577
5578 switch (work_code) {
5579 case MBA_IDC_AEN: /* 0x8200 */
5580 if (ha->dpc_lp_wq)
5581 queue_work(ha->dpc_lp_wq, &ha->idc_aen);
5582 break;
5583
5584 case QLA83XX_NIC_CORE_RESET: /* 0x1 */
5585 if (!ha->flags.nic_core_reset_hdlr_active) {
5586 if (ha->dpc_hp_wq)
5587 queue_work(ha->dpc_hp_wq, &ha->nic_core_reset);
5588 } else
5589 ql_dbg(ql_dbg_p3p, base_vha, 0xb05e,
5590 "NIC Core reset is already active. Skip "
5591 "scheduling it again.\n");
5592 break;
5593 case QLA83XX_IDC_STATE_HANDLER: /* 0x2 */
5594 if (ha->dpc_hp_wq)
5595 queue_work(ha->dpc_hp_wq, &ha->idc_state_handler);
5596 break;
5597 case QLA83XX_NIC_CORE_UNRECOVERABLE: /* 0x3 */
5598 if (ha->dpc_hp_wq)
5599 queue_work(ha->dpc_hp_wq, &ha->nic_core_unrecoverable);
5600 break;
5601 default:
5602 ql_log(ql_log_warn, base_vha, 0xb05f,
Masanari Iidad939be32015-02-27 23:52:31 +09005603 "Unknown work-code=0x%x.\n", work_code);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005604 }
5605
5606 return;
5607}
5608
5609/* Work: Perform NIC Core Unrecoverable state handling */
5610void
5611qla83xx_nic_core_unrecoverable_work(struct work_struct *work)
5612{
5613 struct qla_hw_data *ha =
Arun Easi2ad1b672012-08-22 14:21:35 -04005614 container_of(work, struct qla_hw_data, nic_core_unrecoverable);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005615 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
5616 uint32_t dev_state = 0;
5617
5618 qla83xx_idc_lock(base_vha, 0);
5619 qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE, &dev_state);
5620 qla83xx_reset_ownership(base_vha);
5621 if (ha->flags.nic_core_reset_owner) {
5622 ha->flags.nic_core_reset_owner = 0;
5623 qla83xx_wr_reg(base_vha, QLA83XX_IDC_DEV_STATE,
5624 QLA8XXX_DEV_FAILED);
5625 ql_log(ql_log_info, base_vha, 0xb060, "HW State: FAILED.\n");
5626 qla83xx_schedule_work(base_vha, QLA83XX_IDC_STATE_HANDLER);
5627 }
5628 qla83xx_idc_unlock(base_vha, 0);
5629}
5630
5631/* Work: Execute IDC state handler */
5632void
5633qla83xx_idc_state_handler_work(struct work_struct *work)
5634{
5635 struct qla_hw_data *ha =
Arun Easi2ad1b672012-08-22 14:21:35 -04005636 container_of(work, struct qla_hw_data, idc_state_handler);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005637 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
5638 uint32_t dev_state = 0;
5639
5640 qla83xx_idc_lock(base_vha, 0);
5641 qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE, &dev_state);
5642 if (dev_state == QLA8XXX_DEV_FAILED ||
5643 dev_state == QLA8XXX_DEV_NEED_QUIESCENT)
5644 qla83xx_idc_state_handler(base_vha);
5645 qla83xx_idc_unlock(base_vha, 0);
5646}
5647
Saurav Kashyapfa492632012-11-21 02:40:29 -05005648static int
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005649qla83xx_check_nic_core_fw_alive(scsi_qla_host_t *base_vha)
5650{
5651 int rval = QLA_SUCCESS;
5652 unsigned long heart_beat_wait = jiffies + (1 * HZ);
5653 uint32_t heart_beat_counter1, heart_beat_counter2;
5654
5655 do {
5656 if (time_after(jiffies, heart_beat_wait)) {
5657 ql_dbg(ql_dbg_p3p, base_vha, 0xb07c,
5658 "Nic Core f/w is not alive.\n");
5659 rval = QLA_FUNCTION_FAILED;
5660 break;
5661 }
5662
5663 qla83xx_idc_lock(base_vha, 0);
5664 qla83xx_rd_reg(base_vha, QLA83XX_FW_HEARTBEAT,
5665 &heart_beat_counter1);
5666 qla83xx_idc_unlock(base_vha, 0);
5667 msleep(100);
5668 qla83xx_idc_lock(base_vha, 0);
5669 qla83xx_rd_reg(base_vha, QLA83XX_FW_HEARTBEAT,
5670 &heart_beat_counter2);
5671 qla83xx_idc_unlock(base_vha, 0);
5672 } while (heart_beat_counter1 == heart_beat_counter2);
5673
5674 return rval;
5675}
5676
5677/* Work: Perform NIC Core Reset handling */
5678void
5679qla83xx_nic_core_reset_work(struct work_struct *work)
5680{
5681 struct qla_hw_data *ha =
5682 container_of(work, struct qla_hw_data, nic_core_reset);
5683 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
5684 uint32_t dev_state = 0;
5685
Saurav Kashyap81178772012-08-22 14:21:04 -04005686 if (IS_QLA2031(ha)) {
5687 if (qla2xxx_mctp_dump(base_vha) != QLA_SUCCESS)
5688 ql_log(ql_log_warn, base_vha, 0xb081,
5689 "Failed to dump mctp\n");
5690 return;
5691 }
5692
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005693 if (!ha->flags.nic_core_reset_hdlr_active) {
5694 if (qla83xx_check_nic_core_fw_alive(base_vha) == QLA_SUCCESS) {
5695 qla83xx_idc_lock(base_vha, 0);
5696 qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE,
5697 &dev_state);
5698 qla83xx_idc_unlock(base_vha, 0);
5699 if (dev_state != QLA8XXX_DEV_NEED_RESET) {
5700 ql_dbg(ql_dbg_p3p, base_vha, 0xb07a,
5701 "Nic Core f/w is alive.\n");
5702 return;
5703 }
5704 }
5705
5706 ha->flags.nic_core_reset_hdlr_active = 1;
5707 if (qla83xx_nic_core_reset(base_vha)) {
5708 /* NIC Core reset failed. */
5709 ql_dbg(ql_dbg_p3p, base_vha, 0xb061,
5710 "NIC Core reset failed.\n");
5711 }
5712 ha->flags.nic_core_reset_hdlr_active = 0;
5713 }
5714}
5715
5716/* Work: Handle 8200 IDC aens */
5717void
5718qla83xx_service_idc_aen(struct work_struct *work)
5719{
5720 struct qla_hw_data *ha =
5721 container_of(work, struct qla_hw_data, idc_aen);
5722 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
5723 uint32_t dev_state, idc_control;
5724
5725 qla83xx_idc_lock(base_vha, 0);
5726 qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE, &dev_state);
5727 qla83xx_rd_reg(base_vha, QLA83XX_IDC_CONTROL, &idc_control);
5728 qla83xx_idc_unlock(base_vha, 0);
5729 if (dev_state == QLA8XXX_DEV_NEED_RESET) {
5730 if (idc_control & QLA83XX_IDC_GRACEFUL_RESET) {
5731 ql_dbg(ql_dbg_p3p, base_vha, 0xb062,
5732 "Application requested NIC Core Reset.\n");
5733 qla83xx_schedule_work(base_vha, QLA83XX_NIC_CORE_RESET);
5734 } else if (qla83xx_check_nic_core_fw_alive(base_vha) ==
5735 QLA_SUCCESS) {
5736 ql_dbg(ql_dbg_p3p, base_vha, 0xb07b,
5737 "Other protocol driver requested NIC Core Reset.\n");
5738 qla83xx_schedule_work(base_vha, QLA83XX_NIC_CORE_RESET);
5739 }
5740 } else if (dev_state == QLA8XXX_DEV_FAILED ||
5741 dev_state == QLA8XXX_DEV_NEED_QUIESCENT) {
5742 qla83xx_schedule_work(base_vha, QLA83XX_IDC_STATE_HANDLER);
5743 }
5744}
5745
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01005746/*
5747 * Control the frequency of IDC lock retries
5748 */
5749#define QLA83XX_WAIT_LOGIC_MS 100
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005750
Saurav Kashyapfa492632012-11-21 02:40:29 -05005751static int
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005752qla83xx_force_lock_recovery(scsi_qla_host_t *base_vha)
5753{
5754 int rval;
5755 uint32_t data;
5756 uint32_t idc_lck_rcvry_stage_mask = 0x3;
5757 uint32_t idc_lck_rcvry_owner_mask = 0x3c;
5758 struct qla_hw_data *ha = base_vha->hw;
Bart Van Asschebd432bb2019-04-11 14:53:17 -07005759
Saurav Kashyap6c315552013-02-08 01:57:53 -05005760 ql_dbg(ql_dbg_p3p, base_vha, 0xb086,
5761 "Trying force recovery of the IDC lock.\n");
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005762
5763 rval = qla83xx_rd_reg(base_vha, QLA83XX_IDC_LOCK_RECOVERY, &data);
5764 if (rval)
5765 return rval;
5766
5767 if ((data & idc_lck_rcvry_stage_mask) > 0) {
5768 return QLA_SUCCESS;
5769 } else {
5770 data = (IDC_LOCK_RECOVERY_STAGE1) | (ha->portnum << 2);
5771 rval = qla83xx_wr_reg(base_vha, QLA83XX_IDC_LOCK_RECOVERY,
5772 data);
5773 if (rval)
5774 return rval;
5775
5776 msleep(200);
5777
5778 rval = qla83xx_rd_reg(base_vha, QLA83XX_IDC_LOCK_RECOVERY,
5779 &data);
5780 if (rval)
5781 return rval;
5782
5783 if (((data & idc_lck_rcvry_owner_mask) >> 2) == ha->portnum) {
5784 data &= (IDC_LOCK_RECOVERY_STAGE2 |
5785 ~(idc_lck_rcvry_stage_mask));
5786 rval = qla83xx_wr_reg(base_vha,
5787 QLA83XX_IDC_LOCK_RECOVERY, data);
5788 if (rval)
5789 return rval;
5790
5791 /* Forcefully perform IDC UnLock */
5792 rval = qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_UNLOCK,
5793 &data);
5794 if (rval)
5795 return rval;
5796 /* Clear lock-id by setting 0xff */
5797 rval = qla83xx_wr_reg(base_vha, QLA83XX_DRIVER_LOCKID,
5798 0xff);
5799 if (rval)
5800 return rval;
5801 /* Clear lock-recovery by setting 0x0 */
5802 rval = qla83xx_wr_reg(base_vha,
5803 QLA83XX_IDC_LOCK_RECOVERY, 0x0);
5804 if (rval)
5805 return rval;
5806 } else
5807 return QLA_SUCCESS;
5808 }
5809
5810 return rval;
5811}
5812
Saurav Kashyapfa492632012-11-21 02:40:29 -05005813static int
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005814qla83xx_idc_lock_recovery(scsi_qla_host_t *base_vha)
5815{
5816 int rval = QLA_SUCCESS;
5817 uint32_t o_drv_lockid, n_drv_lockid;
5818 unsigned long lock_recovery_timeout;
5819
5820 lock_recovery_timeout = jiffies + QLA83XX_MAX_LOCK_RECOVERY_WAIT;
5821retry_lockid:
5822 rval = qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCKID, &o_drv_lockid);
5823 if (rval)
5824 goto exit;
5825
5826 /* MAX wait time before forcing IDC Lock recovery = 2 secs */
5827 if (time_after_eq(jiffies, lock_recovery_timeout)) {
5828 if (qla83xx_force_lock_recovery(base_vha) == QLA_SUCCESS)
5829 return QLA_SUCCESS;
5830 else
5831 return QLA_FUNCTION_FAILED;
5832 }
5833
5834 rval = qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCKID, &n_drv_lockid);
5835 if (rval)
5836 goto exit;
5837
5838 if (o_drv_lockid == n_drv_lockid) {
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01005839 msleep(QLA83XX_WAIT_LOGIC_MS);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005840 goto retry_lockid;
5841 } else
5842 return QLA_SUCCESS;
5843
5844exit:
5845 return rval;
5846}
5847
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01005848/*
5849 * Context: task, can sleep
5850 */
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005851void
5852qla83xx_idc_lock(scsi_qla_host_t *base_vha, uint16_t requester_id)
5853{
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005854 uint32_t data;
Saurav Kashyap6c315552013-02-08 01:57:53 -05005855 uint32_t lock_owner;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005856 struct qla_hw_data *ha = base_vha->hw;
5857
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01005858 might_sleep();
5859
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005860 /* IDC-lock implementation using driver-lock/lock-id remote registers */
5861retry_lock:
5862 if (qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCK, &data)
5863 == QLA_SUCCESS) {
5864 if (data) {
5865 /* Setting lock-id to our function-number */
5866 qla83xx_wr_reg(base_vha, QLA83XX_DRIVER_LOCKID,
5867 ha->portnum);
5868 } else {
Saurav Kashyap6c315552013-02-08 01:57:53 -05005869 qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCKID,
5870 &lock_owner);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005871 ql_dbg(ql_dbg_p3p, base_vha, 0xb063,
Saurav Kashyap6c315552013-02-08 01:57:53 -05005872 "Failed to acquire IDC lock, acquired by %d, "
5873 "retrying...\n", lock_owner);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005874
5875 /* Retry/Perform IDC-Lock recovery */
5876 if (qla83xx_idc_lock_recovery(base_vha)
5877 == QLA_SUCCESS) {
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01005878 msleep(QLA83XX_WAIT_LOGIC_MS);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005879 goto retry_lock;
5880 } else
5881 ql_log(ql_log_warn, base_vha, 0xb075,
5882 "IDC Lock recovery FAILED.\n");
5883 }
5884
5885 }
5886
5887 return;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005888}
5889
Joe Carnuccio48792372020-02-12 13:44:25 -08005890static bool
5891qla25xx_rdp_rsp_reduce_size(struct scsi_qla_host *vha,
5892 struct purex_entry_24xx *purex)
5893{
5894 char fwstr[16];
5895 u32 sid = purex->s_id[2] << 16 | purex->s_id[1] << 8 | purex->s_id[0];
Himanshu Madhani84f7d2e2020-02-12 13:44:26 -08005896 struct port_database_24xx *pdb;
Joe Carnuccio48792372020-02-12 13:44:25 -08005897
5898 /* Domain Controller is always logged-out. */
5899 /* if RDP request is not from Domain Controller: */
5900 if (sid != 0xfffc01)
5901 return false;
5902
5903 ql_dbg(ql_dbg_init, vha, 0x0181, "%s: s_id=%#x\n", __func__, sid);
5904
Himanshu Madhani84f7d2e2020-02-12 13:44:26 -08005905 pdb = kzalloc(sizeof(*pdb), GFP_KERNEL);
5906 if (!pdb) {
5907 ql_dbg(ql_dbg_init, vha, 0x0181,
5908 "%s: Failed allocate pdb\n", __func__);
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07005909 } else if (qla24xx_get_port_database(vha,
5910 le16_to_cpu(purex->nport_handle), pdb)) {
Himanshu Madhani84f7d2e2020-02-12 13:44:26 -08005911 ql_dbg(ql_dbg_init, vha, 0x0181,
5912 "%s: Failed get pdb sid=%x\n", __func__, sid);
5913 } else if (pdb->current_login_state != PDS_PLOGI_COMPLETE &&
5914 pdb->current_login_state != PDS_PRLI_COMPLETE) {
5915 ql_dbg(ql_dbg_init, vha, 0x0181,
5916 "%s: Port not logged in sid=%#x\n", __func__, sid);
5917 } else {
5918 /* RDP request is from logged in port */
5919 kfree(pdb);
5920 return false;
5921 }
5922 kfree(pdb);
5923
Joe Carnuccio48792372020-02-12 13:44:25 -08005924 vha->hw->isp_ops->fw_version_str(vha, fwstr, sizeof(fwstr));
5925 fwstr[strcspn(fwstr, " ")] = 0;
5926 /* if FW version allows RDP response length upto 2048 bytes: */
5927 if (strcmp(fwstr, "8.09.00") > 0 || strcmp(fwstr, "8.05.65") == 0)
5928 return false;
5929
5930 ql_dbg(ql_dbg_init, vha, 0x0181, "%s: fw=%s\n", __func__, fwstr);
5931
5932 /* RDP response length is to be reduced to maximum 256 bytes */
5933 return true;
5934}
5935
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005936/*
5937 * Function Name: qla24xx_process_purex_iocb
5938 *
5939 * Description:
5940 * Prepare a RDP response and send to Fabric switch
5941 *
5942 * PARAMETERS:
5943 * vha: SCSI qla host
5944 * purex: RDP request received by HBA
5945 */
Shyam Sundar62e9dd12020-06-30 03:22:28 -07005946void qla24xx_process_purex_rdp(struct scsi_qla_host *vha,
5947 struct purex_item *item)
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005948{
5949 struct qla_hw_data *ha = vha->hw;
Shyam Sundar62e9dd12020-06-30 03:22:28 -07005950 struct purex_entry_24xx *purex =
5951 (struct purex_entry_24xx *)&item->iocb;
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005952 dma_addr_t rsp_els_dma;
5953 dma_addr_t rsp_payload_dma;
5954 dma_addr_t stat_dma;
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005955 dma_addr_t sfp_dma;
5956 struct els_entry_24xx *rsp_els = NULL;
5957 struct rdp_rsp_payload *rsp_payload = NULL;
5958 struct link_statistics *stat = NULL;
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005959 uint8_t *sfp = NULL;
5960 uint16_t sfp_flags = 0;
Joe Carnuccio48792372020-02-12 13:44:25 -08005961 uint rsp_payload_length = sizeof(*rsp_payload);
Joe Carnuccio576bfde2020-02-12 13:44:24 -08005962 int rval;
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005963
5964 ql_dbg(ql_dbg_init + ql_dbg_verbose, vha, 0x0180,
5965 "%s: Enter\n", __func__);
5966
5967 ql_dbg(ql_dbg_init + ql_dbg_verbose, vha, 0x0181,
5968 "-------- ELS REQ -------\n");
5969 ql_dump_buffer(ql_dbg_init + ql_dbg_verbose, vha, 0x0182,
Bart Van Asscheab053c02020-05-18 14:17:09 -07005970 purex, sizeof(*purex));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005971
Joe Carnuccio48792372020-02-12 13:44:25 -08005972 if (qla25xx_rdp_rsp_reduce_size(vha, purex)) {
5973 rsp_payload_length =
5974 offsetof(typeof(*rsp_payload), optical_elmt_desc);
5975 ql_dbg(ql_dbg_init, vha, 0x0181,
5976 "Reducing RSP payload length to %u bytes...\n",
5977 rsp_payload_length);
5978 }
5979
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005980 rsp_els = dma_alloc_coherent(&ha->pdev->dev, sizeof(*rsp_els),
5981 &rsp_els_dma, GFP_KERNEL);
Joe Carnuccio09e382b2020-02-12 13:44:23 -08005982 if (!rsp_els) {
5983 ql_log(ql_log_warn, vha, 0x0183,
5984 "Failed allocate dma buffer ELS RSP.\n");
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005985 goto dealloc;
Joe Carnuccio09e382b2020-02-12 13:44:23 -08005986 }
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005987
5988 rsp_payload = dma_alloc_coherent(&ha->pdev->dev, sizeof(*rsp_payload),
5989 &rsp_payload_dma, GFP_KERNEL);
Joe Carnuccio09e382b2020-02-12 13:44:23 -08005990 if (!rsp_payload) {
5991 ql_log(ql_log_warn, vha, 0x0184,
5992 "Failed allocate dma buffer ELS RSP payload.\n");
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005993 goto dealloc;
Joe Carnuccio09e382b2020-02-12 13:44:23 -08005994 }
Joe Carnucciod83a80e2020-02-12 13:44:18 -08005995
5996 sfp = dma_alloc_coherent(&ha->pdev->dev, SFP_RTDI_LEN,
5997 &sfp_dma, GFP_KERNEL);
5998
5999 stat = dma_alloc_coherent(&ha->pdev->dev, sizeof(*stat),
6000 &stat_dma, GFP_KERNEL);
6001
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006002 /* Prepare Response IOCB */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006003 rsp_els->entry_type = ELS_IOCB_TYPE;
6004 rsp_els->entry_count = 1;
6005 rsp_els->sys_define = 0;
6006 rsp_els->entry_status = 0;
6007 rsp_els->handle = 0;
6008 rsp_els->nport_handle = purex->nport_handle;
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006009 rsp_els->tx_dsd_count = cpu_to_le16(1);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006010 rsp_els->vp_index = purex->vp_idx;
6011 rsp_els->sof_type = EST_SOFI3;
6012 rsp_els->rx_xchg_address = purex->rx_xchg_addr;
6013 rsp_els->rx_dsd_count = 0;
6014 rsp_els->opcode = purex->els_frame_payload[0];
6015
Joe Carnuccio09e382b2020-02-12 13:44:23 -08006016 rsp_els->d_id[0] = purex->s_id[0];
6017 rsp_els->d_id[1] = purex->s_id[1];
6018 rsp_els->d_id[2] = purex->s_id[2];
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006019
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006020 rsp_els->control_flags = cpu_to_le16(EPD_ELS_ACC);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006021 rsp_els->rx_byte_count = 0;
Joe Carnuccio48792372020-02-12 13:44:25 -08006022 rsp_els->tx_byte_count = cpu_to_le32(rsp_payload_length);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006023
6024 put_unaligned_le64(rsp_payload_dma, &rsp_els->tx_address);
6025 rsp_els->tx_len = rsp_els->tx_byte_count;
6026
6027 rsp_els->rx_address = 0;
6028 rsp_els->rx_len = 0;
6029
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006030 /* Prepare Response Payload */
6031 rsp_payload->hdr.cmd = cpu_to_be32(0x2 << 24); /* LS_ACC */
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006032 rsp_payload->hdr.len = cpu_to_be32(le32_to_cpu(rsp_els->tx_byte_count) -
6033 sizeof(rsp_payload->hdr));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006034
6035 /* Link service Request Info Descriptor */
6036 rsp_payload->ls_req_info_desc.desc_tag = cpu_to_be32(0x1);
6037 rsp_payload->ls_req_info_desc.desc_len =
6038 cpu_to_be32(RDP_DESC_LEN(rsp_payload->ls_req_info_desc));
6039 rsp_payload->ls_req_info_desc.req_payload_word_0 =
6040 cpu_to_be32p((uint32_t *)purex->els_frame_payload);
6041
6042 /* Link service Request Info Descriptor 2 */
6043 rsp_payload->ls_req_info_desc2.desc_tag = cpu_to_be32(0x1);
6044 rsp_payload->ls_req_info_desc2.desc_len =
6045 cpu_to_be32(RDP_DESC_LEN(rsp_payload->ls_req_info_desc2));
6046 rsp_payload->ls_req_info_desc2.req_payload_word_0 =
6047 cpu_to_be32p((uint32_t *)purex->els_frame_payload);
6048
Quinn Tran770538c2020-02-26 14:40:16 -08006049
6050 rsp_payload->sfp_diag_desc.desc_tag = cpu_to_be32(0x10000);
6051 rsp_payload->sfp_diag_desc.desc_len =
6052 cpu_to_be32(RDP_DESC_LEN(rsp_payload->sfp_diag_desc));
6053
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006054 if (sfp) {
6055 /* SFP Flags */
6056 memset(sfp, 0, SFP_RTDI_LEN);
6057 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa0, 0x7, 2, 0);
6058 if (!rval) {
6059 /* SFP Flags bits 3-0: Port Tx Laser Type */
6060 if (sfp[0] & BIT_2 || sfp[1] & (BIT_6|BIT_5))
6061 sfp_flags |= BIT_0; /* short wave */
6062 else if (sfp[0] & BIT_1)
6063 sfp_flags |= BIT_1; /* long wave 1310nm */
6064 else if (sfp[1] & BIT_4)
6065 sfp_flags |= BIT_1|BIT_0; /* long wave 1550nm */
6066 }
6067
6068 /* SFP Type */
6069 memset(sfp, 0, SFP_RTDI_LEN);
6070 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa0, 0x0, 1, 0);
6071 if (!rval) {
6072 sfp_flags |= BIT_4; /* optical */
6073 if (sfp[0] == 0x3)
6074 sfp_flags |= BIT_6; /* sfp+ */
6075 }
6076
Quinn Tran770538c2020-02-26 14:40:16 -08006077 rsp_payload->sfp_diag_desc.sfp_flags = cpu_to_be16(sfp_flags);
6078
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006079 /* SFP Diagnostics */
6080 memset(sfp, 0, SFP_RTDI_LEN);
6081 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa2, 0x60, 10, 0);
Quinn Tran770538c2020-02-26 14:40:16 -08006082 if (!rval) {
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006083 __be16 *trx = (__force __be16 *)sfp; /* already be16 */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006084 rsp_payload->sfp_diag_desc.temperature = trx[0];
6085 rsp_payload->sfp_diag_desc.vcc = trx[1];
6086 rsp_payload->sfp_diag_desc.tx_bias = trx[2];
6087 rsp_payload->sfp_diag_desc.tx_power = trx[3];
6088 rsp_payload->sfp_diag_desc.rx_power = trx[4];
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006089 }
6090 }
6091
6092 /* Port Speed Descriptor */
6093 rsp_payload->port_speed_desc.desc_tag = cpu_to_be32(0x10001);
6094 rsp_payload->port_speed_desc.desc_len =
6095 cpu_to_be32(RDP_DESC_LEN(rsp_payload->port_speed_desc));
6096 rsp_payload->port_speed_desc.speed_capab = cpu_to_be16(
Quinn Trand68930b2020-09-03 21:51:20 -07006097 qla25xx_fdmi_port_speed_capability(ha));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006098 rsp_payload->port_speed_desc.operating_speed = cpu_to_be16(
Quinn Trand68930b2020-09-03 21:51:20 -07006099 qla25xx_fdmi_port_speed_currently(ha));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006100
Quinn Tran770538c2020-02-26 14:40:16 -08006101 /* Link Error Status Descriptor */
6102 rsp_payload->ls_err_desc.desc_tag = cpu_to_be32(0x10002);
6103 rsp_payload->ls_err_desc.desc_len =
6104 cpu_to_be32(RDP_DESC_LEN(rsp_payload->ls_err_desc));
6105
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006106 if (stat) {
6107 rval = qla24xx_get_isp_stats(vha, stat, stat_dma, 0);
6108 if (!rval) {
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006109 rsp_payload->ls_err_desc.link_fail_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006110 cpu_to_be32(le32_to_cpu(stat->link_fail_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006111 rsp_payload->ls_err_desc.loss_sync_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006112 cpu_to_be32(le32_to_cpu(stat->loss_sync_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006113 rsp_payload->ls_err_desc.loss_sig_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006114 cpu_to_be32(le32_to_cpu(stat->loss_sig_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006115 rsp_payload->ls_err_desc.prim_seq_err_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006116 cpu_to_be32(le32_to_cpu(stat->prim_seq_err_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006117 rsp_payload->ls_err_desc.inval_xmit_word_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006118 cpu_to_be32(le32_to_cpu(stat->inval_xmit_word_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006119 rsp_payload->ls_err_desc.inval_crc_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006120 cpu_to_be32(le32_to_cpu(stat->inval_crc_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006121 rsp_payload->ls_err_desc.pn_port_phy_type |= BIT_6;
6122 }
6123 }
6124
6125 /* Portname Descriptor */
6126 rsp_payload->port_name_diag_desc.desc_tag = cpu_to_be32(0x10003);
6127 rsp_payload->port_name_diag_desc.desc_len =
6128 cpu_to_be32(RDP_DESC_LEN(rsp_payload->port_name_diag_desc));
6129 memcpy(rsp_payload->port_name_diag_desc.WWNN,
6130 vha->node_name,
6131 sizeof(rsp_payload->port_name_diag_desc.WWNN));
6132 memcpy(rsp_payload->port_name_diag_desc.WWPN,
6133 vha->port_name,
6134 sizeof(rsp_payload->port_name_diag_desc.WWPN));
6135
6136 /* F-Port Portname Descriptor */
6137 rsp_payload->port_name_direct_desc.desc_tag = cpu_to_be32(0x10003);
6138 rsp_payload->port_name_direct_desc.desc_len =
6139 cpu_to_be32(RDP_DESC_LEN(rsp_payload->port_name_direct_desc));
6140 memcpy(rsp_payload->port_name_direct_desc.WWNN,
6141 vha->fabric_node_name,
6142 sizeof(rsp_payload->port_name_direct_desc.WWNN));
6143 memcpy(rsp_payload->port_name_direct_desc.WWPN,
6144 vha->fabric_port_name,
6145 sizeof(rsp_payload->port_name_direct_desc.WWPN));
6146
Quinn Tran770538c2020-02-26 14:40:16 -08006147 /* Bufer Credit Descriptor */
6148 rsp_payload->buffer_credit_desc.desc_tag = cpu_to_be32(0x10006);
6149 rsp_payload->buffer_credit_desc.desc_len =
6150 cpu_to_be32(RDP_DESC_LEN(rsp_payload->buffer_credit_desc));
6151 rsp_payload->buffer_credit_desc.fcport_b2b = 0;
6152 rsp_payload->buffer_credit_desc.attached_fcport_b2b = cpu_to_be32(0);
6153 rsp_payload->buffer_credit_desc.fcport_rtt = cpu_to_be32(0);
6154
Quinn Tran44f5a372020-09-29 03:21:47 -07006155 if (ha->flags.plogi_template_valid) {
6156 uint32_t tmp =
6157 be16_to_cpu(ha->plogi_els_payld.fl_csp.sp_bb_cred);
6158 rsp_payload->buffer_credit_desc.fcport_b2b = cpu_to_be32(tmp);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006159 }
6160
Joe Carnuccio48792372020-02-12 13:44:25 -08006161 if (rsp_payload_length < sizeof(*rsp_payload))
6162 goto send;
6163
Quinn Tran770538c2020-02-26 14:40:16 -08006164 /* Optical Element Descriptor, Temperature */
6165 rsp_payload->optical_elmt_desc[0].desc_tag = cpu_to_be32(0x10007);
6166 rsp_payload->optical_elmt_desc[0].desc_len =
6167 cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6168 /* Optical Element Descriptor, Voltage */
6169 rsp_payload->optical_elmt_desc[1].desc_tag = cpu_to_be32(0x10007);
6170 rsp_payload->optical_elmt_desc[1].desc_len =
6171 cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6172 /* Optical Element Descriptor, Tx Bias Current */
6173 rsp_payload->optical_elmt_desc[2].desc_tag = cpu_to_be32(0x10007);
6174 rsp_payload->optical_elmt_desc[2].desc_len =
6175 cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6176 /* Optical Element Descriptor, Tx Power */
6177 rsp_payload->optical_elmt_desc[3].desc_tag = cpu_to_be32(0x10007);
6178 rsp_payload->optical_elmt_desc[3].desc_len =
6179 cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6180 /* Optical Element Descriptor, Rx Power */
6181 rsp_payload->optical_elmt_desc[4].desc_tag = cpu_to_be32(0x10007);
6182 rsp_payload->optical_elmt_desc[4].desc_len =
6183 cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6184
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006185 if (sfp) {
6186 memset(sfp, 0, SFP_RTDI_LEN);
6187 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa2, 0, 64, 0);
6188 if (!rval) {
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006189 __be16 *trx = (__force __be16 *)sfp; /* already be16 */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006190
6191 /* Optical Element Descriptor, Temperature */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006192 rsp_payload->optical_elmt_desc[0].high_alarm = trx[0];
6193 rsp_payload->optical_elmt_desc[0].low_alarm = trx[1];
6194 rsp_payload->optical_elmt_desc[0].high_warn = trx[2];
6195 rsp_payload->optical_elmt_desc[0].low_warn = trx[3];
6196 rsp_payload->optical_elmt_desc[0].element_flags =
6197 cpu_to_be32(1 << 28);
6198
6199 /* Optical Element Descriptor, Voltage */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006200 rsp_payload->optical_elmt_desc[1].high_alarm = trx[4];
6201 rsp_payload->optical_elmt_desc[1].low_alarm = trx[5];
6202 rsp_payload->optical_elmt_desc[1].high_warn = trx[6];
6203 rsp_payload->optical_elmt_desc[1].low_warn = trx[7];
6204 rsp_payload->optical_elmt_desc[1].element_flags =
6205 cpu_to_be32(2 << 28);
6206
6207 /* Optical Element Descriptor, Tx Bias Current */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006208 rsp_payload->optical_elmt_desc[2].high_alarm = trx[8];
6209 rsp_payload->optical_elmt_desc[2].low_alarm = trx[9];
6210 rsp_payload->optical_elmt_desc[2].high_warn = trx[10];
6211 rsp_payload->optical_elmt_desc[2].low_warn = trx[11];
6212 rsp_payload->optical_elmt_desc[2].element_flags =
6213 cpu_to_be32(3 << 28);
6214
6215 /* Optical Element Descriptor, Tx Power */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006216 rsp_payload->optical_elmt_desc[3].high_alarm = trx[12];
6217 rsp_payload->optical_elmt_desc[3].low_alarm = trx[13];
6218 rsp_payload->optical_elmt_desc[3].high_warn = trx[14];
6219 rsp_payload->optical_elmt_desc[3].low_warn = trx[15];
6220 rsp_payload->optical_elmt_desc[3].element_flags =
6221 cpu_to_be32(4 << 28);
6222
6223 /* Optical Element Descriptor, Rx Power */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006224 rsp_payload->optical_elmt_desc[4].high_alarm = trx[16];
6225 rsp_payload->optical_elmt_desc[4].low_alarm = trx[17];
6226 rsp_payload->optical_elmt_desc[4].high_warn = trx[18];
6227 rsp_payload->optical_elmt_desc[4].low_warn = trx[19];
6228 rsp_payload->optical_elmt_desc[4].element_flags =
6229 cpu_to_be32(5 << 28);
6230 }
6231
6232 memset(sfp, 0, SFP_RTDI_LEN);
6233 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa2, 112, 64, 0);
6234 if (!rval) {
6235 /* Temperature high/low alarm/warning */
6236 rsp_payload->optical_elmt_desc[0].element_flags |=
6237 cpu_to_be32(
6238 (sfp[0] >> 7 & 1) << 3 |
6239 (sfp[0] >> 6 & 1) << 2 |
6240 (sfp[4] >> 7 & 1) << 1 |
6241 (sfp[4] >> 6 & 1) << 0);
6242
6243 /* Voltage high/low alarm/warning */
6244 rsp_payload->optical_elmt_desc[1].element_flags |=
6245 cpu_to_be32(
6246 (sfp[0] >> 5 & 1) << 3 |
6247 (sfp[0] >> 4 & 1) << 2 |
6248 (sfp[4] >> 5 & 1) << 1 |
6249 (sfp[4] >> 4 & 1) << 0);
6250
6251 /* Tx Bias Current high/low alarm/warning */
6252 rsp_payload->optical_elmt_desc[2].element_flags |=
6253 cpu_to_be32(
6254 (sfp[0] >> 3 & 1) << 3 |
6255 (sfp[0] >> 2 & 1) << 2 |
6256 (sfp[4] >> 3 & 1) << 1 |
6257 (sfp[4] >> 2 & 1) << 0);
6258
6259 /* Tx Power high/low alarm/warning */
6260 rsp_payload->optical_elmt_desc[3].element_flags |=
6261 cpu_to_be32(
6262 (sfp[0] >> 1 & 1) << 3 |
6263 (sfp[0] >> 0 & 1) << 2 |
6264 (sfp[4] >> 1 & 1) << 1 |
6265 (sfp[4] >> 0 & 1) << 0);
6266
6267 /* Rx Power high/low alarm/warning */
6268 rsp_payload->optical_elmt_desc[4].element_flags |=
6269 cpu_to_be32(
6270 (sfp[1] >> 7 & 1) << 3 |
6271 (sfp[1] >> 6 & 1) << 2 |
6272 (sfp[5] >> 7 & 1) << 1 |
6273 (sfp[5] >> 6 & 1) << 0);
6274 }
6275 }
6276
Quinn Tran770538c2020-02-26 14:40:16 -08006277 /* Optical Product Data Descriptor */
6278 rsp_payload->optical_prod_desc.desc_tag = cpu_to_be32(0x10008);
6279 rsp_payload->optical_prod_desc.desc_len =
6280 cpu_to_be32(RDP_DESC_LEN(rsp_payload->optical_prod_desc));
6281
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006282 if (sfp) {
6283 memset(sfp, 0, SFP_RTDI_LEN);
6284 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa0, 20, 64, 0);
6285 if (!rval) {
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006286 memcpy(rsp_payload->optical_prod_desc.vendor_name,
6287 sfp + 0,
6288 sizeof(rsp_payload->optical_prod_desc.vendor_name));
6289 memcpy(rsp_payload->optical_prod_desc.part_number,
6290 sfp + 20,
6291 sizeof(rsp_payload->optical_prod_desc.part_number));
6292 memcpy(rsp_payload->optical_prod_desc.revision,
6293 sfp + 36,
6294 sizeof(rsp_payload->optical_prod_desc.revision));
6295 memcpy(rsp_payload->optical_prod_desc.serial_number,
6296 sfp + 48,
6297 sizeof(rsp_payload->optical_prod_desc.serial_number));
6298 }
6299
6300 memset(sfp, 0, SFP_RTDI_LEN);
6301 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa0, 84, 8, 0);
6302 if (!rval) {
6303 memcpy(rsp_payload->optical_prod_desc.date,
6304 sfp + 0,
6305 sizeof(rsp_payload->optical_prod_desc.date));
6306 }
6307 }
6308
6309send:
6310 ql_dbg(ql_dbg_init, vha, 0x0183,
6311 "Sending ELS Response to RDP Request...\n");
6312 ql_dbg(ql_dbg_init + ql_dbg_verbose, vha, 0x0184,
6313 "-------- ELS RSP -------\n");
6314 ql_dump_buffer(ql_dbg_init + ql_dbg_verbose, vha, 0x0185,
Bart Van Asscheab053c02020-05-18 14:17:09 -07006315 rsp_els, sizeof(*rsp_els));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006316 ql_dbg(ql_dbg_init + ql_dbg_verbose, vha, 0x0186,
6317 "-------- ELS RSP PAYLOAD -------\n");
6318 ql_dump_buffer(ql_dbg_init + ql_dbg_verbose, vha, 0x0187,
Bart Van Asscheab053c02020-05-18 14:17:09 -07006319 rsp_payload, rsp_payload_length);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006320
6321 rval = qla2x00_issue_iocb(vha, rsp_els, rsp_els_dma, 0);
6322
Joe Carnuccio09e382b2020-02-12 13:44:23 -08006323 if (rval) {
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006324 ql_log(ql_log_warn, vha, 0x0188,
Joe Carnuccio09e382b2020-02-12 13:44:23 -08006325 "%s: iocb failed to execute -> %x\n", __func__, rval);
6326 } else if (rsp_els->comp_status) {
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006327 ql_log(ql_log_warn, vha, 0x0189,
Joe Carnuccio09e382b2020-02-12 13:44:23 -08006328 "%s: iocb failed to complete -> completion=%#x subcode=(%#x,%#x)\n",
6329 __func__, rsp_els->comp_status,
6330 rsp_els->error_subcode_1, rsp_els->error_subcode_2);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006331 } else {
6332 ql_dbg(ql_dbg_init, vha, 0x018a, "%s: done.\n", __func__);
6333 }
6334
6335dealloc:
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006336 if (stat)
6337 dma_free_coherent(&ha->pdev->dev, sizeof(*stat),
6338 stat, stat_dma);
6339 if (sfp)
6340 dma_free_coherent(&ha->pdev->dev, SFP_RTDI_LEN,
6341 sfp, sfp_dma);
6342 if (rsp_payload)
6343 dma_free_coherent(&ha->pdev->dev, sizeof(*rsp_payload),
6344 rsp_payload, rsp_payload_dma);
6345 if (rsp_els)
6346 dma_free_coherent(&ha->pdev->dev, sizeof(*rsp_els),
6347 rsp_els, rsp_els_dma);
Joe Carnuccio576bfde2020-02-12 13:44:24 -08006348}
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006349
Shyam Sundar62e9dd12020-06-30 03:22:28 -07006350void
6351qla24xx_free_purex_item(struct purex_item *item)
6352{
6353 if (item == &item->vha->default_item)
6354 memset(&item->vha->default_item, 0, sizeof(struct purex_item));
6355 else
6356 kfree(item);
6357}
6358
Joe Carnuccio576bfde2020-02-12 13:44:24 -08006359void qla24xx_process_purex_list(struct purex_list *list)
6360{
6361 struct list_head head = LIST_HEAD_INIT(head);
6362 struct purex_item *item, *next;
6363 ulong flags;
6364
6365 spin_lock_irqsave(&list->lock, flags);
6366 list_splice_init(&list->head, &head);
6367 spin_unlock_irqrestore(&list->lock, flags);
6368
6369 list_for_each_entry_safe(item, next, &head, list) {
6370 list_del(&item->list);
Shyam Sundar62e9dd12020-06-30 03:22:28 -07006371 item->process_item(item->vha, item);
6372 qla24xx_free_purex_item(item);
Joe Carnuccio576bfde2020-02-12 13:44:24 -08006373 }
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006374}
6375
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01006376/*
6377 * Context: task, can sleep
6378 */
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006379void
6380qla83xx_idc_unlock(scsi_qla_host_t *base_vha, uint16_t requester_id)
6381{
Bart Van Assche5897cb22015-06-04 15:57:20 -07006382#if 0
6383 uint16_t options = (requester_id << 15) | BIT_7;
6384#endif
6385 uint16_t retry;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006386 uint32_t data;
6387 struct qla_hw_data *ha = base_vha->hw;
6388
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01006389 might_sleep();
6390
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006391 /* IDC-unlock implementation using driver-unlock/lock-id
6392 * remote registers
6393 */
6394 retry = 0;
6395retry_unlock:
6396 if (qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCKID, &data)
6397 == QLA_SUCCESS) {
6398 if (data == ha->portnum) {
6399 qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_UNLOCK, &data);
6400 /* Clearing lock-id by setting 0xff */
6401 qla83xx_wr_reg(base_vha, QLA83XX_DRIVER_LOCKID, 0xff);
6402 } else if (retry < 10) {
6403 /* SV: XXX: IDC unlock retrying needed here? */
6404
6405 /* Retry for IDC-unlock */
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01006406 msleep(QLA83XX_WAIT_LOGIC_MS);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006407 retry++;
6408 ql_dbg(ql_dbg_p3p, base_vha, 0xb064,
Colin Ian Kingee6a8772016-08-28 12:24:48 +01006409 "Failed to release IDC lock, retrying=%d\n", retry);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006410 goto retry_unlock;
6411 }
6412 } else if (retry < 10) {
6413 /* Retry for IDC-unlock */
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01006414 msleep(QLA83XX_WAIT_LOGIC_MS);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006415 retry++;
6416 ql_dbg(ql_dbg_p3p, base_vha, 0xb065,
Colin Ian Kingee6a8772016-08-28 12:24:48 +01006417 "Failed to read drv-lockid, retrying=%d\n", retry);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006418 goto retry_unlock;
6419 }
6420
6421 return;
6422
Bart Van Assche5897cb22015-06-04 15:57:20 -07006423#if 0
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006424 /* XXX: IDC-unlock implementation using access-control mbx */
6425 retry = 0;
6426retry_unlock2:
6427 if (qla83xx_access_control(base_vha, options, 0, 0, NULL)) {
6428 if (retry < 10) {
6429 /* Retry for IDC-unlock */
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01006430 msleep(QLA83XX_WAIT_LOGIC_MS);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006431 retry++;
6432 ql_dbg(ql_dbg_p3p, base_vha, 0xb066,
Colin Ian Kingee6a8772016-08-28 12:24:48 +01006433 "Failed to release IDC lock, retrying=%d\n", retry);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006434 goto retry_unlock2;
6435 }
6436 }
6437
6438 return;
Bart Van Assche5897cb22015-06-04 15:57:20 -07006439#endif
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006440}
6441
6442int
6443__qla83xx_set_drv_presence(scsi_qla_host_t *vha)
6444{
6445 int rval = QLA_SUCCESS;
6446 struct qla_hw_data *ha = vha->hw;
6447 uint32_t drv_presence;
6448
6449 rval = qla83xx_rd_reg(vha, QLA83XX_IDC_DRV_PRESENCE, &drv_presence);
6450 if (rval == QLA_SUCCESS) {
6451 drv_presence |= (1 << ha->portnum);
6452 rval = qla83xx_wr_reg(vha, QLA83XX_IDC_DRV_PRESENCE,
6453 drv_presence);
6454 }
6455
6456 return rval;
6457}
6458
6459int
6460qla83xx_set_drv_presence(scsi_qla_host_t *vha)
6461{
6462 int rval = QLA_SUCCESS;
6463
6464 qla83xx_idc_lock(vha, 0);
6465 rval = __qla83xx_set_drv_presence(vha);
6466 qla83xx_idc_unlock(vha, 0);
6467
6468 return rval;
6469}
6470
6471int
6472__qla83xx_clear_drv_presence(scsi_qla_host_t *vha)
6473{
6474 int rval = QLA_SUCCESS;
6475 struct qla_hw_data *ha = vha->hw;
6476 uint32_t drv_presence;
6477
6478 rval = qla83xx_rd_reg(vha, QLA83XX_IDC_DRV_PRESENCE, &drv_presence);
6479 if (rval == QLA_SUCCESS) {
6480 drv_presence &= ~(1 << ha->portnum);
6481 rval = qla83xx_wr_reg(vha, QLA83XX_IDC_DRV_PRESENCE,
6482 drv_presence);
6483 }
6484
6485 return rval;
6486}
6487
6488int
6489qla83xx_clear_drv_presence(scsi_qla_host_t *vha)
6490{
6491 int rval = QLA_SUCCESS;
6492
6493 qla83xx_idc_lock(vha, 0);
6494 rval = __qla83xx_clear_drv_presence(vha);
6495 qla83xx_idc_unlock(vha, 0);
6496
6497 return rval;
6498}
6499
Saurav Kashyapfa492632012-11-21 02:40:29 -05006500static void
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006501qla83xx_need_reset_handler(scsi_qla_host_t *vha)
6502{
6503 struct qla_hw_data *ha = vha->hw;
6504 uint32_t drv_ack, drv_presence;
6505 unsigned long ack_timeout;
6506
6507 /* Wait for IDC ACK from all functions (DRV-ACK == DRV-PRESENCE) */
6508 ack_timeout = jiffies + (ha->fcoe_reset_timeout * HZ);
6509 while (1) {
6510 qla83xx_rd_reg(vha, QLA83XX_IDC_DRIVER_ACK, &drv_ack);
6511 qla83xx_rd_reg(vha, QLA83XX_IDC_DRV_PRESENCE, &drv_presence);
Saurav Kashyap807fb6d2012-11-21 02:40:36 -05006512 if ((drv_ack & drv_presence) == drv_presence)
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006513 break;
6514
6515 if (time_after_eq(jiffies, ack_timeout)) {
6516 ql_log(ql_log_warn, vha, 0xb067,
6517 "RESET ACK TIMEOUT! drv_presence=0x%x "
6518 "drv_ack=0x%x\n", drv_presence, drv_ack);
6519 /*
6520 * The function(s) which did not ack in time are forced
6521 * to withdraw any further participation in the IDC
6522 * reset.
6523 */
6524 if (drv_ack != drv_presence)
6525 qla83xx_wr_reg(vha, QLA83XX_IDC_DRV_PRESENCE,
6526 drv_ack);
6527 break;
6528 }
6529
6530 qla83xx_idc_unlock(vha, 0);
6531 msleep(1000);
6532 qla83xx_idc_lock(vha, 0);
6533 }
6534
6535 qla83xx_wr_reg(vha, QLA83XX_IDC_DEV_STATE, QLA8XXX_DEV_COLD);
6536 ql_log(ql_log_info, vha, 0xb068, "HW State: COLD/RE-INIT.\n");
6537}
6538
Saurav Kashyapfa492632012-11-21 02:40:29 -05006539static int
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006540qla83xx_device_bootstrap(scsi_qla_host_t *vha)
6541{
6542 int rval = QLA_SUCCESS;
6543 uint32_t idc_control;
6544
6545 qla83xx_wr_reg(vha, QLA83XX_IDC_DEV_STATE, QLA8XXX_DEV_INITIALIZING);
6546 ql_log(ql_log_info, vha, 0xb069, "HW State: INITIALIZING.\n");
6547
6548 /* Clearing IDC-Control Graceful-Reset Bit before resetting f/w */
6549 __qla83xx_get_idc_control(vha, &idc_control);
6550 idc_control &= ~QLA83XX_IDC_GRACEFUL_RESET;
6551 __qla83xx_set_idc_control(vha, 0);
6552
6553 qla83xx_idc_unlock(vha, 0);
6554 rval = qla83xx_restart_nic_firmware(vha);
6555 qla83xx_idc_lock(vha, 0);
6556
6557 if (rval != QLA_SUCCESS) {
6558 ql_log(ql_log_fatal, vha, 0xb06a,
6559 "Failed to restart NIC f/w.\n");
6560 qla83xx_wr_reg(vha, QLA83XX_IDC_DEV_STATE, QLA8XXX_DEV_FAILED);
6561 ql_log(ql_log_info, vha, 0xb06b, "HW State: FAILED.\n");
6562 } else {
6563 ql_dbg(ql_dbg_p3p, vha, 0xb06c,
6564 "Success in restarting nic f/w.\n");
6565 qla83xx_wr_reg(vha, QLA83XX_IDC_DEV_STATE, QLA8XXX_DEV_READY);
6566 ql_log(ql_log_info, vha, 0xb06d, "HW State: READY.\n");
6567 }
6568
6569 return rval;
6570}
6571
6572/* Assumes idc_lock always held on entry */
6573int
6574qla83xx_idc_state_handler(scsi_qla_host_t *base_vha)
6575{
6576 struct qla_hw_data *ha = base_vha->hw;
6577 int rval = QLA_SUCCESS;
6578 unsigned long dev_init_timeout;
6579 uint32_t dev_state;
6580
6581 /* Wait for MAX-INIT-TIMEOUT for the device to go ready */
6582 dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout * HZ);
6583
6584 while (1) {
6585
6586 if (time_after_eq(jiffies, dev_init_timeout)) {
6587 ql_log(ql_log_warn, base_vha, 0xb06e,
6588 "Initialization TIMEOUT!\n");
6589 /* Init timeout. Disable further NIC Core
6590 * communication.
6591 */
6592 qla83xx_wr_reg(base_vha, QLA83XX_IDC_DEV_STATE,
6593 QLA8XXX_DEV_FAILED);
6594 ql_log(ql_log_info, base_vha, 0xb06f,
6595 "HW State: FAILED.\n");
6596 }
6597
6598 qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE, &dev_state);
6599 switch (dev_state) {
6600 case QLA8XXX_DEV_READY:
6601 if (ha->flags.nic_core_reset_owner)
6602 qla83xx_idc_audit(base_vha,
6603 IDC_AUDIT_COMPLETION);
6604 ha->flags.nic_core_reset_owner = 0;
6605 ql_dbg(ql_dbg_p3p, base_vha, 0xb070,
6606 "Reset_owner reset by 0x%x.\n",
6607 ha->portnum);
6608 goto exit;
6609 case QLA8XXX_DEV_COLD:
6610 if (ha->flags.nic_core_reset_owner)
6611 rval = qla83xx_device_bootstrap(base_vha);
6612 else {
6613 /* Wait for AEN to change device-state */
6614 qla83xx_idc_unlock(base_vha, 0);
6615 msleep(1000);
6616 qla83xx_idc_lock(base_vha, 0);
6617 }
6618 break;
6619 case QLA8XXX_DEV_INITIALIZING:
6620 /* Wait for AEN to change device-state */
6621 qla83xx_idc_unlock(base_vha, 0);
6622 msleep(1000);
6623 qla83xx_idc_lock(base_vha, 0);
6624 break;
6625 case QLA8XXX_DEV_NEED_RESET:
6626 if (!ql2xdontresethba && ha->flags.nic_core_reset_owner)
6627 qla83xx_need_reset_handler(base_vha);
6628 else {
6629 /* Wait for AEN to change device-state */
6630 qla83xx_idc_unlock(base_vha, 0);
6631 msleep(1000);
6632 qla83xx_idc_lock(base_vha, 0);
6633 }
6634 /* reset timeout value after need reset handler */
6635 dev_init_timeout = jiffies +
6636 (ha->fcoe_dev_init_timeout * HZ);
6637 break;
6638 case QLA8XXX_DEV_NEED_QUIESCENT:
6639 /* XXX: DEBUG for now */
6640 qla83xx_idc_unlock(base_vha, 0);
6641 msleep(1000);
6642 qla83xx_idc_lock(base_vha, 0);
6643 break;
6644 case QLA8XXX_DEV_QUIESCENT:
6645 /* XXX: DEBUG for now */
6646 if (ha->flags.quiesce_owner)
6647 goto exit;
6648
6649 qla83xx_idc_unlock(base_vha, 0);
6650 msleep(1000);
6651 qla83xx_idc_lock(base_vha, 0);
6652 dev_init_timeout = jiffies +
6653 (ha->fcoe_dev_init_timeout * HZ);
6654 break;
6655 case QLA8XXX_DEV_FAILED:
6656 if (ha->flags.nic_core_reset_owner)
6657 qla83xx_idc_audit(base_vha,
6658 IDC_AUDIT_COMPLETION);
6659 ha->flags.nic_core_reset_owner = 0;
6660 __qla83xx_clear_drv_presence(base_vha);
6661 qla83xx_idc_unlock(base_vha, 0);
6662 qla8xxx_dev_failed_handler(base_vha);
6663 rval = QLA_FUNCTION_FAILED;
6664 qla83xx_idc_lock(base_vha, 0);
6665 goto exit;
6666 case QLA8XXX_BAD_VALUE:
6667 qla83xx_idc_unlock(base_vha, 0);
6668 msleep(1000);
6669 qla83xx_idc_lock(base_vha, 0);
6670 break;
6671 default:
6672 ql_log(ql_log_warn, base_vha, 0xb071,
Masanari Iidad939be32015-02-27 23:52:31 +09006673 "Unknown Device State: %x.\n", dev_state);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006674 qla83xx_idc_unlock(base_vha, 0);
6675 qla8xxx_dev_failed_handler(base_vha);
6676 rval = QLA_FUNCTION_FAILED;
6677 qla83xx_idc_lock(base_vha, 0);
6678 goto exit;
6679 }
6680 }
6681
6682exit:
6683 return rval;
6684}
6685
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006686void
6687qla2x00_disable_board_on_pci_error(struct work_struct *work)
6688{
6689 struct qla_hw_data *ha = container_of(work, struct qla_hw_data,
6690 board_disable);
6691 struct pci_dev *pdev = ha->pdev;
6692 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
6693
6694 ql_log(ql_log_warn, base_vha, 0x015b,
6695 "Disabling adapter.\n");
6696
Sawan Chandakefdb5762017-08-23 15:05:00 -07006697 if (!atomic_read(&pdev->enable_cnt)) {
6698 ql_log(ql_log_info, base_vha, 0xfffc,
6699 "PCI device disabled, no action req for PCI error=%lx\n",
6700 base_vha->pci_flags);
6701 return;
6702 }
6703
Martin Wilck856e1522020-04-21 22:46:20 +02006704 /*
6705 * if UNLOADING flag is already set, then continue unload,
6706 * where it was set first.
6707 */
6708 if (test_and_set_bit(UNLOADING, &base_vha->dpc_flags))
6709 return;
Quinn Tran726b8542017-01-19 22:28:00 -08006710
Martin Wilck856e1522020-04-21 22:46:20 +02006711 qla2x00_wait_for_sess_deletion(base_vha);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006712
6713 qla2x00_delete_all_vps(ha, base_vha);
6714
6715 qla2x00_abort_all_cmds(base_vha, DID_NO_CONNECT << 16);
6716
6717 qla2x00_dfs_remove(base_vha);
6718
6719 qla84xx_put_chip(base_vha);
6720
6721 if (base_vha->timer_active)
6722 qla2x00_stop_timer(base_vha);
6723
6724 base_vha->flags.online = 0;
6725
6726 qla2x00_destroy_deferred_work(ha);
6727
6728 /*
6729 * Do not try to stop beacon blink as it will issue a mailbox
6730 * command.
6731 */
6732 qla2x00_free_sysfs_attr(base_vha, false);
6733
6734 fc_remove_host(base_vha->host);
6735
6736 scsi_remove_host(base_vha->host);
6737
6738 base_vha->flags.init_done = 0;
6739 qla25xx_delete_queues(base_vha);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006740 qla2x00_free_fcports(base_vha);
Quinn Tran093df732016-12-12 14:40:09 -08006741 qla2x00_free_irqs(base_vha);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006742 qla2x00_mem_free(ha);
6743 qla82xx_md_free(base_vha);
6744 qla2x00_free_queues(ha);
6745
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006746 qla2x00_unmap_iobases(ha);
6747
6748 pci_release_selected_regions(ha->pdev, ha->bars);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006749 pci_disable_pcie_error_reporting(pdev);
6750 pci_disable_device(pdev);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006751
Joe Lawrencebeb9e312014-08-26 17:12:14 -04006752 /*
6753 * Let qla2x00_remove_one cleanup qla_hw_data on device removal.
6754 */
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006755}
6756
Linus Torvalds1da177e2005-04-16 15:20:36 -07006757/**************************************************************************
6758* qla2x00_do_dpc
6759* This kernel thread is a task that is schedule by the interrupt handler
6760* to perform the background processing for interrupts.
6761*
6762* Notes:
6763* This task always run in the context of a kernel thread. It
6764* is kick-off by the driver's detect code and starts up
6765* up one per adapter. It immediately goes to sleep and waits for
6766* some fibre event. When either the interrupt handler or
6767* the timer routine detects a event it will one of the task
6768* bits then wake us up.
6769**************************************************************************/
6770static int
6771qla2x00_do_dpc(void *data)
6772{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006773 scsi_qla_host_t *base_vha;
6774 struct qla_hw_data *ha;
Michael Hernandezd7459522016-12-12 14:40:07 -08006775 uint32_t online;
6776 struct qla_qpair *qpair;
Seokmann Ju99363ef2008-01-31 12:33:51 -08006777
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006778 ha = (struct qla_hw_data *)data;
6779 base_vha = pci_get_drvdata(ha->pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006780
Dongsheng Yang8698a742014-03-11 18:09:12 +08006781 set_user_nice(current, MIN_NICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006782
James Bottomley563585e2011-01-27 16:12:37 -05006783 set_current_state(TASK_INTERRUPTIBLE);
Christoph Hellwig39a11242006-02-14 18:46:22 +01006784 while (!kthread_should_stop()) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006785 ql_dbg(ql_dbg_dpc, base_vha, 0x4000,
6786 "DPC handler sleeping.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006787
Christoph Hellwig39a11242006-02-14 18:46:22 +01006788 schedule();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006789
Quinn Tranf7a0ed472021-03-29 01:52:25 -07006790 if (test_and_clear_bit(DO_EEH_RECOVERY, &base_vha->dpc_flags))
6791 qla_pci_set_eeh_busy(base_vha);
6792
Andrew Vasquezc142caf2011-11-18 09:03:10 -08006793 if (!base_vha->flags.init_done || ha->flags.mbox_busy)
6794 goto end_loop;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006795
Andrew Vasquez85880802009-12-15 21:29:46 -08006796 if (ha->flags.eeh_busy) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006797 ql_dbg(ql_dbg_dpc, base_vha, 0x4003,
6798 "eeh_busy=%d.\n", ha->flags.eeh_busy);
Andrew Vasquezc142caf2011-11-18 09:03:10 -08006799 goto end_loop;
Andrew Vasquez85880802009-12-15 21:29:46 -08006800 }
6801
Linus Torvalds1da177e2005-04-16 15:20:36 -07006802 ha->dpc_active = 1;
6803
Saurav Kashyap5f28d2d2012-05-15 14:34:15 -04006804 ql_dbg(ql_dbg_dpc + ql_dbg_verbose, base_vha, 0x4001,
6805 "DPC handler waking up, dpc_flags=0x%lx.\n",
6806 base_vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006807
Joe Carnuccioa29b3dd2016-07-06 11:14:19 -04006808 if (test_bit(UNLOADING, &base_vha->dpc_flags))
6809 break;
6810
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04006811 if (IS_P3P_TYPE(ha)) {
6812 if (IS_QLA8044(ha)) {
6813 if (test_and_clear_bit(ISP_UNRECOVERABLE,
6814 &base_vha->dpc_flags)) {
6815 qla8044_idc_lock(ha);
6816 qla8044_wr_direct(base_vha,
6817 QLA8044_CRB_DEV_STATE_INDEX,
6818 QLA8XXX_DEV_FAILED);
6819 qla8044_idc_unlock(ha);
6820 ql_log(ql_log_info, base_vha, 0x4004,
6821 "HW State: FAILED.\n");
6822 qla8044_device_state_handler(base_vha);
6823 continue;
6824 }
6825
6826 } else {
6827 if (test_and_clear_bit(ISP_UNRECOVERABLE,
6828 &base_vha->dpc_flags)) {
6829 qla82xx_idc_lock(ha);
6830 qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
6831 QLA8XXX_DEV_FAILED);
6832 qla82xx_idc_unlock(ha);
6833 ql_log(ql_log_info, base_vha, 0x0151,
6834 "HW State: FAILED.\n");
6835 qla82xx_device_state_handler(base_vha);
6836 continue;
6837 }
Giridhar Malavalia9083012010-04-12 17:59:55 -07006838 }
6839
6840 if (test_and_clear_bit(FCOE_CTX_RESET_NEEDED,
6841 &base_vha->dpc_flags)) {
6842
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006843 ql_dbg(ql_dbg_dpc, base_vha, 0x4005,
6844 "FCoE context reset scheduled.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07006845 if (!(test_and_set_bit(ABORT_ISP_ACTIVE,
6846 &base_vha->dpc_flags))) {
6847 if (qla82xx_fcoe_ctx_reset(base_vha)) {
6848 /* FCoE-ctx reset failed.
6849 * Escalate to chip-reset
6850 */
6851 set_bit(ISP_ABORT_NEEDED,
6852 &base_vha->dpc_flags);
6853 }
6854 clear_bit(ABORT_ISP_ACTIVE,
6855 &base_vha->dpc_flags);
6856 }
6857
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006858 ql_dbg(ql_dbg_dpc, base_vha, 0x4006,
6859 "FCoE context reset end.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07006860 }
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04006861 } else if (IS_QLAFX00(ha)) {
6862 if (test_and_clear_bit(ISP_UNRECOVERABLE,
6863 &base_vha->dpc_flags)) {
6864 ql_dbg(ql_dbg_dpc, base_vha, 0x4020,
6865 "Firmware Reset Recovery\n");
6866 if (qlafx00_reset_initialize(base_vha)) {
6867 /* Failed. Abort isp later. */
6868 if (!test_bit(UNLOADING,
Dan Carpenterf92f82d2014-05-05 12:47:57 +03006869 &base_vha->dpc_flags)) {
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04006870 set_bit(ISP_UNRECOVERABLE,
6871 &base_vha->dpc_flags);
6872 ql_dbg(ql_dbg_dpc, base_vha,
6873 0x4021,
6874 "Reset Recovery Failed\n");
Dan Carpenterf92f82d2014-05-05 12:47:57 +03006875 }
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04006876 }
6877 }
6878
6879 if (test_and_clear_bit(FX00_TARGET_SCAN,
6880 &base_vha->dpc_flags)) {
6881 ql_dbg(ql_dbg_dpc, base_vha, 0x4022,
6882 "ISPFx00 Target Scan scheduled\n");
6883 if (qlafx00_rescan_isp(base_vha)) {
6884 if (!test_bit(UNLOADING,
6885 &base_vha->dpc_flags))
6886 set_bit(ISP_UNRECOVERABLE,
6887 &base_vha->dpc_flags);
6888 ql_dbg(ql_dbg_dpc, base_vha, 0x401e,
6889 "ISPFx00 Target Scan Failed\n");
6890 }
6891 ql_dbg(ql_dbg_dpc, base_vha, 0x401f,
6892 "ISPFx00 Target Scan End\n");
6893 }
Armen Baloyane8f5e952013-10-30 03:38:17 -04006894 if (test_and_clear_bit(FX00_HOST_INFO_RESEND,
6895 &base_vha->dpc_flags)) {
6896 ql_dbg(ql_dbg_dpc, base_vha, 0x4023,
6897 "ISPFx00 Host Info resend scheduled\n");
6898 qlafx00_fx_disc(base_vha,
6899 &base_vha->hw->mr.fcport,
6900 FXDISC_REG_HOST_INFO);
6901 }
Giridhar Malavalia9083012010-04-12 17:59:55 -07006902 }
6903
Quinn Trane4e3a2c2017-08-23 15:05:07 -07006904 if (test_and_clear_bit(DETECT_SFP_CHANGE,
Andrew Vasquezb0f18ee2020-02-26 14:40:13 -08006905 &base_vha->dpc_flags)) {
6906 /* Semantic:
6907 * - NO-OP -- await next ISP-ABORT. Preferred method
6908 * to minimize disruptions that will occur
6909 * when a forced chip-reset occurs.
6910 * - Force -- ISP-ABORT scheduled.
6911 */
6912 /* set_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags); */
Quinn Trane4e3a2c2017-08-23 15:05:07 -07006913 }
6914
Quinn Tranb08abbd2018-07-18 14:29:54 -07006915 if (test_and_clear_bit
6916 (ISP_ABORT_NEEDED, &base_vha->dpc_flags) &&
6917 !test_bit(UNLOADING, &base_vha->dpc_flags)) {
Quinn Tran93eca612018-08-31 11:24:37 -07006918 bool do_reset = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006919
Quinn Tran0645cb82018-09-11 10:18:18 -07006920 switch (base_vha->qlini_mode) {
Quinn Tran93eca612018-08-31 11:24:37 -07006921 case QLA2XXX_INI_MODE_ENABLED:
6922 break;
6923 case QLA2XXX_INI_MODE_DISABLED:
Quinn Tran0645cb82018-09-11 10:18:18 -07006924 if (!qla_tgt_mode_enabled(base_vha) &&
6925 !ha->flags.fw_started)
Quinn Tran93eca612018-08-31 11:24:37 -07006926 do_reset = false;
6927 break;
6928 case QLA2XXX_INI_MODE_DUAL:
Quinn Tran0645cb82018-09-11 10:18:18 -07006929 if (!qla_dual_mode_enabled(base_vha) &&
6930 !ha->flags.fw_started)
Quinn Tran93eca612018-08-31 11:24:37 -07006931 do_reset = false;
6932 break;
6933 default:
6934 break;
6935 }
6936
6937 if (do_reset && !(test_and_set_bit(ABORT_ISP_ACTIVE,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006938 &base_vha->dpc_flags))) {
Viacheslav Dubeykof8395442020-04-10 11:07:08 +03006939 base_vha->flags.online = 1;
Quinn Tran93eca612018-08-31 11:24:37 -07006940 ql_dbg(ql_dbg_dpc, base_vha, 0x4007,
6941 "ISP abort scheduled.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07006942 if (ha->isp_ops->abort_isp(base_vha)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006943 /* failed. retry later */
6944 set_bit(ISP_ABORT_NEEDED,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006945 &base_vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006946 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006947 clear_bit(ABORT_ISP_ACTIVE,
6948 &base_vha->dpc_flags);
Quinn Tran93eca612018-08-31 11:24:37 -07006949 ql_dbg(ql_dbg_dpc, base_vha, 0x4008,
6950 "ISP abort end.\n");
Seokmann Ju99363ef2008-01-31 12:33:51 -08006951 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006952 }
6953
Joe Carnuccio576bfde2020-02-12 13:44:24 -08006954 if (test_bit(PROCESS_PUREX_IOCB, &base_vha->dpc_flags)) {
6955 if (atomic_read(&base_vha->loop_state) == LOOP_READY) {
6956 qla24xx_process_purex_list
6957 (&base_vha->purex_list);
6958 clear_bit(PROCESS_PUREX_IOCB,
6959 &base_vha->dpc_flags);
6960 }
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006961 }
6962
David Jefferya394aac2012-11-21 02:39:54 -05006963 if (test_and_clear_bit(FCPORT_UPDATE_NEEDED,
6964 &base_vha->dpc_flags)) {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006965 qla2x00_update_fcports(base_vha);
Andrew Vasquezc9c5ced2008-07-24 08:31:49 -07006966 }
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08006967
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04006968 if (IS_QLAFX00(ha))
6969 goto loop_resync_check;
6970
Saurav Kashyap579d12b2010-12-21 16:00:14 -08006971 if (test_bit(ISP_QUIESCE_NEEDED, &base_vha->dpc_flags)) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006972 ql_dbg(ql_dbg_dpc, base_vha, 0x4009,
6973 "Quiescence mode scheduled.\n");
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04006974 if (IS_P3P_TYPE(ha)) {
6975 if (IS_QLA82XX(ha))
6976 qla82xx_device_state_handler(base_vha);
6977 if (IS_QLA8044(ha))
6978 qla8044_device_state_handler(base_vha);
Chad Dupuis8fcd6b82012-08-22 14:21:06 -04006979 clear_bit(ISP_QUIESCE_NEEDED,
6980 &base_vha->dpc_flags);
6981 if (!ha->flags.quiesce_owner) {
6982 qla2x00_perform_loop_resync(base_vha);
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04006983 if (IS_QLA82XX(ha)) {
6984 qla82xx_idc_lock(ha);
6985 qla82xx_clear_qsnt_ready(
6986 base_vha);
6987 qla82xx_idc_unlock(ha);
6988 } else if (IS_QLA8044(ha)) {
6989 qla8044_idc_lock(ha);
6990 qla8044_clear_qsnt_ready(
6991 base_vha);
6992 qla8044_idc_unlock(ha);
6993 }
Chad Dupuis8fcd6b82012-08-22 14:21:06 -04006994 }
6995 } else {
6996 clear_bit(ISP_QUIESCE_NEEDED,
6997 &base_vha->dpc_flags);
6998 qla2x00_quiesce_io(base_vha);
Saurav Kashyap579d12b2010-12-21 16:00:14 -08006999 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007000 ql_dbg(ql_dbg_dpc, base_vha, 0x400a,
7001 "Quiescence mode end.\n");
Saurav Kashyap579d12b2010-12-21 16:00:14 -08007002 }
7003
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007004 if (test_and_clear_bit(RESET_MARKER_NEEDED,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007005 &base_vha->dpc_flags) &&
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007006 (!(test_and_set_bit(RESET_ACTIVE, &base_vha->dpc_flags)))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007007
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007008 ql_dbg(ql_dbg_dpc, base_vha, 0x400b,
7009 "Reset marker scheduled.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007010 qla2x00_rst_aen(base_vha);
7011 clear_bit(RESET_ACTIVE, &base_vha->dpc_flags);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007012 ql_dbg(ql_dbg_dpc, base_vha, 0x400c,
7013 "Reset marker end.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007014 }
7015
7016 /* Retry each device up to login retry count */
Quinn Tran4005a992017-12-04 14:45:06 -08007017 if (test_bit(RELOGIN_NEEDED, &base_vha->dpc_flags) &&
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007018 !test_bit(LOOP_RESYNC_NEEDED, &base_vha->dpc_flags) &&
7019 atomic_read(&base_vha->loop_state) != LOOP_DOWN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007020
Quinn Tran4005a992017-12-04 14:45:06 -08007021 if (!base_vha->relogin_jif ||
7022 time_after_eq(jiffies, base_vha->relogin_jif)) {
7023 base_vha->relogin_jif = jiffies + HZ;
7024 clear_bit(RELOGIN_NEEDED, &base_vha->dpc_flags);
7025
Quinn Tran9b3e0f42017-12-28 12:33:16 -08007026 ql_dbg(ql_dbg_disc, base_vha, 0x400d,
Quinn Tran4005a992017-12-04 14:45:06 -08007027 "Relogin scheduled.\n");
Quinn Tran9b3e0f42017-12-28 12:33:16 -08007028 qla24xx_post_relogin_work(base_vha);
Quinn Tran4005a992017-12-04 14:45:06 -08007029 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007030 }
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007031loop_resync_check:
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007032 if (test_and_clear_bit(LOOP_RESYNC_NEEDED,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007033 &base_vha->dpc_flags)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007034
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007035 ql_dbg(ql_dbg_dpc, base_vha, 0x400f,
7036 "Loop resync scheduled.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007037
7038 if (!(test_and_set_bit(LOOP_RESYNC_ACTIVE,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007039 &base_vha->dpc_flags))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007040
Bart Van Assche52c82822015-07-09 07:23:26 -07007041 qla2x00_loop_resync(base_vha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007042
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007043 clear_bit(LOOP_RESYNC_ACTIVE,
7044 &base_vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007045 }
7046
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007047 ql_dbg(ql_dbg_dpc, base_vha, 0x4010,
7048 "Loop resync end.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007049 }
7050
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007051 if (IS_QLAFX00(ha))
7052 goto intr_on_check;
7053
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007054 if (test_bit(NPIV_CONFIG_NEEDED, &base_vha->dpc_flags) &&
7055 atomic_read(&base_vha->loop_state) == LOOP_READY) {
7056 clear_bit(NPIV_CONFIG_NEEDED, &base_vha->dpc_flags);
7057 qla2xxx_flash_npiv_conf(base_vha);
Andrew Vasquez272976c2008-09-11 21:22:50 -07007058 }
7059
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007060intr_on_check:
Linus Torvalds1da177e2005-04-16 15:20:36 -07007061 if (!ha->interrupts_on)
Andrew Vasquezfd34f552007-07-19 15:06:00 -07007062 ha->isp_ops->enable_intrs(ha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007063
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007064 if (test_and_clear_bit(BEACON_BLINK_NEEDED,
Himanshu Madani90b604f2014-04-11 16:54:40 -04007065 &base_vha->dpc_flags)) {
7066 if (ha->beacon_blink_led == 1)
7067 ha->isp_ops->beacon_blink(base_vha);
7068 }
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -08007069
Michael Hernandezd7459522016-12-12 14:40:07 -08007070 /* qpair online check */
7071 if (test_and_clear_bit(QPAIR_ONLINE_CHECK_NEEDED,
7072 &base_vha->dpc_flags)) {
7073 if (ha->flags.eeh_busy ||
7074 ha->flags.pci_channel_io_perm_failure)
7075 online = 0;
7076 else
7077 online = 1;
7078
7079 mutex_lock(&ha->mq_lock);
7080 list_for_each_entry(qpair, &base_vha->qp_list,
7081 qp_list_elem)
7082 qpair->online = online;
7083 mutex_unlock(&ha->mq_lock);
7084 }
7085
Quinn Tran8b4673b2018-09-04 14:19:14 -07007086 if (test_and_clear_bit(SET_ZIO_THRESHOLD_NEEDED,
Quinn Tran5777fef2021-03-29 01:52:21 -07007087 &base_vha->dpc_flags)) {
7088 u16 threshold = ha->nvme_last_rptd_aen + ha->last_zio_threshold;
7089
7090 if (threshold > ha->orig_fw_xcb_count)
7091 threshold = ha->orig_fw_xcb_count;
7092
Quinn Tran8b4673b2018-09-04 14:19:14 -07007093 ql_log(ql_log_info, base_vha, 0xffffff,
Quinn Tran5777fef2021-03-29 01:52:21 -07007094 "SET ZIO Activity exchange threshold to %d.\n",
7095 threshold);
7096 if (qla27xx_set_zio_threshold(base_vha, threshold)) {
7097 ql_log(ql_log_info, base_vha, 0xffffff,
7098 "Unable to SET ZIO Activity exchange threshold to %d.\n",
7099 threshold);
7100 }
Quinn Tran8b4673b2018-09-04 14:19:14 -07007101 }
7102
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007103 if (!IS_QLAFX00(ha))
7104 qla2x00_do_dpc_all_vps(base_vha);
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007105
Quinn Tran48acad02018-08-02 13:16:44 -07007106 if (test_and_clear_bit(N2N_LINK_RESET,
7107 &base_vha->dpc_flags)) {
7108 qla2x00_lip_reset(base_vha);
7109 }
7110
Linus Torvalds1da177e2005-04-16 15:20:36 -07007111 ha->dpc_active = 0;
Andrew Vasquezc142caf2011-11-18 09:03:10 -08007112end_loop:
James Bottomley563585e2011-01-27 16:12:37 -05007113 set_current_state(TASK_INTERRUPTIBLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007114 } /* End of while(1) */
James Bottomley563585e2011-01-27 16:12:37 -05007115 __set_current_state(TASK_RUNNING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007116
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007117 ql_dbg(ql_dbg_dpc, base_vha, 0x4011,
7118 "DPC handler exiting.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007119
7120 /*
7121 * Make sure that nobody tries to wake us up again.
7122 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007123 ha->dpc_active = 0;
7124
Andrew Vasquezac280b62009-08-20 11:06:05 -07007125 /* Cleanup any residual CTX SRBs. */
7126 qla2x00_abort_all_cmds(base_vha, DID_NO_CONNECT << 16);
7127
Christoph Hellwig39a11242006-02-14 18:46:22 +01007128 return 0;
7129}
7130
7131void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007132qla2xxx_wake_dpc(struct scsi_qla_host *vha)
Christoph Hellwig39a11242006-02-14 18:46:22 +01007133{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007134 struct qla_hw_data *ha = vha->hw;
Andrew Vasquezc795c1e2008-08-13 21:37:01 -07007135 struct task_struct *t = ha->dpc_thread;
7136
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007137 if (!test_bit(UNLOADING, &vha->dpc_flags) && t)
Andrew Vasquezc795c1e2008-08-13 21:37:01 -07007138 wake_up_process(t);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007139}
7140
7141/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07007142* qla2x00_rst_aen
7143* Processes asynchronous reset.
7144*
7145* Input:
7146* ha = adapter block pointer.
7147*/
7148static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007149qla2x00_rst_aen(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007150{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007151 if (vha->flags.online && !vha->flags.reset_active &&
7152 !atomic_read(&vha->loop_down_timer) &&
7153 !(test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007154 do {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007155 clear_bit(RESET_MARKER_NEEDED, &vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007156
7157 /*
7158 * Issue marker command only when we are going to start
7159 * the I/O.
7160 */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007161 vha->marker_needed = 1;
7162 } while (!atomic_read(&vha->loop_down_timer) &&
7163 (test_bit(RESET_MARKER_NEEDED, &vha->dpc_flags)));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007164 }
7165}
7166
Quinn Trand94d8152021-06-18 22:24:27 -07007167static bool qla_do_heartbeat(struct scsi_qla_host *vha)
7168{
Quinn Trand94d8152021-06-18 22:24:27 -07007169 struct qla_hw_data *ha = vha->hw;
Manish Rangankar3a4e1f32021-09-08 09:46:20 -07007170 u32 cmpl_cnt;
7171 u16 i;
7172 bool do_heartbeat = false;
Quinn Trand94d8152021-06-18 22:24:27 -07007173
Manish Rangankar3a4e1f32021-09-08 09:46:20 -07007174 /*
7175 * Allow do_heartbeat only if we don’t have any active interrupts,
7176 * but there are still IOs outstanding with firmware.
7177 */
7178 cmpl_cnt = ha->base_qpair->cmd_completion_cnt;
7179 if (cmpl_cnt == ha->base_qpair->prev_completion_cnt &&
7180 cmpl_cnt != ha->base_qpair->cmd_cnt) {
7181 do_heartbeat = true;
Quinn Trand94d8152021-06-18 22:24:27 -07007182 goto skip;
7183 }
Manish Rangankar3a4e1f32021-09-08 09:46:20 -07007184 ha->base_qpair->prev_completion_cnt = cmpl_cnt;
Quinn Trand94d8152021-06-18 22:24:27 -07007185
7186 for (i = 0; i < ha->max_qpairs; i++) {
Manish Rangankar3a4e1f32021-09-08 09:46:20 -07007187 if (ha->queue_pair_map[i]) {
7188 cmpl_cnt = ha->queue_pair_map[i]->cmd_completion_cnt;
7189 if (cmpl_cnt == ha->queue_pair_map[i]->prev_completion_cnt &&
7190 cmpl_cnt != ha->queue_pair_map[i]->cmd_cnt) {
7191 do_heartbeat = true;
7192 break;
7193 }
7194 ha->queue_pair_map[i]->prev_completion_cnt = cmpl_cnt;
Quinn Trand94d8152021-06-18 22:24:27 -07007195 }
7196 }
7197
7198skip:
Manish Rangankar3a4e1f32021-09-08 09:46:20 -07007199 return do_heartbeat;
Quinn Trand94d8152021-06-18 22:24:27 -07007200}
7201
7202static void qla_heart_beat(struct scsi_qla_host *vha)
7203{
Manish Rangankar3a4e1f32021-09-08 09:46:20 -07007204 struct qla_hw_data *ha = vha->hw;
7205
Quinn Trand94d8152021-06-18 22:24:27 -07007206 if (vha->vp_idx)
7207 return;
7208
7209 if (vha->hw->flags.eeh_busy || qla2x00_chip_is_down(vha))
7210 return;
7211
Manish Rangankar3a4e1f32021-09-08 09:46:20 -07007212 if (qla_do_heartbeat(vha))
7213 queue_work(ha->wq, &ha->heartbeat_work);
Quinn Trand94d8152021-06-18 22:24:27 -07007214}
7215
Linus Torvalds1da177e2005-04-16 15:20:36 -07007216/**************************************************************************
7217* qla2x00_timer
7218*
7219* Description:
7220* One second timer
7221*
7222* Context: Interrupt
7223***************************************************************************/
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007224void
Kees Cook8e5f4ba2017-09-03 13:23:32 -07007225qla2x00_timer(struct timer_list *t)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007226{
Kees Cook8e5f4ba2017-09-03 13:23:32 -07007227 scsi_qla_host_t *vha = from_timer(vha, t, timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007228 unsigned long cpu_flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007229 int start_dpc = 0;
7230 int index;
7231 srb_t *sp;
Andrew Vasquez85880802009-12-15 21:29:46 -08007232 uint16_t w;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007233 struct qla_hw_data *ha = vha->hw;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08007234 struct req_que *req;
Saurav Kashyapdbf1f532021-01-11 01:31:28 -08007235 unsigned long flags;
7236 fc_port_t *fcport = NULL;
Andrew Vasquez85880802009-12-15 21:29:46 -08007237
Lalit Chandivadea5b36322010-09-03 15:20:50 -07007238 if (ha->flags.eeh_busy) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007239 ql_dbg(ql_dbg_timer, vha, 0x6000,
7240 "EEH = %d, restarting timer.\n",
7241 ha->flags.eeh_busy);
Lalit Chandivadea5b36322010-09-03 15:20:50 -07007242 qla2x00_restart_timer(vha, WATCH_INTERVAL);
7243 return;
7244 }
7245
Chad Dupuisf3ddac12013-10-30 03:38:16 -04007246 /*
7247 * Hardware read to raise pending EEH errors during mailbox waits. If
7248 * the read returns -1 then disable the board.
7249 */
7250 if (!pci_channel_offline(ha->pdev)) {
Andrew Vasquez85880802009-12-15 21:29:46 -08007251 pci_read_config_word(ha->pdev, PCI_VENDOR_ID, &w);
Joe Lawrencec821e0d2014-08-26 17:11:41 -04007252 qla2x00_check_reg16_for_disconnect(vha, w);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04007253 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007254
Saurav Kashyapcefcaba2011-05-10 11:18:18 -07007255 /* Make sure qla82xx_watchdog is run only for physical port */
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04007256 if (!vha->vp_idx && IS_P3P_TYPE(ha)) {
Saurav Kashyap579d12b2010-12-21 16:00:14 -08007257 if (test_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags))
7258 start_dpc++;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04007259 if (IS_QLA82XX(ha))
7260 qla82xx_watchdog(vha);
7261 else if (IS_QLA8044(ha))
7262 qla8044_watchdog(vha);
Saurav Kashyap579d12b2010-12-21 16:00:14 -08007263 }
7264
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007265 if (!vha->vp_idx && IS_QLAFX00(ha))
7266 qlafx00_timer_routine(vha);
7267
Saurav Kashyapdbf1f532021-01-11 01:31:28 -08007268 if (vha->link_down_time < QLA2XX_MAX_LINK_DOWN_TIME)
7269 vha->link_down_time++;
7270
7271 spin_lock_irqsave(&vha->hw->tgt.sess_lock, flags);
7272 list_for_each_entry(fcport, &vha->vp_fcports, list) {
7273 if (fcport->tgt_link_down_time < QLA2XX_MAX_LINK_DOWN_TIME)
7274 fcport->tgt_link_down_time++;
7275 }
7276 spin_unlock_irqrestore(&vha->hw->tgt.sess_lock, flags);
7277
Linus Torvalds1da177e2005-04-16 15:20:36 -07007278 /* Loop down handler. */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007279 if (atomic_read(&vha->loop_down_timer) > 0 &&
Giridhar Malavali8f7daea2011-03-30 11:46:26 -07007280 !(test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) &&
7281 !(test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags))
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007282 && vha->flags.online) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007283
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007284 if (atomic_read(&vha->loop_down_timer) ==
7285 vha->loop_down_abort_time) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007286
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007287 ql_log(ql_log_info, vha, 0x6008,
7288 "Loop down - aborting the queues before time expires.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007289
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007290 if (!IS_QLA2100(ha) && vha->link_down_timeout)
7291 atomic_set(&vha->loop_state, LOOP_DEAD);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007292
Andrew Vasquezf08b7252010-01-12 12:59:48 -08007293 /*
7294 * Schedule an ISP abort to return any FCP2-device
7295 * commands.
7296 */
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007297 /* NPIV - scan physical port only */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007298 if (!vha->vp_idx) {
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007299 spin_lock_irqsave(&ha->hardware_lock,
7300 cpu_flags);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08007301 req = ha->req_q_map[0];
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007302 for (index = 1;
Chad Dupuis8d93f552013-01-30 03:34:37 -05007303 index < req->num_outstanding_cmds;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007304 index++) {
7305 fc_port_t *sfcp;
bdf79622005-04-17 15:06:53 -05007306
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007307 sp = req->outstanding_cmds[index];
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007308 if (!sp)
7309 continue;
Quinn Tranc5419e22017-06-13 20:47:16 -07007310 if (sp->cmd_type != TYPE_SRB)
7311 continue;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08007312 if (sp->type != SRB_SCSI_CMD)
Andrew Vasquezcf53b062009-08-20 11:06:04 -07007313 continue;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007314 sfcp = sp->fcport;
Andrew Vasquezf08b7252010-01-12 12:59:48 -08007315 if (!(sfcp->flags & FCF_FCP2_DEVICE))
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007316 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007317
Giridhar Malavali8f7daea2011-03-30 11:46:26 -07007318 if (IS_QLA82XX(ha))
7319 set_bit(FCOE_CTX_RESET_NEEDED,
7320 &vha->dpc_flags);
7321 else
7322 set_bit(ISP_ABORT_NEEDED,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007323 &vha->dpc_flags);
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007324 break;
7325 }
7326 spin_unlock_irqrestore(&ha->hardware_lock,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007327 cpu_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007328 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007329 start_dpc++;
7330 }
7331
7332 /* if the loop has been down for 4 minutes, reinit adapter */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007333 if (atomic_dec_and_test(&vha->loop_down_timer) != 0) {
Andrew Vasquez0d6e61b2009-08-25 11:36:19 -07007334 if (!(vha->device_flags & DFLG_NO_CABLE)) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007335 ql_log(ql_log_warn, vha, 0x6009,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007336 "Loop down - aborting ISP.\n");
7337
Giridhar Malavali8f7daea2011-03-30 11:46:26 -07007338 if (IS_QLA82XX(ha))
7339 set_bit(FCOE_CTX_RESET_NEEDED,
7340 &vha->dpc_flags);
7341 else
7342 set_bit(ISP_ABORT_NEEDED,
7343 &vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007344 }
7345 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007346 ql_dbg(ql_dbg_timer, vha, 0x600a,
7347 "Loop down - seconds remaining %d.\n",
7348 atomic_read(&vha->loop_down_timer));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007349 }
Saurav Kashyapcefcaba2011-05-10 11:18:18 -07007350 /* Check if beacon LED needs to be blinked for physical host only */
7351 if (!vha->vp_idx && (ha->beacon_blink_led == 1)) {
Saurav Kashyap999916d2011-08-16 11:31:45 -07007352 /* There is no beacon_blink function for ISP82xx */
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04007353 if (!IS_P3P_TYPE(ha)) {
Saurav Kashyap999916d2011-08-16 11:31:45 -07007354 set_bit(BEACON_BLINK_NEEDED, &vha->dpc_flags);
7355 start_dpc++;
7356 }
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -08007357 }
7358
Quinn Tran4de067e2021-08-16 22:13:08 -07007359 /* check if edif running */
7360 if (vha->hw->flags.edif_enabled)
7361 qla_edif_timer(vha);
7362
Andrew Vasquez550bf572008-04-24 15:21:23 -07007363 /* Process any deferred work. */
Quinn Tran9b3e0f42017-12-28 12:33:16 -08007364 if (!list_empty(&vha->work_list)) {
7365 unsigned long flags;
7366 bool q = false;
7367
7368 spin_lock_irqsave(&vha->work_lock, flags);
7369 if (!test_and_set_bit(IOCB_WORK_ACTIVE, &vha->dpc_flags))
7370 q = true;
7371 spin_unlock_irqrestore(&vha->work_lock, flags);
7372 if (q)
7373 queue_work(vha->hw->wq, &vha->iocb_work);
7374 }
Andrew Vasquez550bf572008-04-24 15:21:23 -07007375
Duane Grigsby7401bc12017-06-21 13:48:42 -07007376 /*
7377 * FC-NVME
7378 * see if the active AEN count has changed from what was last reported.
7379 */
Quinn Tran49db4d42020-09-03 21:51:22 -07007380 index = atomic_read(&ha->nvme_active_aen_cnt);
Giridhar Malavalib2d1453a2019-04-02 14:24:32 -07007381 if (!vha->vp_idx &&
Quinn Tran49db4d42020-09-03 21:51:22 -07007382 (index != ha->nvme_last_rptd_aen) &&
Giridhar Malavalib2d1453a2019-04-02 14:24:32 -07007383 ha->zio_mode == QLA_ZIO_MODE_6 &&
7384 !ha->flags.host_shutting_down) {
Quinn Tran5777fef2021-03-29 01:52:21 -07007385 ha->nvme_last_rptd_aen = atomic_read(&ha->nvme_active_aen_cnt);
Duane Grigsby7401bc12017-06-21 13:48:42 -07007386 ql_log(ql_log_info, vha, 0x3002,
Quinn Tran8b4673b2018-09-04 14:19:14 -07007387 "nvme: Sched: Set ZIO exchange threshold to %d.\n",
7388 ha->nvme_last_rptd_aen);
Quinn Tran5777fef2021-03-29 01:52:21 -07007389 set_bit(SET_ZIO_THRESHOLD_NEEDED, &vha->dpc_flags);
Quinn Tran8b4673b2018-09-04 14:19:14 -07007390 start_dpc++;
7391 }
7392
7393 if (!vha->vp_idx &&
Quinn Tran49db4d42020-09-03 21:51:22 -07007394 atomic_read(&ha->zio_threshold) != ha->last_zio_threshold &&
7395 IS_ZIO_THRESHOLD_CAPABLE(ha)) {
Quinn Tran8b4673b2018-09-04 14:19:14 -07007396 ql_log(ql_log_info, vha, 0x3002,
7397 "Sched: Set ZIO exchange threshold to %d.\n",
7398 ha->last_zio_threshold);
7399 ha->last_zio_threshold = atomic_read(&ha->zio_threshold);
Duane Grigsbydeeae7a2017-07-21 09:32:25 -07007400 set_bit(SET_ZIO_THRESHOLD_NEEDED, &vha->dpc_flags);
7401 start_dpc++;
Duane Grigsby7401bc12017-06-21 13:48:42 -07007402 }
7403
Linus Torvalds1da177e2005-04-16 15:20:36 -07007404 /* Schedule the DPC routine if needed */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007405 if ((test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) ||
7406 test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags) ||
7407 test_bit(FCPORT_UPDATE_NEEDED, &vha->dpc_flags) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -07007408 start_dpc ||
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007409 test_bit(RESET_MARKER_NEEDED, &vha->dpc_flags) ||
7410 test_bit(BEACON_BLINK_NEEDED, &vha->dpc_flags) ||
Giridhar Malavalia9083012010-04-12 17:59:55 -07007411 test_bit(ISP_UNRECOVERABLE, &vha->dpc_flags) ||
7412 test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) ||
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007413 test_bit(VP_DPC_NEEDED, &vha->dpc_flags) ||
Joe Carnucciod83a80e2020-02-12 13:44:18 -08007414 test_bit(RELOGIN_NEEDED, &vha->dpc_flags) ||
7415 test_bit(PROCESS_PUREX_IOCB, &vha->dpc_flags))) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007416 ql_dbg(ql_dbg_timer, vha, 0x600b,
7417 "isp_abort_needed=%d loop_resync_needed=%d "
7418 "fcport_update_needed=%d start_dpc=%d "
7419 "reset_marker_needed=%d",
7420 test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags),
7421 test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags),
7422 test_bit(FCPORT_UPDATE_NEEDED, &vha->dpc_flags),
7423 start_dpc,
7424 test_bit(RESET_MARKER_NEEDED, &vha->dpc_flags));
7425 ql_dbg(ql_dbg_timer, vha, 0x600c,
7426 "beacon_blink_needed=%d isp_unrecoverable=%d "
7427 "fcoe_ctx_reset_needed=%d vp_dpc_needed=%d "
Joe Carnucciod83a80e2020-02-12 13:44:18 -08007428 "relogin_needed=%d, Process_purex_iocb=%d.\n",
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007429 test_bit(BEACON_BLINK_NEEDED, &vha->dpc_flags),
7430 test_bit(ISP_UNRECOVERABLE, &vha->dpc_flags),
7431 test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags),
7432 test_bit(VP_DPC_NEEDED, &vha->dpc_flags),
Joe Carnucciod83a80e2020-02-12 13:44:18 -08007433 test_bit(RELOGIN_NEEDED, &vha->dpc_flags),
7434 test_bit(PROCESS_PUREX_IOCB, &vha->dpc_flags));
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007435 qla2xxx_wake_dpc(vha);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007436 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007437
Quinn Trand94d8152021-06-18 22:24:27 -07007438 qla_heart_beat(vha);
7439
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007440 qla2x00_restart_timer(vha, WATCH_INTERVAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007441}
7442
Andrew Vasquez54333832005-11-09 15:49:04 -08007443/* Firmware interface routines. */
7444
Andrew Vasquez54333832005-11-09 15:49:04 -08007445#define FW_ISP21XX 0
7446#define FW_ISP22XX 1
7447#define FW_ISP2300 2
7448#define FW_ISP2322 3
andrew.vasquez@qlogic.com48c02fd2006-03-09 14:27:18 -08007449#define FW_ISP24XX 4
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07007450#define FW_ISP25XX 5
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08007451#define FW_ISP81XX 6
Giridhar Malavalia9083012010-04-12 17:59:55 -07007452#define FW_ISP82XX 7
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08007453#define FW_ISP2031 8
7454#define FW_ISP8031 9
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04007455#define FW_ISP27XX 10
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007456#define FW_ISP28XX 11
Andrew Vasquez54333832005-11-09 15:49:04 -08007457
Andrew Vasquezbb8ee492006-10-02 12:00:48 -07007458#define FW_FILE_ISP21XX "ql2100_fw.bin"
7459#define FW_FILE_ISP22XX "ql2200_fw.bin"
7460#define FW_FILE_ISP2300 "ql2300_fw.bin"
7461#define FW_FILE_ISP2322 "ql2322_fw.bin"
7462#define FW_FILE_ISP24XX "ql2400_fw.bin"
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07007463#define FW_FILE_ISP25XX "ql2500_fw.bin"
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08007464#define FW_FILE_ISP81XX "ql8100_fw.bin"
Giridhar Malavalia9083012010-04-12 17:59:55 -07007465#define FW_FILE_ISP82XX "ql8200_fw.bin"
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08007466#define FW_FILE_ISP2031 "ql2600_fw.bin"
7467#define FW_FILE_ISP8031 "ql8300_fw.bin"
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04007468#define FW_FILE_ISP27XX "ql2700_fw.bin"
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007469#define FW_FILE_ISP28XX "ql2800_fw.bin"
Chad Dupuisf73cb692014-02-26 04:15:06 -05007470
Andrew Vasquezbb8ee492006-10-02 12:00:48 -07007471
Daniel Walkere1e82b62008-05-12 22:21:10 -07007472static DEFINE_MUTEX(qla_fw_lock);
Andrew Vasquez54333832005-11-09 15:49:04 -08007473
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007474static struct fw_blob qla_fw_blobs[] = {
Andrew Vasquezbb8ee492006-10-02 12:00:48 -07007475 { .name = FW_FILE_ISP21XX, .segs = { 0x1000, 0 }, },
7476 { .name = FW_FILE_ISP22XX, .segs = { 0x1000, 0 }, },
7477 { .name = FW_FILE_ISP2300, .segs = { 0x800, 0 }, },
7478 { .name = FW_FILE_ISP2322, .segs = { 0x800, 0x1c000, 0x1e000, 0 }, },
7479 { .name = FW_FILE_ISP24XX, },
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07007480 { .name = FW_FILE_ISP25XX, },
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08007481 { .name = FW_FILE_ISP81XX, },
Giridhar Malavalia9083012010-04-12 17:59:55 -07007482 { .name = FW_FILE_ISP82XX, },
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08007483 { .name = FW_FILE_ISP2031, },
7484 { .name = FW_FILE_ISP8031, },
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04007485 { .name = FW_FILE_ISP27XX, },
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007486 { .name = FW_FILE_ISP28XX, },
7487 { .name = NULL, },
Andrew Vasquez54333832005-11-09 15:49:04 -08007488};
7489
7490struct fw_blob *
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007491qla2x00_request_firmware(scsi_qla_host_t *vha)
Andrew Vasquez54333832005-11-09 15:49:04 -08007492{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007493 struct qla_hw_data *ha = vha->hw;
Andrew Vasquez54333832005-11-09 15:49:04 -08007494 struct fw_blob *blob;
7495
Andrew Vasquez54333832005-11-09 15:49:04 -08007496 if (IS_QLA2100(ha)) {
7497 blob = &qla_fw_blobs[FW_ISP21XX];
7498 } else if (IS_QLA2200(ha)) {
7499 blob = &qla_fw_blobs[FW_ISP22XX];
andrew.vasquez@qlogic.com48c02fd2006-03-09 14:27:18 -08007500 } else if (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA6312(ha)) {
Andrew Vasquez54333832005-11-09 15:49:04 -08007501 blob = &qla_fw_blobs[FW_ISP2300];
andrew.vasquez@qlogic.com48c02fd2006-03-09 14:27:18 -08007502 } else if (IS_QLA2322(ha) || IS_QLA6322(ha)) {
Andrew Vasquez54333832005-11-09 15:49:04 -08007503 blob = &qla_fw_blobs[FW_ISP2322];
Harihara Kadayam4d4df192008-04-03 13:13:26 -07007504 } else if (IS_QLA24XX_TYPE(ha)) {
Andrew Vasquez54333832005-11-09 15:49:04 -08007505 blob = &qla_fw_blobs[FW_ISP24XX];
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07007506 } else if (IS_QLA25XX(ha)) {
7507 blob = &qla_fw_blobs[FW_ISP25XX];
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08007508 } else if (IS_QLA81XX(ha)) {
7509 blob = &qla_fw_blobs[FW_ISP81XX];
Giridhar Malavalia9083012010-04-12 17:59:55 -07007510 } else if (IS_QLA82XX(ha)) {
7511 blob = &qla_fw_blobs[FW_ISP82XX];
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08007512 } else if (IS_QLA2031(ha)) {
7513 blob = &qla_fw_blobs[FW_ISP2031];
7514 } else if (IS_QLA8031(ha)) {
7515 blob = &qla_fw_blobs[FW_ISP8031];
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04007516 } else if (IS_QLA27XX(ha)) {
7517 blob = &qla_fw_blobs[FW_ISP27XX];
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007518 } else if (IS_QLA28XX(ha)) {
7519 blob = &qla_fw_blobs[FW_ISP28XX];
Dan Carpenter8a655222012-02-21 10:29:40 +03007520 } else {
7521 return NULL;
Andrew Vasquez54333832005-11-09 15:49:04 -08007522 }
7523
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007524 if (!blob->name)
7525 return NULL;
7526
Daniel Walkere1e82b62008-05-12 22:21:10 -07007527 mutex_lock(&qla_fw_lock);
Andrew Vasquez54333832005-11-09 15:49:04 -08007528 if (blob->fw)
7529 goto out;
7530
7531 if (request_firmware(&blob->fw, blob->name, &ha->pdev->dev)) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007532 ql_log(ql_log_warn, vha, 0x0063,
7533 "Failed to load firmware image (%s).\n", blob->name);
Andrew Vasquez54333832005-11-09 15:49:04 -08007534 blob->fw = NULL;
7535 blob = NULL;
Andrew Vasquez54333832005-11-09 15:49:04 -08007536 }
7537
7538out:
Daniel Walkere1e82b62008-05-12 22:21:10 -07007539 mutex_unlock(&qla_fw_lock);
Andrew Vasquez54333832005-11-09 15:49:04 -08007540 return blob;
7541}
7542
7543static void
7544qla2x00_release_firmware(void)
7545{
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007546 struct fw_blob *blob;
Andrew Vasquez54333832005-11-09 15:49:04 -08007547
Daniel Walkere1e82b62008-05-12 22:21:10 -07007548 mutex_lock(&qla_fw_lock);
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007549 for (blob = qla_fw_blobs; blob->name; blob++)
7550 release_firmware(blob->fw);
Daniel Walkere1e82b62008-05-12 22:21:10 -07007551 mutex_unlock(&qla_fw_lock);
Andrew Vasquez54333832005-11-09 15:49:04 -08007552}
7553
Quinn Tran5386a4e2019-05-06 13:52:19 -07007554static void qla_pci_error_cleanup(scsi_qla_host_t *vha)
7555{
7556 struct qla_hw_data *ha = vha->hw;
7557 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
7558 struct qla_qpair *qpair = NULL;
Quinn Tran0c9a5f32021-08-09 21:37:14 -07007559 struct scsi_qla_host *vp, *tvp;
Quinn Tran5386a4e2019-05-06 13:52:19 -07007560 fc_port_t *fcport;
7561 int i;
7562 unsigned long flags;
7563
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007564 ql_dbg(ql_dbg_aer, vha, 0x9000,
7565 "%s\n", __func__);
Quinn Tran5386a4e2019-05-06 13:52:19 -07007566 ha->chip_reset++;
7567
7568 ha->base_qpair->chip_reset = ha->chip_reset;
7569 for (i = 0; i < ha->max_qpairs; i++) {
7570 if (ha->queue_pair_map[i])
7571 ha->queue_pair_map[i]->chip_reset =
7572 ha->base_qpair->chip_reset;
7573 }
7574
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007575 /*
7576 * purge mailbox might take a while. Slot Reset/chip reset
7577 * will take care of the purge
7578 */
Quinn Tran5386a4e2019-05-06 13:52:19 -07007579
7580 mutex_lock(&ha->mq_lock);
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007581 ha->base_qpair->online = 0;
Quinn Tran5386a4e2019-05-06 13:52:19 -07007582 list_for_each_entry(qpair, &base_vha->qp_list, qp_list_elem)
7583 qpair->online = 0;
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007584 wmb();
Quinn Tran5386a4e2019-05-06 13:52:19 -07007585 mutex_unlock(&ha->mq_lock);
7586
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08007587 qla2x00_mark_all_devices_lost(vha);
Quinn Tran5386a4e2019-05-06 13:52:19 -07007588
7589 spin_lock_irqsave(&ha->vport_slock, flags);
Quinn Tran0c9a5f32021-08-09 21:37:14 -07007590 list_for_each_entry_safe(vp, tvp, &ha->vp_list, list) {
Quinn Tran5386a4e2019-05-06 13:52:19 -07007591 atomic_inc(&vp->vref_count);
7592 spin_unlock_irqrestore(&ha->vport_slock, flags);
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08007593 qla2x00_mark_all_devices_lost(vp);
Quinn Tran5386a4e2019-05-06 13:52:19 -07007594 spin_lock_irqsave(&ha->vport_slock, flags);
7595 atomic_dec(&vp->vref_count);
7596 }
7597 spin_unlock_irqrestore(&ha->vport_slock, flags);
7598
7599 /* Clear all async request states across all VPs. */
7600 list_for_each_entry(fcport, &vha->vp_fcports, list)
7601 fcport->flags &= ~(FCF_LOGIN_NEEDED | FCF_ASYNC_SENT);
7602
7603 spin_lock_irqsave(&ha->vport_slock, flags);
Quinn Tran0c9a5f32021-08-09 21:37:14 -07007604 list_for_each_entry_safe(vp, tvp, &ha->vp_list, list) {
Quinn Tran5386a4e2019-05-06 13:52:19 -07007605 atomic_inc(&vp->vref_count);
7606 spin_unlock_irqrestore(&ha->vport_slock, flags);
7607 list_for_each_entry(fcport, &vp->vp_fcports, list)
7608 fcport->flags &= ~(FCF_LOGIN_NEEDED | FCF_ASYNC_SENT);
7609 spin_lock_irqsave(&ha->vport_slock, flags);
7610 atomic_dec(&vp->vref_count);
7611 }
7612 spin_unlock_irqrestore(&ha->vport_slock, flags);
7613}
7614
7615
Seokmann Ju14e660e2007-09-20 14:07:36 -07007616static pci_ers_result_t
7617qla2xxx_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
7618{
Andrew Vasquez85880802009-12-15 21:29:46 -08007619 scsi_qla_host_t *vha = pci_get_drvdata(pdev);
7620 struct qla_hw_data *ha = vha->hw;
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007621 pci_ers_result_t ret = PCI_ERS_RESULT_NEED_RESET;
Andrew Vasquez85880802009-12-15 21:29:46 -08007622
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007623 ql_log(ql_log_warn, vha, 0x9000,
7624 "PCI error detected, state %x.\n", state);
7625 ha->pci_error_state = QLA_PCI_ERR_DETECTED;
Seokmann Jub9b12f72009-03-24 09:08:18 -07007626
Sawan Chandakefdb5762017-08-23 15:05:00 -07007627 if (!atomic_read(&pdev->enable_cnt)) {
7628 ql_log(ql_log_info, vha, 0xffff,
7629 "PCI device is disabled,state %x\n", state);
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007630 ret = PCI_ERS_RESULT_NEED_RESET;
7631 goto out;
Sawan Chandakefdb5762017-08-23 15:05:00 -07007632 }
7633
Seokmann Ju14e660e2007-09-20 14:07:36 -07007634 switch (state) {
7635 case pci_channel_io_normal:
Andrew Vasquez85880802009-12-15 21:29:46 -08007636 ha->flags.eeh_busy = 0;
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -07007637 if (ql2xmqsupport || ql2xnvmeenable) {
Michael Hernandezd7459522016-12-12 14:40:07 -08007638 set_bit(QPAIR_ONLINE_CHECK_NEEDED, &vha->dpc_flags);
7639 qla2xxx_wake_dpc(vha);
7640 }
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007641 ret = PCI_ERS_RESULT_CAN_RECOVER;
7642 break;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007643 case pci_channel_io_frozen:
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007644 qla_pci_set_eeh_busy(vha);
7645 ret = PCI_ERS_RESULT_NEED_RESET;
7646 break;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007647 case pci_channel_io_perm_failure:
Andrew Vasquez85880802009-12-15 21:29:46 -08007648 ha->flags.pci_channel_io_perm_failure = 1;
7649 qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -07007650 if (ql2xmqsupport || ql2xnvmeenable) {
Michael Hernandezd7459522016-12-12 14:40:07 -08007651 set_bit(QPAIR_ONLINE_CHECK_NEEDED, &vha->dpc_flags);
7652 qla2xxx_wake_dpc(vha);
7653 }
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007654 ret = PCI_ERS_RESULT_DISCONNECT;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007655 }
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007656out:
7657 ql_dbg(ql_dbg_aer, vha, 0x600d,
7658 "PCI error detected returning [%x].\n", ret);
7659 return ret;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007660}
7661
7662static pci_ers_result_t
7663qla2xxx_pci_mmio_enabled(struct pci_dev *pdev)
7664{
7665 int risc_paused = 0;
7666 uint32_t stat;
7667 unsigned long flags;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007668 scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
7669 struct qla_hw_data *ha = base_vha->hw;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007670 struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
7671 struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
7672
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007673 ql_log(ql_log_warn, base_vha, 0x9000,
7674 "mmio enabled\n");
7675
7676 ha->pci_error_state = QLA_PCI_MMIO_ENABLED;
Saurav Kashyapbcc5b6d2010-09-03 15:20:57 -07007677 if (IS_QLA82XX(ha))
7678 return PCI_ERS_RESULT_RECOVERED;
7679
Seokmann Ju14e660e2007-09-20 14:07:36 -07007680 spin_lock_irqsave(&ha->hardware_lock, flags);
7681 if (IS_QLA2100(ha) || IS_QLA2200(ha)){
Bart Van Assche04474d32020-05-18 14:17:08 -07007682 stat = rd_reg_word(&reg->hccr);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007683 if (stat & HCCR_RISC_PAUSE)
7684 risc_paused = 1;
7685 } else if (IS_QLA23XX(ha)) {
Bart Van Assche04474d32020-05-18 14:17:08 -07007686 stat = rd_reg_dword(&reg->u.isp2300.host_status);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007687 if (stat & HSR_RISC_PAUSED)
7688 risc_paused = 1;
7689 } else if (IS_FWI2_CAPABLE(ha)) {
Bart Van Assche04474d32020-05-18 14:17:08 -07007690 stat = rd_reg_dword(&reg24->host_status);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007691 if (stat & HSRX_RISC_PAUSED)
7692 risc_paused = 1;
7693 }
7694 spin_unlock_irqrestore(&ha->hardware_lock, flags);
7695
7696 if (risc_paused) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007697 ql_log(ql_log_info, base_vha, 0x9003,
7698 "RISC paused -- mmio_enabled, Dumping firmware.\n");
Bart Van Assche8ae17872020-05-18 14:17:00 -07007699 qla2xxx_dump_fw(base_vha);
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007700 }
7701 /* set PCI_ERS_RESULT_NEED_RESET to trigger call to qla2xxx_pci_slot_reset */
7702 ql_dbg(ql_dbg_aer, base_vha, 0x600d,
7703 "mmio enabled returning.\n");
7704 return PCI_ERS_RESULT_NEED_RESET;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007705}
7706
7707static pci_ers_result_t
7708qla2xxx_pci_slot_reset(struct pci_dev *pdev)
7709{
7710 pci_ers_result_t ret = PCI_ERS_RESULT_DISCONNECT;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007711 scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
7712 struct qla_hw_data *ha = base_vha->hw;
Quinn Tran5386a4e2019-05-06 13:52:19 -07007713 int rc;
7714 struct qla_qpair *qpair = NULL;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007715
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007716 ql_log(ql_log_warn, base_vha, 0x9004,
7717 "Slot Reset.\n");
Andrew Vasquez85880802009-12-15 21:29:46 -08007718
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007719 ha->pci_error_state = QLA_PCI_SLOT_RESET;
Joe Carnuccio90a86fc2010-01-12 13:02:46 -08007720 /* Workaround: qla2xxx driver which access hardware earlier
7721 * needs error state to be pci_channel_io_online.
7722 * Otherwise mailbox command timesout.
7723 */
7724 pdev->error_state = pci_channel_io_normal;
7725
7726 pci_restore_state(pdev);
7727
Richard Lary8c1496b2010-02-18 10:07:29 -08007728 /* pci_restore_state() clears the saved_state flag of the device
7729 * save restored state which resets saved_state flag
7730 */
7731 pci_save_state(pdev);
7732
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11007733 if (ha->mem_only)
7734 rc = pci_enable_device_mem(pdev);
7735 else
7736 rc = pci_enable_device(pdev);
7737
7738 if (rc) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007739 ql_log(ql_log_warn, base_vha, 0x9005,
Seokmann Ju14e660e2007-09-20 14:07:36 -07007740 "Can't re-enable PCI device after reset.\n");
Lalit Chandivadea5b36322010-09-03 15:20:50 -07007741 goto exit_slot_reset;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007742 }
Seokmann Ju14e660e2007-09-20 14:07:36 -07007743
Joe Carnuccio90a86fc2010-01-12 13:02:46 -08007744
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007745 if (ha->isp_ops->pci_config(base_vha))
Lalit Chandivadea5b36322010-09-03 15:20:50 -07007746 goto exit_slot_reset;
7747
Quinn Tran5386a4e2019-05-06 13:52:19 -07007748 mutex_lock(&ha->mq_lock);
7749 list_for_each_entry(qpair, &base_vha->qp_list, qp_list_elem)
7750 qpair->online = 1;
7751 mutex_unlock(&ha->mq_lock);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007752
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007753 ha->flags.eeh_busy = 0;
Quinn Tran5386a4e2019-05-06 13:52:19 -07007754 base_vha->flags.online = 1;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007755 set_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007756 ha->isp_ops->abort_isp(base_vha);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007757 clear_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007758
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007759 if (qla2x00_isp_reg_stat(ha)) {
7760 ha->flags.eeh_busy = 1;
7761 qla_pci_error_cleanup(base_vha);
7762 ql_log(ql_log_warn, base_vha, 0x9005,
7763 "Device unable to recover from PCI error.\n");
7764 } else {
7765 ret = PCI_ERS_RESULT_RECOVERED;
7766 }
Joe Carnuccio90a86fc2010-01-12 13:02:46 -08007767
Lalit Chandivadea5b36322010-09-03 15:20:50 -07007768exit_slot_reset:
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007769 ql_dbg(ql_dbg_aer, base_vha, 0x900e,
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007770 "Slot Reset returning %x.\n", ret);
Andrew Vasquez85880802009-12-15 21:29:46 -08007771
Seokmann Ju14e660e2007-09-20 14:07:36 -07007772 return ret;
7773}
7774
7775static void
7776qla2xxx_pci_resume(struct pci_dev *pdev)
7777{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007778 scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
7779 struct qla_hw_data *ha = base_vha->hw;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007780 int ret;
7781
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007782 ql_log(ql_log_warn, base_vha, 0x900f,
7783 "Pci Resume.\n");
Andrew Vasquez85880802009-12-15 21:29:46 -08007784
Quinn Tran5386a4e2019-05-06 13:52:19 -07007785
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007786 ret = qla2x00_wait_for_hba_online(base_vha);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007787 if (ret != QLA_SUCCESS) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007788 ql_log(ql_log_fatal, base_vha, 0x9002,
7789 "The device failed to resume I/O from slot/link_reset.\n");
Seokmann Ju14e660e2007-09-20 14:07:36 -07007790 }
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007791 ha->pci_error_state = QLA_PCI_RESUME;
7792 ql_dbg(ql_dbg_aer, base_vha, 0x600d,
7793 "Pci Resume returning.\n");
7794}
7795
7796void qla_pci_set_eeh_busy(struct scsi_qla_host *vha)
7797{
7798 struct qla_hw_data *ha = vha->hw;
7799 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
7800 bool do_cleanup = false;
7801 unsigned long flags;
7802
7803 if (ha->flags.eeh_busy)
7804 return;
7805
7806 spin_lock_irqsave(&base_vha->work_lock, flags);
7807 if (!ha->flags.eeh_busy) {
7808 ha->flags.eeh_busy = 1;
7809 do_cleanup = true;
7810 }
7811 spin_unlock_irqrestore(&base_vha->work_lock, flags);
7812
7813 if (do_cleanup)
7814 qla_pci_error_cleanup(base_vha);
7815}
7816
7817/*
7818 * this routine will schedule a task to pause IO from interrupt context
7819 * if caller sees a PCIE error event (register read = 0xf's)
7820 */
7821void qla_schedule_eeh_work(struct scsi_qla_host *vha)
7822{
7823 struct qla_hw_data *ha = vha->hw;
7824 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
7825
7826 if (ha->flags.eeh_busy)
7827 return;
7828
7829 set_bit(DO_EEH_RECOVERY, &base_vha->dpc_flags);
7830 qla2xxx_wake_dpc(base_vha);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007831}
7832
Quinn Tran590f8062019-01-24 23:23:40 -08007833static void
7834qla_pci_reset_prepare(struct pci_dev *pdev)
7835{
7836 scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
7837 struct qla_hw_data *ha = base_vha->hw;
7838 struct qla_qpair *qpair;
7839
7840 ql_log(ql_log_warn, base_vha, 0xffff,
7841 "%s.\n", __func__);
7842
7843 /*
7844 * PCI FLR/function reset is about to reset the
7845 * slot. Stop the chip to stop all DMA access.
7846 * It is assumed that pci_reset_done will be called
7847 * after FLR to resume Chip operation.
7848 */
7849 ha->flags.eeh_busy = 1;
7850 mutex_lock(&ha->mq_lock);
7851 list_for_each_entry(qpair, &base_vha->qp_list, qp_list_elem)
7852 qpair->online = 0;
7853 mutex_unlock(&ha->mq_lock);
7854
7855 set_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
7856 qla2x00_abort_isp_cleanup(base_vha);
7857 qla2x00_abort_all_cmds(base_vha, DID_RESET << 16);
7858}
7859
7860static void
7861qla_pci_reset_done(struct pci_dev *pdev)
7862{
7863 scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
7864 struct qla_hw_data *ha = base_vha->hw;
7865 struct qla_qpair *qpair;
7866
7867 ql_log(ql_log_warn, base_vha, 0xffff,
7868 "%s.\n", __func__);
7869
7870 /*
7871 * FLR just completed by PCI layer. Resume adapter
7872 */
7873 ha->flags.eeh_busy = 0;
7874 mutex_lock(&ha->mq_lock);
7875 list_for_each_entry(qpair, &base_vha->qp_list, qp_list_elem)
7876 qpair->online = 1;
7877 mutex_unlock(&ha->mq_lock);
7878
7879 base_vha->flags.online = 1;
7880 ha->isp_ops->abort_isp(base_vha);
7881 clear_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
7882}
7883
Michael Hernandez56012362016-12-12 14:40:08 -08007884static int qla2xxx_map_queues(struct Scsi_Host *shost)
7885{
Quinn Trand68b8502017-12-04 14:44:59 -08007886 int rc;
Michael Hernandez56012362016-12-12 14:40:08 -08007887 scsi_qla_host_t *vha = (scsi_qla_host_t *)shost->hostdata;
Dongli Zhang485b0ec2019-03-12 09:00:30 +08007888 struct blk_mq_queue_map *qmap = &shost->tag_set.map[HCTX_TYPE_DEFAULT];
Michael Hernandez56012362016-12-12 14:40:08 -08007889
Giridhar Malavalif3e02692019-02-15 16:42:55 -08007890 if (USER_CTRL_IRQ(vha->hw) || !vha->hw->mqiobase)
Jens Axboeed76e322018-10-29 13:06:14 -06007891 rc = blk_mq_map_queues(qmap);
Quinn Trand68b8502017-12-04 14:44:59 -08007892 else
Ming Leif0783d42019-01-11 09:40:47 -08007893 rc = blk_mq_pci_map_queues(qmap, vha->hw->pdev, vha->irq_offset);
Quinn Trand68b8502017-12-04 14:44:59 -08007894 return rc;
Michael Hernandez56012362016-12-12 14:40:08 -08007895}
7896
Bart Van Assche6515ad72019-04-04 12:44:43 -07007897struct scsi_host_template qla2xxx_driver_template = {
7898 .module = THIS_MODULE,
7899 .name = QLA2XXX_DRIVER_NAME,
7900 .queuecommand = qla2xxx_queuecommand,
7901
7902 .eh_timed_out = fc_eh_timed_out,
7903 .eh_abort_handler = qla2xxx_eh_abort,
Bikash Hazarika000e68f2021-04-26 22:09:14 -07007904 .eh_should_retry_cmd = fc_eh_should_retry_cmd,
Bart Van Assche6515ad72019-04-04 12:44:43 -07007905 .eh_device_reset_handler = qla2xxx_eh_device_reset,
7906 .eh_target_reset_handler = qla2xxx_eh_target_reset,
7907 .eh_bus_reset_handler = qla2xxx_eh_bus_reset,
7908 .eh_host_reset_handler = qla2xxx_eh_host_reset,
7909
7910 .slave_configure = qla2xxx_slave_configure,
7911
7912 .slave_alloc = qla2xxx_slave_alloc,
7913 .slave_destroy = qla2xxx_slave_destroy,
7914 .scan_finished = qla2xxx_scan_finished,
7915 .scan_start = qla2xxx_scan_start,
7916 .change_queue_depth = scsi_change_queue_depth,
7917 .map_queues = qla2xxx_map_queues,
7918 .this_id = -1,
7919 .cmd_per_lun = 3,
7920 .sg_tablesize = SG_ALL,
7921
7922 .max_sectors = 0xFFFF,
Bart Van Assche66df3862021-10-12 16:35:52 -07007923 .shost_groups = qla2x00_host_groups,
Bart Van Assche6515ad72019-04-04 12:44:43 -07007924
7925 .supported_mode = MODE_INITIATOR,
7926 .track_queue_depth = 1,
Bart Van Assche85cffef2019-08-08 20:02:06 -07007927 .cmd_size = sizeof(srb_t),
Bart Van Assche6515ad72019-04-04 12:44:43 -07007928};
7929
Stephen Hemmingera55b2d22012-09-07 09:33:16 -07007930static const struct pci_error_handlers qla2xxx_err_handler = {
Seokmann Ju14e660e2007-09-20 14:07:36 -07007931 .error_detected = qla2xxx_pci_error_detected,
7932 .mmio_enabled = qla2xxx_pci_mmio_enabled,
7933 .slot_reset = qla2xxx_pci_slot_reset,
7934 .resume = qla2xxx_pci_resume,
Quinn Tran590f8062019-01-24 23:23:40 -08007935 .reset_prepare = qla_pci_reset_prepare,
7936 .reset_done = qla_pci_reset_done,
Seokmann Ju14e660e2007-09-20 14:07:36 -07007937};
7938
Andrew Vasquez54333832005-11-09 15:49:04 -08007939static struct pci_device_id qla2xxx_pci_tbl[] = {
Andrew Vasquez47f5e062006-05-17 15:09:39 -07007940 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2100) },
7941 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2200) },
7942 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2300) },
7943 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2312) },
7944 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2322) },
7945 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP6312) },
7946 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP6322) },
7947 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2422) },
7948 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2432) },
Harihara Kadayam4d4df192008-04-03 13:13:26 -07007949 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8432) },
Andrew Vasquez47f5e062006-05-17 15:09:39 -07007950 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP5422) },
7951 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP5432) },
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07007952 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2532) },
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08007953 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2031) },
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08007954 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8001) },
Giridhar Malavalia9083012010-04-12 17:59:55 -07007955 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8021) },
Chad Dupuis650f5282012-08-22 14:20:55 -04007956 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8031) },
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007957 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISPF001) },
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04007958 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8044) },
Chad Dupuisf73cb692014-02-26 04:15:06 -05007959 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2071) },
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04007960 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2271) },
Sawan Chandak2b489922015-08-04 13:38:03 -04007961 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2261) },
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007962 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2061) },
7963 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2081) },
7964 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2281) },
7965 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2089) },
7966 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2289) },
Andrew Vasquez54333832005-11-09 15:49:04 -08007967 { 0 },
7968};
7969MODULE_DEVICE_TABLE(pci, qla2xxx_pci_tbl);
7970
Andrew Vasquezfca29702005-07-06 10:31:47 -07007971static struct pci_driver qla2xxx_pci_driver = {
Andrew Vasquezcb630672006-05-17 15:09:45 -07007972 .name = QLA2XXX_DRIVER_NAME,
James Bottomley0a21ef12005-12-01 12:51:50 -06007973 .driver = {
7974 .owner = THIS_MODULE,
7975 },
Andrew Vasquezfca29702005-07-06 10:31:47 -07007976 .id_table = qla2xxx_pci_tbl,
Andrew Vasquez7ee61392006-06-23 16:11:22 -07007977 .probe = qla2x00_probe_one,
Adrian Bunk4c993f72008-01-14 00:55:16 -08007978 .remove = qla2x00_remove_one,
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07007979 .shutdown = qla2x00_shutdown,
Seokmann Ju14e660e2007-09-20 14:07:36 -07007980 .err_handler = &qla2xxx_err_handler,
Andrew Vasquezfca29702005-07-06 10:31:47 -07007981};
7982
Al Viro75ef9de2013-04-04 19:09:41 -04007983static const struct file_operations apidev_fops = {
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -07007984 .owner = THIS_MODULE,
Arnd Bergmann6038f372010-08-15 18:52:59 +02007985 .llseek = noop_llseek,
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -07007986};
7987
Linus Torvalds1da177e2005-04-16 15:20:36 -07007988/**
7989 * qla2x00_module_init - Module initialization.
7990 **/
7991static int __init
7992qla2x00_module_init(void)
7993{
Andrew Vasquezfca29702005-07-06 10:31:47 -07007994 int ret = 0;
7995
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07007996 BUILD_BUG_ON(sizeof(cmd_a64_entry_t) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07007997 BUILD_BUG_ON(sizeof(cmd_entry_t) != 64);
7998 BUILD_BUG_ON(sizeof(cont_a64_entry_t) != 64);
7999 BUILD_BUG_ON(sizeof(cont_entry_t) != 64);
8000 BUILD_BUG_ON(sizeof(init_cb_t) != 96);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008001 BUILD_BUG_ON(sizeof(mrk_entry_t) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07008002 BUILD_BUG_ON(sizeof(ms_iocb_entry_t) != 64);
8003 BUILD_BUG_ON(sizeof(request_t) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008004 BUILD_BUG_ON(sizeof(struct abort_entry_24xx) != 64);
8005 BUILD_BUG_ON(sizeof(struct abort_iocb_entry_fx00) != 64);
8006 BUILD_BUG_ON(sizeof(struct abts_entry_24xx) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07008007 BUILD_BUG_ON(sizeof(struct access_chip_84xx) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008008 BUILD_BUG_ON(sizeof(struct access_chip_rsp_84xx) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07008009 BUILD_BUG_ON(sizeof(struct cmd_bidir) != 64);
8010 BUILD_BUG_ON(sizeof(struct cmd_nvme) != 64);
8011 BUILD_BUG_ON(sizeof(struct cmd_type_6) != 64);
8012 BUILD_BUG_ON(sizeof(struct cmd_type_7) != 64);
8013 BUILD_BUG_ON(sizeof(struct cmd_type_7_fx00) != 64);
8014 BUILD_BUG_ON(sizeof(struct cmd_type_crc_2) != 64);
8015 BUILD_BUG_ON(sizeof(struct ct_entry_24xx) != 64);
Arun Easi137316b2021-08-09 21:37:11 -07008016 BUILD_BUG_ON(sizeof(struct ct_fdmi1_hba_attributes) != 2604);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008017 BUILD_BUG_ON(sizeof(struct ct_fdmi2_hba_attributes) != 4424);
8018 BUILD_BUG_ON(sizeof(struct ct_fdmi2_port_attributes) != 4164);
8019 BUILD_BUG_ON(sizeof(struct ct_fdmi_hba_attr) != 260);
8020 BUILD_BUG_ON(sizeof(struct ct_fdmi_port_attr) != 260);
8021 BUILD_BUG_ON(sizeof(struct ct_rsp_hdr) != 16);
Bart Van Asschebc044592019-04-17 14:44:37 -07008022 BUILD_BUG_ON(sizeof(struct ctio_crc2_to_fw) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008023 BUILD_BUG_ON(sizeof(struct device_reg_24xx) != 256);
8024 BUILD_BUG_ON(sizeof(struct device_reg_25xxmq) != 24);
8025 BUILD_BUG_ON(sizeof(struct device_reg_2xxx) != 256);
8026 BUILD_BUG_ON(sizeof(struct device_reg_82xx) != 1288);
8027 BUILD_BUG_ON(sizeof(struct device_reg_fx00) != 216);
Bart Van Asschebc044592019-04-17 14:44:37 -07008028 BUILD_BUG_ON(sizeof(struct els_entry_24xx) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008029 BUILD_BUG_ON(sizeof(struct els_sts_entry_24xx) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07008030 BUILD_BUG_ON(sizeof(struct fxdisc_entry_fx00) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008031 BUILD_BUG_ON(sizeof(struct imm_ntfy_from_isp) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07008032 BUILD_BUG_ON(sizeof(struct init_cb_24xx) != 128);
8033 BUILD_BUG_ON(sizeof(struct init_cb_81xx) != 128);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008034 BUILD_BUG_ON(sizeof(struct logio_entry_24xx) != 64);
8035 BUILD_BUG_ON(sizeof(struct mbx_entry) != 64);
8036 BUILD_BUG_ON(sizeof(struct mid_init_cb_24xx) != 5252);
8037 BUILD_BUG_ON(sizeof(struct mrk_entry_24xx) != 64);
8038 BUILD_BUG_ON(sizeof(struct nvram_24xx) != 512);
8039 BUILD_BUG_ON(sizeof(struct nvram_81xx) != 512);
Bart Van Asschebc044592019-04-17 14:44:37 -07008040 BUILD_BUG_ON(sizeof(struct pt_ls4_request) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008041 BUILD_BUG_ON(sizeof(struct pt_ls4_rx_unsol) != 64);
8042 BUILD_BUG_ON(sizeof(struct purex_entry_24xx) != 64);
8043 BUILD_BUG_ON(sizeof(struct qla2100_fw_dump) != 123634);
8044 BUILD_BUG_ON(sizeof(struct qla2300_fw_dump) != 136100);
8045 BUILD_BUG_ON(sizeof(struct qla24xx_fw_dump) != 37976);
8046 BUILD_BUG_ON(sizeof(struct qla25xx_fw_dump) != 39228);
8047 BUILD_BUG_ON(sizeof(struct qla2xxx_fce_chain) != 52);
8048 BUILD_BUG_ON(sizeof(struct qla2xxx_fw_dump) != 136172);
8049 BUILD_BUG_ON(sizeof(struct qla2xxx_mq_chain) != 524);
8050 BUILD_BUG_ON(sizeof(struct qla2xxx_mqueue_chain) != 8);
8051 BUILD_BUG_ON(sizeof(struct qla2xxx_mqueue_header) != 12);
8052 BUILD_BUG_ON(sizeof(struct qla2xxx_offld_chain) != 24);
8053 BUILD_BUG_ON(sizeof(struct qla81xx_fw_dump) != 39420);
8054 BUILD_BUG_ON(sizeof(struct qla82xx_uri_data_desc) != 28);
8055 BUILD_BUG_ON(sizeof(struct qla82xx_uri_table_desc) != 32);
8056 BUILD_BUG_ON(sizeof(struct qla83xx_fw_dump) != 51196);
Bart Van Assched9ab5f12020-05-18 14:17:04 -07008057 BUILD_BUG_ON(sizeof(struct qla_fcp_prio_cfg) != FCP_PRIO_CFG_SIZE);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008058 BUILD_BUG_ON(sizeof(struct qla_fdt_layout) != 128);
Bart Van Asschea27747a2019-12-18 16:47:06 -08008059 BUILD_BUG_ON(sizeof(struct qla_flt_header) != 8);
Bart Van Assche59d23cf2020-05-18 14:17:01 -07008060 BUILD_BUG_ON(sizeof(struct qla_flt_region) != 16);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008061 BUILD_BUG_ON(sizeof(struct qla_npiv_entry) != 24);
8062 BUILD_BUG_ON(sizeof(struct qla_npiv_header) != 16);
8063 BUILD_BUG_ON(sizeof(struct rdp_rsp_payload) != 336);
Bart Van Asschebc044592019-04-17 14:44:37 -07008064 BUILD_BUG_ON(sizeof(struct sns_cmd_pkt) != 2064);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008065 BUILD_BUG_ON(sizeof(struct sts_entry_24xx) != 64);
8066 BUILD_BUG_ON(sizeof(struct tsk_mgmt_entry) != 64);
8067 BUILD_BUG_ON(sizeof(struct tsk_mgmt_entry_fx00) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07008068 BUILD_BUG_ON(sizeof(struct verify_chip_entry_84xx) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008069 BUILD_BUG_ON(sizeof(struct verify_chip_rsp_84xx) != 52);
Bart Van Asschebc044592019-04-17 14:44:37 -07008070 BUILD_BUG_ON(sizeof(struct vf_evfp_entry_24xx) != 56);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008071 BUILD_BUG_ON(sizeof(struct vp_config_entry_24xx) != 64);
8072 BUILD_BUG_ON(sizeof(struct vp_ctrl_entry_24xx) != 64);
8073 BUILD_BUG_ON(sizeof(struct vp_rpt_id_entry_24xx) != 64);
8074 BUILD_BUG_ON(sizeof(sts21_entry_t) != 64);
8075 BUILD_BUG_ON(sizeof(sts22_entry_t) != 64);
8076 BUILD_BUG_ON(sizeof(sts_cont_entry_t) != 64);
8077 BUILD_BUG_ON(sizeof(sts_entry_t) != 64);
8078 BUILD_BUG_ON(sizeof(sw_info_t) != 32);
8079 BUILD_BUG_ON(sizeof(target_id_t) != 2);
Bart Van Asschebc044592019-04-17 14:44:37 -07008080
Linus Torvalds1da177e2005-04-16 15:20:36 -07008081 /* Allocate cache for SRBs. */
Andrew Vasquez 354d6b22005-04-23 02:47:27 -04008082 srb_cachep = kmem_cache_create("qla2xxx_srbs", sizeof(srb_t), 0,
Paul Mundt20c2df82007-07-20 10:11:58 +09008083 SLAB_HWCACHE_ALIGN, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008084 if (srb_cachep == NULL) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07008085 ql_log(ql_log_fatal, NULL, 0x0001,
8086 "Unable to allocate SRB cache...Failing load!.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07008087 return -ENOMEM;
8088 }
8089
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04008090 /* Initialize target kmem_cache and mem_pools */
8091 ret = qlt_init();
8092 if (ret < 0) {
Bart Van Asschec794d242019-04-04 12:44:46 -07008093 goto destroy_cache;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04008094 } else if (ret > 0) {
8095 /*
8096 * If initiator mode is explictly disabled by qlt_init(),
8097 * prevent scsi_transport_fc.c:fc_scsi_scan_rport() from
8098 * performing scsi_scan_target() during LOOP UP event.
8099 */
8100 qla2xxx_transport_functions.disable_target_scan = 1;
8101 qla2xxx_transport_vport_functions.disable_target_scan = 1;
8102 }
8103
Linus Torvalds1da177e2005-04-16 15:20:36 -07008104 /* Derive version string. */
8105 strcpy(qla2x00_version_str, QLA2XXX_VERSION);
Andrew Vasquez11010fe2006-10-06 09:54:59 -07008106 if (ql2xextended_error_logging)
Andrew Vasquez01819442006-06-23 16:11:10 -07008107 strcat(qla2x00_version_str, "-debug");
Joe Carnucciofed0f682017-08-23 15:05:10 -07008108 if (ql2xextended_error_logging == 1)
8109 ql2xextended_error_logging = QL_DBG_DEFAULT1_MASK;
Andrew Vasquez01819442006-06-23 16:11:10 -07008110
Andrew Vasquez1c97a122005-04-21 16:13:36 -04008111 qla2xxx_transport_template =
8112 fc_attach_transport(&qla2xxx_transport_functions);
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07008113 if (!qla2xxx_transport_template) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07008114 ql_log(ql_log_fatal, NULL, 0x0002,
8115 "fc_attach_transport failed...Failing load!.\n");
Bart Van Asschec794d242019-04-04 12:44:46 -07008116 ret = -ENODEV;
8117 goto qlt_exit;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07008118 }
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -07008119
8120 apidev_major = register_chrdev(0, QLA2XXX_APIDEV, &apidev_fops);
8121 if (apidev_major < 0) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07008122 ql_log(ql_log_fatal, NULL, 0x0003,
8123 "Unable to register char device %s.\n", QLA2XXX_APIDEV);
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -07008124 }
8125
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07008126 qla2xxx_transport_vport_template =
8127 fc_attach_transport(&qla2xxx_transport_vport_functions);
8128 if (!qla2xxx_transport_vport_template) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07008129 ql_log(ql_log_fatal, NULL, 0x0004,
8130 "fc_attach_transport vport failed...Failing load!.\n");
Bart Van Asschec794d242019-04-04 12:44:46 -07008131 ret = -ENODEV;
8132 goto unreg_chrdev;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07008133 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07008134 ql_log(ql_log_info, NULL, 0x0005,
8135 "QLogic Fibre Channel HBA Driver: %s.\n",
Andrew Vasquezfd9a29f02008-05-12 22:21:08 -07008136 qla2x00_version_str);
Andrew Vasquez7ee61392006-06-23 16:11:22 -07008137 ret = pci_register_driver(&qla2xxx_pci_driver);
Andrew Vasquezfca29702005-07-06 10:31:47 -07008138 if (ret) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07008139 ql_log(ql_log_fatal, NULL, 0x0006,
8140 "pci_register_driver failed...ret=%d Failing load!.\n",
8141 ret);
Bart Van Asschec794d242019-04-04 12:44:46 -07008142 goto release_vport_transport;
Andrew Vasquezfca29702005-07-06 10:31:47 -07008143 }
8144 return ret;
Bart Van Asschec794d242019-04-04 12:44:46 -07008145
8146release_vport_transport:
8147 fc_release_transport(qla2xxx_transport_vport_template);
8148
8149unreg_chrdev:
8150 if (apidev_major >= 0)
8151 unregister_chrdev(apidev_major, QLA2XXX_APIDEV);
8152 fc_release_transport(qla2xxx_transport_template);
8153
8154qlt_exit:
8155 qlt_exit();
8156
8157destroy_cache:
8158 kmem_cache_destroy(srb_cachep);
8159 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008160}
8161
8162/**
8163 * qla2x00_module_exit - Module cleanup.
8164 **/
8165static void __exit
8166qla2x00_module_exit(void)
8167{
Andrew Vasquez7ee61392006-06-23 16:11:22 -07008168 pci_unregister_driver(&qla2xxx_pci_driver);
Andrew Vasquez54333832005-11-09 15:49:04 -08008169 qla2x00_release_firmware();
Thomas Meyer75c1d482018-12-02 21:52:11 +01008170 kmem_cache_destroy(ctx_cachep);
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07008171 fc_release_transport(qla2xxx_transport_vport_template);
Bart Van Assche59c209a2019-04-04 12:44:47 -07008172 if (apidev_major >= 0)
8173 unregister_chrdev(apidev_major, QLA2XXX_APIDEV);
8174 fc_release_transport(qla2xxx_transport_template);
8175 qlt_exit();
8176 kmem_cache_destroy(srb_cachep);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008177}
8178
8179module_init(qla2x00_module_init);
8180module_exit(qla2x00_module_exit);
8181
8182MODULE_AUTHOR("QLogic Corporation");
8183MODULE_DESCRIPTION("QLogic Fibre Channel HBA Driver");
8184MODULE_LICENSE("GPL");
Andrew Vasquezbb8ee492006-10-02 12:00:48 -07008185MODULE_FIRMWARE(FW_FILE_ISP21XX);
8186MODULE_FIRMWARE(FW_FILE_ISP22XX);
8187MODULE_FIRMWARE(FW_FILE_ISP2300);
8188MODULE_FIRMWARE(FW_FILE_ISP2322);
8189MODULE_FIRMWARE(FW_FILE_ISP24XX);
Andrew Vasquez61623fc2008-01-31 12:33:45 -08008190MODULE_FIRMWARE(FW_FILE_ISP25XX);