blob: bc3b2aea3f8bfbbabf0f82bdfaba30c8f5a28b9f [file] [log] [blame]
Thomas Gleixner77adf3f2020-09-08 14:34:48 +02001// SPDX-License-Identifier: GPL-2.0-only
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Andrew Vasquezfa90c542005-10-27 11:10:08 -07003 * QLogic Fibre Channel HBA Driver
Armen Baloyanbd21eaf2014-04-11 16:54:24 -04004 * Copyright (c) 2003-2014 QLogic Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 */
6#include "qla_def.h"
7
Ilpo Järvinendc1d7b32023-09-13 15:27:46 +03008#include <linux/bitfield.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <linux/moduleparam.h>
10#include <linux/vmalloc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/delay.h>
Christoph Hellwig39a11242006-02-14 18:46:22 +010012#include <linux/kthread.h>
Daniel Walkere1e82b62008-05-12 22:21:10 -070013#include <linux/mutex.h>
Andrew Vasquez3420d362009-10-13 15:16:45 -070014#include <linux/kobject.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Michael Hernandez56012362016-12-12 14:40:08 -080016#include <linux/blk-mq-pci.h>
Quinn Tran585def92018-09-04 14:19:20 -070017#include <linux/refcount.h>
Saurav Kashyap62e0dec52021-08-09 21:37:17 -070018#include <linux/crash_dump.h>
Arun Easi8bfc1492022-08-26 03:25:57 -070019#include <linux/trace_events.h>
20#include <linux/trace.h>
Quinn Tran585def92018-09-04 14:19:20 -070021
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <scsi/scsi_tcq.h>
23#include <scsi/scsicam.h>
24#include <scsi/scsi_transport.h>
25#include <scsi/scsi_transport_fc.h>
26
Nicholas Bellinger2d70c102012-05-15 14:34:28 -040027#include "qla_target.h"
28
Linus Torvalds1da177e2005-04-16 15:20:36 -070029/*
30 * Driver version
31 */
32char qla2x00_version_str[40];
33
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -070034static int apidev_major;
35
Linus Torvalds1da177e2005-04-16 15:20:36 -070036/*
37 * SRB allocation cache
38 */
Michael Hernandezd7459522016-12-12 14:40:07 -080039struct kmem_cache *srb_cachep;
Linus Torvalds1da177e2005-04-16 15:20:36 -070040
Nilesh Javali2c57d0d2022-08-26 03:25:58 -070041static struct trace_array *qla_trc_array;
Arun Easi8bfc1492022-08-26 03:25:57 -070042
Arun Easicbb01c22020-03-31 03:40:13 -070043int ql2xfulldump_on_mpifail;
44module_param(ql2xfulldump_on_mpifail, int, S_IRUGO | S_IWUSR);
45MODULE_PARM_DESC(ql2xfulldump_on_mpifail,
46 "Set this to take full dump on MPI hang.");
47
Quinn Trane370b642023-08-21 18:30:39 +053048int ql2xenforce_iocb_limit = 2;
Quinn Tran89c72f42020-09-03 21:51:26 -070049module_param(ql2xenforce_iocb_limit, int, S_IRUGO | S_IWUSR);
50MODULE_PARM_DESC(ql2xenforce_iocb_limit,
Quinn Trane370b642023-08-21 18:30:39 +053051 "Enforce IOCB throttling, to avoid FW congestion. (default: 2) "
52 "1: track usage per queue, 2: track usage per adapter");
Quinn Tran89c72f42020-09-03 21:51:26 -070053
Giridhar Malavalia9083012010-04-12 17:59:55 -070054/*
55 * CT6 CTX allocation cache
56 */
57static struct kmem_cache *ctx_cachep;
Saurav Kashyap3ce88662011-07-14 12:00:12 -070058/*
59 * error level for logging
60 */
Michael Hernandez3f006ac2019-03-12 11:08:22 -070061uint ql_errlev = 0x8001;
Giridhar Malavalia9083012010-04-12 17:59:55 -070062
Quinn Tran44d01852021-06-23 22:26:04 -070063int ql2xsecenable;
64module_param(ql2xsecenable, int, S_IRUGO);
65MODULE_PARM_DESC(ql2xsecenable,
66 "Enable/disable security. 0(Default) - Security disabled. 1 - Security enabled.");
67
Saurav Kashyapfa492632012-11-21 02:40:29 -050068static int ql2xenableclass2;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -040069module_param(ql2xenableclass2, int, S_IRUGO|S_IRUSR);
70MODULE_PARM_DESC(ql2xenableclass2,
71 "Specify if Class 2 operations are supported from the very "
72 "beginning. Default is 0 - class 2 not supported.");
73
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -040074
Linus Torvalds1da177e2005-04-16 15:20:36 -070075int ql2xlogintimeout = 20;
Joe Carnucciof2019cb2010-12-21 16:00:22 -080076module_param(ql2xlogintimeout, int, S_IRUGO);
Linus Torvalds1da177e2005-04-16 15:20:36 -070077MODULE_PARM_DESC(ql2xlogintimeout,
78 "Login timeout value in seconds.");
79
Andrew Vasqueza7b61842007-05-07 07:42:59 -070080int qlport_down_retry;
Joe Carnucciof2019cb2010-12-21 16:00:22 -080081module_param(qlport_down_retry, int, S_IRUGO);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082MODULE_PARM_DESC(qlport_down_retry,
Jesper Juhl900d9f92006-06-30 02:33:07 -070083 "Maximum number of command retries to a port that returns "
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 "a PORT-DOWN status.");
85
Linus Torvalds1da177e2005-04-16 15:20:36 -070086int ql2xplogiabsentdevice;
87module_param(ql2xplogiabsentdevice, int, S_IRUGO|S_IWUSR);
88MODULE_PARM_DESC(ql2xplogiabsentdevice,
89 "Option to enable PLOGI to devices that are not present after "
Jesper Juhl900d9f92006-06-30 02:33:07 -070090 "a Fabric scan. This is needed for several broken switches. "
Masanari Iida0d52e642018-10-28 14:05:48 +090091 "Default is 0 - no PLOGI. 1 - perform PLOGI.");
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Bart Van Asschec1c71782019-08-08 20:01:24 -070093int ql2xloginretrycount;
Joe Carnucciof2019cb2010-12-21 16:00:22 -080094module_param(ql2xloginretrycount, int, S_IRUGO);
Linus Torvalds1da177e2005-04-16 15:20:36 -070095MODULE_PARM_DESC(ql2xloginretrycount,
96 "Specify an alternate value for the NVRAM login retry count.");
97
Andrew Vasqueza7a167b2006-06-23 16:10:29 -070098int ql2xallocfwdump = 1;
Joe Carnucciof2019cb2010-12-21 16:00:22 -080099module_param(ql2xallocfwdump, int, S_IRUGO);
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700100MODULE_PARM_DESC(ql2xallocfwdump,
101 "Option to enable allocation of memory for a firmware dump "
102 "during HBA initialization. Memory allocation requirements "
103 "vary by ISP type. Default is 1 - allocate memory.");
104
Andrew Vasquez11010fe2006-10-06 09:54:59 -0700105int ql2xextended_error_logging;
Andrew Vasquez27d94032007-03-12 10:41:30 -0700106module_param(ql2xextended_error_logging, int, S_IRUGO|S_IWUSR);
Joe Carnuccioa2b3e012016-07-06 11:14:21 -0400107module_param_named(logging, ql2xextended_error_logging, int, S_IRUGO|S_IWUSR);
Andrew Vasquez11010fe2006-10-06 09:54:59 -0700108MODULE_PARM_DESC(ql2xextended_error_logging,
Saurav Kashyap3ce88662011-07-14 12:00:12 -0700109 "Option to enable extended error logging,\n"
110 "\t\tDefault is 0 - no logging. 0x40000000 - Module Init & Probe.\n"
111 "\t\t0x20000000 - Mailbox Cmnds. 0x10000000 - Device Discovery.\n"
112 "\t\t0x08000000 - IO tracing. 0x04000000 - DPC Thread.\n"
113 "\t\t0x02000000 - Async events. 0x01000000 - Timer routines.\n"
114 "\t\t0x00800000 - User space. 0x00400000 - Task Management.\n"
115 "\t\t0x00200000 - AER/EEH. 0x00100000 - Multi Q.\n"
116 "\t\t0x00080000 - P3P Specific. 0x00040000 - Virtual Port.\n"
117 "\t\t0x00020000 - Buffer Dump. 0x00010000 - Misc.\n"
Chad Dupuis29f9f902012-11-21 02:40:41 -0500118 "\t\t0x00008000 - Verbose. 0x00004000 - Target.\n"
119 "\t\t0x00002000 - Target Mgmt. 0x00001000 - Target TMF.\n"
Saurav Kashyap3ce88662011-07-14 12:00:12 -0700120 "\t\t0x7fffffff - For enabling all logs, can be too many logs.\n"
Chad Dupuiscfb09192011-11-18 09:03:07 -0800121 "\t\t0x1e400000 - Preferred value for capturing essential "
122 "debug information (equivalent to old "
123 "ql2xextended_error_logging=1).\n"
Saurav Kashyap3ce88662011-07-14 12:00:12 -0700124 "\t\tDo LOGICAL OR of the value to enable more than one level");
Andrew Vasquez01819442006-06-23 16:11:10 -0700125
Arun Easi8bfc1492022-08-26 03:25:57 -0700126int ql2xextended_error_logging_ktrace = 1;
127module_param(ql2xextended_error_logging_ktrace, int, S_IRUGO|S_IWUSR);
128MODULE_PARM_DESC(ql2xextended_error_logging_ktrace,
Colin Ian Kingefca5272022-09-06 15:00:10 +0100129 "Same BIT definition as ql2xextended_error_logging, but used to control logging to kernel trace buffer (default=1).\n");
Arun Easi8bfc1492022-08-26 03:25:57 -0700130
Giridhar Malavalia9083012010-04-12 17:59:55 -0700131int ql2xshiftctondsd = 6;
Joe Carnucciof2019cb2010-12-21 16:00:22 -0800132module_param(ql2xshiftctondsd, int, S_IRUGO);
Giridhar Malavalia9083012010-04-12 17:59:55 -0700133MODULE_PARM_DESC(ql2xshiftctondsd,
134 "Set to control shifting of command type processing "
135 "based on total number of SG elements.");
136
Bart Van Assche58e27532019-04-11 14:53:19 -0700137int ql2xfdmienable = 1;
Himanshu Madhanide187df2014-09-25 05:16:50 -0400138module_param(ql2xfdmienable, int, S_IRUGO|S_IWUSR);
Joe Carnuccioa2b3e012016-07-06 11:14:21 -0400139module_param_named(fdmi, ql2xfdmienable, int, S_IRUGO|S_IWUSR);
Andrew Vasquezcca53352005-08-26 19:08:30 -0700140MODULE_PARM_DESC(ql2xfdmienable,
Ferenc Wagner7794a5a2010-03-23 18:14:59 +0100141 "Enables FDMI registrations. "
Joe Carnucciobd7de0b2020-02-12 13:44:19 -0800142 "0 - no FDMI registrations. "
143 "1 - provide FDMI registrations (default).");
Andrew Vasquezcca53352005-08-26 19:08:30 -0700144
Michael Hernandezd213a4b2017-08-23 15:05:20 -0700145#define MAX_Q_DEPTH 64
Chad Dupuis50280c02013-10-30 03:38:14 -0400146static int ql2xmaxqdepth = MAX_Q_DEPTH;
Andrew Vasquezdf7baa52006-10-13 09:33:39 -0700147module_param(ql2xmaxqdepth, int, S_IRUGO|S_IWUSR);
148MODULE_PARM_DESC(ql2xmaxqdepth,
Chad Dupuise92e4a82012-08-22 14:21:23 -0400149 "Maximum queue depth to set for each LUN. "
Michael Hernandezd213a4b2017-08-23 15:05:20 -0700150 "Default is 64.");
Andrew Vasquezdf7baa52006-10-13 09:33:39 -0700151
Arun Easi9e522cd2012-08-22 14:21:31 -0400152int ql2xenabledif = 2;
153module_param(ql2xenabledif, int, S_IRUGO);
Arun Easibad75002010-05-04 15:01:30 -0700154MODULE_PARM_DESC(ql2xenabledif,
Steven J. Magnanib97f5d02014-02-04 12:50:35 -0600155 " Enable T10-CRC-DIF:\n"
156 " Default is 2.\n"
157 " 0 -- No DIF Support\n"
158 " 1 -- Enable DIF for all types\n"
159 " 2 -- Enable DIF for all types, except Type 0.\n");
Arun Easibad75002010-05-04 15:01:30 -0700160
Duane Grigsbye84067d2017-06-21 13:48:43 -0700161#if (IS_ENABLED(CONFIG_NVME_FC))
162int ql2xnvmeenable = 1;
163#else
164int ql2xnvmeenable;
165#endif
166module_param(ql2xnvmeenable, int, 0644);
167MODULE_PARM_DESC(ql2xnvmeenable,
168 "Enables NVME support. "
169 "0 - no NVMe. Default is Y");
170
Arun Easi8cb20492011-08-16 11:29:22 -0700171int ql2xenablehba_err_chk = 2;
Arun Easibad75002010-05-04 15:01:30 -0700172module_param(ql2xenablehba_err_chk, int, S_IRUGO|S_IWUSR);
173MODULE_PARM_DESC(ql2xenablehba_err_chk,
Arun Easi8cb20492011-08-16 11:29:22 -0700174 " Enable T10-CRC-DIF Error isolation by HBA:\n"
Steven J. Magnanib97f5d02014-02-04 12:50:35 -0600175 " Default is 2.\n"
Arun Easi8cb20492011-08-16 11:29:22 -0700176 " 0 -- Error isolation disabled\n"
177 " 1 -- Error isolation enabled only for DIX Type 0\n"
178 " 2 -- Error isolation enabled for all Types\n");
Arun Easibad75002010-05-04 15:01:30 -0700179
Bart Van Assche58e27532019-04-11 14:53:19 -0700180int ql2xiidmaenable = 1;
Joe Carnucciof2019cb2010-12-21 16:00:22 -0800181module_param(ql2xiidmaenable, int, S_IRUGO);
Andrew Vasqueze5896bd2008-07-10 16:55:52 -0700182MODULE_PARM_DESC(ql2xiidmaenable,
183 "Enables iIDMA settings "
184 "Default is 1 - perform iIDMA. 0 - no iIDMA.");
185
Michael Hernandezd7459522016-12-12 14:40:07 -0800186int ql2xmqsupport = 1;
187module_param(ql2xmqsupport, int, S_IRUGO);
188MODULE_PARM_DESC(ql2xmqsupport,
189 "Enable on demand multiple queue pairs support "
190 "Default is 1 for supported. "
191 "Set it to 0 to turn off mq qpair support.");
Andrew Vasqueze337d902009-04-06 22:33:49 -0700192
193int ql2xfwloadbin;
Chad Dupuis86e45bf2011-08-16 11:31:47 -0700194module_param(ql2xfwloadbin, int, S_IRUGO|S_IWUSR);
Joe Carnuccioa2b3e012016-07-06 11:14:21 -0400195module_param_named(fwload, ql2xfwloadbin, int, S_IRUGO|S_IWUSR);
Andrew Vasqueze337d902009-04-06 22:33:49 -0700196MODULE_PARM_DESC(ql2xfwloadbin,
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700197 "Option to specify location from which to load ISP firmware:.\n"
198 " 2 -- load firmware via the request_firmware() (hotplug).\n"
Andrew Vasqueze337d902009-04-06 22:33:49 -0700199 " interface.\n"
200 " 1 -- load firmware from flash.\n"
201 " 0 -- use default semantics.\n");
202
Andrew Vasquezae97c912010-02-18 10:07:28 -0800203int ql2xetsenable;
Joe Carnucciof2019cb2010-12-21 16:00:22 -0800204module_param(ql2xetsenable, int, S_IRUGO);
Andrew Vasquezae97c912010-02-18 10:07:28 -0800205MODULE_PARM_DESC(ql2xetsenable,
206 "Enables firmware ETS burst."
207 "Default is 0 - skip ETS enablement.");
208
Giridhar Malavali69078692010-05-28 15:08:28 -0700209int ql2xdbwr = 1;
Chad Dupuis86e45bf2011-08-16 11:31:47 -0700210module_param(ql2xdbwr, int, S_IRUGO|S_IWUSR);
Giridhar Malavalia9083012010-04-12 17:59:55 -0700211MODULE_PARM_DESC(ql2xdbwr,
Giridhar Malavali08de2842011-08-16 11:31:44 -0700212 "Option to specify scheme for request queue posting.\n"
213 " 0 -- Regular doorbell.\n"
214 " 1 -- CAMRAM doorbell (faster).\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -0700215
Chad Dupuis4da26e12010-10-15 11:27:40 -0700216int ql2xgffidenable;
Joe Carnucciof2019cb2010-12-21 16:00:22 -0800217module_param(ql2xgffidenable, int, S_IRUGO);
Chad Dupuis4da26e12010-10-15 11:27:40 -0700218MODULE_PARM_DESC(ql2xgffidenable,
219 "Enables GFF_ID checks of port type. "
220 "Default is 0 - Do not use GFF_ID information.");
Giridhar Malavalia9083012010-04-12 17:59:55 -0700221
himanshu.madhani@cavium.com043dc1d2017-08-23 15:05:19 -0700222int ql2xasynctmfenable = 1;
Joe Carnucciof2019cb2010-12-21 16:00:22 -0800223module_param(ql2xasynctmfenable, int, S_IRUGO);
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700224MODULE_PARM_DESC(ql2xasynctmfenable,
225 "Enables issue of TM IOCBs asynchronously via IOCB mechanism"
Masanari Iida84e13c42018-09-11 18:48:11 +0900226 "Default is 1 - Issue TM IOCBs via mailbox mechanism.");
Giridhar Malavalied0de872011-03-30 11:46:29 -0700227
228int ql2xdontresethba;
Chad Dupuis86e45bf2011-08-16 11:31:47 -0700229module_param(ql2xdontresethba, int, S_IRUGO|S_IWUSR);
Giridhar Malavalied0de872011-03-30 11:46:29 -0700230MODULE_PARM_DESC(ql2xdontresethba,
Giridhar Malavali08de2842011-08-16 11:31:44 -0700231 "Option to specify reset behaviour.\n"
232 " 0 (Default) -- Reset on failure.\n"
233 " 1 -- Do not reset on failure.\n");
Giridhar Malavalied0de872011-03-30 11:46:29 -0700234
Hannes Reinecke1abf6352014-06-25 15:27:38 +0200235uint64_t ql2xmaxlun = MAX_LUNS;
236module_param(ql2xmaxlun, ullong, S_IRUGO);
Andrew Vasquez82515922011-05-10 11:30:13 -0700237MODULE_PARM_DESC(ql2xmaxlun,
238 "Defines the maximum LU number to register with the SCSI "
239 "midlayer. Default is 65535.");
240
Giridhar Malavali08de2842011-08-16 11:31:44 -0700241int ql2xmdcapmask = 0x1F;
242module_param(ql2xmdcapmask, int, S_IRUGO);
243MODULE_PARM_DESC(ql2xmdcapmask,
244 "Set the Minidump driver capture mask level. "
Giridhar Malavali6e96fa72011-11-18 09:03:14 -0800245 "Default is 0x1F - Can be set to 0x3, 0x7, 0xF, 0x1F, 0x7F.");
Giridhar Malavali08de2842011-08-16 11:31:44 -0700246
Giridhar Malavali3aadff32011-11-18 09:02:14 -0800247int ql2xmdenable = 1;
Giridhar Malavali08de2842011-08-16 11:31:44 -0700248module_param(ql2xmdenable, int, S_IRUGO);
249MODULE_PARM_DESC(ql2xmdenable,
250 "Enable/disable MiniDump. "
Giridhar Malavali3aadff32011-11-18 09:02:14 -0800251 "0 - MiniDump disabled. "
252 "1 (Default) - MiniDump enabled.");
Giridhar Malavali08de2842011-08-16 11:31:44 -0700253
Bart Van Asschec1c71782019-08-08 20:01:24 -0700254int ql2xexlogins;
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -0500255module_param(ql2xexlogins, uint, S_IRUGO|S_IWUSR);
256MODULE_PARM_DESC(ql2xexlogins,
257 "Number of extended Logins. "
258 "0 (Default)- Disabled.");
259
Quinn Tran99e1b682017-06-02 09:12:03 -0700260int ql2xexchoffld = 1024;
261module_param(ql2xexchoffld, uint, 0644);
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -0500262MODULE_PARM_DESC(ql2xexchoffld,
Quinn Tran99e1b682017-06-02 09:12:03 -0700263 "Number of target exchanges.");
264
265int ql2xiniexchg = 1024;
266module_param(ql2xiniexchg, uint, 0644);
267MODULE_PARM_DESC(ql2xiniexchg,
268 "Number of initiator exchanges.");
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -0500269
Bart Van Asschec1c71782019-08-08 20:01:24 -0700270int ql2xfwholdabts;
Himanshu Madhanif198caf2016-01-27 12:03:30 -0500271module_param(ql2xfwholdabts, int, S_IRUGO);
272MODULE_PARM_DESC(ql2xfwholdabts,
273 "Allow FW to hold status IOCB until ABTS rsp received. "
274 "0 (Default) Do not set fw option. "
275 "1 - Set fw option to hold ABTS.");
276
Quinn Tran41dc5292017-01-19 22:28:03 -0800277int ql2xmvasynctoatio = 1;
278module_param(ql2xmvasynctoatio, int, S_IRUGO|S_IWUSR);
279MODULE_PARM_DESC(ql2xmvasynctoatio,
280 "Move PUREX, ABTS RX and RIDA IOCBs to ATIOQ"
281 "0 (Default). Do not move IOCBs"
282 "1 - Move IOCBs.");
283
Quinn Trane4e3a2c2017-08-23 15:05:07 -0700284int ql2xautodetectsfp = 1;
285module_param(ql2xautodetectsfp, int, 0444);
286MODULE_PARM_DESC(ql2xautodetectsfp,
287 "Detect SFP range and set appropriate distance.\n"
288 "1 (Default): Enable\n");
289
Himanshu Madhanie7240af2017-10-13 09:34:03 -0700290int ql2xenablemsix = 1;
291module_param(ql2xenablemsix, int, 0444);
292MODULE_PARM_DESC(ql2xenablemsix,
293 "Set to enable MSI or MSI-X interrupt mechanism.\n"
294 " Default is 1, enable MSI-X interrupt mechanism.\n"
295 " 0 -- enable traditional pin-based mechanism.\n"
296 " 1 -- enable MSI-X interrupt mechanism.\n"
297 " 2 -- enable MSI interrupt mechanism.\n");
298
Quinn Tran9ecf0b02017-12-28 12:33:19 -0800299int qla2xuseresexchforels;
300module_param(qla2xuseresexchforels, int, 0444);
301MODULE_PARM_DESC(qla2xuseresexchforels,
302 "Reserve 1/2 of emergency exchanges for ELS.\n"
303 " 0 (default): disabled");
304
Bart Van Asscheb3ede8e2019-04-04 12:44:42 -0700305static int ql2xprotmask;
Martin K. Petersen7855d2b2018-12-21 09:33:44 -0800306module_param(ql2xprotmask, int, 0644);
307MODULE_PARM_DESC(ql2xprotmask,
308 "Override DIF/DIX protection capabilities mask\n"
309 "Default is 0 which sets protection mask based on "
310 "capabilities reported by HBA firmware.\n");
311
Bart Van Asscheb3ede8e2019-04-04 12:44:42 -0700312static int ql2xprotguard;
Martin K. Petersen7855d2b2018-12-21 09:33:44 -0800313module_param(ql2xprotguard, int, 0644);
314MODULE_PARM_DESC(ql2xprotguard, "Override choice of DIX checksum\n"
315 " 0 -- Let HBA firmware decide\n"
316 " 1 -- Force T10 CRC\n"
317 " 2 -- Force IP checksum\n");
318
Giridhar Malavali50b81272018-12-21 09:33:45 -0800319int ql2xdifbundlinginternalbuffers;
320module_param(ql2xdifbundlinginternalbuffers, int, 0644);
321MODULE_PARM_DESC(ql2xdifbundlinginternalbuffers,
322 "Force using internal buffers for DIF information\n"
323 "0 (Default). Based on check.\n"
324 "1 Force using internal buffers\n");
325
Joe Carnucciod83a80e2020-02-12 13:44:18 -0800326int ql2xsmartsan;
327module_param(ql2xsmartsan, int, 0444);
328module_param_named(smartsan, ql2xsmartsan, int, 0444);
329MODULE_PARM_DESC(ql2xsmartsan,
330 "Send SmartSAN Management Attributes for FDMI Registration."
331 " Default is 0 - No SmartSAN registration,"
332 " 1 - Register SmartSAN Management Attributes.");
333
Joe Carnucciobd7de0b2020-02-12 13:44:19 -0800334int ql2xrdpenable;
335module_param(ql2xrdpenable, int, 0444);
336module_param_named(rdpenable, ql2xrdpenable, int, 0444);
337MODULE_PARM_DESC(ql2xrdpenable,
338 "Enables RDP responses. "
339 "0 - no RDP responses (default). "
340 "1 - provide RDP responses.");
Bikash Hazarikaa0465852021-01-11 01:31:31 -0800341int ql2xabts_wait_nvme = 1;
342module_param(ql2xabts_wait_nvme, int, 0444);
343MODULE_PARM_DESC(ql2xabts_wait_nvme,
344 "To wait for ABTS response on I/O timeouts for NVMe. (default: 1)");
345
Joe Carnucciod83a80e2020-02-12 13:44:18 -0800346
Nilesh Javali2c57d0d2022-08-26 03:25:58 -0700347static u32 ql2xdelay_before_pci_error_handling = 5;
Quinn Trand3117c82022-06-15 22:35:00 -0700348module_param(ql2xdelay_before_pci_error_handling, uint, 0644);
349MODULE_PARM_DESC(ql2xdelay_before_pci_error_handling,
350 "Number of seconds delayed before qla begin PCI error self-handling (default: 5).\n");
351
Joe Lawrence1a2fbf12014-08-26 17:11:18 -0400352static void qla2x00_clear_drv_active(struct qla_hw_data *);
Saurav Kashyap34912552013-06-25 11:27:18 -0400353static void qla2x00_free_device(scsi_qla_host_t *);
Bart Van Asschea4e1d0b2022-08-15 10:00:43 -0700354static void qla2xxx_map_queues(struct Scsi_Host *shost);
Duane Grigsbye84067d2017-06-21 13:48:43 -0700355static void qla2x00_destroy_deferred_work(struct qla_hw_data *);
Andrew Vasquezce7e4af2005-08-26 19:09:30 -0700356
Shreyas Deodhar65120de2022-01-09 21:02:10 -0800357u32 ql2xnvme_queues = DEF_NVME_HW_QUEUES;
358module_param(ql2xnvme_queues, uint, S_IRUGO);
359MODULE_PARM_DESC(ql2xnvme_queues,
360 "Number of NVMe Queues that can be configured.\n"
361 "Final value will be min(ql2xnvme_queues, num_cpus,num_chip_queues)\n"
362 "1 - Minimum number of queues supported\n"
Shreyas Deodhar65120de2022-01-09 21:02:10 -0800363 "8 - Default value");
Quinn Tran45235022018-07-18 14:29:53 -0700364
Daniel Wagner877b0372023-02-08 16:20:14 +0100365int ql2xfc2target = 1;
366module_param(ql2xfc2target, int, 0444);
367MODULE_PARM_DESC(qla2xfc2target,
368 "Enables FC2 Target support. "
369 "0 - FC2 Target support is disabled. "
370 "1 - FC2 Target support is enabled (default).");
371
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372static struct scsi_transport_template *qla2xxx_transport_template = NULL;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -0700373struct scsi_transport_template *qla2xxx_transport_vport_template = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375/* TODO Convert to inlines
376 *
377 * Timer routines
378 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379
Seokmann Ju2c3dfe32007-07-05 13:16:51 -0700380__inline__ void
Kees Cook8e5f4ba2017-09-03 13:23:32 -0700381qla2x00_start_timer(scsi_qla_host_t *vha, unsigned long interval)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382{
Kees Cook8e5f4ba2017-09-03 13:23:32 -0700383 timer_setup(&vha->timer, qla2x00_timer, 0);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800384 vha->timer.expires = jiffies + interval * HZ;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800385 add_timer(&vha->timer);
386 vha->timer_active = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387}
388
389static inline void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800390qla2x00_restart_timer(scsi_qla_host_t *vha, unsigned long interval)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391{
Giridhar Malavalia9083012010-04-12 17:59:55 -0700392 /* Currently used for 82XX only. */
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700393 if (vha->device_flags & DFLG_DEV_FAILED) {
394 ql_dbg(ql_dbg_timer, vha, 0x600d,
395 "Device in a failed state, returning.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -0700396 return;
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700397 }
Giridhar Malavalia9083012010-04-12 17:59:55 -0700398
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800399 mod_timer(&vha->timer, jiffies + interval * HZ);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400}
401
Adrian Bunka824ebb2008-01-17 09:02:15 -0800402static __inline__ void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800403qla2x00_stop_timer(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800405 del_timer_sync(&vha->timer);
406 vha->timer_active = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407}
408
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409static int qla2x00_do_dpc(void *data);
410
411static void qla2x00_rst_aen(scsi_qla_host_t *);
412
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800413static int qla2x00_mem_alloc(struct qla_hw_data *, uint16_t, uint16_t,
414 struct req_que **, struct rsp_que **);
Madhuranath Iyengare30d1752010-10-15 11:27:46 -0700415static void qla2x00_free_fw_dump(struct qla_hw_data *);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800416static void qla2x00_mem_free(struct qla_hw_data *);
Michael Hernandezd7459522016-12-12 14:40:07 -0800417int qla2xxx_mqueuecommand(struct Scsi_Host *host, struct scsi_cmnd *cmd,
418 struct qla_qpair *qpair);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420/* -------------------------------------------------------------------------- */
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700421static void qla_init_base_qpair(struct scsi_qla_host *vha, struct req_que *req,
422 struct rsp_que *rsp)
423{
424 struct qla_hw_data *ha = vha->hw;
Bart Van Asschebd432bb2019-04-11 14:53:17 -0700425
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700426 rsp->qpair = ha->base_qpair;
427 rsp->req = req;
Quinn Tran06910942018-09-04 14:19:12 -0700428 ha->base_qpair->hw = ha;
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700429 ha->base_qpair->req = req;
430 ha->base_qpair->rsp = rsp;
431 ha->base_qpair->vha = vha;
432 ha->base_qpair->qp_lock_ptr = &ha->hardware_lock;
433 ha->base_qpair->use_shadow_reg = IS_SHADOW_REG_CAPABLE(ha) ? 1 : 0;
434 ha->base_qpair->msix = &ha->msix_entries[QLA_MSIX_RSP_Q];
Quinn Tran6a629462018-09-04 14:19:15 -0700435 ha->base_qpair->srb_mempool = ha->srb_mempool;
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700436 INIT_LIST_HEAD(&ha->base_qpair->hints_list);
Quinn Tranefeda3b2023-08-17 12:01:31 +0530437 INIT_LIST_HEAD(&ha->base_qpair->dsd_list);
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700438 ha->base_qpair->enable_class_2 = ql2xenableclass2;
439 /* init qpair to this cpu. Will adjust at run time. */
Bart Van Assche86531882017-11-06 11:59:05 -0800440 qla_cpu_update(rsp->qpair, raw_smp_processor_id());
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700441 ha->base_qpair->pdev = ha->pdev;
442
Joe Carnuccioecc89f22019-03-12 11:08:13 -0700443 if (IS_QLA27XX(ha) || IS_QLA83XX(ha) || IS_QLA28XX(ha))
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700444 ha->base_qpair->reqq_start_iocbs = qla_83xx_start_iocbs;
445}
446
Chad Dupuis9a347ff2012-05-15 14:34:14 -0400447static int qla2x00_alloc_queues(struct qla_hw_data *ha, struct req_que *req,
448 struct rsp_que *rsp)
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800449{
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700450 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
Bart Van Asschebd432bb2019-04-11 14:53:17 -0700451
Kees Cook6396bb22018-06-12 14:03:40 -0700452 ha->req_q_map = kcalloc(ha->max_req_queues, sizeof(struct req_que *),
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800453 GFP_KERNEL);
454 if (!ha->req_q_map) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700455 ql_log(ql_log_fatal, vha, 0x003b,
456 "Unable to allocate memory for request queue ptrs.\n");
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800457 goto fail_req_map;
458 }
459
Kees Cook6396bb22018-06-12 14:03:40 -0700460 ha->rsp_q_map = kcalloc(ha->max_rsp_queues, sizeof(struct rsp_que *),
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800461 GFP_KERNEL);
462 if (!ha->rsp_q_map) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700463 ql_log(ql_log_fatal, vha, 0x003c,
464 "Unable to allocate memory for response queue ptrs.\n");
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800465 goto fail_rsp_map;
466 }
Michael Hernandezd7459522016-12-12 14:40:07 -0800467
Quinn Trane326d222017-06-13 20:47:18 -0700468 ha->base_qpair = kzalloc(sizeof(struct qla_qpair), GFP_KERNEL);
469 if (ha->base_qpair == NULL) {
470 ql_log(ql_log_warn, vha, 0x00e0,
471 "Failed to allocate base queue pair memory.\n");
472 goto fail_base_qpair;
473 }
474
Quinn Tran8abfa9e2017-06-13 20:47:24 -0700475 qla_init_base_qpair(vha, req, rsp);
Quinn Trane326d222017-06-13 20:47:18 -0700476
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -0700477 if ((ql2xmqsupport || ql2xnvmeenable) && ha->max_qpairs) {
Michael Hernandezd7459522016-12-12 14:40:07 -0800478 ha->queue_pair_map = kcalloc(ha->max_qpairs, sizeof(struct qla_qpair *),
479 GFP_KERNEL);
480 if (!ha->queue_pair_map) {
481 ql_log(ql_log_fatal, vha, 0x0180,
482 "Unable to allocate memory for queue pair ptrs.\n");
483 goto fail_qpair_map;
484 }
Shreyas Deodhar1d201c82022-12-21 20:39:32 -0800485 if (qla_mapq_alloc_qp_cpu_map(ha) != 0) {
486 kfree(ha->queue_pair_map);
487 ha->queue_pair_map = NULL;
488 goto fail_qpair_map;
489 }
Michael Hernandezd7459522016-12-12 14:40:07 -0800490 }
491
Chad Dupuis9a347ff2012-05-15 14:34:14 -0400492 /*
493 * Make sure we record at least the request and response queue zero in
494 * case we need to free them if part of the probe fails.
495 */
496 ha->rsp_q_map[0] = rsp;
497 ha->req_q_map[0] = req;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800498 set_bit(0, ha->rsp_qid_map);
499 set_bit(0, ha->req_qid_map);
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -0500500 return 0;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800501
Michael Hernandezd7459522016-12-12 14:40:07 -0800502fail_qpair_map:
Quinn Tran82de8022017-06-13 20:47:17 -0700503 kfree(ha->base_qpair);
504 ha->base_qpair = NULL;
505fail_base_qpair:
Michael Hernandezd7459522016-12-12 14:40:07 -0800506 kfree(ha->rsp_q_map);
507 ha->rsp_q_map = NULL;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800508fail_rsp_map:
509 kfree(ha->req_q_map);
510 ha->req_q_map = NULL;
511fail_req_map:
512 return -ENOMEM;
513}
514
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700515static void qla2x00_free_req_que(struct qla_hw_data *ha, struct req_que *req)
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800516{
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400517 if (IS_QLAFX00(ha)) {
518 if (req && req->ring_fx00)
519 dma_free_coherent(&ha->pdev->dev,
520 (req->length_fx00 + 1) * sizeof(request_t),
521 req->ring_fx00, req->dma_fx00);
522 } else if (req && req->ring)
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800523 dma_free_coherent(&ha->pdev->dev,
524 (req->length + 1) * sizeof(request_t),
525 req->ring, req->dma);
526
Bill Kuzeja6d634062018-03-23 10:37:25 -0400527 if (req)
Chad Dupuis8d93f552013-01-30 03:34:37 -0500528 kfree(req->outstanding_cmds);
Bill Kuzeja6d634062018-03-23 10:37:25 -0400529
530 kfree(req);
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800531}
532
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700533static void qla2x00_free_rsp_que(struct qla_hw_data *ha, struct rsp_que *rsp)
534{
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400535 if (IS_QLAFX00(ha)) {
Meelis Roos3f6c9be2018-03-08 15:44:37 +0200536 if (rsp && rsp->ring_fx00)
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400537 dma_free_coherent(&ha->pdev->dev,
538 (rsp->length_fx00 + 1) * sizeof(request_t),
539 rsp->ring_fx00, rsp->dma_fx00);
540 } else if (rsp && rsp->ring) {
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700541 dma_free_coherent(&ha->pdev->dev,
542 (rsp->length + 1) * sizeof(response_t),
543 rsp->ring, rsp->dma);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400544 }
Bill Kuzeja6d634062018-03-23 10:37:25 -0400545 kfree(rsp);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700546}
547
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800548static void qla2x00_free_queues(struct qla_hw_data *ha)
549{
550 struct req_que *req;
551 struct rsp_que *rsp;
552 int cnt;
Quinn Tran093df732016-12-12 14:40:09 -0800553 unsigned long flags;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800554
Quinn Tran82de8022017-06-13 20:47:17 -0700555 if (ha->queue_pair_map) {
556 kfree(ha->queue_pair_map);
557 ha->queue_pair_map = NULL;
558 }
559 if (ha->base_qpair) {
560 kfree(ha->base_qpair);
561 ha->base_qpair = NULL;
562 }
563
Shreyas Deodhar1d201c82022-12-21 20:39:32 -0800564 qla_mapq_free_qp_cpu_map(ha);
Quinn Tran093df732016-12-12 14:40:09 -0800565 spin_lock_irqsave(&ha->hardware_lock, flags);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700566 for (cnt = 0; cnt < ha->max_req_queues; cnt++) {
Quinn Trancb432852016-02-04 11:45:16 -0500567 if (!test_bit(cnt, ha->req_qid_map))
568 continue;
569
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800570 req = ha->req_q_map[cnt];
Quinn Tran093df732016-12-12 14:40:09 -0800571 clear_bit(cnt, ha->req_qid_map);
572 ha->req_q_map[cnt] = NULL;
573
574 spin_unlock_irqrestore(&ha->hardware_lock, flags);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700575 qla2x00_free_req_que(ha, req);
Quinn Tran093df732016-12-12 14:40:09 -0800576 spin_lock_irqsave(&ha->hardware_lock, flags);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700577 }
Quinn Tran093df732016-12-12 14:40:09 -0800578 spin_unlock_irqrestore(&ha->hardware_lock, flags);
579
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700580 kfree(ha->req_q_map);
581 ha->req_q_map = NULL;
582
Quinn Tran093df732016-12-12 14:40:09 -0800583
584 spin_lock_irqsave(&ha->hardware_lock, flags);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700585 for (cnt = 0; cnt < ha->max_rsp_queues; cnt++) {
Quinn Trancb432852016-02-04 11:45:16 -0500586 if (!test_bit(cnt, ha->rsp_qid_map))
587 continue;
588
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700589 rsp = ha->rsp_q_map[cnt];
Dave Jonesc3c4239462016-12-27 13:13:21 -0500590 clear_bit(cnt, ha->rsp_qid_map);
Quinn Tran093df732016-12-12 14:40:09 -0800591 ha->rsp_q_map[cnt] = NULL;
592 spin_unlock_irqrestore(&ha->hardware_lock, flags);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700593 qla2x00_free_rsp_que(ha, rsp);
Quinn Tran093df732016-12-12 14:40:09 -0800594 spin_lock_irqsave(&ha->hardware_lock, flags);
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800595 }
Quinn Tran093df732016-12-12 14:40:09 -0800596 spin_unlock_irqrestore(&ha->hardware_lock, flags);
597
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800598 kfree(ha->rsp_q_map);
599 ha->rsp_q_map = NULL;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800600}
601
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602static char *
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700603qla2x00_pci_info_str(struct scsi_qla_host *vha, char *str, size_t str_len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800605 struct qla_hw_data *ha = vha->hw;
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700606 static const char *const pci_bus_modes[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 "33", "66", "100", "133",
608 };
609 uint16_t pci_bus;
610
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 pci_bus = (ha->pci_attr & (BIT_9 | BIT_10)) >> 9;
612 if (pci_bus) {
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700613 snprintf(str, str_len, "PCI-X (%s MHz)",
614 pci_bus_modes[pci_bus]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 } else {
616 pci_bus = (ha->pci_attr & BIT_8) >> 8;
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700617 snprintf(str, str_len, "PCI (%s MHz)", pci_bus_modes[pci_bus]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700620 return str;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621}
622
Andrew Vasquezfca29702005-07-06 10:31:47 -0700623static char *
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700624qla24xx_pci_info_str(struct scsi_qla_host *vha, char *str, size_t str_len)
Andrew Vasquezfca29702005-07-06 10:31:47 -0700625{
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700626 static const char *const pci_bus_modes[] = {
627 "33", "66", "100", "133",
628 };
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800629 struct qla_hw_data *ha = vha->hw;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700630 uint32_t pci_bus;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700631
Bjorn Helgaas62a276f2013-09-06 11:26:24 -0600632 if (pci_is_pcie(ha->pdev)) {
Bjorn Helgaas62a276f2013-09-06 11:26:24 -0600633 uint32_t lstat, lspeed, lwidth;
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700634 const char *speed_str;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700635
Bjorn Helgaas62a276f2013-09-06 11:26:24 -0600636 pcie_capability_read_dword(ha->pdev, PCI_EXP_LNKCAP, &lstat);
Ilpo Järvinendc1d7b32023-09-13 15:27:46 +0300637 lspeed = FIELD_GET(PCI_EXP_LNKCAP_SLS, lstat);
638 lwidth = FIELD_GET(PCI_EXP_LNKCAP_MLW, lstat);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700639
Saurav Kashyap49300af2012-11-21 02:40:34 -0500640 switch (lspeed) {
641 case 1:
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700642 speed_str = "2.5GT/s";
Saurav Kashyap49300af2012-11-21 02:40:34 -0500643 break;
644 case 2:
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700645 speed_str = "5.0GT/s";
Saurav Kashyap49300af2012-11-21 02:40:34 -0500646 break;
647 case 3:
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700648 speed_str = "8.0GT/s";
Saurav Kashyap49300af2012-11-21 02:40:34 -0500649 break;
Himanshu Madhaniefd39a22020-02-26 14:40:05 -0800650 case 4:
651 speed_str = "16.0GT/s";
652 break;
Saurav Kashyap49300af2012-11-21 02:40:34 -0500653 default:
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700654 speed_str = "<unknown>";
Saurav Kashyap49300af2012-11-21 02:40:34 -0500655 break;
656 }
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700657 snprintf(str, str_len, "PCIe (%s x%d)", speed_str, lwidth);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700658
659 return str;
660 }
661
Andrew Vasquezfca29702005-07-06 10:31:47 -0700662 pci_bus = (ha->pci_attr & CSRX_PCIX_BUS_MODE_MASK) >> 8;
Bart Van Asschedc6d6d32019-08-08 20:01:55 -0700663 if (pci_bus == 0 || pci_bus == 8)
664 snprintf(str, str_len, "PCI (%s MHz)",
665 pci_bus_modes[pci_bus >> 3]);
666 else
667 snprintf(str, str_len, "PCI-X Mode %d (%s MHz)",
668 pci_bus & 4 ? 2 : 1,
669 pci_bus_modes[pci_bus & 3]);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700670
671 return str;
672}
673
Adrian Bunke5f82ab2006-11-08 19:55:50 -0800674static char *
Himanshu Madhanidf57cab2014-09-25 05:16:46 -0400675qla2x00_fw_version_str(struct scsi_qla_host *vha, char *str, size_t size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676{
677 char un_str[10];
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800678 struct qla_hw_data *ha = vha->hw;
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700679
Himanshu Madhanidf57cab2014-09-25 05:16:46 -0400680 snprintf(str, size, "%d.%02d.%02d ", ha->fw_major_version,
681 ha->fw_minor_version, ha->fw_subminor_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682
683 if (ha->fw_attributes & BIT_9) {
684 strcat(str, "FLX");
685 return (str);
686 }
687
688 switch (ha->fw_attributes & 0xFF) {
689 case 0x7:
690 strcat(str, "EF");
691 break;
692 case 0x17:
693 strcat(str, "TP");
694 break;
695 case 0x37:
696 strcat(str, "IP");
697 break;
698 case 0x77:
699 strcat(str, "VI");
700 break;
701 default:
702 sprintf(un_str, "(%x)", ha->fw_attributes);
703 strcat(str, un_str);
704 break;
705 }
706 if (ha->fw_attributes & 0x100)
707 strcat(str, "X");
708
709 return (str);
710}
711
Adrian Bunke5f82ab2006-11-08 19:55:50 -0800712static char *
Himanshu Madhanidf57cab2014-09-25 05:16:46 -0400713qla24xx_fw_version_str(struct scsi_qla_host *vha, char *str, size_t size)
Andrew Vasquezfca29702005-07-06 10:31:47 -0700714{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800715 struct qla_hw_data *ha = vha->hw;
Andrew Vasquezf0883ac2005-07-08 17:58:43 -0700716
Himanshu Madhanidf57cab2014-09-25 05:16:46 -0400717 snprintf(str, size, "%d.%02d.%02d (%x)", ha->fw_major_version,
Andrew Vasquez3a03eb72009-01-05 11:18:11 -0800718 ha->fw_minor_version, ha->fw_subminor_version, ha->fw_attributes);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700719 return str;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700720}
721
Bart Van Assche6c18a432019-08-08 20:02:04 -0700722void qla2x00_sp_free_dma(srb_t *sp)
Andrew Vasquezfca29702005-07-06 10:31:47 -0700723{
Joe Carnuccio25ff6af2017-01-19 22:28:04 -0800724 struct qla_hw_data *ha = sp->vha->hw;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800725 struct scsi_cmnd *cmd = GET_CMD_SP(sp);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700726
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800727 if (sp->flags & SRB_DMA_VALID) {
728 scsi_dma_unmap(cmd);
729 sp->flags &= ~SRB_DMA_VALID;
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700730 }
Andrew Vasquezfca29702005-07-06 10:31:47 -0700731
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800732 if (sp->flags & SRB_CRC_PROT_DMA_VALID) {
733 dma_unmap_sg(&ha->pdev->dev, scsi_prot_sglist(cmd),
734 scsi_prot_sg_count(cmd), cmd->sc_data_direction);
735 sp->flags &= ~SRB_CRC_PROT_DMA_VALID;
736 }
Andrew Vasquezfca29702005-07-06 10:31:47 -0700737
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800738 if (sp->flags & SRB_CRC_CTX_DSD_VALID) {
739 /* List assured to be having elements */
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700740 qla2x00_clean_dsd_pool(ha, sp->u.scmd.crc_ctx);
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800741 sp->flags &= ~SRB_CRC_CTX_DSD_VALID;
742 }
743
744 if (sp->flags & SRB_CRC_CTX_DMA_VALID) {
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700745 struct crc_context *ctx0 = sp->u.scmd.crc_ctx;
Joe Carnucciod5ff0ee2017-05-24 18:06:24 -0700746
747 dma_pool_free(ha->dl_dma_pool, ctx0, ctx0->crc_ctx_dma);
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800748 sp->flags &= ~SRB_CRC_CTX_DMA_VALID;
749 }
750
751 if (sp->flags & SRB_FCP_CMND_DMA_VALID) {
Quinn Tran82d8dfd2022-12-21 20:39:28 -0800752 struct ct6_dsd *ctx1 = &sp->u.scmd.ct6_ctx;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800753
754 dma_pool_free(ha->fcp_cmnd_dma_pool, ctx1->fcp_cmnd,
Joe Carnucciod5ff0ee2017-05-24 18:06:24 -0700755 ctx1->fcp_cmnd_dma);
Quinn Tranefeda3b2023-08-17 12:01:31 +0530756 list_splice(&ctx1->dsd_list, &sp->qpair->dsd_list);
757 sp->qpair->dsd_inuse -= ctx1->dsd_use_cnt;
758 sp->qpair->dsd_avail += ctx1->dsd_use_cnt;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800759 }
Quinn Tran82d8dfd2022-12-21 20:39:28 -0800760
761 if (sp->flags & SRB_GOT_BUF)
762 qla_put_buf(sp->qpair, &sp->u.scmd.buf_dsc);
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800763}
764
Bart Van Assche6c18a432019-08-08 20:02:04 -0700765void qla2x00_sp_compl(srb_t *sp, int res)
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800766{
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800767 struct scsi_cmnd *cmd = GET_CMD_SP(sp);
Bart Van Assche219d27d2019-04-17 14:44:35 -0700768 struct completion *comp = sp->comp;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800769
Saurav Kashyap31e6cdb2022-01-09 21:02:03 -0800770 /* kref: INIT */
771 kref_put(&sp->cmd_kref, qla2x00_sp_release);
Giridhar Malavali740e2932019-04-02 14:24:20 -0700772 cmd->result = res;
Bart Van Assche55976162022-02-18 11:51:10 -0800773 sp->type = 0;
Bart Van Assche79e30b882021-10-07 13:29:00 -0700774 scsi_done(cmd);
Bart Van Assche219d27d2019-04-17 14:44:35 -0700775 if (comp)
776 complete(comp);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700777}
778
Bart Van Assche6c18a432019-08-08 20:02:04 -0700779void qla2xxx_qpair_sp_free_dma(srb_t *sp)
Michael Hernandezd7459522016-12-12 14:40:07 -0800780{
Michael Hernandezd7459522016-12-12 14:40:07 -0800781 struct scsi_cmnd *cmd = GET_CMD_SP(sp);
782 struct qla_hw_data *ha = sp->fcport->vha->hw;
Michael Hernandezd7459522016-12-12 14:40:07 -0800783
784 if (sp->flags & SRB_DMA_VALID) {
785 scsi_dma_unmap(cmd);
786 sp->flags &= ~SRB_DMA_VALID;
787 }
788
789 if (sp->flags & SRB_CRC_PROT_DMA_VALID) {
790 dma_unmap_sg(&ha->pdev->dev, scsi_prot_sglist(cmd),
791 scsi_prot_sg_count(cmd), cmd->sc_data_direction);
792 sp->flags &= ~SRB_CRC_PROT_DMA_VALID;
793 }
794
795 if (sp->flags & SRB_CRC_CTX_DSD_VALID) {
796 /* List assured to be having elements */
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700797 qla2x00_clean_dsd_pool(ha, sp->u.scmd.crc_ctx);
Michael Hernandezd7459522016-12-12 14:40:07 -0800798 sp->flags &= ~SRB_CRC_CTX_DSD_VALID;
799 }
800
Giridhar Malavali50b81272018-12-21 09:33:45 -0800801 if (sp->flags & SRB_DIF_BUNDL_DMA_VALID) {
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700802 struct crc_context *difctx = sp->u.scmd.crc_ctx;
Giridhar Malavali50b81272018-12-21 09:33:45 -0800803 struct dsd_dma *dif_dsd, *nxt_dsd;
804
805 list_for_each_entry_safe(dif_dsd, nxt_dsd,
806 &difctx->ldif_dma_hndl_list, list) {
807 list_del(&dif_dsd->list);
808 dma_pool_free(ha->dif_bundl_pool, dif_dsd->dsd_addr,
809 dif_dsd->dsd_list_dma);
810 kfree(dif_dsd);
811 difctx->no_dif_bundl--;
812 }
813
814 list_for_each_entry_safe(dif_dsd, nxt_dsd,
815 &difctx->ldif_dsd_list, list) {
816 list_del(&dif_dsd->list);
817 dma_pool_free(ha->dl_dma_pool, dif_dsd->dsd_addr,
818 dif_dsd->dsd_list_dma);
819 kfree(dif_dsd);
820 difctx->no_ldif_dsd--;
821 }
822
823 if (difctx->no_ldif_dsd) {
824 ql_dbg(ql_dbg_tgt+ql_dbg_verbose, sp->vha, 0xe022,
825 "%s: difctx->no_ldif_dsd=%x\n",
826 __func__, difctx->no_ldif_dsd);
827 }
828
829 if (difctx->no_dif_bundl) {
830 ql_dbg(ql_dbg_tgt+ql_dbg_verbose, sp->vha, 0xe022,
831 "%s: difctx->no_dif_bundl=%x\n",
832 __func__, difctx->no_dif_bundl);
833 }
834 sp->flags &= ~SRB_DIF_BUNDL_DMA_VALID;
835 }
Bart Van Assched8f945b2019-04-17 14:44:25 -0700836
837 if (sp->flags & SRB_FCP_CMND_DMA_VALID) {
Quinn Tran82d8dfd2022-12-21 20:39:28 -0800838 struct ct6_dsd *ctx1 = &sp->u.scmd.ct6_ctx;
Bart Van Assched8f945b2019-04-17 14:44:25 -0700839
840 dma_pool_free(ha->fcp_cmnd_dma_pool, ctx1->fcp_cmnd,
841 ctx1->fcp_cmnd_dma);
Quinn Tranefeda3b2023-08-17 12:01:31 +0530842 list_splice(&ctx1->dsd_list, &sp->qpair->dsd_list);
843 sp->qpair->dsd_inuse -= ctx1->dsd_use_cnt;
844 sp->qpair->dsd_avail += ctx1->dsd_use_cnt;
Bart Van Assched8f945b2019-04-17 14:44:25 -0700845 sp->flags &= ~SRB_FCP_CMND_DMA_VALID;
846 }
847
848 if (sp->flags & SRB_CRC_CTX_DMA_VALID) {
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700849 struct crc_context *ctx0 = sp->u.scmd.crc_ctx;
Bart Van Assched8f945b2019-04-17 14:44:25 -0700850
Bart Van Assche5ec9f902019-08-08 20:02:12 -0700851 dma_pool_free(ha->dl_dma_pool, ctx0, ctx0->crc_ctx_dma);
Bart Van Assched8f945b2019-04-17 14:44:25 -0700852 sp->flags &= ~SRB_CRC_CTX_DMA_VALID;
853 }
Quinn Tran82d8dfd2022-12-21 20:39:28 -0800854
855 if (sp->flags & SRB_GOT_BUF)
856 qla_put_buf(sp->qpair, &sp->u.scmd.buf_dsc);
Michael Hernandezd7459522016-12-12 14:40:07 -0800857}
858
Bart Van Assche6c18a432019-08-08 20:02:04 -0700859void qla2xxx_qpair_sp_compl(srb_t *sp, int res)
Michael Hernandezd7459522016-12-12 14:40:07 -0800860{
Michael Hernandezd7459522016-12-12 14:40:07 -0800861 struct scsi_cmnd *cmd = GET_CMD_SP(sp);
Bart Van Assche219d27d2019-04-17 14:44:35 -0700862 struct completion *comp = sp->comp;
Michael Hernandezd7459522016-12-12 14:40:07 -0800863
Saurav Kashyap31e6cdb2022-01-09 21:02:03 -0800864 /* ref: INIT */
865 kref_put(&sp->cmd_kref, qla2x00_sp_release);
Giridhar Malavali711a08d2019-04-02 14:24:33 -0700866 cmd->result = res;
Bart Van Assche55976162022-02-18 11:51:10 -0800867 sp->type = 0;
Bart Van Assche79e30b882021-10-07 13:29:00 -0700868 scsi_done(cmd);
Bart Van Assche219d27d2019-04-17 14:44:35 -0700869 if (comp)
870 complete(comp);
Michael Hernandezd7459522016-12-12 14:40:07 -0800871}
872
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873static int
Madhuranath Iyengarf5e3e402011-02-23 15:27:06 -0800874qla2xxx_queuecommand(struct Scsi_Host *host, struct scsi_cmnd *cmd)
Andrew Vasquezfca29702005-07-06 10:31:47 -0700875{
Madhuranath Iyengar134ae072011-05-10 11:30:08 -0700876 scsi_qla_host_t *vha = shost_priv(host);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700877 fc_port_t *fcport = (struct fc_port *) cmd->device->hostdata;
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -0400878 struct fc_rport *rport = starget_to_rport(scsi_target(cmd->device));
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800879 struct qla_hw_data *ha = vha->hw;
880 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700881 srb_t *sp;
882 int rval;
883
Bart Van Assche2dbb02f2019-04-17 14:44:19 -0700884 if (unlikely(test_bit(UNLOADING, &base_vha->dpc_flags)) ||
885 WARN_ON_ONCE(!rport)) {
Mauricio Faria de Oliveira04dfaa52016-11-07 17:53:30 -0200886 cmd->result = DID_NO_CONNECT << 16;
887 goto qc24_fail_command;
888 }
889
Michael Hernandez56012362016-12-12 14:40:08 -0800890 if (ha->mqenable) {
Bart Van Assche6d58ef02019-08-08 20:01:31 -0700891 uint32_t tag;
892 uint16_t hwq;
893 struct qla_qpair *qpair = NULL;
894
Bart Van Asschec7d6b2c2021-08-09 16:03:41 -0700895 tag = blk_mq_unique_tag(scsi_cmd_to_rq(cmd));
Jens Axboef664a3c2018-11-01 16:36:27 -0600896 hwq = blk_mq_unique_tag_to_hwq(tag);
897 qpair = ha->queue_pair_map[hwq];
Michael Hernandez56012362016-12-12 14:40:08 -0800898
899 if (qpair)
900 return qla2xxx_mqueuecommand(host, cmd, qpair);
Michael Hernandezd7459522016-12-12 14:40:07 -0800901 }
902
Andrew Vasquez85880802009-12-15 21:29:46 -0800903 if (ha->flags.eeh_busy) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700904 if (ha->flags.pci_channel_io_perm_failure) {
Saurav Kashyap5f28d2d2012-05-15 14:34:15 -0400905 ql_dbg(ql_dbg_aer, vha, 0x9010,
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700906 "PCI Channel IO permanent failure, exiting "
907 "cmd=%p.\n", cmd);
Seokmann Jub9b12f72009-03-24 09:08:18 -0700908 cmd->result = DID_NO_CONNECT << 16;
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700909 } else {
Saurav Kashyap5f28d2d2012-05-15 14:34:15 -0400910 ql_dbg(ql_dbg_aer, vha, 0x9011,
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700911 "EEH_Busy, Requeuing the cmd=%p.\n", cmd);
Andrew Vasquez85880802009-12-15 21:29:46 -0800912 cmd->result = DID_REQUEUE << 16;
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700913 }
Seokmann Ju14e660e2007-09-20 14:07:36 -0700914 goto qc24_fail_command;
915 }
916
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -0400917 rval = fc_remote_port_chkready(rport);
918 if (rval) {
919 cmd->result = rval;
Saurav Kashyap5f28d2d2012-05-15 14:34:15 -0400920 ql_dbg(ql_dbg_io + ql_dbg_verbose, vha, 0x3003,
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700921 "fc_remote_port_chkready failed for cmd=%p, rval=0x%x.\n",
922 cmd, rval);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700923 goto qc24_fail_command;
924 }
925
Arun Easibad75002010-05-04 15:01:30 -0700926 if (!vha->flags.difdix_supported &&
927 scsi_get_prot_op(cmd) != SCSI_PROT_NORMAL) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700928 ql_dbg(ql_dbg_io, vha, 0x3004,
929 "DIF Cap not reg, fail DIF capable cmd's:%p.\n",
930 cmd);
Arun Easibad75002010-05-04 15:01:30 -0700931 cmd->result = DID_NO_CONNECT << 16;
932 goto qc24_fail_command;
933 }
Chad Dupuisaa651be2012-02-09 11:14:04 -0800934
Saurav Kashyap707531b2020-12-02 05:23:10 -0800935 if (!fcport || fcport->deleted) {
936 cmd->result = DID_IMM_RETRY << 16;
Chad Dupuisaa651be2012-02-09 11:14:04 -0800937 goto qc24_fail_command;
938 }
939
Arun Easi78c3e5e2020-03-13 01:50:01 -0700940 if (atomic_read(&fcport->state) != FCS_ONLINE || fcport->deleted) {
Andrew Vasquezfca29702005-07-06 10:31:47 -0700941 if (atomic_read(&fcport->state) == FCS_DEVICE_DEAD ||
Giridhar Malavali38170fa2010-10-15 11:27:49 -0700942 atomic_read(&base_vha->loop_state) == LOOP_DEAD) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700943 ql_dbg(ql_dbg_io, vha, 0x3005,
944 "Returning DNC, fcport_state=%d loop_state=%d.\n",
945 atomic_read(&fcport->state),
946 atomic_read(&base_vha->loop_state));
Andrew Vasquezfca29702005-07-06 10:31:47 -0700947 cmd->result = DID_NO_CONNECT << 16;
948 goto qc24_fail_command;
949 }
Mike Christie7b594132008-08-17 15:24:40 -0500950 goto qc24_target_busy;
Andrew Vasquezfca29702005-07-06 10:31:47 -0700951 }
952
Chad Dupuise05fe292014-09-25 05:16:59 -0400953 /*
954 * Return target busy if we've received a non-zero retry_delay_timer
955 * in a FCP_RSP.
956 */
Bruno Prémont975f7d42014-12-19 10:29:16 +0100957 if (fcport->retry_delay_timestamp == 0) {
958 /* retry delay not set */
959 } else if (time_after(jiffies, fcport->retry_delay_timestamp))
Chad Dupuise05fe292014-09-25 05:16:59 -0400960 fcport->retry_delay_timestamp = 0;
961 else
962 goto qc24_target_busy;
963
Bart Van Assche85cffef2019-08-08 20:02:06 -0700964 sp = scsi_cmd_priv(cmd);
Saurav Kashyap31e6cdb2022-01-09 21:02:03 -0800965 /* ref: INIT */
Bart Van Assche85cffef2019-08-08 20:02:06 -0700966 qla2xxx_init_sp(sp, vha, vha->hw->base_qpair, fcport);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700967
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800968 sp->u.scmd.cmd = cmd;
969 sp->type = SRB_SCSI_CMD;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800970 sp->free = qla2x00_sp_free_dma;
971 sp->done = qla2x00_sp_compl;
972
Anirban Chakrabortye315cd22008-11-06 10:40:51 -0800973 rval = ha->isp_ops->start_scsi(sp);
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700974 if (rval != QLA_SUCCESS) {
Chad Dupuis53016ed2012-11-21 02:40:32 -0500975 ql_dbg(ql_dbg_io + ql_dbg_verbose, vha, 0x3013,
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700976 "Start scsi failed rval=%d for cmd=%p.\n", rval, cmd);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700977 goto qc24_host_busy_free_sp;
Saurav Kashyap7c3df132011-07-14 12:00:13 -0700978 }
Andrew Vasquezfca29702005-07-06 10:31:47 -0700979
Andrew Vasquezfca29702005-07-06 10:31:47 -0700980 return 0;
981
982qc24_host_busy_free_sp:
Saurav Kashyap31e6cdb2022-01-09 21:02:03 -0800983 /* ref: INIT */
984 kref_put(&sp->cmd_kref, qla2x00_sp_release);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700985
Mike Christie7b594132008-08-17 15:24:40 -0500986qc24_target_busy:
987 return SCSI_MLQUEUE_TARGET_BUSY;
988
Andrew Vasquezfca29702005-07-06 10:31:47 -0700989qc24_fail_command:
Bart Van Assche79e30b882021-10-07 13:29:00 -0700990 scsi_done(cmd);
Andrew Vasquezfca29702005-07-06 10:31:47 -0700991
992 return 0;
993}
994
Michael Hernandezd7459522016-12-12 14:40:07 -0800995/* For MQ supported I/O */
996int
997qla2xxx_mqueuecommand(struct Scsi_Host *host, struct scsi_cmnd *cmd,
998 struct qla_qpair *qpair)
999{
1000 scsi_qla_host_t *vha = shost_priv(host);
1001 fc_port_t *fcport = (struct fc_port *) cmd->device->hostdata;
1002 struct fc_rport *rport = starget_to_rport(scsi_target(cmd->device));
1003 struct qla_hw_data *ha = vha->hw;
1004 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
1005 srb_t *sp;
1006 int rval;
1007
Hannes Reinecke6098c302021-01-13 10:04:58 +01001008 rval = rport ? fc_remote_port_chkready(rport) : (DID_NO_CONNECT << 16);
Michael Hernandezd7459522016-12-12 14:40:07 -08001009 if (rval) {
1010 cmd->result = rval;
1011 ql_dbg(ql_dbg_io + ql_dbg_verbose, vha, 0x3076,
1012 "fc_remote_port_chkready failed for cmd=%p, rval=0x%x.\n",
1013 cmd, rval);
1014 goto qc24_fail_command;
1015 }
1016
Quinn Tranf7a0ed472021-03-29 01:52:25 -07001017 if (!qpair->online) {
1018 ql_dbg(ql_dbg_io, vha, 0x3077,
1019 "qpair not online. eeh_busy=%d.\n", ha->flags.eeh_busy);
1020 cmd->result = DID_NO_CONNECT << 16;
1021 goto qc24_fail_command;
1022 }
1023
Saurav Kashyap707531b2020-12-02 05:23:10 -08001024 if (!fcport || fcport->deleted) {
1025 cmd->result = DID_IMM_RETRY << 16;
Michael Hernandezd7459522016-12-12 14:40:07 -08001026 goto qc24_fail_command;
1027 }
1028
Arun Easi78c3e5e2020-03-13 01:50:01 -07001029 if (atomic_read(&fcport->state) != FCS_ONLINE || fcport->deleted) {
Michael Hernandezd7459522016-12-12 14:40:07 -08001030 if (atomic_read(&fcport->state) == FCS_DEVICE_DEAD ||
1031 atomic_read(&base_vha->loop_state) == LOOP_DEAD) {
1032 ql_dbg(ql_dbg_io, vha, 0x3077,
1033 "Returning DNC, fcport_state=%d loop_state=%d.\n",
1034 atomic_read(&fcport->state),
1035 atomic_read(&base_vha->loop_state));
1036 cmd->result = DID_NO_CONNECT << 16;
1037 goto qc24_fail_command;
1038 }
1039 goto qc24_target_busy;
1040 }
1041
1042 /*
1043 * Return target busy if we've received a non-zero retry_delay_timer
1044 * in a FCP_RSP.
1045 */
1046 if (fcport->retry_delay_timestamp == 0) {
1047 /* retry delay not set */
1048 } else if (time_after(jiffies, fcport->retry_delay_timestamp))
1049 fcport->retry_delay_timestamp = 0;
1050 else
1051 goto qc24_target_busy;
1052
Bart Van Assche85cffef2019-08-08 20:02:06 -07001053 sp = scsi_cmd_priv(cmd);
Saurav Kashyap31e6cdb2022-01-09 21:02:03 -08001054 /* ref: INIT */
Bart Van Assche85cffef2019-08-08 20:02:06 -07001055 qla2xxx_init_sp(sp, vha, qpair, fcport);
Michael Hernandezd7459522016-12-12 14:40:07 -08001056
1057 sp->u.scmd.cmd = cmd;
1058 sp->type = SRB_SCSI_CMD;
Michael Hernandezd7459522016-12-12 14:40:07 -08001059 sp->free = qla2xxx_qpair_sp_free_dma;
1060 sp->done = qla2xxx_qpair_sp_compl;
Michael Hernandezd7459522016-12-12 14:40:07 -08001061
1062 rval = ha->isp_ops->start_scsi_mq(sp);
1063 if (rval != QLA_SUCCESS) {
1064 ql_dbg(ql_dbg_io + ql_dbg_verbose, vha, 0x3078,
1065 "Start scsi failed rval=%d for cmd=%p.\n", rval, cmd);
Michael Hernandezd7459522016-12-12 14:40:07 -08001066 goto qc24_host_busy_free_sp;
1067 }
1068
1069 return 0;
1070
1071qc24_host_busy_free_sp:
Saurav Kashyap31e6cdb2022-01-09 21:02:03 -08001072 /* ref: INIT */
1073 kref_put(&sp->cmd_kref, qla2x00_sp_release);
Michael Hernandezd7459522016-12-12 14:40:07 -08001074
Michael Hernandezd7459522016-12-12 14:40:07 -08001075qc24_target_busy:
1076 return SCSI_MLQUEUE_TARGET_BUSY;
1077
1078qc24_fail_command:
Bart Van Assche79e30b882021-10-07 13:29:00 -07001079 scsi_done(cmd);
Michael Hernandezd7459522016-12-12 14:40:07 -08001080
1081 return 0;
1082}
1083
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085 * qla2x00_wait_for_hba_online
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001086 * Wait till the HBA is online after going through
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087 * <= MAX_RETRIES_OF_ISP_ABORT or
1088 * finally HBA is disabled ie marked offline
1089 *
1090 * Input:
1091 * ha - pointer to host adapter structure
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001092 *
1093 * Note:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094 * Does context switching-Release SPIN_LOCK
1095 * (if any) before calling this routine.
1096 *
1097 * Return:
1098 * Success (Adapter is online) : 0
1099 * Failed (Adapter is offline/disabled) : 1
1100 */
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08001101int
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001102qla2x00_wait_for_hba_online(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103{
Andrew Vasquezfca29702005-07-06 10:31:47 -07001104 int return_status;
1105 unsigned long wait_online;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001106 struct qla_hw_data *ha = vha->hw;
1107 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001109 wait_online = jiffies + (MAX_LOOP_TIMEOUT * HZ);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001110 while (((test_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags)) ||
1111 test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags) ||
1112 test_bit(ISP_ABORT_RETRY, &base_vha->dpc_flags) ||
1113 ha->dpc_active) && time_before(jiffies, wait_online)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114
1115 msleep(1000);
1116 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001117 if (base_vha->flags.online)
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001118 return_status = QLA_SUCCESS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119 else
1120 return_status = QLA_FUNCTION_FAILED;
1121
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122 return (return_status);
1123}
1124
Quinn Tran726b8542017-01-19 22:28:00 -08001125static inline int test_fcport_count(scsi_qla_host_t *vha)
1126{
1127 struct qla_hw_data *ha = vha->hw;
1128 unsigned long flags;
1129 int res;
Quinn Tran9efea842021-06-23 22:26:02 -07001130 /* Return 0 = sleep, x=wake */
Quinn Tran726b8542017-01-19 22:28:00 -08001131
1132 spin_lock_irqsave(&ha->tgt.sess_lock, flags);
Quinn Tran83548fe2017-06-02 09:12:01 -07001133 ql_dbg(ql_dbg_init, vha, 0x00ec,
1134 "tgt %p, fcport_count=%d\n",
1135 vha, vha->fcport_count);
Quinn Tran726b8542017-01-19 22:28:00 -08001136 res = (vha->fcport_count == 0);
Quinn Tran9efea842021-06-23 22:26:02 -07001137 if (res) {
1138 struct fc_port *fcport;
1139
1140 list_for_each_entry(fcport, &vha->vp_fcports, list) {
1141 if (fcport->deleted != QLA_SESS_DELETED) {
1142 /* session(s) may not be fully logged in
1143 * (ie fcport_count=0), but session
1144 * deletion thread(s) may be inflight.
1145 */
1146
1147 res = 0;
1148 break;
1149 }
1150 }
1151 }
Quinn Tran726b8542017-01-19 22:28:00 -08001152 spin_unlock_irqrestore(&ha->tgt.sess_lock, flags);
1153
1154 return res;
1155}
1156
1157/*
1158 * qla2x00_wait_for_sess_deletion can only be called from remove_one.
1159 * it has dependency on UNLOADING flag to stop device discovery
1160 */
Quinn Tranefa93f42018-07-18 14:29:52 -07001161void
Quinn Tran726b8542017-01-19 22:28:00 -08001162qla2x00_wait_for_sess_deletion(scsi_qla_host_t *vha)
1163{
Quinn Tranf5187b72019-09-12 11:09:08 -07001164 u8 i;
1165
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08001166 qla2x00_mark_all_devices_lost(vha);
Quinn Tran726b8542017-01-19 22:28:00 -08001167
Martin Wilck8b1062d2019-11-05 14:56:00 +00001168 for (i = 0; i < 10; i++) {
1169 if (wait_event_timeout(vha->fcport_waitQ,
1170 test_fcport_count(vha), HZ) > 0)
1171 break;
1172 }
Quinn Tranf5187b72019-09-12 11:09:08 -07001173
Quinn Tranfd5564b2019-09-12 11:09:07 -07001174 flush_workqueue(vha->hw->wq);
Quinn Tran726b8542017-01-19 22:28:00 -08001175}
1176
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001177/*
Sawan Chandak638a1a02014-04-11 16:54:38 -04001178 * qla2x00_wait_for_hba_ready
1179 * Wait till the HBA is ready before doing driver unload
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001180 *
1181 * Input:
1182 * ha - pointer to host adapter structure
1183 *
1184 * Note:
1185 * Does context switching-Release SPIN_LOCK
1186 * (if any) before calling this routine.
1187 *
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001188 */
Sawan Chandak638a1a02014-04-11 16:54:38 -04001189static void
1190qla2x00_wait_for_hba_ready(scsi_qla_host_t *vha)
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001191{
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001192 struct qla_hw_data *ha = vha->hw;
Sawan Chandak783e0dc2016-07-06 11:14:25 -04001193 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001194
Dan Carpenter1d483902016-08-03 21:42:32 +03001195 while ((qla2x00_reset_active(vha) || ha->dpc_active ||
1196 ha->flags.mbox_busy) ||
1197 test_bit(FX00_RESET_RECOVERY, &vha->dpc_flags) ||
1198 test_bit(FX00_TARGET_SCAN, &vha->dpc_flags)) {
1199 if (test_bit(UNLOADING, &base_vha->dpc_flags))
1200 break;
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001201 msleep(1000);
Sawan Chandak783e0dc2016-07-06 11:14:25 -04001202 }
Lalit Chandivade86fbee82010-05-04 15:01:32 -07001203}
1204
Lalit Chandivade2533cf62009-03-24 09:08:07 -07001205int
1206qla2x00_wait_for_chip_reset(scsi_qla_host_t *vha)
1207{
1208 int return_status;
1209 unsigned long wait_reset;
1210 struct qla_hw_data *ha = vha->hw;
1211 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
1212
1213 wait_reset = jiffies + (MAX_LOOP_TIMEOUT * HZ);
1214 while (((test_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags)) ||
1215 test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags) ||
1216 test_bit(ISP_ABORT_RETRY, &base_vha->dpc_flags) ||
1217 ha->dpc_active) && time_before(jiffies, wait_reset)) {
1218
1219 msleep(1000);
1220
1221 if (!test_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags) &&
1222 ha->flags.chip_reset_done)
1223 break;
1224 }
1225 if (ha->flags.chip_reset_done)
1226 return_status = QLA_SUCCESS;
1227 else
1228 return_status = QLA_FUNCTION_FAILED;
1229
1230 return return_status;
1231}
1232
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233/**************************************************************************
1234* qla2xxx_eh_abort
1235*
1236* Description:
1237* The abort function will abort the specified command.
1238*
1239* Input:
1240* cmd = Linux SCSI command packet to be aborted.
1241*
1242* Returns:
1243* Either SUCCESS or FAILED.
1244*
1245* Note:
Michael Reed2ea00202006-04-27 16:25:30 -07001246* Only return FAILED if command not returned by firmware.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247**************************************************************************/
Adrian Bunke5f82ab2006-11-08 19:55:50 -08001248static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249qla2xxx_eh_abort(struct scsi_cmnd *cmd)
1250{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001251 scsi_qla_host_t *vha = shost_priv(cmd->device->host);
Bart Van Assche8dd95932019-08-08 20:01:23 -07001252 DECLARE_COMPLETION_ONSTACK(comp);
f4f051e2005-04-17 15:02:26 -05001253 srb_t *sp;
Andrew Vasquez4e98d3b2011-02-23 15:27:17 -08001254 int ret;
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001255 unsigned int id;
1256 uint64_t lun;
Bart Van Assche219d27d2019-04-17 14:44:35 -07001257 int rval;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001258 struct qla_hw_data *ha = vha->hw;
Quinn Tranf45bca82019-11-05 07:06:54 -08001259 uint32_t ratov_j;
1260 struct qla_qpair *qpair;
1261 unsigned long flags;
Quinn Tran3d33b302021-09-08 09:46:21 -07001262 int fast_fail_status = SUCCESS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263
Sawan Chandaka4655372016-07-06 11:14:32 -04001264 if (qla2x00_isp_reg_stat(ha)) {
1265 ql_log(ql_log_info, vha, 0x8042,
1266 "PCI/Register disconnect, exiting.\n");
Quinn Tranf7a0ed472021-03-29 01:52:25 -07001267 qla_pci_set_eeh_busy(vha);
Sawan Chandaka4655372016-07-06 11:14:32 -04001268 return FAILED;
1269 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270
Quinn Tran3d33b302021-09-08 09:46:21 -07001271 /* Save any FAST_IO_FAIL value to return later if abort succeeds */
Andrew Vasquez4e98d3b2011-02-23 15:27:17 -08001272 ret = fc_block_scsi_eh(cmd);
1273 if (ret != 0)
Quinn Tran3d33b302021-09-08 09:46:21 -07001274 fast_fail_status = ret;
Andrew Vasquez4e98d3b2011-02-23 15:27:17 -08001275
Bart Van Assche85cffef2019-08-08 20:02:06 -07001276 sp = scsi_cmd_priv(cmd);
Quinn Tranf45bca82019-11-05 07:06:54 -08001277 qpair = sp->qpair;
Quinn Tran585def92018-09-04 14:19:20 -07001278
Saurav Kashyapdbf1f532021-01-11 01:31:28 -08001279 vha->cmd_timeout_cnt++;
1280
Quinn Tranf45bca82019-11-05 07:06:54 -08001281 if ((sp->fcport && sp->fcport->deleted) || !qpair)
Quinn Tran3d33b302021-09-08 09:46:21 -07001282 return fast_fail_status != SUCCESS ? fast_fail_status : FAILED;
Quinn Tran585def92018-09-04 14:19:20 -07001283
Quinn Tranf45bca82019-11-05 07:06:54 -08001284 spin_lock_irqsave(qpair->qp_lock_ptr, flags);
Quinn Tranf45bca82019-11-05 07:06:54 -08001285 sp->comp = &comp;
1286 spin_unlock_irqrestore(qpair->qp_lock_ptr, flags);
1287
Quinn Tran585def92018-09-04 14:19:20 -07001288
Quinn Tran585def92018-09-04 14:19:20 -07001289 id = cmd->device->id;
1290 lun = cmd->device->lun;
1291
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001292 ql_dbg(ql_dbg_taskm, vha, 0x8002,
Chad Dupuisc7bc4ca2015-08-04 13:37:57 -04001293 "Aborting from RISC nexus=%ld:%d:%llu sp=%p cmd=%p handle=%x\n",
1294 vha->host_no, id, lun, sp, cmd, sp->handle);
Mike Christie170babc2010-10-15 11:27:47 -07001295
Quinn Tranf45bca82019-11-05 07:06:54 -08001296 /*
1297 * Abort will release the original Command/sp from FW. Let the
1298 * original command call scsi_done. In return, he will wakeup
1299 * this sleeping thread.
1300 */
Chad Dupuisf934c9d2014-04-11 16:54:31 -04001301 rval = ha->isp_ops->abort_command(sp);
Quinn Tranf45bca82019-11-05 07:06:54 -08001302
Bart Van Assche219d27d2019-04-17 14:44:35 -07001303 ql_dbg(ql_dbg_taskm, vha, 0x8003,
1304 "Abort command mbx cmd=%p, rval=%x.\n", cmd, rval);
Chad Dupuisf934c9d2014-04-11 16:54:31 -04001305
Quinn Tranf45bca82019-11-05 07:06:54 -08001306 /* Wait for the command completion. */
1307 ratov_j = ha->r_a_tov/10 * 4 * 1000;
1308 ratov_j = msecs_to_jiffies(ratov_j);
Bart Van Assche219d27d2019-04-17 14:44:35 -07001309 switch (rval) {
1310 case QLA_SUCCESS:
Bart Van Assche8dd95932019-08-08 20:01:23 -07001311 if (!wait_for_completion_timeout(&comp, ratov_j)) {
1312 ql_dbg(ql_dbg_taskm, vha, 0xffff,
1313 "%s: Abort wait timer (4 * R_A_TOV[%d]) expired\n",
Quinn Tranf45bca82019-11-05 07:06:54 -08001314 __func__, ha->r_a_tov/10);
Bart Van Assche8dd95932019-08-08 20:01:23 -07001315 ret = FAILED;
1316 } else {
Quinn Tran3d33b302021-09-08 09:46:21 -07001317 ret = fast_fail_status;
Bart Van Assche8dd95932019-08-08 20:01:23 -07001318 }
1319 break;
Bart Van Assche219d27d2019-04-17 14:44:35 -07001320 default:
Bart Van Assche219d27d2019-04-17 14:44:35 -07001321 ret = FAILED;
1322 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 }
Bart Van Assche219d27d2019-04-17 14:44:35 -07001324
Bart Van Assche8dd95932019-08-08 20:01:23 -07001325 sp->comp = NULL;
Quinn Tranf45bca82019-11-05 07:06:54 -08001326
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001327 ql_log(ql_log_info, vha, 0x801c,
Bart Van Assche219d27d2019-04-17 14:44:35 -07001328 "Abort command issued nexus=%ld:%d:%llu -- %x.\n",
1329 vha->host_no, id, lun, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330
f4f051e2005-04-17 15:02:26 -05001331 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332}
1333
Quinn Tranb843add2023-04-28 00:53:37 -07001334#define ABORT_POLLING_PERIOD 1000
1335#define ABORT_WAIT_ITER ((2 * 1000) / (ABORT_POLLING_PERIOD))
1336
Bart Van Asschefcef0892019-08-08 20:01:54 -07001337/*
1338 * Returns: QLA_SUCCESS or QLA_FUNCTION_FAILED.
1339 */
Arun Easic39587b2022-06-15 22:35:02 -07001340static int
1341__qla2x00_eh_wait_for_pending_commands(struct qla_qpair *qpair, unsigned int t,
1342 uint64_t l, enum nexus_wait_type type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343{
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001344 int cnt, match, status;
Andrew Vasquez18e144d2005-05-27 15:04:47 -07001345 unsigned long flags;
Arun Easic39587b2022-06-15 22:35:02 -07001346 scsi_qla_host_t *vha = qpair->vha;
1347 struct req_que *req = qpair->req;
Giridhar Malavali4d78c972010-07-23 15:28:35 +05001348 srb_t *sp;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08001349 struct scsi_cmnd *cmd;
Quinn Tranb843add2023-04-28 00:53:37 -07001350 unsigned long wait_iter = ABORT_WAIT_ITER;
1351 bool found;
1352 struct qla_hw_data *ha = vha->hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353
Andrew Vasquez523ec772008-04-03 13:13:24 -07001354 status = QLA_SUCCESS;
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001355
Quinn Tranb843add2023-04-28 00:53:37 -07001356 while (wait_iter--) {
1357 found = false;
Anirban Chakraborty17d98632008-12-18 10:06:15 -08001358
Arun Easic39587b2022-06-15 22:35:02 -07001359 spin_lock_irqsave(qpair->qp_lock_ptr, flags);
Quinn Tranb843add2023-04-28 00:53:37 -07001360 for (cnt = 1; cnt < req->num_outstanding_cmds; cnt++) {
1361 sp = req->outstanding_cmds[cnt];
1362 if (!sp)
1363 continue;
1364 if (sp->type != SRB_SCSI_CMD)
1365 continue;
1366 if (vha->vp_idx != sp->vha->vp_idx)
1367 continue;
1368 match = 0;
1369 cmd = GET_CMD_SP(sp);
1370 switch (type) {
1371 case WAIT_HOST:
1372 match = 1;
1373 break;
1374 case WAIT_TARGET:
1375 if (sp->fcport)
1376 match = sp->fcport->d_id.b24 == t;
1377 else
1378 match = 0;
1379 break;
1380 case WAIT_LUN:
1381 if (sp->fcport)
1382 match = (sp->fcport->d_id.b24 == t &&
1383 cmd->device->lun == l);
1384 else
1385 match = 0;
1386 break;
1387 }
1388 if (!match)
1389 continue;
1390
1391 spin_unlock_irqrestore(qpair->qp_lock_ptr, flags);
1392
1393 if (unlikely(pci_channel_offline(ha->pdev)) ||
1394 ha->flags.eeh_busy) {
1395 ql_dbg(ql_dbg_taskm, vha, 0x8005,
1396 "Return:eh_wait.\n");
1397 return status;
1398 }
1399
1400 /*
1401 * SRB_SCSI_CMD is still in the outstanding_cmds array.
1402 * it means scsi_done has not called. Wait for it to
1403 * clear from outstanding_cmds.
1404 */
1405 msleep(ABORT_POLLING_PERIOD);
1406 spin_lock_irqsave(qpair->qp_lock_ptr, flags);
1407 found = true;
1408 }
1409 spin_unlock_irqrestore(qpair->qp_lock_ptr, flags);
1410
1411 if (!found)
1412 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413 }
Quinn Tranb843add2023-04-28 00:53:37 -07001414
Dan Carpenter33902002023-05-22 14:09:17 +03001415 if (wait_iter == -1)
Quinn Tranb843add2023-04-28 00:53:37 -07001416 status = QLA_FUNCTION_FAILED;
Andrew Vasquez523ec772008-04-03 13:13:24 -07001417
1418 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419}
1420
Arun Easic39587b2022-06-15 22:35:02 -07001421int
1422qla2x00_eh_wait_for_pending_commands(scsi_qla_host_t *vha, unsigned int t,
1423 uint64_t l, enum nexus_wait_type type)
1424{
1425 struct qla_qpair *qpair;
1426 struct qla_hw_data *ha = vha->hw;
1427 int i, status = QLA_SUCCESS;
1428
1429 status = __qla2x00_eh_wait_for_pending_commands(ha->base_qpair, t, l,
1430 type);
1431 for (i = 0; status == QLA_SUCCESS && i < ha->max_qpairs; i++) {
1432 qpair = ha->queue_pair_map[i];
1433 if (!qpair)
1434 continue;
1435 status = __qla2x00_eh_wait_for_pending_commands(qpair, t, l,
1436 type);
1437 }
1438 return status;
1439}
1440
Andrew Vasquez523ec772008-04-03 13:13:24 -07001441static char *reset_errors[] = {
1442 "HBA not online",
1443 "HBA not ready",
1444 "Task management failed",
1445 "Waiting for command completions",
1446};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447
Andrew Vasquez523ec772008-04-03 13:13:24 -07001448static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449qla2xxx_eh_device_reset(struct scsi_cmnd *cmd)
1450{
Hannes Reineckecbe1f0d2021-08-19 11:19:13 +02001451 struct scsi_device *sdev = cmd->device;
1452 scsi_qla_host_t *vha = shost_priv(sdev->host);
1453 struct fc_rport *rport = starget_to_rport(scsi_target(sdev));
1454 fc_port_t *fcport = (struct fc_port *) sdev->hostdata;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001455 struct qla_hw_data *ha = vha->hw;
Hannes Reineckecbe1f0d2021-08-19 11:19:13 +02001456 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457
Sawan Chandaka4655372016-07-06 11:14:32 -04001458 if (qla2x00_isp_reg_stat(ha)) {
1459 ql_log(ql_log_info, vha, 0x803e,
1460 "PCI/Register disconnect, exiting.\n");
Quinn Tranf7a0ed472021-03-29 01:52:25 -07001461 qla_pci_set_eeh_busy(vha);
Sawan Chandaka4655372016-07-06 11:14:32 -04001462 return FAILED;
1463 }
1464
Hannes Reineckecbe1f0d2021-08-19 11:19:13 +02001465 if (!fcport) {
1466 return FAILED;
1467 }
1468
1469 err = fc_block_rport(rport);
1470 if (err != 0)
1471 return err;
1472
1473 if (fcport->deleted)
Arun Easic39587b2022-06-15 22:35:02 -07001474 return FAILED;
Hannes Reineckecbe1f0d2021-08-19 11:19:13 +02001475
1476 ql_log(ql_log_info, vha, 0x8009,
1477 "DEVICE RESET ISSUED nexus=%ld:%d:%llu cmd=%p.\n", vha->host_no,
1478 sdev->id, sdev->lun, cmd);
1479
1480 err = 0;
1481 if (qla2x00_wait_for_hba_online(vha) != QLA_SUCCESS) {
1482 ql_log(ql_log_warn, vha, 0x800a,
1483 "Wait for hba online failed for cmd=%p.\n", cmd);
1484 goto eh_reset_failed;
1485 }
1486 err = 2;
1487 if (ha->isp_ops->lun_reset(fcport, sdev->lun, 1)
1488 != QLA_SUCCESS) {
1489 ql_log(ql_log_warn, vha, 0x800c,
1490 "do_reset failed for cmd=%p.\n", cmd);
1491 goto eh_reset_failed;
1492 }
1493 err = 3;
Quinn Tranda7c21b2023-07-14 12:30:58 +05301494 if (qla2x00_eh_wait_for_pending_commands(vha, fcport->d_id.b24,
1495 cmd->device->lun,
1496 WAIT_LUN) != QLA_SUCCESS) {
Hannes Reineckecbe1f0d2021-08-19 11:19:13 +02001497 ql_log(ql_log_warn, vha, 0x800d,
1498 "wait for pending cmds failed for cmd=%p.\n", cmd);
1499 goto eh_reset_failed;
1500 }
1501
1502 ql_log(ql_log_info, vha, 0x800e,
1503 "DEVICE RESET SUCCEEDED nexus:%ld:%d:%llu cmd=%p.\n",
1504 vha->host_no, sdev->id, sdev->lun, cmd);
1505
1506 return SUCCESS;
1507
1508eh_reset_failed:
1509 ql_log(ql_log_info, vha, 0x800f,
1510 "DEVICE RESET FAILED: %s nexus=%ld:%d:%llu cmd=%p.\n",
1511 reset_errors[err], vha->host_no, sdev->id, sdev->lun,
1512 cmd);
1513 vha->reset_cmd_err_cnt++;
1514 return FAILED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515}
1516
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517static int
Andrew Vasquez523ec772008-04-03 13:13:24 -07001518qla2xxx_eh_target_reset(struct scsi_cmnd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519{
Hannes Reineckee56b2232021-08-19 11:19:12 +02001520 struct scsi_device *sdev = cmd->device;
1521 struct fc_rport *rport = starget_to_rport(scsi_target(sdev));
1522 scsi_qla_host_t *vha = shost_priv(rport_to_shost(rport));
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001523 struct qla_hw_data *ha = vha->hw;
Hannes Reineckee56b2232021-08-19 11:19:12 +02001524 fc_port_t *fcport = *(fc_port_t **)rport->dd_data;
1525 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526
Sawan Chandaka4655372016-07-06 11:14:32 -04001527 if (qla2x00_isp_reg_stat(ha)) {
1528 ql_log(ql_log_info, vha, 0x803f,
1529 "PCI/Register disconnect, exiting.\n");
Quinn Tranf7a0ed472021-03-29 01:52:25 -07001530 qla_pci_set_eeh_busy(vha);
Sawan Chandaka4655372016-07-06 11:14:32 -04001531 return FAILED;
1532 }
1533
Hannes Reineckee56b2232021-08-19 11:19:12 +02001534 if (!fcport) {
1535 return FAILED;
1536 }
1537
1538 err = fc_block_rport(rport);
1539 if (err != 0)
1540 return err;
1541
1542 if (fcport->deleted)
Arun Easic39587b2022-06-15 22:35:02 -07001543 return FAILED;
Hannes Reineckee56b2232021-08-19 11:19:12 +02001544
1545 ql_log(ql_log_info, vha, 0x8009,
1546 "TARGET RESET ISSUED nexus=%ld:%d cmd=%p.\n", vha->host_no,
1547 sdev->id, cmd);
1548
1549 err = 0;
1550 if (qla2x00_wait_for_hba_online(vha) != QLA_SUCCESS) {
1551 ql_log(ql_log_warn, vha, 0x800a,
1552 "Wait for hba online failed for cmd=%p.\n", cmd);
1553 goto eh_reset_failed;
1554 }
1555 err = 2;
1556 if (ha->isp_ops->target_reset(fcport, 0, 0) != QLA_SUCCESS) {
1557 ql_log(ql_log_warn, vha, 0x800c,
1558 "target_reset failed for cmd=%p.\n", cmd);
1559 goto eh_reset_failed;
1560 }
1561 err = 3;
Quinn Tranda7c21b2023-07-14 12:30:58 +05301562 if (qla2x00_eh_wait_for_pending_commands(vha, fcport->d_id.b24, 0,
1563 WAIT_TARGET) != QLA_SUCCESS) {
Hannes Reineckee56b2232021-08-19 11:19:12 +02001564 ql_log(ql_log_warn, vha, 0x800d,
1565 "wait for pending cmds failed for cmd=%p.\n", cmd);
1566 goto eh_reset_failed;
1567 }
1568
1569 ql_log(ql_log_info, vha, 0x800e,
1570 "TARGET RESET SUCCEEDED nexus:%ld:%d cmd=%p.\n",
1571 vha->host_no, sdev->id, cmd);
1572
1573 return SUCCESS;
1574
1575eh_reset_failed:
1576 ql_log(ql_log_info, vha, 0x800f,
1577 "TARGET RESET FAILED: %s nexus=%ld:%d:%llu cmd=%p.\n",
1578 reset_errors[err], vha->host_no, cmd->device->id, cmd->device->lun,
1579 cmd);
1580 vha->reset_cmd_err_cnt++;
1581 return FAILED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582}
1583
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584/**************************************************************************
1585* qla2xxx_eh_bus_reset
1586*
1587* Description:
1588* The bus reset function will reset the bus and abort any executing
1589* commands.
1590*
1591* Input:
1592* cmd = Linux SCSI command packet of the command that cause the
1593* bus reset.
1594*
1595* Returns:
1596* SUCCESS/FAILURE (defined as macro in scsi.h).
1597*
1598**************************************************************************/
Adrian Bunke5f82ab2006-11-08 19:55:50 -08001599static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600qla2xxx_eh_bus_reset(struct scsi_cmnd *cmd)
1601{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001602 scsi_qla_host_t *vha = shost_priv(cmd->device->host);
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07001603 int ret = FAILED;
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001604 unsigned int id;
1605 uint64_t lun;
Sawan Chandaka4655372016-07-06 11:14:32 -04001606 struct qla_hw_data *ha = vha->hw;
1607
1608 if (qla2x00_isp_reg_stat(ha)) {
1609 ql_log(ql_log_info, vha, 0x8040,
1610 "PCI/Register disconnect, exiting.\n");
Quinn Tranf7a0ed472021-03-29 01:52:25 -07001611 qla_pci_set_eeh_busy(vha);
Sawan Chandaka4655372016-07-06 11:14:32 -04001612 return FAILED;
1613 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614
f4f051e2005-04-17 15:02:26 -05001615 id = cmd->device->id;
1616 lun = cmd->device->lun;
f4f051e2005-04-17 15:02:26 -05001617
Quinn Tran7f4374e2019-07-26 09:07:31 -07001618 if (qla2x00_chip_is_down(vha))
1619 return ret;
1620
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001621 ql_log(ql_log_info, vha, 0x8012,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001622 "BUS RESET ISSUED nexus=%ld:%d:%llu.\n", vha->host_no, id, lun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001624 if (qla2x00_wait_for_hba_online(vha) != QLA_SUCCESS) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001625 ql_log(ql_log_fatal, vha, 0x8013,
1626 "Wait for hba online failed board disabled.\n");
f4f051e2005-04-17 15:02:26 -05001627 goto eh_bus_reset_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628 }
1629
Saurav Kashyapad5376892011-11-18 09:02:09 -08001630 if (qla2x00_loop_reset(vha) == QLA_SUCCESS)
1631 ret = SUCCESS;
1632
f4f051e2005-04-17 15:02:26 -05001633 if (ret == FAILED)
1634 goto eh_bus_reset_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635
Andrew Vasquez9a41a622005-09-20 13:25:53 -07001636 /* Flush outstanding commands. */
Giridhar Malavali4d78c972010-07-23 15:28:35 +05001637 if (qla2x00_eh_wait_for_pending_commands(vha, 0, 0, WAIT_HOST) !=
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001638 QLA_SUCCESS) {
1639 ql_log(ql_log_warn, vha, 0x8014,
1640 "Wait for pending commands failed.\n");
Andrew Vasquez9a41a622005-09-20 13:25:53 -07001641 ret = FAILED;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001642 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643
f4f051e2005-04-17 15:02:26 -05001644eh_bus_reset_done:
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001645 ql_log(ql_log_warn, vha, 0x802b,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001646 "BUS RESET %s nexus=%ld:%d:%llu.\n",
Masanari Iidad6a03582012-08-22 14:20:58 -04001647 (ret == FAILED) ? "FAILED" : "SUCCEEDED", vha->host_no, id, lun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648
f4f051e2005-04-17 15:02:26 -05001649 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650}
1651
1652/**************************************************************************
1653* qla2xxx_eh_host_reset
1654*
1655* Description:
1656* The reset function will reset the Adapter.
1657*
1658* Input:
1659* cmd = Linux SCSI command packet of the command that cause the
1660* adapter reset.
1661*
1662* Returns:
1663* Either SUCCESS or FAILED.
1664*
1665* Note:
1666**************************************************************************/
Adrian Bunke5f82ab2006-11-08 19:55:50 -08001667static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668qla2xxx_eh_host_reset(struct scsi_cmnd *cmd)
1669{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001670 scsi_qla_host_t *vha = shost_priv(cmd->device->host);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001671 struct qla_hw_data *ha = vha->hw;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07001672 int ret = FAILED;
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001673 unsigned int id;
1674 uint64_t lun;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001675 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676
Sawan Chandaka4655372016-07-06 11:14:32 -04001677 if (qla2x00_isp_reg_stat(ha)) {
1678 ql_log(ql_log_info, vha, 0x8041,
1679 "PCI/Register disconnect, exiting.\n");
Quinn Tranf7a0ed472021-03-29 01:52:25 -07001680 qla_pci_set_eeh_busy(vha);
Sawan Chandaka4655372016-07-06 11:14:32 -04001681 return SUCCESS;
1682 }
1683
f4f051e2005-04-17 15:02:26 -05001684 id = cmd->device->id;
1685 lun = cmd->device->lun;
f4f051e2005-04-17 15:02:26 -05001686
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001687 ql_log(ql_log_info, vha, 0x8018,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001688 "ADAPTER RESET ISSUED nexus=%ld:%d:%llu.\n", vha->host_no, id, lun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689
Chad Dupuis63ee7072014-04-11 16:54:46 -04001690 /*
1691 * No point in issuing another reset if one is active. Also do not
1692 * attempt a reset if we are updating flash.
1693 */
1694 if (qla2x00_reset_active(vha) || ha->optrom_state != QLA_SWAITING)
f4f051e2005-04-17 15:02:26 -05001695 goto eh_host_reset_lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001697 if (vha != base_vha) {
1698 if (qla2x00_vp_abort_isp(vha))
f4f051e2005-04-17 15:02:26 -05001699 goto eh_host_reset_lock;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001700 } else {
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04001701 if (IS_P3P_TYPE(vha->hw)) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07001702 if (!qla82xx_fcoe_ctx_reset(vha)) {
1703 /* Ctx reset success */
1704 ret = SUCCESS;
1705 goto eh_host_reset_lock;
1706 }
1707 /* fall thru if ctx reset failed */
1708 }
Anirban Chakraborty68ca9492009-04-06 22:33:41 -07001709 if (ha->wq)
1710 flush_workqueue(ha->wq);
1711
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001712 set_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
Giridhar Malavalia9083012010-04-12 17:59:55 -07001713 if (ha->isp_ops->abort_isp(base_vha)) {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001714 clear_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
1715 /* failed. schedule dpc to try */
1716 set_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags);
1717
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001718 if (qla2x00_wait_for_hba_online(vha) != QLA_SUCCESS) {
1719 ql_log(ql_log_warn, vha, 0x802a,
1720 "wait for hba online failed.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001721 goto eh_host_reset_lock;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001722 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001723 }
1724 clear_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001725 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001727 /* Waiting for command to be returned to OS.*/
Giridhar Malavali4d78c972010-07-23 15:28:35 +05001728 if (qla2x00_eh_wait_for_pending_commands(vha, 0, 0, WAIT_HOST) ==
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001729 QLA_SUCCESS)
f4f051e2005-04-17 15:02:26 -05001730 ret = SUCCESS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731
f4f051e2005-04-17 15:02:26 -05001732eh_host_reset_lock:
Chad Dupuiscfb09192011-11-18 09:03:07 -08001733 ql_log(ql_log_info, vha, 0x8017,
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02001734 "ADAPTER RESET %s nexus=%ld:%d:%llu.\n",
Chad Dupuiscfb09192011-11-18 09:03:07 -08001735 (ret == FAILED) ? "FAILED" : "SUCCEEDED", vha->host_no, id, lun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736
f4f051e2005-04-17 15:02:26 -05001737 return ret;
1738}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739
1740/*
1741* qla2x00_loop_reset
1742* Issue loop reset.
1743*
1744* Input:
1745* ha = adapter block pointer.
1746*
1747* Returns:
1748* 0 = success
1749*/
Andrew Vasqueza4722cf2008-01-17 09:02:12 -08001750int
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001751qla2x00_loop_reset(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752{
Andrew Vasquez0c8c39a2006-12-13 19:20:30 -08001753 int ret;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001754 struct qla_hw_data *ha = vha->hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755
Quinn Tran0b7a9fd2021-10-26 04:54:02 -07001756 if (IS_QLAFX00(ha))
1757 return QLA_SUCCESS;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001758
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08001759 if (ha->flags.enable_lip_full_login && !IS_CNA_CAPABLE(ha)) {
Andrew Vasquez0b7e7c52013-02-08 01:57:42 -05001760 atomic_set(&vha->loop_state, LOOP_DOWN);
1761 atomic_set(&vha->loop_down_timer, LOOP_DOWN_TIME);
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08001762 qla2x00_mark_all_devices_lost(vha);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001763 ret = qla2x00_full_login_lip(vha);
Andrew Vasquez0c8c39a2006-12-13 19:20:30 -08001764 if (ret != QLA_SUCCESS) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001765 ql_dbg(ql_dbg_taskm, vha, 0x802d,
1766 "full_login_lip=%d.\n", ret);
Anirban Chakraborty749af3d2008-11-14 13:48:12 -08001767 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768 }
1769
Andrew Vasquez0d6e61b2009-08-25 11:36:19 -07001770 if (ha->flags.enable_lip_reset) {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001771 ret = qla2x00_lip_reset(vha);
Saurav Kashyapad5376892011-11-18 09:02:09 -08001772 if (ret != QLA_SUCCESS)
Saurav Kashyap7c3df132011-07-14 12:00:13 -07001773 ql_dbg(ql_dbg_taskm, vha, 0x802e,
1774 "lip_reset failed (%d).\n", ret);
Andrew Vasquez0c8c39a2006-12-13 19:20:30 -08001775 }
1776
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777 /* Issue marker command only when we are going to start the I/O */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001778 vha->marker_needed = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779
Andrew Vasquez0c8c39a2006-12-13 19:20:30 -08001780 return QLA_SUCCESS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001781}
1782
Bart Van Asschec81ef0e2020-02-19 20:34:37 -08001783/*
1784 * The caller must ensure that no completion interrupts will happen
1785 * while this function is in progress.
1786 */
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001787static void qla2x00_abort_srb(struct qla_qpair *qp, srb_t *sp, const int res,
1788 unsigned long *flags)
1789 __releases(qp->qp_lock_ptr)
1790 __acquires(qp->qp_lock_ptr)
1791{
Bart Van Assche219d27d2019-04-17 14:44:35 -07001792 DECLARE_COMPLETION_ONSTACK(comp);
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001793 scsi_qla_host_t *vha = qp->vha;
1794 struct qla_hw_data *ha = vha->hw;
Bart Van Asschec81ef0e2020-02-19 20:34:37 -08001795 struct scsi_cmnd *cmd = GET_CMD_SP(sp);
Bart Van Assche219d27d2019-04-17 14:44:35 -07001796 int rval;
Quinn Tranf45bca82019-11-05 07:06:54 -08001797 bool ret_cmd;
1798 uint32_t ratov_j;
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001799
Bart Van Assche2494c282020-01-22 20:23:40 -08001800 lockdep_assert_held(qp->qp_lock_ptr);
1801
Quinn Tranf45bca82019-11-05 07:06:54 -08001802 if (qla2x00_chip_is_down(vha)) {
1803 sp->done(sp, res);
Bart Van Assche219d27d2019-04-17 14:44:35 -07001804 return;
Quinn Tranf45bca82019-11-05 07:06:54 -08001805 }
Linus Torvalds938edb82018-12-28 14:48:06 -08001806
Bart Van Assche219d27d2019-04-17 14:44:35 -07001807 if (sp->type == SRB_NVME_CMD || sp->type == SRB_NVME_LS ||
1808 (sp->type == SRB_SCSI_CMD && !ha->flags.eeh_busy &&
1809 !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
1810 !qla2x00_isp_reg_stat(ha))) {
Quinn Tranf45bca82019-11-05 07:06:54 -08001811 if (sp->comp) {
1812 sp->done(sp, res);
1813 return;
1814 }
Bart Van Assche219d27d2019-04-17 14:44:35 -07001815
Quinn Tranf45bca82019-11-05 07:06:54 -08001816 sp->comp = &comp;
Quinn Tranf45bca82019-11-05 07:06:54 -08001817 spin_unlock_irqrestore(qp->qp_lock_ptr, *flags);
1818
1819 rval = ha->isp_ops->abort_command(sp);
1820 /* Wait for command completion. */
1821 ret_cmd = false;
1822 ratov_j = ha->r_a_tov/10 * 4 * 1000;
1823 ratov_j = msecs_to_jiffies(ratov_j);
Bart Van Assche219d27d2019-04-17 14:44:35 -07001824 switch (rval) {
1825 case QLA_SUCCESS:
Quinn Tranf45bca82019-11-05 07:06:54 -08001826 if (wait_for_completion_timeout(&comp, ratov_j)) {
1827 ql_dbg(ql_dbg_taskm, vha, 0xffff,
1828 "%s: Abort wait timer (4 * R_A_TOV[%d]) expired\n",
1829 __func__, ha->r_a_tov/10);
1830 ret_cmd = true;
1831 }
1832 /* else FW return SP to driver */
Bart Van Assche219d27d2019-04-17 14:44:35 -07001833 break;
Quinn Tranf45bca82019-11-05 07:06:54 -08001834 default:
1835 ret_cmd = true;
Bart Van Assche219d27d2019-04-17 14:44:35 -07001836 break;
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001837 }
Bart Van Assche219d27d2019-04-17 14:44:35 -07001838
1839 spin_lock_irqsave(qp->qp_lock_ptr, *flags);
Quinn Tran19597ca2023-10-30 12:19:12 +05301840 switch (sp->type) {
1841 case SRB_SCSI_CMD:
1842 if (ret_cmd && blk_mq_request_started(scsi_cmd_to_rq(cmd)))
1843 sp->done(sp, res);
1844 break;
1845 default:
1846 if (ret_cmd)
1847 sp->done(sp, res);
1848 break;
1849 }
Quinn Tranf45bca82019-11-05 07:06:54 -08001850 } else {
1851 sp->done(sp, res);
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001852 }
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001853}
1854
Bart Van Asschec81ef0e2020-02-19 20:34:37 -08001855/*
1856 * The caller must ensure that no completion interrupts will happen
1857 * while this function is in progress.
1858 */
Quinn Tranbbead492017-12-28 12:33:13 -08001859static void
1860__qla2x00_abort_all_cmds(struct qla_qpair *qp, int res)
Andrew Vasquezdf4bf0b2008-01-31 12:33:46 -08001861{
Bart Van Asscheeb023222018-10-18 15:45:44 -07001862 int cnt;
Andrew Vasquezdf4bf0b2008-01-31 12:33:46 -08001863 unsigned long flags;
1864 srb_t *sp;
Quinn Tranbbead492017-12-28 12:33:13 -08001865 scsi_qla_host_t *vha = qp->vha;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001866 struct qla_hw_data *ha = vha->hw;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08001867 struct req_que *req;
Quinn Tranc5419e22017-06-13 20:47:16 -07001868 struct qla_tgt *tgt = vha->vha_tgt.qla_tgt;
1869 struct qla_tgt_cmd *cmd;
Arun Easic0cb4492014-09-25 06:14:51 -04001870
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -05001871 if (!ha->req_q_map)
1872 return;
Quinn Tranbbead492017-12-28 12:33:13 -08001873 spin_lock_irqsave(qp->qp_lock_ptr, flags);
1874 req = qp->req;
1875 for (cnt = 1; cnt < req->num_outstanding_cmds; cnt++) {
1876 sp = req->outstanding_cmds[cnt];
1877 if (sp) {
Nilesh Javali03670762023-03-12 21:37:10 -07001878 if (qla2x00_chip_is_down(vha)) {
1879 req->outstanding_cmds[cnt] = NULL;
Nilesh Javali03670762023-03-12 21:37:10 -07001880 sp->done(sp, res);
Nilesh Javali03670762023-03-12 21:37:10 -07001881 continue;
1882 }
1883
Quinn Tran6b0431d2018-09-04 14:19:13 -07001884 switch (sp->cmd_type) {
1885 case TYPE_SRB:
Bart Van Asschec4e521b2018-11-29 10:25:11 -08001886 qla2x00_abort_srb(qp, sp, res, &flags);
Quinn Tran585def92018-09-04 14:19:20 -07001887 break;
1888 case TYPE_TGT_CMD:
Quinn Tranbbead492017-12-28 12:33:13 -08001889 if (!vha->hw->tgt.tgt_ops || !tgt ||
1890 qla_ini_mode_enabled(vha)) {
Quinn Tran585def92018-09-04 14:19:20 -07001891 ql_dbg(ql_dbg_tgt_mgt, vha, 0xf003,
1892 "HOST-ABORT-HNDLR: dpc_flags=%lx. Target mode disabled\n",
1893 vha->dpc_flags);
Quinn Tranbbead492017-12-28 12:33:13 -08001894 continue;
1895 }
1896 cmd = (struct qla_tgt_cmd *)sp;
Bart Van Asscheaefed3e2019-04-17 14:44:29 -07001897 cmd->aborted = 1;
Quinn Tran585def92018-09-04 14:19:20 -07001898 break;
1899 case TYPE_TGT_TMCMD:
Bart Van Asscheaefed3e2019-04-17 14:44:29 -07001900 /* Skip task management functions. */
Quinn Tran585def92018-09-04 14:19:20 -07001901 break;
1902 default:
1903 break;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08001904 }
Quinn Tranf45bca82019-11-05 07:06:54 -08001905 req->outstanding_cmds[cnt] = NULL;
Andrew Vasquezdf4bf0b2008-01-31 12:33:46 -08001906 }
1907 }
Quinn Tranbbead492017-12-28 12:33:13 -08001908 spin_unlock_irqrestore(qp->qp_lock_ptr, flags);
1909}
1910
Bart Van Asschec81ef0e2020-02-19 20:34:37 -08001911/*
1912 * The caller must ensure that no completion interrupts will happen
1913 * while this function is in progress.
1914 */
Quinn Tranbbead492017-12-28 12:33:13 -08001915void
1916qla2x00_abort_all_cmds(scsi_qla_host_t *vha, int res)
1917{
1918 int que;
1919 struct qla_hw_data *ha = vha->hw;
1920
Andrew Vasquez26a77792019-07-26 09:07:35 -07001921 /* Continue only if initialization complete. */
1922 if (!ha->base_qpair)
1923 return;
Quinn Tranbbead492017-12-28 12:33:13 -08001924 __qla2x00_abort_all_cmds(ha->base_qpair, res);
1925
Andrew Vasquez26a77792019-07-26 09:07:35 -07001926 if (!ha->queue_pair_map)
1927 return;
Quinn Tranbbead492017-12-28 12:33:13 -08001928 for (que = 0; que < ha->max_qpairs; que++) {
1929 if (!ha->queue_pair_map[que])
1930 continue;
1931
1932 __qla2x00_abort_all_cmds(ha->queue_pair_map[que], res);
1933 }
Andrew Vasquezdf4bf0b2008-01-31 12:33:46 -08001934}
1935
f4f051e2005-04-17 15:02:26 -05001936static int
1937qla2xxx_slave_alloc(struct scsi_device *sdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938{
bdf79622005-04-17 15:06:53 -05001939 struct fc_rport *rport = starget_to_rport(scsi_target(sdev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -04001941 if (!rport || fc_remote_port_chkready(rport))
f4f051e2005-04-17 15:02:26 -05001942 return -ENXIO;
1943
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -04001944 sdev->hostdata = *(fc_port_t **)rport->dd_data;
f4f051e2005-04-17 15:02:26 -05001945
1946 return 0;
1947}
1948
1949static int
1950qla2xxx_slave_configure(struct scsi_device *sdev)
1951{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001952 scsi_qla_host_t *vha = shost_priv(sdev->host);
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07001953 struct req_que *req = vha->req;
8482e1182005-04-17 15:04:54 -05001954
Christoph Hellwigdb5ed4d2014-11-13 15:08:42 +01001955 scsi_change_queue_depth(sdev, req->max_q_depth);
f4f051e2005-04-17 15:02:26 -05001956 return 0;
1957}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958
f4f051e2005-04-17 15:02:26 -05001959static void
1960qla2xxx_slave_destroy(struct scsi_device *sdev)
1961{
1962 sdev->hostdata = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963}
1964
1965/**
1966 * qla2x00_config_dma_addressing() - Configure OS DMA addressing method.
1967 * @ha: HA context
1968 *
1969 * At exit, the @ha's flags.enable_64bit_addressing set to indicated
1970 * supported addressing method.
1971 */
1972static void
Andrew Vasquez53303c42009-01-22 09:45:37 -08001973qla2x00_config_dma_addressing(struct qla_hw_data *ha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974{
Andrew Vasquez7524f9b2005-08-26 19:08:00 -07001975 /* Assume a 32bit DMA mask. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976 ha->flags.enable_64bit_addressing = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977
Yang Hongyang6a355282009-04-06 19:01:13 -07001978 if (!dma_set_mask(&ha->pdev->dev, DMA_BIT_MASK(64))) {
Andrew Vasquez7524f9b2005-08-26 19:08:00 -07001979 /* Any upper-dword bits set? */
1980 if (MSD(dma_get_required_mask(&ha->pdev->dev)) &&
Suraj Upadhyay8d1f1ff2020-07-29 23:42:40 +05301981 !dma_set_coherent_mask(&ha->pdev->dev, DMA_BIT_MASK(64))) {
Andrew Vasquez7524f9b2005-08-26 19:08:00 -07001982 /* Ok, a 64bit DMA mask is applicable. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001983 ha->flags.enable_64bit_addressing = 1;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001984 ha->isp_ops->calc_req_entries = qla2x00_calc_iocbs_64;
1985 ha->isp_ops->build_iocbs = qla2x00_build_scsi_iocbs_64;
Andrew Vasquez7524f9b2005-08-26 19:08:00 -07001986 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988 }
Andrew Vasquez7524f9b2005-08-26 19:08:00 -07001989
Yang Hongyang284901a2009-04-06 19:01:15 -07001990 dma_set_mask(&ha->pdev->dev, DMA_BIT_MASK(32));
Suraj Upadhyay8d1f1ff2020-07-29 23:42:40 +05301991 dma_set_coherent_mask(&ha->pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001992}
1993
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001994static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08001995qla2x00_enable_intrs(struct qla_hw_data *ha)
Andrew Vasquezfd34f552007-07-19 15:06:00 -07001996{
1997 unsigned long flags = 0;
1998 struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
1999
2000 spin_lock_irqsave(&ha->hardware_lock, flags);
2001 ha->interrupts_on = 1;
2002 /* enable risc and host interrupts */
Bart Van Assche04474d32020-05-18 14:17:08 -07002003 wrt_reg_word(&reg->ictrl, ICR_EN_INT | ICR_EN_RISC);
2004 rd_reg_word(&reg->ictrl);
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002005 spin_unlock_irqrestore(&ha->hardware_lock, flags);
2006
2007}
2008
2009static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002010qla2x00_disable_intrs(struct qla_hw_data *ha)
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002011{
2012 unsigned long flags = 0;
2013 struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
2014
2015 spin_lock_irqsave(&ha->hardware_lock, flags);
2016 ha->interrupts_on = 0;
2017 /* disable risc and host interrupts */
Bart Van Assche04474d32020-05-18 14:17:08 -07002018 wrt_reg_word(&reg->ictrl, 0);
2019 rd_reg_word(&reg->ictrl);
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002020 spin_unlock_irqrestore(&ha->hardware_lock, flags);
2021}
2022
2023static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002024qla24xx_enable_intrs(struct qla_hw_data *ha)
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002025{
2026 unsigned long flags = 0;
2027 struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
2028
2029 spin_lock_irqsave(&ha->hardware_lock, flags);
2030 ha->interrupts_on = 1;
Bart Van Assche04474d32020-05-18 14:17:08 -07002031 wrt_reg_dword(&reg->ictrl, ICRX_EN_RISC_INT);
2032 rd_reg_dword(&reg->ictrl);
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002033 spin_unlock_irqrestore(&ha->hardware_lock, flags);
2034}
2035
2036static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002037qla24xx_disable_intrs(struct qla_hw_data *ha)
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002038{
2039 unsigned long flags = 0;
2040 struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
2041
Andrew Vasquez124f85e2009-01-05 11:18:06 -08002042 if (IS_NOPOLLING_TYPE(ha))
2043 return;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002044 spin_lock_irqsave(&ha->hardware_lock, flags);
2045 ha->interrupts_on = 0;
Bart Van Assche04474d32020-05-18 14:17:08 -07002046 wrt_reg_dword(&reg->ictrl, 0);
2047 rd_reg_dword(&reg->ictrl);
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002048 spin_unlock_irqrestore(&ha->hardware_lock, flags);
2049}
2050
Giridhar Malavali706f4572011-11-18 09:03:16 -08002051static int
2052qla2x00_iospace_config(struct qla_hw_data *ha)
2053{
2054 resource_size_t pio;
2055 uint16_t msix;
Giridhar Malavali706f4572011-11-18 09:03:16 -08002056
Giridhar Malavali706f4572011-11-18 09:03:16 -08002057 if (pci_request_selected_regions(ha->pdev, ha->bars,
2058 QLA2XXX_DRIVER_NAME)) {
2059 ql_log_pci(ql_log_fatal, ha->pdev, 0x0011,
2060 "Failed to reserve PIO/MMIO regions (%s), aborting.\n",
2061 pci_name(ha->pdev));
2062 goto iospace_error_exit;
2063 }
2064 if (!(ha->bars & 1))
2065 goto skip_pio;
2066
2067 /* We only need PIO for Flash operations on ISP2312 v2 chips. */
2068 pio = pci_resource_start(ha->pdev, 0);
2069 if (pci_resource_flags(ha->pdev, 0) & IORESOURCE_IO) {
2070 if (pci_resource_len(ha->pdev, 0) < MIN_IOBASE_LEN) {
2071 ql_log_pci(ql_log_warn, ha->pdev, 0x0012,
2072 "Invalid pci I/O region size (%s).\n",
2073 pci_name(ha->pdev));
2074 pio = 0;
2075 }
2076 } else {
2077 ql_log_pci(ql_log_warn, ha->pdev, 0x0013,
2078 "Region #0 no a PIO resource (%s).\n",
2079 pci_name(ha->pdev));
2080 pio = 0;
2081 }
2082 ha->pio_address = pio;
2083 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0014,
2084 "PIO address=%llu.\n",
2085 (unsigned long long)ha->pio_address);
2086
2087skip_pio:
2088 /* Use MMIO operations for all accesses. */
2089 if (!(pci_resource_flags(ha->pdev, 1) & IORESOURCE_MEM)) {
2090 ql_log_pci(ql_log_fatal, ha->pdev, 0x0015,
2091 "Region #1 not an MMIO resource (%s), aborting.\n",
2092 pci_name(ha->pdev));
2093 goto iospace_error_exit;
2094 }
2095 if (pci_resource_len(ha->pdev, 1) < MIN_IOBASE_LEN) {
2096 ql_log_pci(ql_log_fatal, ha->pdev, 0x0016,
2097 "Invalid PCI mem region size (%s), aborting.\n",
2098 pci_name(ha->pdev));
2099 goto iospace_error_exit;
2100 }
2101
2102 ha->iobase = ioremap(pci_resource_start(ha->pdev, 1), MIN_IOBASE_LEN);
2103 if (!ha->iobase) {
2104 ql_log_pci(ql_log_fatal, ha->pdev, 0x0017,
2105 "Cannot remap MMIO (%s), aborting.\n",
2106 pci_name(ha->pdev));
2107 goto iospace_error_exit;
2108 }
2109
2110 /* Determine queue resources */
2111 ha->max_req_queues = ha->max_rsp_queues = 1;
Michael Hernandezf54f2cb2017-02-15 15:37:19 -08002112 ha->msix_count = QLA_BASE_VECTORS;
Saurav Kashyapdffa11452020-08-06 04:10:11 -07002113
2114 /* Check if FW supports MQ or not */
2115 if (!(ha->fw_attributes & BIT_6))
2116 goto mqiobase_exit;
2117
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -07002118 if (!ql2xmqsupport || !ql2xnvmeenable ||
2119 (!IS_QLA25XX(ha) && !IS_QLA81XX(ha)))
Giridhar Malavali706f4572011-11-18 09:03:16 -08002120 goto mqiobase_exit;
2121
2122 ha->mqiobase = ioremap(pci_resource_start(ha->pdev, 3),
2123 pci_resource_len(ha->pdev, 3));
2124 if (ha->mqiobase) {
2125 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0018,
2126 "MQIO Base=%p.\n", ha->mqiobase);
2127 /* Read MSIX vector size of the board */
2128 pci_read_config_word(ha->pdev, QLA_PCI_MSIX_CONTROL, &msix);
Michael Hernandezd7459522016-12-12 14:40:07 -08002129 ha->msix_count = msix + 1;
Giridhar Malavali706f4572011-11-18 09:03:16 -08002130 /* Max queues are bounded by available msix vectors */
Michael Hernandezd7459522016-12-12 14:40:07 -08002131 /* MB interrupt uses 1 vector */
2132 ha->max_req_queues = ha->msix_count - 1;
2133 ha->max_rsp_queues = ha->max_req_queues;
2134 /* Queue pairs is the max value minus the base queue pair */
2135 ha->max_qpairs = ha->max_rsp_queues - 1;
2136 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0188,
2137 "Max no of queues pairs: %d.\n", ha->max_qpairs);
2138
Giridhar Malavali706f4572011-11-18 09:03:16 -08002139 ql_log_pci(ql_log_info, ha->pdev, 0x001a,
Michael Hernandezd7459522016-12-12 14:40:07 -08002140 "MSI-X vector count: %d.\n", ha->msix_count);
Giridhar Malavali706f4572011-11-18 09:03:16 -08002141 } else
2142 ql_log_pci(ql_log_info, ha->pdev, 0x001b,
2143 "BAR 3 not enabled.\n");
2144
2145mqiobase_exit:
Giridhar Malavali706f4572011-11-18 09:03:16 -08002146 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x001c,
Michael Hernandezf54f2cb2017-02-15 15:37:19 -08002147 "MSIX Count: %d.\n", ha->msix_count);
Giridhar Malavali706f4572011-11-18 09:03:16 -08002148 return (0);
2149
2150iospace_error_exit:
2151 return (-ENOMEM);
2152}
2153
2154
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002155static int
2156qla83xx_iospace_config(struct qla_hw_data *ha)
2157{
2158 uint16_t msix;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002159
2160 if (pci_request_selected_regions(ha->pdev, ha->bars,
2161 QLA2XXX_DRIVER_NAME)) {
2162 ql_log_pci(ql_log_fatal, ha->pdev, 0x0117,
2163 "Failed to reserve PIO/MMIO regions (%s), aborting.\n",
2164 pci_name(ha->pdev));
2165
2166 goto iospace_error_exit;
2167 }
2168
2169 /* Use MMIO operations for all accesses. */
2170 if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) {
2171 ql_log_pci(ql_log_warn, ha->pdev, 0x0118,
2172 "Invalid pci I/O region size (%s).\n",
2173 pci_name(ha->pdev));
2174 goto iospace_error_exit;
2175 }
2176 if (pci_resource_len(ha->pdev, 0) < MIN_IOBASE_LEN) {
2177 ql_log_pci(ql_log_warn, ha->pdev, 0x0119,
2178 "Invalid PCI mem region size (%s), aborting\n",
2179 pci_name(ha->pdev));
2180 goto iospace_error_exit;
2181 }
2182
2183 ha->iobase = ioremap(pci_resource_start(ha->pdev, 0), MIN_IOBASE_LEN);
2184 if (!ha->iobase) {
2185 ql_log_pci(ql_log_fatal, ha->pdev, 0x011a,
2186 "Cannot remap MMIO (%s), aborting.\n",
2187 pci_name(ha->pdev));
2188 goto iospace_error_exit;
2189 }
2190
2191 /* 64bit PCI BAR - BAR2 will correspoond to region 4 */
2192 /* 83XX 26XX always use MQ type access for queues
2193 * - mbar 2, a.k.a region 4 */
2194 ha->max_req_queues = ha->max_rsp_queues = 1;
Michael Hernandezf54f2cb2017-02-15 15:37:19 -08002195 ha->msix_count = QLA_BASE_VECTORS;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002196 ha->mqiobase = ioremap(pci_resource_start(ha->pdev, 4),
2197 pci_resource_len(ha->pdev, 4));
2198
2199 if (!ha->mqiobase) {
2200 ql_log_pci(ql_log_fatal, ha->pdev, 0x011d,
2201 "BAR2/region4 not enabled\n");
2202 goto mqiobase_exit;
2203 }
2204
2205 ha->msixbase = ioremap(pci_resource_start(ha->pdev, 2),
2206 pci_resource_len(ha->pdev, 2));
2207 if (ha->msixbase) {
2208 /* Read MSIX vector size of the board */
2209 pci_read_config_word(ha->pdev,
2210 QLA_83XX_PCI_MSIX_CONTROL, &msix);
Quinn Trane326d222017-06-13 20:47:18 -07002211 ha->msix_count = (msix & PCI_MSIX_FLAGS_QSIZE) + 1;
Quinn Tran093df732016-12-12 14:40:09 -08002212 /*
2213 * By default, driver uses at least two msix vectors
2214 * (default & rspq)
2215 */
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -07002216 if (ql2xmqsupport || ql2xnvmeenable) {
Michael Hernandezd7459522016-12-12 14:40:07 -08002217 /* MB interrupt uses 1 vector */
2218 ha->max_req_queues = ha->msix_count - 1;
Quinn Tran093df732016-12-12 14:40:09 -08002219
2220 /* ATIOQ needs 1 vector. That's 1 less QPair */
2221 if (QLA_TGT_MODE_ENABLED())
2222 ha->max_req_queues--;
2223
Michael Hernandezd0d2c682017-02-15 15:37:20 -08002224 ha->max_rsp_queues = ha->max_req_queues;
2225
Michael Hernandezd7459522016-12-12 14:40:07 -08002226 /* Queue pairs is the max value minus
2227 * the base queue pair */
2228 ha->max_qpairs = ha->max_req_queues - 1;
Quinn Tran83548fe2017-06-02 09:12:01 -07002229 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x00e3,
Michael Hernandezd7459522016-12-12 14:40:07 -08002230 "Max no of queues pairs: %d.\n", ha->max_qpairs);
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002231 }
2232 ql_log_pci(ql_log_info, ha->pdev, 0x011c,
Michael Hernandezd7459522016-12-12 14:40:07 -08002233 "MSI-X vector count: %d.\n", ha->msix_count);
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002234 } else
2235 ql_log_pci(ql_log_info, ha->pdev, 0x011e,
2236 "BAR 1 not enabled.\n");
2237
2238mqiobase_exit:
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002239 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x011f,
Michael Hernandezf54f2cb2017-02-15 15:37:19 -08002240 "MSIX Count: %d.\n", ha->msix_count);
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002241 return 0;
2242
2243iospace_error_exit:
2244 return -ENOMEM;
2245}
2246
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002247static struct isp_operations qla2100_isp_ops = {
2248 .pci_config = qla2100_pci_config,
2249 .reset_chip = qla2x00_reset_chip,
2250 .chip_diag = qla2x00_chip_diag,
2251 .config_rings = qla2x00_config_rings,
2252 .reset_adapter = qla2x00_reset_adapter,
2253 .nvram_config = qla2x00_nvram_config,
2254 .update_fw_options = qla2x00_update_fw_options,
2255 .load_risc = qla2x00_load_risc,
2256 .pci_info_str = qla2x00_pci_info_str,
2257 .fw_version_str = qla2x00_fw_version_str,
2258 .intr_handler = qla2100_intr_handler,
2259 .enable_intrs = qla2x00_enable_intrs,
2260 .disable_intrs = qla2x00_disable_intrs,
2261 .abort_command = qla2x00_abort_command,
Andrew Vasquez523ec772008-04-03 13:13:24 -07002262 .target_reset = qla2x00_abort_target,
2263 .lun_reset = qla2x00_lun_reset,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002264 .fabric_login = qla2x00_login_fabric,
2265 .fabric_logout = qla2x00_fabric_logout,
2266 .calc_req_entries = qla2x00_calc_iocbs_32,
2267 .build_iocbs = qla2x00_build_scsi_iocbs_32,
2268 .prep_ms_iocb = qla2x00_prep_ms_iocb,
2269 .prep_ms_fdmi_iocb = qla2x00_prep_ms_fdmi_iocb,
2270 .read_nvram = qla2x00_read_nvram_data,
2271 .write_nvram = qla2x00_write_nvram_data,
2272 .fw_dump = qla2100_fw_dump,
2273 .beacon_on = NULL,
2274 .beacon_off = NULL,
2275 .beacon_blink = NULL,
2276 .read_optrom = qla2x00_read_optrom_data,
2277 .write_optrom = qla2x00_write_optrom_data,
2278 .get_flash_version = qla2x00_get_flash_version,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002279 .start_scsi = qla2x00_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002280 .start_scsi_mq = NULL,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002281 .abort_isp = qla2x00_abort_isp,
Giridhar Malavali706f4572011-11-18 09:03:16 -08002282 .iospace_config = qla2x00_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002283 .initialize_adapter = qla2x00_initialize_adapter,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002284};
2285
2286static struct isp_operations qla2300_isp_ops = {
2287 .pci_config = qla2300_pci_config,
2288 .reset_chip = qla2x00_reset_chip,
2289 .chip_diag = qla2x00_chip_diag,
2290 .config_rings = qla2x00_config_rings,
2291 .reset_adapter = qla2x00_reset_adapter,
2292 .nvram_config = qla2x00_nvram_config,
2293 .update_fw_options = qla2x00_update_fw_options,
2294 .load_risc = qla2x00_load_risc,
2295 .pci_info_str = qla2x00_pci_info_str,
2296 .fw_version_str = qla2x00_fw_version_str,
2297 .intr_handler = qla2300_intr_handler,
2298 .enable_intrs = qla2x00_enable_intrs,
2299 .disable_intrs = qla2x00_disable_intrs,
2300 .abort_command = qla2x00_abort_command,
Andrew Vasquez523ec772008-04-03 13:13:24 -07002301 .target_reset = qla2x00_abort_target,
2302 .lun_reset = qla2x00_lun_reset,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002303 .fabric_login = qla2x00_login_fabric,
2304 .fabric_logout = qla2x00_fabric_logout,
2305 .calc_req_entries = qla2x00_calc_iocbs_32,
2306 .build_iocbs = qla2x00_build_scsi_iocbs_32,
2307 .prep_ms_iocb = qla2x00_prep_ms_iocb,
2308 .prep_ms_fdmi_iocb = qla2x00_prep_ms_fdmi_iocb,
2309 .read_nvram = qla2x00_read_nvram_data,
2310 .write_nvram = qla2x00_write_nvram_data,
2311 .fw_dump = qla2300_fw_dump,
2312 .beacon_on = qla2x00_beacon_on,
2313 .beacon_off = qla2x00_beacon_off,
2314 .beacon_blink = qla2x00_beacon_blink,
2315 .read_optrom = qla2x00_read_optrom_data,
2316 .write_optrom = qla2x00_write_optrom_data,
2317 .get_flash_version = qla2x00_get_flash_version,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002318 .start_scsi = qla2x00_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002319 .start_scsi_mq = NULL,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002320 .abort_isp = qla2x00_abort_isp,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002321 .iospace_config = qla2x00_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002322 .initialize_adapter = qla2x00_initialize_adapter,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002323};
2324
2325static struct isp_operations qla24xx_isp_ops = {
2326 .pci_config = qla24xx_pci_config,
2327 .reset_chip = qla24xx_reset_chip,
2328 .chip_diag = qla24xx_chip_diag,
2329 .config_rings = qla24xx_config_rings,
2330 .reset_adapter = qla24xx_reset_adapter,
2331 .nvram_config = qla24xx_nvram_config,
2332 .update_fw_options = qla24xx_update_fw_options,
2333 .load_risc = qla24xx_load_risc,
2334 .pci_info_str = qla24xx_pci_info_str,
2335 .fw_version_str = qla24xx_fw_version_str,
2336 .intr_handler = qla24xx_intr_handler,
2337 .enable_intrs = qla24xx_enable_intrs,
2338 .disable_intrs = qla24xx_disable_intrs,
2339 .abort_command = qla24xx_abort_command,
Andrew Vasquez523ec772008-04-03 13:13:24 -07002340 .target_reset = qla24xx_abort_target,
2341 .lun_reset = qla24xx_lun_reset,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002342 .fabric_login = qla24xx_login_fabric,
2343 .fabric_logout = qla24xx_fabric_logout,
2344 .calc_req_entries = NULL,
2345 .build_iocbs = NULL,
2346 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2347 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2348 .read_nvram = qla24xx_read_nvram_data,
2349 .write_nvram = qla24xx_write_nvram_data,
2350 .fw_dump = qla24xx_fw_dump,
2351 .beacon_on = qla24xx_beacon_on,
2352 .beacon_off = qla24xx_beacon_off,
2353 .beacon_blink = qla24xx_beacon_blink,
2354 .read_optrom = qla24xx_read_optrom_data,
2355 .write_optrom = qla24xx_write_optrom_data,
2356 .get_flash_version = qla24xx_get_flash_version,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002357 .start_scsi = qla24xx_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002358 .start_scsi_mq = NULL,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002359 .abort_isp = qla2x00_abort_isp,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002360 .iospace_config = qla2x00_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002361 .initialize_adapter = qla2x00_initialize_adapter,
Andrew Vasquezfd34f552007-07-19 15:06:00 -07002362};
2363
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002364static struct isp_operations qla25xx_isp_ops = {
2365 .pci_config = qla25xx_pci_config,
2366 .reset_chip = qla24xx_reset_chip,
2367 .chip_diag = qla24xx_chip_diag,
2368 .config_rings = qla24xx_config_rings,
2369 .reset_adapter = qla24xx_reset_adapter,
2370 .nvram_config = qla24xx_nvram_config,
2371 .update_fw_options = qla24xx_update_fw_options,
2372 .load_risc = qla24xx_load_risc,
2373 .pci_info_str = qla24xx_pci_info_str,
2374 .fw_version_str = qla24xx_fw_version_str,
2375 .intr_handler = qla24xx_intr_handler,
2376 .enable_intrs = qla24xx_enable_intrs,
2377 .disable_intrs = qla24xx_disable_intrs,
2378 .abort_command = qla24xx_abort_command,
Andrew Vasquez523ec772008-04-03 13:13:24 -07002379 .target_reset = qla24xx_abort_target,
2380 .lun_reset = qla24xx_lun_reset,
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002381 .fabric_login = qla24xx_login_fabric,
2382 .fabric_logout = qla24xx_fabric_logout,
2383 .calc_req_entries = NULL,
2384 .build_iocbs = NULL,
2385 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2386 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2387 .read_nvram = qla25xx_read_nvram_data,
2388 .write_nvram = qla25xx_write_nvram_data,
2389 .fw_dump = qla25xx_fw_dump,
2390 .beacon_on = qla24xx_beacon_on,
2391 .beacon_off = qla24xx_beacon_off,
2392 .beacon_blink = qla24xx_beacon_blink,
Andrew Vasquez338c9162007-09-20 14:07:33 -07002393 .read_optrom = qla25xx_read_optrom_data,
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002394 .write_optrom = qla24xx_write_optrom_data,
2395 .get_flash_version = qla24xx_get_flash_version,
Arun Easibad75002010-05-04 15:01:30 -07002396 .start_scsi = qla24xx_dif_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002397 .start_scsi_mq = qla2xxx_dif_start_scsi_mq,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002398 .abort_isp = qla2x00_abort_isp,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002399 .iospace_config = qla2x00_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002400 .initialize_adapter = qla2x00_initialize_adapter,
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002401};
2402
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002403static struct isp_operations qla81xx_isp_ops = {
2404 .pci_config = qla25xx_pci_config,
2405 .reset_chip = qla24xx_reset_chip,
2406 .chip_diag = qla24xx_chip_diag,
2407 .config_rings = qla24xx_config_rings,
2408 .reset_adapter = qla24xx_reset_adapter,
2409 .nvram_config = qla81xx_nvram_config,
Giridhar Malavali37efd512020-02-26 14:40:07 -08002410 .update_fw_options = qla24xx_update_fw_options,
Andrew Vasquezeaac30b2009-01-22 09:45:32 -08002411 .load_risc = qla81xx_load_risc,
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002412 .pci_info_str = qla24xx_pci_info_str,
2413 .fw_version_str = qla24xx_fw_version_str,
2414 .intr_handler = qla24xx_intr_handler,
2415 .enable_intrs = qla24xx_enable_intrs,
2416 .disable_intrs = qla24xx_disable_intrs,
2417 .abort_command = qla24xx_abort_command,
2418 .target_reset = qla24xx_abort_target,
2419 .lun_reset = qla24xx_lun_reset,
2420 .fabric_login = qla24xx_login_fabric,
2421 .fabric_logout = qla24xx_fabric_logout,
2422 .calc_req_entries = NULL,
2423 .build_iocbs = NULL,
2424 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2425 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
Andrew Vasquez3d79038f2009-03-24 09:08:14 -07002426 .read_nvram = NULL,
2427 .write_nvram = NULL,
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002428 .fw_dump = qla81xx_fw_dump,
2429 .beacon_on = qla24xx_beacon_on,
2430 .beacon_off = qla24xx_beacon_off,
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002431 .beacon_blink = qla83xx_beacon_blink,
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002432 .read_optrom = qla25xx_read_optrom_data,
2433 .write_optrom = qla24xx_write_optrom_data,
2434 .get_flash_version = qla24xx_get_flash_version,
Arun Easiba77ef52010-05-28 15:08:27 -07002435 .start_scsi = qla24xx_dif_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002436 .start_scsi_mq = qla2xxx_dif_start_scsi_mq,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002437 .abort_isp = qla2x00_abort_isp,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002438 .iospace_config = qla2x00_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002439 .initialize_adapter = qla2x00_initialize_adapter,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002440};
2441
2442static struct isp_operations qla82xx_isp_ops = {
2443 .pci_config = qla82xx_pci_config,
2444 .reset_chip = qla82xx_reset_chip,
2445 .chip_diag = qla24xx_chip_diag,
2446 .config_rings = qla82xx_config_rings,
2447 .reset_adapter = qla24xx_reset_adapter,
2448 .nvram_config = qla81xx_nvram_config,
2449 .update_fw_options = qla24xx_update_fw_options,
2450 .load_risc = qla82xx_load_risc,
Atul Deshmukh9d55ca62012-08-22 14:21:14 -04002451 .pci_info_str = qla24xx_pci_info_str,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002452 .fw_version_str = qla24xx_fw_version_str,
2453 .intr_handler = qla82xx_intr_handler,
2454 .enable_intrs = qla82xx_enable_intrs,
2455 .disable_intrs = qla82xx_disable_intrs,
2456 .abort_command = qla24xx_abort_command,
2457 .target_reset = qla24xx_abort_target,
2458 .lun_reset = qla24xx_lun_reset,
2459 .fabric_login = qla24xx_login_fabric,
2460 .fabric_logout = qla24xx_fabric_logout,
2461 .calc_req_entries = NULL,
2462 .build_iocbs = NULL,
2463 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2464 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2465 .read_nvram = qla24xx_read_nvram_data,
2466 .write_nvram = qla24xx_write_nvram_data,
Chad Dupuisa1b23c52014-02-26 04:15:12 -05002467 .fw_dump = qla82xx_fw_dump,
Saurav Kashyap999916d2011-08-16 11:31:45 -07002468 .beacon_on = qla82xx_beacon_on,
2469 .beacon_off = qla82xx_beacon_off,
2470 .beacon_blink = NULL,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002471 .read_optrom = qla82xx_read_optrom_data,
2472 .write_optrom = qla82xx_write_optrom_data,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002473 .get_flash_version = qla82xx_get_flash_version,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002474 .start_scsi = qla82xx_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002475 .start_scsi_mq = NULL,
Giridhar Malavalia9083012010-04-12 17:59:55 -07002476 .abort_isp = qla82xx_abort_isp,
Giridhar Malavali706f4572011-11-18 09:03:16 -08002477 .iospace_config = qla82xx_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002478 .initialize_adapter = qla2x00_initialize_adapter,
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002479};
2480
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002481static struct isp_operations qla8044_isp_ops = {
2482 .pci_config = qla82xx_pci_config,
2483 .reset_chip = qla82xx_reset_chip,
2484 .chip_diag = qla24xx_chip_diag,
2485 .config_rings = qla82xx_config_rings,
2486 .reset_adapter = qla24xx_reset_adapter,
2487 .nvram_config = qla81xx_nvram_config,
2488 .update_fw_options = qla24xx_update_fw_options,
2489 .load_risc = qla82xx_load_risc,
2490 .pci_info_str = qla24xx_pci_info_str,
2491 .fw_version_str = qla24xx_fw_version_str,
2492 .intr_handler = qla8044_intr_handler,
2493 .enable_intrs = qla82xx_enable_intrs,
2494 .disable_intrs = qla82xx_disable_intrs,
2495 .abort_command = qla24xx_abort_command,
2496 .target_reset = qla24xx_abort_target,
2497 .lun_reset = qla24xx_lun_reset,
2498 .fabric_login = qla24xx_login_fabric,
2499 .fabric_logout = qla24xx_fabric_logout,
2500 .calc_req_entries = NULL,
2501 .build_iocbs = NULL,
2502 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2503 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2504 .read_nvram = NULL,
2505 .write_nvram = NULL,
Chad Dupuisa1b23c52014-02-26 04:15:12 -05002506 .fw_dump = qla8044_fw_dump,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002507 .beacon_on = qla82xx_beacon_on,
2508 .beacon_off = qla82xx_beacon_off,
2509 .beacon_blink = NULL,
Saurav Kashyap888e6392014-02-26 04:15:13 -05002510 .read_optrom = qla8044_read_optrom_data,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002511 .write_optrom = qla8044_write_optrom_data,
2512 .get_flash_version = qla82xx_get_flash_version,
2513 .start_scsi = qla82xx_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002514 .start_scsi_mq = NULL,
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002515 .abort_isp = qla8044_abort_isp,
2516 .iospace_config = qla82xx_iospace_config,
2517 .initialize_adapter = qla2x00_initialize_adapter,
2518};
2519
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002520static struct isp_operations qla83xx_isp_ops = {
2521 .pci_config = qla25xx_pci_config,
2522 .reset_chip = qla24xx_reset_chip,
2523 .chip_diag = qla24xx_chip_diag,
2524 .config_rings = qla24xx_config_rings,
2525 .reset_adapter = qla24xx_reset_adapter,
2526 .nvram_config = qla81xx_nvram_config,
Giridhar Malavali37efd512020-02-26 14:40:07 -08002527 .update_fw_options = qla24xx_update_fw_options,
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002528 .load_risc = qla81xx_load_risc,
2529 .pci_info_str = qla24xx_pci_info_str,
2530 .fw_version_str = qla24xx_fw_version_str,
2531 .intr_handler = qla24xx_intr_handler,
2532 .enable_intrs = qla24xx_enable_intrs,
2533 .disable_intrs = qla24xx_disable_intrs,
2534 .abort_command = qla24xx_abort_command,
2535 .target_reset = qla24xx_abort_target,
2536 .lun_reset = qla24xx_lun_reset,
2537 .fabric_login = qla24xx_login_fabric,
2538 .fabric_logout = qla24xx_fabric_logout,
2539 .calc_req_entries = NULL,
2540 .build_iocbs = NULL,
2541 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2542 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2543 .read_nvram = NULL,
2544 .write_nvram = NULL,
2545 .fw_dump = qla83xx_fw_dump,
2546 .beacon_on = qla24xx_beacon_on,
2547 .beacon_off = qla24xx_beacon_off,
2548 .beacon_blink = qla83xx_beacon_blink,
2549 .read_optrom = qla25xx_read_optrom_data,
2550 .write_optrom = qla24xx_write_optrom_data,
2551 .get_flash_version = qla24xx_get_flash_version,
2552 .start_scsi = qla24xx_dif_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002553 .start_scsi_mq = qla2xxx_dif_start_scsi_mq,
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002554 .abort_isp = qla2x00_abort_isp,
2555 .iospace_config = qla83xx_iospace_config,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002556 .initialize_adapter = qla2x00_initialize_adapter,
2557};
2558
2559static struct isp_operations qlafx00_isp_ops = {
2560 .pci_config = qlafx00_pci_config,
2561 .reset_chip = qlafx00_soft_reset,
2562 .chip_diag = qlafx00_chip_diag,
2563 .config_rings = qlafx00_config_rings,
2564 .reset_adapter = qlafx00_soft_reset,
2565 .nvram_config = NULL,
2566 .update_fw_options = NULL,
2567 .load_risc = NULL,
2568 .pci_info_str = qlafx00_pci_info_str,
2569 .fw_version_str = qlafx00_fw_version_str,
2570 .intr_handler = qlafx00_intr_handler,
2571 .enable_intrs = qlafx00_enable_intrs,
2572 .disable_intrs = qlafx00_disable_intrs,
Armen Baloyan4440e462014-02-26 04:15:18 -05002573 .abort_command = qla24xx_async_abort_command,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002574 .target_reset = qlafx00_abort_target,
2575 .lun_reset = qlafx00_lun_reset,
2576 .fabric_login = NULL,
2577 .fabric_logout = NULL,
2578 .calc_req_entries = NULL,
2579 .build_iocbs = NULL,
2580 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2581 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2582 .read_nvram = qla24xx_read_nvram_data,
2583 .write_nvram = qla24xx_write_nvram_data,
2584 .fw_dump = NULL,
2585 .beacon_on = qla24xx_beacon_on,
2586 .beacon_off = qla24xx_beacon_off,
2587 .beacon_blink = NULL,
2588 .read_optrom = qla24xx_read_optrom_data,
2589 .write_optrom = qla24xx_write_optrom_data,
2590 .get_flash_version = qla24xx_get_flash_version,
2591 .start_scsi = qlafx00_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002592 .start_scsi_mq = NULL,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002593 .abort_isp = qlafx00_abort_isp,
2594 .iospace_config = qlafx00_iospace_config,
2595 .initialize_adapter = qlafx00_initialize_adapter,
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002596};
2597
Chad Dupuisf73cb692014-02-26 04:15:06 -05002598static struct isp_operations qla27xx_isp_ops = {
2599 .pci_config = qla25xx_pci_config,
2600 .reset_chip = qla24xx_reset_chip,
2601 .chip_diag = qla24xx_chip_diag,
2602 .config_rings = qla24xx_config_rings,
2603 .reset_adapter = qla24xx_reset_adapter,
2604 .nvram_config = qla81xx_nvram_config,
Andrew Vasqueza36f1442019-07-26 09:07:37 -07002605 .update_fw_options = qla24xx_update_fw_options,
Chad Dupuisf73cb692014-02-26 04:15:06 -05002606 .load_risc = qla81xx_load_risc,
2607 .pci_info_str = qla24xx_pci_info_str,
2608 .fw_version_str = qla24xx_fw_version_str,
2609 .intr_handler = qla24xx_intr_handler,
2610 .enable_intrs = qla24xx_enable_intrs,
2611 .disable_intrs = qla24xx_disable_intrs,
2612 .abort_command = qla24xx_abort_command,
2613 .target_reset = qla24xx_abort_target,
2614 .lun_reset = qla24xx_lun_reset,
2615 .fabric_login = qla24xx_login_fabric,
2616 .fabric_logout = qla24xx_fabric_logout,
2617 .calc_req_entries = NULL,
2618 .build_iocbs = NULL,
2619 .prep_ms_iocb = qla24xx_prep_ms_iocb,
2620 .prep_ms_fdmi_iocb = qla24xx_prep_ms_fdmi_iocb,
2621 .read_nvram = NULL,
2622 .write_nvram = NULL,
2623 .fw_dump = qla27xx_fwdump,
Arun Easicbb01c22020-03-31 03:40:13 -07002624 .mpi_fw_dump = qla27xx_mpi_fwdump,
Chad Dupuisf73cb692014-02-26 04:15:06 -05002625 .beacon_on = qla24xx_beacon_on,
2626 .beacon_off = qla24xx_beacon_off,
2627 .beacon_blink = qla83xx_beacon_blink,
2628 .read_optrom = qla25xx_read_optrom_data,
2629 .write_optrom = qla24xx_write_optrom_data,
2630 .get_flash_version = qla24xx_get_flash_version,
2631 .start_scsi = qla24xx_dif_start_scsi,
Michael Hernandezd7459522016-12-12 14:40:07 -08002632 .start_scsi_mq = qla2xxx_dif_start_scsi_mq,
Chad Dupuisf73cb692014-02-26 04:15:06 -05002633 .abort_isp = qla2x00_abort_isp,
2634 .iospace_config = qla83xx_iospace_config,
2635 .initialize_adapter = qla2x00_initialize_adapter,
2636};
2637
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002638static inline void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002639qla2x00_set_isp_flags(struct qla_hw_data *ha)
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002640{
2641 ha->device_type = DT_EXTENDED_IDS;
2642 switch (ha->pdev->device) {
2643 case PCI_DEVICE_ID_QLOGIC_ISP2100:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002644 ha->isp_type |= DT_ISP2100;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002645 ha->device_type &= ~DT_EXTENDED_IDS;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002646 ha->fw_srisc_address = RISC_START_ADDRESS_2100;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002647 break;
2648 case PCI_DEVICE_ID_QLOGIC_ISP2200:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002649 ha->isp_type |= DT_ISP2200;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002650 ha->device_type &= ~DT_EXTENDED_IDS;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002651 ha->fw_srisc_address = RISC_START_ADDRESS_2100;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002652 break;
2653 case PCI_DEVICE_ID_QLOGIC_ISP2300:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002654 ha->isp_type |= DT_ISP2300;
andrew.vasquez@qlogic.com4a59f712006-03-09 14:27:39 -08002655 ha->device_type |= DT_ZIO_SUPPORTED;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002656 ha->fw_srisc_address = RISC_START_ADDRESS_2300;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002657 break;
2658 case PCI_DEVICE_ID_QLOGIC_ISP2312:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002659 ha->isp_type |= DT_ISP2312;
andrew.vasquez@qlogic.com4a59f712006-03-09 14:27:39 -08002660 ha->device_type |= DT_ZIO_SUPPORTED;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002661 ha->fw_srisc_address = RISC_START_ADDRESS_2300;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002662 break;
2663 case PCI_DEVICE_ID_QLOGIC_ISP2322:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002664 ha->isp_type |= DT_ISP2322;
andrew.vasquez@qlogic.com4a59f712006-03-09 14:27:39 -08002665 ha->device_type |= DT_ZIO_SUPPORTED;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002666 if (ha->pdev->subsystem_vendor == 0x1028 &&
2667 ha->pdev->subsystem_device == 0x0170)
2668 ha->device_type |= DT_OEM_001;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002669 ha->fw_srisc_address = RISC_START_ADDRESS_2300;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002670 break;
2671 case PCI_DEVICE_ID_QLOGIC_ISP6312:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002672 ha->isp_type |= DT_ISP6312;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002673 ha->fw_srisc_address = RISC_START_ADDRESS_2300;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002674 break;
2675 case PCI_DEVICE_ID_QLOGIC_ISP6322:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002676 ha->isp_type |= DT_ISP6322;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002677 ha->fw_srisc_address = RISC_START_ADDRESS_2300;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002678 break;
2679 case PCI_DEVICE_ID_QLOGIC_ISP2422:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002680 ha->isp_type |= DT_ISP2422;
andrew.vasquez@qlogic.com4a59f712006-03-09 14:27:39 -08002681 ha->device_type |= DT_ZIO_SUPPORTED;
Andrew Vasqueze4289242007-07-19 15:05:56 -07002682 ha->device_type |= DT_FWI2;
Andrew Vasquezc76f2c02007-07-19 15:05:57 -07002683 ha->device_type |= DT_IIDMA;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002684 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002685 break;
2686 case PCI_DEVICE_ID_QLOGIC_ISP2432:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002687 ha->isp_type |= DT_ISP2432;
andrew.vasquez@qlogic.com4a59f712006-03-09 14:27:39 -08002688 ha->device_type |= DT_ZIO_SUPPORTED;
Andrew Vasqueze4289242007-07-19 15:05:56 -07002689 ha->device_type |= DT_FWI2;
Andrew Vasquezc76f2c02007-07-19 15:05:57 -07002690 ha->device_type |= DT_IIDMA;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002691 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002692 break;
Harihara Kadayam4d4df192008-04-03 13:13:26 -07002693 case PCI_DEVICE_ID_QLOGIC_ISP8432:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002694 ha->isp_type |= DT_ISP8432;
Harihara Kadayam4d4df192008-04-03 13:13:26 -07002695 ha->device_type |= DT_ZIO_SUPPORTED;
2696 ha->device_type |= DT_FWI2;
2697 ha->device_type |= DT_IIDMA;
2698 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2699 break;
andrew.vasquez@qlogic.com044cc6c2006-03-09 14:27:13 -08002700 case PCI_DEVICE_ID_QLOGIC_ISP5422:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002701 ha->isp_type |= DT_ISP5422;
Andrew Vasqueze4289242007-07-19 15:05:56 -07002702 ha->device_type |= DT_FWI2;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002703 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002704 break;
andrew.vasquez@qlogic.com044cc6c2006-03-09 14:27:13 -08002705 case PCI_DEVICE_ID_QLOGIC_ISP5432:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002706 ha->isp_type |= DT_ISP5432;
Andrew Vasqueze4289242007-07-19 15:05:56 -07002707 ha->device_type |= DT_FWI2;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002708 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002709 break;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002710 case PCI_DEVICE_ID_QLOGIC_ISP2532:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002711 ha->isp_type |= DT_ISP2532;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002712 ha->device_type |= DT_ZIO_SUPPORTED;
2713 ha->device_type |= DT_FWI2;
2714 ha->device_type |= DT_IIDMA;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002715 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2716 break;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002717 case PCI_DEVICE_ID_QLOGIC_ISP8001:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002718 ha->isp_type |= DT_ISP8001;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002719 ha->device_type |= DT_ZIO_SUPPORTED;
2720 ha->device_type |= DT_FWI2;
2721 ha->device_type |= DT_IIDMA;
2722 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2723 break;
Giridhar Malavalia9083012010-04-12 17:59:55 -07002724 case PCI_DEVICE_ID_QLOGIC_ISP8021:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002725 ha->isp_type |= DT_ISP8021;
Giridhar Malavalia9083012010-04-12 17:59:55 -07002726 ha->device_type |= DT_ZIO_SUPPORTED;
2727 ha->device_type |= DT_FWI2;
2728 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2729 /* Initialize 82XX ISP flags */
2730 qla82xx_init_flags(ha);
2731 break;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002732 case PCI_DEVICE_ID_QLOGIC_ISP8044:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002733 ha->isp_type |= DT_ISP8044;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002734 ha->device_type |= DT_ZIO_SUPPORTED;
2735 ha->device_type |= DT_FWI2;
2736 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2737 /* Initialize 82XX ISP flags */
2738 qla82xx_init_flags(ha);
2739 break;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002740 case PCI_DEVICE_ID_QLOGIC_ISP2031:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002741 ha->isp_type |= DT_ISP2031;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002742 ha->device_type |= DT_ZIO_SUPPORTED;
2743 ha->device_type |= DT_FWI2;
2744 ha->device_type |= DT_IIDMA;
2745 ha->device_type |= DT_T10_PI;
2746 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2747 break;
2748 case PCI_DEVICE_ID_QLOGIC_ISP8031:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002749 ha->isp_type |= DT_ISP8031;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002750 ha->device_type |= DT_ZIO_SUPPORTED;
2751 ha->device_type |= DT_FWI2;
2752 ha->device_type |= DT_IIDMA;
2753 ha->device_type |= DT_T10_PI;
2754 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2755 break;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002756 case PCI_DEVICE_ID_QLOGIC_ISPF001:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002757 ha->isp_type |= DT_ISPFX00;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002758 break;
Chad Dupuisf73cb692014-02-26 04:15:06 -05002759 case PCI_DEVICE_ID_QLOGIC_ISP2071:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002760 ha->isp_type |= DT_ISP2071;
Chad Dupuisf73cb692014-02-26 04:15:06 -05002761 ha->device_type |= DT_ZIO_SUPPORTED;
2762 ha->device_type |= DT_FWI2;
2763 ha->device_type |= DT_IIDMA;
Himanshu Madhani8ce3f572016-01-27 12:03:36 -05002764 ha->device_type |= DT_T10_PI;
Chad Dupuisf73cb692014-02-26 04:15:06 -05002765 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2766 break;
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04002767 case PCI_DEVICE_ID_QLOGIC_ISP2271:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002768 ha->isp_type |= DT_ISP2271;
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04002769 ha->device_type |= DT_ZIO_SUPPORTED;
2770 ha->device_type |= DT_FWI2;
2771 ha->device_type |= DT_IIDMA;
Himanshu Madhani8ce3f572016-01-27 12:03:36 -05002772 ha->device_type |= DT_T10_PI;
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04002773 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2774 break;
Sawan Chandak2b489922015-08-04 13:38:03 -04002775 case PCI_DEVICE_ID_QLOGIC_ISP2261:
Joe Carnuccio9e052e22016-07-06 11:14:31 -04002776 ha->isp_type |= DT_ISP2261;
Sawan Chandak2b489922015-08-04 13:38:03 -04002777 ha->device_type |= DT_ZIO_SUPPORTED;
2778 ha->device_type |= DT_FWI2;
2779 ha->device_type |= DT_IIDMA;
Himanshu Madhani8ce3f572016-01-27 12:03:36 -05002780 ha->device_type |= DT_T10_PI;
Sawan Chandak2b489922015-08-04 13:38:03 -04002781 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2782 break;
Joe Carnuccioecc89f22019-03-12 11:08:13 -07002783 case PCI_DEVICE_ID_QLOGIC_ISP2081:
2784 case PCI_DEVICE_ID_QLOGIC_ISP2089:
2785 ha->isp_type |= DT_ISP2081;
2786 ha->device_type |= DT_ZIO_SUPPORTED;
2787 ha->device_type |= DT_FWI2;
2788 ha->device_type |= DT_IIDMA;
2789 ha->device_type |= DT_T10_PI;
2790 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2791 break;
2792 case PCI_DEVICE_ID_QLOGIC_ISP2281:
2793 case PCI_DEVICE_ID_QLOGIC_ISP2289:
2794 ha->isp_type |= DT_ISP2281;
2795 ha->device_type |= DT_ZIO_SUPPORTED;
2796 ha->device_type |= DT_FWI2;
2797 ha->device_type |= DT_IIDMA;
2798 ha->device_type |= DT_T10_PI;
2799 ha->fw_srisc_address = RISC_START_ADDRESS_2400;
2800 break;
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002801 }
Anirban Chakrabortye5b68a62009-04-06 22:33:50 -07002802
Giridhar Malavalia9083012010-04-12 17:59:55 -07002803 if (IS_QLA82XX(ha))
Saurav Kashyap43a9c382014-02-26 04:15:16 -05002804 ha->port_no = ha->portnum & 1;
Chad Dupuisf73cb692014-02-26 04:15:06 -05002805 else {
Giridhar Malavalia9083012010-04-12 17:59:55 -07002806 /* Get adapter physical port no from interrupt pin register. */
2807 pci_read_config_byte(ha->pdev, PCI_INTERRUPT_PIN, &ha->port_no);
Joe Carnuccioecc89f22019-03-12 11:08:13 -07002808 if (IS_QLA25XX(ha) || IS_QLA2031(ha) ||
2809 IS_QLA27XX(ha) || IS_QLA28XX(ha))
Chad Dupuisf73cb692014-02-26 04:15:06 -05002810 ha->port_no--;
2811 else
2812 ha->port_no = !(ha->port_no & 1);
2813 }
Giridhar Malavalia9083012010-04-12 17:59:55 -07002814
Saurav Kashyap7c3df132011-07-14 12:00:13 -07002815 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x000b,
Joe Perchesd8424f62011-11-18 09:03:06 -08002816 "device_type=0x%x port=%d fw_srisc_address=0x%x.\n",
Chad Dupuisf73cb692014-02-26 04:15:06 -05002817 ha->device_type, ha->port_no, ha->fw_srisc_address);
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002818}
2819
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002820static void
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002821qla2xxx_scan_start(struct Scsi_Host *shost)
2822{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002823 scsi_qla_host_t *vha = shost_priv(shost);
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002824
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07002825 if (vha->hw->flags.running_gold_fw)
2826 return;
2827
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002828 set_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags);
2829 set_bit(LOCAL_LOOP_UPDATE, &vha->dpc_flags);
2830 set_bit(RSCN_UPDATE, &vha->dpc_flags);
2831 set_bit(NPIV_CONFIG_NEEDED, &vha->dpc_flags);
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002832}
2833
2834static int
2835qla2xxx_scan_finished(struct Scsi_Host *shost, unsigned long time)
2836{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002837 scsi_qla_host_t *vha = shost_priv(shost);
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002838
Bill Kuzejaa5dd506e2016-10-21 16:45:27 -04002839 if (test_bit(UNLOADING, &vha->dpc_flags))
2840 return 1;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002841 if (!vha->host)
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002842 return 1;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002843 if (time > vha->hw->loop_reset_delay * HZ)
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002844 return 1;
2845
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002846 return atomic_read(&vha->loop_state) == LOOP_READY;
Andrew Vasquez1e99e332006-11-22 08:24:48 -08002847}
2848
Manish Rangankar3a4e1f32021-09-08 09:46:20 -07002849static void qla_heartbeat_work_fn(struct work_struct *work)
2850{
2851 struct qla_hw_data *ha = container_of(work,
2852 struct qla_hw_data, heartbeat_work);
2853 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
2854
2855 if (!ha->flags.mbox_busy && base_vha->flags.init_done)
2856 qla_no_op_mb(base_vha);
2857}
2858
Quinn Tranec7193e2017-03-15 09:48:55 -07002859static void qla2x00_iocb_work_fn(struct work_struct *work)
2860{
2861 struct scsi_qla_host *vha = container_of(work,
2862 struct scsi_qla_host, iocb_work);
Quinn Tran9b3e0f42017-12-28 12:33:16 -08002863 struct qla_hw_data *ha = vha->hw;
2864 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
Quinn Tran0aca7782018-09-04 14:19:16 -07002865 int i = 2;
Quinn Tran9b3e0f42017-12-28 12:33:16 -08002866 unsigned long flags;
Quinn Tranec7193e2017-03-15 09:48:55 -07002867
Quinn Tran9b3e0f42017-12-28 12:33:16 -08002868 if (test_bit(UNLOADING, &base_vha->dpc_flags))
2869 return;
2870
2871 while (!list_empty(&vha->work_list) && i > 0) {
Quinn Tranec7193e2017-03-15 09:48:55 -07002872 qla2x00_do_work(vha);
Quinn Tran9b3e0f42017-12-28 12:33:16 -08002873 i--;
Quinn Tranec7193e2017-03-15 09:48:55 -07002874 }
Quinn Tran9b3e0f42017-12-28 12:33:16 -08002875
2876 spin_lock_irqsave(&vha->work_lock, flags);
2877 clear_bit(IOCB_WORK_ACTIVE, &vha->dpc_flags);
2878 spin_unlock_irqrestore(&vha->work_lock, flags);
Quinn Tranec7193e2017-03-15 09:48:55 -07002879}
2880
Arun Easi8bfc1492022-08-26 03:25:57 -07002881static void
2882qla_trace_init(void)
2883{
Steven Rostedt (Google)d2356992023-12-13 09:37:01 -05002884 qla_trc_array = trace_array_get_by_name("qla2xxx", NULL);
Arun Easi8bfc1492022-08-26 03:25:57 -07002885 if (!qla_trc_array) {
2886 ql_log(ql_log_fatal, NULL, 0x0001,
2887 "Unable to create qla2xxx trace instance, instance logging will be disabled.\n");
2888 return;
2889 }
2890
2891 QLA_TRACE_ENABLE(qla_trc_array);
2892}
2893
2894static void
2895qla_trace_uninit(void)
2896{
2897 if (!qla_trc_array)
2898 return;
2899 trace_array_put(qla_trc_array);
2900}
2901
Linus Torvalds1da177e2005-04-16 15:20:36 -07002902/*
2903 * PCI driver interface
2904 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -08002905static int
Andrew Vasquez7ee61392006-06-23 16:11:22 -07002906qla2x00_probe_one(struct pci_dev *pdev, const struct pci_device_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002907{
Andrew Vasqueza1541d52005-06-09 17:21:28 -07002908 int ret = -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002909 struct Scsi_Host *host;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002910 scsi_qla_host_t *base_vha = NULL;
2911 struct qla_hw_data *ha;
Andrew Vasquez29856e22007-08-12 18:22:52 -07002912 char pci_info[30];
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04002913 char fw_str[30], wq_name[30];
Andrew Vasquez54333832005-11-09 15:49:04 -08002914 struct scsi_host_template *sht;
Chad Dupuis642ef982012-02-09 11:15:57 -08002915 int bars, mem_only = 0;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002916 uint16_t req_length = 0, rsp_length = 0;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002917 struct req_que *req = NULL;
2918 struct rsp_que *rsp = NULL;
Michael Hernandez56012362016-12-12 14:40:08 -08002919 int i;
Michael Hernandezd7459522016-12-12 14:40:07 -08002920
Andrew Vasquez285d0322007-10-19 15:59:17 -07002921 bars = pci_select_bars(pdev, IORESOURCE_MEM | IORESOURCE_IO);
Giridhar Malavalia5326f82009-03-24 09:07:56 -07002922 sht = &qla2xxx_driver_template;
Andrew Vasquez285d0322007-10-19 15:59:17 -07002923 if (pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2422 ||
2924 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2432 ||
Harihara Kadayam4d4df192008-04-03 13:13:26 -07002925 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8432 ||
Andrew Vasquez285d0322007-10-19 15:59:17 -07002926 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP5422 ||
2927 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP5432 ||
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002928 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2532 ||
Giridhar Malavalia9083012010-04-12 17:59:55 -07002929 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8001 ||
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002930 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8021 ||
2931 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2031 ||
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002932 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8031 ||
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04002933 pdev->device == PCI_DEVICE_ID_QLOGIC_ISPF001 ||
Chad Dupuisf73cb692014-02-26 04:15:06 -05002934 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8044 ||
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04002935 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2071 ||
Sawan Chandak2b489922015-08-04 13:38:03 -04002936 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2271 ||
Joe Carnuccioecc89f22019-03-12 11:08:13 -07002937 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2261 ||
2938 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2081 ||
2939 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2281 ||
2940 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2089 ||
2941 pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2289) {
Andrew Vasquez285d0322007-10-19 15:59:17 -07002942 bars = pci_select_bars(pdev, IORESOURCE_MEM);
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002943 mem_only = 1;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07002944 ql_dbg_pci(ql_dbg_init, pdev, 0x0007,
2945 "Mem only adapter.\n");
Andrew Vasquez285d0322007-10-19 15:59:17 -07002946 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07002947 ql_dbg_pci(ql_dbg_init, pdev, 0x0008,
2948 "Bars=%d.\n", bars);
Andrew Vasquez285d0322007-10-19 15:59:17 -07002949
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002950 if (mem_only) {
2951 if (pci_enable_device_mem(pdev))
Johannes Thumshirnddff7ed2017-05-23 16:50:47 +02002952 return ret;
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002953 } else {
2954 if (pci_enable_device(pdev))
Johannes Thumshirnddff7ed2017-05-23 16:50:47 +02002955 return ret;
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002956 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002957
Saurav Kashyap62e0dec52021-08-09 21:37:17 -07002958 if (is_kdump_kernel()) {
2959 ql2xmqsupport = 0;
2960 ql2xallocfwdump = 0;
2961 }
2962
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002963 ha = kzalloc(sizeof(struct qla_hw_data), GFP_KERNEL);
2964 if (!ha) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07002965 ql_log_pci(ql_log_fatal, pdev, 0x0009,
2966 "Unable to allocate memory for ha.\n");
Johannes Thumshirnddff7ed2017-05-23 16:50:47 +02002967 goto disable_device;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002968 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07002969 ql_dbg_pci(ql_dbg_init, pdev, 0x000a,
2970 "Memory allocated for ha=%p.\n", ha);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08002971 ha->pdev = pdev;
Quinn Tran33e79972014-09-25 06:14:55 -04002972 INIT_LIST_HEAD(&ha->tgt.q_full_list);
2973 spin_lock_init(&ha->tgt.q_full_lock);
Quinn Tran75601512015-12-17 14:57:04 -05002974 spin_lock_init(&ha->tgt.sess_lock);
Quinn Tran2f424b92015-12-17 14:57:07 -05002975 spin_lock_init(&ha->tgt.atio_lock);
2976
Quinn Trandd307062021-06-23 22:26:00 -07002977 spin_lock_init(&ha->sadb_lock);
2978 INIT_LIST_HEAD(&ha->sadb_tx_index_list);
2979 INIT_LIST_HEAD(&ha->sadb_rx_index_list);
2980
2981 spin_lock_init(&ha->sadb_fp_lock);
2982
2983 if (qla_edif_sadb_build_free_pool(ha)) {
2984 kfree(ha);
2985 goto disable_device;
2986 }
2987
Duane Grigsbydeeae7a2017-07-21 09:32:25 -07002988 atomic_set(&ha->nvme_active_aen_cnt, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002989
2990 /* Clear our data area */
Andrew Vasquez285d0322007-10-19 15:59:17 -07002991 ha->bars = bars;
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002992 ha->mem_only = mem_only;
Andrew Vasquezdf4bf0b2008-01-31 12:33:46 -08002993 spin_lock_init(&ha->hardware_lock);
Andrew Vasquez339aa702010-10-15 11:27:45 -07002994 spin_lock_init(&ha->vport_slock);
Saurav Kashyapa9b6f722012-08-22 14:21:01 -04002995 mutex_init(&ha->selflogin_lock);
Chad Dupuis7a8ab9c2014-02-26 04:14:56 -05002996 mutex_init(&ha->optrom_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002997
andrew.vasquez@qlogic.comea5b6382006-03-09 14:27:08 -08002998 /* Set ISP-type information. */
2999 qla2x00_set_isp_flags(ha);
Duane Grigsbyca79cf62009-12-15 21:29:47 -08003000
3001 /* Set EEH reset type to fundamental if required by hba */
Joe Carnuccio95676112012-08-22 14:21:20 -04003002 if (IS_QLA24XX(ha) || IS_QLA25XX(ha) || IS_QLA81XX(ha) ||
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003003 IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
Duane Grigsbyca79cf62009-12-15 21:29:47 -08003004 pdev->needs_freset = 1;
Duane Grigsbyca79cf62009-12-15 21:29:47 -08003005
Chad Dupuiscba1e472011-11-18 09:03:21 -08003006 ha->prev_topology = 0;
3007 ha->init_cb_size = sizeof(init_cb_t);
3008 ha->link_data_rate = PORT_SPEED_UNKNOWN;
3009 ha->optrom_size = OPTROM_SIZE_2300;
Quinn Trand1e36352017-12-28 12:33:12 -08003010 ha->max_exchg = FW_MAX_EXCHANGES_CNT;
Quinn Tranb2000802018-08-02 13:16:52 -07003011 atomic_set(&ha->num_pend_mbx_stage1, 0);
3012 atomic_set(&ha->num_pend_mbx_stage2, 0);
Quinn Tran8b4673b2018-09-04 14:19:14 -07003013 atomic_set(&ha->zio_threshold, DEFAULT_ZIO_THRESHOLD);
3014 ha->last_zio_threshold = DEFAULT_ZIO_THRESHOLD;
Quinn Trana8ec19242023-07-14 12:30:57 +05303015 INIT_LIST_HEAD(&ha->tmf_pending);
3016 INIT_LIST_HEAD(&ha->tmf_active);
Chad Dupuiscba1e472011-11-18 09:03:21 -08003017
Andrew Vasquezabbd8872005-07-06 10:30:05 -07003018 /* Assign ISP specific operations. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003019 if (IS_QLA2100(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08003020 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2100;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003021 ha->mbx_count = MAILBOX_REGISTER_COUNT_2100;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003022 req_length = REQUEST_ENTRY_CNT_2100;
3023 rsp_length = RESPONSE_ENTRY_CNT_2100;
3024 ha->max_loop_id = SNS_LAST_LOOP_ID_2100;
Andrew Vasquezabbd8872005-07-06 10:30:05 -07003025 ha->gid_list_info_size = 4;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003026 ha->flash_conf_off = ~0;
3027 ha->flash_data_off = ~0;
3028 ha->nvram_conf_off = ~0;
3029 ha->nvram_data_off = ~0;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07003030 ha->isp_ops = &qla2100_isp_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003031 } else if (IS_QLA2200(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08003032 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2100;
Andrew Vasquez67ddda32012-02-09 11:14:08 -08003033 ha->mbx_count = MAILBOX_REGISTER_COUNT_2200;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003034 req_length = REQUEST_ENTRY_CNT_2200;
3035 rsp_length = RESPONSE_ENTRY_CNT_2100;
3036 ha->max_loop_id = SNS_LAST_LOOP_ID_2100;
Andrew Vasquezabbd8872005-07-06 10:30:05 -07003037 ha->gid_list_info_size = 4;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003038 ha->flash_conf_off = ~0;
3039 ha->flash_data_off = ~0;
3040 ha->nvram_conf_off = ~0;
3041 ha->nvram_data_off = ~0;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07003042 ha->isp_ops = &qla2100_isp_ops;
Andrew Vasquezfca29702005-07-06 10:31:47 -07003043 } else if (IS_QLA23XX(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08003044 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2100;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003045 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003046 req_length = REQUEST_ENTRY_CNT_2200;
3047 rsp_length = RESPONSE_ENTRY_CNT_2300;
3048 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
Andrew Vasquezabbd8872005-07-06 10:30:05 -07003049 ha->gid_list_info_size = 6;
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08003050 if (IS_QLA2322(ha) || IS_QLA6322(ha))
3051 ha->optrom_size = OPTROM_SIZE_2322;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003052 ha->flash_conf_off = ~0;
3053 ha->flash_data_off = ~0;
3054 ha->nvram_conf_off = ~0;
3055 ha->nvram_data_off = ~0;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07003056 ha->isp_ops = &qla2300_isp_ops;
Harihara Kadayam4d4df192008-04-03 13:13:26 -07003057 } else if (IS_QLA24XX_TYPE(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08003058 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
Andrew Vasquezfca29702005-07-06 10:31:47 -07003059 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003060 req_length = REQUEST_ENTRY_CNT_24XX;
3061 rsp_length = RESPONSE_ENTRY_CNT_2300;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003062 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003063 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003064 ha->init_cb_size = sizeof(struct mid_init_cb_24xx);
Andrew Vasquezfca29702005-07-06 10:31:47 -07003065 ha->gid_list_info_size = 8;
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08003066 ha->optrom_size = OPTROM_SIZE_24XX;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003067 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA24XX;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07003068 ha->isp_ops = &qla24xx_isp_ops;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003069 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF;
3070 ha->flash_data_off = FARX_ACCESS_FLASH_DATA;
3071 ha->nvram_conf_off = FARX_ACCESS_NVRAM_CONF;
3072 ha->nvram_data_off = FARX_ACCESS_NVRAM_DATA;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07003073 } else if (IS_QLA25XX(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08003074 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07003075 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003076 req_length = REQUEST_ENTRY_CNT_24XX;
3077 rsp_length = RESPONSE_ENTRY_CNT_2300;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003078 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003079 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07003080 ha->init_cb_size = sizeof(struct mid_init_cb_24xx);
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07003081 ha->gid_list_info_size = 8;
3082 ha->optrom_size = OPTROM_SIZE_25XX;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003083 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07003084 ha->isp_ops = &qla25xx_isp_ops;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003085 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF;
3086 ha->flash_data_off = FARX_ACCESS_FLASH_DATA;
3087 ha->nvram_conf_off = FARX_ACCESS_NVRAM_CONF;
3088 ha->nvram_data_off = FARX_ACCESS_NVRAM_DATA;
3089 } else if (IS_QLA81XX(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08003090 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003091 ha->mbx_count = MAILBOX_REGISTER_COUNT;
3092 req_length = REQUEST_ENTRY_CNT_24XX;
3093 rsp_length = RESPONSE_ENTRY_CNT_2300;
Arun Easiaa230bc2013-01-30 03:34:39 -05003094 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003095 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
3096 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
3097 ha->gid_list_info_size = 8;
3098 ha->optrom_size = OPTROM_SIZE_81XX;
Anirban Chakraborty40859ae2009-06-03 09:55:16 -07003099 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003100 ha->isp_ops = &qla81xx_isp_ops;
3101 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF_81XX;
3102 ha->flash_data_off = FARX_ACCESS_FLASH_DATA_81XX;
3103 ha->nvram_conf_off = ~0;
3104 ha->nvram_data_off = ~0;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003105 } else if (IS_QLA82XX(ha)) {
Chad Dupuis642ef982012-02-09 11:15:57 -08003106 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003107 ha->mbx_count = MAILBOX_REGISTER_COUNT;
3108 req_length = REQUEST_ENTRY_CNT_82XX;
3109 rsp_length = RESPONSE_ENTRY_CNT_82XX;
3110 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
3111 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
3112 ha->gid_list_info_size = 8;
3113 ha->optrom_size = OPTROM_SIZE_82XX;
Andrew Vasquez087c6212010-11-23 16:52:48 -08003114 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003115 ha->isp_ops = &qla82xx_isp_ops;
3116 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF;
3117 ha->flash_data_off = FARX_ACCESS_FLASH_DATA;
3118 ha->nvram_conf_off = FARX_ACCESS_NVRAM_CONF;
3119 ha->nvram_data_off = FARX_ACCESS_NVRAM_DATA;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003120 } else if (IS_QLA8044(ha)) {
3121 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
3122 ha->mbx_count = MAILBOX_REGISTER_COUNT;
3123 req_length = REQUEST_ENTRY_CNT_82XX;
3124 rsp_length = RESPONSE_ENTRY_CNT_82XX;
3125 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
3126 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
3127 ha->gid_list_info_size = 8;
3128 ha->optrom_size = OPTROM_SIZE_83XX;
3129 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
3130 ha->isp_ops = &qla8044_isp_ops;
3131 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF;
3132 ha->flash_data_off = FARX_ACCESS_FLASH_DATA;
3133 ha->nvram_conf_off = FARX_ACCESS_NVRAM_CONF;
3134 ha->nvram_data_off = FARX_ACCESS_NVRAM_DATA;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003135 } else if (IS_QLA83XX(ha)) {
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003136 ha->portnum = PCI_FUNC(ha->pdev->devfn);
Chad Dupuis642ef982012-02-09 11:15:57 -08003137 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003138 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Saurav Kashyapf2ea6532014-09-25 06:14:54 -04003139 req_length = REQUEST_ENTRY_CNT_83XX;
Quinn Trane7b42e32015-12-17 14:57:09 -05003140 rsp_length = RESPONSE_ENTRY_CNT_83XX;
Arun Easib8aa4bd2013-01-30 03:34:40 -05003141 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003142 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
3143 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
3144 ha->gid_list_info_size = 8;
3145 ha->optrom_size = OPTROM_SIZE_83XX;
3146 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
3147 ha->isp_ops = &qla83xx_isp_ops;
3148 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF_81XX;
3149 ha->flash_data_off = FARX_ACCESS_FLASH_DATA_81XX;
3150 ha->nvram_conf_off = ~0;
3151 ha->nvram_data_off = ~0;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003152 } else if (IS_QLAFX00(ha)) {
3153 ha->max_fibre_devices = MAX_FIBRE_DEVICES_FX00;
3154 ha->mbx_count = MAILBOX_REGISTER_COUNT_FX00;
3155 ha->aen_mbx_count = AEN_MAILBOX_REGISTER_COUNT_FX00;
3156 req_length = REQUEST_ENTRY_CNT_FX00;
3157 rsp_length = RESPONSE_ENTRY_CNT_FX00;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003158 ha->isp_ops = &qlafx00_isp_ops;
3159 ha->port_down_retry_count = 30; /* default value */
3160 ha->mr.fw_hbt_cnt = QLAFX00_HEARTBEAT_INTERVAL;
3161 ha->mr.fw_reset_timer_tick = QLAFX00_RESET_INTERVAL;
Armen Baloyan71e56002013-08-27 01:37:38 -04003162 ha->mr.fw_critemp_timer_tick = QLAFX00_CRITEMP_INTERVAL;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003163 ha->mr.fw_hbt_en = 1;
Armen Baloyane8f5e952013-10-30 03:38:17 -04003164 ha->mr.host_info_resend = false;
3165 ha->mr.hinfo_resend_timer_tick = QLAFX00_HINFO_RESEND_INTERVAL;
Chad Dupuisf73cb692014-02-26 04:15:06 -05003166 } else if (IS_QLA27XX(ha)) {
3167 ha->portnum = PCI_FUNC(ha->pdev->devfn);
3168 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
3169 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Quinn Trane7b42e32015-12-17 14:57:09 -05003170 req_length = REQUEST_ENTRY_CNT_83XX;
3171 rsp_length = RESPONSE_ENTRY_CNT_83XX;
Himanshu Madhanib20f02e2015-06-10 11:05:18 -04003172 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
Chad Dupuisf73cb692014-02-26 04:15:06 -05003173 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
3174 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
3175 ha->gid_list_info_size = 8;
3176 ha->optrom_size = OPTROM_SIZE_83XX;
3177 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
3178 ha->isp_ops = &qla27xx_isp_ops;
3179 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF_81XX;
3180 ha->flash_data_off = FARX_ACCESS_FLASH_DATA_81XX;
3181 ha->nvram_conf_off = ~0;
3182 ha->nvram_data_off = ~0;
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003183 } else if (IS_QLA28XX(ha)) {
3184 ha->portnum = PCI_FUNC(ha->pdev->devfn);
3185 ha->max_fibre_devices = MAX_FIBRE_DEVICES_2400;
3186 ha->mbx_count = MAILBOX_REGISTER_COUNT;
Quinn Tranade660d2021-08-09 21:37:09 -07003187 req_length = REQUEST_ENTRY_CNT_83XX;
3188 rsp_length = RESPONSE_ENTRY_CNT_83XX;
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003189 ha->tgt.atio_q_length = ATIO_ENTRY_CNT_24XX;
3190 ha->max_loop_id = SNS_LAST_LOOP_ID_2300;
3191 ha->init_cb_size = sizeof(struct mid_init_cb_81xx);
3192 ha->gid_list_info_size = 8;
3193 ha->optrom_size = OPTROM_SIZE_28XX;
3194 ha->nvram_npiv_size = QLA_MAX_VPORTS_QLA25XX;
3195 ha->isp_ops = &qla27xx_isp_ops;
3196 ha->flash_conf_off = FARX_ACCESS_FLASH_CONF_28XX;
3197 ha->flash_data_off = FARX_ACCESS_FLASH_DATA_28XX;
3198 ha->nvram_conf_off = ~0;
3199 ha->nvram_data_off = ~0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003200 }
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003201
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003202 ql_dbg_pci(ql_dbg_init, pdev, 0x001e,
3203 "mbx_count=%d, req_length=%d, "
3204 "rsp_length=%d, max_loop_id=%d, init_cb_size=%d, "
Chad Dupuis642ef982012-02-09 11:15:57 -08003205 "gid_list_info_size=%d, optrom_size=%d, nvram_npiv_size=%d, "
3206 "max_fibre_devices=%d.\n",
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003207 ha->mbx_count, req_length, rsp_length, ha->max_loop_id,
3208 ha->init_cb_size, ha->gid_list_info_size, ha->optrom_size,
Chad Dupuis642ef982012-02-09 11:15:57 -08003209 ha->nvram_npiv_size, ha->max_fibre_devices);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003210 ql_dbg_pci(ql_dbg_init, pdev, 0x001f,
3211 "isp_ops=%p, flash_conf_off=%d, "
3212 "flash_data_off=%d, nvram_conf_off=%d, nvram_data_off=%d.\n",
3213 ha->isp_ops, ha->flash_conf_off, ha->flash_data_off,
3214 ha->nvram_conf_off, ha->nvram_data_off);
Giridhar Malavali706f4572011-11-18 09:03:16 -08003215
3216 /* Configure PCI I/O space */
3217 ret = ha->isp_ops->iospace_config(ha);
3218 if (ret)
Saurav Kashyap0a63ad12012-11-21 02:40:43 -05003219 goto iospace_config_failed;
Giridhar Malavali706f4572011-11-18 09:03:16 -08003220
3221 ql_log_pci(ql_log_info, pdev, 0x001d,
3222 "Found an ISP%04X irq %d iobase 0x%p.\n",
3223 pdev->device, pdev->irq, ha->iobase);
matthias@kaehlcke.net6c2f5272008-05-12 22:21:11 -07003224 mutex_init(&ha->vport_lock);
Michael Hernandezd7459522016-12-12 14:40:07 -08003225 mutex_init(&ha->mq_lock);
Marcus Barrow0b05a1f2008-01-17 09:02:13 -08003226 init_completion(&ha->mbx_cmd_comp);
3227 complete(&ha->mbx_cmd_comp);
3228 init_completion(&ha->mbx_intr_comp);
Sarang Radke23f2ebd2010-05-28 15:08:21 -07003229 init_completion(&ha->dcbx_comp);
Chad Dupuisf356bef2013-02-08 01:58:04 -05003230 init_completion(&ha->lb_portup_comp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003231
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003232 set_bit(0, (unsigned long *) ha->vp_idx_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003233
Andrew Vasquez53303c42009-01-22 09:45:37 -08003234 qla2x00_config_dma_addressing(ha);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003235 ql_dbg_pci(ql_dbg_init, pdev, 0x0020,
3236 "64 Bit addressing is %s.\n",
3237 ha->flags.enable_64bit_addressing ? "enable" :
3238 "disable");
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003239 ret = qla2x00_mem_alloc(ha, req_length, rsp_length, &req, &rsp);
Dan Carpenterb2a72ec32014-01-21 10:00:10 +03003240 if (ret) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003241 ql_log_pci(ql_log_fatal, pdev, 0x0031,
3242 "Failed to allocate memory for adapter, aborting.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003243
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003244 goto probe_hw_failed;
3245 }
3246
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003247 req->max_q_depth = MAX_Q_DEPTH;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003248 if (ql2xmaxqdepth != 0 && ql2xmaxqdepth <= 0xffffU)
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003249 req->max_q_depth = ql2xmaxqdepth;
3250
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003251
3252 base_vha = qla2x00_create_host(sht, ha);
3253 if (!base_vha) {
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003254 ret = -ENOMEM;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003255 goto probe_hw_failed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003256 }
3257
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003258 pci_set_drvdata(pdev, base_vha);
Joe Lawrence6b383972014-08-26 17:12:29 -04003259 set_bit(PFLG_DRIVER_PROBING, &base_vha->pci_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003260
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003261 host = base_vha->host;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07003262 base_vha->req = req;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003263 if (IS_QLA2XXX_MIDTYPE(ha))
Quinn Tranf6602f32018-08-02 13:16:53 -07003264 base_vha->mgmt_svr_loop_id =
3265 qla2x00_reserve_mgmt_server_loop_id(base_vha);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003266 else
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003267 base_vha->mgmt_svr_loop_id = MANAGEMENT_SERVER +
3268 base_vha->vp_idx;
Giridhar Malavali58548cb2010-09-03 15:20:56 -07003269
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003270 /* Setup fcport template structure. */
3271 ha->mr.fcport.vha = base_vha;
3272 ha->mr.fcport.port_type = FCT_UNKNOWN;
3273 ha->mr.fcport.loop_id = FC_NO_LOOP_ID;
3274 qla2x00_set_fcport_state(&ha->mr.fcport, FCS_UNCONFIGURED);
3275 ha->mr.fcport.supported_classes = FC_COS_UNSPECIFIED;
3276 ha->mr.fcport.scan_state = 1;
3277
Saurav Kashyapdbf1f532021-01-11 01:31:28 -08003278 qla2xxx_reset_stats(host, QLA2XX_HW_ERROR | QLA2XX_SHT_LNK_DWN |
3279 QLA2XX_INT_ERR | QLA2XX_CMD_TIMEOUT |
3280 QLA2XX_RESET_CMD_ERR | QLA2XX_TGT_SHT_LNK_DOWN);
3281
Giridhar Malavali58548cb2010-09-03 15:20:56 -07003282 /* Set the SG table size based on ISP type */
3283 if (!IS_FWI2_CAPABLE(ha)) {
3284 if (IS_QLA2100(ha))
3285 host->sg_tablesize = 32;
3286 } else {
3287 if (!IS_QLA82XX(ha))
3288 host->sg_tablesize = QLA_SG_ALL;
3289 }
Chad Dupuis642ef982012-02-09 11:15:57 -08003290 host->max_id = ha->max_fibre_devices;
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003291 host->cmd_per_lun = 3;
Seokmann Ju711c1d92008-07-10 16:55:51 -07003292 host->unique_id = host->host_no;
Manish Rangankare9105c42023-08-21 18:30:42 +05303293
3294 if (ql2xenabledif && ql2xenabledif != 2) {
3295 ql_log(ql_log_warn, base_vha, 0x302d,
3296 "Invalid value for ql2xenabledif, resetting it to default (2)\n");
3297 ql2xenabledif = 2;
3298 }
3299
Arun Easie02587d2011-08-16 11:29:23 -07003300 if (IS_T10_PI_CAPABLE(ha) && ql2xenabledif)
Arun Easi0c470872010-07-23 15:28:38 +05003301 host->max_cmd_len = 32;
3302 else
3303 host->max_cmd_len = MAX_CMDSZ;
Andrew Vasquez75bc4192006-05-17 15:09:22 -07003304 host->max_channel = MAX_BUSES - 1;
Hannes Reinecke755f5162014-06-03 10:58:54 +02003305 /* Older HBAs support only 16-bit LUNs */
3306 if (!IS_QLAFX00(ha) && !IS_FWI2_CAPABLE(ha) &&
3307 ql2xmaxlun > 0xffff)
3308 host->max_lun = 0xffff;
3309 else
3310 host->max_lun = ql2xmaxlun;
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003311 host->transportt = qla2xxx_transport_template;
Giridhar Malavali9a069e12010-01-12 13:02:47 -08003312 sht->vendor_id = (SCSI_NL_VID_TYPE_PCI | PCI_VENDOR_ID_QLOGIC);
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003313
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003314 ql_dbg(ql_dbg_init, base_vha, 0x0033,
3315 "max_id=%d this_id=%d "
3316 "cmd_per_len=%d unique_id=%d max_cmd_len=%d max_channel=%d "
Hannes Reinecke1abf6352014-06-25 15:27:38 +02003317 "max_lun=%llu transportt=%p, vendor_id=%llu.\n", host->max_id,
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003318 host->this_id, host->cmd_per_lun, host->unique_id,
3319 host->max_cmd_len, host->max_channel, host->max_lun,
3320 host->transportt, sht->vendor_id);
3321
Manish Rangankar3a4e1f32021-09-08 09:46:20 -07003322 INIT_WORK(&ha->heartbeat_work, qla_heartbeat_work_fn);
Himanshu Madhani1010f212017-10-16 11:26:05 -07003323
Michael Hernandezd7459522016-12-12 14:40:07 -08003324 /* Set up the irqs */
3325 ret = qla2x00_request_irqs(ha, rsp);
3326 if (ret)
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -05003327 goto probe_failed;
Michael Hernandezd7459522016-12-12 14:40:07 -08003328
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003329 /* Alloc arrays of request and response ring ptrs */
Bill Kuzeja6d634062018-03-23 10:37:25 -04003330 ret = qla2x00_alloc_queues(ha, req, rsp);
3331 if (ret) {
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003332 ql_log(ql_log_fatal, base_vha, 0x003d,
3333 "Failed to allocate memory for queue pointers..."
3334 "aborting.\n");
Andrew Vasquez26a77792019-07-26 09:07:35 -07003335 ret = -ENODEV;
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -05003336 goto probe_failed;
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003337 }
3338
Jens Axboef664a3c2018-11-01 16:36:27 -06003339 if (ha->mqenable) {
Michael Hernandez56012362016-12-12 14:40:08 -08003340 /* number of hardware queues supported by blk/scsi-mq*/
3341 host->nr_hw_queues = ha->max_qpairs;
3342
3343 ql_dbg(ql_dbg_init, base_vha, 0x0192,
3344 "blk/scsi-mq enabled, HW queues = %d.\n", host->nr_hw_queues);
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -07003345 } else {
3346 if (ql2xnvmeenable) {
3347 host->nr_hw_queues = ha->max_qpairs;
3348 ql_dbg(ql_dbg_init, base_vha, 0x0194,
3349 "FC-NVMe support is enabled, HW queues=%d\n",
3350 host->nr_hw_queues);
3351 } else {
3352 ql_dbg(ql_dbg_init, base_vha, 0x0193,
3353 "blk/scsi-mq disabled.\n");
3354 }
3355 }
Michael Hernandez56012362016-12-12 14:40:08 -08003356
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003357 qlt_probe_one_stage1(base_vha, ha);
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003358
Joe Carnuccio90a86fc2010-01-12 13:02:46 -08003359 pci_save_state(pdev);
3360
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003361 /* Assign back pointers */
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07003362 rsp->req = req;
3363 req->rsp = rsp;
Chad Dupuis9a347ff2012-05-15 14:34:14 -04003364
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003365 if (IS_QLAFX00(ha)) {
3366 ha->rsp_q_map[0] = rsp;
3367 ha->req_q_map[0] = req;
3368 set_bit(0, ha->req_qid_map);
3369 set_bit(0, ha->rsp_qid_map);
3370 }
3371
Andrew Vasquez080299902009-03-24 09:07:55 -07003372 /* FWI2-capable only. */
3373 req->req_q_in = &ha->iobase->isp24.req_q_in;
3374 req->req_q_out = &ha->iobase->isp24.req_q_out;
3375 rsp->rsp_q_in = &ha->iobase->isp24.rsp_q_in;
3376 rsp->rsp_q_out = &ha->iobase->isp24.rsp_q_out;
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003377 if (ha->mqenable || IS_QLA83XX(ha) || IS_QLA27XX(ha) ||
3378 IS_QLA28XX(ha)) {
Andrew Vasquez080299902009-03-24 09:07:55 -07003379 req->req_q_in = &ha->mqiobase->isp25mq.req_q_in;
3380 req->req_q_out = &ha->mqiobase->isp25mq.req_q_out;
3381 rsp->rsp_q_in = &ha->mqiobase->isp25mq.rsp_q_in;
3382 rsp->rsp_q_out = &ha->mqiobase->isp25mq.rsp_q_out;
Anirban Chakraborty17d98632008-12-18 10:06:15 -08003383 }
3384
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003385 if (IS_QLAFX00(ha)) {
3386 req->req_q_in = &ha->iobase->ispfx00.req_q_in;
3387 req->req_q_out = &ha->iobase->ispfx00.req_q_out;
3388 rsp->rsp_q_in = &ha->iobase->ispfx00.rsp_q_in;
3389 rsp->rsp_q_out = &ha->iobase->ispfx00.rsp_q_out;
3390 }
3391
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003392 if (IS_P3P_TYPE(ha)) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07003393 req->req_q_out = &ha->iobase->isp82.req_q_out[0];
3394 rsp->rsp_q_in = &ha->iobase->isp82.rsp_q_in[0];
3395 rsp->rsp_q_out = &ha->iobase->isp82.rsp_q_out[0];
3396 }
3397
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003398 ql_dbg(ql_dbg_multiq, base_vha, 0xc009,
3399 "rsp_q_map=%p req_q_map=%p rsp->req=%p req->rsp=%p.\n",
3400 ha->rsp_q_map, ha->req_q_map, rsp->req, req->rsp);
3401 ql_dbg(ql_dbg_multiq, base_vha, 0xc00a,
3402 "req->req_q_in=%p req->req_q_out=%p "
3403 "rsp->rsp_q_in=%p rsp->rsp_q_out=%p.\n",
3404 req->req_q_in, req->req_q_out,
3405 rsp->rsp_q_in, rsp->rsp_q_out);
3406 ql_dbg(ql_dbg_init, base_vha, 0x003e,
3407 "rsp_q_map=%p req_q_map=%p rsp->req=%p req->rsp=%p.\n",
3408 ha->rsp_q_map, ha->req_q_map, rsp->req, req->rsp);
3409 ql_dbg(ql_dbg_init, base_vha, 0x003f,
3410 "req->req_q_in=%p req->req_q_out=%p rsp->rsp_q_in=%p rsp->rsp_q_out=%p.\n",
3411 req->req_q_in, req->req_q_out, rsp->rsp_q_in, rsp->rsp_q_out);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003412
Saurav Kashyap0a6f4d72020-12-02 05:23:09 -08003413 ha->wq = alloc_workqueue("qla2xxx_wq", WQ_MEM_RECLAIM, 0);
Allen Pais35a79a62019-09-18 22:06:58 +05303414 if (unlikely(!ha->wq)) {
3415 ret = -ENOMEM;
3416 goto probe_failed;
3417 }
himanshu.madhani@cavium.comd48cc672018-07-02 13:01:59 -07003418
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003419 if (ha->isp_ops->initialize_adapter(base_vha)) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003420 ql_log(ql_log_fatal, base_vha, 0x00d6,
3421 "Failed to initialize adapter - Adapter flags %x.\n",
3422 base_vha->device_flags);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003423
Giridhar Malavalia9083012010-04-12 17:59:55 -07003424 if (IS_QLA82XX(ha)) {
3425 qla82xx_idc_lock(ha);
3426 qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003427 QLA8XXX_DEV_FAILED);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003428 qla82xx_idc_unlock(ha);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003429 ql_log(ql_log_fatal, base_vha, 0x00d7,
3430 "HW State: FAILED.\n");
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003431 } else if (IS_QLA8044(ha)) {
3432 qla8044_idc_lock(ha);
3433 qla8044_wr_direct(base_vha,
3434 QLA8044_CRB_DEV_STATE_INDEX,
3435 QLA8XXX_DEV_FAILED);
3436 qla8044_idc_unlock(ha);
3437 ql_log(ql_log_fatal, base_vha, 0x0150,
3438 "HW State: FAILED.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07003439 }
3440
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003441 ret = -ENODEV;
3442 goto probe_failed;
3443 }
3444
Chad Dupuis3b1bef642014-02-26 04:15:04 -05003445 if (IS_QLAFX00(ha))
3446 host->can_queue = QLAFX00_MAX_CANQUEUE;
3447 else
3448 host->can_queue = req->num_outstanding_cmds - 10;
3449
3450 ql_dbg(ql_dbg_init, base_vha, 0x0032,
3451 "can_queue=%d, req=%p, mgmt_svr_loop_id=%d, sg_tablesize=%d.\n",
3452 host->can_queue, base_vha->req,
3453 base_vha->mgmt_svr_loop_id, host->sg_tablesize);
3454
Saurav Kashyap81928172021-09-08 09:46:15 -07003455 /* Check if FW supports MQ or not for ISP25xx */
3456 if (IS_QLA25XX(ha) && !(ha->fw_attributes & BIT_6))
3457 ha->mqenable = 0;
3458
Quinn Trane326d222017-06-13 20:47:18 -07003459 if (ha->mqenable) {
Quinn Trane326d222017-06-13 20:47:18 -07003460 bool startit = false;
Quinn Trane326d222017-06-13 20:47:18 -07003461
Jens Axboef664a3c2018-11-01 16:36:27 -06003462 if (QLA_TGT_MODE_ENABLED())
Quinn Trane326d222017-06-13 20:47:18 -07003463 startit = false;
Quinn Trane326d222017-06-13 20:47:18 -07003464
Jens Axboef664a3c2018-11-01 16:36:27 -06003465 if (ql2x_ini_mode == QLA2XXX_INI_MODE_ENABLED)
Quinn Trane326d222017-06-13 20:47:18 -07003466 startit = true;
Quinn Trane326d222017-06-13 20:47:18 -07003467
Jens Axboef664a3c2018-11-01 16:36:27 -06003468 /* Create start of day qpairs for Block MQ */
3469 for (i = 0; i < ha->max_qpairs; i++)
3470 qla2xxx_create_qpair(base_vha, 5, 0, startit);
Michael Hernandez56012362016-12-12 14:40:08 -08003471 }
Quinn Tran89c72f42020-09-03 21:51:26 -07003472 qla_init_iocb_limit(base_vha);
Anirban Chakraborty68ca9492009-04-06 22:33:41 -07003473
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07003474 if (ha->flags.running_gold_fw)
3475 goto skip_dpc;
3476
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003477 /*
3478 * Startup the kernel thread for this host adapter
3479 */
3480 ha->dpc_thread = kthread_create(qla2x00_do_dpc, ha,
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003481 "%s_dpc", base_vha->host_str);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003482 if (IS_ERR(ha->dpc_thread)) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003483 ql_log(ql_log_fatal, base_vha, 0x00ed,
3484 "Failed to start DPC thread.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003485 ret = PTR_ERR(ha->dpc_thread);
Douglas Millere2532b42017-10-20 08:17:22 -05003486 ha->dpc_thread = NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003487 goto probe_failed;
3488 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003489 ql_dbg(ql_dbg_init, base_vha, 0x00ee,
3490 "DPC thread started successfully.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003491
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003492 /*
3493 * If we're not coming up in initiator mode, we might sit for
3494 * a while without waking up the dpc thread, which leads to a
3495 * stuck process warning. So just kick the dpc once here and
3496 * let the kthread start (and go back to sleep in qla2x00_do_dpc).
3497 */
3498 qla2xxx_wake_dpc(base_vha);
3499
Chad Dupuisf3ddac12013-10-30 03:38:16 -04003500 INIT_WORK(&ha->board_disable, qla2x00_disable_board_on_pci_error);
3501
Saurav Kashyap81178772012-08-22 14:21:04 -04003502 if (IS_QLA8031(ha) || IS_MCTP_CAPABLE(ha)) {
3503 sprintf(wq_name, "qla2xxx_%lu_dpc_lp_wq", base_vha->host_no);
3504 ha->dpc_lp_wq = create_singlethread_workqueue(wq_name);
3505 INIT_WORK(&ha->idc_aen, qla83xx_service_idc_aen);
3506
3507 sprintf(wq_name, "qla2xxx_%lu_dpc_hp_wq", base_vha->host_no);
3508 ha->dpc_hp_wq = create_singlethread_workqueue(wq_name);
3509 INIT_WORK(&ha->nic_core_reset, qla83xx_nic_core_reset_work);
3510 INIT_WORK(&ha->idc_state_handler,
3511 qla83xx_idc_state_handler_work);
3512 INIT_WORK(&ha->nic_core_unrecoverable,
3513 qla83xx_nic_core_unrecoverable_work);
3514 }
3515
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07003516skip_dpc:
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003517 list_add_tail(&base_vha->list, &ha->vp_list);
3518 base_vha->host->irq = ha->pdev->irq;
3519
Linus Torvalds1da177e2005-04-16 15:20:36 -07003520 /* Initialized the timer */
Kees Cook8e5f4ba2017-09-03 13:23:32 -07003521 qla2x00_start_timer(base_vha, WATCH_INTERVAL);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003522 ql_dbg(ql_dbg_init, base_vha, 0x00ef,
3523 "Started qla2x00_timer with "
3524 "interval=%d.\n", WATCH_INTERVAL);
3525 ql_dbg(ql_dbg_init, base_vha, 0x00f0,
3526 "Detected hba at address=%p.\n",
3527 ha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003528
Arun Easie02587d2011-08-16 11:29:23 -07003529 if (IS_T10_PI_CAPABLE(ha) && ql2xenabledif) {
Arun Easibad75002010-05-04 15:01:30 -07003530 if (ha->fw_attributes & BIT_4) {
Arun Easi9e522cd2012-08-22 14:21:31 -04003531 int prot = 0, guard;
Bart Van Asschebd432bb2019-04-11 14:53:17 -07003532
Arun Easibad75002010-05-04 15:01:30 -07003533 base_vha->flags.difdix_supported = 1;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003534 ql_dbg(ql_dbg_init, base_vha, 0x00f1,
3535 "Registering for DIF/DIX type 1 and 3 protection.\n");
Martin K. Petersen7855d2b2018-12-21 09:33:44 -08003536 if (ql2xprotmask)
3537 scsi_host_set_prot(host, ql2xprotmask);
3538 else
3539 scsi_host_set_prot(host,
3540 prot | SHOST_DIF_TYPE1_PROTECTION
3541 | SHOST_DIF_TYPE2_PROTECTION
3542 | SHOST_DIF_TYPE3_PROTECTION
3543 | SHOST_DIX_TYPE1_PROTECTION
3544 | SHOST_DIX_TYPE2_PROTECTION
3545 | SHOST_DIX_TYPE3_PROTECTION);
Arun Easi9e522cd2012-08-22 14:21:31 -04003546
3547 guard = SHOST_DIX_GUARD_CRC;
3548
3549 if (IS_PI_IPGUARD_CAPABLE(ha) &&
3550 (ql2xenabledif > 1 || IS_PI_DIFB_DIX0_CAPABLE(ha)))
3551 guard |= SHOST_DIX_GUARD_IP;
3552
Martin K. Petersen7855d2b2018-12-21 09:33:44 -08003553 if (ql2xprotguard)
3554 scsi_host_set_guard(host, ql2xprotguard);
3555 else
3556 scsi_host_set_guard(host, guard);
Arun Easibad75002010-05-04 15:01:30 -07003557 } else
3558 base_vha->flags.difdix_supported = 0;
3559 }
3560
Giridhar Malavalia9083012010-04-12 17:59:55 -07003561 ha->isp_ops->enable_intrs(ha);
3562
Armen Baloyan1fe19ee2013-08-27 01:37:41 -04003563 if (IS_QLAFX00(ha)) {
3564 ret = qlafx00_fx_disc(base_vha,
3565 &base_vha->hw->mr.fcport, FXDISC_GET_CONFIG_INFO);
3566 host->sg_tablesize = (ha->mr.extended_io_enabled) ?
3567 QLA_SG_ALL : 128;
3568 }
3569
Christoph Hellwig5b7dfbe2024-04-09 16:37:32 +02003570 if (IS_T10_PI_CAPABLE(base_vha->hw))
3571 host->dma_alignment = 0x7;
3572
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003573 ret = scsi_add_host(host, &pdev->dev);
3574 if (ret)
3575 goto probe_failed;
3576
Michael Reed14864002009-12-02 09:11:16 -06003577 base_vha->flags.init_done = 1;
3578 base_vha->flags.online = 1;
Saurav Kashyapedaa5c72014-04-11 16:54:14 -04003579 ha->prev_minidump_failed = 0;
Michael Reed14864002009-12-02 09:11:16 -06003580
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003581 ql_dbg(ql_dbg_init, base_vha, 0x00f2,
3582 "Init done and hba is online.\n");
3583
Quinn Tran726b8542017-01-19 22:28:00 -08003584 if (qla_ini_mode_enabled(base_vha) ||
3585 qla_dual_mode_enabled(base_vha))
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003586 scsi_scan_host(host);
3587 else
Mauricio Faria de Oliveiraeee8bb42022-08-25 09:01:59 -03003588 ql_log(ql_log_info, base_vha, 0x0122,
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003589 "skipping scsi_scan_host() for non-initiator port\n");
Andrew Vasquez1e99e332006-11-22 08:24:48 -08003590
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003591 qla2x00_alloc_sysfs_attr(base_vha);
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003592
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003593 if (IS_QLAFX00(ha)) {
3594 ret = qlafx00_fx_disc(base_vha,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003595 &base_vha->hw->mr.fcport, FXDISC_GET_PORT_INFO);
3596
3597 /* Register system information */
3598 ret = qlafx00_fx_disc(base_vha,
3599 &base_vha->hw->mr.fcport, FXDISC_REG_HOST_INFO);
3600 }
3601
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003602 qla2x00_init_host_attr(base_vha);
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003603
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003604 qla2x00_dfs_setup(base_vha);
Andrew Vasquezdf613b92008-01-17 09:02:17 -08003605
Armen Baloyan03eb9122013-10-30 03:38:22 -04003606 ql_log(ql_log_info, base_vha, 0x00fb,
3607 "QLogic %s - %s.\n", ha->model_number, ha->model_desc);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003608 ql_log(ql_log_info, base_vha, 0x00fc,
3609 "ISP%04X: %s @ %s hdma%c host#=%ld fw=%s.\n",
Bart Van Asschedc6d6d32019-08-08 20:01:55 -07003610 pdev->device, ha->isp_ops->pci_info_str(base_vha, pci_info,
3611 sizeof(pci_info)),
Saurav Kashyap7c3df132011-07-14 12:00:13 -07003612 pci_name(pdev), ha->flags.enable_64bit_addressing ? '+' : '-',
3613 base_vha->host_no,
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04003614 ha->isp_ops->fw_version_str(base_vha, fw_str, sizeof(fw_str)));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003615
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003616 qlt_add_target(ha, base_vha);
3617
Joe Lawrence6b383972014-08-26 17:12:29 -04003618 clear_bit(PFLG_DRIVER_PROBING, &base_vha->pci_flags);
Joe Carnuccioa29b3dd2016-07-06 11:14:19 -04003619
3620 if (test_bit(UNLOADING, &base_vha->dpc_flags))
3621 return -ENODEV;
3622
Linus Torvalds1da177e2005-04-16 15:20:36 -07003623 return 0;
3624
3625probe_failed:
Quinn Tran84318a92021-06-23 22:25:58 -07003626 qla_enode_stop(base_vha);
Quinn Tran7a09e8d2021-06-23 22:26:03 -07003627 qla_edb_stop(base_vha);
Li Zetao85ade402023-03-25 11:00:04 +00003628 vfree(base_vha->scan.l);
Bill Kuzeja26fa6562019-08-14 10:24:41 -04003629 if (base_vha->gnl.l) {
3630 dma_free_coherent(&ha->pdev->dev, base_vha->gnl.size,
3631 base_vha->gnl.l, base_vha->gnl.ldma);
3632 base_vha->gnl.l = NULL;
3633 }
3634
Andrew Vasquezb9978762009-03-24 09:08:05 -07003635 if (base_vha->timer_active)
3636 qla2x00_stop_timer(base_vha);
3637 base_vha->flags.online = 0;
3638 if (ha->dpc_thread) {
3639 struct task_struct *t = ha->dpc_thread;
3640
3641 ha->dpc_thread = NULL;
3642 kthread_stop(t);
3643 }
3644
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003645 qla2x00_free_device(base_vha);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003646 scsi_host_put(base_vha->host);
Bill Kuzeja6d634062018-03-23 10:37:25 -04003647 /*
3648 * Need to NULL out local req/rsp after
3649 * qla2x00_free_device => qla2x00_free_queues frees
3650 * what these are pointing to. Or else we'll
3651 * fall over below in qla2x00_free_req/rsp_que.
3652 */
3653 req = NULL;
3654 rsp = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003655
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003656probe_hw_failed:
himanshu.madhani@cavium.comd64d6c52018-01-15 20:46:46 -08003657 qla2x00_mem_free(ha);
3658 qla2x00_free_req_que(ha, req);
3659 qla2x00_free_rsp_que(ha, rsp);
Joe Lawrence1a2fbf12014-08-26 17:11:18 -04003660 qla2x00_clear_drv_active(ha);
3661
Saurav Kashyap0a63ad12012-11-21 02:40:43 -05003662iospace_config_failed:
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003663 if (IS_P3P_TYPE(ha)) {
Saurav Kashyap0a63ad12012-11-21 02:40:43 -05003664 if (!ha->nx_pcibase)
Chad Dupuisf73cb692014-02-26 04:15:06 -05003665 iounmap((device_reg_t *)ha->nx_pcibase);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003666 if (!ql2xdbwr)
Chad Dupuisf73cb692014-02-26 04:15:06 -05003667 iounmap((device_reg_t *)ha->nxdb_wr_ptr);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003668 } else {
3669 if (ha->iobase)
3670 iounmap(ha->iobase);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003671 if (ha->cregbase)
3672 iounmap(ha->cregbase);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003673 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003674 pci_release_selected_regions(ha->pdev, ha->bars);
3675 kfree(ha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003676
Johannes Thumshirnddff7ed2017-05-23 16:50:47 +02003677disable_device:
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003678 pci_disable_device(pdev);
Andrew Vasqueza1541d52005-06-09 17:21:28 -07003679 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003680}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003681
Quinn Tran6997db92019-09-12 11:09:14 -07003682static void __qla_set_remove_flag(scsi_qla_host_t *base_vha)
3683{
3684 scsi_qla_host_t *vp;
3685 unsigned long flags;
3686 struct qla_hw_data *ha;
3687
3688 if (!base_vha)
3689 return;
3690
3691 ha = base_vha->hw;
3692
3693 spin_lock_irqsave(&ha->vport_slock, flags);
3694 list_for_each_entry(vp, &ha->vp_list, list)
3695 set_bit(PFLG_DRIVER_REMOVING, &vp->pci_flags);
3696
3697 /*
3698 * Indicate device removal to prevent future board_disable
3699 * and wait until any pending board_disable has completed.
3700 */
3701 set_bit(PFLG_DRIVER_REMOVING, &base_vha->pci_flags);
3702 spin_unlock_irqrestore(&ha->vport_slock, flags);
3703}
3704
Adrian Bunk4c993f72008-01-14 00:55:16 -08003705static void
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003706qla2x00_shutdown(struct pci_dev *pdev)
3707{
3708 scsi_qla_host_t *vha;
3709 struct qla_hw_data *ha;
3710
3711 vha = pci_get_drvdata(pdev);
3712 ha = vha->hw;
3713
Sawan Chandakefdb5762017-08-23 15:05:00 -07003714 ql_log(ql_log_info, vha, 0xfffa,
3715 "Adapter shutdown\n");
3716
3717 /*
3718 * Prevent future board_disable and wait
3719 * until any pending board_disable has completed.
3720 */
Quinn Tran6997db92019-09-12 11:09:14 -07003721 __qla_set_remove_flag(vha);
Sawan Chandakefdb5762017-08-23 15:05:00 -07003722 cancel_work_sync(&ha->board_disable);
3723
3724 if (!atomic_read(&pdev->enable_cnt))
3725 return;
3726
Armen Baloyan42479342013-08-27 01:37:37 -04003727 /* Notify ISPFX00 firmware */
3728 if (IS_QLAFX00(ha))
3729 qlafx00_driver_shutdown(vha, 20);
3730
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003731 /* Turn-off FCE trace */
3732 if (ha->flags.fce_enabled) {
3733 qla2x00_disable_fce_trace(vha, NULL, NULL);
3734 ha->flags.fce_enabled = 0;
3735 }
3736
3737 /* Turn-off EFT trace */
3738 if (ha->eft)
3739 qla2x00_disable_eft_trace(vha);
3740
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003741 if (IS_QLA25XX(ha) || IS_QLA2031(ha) || IS_QLA27XX(ha) ||
3742 IS_QLA28XX(ha)) {
Quinn Tran3407fc32017-12-28 12:33:11 -08003743 if (ha->flags.fw_started)
3744 qla2x00_abort_isp_cleanup(vha);
3745 } else {
3746 /* Stop currently executing firmware. */
3747 qla2x00_try_to_stop_firmware(vha);
3748 }
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003749
Nicholas Piggind3566ab2019-10-24 16:38:04 +10003750 /* Disable timer */
3751 if (vha->timer_active)
3752 qla2x00_stop_timer(vha);
3753
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003754 /* Turn adapter off line */
3755 vha->flags.online = 0;
3756
3757 /* turn-off interrupts on the card */
3758 if (ha->interrupts_on) {
3759 vha->flags.init_done = 0;
3760 ha->isp_ops->disable_intrs(ha);
3761 }
3762
3763 qla2x00_free_irqs(vha);
3764
3765 qla2x00_free_fw_dump(ha);
Chad Dupuis61d41f62014-09-25 05:17:02 -04003766
Chad Dupuis61d41f62014-09-25 05:17:02 -04003767 pci_disable_device(pdev);
Sawan Chandakefdb5762017-08-23 15:05:00 -07003768 ql_log(ql_log_info, vha, 0xfffe,
3769 "Adapter shutdown successfully.\n");
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003770}
3771
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003772/* Deletes all the virtual ports for a given ha */
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07003773static void
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003774qla2x00_delete_all_vps(struct qla_hw_data *ha, scsi_qla_host_t *base_vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003775{
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003776 scsi_qla_host_t *vha;
Arun Easifeafb7b2010-09-03 14:57:00 -07003777 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003778
Arun Easi43ebf162011-05-10 11:18:16 -07003779 mutex_lock(&ha->vport_lock);
3780 while (ha->cur_vport_count) {
Arun Easi43ebf162011-05-10 11:18:16 -07003781 spin_lock_irqsave(&ha->vport_slock, flags);
Arun Easifeafb7b2010-09-03 14:57:00 -07003782
Arun Easi43ebf162011-05-10 11:18:16 -07003783 BUG_ON(base_vha->list.next == &ha->vp_list);
3784 /* This assumes first entry in ha->vp_list is always base vha */
3785 vha = list_first_entry(&base_vha->list, scsi_qla_host_t, list);
Bart Van Assche52c82822015-07-09 07:23:26 -07003786 scsi_host_get(vha->host);
Arun Easifeafb7b2010-09-03 14:57:00 -07003787
Arun Easi43ebf162011-05-10 11:18:16 -07003788 spin_unlock_irqrestore(&ha->vport_slock, flags);
3789 mutex_unlock(&ha->vport_lock);
Arun Easifeafb7b2010-09-03 14:57:00 -07003790
Himanshu Madhani5e6803b2018-12-10 12:36:23 -08003791 qla_nvme_delete(vha);
3792
Arun Easi43ebf162011-05-10 11:18:16 -07003793 fc_vport_terminate(vha->fc_vport);
3794 scsi_host_put(vha->host);
3795
3796 mutex_lock(&ha->vport_lock);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003797 }
Arun Easi43ebf162011-05-10 11:18:16 -07003798 mutex_unlock(&ha->vport_lock);
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003799}
Andrew Vasquezc795c1e2008-08-13 21:37:01 -07003800
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003801/* Stops all deferred work threads */
3802static void
3803qla2x00_destroy_deferred_work(struct qla_hw_data *ha)
3804{
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003805 /* Cancel all work and destroy DPC workqueues */
3806 if (ha->dpc_lp_wq) {
3807 cancel_work_sync(&ha->idc_aen);
3808 destroy_workqueue(ha->dpc_lp_wq);
3809 ha->dpc_lp_wq = NULL;
3810 }
3811
3812 if (ha->dpc_hp_wq) {
3813 cancel_work_sync(&ha->nic_core_reset);
3814 cancel_work_sync(&ha->idc_state_handler);
3815 cancel_work_sync(&ha->nic_core_unrecoverable);
3816 destroy_workqueue(ha->dpc_hp_wq);
3817 ha->dpc_hp_wq = NULL;
3818 }
3819
Andrew Vasquezb9978762009-03-24 09:08:05 -07003820 /* Kill the kernel thread for this host */
3821 if (ha->dpc_thread) {
3822 struct task_struct *t = ha->dpc_thread;
3823
3824 /*
3825 * qla2xxx_wake_dpc checks for ->dpc_thread
3826 * so we need to zero it out.
3827 */
3828 ha->dpc_thread = NULL;
3829 kthread_stop(t);
3830 }
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003831}
Andrew Vasquezb9978762009-03-24 09:08:05 -07003832
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003833static void
3834qla2x00_unmap_iobases(struct qla_hw_data *ha)
3835{
Giridhar Malavalia9083012010-04-12 17:59:55 -07003836 if (IS_QLA82XX(ha)) {
Giridhar Malavalib9637522010-05-28 15:08:15 -07003837
Chad Dupuisf73cb692014-02-26 04:15:06 -05003838 iounmap((device_reg_t *)ha->nx_pcibase);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003839 if (!ql2xdbwr)
Chad Dupuisf73cb692014-02-26 04:15:06 -05003840 iounmap((device_reg_t *)ha->nxdb_wr_ptr);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003841 } else {
3842 if (ha->iobase)
3843 iounmap(ha->iobase);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003844
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003845 if (ha->cregbase)
3846 iounmap(ha->cregbase);
3847
Giridhar Malavalia9083012010-04-12 17:59:55 -07003848 if (ha->mqiobase)
3849 iounmap(ha->mqiobase);
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003850
Joe Carnuccio0d6a5362022-01-09 21:02:16 -08003851 if (ha->msixbase)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003852 iounmap(ha->msixbase);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003853 }
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003854}
3855
3856static void
Joe Lawrencedb7157d2014-08-26 17:10:41 -04003857qla2x00_clear_drv_active(struct qla_hw_data *ha)
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003858{
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003859 if (IS_QLA8044(ha)) {
3860 qla8044_idc_lock(ha);
Saurav Kashyapc41afc92013-11-07 02:54:56 -05003861 qla8044_clear_drv_active(ha);
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003862 qla8044_idc_unlock(ha);
3863 } else if (IS_QLA82XX(ha)) {
3864 qla82xx_idc_lock(ha);
3865 qla82xx_clear_drv_active(ha);
3866 qla82xx_idc_unlock(ha);
3867 }
3868}
3869
3870static void
3871qla2x00_remove_one(struct pci_dev *pdev)
3872{
3873 scsi_qla_host_t *base_vha;
3874 struct qla_hw_data *ha;
3875
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003876 base_vha = pci_get_drvdata(pdev);
3877 ha = base_vha->hw;
Quinn Tran45235022018-07-18 14:29:53 -07003878 ql_log(ql_log_info, base_vha, 0xb079,
3879 "Removing driver\n");
Quinn Tran6997db92019-09-12 11:09:14 -07003880 __qla_set_remove_flag(base_vha);
Joe Lawrencebeb9e312014-08-26 17:12:14 -04003881 cancel_work_sync(&ha->board_disable);
3882
3883 /*
3884 * If the PCI device is disabled then there was a PCI-disconnect and
3885 * qla2x00_disable_board_on_pci_error has taken care of most of the
3886 * resources.
3887 */
3888 if (!atomic_read(&pdev->enable_cnt)) {
Quinn Tran726b8542017-01-19 22:28:00 -08003889 dma_free_coherent(&ha->pdev->dev, base_vha->gnl.size,
3890 base_vha->gnl.l, base_vha->gnl.ldma);
Bill Kuzeja26fa6562019-08-14 10:24:41 -04003891 base_vha->gnl.l = NULL;
Joe Lawrencebeb9e312014-08-26 17:12:14 -04003892 scsi_host_put(base_vha->host);
3893 kfree(ha);
3894 pci_set_drvdata(pdev, NULL);
3895 return;
3896 }
Sawan Chandak638a1a02014-04-11 16:54:38 -04003897 qla2x00_wait_for_hba_ready(base_vha);
3898
Martin Wilck856e1522020-04-21 22:46:20 +02003899 /*
3900 * if UNLOADING flag is already set, then continue unload,
3901 * where it was set first.
3902 */
3903 if (test_and_set_bit(UNLOADING, &base_vha->dpc_flags))
3904 return;
3905
Joe Carnuccioecc89f22019-03-12 11:08:13 -07003906 if (IS_QLA25XX(ha) || IS_QLA2031(ha) || IS_QLA27XX(ha) ||
3907 IS_QLA28XX(ha)) {
Quinn Tran45235022018-07-18 14:29:53 -07003908 if (ha->flags.fw_started)
3909 qla2x00_abort_isp_cleanup(base_vha);
3910 } else if (!IS_QLAFX00(ha)) {
3911 if (IS_QLA8031(ha)) {
3912 ql_dbg(ql_dbg_p3p, base_vha, 0xb07e,
3913 "Clearing fcoe driver presence.\n");
3914 if (qla83xx_clear_drv_presence(base_vha) != QLA_SUCCESS)
3915 ql_dbg(ql_dbg_p3p, base_vha, 0xb079,
3916 "Error while clearing DRV-Presence.\n");
3917 }
3918
3919 qla2x00_try_to_stop_firmware(base_vha);
3920 }
3921
Quinn Tran2ce87cc2018-01-23 11:05:21 -08003922 qla2x00_wait_for_sess_deletion(base_vha);
3923
Duane Grigsbye84067d2017-06-21 13:48:43 -07003924 qla_nvme_delete(base_vha);
3925
Quinn Tran726b8542017-01-19 22:28:00 -08003926 dma_free_coherent(&ha->pdev->dev,
3927 base_vha->gnl.size, base_vha->gnl.l, base_vha->gnl.ldma);
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003928
Bill Kuzeja26fa6562019-08-14 10:24:41 -04003929 base_vha->gnl.l = NULL;
Quinn Tran84318a92021-06-23 22:25:58 -07003930 qla_enode_stop(base_vha);
Quinn Tran7a09e8d2021-06-23 22:26:03 -07003931 qla_edb_stop(base_vha);
Bill Kuzeja26fa6562019-08-14 10:24:41 -04003932
Quinn Trana4239942017-12-28 12:33:26 -08003933 vfree(base_vha->scan.l);
3934
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003935 if (IS_QLAFX00(ha))
3936 qlafx00_driver_shutdown(base_vha, 20);
3937
3938 qla2x00_delete_all_vps(ha, base_vha);
3939
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003940 qla2x00_dfs_remove(base_vha);
3941
3942 qla84xx_put_chip(base_vha);
3943
3944 /* Disable timer */
3945 if (base_vha->timer_active)
3946 qla2x00_stop_timer(base_vha);
3947
3948 base_vha->flags.online = 0;
3949
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05003950 /* free DMA memory */
3951 if (ha->exlogin_buf)
3952 qla2x00_free_exlogin_buffer(ha);
3953
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05003954 /* free DMA memory */
3955 if (ha->exchoffld_buf)
3956 qla2x00_free_exchoffld_buffer(ha);
3957
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003958 qla2x00_destroy_deferred_work(ha);
3959
3960 qlt_remove_target(ha, base_vha);
3961
3962 qla2x00_free_sysfs_attr(base_vha, true);
3963
3964 fc_remove_host(base_vha->host);
3965
3966 scsi_remove_host(base_vha->host);
3967
3968 qla2x00_free_device(base_vha);
3969
Joe Lawrencedb7157d2014-08-26 17:10:41 -04003970 qla2x00_clear_drv_active(ha);
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003971
Arun Easid2749ff2014-09-25 05:16:51 -04003972 scsi_host_put(base_vha->host);
3973
Chad Dupuisfe1b8062013-10-30 03:38:15 -04003974 qla2x00_unmap_iobases(ha);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003975
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003976 pci_release_selected_regions(ha->pdev, ha->bars);
3977 kfree(ha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003978
Bernhard Walle665db932007-03-28 00:49:49 +02003979 pci_disable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003980}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003981
Joe Carnuccio576bfde2020-02-12 13:44:24 -08003982static inline void
3983qla24xx_free_purex_list(struct purex_list *list)
3984{
Quinn Tran8062b742021-10-26 04:54:06 -07003985 struct purex_item *item, *next;
Joe Carnuccio576bfde2020-02-12 13:44:24 -08003986 ulong flags;
3987
3988 spin_lock_irqsave(&list->lock, flags);
Quinn Tran8062b742021-10-26 04:54:06 -07003989 list_for_each_entry_safe(item, next, &list->head, list) {
3990 list_del(&item->list);
Arun Easi097225242022-03-10 01:25:56 -08003991 if (item == &item->vha->default_item)
3992 continue;
Quinn Tran8062b742021-10-26 04:54:06 -07003993 kfree(item);
Joe Carnuccio576bfde2020-02-12 13:44:24 -08003994 }
3995 spin_unlock_irqrestore(&list->lock, flags);
3996}
3997
Linus Torvalds1da177e2005-04-16 15:20:36 -07003998static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08003999qla2x00_free_device(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004000{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004001 struct qla_hw_data *ha = vha->hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004002
Andrew Vasquez85880802009-12-15 21:29:46 -08004003 qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
4004
4005 /* Disable timer */
4006 if (vha->timer_active)
4007 qla2x00_stop_timer(vha);
4008
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07004009 qla25xx_delete_queues(vha);
Andrew Vasquez85880802009-12-15 21:29:46 -08004010 vha->flags.online = 0;
4011
Andrew Vasquezf6ef3b12005-08-26 19:10:20 -07004012 /* turn-off interrupts on the card */
Giridhar Malavalia9083012010-04-12 17:59:55 -07004013 if (ha->interrupts_on) {
4014 vha->flags.init_done = 0;
Andrew Vasquezfd34f552007-07-19 15:06:00 -07004015 ha->isp_ops->disable_intrs(ha);
Giridhar Malavalia9083012010-04-12 17:59:55 -07004016 }
Andrew Vasquezf6ef3b12005-08-26 19:10:20 -07004017
Quinn Tran093df732016-12-12 14:40:09 -08004018 qla2x00_free_fcports(vha);
4019
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004020 qla2x00_free_irqs(vha);
4021
Quinn Tran093df732016-12-12 14:40:09 -08004022 /* Flush the work queue and remove it */
4023 if (ha->wq) {
Quinn Tran093df732016-12-12 14:40:09 -08004024 destroy_workqueue(ha->wq);
4025 ha->wq = NULL;
4026 }
4027
Chad Dupuis88670482010-07-23 15:28:30 +05004028
Joe Carnuccio576bfde2020-02-12 13:44:24 -08004029 qla24xx_free_purex_list(&vha->purex_list);
4030
Andrew Vasquezf6ef3b12005-08-26 19:10:20 -07004031 qla2x00_mem_free(ha);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004032
Giridhar Malavali08de2842011-08-16 11:31:44 -07004033 qla82xx_md_free(vha);
4034
Quinn Trandd307062021-06-23 22:26:00 -07004035 qla_edif_sadb_release_free_pool(ha);
4036 qla_edif_sadb_release(ha);
4037
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004038 qla2x00_free_queues(ha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004039}
4040
Chad Dupuis88670482010-07-23 15:28:30 +05004041void qla2x00_free_fcports(struct scsi_qla_host *vha)
4042{
4043 fc_port_t *fcport, *tfcport;
4044
Quinn Tranffbc6472019-04-02 14:24:29 -07004045 list_for_each_entry_safe(fcport, tfcport, &vha->vp_fcports, list)
4046 qla2x00_free_fcport(fcport);
Chad Dupuis88670482010-07-23 15:28:30 +05004047}
4048
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08004049static inline void
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08004050qla2x00_schedule_rport_del(struct scsi_qla_host *vha, fc_port_t *fcport)
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08004051{
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08004052 int now;
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08004053
4054 if (!fcport->rport)
4055 return;
4056
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08004057 if (fcport->rport) {
4058 ql_dbg(ql_dbg_disc, fcport->vha, 0x2109,
4059 "%s %8phN. rport %p roles %x\n",
4060 __func__, fcport->port_name, fcport->rport,
4061 fcport->rport->roles);
4062 fc_remote_port_delete(fcport->rport);
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04004063 }
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08004064 qlt_do_generation_tick(vha, &now);
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08004065}
4066
Linus Torvalds1da177e2005-04-16 15:20:36 -07004067/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004068 * qla2x00_mark_device_lost Updates fcport state when device goes offline.
4069 *
4070 * Input: ha = adapter block pointer. fcport = port structure pointer.
4071 *
4072 * Return: None.
4073 *
4074 * Context:
4075 */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004076void qla2x00_mark_device_lost(scsi_qla_host_t *vha, fc_port_t *fcport,
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08004077 int do_login)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004078{
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04004079 if (IS_QLAFX00(vha->hw)) {
4080 qla2x00_set_fcport_state(fcport, FCS_DEVICE_LOST);
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08004081 qla2x00_schedule_rport_del(vha, fcport);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04004082 return;
4083 }
4084
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07004085 if (atomic_read(&fcport->state) == FCS_ONLINE &&
Joe Carnuccioc6d39e22012-05-15 14:34:20 -04004086 vha->vp_idx == fcport->vha->vp_idx) {
Chad Dupuisec426e12011-03-30 11:46:32 -07004087 qla2x00_set_fcport_state(fcport, FCS_DEVICE_LOST);
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08004088 qla2x00_schedule_rport_del(vha, fcport);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004089 }
Quinn Tran9efea842021-06-23 22:26:02 -07004090
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07004091 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004092 * We may need to retry the login, so don't change the state of the
4093 * port but do the retries.
4094 */
4095 if (atomic_read(&fcport->state) != FCS_DEVICE_DEAD)
Chad Dupuisec426e12011-03-30 11:46:32 -07004096 qla2x00_set_fcport_state(fcport, FCS_DEVICE_LOST);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004097
4098 if (!do_login)
4099 return;
4100
Arun Easia1d02852015-08-04 13:38:02 -04004101 set_bit(RELOGIN_NEEDED, &vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004102}
4103
Linus Torvalds1da177e2005-04-16 15:20:36 -07004104void
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08004105qla2x00_mark_all_devices_lost(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004106{
4107 fc_port_t *fcport;
4108
Quinn Tran83548fe2017-06-02 09:12:01 -07004109 ql_dbg(ql_dbg_disc, vha, 0x20f1,
4110 "Mark all dev lost\n");
Quinn Tran726b8542017-01-19 22:28:00 -08004111
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004112 list_for_each_entry(fcport, &vha->vp_fcports, list) {
Daniel Wagner877b0372023-02-08 16:20:14 +01004113 if (ql2xfc2target &&
4114 fcport->loop_id != FC_NO_LOOP_ID &&
Saurav Kashyap44c57f22021-08-09 21:37:10 -07004115 (fcport->flags & FCF_FCP2_DEVICE) &&
4116 fcport->port_type == FCT_TARGET &&
4117 !qla2x00_reset_active(vha)) {
4118 ql_dbg(ql_dbg_disc, vha, 0x211a,
4119 "Delaying session delete for FCP2 flags 0x%x port_type = 0x%x port_id=%06x %phC",
4120 fcport->flags, fcport->port_type,
4121 fcport->d_id.b24, fcport->port_name);
4122 continue;
4123 }
Quinn Tran726b8542017-01-19 22:28:00 -08004124 fcport->scan_state = 0;
Quinn Trand8630bb2017-12-28 12:33:43 -08004125 qlt_schedule_sess_for_deletion(fcport);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004126 }
4127}
4128
Bart Van Assche0e145a52019-04-17 14:44:12 -07004129static void qla2x00_set_reserved_loop_ids(struct qla_hw_data *ha)
4130{
4131 int i;
4132
4133 if (IS_FWI2_CAPABLE(ha))
4134 return;
4135
4136 for (i = 0; i < SNS_FIRST_LOOP_ID; i++)
4137 set_bit(i, ha->loop_id_map);
4138 set_bit(MANAGEMENT_SERVER, ha->loop_id_map);
4139 set_bit(BROADCAST, ha->loop_id_map);
4140}
4141
Linus Torvalds1da177e2005-04-16 15:20:36 -07004142/*
4143* qla2x00_mem_alloc
4144* Allocates adapter memory.
4145*
4146* Returns:
4147* 0 = success.
Andrew Vasqueze8711082008-01-31 12:33:48 -08004148* !0 = failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004149*/
Andrew Vasqueze8711082008-01-31 12:33:48 -08004150static int
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004151qla2x00_mem_alloc(struct qla_hw_data *ha, uint16_t req_len, uint16_t rsp_len,
4152 struct req_que **req, struct rsp_que **rsp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004153{
4154 char name[16];
Quinn Tranfac28072021-06-23 22:25:59 -07004155 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004156
Quinn Tran430eef02022-12-21 20:39:27 -08004157 if (QLA_TGT_MODE_ENABLED() || EDIF_CAP(ha)) {
4158 ha->vp_map = kcalloc(MAX_MULTI_ID_FABRIC, sizeof(struct qla_vp_map), GFP_KERNEL);
4159 if (!ha->vp_map)
4160 goto fail;
4161 }
4162
Andrew Vasqueze8711082008-01-31 12:33:48 -08004163 ha->init_cb = dma_alloc_coherent(&ha->pdev->dev, ha->init_cb_size,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004164 &ha->init_cb_dma, GFP_KERNEL);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004165 if (!ha->init_cb)
Quinn Tran430eef02022-12-21 20:39:27 -08004166 goto fail_free_vp_map;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004167
Quinn Tranfac28072021-06-23 22:25:59 -07004168 rc = btree_init32(&ha->host_map);
4169 if (rc)
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04004170 goto fail_free_init_cb;
4171
Quinn Tranfac28072021-06-23 22:25:59 -07004172 if (qlt_mem_alloc(ha) < 0)
4173 goto fail_free_btree;
4174
Chad Dupuis642ef982012-02-09 11:15:57 -08004175 ha->gid_list = dma_alloc_coherent(&ha->pdev->dev,
4176 qla2x00_gid_list_size(ha), &ha->gid_list_dma, GFP_KERNEL);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004177 if (!ha->gid_list)
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04004178 goto fail_free_tgt_mem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004179
Andrew Vasqueze8711082008-01-31 12:33:48 -08004180 ha->srb_mempool = mempool_create_slab_pool(SRB_MIN_REQ, srb_cachep);
4181 if (!ha->srb_mempool)
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004182 goto fail_free_gid_list;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004183
Quinn Tran44d01852021-06-23 22:26:04 -07004184 if (IS_P3P_TYPE(ha) || IS_QLA27XX(ha) || (ql2xsecenable && IS_QLA28XX(ha))) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07004185 /* Allocate cache for CT6 Ctx. */
4186 if (!ctx_cachep) {
4187 ctx_cachep = kmem_cache_create("qla2xxx_ctx",
4188 sizeof(struct ct6_dsd), 0,
4189 SLAB_HWCACHE_ALIGN, NULL);
4190 if (!ctx_cachep)
Quinn Tranfc1ffd62016-12-23 18:06:10 -08004191 goto fail_free_srb_mempool;
Giridhar Malavalia9083012010-04-12 17:59:55 -07004192 }
4193 ha->ctx_mempool = mempool_create_slab_pool(SRB_MIN_REQ,
4194 ctx_cachep);
4195 if (!ha->ctx_mempool)
4196 goto fail_free_srb_mempool;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004197 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0021,
4198 "ctx_cachep=%p ctx_mempool=%p.\n",
4199 ctx_cachep, ha->ctx_mempool);
Giridhar Malavalia9083012010-04-12 17:59:55 -07004200 }
4201
Andrew Vasqueze8711082008-01-31 12:33:48 -08004202 /* Get memory for cached NVRAM */
4203 ha->nvram = kzalloc(MAX_NVRAM_SIZE, GFP_KERNEL);
4204 if (!ha->nvram)
Giridhar Malavalia9083012010-04-12 17:59:55 -07004205 goto fail_free_ctx_mempool;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004206
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004207 snprintf(name, sizeof(name), "%s_%d", QLA2XXX_DRIVER_NAME,
4208 ha->pdev->device);
4209 ha->s_dma_pool = dma_pool_create(name, &ha->pdev->dev,
4210 DMA_POOL_SIZE, 8, 0);
4211 if (!ha->s_dma_pool)
4212 goto fail_free_nvram;
4213
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004214 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0022,
4215 "init_cb=%p gid_list=%p, srb_mempool=%p s_dma_pool=%p.\n",
4216 ha->init_cb, ha->gid_list, ha->srb_mempool, ha->s_dma_pool);
4217
Quinn Tran44d01852021-06-23 22:26:04 -07004218 if (IS_P3P_TYPE(ha) || ql2xenabledif || (IS_QLA28XX(ha) && ql2xsecenable)) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07004219 ha->dl_dma_pool = dma_pool_create(name, &ha->pdev->dev,
4220 DSD_LIST_DMA_POOL_SIZE, 8, 0);
4221 if (!ha->dl_dma_pool) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004222 ql_log_pci(ql_log_fatal, ha->pdev, 0x0023,
4223 "Failed to allocate memory for dl_dma_pool.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07004224 goto fail_s_dma_pool;
4225 }
4226
4227 ha->fcp_cmnd_dma_pool = dma_pool_create(name, &ha->pdev->dev,
4228 FCP_CMND_DMA_POOL_SIZE, 8, 0);
4229 if (!ha->fcp_cmnd_dma_pool) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004230 ql_log_pci(ql_log_fatal, ha->pdev, 0x0024,
4231 "Failed to allocate memory for fcp_cmnd_dma_pool.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07004232 goto fail_dl_dma_pool;
4233 }
Giridhar Malavali50b81272018-12-21 09:33:45 -08004234
4235 if (ql2xenabledif) {
4236 u64 bufsize = DIF_BUNDLING_DMA_POOL_SIZE;
4237 struct dsd_dma *dsd, *nxt;
4238 uint i;
4239 /* Creata a DMA pool of buffers for DIF bundling */
4240 ha->dif_bundl_pool = dma_pool_create(name,
4241 &ha->pdev->dev, DIF_BUNDLING_DMA_POOL_SIZE, 8, 0);
4242 if (!ha->dif_bundl_pool) {
4243 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0024,
4244 "%s: failed create dif_bundl_pool\n",
4245 __func__);
4246 goto fail_dif_bundl_dma_pool;
4247 }
4248
4249 INIT_LIST_HEAD(&ha->pool.good.head);
4250 INIT_LIST_HEAD(&ha->pool.unusable.head);
4251 ha->pool.good.count = 0;
4252 ha->pool.unusable.count = 0;
4253 for (i = 0; i < 128; i++) {
4254 dsd = kzalloc(sizeof(*dsd), GFP_ATOMIC);
4255 if (!dsd) {
4256 ql_dbg_pci(ql_dbg_init, ha->pdev,
4257 0xe0ee, "%s: failed alloc dsd\n",
4258 __func__);
Zheyu Ma06634d52021-10-18 01:56:21 +00004259 return -ENOMEM;
Giridhar Malavali50b81272018-12-21 09:33:45 -08004260 }
4261 ha->dif_bundle_kallocs++;
4262
4263 dsd->dsd_addr = dma_pool_alloc(
4264 ha->dif_bundl_pool, GFP_ATOMIC,
4265 &dsd->dsd_list_dma);
4266 if (!dsd->dsd_addr) {
4267 ql_dbg_pci(ql_dbg_init, ha->pdev,
4268 0xe0ee,
4269 "%s: failed alloc ->dsd_addr\n",
4270 __func__);
4271 kfree(dsd);
4272 ha->dif_bundle_kallocs--;
4273 continue;
4274 }
4275 ha->dif_bundle_dma_allocs++;
4276
4277 /*
4278 * if DMA buffer crosses 4G boundary,
4279 * put it on bad list
4280 */
4281 if (MSD(dsd->dsd_list_dma) ^
4282 MSD(dsd->dsd_list_dma + bufsize)) {
4283 list_add_tail(&dsd->list,
4284 &ha->pool.unusable.head);
4285 ha->pool.unusable.count++;
4286 } else {
4287 list_add_tail(&dsd->list,
4288 &ha->pool.good.head);
4289 ha->pool.good.count++;
4290 }
4291 }
4292
4293 /* return the good ones back to the pool */
4294 list_for_each_entry_safe(dsd, nxt,
4295 &ha->pool.good.head, list) {
4296 list_del(&dsd->list);
4297 dma_pool_free(ha->dif_bundl_pool,
4298 dsd->dsd_addr, dsd->dsd_list_dma);
4299 ha->dif_bundle_dma_allocs--;
4300 kfree(dsd);
4301 ha->dif_bundle_kallocs--;
4302 }
4303
4304 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0024,
4305 "%s: dif dma pool (good=%u unusable=%u)\n",
4306 __func__, ha->pool.good.count,
4307 ha->pool.unusable.count);
4308 }
4309
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004310 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0025,
Giridhar Malavali50b81272018-12-21 09:33:45 -08004311 "dl_dma_pool=%p fcp_cmnd_dma_pool=%p dif_bundl_pool=%p.\n",
4312 ha->dl_dma_pool, ha->fcp_cmnd_dma_pool,
4313 ha->dif_bundl_pool);
Giridhar Malavalia9083012010-04-12 17:59:55 -07004314 }
4315
Andrew Vasqueze8711082008-01-31 12:33:48 -08004316 /* Allocate memory for SNS commands */
4317 if (IS_QLA2100(ha) || IS_QLA2200(ha)) {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004318 /* Get consistent memory allocated for SNS commands */
Andrew Vasqueze8711082008-01-31 12:33:48 -08004319 ha->sns_cmd = dma_alloc_coherent(&ha->pdev->dev,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004320 sizeof(struct sns_cmd_pkt), &ha->sns_cmd_dma, GFP_KERNEL);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004321 if (!ha->sns_cmd)
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004322 goto fail_dma_pool;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004323 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0026,
Joe Perchesd8424f62011-11-18 09:03:06 -08004324 "sns_cmd: %p.\n", ha->sns_cmd);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004325 } else {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004326 /* Get consistent memory allocated for MS IOCB */
Andrew Vasqueze8711082008-01-31 12:33:48 -08004327 ha->ms_iocb = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004328 &ha->ms_iocb_dma);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004329 if (!ha->ms_iocb)
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004330 goto fail_dma_pool;
4331 /* Get consistent memory allocated for CT SNS commands */
Andrew Vasqueze8711082008-01-31 12:33:48 -08004332 ha->ct_sns = dma_alloc_coherent(&ha->pdev->dev,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004333 sizeof(struct ct_sns_pkt), &ha->ct_sns_dma, GFP_KERNEL);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004334 if (!ha->ct_sns)
4335 goto fail_free_ms_iocb;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004336 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0027,
4337 "ms_iocb=%p ct_sns=%p.\n",
4338 ha->ms_iocb, ha->ct_sns);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004339 }
4340
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004341 /* Allocate memory for request ring */
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004342 *req = kzalloc(sizeof(struct req_que), GFP_KERNEL);
4343 if (!*req) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004344 ql_log_pci(ql_log_fatal, ha->pdev, 0x0028,
4345 "Failed to allocate memory for req.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004346 goto fail_req;
4347 }
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004348 (*req)->length = req_len;
4349 (*req)->ring = dma_alloc_coherent(&ha->pdev->dev,
4350 ((*req)->length + 1) * sizeof(request_t),
4351 &(*req)->dma, GFP_KERNEL);
4352 if (!(*req)->ring) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004353 ql_log_pci(ql_log_fatal, ha->pdev, 0x0029,
4354 "Failed to allocate memory for req_ring.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004355 goto fail_req_ring;
4356 }
4357 /* Allocate memory for response ring */
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004358 *rsp = kzalloc(sizeof(struct rsp_que), GFP_KERNEL);
4359 if (!*rsp) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004360 ql_log_pci(ql_log_fatal, ha->pdev, 0x002a,
4361 "Failed to allocate memory for rsp.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004362 goto fail_rsp;
4363 }
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004364 (*rsp)->hw = ha;
4365 (*rsp)->length = rsp_len;
4366 (*rsp)->ring = dma_alloc_coherent(&ha->pdev->dev,
4367 ((*rsp)->length + 1) * sizeof(response_t),
4368 &(*rsp)->dma, GFP_KERNEL);
4369 if (!(*rsp)->ring) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004370 ql_log_pci(ql_log_fatal, ha->pdev, 0x002b,
4371 "Failed to allocate memory for rsp_ring.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004372 goto fail_rsp_ring;
4373 }
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004374 (*req)->rsp = *rsp;
4375 (*rsp)->req = *req;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004376 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x002c,
4377 "req=%p req->length=%d req->ring=%p rsp=%p "
4378 "rsp->length=%d rsp->ring=%p.\n",
4379 *req, (*req)->length, (*req)->ring, *rsp, (*rsp)->length,
4380 (*rsp)->ring);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004381 /* Allocate memory for NVRAM data for vports */
4382 if (ha->nvram_npiv_size) {
Kees Cook6396bb22018-06-12 14:03:40 -07004383 ha->npiv_info = kcalloc(ha->nvram_npiv_size,
4384 sizeof(struct qla_npiv_entry),
4385 GFP_KERNEL);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004386 if (!ha->npiv_info) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004387 ql_log_pci(ql_log_fatal, ha->pdev, 0x002d,
4388 "Failed to allocate memory for npiv_info.\n");
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004389 goto fail_npiv_info;
4390 }
4391 } else
4392 ha->npiv_info = NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004393
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004394 /* Get consistent memory allocated for EX-INIT-CB. */
Joe Carnuccioecc89f22019-03-12 11:08:13 -07004395 if (IS_CNA_CAPABLE(ha) || IS_QLA2031(ha) || IS_QLA27XX(ha) ||
4396 IS_QLA28XX(ha)) {
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004397 ha->ex_init_cb = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL,
4398 &ha->ex_init_cb_dma);
4399 if (!ha->ex_init_cb)
4400 goto fail_ex_init_cb;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004401 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x002e,
4402 "ex_init_cb=%p.\n", ha->ex_init_cb);
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004403 }
4404
Shyam Sundar9f2475f2020-06-30 03:22:29 -07004405 /* Get consistent memory allocated for Special Features-CB. */
4406 if (IS_QLA27XX(ha) || IS_QLA28XX(ha)) {
Wang Qing720efdd2021-03-13 10:41:15 +08004407 ha->sf_init_cb = dma_pool_zalloc(ha->s_dma_pool, GFP_KERNEL,
Shyam Sundar9f2475f2020-06-30 03:22:29 -07004408 &ha->sf_init_cb_dma);
4409 if (!ha->sf_init_cb)
4410 goto fail_sf_init_cb;
4411 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0199,
4412 "sf_init_cb=%p.\n", ha->sf_init_cb);
4413 }
4414
Giridhar Malavalia9083012010-04-12 17:59:55 -07004415
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004416 /* Get consistent memory allocated for Async Port-Database. */
4417 if (!IS_FWI2_CAPABLE(ha)) {
4418 ha->async_pd = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL,
4419 &ha->async_pd_dma);
4420 if (!ha->async_pd)
4421 goto fail_async_pd;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004422 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x002f,
4423 "async_pd=%p.\n", ha->async_pd);
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004424 }
4425
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004426 INIT_LIST_HEAD(&ha->vp_list);
Chad Dupuis5f16b332012-08-22 14:21:00 -04004427
4428 /* Allocate memory for our loop_id bitmap */
Kees Cook6396bb22018-06-12 14:03:40 -07004429 ha->loop_id_map = kcalloc(BITS_TO_LONGS(LOOPID_MAP_SIZE),
4430 sizeof(long),
4431 GFP_KERNEL);
Chad Dupuis5f16b332012-08-22 14:21:00 -04004432 if (!ha->loop_id_map)
Quinn Tranfc1ffd62016-12-23 18:06:10 -08004433 goto fail_loop_id_map;
Chad Dupuis5f16b332012-08-22 14:21:00 -04004434 else {
4435 qla2x00_set_reserved_loop_ids(ha);
4436 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0123,
Dan Carpenterb2a72ec32014-01-21 10:00:10 +03004437 "loop_id_map=%p.\n", ha->loop_id_map);
Chad Dupuis5f16b332012-08-22 14:21:00 -04004438 }
4439
Quinn Trane4e3a2c2017-08-23 15:05:07 -07004440 ha->sfp_data = dma_alloc_coherent(&ha->pdev->dev,
4441 SFP_DEV_SIZE, &ha->sfp_data_dma, GFP_KERNEL);
4442 if (!ha->sfp_data) {
4443 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x011b,
4444 "Unable to allocate memory for SFP read-data.\n");
4445 goto fail_sfp_data;
4446 }
4447
Michael Hernandez3f006ac2019-03-12 11:08:22 -07004448 ha->flt = dma_alloc_coherent(&ha->pdev->dev,
4449 sizeof(struct qla_flt_header) + FLT_REGIONS_SIZE, &ha->flt_dma,
4450 GFP_KERNEL);
4451 if (!ha->flt) {
4452 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x011b,
4453 "Unable to allocate memory for FLT.\n");
4454 goto fail_flt_buffer;
4455 }
4456
Quinn Tran84318a92021-06-23 22:25:58 -07004457 /* allocate the purex dma pool */
4458 ha->purex_dma_pool = dma_pool_create(name, &ha->pdev->dev,
Quinn Tran0f6d6002021-10-26 04:54:09 -07004459 ELS_MAX_PAYLOAD, 8, 0);
Quinn Tran84318a92021-06-23 22:25:58 -07004460
4461 if (!ha->purex_dma_pool) {
4462 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x011b,
4463 "Unable to allocate purex_dma_pool.\n");
4464 goto fail_flt;
4465 }
4466
4467 ha->elsrej.size = sizeof(struct fc_els_ls_rjt) + 16;
4468 ha->elsrej.c = dma_alloc_coherent(&ha->pdev->dev,
Manish Rangankar875386b2023-08-21 18:30:37 +05304469 ha->elsrej.size,
4470 &ha->elsrej.cdma,
4471 GFP_KERNEL);
Quinn Tran84318a92021-06-23 22:25:58 -07004472 if (!ha->elsrej.c) {
4473 ql_dbg_pci(ql_dbg_init, ha->pdev, 0xffff,
4474 "Alloc failed for els reject cmd.\n");
4475 goto fail_elsrej;
4476 }
4477 ha->elsrej.c->er_cmd = ELS_LS_RJT;
Quinn Tran22547922021-08-16 22:13:05 -07004478 ha->elsrej.c->er_reason = ELS_RJT_LOGIC;
Quinn Tran84318a92021-06-23 22:25:58 -07004479 ha->elsrej.c->er_explan = ELS_EXPL_UNAB_DATA;
Manish Rangankar875386b2023-08-21 18:30:37 +05304480
4481 ha->lsrjt.size = sizeof(struct fcnvme_ls_rjt);
4482 ha->lsrjt.c = dma_alloc_coherent(&ha->pdev->dev, ha->lsrjt.size,
4483 &ha->lsrjt.cdma, GFP_KERNEL);
4484 if (!ha->lsrjt.c) {
4485 ql_dbg_pci(ql_dbg_init, ha->pdev, 0xffff,
4486 "Alloc failed for nvme fc reject cmd.\n");
4487 goto fail_lsrjt;
4488 }
4489
Dan Carpenterb2a72ec32014-01-21 10:00:10 +03004490 return 0;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004491
Manish Rangankar875386b2023-08-21 18:30:37 +05304492fail_lsrjt:
4493 dma_free_coherent(&ha->pdev->dev, ha->elsrej.size,
4494 ha->elsrej.c, ha->elsrej.cdma);
Quinn Tran84318a92021-06-23 22:25:58 -07004495fail_elsrej:
4496 dma_pool_destroy(ha->purex_dma_pool);
4497fail_flt:
4498 dma_free_coherent(&ha->pdev->dev, SFP_DEV_SIZE,
4499 ha->flt, ha->flt_dma);
4500
Michael Hernandez3f006ac2019-03-12 11:08:22 -07004501fail_flt_buffer:
4502 dma_free_coherent(&ha->pdev->dev, SFP_DEV_SIZE,
4503 ha->sfp_data, ha->sfp_data_dma);
Quinn Trane4e3a2c2017-08-23 15:05:07 -07004504fail_sfp_data:
4505 kfree(ha->loop_id_map);
Quinn Tranfc1ffd62016-12-23 18:06:10 -08004506fail_loop_id_map:
4507 dma_pool_free(ha->s_dma_pool, ha->async_pd, ha->async_pd_dma);
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004508fail_async_pd:
Shyam Sundar9f2475f2020-06-30 03:22:29 -07004509 dma_pool_free(ha->s_dma_pool, ha->sf_init_cb, ha->sf_init_cb_dma);
4510fail_sf_init_cb:
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004511 dma_pool_free(ha->s_dma_pool, ha->ex_init_cb, ha->ex_init_cb_dma);
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004512fail_ex_init_cb:
4513 kfree(ha->npiv_info);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004514fail_npiv_info:
4515 dma_free_coherent(&ha->pdev->dev, ((*rsp)->length + 1) *
4516 sizeof(response_t), (*rsp)->ring, (*rsp)->dma);
4517 (*rsp)->ring = NULL;
4518 (*rsp)->dma = 0;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004519fail_rsp_ring:
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004520 kfree(*rsp);
Bill Kuzeja6d634062018-03-23 10:37:25 -04004521 *rsp = NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004522fail_rsp:
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004523 dma_free_coherent(&ha->pdev->dev, ((*req)->length + 1) *
4524 sizeof(request_t), (*req)->ring, (*req)->dma);
4525 (*req)->ring = NULL;
4526 (*req)->dma = 0;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004527fail_req_ring:
Anirban Chakraborty73208df2008-12-09 16:45:39 -08004528 kfree(*req);
Bill Kuzeja6d634062018-03-23 10:37:25 -04004529 *req = NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004530fail_req:
4531 dma_free_coherent(&ha->pdev->dev, sizeof(struct ct_sns_pkt),
4532 ha->ct_sns, ha->ct_sns_dma);
4533 ha->ct_sns = NULL;
4534 ha->ct_sns_dma = 0;
Andrew Vasqueze8711082008-01-31 12:33:48 -08004535fail_free_ms_iocb:
4536 dma_pool_free(ha->s_dma_pool, ha->ms_iocb, ha->ms_iocb_dma);
4537 ha->ms_iocb = NULL;
4538 ha->ms_iocb_dma = 0;
Quinn Tranfc1ffd62016-12-23 18:06:10 -08004539
4540 if (ha->sns_cmd)
4541 dma_free_coherent(&ha->pdev->dev, sizeof(struct sns_cmd_pkt),
4542 ha->sns_cmd, ha->sns_cmd_dma);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004543fail_dma_pool:
Giridhar Malavali50b81272018-12-21 09:33:45 -08004544 if (ql2xenabledif) {
4545 struct dsd_dma *dsd, *nxt;
4546
4547 list_for_each_entry_safe(dsd, nxt, &ha->pool.unusable.head,
4548 list) {
4549 list_del(&dsd->list);
4550 dma_pool_free(ha->dif_bundl_pool, dsd->dsd_addr,
4551 dsd->dsd_list_dma);
4552 ha->dif_bundle_dma_allocs--;
4553 kfree(dsd);
4554 ha->dif_bundle_kallocs--;
4555 ha->pool.unusable.count--;
4556 }
4557 dma_pool_destroy(ha->dif_bundl_pool);
4558 ha->dif_bundl_pool = NULL;
4559 }
4560
4561fail_dif_bundl_dma_pool:
Arun Easibad75002010-05-04 15:01:30 -07004562 if (IS_QLA82XX(ha) || ql2xenabledif) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07004563 dma_pool_destroy(ha->fcp_cmnd_dma_pool);
4564 ha->fcp_cmnd_dma_pool = NULL;
4565 }
4566fail_dl_dma_pool:
Arun Easibad75002010-05-04 15:01:30 -07004567 if (IS_QLA82XX(ha) || ql2xenabledif) {
Giridhar Malavalia9083012010-04-12 17:59:55 -07004568 dma_pool_destroy(ha->dl_dma_pool);
4569 ha->dl_dma_pool = NULL;
4570 }
4571fail_s_dma_pool:
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004572 dma_pool_destroy(ha->s_dma_pool);
4573 ha->s_dma_pool = NULL;
Andrew Vasqueze8711082008-01-31 12:33:48 -08004574fail_free_nvram:
4575 kfree(ha->nvram);
4576 ha->nvram = NULL;
Giridhar Malavalia9083012010-04-12 17:59:55 -07004577fail_free_ctx_mempool:
Thomas Meyer75c1d482018-12-02 21:52:11 +01004578 mempool_destroy(ha->ctx_mempool);
Giridhar Malavalia9083012010-04-12 17:59:55 -07004579 ha->ctx_mempool = NULL;
Andrew Vasqueze8711082008-01-31 12:33:48 -08004580fail_free_srb_mempool:
Thomas Meyer75c1d482018-12-02 21:52:11 +01004581 mempool_destroy(ha->srb_mempool);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004582 ha->srb_mempool = NULL;
Andrew Vasqueze8711082008-01-31 12:33:48 -08004583fail_free_gid_list:
Chad Dupuis642ef982012-02-09 11:15:57 -08004584 dma_free_coherent(&ha->pdev->dev, qla2x00_gid_list_size(ha),
4585 ha->gid_list,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004586 ha->gid_list_dma);
Andrew Vasqueze8711082008-01-31 12:33:48 -08004587 ha->gid_list = NULL;
4588 ha->gid_list_dma = 0;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04004589fail_free_tgt_mem:
4590 qlt_mem_free(ha);
Quinn Tranfac28072021-06-23 22:25:59 -07004591fail_free_btree:
4592 btree_destroy32(&ha->host_map);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004593fail_free_init_cb:
4594 dma_free_coherent(&ha->pdev->dev, ha->init_cb_size, ha->init_cb,
4595 ha->init_cb_dma);
4596 ha->init_cb = NULL;
4597 ha->init_cb_dma = 0;
Quinn Tran430eef02022-12-21 20:39:27 -08004598fail_free_vp_map:
4599 kfree(ha->vp_map);
Saurav Kashyape2882852024-02-27 22:11:23 +05304600 ha->vp_map = NULL;
Andrew Vasqueze8711082008-01-31 12:33:48 -08004601fail:
Saurav Kashyap7c3df132011-07-14 12:00:13 -07004602 ql_log(ql_log_fatal, NULL, 0x0030,
4603 "Memory allocation failure.\n");
Andrew Vasqueze8711082008-01-31 12:33:48 -08004604 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004605}
4606
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004607int
4608qla2x00_set_exlogins_buffer(scsi_qla_host_t *vha)
4609{
4610 int rval;
Quinn Trand38cb842020-09-03 21:51:21 -07004611 uint16_t size, max_cnt;
4612 uint32_t temp;
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004613 struct qla_hw_data *ha = vha->hw;
4614
4615 /* Return if we don't need to alloacate any extended logins */
Quinn Trand38cb842020-09-03 21:51:21 -07004616 if (ql2xexlogins <= MAX_FIBRE_DEVICES_2400)
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004617 return QLA_SUCCESS;
4618
Quinn Tran99e1b682017-06-02 09:12:03 -07004619 if (!IS_EXLOGIN_OFFLD_CAPABLE(ha))
4620 return QLA_SUCCESS;
4621
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004622 ql_log(ql_log_info, vha, 0xd021, "EXLOGIN count: %d.\n", ql2xexlogins);
4623 max_cnt = 0;
4624 rval = qla_get_exlogin_status(vha, &size, &max_cnt);
4625 if (rval != QLA_SUCCESS) {
4626 ql_log_pci(ql_log_fatal, ha->pdev, 0xd029,
4627 "Failed to get exlogin status.\n");
4628 return rval;
4629 }
4630
4631 temp = (ql2xexlogins > max_cnt) ? max_cnt : ql2xexlogins;
Quinn Tran99e1b682017-06-02 09:12:03 -07004632 temp *= size;
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004633
Quinn Tran99e1b682017-06-02 09:12:03 -07004634 if (temp != ha->exlogin_size) {
4635 qla2x00_free_exlogin_buffer(ha);
4636 ha->exlogin_size = temp;
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004637
Quinn Tran99e1b682017-06-02 09:12:03 -07004638 ql_log(ql_log_info, vha, 0xd024,
4639 "EXLOGIN: max_logins=%d, portdb=0x%x, total=%d.\n",
4640 max_cnt, size, temp);
4641
4642 ql_log(ql_log_info, vha, 0xd025,
4643 "EXLOGIN: requested size=0x%x\n", ha->exlogin_size);
4644
4645 /* Get consistent memory for extended logins */
4646 ha->exlogin_buf = dma_alloc_coherent(&ha->pdev->dev,
4647 ha->exlogin_size, &ha->exlogin_buf_dma, GFP_KERNEL);
4648 if (!ha->exlogin_buf) {
4649 ql_log_pci(ql_log_fatal, ha->pdev, 0xd02a,
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004650 "Failed to allocate memory for exlogin_buf_dma.\n");
Quinn Tran99e1b682017-06-02 09:12:03 -07004651 return -ENOMEM;
4652 }
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004653 }
4654
4655 /* Now configure the dma buffer */
4656 rval = qla_set_exlogin_mem_cfg(vha, ha->exlogin_buf_dma);
4657 if (rval) {
Quinn Tran83548fe2017-06-02 09:12:01 -07004658 ql_log(ql_log_fatal, vha, 0xd033,
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05004659 "Setup extended login buffer ****FAILED****.\n");
4660 qla2x00_free_exlogin_buffer(ha);
4661 }
4662
4663 return rval;
4664}
4665
4666/*
4667* qla2x00_free_exlogin_buffer
4668*
4669* Input:
4670* ha = adapter block pointer
4671*/
4672void
4673qla2x00_free_exlogin_buffer(struct qla_hw_data *ha)
4674{
4675 if (ha->exlogin_buf) {
4676 dma_free_coherent(&ha->pdev->dev, ha->exlogin_size,
4677 ha->exlogin_buf, ha->exlogin_buf_dma);
4678 ha->exlogin_buf = NULL;
4679 ha->exlogin_size = 0;
4680 }
4681}
4682
Quinn Tran99e1b682017-06-02 09:12:03 -07004683static void
4684qla2x00_number_of_exch(scsi_qla_host_t *vha, u32 *ret_cnt, u16 max_cnt)
4685{
4686 u32 temp;
Shreyas Deodharc03d7402024-07-10 22:40:49 +05304687 struct init_cb_81xx *icb = (struct init_cb_81xx *)vha->hw->init_cb;
Quinn Tran99e1b682017-06-02 09:12:03 -07004688 *ret_cnt = FW_DEF_EXCHANGES_CNT;
4689
Quinn Trand1e36352017-12-28 12:33:12 -08004690 if (max_cnt > vha->hw->max_exchg)
4691 max_cnt = vha->hw->max_exchg;
4692
Quinn Tran99e1b682017-06-02 09:12:03 -07004693 if (qla_ini_mode_enabled(vha)) {
Quinn Tran0645cb82018-09-11 10:18:18 -07004694 if (vha->ql2xiniexchg > max_cnt)
4695 vha->ql2xiniexchg = max_cnt;
Quinn Tran99e1b682017-06-02 09:12:03 -07004696
Quinn Tran0645cb82018-09-11 10:18:18 -07004697 if (vha->ql2xiniexchg > FW_DEF_EXCHANGES_CNT)
4698 *ret_cnt = vha->ql2xiniexchg;
4699
Quinn Tran99e1b682017-06-02 09:12:03 -07004700 } else if (qla_tgt_mode_enabled(vha)) {
Quinn Tran0645cb82018-09-11 10:18:18 -07004701 if (vha->ql2xexchoffld > max_cnt) {
4702 vha->ql2xexchoffld = max_cnt;
4703 icb->exchange_count = cpu_to_le16(vha->ql2xexchoffld);
4704 }
Quinn Tran99e1b682017-06-02 09:12:03 -07004705
Quinn Tran0645cb82018-09-11 10:18:18 -07004706 if (vha->ql2xexchoffld > FW_DEF_EXCHANGES_CNT)
4707 *ret_cnt = vha->ql2xexchoffld;
Quinn Tran99e1b682017-06-02 09:12:03 -07004708 } else if (qla_dual_mode_enabled(vha)) {
Quinn Tran0645cb82018-09-11 10:18:18 -07004709 temp = vha->ql2xiniexchg + vha->ql2xexchoffld;
Quinn Tran99e1b682017-06-02 09:12:03 -07004710 if (temp > max_cnt) {
Quinn Tran0645cb82018-09-11 10:18:18 -07004711 vha->ql2xiniexchg -= (temp - max_cnt)/2;
4712 vha->ql2xexchoffld -= (((temp - max_cnt)/2) + 1);
Quinn Tran99e1b682017-06-02 09:12:03 -07004713 temp = max_cnt;
Quinn Tran0645cb82018-09-11 10:18:18 -07004714 icb->exchange_count = cpu_to_le16(vha->ql2xexchoffld);
Quinn Tran99e1b682017-06-02 09:12:03 -07004715 }
4716
4717 if (temp > FW_DEF_EXCHANGES_CNT)
4718 *ret_cnt = temp;
4719 }
4720}
4721
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004722int
4723qla2x00_set_exchoffld_buffer(scsi_qla_host_t *vha)
4724{
4725 int rval;
Quinn Trand1e36352017-12-28 12:33:12 -08004726 u16 size, max_cnt;
4727 u32 actual_cnt, totsz;
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004728 struct qla_hw_data *ha = vha->hw;
4729
Quinn Tran99e1b682017-06-02 09:12:03 -07004730 if (!ha->flags.exchoffld_enabled)
4731 return QLA_SUCCESS;
4732
4733 if (!IS_EXCHG_OFFLD_CAPABLE(ha))
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004734 return QLA_SUCCESS;
4735
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004736 max_cnt = 0;
4737 rval = qla_get_exchoffld_status(vha, &size, &max_cnt);
4738 if (rval != QLA_SUCCESS) {
4739 ql_log_pci(ql_log_fatal, ha->pdev, 0xd012,
4740 "Failed to get exlogin status.\n");
4741 return rval;
4742 }
4743
Quinn Trand1e36352017-12-28 12:33:12 -08004744 qla2x00_number_of_exch(vha, &actual_cnt, max_cnt);
4745 ql_log(ql_log_info, vha, 0xd014,
4746 "Actual exchange offload count: %d.\n", actual_cnt);
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004747
Quinn Trand1e36352017-12-28 12:33:12 -08004748 totsz = actual_cnt * size;
4749
4750 if (totsz != ha->exchoffld_size) {
Quinn Tran99e1b682017-06-02 09:12:03 -07004751 qla2x00_free_exchoffld_buffer(ha);
Quinn Tran0645cb82018-09-11 10:18:18 -07004752 if (actual_cnt <= FW_DEF_EXCHANGES_CNT) {
4753 ha->exchoffld_size = 0;
4754 ha->flags.exchoffld_enabled = 0;
4755 return QLA_SUCCESS;
4756 }
4757
Quinn Trand1e36352017-12-28 12:33:12 -08004758 ha->exchoffld_size = totsz;
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004759
Quinn Tran99e1b682017-06-02 09:12:03 -07004760 ql_log(ql_log_info, vha, 0xd016,
Quinn Trand1e36352017-12-28 12:33:12 -08004761 "Exchange offload: max_count=%d, actual count=%d entry sz=0x%x, total sz=0x%x\n",
4762 max_cnt, actual_cnt, size, totsz);
Quinn Tran99e1b682017-06-02 09:12:03 -07004763
4764 ql_log(ql_log_info, vha, 0xd017,
4765 "Exchange Buffers requested size = 0x%x\n",
4766 ha->exchoffld_size);
4767
4768 /* Get consistent memory for extended logins */
4769 ha->exchoffld_buf = dma_alloc_coherent(&ha->pdev->dev,
4770 ha->exchoffld_size, &ha->exchoffld_buf_dma, GFP_KERNEL);
4771 if (!ha->exchoffld_buf) {
4772 ql_log_pci(ql_log_fatal, ha->pdev, 0xd013,
Quinn Trand1e36352017-12-28 12:33:12 -08004773 "Failed to allocate memory for Exchange Offload.\n");
4774
4775 if (ha->max_exchg >
4776 (FW_DEF_EXCHANGES_CNT + REDUCE_EXCHANGES_CNT)) {
4777 ha->max_exchg -= REDUCE_EXCHANGES_CNT;
4778 } else if (ha->max_exchg >
4779 (FW_DEF_EXCHANGES_CNT + 512)) {
4780 ha->max_exchg -= 512;
4781 } else {
4782 ha->flags.exchoffld_enabled = 0;
4783 ql_log_pci(ql_log_fatal, ha->pdev, 0xd013,
4784 "Disabling Exchange offload due to lack of memory\n");
4785 }
4786 ha->exchoffld_size = 0;
4787
Quinn Tran99e1b682017-06-02 09:12:03 -07004788 return -ENOMEM;
4789 }
Quinn Tran0645cb82018-09-11 10:18:18 -07004790 } else if (!ha->exchoffld_buf || (actual_cnt <= FW_DEF_EXCHANGES_CNT)) {
4791 /* pathological case */
4792 qla2x00_free_exchoffld_buffer(ha);
4793 ha->exchoffld_size = 0;
4794 ha->flags.exchoffld_enabled = 0;
4795 ql_log(ql_log_info, vha, 0xd016,
4796 "Exchange offload not enable: offld size=%d, actual count=%d entry sz=0x%x, total sz=0x%x.\n",
4797 ha->exchoffld_size, actual_cnt, size, totsz);
4798 return 0;
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004799 }
4800
4801 /* Now configure the dma buffer */
Quinn Tran99e1b682017-06-02 09:12:03 -07004802 rval = qla_set_exchoffld_mem_cfg(vha);
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004803 if (rval) {
4804 ql_log(ql_log_fatal, vha, 0xd02e,
4805 "Setup exchange offload buffer ****FAILED****.\n");
4806 qla2x00_free_exchoffld_buffer(ha);
Quinn Tran99e1b682017-06-02 09:12:03 -07004807 } else {
4808 /* re-adjust number of target exchange */
4809 struct init_cb_81xx *icb = (struct init_cb_81xx *)ha->init_cb;
4810
4811 if (qla_ini_mode_enabled(vha))
4812 icb->exchange_count = 0;
4813 else
Quinn Tran0645cb82018-09-11 10:18:18 -07004814 icb->exchange_count = cpu_to_le16(vha->ql2xexchoffld);
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05004815 }
4816
4817 return rval;
4818}
4819
4820/*
4821* qla2x00_free_exchoffld_buffer
4822*
4823* Input:
4824* ha = adapter block pointer
4825*/
4826void
4827qla2x00_free_exchoffld_buffer(struct qla_hw_data *ha)
4828{
4829 if (ha->exchoffld_buf) {
4830 dma_free_coherent(&ha->pdev->dev, ha->exchoffld_size,
4831 ha->exchoffld_buf, ha->exchoffld_buf_dma);
4832 ha->exchoffld_buf = NULL;
4833 ha->exchoffld_size = 0;
4834 }
4835}
4836
Linus Torvalds1da177e2005-04-16 15:20:36 -07004837/*
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004838* qla2x00_free_fw_dump
4839* Frees fw dump stuff.
4840*
4841* Input:
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04004842* ha = adapter block pointer
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004843*/
4844static void
4845qla2x00_free_fw_dump(struct qla_hw_data *ha)
4846{
Joe Carnuccioa28d9e42019-03-12 11:08:17 -07004847 struct fwdt *fwdt = ha->fwdt;
4848 uint j;
4849
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004850 if (ha->fce)
Chad Dupuisf73cb692014-02-26 04:15:06 -05004851 dma_free_coherent(&ha->pdev->dev,
4852 FCE_SIZE, ha->fce, ha->fce_dma);
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004853
Chad Dupuisf73cb692014-02-26 04:15:06 -05004854 if (ha->eft)
4855 dma_free_coherent(&ha->pdev->dev,
4856 EFT_SIZE, ha->eft, ha->eft_dma);
4857
Qiheng Linefd26172021-04-09 20:09:25 +08004858 vfree(ha->fw_dump);
Chad Dupuisf73cb692014-02-26 04:15:06 -05004859
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004860 ha->fce = NULL;
4861 ha->fce_dma = 0;
Martin Wilck3cf92f42019-08-14 13:28:29 +00004862 ha->flags.fce_enabled = 0;
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004863 ha->eft = NULL;
4864 ha->eft_dma = 0;
Jason Yandbe6f492020-04-30 20:18:00 +08004865 ha->fw_dumped = false;
Hiral Patel61f098d2014-04-11 16:54:21 -04004866 ha->fw_dump_cap_flags = 0;
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004867 ha->fw_dump_reading = 0;
Chad Dupuisf73cb692014-02-26 04:15:06 -05004868 ha->fw_dump = NULL;
4869 ha->fw_dump_len = 0;
Joe Carnuccioa28d9e42019-03-12 11:08:17 -07004870
4871 for (j = 0; j < 2; j++, fwdt++) {
Qiheng Linefd26172021-04-09 20:09:25 +08004872 vfree(fwdt->template);
Joe Carnuccioa28d9e42019-03-12 11:08:17 -07004873 fwdt->template = NULL;
4874 fwdt->length = 0;
4875 }
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004876}
4877
4878/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004879* qla2x00_mem_free
4880* Frees all adapter allocated memory.
4881*
4882* Input:
4883* ha = adapter block pointer.
4884*/
Adrian Bunka824ebb2008-01-17 09:02:15 -08004885static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004886qla2x00_mem_free(struct qla_hw_data *ha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004887{
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07004888 qla2x00_free_fw_dump(ha);
4889
Saurav Kashyap81178772012-08-22 14:21:04 -04004890 if (ha->mctp_dump)
4891 dma_free_coherent(&ha->pdev->dev, MCTP_DUMP_SIZE, ha->mctp_dump,
4892 ha->mctp_dump_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004893 ha->mctp_dump = NULL;
Saurav Kashyap81178772012-08-22 14:21:04 -04004894
Thomas Meyer75c1d482018-12-02 21:52:11 +01004895 mempool_destroy(ha->srb_mempool);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004896 ha->srb_mempool = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004897
Andrew Vasquez11bbc1d2009-06-03 09:55:14 -07004898 if (ha->dcbx_tlv)
4899 dma_free_coherent(&ha->pdev->dev, DCBX_TLV_DATA_SIZE,
4900 ha->dcbx_tlv, ha->dcbx_tlv_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004901 ha->dcbx_tlv = NULL;
Andrew Vasquez11bbc1d2009-06-03 09:55:14 -07004902
Andrew Vasquezce0423f2009-06-03 09:55:13 -07004903 if (ha->xgmac_data)
4904 dma_free_coherent(&ha->pdev->dev, XGMAC_DATA_SIZE,
4905 ha->xgmac_data, ha->xgmac_data_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004906 ha->xgmac_data = NULL;
Andrew Vasquezce0423f2009-06-03 09:55:13 -07004907
Linus Torvalds1da177e2005-04-16 15:20:36 -07004908 if (ha->sns_cmd)
4909 dma_free_coherent(&ha->pdev->dev, sizeof(struct sns_cmd_pkt),
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004910 ha->sns_cmd, ha->sns_cmd_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004911 ha->sns_cmd = NULL;
4912 ha->sns_cmd_dma = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004913
4914 if (ha->ct_sns)
4915 dma_free_coherent(&ha->pdev->dev, sizeof(struct ct_sns_pkt),
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08004916 ha->ct_sns, ha->ct_sns_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004917 ha->ct_sns = NULL;
4918 ha->ct_sns_dma = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004919
Andrew Vasquez88729e52006-06-23 16:10:50 -07004920 if (ha->sfp_data)
Quinn Trane4e3a2c2017-08-23 15:05:07 -07004921 dma_free_coherent(&ha->pdev->dev, SFP_DEV_SIZE, ha->sfp_data,
4922 ha->sfp_data_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004923 ha->sfp_data = NULL;
Andrew Vasquez88729e52006-06-23 16:10:50 -07004924
Michael Hernandez3f006ac2019-03-12 11:08:22 -07004925 if (ha->flt)
Bart Van Assche162b8052019-11-05 20:42:26 -08004926 dma_free_coherent(&ha->pdev->dev,
4927 sizeof(struct qla_flt_header) + FLT_REGIONS_SIZE,
Michael Hernandez3f006ac2019-03-12 11:08:22 -07004928 ha->flt, ha->flt_dma);
Bart Van Asschedc035d42019-04-17 14:44:23 -07004929 ha->flt = NULL;
4930 ha->flt_dma = 0;
Michael Hernandez3f006ac2019-03-12 11:08:22 -07004931
Linus Torvalds1da177e2005-04-16 15:20:36 -07004932 if (ha->ms_iocb)
4933 dma_pool_free(ha->s_dma_pool, ha->ms_iocb, ha->ms_iocb_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004934 ha->ms_iocb = NULL;
4935 ha->ms_iocb_dma = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004936
Shyam Sundar9f2475f2020-06-30 03:22:29 -07004937 if (ha->sf_init_cb)
4938 dma_pool_free(ha->s_dma_pool,
4939 ha->sf_init_cb, ha->sf_init_cb_dma);
4940
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004941 if (ha->ex_init_cb)
Giridhar Malavalia9083012010-04-12 17:59:55 -07004942 dma_pool_free(ha->s_dma_pool,
4943 ha->ex_init_cb, ha->ex_init_cb_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004944 ha->ex_init_cb = NULL;
4945 ha->ex_init_cb_dma = 0;
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07004946
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004947 if (ha->async_pd)
4948 dma_pool_free(ha->s_dma_pool, ha->async_pd, ha->async_pd_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004949 ha->async_pd = NULL;
4950 ha->async_pd_dma = 0;
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07004951
Thomas Meyer75c1d482018-12-02 21:52:11 +01004952 dma_pool_destroy(ha->s_dma_pool);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004953 ha->s_dma_pool = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004954
Linus Torvalds1da177e2005-04-16 15:20:36 -07004955 if (ha->gid_list)
Chad Dupuis642ef982012-02-09 11:15:57 -08004956 dma_free_coherent(&ha->pdev->dev, qla2x00_gid_list_size(ha),
4957 ha->gid_list, ha->gid_list_dma);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004958 ha->gid_list = NULL;
4959 ha->gid_list_dma = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004960
Quinn Tran097c0632023-10-16 15:47:49 +05304961 if (ha->base_qpair && !list_empty(&ha->base_qpair->dsd_list)) {
Quinn Tranefeda3b2023-08-17 12:01:31 +05304962 struct dsd_dma *dsd_ptr, *tdsd_ptr;
Giridhar Malavalia9083012010-04-12 17:59:55 -07004963
Quinn Tranefeda3b2023-08-17 12:01:31 +05304964 /* clean up allocated prev pool */
4965 list_for_each_entry_safe(dsd_ptr, tdsd_ptr,
4966 &ha->base_qpair->dsd_list, list) {
4967 dma_pool_free(ha->dl_dma_pool, dsd_ptr->dsd_addr,
4968 dsd_ptr->dsd_list_dma);
4969 list_del(&dsd_ptr->list);
4970 kfree(dsd_ptr);
Giridhar Malavalia9083012010-04-12 17:59:55 -07004971 }
4972 }
4973
Thomas Meyer75c1d482018-12-02 21:52:11 +01004974 dma_pool_destroy(ha->dl_dma_pool);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004975 ha->dl_dma_pool = NULL;
Giridhar Malavalia9083012010-04-12 17:59:55 -07004976
Thomas Meyer75c1d482018-12-02 21:52:11 +01004977 dma_pool_destroy(ha->fcp_cmnd_dma_pool);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004978 ha->fcp_cmnd_dma_pool = NULL;
Giridhar Malavalia9083012010-04-12 17:59:55 -07004979
Thomas Meyer75c1d482018-12-02 21:52:11 +01004980 mempool_destroy(ha->ctx_mempool);
Bart Van Assche5365bf92019-04-17 14:44:22 -07004981 ha->ctx_mempool = NULL;
Giridhar Malavalia9083012010-04-12 17:59:55 -07004982
Andrew Vasquez26a77792019-07-26 09:07:35 -07004983 if (ql2xenabledif && ha->dif_bundl_pool) {
Giridhar Malavali50b81272018-12-21 09:33:45 -08004984 struct dsd_dma *dsd, *nxt;
4985
4986 list_for_each_entry_safe(dsd, nxt, &ha->pool.unusable.head,
4987 list) {
4988 list_del(&dsd->list);
4989 dma_pool_free(ha->dif_bundl_pool, dsd->dsd_addr,
4990 dsd->dsd_list_dma);
4991 ha->dif_bundle_dma_allocs--;
4992 kfree(dsd);
4993 ha->dif_bundle_kallocs--;
4994 ha->pool.unusable.count--;
4995 }
4996 list_for_each_entry_safe(dsd, nxt, &ha->pool.good.head, list) {
4997 list_del(&dsd->list);
4998 dma_pool_free(ha->dif_bundl_pool, dsd->dsd_addr,
4999 dsd->dsd_list_dma);
5000 ha->dif_bundle_dma_allocs--;
5001 kfree(dsd);
5002 ha->dif_bundle_kallocs--;
5003 }
5004 }
5005
YueHaibing0b3b6fe2019-07-11 22:13:17 +08005006 dma_pool_destroy(ha->dif_bundl_pool);
Bart Van Asschedc035d42019-04-17 14:44:23 -07005007 ha->dif_bundl_pool = NULL;
Giridhar Malavali50b81272018-12-21 09:33:45 -08005008
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04005009 qlt_mem_free(ha);
Quinn Tranfac28072021-06-23 22:25:59 -07005010 qla_remove_hostmap(ha);
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04005011
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005012 if (ha->init_cb)
5013 dma_free_coherent(&ha->pdev->dev, ha->init_cb_size,
Giridhar Malavalia9083012010-04-12 17:59:55 -07005014 ha->init_cb, ha->init_cb_dma);
Quinn Tran84318a92021-06-23 22:25:58 -07005015
5016 dma_pool_destroy(ha->purex_dma_pool);
5017 ha->purex_dma_pool = NULL;
5018
5019 if (ha->elsrej.c) {
5020 dma_free_coherent(&ha->pdev->dev, ha->elsrej.size,
5021 ha->elsrej.c, ha->elsrej.cdma);
5022 ha->elsrej.c = NULL;
5023 }
5024
Manish Rangankar875386b2023-08-21 18:30:37 +05305025 if (ha->lsrjt.c) {
5026 dma_free_coherent(&ha->pdev->dev, ha->lsrjt.size, ha->lsrjt.c,
5027 ha->lsrjt.cdma);
5028 ha->lsrjt.c = NULL;
5029 }
5030
Linus Torvalds1da177e2005-04-16 15:20:36 -07005031 ha->init_cb = NULL;
5032 ha->init_cb_dma = 0;
Bart Van Assche5365bf92019-04-17 14:44:22 -07005033
5034 vfree(ha->optrom_buffer);
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -05005035 ha->optrom_buffer = NULL;
Bart Van Assche5365bf92019-04-17 14:44:22 -07005036 kfree(ha->nvram);
Bill Kuzeja6a2cf8d2018-03-05 00:02:55 -05005037 ha->nvram = NULL;
Bart Van Assche5365bf92019-04-17 14:44:22 -07005038 kfree(ha->npiv_info);
5039 ha->npiv_info = NULL;
5040 kfree(ha->swl);
5041 ha->swl = NULL;
5042 kfree(ha->loop_id_map);
Shyam Sundar9f2475f2020-06-30 03:22:29 -07005043 ha->sf_init_cb = NULL;
5044 ha->sf_init_cb_dma = 0;
Bart Van Assche5365bf92019-04-17 14:44:22 -07005045 ha->loop_id_map = NULL;
Quinn Tran430eef02022-12-21 20:39:27 -08005046
5047 kfree(ha->vp_map);
5048 ha->vp_map = NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005049}
5050
Bart Van Assche421c20b2023-03-22 12:55:02 -07005051struct scsi_qla_host *qla2x00_create_host(const struct scsi_host_template *sht,
5052 struct qla_hw_data *ha)
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005053{
5054 struct Scsi_Host *host;
5055 struct scsi_qla_host *vha = NULL;
5056
5057 host = scsi_host_alloc(sht, sizeof(scsi_qla_host_t));
Quinn Tran41dc5292017-01-19 22:28:03 -08005058 if (!host) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07005059 ql_log_pci(ql_log_fatal, ha->pdev, 0x0107,
5060 "Failed to allocate host from the scsi layer, aborting.\n");
Quinn Tran41dc5292017-01-19 22:28:03 -08005061 return NULL;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005062 }
5063
5064 /* Clear our data area */
5065 vha = shost_priv(host);
5066 memset(vha, 0, sizeof(scsi_qla_host_t));
5067
5068 vha->host = host;
5069 vha->host_no = host->host_no;
5070 vha->hw = ha;
5071
Quinn Tran0645cb82018-09-11 10:18:18 -07005072 vha->qlini_mode = ql2x_ini_mode;
5073 vha->ql2xexchoffld = ql2xexchoffld;
5074 vha->ql2xiniexchg = ql2xiniexchg;
5075
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005076 INIT_LIST_HEAD(&vha->vp_fcports);
5077 INIT_LIST_HEAD(&vha->work_list);
5078 INIT_LIST_HEAD(&vha->list);
Swapnil Nagle8b2f5ff2015-07-14 16:00:43 -04005079 INIT_LIST_HEAD(&vha->qla_cmd_list);
Alexei Potashnik71cdc072015-12-17 14:57:01 -05005080 INIT_LIST_HEAD(&vha->logo_list);
Alexei Potashnikb7bd1042015-12-17 14:57:02 -05005081 INIT_LIST_HEAD(&vha->plogi_ack_list);
Michael Hernandezd7459522016-12-12 14:40:07 -08005082 INIT_LIST_HEAD(&vha->qp_list);
Quinn Tran41dc5292017-01-19 22:28:03 -08005083 INIT_LIST_HEAD(&vha->gnl.fcports);
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005084 INIT_WORK(&vha->iocb_work, qla2x00_iocb_work_fn);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005085
Joe Carnuccio576bfde2020-02-12 13:44:24 -08005086 INIT_LIST_HEAD(&vha->purex_list.head);
5087 spin_lock_init(&vha->purex_list.lock);
5088
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005089 spin_lock_init(&vha->work_lock);
Swapnil Nagle8b2f5ff2015-07-14 16:00:43 -04005090 spin_lock_init(&vha->cmd_list_lock);
Quinn Tran726b8542017-01-19 22:28:00 -08005091 init_waitqueue_head(&vha->fcport_waitQ);
Joe Carnuccioc4a9b532017-03-15 09:48:43 -07005092 init_waitqueue_head(&vha->vref_waitq);
Quinn Tran84318a92021-06-23 22:25:58 -07005093 qla_enode_init(vha);
Quinn Tran7a09e8d2021-06-23 22:26:03 -07005094 qla_edb_init(vha);
5095
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005096
Bart Van Assche2fdbc652017-01-20 13:31:13 -08005097 vha->gnl.size = sizeof(struct get_name_list_extended) *
5098 (ha->max_loop_id + 1);
Quinn Tran41dc5292017-01-19 22:28:03 -08005099 vha->gnl.l = dma_alloc_coherent(&ha->pdev->dev,
5100 vha->gnl.size, &vha->gnl.ldma, GFP_KERNEL);
5101 if (!vha->gnl.l) {
Quinn Tran83548fe2017-06-02 09:12:01 -07005102 ql_log(ql_log_fatal, vha, 0xd04a,
Quinn Tran41dc5292017-01-19 22:28:03 -08005103 "Alloc failed for name list.\n");
Andrew Vasquez26a77792019-07-26 09:07:35 -07005104 scsi_host_put(vha->host);
Quinn Tran41dc5292017-01-19 22:28:03 -08005105 return NULL;
5106 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005107
Quinn Trana4239942017-12-28 12:33:26 -08005108 /* todo: what about ext login? */
5109 vha->scan.size = ha->max_fibre_devices * sizeof(struct fab_scan_rp);
5110 vha->scan.l = vmalloc(vha->scan.size);
5111 if (!vha->scan.l) {
5112 ql_log(ql_log_fatal, vha, 0xd04a,
5113 "Alloc failed for scan database.\n");
5114 dma_free_coherent(&ha->pdev->dev, vha->gnl.size,
5115 vha->gnl.l, vha->gnl.ldma);
Bill Kuzeja26fa6562019-08-14 10:24:41 -04005116 vha->gnl.l = NULL;
Andrew Vasquez26a77792019-07-26 09:07:35 -07005117 scsi_host_put(vha->host);
Quinn Trana4239942017-12-28 12:33:26 -08005118 return NULL;
5119 }
Quinn Tranf352eeb2017-12-28 12:33:35 -08005120 INIT_DELAYED_WORK(&vha->scan.scan_work, qla_scan_work_fn);
Quinn Trana4239942017-12-28 12:33:26 -08005121
Nilesh Javalid721b592023-06-07 17:08:36 +05305122 snprintf(vha->host_str, sizeof(vha->host_str), "%s_%lu",
5123 QLA2XXX_DRIVER_NAME, vha->host_no);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07005124 ql_dbg(ql_dbg_init, vha, 0x0041,
5125 "Allocated the host=%p hw=%p vha=%p dev_name=%s",
5126 vha->host, vha->hw, vha,
5127 dev_name(&(ha->pdev->dev)));
5128
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005129 return vha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005130}
5131
Quinn Tran726b8542017-01-19 22:28:00 -08005132struct qla_work_evt *
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005133qla2x00_alloc_work(struct scsi_qla_host *vha, enum qla_work_type type)
Andrew Vasquez0971de72008-04-03 13:13:18 -07005134{
5135 struct qla_work_evt *e;
Arun Easifeafb7b2010-09-03 14:57:00 -07005136
Martin Wilck5a263892020-04-21 22:46:21 +02005137 if (test_bit(UNLOADING, &vha->dpc_flags))
5138 return NULL;
5139
Bart Van Assche4fb21692022-10-31 15:48:18 -07005140 if (qla_vha_mark_busy(vha))
Arun Easifeafb7b2010-09-03 14:57:00 -07005141 return NULL;
Andrew Vasquez0971de72008-04-03 13:13:18 -07005142
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005143 e = kzalloc(sizeof(struct qla_work_evt), GFP_ATOMIC);
Arun Easifeafb7b2010-09-03 14:57:00 -07005144 if (!e) {
5145 QLA_VHA_MARK_NOT_BUSY(vha);
Andrew Vasquez0971de72008-04-03 13:13:18 -07005146 return NULL;
Arun Easifeafb7b2010-09-03 14:57:00 -07005147 }
Andrew Vasquez0971de72008-04-03 13:13:18 -07005148
5149 INIT_LIST_HEAD(&e->list);
5150 e->type = type;
5151 e->flags = QLA_EVT_FLAG_FREE;
5152 return e;
5153}
5154
Quinn Tran726b8542017-01-19 22:28:00 -08005155int
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005156qla2x00_post_work(struct scsi_qla_host *vha, struct qla_work_evt *e)
Andrew Vasquez0971de72008-04-03 13:13:18 -07005157{
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005158 unsigned long flags;
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005159 bool q = false;
Andrew Vasquez0971de72008-04-03 13:13:18 -07005160
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005161 spin_lock_irqsave(&vha->work_lock, flags);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005162 list_add_tail(&e->list, &vha->work_list);
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005163
5164 if (!test_and_set_bit(IOCB_WORK_ACTIVE, &vha->dpc_flags))
5165 q = true;
5166
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005167 spin_unlock_irqrestore(&vha->work_lock, flags);
Quinn Tranec7193e2017-03-15 09:48:55 -07005168
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005169 if (q)
5170 queue_work(vha->hw->wq, &vha->iocb_work);
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005171
Andrew Vasquez0971de72008-04-03 13:13:18 -07005172 return QLA_SUCCESS;
5173}
5174
5175int
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005176qla2x00_post_aen_work(struct scsi_qla_host *vha, enum fc_host_event_code code,
Andrew Vasquez0971de72008-04-03 13:13:18 -07005177 u32 data)
5178{
5179 struct qla_work_evt *e;
5180
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005181 e = qla2x00_alloc_work(vha, QLA_EVT_AEN);
Andrew Vasquez0971de72008-04-03 13:13:18 -07005182 if (!e)
5183 return QLA_FUNCTION_FAILED;
5184
5185 e->u.aen.code = code;
5186 e->u.aen.data = data;
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005187 return qla2x00_post_work(vha, e);
Andrew Vasquez0971de72008-04-03 13:13:18 -07005188}
5189
Andrew Vasquez8a659572009-02-08 20:50:12 -08005190int
5191qla2x00_post_idc_ack_work(struct scsi_qla_host *vha, uint16_t *mb)
5192{
5193 struct qla_work_evt *e;
5194
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005195 e = qla2x00_alloc_work(vha, QLA_EVT_IDC_ACK);
Andrew Vasquez8a659572009-02-08 20:50:12 -08005196 if (!e)
5197 return QLA_FUNCTION_FAILED;
5198
5199 memcpy(e->u.idc_ack.mb, mb, QLA_IDC_ACK_REGS * sizeof(uint16_t));
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005200 return qla2x00_post_work(vha, e);
Andrew Vasquez8a659572009-02-08 20:50:12 -08005201}
5202
Andrew Vasquezac280b62009-08-20 11:06:05 -07005203#define qla2x00_post_async_work(name, type) \
5204int qla2x00_post_async_##name##_work( \
5205 struct scsi_qla_host *vha, \
5206 fc_port_t *fcport, uint16_t *data) \
5207{ \
5208 struct qla_work_evt *e; \
5209 \
5210 e = qla2x00_alloc_work(vha, type); \
5211 if (!e) \
5212 return QLA_FUNCTION_FAILED; \
5213 \
5214 e->u.logio.fcport = fcport; \
5215 if (data) { \
5216 e->u.logio.data[0] = data[0]; \
5217 e->u.logio.data[1] = data[1]; \
5218 } \
Quinn Tran6d6749272017-12-28 12:33:41 -08005219 fcport->flags |= FCF_ASYNC_ACTIVE; \
Andrew Vasquezac280b62009-08-20 11:06:05 -07005220 return qla2x00_post_work(vha, e); \
5221}
5222
5223qla2x00_post_async_work(login, QLA_EVT_ASYNC_LOGIN);
Andrew Vasquezac280b62009-08-20 11:06:05 -07005224qla2x00_post_async_work(logout, QLA_EVT_ASYNC_LOGOUT);
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07005225qla2x00_post_async_work(adisc, QLA_EVT_ASYNC_ADISC);
Quinn Tran11aea162017-12-28 12:33:20 -08005226qla2x00_post_async_work(prlo, QLA_EVT_ASYNC_PRLO);
5227qla2x00_post_async_work(prlo_done, QLA_EVT_ASYNC_PRLO_DONE);
Andrew Vasquezac280b62009-08-20 11:06:05 -07005228
Andrew Vasquez3420d362009-10-13 15:16:45 -07005229int
5230qla2x00_post_uevent_work(struct scsi_qla_host *vha, u32 code)
5231{
5232 struct qla_work_evt *e;
5233
5234 e = qla2x00_alloc_work(vha, QLA_EVT_UEVENT);
5235 if (!e)
5236 return QLA_FUNCTION_FAILED;
5237
5238 e->u.uevent.code = code;
5239 return qla2x00_post_work(vha, e);
5240}
5241
5242static void
5243qla2x00_uevent_emit(struct scsi_qla_host *vha, u32 code)
5244{
5245 char event_string[40];
5246 char *envp[] = { event_string, NULL };
5247
5248 switch (code) {
5249 case QLA_UEVENT_CODE_FW_DUMP:
Ye Bin250bd002020-09-30 10:25:14 +08005250 snprintf(event_string, sizeof(event_string), "FW_DUMP=%lu",
Andrew Vasquez3420d362009-10-13 15:16:45 -07005251 vha->host_no);
5252 break;
5253 default:
5254 /* do nothing */
5255 break;
5256 }
5257 kobject_uevent_env(&vha->hw->pdev->dev.kobj, KOBJ_CHANGE, envp);
5258}
5259
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04005260int
5261qlafx00_post_aenfx_work(struct scsi_qla_host *vha, uint32_t evtcode,
5262 uint32_t *data, int cnt)
5263{
5264 struct qla_work_evt *e;
5265
5266 e = qla2x00_alloc_work(vha, QLA_EVT_AENFX);
5267 if (!e)
5268 return QLA_FUNCTION_FAILED;
5269
5270 e->u.aenfx.evtcode = evtcode;
5271 e->u.aenfx.count = cnt;
5272 memcpy(e->u.aenfx.mbx, data, sizeof(*data) * cnt);
5273 return qla2x00_post_work(vha, e);
5274}
5275
Quinn Trancd4ed6b2018-08-31 11:24:31 -07005276void qla24xx_sched_upd_fcport(fc_port_t *fcport)
Quinn Tran726b8542017-01-19 22:28:00 -08005277{
Quinn Trancd4ed6b2018-08-31 11:24:31 -07005278 unsigned long flags;
Quinn Tran726b8542017-01-19 22:28:00 -08005279
Quinn Trancd4ed6b2018-08-31 11:24:31 -07005280 if (IS_SW_RESV_ADDR(fcport->d_id))
5281 return;
Quinn Tran726b8542017-01-19 22:28:00 -08005282
Quinn Trancd4ed6b2018-08-31 11:24:31 -07005283 spin_lock_irqsave(&fcport->vha->work_lock, flags);
5284 if (fcport->disc_state == DSC_UPD_FCPORT) {
5285 spin_unlock_irqrestore(&fcport->vha->work_lock, flags);
5286 return;
5287 }
5288 fcport->jiffies_at_registration = jiffies;
5289 fcport->sec_since_registration = 0;
5290 fcport->next_disc_state = DSC_DELETED;
Shyam Sundar27258a52019-12-17 14:06:06 -08005291 qla2x00_set_fcport_disc_state(fcport, DSC_UPD_FCPORT);
Quinn Trancd4ed6b2018-08-31 11:24:31 -07005292 spin_unlock_irqrestore(&fcport->vha->work_lock, flags);
5293
5294 queue_work(system_unbound_wq, &fcport->reg_work);
Quinn Tran726b8542017-01-19 22:28:00 -08005295}
5296
5297static
5298void qla24xx_create_new_sess(struct scsi_qla_host *vha, struct qla_work_evt *e)
5299{
5300 unsigned long flags;
Quinn Tranb5d15312017-08-30 10:16:49 -07005301 fc_port_t *fcport = NULL, *tfcp;
Quinn Tran726b8542017-01-19 22:28:00 -08005302 struct qlt_plogi_ack_t *pla =
5303 (struct qlt_plogi_ack_t *)e->u.new_sess.pla;
Quinn Tranb5d15312017-08-30 10:16:49 -07005304 uint8_t free_fcport = 0;
Quinn Tran726b8542017-01-19 22:28:00 -08005305
Quinn Tran9cd883f2017-12-28 12:33:24 -08005306 ql_dbg(ql_dbg_disc, vha, 0xffff,
5307 "%s %d %8phC enter\n",
5308 __func__, __LINE__, e->u.new_sess.port_name);
5309
Quinn Tran726b8542017-01-19 22:28:00 -08005310 spin_lock_irqsave(&vha->hw->tgt.sess_lock, flags);
5311 fcport = qla2x00_find_fcport_by_wwpn(vha, e->u.new_sess.port_name, 1);
5312 if (fcport) {
5313 fcport->d_id = e->u.new_sess.id;
5314 if (pla) {
5315 fcport->fw_login_state = DSC_LS_PLOGI_PEND;
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005316 memcpy(fcport->node_name,
5317 pla->iocb.u.isp24.u.plogi.node_name,
5318 WWN_SIZE);
Quinn Tran726b8542017-01-19 22:28:00 -08005319 qlt_plogi_ack_link(vha, pla, fcport, QLT_PLOGI_LINK_SAME_WWN);
5320 /* we took an extra ref_count to prevent PLOGI ACK when
5321 * fcport/sess has not been created.
5322 */
5323 pla->ref_count--;
5324 }
5325 } else {
Quinn Tranb5d15312017-08-30 10:16:49 -07005326 spin_unlock_irqrestore(&vha->hw->tgt.sess_lock, flags);
Quinn Tran726b8542017-01-19 22:28:00 -08005327 fcport = qla2x00_alloc_fcport(vha, GFP_KERNEL);
5328 if (fcport) {
5329 fcport->d_id = e->u.new_sess.id;
Quinn Tran726b8542017-01-19 22:28:00 -08005330 fcport->flags |= FCF_FABRIC_DEVICE;
5331 fcport->fw_login_state = DSC_LS_PLOGI_PEND;
Saurav Kashyapdbf1f532021-01-11 01:31:28 -08005332 fcport->tgt_short_link_down_cnt = 0;
Quinn Tran33b28352018-03-20 23:09:40 -07005333
Quinn Tran726b8542017-01-19 22:28:00 -08005334 memcpy(fcport->port_name, e->u.new_sess.port_name,
5335 WWN_SIZE);
Quinn Tran7f2a3982019-09-12 11:09:09 -07005336
Michael Hernandez84ed3622019-09-12 11:09:12 -07005337 fcport->fc4_type = e->u.new_sess.fc4_type;
Quinn Tranf8844452021-08-16 22:13:12 -07005338 if (NVME_PRIORITY(vha->hw, fcport))
5339 fcport->do_prli_nvme = 1;
5340 else
5341 fcport->do_prli_nvme = 0;
5342
Michael Hernandez84ed3622019-09-12 11:09:12 -07005343 if (e->u.new_sess.fc4_type & FS_FCP_IS_N2N) {
Arun Easi94eda272020-09-29 03:21:51 -07005344 fcport->dm_login_expire = jiffies +
5345 QLA_N2N_WAIT_TIME * HZ;
Michael Hernandez84ed3622019-09-12 11:09:12 -07005346 fcport->fc4_type = FS_FC4TYPE_FCP;
Quinn Tran7f2a3982019-09-12 11:09:09 -07005347 fcport->n2n_flag = 1;
Michael Hernandez84ed3622019-09-12 11:09:12 -07005348 if (vha->flags.nvme_enabled)
5349 fcport->fc4_type |= FS_FC4TYPE_NVME;
5350 }
Quinn Tran7f2a3982019-09-12 11:09:09 -07005351
Quinn Tranb5d15312017-08-30 10:16:49 -07005352 } else {
5353 ql_dbg(ql_dbg_disc, vha, 0xffff,
5354 "%s %8phC mem alloc fail.\n",
5355 __func__, e->u.new_sess.port_name);
5356
Bart Van Assche1df627b2019-08-08 20:01:42 -07005357 if (pla) {
5358 list_del(&pla->list);
Quinn Tranb5d15312017-08-30 10:16:49 -07005359 kmem_cache_free(qla_tgt_plogi_cachep, pla);
Bart Van Assche1df627b2019-08-08 20:01:42 -07005360 }
Quinn Tranb5d15312017-08-30 10:16:49 -07005361 return;
5362 }
5363
5364 spin_lock_irqsave(&vha->hw->tgt.sess_lock, flags);
Quinn Trana4239942017-12-28 12:33:26 -08005365 /* search again to make sure no one else got ahead */
Quinn Tranb5d15312017-08-30 10:16:49 -07005366 tfcp = qla2x00_find_fcport_by_wwpn(vha,
5367 e->u.new_sess.port_name, 1);
5368 if (tfcp) {
5369 /* should rarily happen */
5370 ql_dbg(ql_dbg_disc, vha, 0xffff,
5371 "%s %8phC found existing fcport b4 add. DS %d LS %d\n",
5372 __func__, tfcp->port_name, tfcp->disc_state,
5373 tfcp->fw_login_state);
5374
5375 free_fcport = 1;
5376 } else {
Quinn Tran726b8542017-01-19 22:28:00 -08005377 list_add_tail(&fcport->list, &vha->vp_fcports);
5378
Quinn Tran19759032017-12-04 14:45:15 -08005379 }
5380 if (pla) {
5381 qlt_plogi_ack_link(vha, pla, fcport,
5382 QLT_PLOGI_LINK_SAME_WWN);
5383 pla->ref_count--;
Quinn Tran726b8542017-01-19 22:28:00 -08005384 }
5385 }
5386 spin_unlock_irqrestore(&vha->hw->tgt.sess_lock, flags);
5387
5388 if (fcport) {
Quinn Trana4239942017-12-28 12:33:26 -08005389 fcport->id_changed = 1;
5390 fcport->scan_state = QLA_FCPORT_FOUND;
Quinn Tran8b5292bc2019-07-26 09:07:32 -07005391 fcport->chip_reset = vha->hw->base_qpair->chip_reset;
Quinn Trana4239942017-12-28 12:33:26 -08005392 memcpy(fcport->node_name, e->u.new_sess.node_name, WWN_SIZE);
5393
Quinn Tran5ef696a2017-12-04 14:45:05 -08005394 if (pla) {
Quinn Tran9cd883f2017-12-28 12:33:24 -08005395 if (pla->iocb.u.isp24.status_subcode == ELS_PRLI) {
5396 u16 wd3_lo;
5397
5398 fcport->fw_login_state = DSC_LS_PRLI_PEND;
5399 fcport->local = 0;
5400 fcport->loop_id =
5401 le16_to_cpu(
5402 pla->iocb.u.isp24.nport_handle);
5403 fcport->fw_login_state = DSC_LS_PRLI_PEND;
5404 wd3_lo =
5405 le16_to_cpu(
5406 pla->iocb.u.isp24.u.prli.wd3_lo);
5407
5408 if (wd3_lo & BIT_7)
5409 fcport->conf_compl_supported = 1;
5410
5411 if ((wd3_lo & BIT_4) == 0)
5412 fcport->port_type = FCT_INITIATOR;
5413 else
5414 fcport->port_type = FCT_TARGET;
5415 }
Quinn Tran726b8542017-01-19 22:28:00 -08005416 qlt_plogi_ack_unref(vha, pla);
Quinn Tran5ef696a2017-12-04 14:45:05 -08005417 } else {
Hannes Reinecke1c6cacf2018-02-22 09:49:35 +01005418 fc_port_t *dfcp = NULL;
5419
Quinn Tran5ef696a2017-12-04 14:45:05 -08005420 spin_lock_irqsave(&vha->hw->tgt.sess_lock, flags);
5421 tfcp = qla2x00_find_fcport_by_nportid(vha,
5422 &e->u.new_sess.id, 1);
5423 if (tfcp && (tfcp != fcport)) {
5424 /*
5425 * We have a conflict fcport with same NportID.
5426 */
5427 ql_dbg(ql_dbg_disc, vha, 0xffff,
5428 "%s %8phC found conflict b4 add. DS %d LS %d\n",
5429 __func__, tfcp->port_name, tfcp->disc_state,
5430 tfcp->fw_login_state);
5431
5432 switch (tfcp->disc_state) {
5433 case DSC_DELETED:
5434 break;
5435 case DSC_DELETE_PEND:
5436 fcport->login_pause = 1;
5437 tfcp->conflict = fcport;
5438 break;
5439 default:
5440 fcport->login_pause = 1;
5441 tfcp->conflict = fcport;
Hannes Reinecke1c6cacf2018-02-22 09:49:35 +01005442 dfcp = tfcp;
Quinn Tran5ef696a2017-12-04 14:45:05 -08005443 break;
5444 }
5445 }
5446 spin_unlock_irqrestore(&vha->hw->tgt.sess_lock, flags);
Hannes Reinecke1c6cacf2018-02-22 09:49:35 +01005447 if (dfcp)
5448 qlt_schedule_sess_for_deletion(tfcp);
Quinn Trana4239942017-12-28 12:33:26 -08005449
Quinn Tran8777e432018-08-02 13:16:57 -07005450 if (N2N_TOPO(vha->hw)) {
Quinn Tranf3f19382019-09-12 11:09:10 -07005451 fcport->flags &= ~FCF_FABRIC_DEVICE;
5452 fcport->keep_nport_handle = 1;
Quinn Tran8777e432018-08-02 13:16:57 -07005453 if (vha->flags.nvme_enabled) {
Michael Hernandez84ed3622019-09-12 11:09:12 -07005454 fcport->fc4_type =
5455 (FS_FC4TYPE_NVME | FS_FC4TYPE_FCP);
Quinn Tran8777e432018-08-02 13:16:57 -07005456 fcport->n2n_flag = 1;
5457 }
5458 fcport->fw_login_state = 0;
Quinn Tran11efe872020-02-26 14:40:18 -08005459
5460 schedule_delayed_work(&vha->scan.scan_work, 5);
Quinn Tran8777e432018-08-02 13:16:57 -07005461 } else {
5462 qla24xx_fcport_handle_login(vha, fcport);
5463 }
Quinn Tran5ef696a2017-12-04 14:45:05 -08005464 }
Quinn Tran726b8542017-01-19 22:28:00 -08005465 }
Quinn Tranb5d15312017-08-30 10:16:49 -07005466
5467 if (free_fcport) {
5468 qla2x00_free_fcport(fcport);
Bart Van Assche1df627b2019-08-08 20:01:42 -07005469 if (pla) {
5470 list_del(&pla->list);
Quinn Tranb5d15312017-08-30 10:16:49 -07005471 kmem_cache_free(qla_tgt_plogi_cachep, pla);
Bart Van Assche1df627b2019-08-08 20:01:42 -07005472 }
Quinn Tranb5d15312017-08-30 10:16:49 -07005473 }
Quinn Tran726b8542017-01-19 22:28:00 -08005474}
5475
Quinn Trane374f9f2017-12-28 12:33:31 -08005476static void qla_sp_retry(struct scsi_qla_host *vha, struct qla_work_evt *e)
5477{
5478 struct srb *sp = e->u.iosb.sp;
5479 int rval;
5480
5481 rval = qla2x00_start_sp(sp);
5482 if (rval != QLA_SUCCESS) {
5483 ql_dbg(ql_dbg_disc, vha, 0x2043,
5484 "%s: %s: Re-issue IOCB failed (%d).\n",
5485 __func__, sp->name, rval);
5486 qla24xx_sp_unmap(vha, sp);
5487 }
5488}
5489
Andrew Vasquezac280b62009-08-20 11:06:05 -07005490void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005491qla2x00_do_work(struct scsi_qla_host *vha)
Andrew Vasquez0971de72008-04-03 13:13:18 -07005492{
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005493 struct qla_work_evt *e, *tmp;
5494 unsigned long flags;
5495 LIST_HEAD(work);
Quinn Tran80676d02019-01-24 23:23:42 -08005496 int rc;
Andrew Vasquez0971de72008-04-03 13:13:18 -07005497
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005498 spin_lock_irqsave(&vha->work_lock, flags);
5499 list_splice_init(&vha->work_list, &work);
5500 spin_unlock_irqrestore(&vha->work_lock, flags);
5501
5502 list_for_each_entry_safe(e, tmp, &work, list) {
Quinn Tran80676d02019-01-24 23:23:42 -08005503 rc = QLA_SUCCESS;
Andrew Vasquez0971de72008-04-03 13:13:18 -07005504 switch (e->type) {
5505 case QLA_EVT_AEN:
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005506 fc_host_post_event(vha->host, fc_get_event_number(),
Andrew Vasquez0971de72008-04-03 13:13:18 -07005507 e->u.aen.code, e->u.aen.data);
5508 break;
Andrew Vasquez8a659572009-02-08 20:50:12 -08005509 case QLA_EVT_IDC_ACK:
5510 qla81xx_idc_ack(vha, e->u.idc_ack.mb);
5511 break;
Andrew Vasquezac280b62009-08-20 11:06:05 -07005512 case QLA_EVT_ASYNC_LOGIN:
5513 qla2x00_async_login(vha, e->u.logio.fcport,
5514 e->u.logio.data);
5515 break;
Andrew Vasquezac280b62009-08-20 11:06:05 -07005516 case QLA_EVT_ASYNC_LOGOUT:
Quinn Tran80676d02019-01-24 23:23:42 -08005517 rc = qla2x00_async_logout(vha, e->u.logio.fcport);
Andrew Vasquezac280b62009-08-20 11:06:05 -07005518 break;
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07005519 case QLA_EVT_ASYNC_ADISC:
5520 qla2x00_async_adisc(vha, e->u.logio.fcport,
5521 e->u.logio.data);
5522 break;
Andrew Vasquez3420d362009-10-13 15:16:45 -07005523 case QLA_EVT_UEVENT:
5524 qla2x00_uevent_emit(vha, e->u.uevent.code);
5525 break;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04005526 case QLA_EVT_AENFX:
5527 qlafx00_process_aen(vha, e);
5528 break;
Quinn Trane374f9f2017-12-28 12:33:31 -08005529 case QLA_EVT_UNMAP:
5530 qla24xx_sp_unmap(vha, e->u.iosb.sp);
Quinn Tran726b8542017-01-19 22:28:00 -08005531 break;
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005532 case QLA_EVT_RELOGIN:
5533 qla2x00_relogin(vha);
5534 break;
Quinn Tran726b8542017-01-19 22:28:00 -08005535 case QLA_EVT_NEW_SESS:
5536 qla24xx_create_new_sess(vha, e);
5537 break;
5538 case QLA_EVT_GPDB:
5539 qla24xx_async_gpdb(vha, e->u.fcport.fcport,
5540 e->u.fcport.opt);
5541 break;
Duane Grigsbya5d42f42017-06-21 13:48:41 -07005542 case QLA_EVT_PRLI:
5543 qla24xx_async_prli(vha, e->u.fcport.fcport);
5544 break;
Quinn Tran726b8542017-01-19 22:28:00 -08005545 case QLA_EVT_GPSC:
5546 qla24xx_async_gpsc(vha, e->u.fcport.fcport);
5547 break;
Quinn Tran726b8542017-01-19 22:28:00 -08005548 case QLA_EVT_GNL:
5549 qla24xx_async_gnl(vha, e->u.fcport.fcport);
5550 break;
5551 case QLA_EVT_NACK:
5552 qla24xx_do_nack_work(vha, e);
5553 break;
Quinn Tran11aea162017-12-28 12:33:20 -08005554 case QLA_EVT_ASYNC_PRLO:
Quinn Tran80676d02019-01-24 23:23:42 -08005555 rc = qla2x00_async_prlo(vha, e->u.logio.fcport);
Quinn Tran11aea162017-12-28 12:33:20 -08005556 break;
5557 case QLA_EVT_ASYNC_PRLO_DONE:
5558 qla2x00_async_prlo_done(vha, e->u.logio.fcport,
5559 e->u.logio.data);
5560 break;
Quinn Tranbeafd692024-07-10 22:40:55 +05305561 case QLA_EVT_SCAN_CMD:
5562 qla_fab_async_scan(vha, e->u.iosb.sp);
Quinn Trana4239942017-12-28 12:33:26 -08005563 break;
Quinn Tranbeafd692024-07-10 22:40:55 +05305564 case QLA_EVT_SCAN_FINISH:
5565 qla_fab_scan_finish(vha, e->u.iosb.sp);
Quinn Trana4239942017-12-28 12:33:26 -08005566 break;
Quinn Trana4239942017-12-28 12:33:26 -08005567 case QLA_EVT_GFPNID:
5568 qla24xx_async_gfpnid(vha, e->u.fcport.fcport);
5569 break;
Quinn Trane374f9f2017-12-28 12:33:31 -08005570 case QLA_EVT_SP_RETRY:
5571 qla_sp_retry(vha, e);
Quinn Trancc28e0a2018-05-01 09:01:48 -07005572 break;
5573 case QLA_EVT_IIDMA:
5574 qla_do_iidma_work(vha, e->u.fcport.fcport);
5575 break;
Quinn Tran8777e432018-08-02 13:16:57 -07005576 case QLA_EVT_ELS_PLOGI:
5577 qla24xx_els_dcmd2_iocb(vha, ELS_DCMD_PLOGI,
Quinn Tran881eb862024-02-27 22:11:18 +05305578 e->u.fcport.fcport);
Quinn Tran8777e432018-08-02 13:16:57 -07005579 break;
Quinn Trandd307062021-06-23 22:26:00 -07005580 case QLA_EVT_SA_REPLACE:
Quinn Tran0b3f3142022-06-06 21:46:23 -07005581 rc = qla24xx_issue_sa_replace_iocb(vha, e);
Quinn Trandd307062021-06-23 22:26:00 -07005582 break;
Andrew Vasquez0971de72008-04-03 13:13:18 -07005583 }
Quinn Tran80676d02019-01-24 23:23:42 -08005584
5585 if (rc == EAGAIN) {
5586 /* put 'work' at head of 'vha->work_list' */
5587 spin_lock_irqsave(&vha->work_lock, flags);
5588 list_splice(&work, &vha->work_list);
5589 spin_unlock_irqrestore(&vha->work_lock, flags);
5590 break;
5591 }
5592 list_del_init(&e->list);
Andrew Vasquez0971de72008-04-03 13:13:18 -07005593 if (e->flags & QLA_EVT_FLAG_FREE)
5594 kfree(e);
Arun Easifeafb7b2010-09-03 14:57:00 -07005595
5596 /* For each work completed decrement vha ref count */
5597 QLA_VHA_MARK_NOT_BUSY(vha);
Andrew Vasquez0971de72008-04-03 13:13:18 -07005598 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005599}
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07005600
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005601int qla24xx_post_relogin_work(struct scsi_qla_host *vha)
5602{
5603 struct qla_work_evt *e;
5604
5605 e = qla2x00_alloc_work(vha, QLA_EVT_RELOGIN);
5606
5607 if (!e) {
5608 set_bit(RELOGIN_NEEDED, &vha->dpc_flags);
5609 return QLA_FUNCTION_FAILED;
5610 }
5611
5612 return qla2x00_post_work(vha, e);
5613}
5614
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005615/* Relogins all the fcports of a vport
5616 * Context: dpc thread
5617 */
5618void qla2x00_relogin(struct scsi_qla_host *vha)
5619{
5620 fc_port_t *fcport;
Quinn Tran23dd98a2018-08-02 13:16:45 -07005621 int status, relogin_needed = 0;
Quinn Tran726b8542017-01-19 22:28:00 -08005622 struct event_arg ea;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005623
5624 list_for_each_entry(fcport, &vha->vp_fcports, list) {
Quinn Tran9cd883f2017-12-28 12:33:24 -08005625 /*
5626 * If the port is not ONLINE then try to login
5627 * to it if we haven't run out of retries.
5628 */
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07005629 if (atomic_read(&fcport->state) != FCS_ONLINE &&
Quinn Tran23dd98a2018-08-02 13:16:45 -07005630 fcport->login_retry) {
5631 if (fcport->scan_state != QLA_FCPORT_FOUND ||
Quinn Tran9efea842021-06-23 22:26:02 -07005632 fcport->disc_state == DSC_LOGIN_AUTH_PEND ||
Quinn Tran23dd98a2018-08-02 13:16:45 -07005633 fcport->disc_state == DSC_LOGIN_COMPLETE)
5634 continue;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005635
Quinn Tran23dd98a2018-08-02 13:16:45 -07005636 if (fcport->flags & (FCF_ASYNC_SENT|FCF_ASYNC_ACTIVE) ||
5637 fcport->disc_state == DSC_DELETE_PEND) {
5638 relogin_needed = 1;
5639 } else {
5640 if (vha->hw->current_topology != ISP_CFG_NL) {
5641 memset(&ea, 0, sizeof(ea));
Quinn Tran23dd98a2018-08-02 13:16:45 -07005642 ea.fcport = fcport;
Bart Van Assche897def22019-08-08 20:02:15 -07005643 qla24xx_handle_relogin_event(vha, &ea);
Quinn Tran23dd98a2018-08-02 13:16:45 -07005644 } else if (vha->hw->current_topology ==
Arun Easi8ad4be32022-01-09 21:02:11 -08005645 ISP_CFG_NL &&
5646 IS_QLA2XXX_MIDTYPE(vha->hw)) {
5647 (void)qla24xx_fcport_handle_login(vha,
5648 fcport);
5649 } else if (vha->hw->current_topology ==
Quinn Tran23dd98a2018-08-02 13:16:45 -07005650 ISP_CFG_NL) {
5651 fcport->login_retry--;
5652 status =
5653 qla2x00_local_device_login(vha,
5654 fcport);
5655 if (status == QLA_SUCCESS) {
5656 fcport->old_loop_id =
5657 fcport->loop_id;
5658 ql_dbg(ql_dbg_disc, vha, 0x2003,
5659 "Port login OK: logged in ID 0x%x.\n",
5660 fcport->loop_id);
5661 qla2x00_update_fcport
5662 (vha, fcport);
5663 } else if (status == 1) {
5664 set_bit(RELOGIN_NEEDED,
5665 &vha->dpc_flags);
5666 /* retry the login again */
5667 ql_dbg(ql_dbg_disc, vha, 0x2007,
5668 "Retrying %d login again loop_id 0x%x.\n",
5669 fcport->login_retry,
5670 fcport->loop_id);
5671 } else {
5672 fcport->login_retry = 0;
5673 }
5674
5675 if (fcport->login_retry == 0 &&
5676 status != QLA_SUCCESS)
5677 qla2x00_clear_loop_id(fcport);
5678 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005679 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08005680 }
5681 if (test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags))
5682 break;
5683 }
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005684
Quinn Tran23dd98a2018-08-02 13:16:45 -07005685 if (relogin_needed)
5686 set_bit(RELOGIN_NEEDED, &vha->dpc_flags);
5687
Quinn Tran9b3e0f42017-12-28 12:33:16 -08005688 ql_dbg(ql_dbg_disc, vha, 0x400e,
5689 "Relogin end.\n");
Andrew Vasquez0971de72008-04-03 13:13:18 -07005690}
5691
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005692/* Schedule work on any of the dpc-workqueues */
5693void
5694qla83xx_schedule_work(scsi_qla_host_t *base_vha, int work_code)
5695{
5696 struct qla_hw_data *ha = base_vha->hw;
5697
5698 switch (work_code) {
5699 case MBA_IDC_AEN: /* 0x8200 */
5700 if (ha->dpc_lp_wq)
5701 queue_work(ha->dpc_lp_wq, &ha->idc_aen);
5702 break;
5703
5704 case QLA83XX_NIC_CORE_RESET: /* 0x1 */
5705 if (!ha->flags.nic_core_reset_hdlr_active) {
5706 if (ha->dpc_hp_wq)
5707 queue_work(ha->dpc_hp_wq, &ha->nic_core_reset);
5708 } else
5709 ql_dbg(ql_dbg_p3p, base_vha, 0xb05e,
5710 "NIC Core reset is already active. Skip "
5711 "scheduling it again.\n");
5712 break;
5713 case QLA83XX_IDC_STATE_HANDLER: /* 0x2 */
5714 if (ha->dpc_hp_wq)
5715 queue_work(ha->dpc_hp_wq, &ha->idc_state_handler);
5716 break;
5717 case QLA83XX_NIC_CORE_UNRECOVERABLE: /* 0x3 */
5718 if (ha->dpc_hp_wq)
5719 queue_work(ha->dpc_hp_wq, &ha->nic_core_unrecoverable);
5720 break;
5721 default:
5722 ql_log(ql_log_warn, base_vha, 0xb05f,
Masanari Iidad939be32015-02-27 23:52:31 +09005723 "Unknown work-code=0x%x.\n", work_code);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005724 }
5725
5726 return;
5727}
5728
5729/* Work: Perform NIC Core Unrecoverable state handling */
5730void
5731qla83xx_nic_core_unrecoverable_work(struct work_struct *work)
5732{
5733 struct qla_hw_data *ha =
Arun Easi2ad1b672012-08-22 14:21:35 -04005734 container_of(work, struct qla_hw_data, nic_core_unrecoverable);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005735 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
5736 uint32_t dev_state = 0;
5737
5738 qla83xx_idc_lock(base_vha, 0);
5739 qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE, &dev_state);
5740 qla83xx_reset_ownership(base_vha);
5741 if (ha->flags.nic_core_reset_owner) {
5742 ha->flags.nic_core_reset_owner = 0;
5743 qla83xx_wr_reg(base_vha, QLA83XX_IDC_DEV_STATE,
5744 QLA8XXX_DEV_FAILED);
5745 ql_log(ql_log_info, base_vha, 0xb060, "HW State: FAILED.\n");
5746 qla83xx_schedule_work(base_vha, QLA83XX_IDC_STATE_HANDLER);
5747 }
5748 qla83xx_idc_unlock(base_vha, 0);
5749}
5750
5751/* Work: Execute IDC state handler */
5752void
5753qla83xx_idc_state_handler_work(struct work_struct *work)
5754{
5755 struct qla_hw_data *ha =
Arun Easi2ad1b672012-08-22 14:21:35 -04005756 container_of(work, struct qla_hw_data, idc_state_handler);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005757 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
5758 uint32_t dev_state = 0;
5759
5760 qla83xx_idc_lock(base_vha, 0);
5761 qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE, &dev_state);
5762 if (dev_state == QLA8XXX_DEV_FAILED ||
5763 dev_state == QLA8XXX_DEV_NEED_QUIESCENT)
5764 qla83xx_idc_state_handler(base_vha);
5765 qla83xx_idc_unlock(base_vha, 0);
5766}
5767
Saurav Kashyapfa492632012-11-21 02:40:29 -05005768static int
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005769qla83xx_check_nic_core_fw_alive(scsi_qla_host_t *base_vha)
5770{
5771 int rval = QLA_SUCCESS;
5772 unsigned long heart_beat_wait = jiffies + (1 * HZ);
5773 uint32_t heart_beat_counter1, heart_beat_counter2;
5774
5775 do {
5776 if (time_after(jiffies, heart_beat_wait)) {
5777 ql_dbg(ql_dbg_p3p, base_vha, 0xb07c,
5778 "Nic Core f/w is not alive.\n");
5779 rval = QLA_FUNCTION_FAILED;
5780 break;
5781 }
5782
5783 qla83xx_idc_lock(base_vha, 0);
5784 qla83xx_rd_reg(base_vha, QLA83XX_FW_HEARTBEAT,
5785 &heart_beat_counter1);
5786 qla83xx_idc_unlock(base_vha, 0);
5787 msleep(100);
5788 qla83xx_idc_lock(base_vha, 0);
5789 qla83xx_rd_reg(base_vha, QLA83XX_FW_HEARTBEAT,
5790 &heart_beat_counter2);
5791 qla83xx_idc_unlock(base_vha, 0);
5792 } while (heart_beat_counter1 == heart_beat_counter2);
5793
5794 return rval;
5795}
5796
5797/* Work: Perform NIC Core Reset handling */
5798void
5799qla83xx_nic_core_reset_work(struct work_struct *work)
5800{
5801 struct qla_hw_data *ha =
5802 container_of(work, struct qla_hw_data, nic_core_reset);
5803 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
5804 uint32_t dev_state = 0;
5805
Saurav Kashyap81178772012-08-22 14:21:04 -04005806 if (IS_QLA2031(ha)) {
5807 if (qla2xxx_mctp_dump(base_vha) != QLA_SUCCESS)
5808 ql_log(ql_log_warn, base_vha, 0xb081,
5809 "Failed to dump mctp\n");
5810 return;
5811 }
5812
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005813 if (!ha->flags.nic_core_reset_hdlr_active) {
5814 if (qla83xx_check_nic_core_fw_alive(base_vha) == QLA_SUCCESS) {
5815 qla83xx_idc_lock(base_vha, 0);
5816 qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE,
5817 &dev_state);
5818 qla83xx_idc_unlock(base_vha, 0);
5819 if (dev_state != QLA8XXX_DEV_NEED_RESET) {
5820 ql_dbg(ql_dbg_p3p, base_vha, 0xb07a,
5821 "Nic Core f/w is alive.\n");
5822 return;
5823 }
5824 }
5825
5826 ha->flags.nic_core_reset_hdlr_active = 1;
5827 if (qla83xx_nic_core_reset(base_vha)) {
5828 /* NIC Core reset failed. */
5829 ql_dbg(ql_dbg_p3p, base_vha, 0xb061,
5830 "NIC Core reset failed.\n");
5831 }
5832 ha->flags.nic_core_reset_hdlr_active = 0;
5833 }
5834}
5835
5836/* Work: Handle 8200 IDC aens */
5837void
5838qla83xx_service_idc_aen(struct work_struct *work)
5839{
5840 struct qla_hw_data *ha =
5841 container_of(work, struct qla_hw_data, idc_aen);
5842 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
5843 uint32_t dev_state, idc_control;
5844
5845 qla83xx_idc_lock(base_vha, 0);
5846 qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE, &dev_state);
5847 qla83xx_rd_reg(base_vha, QLA83XX_IDC_CONTROL, &idc_control);
5848 qla83xx_idc_unlock(base_vha, 0);
5849 if (dev_state == QLA8XXX_DEV_NEED_RESET) {
5850 if (idc_control & QLA83XX_IDC_GRACEFUL_RESET) {
5851 ql_dbg(ql_dbg_p3p, base_vha, 0xb062,
5852 "Application requested NIC Core Reset.\n");
5853 qla83xx_schedule_work(base_vha, QLA83XX_NIC_CORE_RESET);
5854 } else if (qla83xx_check_nic_core_fw_alive(base_vha) ==
5855 QLA_SUCCESS) {
5856 ql_dbg(ql_dbg_p3p, base_vha, 0xb07b,
5857 "Other protocol driver requested NIC Core Reset.\n");
5858 qla83xx_schedule_work(base_vha, QLA83XX_NIC_CORE_RESET);
5859 }
5860 } else if (dev_state == QLA8XXX_DEV_FAILED ||
5861 dev_state == QLA8XXX_DEV_NEED_QUIESCENT) {
5862 qla83xx_schedule_work(base_vha, QLA83XX_IDC_STATE_HANDLER);
5863 }
5864}
5865
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01005866/*
5867 * Control the frequency of IDC lock retries
5868 */
5869#define QLA83XX_WAIT_LOGIC_MS 100
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005870
Saurav Kashyapfa492632012-11-21 02:40:29 -05005871static int
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005872qla83xx_force_lock_recovery(scsi_qla_host_t *base_vha)
5873{
5874 int rval;
5875 uint32_t data;
5876 uint32_t idc_lck_rcvry_stage_mask = 0x3;
5877 uint32_t idc_lck_rcvry_owner_mask = 0x3c;
5878 struct qla_hw_data *ha = base_vha->hw;
Bart Van Asschebd432bb2019-04-11 14:53:17 -07005879
Saurav Kashyap6c315552013-02-08 01:57:53 -05005880 ql_dbg(ql_dbg_p3p, base_vha, 0xb086,
5881 "Trying force recovery of the IDC lock.\n");
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005882
5883 rval = qla83xx_rd_reg(base_vha, QLA83XX_IDC_LOCK_RECOVERY, &data);
5884 if (rval)
5885 return rval;
5886
5887 if ((data & idc_lck_rcvry_stage_mask) > 0) {
5888 return QLA_SUCCESS;
5889 } else {
5890 data = (IDC_LOCK_RECOVERY_STAGE1) | (ha->portnum << 2);
5891 rval = qla83xx_wr_reg(base_vha, QLA83XX_IDC_LOCK_RECOVERY,
5892 data);
5893 if (rval)
5894 return rval;
5895
5896 msleep(200);
5897
5898 rval = qla83xx_rd_reg(base_vha, QLA83XX_IDC_LOCK_RECOVERY,
5899 &data);
5900 if (rval)
5901 return rval;
5902
5903 if (((data & idc_lck_rcvry_owner_mask) >> 2) == ha->portnum) {
5904 data &= (IDC_LOCK_RECOVERY_STAGE2 |
5905 ~(idc_lck_rcvry_stage_mask));
5906 rval = qla83xx_wr_reg(base_vha,
5907 QLA83XX_IDC_LOCK_RECOVERY, data);
5908 if (rval)
5909 return rval;
5910
5911 /* Forcefully perform IDC UnLock */
5912 rval = qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_UNLOCK,
5913 &data);
5914 if (rval)
5915 return rval;
5916 /* Clear lock-id by setting 0xff */
5917 rval = qla83xx_wr_reg(base_vha, QLA83XX_DRIVER_LOCKID,
5918 0xff);
5919 if (rval)
5920 return rval;
5921 /* Clear lock-recovery by setting 0x0 */
5922 rval = qla83xx_wr_reg(base_vha,
5923 QLA83XX_IDC_LOCK_RECOVERY, 0x0);
5924 if (rval)
5925 return rval;
5926 } else
5927 return QLA_SUCCESS;
5928 }
5929
5930 return rval;
5931}
5932
Saurav Kashyapfa492632012-11-21 02:40:29 -05005933static int
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005934qla83xx_idc_lock_recovery(scsi_qla_host_t *base_vha)
5935{
5936 int rval = QLA_SUCCESS;
5937 uint32_t o_drv_lockid, n_drv_lockid;
5938 unsigned long lock_recovery_timeout;
5939
5940 lock_recovery_timeout = jiffies + QLA83XX_MAX_LOCK_RECOVERY_WAIT;
5941retry_lockid:
5942 rval = qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCKID, &o_drv_lockid);
5943 if (rval)
5944 goto exit;
5945
5946 /* MAX wait time before forcing IDC Lock recovery = 2 secs */
5947 if (time_after_eq(jiffies, lock_recovery_timeout)) {
5948 if (qla83xx_force_lock_recovery(base_vha) == QLA_SUCCESS)
5949 return QLA_SUCCESS;
5950 else
5951 return QLA_FUNCTION_FAILED;
5952 }
5953
5954 rval = qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCKID, &n_drv_lockid);
5955 if (rval)
5956 goto exit;
5957
5958 if (o_drv_lockid == n_drv_lockid) {
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01005959 msleep(QLA83XX_WAIT_LOGIC_MS);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005960 goto retry_lockid;
5961 } else
5962 return QLA_SUCCESS;
5963
5964exit:
5965 return rval;
5966}
5967
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01005968/*
5969 * Context: task, can sleep
5970 */
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005971void
5972qla83xx_idc_lock(scsi_qla_host_t *base_vha, uint16_t requester_id)
5973{
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005974 uint32_t data;
Saurav Kashyap6c315552013-02-08 01:57:53 -05005975 uint32_t lock_owner;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005976 struct qla_hw_data *ha = base_vha->hw;
5977
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01005978 might_sleep();
5979
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005980 /* IDC-lock implementation using driver-lock/lock-id remote registers */
5981retry_lock:
5982 if (qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCK, &data)
5983 == QLA_SUCCESS) {
5984 if (data) {
5985 /* Setting lock-id to our function-number */
5986 qla83xx_wr_reg(base_vha, QLA83XX_DRIVER_LOCKID,
5987 ha->portnum);
5988 } else {
Saurav Kashyap6c315552013-02-08 01:57:53 -05005989 qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCKID,
5990 &lock_owner);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005991 ql_dbg(ql_dbg_p3p, base_vha, 0xb063,
Saurav Kashyap6c315552013-02-08 01:57:53 -05005992 "Failed to acquire IDC lock, acquired by %d, "
5993 "retrying...\n", lock_owner);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005994
5995 /* Retry/Perform IDC-Lock recovery */
5996 if (qla83xx_idc_lock_recovery(base_vha)
5997 == QLA_SUCCESS) {
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01005998 msleep(QLA83XX_WAIT_LOGIC_MS);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04005999 goto retry_lock;
6000 } else
6001 ql_log(ql_log_warn, base_vha, 0xb075,
6002 "IDC Lock recovery FAILED.\n");
6003 }
6004
6005 }
6006
6007 return;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006008}
6009
Joe Carnuccio48792372020-02-12 13:44:25 -08006010static bool
6011qla25xx_rdp_rsp_reduce_size(struct scsi_qla_host *vha,
6012 struct purex_entry_24xx *purex)
6013{
6014 char fwstr[16];
6015 u32 sid = purex->s_id[2] << 16 | purex->s_id[1] << 8 | purex->s_id[0];
Himanshu Madhani84f7d2e2020-02-12 13:44:26 -08006016 struct port_database_24xx *pdb;
Joe Carnuccio48792372020-02-12 13:44:25 -08006017
6018 /* Domain Controller is always logged-out. */
6019 /* if RDP request is not from Domain Controller: */
6020 if (sid != 0xfffc01)
6021 return false;
6022
6023 ql_dbg(ql_dbg_init, vha, 0x0181, "%s: s_id=%#x\n", __func__, sid);
6024
Himanshu Madhani84f7d2e2020-02-12 13:44:26 -08006025 pdb = kzalloc(sizeof(*pdb), GFP_KERNEL);
6026 if (!pdb) {
6027 ql_dbg(ql_dbg_init, vha, 0x0181,
6028 "%s: Failed allocate pdb\n", __func__);
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006029 } else if (qla24xx_get_port_database(vha,
6030 le16_to_cpu(purex->nport_handle), pdb)) {
Himanshu Madhani84f7d2e2020-02-12 13:44:26 -08006031 ql_dbg(ql_dbg_init, vha, 0x0181,
6032 "%s: Failed get pdb sid=%x\n", __func__, sid);
6033 } else if (pdb->current_login_state != PDS_PLOGI_COMPLETE &&
6034 pdb->current_login_state != PDS_PRLI_COMPLETE) {
6035 ql_dbg(ql_dbg_init, vha, 0x0181,
6036 "%s: Port not logged in sid=%#x\n", __func__, sid);
6037 } else {
6038 /* RDP request is from logged in port */
6039 kfree(pdb);
6040 return false;
6041 }
6042 kfree(pdb);
6043
Joe Carnuccio48792372020-02-12 13:44:25 -08006044 vha->hw->isp_ops->fw_version_str(vha, fwstr, sizeof(fwstr));
6045 fwstr[strcspn(fwstr, " ")] = 0;
6046 /* if FW version allows RDP response length upto 2048 bytes: */
6047 if (strcmp(fwstr, "8.09.00") > 0 || strcmp(fwstr, "8.05.65") == 0)
6048 return false;
6049
6050 ql_dbg(ql_dbg_init, vha, 0x0181, "%s: fw=%s\n", __func__, fwstr);
6051
6052 /* RDP response length is to be reduced to maximum 256 bytes */
6053 return true;
6054}
6055
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006056/*
6057 * Function Name: qla24xx_process_purex_iocb
6058 *
6059 * Description:
6060 * Prepare a RDP response and send to Fabric switch
6061 *
6062 * PARAMETERS:
6063 * vha: SCSI qla host
6064 * purex: RDP request received by HBA
6065 */
Shyam Sundar62e9dd12020-06-30 03:22:28 -07006066void qla24xx_process_purex_rdp(struct scsi_qla_host *vha,
6067 struct purex_item *item)
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006068{
6069 struct qla_hw_data *ha = vha->hw;
Shyam Sundar62e9dd12020-06-30 03:22:28 -07006070 struct purex_entry_24xx *purex =
6071 (struct purex_entry_24xx *)&item->iocb;
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006072 dma_addr_t rsp_els_dma;
6073 dma_addr_t rsp_payload_dma;
6074 dma_addr_t stat_dma;
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006075 dma_addr_t sfp_dma;
6076 struct els_entry_24xx *rsp_els = NULL;
6077 struct rdp_rsp_payload *rsp_payload = NULL;
6078 struct link_statistics *stat = NULL;
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006079 uint8_t *sfp = NULL;
6080 uint16_t sfp_flags = 0;
Joe Carnuccio48792372020-02-12 13:44:25 -08006081 uint rsp_payload_length = sizeof(*rsp_payload);
Joe Carnuccio576bfde2020-02-12 13:44:24 -08006082 int rval;
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006083
6084 ql_dbg(ql_dbg_init + ql_dbg_verbose, vha, 0x0180,
6085 "%s: Enter\n", __func__);
6086
6087 ql_dbg(ql_dbg_init + ql_dbg_verbose, vha, 0x0181,
6088 "-------- ELS REQ -------\n");
6089 ql_dump_buffer(ql_dbg_init + ql_dbg_verbose, vha, 0x0182,
Bart Van Asscheab053c02020-05-18 14:17:09 -07006090 purex, sizeof(*purex));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006091
Joe Carnuccio48792372020-02-12 13:44:25 -08006092 if (qla25xx_rdp_rsp_reduce_size(vha, purex)) {
6093 rsp_payload_length =
6094 offsetof(typeof(*rsp_payload), optical_elmt_desc);
6095 ql_dbg(ql_dbg_init, vha, 0x0181,
6096 "Reducing RSP payload length to %u bytes...\n",
6097 rsp_payload_length);
6098 }
6099
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006100 rsp_els = dma_alloc_coherent(&ha->pdev->dev, sizeof(*rsp_els),
6101 &rsp_els_dma, GFP_KERNEL);
Joe Carnuccio09e382b2020-02-12 13:44:23 -08006102 if (!rsp_els) {
6103 ql_log(ql_log_warn, vha, 0x0183,
6104 "Failed allocate dma buffer ELS RSP.\n");
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006105 goto dealloc;
Joe Carnuccio09e382b2020-02-12 13:44:23 -08006106 }
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006107
6108 rsp_payload = dma_alloc_coherent(&ha->pdev->dev, sizeof(*rsp_payload),
6109 &rsp_payload_dma, GFP_KERNEL);
Joe Carnuccio09e382b2020-02-12 13:44:23 -08006110 if (!rsp_payload) {
6111 ql_log(ql_log_warn, vha, 0x0184,
6112 "Failed allocate dma buffer ELS RSP payload.\n");
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006113 goto dealloc;
Joe Carnuccio09e382b2020-02-12 13:44:23 -08006114 }
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006115
6116 sfp = dma_alloc_coherent(&ha->pdev->dev, SFP_RTDI_LEN,
6117 &sfp_dma, GFP_KERNEL);
6118
6119 stat = dma_alloc_coherent(&ha->pdev->dev, sizeof(*stat),
6120 &stat_dma, GFP_KERNEL);
6121
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006122 /* Prepare Response IOCB */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006123 rsp_els->entry_type = ELS_IOCB_TYPE;
6124 rsp_els->entry_count = 1;
6125 rsp_els->sys_define = 0;
6126 rsp_els->entry_status = 0;
6127 rsp_els->handle = 0;
6128 rsp_els->nport_handle = purex->nport_handle;
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006129 rsp_els->tx_dsd_count = cpu_to_le16(1);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006130 rsp_els->vp_index = purex->vp_idx;
6131 rsp_els->sof_type = EST_SOFI3;
6132 rsp_els->rx_xchg_address = purex->rx_xchg_addr;
6133 rsp_els->rx_dsd_count = 0;
6134 rsp_els->opcode = purex->els_frame_payload[0];
6135
Joe Carnuccio09e382b2020-02-12 13:44:23 -08006136 rsp_els->d_id[0] = purex->s_id[0];
6137 rsp_els->d_id[1] = purex->s_id[1];
6138 rsp_els->d_id[2] = purex->s_id[2];
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006139
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006140 rsp_els->control_flags = cpu_to_le16(EPD_ELS_ACC);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006141 rsp_els->rx_byte_count = 0;
Joe Carnuccio48792372020-02-12 13:44:25 -08006142 rsp_els->tx_byte_count = cpu_to_le32(rsp_payload_length);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006143
6144 put_unaligned_le64(rsp_payload_dma, &rsp_els->tx_address);
6145 rsp_els->tx_len = rsp_els->tx_byte_count;
6146
6147 rsp_els->rx_address = 0;
6148 rsp_els->rx_len = 0;
6149
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006150 /* Prepare Response Payload */
6151 rsp_payload->hdr.cmd = cpu_to_be32(0x2 << 24); /* LS_ACC */
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006152 rsp_payload->hdr.len = cpu_to_be32(le32_to_cpu(rsp_els->tx_byte_count) -
6153 sizeof(rsp_payload->hdr));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006154
6155 /* Link service Request Info Descriptor */
6156 rsp_payload->ls_req_info_desc.desc_tag = cpu_to_be32(0x1);
6157 rsp_payload->ls_req_info_desc.desc_len =
6158 cpu_to_be32(RDP_DESC_LEN(rsp_payload->ls_req_info_desc));
6159 rsp_payload->ls_req_info_desc.req_payload_word_0 =
6160 cpu_to_be32p((uint32_t *)purex->els_frame_payload);
6161
6162 /* Link service Request Info Descriptor 2 */
6163 rsp_payload->ls_req_info_desc2.desc_tag = cpu_to_be32(0x1);
6164 rsp_payload->ls_req_info_desc2.desc_len =
6165 cpu_to_be32(RDP_DESC_LEN(rsp_payload->ls_req_info_desc2));
6166 rsp_payload->ls_req_info_desc2.req_payload_word_0 =
6167 cpu_to_be32p((uint32_t *)purex->els_frame_payload);
6168
Quinn Tran770538c2020-02-26 14:40:16 -08006169
6170 rsp_payload->sfp_diag_desc.desc_tag = cpu_to_be32(0x10000);
6171 rsp_payload->sfp_diag_desc.desc_len =
6172 cpu_to_be32(RDP_DESC_LEN(rsp_payload->sfp_diag_desc));
6173
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006174 if (sfp) {
6175 /* SFP Flags */
6176 memset(sfp, 0, SFP_RTDI_LEN);
6177 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa0, 0x7, 2, 0);
6178 if (!rval) {
6179 /* SFP Flags bits 3-0: Port Tx Laser Type */
6180 if (sfp[0] & BIT_2 || sfp[1] & (BIT_6|BIT_5))
6181 sfp_flags |= BIT_0; /* short wave */
6182 else if (sfp[0] & BIT_1)
6183 sfp_flags |= BIT_1; /* long wave 1310nm */
6184 else if (sfp[1] & BIT_4)
6185 sfp_flags |= BIT_1|BIT_0; /* long wave 1550nm */
6186 }
6187
6188 /* SFP Type */
6189 memset(sfp, 0, SFP_RTDI_LEN);
6190 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa0, 0x0, 1, 0);
6191 if (!rval) {
6192 sfp_flags |= BIT_4; /* optical */
6193 if (sfp[0] == 0x3)
6194 sfp_flags |= BIT_6; /* sfp+ */
6195 }
6196
Quinn Tran770538c2020-02-26 14:40:16 -08006197 rsp_payload->sfp_diag_desc.sfp_flags = cpu_to_be16(sfp_flags);
6198
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006199 /* SFP Diagnostics */
6200 memset(sfp, 0, SFP_RTDI_LEN);
6201 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa2, 0x60, 10, 0);
Quinn Tran770538c2020-02-26 14:40:16 -08006202 if (!rval) {
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006203 __be16 *trx = (__force __be16 *)sfp; /* already be16 */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006204 rsp_payload->sfp_diag_desc.temperature = trx[0];
6205 rsp_payload->sfp_diag_desc.vcc = trx[1];
6206 rsp_payload->sfp_diag_desc.tx_bias = trx[2];
6207 rsp_payload->sfp_diag_desc.tx_power = trx[3];
6208 rsp_payload->sfp_diag_desc.rx_power = trx[4];
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006209 }
6210 }
6211
6212 /* Port Speed Descriptor */
6213 rsp_payload->port_speed_desc.desc_tag = cpu_to_be32(0x10001);
6214 rsp_payload->port_speed_desc.desc_len =
6215 cpu_to_be32(RDP_DESC_LEN(rsp_payload->port_speed_desc));
6216 rsp_payload->port_speed_desc.speed_capab = cpu_to_be16(
Quinn Trand68930b2020-09-03 21:51:20 -07006217 qla25xx_fdmi_port_speed_capability(ha));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006218 rsp_payload->port_speed_desc.operating_speed = cpu_to_be16(
Quinn Trand68930b2020-09-03 21:51:20 -07006219 qla25xx_fdmi_port_speed_currently(ha));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006220
Quinn Tran770538c2020-02-26 14:40:16 -08006221 /* Link Error Status Descriptor */
6222 rsp_payload->ls_err_desc.desc_tag = cpu_to_be32(0x10002);
6223 rsp_payload->ls_err_desc.desc_len =
6224 cpu_to_be32(RDP_DESC_LEN(rsp_payload->ls_err_desc));
6225
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006226 if (stat) {
6227 rval = qla24xx_get_isp_stats(vha, stat, stat_dma, 0);
6228 if (!rval) {
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006229 rsp_payload->ls_err_desc.link_fail_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006230 cpu_to_be32(le32_to_cpu(stat->link_fail_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006231 rsp_payload->ls_err_desc.loss_sync_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006232 cpu_to_be32(le32_to_cpu(stat->loss_sync_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006233 rsp_payload->ls_err_desc.loss_sig_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006234 cpu_to_be32(le32_to_cpu(stat->loss_sig_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006235 rsp_payload->ls_err_desc.prim_seq_err_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006236 cpu_to_be32(le32_to_cpu(stat->prim_seq_err_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006237 rsp_payload->ls_err_desc.inval_xmit_word_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006238 cpu_to_be32(le32_to_cpu(stat->inval_xmit_word_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006239 rsp_payload->ls_err_desc.inval_crc_cnt =
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006240 cpu_to_be32(le32_to_cpu(stat->inval_crc_cnt));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006241 rsp_payload->ls_err_desc.pn_port_phy_type |= BIT_6;
6242 }
6243 }
6244
6245 /* Portname Descriptor */
6246 rsp_payload->port_name_diag_desc.desc_tag = cpu_to_be32(0x10003);
6247 rsp_payload->port_name_diag_desc.desc_len =
6248 cpu_to_be32(RDP_DESC_LEN(rsp_payload->port_name_diag_desc));
6249 memcpy(rsp_payload->port_name_diag_desc.WWNN,
6250 vha->node_name,
6251 sizeof(rsp_payload->port_name_diag_desc.WWNN));
6252 memcpy(rsp_payload->port_name_diag_desc.WWPN,
6253 vha->port_name,
6254 sizeof(rsp_payload->port_name_diag_desc.WWPN));
6255
6256 /* F-Port Portname Descriptor */
6257 rsp_payload->port_name_direct_desc.desc_tag = cpu_to_be32(0x10003);
6258 rsp_payload->port_name_direct_desc.desc_len =
6259 cpu_to_be32(RDP_DESC_LEN(rsp_payload->port_name_direct_desc));
6260 memcpy(rsp_payload->port_name_direct_desc.WWNN,
6261 vha->fabric_node_name,
6262 sizeof(rsp_payload->port_name_direct_desc.WWNN));
6263 memcpy(rsp_payload->port_name_direct_desc.WWPN,
6264 vha->fabric_port_name,
6265 sizeof(rsp_payload->port_name_direct_desc.WWPN));
6266
Quinn Tran770538c2020-02-26 14:40:16 -08006267 /* Bufer Credit Descriptor */
6268 rsp_payload->buffer_credit_desc.desc_tag = cpu_to_be32(0x10006);
6269 rsp_payload->buffer_credit_desc.desc_len =
6270 cpu_to_be32(RDP_DESC_LEN(rsp_payload->buffer_credit_desc));
6271 rsp_payload->buffer_credit_desc.fcport_b2b = 0;
6272 rsp_payload->buffer_credit_desc.attached_fcport_b2b = cpu_to_be32(0);
6273 rsp_payload->buffer_credit_desc.fcport_rtt = cpu_to_be32(0);
6274
Quinn Tran44f5a372020-09-29 03:21:47 -07006275 if (ha->flags.plogi_template_valid) {
6276 uint32_t tmp =
6277 be16_to_cpu(ha->plogi_els_payld.fl_csp.sp_bb_cred);
6278 rsp_payload->buffer_credit_desc.fcport_b2b = cpu_to_be32(tmp);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006279 }
6280
Joe Carnuccio48792372020-02-12 13:44:25 -08006281 if (rsp_payload_length < sizeof(*rsp_payload))
6282 goto send;
6283
Quinn Tran770538c2020-02-26 14:40:16 -08006284 /* Optical Element Descriptor, Temperature */
6285 rsp_payload->optical_elmt_desc[0].desc_tag = cpu_to_be32(0x10007);
6286 rsp_payload->optical_elmt_desc[0].desc_len =
6287 cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6288 /* Optical Element Descriptor, Voltage */
6289 rsp_payload->optical_elmt_desc[1].desc_tag = cpu_to_be32(0x10007);
6290 rsp_payload->optical_elmt_desc[1].desc_len =
6291 cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6292 /* Optical Element Descriptor, Tx Bias Current */
6293 rsp_payload->optical_elmt_desc[2].desc_tag = cpu_to_be32(0x10007);
6294 rsp_payload->optical_elmt_desc[2].desc_len =
6295 cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6296 /* Optical Element Descriptor, Tx Power */
6297 rsp_payload->optical_elmt_desc[3].desc_tag = cpu_to_be32(0x10007);
6298 rsp_payload->optical_elmt_desc[3].desc_len =
6299 cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6300 /* Optical Element Descriptor, Rx Power */
6301 rsp_payload->optical_elmt_desc[4].desc_tag = cpu_to_be32(0x10007);
6302 rsp_payload->optical_elmt_desc[4].desc_len =
6303 cpu_to_be32(RDP_DESC_LEN(*rsp_payload->optical_elmt_desc));
6304
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006305 if (sfp) {
6306 memset(sfp, 0, SFP_RTDI_LEN);
6307 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa2, 0, 64, 0);
6308 if (!rval) {
Bart Van Assche7ffa5b92020-05-18 14:17:12 -07006309 __be16 *trx = (__force __be16 *)sfp; /* already be16 */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006310
6311 /* Optical Element Descriptor, Temperature */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006312 rsp_payload->optical_elmt_desc[0].high_alarm = trx[0];
6313 rsp_payload->optical_elmt_desc[0].low_alarm = trx[1];
6314 rsp_payload->optical_elmt_desc[0].high_warn = trx[2];
6315 rsp_payload->optical_elmt_desc[0].low_warn = trx[3];
6316 rsp_payload->optical_elmt_desc[0].element_flags =
6317 cpu_to_be32(1 << 28);
6318
6319 /* Optical Element Descriptor, Voltage */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006320 rsp_payload->optical_elmt_desc[1].high_alarm = trx[4];
6321 rsp_payload->optical_elmt_desc[1].low_alarm = trx[5];
6322 rsp_payload->optical_elmt_desc[1].high_warn = trx[6];
6323 rsp_payload->optical_elmt_desc[1].low_warn = trx[7];
6324 rsp_payload->optical_elmt_desc[1].element_flags =
6325 cpu_to_be32(2 << 28);
6326
6327 /* Optical Element Descriptor, Tx Bias Current */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006328 rsp_payload->optical_elmt_desc[2].high_alarm = trx[8];
6329 rsp_payload->optical_elmt_desc[2].low_alarm = trx[9];
6330 rsp_payload->optical_elmt_desc[2].high_warn = trx[10];
6331 rsp_payload->optical_elmt_desc[2].low_warn = trx[11];
6332 rsp_payload->optical_elmt_desc[2].element_flags =
6333 cpu_to_be32(3 << 28);
6334
6335 /* Optical Element Descriptor, Tx Power */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006336 rsp_payload->optical_elmt_desc[3].high_alarm = trx[12];
6337 rsp_payload->optical_elmt_desc[3].low_alarm = trx[13];
6338 rsp_payload->optical_elmt_desc[3].high_warn = trx[14];
6339 rsp_payload->optical_elmt_desc[3].low_warn = trx[15];
6340 rsp_payload->optical_elmt_desc[3].element_flags =
6341 cpu_to_be32(4 << 28);
6342
6343 /* Optical Element Descriptor, Rx Power */
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006344 rsp_payload->optical_elmt_desc[4].high_alarm = trx[16];
6345 rsp_payload->optical_elmt_desc[4].low_alarm = trx[17];
6346 rsp_payload->optical_elmt_desc[4].high_warn = trx[18];
6347 rsp_payload->optical_elmt_desc[4].low_warn = trx[19];
6348 rsp_payload->optical_elmt_desc[4].element_flags =
6349 cpu_to_be32(5 << 28);
6350 }
6351
6352 memset(sfp, 0, SFP_RTDI_LEN);
6353 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa2, 112, 64, 0);
6354 if (!rval) {
6355 /* Temperature high/low alarm/warning */
6356 rsp_payload->optical_elmt_desc[0].element_flags |=
6357 cpu_to_be32(
6358 (sfp[0] >> 7 & 1) << 3 |
6359 (sfp[0] >> 6 & 1) << 2 |
6360 (sfp[4] >> 7 & 1) << 1 |
6361 (sfp[4] >> 6 & 1) << 0);
6362
6363 /* Voltage high/low alarm/warning */
6364 rsp_payload->optical_elmt_desc[1].element_flags |=
6365 cpu_to_be32(
6366 (sfp[0] >> 5 & 1) << 3 |
6367 (sfp[0] >> 4 & 1) << 2 |
6368 (sfp[4] >> 5 & 1) << 1 |
6369 (sfp[4] >> 4 & 1) << 0);
6370
6371 /* Tx Bias Current high/low alarm/warning */
6372 rsp_payload->optical_elmt_desc[2].element_flags |=
6373 cpu_to_be32(
6374 (sfp[0] >> 3 & 1) << 3 |
6375 (sfp[0] >> 2 & 1) << 2 |
6376 (sfp[4] >> 3 & 1) << 1 |
6377 (sfp[4] >> 2 & 1) << 0);
6378
6379 /* Tx Power high/low alarm/warning */
6380 rsp_payload->optical_elmt_desc[3].element_flags |=
6381 cpu_to_be32(
6382 (sfp[0] >> 1 & 1) << 3 |
6383 (sfp[0] >> 0 & 1) << 2 |
6384 (sfp[4] >> 1 & 1) << 1 |
6385 (sfp[4] >> 0 & 1) << 0);
6386
6387 /* Rx Power high/low alarm/warning */
6388 rsp_payload->optical_elmt_desc[4].element_flags |=
6389 cpu_to_be32(
6390 (sfp[1] >> 7 & 1) << 3 |
6391 (sfp[1] >> 6 & 1) << 2 |
6392 (sfp[5] >> 7 & 1) << 1 |
6393 (sfp[5] >> 6 & 1) << 0);
6394 }
6395 }
6396
Quinn Tran770538c2020-02-26 14:40:16 -08006397 /* Optical Product Data Descriptor */
6398 rsp_payload->optical_prod_desc.desc_tag = cpu_to_be32(0x10008);
6399 rsp_payload->optical_prod_desc.desc_len =
6400 cpu_to_be32(RDP_DESC_LEN(rsp_payload->optical_prod_desc));
6401
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006402 if (sfp) {
6403 memset(sfp, 0, SFP_RTDI_LEN);
6404 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa0, 20, 64, 0);
6405 if (!rval) {
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006406 memcpy(rsp_payload->optical_prod_desc.vendor_name,
6407 sfp + 0,
6408 sizeof(rsp_payload->optical_prod_desc.vendor_name));
6409 memcpy(rsp_payload->optical_prod_desc.part_number,
6410 sfp + 20,
6411 sizeof(rsp_payload->optical_prod_desc.part_number));
6412 memcpy(rsp_payload->optical_prod_desc.revision,
6413 sfp + 36,
6414 sizeof(rsp_payload->optical_prod_desc.revision));
6415 memcpy(rsp_payload->optical_prod_desc.serial_number,
6416 sfp + 48,
6417 sizeof(rsp_payload->optical_prod_desc.serial_number));
6418 }
6419
6420 memset(sfp, 0, SFP_RTDI_LEN);
6421 rval = qla2x00_read_sfp(vha, sfp_dma, sfp, 0xa0, 84, 8, 0);
6422 if (!rval) {
6423 memcpy(rsp_payload->optical_prod_desc.date,
6424 sfp + 0,
6425 sizeof(rsp_payload->optical_prod_desc.date));
6426 }
6427 }
6428
6429send:
6430 ql_dbg(ql_dbg_init, vha, 0x0183,
6431 "Sending ELS Response to RDP Request...\n");
6432 ql_dbg(ql_dbg_init + ql_dbg_verbose, vha, 0x0184,
6433 "-------- ELS RSP -------\n");
6434 ql_dump_buffer(ql_dbg_init + ql_dbg_verbose, vha, 0x0185,
Bart Van Asscheab053c02020-05-18 14:17:09 -07006435 rsp_els, sizeof(*rsp_els));
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006436 ql_dbg(ql_dbg_init + ql_dbg_verbose, vha, 0x0186,
6437 "-------- ELS RSP PAYLOAD -------\n");
6438 ql_dump_buffer(ql_dbg_init + ql_dbg_verbose, vha, 0x0187,
Bart Van Asscheab053c02020-05-18 14:17:09 -07006439 rsp_payload, rsp_payload_length);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006440
6441 rval = qla2x00_issue_iocb(vha, rsp_els, rsp_els_dma, 0);
6442
Joe Carnuccio09e382b2020-02-12 13:44:23 -08006443 if (rval) {
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006444 ql_log(ql_log_warn, vha, 0x0188,
Joe Carnuccio09e382b2020-02-12 13:44:23 -08006445 "%s: iocb failed to execute -> %x\n", __func__, rval);
6446 } else if (rsp_els->comp_status) {
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006447 ql_log(ql_log_warn, vha, 0x0189,
Joe Carnuccio09e382b2020-02-12 13:44:23 -08006448 "%s: iocb failed to complete -> completion=%#x subcode=(%#x,%#x)\n",
6449 __func__, rsp_els->comp_status,
6450 rsp_els->error_subcode_1, rsp_els->error_subcode_2);
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006451 } else {
6452 ql_dbg(ql_dbg_init, vha, 0x018a, "%s: done.\n", __func__);
6453 }
6454
6455dealloc:
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006456 if (stat)
6457 dma_free_coherent(&ha->pdev->dev, sizeof(*stat),
6458 stat, stat_dma);
6459 if (sfp)
6460 dma_free_coherent(&ha->pdev->dev, SFP_RTDI_LEN,
6461 sfp, sfp_dma);
6462 if (rsp_payload)
6463 dma_free_coherent(&ha->pdev->dev, sizeof(*rsp_payload),
6464 rsp_payload, rsp_payload_dma);
6465 if (rsp_els)
6466 dma_free_coherent(&ha->pdev->dev, sizeof(*rsp_els),
6467 rsp_els, rsp_els_dma);
Joe Carnuccio576bfde2020-02-12 13:44:24 -08006468}
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006469
Shyam Sundar62e9dd12020-06-30 03:22:28 -07006470void
6471qla24xx_free_purex_item(struct purex_item *item)
6472{
6473 if (item == &item->vha->default_item)
6474 memset(&item->vha->default_item, 0, sizeof(struct purex_item));
6475 else
6476 kfree(item);
6477}
6478
Joe Carnuccio576bfde2020-02-12 13:44:24 -08006479void qla24xx_process_purex_list(struct purex_list *list)
6480{
6481 struct list_head head = LIST_HEAD_INIT(head);
6482 struct purex_item *item, *next;
6483 ulong flags;
6484
6485 spin_lock_irqsave(&list->lock, flags);
6486 list_splice_init(&list->head, &head);
6487 spin_unlock_irqrestore(&list->lock, flags);
6488
6489 list_for_each_entry_safe(item, next, &head, list) {
6490 list_del(&item->list);
Shyam Sundar62e9dd12020-06-30 03:22:28 -07006491 item->process_item(item->vha, item);
6492 qla24xx_free_purex_item(item);
Joe Carnuccio576bfde2020-02-12 13:44:24 -08006493 }
Joe Carnucciod83a80e2020-02-12 13:44:18 -08006494}
6495
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01006496/*
6497 * Context: task, can sleep
6498 */
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006499void
6500qla83xx_idc_unlock(scsi_qla_host_t *base_vha, uint16_t requester_id)
6501{
Bart Van Assche5897cb22015-06-04 15:57:20 -07006502#if 0
6503 uint16_t options = (requester_id << 15) | BIT_7;
6504#endif
6505 uint16_t retry;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006506 uint32_t data;
6507 struct qla_hw_data *ha = base_vha->hw;
6508
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01006509 might_sleep();
6510
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006511 /* IDC-unlock implementation using driver-unlock/lock-id
6512 * remote registers
6513 */
6514 retry = 0;
6515retry_unlock:
6516 if (qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_LOCKID, &data)
6517 == QLA_SUCCESS) {
6518 if (data == ha->portnum) {
6519 qla83xx_rd_reg(base_vha, QLA83XX_DRIVER_UNLOCK, &data);
6520 /* Clearing lock-id by setting 0xff */
6521 qla83xx_wr_reg(base_vha, QLA83XX_DRIVER_LOCKID, 0xff);
6522 } else if (retry < 10) {
6523 /* SV: XXX: IDC unlock retrying needed here? */
6524
6525 /* Retry for IDC-unlock */
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01006526 msleep(QLA83XX_WAIT_LOGIC_MS);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006527 retry++;
6528 ql_dbg(ql_dbg_p3p, base_vha, 0xb064,
Colin Ian Kingee6a8772016-08-28 12:24:48 +01006529 "Failed to release IDC lock, retrying=%d\n", retry);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006530 goto retry_unlock;
6531 }
6532 } else if (retry < 10) {
6533 /* Retry for IDC-unlock */
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01006534 msleep(QLA83XX_WAIT_LOGIC_MS);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006535 retry++;
6536 ql_dbg(ql_dbg_p3p, base_vha, 0xb065,
Colin Ian Kingee6a8772016-08-28 12:24:48 +01006537 "Failed to read drv-lockid, retrying=%d\n", retry);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006538 goto retry_unlock;
6539 }
6540
6541 return;
6542
Bart Van Assche5897cb22015-06-04 15:57:20 -07006543#if 0
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006544 /* XXX: IDC-unlock implementation using access-control mbx */
6545 retry = 0;
6546retry_unlock2:
6547 if (qla83xx_access_control(base_vha, options, 0, 0, NULL)) {
6548 if (retry < 10) {
6549 /* Retry for IDC-unlock */
Ahmed S. Darwish4f6a57c2020-11-26 14:29:44 +01006550 msleep(QLA83XX_WAIT_LOGIC_MS);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006551 retry++;
6552 ql_dbg(ql_dbg_p3p, base_vha, 0xb066,
Colin Ian Kingee6a8772016-08-28 12:24:48 +01006553 "Failed to release IDC lock, retrying=%d\n", retry);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006554 goto retry_unlock2;
6555 }
6556 }
6557
6558 return;
Bart Van Assche5897cb22015-06-04 15:57:20 -07006559#endif
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006560}
6561
6562int
6563__qla83xx_set_drv_presence(scsi_qla_host_t *vha)
6564{
6565 int rval = QLA_SUCCESS;
6566 struct qla_hw_data *ha = vha->hw;
6567 uint32_t drv_presence;
6568
6569 rval = qla83xx_rd_reg(vha, QLA83XX_IDC_DRV_PRESENCE, &drv_presence);
6570 if (rval == QLA_SUCCESS) {
6571 drv_presence |= (1 << ha->portnum);
6572 rval = qla83xx_wr_reg(vha, QLA83XX_IDC_DRV_PRESENCE,
6573 drv_presence);
6574 }
6575
6576 return rval;
6577}
6578
6579int
6580qla83xx_set_drv_presence(scsi_qla_host_t *vha)
6581{
6582 int rval = QLA_SUCCESS;
6583
6584 qla83xx_idc_lock(vha, 0);
6585 rval = __qla83xx_set_drv_presence(vha);
6586 qla83xx_idc_unlock(vha, 0);
6587
6588 return rval;
6589}
6590
6591int
6592__qla83xx_clear_drv_presence(scsi_qla_host_t *vha)
6593{
6594 int rval = QLA_SUCCESS;
6595 struct qla_hw_data *ha = vha->hw;
6596 uint32_t drv_presence;
6597
6598 rval = qla83xx_rd_reg(vha, QLA83XX_IDC_DRV_PRESENCE, &drv_presence);
6599 if (rval == QLA_SUCCESS) {
6600 drv_presence &= ~(1 << ha->portnum);
6601 rval = qla83xx_wr_reg(vha, QLA83XX_IDC_DRV_PRESENCE,
6602 drv_presence);
6603 }
6604
6605 return rval;
6606}
6607
6608int
6609qla83xx_clear_drv_presence(scsi_qla_host_t *vha)
6610{
6611 int rval = QLA_SUCCESS;
6612
6613 qla83xx_idc_lock(vha, 0);
6614 rval = __qla83xx_clear_drv_presence(vha);
6615 qla83xx_idc_unlock(vha, 0);
6616
6617 return rval;
6618}
6619
Saurav Kashyapfa492632012-11-21 02:40:29 -05006620static void
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006621qla83xx_need_reset_handler(scsi_qla_host_t *vha)
6622{
6623 struct qla_hw_data *ha = vha->hw;
6624 uint32_t drv_ack, drv_presence;
6625 unsigned long ack_timeout;
6626
6627 /* Wait for IDC ACK from all functions (DRV-ACK == DRV-PRESENCE) */
6628 ack_timeout = jiffies + (ha->fcoe_reset_timeout * HZ);
6629 while (1) {
6630 qla83xx_rd_reg(vha, QLA83XX_IDC_DRIVER_ACK, &drv_ack);
6631 qla83xx_rd_reg(vha, QLA83XX_IDC_DRV_PRESENCE, &drv_presence);
Saurav Kashyap807fb6d2012-11-21 02:40:36 -05006632 if ((drv_ack & drv_presence) == drv_presence)
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006633 break;
6634
6635 if (time_after_eq(jiffies, ack_timeout)) {
6636 ql_log(ql_log_warn, vha, 0xb067,
6637 "RESET ACK TIMEOUT! drv_presence=0x%x "
6638 "drv_ack=0x%x\n", drv_presence, drv_ack);
6639 /*
6640 * The function(s) which did not ack in time are forced
6641 * to withdraw any further participation in the IDC
6642 * reset.
6643 */
6644 if (drv_ack != drv_presence)
6645 qla83xx_wr_reg(vha, QLA83XX_IDC_DRV_PRESENCE,
6646 drv_ack);
6647 break;
6648 }
6649
6650 qla83xx_idc_unlock(vha, 0);
6651 msleep(1000);
6652 qla83xx_idc_lock(vha, 0);
6653 }
6654
6655 qla83xx_wr_reg(vha, QLA83XX_IDC_DEV_STATE, QLA8XXX_DEV_COLD);
6656 ql_log(ql_log_info, vha, 0xb068, "HW State: COLD/RE-INIT.\n");
6657}
6658
Saurav Kashyapfa492632012-11-21 02:40:29 -05006659static int
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006660qla83xx_device_bootstrap(scsi_qla_host_t *vha)
6661{
6662 int rval = QLA_SUCCESS;
6663 uint32_t idc_control;
6664
6665 qla83xx_wr_reg(vha, QLA83XX_IDC_DEV_STATE, QLA8XXX_DEV_INITIALIZING);
6666 ql_log(ql_log_info, vha, 0xb069, "HW State: INITIALIZING.\n");
6667
6668 /* Clearing IDC-Control Graceful-Reset Bit before resetting f/w */
6669 __qla83xx_get_idc_control(vha, &idc_control);
6670 idc_control &= ~QLA83XX_IDC_GRACEFUL_RESET;
6671 __qla83xx_set_idc_control(vha, 0);
6672
6673 qla83xx_idc_unlock(vha, 0);
6674 rval = qla83xx_restart_nic_firmware(vha);
6675 qla83xx_idc_lock(vha, 0);
6676
6677 if (rval != QLA_SUCCESS) {
6678 ql_log(ql_log_fatal, vha, 0xb06a,
6679 "Failed to restart NIC f/w.\n");
6680 qla83xx_wr_reg(vha, QLA83XX_IDC_DEV_STATE, QLA8XXX_DEV_FAILED);
6681 ql_log(ql_log_info, vha, 0xb06b, "HW State: FAILED.\n");
6682 } else {
6683 ql_dbg(ql_dbg_p3p, vha, 0xb06c,
6684 "Success in restarting nic f/w.\n");
6685 qla83xx_wr_reg(vha, QLA83XX_IDC_DEV_STATE, QLA8XXX_DEV_READY);
6686 ql_log(ql_log_info, vha, 0xb06d, "HW State: READY.\n");
6687 }
6688
6689 return rval;
6690}
6691
6692/* Assumes idc_lock always held on entry */
6693int
6694qla83xx_idc_state_handler(scsi_qla_host_t *base_vha)
6695{
6696 struct qla_hw_data *ha = base_vha->hw;
6697 int rval = QLA_SUCCESS;
6698 unsigned long dev_init_timeout;
6699 uint32_t dev_state;
6700
6701 /* Wait for MAX-INIT-TIMEOUT for the device to go ready */
6702 dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout * HZ);
6703
6704 while (1) {
6705
6706 if (time_after_eq(jiffies, dev_init_timeout)) {
6707 ql_log(ql_log_warn, base_vha, 0xb06e,
6708 "Initialization TIMEOUT!\n");
6709 /* Init timeout. Disable further NIC Core
6710 * communication.
6711 */
6712 qla83xx_wr_reg(base_vha, QLA83XX_IDC_DEV_STATE,
6713 QLA8XXX_DEV_FAILED);
6714 ql_log(ql_log_info, base_vha, 0xb06f,
6715 "HW State: FAILED.\n");
6716 }
6717
6718 qla83xx_rd_reg(base_vha, QLA83XX_IDC_DEV_STATE, &dev_state);
6719 switch (dev_state) {
6720 case QLA8XXX_DEV_READY:
6721 if (ha->flags.nic_core_reset_owner)
6722 qla83xx_idc_audit(base_vha,
6723 IDC_AUDIT_COMPLETION);
6724 ha->flags.nic_core_reset_owner = 0;
6725 ql_dbg(ql_dbg_p3p, base_vha, 0xb070,
6726 "Reset_owner reset by 0x%x.\n",
6727 ha->portnum);
6728 goto exit;
6729 case QLA8XXX_DEV_COLD:
6730 if (ha->flags.nic_core_reset_owner)
6731 rval = qla83xx_device_bootstrap(base_vha);
6732 else {
6733 /* Wait for AEN to change device-state */
6734 qla83xx_idc_unlock(base_vha, 0);
6735 msleep(1000);
6736 qla83xx_idc_lock(base_vha, 0);
6737 }
6738 break;
6739 case QLA8XXX_DEV_INITIALIZING:
6740 /* Wait for AEN to change device-state */
6741 qla83xx_idc_unlock(base_vha, 0);
6742 msleep(1000);
6743 qla83xx_idc_lock(base_vha, 0);
6744 break;
6745 case QLA8XXX_DEV_NEED_RESET:
6746 if (!ql2xdontresethba && ha->flags.nic_core_reset_owner)
6747 qla83xx_need_reset_handler(base_vha);
6748 else {
6749 /* Wait for AEN to change device-state */
6750 qla83xx_idc_unlock(base_vha, 0);
6751 msleep(1000);
6752 qla83xx_idc_lock(base_vha, 0);
6753 }
6754 /* reset timeout value after need reset handler */
6755 dev_init_timeout = jiffies +
6756 (ha->fcoe_dev_init_timeout * HZ);
6757 break;
6758 case QLA8XXX_DEV_NEED_QUIESCENT:
6759 /* XXX: DEBUG for now */
6760 qla83xx_idc_unlock(base_vha, 0);
6761 msleep(1000);
6762 qla83xx_idc_lock(base_vha, 0);
6763 break;
6764 case QLA8XXX_DEV_QUIESCENT:
6765 /* XXX: DEBUG for now */
6766 if (ha->flags.quiesce_owner)
6767 goto exit;
6768
6769 qla83xx_idc_unlock(base_vha, 0);
6770 msleep(1000);
6771 qla83xx_idc_lock(base_vha, 0);
6772 dev_init_timeout = jiffies +
6773 (ha->fcoe_dev_init_timeout * HZ);
6774 break;
6775 case QLA8XXX_DEV_FAILED:
6776 if (ha->flags.nic_core_reset_owner)
6777 qla83xx_idc_audit(base_vha,
6778 IDC_AUDIT_COMPLETION);
6779 ha->flags.nic_core_reset_owner = 0;
6780 __qla83xx_clear_drv_presence(base_vha);
6781 qla83xx_idc_unlock(base_vha, 0);
6782 qla8xxx_dev_failed_handler(base_vha);
6783 rval = QLA_FUNCTION_FAILED;
6784 qla83xx_idc_lock(base_vha, 0);
6785 goto exit;
6786 case QLA8XXX_BAD_VALUE:
6787 qla83xx_idc_unlock(base_vha, 0);
6788 msleep(1000);
6789 qla83xx_idc_lock(base_vha, 0);
6790 break;
6791 default:
6792 ql_log(ql_log_warn, base_vha, 0xb071,
Masanari Iidad939be32015-02-27 23:52:31 +09006793 "Unknown Device State: %x.\n", dev_state);
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04006794 qla83xx_idc_unlock(base_vha, 0);
6795 qla8xxx_dev_failed_handler(base_vha);
6796 rval = QLA_FUNCTION_FAILED;
6797 qla83xx_idc_lock(base_vha, 0);
6798 goto exit;
6799 }
6800 }
6801
6802exit:
6803 return rval;
6804}
6805
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006806void
6807qla2x00_disable_board_on_pci_error(struct work_struct *work)
6808{
6809 struct qla_hw_data *ha = container_of(work, struct qla_hw_data,
6810 board_disable);
6811 struct pci_dev *pdev = ha->pdev;
6812 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
6813
6814 ql_log(ql_log_warn, base_vha, 0x015b,
6815 "Disabling adapter.\n");
6816
Sawan Chandakefdb5762017-08-23 15:05:00 -07006817 if (!atomic_read(&pdev->enable_cnt)) {
6818 ql_log(ql_log_info, base_vha, 0xfffc,
6819 "PCI device disabled, no action req for PCI error=%lx\n",
6820 base_vha->pci_flags);
6821 return;
6822 }
6823
Martin Wilck856e1522020-04-21 22:46:20 +02006824 /*
6825 * if UNLOADING flag is already set, then continue unload,
6826 * where it was set first.
6827 */
6828 if (test_and_set_bit(UNLOADING, &base_vha->dpc_flags))
6829 return;
Quinn Tran726b8542017-01-19 22:28:00 -08006830
Martin Wilck856e1522020-04-21 22:46:20 +02006831 qla2x00_wait_for_sess_deletion(base_vha);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006832
6833 qla2x00_delete_all_vps(ha, base_vha);
6834
6835 qla2x00_abort_all_cmds(base_vha, DID_NO_CONNECT << 16);
6836
6837 qla2x00_dfs_remove(base_vha);
6838
6839 qla84xx_put_chip(base_vha);
6840
6841 if (base_vha->timer_active)
6842 qla2x00_stop_timer(base_vha);
6843
6844 base_vha->flags.online = 0;
6845
6846 qla2x00_destroy_deferred_work(ha);
6847
6848 /*
6849 * Do not try to stop beacon blink as it will issue a mailbox
6850 * command.
6851 */
6852 qla2x00_free_sysfs_attr(base_vha, false);
6853
6854 fc_remove_host(base_vha->host);
6855
6856 scsi_remove_host(base_vha->host);
6857
6858 base_vha->flags.init_done = 0;
6859 qla25xx_delete_queues(base_vha);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006860 qla2x00_free_fcports(base_vha);
Quinn Tran093df732016-12-12 14:40:09 -08006861 qla2x00_free_irqs(base_vha);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006862 qla2x00_mem_free(ha);
6863 qla82xx_md_free(base_vha);
6864 qla2x00_free_queues(ha);
6865
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006866 qla2x00_unmap_iobases(ha);
6867
6868 pci_release_selected_regions(ha->pdev, ha->bars);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006869 pci_disable_device(pdev);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006870
Joe Lawrencebeb9e312014-08-26 17:12:14 -04006871 /*
6872 * Let qla2x00_remove_one cleanup qla_hw_data on device removal.
6873 */
Chad Dupuisf3ddac12013-10-30 03:38:16 -04006874}
6875
Linus Torvalds1da177e2005-04-16 15:20:36 -07006876/**************************************************************************
6877* qla2x00_do_dpc
6878* This kernel thread is a task that is schedule by the interrupt handler
6879* to perform the background processing for interrupts.
6880*
6881* Notes:
6882* This task always run in the context of a kernel thread. It
6883* is kick-off by the driver's detect code and starts up
6884* up one per adapter. It immediately goes to sleep and waits for
6885* some fibre event. When either the interrupt handler or
6886* the timer routine detects a event it will one of the task
6887* bits then wake us up.
6888**************************************************************************/
6889static int
6890qla2x00_do_dpc(void *data)
6891{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006892 scsi_qla_host_t *base_vha;
6893 struct qla_hw_data *ha;
Michael Hernandezd7459522016-12-12 14:40:07 -08006894 uint32_t online;
6895 struct qla_qpair *qpair;
Seokmann Ju99363ef2008-01-31 12:33:51 -08006896
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08006897 ha = (struct qla_hw_data *)data;
6898 base_vha = pci_get_drvdata(ha->pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006899
Dongsheng Yang8698a742014-03-11 18:09:12 +08006900 set_user_nice(current, MIN_NICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006901
James Bottomley563585e2011-01-27 16:12:37 -05006902 set_current_state(TASK_INTERRUPTIBLE);
Christoph Hellwig39a11242006-02-14 18:46:22 +01006903 while (!kthread_should_stop()) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006904 ql_dbg(ql_dbg_dpc, base_vha, 0x4000,
6905 "DPC handler sleeping.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006906
Christoph Hellwig39a11242006-02-14 18:46:22 +01006907 schedule();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006908
Quinn Tranf7a0ed472021-03-29 01:52:25 -07006909 if (test_and_clear_bit(DO_EEH_RECOVERY, &base_vha->dpc_flags))
6910 qla_pci_set_eeh_busy(base_vha);
6911
Andrew Vasquezc142caf2011-11-18 09:03:10 -08006912 if (!base_vha->flags.init_done || ha->flags.mbox_busy)
6913 goto end_loop;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006914
Andrew Vasquez85880802009-12-15 21:29:46 -08006915 if (ha->flags.eeh_busy) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006916 ql_dbg(ql_dbg_dpc, base_vha, 0x4003,
6917 "eeh_busy=%d.\n", ha->flags.eeh_busy);
Andrew Vasquezc142caf2011-11-18 09:03:10 -08006918 goto end_loop;
Andrew Vasquez85880802009-12-15 21:29:46 -08006919 }
6920
Linus Torvalds1da177e2005-04-16 15:20:36 -07006921 ha->dpc_active = 1;
6922
Saurav Kashyap5f28d2d2012-05-15 14:34:15 -04006923 ql_dbg(ql_dbg_dpc + ql_dbg_verbose, base_vha, 0x4001,
6924 "DPC handler waking up, dpc_flags=0x%lx.\n",
6925 base_vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006926
Joe Carnuccioa29b3dd2016-07-06 11:14:19 -04006927 if (test_bit(UNLOADING, &base_vha->dpc_flags))
6928 break;
6929
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04006930 if (IS_P3P_TYPE(ha)) {
6931 if (IS_QLA8044(ha)) {
6932 if (test_and_clear_bit(ISP_UNRECOVERABLE,
6933 &base_vha->dpc_flags)) {
6934 qla8044_idc_lock(ha);
6935 qla8044_wr_direct(base_vha,
6936 QLA8044_CRB_DEV_STATE_INDEX,
6937 QLA8XXX_DEV_FAILED);
6938 qla8044_idc_unlock(ha);
6939 ql_log(ql_log_info, base_vha, 0x4004,
6940 "HW State: FAILED.\n");
6941 qla8044_device_state_handler(base_vha);
6942 continue;
6943 }
6944
6945 } else {
6946 if (test_and_clear_bit(ISP_UNRECOVERABLE,
6947 &base_vha->dpc_flags)) {
6948 qla82xx_idc_lock(ha);
6949 qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
6950 QLA8XXX_DEV_FAILED);
6951 qla82xx_idc_unlock(ha);
6952 ql_log(ql_log_info, base_vha, 0x0151,
6953 "HW State: FAILED.\n");
6954 qla82xx_device_state_handler(base_vha);
6955 continue;
6956 }
Giridhar Malavalia9083012010-04-12 17:59:55 -07006957 }
6958
6959 if (test_and_clear_bit(FCOE_CTX_RESET_NEEDED,
6960 &base_vha->dpc_flags)) {
6961
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006962 ql_dbg(ql_dbg_dpc, base_vha, 0x4005,
6963 "FCoE context reset scheduled.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07006964 if (!(test_and_set_bit(ABORT_ISP_ACTIVE,
6965 &base_vha->dpc_flags))) {
6966 if (qla82xx_fcoe_ctx_reset(base_vha)) {
6967 /* FCoE-ctx reset failed.
6968 * Escalate to chip-reset
6969 */
6970 set_bit(ISP_ABORT_NEEDED,
6971 &base_vha->dpc_flags);
6972 }
6973 clear_bit(ABORT_ISP_ACTIVE,
6974 &base_vha->dpc_flags);
6975 }
6976
Saurav Kashyap7c3df132011-07-14 12:00:13 -07006977 ql_dbg(ql_dbg_dpc, base_vha, 0x4006,
6978 "FCoE context reset end.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07006979 }
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04006980 } else if (IS_QLAFX00(ha)) {
6981 if (test_and_clear_bit(ISP_UNRECOVERABLE,
6982 &base_vha->dpc_flags)) {
6983 ql_dbg(ql_dbg_dpc, base_vha, 0x4020,
6984 "Firmware Reset Recovery\n");
6985 if (qlafx00_reset_initialize(base_vha)) {
6986 /* Failed. Abort isp later. */
6987 if (!test_bit(UNLOADING,
Dan Carpenterf92f82d2014-05-05 12:47:57 +03006988 &base_vha->dpc_flags)) {
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04006989 set_bit(ISP_UNRECOVERABLE,
6990 &base_vha->dpc_flags);
6991 ql_dbg(ql_dbg_dpc, base_vha,
6992 0x4021,
6993 "Reset Recovery Failed\n");
Dan Carpenterf92f82d2014-05-05 12:47:57 +03006994 }
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04006995 }
6996 }
6997
6998 if (test_and_clear_bit(FX00_TARGET_SCAN,
6999 &base_vha->dpc_flags)) {
7000 ql_dbg(ql_dbg_dpc, base_vha, 0x4022,
7001 "ISPFx00 Target Scan scheduled\n");
7002 if (qlafx00_rescan_isp(base_vha)) {
7003 if (!test_bit(UNLOADING,
7004 &base_vha->dpc_flags))
7005 set_bit(ISP_UNRECOVERABLE,
7006 &base_vha->dpc_flags);
7007 ql_dbg(ql_dbg_dpc, base_vha, 0x401e,
7008 "ISPFx00 Target Scan Failed\n");
7009 }
7010 ql_dbg(ql_dbg_dpc, base_vha, 0x401f,
7011 "ISPFx00 Target Scan End\n");
7012 }
Armen Baloyane8f5e952013-10-30 03:38:17 -04007013 if (test_and_clear_bit(FX00_HOST_INFO_RESEND,
7014 &base_vha->dpc_flags)) {
7015 ql_dbg(ql_dbg_dpc, base_vha, 0x4023,
7016 "ISPFx00 Host Info resend scheduled\n");
7017 qlafx00_fx_disc(base_vha,
7018 &base_vha->hw->mr.fcport,
7019 FXDISC_REG_HOST_INFO);
7020 }
Giridhar Malavalia9083012010-04-12 17:59:55 -07007021 }
7022
Quinn Trane4e3a2c2017-08-23 15:05:07 -07007023 if (test_and_clear_bit(DETECT_SFP_CHANGE,
Andrew Vasquezb0f18ee2020-02-26 14:40:13 -08007024 &base_vha->dpc_flags)) {
7025 /* Semantic:
7026 * - NO-OP -- await next ISP-ABORT. Preferred method
7027 * to minimize disruptions that will occur
7028 * when a forced chip-reset occurs.
7029 * - Force -- ISP-ABORT scheduled.
7030 */
7031 /* set_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags); */
Quinn Trane4e3a2c2017-08-23 15:05:07 -07007032 }
7033
Quinn Tranb08abbd2018-07-18 14:29:54 -07007034 if (test_and_clear_bit
7035 (ISP_ABORT_NEEDED, &base_vha->dpc_flags) &&
7036 !test_bit(UNLOADING, &base_vha->dpc_flags)) {
Quinn Tran93eca612018-08-31 11:24:37 -07007037 bool do_reset = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007038
Quinn Tran0645cb82018-09-11 10:18:18 -07007039 switch (base_vha->qlini_mode) {
Quinn Tran93eca612018-08-31 11:24:37 -07007040 case QLA2XXX_INI_MODE_ENABLED:
7041 break;
7042 case QLA2XXX_INI_MODE_DISABLED:
Quinn Tran0645cb82018-09-11 10:18:18 -07007043 if (!qla_tgt_mode_enabled(base_vha) &&
7044 !ha->flags.fw_started)
Quinn Tran93eca612018-08-31 11:24:37 -07007045 do_reset = false;
7046 break;
7047 case QLA2XXX_INI_MODE_DUAL:
Quinn Tran0645cb82018-09-11 10:18:18 -07007048 if (!qla_dual_mode_enabled(base_vha) &&
7049 !ha->flags.fw_started)
Quinn Tran93eca612018-08-31 11:24:37 -07007050 do_reset = false;
7051 break;
7052 default:
7053 break;
7054 }
7055
7056 if (do_reset && !(test_and_set_bit(ABORT_ISP_ACTIVE,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007057 &base_vha->dpc_flags))) {
Viacheslav Dubeykof8395442020-04-10 11:07:08 +03007058 base_vha->flags.online = 1;
Quinn Tran93eca612018-08-31 11:24:37 -07007059 ql_dbg(ql_dbg_dpc, base_vha, 0x4007,
7060 "ISP abort scheduled.\n");
Giridhar Malavalia9083012010-04-12 17:59:55 -07007061 if (ha->isp_ops->abort_isp(base_vha)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007062 /* failed. retry later */
7063 set_bit(ISP_ABORT_NEEDED,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007064 &base_vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007065 }
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007066 clear_bit(ABORT_ISP_ACTIVE,
7067 &base_vha->dpc_flags);
Quinn Tran93eca612018-08-31 11:24:37 -07007068 ql_dbg(ql_dbg_dpc, base_vha, 0x4008,
7069 "ISP abort end.\n");
Seokmann Ju99363ef2008-01-31 12:33:51 -08007070 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007071 }
7072
Joe Carnuccio576bfde2020-02-12 13:44:24 -08007073 if (test_bit(PROCESS_PUREX_IOCB, &base_vha->dpc_flags)) {
7074 if (atomic_read(&base_vha->loop_state) == LOOP_READY) {
7075 qla24xx_process_purex_list
7076 (&base_vha->purex_list);
7077 clear_bit(PROCESS_PUREX_IOCB,
7078 &base_vha->dpc_flags);
7079 }
Joe Carnucciod83a80e2020-02-12 13:44:18 -08007080 }
7081
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007082 if (IS_QLAFX00(ha))
7083 goto loop_resync_check;
7084
Saurav Kashyap579d12b2010-12-21 16:00:14 -08007085 if (test_bit(ISP_QUIESCE_NEEDED, &base_vha->dpc_flags)) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007086 ql_dbg(ql_dbg_dpc, base_vha, 0x4009,
7087 "Quiescence mode scheduled.\n");
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04007088 if (IS_P3P_TYPE(ha)) {
7089 if (IS_QLA82XX(ha))
7090 qla82xx_device_state_handler(base_vha);
7091 if (IS_QLA8044(ha))
7092 qla8044_device_state_handler(base_vha);
Chad Dupuis8fcd6b82012-08-22 14:21:06 -04007093 clear_bit(ISP_QUIESCE_NEEDED,
7094 &base_vha->dpc_flags);
7095 if (!ha->flags.quiesce_owner) {
7096 qla2x00_perform_loop_resync(base_vha);
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04007097 if (IS_QLA82XX(ha)) {
7098 qla82xx_idc_lock(ha);
7099 qla82xx_clear_qsnt_ready(
7100 base_vha);
7101 qla82xx_idc_unlock(ha);
7102 } else if (IS_QLA8044(ha)) {
7103 qla8044_idc_lock(ha);
7104 qla8044_clear_qsnt_ready(
7105 base_vha);
7106 qla8044_idc_unlock(ha);
7107 }
Chad Dupuis8fcd6b82012-08-22 14:21:06 -04007108 }
7109 } else {
7110 clear_bit(ISP_QUIESCE_NEEDED,
7111 &base_vha->dpc_flags);
7112 qla2x00_quiesce_io(base_vha);
Saurav Kashyap579d12b2010-12-21 16:00:14 -08007113 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007114 ql_dbg(ql_dbg_dpc, base_vha, 0x400a,
7115 "Quiescence mode end.\n");
Saurav Kashyap579d12b2010-12-21 16:00:14 -08007116 }
7117
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007118 if (test_and_clear_bit(RESET_MARKER_NEEDED,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007119 &base_vha->dpc_flags) &&
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007120 (!(test_and_set_bit(RESET_ACTIVE, &base_vha->dpc_flags)))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007121
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007122 ql_dbg(ql_dbg_dpc, base_vha, 0x400b,
7123 "Reset marker scheduled.\n");
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007124 qla2x00_rst_aen(base_vha);
7125 clear_bit(RESET_ACTIVE, &base_vha->dpc_flags);
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007126 ql_dbg(ql_dbg_dpc, base_vha, 0x400c,
7127 "Reset marker end.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007128 }
7129
7130 /* Retry each device up to login retry count */
Quinn Tran4005a992017-12-04 14:45:06 -08007131 if (test_bit(RELOGIN_NEEDED, &base_vha->dpc_flags) &&
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007132 !test_bit(LOOP_RESYNC_NEEDED, &base_vha->dpc_flags) &&
7133 atomic_read(&base_vha->loop_state) != LOOP_DOWN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007134
Quinn Tran4005a992017-12-04 14:45:06 -08007135 if (!base_vha->relogin_jif ||
7136 time_after_eq(jiffies, base_vha->relogin_jif)) {
7137 base_vha->relogin_jif = jiffies + HZ;
7138 clear_bit(RELOGIN_NEEDED, &base_vha->dpc_flags);
7139
Quinn Tran9b3e0f42017-12-28 12:33:16 -08007140 ql_dbg(ql_dbg_disc, base_vha, 0x400d,
Quinn Tran4005a992017-12-04 14:45:06 -08007141 "Relogin scheduled.\n");
Quinn Tran9b3e0f42017-12-28 12:33:16 -08007142 qla24xx_post_relogin_work(base_vha);
Quinn Tran4005a992017-12-04 14:45:06 -08007143 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007144 }
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007145loop_resync_check:
Quinn Tran3fbc74f2022-12-19 03:07:45 -08007146 if (!qla2x00_reset_active(base_vha) &&
7147 test_and_clear_bit(LOOP_RESYNC_NEEDED,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007148 &base_vha->dpc_flags)) {
Quinn Tran3fbc74f2022-12-19 03:07:45 -08007149 /*
7150 * Allow abort_isp to complete before moving on to scanning.
7151 */
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007152 ql_dbg(ql_dbg_dpc, base_vha, 0x400f,
7153 "Loop resync scheduled.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007154
7155 if (!(test_and_set_bit(LOOP_RESYNC_ACTIVE,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007156 &base_vha->dpc_flags))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007157
Bart Van Assche52c82822015-07-09 07:23:26 -07007158 qla2x00_loop_resync(base_vha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007159
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007160 clear_bit(LOOP_RESYNC_ACTIVE,
7161 &base_vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007162 }
7163
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007164 ql_dbg(ql_dbg_dpc, base_vha, 0x4010,
7165 "Loop resync end.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007166 }
7167
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007168 if (IS_QLAFX00(ha))
7169 goto intr_on_check;
7170
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007171 if (test_bit(NPIV_CONFIG_NEEDED, &base_vha->dpc_flags) &&
7172 atomic_read(&base_vha->loop_state) == LOOP_READY) {
7173 clear_bit(NPIV_CONFIG_NEEDED, &base_vha->dpc_flags);
7174 qla2xxx_flash_npiv_conf(base_vha);
Andrew Vasquez272976c2008-09-11 21:22:50 -07007175 }
7176
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007177intr_on_check:
Linus Torvalds1da177e2005-04-16 15:20:36 -07007178 if (!ha->interrupts_on)
Andrew Vasquezfd34f552007-07-19 15:06:00 -07007179 ha->isp_ops->enable_intrs(ha);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007180
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007181 if (test_and_clear_bit(BEACON_BLINK_NEEDED,
Himanshu Madani90b604f2014-04-11 16:54:40 -04007182 &base_vha->dpc_flags)) {
7183 if (ha->beacon_blink_led == 1)
7184 ha->isp_ops->beacon_blink(base_vha);
7185 }
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -08007186
Michael Hernandezd7459522016-12-12 14:40:07 -08007187 /* qpair online check */
7188 if (test_and_clear_bit(QPAIR_ONLINE_CHECK_NEEDED,
7189 &base_vha->dpc_flags)) {
7190 if (ha->flags.eeh_busy ||
7191 ha->flags.pci_channel_io_perm_failure)
7192 online = 0;
7193 else
7194 online = 1;
7195
7196 mutex_lock(&ha->mq_lock);
7197 list_for_each_entry(qpair, &base_vha->qp_list,
7198 qp_list_elem)
7199 qpair->online = online;
7200 mutex_unlock(&ha->mq_lock);
7201 }
7202
Quinn Tran8b4673b2018-09-04 14:19:14 -07007203 if (test_and_clear_bit(SET_ZIO_THRESHOLD_NEEDED,
Quinn Tran5777fef2021-03-29 01:52:21 -07007204 &base_vha->dpc_flags)) {
7205 u16 threshold = ha->nvme_last_rptd_aen + ha->last_zio_threshold;
7206
7207 if (threshold > ha->orig_fw_xcb_count)
7208 threshold = ha->orig_fw_xcb_count;
7209
Quinn Tran8b4673b2018-09-04 14:19:14 -07007210 ql_log(ql_log_info, base_vha, 0xffffff,
Quinn Tran5777fef2021-03-29 01:52:21 -07007211 "SET ZIO Activity exchange threshold to %d.\n",
7212 threshold);
7213 if (qla27xx_set_zio_threshold(base_vha, threshold)) {
7214 ql_log(ql_log_info, base_vha, 0xffffff,
7215 "Unable to SET ZIO Activity exchange threshold to %d.\n",
7216 threshold);
7217 }
Quinn Tran8b4673b2018-09-04 14:19:14 -07007218 }
7219
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007220 if (!IS_QLAFX00(ha))
7221 qla2x00_do_dpc_all_vps(base_vha);
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007222
Quinn Tran48acad02018-08-02 13:16:44 -07007223 if (test_and_clear_bit(N2N_LINK_RESET,
7224 &base_vha->dpc_flags)) {
7225 qla2x00_lip_reset(base_vha);
7226 }
7227
Linus Torvalds1da177e2005-04-16 15:20:36 -07007228 ha->dpc_active = 0;
Andrew Vasquezc142caf2011-11-18 09:03:10 -08007229end_loop:
James Bottomley563585e2011-01-27 16:12:37 -05007230 set_current_state(TASK_INTERRUPTIBLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007231 } /* End of while(1) */
James Bottomley563585e2011-01-27 16:12:37 -05007232 __set_current_state(TASK_RUNNING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007233
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007234 ql_dbg(ql_dbg_dpc, base_vha, 0x4011,
7235 "DPC handler exiting.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007236
7237 /*
7238 * Make sure that nobody tries to wake us up again.
7239 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007240 ha->dpc_active = 0;
7241
Andrew Vasquezac280b62009-08-20 11:06:05 -07007242 /* Cleanup any residual CTX SRBs. */
7243 qla2x00_abort_all_cmds(base_vha, DID_NO_CONNECT << 16);
7244
Christoph Hellwig39a11242006-02-14 18:46:22 +01007245 return 0;
7246}
7247
7248void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007249qla2xxx_wake_dpc(struct scsi_qla_host *vha)
Christoph Hellwig39a11242006-02-14 18:46:22 +01007250{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007251 struct qla_hw_data *ha = vha->hw;
Andrew Vasquezc795c1e2008-08-13 21:37:01 -07007252 struct task_struct *t = ha->dpc_thread;
7253
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007254 if (!test_bit(UNLOADING, &vha->dpc_flags) && t)
Andrew Vasquezc795c1e2008-08-13 21:37:01 -07007255 wake_up_process(t);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007256}
7257
7258/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07007259* qla2x00_rst_aen
7260* Processes asynchronous reset.
7261*
7262* Input:
7263* ha = adapter block pointer.
7264*/
7265static void
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007266qla2x00_rst_aen(scsi_qla_host_t *vha)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007267{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007268 if (vha->flags.online && !vha->flags.reset_active &&
7269 !atomic_read(&vha->loop_down_timer) &&
7270 !(test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007271 do {
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007272 clear_bit(RESET_MARKER_NEEDED, &vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007273
7274 /*
7275 * Issue marker command only when we are going to start
7276 * the I/O.
7277 */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007278 vha->marker_needed = 1;
7279 } while (!atomic_read(&vha->loop_down_timer) &&
7280 (test_bit(RESET_MARKER_NEEDED, &vha->dpc_flags)));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007281 }
7282}
7283
Quinn Trand94d8152021-06-18 22:24:27 -07007284static bool qla_do_heartbeat(struct scsi_qla_host *vha)
7285{
Quinn Trand94d8152021-06-18 22:24:27 -07007286 struct qla_hw_data *ha = vha->hw;
Manish Rangankar3a4e1f32021-09-08 09:46:20 -07007287 u32 cmpl_cnt;
7288 u16 i;
7289 bool do_heartbeat = false;
Quinn Trand94d8152021-06-18 22:24:27 -07007290
Manish Rangankar3a4e1f32021-09-08 09:46:20 -07007291 /*
7292 * Allow do_heartbeat only if we don’t have any active interrupts,
7293 * but there are still IOs outstanding with firmware.
7294 */
7295 cmpl_cnt = ha->base_qpair->cmd_completion_cnt;
7296 if (cmpl_cnt == ha->base_qpair->prev_completion_cnt &&
7297 cmpl_cnt != ha->base_qpair->cmd_cnt) {
7298 do_heartbeat = true;
Quinn Trand94d8152021-06-18 22:24:27 -07007299 goto skip;
7300 }
Manish Rangankar3a4e1f32021-09-08 09:46:20 -07007301 ha->base_qpair->prev_completion_cnt = cmpl_cnt;
Quinn Trand94d8152021-06-18 22:24:27 -07007302
7303 for (i = 0; i < ha->max_qpairs; i++) {
Manish Rangankar3a4e1f32021-09-08 09:46:20 -07007304 if (ha->queue_pair_map[i]) {
7305 cmpl_cnt = ha->queue_pair_map[i]->cmd_completion_cnt;
7306 if (cmpl_cnt == ha->queue_pair_map[i]->prev_completion_cnt &&
7307 cmpl_cnt != ha->queue_pair_map[i]->cmd_cnt) {
7308 do_heartbeat = true;
7309 break;
7310 }
7311 ha->queue_pair_map[i]->prev_completion_cnt = cmpl_cnt;
Quinn Trand94d8152021-06-18 22:24:27 -07007312 }
7313 }
7314
7315skip:
Manish Rangankar3a4e1f32021-09-08 09:46:20 -07007316 return do_heartbeat;
Quinn Trand94d8152021-06-18 22:24:27 -07007317}
7318
Quinn Tran713b4152022-03-10 01:25:59 -08007319static void qla_heart_beat(struct scsi_qla_host *vha, u16 dpc_started)
Quinn Trand94d8152021-06-18 22:24:27 -07007320{
Manish Rangankar3a4e1f32021-09-08 09:46:20 -07007321 struct qla_hw_data *ha = vha->hw;
7322
Quinn Trand94d8152021-06-18 22:24:27 -07007323 if (vha->vp_idx)
7324 return;
7325
7326 if (vha->hw->flags.eeh_busy || qla2x00_chip_is_down(vha))
7327 return;
7328
Quinn Tran713b4152022-03-10 01:25:59 -08007329 /*
7330 * dpc thread cannot run if heartbeat is running at the same time.
7331 * We also do not want to starve heartbeat task. Therefore, do
7332 * heartbeat task at least once every 5 seconds.
7333 */
7334 if (dpc_started &&
7335 time_before(jiffies, ha->last_heartbeat_run_jiffies + 5 * HZ))
7336 return;
7337
7338 if (qla_do_heartbeat(vha)) {
7339 ha->last_heartbeat_run_jiffies = jiffies;
Manish Rangankar3a4e1f32021-09-08 09:46:20 -07007340 queue_work(ha->wq, &ha->heartbeat_work);
Quinn Tran713b4152022-03-10 01:25:59 -08007341 }
Quinn Trand94d8152021-06-18 22:24:27 -07007342}
7343
Quinn Trand3117c82022-06-15 22:35:00 -07007344static void qla_wind_down_chip(scsi_qla_host_t *vha)
7345{
7346 struct qla_hw_data *ha = vha->hw;
7347
7348 if (!ha->flags.eeh_busy)
7349 return;
7350 if (ha->pci_error_state)
7351 /* system is trying to recover */
7352 return;
7353
7354 /*
7355 * Current system is not handling PCIE error. At this point, this is
7356 * best effort to wind down the adapter.
7357 */
7358 if (time_after_eq(jiffies, ha->eeh_jif + ql2xdelay_before_pci_error_handling * HZ) &&
7359 !ha->flags.eeh_flush) {
7360 ql_log(ql_log_info, vha, 0x9009,
7361 "PCI Error detected, attempting to reset hardware.\n");
7362
7363 ha->isp_ops->reset_chip(vha);
7364 ha->isp_ops->disable_intrs(ha);
7365
7366 ha->flags.eeh_flush = EEH_FLUSH_RDY;
7367 ha->eeh_jif = jiffies;
7368
7369 } else if (ha->flags.eeh_flush == EEH_FLUSH_RDY &&
7370 time_after_eq(jiffies, ha->eeh_jif + 5 * HZ)) {
7371 pci_clear_master(ha->pdev);
7372
7373 /* flush all command */
7374 qla2x00_abort_isp_cleanup(vha);
7375 ha->flags.eeh_flush = EEH_FLUSH_DONE;
7376
7377 ql_log(ql_log_info, vha, 0x900a,
7378 "PCI Error handling complete, all IOs aborted.\n");
7379 }
7380}
7381
Linus Torvalds1da177e2005-04-16 15:20:36 -07007382/**************************************************************************
7383* qla2x00_timer
7384*
7385* Description:
7386* One second timer
7387*
7388* Context: Interrupt
7389***************************************************************************/
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007390void
Kees Cook8e5f4ba2017-09-03 13:23:32 -07007391qla2x00_timer(struct timer_list *t)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007392{
Kees Cook8e5f4ba2017-09-03 13:23:32 -07007393 scsi_qla_host_t *vha = from_timer(vha, t, timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007394 unsigned long cpu_flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007395 int start_dpc = 0;
7396 int index;
7397 srb_t *sp;
Andrew Vasquez85880802009-12-15 21:29:46 -08007398 uint16_t w;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007399 struct qla_hw_data *ha = vha->hw;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08007400 struct req_que *req;
Saurav Kashyapdbf1f532021-01-11 01:31:28 -08007401 unsigned long flags;
7402 fc_port_t *fcport = NULL;
Andrew Vasquez85880802009-12-15 21:29:46 -08007403
Lalit Chandivadea5b36322010-09-03 15:20:50 -07007404 if (ha->flags.eeh_busy) {
Quinn Trand3117c82022-06-15 22:35:00 -07007405 qla_wind_down_chip(vha);
7406
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007407 ql_dbg(ql_dbg_timer, vha, 0x6000,
7408 "EEH = %d, restarting timer.\n",
7409 ha->flags.eeh_busy);
Lalit Chandivadea5b36322010-09-03 15:20:50 -07007410 qla2x00_restart_timer(vha, WATCH_INTERVAL);
7411 return;
7412 }
7413
Chad Dupuisf3ddac12013-10-30 03:38:16 -04007414 /*
7415 * Hardware read to raise pending EEH errors during mailbox waits. If
7416 * the read returns -1 then disable the board.
7417 */
7418 if (!pci_channel_offline(ha->pdev)) {
Andrew Vasquez85880802009-12-15 21:29:46 -08007419 pci_read_config_word(ha->pdev, PCI_VENDOR_ID, &w);
Joe Lawrencec821e0d2014-08-26 17:11:41 -04007420 qla2x00_check_reg16_for_disconnect(vha, w);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04007421 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007422
Saurav Kashyapcefcaba2011-05-10 11:18:18 -07007423 /* Make sure qla82xx_watchdog is run only for physical port */
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04007424 if (!vha->vp_idx && IS_P3P_TYPE(ha)) {
Saurav Kashyap579d12b2010-12-21 16:00:14 -08007425 if (test_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags))
7426 start_dpc++;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04007427 if (IS_QLA82XX(ha))
7428 qla82xx_watchdog(vha);
7429 else if (IS_QLA8044(ha))
7430 qla8044_watchdog(vha);
Saurav Kashyap579d12b2010-12-21 16:00:14 -08007431 }
7432
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04007433 if (!vha->vp_idx && IS_QLAFX00(ha))
7434 qlafx00_timer_routine(vha);
7435
Saurav Kashyapdbf1f532021-01-11 01:31:28 -08007436 if (vha->link_down_time < QLA2XX_MAX_LINK_DOWN_TIME)
7437 vha->link_down_time++;
7438
7439 spin_lock_irqsave(&vha->hw->tgt.sess_lock, flags);
7440 list_for_each_entry(fcport, &vha->vp_fcports, list) {
7441 if (fcport->tgt_link_down_time < QLA2XX_MAX_LINK_DOWN_TIME)
7442 fcport->tgt_link_down_time++;
7443 }
7444 spin_unlock_irqrestore(&vha->hw->tgt.sess_lock, flags);
7445
Linus Torvalds1da177e2005-04-16 15:20:36 -07007446 /* Loop down handler. */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007447 if (atomic_read(&vha->loop_down_timer) > 0 &&
Giridhar Malavali8f7daea2011-03-30 11:46:26 -07007448 !(test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) &&
7449 !(test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags))
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007450 && vha->flags.online) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007451
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007452 if (atomic_read(&vha->loop_down_timer) ==
7453 vha->loop_down_abort_time) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007454
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007455 ql_log(ql_log_info, vha, 0x6008,
7456 "Loop down - aborting the queues before time expires.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007457
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007458 if (!IS_QLA2100(ha) && vha->link_down_timeout)
7459 atomic_set(&vha->loop_state, LOOP_DEAD);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007460
Andrew Vasquezf08b7252010-01-12 12:59:48 -08007461 /*
7462 * Schedule an ISP abort to return any FCP2-device
7463 * commands.
7464 */
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007465 /* NPIV - scan physical port only */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007466 if (!vha->vp_idx) {
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007467 spin_lock_irqsave(&ha->hardware_lock,
7468 cpu_flags);
Anirban Chakraborty73208df2008-12-09 16:45:39 -08007469 req = ha->req_q_map[0];
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007470 for (index = 1;
Chad Dupuis8d93f552013-01-30 03:34:37 -05007471 index < req->num_outstanding_cmds;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007472 index++) {
7473 fc_port_t *sfcp;
bdf79622005-04-17 15:06:53 -05007474
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007475 sp = req->outstanding_cmds[index];
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007476 if (!sp)
7477 continue;
Quinn Tranc5419e22017-06-13 20:47:16 -07007478 if (sp->cmd_type != TYPE_SRB)
7479 continue;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -08007480 if (sp->type != SRB_SCSI_CMD)
Andrew Vasquezcf53b062009-08-20 11:06:04 -07007481 continue;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007482 sfcp = sp->fcport;
Andrew Vasquezf08b7252010-01-12 12:59:48 -08007483 if (!(sfcp->flags & FCF_FCP2_DEVICE))
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007484 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007485
Giridhar Malavali8f7daea2011-03-30 11:46:26 -07007486 if (IS_QLA82XX(ha))
7487 set_bit(FCOE_CTX_RESET_NEEDED,
7488 &vha->dpc_flags);
7489 else
7490 set_bit(ISP_ABORT_NEEDED,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007491 &vha->dpc_flags);
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07007492 break;
7493 }
7494 spin_unlock_irqrestore(&ha->hardware_lock,
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007495 cpu_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007496 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007497 start_dpc++;
7498 }
7499
7500 /* if the loop has been down for 4 minutes, reinit adapter */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007501 if (atomic_dec_and_test(&vha->loop_down_timer) != 0) {
Quinn Tranb1ae65c2022-12-19 03:07:39 -08007502 if (!(vha->device_flags & DFLG_NO_CABLE) && !vha->vp_idx) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007503 ql_log(ql_log_warn, vha, 0x6009,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007504 "Loop down - aborting ISP.\n");
7505
Giridhar Malavali8f7daea2011-03-30 11:46:26 -07007506 if (IS_QLA82XX(ha))
7507 set_bit(FCOE_CTX_RESET_NEEDED,
7508 &vha->dpc_flags);
7509 else
7510 set_bit(ISP_ABORT_NEEDED,
7511 &vha->dpc_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007512 }
7513 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007514 ql_dbg(ql_dbg_timer, vha, 0x600a,
7515 "Loop down - seconds remaining %d.\n",
7516 atomic_read(&vha->loop_down_timer));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007517 }
Saurav Kashyapcefcaba2011-05-10 11:18:18 -07007518 /* Check if beacon LED needs to be blinked for physical host only */
7519 if (!vha->vp_idx && (ha->beacon_blink_led == 1)) {
Saurav Kashyap999916d2011-08-16 11:31:45 -07007520 /* There is no beacon_blink function for ISP82xx */
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04007521 if (!IS_P3P_TYPE(ha)) {
Saurav Kashyap999916d2011-08-16 11:31:45 -07007522 set_bit(BEACON_BLINK_NEEDED, &vha->dpc_flags);
7523 start_dpc++;
7524 }
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -08007525 }
7526
Quinn Tran4de067e2021-08-16 22:13:08 -07007527 /* check if edif running */
7528 if (vha->hw->flags.edif_enabled)
7529 qla_edif_timer(vha);
7530
Andrew Vasquez550bf572008-04-24 15:21:23 -07007531 /* Process any deferred work. */
Quinn Tran9b3e0f42017-12-28 12:33:16 -08007532 if (!list_empty(&vha->work_list)) {
7533 unsigned long flags;
7534 bool q = false;
7535
7536 spin_lock_irqsave(&vha->work_lock, flags);
7537 if (!test_and_set_bit(IOCB_WORK_ACTIVE, &vha->dpc_flags))
7538 q = true;
7539 spin_unlock_irqrestore(&vha->work_lock, flags);
7540 if (q)
7541 queue_work(vha->hw->wq, &vha->iocb_work);
7542 }
Andrew Vasquez550bf572008-04-24 15:21:23 -07007543
Duane Grigsby7401bc12017-06-21 13:48:42 -07007544 /*
7545 * FC-NVME
7546 * see if the active AEN count has changed from what was last reported.
7547 */
Quinn Tran49db4d42020-09-03 21:51:22 -07007548 index = atomic_read(&ha->nvme_active_aen_cnt);
Giridhar Malavalib2d1453a2019-04-02 14:24:32 -07007549 if (!vha->vp_idx &&
Quinn Tran49db4d42020-09-03 21:51:22 -07007550 (index != ha->nvme_last_rptd_aen) &&
Giridhar Malavalib2d1453a2019-04-02 14:24:32 -07007551 ha->zio_mode == QLA_ZIO_MODE_6 &&
7552 !ha->flags.host_shutting_down) {
Quinn Tran5777fef2021-03-29 01:52:21 -07007553 ha->nvme_last_rptd_aen = atomic_read(&ha->nvme_active_aen_cnt);
Duane Grigsby7401bc12017-06-21 13:48:42 -07007554 ql_log(ql_log_info, vha, 0x3002,
Quinn Tran8b4673b2018-09-04 14:19:14 -07007555 "nvme: Sched: Set ZIO exchange threshold to %d.\n",
7556 ha->nvme_last_rptd_aen);
Quinn Tran5777fef2021-03-29 01:52:21 -07007557 set_bit(SET_ZIO_THRESHOLD_NEEDED, &vha->dpc_flags);
Quinn Tran8b4673b2018-09-04 14:19:14 -07007558 start_dpc++;
7559 }
7560
7561 if (!vha->vp_idx &&
Quinn Tran49db4d42020-09-03 21:51:22 -07007562 atomic_read(&ha->zio_threshold) != ha->last_zio_threshold &&
7563 IS_ZIO_THRESHOLD_CAPABLE(ha)) {
Quinn Tran8b4673b2018-09-04 14:19:14 -07007564 ql_log(ql_log_info, vha, 0x3002,
7565 "Sched: Set ZIO exchange threshold to %d.\n",
7566 ha->last_zio_threshold);
7567 ha->last_zio_threshold = atomic_read(&ha->zio_threshold);
Duane Grigsbydeeae7a2017-07-21 09:32:25 -07007568 set_bit(SET_ZIO_THRESHOLD_NEEDED, &vha->dpc_flags);
7569 start_dpc++;
Duane Grigsby7401bc12017-06-21 13:48:42 -07007570 }
Quinn Tran1f8f9c32022-12-21 20:39:30 -08007571 qla_adjust_buf(vha);
Duane Grigsby7401bc12017-06-21 13:48:42 -07007572
Quinn Tran713b4152022-03-10 01:25:59 -08007573 /* borrowing w to signify dpc will run */
7574 w = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007575 /* Schedule the DPC routine if needed */
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007576 if ((test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) ||
7577 test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -07007578 start_dpc ||
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007579 test_bit(RESET_MARKER_NEEDED, &vha->dpc_flags) ||
7580 test_bit(BEACON_BLINK_NEEDED, &vha->dpc_flags) ||
Giridhar Malavalia9083012010-04-12 17:59:55 -07007581 test_bit(ISP_UNRECOVERABLE, &vha->dpc_flags) ||
7582 test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) ||
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007583 test_bit(VP_DPC_NEEDED, &vha->dpc_flags) ||
Joe Carnucciod83a80e2020-02-12 13:44:18 -08007584 test_bit(RELOGIN_NEEDED, &vha->dpc_flags) ||
7585 test_bit(PROCESS_PUREX_IOCB, &vha->dpc_flags))) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007586 ql_dbg(ql_dbg_timer, vha, 0x600b,
7587 "isp_abort_needed=%d loop_resync_needed=%d "
Quinn Tranefd1bd12022-12-21 20:39:24 -08007588 "start_dpc=%d reset_marker_needed=%d",
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007589 test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags),
7590 test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags),
Quinn Tranefd1bd12022-12-21 20:39:24 -08007591 start_dpc, test_bit(RESET_MARKER_NEEDED, &vha->dpc_flags));
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007592 ql_dbg(ql_dbg_timer, vha, 0x600c,
7593 "beacon_blink_needed=%d isp_unrecoverable=%d "
7594 "fcoe_ctx_reset_needed=%d vp_dpc_needed=%d "
Joe Carnucciod83a80e2020-02-12 13:44:18 -08007595 "relogin_needed=%d, Process_purex_iocb=%d.\n",
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007596 test_bit(BEACON_BLINK_NEEDED, &vha->dpc_flags),
7597 test_bit(ISP_UNRECOVERABLE, &vha->dpc_flags),
7598 test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags),
7599 test_bit(VP_DPC_NEEDED, &vha->dpc_flags),
Joe Carnucciod83a80e2020-02-12 13:44:18 -08007600 test_bit(RELOGIN_NEEDED, &vha->dpc_flags),
7601 test_bit(PROCESS_PUREX_IOCB, &vha->dpc_flags));
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007602 qla2xxx_wake_dpc(vha);
Quinn Tran713b4152022-03-10 01:25:59 -08007603 w = 1;
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007604 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007605
Quinn Tran713b4152022-03-10 01:25:59 -08007606 qla_heart_beat(vha, w);
Quinn Trand94d8152021-06-18 22:24:27 -07007607
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007608 qla2x00_restart_timer(vha, WATCH_INTERVAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007609}
7610
Andrew Vasquez54333832005-11-09 15:49:04 -08007611/* Firmware interface routines. */
7612
Andrew Vasquez54333832005-11-09 15:49:04 -08007613#define FW_ISP21XX 0
7614#define FW_ISP22XX 1
7615#define FW_ISP2300 2
7616#define FW_ISP2322 3
andrew.vasquez@qlogic.com48c02fd2006-03-09 14:27:18 -08007617#define FW_ISP24XX 4
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07007618#define FW_ISP25XX 5
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08007619#define FW_ISP81XX 6
Giridhar Malavalia9083012010-04-12 17:59:55 -07007620#define FW_ISP82XX 7
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08007621#define FW_ISP2031 8
7622#define FW_ISP8031 9
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04007623#define FW_ISP27XX 10
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007624#define FW_ISP28XX 11
Andrew Vasquez54333832005-11-09 15:49:04 -08007625
Andrew Vasquezbb8ee492006-10-02 12:00:48 -07007626#define FW_FILE_ISP21XX "ql2100_fw.bin"
7627#define FW_FILE_ISP22XX "ql2200_fw.bin"
7628#define FW_FILE_ISP2300 "ql2300_fw.bin"
7629#define FW_FILE_ISP2322 "ql2322_fw.bin"
7630#define FW_FILE_ISP24XX "ql2400_fw.bin"
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07007631#define FW_FILE_ISP25XX "ql2500_fw.bin"
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08007632#define FW_FILE_ISP81XX "ql8100_fw.bin"
Giridhar Malavalia9083012010-04-12 17:59:55 -07007633#define FW_FILE_ISP82XX "ql8200_fw.bin"
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08007634#define FW_FILE_ISP2031 "ql2600_fw.bin"
7635#define FW_FILE_ISP8031 "ql8300_fw.bin"
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04007636#define FW_FILE_ISP27XX "ql2700_fw.bin"
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007637#define FW_FILE_ISP28XX "ql2800_fw.bin"
Chad Dupuisf73cb692014-02-26 04:15:06 -05007638
Andrew Vasquezbb8ee492006-10-02 12:00:48 -07007639
Daniel Walkere1e82b62008-05-12 22:21:10 -07007640static DEFINE_MUTEX(qla_fw_lock);
Andrew Vasquez54333832005-11-09 15:49:04 -08007641
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007642static struct fw_blob qla_fw_blobs[] = {
Andrew Vasquezbb8ee492006-10-02 12:00:48 -07007643 { .name = FW_FILE_ISP21XX, .segs = { 0x1000, 0 }, },
7644 { .name = FW_FILE_ISP22XX, .segs = { 0x1000, 0 }, },
7645 { .name = FW_FILE_ISP2300, .segs = { 0x800, 0 }, },
7646 { .name = FW_FILE_ISP2322, .segs = { 0x800, 0x1c000, 0x1e000, 0 }, },
7647 { .name = FW_FILE_ISP24XX, },
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07007648 { .name = FW_FILE_ISP25XX, },
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08007649 { .name = FW_FILE_ISP81XX, },
Giridhar Malavalia9083012010-04-12 17:59:55 -07007650 { .name = FW_FILE_ISP82XX, },
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08007651 { .name = FW_FILE_ISP2031, },
7652 { .name = FW_FILE_ISP8031, },
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04007653 { .name = FW_FILE_ISP27XX, },
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007654 { .name = FW_FILE_ISP28XX, },
7655 { .name = NULL, },
Andrew Vasquez54333832005-11-09 15:49:04 -08007656};
7657
7658struct fw_blob *
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007659qla2x00_request_firmware(scsi_qla_host_t *vha)
Andrew Vasquez54333832005-11-09 15:49:04 -08007660{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007661 struct qla_hw_data *ha = vha->hw;
Andrew Vasquez54333832005-11-09 15:49:04 -08007662 struct fw_blob *blob;
7663
Andrew Vasquez54333832005-11-09 15:49:04 -08007664 if (IS_QLA2100(ha)) {
7665 blob = &qla_fw_blobs[FW_ISP21XX];
7666 } else if (IS_QLA2200(ha)) {
7667 blob = &qla_fw_blobs[FW_ISP22XX];
andrew.vasquez@qlogic.com48c02fd2006-03-09 14:27:18 -08007668 } else if (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA6312(ha)) {
Andrew Vasquez54333832005-11-09 15:49:04 -08007669 blob = &qla_fw_blobs[FW_ISP2300];
andrew.vasquez@qlogic.com48c02fd2006-03-09 14:27:18 -08007670 } else if (IS_QLA2322(ha) || IS_QLA6322(ha)) {
Andrew Vasquez54333832005-11-09 15:49:04 -08007671 blob = &qla_fw_blobs[FW_ISP2322];
Harihara Kadayam4d4df192008-04-03 13:13:26 -07007672 } else if (IS_QLA24XX_TYPE(ha)) {
Andrew Vasquez54333832005-11-09 15:49:04 -08007673 blob = &qla_fw_blobs[FW_ISP24XX];
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07007674 } else if (IS_QLA25XX(ha)) {
7675 blob = &qla_fw_blobs[FW_ISP25XX];
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08007676 } else if (IS_QLA81XX(ha)) {
7677 blob = &qla_fw_blobs[FW_ISP81XX];
Giridhar Malavalia9083012010-04-12 17:59:55 -07007678 } else if (IS_QLA82XX(ha)) {
7679 blob = &qla_fw_blobs[FW_ISP82XX];
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08007680 } else if (IS_QLA2031(ha)) {
7681 blob = &qla_fw_blobs[FW_ISP2031];
7682 } else if (IS_QLA8031(ha)) {
7683 blob = &qla_fw_blobs[FW_ISP8031];
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04007684 } else if (IS_QLA27XX(ha)) {
7685 blob = &qla_fw_blobs[FW_ISP27XX];
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007686 } else if (IS_QLA28XX(ha)) {
7687 blob = &qla_fw_blobs[FW_ISP28XX];
Dan Carpenter8a655222012-02-21 10:29:40 +03007688 } else {
7689 return NULL;
Andrew Vasquez54333832005-11-09 15:49:04 -08007690 }
7691
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007692 if (!blob->name)
7693 return NULL;
7694
Daniel Walkere1e82b62008-05-12 22:21:10 -07007695 mutex_lock(&qla_fw_lock);
Andrew Vasquez54333832005-11-09 15:49:04 -08007696 if (blob->fw)
7697 goto out;
7698
7699 if (request_firmware(&blob->fw, blob->name, &ha->pdev->dev)) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007700 ql_log(ql_log_warn, vha, 0x0063,
7701 "Failed to load firmware image (%s).\n", blob->name);
Andrew Vasquez54333832005-11-09 15:49:04 -08007702 blob->fw = NULL;
7703 blob = NULL;
Andrew Vasquez54333832005-11-09 15:49:04 -08007704 }
7705
7706out:
Daniel Walkere1e82b62008-05-12 22:21:10 -07007707 mutex_unlock(&qla_fw_lock);
Andrew Vasquez54333832005-11-09 15:49:04 -08007708 return blob;
7709}
7710
7711static void
7712qla2x00_release_firmware(void)
7713{
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007714 struct fw_blob *blob;
Andrew Vasquez54333832005-11-09 15:49:04 -08007715
Daniel Walkere1e82b62008-05-12 22:21:10 -07007716 mutex_lock(&qla_fw_lock);
Joe Carnuccioecc89f22019-03-12 11:08:13 -07007717 for (blob = qla_fw_blobs; blob->name; blob++)
7718 release_firmware(blob->fw);
Daniel Walkere1e82b62008-05-12 22:21:10 -07007719 mutex_unlock(&qla_fw_lock);
Andrew Vasquez54333832005-11-09 15:49:04 -08007720}
7721
Quinn Tran5386a4e2019-05-06 13:52:19 -07007722static void qla_pci_error_cleanup(scsi_qla_host_t *vha)
7723{
7724 struct qla_hw_data *ha = vha->hw;
7725 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
7726 struct qla_qpair *qpair = NULL;
Quinn Tran0c9a5f32021-08-09 21:37:14 -07007727 struct scsi_qla_host *vp, *tvp;
Quinn Tran5386a4e2019-05-06 13:52:19 -07007728 fc_port_t *fcport;
7729 int i;
7730 unsigned long flags;
7731
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007732 ql_dbg(ql_dbg_aer, vha, 0x9000,
7733 "%s\n", __func__);
Quinn Tran5386a4e2019-05-06 13:52:19 -07007734 ha->chip_reset++;
7735
7736 ha->base_qpair->chip_reset = ha->chip_reset;
7737 for (i = 0; i < ha->max_qpairs; i++) {
7738 if (ha->queue_pair_map[i])
7739 ha->queue_pair_map[i]->chip_reset =
7740 ha->base_qpair->chip_reset;
7741 }
7742
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007743 /*
7744 * purge mailbox might take a while. Slot Reset/chip reset
7745 * will take care of the purge
7746 */
Quinn Tran5386a4e2019-05-06 13:52:19 -07007747
7748 mutex_lock(&ha->mq_lock);
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007749 ha->base_qpair->online = 0;
Quinn Tran5386a4e2019-05-06 13:52:19 -07007750 list_for_each_entry(qpair, &base_vha->qp_list, qp_list_elem)
7751 qpair->online = 0;
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007752 wmb();
Quinn Tran5386a4e2019-05-06 13:52:19 -07007753 mutex_unlock(&ha->mq_lock);
7754
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08007755 qla2x00_mark_all_devices_lost(vha);
Quinn Tran5386a4e2019-05-06 13:52:19 -07007756
7757 spin_lock_irqsave(&ha->vport_slock, flags);
Quinn Tran0c9a5f32021-08-09 21:37:14 -07007758 list_for_each_entry_safe(vp, tvp, &ha->vp_list, list) {
Quinn Tran5386a4e2019-05-06 13:52:19 -07007759 atomic_inc(&vp->vref_count);
7760 spin_unlock_irqrestore(&ha->vport_slock, flags);
Himanshu Madhani3c75ad12019-12-17 14:06:04 -08007761 qla2x00_mark_all_devices_lost(vp);
Quinn Tran5386a4e2019-05-06 13:52:19 -07007762 spin_lock_irqsave(&ha->vport_slock, flags);
7763 atomic_dec(&vp->vref_count);
7764 }
7765 spin_unlock_irqrestore(&ha->vport_slock, flags);
7766
7767 /* Clear all async request states across all VPs. */
7768 list_for_each_entry(fcport, &vha->vp_fcports, list)
7769 fcport->flags &= ~(FCF_LOGIN_NEEDED | FCF_ASYNC_SENT);
7770
7771 spin_lock_irqsave(&ha->vport_slock, flags);
Quinn Tran0c9a5f32021-08-09 21:37:14 -07007772 list_for_each_entry_safe(vp, tvp, &ha->vp_list, list) {
Quinn Tran5386a4e2019-05-06 13:52:19 -07007773 atomic_inc(&vp->vref_count);
7774 spin_unlock_irqrestore(&ha->vport_slock, flags);
7775 list_for_each_entry(fcport, &vp->vp_fcports, list)
7776 fcport->flags &= ~(FCF_LOGIN_NEEDED | FCF_ASYNC_SENT);
7777 spin_lock_irqsave(&ha->vport_slock, flags);
7778 atomic_dec(&vp->vref_count);
7779 }
7780 spin_unlock_irqrestore(&ha->vport_slock, flags);
7781}
7782
7783
Seokmann Ju14e660e2007-09-20 14:07:36 -07007784static pci_ers_result_t
7785qla2xxx_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
7786{
Andrew Vasquez85880802009-12-15 21:29:46 -08007787 scsi_qla_host_t *vha = pci_get_drvdata(pdev);
7788 struct qla_hw_data *ha = vha->hw;
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007789 pci_ers_result_t ret = PCI_ERS_RESULT_NEED_RESET;
Andrew Vasquez85880802009-12-15 21:29:46 -08007790
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007791 ql_log(ql_log_warn, vha, 0x9000,
7792 "PCI error detected, state %x.\n", state);
7793 ha->pci_error_state = QLA_PCI_ERR_DETECTED;
Seokmann Jub9b12f72009-03-24 09:08:18 -07007794
Sawan Chandakefdb5762017-08-23 15:05:00 -07007795 if (!atomic_read(&pdev->enable_cnt)) {
7796 ql_log(ql_log_info, vha, 0xffff,
7797 "PCI device is disabled,state %x\n", state);
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007798 ret = PCI_ERS_RESULT_NEED_RESET;
7799 goto out;
Sawan Chandakefdb5762017-08-23 15:05:00 -07007800 }
7801
Seokmann Ju14e660e2007-09-20 14:07:36 -07007802 switch (state) {
7803 case pci_channel_io_normal:
Quinn Trane35920a2022-01-09 21:02:06 -08007804 qla_pci_set_eeh_busy(vha);
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -07007805 if (ql2xmqsupport || ql2xnvmeenable) {
Michael Hernandezd7459522016-12-12 14:40:07 -08007806 set_bit(QPAIR_ONLINE_CHECK_NEEDED, &vha->dpc_flags);
7807 qla2xxx_wake_dpc(vha);
7808 }
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007809 ret = PCI_ERS_RESULT_CAN_RECOVER;
7810 break;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007811 case pci_channel_io_frozen:
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007812 qla_pci_set_eeh_busy(vha);
7813 ret = PCI_ERS_RESULT_NEED_RESET;
7814 break;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007815 case pci_channel_io_perm_failure:
Andrew Vasquez85880802009-12-15 21:29:46 -08007816 ha->flags.pci_channel_io_perm_failure = 1;
7817 qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
Himanshu Madhanic38d1ba2017-10-13 15:43:22 -07007818 if (ql2xmqsupport || ql2xnvmeenable) {
Michael Hernandezd7459522016-12-12 14:40:07 -08007819 set_bit(QPAIR_ONLINE_CHECK_NEEDED, &vha->dpc_flags);
7820 qla2xxx_wake_dpc(vha);
7821 }
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007822 ret = PCI_ERS_RESULT_DISCONNECT;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007823 }
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007824out:
7825 ql_dbg(ql_dbg_aer, vha, 0x600d,
7826 "PCI error detected returning [%x].\n", ret);
7827 return ret;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007828}
7829
7830static pci_ers_result_t
7831qla2xxx_pci_mmio_enabled(struct pci_dev *pdev)
7832{
7833 int risc_paused = 0;
7834 uint32_t stat;
7835 unsigned long flags;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007836 scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
7837 struct qla_hw_data *ha = base_vha->hw;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007838 struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
7839 struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
7840
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007841 ql_log(ql_log_warn, base_vha, 0x9000,
7842 "mmio enabled\n");
7843
7844 ha->pci_error_state = QLA_PCI_MMIO_ENABLED;
Quinn Trane35920a2022-01-09 21:02:06 -08007845
Saurav Kashyapbcc5b6d2010-09-03 15:20:57 -07007846 if (IS_QLA82XX(ha))
7847 return PCI_ERS_RESULT_RECOVERED;
7848
Quinn Trane35920a2022-01-09 21:02:06 -08007849 if (qla2x00_isp_reg_stat(ha)) {
7850 ql_log(ql_log_info, base_vha, 0x803f,
7851 "During mmio enabled, PCI/Register disconnect still detected.\n");
7852 goto out;
7853 }
7854
Seokmann Ju14e660e2007-09-20 14:07:36 -07007855 spin_lock_irqsave(&ha->hardware_lock, flags);
7856 if (IS_QLA2100(ha) || IS_QLA2200(ha)){
Bart Van Assche04474d32020-05-18 14:17:08 -07007857 stat = rd_reg_word(&reg->hccr);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007858 if (stat & HCCR_RISC_PAUSE)
7859 risc_paused = 1;
7860 } else if (IS_QLA23XX(ha)) {
Bart Van Assche04474d32020-05-18 14:17:08 -07007861 stat = rd_reg_dword(&reg->u.isp2300.host_status);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007862 if (stat & HSR_RISC_PAUSED)
7863 risc_paused = 1;
7864 } else if (IS_FWI2_CAPABLE(ha)) {
Bart Van Assche04474d32020-05-18 14:17:08 -07007865 stat = rd_reg_dword(&reg24->host_status);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007866 if (stat & HSRX_RISC_PAUSED)
7867 risc_paused = 1;
7868 }
7869 spin_unlock_irqrestore(&ha->hardware_lock, flags);
7870
7871 if (risc_paused) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007872 ql_log(ql_log_info, base_vha, 0x9003,
7873 "RISC paused -- mmio_enabled, Dumping firmware.\n");
Bart Van Assche8ae17872020-05-18 14:17:00 -07007874 qla2xxx_dump_fw(base_vha);
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007875 }
Quinn Trane35920a2022-01-09 21:02:06 -08007876out:
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007877 /* set PCI_ERS_RESULT_NEED_RESET to trigger call to qla2xxx_pci_slot_reset */
7878 ql_dbg(ql_dbg_aer, base_vha, 0x600d,
7879 "mmio enabled returning.\n");
7880 return PCI_ERS_RESULT_NEED_RESET;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007881}
7882
7883static pci_ers_result_t
7884qla2xxx_pci_slot_reset(struct pci_dev *pdev)
7885{
7886 pci_ers_result_t ret = PCI_ERS_RESULT_DISCONNECT;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007887 scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
7888 struct qla_hw_data *ha = base_vha->hw;
Quinn Tran5386a4e2019-05-06 13:52:19 -07007889 int rc;
7890 struct qla_qpair *qpair = NULL;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007891
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007892 ql_log(ql_log_warn, base_vha, 0x9004,
7893 "Slot Reset.\n");
Andrew Vasquez85880802009-12-15 21:29:46 -08007894
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007895 ha->pci_error_state = QLA_PCI_SLOT_RESET;
Joe Carnuccio90a86fc2010-01-12 13:02:46 -08007896 /* Workaround: qla2xxx driver which access hardware earlier
7897 * needs error state to be pci_channel_io_online.
7898 * Otherwise mailbox command timesout.
7899 */
7900 pdev->error_state = pci_channel_io_normal;
7901
7902 pci_restore_state(pdev);
7903
Richard Lary8c1496b2010-02-18 10:07:29 -08007904 /* pci_restore_state() clears the saved_state flag of the device
7905 * save restored state which resets saved_state flag
7906 */
7907 pci_save_state(pdev);
7908
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11007909 if (ha->mem_only)
7910 rc = pci_enable_device_mem(pdev);
7911 else
7912 rc = pci_enable_device(pdev);
7913
7914 if (rc) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007915 ql_log(ql_log_warn, base_vha, 0x9005,
Seokmann Ju14e660e2007-09-20 14:07:36 -07007916 "Can't re-enable PCI device after reset.\n");
Lalit Chandivadea5b36322010-09-03 15:20:50 -07007917 goto exit_slot_reset;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007918 }
Seokmann Ju14e660e2007-09-20 14:07:36 -07007919
Joe Carnuccio90a86fc2010-01-12 13:02:46 -08007920
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007921 if (ha->isp_ops->pci_config(base_vha))
Lalit Chandivadea5b36322010-09-03 15:20:50 -07007922 goto exit_slot_reset;
7923
Quinn Tran5386a4e2019-05-06 13:52:19 -07007924 mutex_lock(&ha->mq_lock);
7925 list_for_each_entry(qpair, &base_vha->qp_list, qp_list_elem)
7926 qpair->online = 1;
7927 mutex_unlock(&ha->mq_lock);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007928
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007929 ha->flags.eeh_busy = 0;
Quinn Tran5386a4e2019-05-06 13:52:19 -07007930 base_vha->flags.online = 1;
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007931 set_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007932 ha->isp_ops->abort_isp(base_vha);
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007933 clear_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007934
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007935 if (qla2x00_isp_reg_stat(ha)) {
7936 ha->flags.eeh_busy = 1;
7937 qla_pci_error_cleanup(base_vha);
7938 ql_log(ql_log_warn, base_vha, 0x9005,
7939 "Device unable to recover from PCI error.\n");
7940 } else {
7941 ret = PCI_ERS_RESULT_RECOVERED;
7942 }
Joe Carnuccio90a86fc2010-01-12 13:02:46 -08007943
Lalit Chandivadea5b36322010-09-03 15:20:50 -07007944exit_slot_reset:
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007945 ql_dbg(ql_dbg_aer, base_vha, 0x900e,
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007946 "Slot Reset returning %x.\n", ret);
Andrew Vasquez85880802009-12-15 21:29:46 -08007947
Seokmann Ju14e660e2007-09-20 14:07:36 -07007948 return ret;
7949}
7950
7951static void
7952qla2xxx_pci_resume(struct pci_dev *pdev)
7953{
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007954 scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
7955 struct qla_hw_data *ha = base_vha->hw;
Seokmann Ju14e660e2007-09-20 14:07:36 -07007956 int ret;
7957
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007958 ql_log(ql_log_warn, base_vha, 0x900f,
7959 "Pci Resume.\n");
Andrew Vasquez85880802009-12-15 21:29:46 -08007960
Quinn Tran5386a4e2019-05-06 13:52:19 -07007961
Anirban Chakrabortye315cd22008-11-06 10:40:51 -08007962 ret = qla2x00_wait_for_hba_online(base_vha);
Seokmann Ju14e660e2007-09-20 14:07:36 -07007963 if (ret != QLA_SUCCESS) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07007964 ql_log(ql_log_fatal, base_vha, 0x9002,
7965 "The device failed to resume I/O from slot/link_reset.\n");
Seokmann Ju14e660e2007-09-20 14:07:36 -07007966 }
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007967 ha->pci_error_state = QLA_PCI_RESUME;
7968 ql_dbg(ql_dbg_aer, base_vha, 0x600d,
7969 "Pci Resume returning.\n");
7970}
7971
7972void qla_pci_set_eeh_busy(struct scsi_qla_host *vha)
7973{
7974 struct qla_hw_data *ha = vha->hw;
7975 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
7976 bool do_cleanup = false;
7977 unsigned long flags;
7978
7979 if (ha->flags.eeh_busy)
7980 return;
7981
7982 spin_lock_irqsave(&base_vha->work_lock, flags);
7983 if (!ha->flags.eeh_busy) {
Quinn Trand3117c82022-06-15 22:35:00 -07007984 ha->eeh_jif = jiffies;
7985 ha->flags.eeh_flush = 0;
7986
Quinn Tranf7a0ed472021-03-29 01:52:25 -07007987 ha->flags.eeh_busy = 1;
7988 do_cleanup = true;
7989 }
7990 spin_unlock_irqrestore(&base_vha->work_lock, flags);
7991
7992 if (do_cleanup)
7993 qla_pci_error_cleanup(base_vha);
7994}
7995
7996/*
7997 * this routine will schedule a task to pause IO from interrupt context
7998 * if caller sees a PCIE error event (register read = 0xf's)
7999 */
8000void qla_schedule_eeh_work(struct scsi_qla_host *vha)
8001{
8002 struct qla_hw_data *ha = vha->hw;
8003 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
8004
8005 if (ha->flags.eeh_busy)
8006 return;
8007
8008 set_bit(DO_EEH_RECOVERY, &base_vha->dpc_flags);
8009 qla2xxx_wake_dpc(base_vha);
Seokmann Ju14e660e2007-09-20 14:07:36 -07008010}
8011
Quinn Tran590f8062019-01-24 23:23:40 -08008012static void
8013qla_pci_reset_prepare(struct pci_dev *pdev)
8014{
8015 scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
8016 struct qla_hw_data *ha = base_vha->hw;
8017 struct qla_qpair *qpair;
8018
8019 ql_log(ql_log_warn, base_vha, 0xffff,
8020 "%s.\n", __func__);
8021
8022 /*
8023 * PCI FLR/function reset is about to reset the
8024 * slot. Stop the chip to stop all DMA access.
8025 * It is assumed that pci_reset_done will be called
8026 * after FLR to resume Chip operation.
8027 */
8028 ha->flags.eeh_busy = 1;
8029 mutex_lock(&ha->mq_lock);
8030 list_for_each_entry(qpair, &base_vha->qp_list, qp_list_elem)
8031 qpair->online = 0;
8032 mutex_unlock(&ha->mq_lock);
8033
8034 set_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
8035 qla2x00_abort_isp_cleanup(base_vha);
8036 qla2x00_abort_all_cmds(base_vha, DID_RESET << 16);
8037}
8038
8039static void
8040qla_pci_reset_done(struct pci_dev *pdev)
8041{
8042 scsi_qla_host_t *base_vha = pci_get_drvdata(pdev);
8043 struct qla_hw_data *ha = base_vha->hw;
8044 struct qla_qpair *qpair;
8045
8046 ql_log(ql_log_warn, base_vha, 0xffff,
8047 "%s.\n", __func__);
8048
8049 /*
8050 * FLR just completed by PCI layer. Resume adapter
8051 */
8052 ha->flags.eeh_busy = 0;
8053 mutex_lock(&ha->mq_lock);
8054 list_for_each_entry(qpair, &base_vha->qp_list, qp_list_elem)
8055 qpair->online = 1;
8056 mutex_unlock(&ha->mq_lock);
8057
8058 base_vha->flags.online = 1;
8059 ha->isp_ops->abort_isp(base_vha);
8060 clear_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
8061}
8062
Bart Van Asschea4e1d0b2022-08-15 10:00:43 -07008063static void qla2xxx_map_queues(struct Scsi_Host *shost)
Michael Hernandez56012362016-12-12 14:40:08 -08008064{
8065 scsi_qla_host_t *vha = (scsi_qla_host_t *)shost->hostdata;
Dongli Zhang485b0ec2019-03-12 09:00:30 +08008066 struct blk_mq_queue_map *qmap = &shost->tag_set.map[HCTX_TYPE_DEFAULT];
Michael Hernandez56012362016-12-12 14:40:08 -08008067
Giridhar Malavalif3e02692019-02-15 16:42:55 -08008068 if (USER_CTRL_IRQ(vha->hw) || !vha->hw->mqiobase)
Bart Van Asschea4e1d0b2022-08-15 10:00:43 -07008069 blk_mq_map_queues(qmap);
Quinn Trand68b8502017-12-04 14:44:59 -08008070 else
Bart Van Asschea4e1d0b2022-08-15 10:00:43 -07008071 blk_mq_pci_map_queues(qmap, vha->hw->pdev, vha->irq_offset);
Michael Hernandez56012362016-12-12 14:40:08 -08008072}
8073
Bart Van Assche6515ad72019-04-04 12:44:43 -07008074struct scsi_host_template qla2xxx_driver_template = {
8075 .module = THIS_MODULE,
8076 .name = QLA2XXX_DRIVER_NAME,
8077 .queuecommand = qla2xxx_queuecommand,
8078
8079 .eh_timed_out = fc_eh_timed_out,
8080 .eh_abort_handler = qla2xxx_eh_abort,
Bikash Hazarika000e68f2021-04-26 22:09:14 -07008081 .eh_should_retry_cmd = fc_eh_should_retry_cmd,
Bart Van Assche6515ad72019-04-04 12:44:43 -07008082 .eh_device_reset_handler = qla2xxx_eh_device_reset,
8083 .eh_target_reset_handler = qla2xxx_eh_target_reset,
8084 .eh_bus_reset_handler = qla2xxx_eh_bus_reset,
8085 .eh_host_reset_handler = qla2xxx_eh_host_reset,
8086
8087 .slave_configure = qla2xxx_slave_configure,
8088
8089 .slave_alloc = qla2xxx_slave_alloc,
8090 .slave_destroy = qla2xxx_slave_destroy,
8091 .scan_finished = qla2xxx_scan_finished,
8092 .scan_start = qla2xxx_scan_start,
8093 .change_queue_depth = scsi_change_queue_depth,
8094 .map_queues = qla2xxx_map_queues,
8095 .this_id = -1,
8096 .cmd_per_lun = 3,
8097 .sg_tablesize = SG_ALL,
8098
8099 .max_sectors = 0xFFFF,
Bart Van Assche66df3862021-10-12 16:35:52 -07008100 .shost_groups = qla2x00_host_groups,
Bart Van Assche6515ad72019-04-04 12:44:43 -07008101
8102 .supported_mode = MODE_INITIATOR,
8103 .track_queue_depth = 1,
Bart Van Assche85cffef2019-08-08 20:02:06 -07008104 .cmd_size = sizeof(srb_t),
Bart Van Assche6515ad72019-04-04 12:44:43 -07008105};
8106
Stephen Hemmingera55b2d22012-09-07 09:33:16 -07008107static const struct pci_error_handlers qla2xxx_err_handler = {
Seokmann Ju14e660e2007-09-20 14:07:36 -07008108 .error_detected = qla2xxx_pci_error_detected,
8109 .mmio_enabled = qla2xxx_pci_mmio_enabled,
8110 .slot_reset = qla2xxx_pci_slot_reset,
8111 .resume = qla2xxx_pci_resume,
Quinn Tran590f8062019-01-24 23:23:40 -08008112 .reset_prepare = qla_pci_reset_prepare,
8113 .reset_done = qla_pci_reset_done,
Seokmann Ju14e660e2007-09-20 14:07:36 -07008114};
8115
Andrew Vasquez54333832005-11-09 15:49:04 -08008116static struct pci_device_id qla2xxx_pci_tbl[] = {
Andrew Vasquez47f5e062006-05-17 15:09:39 -07008117 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2100) },
8118 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2200) },
8119 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2300) },
8120 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2312) },
8121 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2322) },
8122 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP6312) },
8123 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP6322) },
8124 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2422) },
8125 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2432) },
Harihara Kadayam4d4df192008-04-03 13:13:26 -07008126 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8432) },
Andrew Vasquez47f5e062006-05-17 15:09:39 -07008127 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP5422) },
8128 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP5432) },
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07008129 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2532) },
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08008130 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2031) },
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08008131 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8001) },
Giridhar Malavalia9083012010-04-12 17:59:55 -07008132 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8021) },
Chad Dupuis650f5282012-08-22 14:20:55 -04008133 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8031) },
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04008134 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISPF001) },
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04008135 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP8044) },
Chad Dupuisf73cb692014-02-26 04:15:06 -05008136 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2071) },
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04008137 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2271) },
Sawan Chandak2b489922015-08-04 13:38:03 -04008138 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2261) },
Joe Carnuccioecc89f22019-03-12 11:08:13 -07008139 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2061) },
8140 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2081) },
8141 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2281) },
8142 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2089) },
8143 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_ISP2289) },
Andrew Vasquez54333832005-11-09 15:49:04 -08008144 { 0 },
8145};
8146MODULE_DEVICE_TABLE(pci, qla2xxx_pci_tbl);
8147
Andrew Vasquezfca29702005-07-06 10:31:47 -07008148static struct pci_driver qla2xxx_pci_driver = {
Andrew Vasquezcb630672006-05-17 15:09:45 -07008149 .name = QLA2XXX_DRIVER_NAME,
Andrew Vasquezfca29702005-07-06 10:31:47 -07008150 .id_table = qla2xxx_pci_tbl,
Andrew Vasquez7ee61392006-06-23 16:11:22 -07008151 .probe = qla2x00_probe_one,
Adrian Bunk4c993f72008-01-14 00:55:16 -08008152 .remove = qla2x00_remove_one,
Madhuranath Iyengare30d1752010-10-15 11:27:46 -07008153 .shutdown = qla2x00_shutdown,
Seokmann Ju14e660e2007-09-20 14:07:36 -07008154 .err_handler = &qla2xxx_err_handler,
Andrew Vasquezfca29702005-07-06 10:31:47 -07008155};
8156
Al Viro75ef9de2013-04-04 19:09:41 -04008157static const struct file_operations apidev_fops = {
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -07008158 .owner = THIS_MODULE,
Arnd Bergmann6038f372010-08-15 18:52:59 +02008159 .llseek = noop_llseek,
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -07008160};
8161
Linus Torvalds1da177e2005-04-16 15:20:36 -07008162/**
8163 * qla2x00_module_init - Module initialization.
8164 **/
8165static int __init
8166qla2x00_module_init(void)
8167{
Andrew Vasquezfca29702005-07-06 10:31:47 -07008168 int ret = 0;
8169
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008170 BUILD_BUG_ON(sizeof(cmd_a64_entry_t) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07008171 BUILD_BUG_ON(sizeof(cmd_entry_t) != 64);
8172 BUILD_BUG_ON(sizeof(cont_a64_entry_t) != 64);
8173 BUILD_BUG_ON(sizeof(cont_entry_t) != 64);
8174 BUILD_BUG_ON(sizeof(init_cb_t) != 96);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008175 BUILD_BUG_ON(sizeof(mrk_entry_t) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07008176 BUILD_BUG_ON(sizeof(ms_iocb_entry_t) != 64);
8177 BUILD_BUG_ON(sizeof(request_t) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008178 BUILD_BUG_ON(sizeof(struct abort_entry_24xx) != 64);
8179 BUILD_BUG_ON(sizeof(struct abort_iocb_entry_fx00) != 64);
8180 BUILD_BUG_ON(sizeof(struct abts_entry_24xx) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07008181 BUILD_BUG_ON(sizeof(struct access_chip_84xx) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008182 BUILD_BUG_ON(sizeof(struct access_chip_rsp_84xx) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07008183 BUILD_BUG_ON(sizeof(struct cmd_bidir) != 64);
8184 BUILD_BUG_ON(sizeof(struct cmd_nvme) != 64);
8185 BUILD_BUG_ON(sizeof(struct cmd_type_6) != 64);
8186 BUILD_BUG_ON(sizeof(struct cmd_type_7) != 64);
8187 BUILD_BUG_ON(sizeof(struct cmd_type_7_fx00) != 64);
8188 BUILD_BUG_ON(sizeof(struct cmd_type_crc_2) != 64);
8189 BUILD_BUG_ON(sizeof(struct ct_entry_24xx) != 64);
Arun Easi137316b2021-08-09 21:37:11 -07008190 BUILD_BUG_ON(sizeof(struct ct_fdmi1_hba_attributes) != 2604);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008191 BUILD_BUG_ON(sizeof(struct ct_fdmi2_hba_attributes) != 4424);
8192 BUILD_BUG_ON(sizeof(struct ct_fdmi2_port_attributes) != 4164);
8193 BUILD_BUG_ON(sizeof(struct ct_fdmi_hba_attr) != 260);
8194 BUILD_BUG_ON(sizeof(struct ct_fdmi_port_attr) != 260);
8195 BUILD_BUG_ON(sizeof(struct ct_rsp_hdr) != 16);
Bart Van Asschebc044592019-04-17 14:44:37 -07008196 BUILD_BUG_ON(sizeof(struct ctio_crc2_to_fw) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008197 BUILD_BUG_ON(sizeof(struct device_reg_24xx) != 256);
8198 BUILD_BUG_ON(sizeof(struct device_reg_25xxmq) != 24);
8199 BUILD_BUG_ON(sizeof(struct device_reg_2xxx) != 256);
8200 BUILD_BUG_ON(sizeof(struct device_reg_82xx) != 1288);
8201 BUILD_BUG_ON(sizeof(struct device_reg_fx00) != 216);
Bart Van Asschebc044592019-04-17 14:44:37 -07008202 BUILD_BUG_ON(sizeof(struct els_entry_24xx) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008203 BUILD_BUG_ON(sizeof(struct els_sts_entry_24xx) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07008204 BUILD_BUG_ON(sizeof(struct fxdisc_entry_fx00) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008205 BUILD_BUG_ON(sizeof(struct imm_ntfy_from_isp) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07008206 BUILD_BUG_ON(sizeof(struct init_cb_24xx) != 128);
8207 BUILD_BUG_ON(sizeof(struct init_cb_81xx) != 128);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008208 BUILD_BUG_ON(sizeof(struct logio_entry_24xx) != 64);
8209 BUILD_BUG_ON(sizeof(struct mbx_entry) != 64);
8210 BUILD_BUG_ON(sizeof(struct mid_init_cb_24xx) != 5252);
8211 BUILD_BUG_ON(sizeof(struct mrk_entry_24xx) != 64);
8212 BUILD_BUG_ON(sizeof(struct nvram_24xx) != 512);
8213 BUILD_BUG_ON(sizeof(struct nvram_81xx) != 512);
Bart Van Asschebc044592019-04-17 14:44:37 -07008214 BUILD_BUG_ON(sizeof(struct pt_ls4_request) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008215 BUILD_BUG_ON(sizeof(struct pt_ls4_rx_unsol) != 64);
8216 BUILD_BUG_ON(sizeof(struct purex_entry_24xx) != 64);
8217 BUILD_BUG_ON(sizeof(struct qla2100_fw_dump) != 123634);
8218 BUILD_BUG_ON(sizeof(struct qla2300_fw_dump) != 136100);
8219 BUILD_BUG_ON(sizeof(struct qla24xx_fw_dump) != 37976);
8220 BUILD_BUG_ON(sizeof(struct qla25xx_fw_dump) != 39228);
8221 BUILD_BUG_ON(sizeof(struct qla2xxx_fce_chain) != 52);
8222 BUILD_BUG_ON(sizeof(struct qla2xxx_fw_dump) != 136172);
8223 BUILD_BUG_ON(sizeof(struct qla2xxx_mq_chain) != 524);
8224 BUILD_BUG_ON(sizeof(struct qla2xxx_mqueue_chain) != 8);
8225 BUILD_BUG_ON(sizeof(struct qla2xxx_mqueue_header) != 12);
8226 BUILD_BUG_ON(sizeof(struct qla2xxx_offld_chain) != 24);
8227 BUILD_BUG_ON(sizeof(struct qla81xx_fw_dump) != 39420);
8228 BUILD_BUG_ON(sizeof(struct qla82xx_uri_data_desc) != 28);
8229 BUILD_BUG_ON(sizeof(struct qla82xx_uri_table_desc) != 32);
8230 BUILD_BUG_ON(sizeof(struct qla83xx_fw_dump) != 51196);
Bart Van Assched9ab5f12020-05-18 14:17:04 -07008231 BUILD_BUG_ON(sizeof(struct qla_fcp_prio_cfg) != FCP_PRIO_CFG_SIZE);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008232 BUILD_BUG_ON(sizeof(struct qla_fdt_layout) != 128);
Bart Van Asschea27747a2019-12-18 16:47:06 -08008233 BUILD_BUG_ON(sizeof(struct qla_flt_header) != 8);
Bart Van Assche59d23cf2020-05-18 14:17:01 -07008234 BUILD_BUG_ON(sizeof(struct qla_flt_region) != 16);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008235 BUILD_BUG_ON(sizeof(struct qla_npiv_entry) != 24);
8236 BUILD_BUG_ON(sizeof(struct qla_npiv_header) != 16);
8237 BUILD_BUG_ON(sizeof(struct rdp_rsp_payload) != 336);
Bart Van Asschebc044592019-04-17 14:44:37 -07008238 BUILD_BUG_ON(sizeof(struct sns_cmd_pkt) != 2064);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008239 BUILD_BUG_ON(sizeof(struct sts_entry_24xx) != 64);
8240 BUILD_BUG_ON(sizeof(struct tsk_mgmt_entry) != 64);
8241 BUILD_BUG_ON(sizeof(struct tsk_mgmt_entry_fx00) != 64);
Bart Van Asschebc044592019-04-17 14:44:37 -07008242 BUILD_BUG_ON(sizeof(struct verify_chip_entry_84xx) != 64);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008243 BUILD_BUG_ON(sizeof(struct verify_chip_rsp_84xx) != 52);
Bart Van Asschebc044592019-04-17 14:44:37 -07008244 BUILD_BUG_ON(sizeof(struct vf_evfp_entry_24xx) != 56);
Bart Van Assche8a73a0e2020-05-18 14:17:02 -07008245 BUILD_BUG_ON(sizeof(struct vp_config_entry_24xx) != 64);
8246 BUILD_BUG_ON(sizeof(struct vp_ctrl_entry_24xx) != 64);
8247 BUILD_BUG_ON(sizeof(struct vp_rpt_id_entry_24xx) != 64);
8248 BUILD_BUG_ON(sizeof(sts21_entry_t) != 64);
8249 BUILD_BUG_ON(sizeof(sts22_entry_t) != 64);
8250 BUILD_BUG_ON(sizeof(sts_cont_entry_t) != 64);
8251 BUILD_BUG_ON(sizeof(sts_entry_t) != 64);
8252 BUILD_BUG_ON(sizeof(sw_info_t) != 32);
8253 BUILD_BUG_ON(sizeof(target_id_t) != 2);
Bart Van Asschebc044592019-04-17 14:44:37 -07008254
Arun Easi8bfc1492022-08-26 03:25:57 -07008255 qla_trace_init();
8256
Linus Torvalds1da177e2005-04-16 15:20:36 -07008257 /* Allocate cache for SRBs. */
Andrew Vasquez 354d6b22005-04-23 02:47:27 -04008258 srb_cachep = kmem_cache_create("qla2xxx_srbs", sizeof(srb_t), 0,
Paul Mundt20c2df82007-07-20 10:11:58 +09008259 SLAB_HWCACHE_ALIGN, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008260 if (srb_cachep == NULL) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07008261 ql_log(ql_log_fatal, NULL, 0x0001,
8262 "Unable to allocate SRB cache...Failing load!.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07008263 return -ENOMEM;
8264 }
8265
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04008266 /* Initialize target kmem_cache and mem_pools */
8267 ret = qlt_init();
8268 if (ret < 0) {
Bart Van Asschec794d242019-04-04 12:44:46 -07008269 goto destroy_cache;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04008270 } else if (ret > 0) {
8271 /*
8272 * If initiator mode is explictly disabled by qlt_init(),
8273 * prevent scsi_transport_fc.c:fc_scsi_scan_rport() from
8274 * performing scsi_scan_target() during LOOP UP event.
8275 */
8276 qla2xxx_transport_functions.disable_target_scan = 1;
8277 qla2xxx_transport_vport_functions.disable_target_scan = 1;
8278 }
8279
Linus Torvalds1da177e2005-04-16 15:20:36 -07008280 /* Derive version string. */
8281 strcpy(qla2x00_version_str, QLA2XXX_VERSION);
Andrew Vasquez11010fe2006-10-06 09:54:59 -07008282 if (ql2xextended_error_logging)
Andrew Vasquez01819442006-06-23 16:11:10 -07008283 strcat(qla2x00_version_str, "-debug");
Joe Carnucciofed0f682017-08-23 15:05:10 -07008284 if (ql2xextended_error_logging == 1)
8285 ql2xextended_error_logging = QL_DBG_DEFAULT1_MASK;
Andrew Vasquez01819442006-06-23 16:11:10 -07008286
Andrew Vasquez1c97a122005-04-21 16:13:36 -04008287 qla2xxx_transport_template =
8288 fc_attach_transport(&qla2xxx_transport_functions);
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07008289 if (!qla2xxx_transport_template) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07008290 ql_log(ql_log_fatal, NULL, 0x0002,
8291 "fc_attach_transport failed...Failing load!.\n");
Bart Van Asschec794d242019-04-04 12:44:46 -07008292 ret = -ENODEV;
8293 goto qlt_exit;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07008294 }
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -07008295
8296 apidev_major = register_chrdev(0, QLA2XXX_APIDEV, &apidev_fops);
8297 if (apidev_major < 0) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07008298 ql_log(ql_log_fatal, NULL, 0x0003,
8299 "Unable to register char device %s.\n", QLA2XXX_APIDEV);
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -07008300 }
8301
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07008302 qla2xxx_transport_vport_template =
8303 fc_attach_transport(&qla2xxx_transport_vport_functions);
8304 if (!qla2xxx_transport_vport_template) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07008305 ql_log(ql_log_fatal, NULL, 0x0004,
8306 "fc_attach_transport vport failed...Failing load!.\n");
Bart Van Asschec794d242019-04-04 12:44:46 -07008307 ret = -ENODEV;
8308 goto unreg_chrdev;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07008309 }
Saurav Kashyap7c3df132011-07-14 12:00:13 -07008310 ql_log(ql_log_info, NULL, 0x0005,
8311 "QLogic Fibre Channel HBA Driver: %s.\n",
Andrew Vasquezfd9a29f02008-05-12 22:21:08 -07008312 qla2x00_version_str);
Andrew Vasquez7ee61392006-06-23 16:11:22 -07008313 ret = pci_register_driver(&qla2xxx_pci_driver);
Andrew Vasquezfca29702005-07-06 10:31:47 -07008314 if (ret) {
Saurav Kashyap7c3df132011-07-14 12:00:13 -07008315 ql_log(ql_log_fatal, NULL, 0x0006,
8316 "pci_register_driver failed...ret=%d Failing load!.\n",
8317 ret);
Bart Van Asschec794d242019-04-04 12:44:46 -07008318 goto release_vport_transport;
Andrew Vasquezfca29702005-07-06 10:31:47 -07008319 }
8320 return ret;
Bart Van Asschec794d242019-04-04 12:44:46 -07008321
8322release_vport_transport:
8323 fc_release_transport(qla2xxx_transport_vport_template);
8324
8325unreg_chrdev:
8326 if (apidev_major >= 0)
8327 unregister_chrdev(apidev_major, QLA2XXX_APIDEV);
8328 fc_release_transport(qla2xxx_transport_template);
8329
8330qlt_exit:
8331 qlt_exit();
8332
8333destroy_cache:
8334 kmem_cache_destroy(srb_cachep);
Arun Easi8bfc1492022-08-26 03:25:57 -07008335
8336 qla_trace_uninit();
Bart Van Asschec794d242019-04-04 12:44:46 -07008337 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008338}
8339
8340/**
8341 * qla2x00_module_exit - Module cleanup.
8342 **/
8343static void __exit
8344qla2x00_module_exit(void)
8345{
Andrew Vasquez7ee61392006-06-23 16:11:22 -07008346 pci_unregister_driver(&qla2xxx_pci_driver);
Andrew Vasquez54333832005-11-09 15:49:04 -08008347 qla2x00_release_firmware();
Thomas Meyer75c1d482018-12-02 21:52:11 +01008348 kmem_cache_destroy(ctx_cachep);
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07008349 fc_release_transport(qla2xxx_transport_vport_template);
Bart Van Assche59c209a2019-04-04 12:44:47 -07008350 if (apidev_major >= 0)
8351 unregister_chrdev(apidev_major, QLA2XXX_APIDEV);
8352 fc_release_transport(qla2xxx_transport_template);
8353 qlt_exit();
8354 kmem_cache_destroy(srb_cachep);
Arun Easi8bfc1492022-08-26 03:25:57 -07008355 qla_trace_uninit();
Linus Torvalds1da177e2005-04-16 15:20:36 -07008356}
8357
8358module_init(qla2x00_module_init);
8359module_exit(qla2x00_module_exit);
8360
8361MODULE_AUTHOR("QLogic Corporation");
8362MODULE_DESCRIPTION("QLogic Fibre Channel HBA Driver");
8363MODULE_LICENSE("GPL");
Andrew Vasquezbb8ee492006-10-02 12:00:48 -07008364MODULE_FIRMWARE(FW_FILE_ISP21XX);
8365MODULE_FIRMWARE(FW_FILE_ISP22XX);
8366MODULE_FIRMWARE(FW_FILE_ISP2300);
8367MODULE_FIRMWARE(FW_FILE_ISP2322);
8368MODULE_FIRMWARE(FW_FILE_ISP24XX);
Andrew Vasquez61623fc2008-01-31 12:33:45 -08008369MODULE_FIRMWARE(FW_FILE_ISP25XX);